1d0ae6124SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2aa43c215SJeff Kirsher /*
3aa43c215SJeff Kirsher  * Copyright (C) 2003 - 2009 NetXen, Inc.
4aa43c215SJeff Kirsher  * Copyright (C) 2009 - QLogic Corporation.
5aa43c215SJeff Kirsher  * All rights reserved.
6aa43c215SJeff Kirsher  */
7aa43c215SJeff Kirsher 
8aa43c215SJeff Kirsher #ifndef _NETXEN_NIC_H_
9aa43c215SJeff Kirsher #define _NETXEN_NIC_H_
10aa43c215SJeff Kirsher 
11aa43c215SJeff Kirsher #include <linux/module.h>
12aa43c215SJeff Kirsher #include <linux/kernel.h>
13aa43c215SJeff Kirsher #include <linux/types.h>
14aa43c215SJeff Kirsher #include <linux/ioport.h>
15aa43c215SJeff Kirsher #include <linux/pci.h>
16aa43c215SJeff Kirsher #include <linux/netdevice.h>
17aa43c215SJeff Kirsher #include <linux/etherdevice.h>
18aa43c215SJeff Kirsher #include <linux/ip.h>
19aa43c215SJeff Kirsher #include <linux/in.h>
20aa43c215SJeff Kirsher #include <linux/tcp.h>
21aa43c215SJeff Kirsher #include <linux/skbuff.h>
22aa43c215SJeff Kirsher #include <linux/firmware.h>
23aa43c215SJeff Kirsher 
24aa43c215SJeff Kirsher #include <linux/ethtool.h>
25aa43c215SJeff Kirsher #include <linux/mii.h>
26aa43c215SJeff Kirsher #include <linux/timer.h>
27aa43c215SJeff Kirsher 
28aa43c215SJeff Kirsher #include <linux/vmalloc.h>
29aa43c215SJeff Kirsher 
30aa43c215SJeff Kirsher #include <asm/io.h>
31aa43c215SJeff Kirsher #include <asm/byteorder.h>
32aa43c215SJeff Kirsher 
33aa43c215SJeff Kirsher #include "netxen_nic_hdr.h"
34aa43c215SJeff Kirsher #include "netxen_nic_hw.h"
35aa43c215SJeff Kirsher 
36aa43c215SJeff Kirsher #define _NETXEN_NIC_LINUX_MAJOR 4
37aa43c215SJeff Kirsher #define _NETXEN_NIC_LINUX_MINOR 0
38fac87a8eSShahed Shaikh #define _NETXEN_NIC_LINUX_SUBVERSION 82
39fac87a8eSShahed Shaikh #define NETXEN_NIC_LINUX_VERSIONID  "4.0.82"
40aa43c215SJeff Kirsher 
41aa43c215SJeff Kirsher #define NETXEN_VERSION_CODE(a, b, c)	(((a) << 24) + ((b) << 16) + (c))
42aa43c215SJeff Kirsher #define _major(v)	(((v) >> 24) & 0xff)
43aa43c215SJeff Kirsher #define _minor(v)	(((v) >> 16) & 0xff)
44aa43c215SJeff Kirsher #define _build(v)	((v) & 0xffff)
45aa43c215SJeff Kirsher 
46aa43c215SJeff Kirsher /* version in image has weird encoding:
47aa43c215SJeff Kirsher  *  7:0  - major
48aa43c215SJeff Kirsher  * 15:8  - minor
49aa43c215SJeff Kirsher  * 31:16 - build (little endian)
50aa43c215SJeff Kirsher  */
51aa43c215SJeff Kirsher #define NETXEN_DECODE_VERSION(v) \
52aa43c215SJeff Kirsher 	NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
53aa43c215SJeff Kirsher 
54aa43c215SJeff Kirsher #define NETXEN_NUM_FLASH_SECTORS (64)
55aa43c215SJeff Kirsher #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
56aa43c215SJeff Kirsher #define NETXEN_FLASH_TOTAL_SIZE  (NETXEN_NUM_FLASH_SECTORS \
57aa43c215SJeff Kirsher 					* NETXEN_FLASH_SECTOR_SIZE)
58aa43c215SJeff Kirsher 
59aa43c215SJeff Kirsher #define RCV_DESC_RINGSIZE(rds_ring)	\
60aa43c215SJeff Kirsher 	(sizeof(struct rcv_desc) * (rds_ring)->num_desc)
61aa43c215SJeff Kirsher #define RCV_BUFF_RINGSIZE(rds_ring)	\
62aa43c215SJeff Kirsher 	(sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
63aa43c215SJeff Kirsher #define STATUS_DESC_RINGSIZE(sds_ring)	\
64aa43c215SJeff Kirsher 	(sizeof(struct status_desc) * (sds_ring)->num_desc)
65aa43c215SJeff Kirsher #define TX_BUFF_RINGSIZE(tx_ring)	\
66aa43c215SJeff Kirsher 	(sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
67aa43c215SJeff Kirsher #define TX_DESC_RINGSIZE(tx_ring)	\
68aa43c215SJeff Kirsher 	(sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
69aa43c215SJeff Kirsher 
70aa43c215SJeff Kirsher #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
71aa43c215SJeff Kirsher 
72aa43c215SJeff Kirsher #define NETXEN_RCV_PRODUCER_OFFSET	0
73aa43c215SJeff Kirsher #define NETXEN_RCV_PEG_DB_ID		2
74aa43c215SJeff Kirsher #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
75aa43c215SJeff Kirsher #define FLASH_SUCCESS 0
76aa43c215SJeff Kirsher 
77aa43c215SJeff Kirsher #define ADDR_IN_WINDOW1(off)	\
78aa43c215SJeff Kirsher 	((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
79aa43c215SJeff Kirsher 
80aa43c215SJeff Kirsher #define ADDR_IN_RANGE(addr, low, high)	\
81aa43c215SJeff Kirsher 	(((addr) < (high)) && ((addr) >= (low)))
82aa43c215SJeff Kirsher 
83aa43c215SJeff Kirsher /*
84aa43c215SJeff Kirsher  * normalize a 64MB crb address to 32MB PCI window
85aa43c215SJeff Kirsher  * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
86aa43c215SJeff Kirsher  */
87aa43c215SJeff Kirsher #define NETXEN_CRB_NORMAL(reg)	\
88aa43c215SJeff Kirsher 	((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
89aa43c215SJeff Kirsher 
90aa43c215SJeff Kirsher #define NETXEN_CRB_NORMALIZE(adapter, reg) \
91aa43c215SJeff Kirsher 	pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
92aa43c215SJeff Kirsher 
93aa43c215SJeff Kirsher #define DB_NORMALIZE(adapter, off) \
94aa43c215SJeff Kirsher 	(adapter->ahw.db_base + (off))
95aa43c215SJeff Kirsher 
96aa43c215SJeff Kirsher #define NX_P2_C0		0x24
97aa43c215SJeff Kirsher #define NX_P2_C1		0x25
98aa43c215SJeff Kirsher #define NX_P3_A0		0x30
99aa43c215SJeff Kirsher #define NX_P3_A2		0x30
100aa43c215SJeff Kirsher #define NX_P3_B0		0x40
101aa43c215SJeff Kirsher #define NX_P3_B1		0x41
102aa43c215SJeff Kirsher #define NX_P3_B2		0x42
103aa43c215SJeff Kirsher #define NX_P3P_A0		0x50
104aa43c215SJeff Kirsher 
105aa43c215SJeff Kirsher #define NX_IS_REVISION_P2(REVISION)     (REVISION <= NX_P2_C1)
106aa43c215SJeff Kirsher #define NX_IS_REVISION_P3(REVISION)     (REVISION >= NX_P3_A0)
107aa43c215SJeff Kirsher #define NX_IS_REVISION_P3P(REVISION)     (REVISION >= NX_P3P_A0)
108aa43c215SJeff Kirsher 
109aa43c215SJeff Kirsher #define FIRST_PAGE_GROUP_START	0
110aa43c215SJeff Kirsher #define FIRST_PAGE_GROUP_END	0x100000
111aa43c215SJeff Kirsher 
112aa43c215SJeff Kirsher #define SECOND_PAGE_GROUP_START	0x6000000
113aa43c215SJeff Kirsher #define SECOND_PAGE_GROUP_END	0x68BC000
114aa43c215SJeff Kirsher 
115aa43c215SJeff Kirsher #define THIRD_PAGE_GROUP_START	0x70E4000
116aa43c215SJeff Kirsher #define THIRD_PAGE_GROUP_END	0x8000000
117aa43c215SJeff Kirsher 
118aa43c215SJeff Kirsher #define FIRST_PAGE_GROUP_SIZE  FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
119aa43c215SJeff Kirsher #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
120aa43c215SJeff Kirsher #define THIRD_PAGE_GROUP_SIZE  THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
121aa43c215SJeff Kirsher 
122aa43c215SJeff Kirsher #define P2_MAX_MTU                     (8000)
123aa43c215SJeff Kirsher #define P3_MAX_MTU                     (9600)
124aa43c215SJeff Kirsher #define NX_ETHERMTU                    1500
125aa43c215SJeff Kirsher #define NX_MAX_ETHERHDR                32 /* This contains some padding */
126aa43c215SJeff Kirsher 
127aa43c215SJeff Kirsher #define NX_P2_RX_BUF_MAX_LEN           1760
128aa43c215SJeff Kirsher #define NX_P3_RX_BUF_MAX_LEN           (NX_MAX_ETHERHDR + NX_ETHERMTU)
129aa43c215SJeff Kirsher #define NX_P2_RX_JUMBO_BUF_MAX_LEN     (NX_MAX_ETHERHDR + P2_MAX_MTU)
130aa43c215SJeff Kirsher #define NX_P3_RX_JUMBO_BUF_MAX_LEN     (NX_MAX_ETHERHDR + P3_MAX_MTU)
131aa43c215SJeff Kirsher #define NX_CT_DEFAULT_RX_BUF_LEN	2048
132aa43c215SJeff Kirsher #define NX_LRO_BUFFER_EXTRA		2048
133aa43c215SJeff Kirsher 
134aa43c215SJeff Kirsher #define NX_RX_LRO_BUFFER_LENGTH		(8060)
135aa43c215SJeff Kirsher 
136aa43c215SJeff Kirsher /*
137aa43c215SJeff Kirsher  * Maximum number of ring contexts
138aa43c215SJeff Kirsher  */
139aa43c215SJeff Kirsher #define MAX_RING_CTX 1
140aa43c215SJeff Kirsher 
141aa43c215SJeff Kirsher /* Opcodes to be used with the commands */
142aa43c215SJeff Kirsher #define TX_ETHER_PKT	0x01
143aa43c215SJeff Kirsher #define TX_TCP_PKT	0x02
144aa43c215SJeff Kirsher #define TX_UDP_PKT	0x03
145aa43c215SJeff Kirsher #define TX_IP_PKT	0x04
146aa43c215SJeff Kirsher #define TX_TCP_LSO	0x05
147aa43c215SJeff Kirsher #define TX_TCP_LSO6	0x06
148aa43c215SJeff Kirsher #define TX_IPSEC	0x07
149aa43c215SJeff Kirsher #define TX_IPSEC_CMD	0x0a
150aa43c215SJeff Kirsher #define TX_TCPV6_PKT	0x0b
151aa43c215SJeff Kirsher #define TX_UDPV6_PKT	0x0c
152aa43c215SJeff Kirsher 
153aa43c215SJeff Kirsher /* The following opcodes are for internal consumption. */
154aa43c215SJeff Kirsher #define NETXEN_CONTROL_OP	0x10
155aa43c215SJeff Kirsher #define PEGNET_REQUEST		0x11
156aa43c215SJeff Kirsher 
157aa43c215SJeff Kirsher #define	MAX_NUM_CARDS		4
158aa43c215SJeff Kirsher 
159aa43c215SJeff Kirsher #define NETXEN_MAX_FRAGS_PER_TX	14
160aa43c215SJeff Kirsher #define MAX_TSO_HEADER_DESC	2
161aa43c215SJeff Kirsher #define MGMT_CMD_DESC_RESV	4
162aa43c215SJeff Kirsher #define TX_STOP_THRESH		((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
163aa43c215SJeff Kirsher 							+ MGMT_CMD_DESC_RESV)
164aa43c215SJeff Kirsher #define NX_MAX_TX_TIMEOUTS	2
165aa43c215SJeff Kirsher 
166aa43c215SJeff Kirsher /*
167aa43c215SJeff Kirsher  * Following are the states of the Phantom. Phantom will set them and
168aa43c215SJeff Kirsher  * Host will read to check if the fields are correct.
169aa43c215SJeff Kirsher  */
170aa43c215SJeff Kirsher #define PHAN_INITIALIZE_START		0xff00
171aa43c215SJeff Kirsher #define PHAN_INITIALIZE_FAILED		0xffff
172aa43c215SJeff Kirsher #define PHAN_INITIALIZE_COMPLETE	0xff01
173aa43c215SJeff Kirsher 
174aa43c215SJeff Kirsher /* Host writes the following to notify that it has done the init-handshake */
175aa43c215SJeff Kirsher #define PHAN_INITIALIZE_ACK	0xf00f
176aa43c215SJeff Kirsher 
177aa43c215SJeff Kirsher #define NUM_RCV_DESC_RINGS	3
178aa43c215SJeff Kirsher #define NUM_STS_DESC_RINGS	4
179aa43c215SJeff Kirsher 
180aa43c215SJeff Kirsher #define RCV_RING_NORMAL	0
181aa43c215SJeff Kirsher #define RCV_RING_JUMBO	1
182aa43c215SJeff Kirsher #define RCV_RING_LRO	2
183aa43c215SJeff Kirsher 
184aa43c215SJeff Kirsher #define MIN_CMD_DESCRIPTORS		64
185aa43c215SJeff Kirsher #define MIN_RCV_DESCRIPTORS		64
186aa43c215SJeff Kirsher #define MIN_JUMBO_DESCRIPTORS		32
187aa43c215SJeff Kirsher 
188aa43c215SJeff Kirsher #define MAX_CMD_DESCRIPTORS		1024
189aa43c215SJeff Kirsher #define MAX_RCV_DESCRIPTORS_1G		4096
190aa43c215SJeff Kirsher #define MAX_RCV_DESCRIPTORS_10G		8192
191aa43c215SJeff Kirsher #define MAX_JUMBO_RCV_DESCRIPTORS_1G	512
192aa43c215SJeff Kirsher #define MAX_JUMBO_RCV_DESCRIPTORS_10G	1024
193aa43c215SJeff Kirsher #define MAX_LRO_RCV_DESCRIPTORS		8
194aa43c215SJeff Kirsher 
195aa43c215SJeff Kirsher #define DEFAULT_RCV_DESCRIPTORS_1G	2048
196aa43c215SJeff Kirsher #define DEFAULT_RCV_DESCRIPTORS_10G	4096
197aa43c215SJeff Kirsher 
198aa43c215SJeff Kirsher #define NETXEN_CTX_SIGNATURE	0xdee0
199aa43c215SJeff Kirsher #define NETXEN_CTX_SIGNATURE_V2	0x0002dee0
200aa43c215SJeff Kirsher #define NETXEN_CTX_RESET	0xbad0
201aa43c215SJeff Kirsher #define NETXEN_CTX_D3_RESET	0xacc0
202aa43c215SJeff Kirsher #define NETXEN_RCV_PRODUCER(ringid)	(ringid)
203aa43c215SJeff Kirsher 
204aa43c215SJeff Kirsher #define PHAN_PEG_RCV_INITIALIZED	0xff01
205aa43c215SJeff Kirsher #define PHAN_PEG_RCV_START_INITIALIZE	0xff00
206aa43c215SJeff Kirsher 
207aa43c215SJeff Kirsher #define get_next_index(index, length)	\
208aa43c215SJeff Kirsher 	(((index) + 1) & ((length) - 1))
209aa43c215SJeff Kirsher 
210aa43c215SJeff Kirsher #define get_index_range(index,length,count)	\
211aa43c215SJeff Kirsher 	(((index) + (count)) & ((length) - 1))
212aa43c215SJeff Kirsher 
213aa43c215SJeff Kirsher #define MPORT_SINGLE_FUNCTION_MODE 0x1111
214aa43c215SJeff Kirsher #define MPORT_MULTI_FUNCTION_MODE 0x2222
215aa43c215SJeff Kirsher 
216aa43c215SJeff Kirsher #define NX_MAX_PCI_FUNC		8
217aa43c215SJeff Kirsher 
218aa43c215SJeff Kirsher /*
219aa43c215SJeff Kirsher  * NetXen host-peg signal message structure
220aa43c215SJeff Kirsher  *
221aa43c215SJeff Kirsher  *	Bit 0-1		: peg_id => 0x2 for tx and 01 for rx
222aa43c215SJeff Kirsher  *	Bit 2		: priv_id => must be 1
223aa43c215SJeff Kirsher  *	Bit 3-17	: count => for doorbell
224aa43c215SJeff Kirsher  *	Bit 18-27	: ctx_id => Context id
225aa43c215SJeff Kirsher  *	Bit 28-31	: opcode
226aa43c215SJeff Kirsher  */
227aa43c215SJeff Kirsher 
228aa43c215SJeff Kirsher typedef u32 netxen_ctx_msg;
229aa43c215SJeff Kirsher 
230aa43c215SJeff Kirsher #define netxen_set_msg_peg_id(config_word, val)	\
231aa43c215SJeff Kirsher 	((config_word) &= ~3, (config_word) |= val & 3)
232aa43c215SJeff Kirsher #define netxen_set_msg_privid(config_word)	\
233aa43c215SJeff Kirsher 	((config_word) |= 1 << 2)
234aa43c215SJeff Kirsher #define netxen_set_msg_count(config_word, val)	\
235aa43c215SJeff Kirsher 	((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
236aa43c215SJeff Kirsher #define netxen_set_msg_ctxid(config_word, val)	\
237aa43c215SJeff Kirsher 	((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
238aa43c215SJeff Kirsher #define netxen_set_msg_opcode(config_word, val)	\
239aa43c215SJeff Kirsher 	((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
240aa43c215SJeff Kirsher 
241aa43c215SJeff Kirsher struct netxen_rcv_ring {
242aa43c215SJeff Kirsher 	__le64 addr;
243aa43c215SJeff Kirsher 	__le32 size;
244aa43c215SJeff Kirsher 	__le32 rsrvd;
245aa43c215SJeff Kirsher };
246aa43c215SJeff Kirsher 
247aa43c215SJeff Kirsher struct netxen_sts_ring {
248aa43c215SJeff Kirsher 	__le64 addr;
249aa43c215SJeff Kirsher 	__le32 size;
250aa43c215SJeff Kirsher 	__le16 msi_index;
251aa43c215SJeff Kirsher 	__le16 rsvd;
252aa43c215SJeff Kirsher } ;
253aa43c215SJeff Kirsher 
254aa43c215SJeff Kirsher struct netxen_ring_ctx {
255aa43c215SJeff Kirsher 
256aa43c215SJeff Kirsher 	/* one command ring */
257aa43c215SJeff Kirsher 	__le64 cmd_consumer_offset;
258aa43c215SJeff Kirsher 	__le64 cmd_ring_addr;
259aa43c215SJeff Kirsher 	__le32 cmd_ring_size;
260aa43c215SJeff Kirsher 	__le32 rsrvd;
261aa43c215SJeff Kirsher 
262aa43c215SJeff Kirsher 	/* three receive rings */
263aa43c215SJeff Kirsher 	struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
264aa43c215SJeff Kirsher 
265aa43c215SJeff Kirsher 	__le64 sts_ring_addr;
266aa43c215SJeff Kirsher 	__le32 sts_ring_size;
267aa43c215SJeff Kirsher 
268aa43c215SJeff Kirsher 	__le32 ctx_id;
269aa43c215SJeff Kirsher 
270aa43c215SJeff Kirsher 	__le64 rsrvd_2[3];
271aa43c215SJeff Kirsher 	__le32 sts_ring_count;
272aa43c215SJeff Kirsher 	__le32 rsrvd_3;
273aa43c215SJeff Kirsher 	struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
274aa43c215SJeff Kirsher 
275aa43c215SJeff Kirsher } __attribute__ ((aligned(64)));
276aa43c215SJeff Kirsher 
277aa43c215SJeff Kirsher /*
278aa43c215SJeff Kirsher  * Following data structures describe the descriptors that will be used.
279aa43c215SJeff Kirsher  * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
280aa43c215SJeff Kirsher  * we are doing LSO (above the 1500 size packet) only.
281aa43c215SJeff Kirsher  */
282aa43c215SJeff Kirsher 
283aa43c215SJeff Kirsher /*
284aa43c215SJeff Kirsher  * The size of reference handle been changed to 16 bits to pass the MSS fields
285aa43c215SJeff Kirsher  * for the LSO packet
286aa43c215SJeff Kirsher  */
287aa43c215SJeff Kirsher 
288aa43c215SJeff Kirsher #define FLAGS_CHECKSUM_ENABLED	0x01
289aa43c215SJeff Kirsher #define FLAGS_LSO_ENABLED	0x02
290aa43c215SJeff Kirsher #define FLAGS_IPSEC_SA_ADD	0x04
291aa43c215SJeff Kirsher #define FLAGS_IPSEC_SA_DELETE	0x08
292aa43c215SJeff Kirsher #define FLAGS_VLAN_TAGGED	0x10
293aa43c215SJeff Kirsher #define FLAGS_VLAN_OOB		0x40
294aa43c215SJeff Kirsher 
295aa43c215SJeff Kirsher #define netxen_set_tx_vlan_tci(cmd_desc, v)	\
296aa43c215SJeff Kirsher 	(cmd_desc)->vlan_TCI = cpu_to_le16(v);
297aa43c215SJeff Kirsher 
298aa43c215SJeff Kirsher #define netxen_set_cmd_desc_port(cmd_desc, var)	\
299aa43c215SJeff Kirsher 	((cmd_desc)->port_ctxid |= ((var) & 0x0F))
300aa43c215SJeff Kirsher #define netxen_set_cmd_desc_ctxid(cmd_desc, var)	\
301aa43c215SJeff Kirsher 	((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
302aa43c215SJeff Kirsher 
303aa43c215SJeff Kirsher #define netxen_set_tx_port(_desc, _port) \
304aa43c215SJeff Kirsher 	(_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
305aa43c215SJeff Kirsher 
306aa43c215SJeff Kirsher #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
307aa43c215SJeff Kirsher 	(_desc)->flags_opcode = \
308aa43c215SJeff Kirsher 	cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
309aa43c215SJeff Kirsher 
310aa43c215SJeff Kirsher #define netxen_set_tx_frags_len(_desc, _frags, _len) \
311aa43c215SJeff Kirsher 	(_desc)->nfrags__length = \
312aa43c215SJeff Kirsher 	cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
313aa43c215SJeff Kirsher 
314aa43c215SJeff Kirsher struct cmd_desc_type0 {
315aa43c215SJeff Kirsher 	u8 tcp_hdr_offset;	/* For LSO only */
316aa43c215SJeff Kirsher 	u8 ip_hdr_offset;	/* For LSO only */
317aa43c215SJeff Kirsher 	__le16 flags_opcode;	/* 15:13 unused, 12:7 opcode, 6:0 flags */
318aa43c215SJeff Kirsher 	__le32 nfrags__length;	/* 31:8 total len, 7:0 frag count */
319aa43c215SJeff Kirsher 
320aa43c215SJeff Kirsher 	__le64 addr_buffer2;
321aa43c215SJeff Kirsher 
322aa43c215SJeff Kirsher 	__le16 reference_handle;
323aa43c215SJeff Kirsher 	__le16 mss;
324aa43c215SJeff Kirsher 	u8 port_ctxid;		/* 7:4 ctxid 3:0 port */
325aa43c215SJeff Kirsher 	u8 total_hdr_length;	/* LSO only : MAC+IP+TCP Hdr size */
326aa43c215SJeff Kirsher 	__le16 conn_id;		/* IPSec offoad only */
327aa43c215SJeff Kirsher 
328aa43c215SJeff Kirsher 	__le64 addr_buffer3;
329aa43c215SJeff Kirsher 	__le64 addr_buffer1;
330aa43c215SJeff Kirsher 
331aa43c215SJeff Kirsher 	__le16 buffer_length[4];
332aa43c215SJeff Kirsher 
333aa43c215SJeff Kirsher 	__le64 addr_buffer4;
334aa43c215SJeff Kirsher 
335aa43c215SJeff Kirsher 	__le32 reserved2;
336aa43c215SJeff Kirsher 	__le16 reserved;
337aa43c215SJeff Kirsher 	__le16 vlan_TCI;
338aa43c215SJeff Kirsher 
339aa43c215SJeff Kirsher } __attribute__ ((aligned(64)));
340aa43c215SJeff Kirsher 
341f7c30688SYannick Guerrini /* Note: sizeof(rcv_desc) should always be a multiple of 2 */
342aa43c215SJeff Kirsher struct rcv_desc {
343aa43c215SJeff Kirsher 	__le16 reference_handle;
344aa43c215SJeff Kirsher 	__le16 reserved;
345aa43c215SJeff Kirsher 	__le32 buffer_length;	/* allocated buffer length (usually 2K) */
346aa43c215SJeff Kirsher 	__le64 addr_buffer;
347aa43c215SJeff Kirsher };
348aa43c215SJeff Kirsher 
349aa43c215SJeff Kirsher /* opcode field in status_desc */
350aa43c215SJeff Kirsher #define NETXEN_NIC_SYN_OFFLOAD  0x03
351aa43c215SJeff Kirsher #define NETXEN_NIC_RXPKT_DESC  0x04
352aa43c215SJeff Kirsher #define NETXEN_OLD_RXPKT_DESC  0x3f
353aa43c215SJeff Kirsher #define NETXEN_NIC_RESPONSE_DESC 0x05
354aa43c215SJeff Kirsher #define NETXEN_NIC_LRO_DESC  	0x12
355aa43c215SJeff Kirsher 
356aa43c215SJeff Kirsher /* for status field in status_desc */
357aa43c215SJeff Kirsher #define STATUS_NEED_CKSUM	(1)
358aa43c215SJeff Kirsher #define STATUS_CKSUM_OK		(2)
359aa43c215SJeff Kirsher 
360aa43c215SJeff Kirsher /* owner bits of status_desc */
361aa43c215SJeff Kirsher #define STATUS_OWNER_HOST	(0x1ULL << 56)
362aa43c215SJeff Kirsher #define STATUS_OWNER_PHANTOM	(0x2ULL << 56)
363aa43c215SJeff Kirsher 
364aa43c215SJeff Kirsher /* Status descriptor:
365aa43c215SJeff Kirsher    0-3 port, 4-7 status, 8-11 type, 12-27 total_length
366aa43c215SJeff Kirsher    28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
367aa43c215SJeff Kirsher    53-55 desc_cnt, 56-57 owner, 58-63 opcode
368aa43c215SJeff Kirsher  */
369aa43c215SJeff Kirsher #define netxen_get_sts_port(sts_data)	\
370aa43c215SJeff Kirsher 	((sts_data) & 0x0F)
371aa43c215SJeff Kirsher #define netxen_get_sts_status(sts_data)	\
372aa43c215SJeff Kirsher 	(((sts_data) >> 4) & 0x0F)
373aa43c215SJeff Kirsher #define netxen_get_sts_type(sts_data)	\
374aa43c215SJeff Kirsher 	(((sts_data) >> 8) & 0x0F)
375aa43c215SJeff Kirsher #define netxen_get_sts_totallength(sts_data)	\
376aa43c215SJeff Kirsher 	(((sts_data) >> 12) & 0xFFFF)
377aa43c215SJeff Kirsher #define netxen_get_sts_refhandle(sts_data)	\
378aa43c215SJeff Kirsher 	(((sts_data) >> 28) & 0xFFFF)
379aa43c215SJeff Kirsher #define netxen_get_sts_prot(sts_data)	\
380aa43c215SJeff Kirsher 	(((sts_data) >> 44) & 0x0F)
381aa43c215SJeff Kirsher #define netxen_get_sts_pkt_offset(sts_data)	\
382aa43c215SJeff Kirsher 	(((sts_data) >> 48) & 0x1F)
383aa43c215SJeff Kirsher #define netxen_get_sts_desc_cnt(sts_data)	\
384aa43c215SJeff Kirsher 	(((sts_data) >> 53) & 0x7)
385aa43c215SJeff Kirsher #define netxen_get_sts_opcode(sts_data)	\
386aa43c215SJeff Kirsher 	(((sts_data) >> 58) & 0x03F)
387aa43c215SJeff Kirsher 
388aa43c215SJeff Kirsher #define netxen_get_lro_sts_refhandle(sts_data) 	\
389aa43c215SJeff Kirsher 	((sts_data) & 0x0FFFF)
390aa43c215SJeff Kirsher #define netxen_get_lro_sts_length(sts_data)	\
391aa43c215SJeff Kirsher 	(((sts_data) >> 16) & 0x0FFFF)
392aa43c215SJeff Kirsher #define netxen_get_lro_sts_l2_hdr_offset(sts_data)	\
393aa43c215SJeff Kirsher 	(((sts_data) >> 32) & 0x0FF)
394aa43c215SJeff Kirsher #define netxen_get_lro_sts_l4_hdr_offset(sts_data)	\
395aa43c215SJeff Kirsher 	(((sts_data) >> 40) & 0x0FF)
396aa43c215SJeff Kirsher #define netxen_get_lro_sts_timestamp(sts_data)	\
397aa43c215SJeff Kirsher 	(((sts_data) >> 48) & 0x1)
398aa43c215SJeff Kirsher #define netxen_get_lro_sts_type(sts_data)	\
399aa43c215SJeff Kirsher 	(((sts_data) >> 49) & 0x7)
400aa43c215SJeff Kirsher #define netxen_get_lro_sts_push_flag(sts_data)		\
401aa43c215SJeff Kirsher 	(((sts_data) >> 52) & 0x1)
402aa43c215SJeff Kirsher #define netxen_get_lro_sts_seq_number(sts_data)		\
403aa43c215SJeff Kirsher 	((sts_data) & 0x0FFFFFFFF)
40401da0c2bSRajesh Borundia #define netxen_get_lro_sts_mss(sts_data1)		\
40501da0c2bSRajesh Borundia 	((sts_data1 >> 32) & 0x0FFFF)
406aa43c215SJeff Kirsher 
407aa43c215SJeff Kirsher 
408aa43c215SJeff Kirsher struct status_desc {
409aa43c215SJeff Kirsher 	__le64 status_desc_data[2];
410aa43c215SJeff Kirsher } __attribute__ ((aligned(16)));
411aa43c215SJeff Kirsher 
412aa43c215SJeff Kirsher /* UNIFIED ROMIMAGE *************************/
413aa43c215SJeff Kirsher #define NX_UNI_DIR_SECT_PRODUCT_TBL	0x0
414aa43c215SJeff Kirsher #define NX_UNI_DIR_SECT_BOOTLD		0x6
415aa43c215SJeff Kirsher #define NX_UNI_DIR_SECT_FW		0x7
416aa43c215SJeff Kirsher 
417aa43c215SJeff Kirsher /*Offsets */
418aa43c215SJeff Kirsher #define NX_UNI_CHIP_REV_OFF		10
419aa43c215SJeff Kirsher #define NX_UNI_FLAGS_OFF		11
420aa43c215SJeff Kirsher #define NX_UNI_BIOS_VERSION_OFF 	12
421aa43c215SJeff Kirsher #define NX_UNI_BOOTLD_IDX_OFF		27
422aa43c215SJeff Kirsher #define NX_UNI_FIRMWARE_IDX_OFF 	29
423aa43c215SJeff Kirsher 
424aa43c215SJeff Kirsher struct uni_table_desc{
425aa43c215SJeff Kirsher 	uint32_t	findex;
426aa43c215SJeff Kirsher 	uint32_t	num_entries;
427aa43c215SJeff Kirsher 	uint32_t	entry_size;
428aa43c215SJeff Kirsher 	uint32_t	reserved[5];
429aa43c215SJeff Kirsher };
430aa43c215SJeff Kirsher 
431aa43c215SJeff Kirsher struct uni_data_desc{
432aa43c215SJeff Kirsher 	uint32_t	findex;
433aa43c215SJeff Kirsher 	uint32_t	size;
434aa43c215SJeff Kirsher 	uint32_t	reserved[5];
435aa43c215SJeff Kirsher };
436aa43c215SJeff Kirsher 
437aa43c215SJeff Kirsher /* UNIFIED ROMIMAGE *************************/
438aa43c215SJeff Kirsher 
439aa43c215SJeff Kirsher /* The version of the main data structure */
440aa43c215SJeff Kirsher #define	NETXEN_BDINFO_VERSION 1
441aa43c215SJeff Kirsher 
442aa43c215SJeff Kirsher /* Magic number to let user know flash is programmed */
443aa43c215SJeff Kirsher #define	NETXEN_BDINFO_MAGIC 0x12345678
444aa43c215SJeff Kirsher 
445aa43c215SJeff Kirsher /* Max number of Gig ports on a Phantom board */
446aa43c215SJeff Kirsher #define NETXEN_MAX_PORTS 4
447aa43c215SJeff Kirsher 
448aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P1_BD		0x0000
449aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P1_SB		0x0001
450aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P1_SMAX		0x0002
451aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P1_SOCK		0x0003
452aa43c215SJeff Kirsher 
453aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SOCK_31	0x0008
454aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SOCK_35	0x0009
455aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SB35_4G	0x000a
456aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SB31_10G	0x000b
457aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SB31_2G	0x000c
458aa43c215SJeff Kirsher 
459aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ		0x000d
460aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ		0x000e
461aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P2_SB31_10G_CX4		0x000f
462aa43c215SJeff Kirsher 
463aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_REF_QG	0x0021
464aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_HMEZ		0x0022
465aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10G_CX4_LP	0x0023
466aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_4_GB		0x0024
467aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_IMEZ		0x0025
468aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10G_SFP_PLUS	0x0026
469aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10000_BASE_T	0x0027
470aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_XG_LOM	0x0028
471aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_4_GB_MM	0x0029
472aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10G_SFP_CT	0x002a
473aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10G_SFP_QT	0x002b
474aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10G_CX4	0x0031
475aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10G_XFP	0x0032
476aa43c215SJeff Kirsher #define NETXEN_BRDTYPE_P3_10G_TP	0x0080
477aa43c215SJeff Kirsher 
478aa43c215SJeff Kirsher /* Flash memory map */
479aa43c215SJeff Kirsher #define NETXEN_CRBINIT_START	0	/* crbinit section */
480aa43c215SJeff Kirsher #define NETXEN_BRDCFG_START	0x4000	/* board config */
481aa43c215SJeff Kirsher #define NETXEN_INITCODE_START	0x6000	/* pegtune code */
482aa43c215SJeff Kirsher #define NETXEN_BOOTLD_START	0x10000	/* bootld */
483aa43c215SJeff Kirsher #define NETXEN_IMAGE_START	0x43000	/* compressed image */
484aa43c215SJeff Kirsher #define NETXEN_SECONDARY_START	0x200000	/* backup images */
485aa43c215SJeff Kirsher #define NETXEN_PXE_START	0x3E0000	/* PXE boot rom */
486f7c30688SYannick Guerrini #define NETXEN_USER_START	0x3E8000	/* Firmware info */
487aa43c215SJeff Kirsher #define NETXEN_FIXED_START	0x3F0000	/* backup of crbinit */
488aa43c215SJeff Kirsher #define NETXEN_USER_START_OLD	NETXEN_PXE_START /* very old flash */
489aa43c215SJeff Kirsher 
490aa43c215SJeff Kirsher #define NX_OLD_MAC_ADDR_OFFSET	(NETXEN_USER_START)
491aa43c215SJeff Kirsher #define NX_FW_VERSION_OFFSET	(NETXEN_USER_START+0x408)
492aa43c215SJeff Kirsher #define NX_FW_SIZE_OFFSET	(NETXEN_USER_START+0x40c)
493aa43c215SJeff Kirsher #define NX_FW_MAC_ADDR_OFFSET	(NETXEN_USER_START+0x418)
494aa43c215SJeff Kirsher #define NX_FW_SERIAL_NUM_OFFSET	(NETXEN_USER_START+0x81c)
495aa43c215SJeff Kirsher #define NX_BIOS_VERSION_OFFSET	(NETXEN_USER_START+0x83c)
496aa43c215SJeff Kirsher 
497aa43c215SJeff Kirsher #define NX_HDR_VERSION_OFFSET	(NETXEN_BRDCFG_START)
498aa43c215SJeff Kirsher #define NX_BRDTYPE_OFFSET	(NETXEN_BRDCFG_START+0x8)
499aa43c215SJeff Kirsher #define NX_FW_MAGIC_OFFSET	(NETXEN_BRDCFG_START+0x128)
500aa43c215SJeff Kirsher 
501aa43c215SJeff Kirsher #define NX_FW_MIN_SIZE		(0x3fffff)
502aa43c215SJeff Kirsher #define NX_P2_MN_ROMIMAGE	0
503aa43c215SJeff Kirsher #define NX_P3_CT_ROMIMAGE	1
504aa43c215SJeff Kirsher #define NX_P3_MN_ROMIMAGE	2
505aa43c215SJeff Kirsher #define NX_UNIFIED_ROMIMAGE	3
506aa43c215SJeff Kirsher #define NX_FLASH_ROMIMAGE	4
507aa43c215SJeff Kirsher #define NX_UNKNOWN_ROMIMAGE	0xff
508aa43c215SJeff Kirsher 
509aa43c215SJeff Kirsher #define NX_P2_MN_ROMIMAGE_NAME		"nxromimg.bin"
510aa43c215SJeff Kirsher #define NX_P3_CT_ROMIMAGE_NAME		"nx3fwct.bin"
511aa43c215SJeff Kirsher #define NX_P3_MN_ROMIMAGE_NAME		"nx3fwmn.bin"
512aa43c215SJeff Kirsher #define NX_UNIFIED_ROMIMAGE_NAME	"phanfw.bin"
513aa43c215SJeff Kirsher #define NX_FLASH_ROMIMAGE_NAME		"flash"
514aa43c215SJeff Kirsher 
515aa43c215SJeff Kirsher extern char netxen_nic_driver_name[];
516aa43c215SJeff Kirsher 
517aa43c215SJeff Kirsher /* Number of status descriptors to handle per interrupt */
518aa43c215SJeff Kirsher #define MAX_STATUS_HANDLE	(64)
519aa43c215SJeff Kirsher 
520aa43c215SJeff Kirsher /*
521aa43c215SJeff Kirsher  * netxen_skb_frag{} is to contain mapping info for each SG list. This
522aa43c215SJeff Kirsher  * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
523aa43c215SJeff Kirsher  */
524aa43c215SJeff Kirsher struct netxen_skb_frag {
525aa43c215SJeff Kirsher 	u64 dma;
526aa43c215SJeff Kirsher 	u64 length;
527aa43c215SJeff Kirsher };
528aa43c215SJeff Kirsher 
529aa43c215SJeff Kirsher struct netxen_recv_crb {
530aa43c215SJeff Kirsher 	u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
531aa43c215SJeff Kirsher 	u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
532aa43c215SJeff Kirsher 	u32 sw_int_mask[NUM_STS_DESC_RINGS];
533aa43c215SJeff Kirsher };
534aa43c215SJeff Kirsher 
535aa43c215SJeff Kirsher /*    Following defines are for the state of the buffers    */
536aa43c215SJeff Kirsher #define	NETXEN_BUFFER_FREE	0
537aa43c215SJeff Kirsher #define	NETXEN_BUFFER_BUSY	1
538aa43c215SJeff Kirsher 
539aa43c215SJeff Kirsher /*
540aa43c215SJeff Kirsher  * There will be one netxen_buffer per skb packet.    These will be
541aa43c215SJeff Kirsher  * used to save the dma info for pci_unmap_page()
542aa43c215SJeff Kirsher  */
543aa43c215SJeff Kirsher struct netxen_cmd_buffer {
544aa43c215SJeff Kirsher 	struct sk_buff *skb;
545aa43c215SJeff Kirsher 	struct netxen_skb_frag frag_array[MAX_SKB_FRAGS + 1];
546aa43c215SJeff Kirsher 	u32 frag_count;
547aa43c215SJeff Kirsher };
548aa43c215SJeff Kirsher 
549aa43c215SJeff Kirsher /* In rx_buffer, we do not need multiple fragments as is a single buffer */
550aa43c215SJeff Kirsher struct netxen_rx_buffer {
551aa43c215SJeff Kirsher 	struct list_head list;
552aa43c215SJeff Kirsher 	struct sk_buff *skb;
553aa43c215SJeff Kirsher 	u64 dma;
554aa43c215SJeff Kirsher 	u16 ref_handle;
555aa43c215SJeff Kirsher 	u16 state;
556aa43c215SJeff Kirsher };
557aa43c215SJeff Kirsher 
558aa43c215SJeff Kirsher /* Board types */
559aa43c215SJeff Kirsher #define	NETXEN_NIC_GBE	0x01
560aa43c215SJeff Kirsher #define	NETXEN_NIC_XGBE	0x02
561aa43c215SJeff Kirsher 
562aa43c215SJeff Kirsher /*
563aa43c215SJeff Kirsher  * One hardware_context{} per adapter
564aa43c215SJeff Kirsher  * contains interrupt info as well shared hardware info.
565aa43c215SJeff Kirsher  */
566aa43c215SJeff Kirsher struct netxen_hardware_context {
567aa43c215SJeff Kirsher 	void __iomem *pci_base0;
568aa43c215SJeff Kirsher 	void __iomem *pci_base1;
569aa43c215SJeff Kirsher 	void __iomem *pci_base2;
570aa43c215SJeff Kirsher 	void __iomem *db_base;
571aa43c215SJeff Kirsher 	void __iomem *ocm_win_crb;
572aa43c215SJeff Kirsher 
573aa43c215SJeff Kirsher 	unsigned long db_len;
574aa43c215SJeff Kirsher 	unsigned long pci_len0;
575aa43c215SJeff Kirsher 
576aa43c215SJeff Kirsher 	u32 ocm_win;
577aa43c215SJeff Kirsher 	u32 crb_win;
578aa43c215SJeff Kirsher 
579aa43c215SJeff Kirsher 	rwlock_t crb_lock;
580aa43c215SJeff Kirsher 	spinlock_t mem_lock;
581aa43c215SJeff Kirsher 
582aa43c215SJeff Kirsher 	u8 cut_through;
583aa43c215SJeff Kirsher 	u8 revision_id;
584aa43c215SJeff Kirsher 	u8 pci_func;
585aa43c215SJeff Kirsher 	u8 linkup;
586aa43c215SJeff Kirsher 	u16 port_type;
587aa43c215SJeff Kirsher 	u16 board_type;
588aa43c215SJeff Kirsher };
589aa43c215SJeff Kirsher 
590aa43c215SJeff Kirsher #define MINIMUM_ETHERNET_FRAME_SIZE	64	/* With FCS */
591aa43c215SJeff Kirsher #define ETHERNET_FCS_SIZE		4
592aa43c215SJeff Kirsher 
593aa43c215SJeff Kirsher struct netxen_adapter_stats {
594aa43c215SJeff Kirsher 	u64  xmitcalled;
595aa43c215SJeff Kirsher 	u64  xmitfinished;
596aa43c215SJeff Kirsher 	u64  rxdropped;
597aa43c215SJeff Kirsher 	u64  txdropped;
598aa43c215SJeff Kirsher 	u64  csummed;
599aa43c215SJeff Kirsher 	u64  rx_pkts;
600aa43c215SJeff Kirsher 	u64  lro_pkts;
601aa43c215SJeff Kirsher 	u64  rxbytes;
602aa43c215SJeff Kirsher 	u64  txbytes;
603aa43c215SJeff Kirsher };
604aa43c215SJeff Kirsher 
605aa43c215SJeff Kirsher /*
606aa43c215SJeff Kirsher  * Rcv Descriptor Context. One such per Rcv Descriptor. There may
607aa43c215SJeff Kirsher  * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
608aa43c215SJeff Kirsher  */
609aa43c215SJeff Kirsher struct nx_host_rds_ring {
610aa43c215SJeff Kirsher 	u32 producer;
611aa43c215SJeff Kirsher 	u32 num_desc;
612aa43c215SJeff Kirsher 	u32 dma_size;
613aa43c215SJeff Kirsher 	u32 skb_size;
614aa43c215SJeff Kirsher 	u32 flags;
615aa43c215SJeff Kirsher 	void __iomem *crb_rcv_producer;
616aa43c215SJeff Kirsher 	struct rcv_desc *desc_head;
617aa43c215SJeff Kirsher 	struct netxen_rx_buffer *rx_buf_arr;
618aa43c215SJeff Kirsher 	struct list_head free_list;
619aa43c215SJeff Kirsher 	spinlock_t lock;
620aa43c215SJeff Kirsher 	dma_addr_t phys_addr;
621aa43c215SJeff Kirsher };
622aa43c215SJeff Kirsher 
623aa43c215SJeff Kirsher struct nx_host_sds_ring {
624aa43c215SJeff Kirsher 	u32 consumer;
625aa43c215SJeff Kirsher 	u32 num_desc;
626aa43c215SJeff Kirsher 	void __iomem *crb_sts_consumer;
627aa43c215SJeff Kirsher 	void __iomem *crb_intr_mask;
628aa43c215SJeff Kirsher 
629aa43c215SJeff Kirsher 	struct status_desc *desc_head;
630aa43c215SJeff Kirsher 	struct netxen_adapter *adapter;
631aa43c215SJeff Kirsher 	struct napi_struct napi;
632aa43c215SJeff Kirsher 	struct list_head free_list[NUM_RCV_DESC_RINGS];
633aa43c215SJeff Kirsher 
634aa43c215SJeff Kirsher 	int irq;
635aa43c215SJeff Kirsher 
636aa43c215SJeff Kirsher 	dma_addr_t phys_addr;
637aa43c215SJeff Kirsher 	char name[IFNAMSIZ+4];
638aa43c215SJeff Kirsher };
639aa43c215SJeff Kirsher 
640aa43c215SJeff Kirsher struct nx_host_tx_ring {
641aa43c215SJeff Kirsher 	u32 producer;
642aa43c215SJeff Kirsher 	__le32 *hw_consumer;
643aa43c215SJeff Kirsher 	u32 sw_consumer;
644aa43c215SJeff Kirsher 	void __iomem *crb_cmd_producer;
645aa43c215SJeff Kirsher 	void __iomem *crb_cmd_consumer;
646aa43c215SJeff Kirsher 	u32 num_desc;
647aa43c215SJeff Kirsher 
648aa43c215SJeff Kirsher 	struct netdev_queue *txq;
649aa43c215SJeff Kirsher 
650aa43c215SJeff Kirsher 	struct netxen_cmd_buffer *cmd_buf_arr;
651aa43c215SJeff Kirsher 	struct cmd_desc_type0 *desc_head;
652aa43c215SJeff Kirsher 	dma_addr_t phys_addr;
653aa43c215SJeff Kirsher };
654aa43c215SJeff Kirsher 
655aa43c215SJeff Kirsher /*
656aa43c215SJeff Kirsher  * Receive context. There is one such structure per instance of the
657aa43c215SJeff Kirsher  * receive processing. Any state information that is relevant to
658aa43c215SJeff Kirsher  * the receive, and is must be in this structure. The global data may be
659aa43c215SJeff Kirsher  * present elsewhere.
660aa43c215SJeff Kirsher  */
661aa43c215SJeff Kirsher struct netxen_recv_context {
662aa43c215SJeff Kirsher 	u32 state;
663aa43c215SJeff Kirsher 	u16 context_id;
664aa43c215SJeff Kirsher 	u16 virt_port;
665aa43c215SJeff Kirsher 
666aa43c215SJeff Kirsher 	struct nx_host_rds_ring *rds_rings;
667aa43c215SJeff Kirsher 	struct nx_host_sds_ring *sds_rings;
668aa43c215SJeff Kirsher 
669aa43c215SJeff Kirsher 	struct netxen_ring_ctx *hwctx;
670aa43c215SJeff Kirsher 	dma_addr_t phys_addr;
671aa43c215SJeff Kirsher };
672aa43c215SJeff Kirsher 
6732dcd5d95SSritej Velaga struct _cdrp_cmd {
6742dcd5d95SSritej Velaga 	u32 cmd;
6752dcd5d95SSritej Velaga 	u32 arg1;
6762dcd5d95SSritej Velaga 	u32 arg2;
6772dcd5d95SSritej Velaga 	u32 arg3;
6782dcd5d95SSritej Velaga };
6792dcd5d95SSritej Velaga 
6802dcd5d95SSritej Velaga struct netxen_cmd_args {
6812dcd5d95SSritej Velaga 	struct _cdrp_cmd req;
6822dcd5d95SSritej Velaga 	struct _cdrp_cmd rsp;
6832dcd5d95SSritej Velaga };
6842dcd5d95SSritej Velaga 
685aa43c215SJeff Kirsher /* New HW context creation */
686aa43c215SJeff Kirsher 
687aa43c215SJeff Kirsher #define NX_OS_CRB_RETRY_COUNT	4000
688aa43c215SJeff Kirsher #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
689aa43c215SJeff Kirsher 	(((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
690aa43c215SJeff Kirsher 
691aa43c215SJeff Kirsher #define NX_CDRP_CLEAR		0x00000000
692aa43c215SJeff Kirsher #define NX_CDRP_CMD_BIT		0x80000000
693aa43c215SJeff Kirsher 
694aa43c215SJeff Kirsher /*
695aa43c215SJeff Kirsher  * All responses must have the NX_CDRP_CMD_BIT cleared
696aa43c215SJeff Kirsher  * in the crb NX_CDRP_CRB_OFFSET.
697aa43c215SJeff Kirsher  */
698aa43c215SJeff Kirsher #define NX_CDRP_FORM_RSP(rsp)	(rsp)
699aa43c215SJeff Kirsher #define NX_CDRP_IS_RSP(rsp)	(((rsp) & NX_CDRP_CMD_BIT) == 0)
700aa43c215SJeff Kirsher 
701aa43c215SJeff Kirsher #define NX_CDRP_RSP_OK		0x00000001
702aa43c215SJeff Kirsher #define NX_CDRP_RSP_FAIL	0x00000002
703aa43c215SJeff Kirsher #define NX_CDRP_RSP_TIMEOUT	0x00000003
704aa43c215SJeff Kirsher 
705aa43c215SJeff Kirsher /*
706aa43c215SJeff Kirsher  * All commands must have the NX_CDRP_CMD_BIT set in
707aa43c215SJeff Kirsher  * the crb NX_CDRP_CRB_OFFSET.
708aa43c215SJeff Kirsher  */
709aa43c215SJeff Kirsher #define NX_CDRP_FORM_CMD(cmd)	(NX_CDRP_CMD_BIT | (cmd))
710aa43c215SJeff Kirsher #define NX_CDRP_IS_CMD(cmd)	(((cmd) & NX_CDRP_CMD_BIT) != 0)
711aa43c215SJeff Kirsher 
712aa43c215SJeff Kirsher #define NX_CDRP_CMD_SUBMIT_CAPABILITIES     0x00000001
713aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX    0x00000002
714aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX    0x00000003
715aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX  0x00000004
716aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_RX_CTX         0x00000005
717aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_TX_CTX         0x00000006
718aa43c215SJeff Kirsher #define NX_CDRP_CMD_CREATE_RX_CTX           0x00000007
719aa43c215SJeff Kirsher #define NX_CDRP_CMD_DESTROY_RX_CTX          0x00000008
720aa43c215SJeff Kirsher #define NX_CDRP_CMD_CREATE_TX_CTX           0x00000009
721aa43c215SJeff Kirsher #define NX_CDRP_CMD_DESTROY_TX_CTX          0x0000000a
722aa43c215SJeff Kirsher #define NX_CDRP_CMD_SETUP_STATISTICS        0x0000000e
723aa43c215SJeff Kirsher #define NX_CDRP_CMD_GET_STATISTICS          0x0000000f
724aa43c215SJeff Kirsher #define NX_CDRP_CMD_DELETE_STATISTICS       0x00000010
725aa43c215SJeff Kirsher #define NX_CDRP_CMD_SET_MTU                 0x00000012
726aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_PHY			0x00000013
727aa43c215SJeff Kirsher #define NX_CDRP_CMD_WRITE_PHY			0x00000014
728aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_HW_REG			0x00000015
729aa43c215SJeff Kirsher #define NX_CDRP_CMD_GET_FLOW_CTL		0x00000016
730aa43c215SJeff Kirsher #define NX_CDRP_CMD_SET_FLOW_CTL		0x00000017
731aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_MTU		0x00000018
732aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_LRO		0x00000019
733aa43c215SJeff Kirsher #define NX_CDRP_CMD_CONFIGURE_TOE		0x0000001a
734aa43c215SJeff Kirsher #define NX_CDRP_CMD_FUNC_ATTRIB			0x0000001b
735aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_PEXQ_PARAMETERS	0x0000001c
736aa43c215SJeff Kirsher #define NX_CDRP_CMD_GET_LIC_CAPABILITIES	0x0000001d
737aa43c215SJeff Kirsher #define NX_CDRP_CMD_READ_MAX_LRO_PER_BOARD	0x0000001e
738aa43c215SJeff Kirsher #define NX_CDRP_CMD_CONFIG_GBE_PORT		0x0000001f
739aa43c215SJeff Kirsher #define NX_CDRP_CMD_MAX				0x00000020
740aa43c215SJeff Kirsher 
741aa43c215SJeff Kirsher #define NX_RCODE_SUCCESS		0
742aa43c215SJeff Kirsher #define NX_RCODE_NO_HOST_MEM		1
743aa43c215SJeff Kirsher #define NX_RCODE_NO_HOST_RESOURCE	2
744aa43c215SJeff Kirsher #define NX_RCODE_NO_CARD_CRB		3
745aa43c215SJeff Kirsher #define NX_RCODE_NO_CARD_MEM		4
746aa43c215SJeff Kirsher #define NX_RCODE_NO_CARD_RESOURCE	5
747aa43c215SJeff Kirsher #define NX_RCODE_INVALID_ARGS		6
748aa43c215SJeff Kirsher #define NX_RCODE_INVALID_ACTION		7
749aa43c215SJeff Kirsher #define NX_RCODE_INVALID_STATE		8
750aa43c215SJeff Kirsher #define NX_RCODE_NOT_SUPPORTED		9
751aa43c215SJeff Kirsher #define NX_RCODE_NOT_PERMITTED		10
752aa43c215SJeff Kirsher #define NX_RCODE_NOT_READY		11
753aa43c215SJeff Kirsher #define NX_RCODE_DOES_NOT_EXIST		12
754aa43c215SJeff Kirsher #define NX_RCODE_ALREADY_EXISTS		13
755aa43c215SJeff Kirsher #define NX_RCODE_BAD_SIGNATURE		14
756aa43c215SJeff Kirsher #define NX_RCODE_CMD_NOT_IMPL		15
757aa43c215SJeff Kirsher #define NX_RCODE_CMD_INVALID		16
758aa43c215SJeff Kirsher #define NX_RCODE_TIMEOUT		17
759aa43c215SJeff Kirsher #define NX_RCODE_CMD_FAILED		18
760aa43c215SJeff Kirsher #define NX_RCODE_MAX_EXCEEDED		19
761aa43c215SJeff Kirsher #define NX_RCODE_MAX			20
762aa43c215SJeff Kirsher 
763aa43c215SJeff Kirsher #define NX_DESTROY_CTX_RESET		0
764aa43c215SJeff Kirsher #define NX_DESTROY_CTX_D3_RESET		1
765aa43c215SJeff Kirsher #define NX_DESTROY_CTX_MAX		2
766aa43c215SJeff Kirsher 
767aa43c215SJeff Kirsher /*
768aa43c215SJeff Kirsher  * Capabilities
769aa43c215SJeff Kirsher  */
770aa43c215SJeff Kirsher #define NX_CAP_BIT(class, bit)		(1 << bit)
771aa43c215SJeff Kirsher #define NX_CAP0_LEGACY_CONTEXT		NX_CAP_BIT(0, 0)
772aa43c215SJeff Kirsher #define NX_CAP0_MULTI_CONTEXT		NX_CAP_BIT(0, 1)
773aa43c215SJeff Kirsher #define NX_CAP0_LEGACY_MN		NX_CAP_BIT(0, 2)
774aa43c215SJeff Kirsher #define NX_CAP0_LEGACY_MS		NX_CAP_BIT(0, 3)
775aa43c215SJeff Kirsher #define NX_CAP0_CUT_THROUGH		NX_CAP_BIT(0, 4)
776aa43c215SJeff Kirsher #define NX_CAP0_LRO			NX_CAP_BIT(0, 5)
777aa43c215SJeff Kirsher #define NX_CAP0_LSO			NX_CAP_BIT(0, 6)
778aa43c215SJeff Kirsher #define NX_CAP0_JUMBO_CONTIGUOUS	NX_CAP_BIT(0, 7)
779aa43c215SJeff Kirsher #define NX_CAP0_LRO_CONTIGUOUS		NX_CAP_BIT(0, 8)
780aa43c215SJeff Kirsher #define NX_CAP0_HW_LRO			NX_CAP_BIT(0, 10)
78101da0c2bSRajesh Borundia #define NX_CAP0_HW_LRO_MSS		NX_CAP_BIT(0, 21)
782aa43c215SJeff Kirsher 
783aa43c215SJeff Kirsher /*
784aa43c215SJeff Kirsher  * Context state
785aa43c215SJeff Kirsher  */
786aa43c215SJeff Kirsher #define NX_HOST_CTX_STATE_FREED		0
787aa43c215SJeff Kirsher #define NX_HOST_CTX_STATE_ALLOCATED	1
788aa43c215SJeff Kirsher #define NX_HOST_CTX_STATE_ACTIVE	2
789aa43c215SJeff Kirsher #define NX_HOST_CTX_STATE_DISABLED	3
790aa43c215SJeff Kirsher #define NX_HOST_CTX_STATE_QUIESCED	4
791aa43c215SJeff Kirsher #define NX_HOST_CTX_STATE_MAX		5
792aa43c215SJeff Kirsher 
793aa43c215SJeff Kirsher /*
794aa43c215SJeff Kirsher  * Rx context
795aa43c215SJeff Kirsher  */
796aa43c215SJeff Kirsher 
797aa43c215SJeff Kirsher typedef struct {
798aa43c215SJeff Kirsher 	__le64 host_phys_addr;	/* Ring base addr */
799aa43c215SJeff Kirsher 	__le32 ring_size;		/* Ring entries */
800aa43c215SJeff Kirsher 	__le16 msi_index;
801aa43c215SJeff Kirsher 	__le16 rsvd;		/* Padding */
802aa43c215SJeff Kirsher } nx_hostrq_sds_ring_t;
803aa43c215SJeff Kirsher 
804aa43c215SJeff Kirsher typedef struct {
805aa43c215SJeff Kirsher 	__le64 host_phys_addr;	/* Ring base addr */
806aa43c215SJeff Kirsher 	__le64 buff_size;		/* Packet buffer size */
807aa43c215SJeff Kirsher 	__le32 ring_size;		/* Ring entries */
808aa43c215SJeff Kirsher 	__le32 ring_kind;		/* Class of ring */
809aa43c215SJeff Kirsher } nx_hostrq_rds_ring_t;
810aa43c215SJeff Kirsher 
811aa43c215SJeff Kirsher typedef struct {
812aa43c215SJeff Kirsher 	__le64 host_rsp_dma_addr;	/* Response dma'd here */
813aa43c215SJeff Kirsher 	__le32 capabilities[4];	/* Flag bit vector */
814aa43c215SJeff Kirsher 	__le32 host_int_crb_mode;	/* Interrupt crb usage */
815aa43c215SJeff Kirsher 	__le32 host_rds_crb_mode;	/* RDS crb usage */
816aa43c215SJeff Kirsher 	/* These ring offsets are relative to data[0] below */
817aa43c215SJeff Kirsher 	__le32 rds_ring_offset;	/* Offset to RDS config */
818aa43c215SJeff Kirsher 	__le32 sds_ring_offset;	/* Offset to SDS config */
819aa43c215SJeff Kirsher 	__le16 num_rds_rings;	/* Count of RDS rings */
820aa43c215SJeff Kirsher 	__le16 num_sds_rings;	/* Count of SDS rings */
821aa43c215SJeff Kirsher 	__le16 rsvd1;		/* Padding */
822aa43c215SJeff Kirsher 	__le16 rsvd2;		/* Padding */
823aa43c215SJeff Kirsher 	u8  reserved[128]; 	/* reserve space for future expansion*/
824aa43c215SJeff Kirsher 	/* MUST BE 64-bit aligned.
825aa43c215SJeff Kirsher 	   The following is packed:
826aa43c215SJeff Kirsher 	   - N hostrq_rds_rings
827aa43c215SJeff Kirsher 	   - N hostrq_sds_rings */
828aa43c215SJeff Kirsher 	char data[0];
829aa43c215SJeff Kirsher } nx_hostrq_rx_ctx_t;
830aa43c215SJeff Kirsher 
831aa43c215SJeff Kirsher typedef struct {
832aa43c215SJeff Kirsher 	__le32 host_producer_crb;	/* Crb to use */
833aa43c215SJeff Kirsher 	__le32 rsvd1;		/* Padding */
834aa43c215SJeff Kirsher } nx_cardrsp_rds_ring_t;
835aa43c215SJeff Kirsher 
836aa43c215SJeff Kirsher typedef struct {
837aa43c215SJeff Kirsher 	__le32 host_consumer_crb;	/* Crb to use */
838aa43c215SJeff Kirsher 	__le32 interrupt_crb;	/* Crb to use */
839aa43c215SJeff Kirsher } nx_cardrsp_sds_ring_t;
840aa43c215SJeff Kirsher 
841aa43c215SJeff Kirsher typedef struct {
842aa43c215SJeff Kirsher 	/* These ring offsets are relative to data[0] below */
843aa43c215SJeff Kirsher 	__le32 rds_ring_offset;	/* Offset to RDS config */
844aa43c215SJeff Kirsher 	__le32 sds_ring_offset;	/* Offset to SDS config */
845aa43c215SJeff Kirsher 	__le32 host_ctx_state;	/* Starting State */
846aa43c215SJeff Kirsher 	__le32 num_fn_per_port;	/* How many PCI fn share the port */
847aa43c215SJeff Kirsher 	__le16 num_rds_rings;	/* Count of RDS rings */
848aa43c215SJeff Kirsher 	__le16 num_sds_rings;	/* Count of SDS rings */
849aa43c215SJeff Kirsher 	__le16 context_id;		/* Handle for context */
850aa43c215SJeff Kirsher 	u8  phys_port;		/* Physical id of port */
851aa43c215SJeff Kirsher 	u8  virt_port;		/* Virtual/Logical id of port */
852aa43c215SJeff Kirsher 	u8  reserved[128];	/* save space for future expansion */
853aa43c215SJeff Kirsher 	/*  MUST BE 64-bit aligned.
854aa43c215SJeff Kirsher 	   The following is packed:
855aa43c215SJeff Kirsher 	   - N cardrsp_rds_rings
856aa43c215SJeff Kirsher 	   - N cardrs_sds_rings */
857*25493479SGustavo A. R. Silva 	char data[];
858aa43c215SJeff Kirsher } nx_cardrsp_rx_ctx_t;
859aa43c215SJeff Kirsher 
860aa43c215SJeff Kirsher #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings)	\
861aa43c215SJeff Kirsher 	(sizeof(HOSTRQ_RX) + 					\
862aa43c215SJeff Kirsher 	(rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) +		\
863aa43c215SJeff Kirsher 	(sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
864aa43c215SJeff Kirsher 
865aa43c215SJeff Kirsher #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) 	\
866aa43c215SJeff Kirsher 	(sizeof(CARDRSP_RX) + 					\
867aa43c215SJeff Kirsher 	(rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + 		\
868aa43c215SJeff Kirsher 	(sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
869aa43c215SJeff Kirsher 
870aa43c215SJeff Kirsher /*
871aa43c215SJeff Kirsher  * Tx context
872aa43c215SJeff Kirsher  */
873aa43c215SJeff Kirsher 
874aa43c215SJeff Kirsher typedef struct {
875aa43c215SJeff Kirsher 	__le64 host_phys_addr;	/* Ring base addr */
876aa43c215SJeff Kirsher 	__le32 ring_size;		/* Ring entries */
877aa43c215SJeff Kirsher 	__le32 rsvd;		/* Padding */
878aa43c215SJeff Kirsher } nx_hostrq_cds_ring_t;
879aa43c215SJeff Kirsher 
880aa43c215SJeff Kirsher typedef struct {
881aa43c215SJeff Kirsher 	__le64 host_rsp_dma_addr;	/* Response dma'd here */
882aa43c215SJeff Kirsher 	__le64 cmd_cons_dma_addr;	/*  */
883aa43c215SJeff Kirsher 	__le64 dummy_dma_addr;	/*  */
884aa43c215SJeff Kirsher 	__le32 capabilities[4];	/* Flag bit vector */
885aa43c215SJeff Kirsher 	__le32 host_int_crb_mode;	/* Interrupt crb usage */
886aa43c215SJeff Kirsher 	__le32 rsvd1;		/* Padding */
887aa43c215SJeff Kirsher 	__le16 rsvd2;		/* Padding */
888aa43c215SJeff Kirsher 	__le16 interrupt_ctl;
889aa43c215SJeff Kirsher 	__le16 msi_index;
890aa43c215SJeff Kirsher 	__le16 rsvd3;		/* Padding */
891aa43c215SJeff Kirsher 	nx_hostrq_cds_ring_t cds_ring;	/* Desc of cds ring */
892aa43c215SJeff Kirsher 	u8  reserved[128];	/* future expansion */
893aa43c215SJeff Kirsher } nx_hostrq_tx_ctx_t;
894aa43c215SJeff Kirsher 
895aa43c215SJeff Kirsher typedef struct {
896aa43c215SJeff Kirsher 	__le32 host_producer_crb;	/* Crb to use */
897aa43c215SJeff Kirsher 	__le32 interrupt_crb;	/* Crb to use */
898aa43c215SJeff Kirsher } nx_cardrsp_cds_ring_t;
899aa43c215SJeff Kirsher 
900aa43c215SJeff Kirsher typedef struct {
901aa43c215SJeff Kirsher 	__le32 host_ctx_state;	/* Starting state */
902aa43c215SJeff Kirsher 	__le16 context_id;		/* Handle for context */
903aa43c215SJeff Kirsher 	u8  phys_port;		/* Physical id of port */
904aa43c215SJeff Kirsher 	u8  virt_port;		/* Virtual/Logical id of port */
905aa43c215SJeff Kirsher 	nx_cardrsp_cds_ring_t cds_ring;	/* Card cds settings */
906aa43c215SJeff Kirsher 	u8  reserved[128];	/* future expansion */
907aa43c215SJeff Kirsher } nx_cardrsp_tx_ctx_t;
908aa43c215SJeff Kirsher 
909aa43c215SJeff Kirsher #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX)	(sizeof(HOSTRQ_TX))
910aa43c215SJeff Kirsher #define SIZEOF_CARDRSP_TX(CARDRSP_TX)	(sizeof(CARDRSP_TX))
911aa43c215SJeff Kirsher 
912aa43c215SJeff Kirsher /* CRB */
913aa43c215SJeff Kirsher 
914aa43c215SJeff Kirsher #define NX_HOST_RDS_CRB_MODE_UNIQUE	0
915aa43c215SJeff Kirsher #define NX_HOST_RDS_CRB_MODE_SHARED	1
916aa43c215SJeff Kirsher #define NX_HOST_RDS_CRB_MODE_CUSTOM	2
917aa43c215SJeff Kirsher #define NX_HOST_RDS_CRB_MODE_MAX	3
918aa43c215SJeff Kirsher 
919aa43c215SJeff Kirsher #define NX_HOST_INT_CRB_MODE_UNIQUE	0
920aa43c215SJeff Kirsher #define NX_HOST_INT_CRB_MODE_SHARED	1
921aa43c215SJeff Kirsher #define NX_HOST_INT_CRB_MODE_NORX	2
922aa43c215SJeff Kirsher #define NX_HOST_INT_CRB_MODE_NOTX	3
923aa43c215SJeff Kirsher #define NX_HOST_INT_CRB_MODE_NORXTX	4
924aa43c215SJeff Kirsher 
925aa43c215SJeff Kirsher 
926aa43c215SJeff Kirsher /* MAC */
927aa43c215SJeff Kirsher 
928aa43c215SJeff Kirsher #define MC_COUNT_P2	16
929aa43c215SJeff Kirsher #define MC_COUNT_P3	38
930aa43c215SJeff Kirsher 
931aa43c215SJeff Kirsher #define NETXEN_MAC_NOOP	0
932aa43c215SJeff Kirsher #define NETXEN_MAC_ADD	1
933aa43c215SJeff Kirsher #define NETXEN_MAC_DEL	2
934aa43c215SJeff Kirsher 
935aa43c215SJeff Kirsher typedef struct nx_mac_list_s {
936aa43c215SJeff Kirsher 	struct list_head list;
937aa43c215SJeff Kirsher 	uint8_t mac_addr[ETH_ALEN+2];
938aa43c215SJeff Kirsher } nx_mac_list_t;
939aa43c215SJeff Kirsher 
9408a7fbfabSnikolay@redhat.com struct nx_ip_list {
941aa43c215SJeff Kirsher 	struct list_head list;
94206d6c108SSantosh Nayak 	__be32 ip_addr;
9438a7fbfabSnikolay@redhat.com 	bool master;
944aa43c215SJeff Kirsher };
945aa43c215SJeff Kirsher 
946aa43c215SJeff Kirsher /*
947aa43c215SJeff Kirsher  * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
948aa43c215SJeff Kirsher  * adjusted based on configured MTU.
949aa43c215SJeff Kirsher  */
950aa43c215SJeff Kirsher #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US	3
951aa43c215SJeff Kirsher #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS	256
952aa43c215SJeff Kirsher #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS	64
953aa43c215SJeff Kirsher #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US	4
954aa43c215SJeff Kirsher 
955aa43c215SJeff Kirsher #define NETXEN_NIC_INTR_DEFAULT			0x04
956aa43c215SJeff Kirsher 
957aa43c215SJeff Kirsher typedef union {
958aa43c215SJeff Kirsher 	struct {
959aa43c215SJeff Kirsher 		uint16_t	rx_packets;
960aa43c215SJeff Kirsher 		uint16_t	rx_time_us;
961aa43c215SJeff Kirsher 		uint16_t	tx_packets;
962aa43c215SJeff Kirsher 		uint16_t	tx_time_us;
963aa43c215SJeff Kirsher 	} data;
964aa43c215SJeff Kirsher 	uint64_t		word;
965aa43c215SJeff Kirsher } nx_nic_intr_coalesce_data_t;
966aa43c215SJeff Kirsher 
967aa43c215SJeff Kirsher typedef struct {
968aa43c215SJeff Kirsher 	uint16_t			stats_time_us;
969aa43c215SJeff Kirsher 	uint16_t			rate_sample_time;
970aa43c215SJeff Kirsher 	uint16_t			flags;
971aa43c215SJeff Kirsher 	uint16_t			rsvd_1;
972aa43c215SJeff Kirsher 	uint32_t			low_threshold;
973aa43c215SJeff Kirsher 	uint32_t			high_threshold;
974aa43c215SJeff Kirsher 	nx_nic_intr_coalesce_data_t	normal;
975aa43c215SJeff Kirsher 	nx_nic_intr_coalesce_data_t	low;
976aa43c215SJeff Kirsher 	nx_nic_intr_coalesce_data_t	high;
977aa43c215SJeff Kirsher 	nx_nic_intr_coalesce_data_t	irq;
978aa43c215SJeff Kirsher } nx_nic_intr_coalesce_t;
979aa43c215SJeff Kirsher 
980aa43c215SJeff Kirsher #define NX_HOST_REQUEST		0x13
981aa43c215SJeff Kirsher #define NX_NIC_REQUEST		0x14
982aa43c215SJeff Kirsher 
983aa43c215SJeff Kirsher #define NX_MAC_EVENT		0x1
984aa43c215SJeff Kirsher 
985aa43c215SJeff Kirsher #define NX_IP_UP		2
986aa43c215SJeff Kirsher #define NX_IP_DOWN		3
987aa43c215SJeff Kirsher 
988aa43c215SJeff Kirsher /*
989aa43c215SJeff Kirsher  * Driver --> Firmware
990aa43c215SJeff Kirsher  */
991aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_START				0
992aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_RSS			1
993aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL		2
994aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE		3
995aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_LED			4
996aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS		5
997aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC			6
998aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_LRO_REQUEST			7
999aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_GET_SNMP_STATS		8
1000aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST		9
1001aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST		10
1002aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_PROXY_SET_MTU			11
1003aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE	12
1004aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST	13
1005aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST	14
1006aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST	15
1007aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_GET_NET_STATS			16
1008aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V		17
1009aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_IPADDR			18
1010aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK		19
1011aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE		20
1012aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_GET_LINKEVENT			21
1013aa43c215SJeff Kirsher #define NX_NIC_C2C_OPCODE				22
1014aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_BRIDGING               23
1015aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO			24
1016aa43c215SJeff Kirsher #define NX_NIC_H2C_OPCODE_LAST				25
1017aa43c215SJeff Kirsher 
1018aa43c215SJeff Kirsher /*
1019aa43c215SJeff Kirsher  * Firmware --> Driver
1020aa43c215SJeff Kirsher  */
1021aa43c215SJeff Kirsher 
1022aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_START				128
1023aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE		129
1024aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE	130
1025aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE		131
1026aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE	132
1027aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE	133
1028aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE		134
1029aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE	135
1030aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_GET_SNMP_STATS		136
1031aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY	137
1032aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY		138
1033aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
1034aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE	140
1035aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE	141
1036aa43c215SJeff Kirsher #define NX_NIC_C2H_OPCODE_LAST				142
1037aa43c215SJeff Kirsher 
1038aa43c215SJeff Kirsher #define VPORT_MISS_MODE_DROP		0 /* drop all unmatched */
1039aa43c215SJeff Kirsher #define VPORT_MISS_MODE_ACCEPT_ALL	1 /* accept all packets */
1040aa43c215SJeff Kirsher #define VPORT_MISS_MODE_ACCEPT_MULTI	2 /* accept unmatched multicast */
1041aa43c215SJeff Kirsher 
1042aa43c215SJeff Kirsher #define NX_NIC_LRO_REQUEST_FIRST		0
1043aa43c215SJeff Kirsher #define NX_NIC_LRO_REQUEST_ADD_FLOW		1
1044aa43c215SJeff Kirsher #define NX_NIC_LRO_REQUEST_DELETE_FLOW		2
1045aa43c215SJeff Kirsher #define NX_NIC_LRO_REQUEST_TIMER		3
1046aa43c215SJeff Kirsher #define NX_NIC_LRO_REQUEST_CLEANUP		4
1047aa43c215SJeff Kirsher #define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED	5
1048aa43c215SJeff Kirsher #define NX_TOE_LRO_REQUEST_ADD_FLOW		6
1049aa43c215SJeff Kirsher #define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE	7
1050aa43c215SJeff Kirsher #define NX_TOE_LRO_REQUEST_DELETE_FLOW		8
1051aa43c215SJeff Kirsher #define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE	9
1052aa43c215SJeff Kirsher #define NX_TOE_LRO_REQUEST_TIMER		10
1053aa43c215SJeff Kirsher #define NX_NIC_LRO_REQUEST_LAST			11
1054aa43c215SJeff Kirsher 
1055aa43c215SJeff Kirsher #define NX_FW_CAPABILITY_LINK_NOTIFICATION	(1 << 5)
1056aa43c215SJeff Kirsher #define NX_FW_CAPABILITY_SWITCHING		(1 << 6)
1057aa43c215SJeff Kirsher #define NX_FW_CAPABILITY_PEXQ			(1 << 7)
1058aa43c215SJeff Kirsher #define NX_FW_CAPABILITY_BDG			(1 << 8)
1059aa43c215SJeff Kirsher #define NX_FW_CAPABILITY_FVLANTX		(1 << 9)
1060aa43c215SJeff Kirsher #define NX_FW_CAPABILITY_HW_LRO			(1 << 10)
1061aa43c215SJeff Kirsher #define NX_FW_CAPABILITY_GBE_LINK_CFG		(1 << 11)
106201da0c2bSRajesh Borundia #define NX_FW_CAPABILITY_MORE_CAPS		(1 << 31)
106301da0c2bSRajesh Borundia #define NX_FW_CAPABILITY_2_LRO_MAX_TCP_SEG	(1 << 2)
1064aa43c215SJeff Kirsher 
1065aa43c215SJeff Kirsher /* module types */
1066aa43c215SJeff Kirsher #define LINKEVENT_MODULE_NOT_PRESENT			1
1067aa43c215SJeff Kirsher #define LINKEVENT_MODULE_OPTICAL_UNKNOWN		2
1068aa43c215SJeff Kirsher #define LINKEVENT_MODULE_OPTICAL_SRLR			3
1069aa43c215SJeff Kirsher #define LINKEVENT_MODULE_OPTICAL_LRM			4
1070aa43c215SJeff Kirsher #define LINKEVENT_MODULE_OPTICAL_SFP_1G			5
1071aa43c215SJeff Kirsher #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE	6
1072aa43c215SJeff Kirsher #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN	7
1073aa43c215SJeff Kirsher #define LINKEVENT_MODULE_TWINAX				8
1074aa43c215SJeff Kirsher 
1075aa43c215SJeff Kirsher #define LINKSPEED_10GBPS	10000
1076aa43c215SJeff Kirsher #define LINKSPEED_1GBPS		1000
1077aa43c215SJeff Kirsher #define LINKSPEED_100MBPS	100
1078aa43c215SJeff Kirsher #define LINKSPEED_10MBPS	10
1079aa43c215SJeff Kirsher 
1080aa43c215SJeff Kirsher #define LINKSPEED_ENCODED_10MBPS	0
1081aa43c215SJeff Kirsher #define LINKSPEED_ENCODED_100MBPS	1
1082aa43c215SJeff Kirsher #define LINKSPEED_ENCODED_1GBPS		2
1083aa43c215SJeff Kirsher 
1084aa43c215SJeff Kirsher #define LINKEVENT_AUTONEG_DISABLED	0
1085aa43c215SJeff Kirsher #define LINKEVENT_AUTONEG_ENABLED	1
1086aa43c215SJeff Kirsher 
1087aa43c215SJeff Kirsher #define LINKEVENT_HALF_DUPLEX		0
1088aa43c215SJeff Kirsher #define LINKEVENT_FULL_DUPLEX		1
1089aa43c215SJeff Kirsher 
1090aa43c215SJeff Kirsher #define LINKEVENT_LINKSPEED_MBPS	0
1091aa43c215SJeff Kirsher #define LINKEVENT_LINKSPEED_ENCODED	1
1092aa43c215SJeff Kirsher 
1093aa43c215SJeff Kirsher #define AUTO_FW_RESET_ENABLED	0xEF10AF12
1094aa43c215SJeff Kirsher #define AUTO_FW_RESET_DISABLED	0xDCBAAF12
1095aa43c215SJeff Kirsher 
1096aa43c215SJeff Kirsher /* firmware response header:
1097aa43c215SJeff Kirsher  *	63:58 - message type
1098aa43c215SJeff Kirsher  *	57:56 - owner
1099aa43c215SJeff Kirsher  *	55:53 - desc count
1100aa43c215SJeff Kirsher  *	52:48 - reserved
1101aa43c215SJeff Kirsher  *	47:40 - completion id
1102aa43c215SJeff Kirsher  *	39:32 - opcode
1103aa43c215SJeff Kirsher  *	31:16 - error code
1104aa43c215SJeff Kirsher  *	15:00 - reserved
1105aa43c215SJeff Kirsher  */
1106aa43c215SJeff Kirsher #define netxen_get_nic_msgtype(msg_hdr)	\
1107aa43c215SJeff Kirsher 	((msg_hdr >> 58) & 0x3F)
1108aa43c215SJeff Kirsher #define netxen_get_nic_msg_compid(msg_hdr)	\
1109aa43c215SJeff Kirsher 	((msg_hdr >> 40) & 0xFF)
1110aa43c215SJeff Kirsher #define netxen_get_nic_msg_opcode(msg_hdr)	\
1111aa43c215SJeff Kirsher 	((msg_hdr >> 32) & 0xFF)
1112aa43c215SJeff Kirsher #define netxen_get_nic_msg_errcode(msg_hdr)	\
1113aa43c215SJeff Kirsher 	((msg_hdr >> 16) & 0xFFFF)
1114aa43c215SJeff Kirsher 
1115aa43c215SJeff Kirsher typedef struct {
1116aa43c215SJeff Kirsher 	union {
1117aa43c215SJeff Kirsher 		struct {
1118aa43c215SJeff Kirsher 			u64 hdr;
1119aa43c215SJeff Kirsher 			u64 body[7];
1120aa43c215SJeff Kirsher 		};
1121aa43c215SJeff Kirsher 		u64 words[8];
1122aa43c215SJeff Kirsher 	};
1123aa43c215SJeff Kirsher } nx_fw_msg_t;
1124aa43c215SJeff Kirsher 
1125aa43c215SJeff Kirsher typedef struct {
1126aa43c215SJeff Kirsher 	__le64 qhdr;
1127aa43c215SJeff Kirsher 	__le64 req_hdr;
1128aa43c215SJeff Kirsher 	__le64 words[6];
1129aa43c215SJeff Kirsher } nx_nic_req_t;
1130aa43c215SJeff Kirsher 
1131aa43c215SJeff Kirsher typedef struct {
1132aa43c215SJeff Kirsher 	u8 op;
1133aa43c215SJeff Kirsher 	u8 tag;
1134aa43c215SJeff Kirsher 	u8 mac_addr[6];
1135aa43c215SJeff Kirsher } nx_mac_req_t;
1136aa43c215SJeff Kirsher 
1137aa43c215SJeff Kirsher #define MAX_PENDING_DESC_BLOCK_SIZE	64
1138aa43c215SJeff Kirsher 
1139aa43c215SJeff Kirsher #define NETXEN_NIC_MSI_ENABLED		0x02
1140aa43c215SJeff Kirsher #define NETXEN_NIC_MSIX_ENABLED		0x04
1141aa43c215SJeff Kirsher #define NETXEN_NIC_LRO_ENABLED		0x08
1142aa43c215SJeff Kirsher #define NETXEN_NIC_LRO_DISABLED		0x00
1143aa43c215SJeff Kirsher #define NETXEN_NIC_BRIDGE_ENABLED       0X10
1144aa43c215SJeff Kirsher #define NETXEN_NIC_DIAG_ENABLED		0x20
114583f18a55SManish chopra #define NETXEN_FW_RESET_OWNER           0x40
114601da0c2bSRajesh Borundia #define NETXEN_FW_MSS_CAP	        0x80
1147aa43c215SJeff Kirsher #define NETXEN_IS_MSI_FAMILY(adapter) \
1148aa43c215SJeff Kirsher 	((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1149aa43c215SJeff Kirsher 
1150aa43c215SJeff Kirsher #define MSIX_ENTRIES_PER_ADAPTER	NUM_STS_DESC_RINGS
1151aa43c215SJeff Kirsher #define NETXEN_MSIX_TBL_SPACE		8192
1152aa43c215SJeff Kirsher #define NETXEN_PCI_REG_MSIX_TBL		0x44
1153aa43c215SJeff Kirsher 
1154aa43c215SJeff Kirsher #define NETXEN_DB_MAPSIZE_BYTES    	0x1000
1155aa43c215SJeff Kirsher 
1156aa43c215SJeff Kirsher #define NETXEN_ADAPTER_UP_MAGIC 777
1157aa43c215SJeff Kirsher #define NETXEN_NIC_PEG_TUNE 0
1158aa43c215SJeff Kirsher 
1159aa43c215SJeff Kirsher #define __NX_FW_ATTACHED		0
1160aa43c215SJeff Kirsher #define __NX_DEV_UP			1
1161aa43c215SJeff Kirsher #define __NX_RESETTING			2
1162aa43c215SJeff Kirsher 
116383f18a55SManish chopra /* Mini Coredump FW supported version */
116483f18a55SManish chopra #define NX_MD_SUPPORT_MAJOR		4
116583f18a55SManish chopra #define NX_MD_SUPPORT_MINOR		0
116683f18a55SManish chopra #define NX_MD_SUPPORT_SUBVERSION	579
116783f18a55SManish chopra 
116883f18a55SManish chopra #define LSW(x)  ((uint16_t)(x))
116983f18a55SManish chopra #define LSD(x)  ((uint32_t)((uint64_t)(x)))
117083f18a55SManish chopra #define MSD(x)  ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
117183f18a55SManish chopra 
117283f18a55SManish chopra /* Mini Coredump mask level */
117383f18a55SManish chopra #define	NX_DUMP_MASK_MIN	0x03
117483f18a55SManish chopra #define	NX_DUMP_MASK_DEF	0x1f
117583f18a55SManish chopra #define	NX_DUMP_MASK_MAX	0xff
117683f18a55SManish chopra 
117783f18a55SManish chopra /* Mini Coredump CDRP commands */
117883f18a55SManish chopra #define NX_CDRP_CMD_TEMP_SIZE           0x0000002f
117983f18a55SManish chopra #define NX_CDRP_CMD_GET_TEMP_HDR        0x00000030
118083f18a55SManish chopra 
118183f18a55SManish chopra 
118283f18a55SManish chopra #define NX_DUMP_STATE_ARRAY_LEN		16
118383f18a55SManish chopra #define NX_DUMP_CAP_SIZE_ARRAY_LEN	8
118483f18a55SManish chopra 
118583f18a55SManish chopra /* Mini Coredump sysfs entries flags*/
118683f18a55SManish chopra #define NX_FORCE_FW_DUMP_KEY		0xdeadfeed
118783f18a55SManish chopra #define NX_ENABLE_FW_DUMP               0xaddfeed
118883f18a55SManish chopra #define NX_DISABLE_FW_DUMP              0xbadfeed
118983f18a55SManish chopra #define NX_FORCE_FW_RESET               0xdeaddead
119083f18a55SManish chopra 
119183f18a55SManish chopra 
119283f18a55SManish chopra /* Flash read/write address */
119383f18a55SManish chopra #define NX_FW_DUMP_REG1         0x00130060
119483f18a55SManish chopra #define NX_FW_DUMP_REG2         0x001e0000
119583f18a55SManish chopra #define NX_FLASH_SEM2_LK        0x0013C010
119683f18a55SManish chopra #define NX_FLASH_SEM2_ULK       0x0013C014
119783f18a55SManish chopra #define NX_FLASH_LOCK_ID        0x001B2100
119883f18a55SManish chopra #define FLASH_ROM_WINDOW        0x42110030
119983f18a55SManish chopra #define FLASH_ROM_DATA          0x42150000
120083f18a55SManish chopra 
120183f18a55SManish chopra /* Mini Coredump register read/write routine */
120283f18a55SManish chopra #define NX_RD_DUMP_REG(addr, bar0, data) do {                   \
120383f18a55SManish chopra 	writel((addr & 0xFFFF0000), (void __iomem *) (bar0 +            \
120483f18a55SManish chopra 		NX_FW_DUMP_REG1));                                      \
120583f18a55SManish chopra 	readl((void __iomem *) (bar0 + NX_FW_DUMP_REG1));               \
120683f18a55SManish chopra 	*data = readl((void __iomem *) (bar0 + NX_FW_DUMP_REG2 +        \
120783f18a55SManish chopra 		LSW(addr)));                                            \
120883f18a55SManish chopra } while (0)
120983f18a55SManish chopra 
121083f18a55SManish chopra #define NX_WR_DUMP_REG(addr, bar0, data) do {                   \
121183f18a55SManish chopra 	writel((addr & 0xFFFF0000), (void __iomem *) (bar0 +            \
121283f18a55SManish chopra 		NX_FW_DUMP_REG1));                                      \
121383f18a55SManish chopra 	readl((void __iomem *) (bar0 + NX_FW_DUMP_REG1));                \
121483f18a55SManish chopra 	writel(data, (void __iomem *) (bar0 + NX_FW_DUMP_REG2 + LSW(addr)));\
121583f18a55SManish chopra 	readl((void __iomem *) (bar0 + NX_FW_DUMP_REG2 + LSW(addr)));  \
121683f18a55SManish chopra } while (0)
121783f18a55SManish chopra 
121883f18a55SManish chopra 
121983f18a55SManish chopra /*
122083f18a55SManish chopra Entry Type Defines
122183f18a55SManish chopra */
122283f18a55SManish chopra 
122383f18a55SManish chopra #define RDNOP	0
122483f18a55SManish chopra #define RDCRB	1
122583f18a55SManish chopra #define RDMUX	2
122683f18a55SManish chopra #define QUEUE	3
122783f18a55SManish chopra #define BOARD	4
122883f18a55SManish chopra #define RDSRE	5
122983f18a55SManish chopra #define RDOCM	6
123083f18a55SManish chopra #define PREGS	7
123183f18a55SManish chopra #define L1DTG	8
123283f18a55SManish chopra #define L1ITG	9
123383f18a55SManish chopra #define CACHE	10
123483f18a55SManish chopra 
123583f18a55SManish chopra #define L1DAT	11
123683f18a55SManish chopra #define L1INS	12
123783f18a55SManish chopra #define RDSTK	13
123883f18a55SManish chopra #define RDCON	14
123983f18a55SManish chopra 
124083f18a55SManish chopra #define L2DTG	21
124183f18a55SManish chopra #define L2ITG	22
124283f18a55SManish chopra #define L2DAT	23
124383f18a55SManish chopra #define L2INS	24
124483f18a55SManish chopra #define RDOC3	25
124583f18a55SManish chopra 
124683f18a55SManish chopra #define MEMBK	32
124783f18a55SManish chopra 
124883f18a55SManish chopra #define RDROM	71
124983f18a55SManish chopra #define RDMEM	72
125083f18a55SManish chopra #define RDMN	73
125183f18a55SManish chopra 
125283f18a55SManish chopra #define INFOR	81
125383f18a55SManish chopra #define CNTRL	98
125483f18a55SManish chopra 
125583f18a55SManish chopra #define TLHDR	99
125683f18a55SManish chopra #define RDEND	255
125783f18a55SManish chopra 
125883f18a55SManish chopra #define PRIMQ	103
125983f18a55SManish chopra #define SQG2Q	104
126083f18a55SManish chopra #define SQG3Q	105
126183f18a55SManish chopra 
126283f18a55SManish chopra /*
126383f18a55SManish chopra * Opcodes for Control Entries.
126483f18a55SManish chopra * These Flags are bit fields.
126583f18a55SManish chopra */
126683f18a55SManish chopra #define NX_DUMP_WCRB		0x01
126783f18a55SManish chopra #define NX_DUMP_RWCRB		0x02
126883f18a55SManish chopra #define NX_DUMP_ANDCRB		0x04
126983f18a55SManish chopra #define NX_DUMP_ORCRB		0x08
127083f18a55SManish chopra #define NX_DUMP_POLLCRB		0x10
127183f18a55SManish chopra #define NX_DUMP_RD_SAVE		0x20
127283f18a55SManish chopra #define NX_DUMP_WRT_SAVED	0x40
127383f18a55SManish chopra #define NX_DUMP_MOD_SAVE_ST	0x80
127483f18a55SManish chopra 
127583f18a55SManish chopra /* Driver Flags */
127683f18a55SManish chopra #define NX_DUMP_SKIP		0x80	/*  driver skipped this entry  */
127783f18a55SManish chopra #define NX_DUMP_SIZE_ERR 0x40	/*entry size vs capture size mismatch*/
127883f18a55SManish chopra 
127983f18a55SManish chopra #define NX_PCI_READ_32(ADDR)			readl((ADDR))
128083f18a55SManish chopra #define NX_PCI_WRITE_32(DATA, ADDR)	writel(DATA, (ADDR))
128183f18a55SManish chopra 
128283f18a55SManish chopra 
128383f18a55SManish chopra 
128483f18a55SManish chopra struct netxen_minidump {
128583f18a55SManish chopra 	u32 pos;			/* position in the dump buffer */
128683f18a55SManish chopra 	u8  fw_supports_md;		/* FW supports Mini cordump */
128783f18a55SManish chopra 	u8  has_valid_dump;		/* indicates valid dump */
128883f18a55SManish chopra 	u8  md_capture_mask;		/* driver capture mask */
128983f18a55SManish chopra 	u8  md_enabled;			/* Turn Mini Coredump on/off */
129083f18a55SManish chopra 	u32 md_dump_size;		/* Total FW Mini Coredump size */
129183f18a55SManish chopra 	u32 md_capture_size;		/* FW dump capture size */
129283f18a55SManish chopra 	u32 md_template_size;		/* FW template size */
129383f18a55SManish chopra 	u32 md_template_ver;		/* FW template version */
129483f18a55SManish chopra 	u64 md_timestamp;		/* FW Mini dump timestamp */
129583f18a55SManish chopra 	void *md_template;		/* FW template will be stored */
129683f18a55SManish chopra 	void *md_capture_buff;		/* FW dump will be stored */
129783f18a55SManish chopra };
129883f18a55SManish chopra 
129983f18a55SManish chopra 
130083f18a55SManish chopra 
130183f18a55SManish chopra struct netxen_minidump_template_hdr {
130283f18a55SManish chopra 	u32 entry_type;
130383f18a55SManish chopra 	u32 first_entry_offset;
130483f18a55SManish chopra 	u32 size_of_template;
130583f18a55SManish chopra 	u32 capture_mask;
130683f18a55SManish chopra 	u32 num_of_entries;
130783f18a55SManish chopra 	u32 version;
130883f18a55SManish chopra 	u32 driver_timestamp;
130983f18a55SManish chopra 	u32 checksum;
131083f18a55SManish chopra 	u32 driver_capture_mask;
131183f18a55SManish chopra 	u32 driver_info_word2;
131283f18a55SManish chopra 	u32 driver_info_word3;
131383f18a55SManish chopra 	u32 driver_info_word4;
131483f18a55SManish chopra 	u32 saved_state_array[NX_DUMP_STATE_ARRAY_LEN];
131583f18a55SManish chopra 	u32 capture_size_array[NX_DUMP_CAP_SIZE_ARRAY_LEN];
13164a34d825SGustavo A. R. Silva 	u32 rsvd[];
131783f18a55SManish chopra };
131883f18a55SManish chopra 
131983f18a55SManish chopra /* Common Entry Header:  Common to All Entry Types */
132083f18a55SManish chopra /*
132183f18a55SManish chopra  * Driver Code is for driver to write some info about the entry.
132283f18a55SManish chopra  * Currently not used.
132383f18a55SManish chopra  */
132483f18a55SManish chopra 
132583f18a55SManish chopra struct netxen_common_entry_hdr {
132683f18a55SManish chopra 	u32 entry_type;
132783f18a55SManish chopra 	u32 entry_size;
132883f18a55SManish chopra 	u32 entry_capture_size;
132983f18a55SManish chopra 	union {
133083f18a55SManish chopra 		struct {
133183f18a55SManish chopra 			u8 entry_capture_mask;
133283f18a55SManish chopra 			u8 entry_code;
133383f18a55SManish chopra 			u8 driver_code;
133483f18a55SManish chopra 			u8 driver_flags;
133583f18a55SManish chopra 		};
133683f18a55SManish chopra 		u32 entry_ctrl_word;
133783f18a55SManish chopra 	};
133883f18a55SManish chopra };
133983f18a55SManish chopra 
134083f18a55SManish chopra 
134183f18a55SManish chopra /* Generic Entry Including Header */
134283f18a55SManish chopra struct netxen_minidump_entry {
134383f18a55SManish chopra 	struct netxen_common_entry_hdr hdr;
134483f18a55SManish chopra 	u32 entry_data00;
134583f18a55SManish chopra 	u32 entry_data01;
134683f18a55SManish chopra 	u32 entry_data02;
134783f18a55SManish chopra 	u32 entry_data03;
134883f18a55SManish chopra 	u32 entry_data04;
134983f18a55SManish chopra 	u32 entry_data05;
135083f18a55SManish chopra 	u32 entry_data06;
135183f18a55SManish chopra 	u32 entry_data07;
135283f18a55SManish chopra };
135383f18a55SManish chopra 
135483f18a55SManish chopra /* Read ROM Header */
135583f18a55SManish chopra struct netxen_minidump_entry_rdrom {
135683f18a55SManish chopra 	struct netxen_common_entry_hdr h;
135783f18a55SManish chopra 	union {
135883f18a55SManish chopra 		struct {
135983f18a55SManish chopra 			u32 select_addr_reg;
136083f18a55SManish chopra 		};
136183f18a55SManish chopra 		u32 rsvd_0;
136283f18a55SManish chopra 	};
136383f18a55SManish chopra 	union {
136483f18a55SManish chopra 		struct {
136583f18a55SManish chopra 			u8 addr_stride;
136683f18a55SManish chopra 			u8 addr_cnt;
136783f18a55SManish chopra 			u16 data_size;
136883f18a55SManish chopra 		};
136983f18a55SManish chopra 		u32 rsvd_1;
137083f18a55SManish chopra 	};
137183f18a55SManish chopra 	union {
137283f18a55SManish chopra 		struct {
137383f18a55SManish chopra 			u32 op_count;
137483f18a55SManish chopra 		};
137583f18a55SManish chopra 		u32 rsvd_2;
137683f18a55SManish chopra 	};
137783f18a55SManish chopra 	union {
137883f18a55SManish chopra 		struct {
137983f18a55SManish chopra 			u32 read_addr_reg;
138083f18a55SManish chopra 		};
138183f18a55SManish chopra 		u32 rsvd_3;
138283f18a55SManish chopra 	};
138383f18a55SManish chopra 	union {
138483f18a55SManish chopra 		struct {
138583f18a55SManish chopra 			u32 write_mask;
138683f18a55SManish chopra 		};
138783f18a55SManish chopra 		u32 rsvd_4;
138883f18a55SManish chopra 	};
138983f18a55SManish chopra 	union {
139083f18a55SManish chopra 		struct {
139183f18a55SManish chopra 			u32 read_mask;
139283f18a55SManish chopra 		};
139383f18a55SManish chopra 		u32 rsvd_5;
139483f18a55SManish chopra 	};
139583f18a55SManish chopra 	u32 read_addr;
139683f18a55SManish chopra 	u32 read_data_size;
139783f18a55SManish chopra };
139883f18a55SManish chopra 
139983f18a55SManish chopra 
140083f18a55SManish chopra /* Read CRB and Control Entry Header */
140183f18a55SManish chopra struct netxen_minidump_entry_crb {
140283f18a55SManish chopra 	struct netxen_common_entry_hdr h;
140383f18a55SManish chopra 	u32 addr;
140483f18a55SManish chopra 	union {
140583f18a55SManish chopra 		struct {
140683f18a55SManish chopra 			u8 addr_stride;
140783f18a55SManish chopra 			u8 state_index_a;
140883f18a55SManish chopra 			u16 poll_timeout;
140983f18a55SManish chopra 			};
141083f18a55SManish chopra 		u32 addr_cntrl;
141183f18a55SManish chopra 	};
141283f18a55SManish chopra 	u32 data_size;
141383f18a55SManish chopra 	u32 op_count;
141483f18a55SManish chopra 	union {
141583f18a55SManish chopra 		struct {
141683f18a55SManish chopra 			u8 opcode;
141783f18a55SManish chopra 			u8 state_index_v;
141883f18a55SManish chopra 			u8 shl;
141983f18a55SManish chopra 			u8 shr;
142083f18a55SManish chopra 			};
142183f18a55SManish chopra 		u32 control_value;
142283f18a55SManish chopra 	};
142383f18a55SManish chopra 	u32 value_1;
142483f18a55SManish chopra 	u32 value_2;
142583f18a55SManish chopra 	u32 value_3;
142683f18a55SManish chopra };
142783f18a55SManish chopra 
142883f18a55SManish chopra /* Read Memory and MN Header */
142983f18a55SManish chopra struct netxen_minidump_entry_rdmem {
143083f18a55SManish chopra 	struct netxen_common_entry_hdr h;
143183f18a55SManish chopra 	union {
143283f18a55SManish chopra 		struct {
143383f18a55SManish chopra 			u32 select_addr_reg;
143483f18a55SManish chopra 		};
143583f18a55SManish chopra 		u32 rsvd_0;
143683f18a55SManish chopra 	};
143783f18a55SManish chopra 	union {
143883f18a55SManish chopra 		struct {
143983f18a55SManish chopra 			u8 addr_stride;
144083f18a55SManish chopra 			u8 addr_cnt;
144183f18a55SManish chopra 			u16 data_size;
144283f18a55SManish chopra 		};
144383f18a55SManish chopra 		u32 rsvd_1;
144483f18a55SManish chopra 	};
144583f18a55SManish chopra 	union {
144683f18a55SManish chopra 		struct {
144783f18a55SManish chopra 			u32 op_count;
144883f18a55SManish chopra 		};
144983f18a55SManish chopra 		u32 rsvd_2;
145083f18a55SManish chopra 	};
145183f18a55SManish chopra 	union {
145283f18a55SManish chopra 		struct {
145383f18a55SManish chopra 			u32 read_addr_reg;
145483f18a55SManish chopra 		};
145583f18a55SManish chopra 		u32 rsvd_3;
145683f18a55SManish chopra 	};
145783f18a55SManish chopra 	union {
145883f18a55SManish chopra 		struct {
145983f18a55SManish chopra 			u32 cntrl_addr_reg;
146083f18a55SManish chopra 		};
146183f18a55SManish chopra 		u32 rsvd_4;
146283f18a55SManish chopra 	};
146383f18a55SManish chopra 	union {
146483f18a55SManish chopra 		struct {
146583f18a55SManish chopra 			u8 wr_byte0;
146683f18a55SManish chopra 			u8 wr_byte1;
146783f18a55SManish chopra 			u8 poll_mask;
146883f18a55SManish chopra 			u8 poll_cnt;
146983f18a55SManish chopra 		};
147083f18a55SManish chopra 		u32 rsvd_5;
147183f18a55SManish chopra 	};
147283f18a55SManish chopra 	u32 read_addr;
147383f18a55SManish chopra 	u32 read_data_size;
147483f18a55SManish chopra };
147583f18a55SManish chopra 
147683f18a55SManish chopra /* Read Cache L1 and L2 Header */
147783f18a55SManish chopra struct netxen_minidump_entry_cache {
147883f18a55SManish chopra 	struct netxen_common_entry_hdr h;
147983f18a55SManish chopra 	u32 tag_reg_addr;
148083f18a55SManish chopra 	union {
148183f18a55SManish chopra 		struct {
148283f18a55SManish chopra 			u16 tag_value_stride;
148383f18a55SManish chopra 			u16 init_tag_value;
148483f18a55SManish chopra 		};
148583f18a55SManish chopra 		u32 select_addr_cntrl;
148683f18a55SManish chopra 	};
148783f18a55SManish chopra 	u32 data_size;
148883f18a55SManish chopra 	u32 op_count;
148983f18a55SManish chopra 	u32 control_addr;
149083f18a55SManish chopra 	union {
149183f18a55SManish chopra 		struct {
149283f18a55SManish chopra 			u16 write_value;
149383f18a55SManish chopra 			u8 poll_mask;
149483f18a55SManish chopra 			u8 poll_wait;
149583f18a55SManish chopra 		};
149683f18a55SManish chopra 		u32 control_value;
149783f18a55SManish chopra 	};
149883f18a55SManish chopra 	u32 read_addr;
149983f18a55SManish chopra 	union {
150083f18a55SManish chopra 		struct {
150183f18a55SManish chopra 			u8 read_addr_stride;
150283f18a55SManish chopra 			u8 read_addr_cnt;
150383f18a55SManish chopra 			u16 rsvd_1;
150483f18a55SManish chopra 		};
150583f18a55SManish chopra 		u32 read_addr_cntrl;
150683f18a55SManish chopra 	};
150783f18a55SManish chopra };
150883f18a55SManish chopra 
150983f18a55SManish chopra /* Read OCM Header */
151083f18a55SManish chopra struct netxen_minidump_entry_rdocm {
151183f18a55SManish chopra 	struct netxen_common_entry_hdr h;
151283f18a55SManish chopra 	u32 rsvd_0;
151383f18a55SManish chopra 	union {
151483f18a55SManish chopra 		struct {
151583f18a55SManish chopra 			u32 rsvd_1;
151683f18a55SManish chopra 		};
151783f18a55SManish chopra 		u32 select_addr_cntrl;
151883f18a55SManish chopra 	};
151983f18a55SManish chopra 	u32 data_size;
152083f18a55SManish chopra 	u32 op_count;
152183f18a55SManish chopra 	u32 rsvd_2;
152283f18a55SManish chopra 	u32 rsvd_3;
152383f18a55SManish chopra 	u32 read_addr;
152483f18a55SManish chopra 	union {
152583f18a55SManish chopra 		struct {
152683f18a55SManish chopra 			u32 read_addr_stride;
152783f18a55SManish chopra 		};
152883f18a55SManish chopra 		u32 read_addr_cntrl;
152983f18a55SManish chopra 	};
153083f18a55SManish chopra };
153183f18a55SManish chopra 
153283f18a55SManish chopra /* Read MUX Header */
153383f18a55SManish chopra struct netxen_minidump_entry_mux {
153483f18a55SManish chopra 	struct netxen_common_entry_hdr h;
153583f18a55SManish chopra 	u32 select_addr;
153683f18a55SManish chopra 	union {
153783f18a55SManish chopra 		struct {
153883f18a55SManish chopra 			u32 rsvd_0;
153983f18a55SManish chopra 		};
154083f18a55SManish chopra 		u32 select_addr_cntrl;
154183f18a55SManish chopra 	};
154283f18a55SManish chopra 	u32 data_size;
154383f18a55SManish chopra 	u32 op_count;
154483f18a55SManish chopra 	u32 select_value;
154583f18a55SManish chopra 	u32 select_value_stride;
154683f18a55SManish chopra 	u32 read_addr;
154783f18a55SManish chopra 	u32 rsvd_1;
154883f18a55SManish chopra };
154983f18a55SManish chopra 
155083f18a55SManish chopra /* Read Queue Header */
155183f18a55SManish chopra struct netxen_minidump_entry_queue {
155283f18a55SManish chopra 	struct netxen_common_entry_hdr h;
155383f18a55SManish chopra 	u32 select_addr;
155483f18a55SManish chopra 	union {
155583f18a55SManish chopra 		struct {
155683f18a55SManish chopra 			u16 queue_id_stride;
155783f18a55SManish chopra 			u16 rsvd_0;
155883f18a55SManish chopra 		};
155983f18a55SManish chopra 		u32 select_addr_cntrl;
156083f18a55SManish chopra 	};
156183f18a55SManish chopra 	u32 data_size;
156283f18a55SManish chopra 	u32 op_count;
156383f18a55SManish chopra 	u32 rsvd_1;
156483f18a55SManish chopra 	u32 rsvd_2;
156583f18a55SManish chopra 	u32 read_addr;
156683f18a55SManish chopra 	union {
156783f18a55SManish chopra 		struct {
156883f18a55SManish chopra 			u8 read_addr_stride;
156983f18a55SManish chopra 			u8 read_addr_cnt;
157083f18a55SManish chopra 			u16 rsvd_3;
157183f18a55SManish chopra 		};
157283f18a55SManish chopra 		u32 read_addr_cntrl;
157383f18a55SManish chopra 	};
157483f18a55SManish chopra };
157583f18a55SManish chopra 
1576aa43c215SJeff Kirsher struct netxen_dummy_dma {
1577aa43c215SJeff Kirsher 	void *addr;
1578aa43c215SJeff Kirsher 	dma_addr_t phys_addr;
1579aa43c215SJeff Kirsher };
1580aa43c215SJeff Kirsher 
1581aa43c215SJeff Kirsher struct netxen_adapter {
1582aa43c215SJeff Kirsher 	struct netxen_hardware_context ahw;
1583aa43c215SJeff Kirsher 
1584aa43c215SJeff Kirsher 	struct net_device *netdev;
1585aa43c215SJeff Kirsher 	struct pci_dev *pdev;
1586aa43c215SJeff Kirsher 	struct list_head mac_list;
15878a7fbfabSnikolay@redhat.com 	struct list_head ip_list;
1588aa43c215SJeff Kirsher 
1589aa43c215SJeff Kirsher 	spinlock_t tx_clean_lock;
1590aa43c215SJeff Kirsher 
1591aa43c215SJeff Kirsher 	u16 num_txd;
1592aa43c215SJeff Kirsher 	u16 num_rxd;
1593aa43c215SJeff Kirsher 	u16 num_jumbo_rxd;
1594aa43c215SJeff Kirsher 	u16 num_lro_rxd;
1595aa43c215SJeff Kirsher 
1596aa43c215SJeff Kirsher 	u8 max_rds_rings;
1597aa43c215SJeff Kirsher 	u8 max_sds_rings;
1598aa43c215SJeff Kirsher 	u8 driver_mismatch;
1599aa43c215SJeff Kirsher 	u8 msix_supported;
1600aa43c215SJeff Kirsher 	u8 __pad;
1601aa43c215SJeff Kirsher 	u8 pci_using_dac;
1602aa43c215SJeff Kirsher 	u8 portnum;
1603aa43c215SJeff Kirsher 	u8 physical_port;
1604aa43c215SJeff Kirsher 
1605aa43c215SJeff Kirsher 	u8 mc_enabled;
1606aa43c215SJeff Kirsher 	u8 max_mc_count;
1607aa43c215SJeff Kirsher 	u8 rss_supported;
1608aa43c215SJeff Kirsher 	u8 link_changed;
1609aa43c215SJeff Kirsher 	u8 fw_wait_cnt;
1610aa43c215SJeff Kirsher 	u8 fw_fail_cnt;
1611aa43c215SJeff Kirsher 	u8 tx_timeo_cnt;
1612aa43c215SJeff Kirsher 	u8 need_fw_reset;
1613aa43c215SJeff Kirsher 
1614aa43c215SJeff Kirsher 	u8 has_link_events;
1615aa43c215SJeff Kirsher 	u8 fw_type;
1616aa43c215SJeff Kirsher 	u16 tx_context_id;
1617aa43c215SJeff Kirsher 	u16 mtu;
1618aa43c215SJeff Kirsher 	u16 is_up;
1619aa43c215SJeff Kirsher 
1620aa43c215SJeff Kirsher 	u16 link_speed;
1621aa43c215SJeff Kirsher 	u16 link_duplex;
1622aa43c215SJeff Kirsher 	u16 link_autoneg;
1623aa43c215SJeff Kirsher 	u16 module_type;
1624aa43c215SJeff Kirsher 
1625aa43c215SJeff Kirsher 	u32 capabilities;
1626aa43c215SJeff Kirsher 	u32 flags;
1627aa43c215SJeff Kirsher 	u32 irq;
1628aa43c215SJeff Kirsher 	u32 temp;
1629aa43c215SJeff Kirsher 
1630aa43c215SJeff Kirsher 	u32 int_vec_bit;
1631aa43c215SJeff Kirsher 	u32 heartbit;
1632aa43c215SJeff Kirsher 
1633aa43c215SJeff Kirsher 	u8 mac_addr[ETH_ALEN];
1634aa43c215SJeff Kirsher 
1635aa43c215SJeff Kirsher 	struct netxen_adapter_stats stats;
1636aa43c215SJeff Kirsher 
1637aa43c215SJeff Kirsher 	struct netxen_recv_context recv_ctx;
1638aa43c215SJeff Kirsher 	struct nx_host_tx_ring *tx_ring;
1639aa43c215SJeff Kirsher 
1640aa43c215SJeff Kirsher 	int (*macaddr_set) (struct netxen_adapter *, u8 *);
1641aa43c215SJeff Kirsher 	int (*set_mtu) (struct netxen_adapter *, int);
1642aa43c215SJeff Kirsher 	int (*set_promisc) (struct netxen_adapter *, u32);
1643aa43c215SJeff Kirsher 	void (*set_multi) (struct net_device *);
1644aa43c215SJeff Kirsher 	int (*phy_read) (struct netxen_adapter *, u32 reg, u32 *);
1645aa43c215SJeff Kirsher 	int (*phy_write) (struct netxen_adapter *, u32 reg, u32 val);
1646aa43c215SJeff Kirsher 	int (*init_port) (struct netxen_adapter *, int);
1647aa43c215SJeff Kirsher 	int (*stop_port) (struct netxen_adapter *);
1648aa43c215SJeff Kirsher 
1649aa43c215SJeff Kirsher 	u32 (*crb_read)(struct netxen_adapter *, ulong);
1650aa43c215SJeff Kirsher 	int (*crb_write)(struct netxen_adapter *, ulong, u32);
1651aa43c215SJeff Kirsher 
1652aa43c215SJeff Kirsher 	int (*pci_mem_read)(struct netxen_adapter *, u64, u64 *);
1653aa43c215SJeff Kirsher 	int (*pci_mem_write)(struct netxen_adapter *, u64, u64);
1654aa43c215SJeff Kirsher 
1655aa43c215SJeff Kirsher 	int (*pci_set_window)(struct netxen_adapter *, u64, u32 *);
1656aa43c215SJeff Kirsher 
1657aa43c215SJeff Kirsher 	u32 (*io_read)(struct netxen_adapter *, void __iomem *);
1658aa43c215SJeff Kirsher 	void (*io_write)(struct netxen_adapter *, void __iomem *, u32);
1659aa43c215SJeff Kirsher 
1660aa43c215SJeff Kirsher 	void __iomem	*tgt_mask_reg;
1661aa43c215SJeff Kirsher 	void __iomem	*pci_int_reg;
1662aa43c215SJeff Kirsher 	void __iomem	*tgt_status_reg;
1663aa43c215SJeff Kirsher 	void __iomem	*crb_int_state_reg;
1664aa43c215SJeff Kirsher 	void __iomem	*isr_int_vec;
1665aa43c215SJeff Kirsher 
1666aa43c215SJeff Kirsher 	struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1667aa43c215SJeff Kirsher 
1668aa43c215SJeff Kirsher 	struct netxen_dummy_dma dummy_dma;
1669aa43c215SJeff Kirsher 
1670aa43c215SJeff Kirsher 	struct delayed_work fw_work;
1671aa43c215SJeff Kirsher 
1672aa43c215SJeff Kirsher 	struct work_struct  tx_timeout_task;
1673aa43c215SJeff Kirsher 
1674aa43c215SJeff Kirsher 	nx_nic_intr_coalesce_t coal;
1675aa43c215SJeff Kirsher 
1676aa43c215SJeff Kirsher 	unsigned long state;
1677aa43c215SJeff Kirsher 	__le32 file_prd_off;	/*File fw product offset*/
1678aa43c215SJeff Kirsher 	u32 fw_version;
1679aa43c215SJeff Kirsher 	const struct firmware *fw;
168083f18a55SManish chopra 	struct netxen_minidump mdump;   /* mdump ptr */
168183f18a55SManish chopra 	int fw_mdump_rdy;	/* for mdump ready */
1682aa43c215SJeff Kirsher };
1683aa43c215SJeff Kirsher 
1684aa43c215SJeff Kirsher int nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val);
1685aa43c215SJeff Kirsher int nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val);
1686aa43c215SJeff Kirsher 
1687aa43c215SJeff Kirsher #define NXRD32(adapter, off) \
1688aa43c215SJeff Kirsher 	(adapter->crb_read(adapter, off))
1689aa43c215SJeff Kirsher #define NXWR32(adapter, off, val) \
1690aa43c215SJeff Kirsher 	(adapter->crb_write(adapter, off, val))
1691aa43c215SJeff Kirsher #define NXRDIO(adapter, addr) \
1692aa43c215SJeff Kirsher 	(adapter->io_read(adapter, addr))
1693aa43c215SJeff Kirsher #define NXWRIO(adapter, addr, val) \
1694aa43c215SJeff Kirsher 	(adapter->io_write(adapter, addr, val))
1695aa43c215SJeff Kirsher 
1696aa43c215SJeff Kirsher int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32);
1697aa43c215SJeff Kirsher void netxen_pcie_sem_unlock(struct netxen_adapter *, int);
1698aa43c215SJeff Kirsher 
1699aa43c215SJeff Kirsher #define netxen_rom_lock(a)	\
1700aa43c215SJeff Kirsher 	netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID)
1701aa43c215SJeff Kirsher #define netxen_rom_unlock(a)	\
1702aa43c215SJeff Kirsher 	netxen_pcie_sem_unlock((a), 2)
1703aa43c215SJeff Kirsher #define netxen_phy_lock(a)	\
1704aa43c215SJeff Kirsher 	netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID)
1705aa43c215SJeff Kirsher #define netxen_phy_unlock(a)	\
1706aa43c215SJeff Kirsher 	netxen_pcie_sem_unlock((a), 3)
1707aa43c215SJeff Kirsher #define netxen_api_lock(a)	\
1708aa43c215SJeff Kirsher 	netxen_pcie_sem_lock((a), 5, 0)
1709aa43c215SJeff Kirsher #define netxen_api_unlock(a)	\
1710aa43c215SJeff Kirsher 	netxen_pcie_sem_unlock((a), 5)
1711aa43c215SJeff Kirsher #define netxen_sw_lock(a)	\
1712aa43c215SJeff Kirsher 	netxen_pcie_sem_lock((a), 6, 0)
1713aa43c215SJeff Kirsher #define netxen_sw_unlock(a)	\
1714aa43c215SJeff Kirsher 	netxen_pcie_sem_unlock((a), 6)
1715aa43c215SJeff Kirsher #define crb_win_lock(a)	\
1716aa43c215SJeff Kirsher 	netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID)
1717aa43c215SJeff Kirsher #define crb_win_unlock(a)	\
1718aa43c215SJeff Kirsher 	netxen_pcie_sem_unlock((a), 7)
1719aa43c215SJeff Kirsher 
1720aa43c215SJeff Kirsher int netxen_nic_get_board_info(struct netxen_adapter *adapter);
1721aa43c215SJeff Kirsher int netxen_nic_wol_supported(struct netxen_adapter *adapter);
1722aa43c215SJeff Kirsher 
1723aa43c215SJeff Kirsher /* Functions from netxen_nic_init.c */
1724aa43c215SJeff Kirsher int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1725aa43c215SJeff Kirsher void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1726aa43c215SJeff Kirsher 
1727aa43c215SJeff Kirsher int netxen_check_flash_fw_compatibility(struct netxen_adapter *adapter);
1728aa43c215SJeff Kirsher int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1729aa43c215SJeff Kirsher int netxen_load_firmware(struct netxen_adapter *adapter);
1730aa43c215SJeff Kirsher int netxen_need_fw_reset(struct netxen_adapter *adapter);
1731aa43c215SJeff Kirsher void netxen_request_firmware(struct netxen_adapter *adapter);
1732aa43c215SJeff Kirsher void netxen_release_firmware(struct netxen_adapter *adapter);
1733aa43c215SJeff Kirsher int netxen_pinit_from_rom(struct netxen_adapter *adapter);
1734aa43c215SJeff Kirsher 
1735aa43c215SJeff Kirsher int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
1736aa43c215SJeff Kirsher int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
1737aa43c215SJeff Kirsher 				u8 *bytes, size_t size);
1738aa43c215SJeff Kirsher int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
1739aa43c215SJeff Kirsher 				u8 *bytes, size_t size);
1740aa43c215SJeff Kirsher int netxen_flash_unlock(struct netxen_adapter *adapter);
1741aa43c215SJeff Kirsher int netxen_backup_crbinit(struct netxen_adapter *adapter);
1742aa43c215SJeff Kirsher int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1743aa43c215SJeff Kirsher int netxen_flash_erase_primary(struct netxen_adapter *adapter);
1744aa43c215SJeff Kirsher void netxen_halt_pegs(struct netxen_adapter *adapter);
1745aa43c215SJeff Kirsher 
1746aa43c215SJeff Kirsher int netxen_rom_se(struct netxen_adapter *adapter, int addr);
1747aa43c215SJeff Kirsher 
1748aa43c215SJeff Kirsher int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1749aa43c215SJeff Kirsher void netxen_free_sw_resources(struct netxen_adapter *adapter);
1750aa43c215SJeff Kirsher 
1751aa43c215SJeff Kirsher void netxen_setup_hwops(struct netxen_adapter *adapter);
1752aa43c215SJeff Kirsher void __iomem *netxen_get_ioaddr(struct netxen_adapter *, u32);
1753aa43c215SJeff Kirsher 
1754aa43c215SJeff Kirsher int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1755aa43c215SJeff Kirsher void netxen_free_hw_resources(struct netxen_adapter *adapter);
1756aa43c215SJeff Kirsher 
1757aa43c215SJeff Kirsher void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1758aa43c215SJeff Kirsher void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1759aa43c215SJeff Kirsher 
1760aa43c215SJeff Kirsher int netxen_init_firmware(struct netxen_adapter *adapter);
1761aa43c215SJeff Kirsher void netxen_nic_clear_stats(struct netxen_adapter *adapter);
1762aa43c215SJeff Kirsher void netxen_watchdog_task(struct work_struct *work);
1763aa43c215SJeff Kirsher void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1764aa43c215SJeff Kirsher 		struct nx_host_rds_ring *rds_ring);
1765aa43c215SJeff Kirsher int netxen_process_cmd_ring(struct netxen_adapter *adapter);
1766aa43c215SJeff Kirsher int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
1767aa43c215SJeff Kirsher 
1768aa43c215SJeff Kirsher void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
1769aa43c215SJeff Kirsher int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
1770aa43c215SJeff Kirsher int netxen_config_rss(struct netxen_adapter *adapter, int enable);
177106d6c108SSantosh Nayak int netxen_config_ipaddr(struct netxen_adapter *adapter, __be32 ip, int cmd);
1772aa43c215SJeff Kirsher int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1773aa43c215SJeff Kirsher void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
1774aa43c215SJeff Kirsher void netxen_pci_camqm_read_2M(struct netxen_adapter *, u64, u64 *);
1775aa43c215SJeff Kirsher void netxen_pci_camqm_write_2M(struct netxen_adapter *, u64, u64);
1776aa43c215SJeff Kirsher 
1777aa43c215SJeff Kirsher int nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
1778aa43c215SJeff Kirsher 				u32 speed, u32 duplex, u32 autoneg);
1779aa43c215SJeff Kirsher int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
1780aa43c215SJeff Kirsher int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
1781aa43c215SJeff Kirsher int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable);
1782aa43c215SJeff Kirsher int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable);
1783aa43c215SJeff Kirsher int netxen_send_lro_cleanup(struct netxen_adapter *adapter);
178483f18a55SManish chopra int netxen_setup_minidump(struct netxen_adapter *adapter);
178583f18a55SManish chopra void netxen_dump_fw(struct netxen_adapter *adapter);
1786aa43c215SJeff Kirsher void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
1787aa43c215SJeff Kirsher 		struct nx_host_tx_ring *tx_ring);
1788aa43c215SJeff Kirsher 
1789aa43c215SJeff Kirsher /* Functions from netxen_nic_main.c */
1790aa43c215SJeff Kirsher int netxen_nic_reset_context(struct netxen_adapter *);
1791aa43c215SJeff Kirsher 
179283f18a55SManish chopra int nx_dev_request_reset(struct netxen_adapter *adapter);
179383f18a55SManish chopra 
1794aa43c215SJeff Kirsher /*
1795aa43c215SJeff Kirsher  * NetXen Board information
1796aa43c215SJeff Kirsher  */
1797aa43c215SJeff Kirsher 
1798aa43c215SJeff Kirsher #define NETXEN_MAX_SHORT_NAME 32
1799aa43c215SJeff Kirsher struct netxen_brdinfo {
1800aa43c215SJeff Kirsher 	int brdtype;	/* type of board */
1801aa43c215SJeff Kirsher 	long ports;		/* max no of physical ports */
1802aa43c215SJeff Kirsher 	char short_name[NETXEN_MAX_SHORT_NAME];
1803aa43c215SJeff Kirsher };
1804aa43c215SJeff Kirsher 
1805d612698bSSucheta Chakraborty struct netxen_dimm_cfg {
1806d612698bSSucheta Chakraborty 	u8 presence;
1807d612698bSSucheta Chakraborty 	u8 mem_type;
1808d612698bSSucheta Chakraborty 	u8 dimm_type;
1809d612698bSSucheta Chakraborty 	u32 size;
1810d612698bSSucheta Chakraborty };
1811d612698bSSucheta Chakraborty 
1812aa43c215SJeff Kirsher static const struct netxen_brdinfo netxen_boards[] = {
1813aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1814aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1815aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1816aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1817aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1818aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
1819aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_REF_QG,  4, "Reference Quad Gig "},
1820aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_HMEZ,    2, "Dual XGb HMEZ"},
1821aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_10G_CX4_LP,   2, "Dual XGb CX4 LP"},
1822aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_4_GB,    4, "Quad Gig LP"},
1823aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_IMEZ,    2, "Dual XGb IMEZ"},
1824aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1825aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1826aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_XG_LOM,  2, "Dual XGb LOM"},
1827aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1828aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1829aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
1830aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1831aa43c215SJeff Kirsher 	{NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
1832aa43c215SJeff Kirsher };
1833aa43c215SJeff Kirsher 
1834aa43c215SJeff Kirsher #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
1835aa43c215SJeff Kirsher 
netxen_nic_get_brd_name_by_type(u32 type,char * name)1836b08a92bbSManish Chopra static inline int netxen_nic_get_brd_name_by_type(u32 type, char *name)
1837aa43c215SJeff Kirsher {
1838aa43c215SJeff Kirsher 	int i, found = 0;
1839aa43c215SJeff Kirsher 	for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1840aa43c215SJeff Kirsher 		if (netxen_boards[i].brdtype == type) {
1841aa43c215SJeff Kirsher 			strcpy(name, netxen_boards[i].short_name);
1842aa43c215SJeff Kirsher 			found = 1;
1843aa43c215SJeff Kirsher 			break;
1844aa43c215SJeff Kirsher 		}
1845aa43c215SJeff Kirsher 	}
1846b08a92bbSManish Chopra 
1847b08a92bbSManish Chopra 	if (!found) {
1848b08a92bbSManish Chopra 		strcpy(name, "Unknown");
1849b08a92bbSManish Chopra 		return -EINVAL;
1850b08a92bbSManish Chopra 	}
1851b08a92bbSManish Chopra 
1852b08a92bbSManish Chopra 	return 0;
1853aa43c215SJeff Kirsher }
1854aa43c215SJeff Kirsher 
netxen_tx_avail(struct nx_host_tx_ring * tx_ring)1855aa43c215SJeff Kirsher static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1856aa43c215SJeff Kirsher {
1857aa43c215SJeff Kirsher 	smp_mb();
1858aa43c215SJeff Kirsher 	return find_diff_among(tx_ring->producer,
1859aa43c215SJeff Kirsher 			tx_ring->sw_consumer, tx_ring->num_desc);
1860aa43c215SJeff Kirsher 
1861aa43c215SJeff Kirsher }
1862aa43c215SJeff Kirsher 
1863aa43c215SJeff Kirsher int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac);
1864aa43c215SJeff Kirsher int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac);
18658a1a0ae1SJoe Perches void netxen_change_ringparam(struct netxen_adapter *adapter);
1866aa43c215SJeff Kirsher 
1867aa43c215SJeff Kirsher extern const struct ethtool_ops netxen_nic_ethtool_ops;
1868aa43c215SJeff Kirsher 
1869aa43c215SJeff Kirsher #endif				/* __NETXEN_NIC_H_ */
1870