1 // SPDX-License-Identifier: GPL-2.0 2 /* Copyright(c) 2017 - 2019 Pensando Systems, Inc */ 3 4 #include <linux/ethtool.h> 5 #include <linux/printk.h> 6 #include <linux/dynamic_debug.h> 7 #include <linux/netdevice.h> 8 #include <linux/etherdevice.h> 9 #include <linux/if_vlan.h> 10 #include <linux/rtnetlink.h> 11 #include <linux/interrupt.h> 12 #include <linux/pci.h> 13 #include <linux/cpumask.h> 14 #include <linux/crash_dump.h> 15 16 #include "ionic.h" 17 #include "ionic_bus.h" 18 #include "ionic_lif.h" 19 #include "ionic_txrx.h" 20 #include "ionic_ethtool.h" 21 #include "ionic_debugfs.h" 22 23 /* queuetype support level */ 24 static const u8 ionic_qtype_versions[IONIC_QTYPE_MAX] = { 25 [IONIC_QTYPE_ADMINQ] = 0, /* 0 = Base version with CQ support */ 26 [IONIC_QTYPE_NOTIFYQ] = 0, /* 0 = Base version */ 27 [IONIC_QTYPE_RXQ] = 0, /* 0 = Base version with CQ+SG support */ 28 [IONIC_QTYPE_TXQ] = 1, /* 0 = Base version with CQ+SG support 29 * 1 = ... with Tx SG version 1 30 */ 31 }; 32 33 static void ionic_link_status_check(struct ionic_lif *lif); 34 static void ionic_lif_handle_fw_down(struct ionic_lif *lif); 35 static void ionic_lif_handle_fw_up(struct ionic_lif *lif); 36 static void ionic_lif_set_netdev_info(struct ionic_lif *lif); 37 38 static void ionic_txrx_deinit(struct ionic_lif *lif); 39 static int ionic_txrx_init(struct ionic_lif *lif); 40 static int ionic_start_queues(struct ionic_lif *lif); 41 static void ionic_stop_queues(struct ionic_lif *lif); 42 static void ionic_lif_queue_identify(struct ionic_lif *lif); 43 44 static void ionic_dim_work(struct work_struct *work) 45 { 46 struct dim *dim = container_of(work, struct dim, work); 47 struct dim_cq_moder cur_moder; 48 struct ionic_qcq *qcq; 49 u32 new_coal; 50 51 cur_moder = net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 52 qcq = container_of(dim, struct ionic_qcq, dim); 53 new_coal = ionic_coal_usec_to_hw(qcq->q.lif->ionic, cur_moder.usec); 54 new_coal = new_coal ? new_coal : 1; 55 56 if (qcq->intr.dim_coal_hw != new_coal) { 57 unsigned int qi = qcq->cq.bound_q->index; 58 struct ionic_lif *lif = qcq->q.lif; 59 60 qcq->intr.dim_coal_hw = new_coal; 61 62 ionic_intr_coal_init(lif->ionic->idev.intr_ctrl, 63 lif->rxqcqs[qi]->intr.index, 64 qcq->intr.dim_coal_hw); 65 } 66 67 dim->state = DIM_START_MEASURE; 68 } 69 70 static void ionic_lif_deferred_work(struct work_struct *work) 71 { 72 struct ionic_lif *lif = container_of(work, struct ionic_lif, deferred.work); 73 struct ionic_deferred *def = &lif->deferred; 74 struct ionic_deferred_work *w = NULL; 75 76 do { 77 spin_lock_bh(&def->lock); 78 if (!list_empty(&def->list)) { 79 w = list_first_entry(&def->list, 80 struct ionic_deferred_work, list); 81 list_del(&w->list); 82 } 83 spin_unlock_bh(&def->lock); 84 85 if (!w) 86 break; 87 88 switch (w->type) { 89 case IONIC_DW_TYPE_RX_MODE: 90 ionic_lif_rx_mode(lif); 91 break; 92 case IONIC_DW_TYPE_LINK_STATUS: 93 ionic_link_status_check(lif); 94 break; 95 case IONIC_DW_TYPE_LIF_RESET: 96 if (w->fw_status) { 97 ionic_lif_handle_fw_up(lif); 98 } else { 99 ionic_lif_handle_fw_down(lif); 100 101 /* Fire off another watchdog to see 102 * if the FW is already back rather than 103 * waiting another whole cycle 104 */ 105 mod_timer(&lif->ionic->watchdog_timer, jiffies + 1); 106 } 107 break; 108 default: 109 break; 110 } 111 kfree(w); 112 w = NULL; 113 } while (true); 114 } 115 116 void ionic_lif_deferred_enqueue(struct ionic_deferred *def, 117 struct ionic_deferred_work *work) 118 { 119 spin_lock_bh(&def->lock); 120 list_add_tail(&work->list, &def->list); 121 spin_unlock_bh(&def->lock); 122 schedule_work(&def->work); 123 } 124 125 static void ionic_link_status_check(struct ionic_lif *lif) 126 { 127 struct net_device *netdev = lif->netdev; 128 u16 link_status; 129 bool link_up; 130 131 if (!test_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state)) 132 return; 133 134 /* Don't put carrier back up if we're in a broken state */ 135 if (test_bit(IONIC_LIF_F_BROKEN, lif->state)) { 136 clear_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state); 137 return; 138 } 139 140 link_status = le16_to_cpu(lif->info->status.link_status); 141 link_up = link_status == IONIC_PORT_OPER_STATUS_UP; 142 143 if (link_up) { 144 int err = 0; 145 146 if (netdev->flags & IFF_UP && netif_running(netdev)) { 147 mutex_lock(&lif->queue_lock); 148 err = ionic_start_queues(lif); 149 if (err && err != -EBUSY) { 150 netdev_err(lif->netdev, 151 "Failed to start queues: %d\n", err); 152 set_bit(IONIC_LIF_F_BROKEN, lif->state); 153 netif_carrier_off(lif->netdev); 154 } 155 mutex_unlock(&lif->queue_lock); 156 } 157 158 if (!err && !netif_carrier_ok(netdev)) { 159 ionic_port_identify(lif->ionic); 160 netdev_info(netdev, "Link up - %d Gbps\n", 161 le32_to_cpu(lif->info->status.link_speed) / 1000); 162 netif_carrier_on(netdev); 163 } 164 } else { 165 if (netif_carrier_ok(netdev)) { 166 netdev_info(netdev, "Link down\n"); 167 netif_carrier_off(netdev); 168 } 169 170 if (netdev->flags & IFF_UP && netif_running(netdev)) { 171 mutex_lock(&lif->queue_lock); 172 ionic_stop_queues(lif); 173 mutex_unlock(&lif->queue_lock); 174 } 175 } 176 177 clear_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state); 178 } 179 180 void ionic_link_status_check_request(struct ionic_lif *lif, bool can_sleep) 181 { 182 struct ionic_deferred_work *work; 183 184 /* we only need one request outstanding at a time */ 185 if (test_and_set_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state)) 186 return; 187 188 if (!can_sleep) { 189 work = kzalloc(sizeof(*work), GFP_ATOMIC); 190 if (!work) { 191 clear_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state); 192 return; 193 } 194 195 work->type = IONIC_DW_TYPE_LINK_STATUS; 196 ionic_lif_deferred_enqueue(&lif->deferred, work); 197 } else { 198 ionic_link_status_check(lif); 199 } 200 } 201 202 static irqreturn_t ionic_isr(int irq, void *data) 203 { 204 struct napi_struct *napi = data; 205 206 napi_schedule_irqoff(napi); 207 208 return IRQ_HANDLED; 209 } 210 211 static int ionic_request_irq(struct ionic_lif *lif, struct ionic_qcq *qcq) 212 { 213 struct ionic_intr_info *intr = &qcq->intr; 214 struct device *dev = lif->ionic->dev; 215 struct ionic_queue *q = &qcq->q; 216 const char *name; 217 218 if (lif->registered) 219 name = lif->netdev->name; 220 else 221 name = dev_name(dev); 222 223 snprintf(intr->name, sizeof(intr->name), 224 "%s-%s-%s", IONIC_DRV_NAME, name, q->name); 225 226 return devm_request_irq(dev, intr->vector, ionic_isr, 227 0, intr->name, &qcq->napi); 228 } 229 230 static int ionic_intr_alloc(struct ionic_lif *lif, struct ionic_intr_info *intr) 231 { 232 struct ionic *ionic = lif->ionic; 233 int index; 234 235 index = find_first_zero_bit(ionic->intrs, ionic->nintrs); 236 if (index == ionic->nintrs) { 237 netdev_warn(lif->netdev, "%s: no intr, index=%d nintrs=%d\n", 238 __func__, index, ionic->nintrs); 239 return -ENOSPC; 240 } 241 242 set_bit(index, ionic->intrs); 243 ionic_intr_init(&ionic->idev, intr, index); 244 245 return 0; 246 } 247 248 static void ionic_intr_free(struct ionic *ionic, int index) 249 { 250 if (index != IONIC_INTR_INDEX_NOT_ASSIGNED && index < ionic->nintrs) 251 clear_bit(index, ionic->intrs); 252 } 253 254 static int ionic_qcq_enable(struct ionic_qcq *qcq) 255 { 256 struct ionic_queue *q = &qcq->q; 257 struct ionic_lif *lif = q->lif; 258 struct ionic_dev *idev; 259 struct device *dev; 260 261 struct ionic_admin_ctx ctx = { 262 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 263 .cmd.q_control = { 264 .opcode = IONIC_CMD_Q_CONTROL, 265 .lif_index = cpu_to_le16(lif->index), 266 .type = q->type, 267 .index = cpu_to_le32(q->index), 268 .oper = IONIC_Q_ENABLE, 269 }, 270 }; 271 272 idev = &lif->ionic->idev; 273 dev = lif->ionic->dev; 274 275 dev_dbg(dev, "q_enable.index %d q_enable.qtype %d\n", 276 ctx.cmd.q_control.index, ctx.cmd.q_control.type); 277 278 if (qcq->flags & IONIC_QCQ_F_INTR) { 279 irq_set_affinity_hint(qcq->intr.vector, 280 &qcq->intr.affinity_mask); 281 napi_enable(&qcq->napi); 282 ionic_intr_clean(idev->intr_ctrl, qcq->intr.index); 283 ionic_intr_mask(idev->intr_ctrl, qcq->intr.index, 284 IONIC_INTR_MASK_CLEAR); 285 } 286 287 return ionic_adminq_post_wait(lif, &ctx); 288 } 289 290 static int ionic_qcq_disable(struct ionic_lif *lif, struct ionic_qcq *qcq, int fw_err) 291 { 292 struct ionic_queue *q; 293 294 struct ionic_admin_ctx ctx = { 295 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 296 .cmd.q_control = { 297 .opcode = IONIC_CMD_Q_CONTROL, 298 .oper = IONIC_Q_DISABLE, 299 }, 300 }; 301 302 if (!qcq) { 303 netdev_err(lif->netdev, "%s: bad qcq\n", __func__); 304 return -ENXIO; 305 } 306 307 q = &qcq->q; 308 309 if (qcq->flags & IONIC_QCQ_F_INTR) { 310 struct ionic_dev *idev = &lif->ionic->idev; 311 312 cancel_work_sync(&qcq->dim.work); 313 ionic_intr_mask(idev->intr_ctrl, qcq->intr.index, 314 IONIC_INTR_MASK_SET); 315 synchronize_irq(qcq->intr.vector); 316 irq_set_affinity_hint(qcq->intr.vector, NULL); 317 napi_disable(&qcq->napi); 318 } 319 320 /* If there was a previous fw communcation error, don't bother with 321 * sending the adminq command and just return the same error value. 322 */ 323 if (fw_err == -ETIMEDOUT || fw_err == -ENXIO) 324 return fw_err; 325 326 ctx.cmd.q_control.lif_index = cpu_to_le16(lif->index); 327 ctx.cmd.q_control.type = q->type; 328 ctx.cmd.q_control.index = cpu_to_le32(q->index); 329 dev_dbg(lif->ionic->dev, "q_disable.index %d q_disable.qtype %d\n", 330 ctx.cmd.q_control.index, ctx.cmd.q_control.type); 331 332 return ionic_adminq_post_wait(lif, &ctx); 333 } 334 335 static void ionic_lif_qcq_deinit(struct ionic_lif *lif, struct ionic_qcq *qcq) 336 { 337 struct ionic_dev *idev = &lif->ionic->idev; 338 339 if (!qcq) 340 return; 341 342 if (!(qcq->flags & IONIC_QCQ_F_INITED)) 343 return; 344 345 if (qcq->flags & IONIC_QCQ_F_INTR) { 346 ionic_intr_mask(idev->intr_ctrl, qcq->intr.index, 347 IONIC_INTR_MASK_SET); 348 netif_napi_del(&qcq->napi); 349 } 350 351 qcq->flags &= ~IONIC_QCQ_F_INITED; 352 } 353 354 static void ionic_qcq_intr_free(struct ionic_lif *lif, struct ionic_qcq *qcq) 355 { 356 if (!(qcq->flags & IONIC_QCQ_F_INTR) || qcq->intr.vector == 0) 357 return; 358 359 irq_set_affinity_hint(qcq->intr.vector, NULL); 360 devm_free_irq(lif->ionic->dev, qcq->intr.vector, &qcq->napi); 361 qcq->intr.vector = 0; 362 ionic_intr_free(lif->ionic, qcq->intr.index); 363 qcq->intr.index = IONIC_INTR_INDEX_NOT_ASSIGNED; 364 } 365 366 static void ionic_qcq_free(struct ionic_lif *lif, struct ionic_qcq *qcq) 367 { 368 struct device *dev = lif->ionic->dev; 369 370 if (!qcq) 371 return; 372 373 ionic_debugfs_del_qcq(qcq); 374 375 if (qcq->q_base) { 376 dma_free_coherent(dev, qcq->q_size, qcq->q_base, qcq->q_base_pa); 377 qcq->q_base = NULL; 378 qcq->q_base_pa = 0; 379 } 380 381 if (qcq->cq_base) { 382 dma_free_coherent(dev, qcq->cq_size, qcq->cq_base, qcq->cq_base_pa); 383 qcq->cq_base = NULL; 384 qcq->cq_base_pa = 0; 385 } 386 387 if (qcq->sg_base) { 388 dma_free_coherent(dev, qcq->sg_size, qcq->sg_base, qcq->sg_base_pa); 389 qcq->sg_base = NULL; 390 qcq->sg_base_pa = 0; 391 } 392 393 ionic_qcq_intr_free(lif, qcq); 394 395 if (qcq->cq.info) { 396 devm_kfree(dev, qcq->cq.info); 397 qcq->cq.info = NULL; 398 } 399 if (qcq->q.info) { 400 devm_kfree(dev, qcq->q.info); 401 qcq->q.info = NULL; 402 } 403 } 404 405 static void ionic_qcqs_free(struct ionic_lif *lif) 406 { 407 struct device *dev = lif->ionic->dev; 408 struct ionic_qcq *adminqcq; 409 unsigned long irqflags; 410 411 if (lif->notifyqcq) { 412 ionic_qcq_free(lif, lif->notifyqcq); 413 devm_kfree(dev, lif->notifyqcq); 414 lif->notifyqcq = NULL; 415 } 416 417 if (lif->adminqcq) { 418 spin_lock_irqsave(&lif->adminq_lock, irqflags); 419 adminqcq = READ_ONCE(lif->adminqcq); 420 lif->adminqcq = NULL; 421 spin_unlock_irqrestore(&lif->adminq_lock, irqflags); 422 if (adminqcq) { 423 ionic_qcq_free(lif, adminqcq); 424 devm_kfree(dev, adminqcq); 425 } 426 } 427 428 if (lif->rxqcqs) { 429 devm_kfree(dev, lif->rxqstats); 430 lif->rxqstats = NULL; 431 devm_kfree(dev, lif->rxqcqs); 432 lif->rxqcqs = NULL; 433 } 434 435 if (lif->txqcqs) { 436 devm_kfree(dev, lif->txqstats); 437 lif->txqstats = NULL; 438 devm_kfree(dev, lif->txqcqs); 439 lif->txqcqs = NULL; 440 } 441 } 442 443 static void ionic_link_qcq_interrupts(struct ionic_qcq *src_qcq, 444 struct ionic_qcq *n_qcq) 445 { 446 if (WARN_ON(n_qcq->flags & IONIC_QCQ_F_INTR)) { 447 ionic_intr_free(n_qcq->cq.lif->ionic, n_qcq->intr.index); 448 n_qcq->flags &= ~IONIC_QCQ_F_INTR; 449 } 450 451 n_qcq->intr.vector = src_qcq->intr.vector; 452 n_qcq->intr.index = src_qcq->intr.index; 453 } 454 455 static int ionic_alloc_qcq_interrupt(struct ionic_lif *lif, struct ionic_qcq *qcq) 456 { 457 int err; 458 459 if (!(qcq->flags & IONIC_QCQ_F_INTR)) { 460 qcq->intr.index = IONIC_INTR_INDEX_NOT_ASSIGNED; 461 return 0; 462 } 463 464 err = ionic_intr_alloc(lif, &qcq->intr); 465 if (err) { 466 netdev_warn(lif->netdev, "no intr for %s: %d\n", 467 qcq->q.name, err); 468 goto err_out; 469 } 470 471 err = ionic_bus_get_irq(lif->ionic, qcq->intr.index); 472 if (err < 0) { 473 netdev_warn(lif->netdev, "no vector for %s: %d\n", 474 qcq->q.name, err); 475 goto err_out_free_intr; 476 } 477 qcq->intr.vector = err; 478 ionic_intr_mask_assert(lif->ionic->idev.intr_ctrl, qcq->intr.index, 479 IONIC_INTR_MASK_SET); 480 481 err = ionic_request_irq(lif, qcq); 482 if (err) { 483 netdev_warn(lif->netdev, "irq request failed %d\n", err); 484 goto err_out_free_intr; 485 } 486 487 /* try to get the irq on the local numa node first */ 488 qcq->intr.cpu = cpumask_local_spread(qcq->intr.index, 489 dev_to_node(lif->ionic->dev)); 490 if (qcq->intr.cpu != -1) 491 cpumask_set_cpu(qcq->intr.cpu, &qcq->intr.affinity_mask); 492 493 netdev_dbg(lif->netdev, "%s: Interrupt index %d\n", qcq->q.name, qcq->intr.index); 494 return 0; 495 496 err_out_free_intr: 497 ionic_intr_free(lif->ionic, qcq->intr.index); 498 err_out: 499 return err; 500 } 501 502 static int ionic_qcq_alloc(struct ionic_lif *lif, unsigned int type, 503 unsigned int index, 504 const char *name, unsigned int flags, 505 unsigned int num_descs, unsigned int desc_size, 506 unsigned int cq_desc_size, 507 unsigned int sg_desc_size, 508 unsigned int pid, struct ionic_qcq **qcq) 509 { 510 struct ionic_dev *idev = &lif->ionic->idev; 511 struct device *dev = lif->ionic->dev; 512 void *q_base, *cq_base, *sg_base; 513 dma_addr_t cq_base_pa = 0; 514 dma_addr_t sg_base_pa = 0; 515 dma_addr_t q_base_pa = 0; 516 struct ionic_qcq *new; 517 int err; 518 519 *qcq = NULL; 520 521 new = devm_kzalloc(dev, sizeof(*new), GFP_KERNEL); 522 if (!new) { 523 netdev_err(lif->netdev, "Cannot allocate queue structure\n"); 524 err = -ENOMEM; 525 goto err_out; 526 } 527 528 new->q.dev = dev; 529 new->flags = flags; 530 531 new->q.info = devm_kcalloc(dev, num_descs, sizeof(*new->q.info), 532 GFP_KERNEL); 533 if (!new->q.info) { 534 netdev_err(lif->netdev, "Cannot allocate queue info\n"); 535 err = -ENOMEM; 536 goto err_out_free_qcq; 537 } 538 539 new->q.type = type; 540 new->q.max_sg_elems = lif->qtype_info[type].max_sg_elems; 541 542 err = ionic_q_init(lif, idev, &new->q, index, name, num_descs, 543 desc_size, sg_desc_size, pid); 544 if (err) { 545 netdev_err(lif->netdev, "Cannot initialize queue\n"); 546 goto err_out_free_q_info; 547 } 548 549 err = ionic_alloc_qcq_interrupt(lif, new); 550 if (err) 551 goto err_out; 552 553 new->cq.info = devm_kcalloc(dev, num_descs, sizeof(*new->cq.info), 554 GFP_KERNEL); 555 if (!new->cq.info) { 556 netdev_err(lif->netdev, "Cannot allocate completion queue info\n"); 557 err = -ENOMEM; 558 goto err_out_free_irq; 559 } 560 561 err = ionic_cq_init(lif, &new->cq, &new->intr, num_descs, cq_desc_size); 562 if (err) { 563 netdev_err(lif->netdev, "Cannot initialize completion queue\n"); 564 goto err_out_free_cq_info; 565 } 566 567 if (flags & IONIC_QCQ_F_NOTIFYQ) { 568 int q_size, cq_size; 569 570 /* q & cq need to be contiguous in case of notifyq */ 571 q_size = ALIGN(num_descs * desc_size, PAGE_SIZE); 572 cq_size = ALIGN(num_descs * cq_desc_size, PAGE_SIZE); 573 574 new->q_size = PAGE_SIZE + q_size + cq_size; 575 new->q_base = dma_alloc_coherent(dev, new->q_size, 576 &new->q_base_pa, GFP_KERNEL); 577 if (!new->q_base) { 578 netdev_err(lif->netdev, "Cannot allocate qcq DMA memory\n"); 579 err = -ENOMEM; 580 goto err_out_free_cq_info; 581 } 582 q_base = PTR_ALIGN(new->q_base, PAGE_SIZE); 583 q_base_pa = ALIGN(new->q_base_pa, PAGE_SIZE); 584 ionic_q_map(&new->q, q_base, q_base_pa); 585 586 cq_base = PTR_ALIGN(q_base + q_size, PAGE_SIZE); 587 cq_base_pa = ALIGN(new->q_base_pa + q_size, PAGE_SIZE); 588 ionic_cq_map(&new->cq, cq_base, cq_base_pa); 589 ionic_cq_bind(&new->cq, &new->q); 590 } else { 591 new->q_size = PAGE_SIZE + (num_descs * desc_size); 592 new->q_base = dma_alloc_coherent(dev, new->q_size, &new->q_base_pa, 593 GFP_KERNEL); 594 if (!new->q_base) { 595 netdev_err(lif->netdev, "Cannot allocate queue DMA memory\n"); 596 err = -ENOMEM; 597 goto err_out_free_cq_info; 598 } 599 q_base = PTR_ALIGN(new->q_base, PAGE_SIZE); 600 q_base_pa = ALIGN(new->q_base_pa, PAGE_SIZE); 601 ionic_q_map(&new->q, q_base, q_base_pa); 602 603 new->cq_size = PAGE_SIZE + (num_descs * cq_desc_size); 604 new->cq_base = dma_alloc_coherent(dev, new->cq_size, &new->cq_base_pa, 605 GFP_KERNEL); 606 if (!new->cq_base) { 607 netdev_err(lif->netdev, "Cannot allocate cq DMA memory\n"); 608 err = -ENOMEM; 609 goto err_out_free_q; 610 } 611 cq_base = PTR_ALIGN(new->cq_base, PAGE_SIZE); 612 cq_base_pa = ALIGN(new->cq_base_pa, PAGE_SIZE); 613 ionic_cq_map(&new->cq, cq_base, cq_base_pa); 614 ionic_cq_bind(&new->cq, &new->q); 615 } 616 617 if (flags & IONIC_QCQ_F_SG) { 618 new->sg_size = PAGE_SIZE + (num_descs * sg_desc_size); 619 new->sg_base = dma_alloc_coherent(dev, new->sg_size, &new->sg_base_pa, 620 GFP_KERNEL); 621 if (!new->sg_base) { 622 netdev_err(lif->netdev, "Cannot allocate sg DMA memory\n"); 623 err = -ENOMEM; 624 goto err_out_free_cq; 625 } 626 sg_base = PTR_ALIGN(new->sg_base, PAGE_SIZE); 627 sg_base_pa = ALIGN(new->sg_base_pa, PAGE_SIZE); 628 ionic_q_sg_map(&new->q, sg_base, sg_base_pa); 629 } 630 631 INIT_WORK(&new->dim.work, ionic_dim_work); 632 new->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE; 633 634 *qcq = new; 635 636 return 0; 637 638 err_out_free_cq: 639 dma_free_coherent(dev, new->cq_size, new->cq_base, new->cq_base_pa); 640 err_out_free_q: 641 dma_free_coherent(dev, new->q_size, new->q_base, new->q_base_pa); 642 err_out_free_cq_info: 643 devm_kfree(dev, new->cq.info); 644 err_out_free_irq: 645 if (flags & IONIC_QCQ_F_INTR) { 646 devm_free_irq(dev, new->intr.vector, &new->napi); 647 ionic_intr_free(lif->ionic, new->intr.index); 648 } 649 err_out_free_q_info: 650 devm_kfree(dev, new->q.info); 651 err_out_free_qcq: 652 devm_kfree(dev, new); 653 err_out: 654 dev_err(dev, "qcq alloc of %s%d failed %d\n", name, index, err); 655 return err; 656 } 657 658 static int ionic_qcqs_alloc(struct ionic_lif *lif) 659 { 660 struct device *dev = lif->ionic->dev; 661 unsigned int flags; 662 int err; 663 664 flags = IONIC_QCQ_F_INTR; 665 err = ionic_qcq_alloc(lif, IONIC_QTYPE_ADMINQ, 0, "admin", flags, 666 IONIC_ADMINQ_LENGTH, 667 sizeof(struct ionic_admin_cmd), 668 sizeof(struct ionic_admin_comp), 669 0, lif->kern_pid, &lif->adminqcq); 670 if (err) 671 return err; 672 ionic_debugfs_add_qcq(lif, lif->adminqcq); 673 674 if (lif->ionic->nnqs_per_lif) { 675 flags = IONIC_QCQ_F_NOTIFYQ; 676 err = ionic_qcq_alloc(lif, IONIC_QTYPE_NOTIFYQ, 0, "notifyq", 677 flags, IONIC_NOTIFYQ_LENGTH, 678 sizeof(struct ionic_notifyq_cmd), 679 sizeof(union ionic_notifyq_comp), 680 0, lif->kern_pid, &lif->notifyqcq); 681 if (err) 682 goto err_out; 683 ionic_debugfs_add_qcq(lif, lif->notifyqcq); 684 685 /* Let the notifyq ride on the adminq interrupt */ 686 ionic_link_qcq_interrupts(lif->adminqcq, lif->notifyqcq); 687 } 688 689 err = -ENOMEM; 690 lif->txqcqs = devm_kcalloc(dev, lif->ionic->ntxqs_per_lif, 691 sizeof(*lif->txqcqs), GFP_KERNEL); 692 if (!lif->txqcqs) 693 goto err_out; 694 lif->rxqcqs = devm_kcalloc(dev, lif->ionic->nrxqs_per_lif, 695 sizeof(*lif->rxqcqs), GFP_KERNEL); 696 if (!lif->rxqcqs) 697 goto err_out; 698 699 lif->txqstats = devm_kcalloc(dev, lif->ionic->ntxqs_per_lif + 1, 700 sizeof(*lif->txqstats), GFP_KERNEL); 701 if (!lif->txqstats) 702 goto err_out; 703 lif->rxqstats = devm_kcalloc(dev, lif->ionic->nrxqs_per_lif + 1, 704 sizeof(*lif->rxqstats), GFP_KERNEL); 705 if (!lif->rxqstats) 706 goto err_out; 707 708 return 0; 709 710 err_out: 711 ionic_qcqs_free(lif); 712 return err; 713 } 714 715 static void ionic_qcq_sanitize(struct ionic_qcq *qcq) 716 { 717 qcq->q.tail_idx = 0; 718 qcq->q.head_idx = 0; 719 qcq->cq.tail_idx = 0; 720 qcq->cq.done_color = 1; 721 memset(qcq->q_base, 0, qcq->q_size); 722 memset(qcq->cq_base, 0, qcq->cq_size); 723 memset(qcq->sg_base, 0, qcq->sg_size); 724 } 725 726 static int ionic_lif_txq_init(struct ionic_lif *lif, struct ionic_qcq *qcq) 727 { 728 struct device *dev = lif->ionic->dev; 729 struct ionic_queue *q = &qcq->q; 730 struct ionic_cq *cq = &qcq->cq; 731 struct ionic_admin_ctx ctx = { 732 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 733 .cmd.q_init = { 734 .opcode = IONIC_CMD_Q_INIT, 735 .lif_index = cpu_to_le16(lif->index), 736 .type = q->type, 737 .ver = lif->qtype_info[q->type].version, 738 .index = cpu_to_le32(q->index), 739 .flags = cpu_to_le16(IONIC_QINIT_F_IRQ | 740 IONIC_QINIT_F_SG), 741 .pid = cpu_to_le16(q->pid), 742 .ring_size = ilog2(q->num_descs), 743 .ring_base = cpu_to_le64(q->base_pa), 744 .cq_ring_base = cpu_to_le64(cq->base_pa), 745 .sg_ring_base = cpu_to_le64(q->sg_base_pa), 746 .features = cpu_to_le64(q->features), 747 }, 748 }; 749 unsigned int intr_index; 750 int err; 751 752 intr_index = qcq->intr.index; 753 754 ctx.cmd.q_init.intr_index = cpu_to_le16(intr_index); 755 756 dev_dbg(dev, "txq_init.pid %d\n", ctx.cmd.q_init.pid); 757 dev_dbg(dev, "txq_init.index %d\n", ctx.cmd.q_init.index); 758 dev_dbg(dev, "txq_init.ring_base 0x%llx\n", ctx.cmd.q_init.ring_base); 759 dev_dbg(dev, "txq_init.ring_size %d\n", ctx.cmd.q_init.ring_size); 760 dev_dbg(dev, "txq_init.flags 0x%x\n", ctx.cmd.q_init.flags); 761 dev_dbg(dev, "txq_init.ver %d\n", ctx.cmd.q_init.ver); 762 dev_dbg(dev, "txq_init.intr_index %d\n", ctx.cmd.q_init.intr_index); 763 764 ionic_qcq_sanitize(qcq); 765 766 err = ionic_adminq_post_wait(lif, &ctx); 767 if (err) 768 return err; 769 770 q->hw_type = ctx.comp.q_init.hw_type; 771 q->hw_index = le32_to_cpu(ctx.comp.q_init.hw_index); 772 q->dbval = IONIC_DBELL_QID(q->hw_index); 773 774 dev_dbg(dev, "txq->hw_type %d\n", q->hw_type); 775 dev_dbg(dev, "txq->hw_index %d\n", q->hw_index); 776 777 if (test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state)) 778 netif_napi_add(lif->netdev, &qcq->napi, ionic_tx_napi, 779 NAPI_POLL_WEIGHT); 780 781 qcq->flags |= IONIC_QCQ_F_INITED; 782 783 return 0; 784 } 785 786 static int ionic_lif_rxq_init(struct ionic_lif *lif, struct ionic_qcq *qcq) 787 { 788 struct device *dev = lif->ionic->dev; 789 struct ionic_queue *q = &qcq->q; 790 struct ionic_cq *cq = &qcq->cq; 791 struct ionic_admin_ctx ctx = { 792 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 793 .cmd.q_init = { 794 .opcode = IONIC_CMD_Q_INIT, 795 .lif_index = cpu_to_le16(lif->index), 796 .type = q->type, 797 .ver = lif->qtype_info[q->type].version, 798 .index = cpu_to_le32(q->index), 799 .flags = cpu_to_le16(IONIC_QINIT_F_IRQ | 800 IONIC_QINIT_F_SG), 801 .intr_index = cpu_to_le16(cq->bound_intr->index), 802 .pid = cpu_to_le16(q->pid), 803 .ring_size = ilog2(q->num_descs), 804 .ring_base = cpu_to_le64(q->base_pa), 805 .cq_ring_base = cpu_to_le64(cq->base_pa), 806 .sg_ring_base = cpu_to_le64(q->sg_base_pa), 807 .features = cpu_to_le64(q->features), 808 }, 809 }; 810 int err; 811 812 dev_dbg(dev, "rxq_init.pid %d\n", ctx.cmd.q_init.pid); 813 dev_dbg(dev, "rxq_init.index %d\n", ctx.cmd.q_init.index); 814 dev_dbg(dev, "rxq_init.ring_base 0x%llx\n", ctx.cmd.q_init.ring_base); 815 dev_dbg(dev, "rxq_init.ring_size %d\n", ctx.cmd.q_init.ring_size); 816 dev_dbg(dev, "rxq_init.flags 0x%x\n", ctx.cmd.q_init.flags); 817 dev_dbg(dev, "rxq_init.ver %d\n", ctx.cmd.q_init.ver); 818 dev_dbg(dev, "rxq_init.intr_index %d\n", ctx.cmd.q_init.intr_index); 819 820 ionic_qcq_sanitize(qcq); 821 822 err = ionic_adminq_post_wait(lif, &ctx); 823 if (err) 824 return err; 825 826 q->hw_type = ctx.comp.q_init.hw_type; 827 q->hw_index = le32_to_cpu(ctx.comp.q_init.hw_index); 828 q->dbval = IONIC_DBELL_QID(q->hw_index); 829 830 dev_dbg(dev, "rxq->hw_type %d\n", q->hw_type); 831 dev_dbg(dev, "rxq->hw_index %d\n", q->hw_index); 832 833 if (test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state)) 834 netif_napi_add(lif->netdev, &qcq->napi, ionic_rx_napi, 835 NAPI_POLL_WEIGHT); 836 else 837 netif_napi_add(lif->netdev, &qcq->napi, ionic_txrx_napi, 838 NAPI_POLL_WEIGHT); 839 840 qcq->flags |= IONIC_QCQ_F_INITED; 841 842 return 0; 843 } 844 845 int ionic_lif_create_hwstamp_txq(struct ionic_lif *lif) 846 { 847 unsigned int num_desc, desc_sz, comp_sz, sg_desc_sz; 848 unsigned int txq_i, flags; 849 struct ionic_qcq *txq; 850 u64 features; 851 int err; 852 853 if (lif->hwstamp_txq) 854 return 0; 855 856 features = IONIC_Q_F_2X_CQ_DESC | IONIC_TXQ_F_HWSTAMP; 857 858 num_desc = IONIC_MIN_TXRX_DESC; 859 desc_sz = sizeof(struct ionic_txq_desc); 860 comp_sz = 2 * sizeof(struct ionic_txq_comp); 861 862 if (lif->qtype_info[IONIC_QTYPE_TXQ].version >= 1 && 863 lif->qtype_info[IONIC_QTYPE_TXQ].sg_desc_sz == sizeof(struct ionic_txq_sg_desc_v1)) 864 sg_desc_sz = sizeof(struct ionic_txq_sg_desc_v1); 865 else 866 sg_desc_sz = sizeof(struct ionic_txq_sg_desc); 867 868 txq_i = lif->ionic->ntxqs_per_lif; 869 flags = IONIC_QCQ_F_TX_STATS | IONIC_QCQ_F_SG; 870 871 err = ionic_qcq_alloc(lif, IONIC_QTYPE_TXQ, txq_i, "hwstamp_tx", flags, 872 num_desc, desc_sz, comp_sz, sg_desc_sz, 873 lif->kern_pid, &txq); 874 if (err) 875 goto err_qcq_alloc; 876 877 txq->q.features = features; 878 879 ionic_link_qcq_interrupts(lif->adminqcq, txq); 880 ionic_debugfs_add_qcq(lif, txq); 881 882 lif->hwstamp_txq = txq; 883 884 if (netif_running(lif->netdev)) { 885 err = ionic_lif_txq_init(lif, txq); 886 if (err) 887 goto err_qcq_init; 888 889 if (test_bit(IONIC_LIF_F_UP, lif->state)) { 890 err = ionic_qcq_enable(txq); 891 if (err) 892 goto err_qcq_enable; 893 } 894 } 895 896 return 0; 897 898 err_qcq_enable: 899 ionic_lif_qcq_deinit(lif, txq); 900 err_qcq_init: 901 lif->hwstamp_txq = NULL; 902 ionic_debugfs_del_qcq(txq); 903 ionic_qcq_free(lif, txq); 904 devm_kfree(lif->ionic->dev, txq); 905 err_qcq_alloc: 906 return err; 907 } 908 909 int ionic_lif_create_hwstamp_rxq(struct ionic_lif *lif) 910 { 911 unsigned int num_desc, desc_sz, comp_sz, sg_desc_sz; 912 unsigned int rxq_i, flags; 913 struct ionic_qcq *rxq; 914 u64 features; 915 int err; 916 917 if (lif->hwstamp_rxq) 918 return 0; 919 920 features = IONIC_Q_F_2X_CQ_DESC | IONIC_RXQ_F_HWSTAMP; 921 922 num_desc = IONIC_MIN_TXRX_DESC; 923 desc_sz = sizeof(struct ionic_rxq_desc); 924 comp_sz = 2 * sizeof(struct ionic_rxq_comp); 925 sg_desc_sz = sizeof(struct ionic_rxq_sg_desc); 926 927 rxq_i = lif->ionic->nrxqs_per_lif; 928 flags = IONIC_QCQ_F_RX_STATS | IONIC_QCQ_F_SG; 929 930 err = ionic_qcq_alloc(lif, IONIC_QTYPE_RXQ, rxq_i, "hwstamp_rx", flags, 931 num_desc, desc_sz, comp_sz, sg_desc_sz, 932 lif->kern_pid, &rxq); 933 if (err) 934 goto err_qcq_alloc; 935 936 rxq->q.features = features; 937 938 ionic_link_qcq_interrupts(lif->adminqcq, rxq); 939 ionic_debugfs_add_qcq(lif, rxq); 940 941 lif->hwstamp_rxq = rxq; 942 943 if (netif_running(lif->netdev)) { 944 err = ionic_lif_rxq_init(lif, rxq); 945 if (err) 946 goto err_qcq_init; 947 948 if (test_bit(IONIC_LIF_F_UP, lif->state)) { 949 ionic_rx_fill(&rxq->q); 950 err = ionic_qcq_enable(rxq); 951 if (err) 952 goto err_qcq_enable; 953 } 954 } 955 956 return 0; 957 958 err_qcq_enable: 959 ionic_lif_qcq_deinit(lif, rxq); 960 err_qcq_init: 961 lif->hwstamp_rxq = NULL; 962 ionic_debugfs_del_qcq(rxq); 963 ionic_qcq_free(lif, rxq); 964 devm_kfree(lif->ionic->dev, rxq); 965 err_qcq_alloc: 966 return err; 967 } 968 969 int ionic_lif_config_hwstamp_rxq_all(struct ionic_lif *lif, bool rx_all) 970 { 971 struct ionic_queue_params qparam; 972 973 ionic_init_queue_params(lif, &qparam); 974 975 if (rx_all) 976 qparam.rxq_features = IONIC_Q_F_2X_CQ_DESC | IONIC_RXQ_F_HWSTAMP; 977 else 978 qparam.rxq_features = 0; 979 980 /* if we're not running, just set the values and return */ 981 if (!netif_running(lif->netdev)) { 982 lif->rxq_features = qparam.rxq_features; 983 return 0; 984 } 985 986 return ionic_reconfigure_queues(lif, &qparam); 987 } 988 989 int ionic_lif_set_hwstamp_txmode(struct ionic_lif *lif, u16 txstamp_mode) 990 { 991 struct ionic_admin_ctx ctx = { 992 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 993 .cmd.lif_setattr = { 994 .opcode = IONIC_CMD_LIF_SETATTR, 995 .index = cpu_to_le16(lif->index), 996 .attr = IONIC_LIF_ATTR_TXSTAMP, 997 .txstamp_mode = cpu_to_le16(txstamp_mode), 998 }, 999 }; 1000 1001 return ionic_adminq_post_wait(lif, &ctx); 1002 } 1003 1004 static void ionic_lif_del_hwstamp_rxfilt(struct ionic_lif *lif) 1005 { 1006 struct ionic_admin_ctx ctx = { 1007 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1008 .cmd.rx_filter_del = { 1009 .opcode = IONIC_CMD_RX_FILTER_DEL, 1010 .lif_index = cpu_to_le16(lif->index), 1011 }, 1012 }; 1013 struct ionic_rx_filter *f; 1014 u32 filter_id; 1015 int err; 1016 1017 spin_lock_bh(&lif->rx_filters.lock); 1018 1019 f = ionic_rx_filter_rxsteer(lif); 1020 if (!f) { 1021 spin_unlock_bh(&lif->rx_filters.lock); 1022 return; 1023 } 1024 1025 filter_id = f->filter_id; 1026 ionic_rx_filter_free(lif, f); 1027 1028 spin_unlock_bh(&lif->rx_filters.lock); 1029 1030 netdev_dbg(lif->netdev, "rx_filter del RXSTEER (id %d)\n", filter_id); 1031 1032 ctx.cmd.rx_filter_del.filter_id = cpu_to_le32(filter_id); 1033 1034 err = ionic_adminq_post_wait(lif, &ctx); 1035 if (err && err != -EEXIST) 1036 netdev_dbg(lif->netdev, "failed to delete rx_filter RXSTEER (id %d)\n", filter_id); 1037 } 1038 1039 static int ionic_lif_add_hwstamp_rxfilt(struct ionic_lif *lif, u64 pkt_class) 1040 { 1041 struct ionic_admin_ctx ctx = { 1042 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1043 .cmd.rx_filter_add = { 1044 .opcode = IONIC_CMD_RX_FILTER_ADD, 1045 .lif_index = cpu_to_le16(lif->index), 1046 .match = cpu_to_le16(IONIC_RX_FILTER_STEER_PKTCLASS), 1047 .pkt_class = cpu_to_le64(pkt_class), 1048 }, 1049 }; 1050 u8 qtype; 1051 u32 qid; 1052 int err; 1053 1054 if (!lif->hwstamp_rxq) 1055 return -EINVAL; 1056 1057 qtype = lif->hwstamp_rxq->q.type; 1058 ctx.cmd.rx_filter_add.qtype = qtype; 1059 1060 qid = lif->hwstamp_rxq->q.index; 1061 ctx.cmd.rx_filter_add.qid = cpu_to_le32(qid); 1062 1063 netdev_dbg(lif->netdev, "rx_filter add RXSTEER\n"); 1064 err = ionic_adminq_post_wait(lif, &ctx); 1065 if (err && err != -EEXIST) 1066 return err; 1067 1068 spin_lock_bh(&lif->rx_filters.lock); 1069 err = ionic_rx_filter_save(lif, 0, qid, 0, &ctx, IONIC_FILTER_STATE_SYNCED); 1070 spin_unlock_bh(&lif->rx_filters.lock); 1071 1072 return err; 1073 } 1074 1075 int ionic_lif_set_hwstamp_rxfilt(struct ionic_lif *lif, u64 pkt_class) 1076 { 1077 ionic_lif_del_hwstamp_rxfilt(lif); 1078 1079 if (!pkt_class) 1080 return 0; 1081 1082 return ionic_lif_add_hwstamp_rxfilt(lif, pkt_class); 1083 } 1084 1085 static bool ionic_notifyq_service(struct ionic_cq *cq, 1086 struct ionic_cq_info *cq_info) 1087 { 1088 union ionic_notifyq_comp *comp = cq_info->cq_desc; 1089 struct ionic_deferred_work *work; 1090 struct net_device *netdev; 1091 struct ionic_queue *q; 1092 struct ionic_lif *lif; 1093 u64 eid; 1094 1095 q = cq->bound_q; 1096 lif = q->info[0].cb_arg; 1097 netdev = lif->netdev; 1098 eid = le64_to_cpu(comp->event.eid); 1099 1100 /* Have we run out of new completions to process? */ 1101 if ((s64)(eid - lif->last_eid) <= 0) 1102 return false; 1103 1104 lif->last_eid = eid; 1105 1106 dev_dbg(lif->ionic->dev, "notifyq event:\n"); 1107 dynamic_hex_dump("event ", DUMP_PREFIX_OFFSET, 16, 1, 1108 comp, sizeof(*comp), true); 1109 1110 switch (le16_to_cpu(comp->event.ecode)) { 1111 case IONIC_EVENT_LINK_CHANGE: 1112 ionic_link_status_check_request(lif, CAN_NOT_SLEEP); 1113 break; 1114 case IONIC_EVENT_RESET: 1115 work = kzalloc(sizeof(*work), GFP_ATOMIC); 1116 if (!work) { 1117 netdev_err(lif->netdev, "Reset event dropped\n"); 1118 } else { 1119 work->type = IONIC_DW_TYPE_LIF_RESET; 1120 ionic_lif_deferred_enqueue(&lif->deferred, work); 1121 } 1122 break; 1123 default: 1124 netdev_warn(netdev, "Notifyq event ecode=%d eid=%lld\n", 1125 comp->event.ecode, eid); 1126 break; 1127 } 1128 1129 return true; 1130 } 1131 1132 static bool ionic_adminq_service(struct ionic_cq *cq, 1133 struct ionic_cq_info *cq_info) 1134 { 1135 struct ionic_admin_comp *comp = cq_info->cq_desc; 1136 1137 if (!color_match(comp->color, cq->done_color)) 1138 return false; 1139 1140 ionic_q_service(cq->bound_q, cq_info, le16_to_cpu(comp->comp_index)); 1141 1142 return true; 1143 } 1144 1145 static int ionic_adminq_napi(struct napi_struct *napi, int budget) 1146 { 1147 struct ionic_intr_info *intr = napi_to_cq(napi)->bound_intr; 1148 struct ionic_lif *lif = napi_to_cq(napi)->lif; 1149 struct ionic_dev *idev = &lif->ionic->idev; 1150 unsigned long irqflags; 1151 unsigned int flags = 0; 1152 int rx_work = 0; 1153 int tx_work = 0; 1154 int n_work = 0; 1155 int a_work = 0; 1156 int work_done; 1157 int credits; 1158 1159 if (lif->notifyqcq && lif->notifyqcq->flags & IONIC_QCQ_F_INITED) 1160 n_work = ionic_cq_service(&lif->notifyqcq->cq, budget, 1161 ionic_notifyq_service, NULL, NULL); 1162 1163 spin_lock_irqsave(&lif->adminq_lock, irqflags); 1164 if (lif->adminqcq && lif->adminqcq->flags & IONIC_QCQ_F_INITED) 1165 a_work = ionic_cq_service(&lif->adminqcq->cq, budget, 1166 ionic_adminq_service, NULL, NULL); 1167 spin_unlock_irqrestore(&lif->adminq_lock, irqflags); 1168 1169 if (lif->hwstamp_rxq) 1170 rx_work = ionic_cq_service(&lif->hwstamp_rxq->cq, budget, 1171 ionic_rx_service, NULL, NULL); 1172 1173 if (lif->hwstamp_txq) 1174 tx_work = ionic_cq_service(&lif->hwstamp_txq->cq, budget, 1175 ionic_tx_service, NULL, NULL); 1176 1177 work_done = max(max(n_work, a_work), max(rx_work, tx_work)); 1178 if (work_done < budget && napi_complete_done(napi, work_done)) { 1179 flags |= IONIC_INTR_CRED_UNMASK; 1180 intr->rearm_count++; 1181 } 1182 1183 if (work_done || flags) { 1184 flags |= IONIC_INTR_CRED_RESET_COALESCE; 1185 credits = n_work + a_work + rx_work + tx_work; 1186 ionic_intr_credits(idev->intr_ctrl, intr->index, credits, flags); 1187 } 1188 1189 return work_done; 1190 } 1191 1192 void ionic_get_stats64(struct net_device *netdev, 1193 struct rtnl_link_stats64 *ns) 1194 { 1195 struct ionic_lif *lif = netdev_priv(netdev); 1196 struct ionic_lif_stats *ls; 1197 1198 memset(ns, 0, sizeof(*ns)); 1199 ls = &lif->info->stats; 1200 1201 ns->rx_packets = le64_to_cpu(ls->rx_ucast_packets) + 1202 le64_to_cpu(ls->rx_mcast_packets) + 1203 le64_to_cpu(ls->rx_bcast_packets); 1204 1205 ns->tx_packets = le64_to_cpu(ls->tx_ucast_packets) + 1206 le64_to_cpu(ls->tx_mcast_packets) + 1207 le64_to_cpu(ls->tx_bcast_packets); 1208 1209 ns->rx_bytes = le64_to_cpu(ls->rx_ucast_bytes) + 1210 le64_to_cpu(ls->rx_mcast_bytes) + 1211 le64_to_cpu(ls->rx_bcast_bytes); 1212 1213 ns->tx_bytes = le64_to_cpu(ls->tx_ucast_bytes) + 1214 le64_to_cpu(ls->tx_mcast_bytes) + 1215 le64_to_cpu(ls->tx_bcast_bytes); 1216 1217 ns->rx_dropped = le64_to_cpu(ls->rx_ucast_drop_packets) + 1218 le64_to_cpu(ls->rx_mcast_drop_packets) + 1219 le64_to_cpu(ls->rx_bcast_drop_packets); 1220 1221 ns->tx_dropped = le64_to_cpu(ls->tx_ucast_drop_packets) + 1222 le64_to_cpu(ls->tx_mcast_drop_packets) + 1223 le64_to_cpu(ls->tx_bcast_drop_packets); 1224 1225 ns->multicast = le64_to_cpu(ls->rx_mcast_packets); 1226 1227 ns->rx_over_errors = le64_to_cpu(ls->rx_queue_empty); 1228 1229 ns->rx_missed_errors = le64_to_cpu(ls->rx_dma_error) + 1230 le64_to_cpu(ls->rx_queue_disabled) + 1231 le64_to_cpu(ls->rx_desc_fetch_error) + 1232 le64_to_cpu(ls->rx_desc_data_error); 1233 1234 ns->tx_aborted_errors = le64_to_cpu(ls->tx_dma_error) + 1235 le64_to_cpu(ls->tx_queue_disabled) + 1236 le64_to_cpu(ls->tx_desc_fetch_error) + 1237 le64_to_cpu(ls->tx_desc_data_error); 1238 1239 ns->rx_errors = ns->rx_over_errors + 1240 ns->rx_missed_errors; 1241 1242 ns->tx_errors = ns->tx_aborted_errors; 1243 } 1244 1245 int ionic_lif_addr_add(struct ionic_lif *lif, const u8 *addr) 1246 { 1247 struct ionic_admin_ctx ctx = { 1248 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1249 .cmd.rx_filter_add = { 1250 .opcode = IONIC_CMD_RX_FILTER_ADD, 1251 .lif_index = cpu_to_le16(lif->index), 1252 .match = cpu_to_le16(IONIC_RX_FILTER_MATCH_MAC), 1253 }, 1254 }; 1255 int nfilters = le32_to_cpu(lif->identity->eth.max_ucast_filters); 1256 bool mc = is_multicast_ether_addr(addr); 1257 struct ionic_rx_filter *f; 1258 int err = 0; 1259 1260 memcpy(ctx.cmd.rx_filter_add.mac.addr, addr, ETH_ALEN); 1261 1262 spin_lock_bh(&lif->rx_filters.lock); 1263 f = ionic_rx_filter_by_addr(lif, addr); 1264 if (f) { 1265 /* don't bother if we already have it and it is sync'd */ 1266 if (f->state == IONIC_FILTER_STATE_SYNCED) { 1267 spin_unlock_bh(&lif->rx_filters.lock); 1268 return 0; 1269 } 1270 1271 /* mark preemptively as sync'd to block any parallel attempts */ 1272 f->state = IONIC_FILTER_STATE_SYNCED; 1273 } else { 1274 /* save as SYNCED to catch any DEL requests while processing */ 1275 err = ionic_rx_filter_save(lif, 0, IONIC_RXQ_INDEX_ANY, 0, &ctx, 1276 IONIC_FILTER_STATE_SYNCED); 1277 } 1278 spin_unlock_bh(&lif->rx_filters.lock); 1279 if (err) 1280 return err; 1281 1282 netdev_dbg(lif->netdev, "rx_filter add ADDR %pM\n", addr); 1283 1284 /* Don't bother with the write to FW if we know there's no room, 1285 * we can try again on the next sync attempt. 1286 */ 1287 if ((lif->nucast + lif->nmcast) >= nfilters) 1288 err = -ENOSPC; 1289 else 1290 err = ionic_adminq_post_wait(lif, &ctx); 1291 1292 spin_lock_bh(&lif->rx_filters.lock); 1293 if (err && err != -EEXIST) { 1294 /* set the state back to NEW so we can try again later */ 1295 f = ionic_rx_filter_by_addr(lif, addr); 1296 if (f && f->state == IONIC_FILTER_STATE_SYNCED) 1297 f->state = IONIC_FILTER_STATE_NEW; 1298 1299 spin_unlock_bh(&lif->rx_filters.lock); 1300 1301 if (err == -ENOSPC) 1302 return 0; 1303 else 1304 return err; 1305 } 1306 1307 if (mc) 1308 lif->nmcast++; 1309 else 1310 lif->nucast++; 1311 1312 f = ionic_rx_filter_by_addr(lif, addr); 1313 if (f && f->state == IONIC_FILTER_STATE_OLD) { 1314 /* Someone requested a delete while we were adding 1315 * so update the filter info with the results from the add 1316 * and the data will be there for the delete on the next 1317 * sync cycle. 1318 */ 1319 err = ionic_rx_filter_save(lif, 0, IONIC_RXQ_INDEX_ANY, 0, &ctx, 1320 IONIC_FILTER_STATE_OLD); 1321 } else { 1322 err = ionic_rx_filter_save(lif, 0, IONIC_RXQ_INDEX_ANY, 0, &ctx, 1323 IONIC_FILTER_STATE_SYNCED); 1324 } 1325 1326 spin_unlock_bh(&lif->rx_filters.lock); 1327 1328 return err; 1329 } 1330 1331 int ionic_lif_addr_del(struct ionic_lif *lif, const u8 *addr) 1332 { 1333 struct ionic_admin_ctx ctx = { 1334 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1335 .cmd.rx_filter_del = { 1336 .opcode = IONIC_CMD_RX_FILTER_DEL, 1337 .lif_index = cpu_to_le16(lif->index), 1338 }, 1339 }; 1340 struct ionic_rx_filter *f; 1341 int state; 1342 int err; 1343 1344 spin_lock_bh(&lif->rx_filters.lock); 1345 f = ionic_rx_filter_by_addr(lif, addr); 1346 if (!f) { 1347 spin_unlock_bh(&lif->rx_filters.lock); 1348 return -ENOENT; 1349 } 1350 1351 netdev_dbg(lif->netdev, "rx_filter del ADDR %pM (id %d)\n", 1352 addr, f->filter_id); 1353 1354 state = f->state; 1355 ctx.cmd.rx_filter_del.filter_id = cpu_to_le32(f->filter_id); 1356 ionic_rx_filter_free(lif, f); 1357 1358 if (is_multicast_ether_addr(addr) && lif->nmcast) 1359 lif->nmcast--; 1360 else if (!is_multicast_ether_addr(addr) && lif->nucast) 1361 lif->nucast--; 1362 1363 spin_unlock_bh(&lif->rx_filters.lock); 1364 1365 if (state != IONIC_FILTER_STATE_NEW) { 1366 err = ionic_adminq_post_wait(lif, &ctx); 1367 if (err && err != -EEXIST) 1368 return err; 1369 } 1370 1371 return 0; 1372 } 1373 1374 static int ionic_addr_add(struct net_device *netdev, const u8 *addr) 1375 { 1376 return ionic_lif_list_addr(netdev_priv(netdev), addr, ADD_ADDR); 1377 } 1378 1379 static int ionic_addr_del(struct net_device *netdev, const u8 *addr) 1380 { 1381 return ionic_lif_list_addr(netdev_priv(netdev), addr, DEL_ADDR); 1382 } 1383 1384 void ionic_lif_rx_mode(struct ionic_lif *lif) 1385 { 1386 struct net_device *netdev = lif->netdev; 1387 unsigned int nfilters; 1388 unsigned int nd_flags; 1389 char buf[128]; 1390 u16 rx_mode; 1391 int i; 1392 #define REMAIN(__x) (sizeof(buf) - (__x)) 1393 1394 mutex_lock(&lif->config_lock); 1395 1396 /* grab the flags once for local use */ 1397 nd_flags = netdev->flags; 1398 1399 rx_mode = IONIC_RX_MODE_F_UNICAST; 1400 rx_mode |= (nd_flags & IFF_MULTICAST) ? IONIC_RX_MODE_F_MULTICAST : 0; 1401 rx_mode |= (nd_flags & IFF_BROADCAST) ? IONIC_RX_MODE_F_BROADCAST : 0; 1402 rx_mode |= (nd_flags & IFF_PROMISC) ? IONIC_RX_MODE_F_PROMISC : 0; 1403 rx_mode |= (nd_flags & IFF_ALLMULTI) ? IONIC_RX_MODE_F_ALLMULTI : 0; 1404 1405 /* sync the mac filters */ 1406 ionic_rx_filter_sync(lif); 1407 1408 /* check for overflow state 1409 * if so, we track that we overflowed and enable NIC PROMISC 1410 * else if the overflow is set and not needed 1411 * we remove our overflow flag and check the netdev flags 1412 * to see if we can disable NIC PROMISC 1413 */ 1414 nfilters = le32_to_cpu(lif->identity->eth.max_ucast_filters); 1415 if ((lif->nucast + lif->nmcast) >= nfilters) { 1416 rx_mode |= IONIC_RX_MODE_F_PROMISC; 1417 rx_mode |= IONIC_RX_MODE_F_ALLMULTI; 1418 lif->uc_overflow = true; 1419 lif->mc_overflow = true; 1420 } else if (lif->uc_overflow) { 1421 lif->uc_overflow = false; 1422 lif->mc_overflow = false; 1423 if (!(nd_flags & IFF_PROMISC)) 1424 rx_mode &= ~IONIC_RX_MODE_F_PROMISC; 1425 if (!(nd_flags & IFF_ALLMULTI)) 1426 rx_mode &= ~IONIC_RX_MODE_F_ALLMULTI; 1427 } 1428 1429 i = scnprintf(buf, sizeof(buf), "rx_mode 0x%04x -> 0x%04x:", 1430 lif->rx_mode, rx_mode); 1431 if (rx_mode & IONIC_RX_MODE_F_UNICAST) 1432 i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_UNICAST"); 1433 if (rx_mode & IONIC_RX_MODE_F_MULTICAST) 1434 i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_MULTICAST"); 1435 if (rx_mode & IONIC_RX_MODE_F_BROADCAST) 1436 i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_BROADCAST"); 1437 if (rx_mode & IONIC_RX_MODE_F_PROMISC) 1438 i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_PROMISC"); 1439 if (rx_mode & IONIC_RX_MODE_F_ALLMULTI) 1440 i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_ALLMULTI"); 1441 if (rx_mode & IONIC_RX_MODE_F_RDMA_SNIFFER) 1442 i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_RDMA_SNIFFER"); 1443 netdev_dbg(netdev, "lif%d %s\n", lif->index, buf); 1444 1445 if (lif->rx_mode != rx_mode) { 1446 struct ionic_admin_ctx ctx = { 1447 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1448 .cmd.rx_mode_set = { 1449 .opcode = IONIC_CMD_RX_MODE_SET, 1450 .lif_index = cpu_to_le16(lif->index), 1451 }, 1452 }; 1453 int err; 1454 1455 ctx.cmd.rx_mode_set.rx_mode = cpu_to_le16(rx_mode); 1456 err = ionic_adminq_post_wait(lif, &ctx); 1457 if (err) 1458 netdev_warn(netdev, "set rx_mode 0x%04x failed: %d\n", 1459 rx_mode, err); 1460 else 1461 lif->rx_mode = rx_mode; 1462 } 1463 1464 mutex_unlock(&lif->config_lock); 1465 } 1466 1467 static void ionic_ndo_set_rx_mode(struct net_device *netdev) 1468 { 1469 struct ionic_lif *lif = netdev_priv(netdev); 1470 struct ionic_deferred_work *work; 1471 1472 /* Sync the kernel filter list with the driver filter list */ 1473 __dev_uc_sync(netdev, ionic_addr_add, ionic_addr_del); 1474 __dev_mc_sync(netdev, ionic_addr_add, ionic_addr_del); 1475 1476 /* Shove off the rest of the rxmode work to the work task 1477 * which will include syncing the filters to the firmware. 1478 */ 1479 work = kzalloc(sizeof(*work), GFP_ATOMIC); 1480 if (!work) { 1481 netdev_err(lif->netdev, "rxmode change dropped\n"); 1482 return; 1483 } 1484 work->type = IONIC_DW_TYPE_RX_MODE; 1485 netdev_dbg(lif->netdev, "deferred: rx_mode\n"); 1486 ionic_lif_deferred_enqueue(&lif->deferred, work); 1487 } 1488 1489 static __le64 ionic_netdev_features_to_nic(netdev_features_t features) 1490 { 1491 u64 wanted = 0; 1492 1493 if (features & NETIF_F_HW_VLAN_CTAG_TX) 1494 wanted |= IONIC_ETH_HW_VLAN_TX_TAG; 1495 if (features & NETIF_F_HW_VLAN_CTAG_RX) 1496 wanted |= IONIC_ETH_HW_VLAN_RX_STRIP; 1497 if (features & NETIF_F_HW_VLAN_CTAG_FILTER) 1498 wanted |= IONIC_ETH_HW_VLAN_RX_FILTER; 1499 if (features & NETIF_F_RXHASH) 1500 wanted |= IONIC_ETH_HW_RX_HASH; 1501 if (features & NETIF_F_RXCSUM) 1502 wanted |= IONIC_ETH_HW_RX_CSUM; 1503 if (features & NETIF_F_SG) 1504 wanted |= IONIC_ETH_HW_TX_SG; 1505 if (features & NETIF_F_HW_CSUM) 1506 wanted |= IONIC_ETH_HW_TX_CSUM; 1507 if (features & NETIF_F_TSO) 1508 wanted |= IONIC_ETH_HW_TSO; 1509 if (features & NETIF_F_TSO6) 1510 wanted |= IONIC_ETH_HW_TSO_IPV6; 1511 if (features & NETIF_F_TSO_ECN) 1512 wanted |= IONIC_ETH_HW_TSO_ECN; 1513 if (features & NETIF_F_GSO_GRE) 1514 wanted |= IONIC_ETH_HW_TSO_GRE; 1515 if (features & NETIF_F_GSO_GRE_CSUM) 1516 wanted |= IONIC_ETH_HW_TSO_GRE_CSUM; 1517 if (features & NETIF_F_GSO_IPXIP4) 1518 wanted |= IONIC_ETH_HW_TSO_IPXIP4; 1519 if (features & NETIF_F_GSO_IPXIP6) 1520 wanted |= IONIC_ETH_HW_TSO_IPXIP6; 1521 if (features & NETIF_F_GSO_UDP_TUNNEL) 1522 wanted |= IONIC_ETH_HW_TSO_UDP; 1523 if (features & NETIF_F_GSO_UDP_TUNNEL_CSUM) 1524 wanted |= IONIC_ETH_HW_TSO_UDP_CSUM; 1525 1526 return cpu_to_le64(wanted); 1527 } 1528 1529 static int ionic_set_nic_features(struct ionic_lif *lif, 1530 netdev_features_t features) 1531 { 1532 struct device *dev = lif->ionic->dev; 1533 struct ionic_admin_ctx ctx = { 1534 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1535 .cmd.lif_setattr = { 1536 .opcode = IONIC_CMD_LIF_SETATTR, 1537 .index = cpu_to_le16(lif->index), 1538 .attr = IONIC_LIF_ATTR_FEATURES, 1539 }, 1540 }; 1541 u64 vlan_flags = IONIC_ETH_HW_VLAN_TX_TAG | 1542 IONIC_ETH_HW_VLAN_RX_STRIP | 1543 IONIC_ETH_HW_VLAN_RX_FILTER; 1544 u64 old_hw_features; 1545 int err; 1546 1547 ctx.cmd.lif_setattr.features = ionic_netdev_features_to_nic(features); 1548 1549 if (lif->phc) 1550 ctx.cmd.lif_setattr.features |= cpu_to_le64(IONIC_ETH_HW_TIMESTAMP); 1551 1552 err = ionic_adminq_post_wait(lif, &ctx); 1553 if (err) 1554 return err; 1555 1556 old_hw_features = lif->hw_features; 1557 lif->hw_features = le64_to_cpu(ctx.cmd.lif_setattr.features & 1558 ctx.comp.lif_setattr.features); 1559 1560 if ((old_hw_features ^ lif->hw_features) & IONIC_ETH_HW_RX_HASH) 1561 ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL); 1562 1563 if ((vlan_flags & features) && 1564 !(vlan_flags & le64_to_cpu(ctx.comp.lif_setattr.features))) 1565 dev_info_once(lif->ionic->dev, "NIC is not supporting vlan offload, likely in SmartNIC mode\n"); 1566 1567 if (lif->hw_features & IONIC_ETH_HW_VLAN_TX_TAG) 1568 dev_dbg(dev, "feature ETH_HW_VLAN_TX_TAG\n"); 1569 if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_STRIP) 1570 dev_dbg(dev, "feature ETH_HW_VLAN_RX_STRIP\n"); 1571 if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_FILTER) 1572 dev_dbg(dev, "feature ETH_HW_VLAN_RX_FILTER\n"); 1573 if (lif->hw_features & IONIC_ETH_HW_RX_HASH) 1574 dev_dbg(dev, "feature ETH_HW_RX_HASH\n"); 1575 if (lif->hw_features & IONIC_ETH_HW_TX_SG) 1576 dev_dbg(dev, "feature ETH_HW_TX_SG\n"); 1577 if (lif->hw_features & IONIC_ETH_HW_TX_CSUM) 1578 dev_dbg(dev, "feature ETH_HW_TX_CSUM\n"); 1579 if (lif->hw_features & IONIC_ETH_HW_RX_CSUM) 1580 dev_dbg(dev, "feature ETH_HW_RX_CSUM\n"); 1581 if (lif->hw_features & IONIC_ETH_HW_TSO) 1582 dev_dbg(dev, "feature ETH_HW_TSO\n"); 1583 if (lif->hw_features & IONIC_ETH_HW_TSO_IPV6) 1584 dev_dbg(dev, "feature ETH_HW_TSO_IPV6\n"); 1585 if (lif->hw_features & IONIC_ETH_HW_TSO_ECN) 1586 dev_dbg(dev, "feature ETH_HW_TSO_ECN\n"); 1587 if (lif->hw_features & IONIC_ETH_HW_TSO_GRE) 1588 dev_dbg(dev, "feature ETH_HW_TSO_GRE\n"); 1589 if (lif->hw_features & IONIC_ETH_HW_TSO_GRE_CSUM) 1590 dev_dbg(dev, "feature ETH_HW_TSO_GRE_CSUM\n"); 1591 if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP4) 1592 dev_dbg(dev, "feature ETH_HW_TSO_IPXIP4\n"); 1593 if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP6) 1594 dev_dbg(dev, "feature ETH_HW_TSO_IPXIP6\n"); 1595 if (lif->hw_features & IONIC_ETH_HW_TSO_UDP) 1596 dev_dbg(dev, "feature ETH_HW_TSO_UDP\n"); 1597 if (lif->hw_features & IONIC_ETH_HW_TSO_UDP_CSUM) 1598 dev_dbg(dev, "feature ETH_HW_TSO_UDP_CSUM\n"); 1599 if (lif->hw_features & IONIC_ETH_HW_TIMESTAMP) 1600 dev_dbg(dev, "feature ETH_HW_TIMESTAMP\n"); 1601 1602 return 0; 1603 } 1604 1605 static int ionic_init_nic_features(struct ionic_lif *lif) 1606 { 1607 struct net_device *netdev = lif->netdev; 1608 netdev_features_t features; 1609 int err; 1610 1611 /* set up what we expect to support by default */ 1612 features = NETIF_F_HW_VLAN_CTAG_TX | 1613 NETIF_F_HW_VLAN_CTAG_RX | 1614 NETIF_F_HW_VLAN_CTAG_FILTER | 1615 NETIF_F_SG | 1616 NETIF_F_HW_CSUM | 1617 NETIF_F_RXCSUM | 1618 NETIF_F_TSO | 1619 NETIF_F_TSO6 | 1620 NETIF_F_TSO_ECN; 1621 1622 if (lif->nxqs > 1) 1623 features |= NETIF_F_RXHASH; 1624 1625 err = ionic_set_nic_features(lif, features); 1626 if (err) 1627 return err; 1628 1629 /* tell the netdev what we actually can support */ 1630 netdev->features |= NETIF_F_HIGHDMA; 1631 1632 if (lif->hw_features & IONIC_ETH_HW_VLAN_TX_TAG) 1633 netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX; 1634 if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_STRIP) 1635 netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX; 1636 if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_FILTER) 1637 netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER; 1638 if (lif->hw_features & IONIC_ETH_HW_RX_HASH) 1639 netdev->hw_features |= NETIF_F_RXHASH; 1640 if (lif->hw_features & IONIC_ETH_HW_TX_SG) 1641 netdev->hw_features |= NETIF_F_SG; 1642 1643 if (lif->hw_features & IONIC_ETH_HW_TX_CSUM) 1644 netdev->hw_enc_features |= NETIF_F_HW_CSUM; 1645 if (lif->hw_features & IONIC_ETH_HW_RX_CSUM) 1646 netdev->hw_enc_features |= NETIF_F_RXCSUM; 1647 if (lif->hw_features & IONIC_ETH_HW_TSO) 1648 netdev->hw_enc_features |= NETIF_F_TSO; 1649 if (lif->hw_features & IONIC_ETH_HW_TSO_IPV6) 1650 netdev->hw_enc_features |= NETIF_F_TSO6; 1651 if (lif->hw_features & IONIC_ETH_HW_TSO_ECN) 1652 netdev->hw_enc_features |= NETIF_F_TSO_ECN; 1653 if (lif->hw_features & IONIC_ETH_HW_TSO_GRE) 1654 netdev->hw_enc_features |= NETIF_F_GSO_GRE; 1655 if (lif->hw_features & IONIC_ETH_HW_TSO_GRE_CSUM) 1656 netdev->hw_enc_features |= NETIF_F_GSO_GRE_CSUM; 1657 if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP4) 1658 netdev->hw_enc_features |= NETIF_F_GSO_IPXIP4; 1659 if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP6) 1660 netdev->hw_enc_features |= NETIF_F_GSO_IPXIP6; 1661 if (lif->hw_features & IONIC_ETH_HW_TSO_UDP) 1662 netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL; 1663 if (lif->hw_features & IONIC_ETH_HW_TSO_UDP_CSUM) 1664 netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM; 1665 1666 netdev->hw_features |= netdev->hw_enc_features; 1667 netdev->features |= netdev->hw_features; 1668 netdev->vlan_features |= netdev->features & ~NETIF_F_VLAN_FEATURES; 1669 1670 netdev->priv_flags |= IFF_UNICAST_FLT | 1671 IFF_LIVE_ADDR_CHANGE; 1672 1673 return 0; 1674 } 1675 1676 static int ionic_set_features(struct net_device *netdev, 1677 netdev_features_t features) 1678 { 1679 struct ionic_lif *lif = netdev_priv(netdev); 1680 int err; 1681 1682 netdev_dbg(netdev, "%s: lif->features=0x%08llx new_features=0x%08llx\n", 1683 __func__, (u64)lif->netdev->features, (u64)features); 1684 1685 err = ionic_set_nic_features(lif, features); 1686 1687 return err; 1688 } 1689 1690 static int ionic_set_mac_address(struct net_device *netdev, void *sa) 1691 { 1692 struct sockaddr *addr = sa; 1693 u8 *mac; 1694 int err; 1695 1696 mac = (u8 *)addr->sa_data; 1697 if (ether_addr_equal(netdev->dev_addr, mac)) 1698 return 0; 1699 1700 err = eth_prepare_mac_addr_change(netdev, addr); 1701 if (err) 1702 return err; 1703 1704 if (!is_zero_ether_addr(netdev->dev_addr)) { 1705 netdev_info(netdev, "deleting mac addr %pM\n", 1706 netdev->dev_addr); 1707 ionic_lif_addr_del(netdev_priv(netdev), netdev->dev_addr); 1708 } 1709 1710 eth_commit_mac_addr_change(netdev, addr); 1711 netdev_info(netdev, "updating mac addr %pM\n", mac); 1712 1713 return ionic_lif_addr_add(netdev_priv(netdev), mac); 1714 } 1715 1716 static void ionic_stop_queues_reconfig(struct ionic_lif *lif) 1717 { 1718 /* Stop and clean the queues before reconfiguration */ 1719 netif_device_detach(lif->netdev); 1720 ionic_stop_queues(lif); 1721 ionic_txrx_deinit(lif); 1722 } 1723 1724 static int ionic_start_queues_reconfig(struct ionic_lif *lif) 1725 { 1726 int err; 1727 1728 /* Re-init the queues after reconfiguration */ 1729 1730 /* The only way txrx_init can fail here is if communication 1731 * with FW is suddenly broken. There's not much we can do 1732 * at this point - error messages have already been printed, 1733 * so we can continue on and the user can eventually do a 1734 * DOWN and UP to try to reset and clear the issue. 1735 */ 1736 err = ionic_txrx_init(lif); 1737 ionic_link_status_check_request(lif, CAN_NOT_SLEEP); 1738 netif_device_attach(lif->netdev); 1739 1740 return err; 1741 } 1742 1743 static int ionic_change_mtu(struct net_device *netdev, int new_mtu) 1744 { 1745 struct ionic_lif *lif = netdev_priv(netdev); 1746 struct ionic_admin_ctx ctx = { 1747 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1748 .cmd.lif_setattr = { 1749 .opcode = IONIC_CMD_LIF_SETATTR, 1750 .index = cpu_to_le16(lif->index), 1751 .attr = IONIC_LIF_ATTR_MTU, 1752 .mtu = cpu_to_le32(new_mtu), 1753 }, 1754 }; 1755 int err; 1756 1757 err = ionic_adminq_post_wait(lif, &ctx); 1758 if (err) 1759 return err; 1760 1761 /* if we're not running, nothing more to do */ 1762 if (!netif_running(netdev)) { 1763 netdev->mtu = new_mtu; 1764 return 0; 1765 } 1766 1767 mutex_lock(&lif->queue_lock); 1768 ionic_stop_queues_reconfig(lif); 1769 netdev->mtu = new_mtu; 1770 err = ionic_start_queues_reconfig(lif); 1771 mutex_unlock(&lif->queue_lock); 1772 1773 return err; 1774 } 1775 1776 static void ionic_tx_timeout_work(struct work_struct *ws) 1777 { 1778 struct ionic_lif *lif = container_of(ws, struct ionic_lif, tx_timeout_work); 1779 1780 if (test_bit(IONIC_LIF_F_FW_RESET, lif->state)) 1781 return; 1782 1783 /* if we were stopped before this scheduled job was launched, 1784 * don't bother the queues as they are already stopped. 1785 */ 1786 if (!netif_running(lif->netdev)) 1787 return; 1788 1789 mutex_lock(&lif->queue_lock); 1790 ionic_stop_queues_reconfig(lif); 1791 ionic_start_queues_reconfig(lif); 1792 mutex_unlock(&lif->queue_lock); 1793 } 1794 1795 static void ionic_tx_timeout(struct net_device *netdev, unsigned int txqueue) 1796 { 1797 struct ionic_lif *lif = netdev_priv(netdev); 1798 1799 netdev_info(lif->netdev, "Tx Timeout triggered - txq %d\n", txqueue); 1800 schedule_work(&lif->tx_timeout_work); 1801 } 1802 1803 static int ionic_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, 1804 u16 vid) 1805 { 1806 struct ionic_lif *lif = netdev_priv(netdev); 1807 struct ionic_admin_ctx ctx = { 1808 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1809 .cmd.rx_filter_add = { 1810 .opcode = IONIC_CMD_RX_FILTER_ADD, 1811 .lif_index = cpu_to_le16(lif->index), 1812 .match = cpu_to_le16(IONIC_RX_FILTER_MATCH_VLAN), 1813 .vlan.vlan = cpu_to_le16(vid), 1814 }, 1815 }; 1816 int err; 1817 1818 netdev_dbg(netdev, "rx_filter add VLAN %d\n", vid); 1819 err = ionic_adminq_post_wait(lif, &ctx); 1820 if (err) 1821 return err; 1822 1823 spin_lock_bh(&lif->rx_filters.lock); 1824 err = ionic_rx_filter_save(lif, 0, IONIC_RXQ_INDEX_ANY, 0, &ctx, 1825 IONIC_FILTER_STATE_SYNCED); 1826 spin_unlock_bh(&lif->rx_filters.lock); 1827 1828 return err; 1829 } 1830 1831 static int ionic_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, 1832 u16 vid) 1833 { 1834 struct ionic_lif *lif = netdev_priv(netdev); 1835 struct ionic_admin_ctx ctx = { 1836 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1837 .cmd.rx_filter_del = { 1838 .opcode = IONIC_CMD_RX_FILTER_DEL, 1839 .lif_index = cpu_to_le16(lif->index), 1840 }, 1841 }; 1842 struct ionic_rx_filter *f; 1843 1844 spin_lock_bh(&lif->rx_filters.lock); 1845 1846 f = ionic_rx_filter_by_vlan(lif, vid); 1847 if (!f) { 1848 spin_unlock_bh(&lif->rx_filters.lock); 1849 return -ENOENT; 1850 } 1851 1852 netdev_dbg(netdev, "rx_filter del VLAN %d (id %d)\n", 1853 vid, f->filter_id); 1854 1855 ctx.cmd.rx_filter_del.filter_id = cpu_to_le32(f->filter_id); 1856 ionic_rx_filter_free(lif, f); 1857 spin_unlock_bh(&lif->rx_filters.lock); 1858 1859 return ionic_adminq_post_wait(lif, &ctx); 1860 } 1861 1862 int ionic_lif_rss_config(struct ionic_lif *lif, const u16 types, 1863 const u8 *key, const u32 *indir) 1864 { 1865 struct ionic_admin_ctx ctx = { 1866 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1867 .cmd.lif_setattr = { 1868 .opcode = IONIC_CMD_LIF_SETATTR, 1869 .attr = IONIC_LIF_ATTR_RSS, 1870 .rss.addr = cpu_to_le64(lif->rss_ind_tbl_pa), 1871 }, 1872 }; 1873 unsigned int i, tbl_sz; 1874 1875 if (lif->hw_features & IONIC_ETH_HW_RX_HASH) { 1876 lif->rss_types = types; 1877 ctx.cmd.lif_setattr.rss.types = cpu_to_le16(types); 1878 } 1879 1880 if (key) 1881 memcpy(lif->rss_hash_key, key, IONIC_RSS_HASH_KEY_SIZE); 1882 1883 if (indir) { 1884 tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz); 1885 for (i = 0; i < tbl_sz; i++) 1886 lif->rss_ind_tbl[i] = indir[i]; 1887 } 1888 1889 memcpy(ctx.cmd.lif_setattr.rss.key, lif->rss_hash_key, 1890 IONIC_RSS_HASH_KEY_SIZE); 1891 1892 return ionic_adminq_post_wait(lif, &ctx); 1893 } 1894 1895 static int ionic_lif_rss_init(struct ionic_lif *lif) 1896 { 1897 unsigned int tbl_sz; 1898 unsigned int i; 1899 1900 lif->rss_types = IONIC_RSS_TYPE_IPV4 | 1901 IONIC_RSS_TYPE_IPV4_TCP | 1902 IONIC_RSS_TYPE_IPV4_UDP | 1903 IONIC_RSS_TYPE_IPV6 | 1904 IONIC_RSS_TYPE_IPV6_TCP | 1905 IONIC_RSS_TYPE_IPV6_UDP; 1906 1907 /* Fill indirection table with 'default' values */ 1908 tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz); 1909 for (i = 0; i < tbl_sz; i++) 1910 lif->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, lif->nxqs); 1911 1912 return ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL); 1913 } 1914 1915 static void ionic_lif_rss_deinit(struct ionic_lif *lif) 1916 { 1917 int tbl_sz; 1918 1919 tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz); 1920 memset(lif->rss_ind_tbl, 0, tbl_sz); 1921 memset(lif->rss_hash_key, 0, IONIC_RSS_HASH_KEY_SIZE); 1922 1923 ionic_lif_rss_config(lif, 0x0, NULL, NULL); 1924 } 1925 1926 static void ionic_lif_quiesce(struct ionic_lif *lif) 1927 { 1928 struct ionic_admin_ctx ctx = { 1929 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 1930 .cmd.lif_setattr = { 1931 .opcode = IONIC_CMD_LIF_SETATTR, 1932 .index = cpu_to_le16(lif->index), 1933 .attr = IONIC_LIF_ATTR_STATE, 1934 .state = IONIC_LIF_QUIESCE, 1935 }, 1936 }; 1937 int err; 1938 1939 err = ionic_adminq_post_wait(lif, &ctx); 1940 if (err) 1941 netdev_err(lif->netdev, "lif quiesce failed %d\n", err); 1942 } 1943 1944 static void ionic_txrx_disable(struct ionic_lif *lif) 1945 { 1946 unsigned int i; 1947 int err = 0; 1948 1949 if (lif->txqcqs) { 1950 for (i = 0; i < lif->nxqs; i++) 1951 err = ionic_qcq_disable(lif, lif->txqcqs[i], err); 1952 } 1953 1954 if (lif->hwstamp_txq) 1955 err = ionic_qcq_disable(lif, lif->hwstamp_txq, err); 1956 1957 if (lif->rxqcqs) { 1958 for (i = 0; i < lif->nxqs; i++) 1959 err = ionic_qcq_disable(lif, lif->rxqcqs[i], err); 1960 } 1961 1962 if (lif->hwstamp_rxq) 1963 err = ionic_qcq_disable(lif, lif->hwstamp_rxq, err); 1964 1965 ionic_lif_quiesce(lif); 1966 } 1967 1968 static void ionic_txrx_deinit(struct ionic_lif *lif) 1969 { 1970 unsigned int i; 1971 1972 if (lif->txqcqs) { 1973 for (i = 0; i < lif->nxqs && lif->txqcqs[i]; i++) { 1974 ionic_lif_qcq_deinit(lif, lif->txqcqs[i]); 1975 ionic_tx_flush(&lif->txqcqs[i]->cq); 1976 ionic_tx_empty(&lif->txqcqs[i]->q); 1977 } 1978 } 1979 1980 if (lif->rxqcqs) { 1981 for (i = 0; i < lif->nxqs && lif->rxqcqs[i]; i++) { 1982 ionic_lif_qcq_deinit(lif, lif->rxqcqs[i]); 1983 ionic_rx_empty(&lif->rxqcqs[i]->q); 1984 } 1985 } 1986 lif->rx_mode = 0; 1987 1988 if (lif->hwstamp_txq) { 1989 ionic_lif_qcq_deinit(lif, lif->hwstamp_txq); 1990 ionic_tx_flush(&lif->hwstamp_txq->cq); 1991 ionic_tx_empty(&lif->hwstamp_txq->q); 1992 } 1993 1994 if (lif->hwstamp_rxq) { 1995 ionic_lif_qcq_deinit(lif, lif->hwstamp_rxq); 1996 ionic_rx_empty(&lif->hwstamp_rxq->q); 1997 } 1998 } 1999 2000 static void ionic_txrx_free(struct ionic_lif *lif) 2001 { 2002 unsigned int i; 2003 2004 if (lif->txqcqs) { 2005 for (i = 0; i < lif->ionic->ntxqs_per_lif && lif->txqcqs[i]; i++) { 2006 ionic_qcq_free(lif, lif->txqcqs[i]); 2007 devm_kfree(lif->ionic->dev, lif->txqcqs[i]); 2008 lif->txqcqs[i] = NULL; 2009 } 2010 } 2011 2012 if (lif->rxqcqs) { 2013 for (i = 0; i < lif->ionic->nrxqs_per_lif && lif->rxqcqs[i]; i++) { 2014 ionic_qcq_free(lif, lif->rxqcqs[i]); 2015 devm_kfree(lif->ionic->dev, lif->rxqcqs[i]); 2016 lif->rxqcqs[i] = NULL; 2017 } 2018 } 2019 2020 if (lif->hwstamp_txq) { 2021 ionic_qcq_free(lif, lif->hwstamp_txq); 2022 devm_kfree(lif->ionic->dev, lif->hwstamp_txq); 2023 lif->hwstamp_txq = NULL; 2024 } 2025 2026 if (lif->hwstamp_rxq) { 2027 ionic_qcq_free(lif, lif->hwstamp_rxq); 2028 devm_kfree(lif->ionic->dev, lif->hwstamp_rxq); 2029 lif->hwstamp_rxq = NULL; 2030 } 2031 } 2032 2033 static int ionic_txrx_alloc(struct ionic_lif *lif) 2034 { 2035 unsigned int comp_sz, desc_sz, num_desc, sg_desc_sz; 2036 unsigned int flags, i; 2037 int err = 0; 2038 2039 num_desc = lif->ntxq_descs; 2040 desc_sz = sizeof(struct ionic_txq_desc); 2041 comp_sz = sizeof(struct ionic_txq_comp); 2042 2043 if (lif->qtype_info[IONIC_QTYPE_TXQ].version >= 1 && 2044 lif->qtype_info[IONIC_QTYPE_TXQ].sg_desc_sz == 2045 sizeof(struct ionic_txq_sg_desc_v1)) 2046 sg_desc_sz = sizeof(struct ionic_txq_sg_desc_v1); 2047 else 2048 sg_desc_sz = sizeof(struct ionic_txq_sg_desc); 2049 2050 flags = IONIC_QCQ_F_TX_STATS | IONIC_QCQ_F_SG; 2051 if (test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state)) 2052 flags |= IONIC_QCQ_F_INTR; 2053 for (i = 0; i < lif->nxqs; i++) { 2054 err = ionic_qcq_alloc(lif, IONIC_QTYPE_TXQ, i, "tx", flags, 2055 num_desc, desc_sz, comp_sz, sg_desc_sz, 2056 lif->kern_pid, &lif->txqcqs[i]); 2057 if (err) 2058 goto err_out; 2059 2060 if (flags & IONIC_QCQ_F_INTR) { 2061 ionic_intr_coal_init(lif->ionic->idev.intr_ctrl, 2062 lif->txqcqs[i]->intr.index, 2063 lif->tx_coalesce_hw); 2064 if (test_bit(IONIC_LIF_F_TX_DIM_INTR, lif->state)) 2065 lif->txqcqs[i]->intr.dim_coal_hw = lif->tx_coalesce_hw; 2066 } 2067 2068 ionic_debugfs_add_qcq(lif, lif->txqcqs[i]); 2069 } 2070 2071 flags = IONIC_QCQ_F_RX_STATS | IONIC_QCQ_F_SG | IONIC_QCQ_F_INTR; 2072 2073 num_desc = lif->nrxq_descs; 2074 desc_sz = sizeof(struct ionic_rxq_desc); 2075 comp_sz = sizeof(struct ionic_rxq_comp); 2076 sg_desc_sz = sizeof(struct ionic_rxq_sg_desc); 2077 2078 if (lif->rxq_features & IONIC_Q_F_2X_CQ_DESC) 2079 comp_sz *= 2; 2080 2081 for (i = 0; i < lif->nxqs; i++) { 2082 err = ionic_qcq_alloc(lif, IONIC_QTYPE_RXQ, i, "rx", flags, 2083 num_desc, desc_sz, comp_sz, sg_desc_sz, 2084 lif->kern_pid, &lif->rxqcqs[i]); 2085 if (err) 2086 goto err_out; 2087 2088 lif->rxqcqs[i]->q.features = lif->rxq_features; 2089 2090 ionic_intr_coal_init(lif->ionic->idev.intr_ctrl, 2091 lif->rxqcqs[i]->intr.index, 2092 lif->rx_coalesce_hw); 2093 if (test_bit(IONIC_LIF_F_RX_DIM_INTR, lif->state)) 2094 lif->rxqcqs[i]->intr.dim_coal_hw = lif->rx_coalesce_hw; 2095 2096 if (!test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state)) 2097 ionic_link_qcq_interrupts(lif->rxqcqs[i], 2098 lif->txqcqs[i]); 2099 2100 ionic_debugfs_add_qcq(lif, lif->rxqcqs[i]); 2101 } 2102 2103 return 0; 2104 2105 err_out: 2106 ionic_txrx_free(lif); 2107 2108 return err; 2109 } 2110 2111 static int ionic_txrx_init(struct ionic_lif *lif) 2112 { 2113 unsigned int i; 2114 int err; 2115 2116 for (i = 0; i < lif->nxqs; i++) { 2117 err = ionic_lif_txq_init(lif, lif->txqcqs[i]); 2118 if (err) 2119 goto err_out; 2120 2121 err = ionic_lif_rxq_init(lif, lif->rxqcqs[i]); 2122 if (err) { 2123 ionic_lif_qcq_deinit(lif, lif->txqcqs[i]); 2124 goto err_out; 2125 } 2126 } 2127 2128 if (lif->netdev->features & NETIF_F_RXHASH) 2129 ionic_lif_rss_init(lif); 2130 2131 ionic_lif_rx_mode(lif); 2132 2133 return 0; 2134 2135 err_out: 2136 while (i--) { 2137 ionic_lif_qcq_deinit(lif, lif->txqcqs[i]); 2138 ionic_lif_qcq_deinit(lif, lif->rxqcqs[i]); 2139 } 2140 2141 return err; 2142 } 2143 2144 static int ionic_txrx_enable(struct ionic_lif *lif) 2145 { 2146 int derr = 0; 2147 int i, err; 2148 2149 for (i = 0; i < lif->nxqs; i++) { 2150 if (!(lif->rxqcqs[i] && lif->txqcqs[i])) { 2151 dev_err(lif->ionic->dev, "%s: bad qcq %d\n", __func__, i); 2152 err = -ENXIO; 2153 goto err_out; 2154 } 2155 2156 ionic_rx_fill(&lif->rxqcqs[i]->q); 2157 err = ionic_qcq_enable(lif->rxqcqs[i]); 2158 if (err) 2159 goto err_out; 2160 2161 err = ionic_qcq_enable(lif->txqcqs[i]); 2162 if (err) { 2163 derr = ionic_qcq_disable(lif, lif->rxqcqs[i], err); 2164 goto err_out; 2165 } 2166 } 2167 2168 if (lif->hwstamp_rxq) { 2169 ionic_rx_fill(&lif->hwstamp_rxq->q); 2170 err = ionic_qcq_enable(lif->hwstamp_rxq); 2171 if (err) 2172 goto err_out_hwstamp_rx; 2173 } 2174 2175 if (lif->hwstamp_txq) { 2176 err = ionic_qcq_enable(lif->hwstamp_txq); 2177 if (err) 2178 goto err_out_hwstamp_tx; 2179 } 2180 2181 return 0; 2182 2183 err_out_hwstamp_tx: 2184 if (lif->hwstamp_rxq) 2185 derr = ionic_qcq_disable(lif, lif->hwstamp_rxq, derr); 2186 err_out_hwstamp_rx: 2187 i = lif->nxqs; 2188 err_out: 2189 while (i--) { 2190 derr = ionic_qcq_disable(lif, lif->txqcqs[i], derr); 2191 derr = ionic_qcq_disable(lif, lif->rxqcqs[i], derr); 2192 } 2193 2194 return err; 2195 } 2196 2197 static int ionic_start_queues(struct ionic_lif *lif) 2198 { 2199 int err; 2200 2201 if (test_bit(IONIC_LIF_F_BROKEN, lif->state)) 2202 return -EIO; 2203 2204 if (test_bit(IONIC_LIF_F_FW_RESET, lif->state)) 2205 return -EBUSY; 2206 2207 if (test_and_set_bit(IONIC_LIF_F_UP, lif->state)) 2208 return 0; 2209 2210 err = ionic_txrx_enable(lif); 2211 if (err) { 2212 clear_bit(IONIC_LIF_F_UP, lif->state); 2213 return err; 2214 } 2215 netif_tx_wake_all_queues(lif->netdev); 2216 2217 return 0; 2218 } 2219 2220 static int ionic_open(struct net_device *netdev) 2221 { 2222 struct ionic_lif *lif = netdev_priv(netdev); 2223 int err; 2224 2225 /* If recovering from a broken state, clear the bit and we'll try again */ 2226 if (test_and_clear_bit(IONIC_LIF_F_BROKEN, lif->state)) 2227 netdev_info(netdev, "clearing broken state\n"); 2228 2229 mutex_lock(&lif->queue_lock); 2230 2231 err = ionic_txrx_alloc(lif); 2232 if (err) 2233 goto err_unlock; 2234 2235 err = ionic_txrx_init(lif); 2236 if (err) 2237 goto err_txrx_free; 2238 2239 err = netif_set_real_num_tx_queues(netdev, lif->nxqs); 2240 if (err) 2241 goto err_txrx_deinit; 2242 2243 err = netif_set_real_num_rx_queues(netdev, lif->nxqs); 2244 if (err) 2245 goto err_txrx_deinit; 2246 2247 /* don't start the queues until we have link */ 2248 if (netif_carrier_ok(netdev)) { 2249 err = ionic_start_queues(lif); 2250 if (err) 2251 goto err_txrx_deinit; 2252 } 2253 2254 /* If hardware timestamping is enabled, but the queues were freed by 2255 * ionic_stop, those need to be reallocated and initialized, too. 2256 */ 2257 ionic_lif_hwstamp_recreate_queues(lif); 2258 2259 mutex_unlock(&lif->queue_lock); 2260 2261 return 0; 2262 2263 err_txrx_deinit: 2264 ionic_txrx_deinit(lif); 2265 err_txrx_free: 2266 ionic_txrx_free(lif); 2267 err_unlock: 2268 mutex_unlock(&lif->queue_lock); 2269 return err; 2270 } 2271 2272 static void ionic_stop_queues(struct ionic_lif *lif) 2273 { 2274 if (!test_and_clear_bit(IONIC_LIF_F_UP, lif->state)) 2275 return; 2276 2277 netif_tx_disable(lif->netdev); 2278 ionic_txrx_disable(lif); 2279 } 2280 2281 static int ionic_stop(struct net_device *netdev) 2282 { 2283 struct ionic_lif *lif = netdev_priv(netdev); 2284 2285 if (test_bit(IONIC_LIF_F_FW_RESET, lif->state)) 2286 return 0; 2287 2288 mutex_lock(&lif->queue_lock); 2289 ionic_stop_queues(lif); 2290 ionic_txrx_deinit(lif); 2291 ionic_txrx_free(lif); 2292 mutex_unlock(&lif->queue_lock); 2293 2294 return 0; 2295 } 2296 2297 static int ionic_eth_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd) 2298 { 2299 struct ionic_lif *lif = netdev_priv(netdev); 2300 2301 switch (cmd) { 2302 case SIOCSHWTSTAMP: 2303 return ionic_lif_hwstamp_set(lif, ifr); 2304 case SIOCGHWTSTAMP: 2305 return ionic_lif_hwstamp_get(lif, ifr); 2306 default: 2307 return -EOPNOTSUPP; 2308 } 2309 } 2310 2311 static int ionic_get_vf_config(struct net_device *netdev, 2312 int vf, struct ifla_vf_info *ivf) 2313 { 2314 struct ionic_lif *lif = netdev_priv(netdev); 2315 struct ionic *ionic = lif->ionic; 2316 int ret = 0; 2317 2318 if (!netif_device_present(netdev)) 2319 return -EBUSY; 2320 2321 down_read(&ionic->vf_op_lock); 2322 2323 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2324 ret = -EINVAL; 2325 } else { 2326 ivf->vf = vf; 2327 ivf->vlan = le16_to_cpu(ionic->vfs[vf].vlanid); 2328 ivf->qos = 0; 2329 ivf->spoofchk = ionic->vfs[vf].spoofchk; 2330 ivf->linkstate = ionic->vfs[vf].linkstate; 2331 ivf->max_tx_rate = le32_to_cpu(ionic->vfs[vf].maxrate); 2332 ivf->trusted = ionic->vfs[vf].trusted; 2333 ether_addr_copy(ivf->mac, ionic->vfs[vf].macaddr); 2334 } 2335 2336 up_read(&ionic->vf_op_lock); 2337 return ret; 2338 } 2339 2340 static int ionic_get_vf_stats(struct net_device *netdev, int vf, 2341 struct ifla_vf_stats *vf_stats) 2342 { 2343 struct ionic_lif *lif = netdev_priv(netdev); 2344 struct ionic *ionic = lif->ionic; 2345 struct ionic_lif_stats *vs; 2346 int ret = 0; 2347 2348 if (!netif_device_present(netdev)) 2349 return -EBUSY; 2350 2351 down_read(&ionic->vf_op_lock); 2352 2353 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2354 ret = -EINVAL; 2355 } else { 2356 memset(vf_stats, 0, sizeof(*vf_stats)); 2357 vs = &ionic->vfs[vf].stats; 2358 2359 vf_stats->rx_packets = le64_to_cpu(vs->rx_ucast_packets); 2360 vf_stats->tx_packets = le64_to_cpu(vs->tx_ucast_packets); 2361 vf_stats->rx_bytes = le64_to_cpu(vs->rx_ucast_bytes); 2362 vf_stats->tx_bytes = le64_to_cpu(vs->tx_ucast_bytes); 2363 vf_stats->broadcast = le64_to_cpu(vs->rx_bcast_packets); 2364 vf_stats->multicast = le64_to_cpu(vs->rx_mcast_packets); 2365 vf_stats->rx_dropped = le64_to_cpu(vs->rx_ucast_drop_packets) + 2366 le64_to_cpu(vs->rx_mcast_drop_packets) + 2367 le64_to_cpu(vs->rx_bcast_drop_packets); 2368 vf_stats->tx_dropped = le64_to_cpu(vs->tx_ucast_drop_packets) + 2369 le64_to_cpu(vs->tx_mcast_drop_packets) + 2370 le64_to_cpu(vs->tx_bcast_drop_packets); 2371 } 2372 2373 up_read(&ionic->vf_op_lock); 2374 return ret; 2375 } 2376 2377 static int ionic_set_vf_mac(struct net_device *netdev, int vf, u8 *mac) 2378 { 2379 struct ionic_lif *lif = netdev_priv(netdev); 2380 struct ionic *ionic = lif->ionic; 2381 int ret; 2382 2383 if (!(is_zero_ether_addr(mac) || is_valid_ether_addr(mac))) 2384 return -EINVAL; 2385 2386 if (!netif_device_present(netdev)) 2387 return -EBUSY; 2388 2389 down_write(&ionic->vf_op_lock); 2390 2391 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2392 ret = -EINVAL; 2393 } else { 2394 ret = ionic_set_vf_config(ionic, vf, IONIC_VF_ATTR_MAC, mac); 2395 if (!ret) 2396 ether_addr_copy(ionic->vfs[vf].macaddr, mac); 2397 } 2398 2399 up_write(&ionic->vf_op_lock); 2400 return ret; 2401 } 2402 2403 static int ionic_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan, 2404 u8 qos, __be16 proto) 2405 { 2406 struct ionic_lif *lif = netdev_priv(netdev); 2407 struct ionic *ionic = lif->ionic; 2408 int ret; 2409 2410 /* until someday when we support qos */ 2411 if (qos) 2412 return -EINVAL; 2413 2414 if (vlan > 4095) 2415 return -EINVAL; 2416 2417 if (proto != htons(ETH_P_8021Q)) 2418 return -EPROTONOSUPPORT; 2419 2420 if (!netif_device_present(netdev)) 2421 return -EBUSY; 2422 2423 down_write(&ionic->vf_op_lock); 2424 2425 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2426 ret = -EINVAL; 2427 } else { 2428 ret = ionic_set_vf_config(ionic, vf, 2429 IONIC_VF_ATTR_VLAN, (u8 *)&vlan); 2430 if (!ret) 2431 ionic->vfs[vf].vlanid = cpu_to_le16(vlan); 2432 } 2433 2434 up_write(&ionic->vf_op_lock); 2435 return ret; 2436 } 2437 2438 static int ionic_set_vf_rate(struct net_device *netdev, int vf, 2439 int tx_min, int tx_max) 2440 { 2441 struct ionic_lif *lif = netdev_priv(netdev); 2442 struct ionic *ionic = lif->ionic; 2443 int ret; 2444 2445 /* setting the min just seems silly */ 2446 if (tx_min) 2447 return -EINVAL; 2448 2449 if (!netif_device_present(netdev)) 2450 return -EBUSY; 2451 2452 down_write(&ionic->vf_op_lock); 2453 2454 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2455 ret = -EINVAL; 2456 } else { 2457 ret = ionic_set_vf_config(ionic, vf, 2458 IONIC_VF_ATTR_RATE, (u8 *)&tx_max); 2459 if (!ret) 2460 lif->ionic->vfs[vf].maxrate = cpu_to_le32(tx_max); 2461 } 2462 2463 up_write(&ionic->vf_op_lock); 2464 return ret; 2465 } 2466 2467 static int ionic_set_vf_spoofchk(struct net_device *netdev, int vf, bool set) 2468 { 2469 struct ionic_lif *lif = netdev_priv(netdev); 2470 struct ionic *ionic = lif->ionic; 2471 u8 data = set; /* convert to u8 for config */ 2472 int ret; 2473 2474 if (!netif_device_present(netdev)) 2475 return -EBUSY; 2476 2477 down_write(&ionic->vf_op_lock); 2478 2479 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2480 ret = -EINVAL; 2481 } else { 2482 ret = ionic_set_vf_config(ionic, vf, 2483 IONIC_VF_ATTR_SPOOFCHK, &data); 2484 if (!ret) 2485 ionic->vfs[vf].spoofchk = data; 2486 } 2487 2488 up_write(&ionic->vf_op_lock); 2489 return ret; 2490 } 2491 2492 static int ionic_set_vf_trust(struct net_device *netdev, int vf, bool set) 2493 { 2494 struct ionic_lif *lif = netdev_priv(netdev); 2495 struct ionic *ionic = lif->ionic; 2496 u8 data = set; /* convert to u8 for config */ 2497 int ret; 2498 2499 if (!netif_device_present(netdev)) 2500 return -EBUSY; 2501 2502 down_write(&ionic->vf_op_lock); 2503 2504 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2505 ret = -EINVAL; 2506 } else { 2507 ret = ionic_set_vf_config(ionic, vf, 2508 IONIC_VF_ATTR_TRUST, &data); 2509 if (!ret) 2510 ionic->vfs[vf].trusted = data; 2511 } 2512 2513 up_write(&ionic->vf_op_lock); 2514 return ret; 2515 } 2516 2517 static int ionic_set_vf_link_state(struct net_device *netdev, int vf, int set) 2518 { 2519 struct ionic_lif *lif = netdev_priv(netdev); 2520 struct ionic *ionic = lif->ionic; 2521 u8 data; 2522 int ret; 2523 2524 switch (set) { 2525 case IFLA_VF_LINK_STATE_ENABLE: 2526 data = IONIC_VF_LINK_STATUS_UP; 2527 break; 2528 case IFLA_VF_LINK_STATE_DISABLE: 2529 data = IONIC_VF_LINK_STATUS_DOWN; 2530 break; 2531 case IFLA_VF_LINK_STATE_AUTO: 2532 data = IONIC_VF_LINK_STATUS_AUTO; 2533 break; 2534 default: 2535 return -EINVAL; 2536 } 2537 2538 if (!netif_device_present(netdev)) 2539 return -EBUSY; 2540 2541 down_write(&ionic->vf_op_lock); 2542 2543 if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) { 2544 ret = -EINVAL; 2545 } else { 2546 ret = ionic_set_vf_config(ionic, vf, 2547 IONIC_VF_ATTR_LINKSTATE, &data); 2548 if (!ret) 2549 ionic->vfs[vf].linkstate = set; 2550 } 2551 2552 up_write(&ionic->vf_op_lock); 2553 return ret; 2554 } 2555 2556 static const struct net_device_ops ionic_netdev_ops = { 2557 .ndo_open = ionic_open, 2558 .ndo_stop = ionic_stop, 2559 .ndo_eth_ioctl = ionic_eth_ioctl, 2560 .ndo_start_xmit = ionic_start_xmit, 2561 .ndo_get_stats64 = ionic_get_stats64, 2562 .ndo_set_rx_mode = ionic_ndo_set_rx_mode, 2563 .ndo_set_features = ionic_set_features, 2564 .ndo_set_mac_address = ionic_set_mac_address, 2565 .ndo_validate_addr = eth_validate_addr, 2566 .ndo_tx_timeout = ionic_tx_timeout, 2567 .ndo_change_mtu = ionic_change_mtu, 2568 .ndo_vlan_rx_add_vid = ionic_vlan_rx_add_vid, 2569 .ndo_vlan_rx_kill_vid = ionic_vlan_rx_kill_vid, 2570 .ndo_set_vf_vlan = ionic_set_vf_vlan, 2571 .ndo_set_vf_trust = ionic_set_vf_trust, 2572 .ndo_set_vf_mac = ionic_set_vf_mac, 2573 .ndo_set_vf_rate = ionic_set_vf_rate, 2574 .ndo_set_vf_spoofchk = ionic_set_vf_spoofchk, 2575 .ndo_get_vf_config = ionic_get_vf_config, 2576 .ndo_set_vf_link_state = ionic_set_vf_link_state, 2577 .ndo_get_vf_stats = ionic_get_vf_stats, 2578 }; 2579 2580 static void ionic_swap_queues(struct ionic_qcq *a, struct ionic_qcq *b) 2581 { 2582 /* only swapping the queues, not the napi, flags, or other stuff */ 2583 swap(a->q.features, b->q.features); 2584 swap(a->q.num_descs, b->q.num_descs); 2585 swap(a->q.desc_size, b->q.desc_size); 2586 swap(a->q.base, b->q.base); 2587 swap(a->q.base_pa, b->q.base_pa); 2588 swap(a->q.info, b->q.info); 2589 swap(a->q_base, b->q_base); 2590 swap(a->q_base_pa, b->q_base_pa); 2591 swap(a->q_size, b->q_size); 2592 2593 swap(a->q.sg_desc_size, b->q.sg_desc_size); 2594 swap(a->q.sg_base, b->q.sg_base); 2595 swap(a->q.sg_base_pa, b->q.sg_base_pa); 2596 swap(a->sg_base, b->sg_base); 2597 swap(a->sg_base_pa, b->sg_base_pa); 2598 swap(a->sg_size, b->sg_size); 2599 2600 swap(a->cq.num_descs, b->cq.num_descs); 2601 swap(a->cq.desc_size, b->cq.desc_size); 2602 swap(a->cq.base, b->cq.base); 2603 swap(a->cq.base_pa, b->cq.base_pa); 2604 swap(a->cq.info, b->cq.info); 2605 swap(a->cq_base, b->cq_base); 2606 swap(a->cq_base_pa, b->cq_base_pa); 2607 swap(a->cq_size, b->cq_size); 2608 2609 ionic_debugfs_del_qcq(a); 2610 ionic_debugfs_add_qcq(a->q.lif, a); 2611 } 2612 2613 int ionic_reconfigure_queues(struct ionic_lif *lif, 2614 struct ionic_queue_params *qparam) 2615 { 2616 unsigned int comp_sz, desc_sz, num_desc, sg_desc_sz; 2617 struct ionic_qcq **tx_qcqs = NULL; 2618 struct ionic_qcq **rx_qcqs = NULL; 2619 unsigned int flags, i; 2620 int err = 0; 2621 2622 /* allocate temporary qcq arrays to hold new queue structs */ 2623 if (qparam->nxqs != lif->nxqs || qparam->ntxq_descs != lif->ntxq_descs) { 2624 tx_qcqs = devm_kcalloc(lif->ionic->dev, lif->ionic->ntxqs_per_lif, 2625 sizeof(struct ionic_qcq *), GFP_KERNEL); 2626 if (!tx_qcqs) { 2627 err = -ENOMEM; 2628 goto err_out; 2629 } 2630 } 2631 if (qparam->nxqs != lif->nxqs || 2632 qparam->nrxq_descs != lif->nrxq_descs || 2633 qparam->rxq_features != lif->rxq_features) { 2634 rx_qcqs = devm_kcalloc(lif->ionic->dev, lif->ionic->nrxqs_per_lif, 2635 sizeof(struct ionic_qcq *), GFP_KERNEL); 2636 if (!rx_qcqs) { 2637 err = -ENOMEM; 2638 goto err_out; 2639 } 2640 } 2641 2642 /* allocate new desc_info and rings, but leave the interrupt setup 2643 * until later so as to not mess with the still-running queues 2644 */ 2645 if (tx_qcqs) { 2646 num_desc = qparam->ntxq_descs; 2647 desc_sz = sizeof(struct ionic_txq_desc); 2648 comp_sz = sizeof(struct ionic_txq_comp); 2649 2650 if (lif->qtype_info[IONIC_QTYPE_TXQ].version >= 1 && 2651 lif->qtype_info[IONIC_QTYPE_TXQ].sg_desc_sz == 2652 sizeof(struct ionic_txq_sg_desc_v1)) 2653 sg_desc_sz = sizeof(struct ionic_txq_sg_desc_v1); 2654 else 2655 sg_desc_sz = sizeof(struct ionic_txq_sg_desc); 2656 2657 for (i = 0; i < qparam->nxqs; i++) { 2658 flags = lif->txqcqs[i]->flags & ~IONIC_QCQ_F_INTR; 2659 err = ionic_qcq_alloc(lif, IONIC_QTYPE_TXQ, i, "tx", flags, 2660 num_desc, desc_sz, comp_sz, sg_desc_sz, 2661 lif->kern_pid, &tx_qcqs[i]); 2662 if (err) 2663 goto err_out; 2664 } 2665 } 2666 2667 if (rx_qcqs) { 2668 num_desc = qparam->nrxq_descs; 2669 desc_sz = sizeof(struct ionic_rxq_desc); 2670 comp_sz = sizeof(struct ionic_rxq_comp); 2671 sg_desc_sz = sizeof(struct ionic_rxq_sg_desc); 2672 2673 if (qparam->rxq_features & IONIC_Q_F_2X_CQ_DESC) 2674 comp_sz *= 2; 2675 2676 for (i = 0; i < qparam->nxqs; i++) { 2677 flags = lif->rxqcqs[i]->flags & ~IONIC_QCQ_F_INTR; 2678 err = ionic_qcq_alloc(lif, IONIC_QTYPE_RXQ, i, "rx", flags, 2679 num_desc, desc_sz, comp_sz, sg_desc_sz, 2680 lif->kern_pid, &rx_qcqs[i]); 2681 if (err) 2682 goto err_out; 2683 2684 rx_qcqs[i]->q.features = qparam->rxq_features; 2685 } 2686 } 2687 2688 /* stop and clean the queues */ 2689 ionic_stop_queues_reconfig(lif); 2690 2691 if (qparam->nxqs != lif->nxqs) { 2692 err = netif_set_real_num_tx_queues(lif->netdev, qparam->nxqs); 2693 if (err) 2694 goto err_out_reinit_unlock; 2695 err = netif_set_real_num_rx_queues(lif->netdev, qparam->nxqs); 2696 if (err) { 2697 netif_set_real_num_tx_queues(lif->netdev, lif->nxqs); 2698 goto err_out_reinit_unlock; 2699 } 2700 } 2701 2702 /* swap new desc_info and rings, keeping existing interrupt config */ 2703 if (tx_qcqs) { 2704 lif->ntxq_descs = qparam->ntxq_descs; 2705 for (i = 0; i < qparam->nxqs; i++) 2706 ionic_swap_queues(lif->txqcqs[i], tx_qcqs[i]); 2707 } 2708 2709 if (rx_qcqs) { 2710 lif->nrxq_descs = qparam->nrxq_descs; 2711 for (i = 0; i < qparam->nxqs; i++) 2712 ionic_swap_queues(lif->rxqcqs[i], rx_qcqs[i]); 2713 } 2714 2715 /* if we need to change the interrupt layout, this is the time */ 2716 if (qparam->intr_split != test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state) || 2717 qparam->nxqs != lif->nxqs) { 2718 if (qparam->intr_split) { 2719 set_bit(IONIC_LIF_F_SPLIT_INTR, lif->state); 2720 } else { 2721 clear_bit(IONIC_LIF_F_SPLIT_INTR, lif->state); 2722 lif->tx_coalesce_usecs = lif->rx_coalesce_usecs; 2723 lif->tx_coalesce_hw = lif->rx_coalesce_hw; 2724 } 2725 2726 /* clear existing interrupt assignments */ 2727 for (i = 0; i < lif->ionic->ntxqs_per_lif; i++) { 2728 ionic_qcq_intr_free(lif, lif->txqcqs[i]); 2729 ionic_qcq_intr_free(lif, lif->rxqcqs[i]); 2730 } 2731 2732 /* re-assign the interrupts */ 2733 for (i = 0; i < qparam->nxqs; i++) { 2734 lif->rxqcqs[i]->flags |= IONIC_QCQ_F_INTR; 2735 err = ionic_alloc_qcq_interrupt(lif, lif->rxqcqs[i]); 2736 ionic_intr_coal_init(lif->ionic->idev.intr_ctrl, 2737 lif->rxqcqs[i]->intr.index, 2738 lif->rx_coalesce_hw); 2739 2740 if (qparam->intr_split) { 2741 lif->txqcqs[i]->flags |= IONIC_QCQ_F_INTR; 2742 err = ionic_alloc_qcq_interrupt(lif, lif->txqcqs[i]); 2743 ionic_intr_coal_init(lif->ionic->idev.intr_ctrl, 2744 lif->txqcqs[i]->intr.index, 2745 lif->tx_coalesce_hw); 2746 if (test_bit(IONIC_LIF_F_TX_DIM_INTR, lif->state)) 2747 lif->txqcqs[i]->intr.dim_coal_hw = lif->tx_coalesce_hw; 2748 } else { 2749 lif->txqcqs[i]->flags &= ~IONIC_QCQ_F_INTR; 2750 ionic_link_qcq_interrupts(lif->rxqcqs[i], lif->txqcqs[i]); 2751 } 2752 } 2753 } 2754 2755 /* now we can rework the debugfs mappings */ 2756 if (tx_qcqs) { 2757 for (i = 0; i < qparam->nxqs; i++) { 2758 ionic_debugfs_del_qcq(lif->txqcqs[i]); 2759 ionic_debugfs_add_qcq(lif, lif->txqcqs[i]); 2760 } 2761 } 2762 2763 if (rx_qcqs) { 2764 for (i = 0; i < qparam->nxqs; i++) { 2765 ionic_debugfs_del_qcq(lif->rxqcqs[i]); 2766 ionic_debugfs_add_qcq(lif, lif->rxqcqs[i]); 2767 } 2768 } 2769 2770 swap(lif->nxqs, qparam->nxqs); 2771 swap(lif->rxq_features, qparam->rxq_features); 2772 2773 err_out_reinit_unlock: 2774 /* re-init the queues, but don't lose an error code */ 2775 if (err) 2776 ionic_start_queues_reconfig(lif); 2777 else 2778 err = ionic_start_queues_reconfig(lif); 2779 2780 err_out: 2781 /* free old allocs without cleaning intr */ 2782 for (i = 0; i < qparam->nxqs; i++) { 2783 if (tx_qcqs && tx_qcqs[i]) { 2784 tx_qcqs[i]->flags &= ~IONIC_QCQ_F_INTR; 2785 ionic_qcq_free(lif, tx_qcqs[i]); 2786 devm_kfree(lif->ionic->dev, tx_qcqs[i]); 2787 tx_qcqs[i] = NULL; 2788 } 2789 if (rx_qcqs && rx_qcqs[i]) { 2790 rx_qcqs[i]->flags &= ~IONIC_QCQ_F_INTR; 2791 ionic_qcq_free(lif, rx_qcqs[i]); 2792 devm_kfree(lif->ionic->dev, rx_qcqs[i]); 2793 rx_qcqs[i] = NULL; 2794 } 2795 } 2796 2797 /* free q array */ 2798 if (rx_qcqs) { 2799 devm_kfree(lif->ionic->dev, rx_qcqs); 2800 rx_qcqs = NULL; 2801 } 2802 if (tx_qcqs) { 2803 devm_kfree(lif->ionic->dev, tx_qcqs); 2804 tx_qcqs = NULL; 2805 } 2806 2807 /* clean the unused dma and info allocations when new set is smaller 2808 * than the full array, but leave the qcq shells in place 2809 */ 2810 for (i = lif->nxqs; i < lif->ionic->ntxqs_per_lif; i++) { 2811 lif->txqcqs[i]->flags &= ~IONIC_QCQ_F_INTR; 2812 ionic_qcq_free(lif, lif->txqcqs[i]); 2813 2814 lif->rxqcqs[i]->flags &= ~IONIC_QCQ_F_INTR; 2815 ionic_qcq_free(lif, lif->rxqcqs[i]); 2816 } 2817 2818 if (err) 2819 netdev_info(lif->netdev, "%s: failed %d\n", __func__, err); 2820 2821 return err; 2822 } 2823 2824 int ionic_lif_alloc(struct ionic *ionic) 2825 { 2826 struct device *dev = ionic->dev; 2827 union ionic_lif_identity *lid; 2828 struct net_device *netdev; 2829 struct ionic_lif *lif; 2830 int tbl_sz; 2831 int err; 2832 2833 lid = kzalloc(sizeof(*lid), GFP_KERNEL); 2834 if (!lid) 2835 return -ENOMEM; 2836 2837 netdev = alloc_etherdev_mqs(sizeof(*lif), 2838 ionic->ntxqs_per_lif, ionic->ntxqs_per_lif); 2839 if (!netdev) { 2840 dev_err(dev, "Cannot allocate netdev, aborting\n"); 2841 err = -ENOMEM; 2842 goto err_out_free_lid; 2843 } 2844 2845 SET_NETDEV_DEV(netdev, dev); 2846 2847 lif = netdev_priv(netdev); 2848 lif->netdev = netdev; 2849 ionic->lif = lif; 2850 netdev->netdev_ops = &ionic_netdev_ops; 2851 ionic_ethtool_set_ops(netdev); 2852 2853 netdev->watchdog_timeo = 2 * HZ; 2854 netif_carrier_off(netdev); 2855 2856 lif->identity = lid; 2857 lif->lif_type = IONIC_LIF_TYPE_CLASSIC; 2858 err = ionic_lif_identify(ionic, lif->lif_type, lif->identity); 2859 if (err) { 2860 dev_err(ionic->dev, "Cannot identify type %d: %d\n", 2861 lif->lif_type, err); 2862 goto err_out_free_netdev; 2863 } 2864 lif->netdev->min_mtu = max_t(unsigned int, ETH_MIN_MTU, 2865 le32_to_cpu(lif->identity->eth.min_frame_size)); 2866 lif->netdev->max_mtu = 2867 le32_to_cpu(lif->identity->eth.max_frame_size) - ETH_HLEN - VLAN_HLEN; 2868 2869 lif->neqs = ionic->neqs_per_lif; 2870 lif->nxqs = ionic->ntxqs_per_lif; 2871 2872 lif->ionic = ionic; 2873 lif->index = 0; 2874 2875 if (is_kdump_kernel()) { 2876 lif->ntxq_descs = IONIC_MIN_TXRX_DESC; 2877 lif->nrxq_descs = IONIC_MIN_TXRX_DESC; 2878 } else { 2879 lif->ntxq_descs = IONIC_DEF_TXRX_DESC; 2880 lif->nrxq_descs = IONIC_DEF_TXRX_DESC; 2881 } 2882 2883 /* Convert the default coalesce value to actual hw resolution */ 2884 lif->rx_coalesce_usecs = IONIC_ITR_COAL_USEC_DEFAULT; 2885 lif->rx_coalesce_hw = ionic_coal_usec_to_hw(lif->ionic, 2886 lif->rx_coalesce_usecs); 2887 lif->tx_coalesce_usecs = lif->rx_coalesce_usecs; 2888 lif->tx_coalesce_hw = lif->rx_coalesce_hw; 2889 set_bit(IONIC_LIF_F_RX_DIM_INTR, lif->state); 2890 set_bit(IONIC_LIF_F_TX_DIM_INTR, lif->state); 2891 2892 snprintf(lif->name, sizeof(lif->name), "lif%u", lif->index); 2893 2894 mutex_init(&lif->queue_lock); 2895 mutex_init(&lif->config_lock); 2896 2897 spin_lock_init(&lif->adminq_lock); 2898 2899 spin_lock_init(&lif->deferred.lock); 2900 INIT_LIST_HEAD(&lif->deferred.list); 2901 INIT_WORK(&lif->deferred.work, ionic_lif_deferred_work); 2902 2903 /* allocate lif info */ 2904 lif->info_sz = ALIGN(sizeof(*lif->info), PAGE_SIZE); 2905 lif->info = dma_alloc_coherent(dev, lif->info_sz, 2906 &lif->info_pa, GFP_KERNEL); 2907 if (!lif->info) { 2908 dev_err(dev, "Failed to allocate lif info, aborting\n"); 2909 err = -ENOMEM; 2910 goto err_out_free_mutex; 2911 } 2912 2913 ionic_debugfs_add_lif(lif); 2914 2915 /* allocate control queues and txrx queue arrays */ 2916 ionic_lif_queue_identify(lif); 2917 err = ionic_qcqs_alloc(lif); 2918 if (err) 2919 goto err_out_free_lif_info; 2920 2921 /* allocate rss indirection table */ 2922 tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz); 2923 lif->rss_ind_tbl_sz = sizeof(*lif->rss_ind_tbl) * tbl_sz; 2924 lif->rss_ind_tbl = dma_alloc_coherent(dev, lif->rss_ind_tbl_sz, 2925 &lif->rss_ind_tbl_pa, 2926 GFP_KERNEL); 2927 2928 if (!lif->rss_ind_tbl) { 2929 err = -ENOMEM; 2930 dev_err(dev, "Failed to allocate rss indirection table, aborting\n"); 2931 goto err_out_free_qcqs; 2932 } 2933 netdev_rss_key_fill(lif->rss_hash_key, IONIC_RSS_HASH_KEY_SIZE); 2934 2935 ionic_lif_alloc_phc(lif); 2936 2937 return 0; 2938 2939 err_out_free_qcqs: 2940 ionic_qcqs_free(lif); 2941 err_out_free_lif_info: 2942 dma_free_coherent(dev, lif->info_sz, lif->info, lif->info_pa); 2943 lif->info = NULL; 2944 lif->info_pa = 0; 2945 err_out_free_mutex: 2946 mutex_destroy(&lif->config_lock); 2947 mutex_destroy(&lif->queue_lock); 2948 err_out_free_netdev: 2949 free_netdev(lif->netdev); 2950 lif = NULL; 2951 err_out_free_lid: 2952 kfree(lid); 2953 2954 return err; 2955 } 2956 2957 static void ionic_lif_reset(struct ionic_lif *lif) 2958 { 2959 struct ionic_dev *idev = &lif->ionic->idev; 2960 2961 mutex_lock(&lif->ionic->dev_cmd_lock); 2962 ionic_dev_cmd_lif_reset(idev, lif->index); 2963 ionic_dev_cmd_wait(lif->ionic, DEVCMD_TIMEOUT); 2964 mutex_unlock(&lif->ionic->dev_cmd_lock); 2965 } 2966 2967 static void ionic_lif_handle_fw_down(struct ionic_lif *lif) 2968 { 2969 struct ionic *ionic = lif->ionic; 2970 2971 if (test_and_set_bit(IONIC_LIF_F_FW_RESET, lif->state)) 2972 return; 2973 2974 dev_info(ionic->dev, "FW Down: Stopping LIFs\n"); 2975 2976 netif_device_detach(lif->netdev); 2977 2978 mutex_lock(&lif->queue_lock); 2979 if (test_bit(IONIC_LIF_F_UP, lif->state)) { 2980 dev_info(ionic->dev, "Surprise FW stop, stopping queues\n"); 2981 ionic_stop_queues(lif); 2982 } 2983 2984 if (netif_running(lif->netdev)) { 2985 ionic_txrx_deinit(lif); 2986 ionic_txrx_free(lif); 2987 } 2988 ionic_lif_deinit(lif); 2989 ionic_reset(ionic); 2990 ionic_qcqs_free(lif); 2991 2992 mutex_unlock(&lif->queue_lock); 2993 2994 dev_info(ionic->dev, "FW Down: LIFs stopped\n"); 2995 } 2996 2997 static void ionic_lif_handle_fw_up(struct ionic_lif *lif) 2998 { 2999 struct ionic *ionic = lif->ionic; 3000 int err; 3001 3002 if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state)) 3003 return; 3004 3005 dev_info(ionic->dev, "FW Up: restarting LIFs\n"); 3006 3007 ionic_init_devinfo(ionic); 3008 err = ionic_identify(ionic); 3009 if (err) 3010 goto err_out; 3011 err = ionic_port_identify(ionic); 3012 if (err) 3013 goto err_out; 3014 err = ionic_port_init(ionic); 3015 if (err) 3016 goto err_out; 3017 3018 mutex_lock(&lif->queue_lock); 3019 3020 err = ionic_qcqs_alloc(lif); 3021 if (err) 3022 goto err_unlock; 3023 3024 err = ionic_lif_init(lif); 3025 if (err) 3026 goto err_qcqs_free; 3027 3028 if (lif->registered) 3029 ionic_lif_set_netdev_info(lif); 3030 3031 ionic_rx_filter_replay(lif); 3032 3033 if (netif_running(lif->netdev)) { 3034 err = ionic_txrx_alloc(lif); 3035 if (err) 3036 goto err_lifs_deinit; 3037 3038 err = ionic_txrx_init(lif); 3039 if (err) 3040 goto err_txrx_free; 3041 } 3042 3043 mutex_unlock(&lif->queue_lock); 3044 3045 clear_bit(IONIC_LIF_F_FW_RESET, lif->state); 3046 ionic_link_status_check_request(lif, CAN_SLEEP); 3047 netif_device_attach(lif->netdev); 3048 dev_info(ionic->dev, "FW Up: LIFs restarted\n"); 3049 3050 /* restore the hardware timestamping queues */ 3051 ionic_lif_hwstamp_replay(lif); 3052 3053 return; 3054 3055 err_txrx_free: 3056 ionic_txrx_free(lif); 3057 err_lifs_deinit: 3058 ionic_lif_deinit(lif); 3059 err_qcqs_free: 3060 ionic_qcqs_free(lif); 3061 err_unlock: 3062 mutex_unlock(&lif->queue_lock); 3063 err_out: 3064 dev_err(ionic->dev, "FW Up: LIFs restart failed - err %d\n", err); 3065 } 3066 3067 void ionic_lif_free(struct ionic_lif *lif) 3068 { 3069 struct device *dev = lif->ionic->dev; 3070 3071 ionic_lif_free_phc(lif); 3072 3073 /* free rss indirection table */ 3074 dma_free_coherent(dev, lif->rss_ind_tbl_sz, lif->rss_ind_tbl, 3075 lif->rss_ind_tbl_pa); 3076 lif->rss_ind_tbl = NULL; 3077 lif->rss_ind_tbl_pa = 0; 3078 3079 /* free queues */ 3080 ionic_qcqs_free(lif); 3081 if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state)) 3082 ionic_lif_reset(lif); 3083 3084 /* free lif info */ 3085 kfree(lif->identity); 3086 dma_free_coherent(dev, lif->info_sz, lif->info, lif->info_pa); 3087 lif->info = NULL; 3088 lif->info_pa = 0; 3089 3090 /* unmap doorbell page */ 3091 ionic_bus_unmap_dbpage(lif->ionic, lif->kern_dbpage); 3092 lif->kern_dbpage = NULL; 3093 kfree(lif->dbid_inuse); 3094 lif->dbid_inuse = NULL; 3095 3096 mutex_destroy(&lif->config_lock); 3097 mutex_destroy(&lif->queue_lock); 3098 3099 /* free netdev & lif */ 3100 ionic_debugfs_del_lif(lif); 3101 free_netdev(lif->netdev); 3102 } 3103 3104 void ionic_lif_deinit(struct ionic_lif *lif) 3105 { 3106 if (!test_and_clear_bit(IONIC_LIF_F_INITED, lif->state)) 3107 return; 3108 3109 if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state)) { 3110 cancel_work_sync(&lif->deferred.work); 3111 cancel_work_sync(&lif->tx_timeout_work); 3112 ionic_rx_filters_deinit(lif); 3113 if (lif->netdev->features & NETIF_F_RXHASH) 3114 ionic_lif_rss_deinit(lif); 3115 } 3116 3117 napi_disable(&lif->adminqcq->napi); 3118 ionic_lif_qcq_deinit(lif, lif->notifyqcq); 3119 ionic_lif_qcq_deinit(lif, lif->adminqcq); 3120 3121 ionic_lif_reset(lif); 3122 } 3123 3124 static int ionic_lif_adminq_init(struct ionic_lif *lif) 3125 { 3126 struct device *dev = lif->ionic->dev; 3127 struct ionic_q_init_comp comp; 3128 struct ionic_dev *idev; 3129 struct ionic_qcq *qcq; 3130 struct ionic_queue *q; 3131 int err; 3132 3133 idev = &lif->ionic->idev; 3134 qcq = lif->adminqcq; 3135 q = &qcq->q; 3136 3137 mutex_lock(&lif->ionic->dev_cmd_lock); 3138 ionic_dev_cmd_adminq_init(idev, qcq, lif->index, qcq->intr.index); 3139 err = ionic_dev_cmd_wait(lif->ionic, DEVCMD_TIMEOUT); 3140 ionic_dev_cmd_comp(idev, (union ionic_dev_cmd_comp *)&comp); 3141 mutex_unlock(&lif->ionic->dev_cmd_lock); 3142 if (err) { 3143 netdev_err(lif->netdev, "adminq init failed %d\n", err); 3144 return err; 3145 } 3146 3147 q->hw_type = comp.hw_type; 3148 q->hw_index = le32_to_cpu(comp.hw_index); 3149 q->dbval = IONIC_DBELL_QID(q->hw_index); 3150 3151 dev_dbg(dev, "adminq->hw_type %d\n", q->hw_type); 3152 dev_dbg(dev, "adminq->hw_index %d\n", q->hw_index); 3153 3154 netif_napi_add(lif->netdev, &qcq->napi, ionic_adminq_napi, 3155 NAPI_POLL_WEIGHT); 3156 3157 napi_enable(&qcq->napi); 3158 3159 if (qcq->flags & IONIC_QCQ_F_INTR) 3160 ionic_intr_mask(idev->intr_ctrl, qcq->intr.index, 3161 IONIC_INTR_MASK_CLEAR); 3162 3163 qcq->flags |= IONIC_QCQ_F_INITED; 3164 3165 return 0; 3166 } 3167 3168 static int ionic_lif_notifyq_init(struct ionic_lif *lif) 3169 { 3170 struct ionic_qcq *qcq = lif->notifyqcq; 3171 struct device *dev = lif->ionic->dev; 3172 struct ionic_queue *q = &qcq->q; 3173 int err; 3174 3175 struct ionic_admin_ctx ctx = { 3176 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 3177 .cmd.q_init = { 3178 .opcode = IONIC_CMD_Q_INIT, 3179 .lif_index = cpu_to_le16(lif->index), 3180 .type = q->type, 3181 .ver = lif->qtype_info[q->type].version, 3182 .index = cpu_to_le32(q->index), 3183 .flags = cpu_to_le16(IONIC_QINIT_F_IRQ | 3184 IONIC_QINIT_F_ENA), 3185 .intr_index = cpu_to_le16(lif->adminqcq->intr.index), 3186 .pid = cpu_to_le16(q->pid), 3187 .ring_size = ilog2(q->num_descs), 3188 .ring_base = cpu_to_le64(q->base_pa), 3189 } 3190 }; 3191 3192 dev_dbg(dev, "notifyq_init.pid %d\n", ctx.cmd.q_init.pid); 3193 dev_dbg(dev, "notifyq_init.index %d\n", ctx.cmd.q_init.index); 3194 dev_dbg(dev, "notifyq_init.ring_base 0x%llx\n", ctx.cmd.q_init.ring_base); 3195 dev_dbg(dev, "notifyq_init.ring_size %d\n", ctx.cmd.q_init.ring_size); 3196 3197 err = ionic_adminq_post_wait(lif, &ctx); 3198 if (err) 3199 return err; 3200 3201 lif->last_eid = 0; 3202 q->hw_type = ctx.comp.q_init.hw_type; 3203 q->hw_index = le32_to_cpu(ctx.comp.q_init.hw_index); 3204 q->dbval = IONIC_DBELL_QID(q->hw_index); 3205 3206 dev_dbg(dev, "notifyq->hw_type %d\n", q->hw_type); 3207 dev_dbg(dev, "notifyq->hw_index %d\n", q->hw_index); 3208 3209 /* preset the callback info */ 3210 q->info[0].cb_arg = lif; 3211 3212 qcq->flags |= IONIC_QCQ_F_INITED; 3213 3214 return 0; 3215 } 3216 3217 static int ionic_station_set(struct ionic_lif *lif) 3218 { 3219 struct net_device *netdev = lif->netdev; 3220 struct ionic_admin_ctx ctx = { 3221 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 3222 .cmd.lif_getattr = { 3223 .opcode = IONIC_CMD_LIF_GETATTR, 3224 .index = cpu_to_le16(lif->index), 3225 .attr = IONIC_LIF_ATTR_MAC, 3226 }, 3227 }; 3228 struct sockaddr addr; 3229 int err; 3230 3231 err = ionic_adminq_post_wait(lif, &ctx); 3232 if (err) 3233 return err; 3234 netdev_dbg(lif->netdev, "found initial MAC addr %pM\n", 3235 ctx.comp.lif_getattr.mac); 3236 if (is_zero_ether_addr(ctx.comp.lif_getattr.mac)) 3237 return 0; 3238 3239 if (!is_zero_ether_addr(netdev->dev_addr)) { 3240 /* If the netdev mac is non-zero and doesn't match the default 3241 * device address, it was set by something earlier and we're 3242 * likely here again after a fw-upgrade reset. We need to be 3243 * sure the netdev mac is in our filter list. 3244 */ 3245 if (!ether_addr_equal(ctx.comp.lif_getattr.mac, 3246 netdev->dev_addr)) 3247 ionic_lif_addr_add(lif, netdev->dev_addr); 3248 } else { 3249 /* Update the netdev mac with the device's mac */ 3250 memcpy(addr.sa_data, ctx.comp.lif_getattr.mac, netdev->addr_len); 3251 addr.sa_family = AF_INET; 3252 err = eth_prepare_mac_addr_change(netdev, &addr); 3253 if (err) { 3254 netdev_warn(lif->netdev, "ignoring bad MAC addr from NIC %pM - err %d\n", 3255 addr.sa_data, err); 3256 return 0; 3257 } 3258 3259 eth_commit_mac_addr_change(netdev, &addr); 3260 } 3261 3262 netdev_dbg(lif->netdev, "adding station MAC addr %pM\n", 3263 netdev->dev_addr); 3264 ionic_lif_addr_add(lif, netdev->dev_addr); 3265 3266 return 0; 3267 } 3268 3269 int ionic_lif_init(struct ionic_lif *lif) 3270 { 3271 struct ionic_dev *idev = &lif->ionic->idev; 3272 struct device *dev = lif->ionic->dev; 3273 struct ionic_lif_init_comp comp; 3274 int dbpage_num; 3275 int err; 3276 3277 mutex_lock(&lif->ionic->dev_cmd_lock); 3278 ionic_dev_cmd_lif_init(idev, lif->index, lif->info_pa); 3279 err = ionic_dev_cmd_wait(lif->ionic, DEVCMD_TIMEOUT); 3280 ionic_dev_cmd_comp(idev, (union ionic_dev_cmd_comp *)&comp); 3281 mutex_unlock(&lif->ionic->dev_cmd_lock); 3282 if (err) 3283 return err; 3284 3285 lif->hw_index = le16_to_cpu(comp.hw_index); 3286 3287 /* now that we have the hw_index we can figure out our doorbell page */ 3288 lif->dbid_count = le32_to_cpu(lif->ionic->ident.dev.ndbpgs_per_lif); 3289 if (!lif->dbid_count) { 3290 dev_err(dev, "No doorbell pages, aborting\n"); 3291 return -EINVAL; 3292 } 3293 3294 lif->dbid_inuse = bitmap_alloc(lif->dbid_count, GFP_KERNEL); 3295 if (!lif->dbid_inuse) { 3296 dev_err(dev, "Failed alloc doorbell id bitmap, aborting\n"); 3297 return -ENOMEM; 3298 } 3299 3300 /* first doorbell id reserved for kernel (dbid aka pid == zero) */ 3301 set_bit(0, lif->dbid_inuse); 3302 lif->kern_pid = 0; 3303 3304 dbpage_num = ionic_db_page_num(lif, lif->kern_pid); 3305 lif->kern_dbpage = ionic_bus_map_dbpage(lif->ionic, dbpage_num); 3306 if (!lif->kern_dbpage) { 3307 dev_err(dev, "Cannot map dbpage, aborting\n"); 3308 err = -ENOMEM; 3309 goto err_out_free_dbid; 3310 } 3311 3312 err = ionic_lif_adminq_init(lif); 3313 if (err) 3314 goto err_out_adminq_deinit; 3315 3316 if (lif->ionic->nnqs_per_lif) { 3317 err = ionic_lif_notifyq_init(lif); 3318 if (err) 3319 goto err_out_notifyq_deinit; 3320 } 3321 3322 err = ionic_init_nic_features(lif); 3323 if (err) 3324 goto err_out_notifyq_deinit; 3325 3326 if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state)) { 3327 err = ionic_rx_filters_init(lif); 3328 if (err) 3329 goto err_out_notifyq_deinit; 3330 } 3331 3332 err = ionic_station_set(lif); 3333 if (err) 3334 goto err_out_notifyq_deinit; 3335 3336 lif->rx_copybreak = IONIC_RX_COPYBREAK_DEFAULT; 3337 3338 set_bit(IONIC_LIF_F_INITED, lif->state); 3339 3340 INIT_WORK(&lif->tx_timeout_work, ionic_tx_timeout_work); 3341 3342 return 0; 3343 3344 err_out_notifyq_deinit: 3345 ionic_lif_qcq_deinit(lif, lif->notifyqcq); 3346 err_out_adminq_deinit: 3347 ionic_lif_qcq_deinit(lif, lif->adminqcq); 3348 ionic_lif_reset(lif); 3349 ionic_bus_unmap_dbpage(lif->ionic, lif->kern_dbpage); 3350 lif->kern_dbpage = NULL; 3351 err_out_free_dbid: 3352 kfree(lif->dbid_inuse); 3353 lif->dbid_inuse = NULL; 3354 3355 return err; 3356 } 3357 3358 static void ionic_lif_notify_work(struct work_struct *ws) 3359 { 3360 } 3361 3362 static void ionic_lif_set_netdev_info(struct ionic_lif *lif) 3363 { 3364 struct ionic_admin_ctx ctx = { 3365 .work = COMPLETION_INITIALIZER_ONSTACK(ctx.work), 3366 .cmd.lif_setattr = { 3367 .opcode = IONIC_CMD_LIF_SETATTR, 3368 .index = cpu_to_le16(lif->index), 3369 .attr = IONIC_LIF_ATTR_NAME, 3370 }, 3371 }; 3372 3373 strlcpy(ctx.cmd.lif_setattr.name, lif->netdev->name, 3374 sizeof(ctx.cmd.lif_setattr.name)); 3375 3376 ionic_adminq_post_wait(lif, &ctx); 3377 } 3378 3379 static struct ionic_lif *ionic_netdev_lif(struct net_device *netdev) 3380 { 3381 if (!netdev || netdev->netdev_ops->ndo_start_xmit != ionic_start_xmit) 3382 return NULL; 3383 3384 return netdev_priv(netdev); 3385 } 3386 3387 static int ionic_lif_notify(struct notifier_block *nb, 3388 unsigned long event, void *info) 3389 { 3390 struct net_device *ndev = netdev_notifier_info_to_dev(info); 3391 struct ionic *ionic = container_of(nb, struct ionic, nb); 3392 struct ionic_lif *lif = ionic_netdev_lif(ndev); 3393 3394 if (!lif || lif->ionic != ionic) 3395 return NOTIFY_DONE; 3396 3397 switch (event) { 3398 case NETDEV_CHANGENAME: 3399 ionic_lif_set_netdev_info(lif); 3400 break; 3401 } 3402 3403 return NOTIFY_DONE; 3404 } 3405 3406 int ionic_lif_register(struct ionic_lif *lif) 3407 { 3408 int err; 3409 3410 ionic_lif_register_phc(lif); 3411 3412 INIT_WORK(&lif->ionic->nb_work, ionic_lif_notify_work); 3413 3414 lif->ionic->nb.notifier_call = ionic_lif_notify; 3415 3416 err = register_netdevice_notifier(&lif->ionic->nb); 3417 if (err) 3418 lif->ionic->nb.notifier_call = NULL; 3419 3420 /* only register LIF0 for now */ 3421 err = register_netdev(lif->netdev); 3422 if (err) { 3423 dev_err(lif->ionic->dev, "Cannot register net device, aborting\n"); 3424 ionic_lif_unregister_phc(lif); 3425 return err; 3426 } 3427 3428 ionic_link_status_check_request(lif, CAN_SLEEP); 3429 lif->registered = true; 3430 ionic_lif_set_netdev_info(lif); 3431 3432 return 0; 3433 } 3434 3435 void ionic_lif_unregister(struct ionic_lif *lif) 3436 { 3437 if (lif->ionic->nb.notifier_call) { 3438 unregister_netdevice_notifier(&lif->ionic->nb); 3439 cancel_work_sync(&lif->ionic->nb_work); 3440 lif->ionic->nb.notifier_call = NULL; 3441 } 3442 3443 if (lif->netdev->reg_state == NETREG_REGISTERED) 3444 unregister_netdev(lif->netdev); 3445 3446 ionic_lif_unregister_phc(lif); 3447 3448 lif->registered = false; 3449 } 3450 3451 static void ionic_lif_queue_identify(struct ionic_lif *lif) 3452 { 3453 union ionic_q_identity __iomem *q_ident; 3454 struct ionic *ionic = lif->ionic; 3455 struct ionic_dev *idev; 3456 int qtype; 3457 int err; 3458 3459 idev = &lif->ionic->idev; 3460 q_ident = (union ionic_q_identity __iomem *)&idev->dev_cmd_regs->data; 3461 3462 for (qtype = 0; qtype < ARRAY_SIZE(ionic_qtype_versions); qtype++) { 3463 struct ionic_qtype_info *qti = &lif->qtype_info[qtype]; 3464 3465 /* filter out the ones we know about */ 3466 switch (qtype) { 3467 case IONIC_QTYPE_ADMINQ: 3468 case IONIC_QTYPE_NOTIFYQ: 3469 case IONIC_QTYPE_RXQ: 3470 case IONIC_QTYPE_TXQ: 3471 break; 3472 default: 3473 continue; 3474 } 3475 3476 memset(qti, 0, sizeof(*qti)); 3477 3478 mutex_lock(&ionic->dev_cmd_lock); 3479 ionic_dev_cmd_queue_identify(idev, lif->lif_type, qtype, 3480 ionic_qtype_versions[qtype]); 3481 err = ionic_dev_cmd_wait(ionic, DEVCMD_TIMEOUT); 3482 if (!err) { 3483 qti->version = readb(&q_ident->version); 3484 qti->supported = readb(&q_ident->supported); 3485 qti->features = readq(&q_ident->features); 3486 qti->desc_sz = readw(&q_ident->desc_sz); 3487 qti->comp_sz = readw(&q_ident->comp_sz); 3488 qti->sg_desc_sz = readw(&q_ident->sg_desc_sz); 3489 qti->max_sg_elems = readw(&q_ident->max_sg_elems); 3490 qti->sg_desc_stride = readw(&q_ident->sg_desc_stride); 3491 } 3492 mutex_unlock(&ionic->dev_cmd_lock); 3493 3494 if (err == -EINVAL) { 3495 dev_err(ionic->dev, "qtype %d not supported\n", qtype); 3496 continue; 3497 } else if (err == -EIO) { 3498 dev_err(ionic->dev, "q_ident failed, not supported on older FW\n"); 3499 return; 3500 } else if (err) { 3501 dev_err(ionic->dev, "q_ident failed, qtype %d: %d\n", 3502 qtype, err); 3503 return; 3504 } 3505 3506 dev_dbg(ionic->dev, " qtype[%d].version = %d\n", 3507 qtype, qti->version); 3508 dev_dbg(ionic->dev, " qtype[%d].supported = 0x%02x\n", 3509 qtype, qti->supported); 3510 dev_dbg(ionic->dev, " qtype[%d].features = 0x%04llx\n", 3511 qtype, qti->features); 3512 dev_dbg(ionic->dev, " qtype[%d].desc_sz = %d\n", 3513 qtype, qti->desc_sz); 3514 dev_dbg(ionic->dev, " qtype[%d].comp_sz = %d\n", 3515 qtype, qti->comp_sz); 3516 dev_dbg(ionic->dev, " qtype[%d].sg_desc_sz = %d\n", 3517 qtype, qti->sg_desc_sz); 3518 dev_dbg(ionic->dev, " qtype[%d].max_sg_elems = %d\n", 3519 qtype, qti->max_sg_elems); 3520 dev_dbg(ionic->dev, " qtype[%d].sg_desc_stride = %d\n", 3521 qtype, qti->sg_desc_stride); 3522 } 3523 } 3524 3525 int ionic_lif_identify(struct ionic *ionic, u8 lif_type, 3526 union ionic_lif_identity *lid) 3527 { 3528 struct ionic_dev *idev = &ionic->idev; 3529 size_t sz; 3530 int err; 3531 3532 sz = min(sizeof(*lid), sizeof(idev->dev_cmd_regs->data)); 3533 3534 mutex_lock(&ionic->dev_cmd_lock); 3535 ionic_dev_cmd_lif_identify(idev, lif_type, IONIC_IDENTITY_VERSION_1); 3536 err = ionic_dev_cmd_wait(ionic, DEVCMD_TIMEOUT); 3537 memcpy_fromio(lid, &idev->dev_cmd_regs->data, sz); 3538 mutex_unlock(&ionic->dev_cmd_lock); 3539 if (err) 3540 return (err); 3541 3542 dev_dbg(ionic->dev, "capabilities 0x%llx\n", 3543 le64_to_cpu(lid->capabilities)); 3544 3545 dev_dbg(ionic->dev, "eth.max_ucast_filters %d\n", 3546 le32_to_cpu(lid->eth.max_ucast_filters)); 3547 dev_dbg(ionic->dev, "eth.max_mcast_filters %d\n", 3548 le32_to_cpu(lid->eth.max_mcast_filters)); 3549 dev_dbg(ionic->dev, "eth.features 0x%llx\n", 3550 le64_to_cpu(lid->eth.config.features)); 3551 dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_ADMINQ] %d\n", 3552 le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_ADMINQ])); 3553 dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_NOTIFYQ] %d\n", 3554 le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_NOTIFYQ])); 3555 dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_RXQ] %d\n", 3556 le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_RXQ])); 3557 dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_TXQ] %d\n", 3558 le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_TXQ])); 3559 dev_dbg(ionic->dev, "eth.config.name %s\n", lid->eth.config.name); 3560 dev_dbg(ionic->dev, "eth.config.mac %pM\n", lid->eth.config.mac); 3561 dev_dbg(ionic->dev, "eth.config.mtu %d\n", 3562 le32_to_cpu(lid->eth.config.mtu)); 3563 3564 return 0; 3565 } 3566 3567 int ionic_lif_size(struct ionic *ionic) 3568 { 3569 struct ionic_identity *ident = &ionic->ident; 3570 unsigned int nintrs, dev_nintrs; 3571 union ionic_lif_config *lc; 3572 unsigned int ntxqs_per_lif; 3573 unsigned int nrxqs_per_lif; 3574 unsigned int neqs_per_lif; 3575 unsigned int nnqs_per_lif; 3576 unsigned int nxqs, neqs; 3577 unsigned int min_intrs; 3578 int err; 3579 3580 /* retrieve basic values from FW */ 3581 lc = &ident->lif.eth.config; 3582 dev_nintrs = le32_to_cpu(ident->dev.nintrs); 3583 neqs_per_lif = le32_to_cpu(ident->lif.rdma.eq_qtype.qid_count); 3584 nnqs_per_lif = le32_to_cpu(lc->queue_count[IONIC_QTYPE_NOTIFYQ]); 3585 ntxqs_per_lif = le32_to_cpu(lc->queue_count[IONIC_QTYPE_TXQ]); 3586 nrxqs_per_lif = le32_to_cpu(lc->queue_count[IONIC_QTYPE_RXQ]); 3587 3588 /* limit values to play nice with kdump */ 3589 if (is_kdump_kernel()) { 3590 dev_nintrs = 2; 3591 neqs_per_lif = 0; 3592 nnqs_per_lif = 0; 3593 ntxqs_per_lif = 1; 3594 nrxqs_per_lif = 1; 3595 } 3596 3597 /* reserve last queue id for hardware timestamping */ 3598 if (lc->features & cpu_to_le64(IONIC_ETH_HW_TIMESTAMP)) { 3599 if (ntxqs_per_lif <= 1 || nrxqs_per_lif <= 1) { 3600 lc->features &= cpu_to_le64(~IONIC_ETH_HW_TIMESTAMP); 3601 } else { 3602 ntxqs_per_lif -= 1; 3603 nrxqs_per_lif -= 1; 3604 } 3605 } 3606 3607 nxqs = min(ntxqs_per_lif, nrxqs_per_lif); 3608 nxqs = min(nxqs, num_online_cpus()); 3609 neqs = min(neqs_per_lif, num_online_cpus()); 3610 3611 try_again: 3612 /* interrupt usage: 3613 * 1 for master lif adminq/notifyq 3614 * 1 for each CPU for master lif TxRx queue pairs 3615 * whatever's left is for RDMA queues 3616 */ 3617 nintrs = 1 + nxqs + neqs; 3618 min_intrs = 2; /* adminq + 1 TxRx queue pair */ 3619 3620 if (nintrs > dev_nintrs) 3621 goto try_fewer; 3622 3623 err = ionic_bus_alloc_irq_vectors(ionic, nintrs); 3624 if (err < 0 && err != -ENOSPC) { 3625 dev_err(ionic->dev, "Can't get intrs from OS: %d\n", err); 3626 return err; 3627 } 3628 if (err == -ENOSPC) 3629 goto try_fewer; 3630 3631 if (err != nintrs) { 3632 ionic_bus_free_irq_vectors(ionic); 3633 goto try_fewer; 3634 } 3635 3636 ionic->nnqs_per_lif = nnqs_per_lif; 3637 ionic->neqs_per_lif = neqs; 3638 ionic->ntxqs_per_lif = nxqs; 3639 ionic->nrxqs_per_lif = nxqs; 3640 ionic->nintrs = nintrs; 3641 3642 ionic_debugfs_add_sizes(ionic); 3643 3644 return 0; 3645 3646 try_fewer: 3647 if (nnqs_per_lif > 1) { 3648 nnqs_per_lif >>= 1; 3649 goto try_again; 3650 } 3651 if (neqs > 1) { 3652 neqs >>= 1; 3653 goto try_again; 3654 } 3655 if (nxqs > 1) { 3656 nxqs >>= 1; 3657 goto try_again; 3658 } 3659 dev_err(ionic->dev, "Can't get minimum %d intrs from OS\n", min_intrs); 3660 return -ENOSPC; 3661 } 3662