xref: /openbmc/linux/drivers/net/ethernet/nxp/lpc_eth.c (revision ba61bb17)
1 /*
2  * drivers/net/ethernet/nxp/lpc_eth.c
3  *
4  * Author: Kevin Wells <kevin.wells@nxp.com>
5  *
6  * Copyright (C) 2010 NXP Semiconductors
7  * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License as published by
11  * the Free Software Foundation; either version 2 of the License, or
12  * (at your option) any later version.
13  *
14  * This program is distributed in the hope that it will be useful,
15  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  * GNU General Public License for more details.
18  */
19 
20 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21 
22 #include <linux/module.h>
23 #include <linux/kernel.h>
24 #include <linux/sched.h>
25 #include <linux/slab.h>
26 #include <linux/delay.h>
27 #include <linux/interrupt.h>
28 #include <linux/errno.h>
29 #include <linux/ioport.h>
30 #include <linux/crc32.h>
31 #include <linux/platform_device.h>
32 #include <linux/spinlock.h>
33 #include <linux/ethtool.h>
34 #include <linux/mii.h>
35 #include <linux/clk.h>
36 #include <linux/workqueue.h>
37 #include <linux/netdevice.h>
38 #include <linux/etherdevice.h>
39 #include <linux/skbuff.h>
40 #include <linux/phy.h>
41 #include <linux/dma-mapping.h>
42 #include <linux/of.h>
43 #include <linux/of_net.h>
44 #include <linux/types.h>
45 
46 #include <linux/io.h>
47 #include <mach/board.h>
48 #include <mach/platform.h>
49 #include <mach/hardware.h>
50 
51 #define MODNAME "lpc-eth"
52 #define DRV_VERSION "1.00"
53 
54 #define ENET_MAXF_SIZE 1536
55 #define ENET_RX_DESC 48
56 #define ENET_TX_DESC 16
57 
58 #define NAPI_WEIGHT 16
59 
60 /*
61  * Ethernet MAC controller Register offsets
62  */
63 #define LPC_ENET_MAC1(x)			(x + 0x000)
64 #define LPC_ENET_MAC2(x)			(x + 0x004)
65 #define LPC_ENET_IPGT(x)			(x + 0x008)
66 #define LPC_ENET_IPGR(x)			(x + 0x00C)
67 #define LPC_ENET_CLRT(x)			(x + 0x010)
68 #define LPC_ENET_MAXF(x)			(x + 0x014)
69 #define LPC_ENET_SUPP(x)			(x + 0x018)
70 #define LPC_ENET_TEST(x)			(x + 0x01C)
71 #define LPC_ENET_MCFG(x)			(x + 0x020)
72 #define LPC_ENET_MCMD(x)			(x + 0x024)
73 #define LPC_ENET_MADR(x)			(x + 0x028)
74 #define LPC_ENET_MWTD(x)			(x + 0x02C)
75 #define LPC_ENET_MRDD(x)			(x + 0x030)
76 #define LPC_ENET_MIND(x)			(x + 0x034)
77 #define LPC_ENET_SA0(x)				(x + 0x040)
78 #define LPC_ENET_SA1(x)				(x + 0x044)
79 #define LPC_ENET_SA2(x)				(x + 0x048)
80 #define LPC_ENET_COMMAND(x)			(x + 0x100)
81 #define LPC_ENET_STATUS(x)			(x + 0x104)
82 #define LPC_ENET_RXDESCRIPTOR(x)		(x + 0x108)
83 #define LPC_ENET_RXSTATUS(x)			(x + 0x10C)
84 #define LPC_ENET_RXDESCRIPTORNUMBER(x)		(x + 0x110)
85 #define LPC_ENET_RXPRODUCEINDEX(x)		(x + 0x114)
86 #define LPC_ENET_RXCONSUMEINDEX(x)		(x + 0x118)
87 #define LPC_ENET_TXDESCRIPTOR(x)		(x + 0x11C)
88 #define LPC_ENET_TXSTATUS(x)			(x + 0x120)
89 #define LPC_ENET_TXDESCRIPTORNUMBER(x)		(x + 0x124)
90 #define LPC_ENET_TXPRODUCEINDEX(x)		(x + 0x128)
91 #define LPC_ENET_TXCONSUMEINDEX(x)		(x + 0x12C)
92 #define LPC_ENET_TSV0(x)			(x + 0x158)
93 #define LPC_ENET_TSV1(x)			(x + 0x15C)
94 #define LPC_ENET_RSV(x)				(x + 0x160)
95 #define LPC_ENET_FLOWCONTROLCOUNTER(x)		(x + 0x170)
96 #define LPC_ENET_FLOWCONTROLSTATUS(x)		(x + 0x174)
97 #define LPC_ENET_RXFILTER_CTRL(x)		(x + 0x200)
98 #define LPC_ENET_RXFILTERWOLSTATUS(x)		(x + 0x204)
99 #define LPC_ENET_RXFILTERWOLCLEAR(x)		(x + 0x208)
100 #define LPC_ENET_HASHFILTERL(x)			(x + 0x210)
101 #define LPC_ENET_HASHFILTERH(x)			(x + 0x214)
102 #define LPC_ENET_INTSTATUS(x)			(x + 0xFE0)
103 #define LPC_ENET_INTENABLE(x)			(x + 0xFE4)
104 #define LPC_ENET_INTCLEAR(x)			(x + 0xFE8)
105 #define LPC_ENET_INTSET(x)			(x + 0xFEC)
106 #define LPC_ENET_POWERDOWN(x)			(x + 0xFF4)
107 
108 /*
109  * mac1 register definitions
110  */
111 #define LPC_MAC1_RECV_ENABLE			(1 << 0)
112 #define LPC_MAC1_PASS_ALL_RX_FRAMES		(1 << 1)
113 #define LPC_MAC1_RX_FLOW_CONTROL		(1 << 2)
114 #define LPC_MAC1_TX_FLOW_CONTROL		(1 << 3)
115 #define LPC_MAC1_LOOPBACK			(1 << 4)
116 #define LPC_MAC1_RESET_TX			(1 << 8)
117 #define LPC_MAC1_RESET_MCS_TX			(1 << 9)
118 #define LPC_MAC1_RESET_RX			(1 << 10)
119 #define LPC_MAC1_RESET_MCS_RX			(1 << 11)
120 #define LPC_MAC1_SIMULATION_RESET		(1 << 14)
121 #define LPC_MAC1_SOFT_RESET			(1 << 15)
122 
123 /*
124  * mac2 register definitions
125  */
126 #define LPC_MAC2_FULL_DUPLEX			(1 << 0)
127 #define LPC_MAC2_FRAME_LENGTH_CHECKING		(1 << 1)
128 #define LPC_MAC2_HUGH_LENGTH_CHECKING		(1 << 2)
129 #define LPC_MAC2_DELAYED_CRC			(1 << 3)
130 #define LPC_MAC2_CRC_ENABLE			(1 << 4)
131 #define LPC_MAC2_PAD_CRC_ENABLE			(1 << 5)
132 #define LPC_MAC2_VLAN_PAD_ENABLE		(1 << 6)
133 #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE		(1 << 7)
134 #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT	(1 << 8)
135 #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT	(1 << 9)
136 #define LPC_MAC2_NO_BACKOFF			(1 << 12)
137 #define LPC_MAC2_BACK_PRESSURE			(1 << 13)
138 #define LPC_MAC2_EXCESS_DEFER			(1 << 14)
139 
140 /*
141  * ipgt register definitions
142  */
143 #define LPC_IPGT_LOAD(n)			((n) & 0x7F)
144 
145 /*
146  * ipgr register definitions
147  */
148 #define LPC_IPGR_LOAD_PART2(n)			((n) & 0x7F)
149 #define LPC_IPGR_LOAD_PART1(n)			(((n) & 0x7F) << 8)
150 
151 /*
152  * clrt register definitions
153  */
154 #define LPC_CLRT_LOAD_RETRY_MAX(n)		((n) & 0xF)
155 #define LPC_CLRT_LOAD_COLLISION_WINDOW(n)	(((n) & 0x3F) << 8)
156 
157 /*
158  * maxf register definitions
159  */
160 #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n)		((n) & 0xFFFF)
161 
162 /*
163  * supp register definitions
164  */
165 #define LPC_SUPP_SPEED				(1 << 8)
166 #define LPC_SUPP_RESET_RMII			(1 << 11)
167 
168 /*
169  * test register definitions
170  */
171 #define LPC_TEST_SHORTCUT_PAUSE_QUANTA		(1 << 0)
172 #define LPC_TEST_PAUSE				(1 << 1)
173 #define LPC_TEST_BACKPRESSURE			(1 << 2)
174 
175 /*
176  * mcfg register definitions
177  */
178 #define LPC_MCFG_SCAN_INCREMENT			(1 << 0)
179 #define LPC_MCFG_SUPPRESS_PREAMBLE		(1 << 1)
180 #define LPC_MCFG_CLOCK_SELECT(n)		(((n) & 0x7) << 2)
181 #define LPC_MCFG_CLOCK_HOST_DIV_4		0
182 #define LPC_MCFG_CLOCK_HOST_DIV_6		2
183 #define LPC_MCFG_CLOCK_HOST_DIV_8		3
184 #define LPC_MCFG_CLOCK_HOST_DIV_10		4
185 #define LPC_MCFG_CLOCK_HOST_DIV_14		5
186 #define LPC_MCFG_CLOCK_HOST_DIV_20		6
187 #define LPC_MCFG_CLOCK_HOST_DIV_28		7
188 #define LPC_MCFG_RESET_MII_MGMT			(1 << 15)
189 
190 /*
191  * mcmd register definitions
192  */
193 #define LPC_MCMD_READ				(1 << 0)
194 #define LPC_MCMD_SCAN				(1 << 1)
195 
196 /*
197  * madr register definitions
198  */
199 #define LPC_MADR_REGISTER_ADDRESS(n)		((n) & 0x1F)
200 #define LPC_MADR_PHY_0ADDRESS(n)		(((n) & 0x1F) << 8)
201 
202 /*
203  * mwtd register definitions
204  */
205 #define LPC_MWDT_WRITE(n)			((n) & 0xFFFF)
206 
207 /*
208  * mrdd register definitions
209  */
210 #define LPC_MRDD_READ_MASK			0xFFFF
211 
212 /*
213  * mind register definitions
214  */
215 #define LPC_MIND_BUSY				(1 << 0)
216 #define LPC_MIND_SCANNING			(1 << 1)
217 #define LPC_MIND_NOT_VALID			(1 << 2)
218 #define LPC_MIND_MII_LINK_FAIL			(1 << 3)
219 
220 /*
221  * command register definitions
222  */
223 #define LPC_COMMAND_RXENABLE			(1 << 0)
224 #define LPC_COMMAND_TXENABLE			(1 << 1)
225 #define LPC_COMMAND_REG_RESET			(1 << 3)
226 #define LPC_COMMAND_TXRESET			(1 << 4)
227 #define LPC_COMMAND_RXRESET			(1 << 5)
228 #define LPC_COMMAND_PASSRUNTFRAME		(1 << 6)
229 #define LPC_COMMAND_PASSRXFILTER		(1 << 7)
230 #define LPC_COMMAND_TXFLOWCONTROL		(1 << 8)
231 #define LPC_COMMAND_RMII			(1 << 9)
232 #define LPC_COMMAND_FULLDUPLEX			(1 << 10)
233 
234 /*
235  * status register definitions
236  */
237 #define LPC_STATUS_RXACTIVE			(1 << 0)
238 #define LPC_STATUS_TXACTIVE			(1 << 1)
239 
240 /*
241  * tsv0 register definitions
242  */
243 #define LPC_TSV0_CRC_ERROR			(1 << 0)
244 #define LPC_TSV0_LENGTH_CHECK_ERROR		(1 << 1)
245 #define LPC_TSV0_LENGTH_OUT_OF_RANGE		(1 << 2)
246 #define LPC_TSV0_DONE				(1 << 3)
247 #define LPC_TSV0_MULTICAST			(1 << 4)
248 #define LPC_TSV0_BROADCAST			(1 << 5)
249 #define LPC_TSV0_PACKET_DEFER			(1 << 6)
250 #define LPC_TSV0_ESCESSIVE_DEFER		(1 << 7)
251 #define LPC_TSV0_ESCESSIVE_COLLISION		(1 << 8)
252 #define LPC_TSV0_LATE_COLLISION			(1 << 9)
253 #define LPC_TSV0_GIANT				(1 << 10)
254 #define LPC_TSV0_UNDERRUN			(1 << 11)
255 #define LPC_TSV0_TOTAL_BYTES(n)			(((n) >> 12) & 0xFFFF)
256 #define LPC_TSV0_CONTROL_FRAME			(1 << 28)
257 #define LPC_TSV0_PAUSE				(1 << 29)
258 #define LPC_TSV0_BACKPRESSURE			(1 << 30)
259 #define LPC_TSV0_VLAN				(1 << 31)
260 
261 /*
262  * tsv1 register definitions
263  */
264 #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n)		((n) & 0xFFFF)
265 #define LPC_TSV1_COLLISION_COUNT(n)		(((n) >> 16) & 0xF)
266 
267 /*
268  * rsv register definitions
269  */
270 #define LPC_RSV_RECEIVED_BYTE_COUNT(n)		((n) & 0xFFFF)
271 #define LPC_RSV_RXDV_EVENT_IGNORED		(1 << 16)
272 #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN	(1 << 17)
273 #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN	(1 << 18)
274 #define LPC_RSV_RECEIVE_CODE_VIOLATION		(1 << 19)
275 #define LPC_RSV_CRC_ERROR			(1 << 20)
276 #define LPC_RSV_LENGTH_CHECK_ERROR		(1 << 21)
277 #define LPC_RSV_LENGTH_OUT_OF_RANGE		(1 << 22)
278 #define LPC_RSV_RECEIVE_OK			(1 << 23)
279 #define LPC_RSV_MULTICAST			(1 << 24)
280 #define LPC_RSV_BROADCAST			(1 << 25)
281 #define LPC_RSV_DRIBBLE_NIBBLE			(1 << 26)
282 #define LPC_RSV_CONTROL_FRAME			(1 << 27)
283 #define LPC_RSV_PAUSE				(1 << 28)
284 #define LPC_RSV_UNSUPPORTED_OPCODE		(1 << 29)
285 #define LPC_RSV_VLAN				(1 << 30)
286 
287 /*
288  * flowcontrolcounter register definitions
289  */
290 #define LPC_FCCR_MIRRORCOUNTER(n)		((n) & 0xFFFF)
291 #define LPC_FCCR_PAUSETIMER(n)			(((n) >> 16) & 0xFFFF)
292 
293 /*
294  * flowcontrolstatus register definitions
295  */
296 #define LPC_FCCR_MIRRORCOUNTERCURRENT(n)	((n) & 0xFFFF)
297 
298 /*
299  * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
300  * register definitions
301  */
302 #define LPC_RXFLTRW_ACCEPTUNICAST		(1 << 0)
303 #define LPC_RXFLTRW_ACCEPTUBROADCAST		(1 << 1)
304 #define LPC_RXFLTRW_ACCEPTUMULTICAST		(1 << 2)
305 #define LPC_RXFLTRW_ACCEPTUNICASTHASH		(1 << 3)
306 #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH	(1 << 4)
307 #define LPC_RXFLTRW_ACCEPTPERFECT		(1 << 5)
308 
309 /*
310  * rxfliterctrl register definitions
311  */
312 #define LPC_RXFLTRWSTS_MAGICPACKETENWOL		(1 << 12)
313 #define LPC_RXFLTRWSTS_RXFILTERENWOL		(1 << 13)
314 
315 /*
316  * rxfilterwolstatus/rxfilterwolclear register definitions
317  */
318 #define LPC_RXFLTRWSTS_RXFILTERWOL		(1 << 7)
319 #define LPC_RXFLTRWSTS_MAGICPACKETWOL		(1 << 8)
320 
321 /*
322  * intstatus, intenable, intclear, and Intset shared register
323  * definitions
324  */
325 #define LPC_MACINT_RXOVERRUNINTEN		(1 << 0)
326 #define LPC_MACINT_RXERRORONINT			(1 << 1)
327 #define LPC_MACINT_RXFINISHEDINTEN		(1 << 2)
328 #define LPC_MACINT_RXDONEINTEN			(1 << 3)
329 #define LPC_MACINT_TXUNDERRUNINTEN		(1 << 4)
330 #define LPC_MACINT_TXERRORINTEN			(1 << 5)
331 #define LPC_MACINT_TXFINISHEDINTEN		(1 << 6)
332 #define LPC_MACINT_TXDONEINTEN			(1 << 7)
333 #define LPC_MACINT_SOFTINTEN			(1 << 12)
334 #define LPC_MACINT_WAKEUPINTEN			(1 << 13)
335 
336 /*
337  * powerdown register definitions
338  */
339 #define LPC_POWERDOWN_MACAHB			(1 << 31)
340 
341 static phy_interface_t lpc_phy_interface_mode(struct device *dev)
342 {
343 	if (dev && dev->of_node) {
344 		const char *mode = of_get_property(dev->of_node,
345 						   "phy-mode", NULL);
346 		if (mode && !strcmp(mode, "mii"))
347 			return PHY_INTERFACE_MODE_MII;
348 	}
349 	return PHY_INTERFACE_MODE_RMII;
350 }
351 
352 static bool use_iram_for_net(struct device *dev)
353 {
354 	if (dev && dev->of_node)
355 		return of_property_read_bool(dev->of_node, "use-iram");
356 	return false;
357 }
358 
359 /* Receive Status information word */
360 #define RXSTATUS_SIZE			0x000007FF
361 #define RXSTATUS_CONTROL		(1 << 18)
362 #define RXSTATUS_VLAN			(1 << 19)
363 #define RXSTATUS_FILTER			(1 << 20)
364 #define RXSTATUS_MULTICAST		(1 << 21)
365 #define RXSTATUS_BROADCAST		(1 << 22)
366 #define RXSTATUS_CRC			(1 << 23)
367 #define RXSTATUS_SYMBOL			(1 << 24)
368 #define RXSTATUS_LENGTH			(1 << 25)
369 #define RXSTATUS_RANGE			(1 << 26)
370 #define RXSTATUS_ALIGN			(1 << 27)
371 #define RXSTATUS_OVERRUN		(1 << 28)
372 #define RXSTATUS_NODESC			(1 << 29)
373 #define RXSTATUS_LAST			(1 << 30)
374 #define RXSTATUS_ERROR			(1 << 31)
375 
376 #define RXSTATUS_STATUS_ERROR \
377 	(RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
378 	 RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
379 
380 /* Receive Descriptor control word */
381 #define RXDESC_CONTROL_SIZE		0x000007FF
382 #define RXDESC_CONTROL_INT		(1 << 31)
383 
384 /* Transmit Status information word */
385 #define TXSTATUS_COLLISIONS_GET(x)	(((x) >> 21) & 0xF)
386 #define TXSTATUS_DEFER			(1 << 25)
387 #define TXSTATUS_EXCESSDEFER		(1 << 26)
388 #define TXSTATUS_EXCESSCOLL		(1 << 27)
389 #define TXSTATUS_LATECOLL		(1 << 28)
390 #define TXSTATUS_UNDERRUN		(1 << 29)
391 #define TXSTATUS_NODESC			(1 << 30)
392 #define TXSTATUS_ERROR			(1 << 31)
393 
394 /* Transmit Descriptor control word */
395 #define TXDESC_CONTROL_SIZE		0x000007FF
396 #define TXDESC_CONTROL_OVERRIDE		(1 << 26)
397 #define TXDESC_CONTROL_HUGE		(1 << 27)
398 #define TXDESC_CONTROL_PAD		(1 << 28)
399 #define TXDESC_CONTROL_CRC		(1 << 29)
400 #define TXDESC_CONTROL_LAST		(1 << 30)
401 #define TXDESC_CONTROL_INT		(1 << 31)
402 
403 /*
404  * Structure of a TX/RX descriptors and RX status
405  */
406 struct txrx_desc_t {
407 	__le32 packet;
408 	__le32 control;
409 };
410 struct rx_status_t {
411 	__le32 statusinfo;
412 	__le32 statushashcrc;
413 };
414 
415 /*
416  * Device driver data structure
417  */
418 struct netdata_local {
419 	struct platform_device	*pdev;
420 	struct net_device	*ndev;
421 	spinlock_t		lock;
422 	void __iomem		*net_base;
423 	u32			msg_enable;
424 	unsigned int		skblen[ENET_TX_DESC];
425 	unsigned int		last_tx_idx;
426 	unsigned int		num_used_tx_buffs;
427 	struct mii_bus		*mii_bus;
428 	struct clk		*clk;
429 	dma_addr_t		dma_buff_base_p;
430 	void			*dma_buff_base_v;
431 	size_t			dma_buff_size;
432 	struct txrx_desc_t	*tx_desc_v;
433 	u32			*tx_stat_v;
434 	void			*tx_buff_v;
435 	struct txrx_desc_t	*rx_desc_v;
436 	struct rx_status_t	*rx_stat_v;
437 	void			*rx_buff_v;
438 	int			link;
439 	int			speed;
440 	int			duplex;
441 	struct napi_struct	napi;
442 };
443 
444 /*
445  * MAC support functions
446  */
447 static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
448 {
449 	u32 tmp;
450 
451 	/* Set station address */
452 	tmp = mac[0] | ((u32)mac[1] << 8);
453 	writel(tmp, LPC_ENET_SA2(pldat->net_base));
454 	tmp = mac[2] | ((u32)mac[3] << 8);
455 	writel(tmp, LPC_ENET_SA1(pldat->net_base));
456 	tmp = mac[4] | ((u32)mac[5] << 8);
457 	writel(tmp, LPC_ENET_SA0(pldat->net_base));
458 
459 	netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
460 }
461 
462 static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
463 {
464 	u32 tmp;
465 
466 	/* Get station address */
467 	tmp = readl(LPC_ENET_SA2(pldat->net_base));
468 	mac[0] = tmp & 0xFF;
469 	mac[1] = tmp >> 8;
470 	tmp = readl(LPC_ENET_SA1(pldat->net_base));
471 	mac[2] = tmp & 0xFF;
472 	mac[3] = tmp >> 8;
473 	tmp = readl(LPC_ENET_SA0(pldat->net_base));
474 	mac[4] = tmp & 0xFF;
475 	mac[5] = tmp >> 8;
476 }
477 
478 static void __lpc_params_setup(struct netdata_local *pldat)
479 {
480 	u32 tmp;
481 
482 	if (pldat->duplex == DUPLEX_FULL) {
483 		tmp = readl(LPC_ENET_MAC2(pldat->net_base));
484 		tmp |= LPC_MAC2_FULL_DUPLEX;
485 		writel(tmp, LPC_ENET_MAC2(pldat->net_base));
486 		tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
487 		tmp |= LPC_COMMAND_FULLDUPLEX;
488 		writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
489 		writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
490 	} else {
491 		tmp = readl(LPC_ENET_MAC2(pldat->net_base));
492 		tmp &= ~LPC_MAC2_FULL_DUPLEX;
493 		writel(tmp, LPC_ENET_MAC2(pldat->net_base));
494 		tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
495 		tmp &= ~LPC_COMMAND_FULLDUPLEX;
496 		writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
497 		writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
498 	}
499 
500 	if (pldat->speed == SPEED_100)
501 		writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
502 	else
503 		writel(0, LPC_ENET_SUPP(pldat->net_base));
504 }
505 
506 static void __lpc_eth_reset(struct netdata_local *pldat)
507 {
508 	/* Reset all MAC logic */
509 	writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
510 		LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
511 		LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
512 	writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
513 		LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
514 }
515 
516 static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
517 {
518 	/* Reset MII management hardware */
519 	writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
520 
521 	/* Setup MII clock to slowest rate with a /28 divider */
522 	writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
523 	       LPC_ENET_MCFG(pldat->net_base));
524 
525 	return 0;
526 }
527 
528 static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
529 {
530 	phys_addr_t phaddr;
531 
532 	phaddr = addr - pldat->dma_buff_base_v;
533 	phaddr += pldat->dma_buff_base_p;
534 
535 	return phaddr;
536 }
537 
538 static void lpc_eth_enable_int(void __iomem *regbase)
539 {
540 	writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
541 	       LPC_ENET_INTENABLE(regbase));
542 }
543 
544 static void lpc_eth_disable_int(void __iomem *regbase)
545 {
546 	writel(0, LPC_ENET_INTENABLE(regbase));
547 }
548 
549 /* Setup TX/RX descriptors */
550 static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
551 {
552 	u32 *ptxstat;
553 	void *tbuff;
554 	int i;
555 	struct txrx_desc_t *ptxrxdesc;
556 	struct rx_status_t *prxstat;
557 
558 	tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
559 
560 	/* Setup TX descriptors, status, and buffers */
561 	pldat->tx_desc_v = tbuff;
562 	tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
563 
564 	pldat->tx_stat_v = tbuff;
565 	tbuff += sizeof(u32) * ENET_TX_DESC;
566 
567 	tbuff = PTR_ALIGN(tbuff, 16);
568 	pldat->tx_buff_v = tbuff;
569 	tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
570 
571 	/* Setup RX descriptors, status, and buffers */
572 	pldat->rx_desc_v = tbuff;
573 	tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
574 
575 	tbuff = PTR_ALIGN(tbuff, 16);
576 	pldat->rx_stat_v = tbuff;
577 	tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
578 
579 	tbuff = PTR_ALIGN(tbuff, 16);
580 	pldat->rx_buff_v = tbuff;
581 	tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
582 
583 	/* Map the TX descriptors to the TX buffers in hardware */
584 	for (i = 0; i < ENET_TX_DESC; i++) {
585 		ptxstat = &pldat->tx_stat_v[i];
586 		ptxrxdesc = &pldat->tx_desc_v[i];
587 
588 		ptxrxdesc->packet = __va_to_pa(
589 				pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
590 		ptxrxdesc->control = 0;
591 		*ptxstat = 0;
592 	}
593 
594 	/* Map the RX descriptors to the RX buffers in hardware */
595 	for (i = 0; i < ENET_RX_DESC; i++) {
596 		prxstat = &pldat->rx_stat_v[i];
597 		ptxrxdesc = &pldat->rx_desc_v[i];
598 
599 		ptxrxdesc->packet = __va_to_pa(
600 				pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
601 		ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
602 		prxstat->statusinfo = 0;
603 		prxstat->statushashcrc = 0;
604 	}
605 
606 	/* Setup base addresses in hardware to point to buffers and
607 	 * descriptors
608 	 */
609 	writel((ENET_TX_DESC - 1),
610 	       LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
611 	writel(__va_to_pa(pldat->tx_desc_v, pldat),
612 	       LPC_ENET_TXDESCRIPTOR(pldat->net_base));
613 	writel(__va_to_pa(pldat->tx_stat_v, pldat),
614 	       LPC_ENET_TXSTATUS(pldat->net_base));
615 	writel((ENET_RX_DESC - 1),
616 	       LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
617 	writel(__va_to_pa(pldat->rx_desc_v, pldat),
618 	       LPC_ENET_RXDESCRIPTOR(pldat->net_base));
619 	writel(__va_to_pa(pldat->rx_stat_v, pldat),
620 	       LPC_ENET_RXSTATUS(pldat->net_base));
621 }
622 
623 static void __lpc_eth_init(struct netdata_local *pldat)
624 {
625 	u32 tmp;
626 
627 	/* Disable controller and reset */
628 	tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
629 	tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
630 	writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
631 	tmp = readl(LPC_ENET_MAC1(pldat->net_base));
632 	tmp &= ~LPC_MAC1_RECV_ENABLE;
633 	writel(tmp, LPC_ENET_MAC1(pldat->net_base));
634 
635 	/* Initial MAC setup */
636 	writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
637 	writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
638 	       LPC_ENET_MAC2(pldat->net_base));
639 	writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
640 
641 	/* Collision window, gap */
642 	writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
643 		LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
644 	       LPC_ENET_CLRT(pldat->net_base));
645 	writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
646 
647 	if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
648 		writel(LPC_COMMAND_PASSRUNTFRAME,
649 		       LPC_ENET_COMMAND(pldat->net_base));
650 	else {
651 		writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
652 		       LPC_ENET_COMMAND(pldat->net_base));
653 		writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
654 	}
655 
656 	__lpc_params_setup(pldat);
657 
658 	/* Setup TX and RX descriptors */
659 	__lpc_txrx_desc_setup(pldat);
660 
661 	/* Setup packet filtering */
662 	writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
663 	       LPC_ENET_RXFILTER_CTRL(pldat->net_base));
664 
665 	/* Get the next TX buffer output index */
666 	pldat->num_used_tx_buffs = 0;
667 	pldat->last_tx_idx =
668 		readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
669 
670 	/* Clear and enable interrupts */
671 	writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
672 	smp_wmb();
673 	lpc_eth_enable_int(pldat->net_base);
674 
675 	/* Enable controller */
676 	tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
677 	tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
678 	writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
679 	tmp = readl(LPC_ENET_MAC1(pldat->net_base));
680 	tmp |= LPC_MAC1_RECV_ENABLE;
681 	writel(tmp, LPC_ENET_MAC1(pldat->net_base));
682 }
683 
684 static void __lpc_eth_shutdown(struct netdata_local *pldat)
685 {
686 	/* Reset ethernet and power down PHY */
687 	__lpc_eth_reset(pldat);
688 	writel(0, LPC_ENET_MAC1(pldat->net_base));
689 	writel(0, LPC_ENET_MAC2(pldat->net_base));
690 }
691 
692 /*
693  * MAC<--->PHY support functions
694  */
695 static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
696 {
697 	struct netdata_local *pldat = bus->priv;
698 	unsigned long timeout = jiffies + msecs_to_jiffies(100);
699 	int lps;
700 
701 	writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
702 	writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
703 
704 	/* Wait for unbusy status */
705 	while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
706 		if (time_after(jiffies, timeout))
707 			return -EIO;
708 		cpu_relax();
709 	}
710 
711 	lps = readl(LPC_ENET_MRDD(pldat->net_base));
712 	writel(0, LPC_ENET_MCMD(pldat->net_base));
713 
714 	return lps;
715 }
716 
717 static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
718 			u16 phydata)
719 {
720 	struct netdata_local *pldat = bus->priv;
721 	unsigned long timeout = jiffies + msecs_to_jiffies(100);
722 
723 	writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
724 	writel(phydata, LPC_ENET_MWTD(pldat->net_base));
725 
726 	/* Wait for completion */
727 	while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
728 		if (time_after(jiffies, timeout))
729 			return -EIO;
730 		cpu_relax();
731 	}
732 
733 	return 0;
734 }
735 
736 static int lpc_mdio_reset(struct mii_bus *bus)
737 {
738 	return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
739 }
740 
741 static void lpc_handle_link_change(struct net_device *ndev)
742 {
743 	struct netdata_local *pldat = netdev_priv(ndev);
744 	struct phy_device *phydev = ndev->phydev;
745 	unsigned long flags;
746 
747 	bool status_change = false;
748 
749 	spin_lock_irqsave(&pldat->lock, flags);
750 
751 	if (phydev->link) {
752 		if ((pldat->speed != phydev->speed) ||
753 		    (pldat->duplex != phydev->duplex)) {
754 			pldat->speed = phydev->speed;
755 			pldat->duplex = phydev->duplex;
756 			status_change = true;
757 		}
758 	}
759 
760 	if (phydev->link != pldat->link) {
761 		if (!phydev->link) {
762 			pldat->speed = 0;
763 			pldat->duplex = -1;
764 		}
765 		pldat->link = phydev->link;
766 
767 		status_change = true;
768 	}
769 
770 	spin_unlock_irqrestore(&pldat->lock, flags);
771 
772 	if (status_change)
773 		__lpc_params_setup(pldat);
774 }
775 
776 static int lpc_mii_probe(struct net_device *ndev)
777 {
778 	struct netdata_local *pldat = netdev_priv(ndev);
779 	struct phy_device *phydev = phy_find_first(pldat->mii_bus);
780 
781 	if (!phydev) {
782 		netdev_err(ndev, "no PHY found\n");
783 		return -ENODEV;
784 	}
785 
786 	/* Attach to the PHY */
787 	if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
788 		netdev_info(ndev, "using MII interface\n");
789 	else
790 		netdev_info(ndev, "using RMII interface\n");
791 	phydev = phy_connect(ndev, phydev_name(phydev),
792 			     &lpc_handle_link_change,
793 			     lpc_phy_interface_mode(&pldat->pdev->dev));
794 
795 	if (IS_ERR(phydev)) {
796 		netdev_err(ndev, "Could not attach to PHY\n");
797 		return PTR_ERR(phydev);
798 	}
799 
800 	/* mask with MAC supported features */
801 	phydev->supported &= PHY_BASIC_FEATURES;
802 
803 	phydev->advertising = phydev->supported;
804 
805 	pldat->link = 0;
806 	pldat->speed = 0;
807 	pldat->duplex = -1;
808 
809 	phy_attached_info(phydev);
810 
811 	return 0;
812 }
813 
814 static int lpc_mii_init(struct netdata_local *pldat)
815 {
816 	int err = -ENXIO;
817 
818 	pldat->mii_bus = mdiobus_alloc();
819 	if (!pldat->mii_bus) {
820 		err = -ENOMEM;
821 		goto err_out;
822 	}
823 
824 	/* Setup MII mode */
825 	if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
826 		writel(LPC_COMMAND_PASSRUNTFRAME,
827 		       LPC_ENET_COMMAND(pldat->net_base));
828 	else {
829 		writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
830 		       LPC_ENET_COMMAND(pldat->net_base));
831 		writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
832 	}
833 
834 	pldat->mii_bus->name = "lpc_mii_bus";
835 	pldat->mii_bus->read = &lpc_mdio_read;
836 	pldat->mii_bus->write = &lpc_mdio_write;
837 	pldat->mii_bus->reset = &lpc_mdio_reset;
838 	snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
839 		 pldat->pdev->name, pldat->pdev->id);
840 	pldat->mii_bus->priv = pldat;
841 	pldat->mii_bus->parent = &pldat->pdev->dev;
842 
843 	platform_set_drvdata(pldat->pdev, pldat->mii_bus);
844 
845 	if (mdiobus_register(pldat->mii_bus))
846 		goto err_out_unregister_bus;
847 
848 	if (lpc_mii_probe(pldat->ndev) != 0)
849 		goto err_out_unregister_bus;
850 
851 	return 0;
852 
853 err_out_unregister_bus:
854 	mdiobus_unregister(pldat->mii_bus);
855 	mdiobus_free(pldat->mii_bus);
856 err_out:
857 	return err;
858 }
859 
860 static void __lpc_handle_xmit(struct net_device *ndev)
861 {
862 	struct netdata_local *pldat = netdev_priv(ndev);
863 	u32 txcidx, *ptxstat, txstat;
864 
865 	txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
866 	while (pldat->last_tx_idx != txcidx) {
867 		unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
868 
869 		/* A buffer is available, get buffer status */
870 		ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
871 		txstat = *ptxstat;
872 
873 		/* Next buffer and decrement used buffer counter */
874 		pldat->num_used_tx_buffs--;
875 		pldat->last_tx_idx++;
876 		if (pldat->last_tx_idx >= ENET_TX_DESC)
877 			pldat->last_tx_idx = 0;
878 
879 		/* Update collision counter */
880 		ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
881 
882 		/* Any errors occurred? */
883 		if (txstat & TXSTATUS_ERROR) {
884 			if (txstat & TXSTATUS_UNDERRUN) {
885 				/* FIFO underrun */
886 				ndev->stats.tx_fifo_errors++;
887 			}
888 			if (txstat & TXSTATUS_LATECOLL) {
889 				/* Late collision */
890 				ndev->stats.tx_aborted_errors++;
891 			}
892 			if (txstat & TXSTATUS_EXCESSCOLL) {
893 				/* Excessive collision */
894 				ndev->stats.tx_aborted_errors++;
895 			}
896 			if (txstat & TXSTATUS_EXCESSDEFER) {
897 				/* Defer limit */
898 				ndev->stats.tx_aborted_errors++;
899 			}
900 			ndev->stats.tx_errors++;
901 		} else {
902 			/* Update stats */
903 			ndev->stats.tx_packets++;
904 			ndev->stats.tx_bytes += skblen;
905 		}
906 
907 		txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
908 	}
909 
910 	if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
911 		if (netif_queue_stopped(ndev))
912 			netif_wake_queue(ndev);
913 	}
914 }
915 
916 static int __lpc_handle_recv(struct net_device *ndev, int budget)
917 {
918 	struct netdata_local *pldat = netdev_priv(ndev);
919 	struct sk_buff *skb;
920 	u32 rxconsidx, len, ethst;
921 	struct rx_status_t *prxstat;
922 	int rx_done = 0;
923 
924 	/* Get the current RX buffer indexes */
925 	rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
926 	while (rx_done < budget && rxconsidx !=
927 			readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
928 		/* Get pointer to receive status */
929 		prxstat = &pldat->rx_stat_v[rxconsidx];
930 		len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
931 
932 		/* Status error? */
933 		ethst = prxstat->statusinfo;
934 		if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
935 		    (RXSTATUS_ERROR | RXSTATUS_RANGE))
936 			ethst &= ~RXSTATUS_ERROR;
937 
938 		if (ethst & RXSTATUS_ERROR) {
939 			int si = prxstat->statusinfo;
940 			/* Check statuses */
941 			if (si & RXSTATUS_OVERRUN) {
942 				/* Overrun error */
943 				ndev->stats.rx_fifo_errors++;
944 			} else if (si & RXSTATUS_CRC) {
945 				/* CRC error */
946 				ndev->stats.rx_crc_errors++;
947 			} else if (si & RXSTATUS_LENGTH) {
948 				/* Length error */
949 				ndev->stats.rx_length_errors++;
950 			} else if (si & RXSTATUS_ERROR) {
951 				/* Other error */
952 				ndev->stats.rx_length_errors++;
953 			}
954 			ndev->stats.rx_errors++;
955 		} else {
956 			/* Packet is good */
957 			skb = dev_alloc_skb(len);
958 			if (!skb) {
959 				ndev->stats.rx_dropped++;
960 			} else {
961 				/* Copy packet from buffer */
962 				skb_put_data(skb,
963 					     pldat->rx_buff_v + rxconsidx * ENET_MAXF_SIZE,
964 					     len);
965 
966 				/* Pass to upper layer */
967 				skb->protocol = eth_type_trans(skb, ndev);
968 				netif_receive_skb(skb);
969 				ndev->stats.rx_packets++;
970 				ndev->stats.rx_bytes += len;
971 			}
972 		}
973 
974 		/* Increment consume index */
975 		rxconsidx = rxconsidx + 1;
976 		if (rxconsidx >= ENET_RX_DESC)
977 			rxconsidx = 0;
978 		writel(rxconsidx,
979 		       LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
980 		rx_done++;
981 	}
982 
983 	return rx_done;
984 }
985 
986 static int lpc_eth_poll(struct napi_struct *napi, int budget)
987 {
988 	struct netdata_local *pldat = container_of(napi,
989 			struct netdata_local, napi);
990 	struct net_device *ndev = pldat->ndev;
991 	int rx_done = 0;
992 	struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
993 
994 	__netif_tx_lock(txq, smp_processor_id());
995 	__lpc_handle_xmit(ndev);
996 	__netif_tx_unlock(txq);
997 	rx_done = __lpc_handle_recv(ndev, budget);
998 
999 	if (rx_done < budget) {
1000 		napi_complete_done(napi, rx_done);
1001 		lpc_eth_enable_int(pldat->net_base);
1002 	}
1003 
1004 	return rx_done;
1005 }
1006 
1007 static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
1008 {
1009 	struct net_device *ndev = dev_id;
1010 	struct netdata_local *pldat = netdev_priv(ndev);
1011 	u32 tmp;
1012 
1013 	spin_lock(&pldat->lock);
1014 
1015 	tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
1016 	/* Clear interrupts */
1017 	writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
1018 
1019 	lpc_eth_disable_int(pldat->net_base);
1020 	if (likely(napi_schedule_prep(&pldat->napi)))
1021 		__napi_schedule(&pldat->napi);
1022 
1023 	spin_unlock(&pldat->lock);
1024 
1025 	return IRQ_HANDLED;
1026 }
1027 
1028 static int lpc_eth_close(struct net_device *ndev)
1029 {
1030 	unsigned long flags;
1031 	struct netdata_local *pldat = netdev_priv(ndev);
1032 
1033 	if (netif_msg_ifdown(pldat))
1034 		dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
1035 
1036 	napi_disable(&pldat->napi);
1037 	netif_stop_queue(ndev);
1038 
1039 	if (ndev->phydev)
1040 		phy_stop(ndev->phydev);
1041 
1042 	spin_lock_irqsave(&pldat->lock, flags);
1043 	__lpc_eth_reset(pldat);
1044 	netif_carrier_off(ndev);
1045 	writel(0, LPC_ENET_MAC1(pldat->net_base));
1046 	writel(0, LPC_ENET_MAC2(pldat->net_base));
1047 	spin_unlock_irqrestore(&pldat->lock, flags);
1048 
1049 	clk_disable_unprepare(pldat->clk);
1050 
1051 	return 0;
1052 }
1053 
1054 static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1055 {
1056 	struct netdata_local *pldat = netdev_priv(ndev);
1057 	u32 len, txidx;
1058 	u32 *ptxstat;
1059 	struct txrx_desc_t *ptxrxdesc;
1060 
1061 	len = skb->len;
1062 
1063 	spin_lock_irq(&pldat->lock);
1064 
1065 	if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
1066 		/* This function should never be called when there are no
1067 		   buffers */
1068 		netif_stop_queue(ndev);
1069 		spin_unlock_irq(&pldat->lock);
1070 		WARN(1, "BUG! TX request when no free TX buffers!\n");
1071 		return NETDEV_TX_BUSY;
1072 	}
1073 
1074 	/* Get the next TX descriptor index */
1075 	txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
1076 
1077 	/* Setup control for the transfer */
1078 	ptxstat = &pldat->tx_stat_v[txidx];
1079 	*ptxstat = 0;
1080 	ptxrxdesc = &pldat->tx_desc_v[txidx];
1081 	ptxrxdesc->control =
1082 		(len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
1083 
1084 	/* Copy data to the DMA buffer */
1085 	memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
1086 
1087 	/* Save the buffer and increment the buffer counter */
1088 	pldat->skblen[txidx] = len;
1089 	pldat->num_used_tx_buffs++;
1090 
1091 	/* Start transmit */
1092 	txidx++;
1093 	if (txidx >= ENET_TX_DESC)
1094 		txidx = 0;
1095 	writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
1096 
1097 	/* Stop queue if no more TX buffers */
1098 	if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
1099 		netif_stop_queue(ndev);
1100 
1101 	spin_unlock_irq(&pldat->lock);
1102 
1103 	dev_kfree_skb(skb);
1104 	return NETDEV_TX_OK;
1105 }
1106 
1107 static int lpc_set_mac_address(struct net_device *ndev, void *p)
1108 {
1109 	struct sockaddr *addr = p;
1110 	struct netdata_local *pldat = netdev_priv(ndev);
1111 	unsigned long flags;
1112 
1113 	if (!is_valid_ether_addr(addr->sa_data))
1114 		return -EADDRNOTAVAIL;
1115 	memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
1116 
1117 	spin_lock_irqsave(&pldat->lock, flags);
1118 
1119 	/* Set station address */
1120 	__lpc_set_mac(pldat, ndev->dev_addr);
1121 
1122 	spin_unlock_irqrestore(&pldat->lock, flags);
1123 
1124 	return 0;
1125 }
1126 
1127 static void lpc_eth_set_multicast_list(struct net_device *ndev)
1128 {
1129 	struct netdata_local *pldat = netdev_priv(ndev);
1130 	struct netdev_hw_addr_list *mcptr = &ndev->mc;
1131 	struct netdev_hw_addr *ha;
1132 	u32 tmp32, hash_val, hashlo, hashhi;
1133 	unsigned long flags;
1134 
1135 	spin_lock_irqsave(&pldat->lock, flags);
1136 
1137 	/* Set station address */
1138 	__lpc_set_mac(pldat, ndev->dev_addr);
1139 
1140 	tmp32 =  LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
1141 
1142 	if (ndev->flags & IFF_PROMISC)
1143 		tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
1144 			LPC_RXFLTRW_ACCEPTUMULTICAST;
1145 	if (ndev->flags & IFF_ALLMULTI)
1146 		tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
1147 
1148 	if (netdev_hw_addr_list_count(mcptr))
1149 		tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
1150 
1151 	writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
1152 
1153 
1154 	/* Set initial hash table */
1155 	hashlo = 0x0;
1156 	hashhi = 0x0;
1157 
1158 	/* 64 bits : multicast address in hash table */
1159 	netdev_hw_addr_list_for_each(ha, mcptr) {
1160 		hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
1161 
1162 		if (hash_val >= 32)
1163 			hashhi |= 1 << (hash_val - 32);
1164 		else
1165 			hashlo |= 1 << hash_val;
1166 	}
1167 
1168 	writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
1169 	writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
1170 
1171 	spin_unlock_irqrestore(&pldat->lock, flags);
1172 }
1173 
1174 static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
1175 {
1176 	struct phy_device *phydev = ndev->phydev;
1177 
1178 	if (!netif_running(ndev))
1179 		return -EINVAL;
1180 
1181 	if (!phydev)
1182 		return -ENODEV;
1183 
1184 	return phy_mii_ioctl(phydev, req, cmd);
1185 }
1186 
1187 static int lpc_eth_open(struct net_device *ndev)
1188 {
1189 	struct netdata_local *pldat = netdev_priv(ndev);
1190 	int ret;
1191 
1192 	if (netif_msg_ifup(pldat))
1193 		dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
1194 
1195 	ret = clk_prepare_enable(pldat->clk);
1196 	if (ret)
1197 		return ret;
1198 
1199 	/* Suspended PHY makes LPC ethernet core block, so resume now */
1200 	phy_resume(ndev->phydev);
1201 
1202 	/* Reset and initialize */
1203 	__lpc_eth_reset(pldat);
1204 	__lpc_eth_init(pldat);
1205 
1206 	/* schedule a link state check */
1207 	phy_start(ndev->phydev);
1208 	netif_start_queue(ndev);
1209 	napi_enable(&pldat->napi);
1210 
1211 	return 0;
1212 }
1213 
1214 /*
1215  * Ethtool ops
1216  */
1217 static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
1218 	struct ethtool_drvinfo *info)
1219 {
1220 	strlcpy(info->driver, MODNAME, sizeof(info->driver));
1221 	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1222 	strlcpy(info->bus_info, dev_name(ndev->dev.parent),
1223 		sizeof(info->bus_info));
1224 }
1225 
1226 static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
1227 {
1228 	struct netdata_local *pldat = netdev_priv(ndev);
1229 
1230 	return pldat->msg_enable;
1231 }
1232 
1233 static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
1234 {
1235 	struct netdata_local *pldat = netdev_priv(ndev);
1236 
1237 	pldat->msg_enable = level;
1238 }
1239 
1240 static const struct ethtool_ops lpc_eth_ethtool_ops = {
1241 	.get_drvinfo	= lpc_eth_ethtool_getdrvinfo,
1242 	.get_msglevel	= lpc_eth_ethtool_getmsglevel,
1243 	.set_msglevel	= lpc_eth_ethtool_setmsglevel,
1244 	.get_link	= ethtool_op_get_link,
1245 	.get_link_ksettings = phy_ethtool_get_link_ksettings,
1246 	.set_link_ksettings = phy_ethtool_set_link_ksettings,
1247 };
1248 
1249 static const struct net_device_ops lpc_netdev_ops = {
1250 	.ndo_open		= lpc_eth_open,
1251 	.ndo_stop		= lpc_eth_close,
1252 	.ndo_start_xmit		= lpc_eth_hard_start_xmit,
1253 	.ndo_set_rx_mode	= lpc_eth_set_multicast_list,
1254 	.ndo_do_ioctl		= lpc_eth_ioctl,
1255 	.ndo_set_mac_address	= lpc_set_mac_address,
1256 	.ndo_validate_addr	= eth_validate_addr,
1257 };
1258 
1259 static int lpc_eth_drv_probe(struct platform_device *pdev)
1260 {
1261 	struct resource *res;
1262 	struct net_device *ndev;
1263 	struct netdata_local *pldat;
1264 	struct phy_device *phydev;
1265 	dma_addr_t dma_handle;
1266 	int irq, ret;
1267 	u32 tmp;
1268 
1269 	/* Setup network interface for RMII or MII mode */
1270 	tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
1271 	tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
1272 	if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
1273 		tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
1274 	else
1275 		tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
1276 	__raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
1277 
1278 	/* Get platform resources */
1279 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1280 	irq = platform_get_irq(pdev, 0);
1281 	if (!res || irq < 0) {
1282 		dev_err(&pdev->dev, "error getting resources.\n");
1283 		ret = -ENXIO;
1284 		goto err_exit;
1285 	}
1286 
1287 	/* Allocate net driver data structure */
1288 	ndev = alloc_etherdev(sizeof(struct netdata_local));
1289 	if (!ndev) {
1290 		dev_err(&pdev->dev, "could not allocate device.\n");
1291 		ret = -ENOMEM;
1292 		goto err_exit;
1293 	}
1294 
1295 	SET_NETDEV_DEV(ndev, &pdev->dev);
1296 
1297 	pldat = netdev_priv(ndev);
1298 	pldat->pdev = pdev;
1299 	pldat->ndev = ndev;
1300 
1301 	spin_lock_init(&pldat->lock);
1302 
1303 	/* Save resources */
1304 	ndev->irq = irq;
1305 
1306 	/* Get clock for the device */
1307 	pldat->clk = clk_get(&pdev->dev, NULL);
1308 	if (IS_ERR(pldat->clk)) {
1309 		dev_err(&pdev->dev, "error getting clock.\n");
1310 		ret = PTR_ERR(pldat->clk);
1311 		goto err_out_free_dev;
1312 	}
1313 
1314 	/* Enable network clock */
1315 	ret = clk_prepare_enable(pldat->clk);
1316 	if (ret)
1317 		goto err_out_clk_put;
1318 
1319 	/* Map IO space */
1320 	pldat->net_base = ioremap(res->start, resource_size(res));
1321 	if (!pldat->net_base) {
1322 		dev_err(&pdev->dev, "failed to map registers\n");
1323 		ret = -ENOMEM;
1324 		goto err_out_disable_clocks;
1325 	}
1326 	ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
1327 			  ndev->name, ndev);
1328 	if (ret) {
1329 		dev_err(&pdev->dev, "error requesting interrupt.\n");
1330 		goto err_out_iounmap;
1331 	}
1332 
1333 	/* Setup driver functions */
1334 	ndev->netdev_ops = &lpc_netdev_ops;
1335 	ndev->ethtool_ops = &lpc_eth_ethtool_ops;
1336 	ndev->watchdog_timeo = msecs_to_jiffies(2500);
1337 
1338 	/* Get size of DMA buffers/descriptors region */
1339 	pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
1340 		sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
1341 	pldat->dma_buff_base_v = 0;
1342 
1343 	if (use_iram_for_net(&pldat->pdev->dev)) {
1344 		dma_handle = LPC32XX_IRAM_BASE;
1345 		if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
1346 			pldat->dma_buff_base_v =
1347 				io_p2v(LPC32XX_IRAM_BASE);
1348 		else
1349 			netdev_err(ndev,
1350 				"IRAM not big enough for net buffers, using SDRAM instead.\n");
1351 	}
1352 
1353 	if (pldat->dma_buff_base_v == 0) {
1354 		ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1355 		if (ret)
1356 			goto err_out_free_irq;
1357 
1358 		pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
1359 
1360 		/* Allocate a chunk of memory for the DMA ethernet buffers
1361 		   and descriptors */
1362 		pldat->dma_buff_base_v =
1363 			dma_alloc_coherent(&pldat->pdev->dev,
1364 					   pldat->dma_buff_size, &dma_handle,
1365 					   GFP_KERNEL);
1366 		if (pldat->dma_buff_base_v == NULL) {
1367 			ret = -ENOMEM;
1368 			goto err_out_free_irq;
1369 		}
1370 	}
1371 	pldat->dma_buff_base_p = dma_handle;
1372 
1373 	netdev_dbg(ndev, "IO address space     :%pR\n", res);
1374 	netdev_dbg(ndev, "IO address size      :%d\n", resource_size(res));
1375 	netdev_dbg(ndev, "IO address (mapped)  :0x%p\n",
1376 			pldat->net_base);
1377 	netdev_dbg(ndev, "IRQ number           :%d\n", ndev->irq);
1378 	netdev_dbg(ndev, "DMA buffer size      :%d\n", pldat->dma_buff_size);
1379 	netdev_dbg(ndev, "DMA buffer P address :0x%08x\n",
1380 			pldat->dma_buff_base_p);
1381 	netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
1382 			pldat->dma_buff_base_v);
1383 
1384 	/* Get MAC address from current HW setting (POR state is all zeros) */
1385 	__lpc_get_mac(pldat, ndev->dev_addr);
1386 
1387 	if (!is_valid_ether_addr(ndev->dev_addr)) {
1388 		const char *macaddr = of_get_mac_address(pdev->dev.of_node);
1389 		if (macaddr)
1390 			memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
1391 	}
1392 	if (!is_valid_ether_addr(ndev->dev_addr))
1393 		eth_hw_addr_random(ndev);
1394 
1395 	/* Reset the ethernet controller */
1396 	__lpc_eth_reset(pldat);
1397 
1398 	/* then shut everything down to save power */
1399 	__lpc_eth_shutdown(pldat);
1400 
1401 	/* Set default parameters */
1402 	pldat->msg_enable = NETIF_MSG_LINK;
1403 
1404 	/* Force an MII interface reset and clock setup */
1405 	__lpc_mii_mngt_reset(pldat);
1406 
1407 	/* Force default PHY interface setup in chip, this will probably be
1408 	   changed by the PHY driver */
1409 	pldat->link = 0;
1410 	pldat->speed = 100;
1411 	pldat->duplex = DUPLEX_FULL;
1412 	__lpc_params_setup(pldat);
1413 
1414 	netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
1415 
1416 	ret = register_netdev(ndev);
1417 	if (ret) {
1418 		dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
1419 		goto err_out_dma_unmap;
1420 	}
1421 	platform_set_drvdata(pdev, ndev);
1422 
1423 	ret = lpc_mii_init(pldat);
1424 	if (ret)
1425 		goto err_out_unregister_netdev;
1426 
1427 	netdev_info(ndev, "LPC mac at 0x%08x irq %d\n",
1428 	       res->start, ndev->irq);
1429 
1430 	phydev = ndev->phydev;
1431 
1432 	device_init_wakeup(&pdev->dev, 1);
1433 	device_set_wakeup_enable(&pdev->dev, 0);
1434 
1435 	return 0;
1436 
1437 err_out_unregister_netdev:
1438 	unregister_netdev(ndev);
1439 err_out_dma_unmap:
1440 	if (!use_iram_for_net(&pldat->pdev->dev) ||
1441 	    pldat->dma_buff_size > lpc32xx_return_iram_size())
1442 		dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
1443 				  pldat->dma_buff_base_v,
1444 				  pldat->dma_buff_base_p);
1445 err_out_free_irq:
1446 	free_irq(ndev->irq, ndev);
1447 err_out_iounmap:
1448 	iounmap(pldat->net_base);
1449 err_out_disable_clocks:
1450 	clk_disable_unprepare(pldat->clk);
1451 err_out_clk_put:
1452 	clk_put(pldat->clk);
1453 err_out_free_dev:
1454 	free_netdev(ndev);
1455 err_exit:
1456 	pr_err("%s: not found (%d).\n", MODNAME, ret);
1457 	return ret;
1458 }
1459 
1460 static int lpc_eth_drv_remove(struct platform_device *pdev)
1461 {
1462 	struct net_device *ndev = platform_get_drvdata(pdev);
1463 	struct netdata_local *pldat = netdev_priv(ndev);
1464 
1465 	unregister_netdev(ndev);
1466 
1467 	if (!use_iram_for_net(&pldat->pdev->dev) ||
1468 	    pldat->dma_buff_size > lpc32xx_return_iram_size())
1469 		dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
1470 				  pldat->dma_buff_base_v,
1471 				  pldat->dma_buff_base_p);
1472 	free_irq(ndev->irq, ndev);
1473 	iounmap(pldat->net_base);
1474 	mdiobus_unregister(pldat->mii_bus);
1475 	mdiobus_free(pldat->mii_bus);
1476 	clk_disable_unprepare(pldat->clk);
1477 	clk_put(pldat->clk);
1478 	free_netdev(ndev);
1479 
1480 	return 0;
1481 }
1482 
1483 #ifdef CONFIG_PM
1484 static int lpc_eth_drv_suspend(struct platform_device *pdev,
1485 	pm_message_t state)
1486 {
1487 	struct net_device *ndev = platform_get_drvdata(pdev);
1488 	struct netdata_local *pldat = netdev_priv(ndev);
1489 
1490 	if (device_may_wakeup(&pdev->dev))
1491 		enable_irq_wake(ndev->irq);
1492 
1493 	if (ndev) {
1494 		if (netif_running(ndev)) {
1495 			netif_device_detach(ndev);
1496 			__lpc_eth_shutdown(pldat);
1497 			clk_disable_unprepare(pldat->clk);
1498 
1499 			/*
1500 			 * Reset again now clock is disable to be sure
1501 			 * EMC_MDC is down
1502 			 */
1503 			__lpc_eth_reset(pldat);
1504 		}
1505 	}
1506 
1507 	return 0;
1508 }
1509 
1510 static int lpc_eth_drv_resume(struct platform_device *pdev)
1511 {
1512 	struct net_device *ndev = platform_get_drvdata(pdev);
1513 	struct netdata_local *pldat;
1514 
1515 	if (device_may_wakeup(&pdev->dev))
1516 		disable_irq_wake(ndev->irq);
1517 
1518 	if (ndev) {
1519 		if (netif_running(ndev)) {
1520 			pldat = netdev_priv(ndev);
1521 
1522 			/* Enable interface clock */
1523 			clk_enable(pldat->clk);
1524 
1525 			/* Reset and initialize */
1526 			__lpc_eth_reset(pldat);
1527 			__lpc_eth_init(pldat);
1528 
1529 			netif_device_attach(ndev);
1530 		}
1531 	}
1532 
1533 	return 0;
1534 }
1535 #endif
1536 
1537 #ifdef CONFIG_OF
1538 static const struct of_device_id lpc_eth_match[] = {
1539 	{ .compatible = "nxp,lpc-eth" },
1540 	{ }
1541 };
1542 MODULE_DEVICE_TABLE(of, lpc_eth_match);
1543 #endif
1544 
1545 static struct platform_driver lpc_eth_driver = {
1546 	.probe		= lpc_eth_drv_probe,
1547 	.remove		= lpc_eth_drv_remove,
1548 #ifdef CONFIG_PM
1549 	.suspend	= lpc_eth_drv_suspend,
1550 	.resume		= lpc_eth_drv_resume,
1551 #endif
1552 	.driver		= {
1553 		.name	= MODNAME,
1554 		.of_match_table = of_match_ptr(lpc_eth_match),
1555 	},
1556 };
1557 
1558 module_platform_driver(lpc_eth_driver);
1559 
1560 MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
1561 MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
1562 MODULE_DESCRIPTION("LPC Ethernet Driver");
1563 MODULE_LICENSE("GPL");
1564