1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* Copyright (C) 2018 Microchip Technology Inc. */ 3 4 #ifndef _LAN743X_H 5 #define _LAN743X_H 6 7 #define DRIVER_AUTHOR "Bryan Whitehead <Bryan.Whitehead@microchip.com>" 8 #define DRIVER_DESC "LAN743x PCIe Gigabit Ethernet Driver" 9 #define DRIVER_NAME "lan743x" 10 11 /* Register Definitions */ 12 #define ID_REV (0x00) 13 #define ID_REV_IS_VALID_CHIP_ID_(id_rev) \ 14 (((id_rev) & 0xFFF00000) == 0x74300000) 15 #define ID_REV_CHIP_REV_MASK_ (0x0000FFFF) 16 #define ID_REV_CHIP_REV_A0_ (0x00000000) 17 #define ID_REV_CHIP_REV_B0_ (0x00000010) 18 19 #define FPGA_REV (0x04) 20 #define FPGA_REV_GET_MINOR_(fpga_rev) (((fpga_rev) >> 8) & 0x000000FF) 21 #define FPGA_REV_GET_MAJOR_(fpga_rev) ((fpga_rev) & 0x000000FF) 22 23 #define HW_CFG (0x010) 24 #define HW_CFG_LRST_ BIT(1) 25 26 #define PMT_CTL (0x014) 27 #define PMT_CTL_ETH_PHY_D3_COLD_OVR_ BIT(27) 28 #define PMT_CTL_MAC_D3_RX_CLK_OVR_ BIT(25) 29 #define PMT_CTL_ETH_PHY_EDPD_PLL_CTL_ BIT(24) 30 #define PMT_CTL_ETH_PHY_D3_OVR_ BIT(23) 31 #define PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_ BIT(18) 32 #define PMT_CTL_GPIO_WAKEUP_EN_ BIT(15) 33 #define PMT_CTL_EEE_WAKEUP_EN_ BIT(13) 34 #define PMT_CTL_READY_ BIT(7) 35 #define PMT_CTL_ETH_PHY_RST_ BIT(4) 36 #define PMT_CTL_WOL_EN_ BIT(3) 37 #define PMT_CTL_ETH_PHY_WAKE_EN_ BIT(2) 38 #define PMT_CTL_WUPS_MASK_ (0x00000003) 39 40 #define DP_SEL (0x024) 41 #define DP_SEL_DPRDY_ BIT(31) 42 #define DP_SEL_MASK_ (0x0000001F) 43 #define DP_SEL_RFE_RAM (0x00000001) 44 45 #define DP_SEL_VHF_HASH_LEN (16) 46 #define DP_SEL_VHF_VLAN_LEN (128) 47 48 #define DP_CMD (0x028) 49 #define DP_CMD_WRITE_ (0x00000001) 50 51 #define DP_ADDR (0x02C) 52 53 #define DP_DATA_0 (0x030) 54 55 #define E2P_CMD (0x040) 56 #define E2P_CMD_EPC_BUSY_ BIT(31) 57 #define E2P_CMD_EPC_CMD_WRITE_ (0x30000000) 58 #define E2P_CMD_EPC_CMD_EWEN_ (0x20000000) 59 #define E2P_CMD_EPC_CMD_READ_ (0x00000000) 60 #define E2P_CMD_EPC_TIMEOUT_ BIT(10) 61 #define E2P_CMD_EPC_ADDR_MASK_ (0x000001FF) 62 63 #define E2P_DATA (0x044) 64 65 #define FCT_RX_CTL (0xAC) 66 #define FCT_RX_CTL_EN_(channel) BIT(28 + (channel)) 67 #define FCT_RX_CTL_DIS_(channel) BIT(24 + (channel)) 68 #define FCT_RX_CTL_RESET_(channel) BIT(20 + (channel)) 69 70 #define FCT_TX_CTL (0xC4) 71 #define FCT_TX_CTL_EN_(channel) BIT(28 + (channel)) 72 #define FCT_TX_CTL_DIS_(channel) BIT(24 + (channel)) 73 #define FCT_TX_CTL_RESET_(channel) BIT(20 + (channel)) 74 75 #define FCT_FLOW(rx_channel) (0xE0 + ((rx_channel) << 2)) 76 #define FCT_FLOW_CTL_OFF_THRESHOLD_ (0x00007F00) 77 #define FCT_FLOW_CTL_OFF_THRESHOLD_SET_(value) \ 78 ((value << 8) & FCT_FLOW_CTL_OFF_THRESHOLD_) 79 #define FCT_FLOW_CTL_REQ_EN_ BIT(7) 80 #define FCT_FLOW_CTL_ON_THRESHOLD_ (0x0000007F) 81 #define FCT_FLOW_CTL_ON_THRESHOLD_SET_(value) \ 82 ((value << 0) & FCT_FLOW_CTL_ON_THRESHOLD_) 83 84 #define MAC_CR (0x100) 85 #define MAC_CR_EEE_EN_ BIT(17) 86 #define MAC_CR_ADD_ BIT(12) 87 #define MAC_CR_ASD_ BIT(11) 88 #define MAC_CR_CNTR_RST_ BIT(5) 89 #define MAC_CR_RST_ BIT(0) 90 91 #define MAC_RX (0x104) 92 #define MAC_RX_MAX_SIZE_SHIFT_ (16) 93 #define MAC_RX_MAX_SIZE_MASK_ (0x3FFF0000) 94 #define MAC_RX_RXD_ BIT(1) 95 #define MAC_RX_RXEN_ BIT(0) 96 97 #define MAC_TX (0x108) 98 #define MAC_TX_TXD_ BIT(1) 99 #define MAC_TX_TXEN_ BIT(0) 100 101 #define MAC_FLOW (0x10C) 102 #define MAC_FLOW_CR_TX_FCEN_ BIT(30) 103 #define MAC_FLOW_CR_RX_FCEN_ BIT(29) 104 #define MAC_FLOW_CR_FCPT_MASK_ (0x0000FFFF) 105 106 #define MAC_RX_ADDRH (0x118) 107 108 #define MAC_RX_ADDRL (0x11C) 109 110 #define MAC_MII_ACC (0x120) 111 #define MAC_MII_ACC_PHY_ADDR_SHIFT_ (11) 112 #define MAC_MII_ACC_PHY_ADDR_MASK_ (0x0000F800) 113 #define MAC_MII_ACC_MIIRINDA_SHIFT_ (6) 114 #define MAC_MII_ACC_MIIRINDA_MASK_ (0x000007C0) 115 #define MAC_MII_ACC_MII_READ_ (0x00000000) 116 #define MAC_MII_ACC_MII_WRITE_ (0x00000002) 117 #define MAC_MII_ACC_MII_BUSY_ BIT(0) 118 119 #define MAC_MII_DATA (0x124) 120 121 #define MAC_EEE_TX_LPI_REQ_DLY_CNT (0x130) 122 123 #define MAC_WUCSR (0x140) 124 #define MAC_WUCSR_RFE_WAKE_EN_ BIT(14) 125 #define MAC_WUCSR_PFDA_EN_ BIT(3) 126 #define MAC_WUCSR_WAKE_EN_ BIT(2) 127 #define MAC_WUCSR_MPEN_ BIT(1) 128 #define MAC_WUCSR_BCST_EN_ BIT(0) 129 130 #define MAC_WK_SRC (0x144) 131 132 #define MAC_WUF_CFG0 (0x150) 133 #define MAC_NUM_OF_WUF_CFG (32) 134 #define MAC_WUF_CFG_BEGIN (MAC_WUF_CFG0) 135 #define MAC_WUF_CFG(index) (MAC_WUF_CFG_BEGIN + (4 * (index))) 136 #define MAC_WUF_CFG_EN_ BIT(31) 137 #define MAC_WUF_CFG_TYPE_MCAST_ (0x02000000) 138 #define MAC_WUF_CFG_TYPE_ALL_ (0x01000000) 139 #define MAC_WUF_CFG_OFFSET_SHIFT_ (16) 140 #define MAC_WUF_CFG_CRC16_MASK_ (0x0000FFFF) 141 142 #define MAC_WUF_MASK0_0 (0x200) 143 #define MAC_WUF_MASK0_1 (0x204) 144 #define MAC_WUF_MASK0_2 (0x208) 145 #define MAC_WUF_MASK0_3 (0x20C) 146 #define MAC_WUF_MASK0_BEGIN (MAC_WUF_MASK0_0) 147 #define MAC_WUF_MASK1_BEGIN (MAC_WUF_MASK0_1) 148 #define MAC_WUF_MASK2_BEGIN (MAC_WUF_MASK0_2) 149 #define MAC_WUF_MASK3_BEGIN (MAC_WUF_MASK0_3) 150 #define MAC_WUF_MASK0(index) (MAC_WUF_MASK0_BEGIN + (0x10 * (index))) 151 #define MAC_WUF_MASK1(index) (MAC_WUF_MASK1_BEGIN + (0x10 * (index))) 152 #define MAC_WUF_MASK2(index) (MAC_WUF_MASK2_BEGIN + (0x10 * (index))) 153 #define MAC_WUF_MASK3(index) (MAC_WUF_MASK3_BEGIN + (0x10 * (index))) 154 155 /* offset 0x400 - 0x500, x may range from 0 to 32, for a total of 33 entries */ 156 #define RFE_ADDR_FILT_HI(x) (0x400 + (8 * (x))) 157 #define RFE_ADDR_FILT_HI_VALID_ BIT(31) 158 159 /* offset 0x404 - 0x504, x may range from 0 to 32, for a total of 33 entries */ 160 #define RFE_ADDR_FILT_LO(x) (0x404 + (8 * (x))) 161 162 #define RFE_CTL (0x508) 163 #define RFE_CTL_AB_ BIT(10) 164 #define RFE_CTL_AM_ BIT(9) 165 #define RFE_CTL_AU_ BIT(8) 166 #define RFE_CTL_MCAST_HASH_ BIT(3) 167 #define RFE_CTL_DA_PERFECT_ BIT(1) 168 169 #define RFE_RSS_CFG (0x554) 170 #define RFE_RSS_CFG_UDP_IPV6_EX_ BIT(16) 171 #define RFE_RSS_CFG_TCP_IPV6_EX_ BIT(15) 172 #define RFE_RSS_CFG_IPV6_EX_ BIT(14) 173 #define RFE_RSS_CFG_UDP_IPV6_ BIT(13) 174 #define RFE_RSS_CFG_TCP_IPV6_ BIT(12) 175 #define RFE_RSS_CFG_IPV6_ BIT(11) 176 #define RFE_RSS_CFG_UDP_IPV4_ BIT(10) 177 #define RFE_RSS_CFG_TCP_IPV4_ BIT(9) 178 #define RFE_RSS_CFG_IPV4_ BIT(8) 179 #define RFE_RSS_CFG_VALID_HASH_BITS_ (0x000000E0) 180 #define RFE_RSS_CFG_RSS_QUEUE_ENABLE_ BIT(2) 181 #define RFE_RSS_CFG_RSS_HASH_STORE_ BIT(1) 182 #define RFE_RSS_CFG_RSS_ENABLE_ BIT(0) 183 184 #define RFE_HASH_KEY(index) (0x558 + (index << 2)) 185 186 #define RFE_INDX(index) (0x580 + (index << 2)) 187 188 #define MAC_WUCSR2 (0x600) 189 190 #define INT_STS (0x780) 191 #define INT_BIT_DMA_RX_(channel) BIT(24 + (channel)) 192 #define INT_BIT_ALL_RX_ (0x0F000000) 193 #define INT_BIT_DMA_TX_(channel) BIT(16 + (channel)) 194 #define INT_BIT_ALL_TX_ (0x000F0000) 195 #define INT_BIT_SW_GP_ BIT(9) 196 #define INT_BIT_ALL_OTHER_ (0x00000280) 197 #define INT_BIT_MAS_ BIT(0) 198 199 #define INT_SET (0x784) 200 201 #define INT_EN_SET (0x788) 202 203 #define INT_EN_CLR (0x78C) 204 205 #define INT_STS_R2C (0x790) 206 207 #define INT_VEC_EN_SET (0x794) 208 #define INT_VEC_EN_CLR (0x798) 209 #define INT_VEC_EN_AUTO_CLR (0x79C) 210 #define INT_VEC_EN_(vector_index) BIT(0 + vector_index) 211 212 #define INT_VEC_MAP0 (0x7A0) 213 #define INT_VEC_MAP0_RX_VEC_(channel, vector) \ 214 (((u32)(vector)) << ((channel) << 2)) 215 216 #define INT_VEC_MAP1 (0x7A4) 217 #define INT_VEC_MAP1_TX_VEC_(channel, vector) \ 218 (((u32)(vector)) << ((channel) << 2)) 219 220 #define INT_VEC_MAP2 (0x7A8) 221 222 #define INT_MOD_MAP0 (0x7B0) 223 224 #define INT_MOD_MAP1 (0x7B4) 225 226 #define INT_MOD_MAP2 (0x7B8) 227 228 #define INT_MOD_CFG0 (0x7C0) 229 #define INT_MOD_CFG1 (0x7C4) 230 #define INT_MOD_CFG2 (0x7C8) 231 #define INT_MOD_CFG3 (0x7CC) 232 #define INT_MOD_CFG4 (0x7D0) 233 #define INT_MOD_CFG5 (0x7D4) 234 #define INT_MOD_CFG6 (0x7D8) 235 #define INT_MOD_CFG7 (0x7DC) 236 237 #define DMAC_CFG (0xC00) 238 #define DMAC_CFG_COAL_EN_ BIT(16) 239 #define DMAC_CFG_CH_ARB_SEL_RX_HIGH_ (0x00000000) 240 #define DMAC_CFG_MAX_READ_REQ_MASK_ (0x00000070) 241 #define DMAC_CFG_MAX_READ_REQ_SET_(val) \ 242 ((((u32)(val)) << 4) & DMAC_CFG_MAX_READ_REQ_MASK_) 243 #define DMAC_CFG_MAX_DSPACE_16_ (0x00000000) 244 #define DMAC_CFG_MAX_DSPACE_32_ (0x00000001) 245 #define DMAC_CFG_MAX_DSPACE_64_ BIT(1) 246 #define DMAC_CFG_MAX_DSPACE_128_ (0x00000003) 247 248 #define DMAC_COAL_CFG (0xC04) 249 #define DMAC_COAL_CFG_TIMER_LIMIT_MASK_ (0xFFF00000) 250 #define DMAC_COAL_CFG_TIMER_LIMIT_SET_(val) \ 251 ((((u32)(val)) << 20) & DMAC_COAL_CFG_TIMER_LIMIT_MASK_) 252 #define DMAC_COAL_CFG_TIMER_TX_START_ BIT(19) 253 #define DMAC_COAL_CFG_FLUSH_INTS_ BIT(18) 254 #define DMAC_COAL_CFG_INT_EXIT_COAL_ BIT(17) 255 #define DMAC_COAL_CFG_CSR_EXIT_COAL_ BIT(16) 256 #define DMAC_COAL_CFG_TX_THRES_MASK_ (0x0000FF00) 257 #define DMAC_COAL_CFG_TX_THRES_SET_(val) \ 258 ((((u32)(val)) << 8) & DMAC_COAL_CFG_TX_THRES_MASK_) 259 #define DMAC_COAL_CFG_RX_THRES_MASK_ (0x000000FF) 260 #define DMAC_COAL_CFG_RX_THRES_SET_(val) \ 261 (((u32)(val)) & DMAC_COAL_CFG_RX_THRES_MASK_) 262 263 #define DMAC_OBFF_CFG (0xC08) 264 #define DMAC_OBFF_TX_THRES_MASK_ (0x0000FF00) 265 #define DMAC_OBFF_TX_THRES_SET_(val) \ 266 ((((u32)(val)) << 8) & DMAC_OBFF_TX_THRES_MASK_) 267 #define DMAC_OBFF_RX_THRES_MASK_ (0x000000FF) 268 #define DMAC_OBFF_RX_THRES_SET_(val) \ 269 (((u32)(val)) & DMAC_OBFF_RX_THRES_MASK_) 270 271 #define DMAC_CMD (0xC0C) 272 #define DMAC_CMD_SWR_ BIT(31) 273 #define DMAC_CMD_TX_SWR_(channel) BIT(24 + (channel)) 274 #define DMAC_CMD_START_T_(channel) BIT(20 + (channel)) 275 #define DMAC_CMD_STOP_T_(channel) BIT(16 + (channel)) 276 #define DMAC_CMD_RX_SWR_(channel) BIT(8 + (channel)) 277 #define DMAC_CMD_START_R_(channel) BIT(4 + (channel)) 278 #define DMAC_CMD_STOP_R_(channel) BIT(0 + (channel)) 279 280 #define DMAC_INT_STS (0xC10) 281 #define DMAC_INT_EN_SET (0xC14) 282 #define DMAC_INT_EN_CLR (0xC18) 283 #define DMAC_INT_BIT_RXFRM_(channel) BIT(16 + (channel)) 284 #define DMAC_INT_BIT_TX_IOC_(channel) BIT(0 + (channel)) 285 286 #define RX_CFG_A(channel) (0xC40 + ((channel) << 6)) 287 #define RX_CFG_A_RX_WB_ON_INT_TMR_ BIT(30) 288 #define RX_CFG_A_RX_WB_THRES_MASK_ (0x1F000000) 289 #define RX_CFG_A_RX_WB_THRES_SET_(val) \ 290 ((((u32)(val)) << 24) & RX_CFG_A_RX_WB_THRES_MASK_) 291 #define RX_CFG_A_RX_PF_THRES_MASK_ (0x001F0000) 292 #define RX_CFG_A_RX_PF_THRES_SET_(val) \ 293 ((((u32)(val)) << 16) & RX_CFG_A_RX_PF_THRES_MASK_) 294 #define RX_CFG_A_RX_PF_PRI_THRES_MASK_ (0x00001F00) 295 #define RX_CFG_A_RX_PF_PRI_THRES_SET_(val) \ 296 ((((u32)(val)) << 8) & RX_CFG_A_RX_PF_PRI_THRES_MASK_) 297 #define RX_CFG_A_RX_HP_WB_EN_ BIT(5) 298 299 #define RX_CFG_B(channel) (0xC44 + ((channel) << 6)) 300 #define RX_CFG_B_TS_ALL_RX_ BIT(29) 301 #define RX_CFG_B_RX_PAD_MASK_ (0x03000000) 302 #define RX_CFG_B_RX_PAD_0_ (0x00000000) 303 #define RX_CFG_B_RX_PAD_2_ (0x02000000) 304 #define RX_CFG_B_RDMABL_512_ (0x00040000) 305 #define RX_CFG_B_RX_RING_LEN_MASK_ (0x0000FFFF) 306 307 #define RX_BASE_ADDRH(channel) (0xC48 + ((channel) << 6)) 308 309 #define RX_BASE_ADDRL(channel) (0xC4C + ((channel) << 6)) 310 311 #define RX_HEAD_WRITEBACK_ADDRH(channel) (0xC50 + ((channel) << 6)) 312 313 #define RX_HEAD_WRITEBACK_ADDRL(channel) (0xC54 + ((channel) << 6)) 314 315 #define RX_HEAD(channel) (0xC58 + ((channel) << 6)) 316 317 #define RX_TAIL(channel) (0xC5C + ((channel) << 6)) 318 #define RX_TAIL_SET_TOP_INT_EN_ BIT(30) 319 #define RX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29) 320 321 #define RX_CFG_C(channel) (0xC64 + ((channel) << 6)) 322 #define RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_ BIT(6) 323 #define RX_CFG_C_RX_INT_EN_R2C_ BIT(4) 324 #define RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_ BIT(3) 325 #define RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_ (0x00000007) 326 327 #define TX_CFG_A(channel) (0xD40 + ((channel) << 6)) 328 #define TX_CFG_A_TX_HP_WB_ON_INT_TMR_ BIT(30) 329 #define TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ (0x10000000) 330 #define TX_CFG_A_TX_PF_THRES_MASK_ (0x001F0000) 331 #define TX_CFG_A_TX_PF_THRES_SET_(value) \ 332 ((((u32)(value)) << 16) & TX_CFG_A_TX_PF_THRES_MASK_) 333 #define TX_CFG_A_TX_PF_PRI_THRES_MASK_ (0x00001F00) 334 #define TX_CFG_A_TX_PF_PRI_THRES_SET_(value) \ 335 ((((u32)(value)) << 8) & TX_CFG_A_TX_PF_PRI_THRES_MASK_) 336 #define TX_CFG_A_TX_HP_WB_EN_ BIT(5) 337 #define TX_CFG_A_TX_HP_WB_THRES_MASK_ (0x0000000F) 338 #define TX_CFG_A_TX_HP_WB_THRES_SET_(value) \ 339 (((u32)(value)) & TX_CFG_A_TX_HP_WB_THRES_MASK_) 340 341 #define TX_CFG_B(channel) (0xD44 + ((channel) << 6)) 342 #define TX_CFG_B_TDMABL_512_ (0x00040000) 343 #define TX_CFG_B_TX_RING_LEN_MASK_ (0x0000FFFF) 344 345 #define TX_BASE_ADDRH(channel) (0xD48 + ((channel) << 6)) 346 347 #define TX_BASE_ADDRL(channel) (0xD4C + ((channel) << 6)) 348 349 #define TX_HEAD_WRITEBACK_ADDRH(channel) (0xD50 + ((channel) << 6)) 350 351 #define TX_HEAD_WRITEBACK_ADDRL(channel) (0xD54 + ((channel) << 6)) 352 353 #define TX_HEAD(channel) (0xD58 + ((channel) << 6)) 354 355 #define TX_TAIL(channel) (0xD5C + ((channel) << 6)) 356 #define TX_TAIL_SET_DMAC_INT_EN_ BIT(31) 357 #define TX_TAIL_SET_TOP_INT_EN_ BIT(30) 358 #define TX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29) 359 360 #define TX_CFG_C(channel) (0xD64 + ((channel) << 6)) 361 #define TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_ BIT(6) 362 #define TX_CFG_C_TX_DMA_INT_EN_AUTO_CLR_ BIT(5) 363 #define TX_CFG_C_TX_INT_EN_R2C_ BIT(4) 364 #define TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_ BIT(3) 365 #define TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_ (0x00000007) 366 367 #define OTP_PWR_DN (0x1000) 368 #define OTP_PWR_DN_PWRDN_N_ BIT(0) 369 370 #define OTP_ADDR1 (0x1004) 371 #define OTP_ADDR1_15_11_MASK_ (0x1F) 372 373 #define OTP_ADDR2 (0x1008) 374 #define OTP_ADDR2_10_3_MASK_ (0xFF) 375 376 #define OTP_PRGM_DATA (0x1010) 377 378 #define OTP_PRGM_MODE (0x1014) 379 #define OTP_PRGM_MODE_BYTE_ BIT(0) 380 381 #define OTP_TST_CMD (0x1024) 382 #define OTP_TST_CMD_PRGVRFY_ BIT(3) 383 384 #define OTP_CMD_GO (0x1028) 385 #define OTP_CMD_GO_GO_ BIT(0) 386 387 #define OTP_STATUS (0x1030) 388 #define OTP_STATUS_BUSY_ BIT(0) 389 390 /* MAC statistics registers */ 391 #define STAT_RX_FCS_ERRORS (0x1200) 392 #define STAT_RX_ALIGNMENT_ERRORS (0x1204) 393 #define STAT_RX_FRAGMENT_ERRORS (0x1208) 394 #define STAT_RX_JABBER_ERRORS (0x120C) 395 #define STAT_RX_UNDERSIZE_FRAME_ERRORS (0x1210) 396 #define STAT_RX_OVERSIZE_FRAME_ERRORS (0x1214) 397 #define STAT_RX_DROPPED_FRAMES (0x1218) 398 #define STAT_RX_UNICAST_BYTE_COUNT (0x121C) 399 #define STAT_RX_BROADCAST_BYTE_COUNT (0x1220) 400 #define STAT_RX_MULTICAST_BYTE_COUNT (0x1224) 401 #define STAT_RX_UNICAST_FRAMES (0x1228) 402 #define STAT_RX_BROADCAST_FRAMES (0x122C) 403 #define STAT_RX_MULTICAST_FRAMES (0x1230) 404 #define STAT_RX_PAUSE_FRAMES (0x1234) 405 #define STAT_RX_64_BYTE_FRAMES (0x1238) 406 #define STAT_RX_65_127_BYTE_FRAMES (0x123C) 407 #define STAT_RX_128_255_BYTE_FRAMES (0x1240) 408 #define STAT_RX_256_511_BYTES_FRAMES (0x1244) 409 #define STAT_RX_512_1023_BYTE_FRAMES (0x1248) 410 #define STAT_RX_1024_1518_BYTE_FRAMES (0x124C) 411 #define STAT_RX_GREATER_1518_BYTE_FRAMES (0x1250) 412 #define STAT_RX_TOTAL_FRAMES (0x1254) 413 #define STAT_EEE_RX_LPI_TRANSITIONS (0x1258) 414 #define STAT_EEE_RX_LPI_TIME (0x125C) 415 #define STAT_RX_COUNTER_ROLLOVER_STATUS (0x127C) 416 417 #define STAT_TX_FCS_ERRORS (0x1280) 418 #define STAT_TX_EXCESS_DEFERRAL_ERRORS (0x1284) 419 #define STAT_TX_CARRIER_ERRORS (0x1288) 420 #define STAT_TX_BAD_BYTE_COUNT (0x128C) 421 #define STAT_TX_SINGLE_COLLISIONS (0x1290) 422 #define STAT_TX_MULTIPLE_COLLISIONS (0x1294) 423 #define STAT_TX_EXCESSIVE_COLLISION (0x1298) 424 #define STAT_TX_LATE_COLLISIONS (0x129C) 425 #define STAT_TX_UNICAST_BYTE_COUNT (0x12A0) 426 #define STAT_TX_BROADCAST_BYTE_COUNT (0x12A4) 427 #define STAT_TX_MULTICAST_BYTE_COUNT (0x12A8) 428 #define STAT_TX_UNICAST_FRAMES (0x12AC) 429 #define STAT_TX_BROADCAST_FRAMES (0x12B0) 430 #define STAT_TX_MULTICAST_FRAMES (0x12B4) 431 #define STAT_TX_PAUSE_FRAMES (0x12B8) 432 #define STAT_TX_64_BYTE_FRAMES (0x12BC) 433 #define STAT_TX_65_127_BYTE_FRAMES (0x12C0) 434 #define STAT_TX_128_255_BYTE_FRAMES (0x12C4) 435 #define STAT_TX_256_511_BYTES_FRAMES (0x12C8) 436 #define STAT_TX_512_1023_BYTE_FRAMES (0x12CC) 437 #define STAT_TX_1024_1518_BYTE_FRAMES (0x12D0) 438 #define STAT_TX_GREATER_1518_BYTE_FRAMES (0x12D4) 439 #define STAT_TX_TOTAL_FRAMES (0x12D8) 440 #define STAT_EEE_TX_LPI_TRANSITIONS (0x12DC) 441 #define STAT_EEE_TX_LPI_TIME (0x12E0) 442 #define STAT_TX_COUNTER_ROLLOVER_STATUS (0x12FC) 443 444 /* End of Register definitions */ 445 446 #define LAN743X_MAX_RX_CHANNELS (4) 447 #define LAN743X_MAX_TX_CHANNELS (1) 448 struct lan743x_adapter; 449 450 #define LAN743X_USED_RX_CHANNELS (4) 451 #define LAN743X_USED_TX_CHANNELS (1) 452 #define LAN743X_INT_MOD (400) 453 454 #if (LAN743X_USED_RX_CHANNELS > LAN743X_MAX_RX_CHANNELS) 455 #error Invalid LAN743X_USED_RX_CHANNELS 456 #endif 457 #if (LAN743X_USED_TX_CHANNELS > LAN743X_MAX_TX_CHANNELS) 458 #error Invalid LAN743X_USED_TX_CHANNELS 459 #endif 460 461 /* PCI */ 462 /* SMSC acquired EFAR late 1990's, MCHP acquired SMSC 2012 */ 463 #define PCI_VENDOR_ID_SMSC PCI_VENDOR_ID_EFAR 464 #define PCI_DEVICE_ID_SMSC_LAN7430 (0x7430) 465 466 #define PCI_CONFIG_LENGTH (0x1000) 467 468 /* CSR */ 469 #define CSR_LENGTH (0x2000) 470 471 #define LAN743X_CSR_FLAG_IS_A0 BIT(0) 472 #define LAN743X_CSR_FLAG_IS_B0 BIT(1) 473 #define LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR BIT(8) 474 475 struct lan743x_csr { 476 u32 flags; 477 u8 __iomem *csr_address; 478 u32 id_rev; 479 u32 fpga_rev; 480 }; 481 482 /* INTERRUPTS */ 483 typedef void(*lan743x_vector_handler)(void *context, u32 int_sts, u32 flags); 484 485 #define LAN743X_VECTOR_FLAG_IRQ_SHARED BIT(0) 486 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ BIT(1) 487 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C BIT(2) 488 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C BIT(3) 489 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK BIT(4) 490 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR BIT(5) 491 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C BIT(6) 492 #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR BIT(7) 493 #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET BIT(8) 494 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR BIT(9) 495 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET BIT(10) 496 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR BIT(11) 497 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET BIT(12) 498 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR BIT(13) 499 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET BIT(14) 500 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR BIT(15) 501 502 struct lan743x_vector { 503 int irq; 504 u32 flags; 505 struct lan743x_adapter *adapter; 506 int vector_index; 507 u32 int_mask; 508 lan743x_vector_handler handler; 509 void *context; 510 }; 511 512 #define LAN743X_MAX_VECTOR_COUNT (8) 513 514 struct lan743x_intr { 515 int flags; 516 517 unsigned int irq; 518 519 struct lan743x_vector vector_list[LAN743X_MAX_VECTOR_COUNT]; 520 int number_of_vectors; 521 bool using_vectors; 522 523 int software_isr_flag; 524 }; 525 526 #define LAN743X_MAX_FRAME_SIZE (9 * 1024) 527 528 /* PHY */ 529 struct lan743x_phy { 530 bool fc_autoneg; 531 u8 fc_request_control; 532 }; 533 534 /* TX */ 535 struct lan743x_tx_descriptor; 536 struct lan743x_tx_buffer_info; 537 538 #define GPIO_QUEUE_STARTED (0) 539 #define GPIO_TX_FUNCTION (1) 540 #define GPIO_TX_COMPLETION (2) 541 #define GPIO_TX_FRAGMENT (3) 542 543 #define TX_FRAME_FLAG_IN_PROGRESS BIT(0) 544 545 struct lan743x_tx { 546 struct lan743x_adapter *adapter; 547 u32 vector_flags; 548 int channel_number; 549 550 int ring_size; 551 size_t ring_allocation_size; 552 struct lan743x_tx_descriptor *ring_cpu_ptr; 553 dma_addr_t ring_dma_ptr; 554 /* ring_lock: used to prevent concurrent access to tx ring */ 555 spinlock_t ring_lock; 556 u32 frame_flags; 557 u32 frame_first; 558 u32 frame_data0; 559 u32 frame_tail; 560 561 struct lan743x_tx_buffer_info *buffer_info; 562 563 u32 *head_cpu_ptr; 564 dma_addr_t head_dma_ptr; 565 int last_head; 566 int last_tail; 567 568 struct napi_struct napi; 569 570 struct sk_buff *overflow_skb; 571 }; 572 573 /* RX */ 574 struct lan743x_rx_descriptor; 575 struct lan743x_rx_buffer_info; 576 577 struct lan743x_rx { 578 struct lan743x_adapter *adapter; 579 u32 vector_flags; 580 int channel_number; 581 582 int ring_size; 583 size_t ring_allocation_size; 584 struct lan743x_rx_descriptor *ring_cpu_ptr; 585 dma_addr_t ring_dma_ptr; 586 587 struct lan743x_rx_buffer_info *buffer_info; 588 589 u32 *head_cpu_ptr; 590 dma_addr_t head_dma_ptr; 591 u32 last_head; 592 u32 last_tail; 593 594 struct napi_struct napi; 595 596 u32 frame_count; 597 }; 598 599 struct lan743x_adapter { 600 struct net_device *netdev; 601 struct mii_bus *mdiobus; 602 int msg_enable; 603 #ifdef CONFIG_PM 604 u32 wolopts; 605 #endif 606 struct pci_dev *pdev; 607 struct lan743x_csr csr; 608 struct lan743x_intr intr; 609 610 /* lock, used to prevent concurrent access to data port */ 611 struct mutex dp_lock; 612 613 u8 mac_address[ETH_ALEN]; 614 615 struct lan743x_phy phy; 616 struct lan743x_tx tx[LAN743X_MAX_TX_CHANNELS]; 617 struct lan743x_rx rx[LAN743X_MAX_RX_CHANNELS]; 618 }; 619 620 #define LAN743X_COMPONENT_FLAG_RX(channel) BIT(20 + (channel)) 621 622 #define INTR_FLAG_IRQ_REQUESTED(vector_index) BIT(0 + vector_index) 623 #define INTR_FLAG_MSI_ENABLED BIT(8) 624 #define INTR_FLAG_MSIX_ENABLED BIT(9) 625 626 #define MAC_MII_READ 1 627 #define MAC_MII_WRITE 0 628 629 #define PHY_FLAG_OPENED BIT(0) 630 #define PHY_FLAG_ATTACHED BIT(1) 631 632 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 633 #define DMA_ADDR_HIGH32(dma_addr) ((u32)(((dma_addr) >> 32) & 0xFFFFFFFF)) 634 #else 635 #define DMA_ADDR_HIGH32(dma_addr) ((u32)(0)) 636 #endif 637 #define DMA_ADDR_LOW32(dma_addr) ((u32)((dma_addr) & 0xFFFFFFFF)) 638 #define DMA_DESCRIPTOR_SPACING_16 (16) 639 #define DMA_DESCRIPTOR_SPACING_32 (32) 640 #define DMA_DESCRIPTOR_SPACING_64 (64) 641 #define DMA_DESCRIPTOR_SPACING_128 (128) 642 #define DEFAULT_DMA_DESCRIPTOR_SPACING (L1_CACHE_BYTES) 643 644 #define DMAC_CHANNEL_STATE_SET(start_bit, stop_bit) \ 645 (((start_bit) ? 2 : 0) | ((stop_bit) ? 1 : 0)) 646 #define DMAC_CHANNEL_STATE_INITIAL DMAC_CHANNEL_STATE_SET(0, 0) 647 #define DMAC_CHANNEL_STATE_STARTED DMAC_CHANNEL_STATE_SET(1, 0) 648 #define DMAC_CHANNEL_STATE_STOP_PENDING DMAC_CHANNEL_STATE_SET(1, 1) 649 #define DMAC_CHANNEL_STATE_STOPPED DMAC_CHANNEL_STATE_SET(0, 1) 650 651 /* TX Descriptor bits */ 652 #define TX_DESC_DATA0_DTYPE_MASK_ (0xC0000000) 653 #define TX_DESC_DATA0_DTYPE_DATA_ (0x00000000) 654 #define TX_DESC_DATA0_DTYPE_EXT_ (0x40000000) 655 #define TX_DESC_DATA0_FS_ (0x20000000) 656 #define TX_DESC_DATA0_LS_ (0x10000000) 657 #define TX_DESC_DATA0_EXT_ (0x08000000) 658 #define TX_DESC_DATA0_IOC_ (0x04000000) 659 #define TX_DESC_DATA0_ICE_ (0x00400000) 660 #define TX_DESC_DATA0_IPE_ (0x00200000) 661 #define TX_DESC_DATA0_TPE_ (0x00100000) 662 #define TX_DESC_DATA0_FCS_ (0x00020000) 663 #define TX_DESC_DATA0_BUF_LENGTH_MASK_ (0x0000FFFF) 664 #define TX_DESC_DATA0_EXT_LSO_ (0x00200000) 665 #define TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_ (0x000FFFFF) 666 #define TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_ (0x3FFF0000) 667 668 struct lan743x_tx_descriptor { 669 u32 data0; 670 u32 data1; 671 u32 data2; 672 u32 data3; 673 } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING); 674 675 #define TX_BUFFER_INFO_FLAG_ACTIVE BIT(0) 676 #define TX_BUFFER_INFO_FLAG_IGNORE_SYNC BIT(2) 677 #define TX_BUFFER_INFO_FLAG_SKB_FRAGMENT BIT(3) 678 struct lan743x_tx_buffer_info { 679 int flags; 680 struct sk_buff *skb; 681 dma_addr_t dma_ptr; 682 unsigned int buffer_length; 683 }; 684 685 #define LAN743X_TX_RING_SIZE (50) 686 687 /* OWN bit is set. ie, Descs are owned by RX DMAC */ 688 #define RX_DESC_DATA0_OWN_ (0x00008000) 689 /* OWN bit is clear. ie, Descs are owned by host */ 690 #define RX_DESC_DATA0_FS_ (0x80000000) 691 #define RX_DESC_DATA0_LS_ (0x40000000) 692 #define RX_DESC_DATA0_FRAME_LENGTH_MASK_ (0x3FFF0000) 693 #define RX_DESC_DATA0_FRAME_LENGTH_GET_(data0) \ 694 (((data0) & RX_DESC_DATA0_FRAME_LENGTH_MASK_) >> 16) 695 #define RX_DESC_DATA0_EXT_ (0x00004000) 696 #define RX_DESC_DATA0_BUF_LENGTH_MASK_ (0x00003FFF) 697 #define RX_DESC_DATA2_TS_NS_MASK_ (0x3FFFFFFF) 698 699 #if ((NET_IP_ALIGN != 0) && (NET_IP_ALIGN != 2)) 700 #error NET_IP_ALIGN must be 0 or 2 701 #endif 702 703 #define RX_HEAD_PADDING NET_IP_ALIGN 704 705 struct lan743x_rx_descriptor { 706 u32 data0; 707 u32 data1; 708 u32 data2; 709 u32 data3; 710 } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING); 711 712 #define RX_BUFFER_INFO_FLAG_ACTIVE BIT(0) 713 struct lan743x_rx_buffer_info { 714 int flags; 715 struct sk_buff *skb; 716 717 dma_addr_t dma_ptr; 718 unsigned int buffer_length; 719 }; 720 721 #define LAN743X_RX_RING_SIZE (65) 722 723 #define RX_PROCESS_RESULT_NOTHING_TO_DO (0) 724 #define RX_PROCESS_RESULT_PACKET_RECEIVED (1) 725 #define RX_PROCESS_RESULT_PACKET_DROPPED (2) 726 727 u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset); 728 void lan743x_csr_write(struct lan743x_adapter *adapter, int offset, u32 data); 729 730 #endif /* _LAN743X_H */ 731