1 /* SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0 */ 2 /* Copyright (c) 2015-2018 Mellanox Technologies. All rights reserved */ 3 4 #ifndef _MLXSW_REG_H 5 #define _MLXSW_REG_H 6 7 #include <linux/kernel.h> 8 #include <linux/string.h> 9 #include <linux/bitops.h> 10 #include <linux/if_vlan.h> 11 12 #include "item.h" 13 #include "port.h" 14 15 struct mlxsw_reg_info { 16 u16 id; 17 u16 len; /* In u8 */ 18 const char *name; 19 }; 20 21 #define MLXSW_REG_DEFINE(_name, _id, _len) \ 22 static const struct mlxsw_reg_info mlxsw_reg_##_name = { \ 23 .id = _id, \ 24 .len = _len, \ 25 .name = #_name, \ 26 } 27 28 #define MLXSW_REG(type) (&mlxsw_reg_##type) 29 #define MLXSW_REG_LEN(type) MLXSW_REG(type)->len 30 #define MLXSW_REG_ZERO(type, payload) memset(payload, 0, MLXSW_REG(type)->len) 31 32 /* SGCR - Switch General Configuration Register 33 * -------------------------------------------- 34 * This register is used for configuration of the switch capabilities. 35 */ 36 #define MLXSW_REG_SGCR_ID 0x2000 37 #define MLXSW_REG_SGCR_LEN 0x10 38 39 MLXSW_REG_DEFINE(sgcr, MLXSW_REG_SGCR_ID, MLXSW_REG_SGCR_LEN); 40 41 /* reg_sgcr_llb 42 * Link Local Broadcast (Default=0) 43 * When set, all Link Local packets (224.0.0.X) will be treated as broadcast 44 * packets and ignore the IGMP snooping entries. 45 * Access: RW 46 */ 47 MLXSW_ITEM32(reg, sgcr, llb, 0x04, 0, 1); 48 49 static inline void mlxsw_reg_sgcr_pack(char *payload, bool llb) 50 { 51 MLXSW_REG_ZERO(sgcr, payload); 52 mlxsw_reg_sgcr_llb_set(payload, !!llb); 53 } 54 55 /* SPAD - Switch Physical Address Register 56 * --------------------------------------- 57 * The SPAD register configures the switch physical MAC address. 58 */ 59 #define MLXSW_REG_SPAD_ID 0x2002 60 #define MLXSW_REG_SPAD_LEN 0x10 61 62 MLXSW_REG_DEFINE(spad, MLXSW_REG_SPAD_ID, MLXSW_REG_SPAD_LEN); 63 64 /* reg_spad_base_mac 65 * Base MAC address for the switch partitions. 66 * Per switch partition MAC address is equal to: 67 * base_mac + swid 68 * Access: RW 69 */ 70 MLXSW_ITEM_BUF(reg, spad, base_mac, 0x02, 6); 71 72 /* SMID - Switch Multicast ID 73 * -------------------------- 74 * The MID record maps from a MID (Multicast ID), which is a unique identifier 75 * of the multicast group within the stacking domain, into a list of local 76 * ports into which the packet is replicated. 77 */ 78 #define MLXSW_REG_SMID_ID 0x2007 79 #define MLXSW_REG_SMID_LEN 0x240 80 81 MLXSW_REG_DEFINE(smid, MLXSW_REG_SMID_ID, MLXSW_REG_SMID_LEN); 82 83 /* reg_smid_swid 84 * Switch partition ID. 85 * Access: Index 86 */ 87 MLXSW_ITEM32(reg, smid, swid, 0x00, 24, 8); 88 89 /* reg_smid_mid 90 * Multicast identifier - global identifier that represents the multicast group 91 * across all devices. 92 * Access: Index 93 */ 94 MLXSW_ITEM32(reg, smid, mid, 0x00, 0, 16); 95 96 /* reg_smid_port 97 * Local port memebership (1 bit per port). 98 * Access: RW 99 */ 100 MLXSW_ITEM_BIT_ARRAY(reg, smid, port, 0x20, 0x20, 1); 101 102 /* reg_smid_port_mask 103 * Local port mask (1 bit per port). 104 * Access: W 105 */ 106 MLXSW_ITEM_BIT_ARRAY(reg, smid, port_mask, 0x220, 0x20, 1); 107 108 static inline void mlxsw_reg_smid_pack(char *payload, u16 mid, 109 u8 port, bool set) 110 { 111 MLXSW_REG_ZERO(smid, payload); 112 mlxsw_reg_smid_swid_set(payload, 0); 113 mlxsw_reg_smid_mid_set(payload, mid); 114 mlxsw_reg_smid_port_set(payload, port, set); 115 mlxsw_reg_smid_port_mask_set(payload, port, 1); 116 } 117 118 /* SSPR - Switch System Port Record Register 119 * ----------------------------------------- 120 * Configures the system port to local port mapping. 121 */ 122 #define MLXSW_REG_SSPR_ID 0x2008 123 #define MLXSW_REG_SSPR_LEN 0x8 124 125 MLXSW_REG_DEFINE(sspr, MLXSW_REG_SSPR_ID, MLXSW_REG_SSPR_LEN); 126 127 /* reg_sspr_m 128 * Master - if set, then the record describes the master system port. 129 * This is needed in case a local port is mapped into several system ports 130 * (for multipathing). That number will be reported as the source system 131 * port when packets are forwarded to the CPU. Only one master port is allowed 132 * per local port. 133 * 134 * Note: Must be set for Spectrum. 135 * Access: RW 136 */ 137 MLXSW_ITEM32(reg, sspr, m, 0x00, 31, 1); 138 139 /* reg_sspr_local_port 140 * Local port number. 141 * 142 * Access: RW 143 */ 144 MLXSW_ITEM32(reg, sspr, local_port, 0x00, 16, 8); 145 146 /* reg_sspr_sub_port 147 * Virtual port within the physical port. 148 * Should be set to 0 when virtual ports are not enabled on the port. 149 * 150 * Access: RW 151 */ 152 MLXSW_ITEM32(reg, sspr, sub_port, 0x00, 8, 8); 153 154 /* reg_sspr_system_port 155 * Unique identifier within the stacking domain that represents all the ports 156 * that are available in the system (external ports). 157 * 158 * Currently, only single-ASIC configurations are supported, so we default to 159 * 1:1 mapping between system ports and local ports. 160 * Access: Index 161 */ 162 MLXSW_ITEM32(reg, sspr, system_port, 0x04, 0, 16); 163 164 static inline void mlxsw_reg_sspr_pack(char *payload, u8 local_port) 165 { 166 MLXSW_REG_ZERO(sspr, payload); 167 mlxsw_reg_sspr_m_set(payload, 1); 168 mlxsw_reg_sspr_local_port_set(payload, local_port); 169 mlxsw_reg_sspr_sub_port_set(payload, 0); 170 mlxsw_reg_sspr_system_port_set(payload, local_port); 171 } 172 173 /* SFDAT - Switch Filtering Database Aging Time 174 * -------------------------------------------- 175 * Controls the Switch aging time. Aging time is able to be set per Switch 176 * Partition. 177 */ 178 #define MLXSW_REG_SFDAT_ID 0x2009 179 #define MLXSW_REG_SFDAT_LEN 0x8 180 181 MLXSW_REG_DEFINE(sfdat, MLXSW_REG_SFDAT_ID, MLXSW_REG_SFDAT_LEN); 182 183 /* reg_sfdat_swid 184 * Switch partition ID. 185 * Access: Index 186 */ 187 MLXSW_ITEM32(reg, sfdat, swid, 0x00, 24, 8); 188 189 /* reg_sfdat_age_time 190 * Aging time in seconds 191 * Min - 10 seconds 192 * Max - 1,000,000 seconds 193 * Default is 300 seconds. 194 * Access: RW 195 */ 196 MLXSW_ITEM32(reg, sfdat, age_time, 0x04, 0, 20); 197 198 static inline void mlxsw_reg_sfdat_pack(char *payload, u32 age_time) 199 { 200 MLXSW_REG_ZERO(sfdat, payload); 201 mlxsw_reg_sfdat_swid_set(payload, 0); 202 mlxsw_reg_sfdat_age_time_set(payload, age_time); 203 } 204 205 /* SFD - Switch Filtering Database 206 * ------------------------------- 207 * The following register defines the access to the filtering database. 208 * The register supports querying, adding, removing and modifying the database. 209 * The access is optimized for bulk updates in which case more than one 210 * FDB record is present in the same command. 211 */ 212 #define MLXSW_REG_SFD_ID 0x200A 213 #define MLXSW_REG_SFD_BASE_LEN 0x10 /* base length, without records */ 214 #define MLXSW_REG_SFD_REC_LEN 0x10 /* record length */ 215 #define MLXSW_REG_SFD_REC_MAX_COUNT 64 216 #define MLXSW_REG_SFD_LEN (MLXSW_REG_SFD_BASE_LEN + \ 217 MLXSW_REG_SFD_REC_LEN * MLXSW_REG_SFD_REC_MAX_COUNT) 218 219 MLXSW_REG_DEFINE(sfd, MLXSW_REG_SFD_ID, MLXSW_REG_SFD_LEN); 220 221 /* reg_sfd_swid 222 * Switch partition ID for queries. Reserved on Write. 223 * Access: Index 224 */ 225 MLXSW_ITEM32(reg, sfd, swid, 0x00, 24, 8); 226 227 enum mlxsw_reg_sfd_op { 228 /* Dump entire FDB a (process according to record_locator) */ 229 MLXSW_REG_SFD_OP_QUERY_DUMP = 0, 230 /* Query records by {MAC, VID/FID} value */ 231 MLXSW_REG_SFD_OP_QUERY_QUERY = 1, 232 /* Query and clear activity. Query records by {MAC, VID/FID} value */ 233 MLXSW_REG_SFD_OP_QUERY_QUERY_AND_CLEAR_ACTIVITY = 2, 234 /* Test. Response indicates if each of the records could be 235 * added to the FDB. 236 */ 237 MLXSW_REG_SFD_OP_WRITE_TEST = 0, 238 /* Add/modify. Aged-out records cannot be added. This command removes 239 * the learning notification of the {MAC, VID/FID}. Response includes 240 * the entries that were added to the FDB. 241 */ 242 MLXSW_REG_SFD_OP_WRITE_EDIT = 1, 243 /* Remove record by {MAC, VID/FID}. This command also removes 244 * the learning notification and aged-out notifications 245 * of the {MAC, VID/FID}. The response provides current (pre-removal) 246 * entries as non-aged-out. 247 */ 248 MLXSW_REG_SFD_OP_WRITE_REMOVE = 2, 249 /* Remove learned notification by {MAC, VID/FID}. The response provides 250 * the removed learning notification. 251 */ 252 MLXSW_REG_SFD_OP_WRITE_REMOVE_NOTIFICATION = 2, 253 }; 254 255 /* reg_sfd_op 256 * Operation. 257 * Access: OP 258 */ 259 MLXSW_ITEM32(reg, sfd, op, 0x04, 30, 2); 260 261 /* reg_sfd_record_locator 262 * Used for querying the FDB. Use record_locator=0 to initiate the 263 * query. When a record is returned, a new record_locator is 264 * returned to be used in the subsequent query. 265 * Reserved for database update. 266 * Access: Index 267 */ 268 MLXSW_ITEM32(reg, sfd, record_locator, 0x04, 0, 30); 269 270 /* reg_sfd_num_rec 271 * Request: Number of records to read/add/modify/remove 272 * Response: Number of records read/added/replaced/removed 273 * See above description for more details. 274 * Ranges 0..64 275 * Access: RW 276 */ 277 MLXSW_ITEM32(reg, sfd, num_rec, 0x08, 0, 8); 278 279 static inline void mlxsw_reg_sfd_pack(char *payload, enum mlxsw_reg_sfd_op op, 280 u32 record_locator) 281 { 282 MLXSW_REG_ZERO(sfd, payload); 283 mlxsw_reg_sfd_op_set(payload, op); 284 mlxsw_reg_sfd_record_locator_set(payload, record_locator); 285 } 286 287 /* reg_sfd_rec_swid 288 * Switch partition ID. 289 * Access: Index 290 */ 291 MLXSW_ITEM32_INDEXED(reg, sfd, rec_swid, MLXSW_REG_SFD_BASE_LEN, 24, 8, 292 MLXSW_REG_SFD_REC_LEN, 0x00, false); 293 294 enum mlxsw_reg_sfd_rec_type { 295 MLXSW_REG_SFD_REC_TYPE_UNICAST = 0x0, 296 MLXSW_REG_SFD_REC_TYPE_UNICAST_LAG = 0x1, 297 MLXSW_REG_SFD_REC_TYPE_MULTICAST = 0x2, 298 MLXSW_REG_SFD_REC_TYPE_UNICAST_TUNNEL = 0xC, 299 }; 300 301 /* reg_sfd_rec_type 302 * FDB record type. 303 * Access: RW 304 */ 305 MLXSW_ITEM32_INDEXED(reg, sfd, rec_type, MLXSW_REG_SFD_BASE_LEN, 20, 4, 306 MLXSW_REG_SFD_REC_LEN, 0x00, false); 307 308 enum mlxsw_reg_sfd_rec_policy { 309 /* Replacement disabled, aging disabled. */ 310 MLXSW_REG_SFD_REC_POLICY_STATIC_ENTRY = 0, 311 /* (mlag remote): Replacement enabled, aging disabled, 312 * learning notification enabled on this port. 313 */ 314 MLXSW_REG_SFD_REC_POLICY_DYNAMIC_ENTRY_MLAG = 1, 315 /* (ingress device): Replacement enabled, aging enabled. */ 316 MLXSW_REG_SFD_REC_POLICY_DYNAMIC_ENTRY_INGRESS = 3, 317 }; 318 319 /* reg_sfd_rec_policy 320 * Policy. 321 * Access: RW 322 */ 323 MLXSW_ITEM32_INDEXED(reg, sfd, rec_policy, MLXSW_REG_SFD_BASE_LEN, 18, 2, 324 MLXSW_REG_SFD_REC_LEN, 0x00, false); 325 326 /* reg_sfd_rec_a 327 * Activity. Set for new static entries. Set for static entries if a frame SMAC 328 * lookup hits on the entry. 329 * To clear the a bit, use "query and clear activity" op. 330 * Access: RO 331 */ 332 MLXSW_ITEM32_INDEXED(reg, sfd, rec_a, MLXSW_REG_SFD_BASE_LEN, 16, 1, 333 MLXSW_REG_SFD_REC_LEN, 0x00, false); 334 335 /* reg_sfd_rec_mac 336 * MAC address. 337 * Access: Index 338 */ 339 MLXSW_ITEM_BUF_INDEXED(reg, sfd, rec_mac, MLXSW_REG_SFD_BASE_LEN, 6, 340 MLXSW_REG_SFD_REC_LEN, 0x02); 341 342 enum mlxsw_reg_sfd_rec_action { 343 /* forward */ 344 MLXSW_REG_SFD_REC_ACTION_NOP = 0, 345 /* forward and trap, trap_id is FDB_TRAP */ 346 MLXSW_REG_SFD_REC_ACTION_MIRROR_TO_CPU = 1, 347 /* trap and do not forward, trap_id is FDB_TRAP */ 348 MLXSW_REG_SFD_REC_ACTION_TRAP = 2, 349 /* forward to IP router */ 350 MLXSW_REG_SFD_REC_ACTION_FORWARD_IP_ROUTER = 3, 351 MLXSW_REG_SFD_REC_ACTION_DISCARD_ERROR = 15, 352 }; 353 354 /* reg_sfd_rec_action 355 * Action to apply on the packet. 356 * Note: Dynamic entries can only be configured with NOP action. 357 * Access: RW 358 */ 359 MLXSW_ITEM32_INDEXED(reg, sfd, rec_action, MLXSW_REG_SFD_BASE_LEN, 28, 4, 360 MLXSW_REG_SFD_REC_LEN, 0x0C, false); 361 362 /* reg_sfd_uc_sub_port 363 * VEPA channel on local port. 364 * Valid only if local port is a non-stacking port. Must be 0 if multichannel 365 * VEPA is not enabled. 366 * Access: RW 367 */ 368 MLXSW_ITEM32_INDEXED(reg, sfd, uc_sub_port, MLXSW_REG_SFD_BASE_LEN, 16, 8, 369 MLXSW_REG_SFD_REC_LEN, 0x08, false); 370 371 /* reg_sfd_uc_fid_vid 372 * Filtering ID or VLAN ID 373 * For SwitchX and SwitchX-2: 374 * - Dynamic entries (policy 2,3) use FID 375 * - Static entries (policy 0) use VID 376 * - When independent learning is configured, VID=FID 377 * For Spectrum: use FID for both Dynamic and Static entries. 378 * VID should not be used. 379 * Access: Index 380 */ 381 MLXSW_ITEM32_INDEXED(reg, sfd, uc_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16, 382 MLXSW_REG_SFD_REC_LEN, 0x08, false); 383 384 /* reg_sfd_uc_system_port 385 * Unique port identifier for the final destination of the packet. 386 * Access: RW 387 */ 388 MLXSW_ITEM32_INDEXED(reg, sfd, uc_system_port, MLXSW_REG_SFD_BASE_LEN, 0, 16, 389 MLXSW_REG_SFD_REC_LEN, 0x0C, false); 390 391 static inline void mlxsw_reg_sfd_rec_pack(char *payload, int rec_index, 392 enum mlxsw_reg_sfd_rec_type rec_type, 393 const char *mac, 394 enum mlxsw_reg_sfd_rec_action action) 395 { 396 u8 num_rec = mlxsw_reg_sfd_num_rec_get(payload); 397 398 if (rec_index >= num_rec) 399 mlxsw_reg_sfd_num_rec_set(payload, rec_index + 1); 400 mlxsw_reg_sfd_rec_swid_set(payload, rec_index, 0); 401 mlxsw_reg_sfd_rec_type_set(payload, rec_index, rec_type); 402 mlxsw_reg_sfd_rec_mac_memcpy_to(payload, rec_index, mac); 403 mlxsw_reg_sfd_rec_action_set(payload, rec_index, action); 404 } 405 406 static inline void mlxsw_reg_sfd_uc_pack(char *payload, int rec_index, 407 enum mlxsw_reg_sfd_rec_policy policy, 408 const char *mac, u16 fid_vid, 409 enum mlxsw_reg_sfd_rec_action action, 410 u8 local_port) 411 { 412 mlxsw_reg_sfd_rec_pack(payload, rec_index, 413 MLXSW_REG_SFD_REC_TYPE_UNICAST, mac, action); 414 mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy); 415 mlxsw_reg_sfd_uc_sub_port_set(payload, rec_index, 0); 416 mlxsw_reg_sfd_uc_fid_vid_set(payload, rec_index, fid_vid); 417 mlxsw_reg_sfd_uc_system_port_set(payload, rec_index, local_port); 418 } 419 420 static inline void mlxsw_reg_sfd_uc_unpack(char *payload, int rec_index, 421 char *mac, u16 *p_fid_vid, 422 u8 *p_local_port) 423 { 424 mlxsw_reg_sfd_rec_mac_memcpy_from(payload, rec_index, mac); 425 *p_fid_vid = mlxsw_reg_sfd_uc_fid_vid_get(payload, rec_index); 426 *p_local_port = mlxsw_reg_sfd_uc_system_port_get(payload, rec_index); 427 } 428 429 /* reg_sfd_uc_lag_sub_port 430 * LAG sub port. 431 * Must be 0 if multichannel VEPA is not enabled. 432 * Access: RW 433 */ 434 MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_sub_port, MLXSW_REG_SFD_BASE_LEN, 16, 8, 435 MLXSW_REG_SFD_REC_LEN, 0x08, false); 436 437 /* reg_sfd_uc_lag_fid_vid 438 * Filtering ID or VLAN ID 439 * For SwitchX and SwitchX-2: 440 * - Dynamic entries (policy 2,3) use FID 441 * - Static entries (policy 0) use VID 442 * - When independent learning is configured, VID=FID 443 * For Spectrum: use FID for both Dynamic and Static entries. 444 * VID should not be used. 445 * Access: Index 446 */ 447 MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16, 448 MLXSW_REG_SFD_REC_LEN, 0x08, false); 449 450 /* reg_sfd_uc_lag_lag_vid 451 * Indicates VID in case of vFIDs. Reserved for FIDs. 452 * Access: RW 453 */ 454 MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_lag_vid, MLXSW_REG_SFD_BASE_LEN, 16, 12, 455 MLXSW_REG_SFD_REC_LEN, 0x0C, false); 456 457 /* reg_sfd_uc_lag_lag_id 458 * LAG Identifier - pointer into the LAG descriptor table. 459 * Access: RW 460 */ 461 MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_lag_id, MLXSW_REG_SFD_BASE_LEN, 0, 10, 462 MLXSW_REG_SFD_REC_LEN, 0x0C, false); 463 464 static inline void 465 mlxsw_reg_sfd_uc_lag_pack(char *payload, int rec_index, 466 enum mlxsw_reg_sfd_rec_policy policy, 467 const char *mac, u16 fid_vid, 468 enum mlxsw_reg_sfd_rec_action action, u16 lag_vid, 469 u16 lag_id) 470 { 471 mlxsw_reg_sfd_rec_pack(payload, rec_index, 472 MLXSW_REG_SFD_REC_TYPE_UNICAST_LAG, 473 mac, action); 474 mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy); 475 mlxsw_reg_sfd_uc_lag_sub_port_set(payload, rec_index, 0); 476 mlxsw_reg_sfd_uc_lag_fid_vid_set(payload, rec_index, fid_vid); 477 mlxsw_reg_sfd_uc_lag_lag_vid_set(payload, rec_index, lag_vid); 478 mlxsw_reg_sfd_uc_lag_lag_id_set(payload, rec_index, lag_id); 479 } 480 481 static inline void mlxsw_reg_sfd_uc_lag_unpack(char *payload, int rec_index, 482 char *mac, u16 *p_vid, 483 u16 *p_lag_id) 484 { 485 mlxsw_reg_sfd_rec_mac_memcpy_from(payload, rec_index, mac); 486 *p_vid = mlxsw_reg_sfd_uc_lag_fid_vid_get(payload, rec_index); 487 *p_lag_id = mlxsw_reg_sfd_uc_lag_lag_id_get(payload, rec_index); 488 } 489 490 /* reg_sfd_mc_pgi 491 * 492 * Multicast port group index - index into the port group table. 493 * Value 0x1FFF indicates the pgi should point to the MID entry. 494 * For Spectrum this value must be set to 0x1FFF 495 * Access: RW 496 */ 497 MLXSW_ITEM32_INDEXED(reg, sfd, mc_pgi, MLXSW_REG_SFD_BASE_LEN, 16, 13, 498 MLXSW_REG_SFD_REC_LEN, 0x08, false); 499 500 /* reg_sfd_mc_fid_vid 501 * 502 * Filtering ID or VLAN ID 503 * Access: Index 504 */ 505 MLXSW_ITEM32_INDEXED(reg, sfd, mc_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16, 506 MLXSW_REG_SFD_REC_LEN, 0x08, false); 507 508 /* reg_sfd_mc_mid 509 * 510 * Multicast identifier - global identifier that represents the multicast 511 * group across all devices. 512 * Access: RW 513 */ 514 MLXSW_ITEM32_INDEXED(reg, sfd, mc_mid, MLXSW_REG_SFD_BASE_LEN, 0, 16, 515 MLXSW_REG_SFD_REC_LEN, 0x0C, false); 516 517 static inline void 518 mlxsw_reg_sfd_mc_pack(char *payload, int rec_index, 519 const char *mac, u16 fid_vid, 520 enum mlxsw_reg_sfd_rec_action action, u16 mid) 521 { 522 mlxsw_reg_sfd_rec_pack(payload, rec_index, 523 MLXSW_REG_SFD_REC_TYPE_MULTICAST, mac, action); 524 mlxsw_reg_sfd_mc_pgi_set(payload, rec_index, 0x1FFF); 525 mlxsw_reg_sfd_mc_fid_vid_set(payload, rec_index, fid_vid); 526 mlxsw_reg_sfd_mc_mid_set(payload, rec_index, mid); 527 } 528 529 /* reg_sfd_uc_tunnel_uip_msb 530 * When protocol is IPv4, the most significant byte of the underlay IPv4 531 * destination IP. 532 * When protocol is IPv6, reserved. 533 * Access: RW 534 */ 535 MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_uip_msb, MLXSW_REG_SFD_BASE_LEN, 24, 536 8, MLXSW_REG_SFD_REC_LEN, 0x08, false); 537 538 /* reg_sfd_uc_tunnel_fid 539 * Filtering ID. 540 * Access: Index 541 */ 542 MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_fid, MLXSW_REG_SFD_BASE_LEN, 0, 16, 543 MLXSW_REG_SFD_REC_LEN, 0x08, false); 544 545 enum mlxsw_reg_sfd_uc_tunnel_protocol { 546 MLXSW_REG_SFD_UC_TUNNEL_PROTOCOL_IPV4, 547 MLXSW_REG_SFD_UC_TUNNEL_PROTOCOL_IPV6, 548 }; 549 550 /* reg_sfd_uc_tunnel_protocol 551 * IP protocol. 552 * Access: RW 553 */ 554 MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_protocol, MLXSW_REG_SFD_BASE_LEN, 27, 555 1, MLXSW_REG_SFD_REC_LEN, 0x0C, false); 556 557 /* reg_sfd_uc_tunnel_uip_lsb 558 * When protocol is IPv4, the least significant bytes of the underlay 559 * IPv4 destination IP. 560 * When protocol is IPv6, pointer to the underlay IPv6 destination IP 561 * which is configured by RIPS. 562 * Access: RW 563 */ 564 MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_uip_lsb, MLXSW_REG_SFD_BASE_LEN, 0, 565 24, MLXSW_REG_SFD_REC_LEN, 0x0C, false); 566 567 static inline void 568 mlxsw_reg_sfd_uc_tunnel_pack(char *payload, int rec_index, 569 enum mlxsw_reg_sfd_rec_policy policy, 570 const char *mac, u16 fid, 571 enum mlxsw_reg_sfd_rec_action action, u32 uip, 572 enum mlxsw_reg_sfd_uc_tunnel_protocol proto) 573 { 574 mlxsw_reg_sfd_rec_pack(payload, rec_index, 575 MLXSW_REG_SFD_REC_TYPE_UNICAST_TUNNEL, mac, 576 action); 577 mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy); 578 mlxsw_reg_sfd_uc_tunnel_uip_msb_set(payload, rec_index, uip >> 24); 579 mlxsw_reg_sfd_uc_tunnel_uip_lsb_set(payload, rec_index, uip); 580 mlxsw_reg_sfd_uc_tunnel_fid_set(payload, rec_index, fid); 581 mlxsw_reg_sfd_uc_tunnel_protocol_set(payload, rec_index, proto); 582 } 583 584 /* SFN - Switch FDB Notification Register 585 * ------------------------------------------- 586 * The switch provides notifications on newly learned FDB entries and 587 * aged out entries. The notifications can be polled by software. 588 */ 589 #define MLXSW_REG_SFN_ID 0x200B 590 #define MLXSW_REG_SFN_BASE_LEN 0x10 /* base length, without records */ 591 #define MLXSW_REG_SFN_REC_LEN 0x10 /* record length */ 592 #define MLXSW_REG_SFN_REC_MAX_COUNT 64 593 #define MLXSW_REG_SFN_LEN (MLXSW_REG_SFN_BASE_LEN + \ 594 MLXSW_REG_SFN_REC_LEN * MLXSW_REG_SFN_REC_MAX_COUNT) 595 596 MLXSW_REG_DEFINE(sfn, MLXSW_REG_SFN_ID, MLXSW_REG_SFN_LEN); 597 598 /* reg_sfn_swid 599 * Switch partition ID. 600 * Access: Index 601 */ 602 MLXSW_ITEM32(reg, sfn, swid, 0x00, 24, 8); 603 604 /* reg_sfn_end 605 * Forces the current session to end. 606 * Access: OP 607 */ 608 MLXSW_ITEM32(reg, sfn, end, 0x04, 20, 1); 609 610 /* reg_sfn_num_rec 611 * Request: Number of learned notifications and aged-out notification 612 * records requested. 613 * Response: Number of notification records returned (must be smaller 614 * than or equal to the value requested) 615 * Ranges 0..64 616 * Access: OP 617 */ 618 MLXSW_ITEM32(reg, sfn, num_rec, 0x04, 0, 8); 619 620 static inline void mlxsw_reg_sfn_pack(char *payload) 621 { 622 MLXSW_REG_ZERO(sfn, payload); 623 mlxsw_reg_sfn_swid_set(payload, 0); 624 mlxsw_reg_sfn_end_set(payload, 0); 625 mlxsw_reg_sfn_num_rec_set(payload, MLXSW_REG_SFN_REC_MAX_COUNT); 626 } 627 628 /* reg_sfn_rec_swid 629 * Switch partition ID. 630 * Access: RO 631 */ 632 MLXSW_ITEM32_INDEXED(reg, sfn, rec_swid, MLXSW_REG_SFN_BASE_LEN, 24, 8, 633 MLXSW_REG_SFN_REC_LEN, 0x00, false); 634 635 enum mlxsw_reg_sfn_rec_type { 636 /* MAC addresses learned on a regular port. */ 637 MLXSW_REG_SFN_REC_TYPE_LEARNED_MAC = 0x5, 638 /* MAC addresses learned on a LAG port. */ 639 MLXSW_REG_SFN_REC_TYPE_LEARNED_MAC_LAG = 0x6, 640 /* Aged-out MAC address on a regular port. */ 641 MLXSW_REG_SFN_REC_TYPE_AGED_OUT_MAC = 0x7, 642 /* Aged-out MAC address on a LAG port. */ 643 MLXSW_REG_SFN_REC_TYPE_AGED_OUT_MAC_LAG = 0x8, 644 /* Learned unicast tunnel record. */ 645 MLXSW_REG_SFN_REC_TYPE_LEARNED_UNICAST_TUNNEL = 0xD, 646 /* Aged-out unicast tunnel record. */ 647 MLXSW_REG_SFN_REC_TYPE_AGED_OUT_UNICAST_TUNNEL = 0xE, 648 }; 649 650 /* reg_sfn_rec_type 651 * Notification record type. 652 * Access: RO 653 */ 654 MLXSW_ITEM32_INDEXED(reg, sfn, rec_type, MLXSW_REG_SFN_BASE_LEN, 20, 4, 655 MLXSW_REG_SFN_REC_LEN, 0x00, false); 656 657 /* reg_sfn_rec_mac 658 * MAC address. 659 * Access: RO 660 */ 661 MLXSW_ITEM_BUF_INDEXED(reg, sfn, rec_mac, MLXSW_REG_SFN_BASE_LEN, 6, 662 MLXSW_REG_SFN_REC_LEN, 0x02); 663 664 /* reg_sfn_mac_sub_port 665 * VEPA channel on the local port. 666 * 0 if multichannel VEPA is not enabled. 667 * Access: RO 668 */ 669 MLXSW_ITEM32_INDEXED(reg, sfn, mac_sub_port, MLXSW_REG_SFN_BASE_LEN, 16, 8, 670 MLXSW_REG_SFN_REC_LEN, 0x08, false); 671 672 /* reg_sfn_mac_fid 673 * Filtering identifier. 674 * Access: RO 675 */ 676 MLXSW_ITEM32_INDEXED(reg, sfn, mac_fid, MLXSW_REG_SFN_BASE_LEN, 0, 16, 677 MLXSW_REG_SFN_REC_LEN, 0x08, false); 678 679 /* reg_sfn_mac_system_port 680 * Unique port identifier for the final destination of the packet. 681 * Access: RO 682 */ 683 MLXSW_ITEM32_INDEXED(reg, sfn, mac_system_port, MLXSW_REG_SFN_BASE_LEN, 0, 16, 684 MLXSW_REG_SFN_REC_LEN, 0x0C, false); 685 686 static inline void mlxsw_reg_sfn_mac_unpack(char *payload, int rec_index, 687 char *mac, u16 *p_vid, 688 u8 *p_local_port) 689 { 690 mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac); 691 *p_vid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index); 692 *p_local_port = mlxsw_reg_sfn_mac_system_port_get(payload, rec_index); 693 } 694 695 /* reg_sfn_mac_lag_lag_id 696 * LAG ID (pointer into the LAG descriptor table). 697 * Access: RO 698 */ 699 MLXSW_ITEM32_INDEXED(reg, sfn, mac_lag_lag_id, MLXSW_REG_SFN_BASE_LEN, 0, 10, 700 MLXSW_REG_SFN_REC_LEN, 0x0C, false); 701 702 static inline void mlxsw_reg_sfn_mac_lag_unpack(char *payload, int rec_index, 703 char *mac, u16 *p_vid, 704 u16 *p_lag_id) 705 { 706 mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac); 707 *p_vid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index); 708 *p_lag_id = mlxsw_reg_sfn_mac_lag_lag_id_get(payload, rec_index); 709 } 710 711 /* reg_sfn_uc_tunnel_uip_msb 712 * When protocol is IPv4, the most significant byte of the underlay IPv4 713 * address of the remote VTEP. 714 * When protocol is IPv6, reserved. 715 * Access: RO 716 */ 717 MLXSW_ITEM32_INDEXED(reg, sfn, uc_tunnel_uip_msb, MLXSW_REG_SFN_BASE_LEN, 24, 718 8, MLXSW_REG_SFN_REC_LEN, 0x08, false); 719 720 enum mlxsw_reg_sfn_uc_tunnel_protocol { 721 MLXSW_REG_SFN_UC_TUNNEL_PROTOCOL_IPV4, 722 MLXSW_REG_SFN_UC_TUNNEL_PROTOCOL_IPV6, 723 }; 724 725 /* reg_sfn_uc_tunnel_protocol 726 * IP protocol. 727 * Access: RO 728 */ 729 MLXSW_ITEM32_INDEXED(reg, sfn, uc_tunnel_protocol, MLXSW_REG_SFN_BASE_LEN, 27, 730 1, MLXSW_REG_SFN_REC_LEN, 0x0C, false); 731 732 /* reg_sfn_uc_tunnel_uip_lsb 733 * When protocol is IPv4, the least significant bytes of the underlay 734 * IPv4 address of the remote VTEP. 735 * When protocol is IPv6, ipv6_id to be queried from TNIPSD. 736 * Access: RO 737 */ 738 MLXSW_ITEM32_INDEXED(reg, sfn, uc_tunnel_uip_lsb, MLXSW_REG_SFN_BASE_LEN, 0, 739 24, MLXSW_REG_SFN_REC_LEN, 0x0C, false); 740 741 enum mlxsw_reg_sfn_tunnel_port { 742 MLXSW_REG_SFN_TUNNEL_PORT_NVE, 743 MLXSW_REG_SFN_TUNNEL_PORT_VPLS, 744 MLXSW_REG_SFN_TUNNEL_FLEX_TUNNEL0, 745 MLXSW_REG_SFN_TUNNEL_FLEX_TUNNEL1, 746 }; 747 748 /* reg_sfn_uc_tunnel_port 749 * Tunnel port. 750 * Reserved on Spectrum. 751 * Access: RO 752 */ 753 MLXSW_ITEM32_INDEXED(reg, sfn, tunnel_port, MLXSW_REG_SFN_BASE_LEN, 0, 4, 754 MLXSW_REG_SFN_REC_LEN, 0x10, false); 755 756 static inline void 757 mlxsw_reg_sfn_uc_tunnel_unpack(char *payload, int rec_index, char *mac, 758 u16 *p_fid, u32 *p_uip, 759 enum mlxsw_reg_sfn_uc_tunnel_protocol *p_proto) 760 { 761 u32 uip_msb, uip_lsb; 762 763 mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac); 764 *p_fid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index); 765 uip_msb = mlxsw_reg_sfn_uc_tunnel_uip_msb_get(payload, rec_index); 766 uip_lsb = mlxsw_reg_sfn_uc_tunnel_uip_lsb_get(payload, rec_index); 767 *p_uip = uip_msb << 24 | uip_lsb; 768 *p_proto = mlxsw_reg_sfn_uc_tunnel_protocol_get(payload, rec_index); 769 } 770 771 /* SPMS - Switch Port MSTP/RSTP State Register 772 * ------------------------------------------- 773 * Configures the spanning tree state of a physical port. 774 */ 775 #define MLXSW_REG_SPMS_ID 0x200D 776 #define MLXSW_REG_SPMS_LEN 0x404 777 778 MLXSW_REG_DEFINE(spms, MLXSW_REG_SPMS_ID, MLXSW_REG_SPMS_LEN); 779 780 /* reg_spms_local_port 781 * Local port number. 782 * Access: Index 783 */ 784 MLXSW_ITEM32(reg, spms, local_port, 0x00, 16, 8); 785 786 enum mlxsw_reg_spms_state { 787 MLXSW_REG_SPMS_STATE_NO_CHANGE, 788 MLXSW_REG_SPMS_STATE_DISCARDING, 789 MLXSW_REG_SPMS_STATE_LEARNING, 790 MLXSW_REG_SPMS_STATE_FORWARDING, 791 }; 792 793 /* reg_spms_state 794 * Spanning tree state of each VLAN ID (VID) of the local port. 795 * 0 - Do not change spanning tree state (used only when writing). 796 * 1 - Discarding. No learning or forwarding to/from this port (default). 797 * 2 - Learning. Port is learning, but not forwarding. 798 * 3 - Forwarding. Port is learning and forwarding. 799 * Access: RW 800 */ 801 MLXSW_ITEM_BIT_ARRAY(reg, spms, state, 0x04, 0x400, 2); 802 803 static inline void mlxsw_reg_spms_pack(char *payload, u8 local_port) 804 { 805 MLXSW_REG_ZERO(spms, payload); 806 mlxsw_reg_spms_local_port_set(payload, local_port); 807 } 808 809 static inline void mlxsw_reg_spms_vid_pack(char *payload, u16 vid, 810 enum mlxsw_reg_spms_state state) 811 { 812 mlxsw_reg_spms_state_set(payload, vid, state); 813 } 814 815 /* SPVID - Switch Port VID 816 * ----------------------- 817 * The switch port VID configures the default VID for a port. 818 */ 819 #define MLXSW_REG_SPVID_ID 0x200E 820 #define MLXSW_REG_SPVID_LEN 0x08 821 822 MLXSW_REG_DEFINE(spvid, MLXSW_REG_SPVID_ID, MLXSW_REG_SPVID_LEN); 823 824 /* reg_spvid_local_port 825 * Local port number. 826 * Access: Index 827 */ 828 MLXSW_ITEM32(reg, spvid, local_port, 0x00, 16, 8); 829 830 /* reg_spvid_sub_port 831 * Virtual port within the physical port. 832 * Should be set to 0 when virtual ports are not enabled on the port. 833 * Access: Index 834 */ 835 MLXSW_ITEM32(reg, spvid, sub_port, 0x00, 8, 8); 836 837 /* reg_spvid_pvid 838 * Port default VID 839 * Access: RW 840 */ 841 MLXSW_ITEM32(reg, spvid, pvid, 0x04, 0, 12); 842 843 static inline void mlxsw_reg_spvid_pack(char *payload, u8 local_port, u16 pvid) 844 { 845 MLXSW_REG_ZERO(spvid, payload); 846 mlxsw_reg_spvid_local_port_set(payload, local_port); 847 mlxsw_reg_spvid_pvid_set(payload, pvid); 848 } 849 850 /* SPVM - Switch Port VLAN Membership 851 * ---------------------------------- 852 * The Switch Port VLAN Membership register configures the VLAN membership 853 * of a port in a VLAN denoted by VID. VLAN membership is managed per 854 * virtual port. The register can be used to add and remove VID(s) from a port. 855 */ 856 #define MLXSW_REG_SPVM_ID 0x200F 857 #define MLXSW_REG_SPVM_BASE_LEN 0x04 /* base length, without records */ 858 #define MLXSW_REG_SPVM_REC_LEN 0x04 /* record length */ 859 #define MLXSW_REG_SPVM_REC_MAX_COUNT 255 860 #define MLXSW_REG_SPVM_LEN (MLXSW_REG_SPVM_BASE_LEN + \ 861 MLXSW_REG_SPVM_REC_LEN * MLXSW_REG_SPVM_REC_MAX_COUNT) 862 863 MLXSW_REG_DEFINE(spvm, MLXSW_REG_SPVM_ID, MLXSW_REG_SPVM_LEN); 864 865 /* reg_spvm_pt 866 * Priority tagged. If this bit is set, packets forwarded to the port with 867 * untagged VLAN membership (u bit is set) will be tagged with priority tag 868 * (VID=0) 869 * Access: RW 870 */ 871 MLXSW_ITEM32(reg, spvm, pt, 0x00, 31, 1); 872 873 /* reg_spvm_pte 874 * Priority Tagged Update Enable. On Write operations, if this bit is cleared, 875 * the pt bit will NOT be updated. To update the pt bit, pte must be set. 876 * Access: WO 877 */ 878 MLXSW_ITEM32(reg, spvm, pte, 0x00, 30, 1); 879 880 /* reg_spvm_local_port 881 * Local port number. 882 * Access: Index 883 */ 884 MLXSW_ITEM32(reg, spvm, local_port, 0x00, 16, 8); 885 886 /* reg_spvm_sub_port 887 * Virtual port within the physical port. 888 * Should be set to 0 when virtual ports are not enabled on the port. 889 * Access: Index 890 */ 891 MLXSW_ITEM32(reg, spvm, sub_port, 0x00, 8, 8); 892 893 /* reg_spvm_num_rec 894 * Number of records to update. Each record contains: i, e, u, vid. 895 * Access: OP 896 */ 897 MLXSW_ITEM32(reg, spvm, num_rec, 0x00, 0, 8); 898 899 /* reg_spvm_rec_i 900 * Ingress membership in VLAN ID. 901 * Access: Index 902 */ 903 MLXSW_ITEM32_INDEXED(reg, spvm, rec_i, 904 MLXSW_REG_SPVM_BASE_LEN, 14, 1, 905 MLXSW_REG_SPVM_REC_LEN, 0, false); 906 907 /* reg_spvm_rec_e 908 * Egress membership in VLAN ID. 909 * Access: Index 910 */ 911 MLXSW_ITEM32_INDEXED(reg, spvm, rec_e, 912 MLXSW_REG_SPVM_BASE_LEN, 13, 1, 913 MLXSW_REG_SPVM_REC_LEN, 0, false); 914 915 /* reg_spvm_rec_u 916 * Untagged - port is an untagged member - egress transmission uses untagged 917 * frames on VID<n> 918 * Access: Index 919 */ 920 MLXSW_ITEM32_INDEXED(reg, spvm, rec_u, 921 MLXSW_REG_SPVM_BASE_LEN, 12, 1, 922 MLXSW_REG_SPVM_REC_LEN, 0, false); 923 924 /* reg_spvm_rec_vid 925 * Egress membership in VLAN ID. 926 * Access: Index 927 */ 928 MLXSW_ITEM32_INDEXED(reg, spvm, rec_vid, 929 MLXSW_REG_SPVM_BASE_LEN, 0, 12, 930 MLXSW_REG_SPVM_REC_LEN, 0, false); 931 932 static inline void mlxsw_reg_spvm_pack(char *payload, u8 local_port, 933 u16 vid_begin, u16 vid_end, 934 bool is_member, bool untagged) 935 { 936 int size = vid_end - vid_begin + 1; 937 int i; 938 939 MLXSW_REG_ZERO(spvm, payload); 940 mlxsw_reg_spvm_local_port_set(payload, local_port); 941 mlxsw_reg_spvm_num_rec_set(payload, size); 942 943 for (i = 0; i < size; i++) { 944 mlxsw_reg_spvm_rec_i_set(payload, i, is_member); 945 mlxsw_reg_spvm_rec_e_set(payload, i, is_member); 946 mlxsw_reg_spvm_rec_u_set(payload, i, untagged); 947 mlxsw_reg_spvm_rec_vid_set(payload, i, vid_begin + i); 948 } 949 } 950 951 /* SPAFT - Switch Port Acceptable Frame Types 952 * ------------------------------------------ 953 * The Switch Port Acceptable Frame Types register configures the frame 954 * admittance of the port. 955 */ 956 #define MLXSW_REG_SPAFT_ID 0x2010 957 #define MLXSW_REG_SPAFT_LEN 0x08 958 959 MLXSW_REG_DEFINE(spaft, MLXSW_REG_SPAFT_ID, MLXSW_REG_SPAFT_LEN); 960 961 /* reg_spaft_local_port 962 * Local port number. 963 * Access: Index 964 * 965 * Note: CPU port is not supported (all tag types are allowed). 966 */ 967 MLXSW_ITEM32(reg, spaft, local_port, 0x00, 16, 8); 968 969 /* reg_spaft_sub_port 970 * Virtual port within the physical port. 971 * Should be set to 0 when virtual ports are not enabled on the port. 972 * Access: RW 973 */ 974 MLXSW_ITEM32(reg, spaft, sub_port, 0x00, 8, 8); 975 976 /* reg_spaft_allow_untagged 977 * When set, untagged frames on the ingress are allowed (default). 978 * Access: RW 979 */ 980 MLXSW_ITEM32(reg, spaft, allow_untagged, 0x04, 31, 1); 981 982 /* reg_spaft_allow_prio_tagged 983 * When set, priority tagged frames on the ingress are allowed (default). 984 * Access: RW 985 */ 986 MLXSW_ITEM32(reg, spaft, allow_prio_tagged, 0x04, 30, 1); 987 988 /* reg_spaft_allow_tagged 989 * When set, tagged frames on the ingress are allowed (default). 990 * Access: RW 991 */ 992 MLXSW_ITEM32(reg, spaft, allow_tagged, 0x04, 29, 1); 993 994 static inline void mlxsw_reg_spaft_pack(char *payload, u8 local_port, 995 bool allow_untagged) 996 { 997 MLXSW_REG_ZERO(spaft, payload); 998 mlxsw_reg_spaft_local_port_set(payload, local_port); 999 mlxsw_reg_spaft_allow_untagged_set(payload, allow_untagged); 1000 mlxsw_reg_spaft_allow_prio_tagged_set(payload, allow_untagged); 1001 mlxsw_reg_spaft_allow_tagged_set(payload, true); 1002 } 1003 1004 /* SFGC - Switch Flooding Group Configuration 1005 * ------------------------------------------ 1006 * The following register controls the association of flooding tables and MIDs 1007 * to packet types used for flooding. 1008 */ 1009 #define MLXSW_REG_SFGC_ID 0x2011 1010 #define MLXSW_REG_SFGC_LEN 0x10 1011 1012 MLXSW_REG_DEFINE(sfgc, MLXSW_REG_SFGC_ID, MLXSW_REG_SFGC_LEN); 1013 1014 enum mlxsw_reg_sfgc_type { 1015 MLXSW_REG_SFGC_TYPE_BROADCAST, 1016 MLXSW_REG_SFGC_TYPE_UNKNOWN_UNICAST, 1017 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV4, 1018 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV6, 1019 MLXSW_REG_SFGC_TYPE_RESERVED, 1020 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_NON_IP, 1021 MLXSW_REG_SFGC_TYPE_IPV4_LINK_LOCAL, 1022 MLXSW_REG_SFGC_TYPE_IPV6_ALL_HOST, 1023 MLXSW_REG_SFGC_TYPE_MAX, 1024 }; 1025 1026 /* reg_sfgc_type 1027 * The traffic type to reach the flooding table. 1028 * Access: Index 1029 */ 1030 MLXSW_ITEM32(reg, sfgc, type, 0x00, 0, 4); 1031 1032 enum mlxsw_reg_sfgc_bridge_type { 1033 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID = 0, 1034 MLXSW_REG_SFGC_BRIDGE_TYPE_VFID = 1, 1035 }; 1036 1037 /* reg_sfgc_bridge_type 1038 * Access: Index 1039 * 1040 * Note: SwitchX-2 only supports 802.1Q mode. 1041 */ 1042 MLXSW_ITEM32(reg, sfgc, bridge_type, 0x04, 24, 3); 1043 1044 enum mlxsw_flood_table_type { 1045 MLXSW_REG_SFGC_TABLE_TYPE_VID = 1, 1046 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE = 2, 1047 MLXSW_REG_SFGC_TABLE_TYPE_ANY = 0, 1048 MLXSW_REG_SFGC_TABLE_TYPE_FID_OFFSET = 3, 1049 MLXSW_REG_SFGC_TABLE_TYPE_FID = 4, 1050 }; 1051 1052 /* reg_sfgc_table_type 1053 * See mlxsw_flood_table_type 1054 * Access: RW 1055 * 1056 * Note: FID offset and FID types are not supported in SwitchX-2. 1057 */ 1058 MLXSW_ITEM32(reg, sfgc, table_type, 0x04, 16, 3); 1059 1060 /* reg_sfgc_flood_table 1061 * Flooding table index to associate with the specific type on the specific 1062 * switch partition. 1063 * Access: RW 1064 */ 1065 MLXSW_ITEM32(reg, sfgc, flood_table, 0x04, 0, 6); 1066 1067 /* reg_sfgc_mid 1068 * The multicast ID for the swid. Not supported for Spectrum 1069 * Access: RW 1070 */ 1071 MLXSW_ITEM32(reg, sfgc, mid, 0x08, 0, 16); 1072 1073 /* reg_sfgc_counter_set_type 1074 * Counter Set Type for flow counters. 1075 * Access: RW 1076 */ 1077 MLXSW_ITEM32(reg, sfgc, counter_set_type, 0x0C, 24, 8); 1078 1079 /* reg_sfgc_counter_index 1080 * Counter Index for flow counters. 1081 * Access: RW 1082 */ 1083 MLXSW_ITEM32(reg, sfgc, counter_index, 0x0C, 0, 24); 1084 1085 static inline void 1086 mlxsw_reg_sfgc_pack(char *payload, enum mlxsw_reg_sfgc_type type, 1087 enum mlxsw_reg_sfgc_bridge_type bridge_type, 1088 enum mlxsw_flood_table_type table_type, 1089 unsigned int flood_table) 1090 { 1091 MLXSW_REG_ZERO(sfgc, payload); 1092 mlxsw_reg_sfgc_type_set(payload, type); 1093 mlxsw_reg_sfgc_bridge_type_set(payload, bridge_type); 1094 mlxsw_reg_sfgc_table_type_set(payload, table_type); 1095 mlxsw_reg_sfgc_flood_table_set(payload, flood_table); 1096 mlxsw_reg_sfgc_mid_set(payload, MLXSW_PORT_MID); 1097 } 1098 1099 /* SFTR - Switch Flooding Table Register 1100 * ------------------------------------- 1101 * The switch flooding table is used for flooding packet replication. The table 1102 * defines a bit mask of ports for packet replication. 1103 */ 1104 #define MLXSW_REG_SFTR_ID 0x2012 1105 #define MLXSW_REG_SFTR_LEN 0x420 1106 1107 MLXSW_REG_DEFINE(sftr, MLXSW_REG_SFTR_ID, MLXSW_REG_SFTR_LEN); 1108 1109 /* reg_sftr_swid 1110 * Switch partition ID with which to associate the port. 1111 * Access: Index 1112 */ 1113 MLXSW_ITEM32(reg, sftr, swid, 0x00, 24, 8); 1114 1115 /* reg_sftr_flood_table 1116 * Flooding table index to associate with the specific type on the specific 1117 * switch partition. 1118 * Access: Index 1119 */ 1120 MLXSW_ITEM32(reg, sftr, flood_table, 0x00, 16, 6); 1121 1122 /* reg_sftr_index 1123 * Index. Used as an index into the Flooding Table in case the table is 1124 * configured to use VID / FID or FID Offset. 1125 * Access: Index 1126 */ 1127 MLXSW_ITEM32(reg, sftr, index, 0x00, 0, 16); 1128 1129 /* reg_sftr_table_type 1130 * See mlxsw_flood_table_type 1131 * Access: RW 1132 */ 1133 MLXSW_ITEM32(reg, sftr, table_type, 0x04, 16, 3); 1134 1135 /* reg_sftr_range 1136 * Range of entries to update 1137 * Access: Index 1138 */ 1139 MLXSW_ITEM32(reg, sftr, range, 0x04, 0, 16); 1140 1141 /* reg_sftr_port 1142 * Local port membership (1 bit per port). 1143 * Access: RW 1144 */ 1145 MLXSW_ITEM_BIT_ARRAY(reg, sftr, port, 0x20, 0x20, 1); 1146 1147 /* reg_sftr_cpu_port_mask 1148 * CPU port mask (1 bit per port). 1149 * Access: W 1150 */ 1151 MLXSW_ITEM_BIT_ARRAY(reg, sftr, port_mask, 0x220, 0x20, 1); 1152 1153 static inline void mlxsw_reg_sftr_pack(char *payload, 1154 unsigned int flood_table, 1155 unsigned int index, 1156 enum mlxsw_flood_table_type table_type, 1157 unsigned int range, u8 port, bool set) 1158 { 1159 MLXSW_REG_ZERO(sftr, payload); 1160 mlxsw_reg_sftr_swid_set(payload, 0); 1161 mlxsw_reg_sftr_flood_table_set(payload, flood_table); 1162 mlxsw_reg_sftr_index_set(payload, index); 1163 mlxsw_reg_sftr_table_type_set(payload, table_type); 1164 mlxsw_reg_sftr_range_set(payload, range); 1165 mlxsw_reg_sftr_port_set(payload, port, set); 1166 mlxsw_reg_sftr_port_mask_set(payload, port, 1); 1167 } 1168 1169 /* SFDF - Switch Filtering DB Flush 1170 * -------------------------------- 1171 * The switch filtering DB flush register is used to flush the FDB. 1172 * Note that FDB notifications are flushed as well. 1173 */ 1174 #define MLXSW_REG_SFDF_ID 0x2013 1175 #define MLXSW_REG_SFDF_LEN 0x14 1176 1177 MLXSW_REG_DEFINE(sfdf, MLXSW_REG_SFDF_ID, MLXSW_REG_SFDF_LEN); 1178 1179 /* reg_sfdf_swid 1180 * Switch partition ID. 1181 * Access: Index 1182 */ 1183 MLXSW_ITEM32(reg, sfdf, swid, 0x00, 24, 8); 1184 1185 enum mlxsw_reg_sfdf_flush_type { 1186 MLXSW_REG_SFDF_FLUSH_PER_SWID, 1187 MLXSW_REG_SFDF_FLUSH_PER_FID, 1188 MLXSW_REG_SFDF_FLUSH_PER_PORT, 1189 MLXSW_REG_SFDF_FLUSH_PER_PORT_AND_FID, 1190 MLXSW_REG_SFDF_FLUSH_PER_LAG, 1191 MLXSW_REG_SFDF_FLUSH_PER_LAG_AND_FID, 1192 MLXSW_REG_SFDF_FLUSH_PER_NVE, 1193 MLXSW_REG_SFDF_FLUSH_PER_NVE_AND_FID, 1194 }; 1195 1196 /* reg_sfdf_flush_type 1197 * Flush type. 1198 * 0 - All SWID dynamic entries are flushed. 1199 * 1 - All FID dynamic entries are flushed. 1200 * 2 - All dynamic entries pointing to port are flushed. 1201 * 3 - All FID dynamic entries pointing to port are flushed. 1202 * 4 - All dynamic entries pointing to LAG are flushed. 1203 * 5 - All FID dynamic entries pointing to LAG are flushed. 1204 * 6 - All entries of type "Unicast Tunnel" or "Multicast Tunnel" are 1205 * flushed. 1206 * 7 - All entries of type "Unicast Tunnel" or "Multicast Tunnel" are 1207 * flushed, per FID. 1208 * Access: RW 1209 */ 1210 MLXSW_ITEM32(reg, sfdf, flush_type, 0x04, 28, 4); 1211 1212 /* reg_sfdf_flush_static 1213 * Static. 1214 * 0 - Flush only dynamic entries. 1215 * 1 - Flush both dynamic and static entries. 1216 * Access: RW 1217 */ 1218 MLXSW_ITEM32(reg, sfdf, flush_static, 0x04, 24, 1); 1219 1220 static inline void mlxsw_reg_sfdf_pack(char *payload, 1221 enum mlxsw_reg_sfdf_flush_type type) 1222 { 1223 MLXSW_REG_ZERO(sfdf, payload); 1224 mlxsw_reg_sfdf_flush_type_set(payload, type); 1225 mlxsw_reg_sfdf_flush_static_set(payload, true); 1226 } 1227 1228 /* reg_sfdf_fid 1229 * FID to flush. 1230 * Access: RW 1231 */ 1232 MLXSW_ITEM32(reg, sfdf, fid, 0x0C, 0, 16); 1233 1234 /* reg_sfdf_system_port 1235 * Port to flush. 1236 * Access: RW 1237 */ 1238 MLXSW_ITEM32(reg, sfdf, system_port, 0x0C, 0, 16); 1239 1240 /* reg_sfdf_port_fid_system_port 1241 * Port to flush, pointed to by FID. 1242 * Access: RW 1243 */ 1244 MLXSW_ITEM32(reg, sfdf, port_fid_system_port, 0x08, 0, 16); 1245 1246 /* reg_sfdf_lag_id 1247 * LAG ID to flush. 1248 * Access: RW 1249 */ 1250 MLXSW_ITEM32(reg, sfdf, lag_id, 0x0C, 0, 10); 1251 1252 /* reg_sfdf_lag_fid_lag_id 1253 * LAG ID to flush, pointed to by FID. 1254 * Access: RW 1255 */ 1256 MLXSW_ITEM32(reg, sfdf, lag_fid_lag_id, 0x08, 0, 10); 1257 1258 /* SLDR - Switch LAG Descriptor Register 1259 * ----------------------------------------- 1260 * The switch LAG descriptor register is populated by LAG descriptors. 1261 * Each LAG descriptor is indexed by lag_id. The LAG ID runs from 0 to 1262 * max_lag-1. 1263 */ 1264 #define MLXSW_REG_SLDR_ID 0x2014 1265 #define MLXSW_REG_SLDR_LEN 0x0C /* counting in only one port in list */ 1266 1267 MLXSW_REG_DEFINE(sldr, MLXSW_REG_SLDR_ID, MLXSW_REG_SLDR_LEN); 1268 1269 enum mlxsw_reg_sldr_op { 1270 /* Indicates a creation of a new LAG-ID, lag_id must be valid */ 1271 MLXSW_REG_SLDR_OP_LAG_CREATE, 1272 MLXSW_REG_SLDR_OP_LAG_DESTROY, 1273 /* Ports that appear in the list have the Distributor enabled */ 1274 MLXSW_REG_SLDR_OP_LAG_ADD_PORT_LIST, 1275 /* Removes ports from the disributor list */ 1276 MLXSW_REG_SLDR_OP_LAG_REMOVE_PORT_LIST, 1277 }; 1278 1279 /* reg_sldr_op 1280 * Operation. 1281 * Access: RW 1282 */ 1283 MLXSW_ITEM32(reg, sldr, op, 0x00, 29, 3); 1284 1285 /* reg_sldr_lag_id 1286 * LAG identifier. The lag_id is the index into the LAG descriptor table. 1287 * Access: Index 1288 */ 1289 MLXSW_ITEM32(reg, sldr, lag_id, 0x00, 0, 10); 1290 1291 static inline void mlxsw_reg_sldr_lag_create_pack(char *payload, u8 lag_id) 1292 { 1293 MLXSW_REG_ZERO(sldr, payload); 1294 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_CREATE); 1295 mlxsw_reg_sldr_lag_id_set(payload, lag_id); 1296 } 1297 1298 static inline void mlxsw_reg_sldr_lag_destroy_pack(char *payload, u8 lag_id) 1299 { 1300 MLXSW_REG_ZERO(sldr, payload); 1301 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_DESTROY); 1302 mlxsw_reg_sldr_lag_id_set(payload, lag_id); 1303 } 1304 1305 /* reg_sldr_num_ports 1306 * The number of member ports of the LAG. 1307 * Reserved for Create / Destroy operations 1308 * For Add / Remove operations - indicates the number of ports in the list. 1309 * Access: RW 1310 */ 1311 MLXSW_ITEM32(reg, sldr, num_ports, 0x04, 24, 8); 1312 1313 /* reg_sldr_system_port 1314 * System port. 1315 * Access: RW 1316 */ 1317 MLXSW_ITEM32_INDEXED(reg, sldr, system_port, 0x08, 0, 16, 4, 0, false); 1318 1319 static inline void mlxsw_reg_sldr_lag_add_port_pack(char *payload, u8 lag_id, 1320 u8 local_port) 1321 { 1322 MLXSW_REG_ZERO(sldr, payload); 1323 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_ADD_PORT_LIST); 1324 mlxsw_reg_sldr_lag_id_set(payload, lag_id); 1325 mlxsw_reg_sldr_num_ports_set(payload, 1); 1326 mlxsw_reg_sldr_system_port_set(payload, 0, local_port); 1327 } 1328 1329 static inline void mlxsw_reg_sldr_lag_remove_port_pack(char *payload, u8 lag_id, 1330 u8 local_port) 1331 { 1332 MLXSW_REG_ZERO(sldr, payload); 1333 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_REMOVE_PORT_LIST); 1334 mlxsw_reg_sldr_lag_id_set(payload, lag_id); 1335 mlxsw_reg_sldr_num_ports_set(payload, 1); 1336 mlxsw_reg_sldr_system_port_set(payload, 0, local_port); 1337 } 1338 1339 /* SLCR - Switch LAG Configuration 2 Register 1340 * ------------------------------------------- 1341 * The Switch LAG Configuration register is used for configuring the 1342 * LAG properties of the switch. 1343 */ 1344 #define MLXSW_REG_SLCR_ID 0x2015 1345 #define MLXSW_REG_SLCR_LEN 0x10 1346 1347 MLXSW_REG_DEFINE(slcr, MLXSW_REG_SLCR_ID, MLXSW_REG_SLCR_LEN); 1348 1349 enum mlxsw_reg_slcr_pp { 1350 /* Global Configuration (for all ports) */ 1351 MLXSW_REG_SLCR_PP_GLOBAL, 1352 /* Per port configuration, based on local_port field */ 1353 MLXSW_REG_SLCR_PP_PER_PORT, 1354 }; 1355 1356 /* reg_slcr_pp 1357 * Per Port Configuration 1358 * Note: Reading at Global mode results in reading port 1 configuration. 1359 * Access: Index 1360 */ 1361 MLXSW_ITEM32(reg, slcr, pp, 0x00, 24, 1); 1362 1363 /* reg_slcr_local_port 1364 * Local port number 1365 * Supported from CPU port 1366 * Not supported from router port 1367 * Reserved when pp = Global Configuration 1368 * Access: Index 1369 */ 1370 MLXSW_ITEM32(reg, slcr, local_port, 0x00, 16, 8); 1371 1372 enum mlxsw_reg_slcr_type { 1373 MLXSW_REG_SLCR_TYPE_CRC, /* default */ 1374 MLXSW_REG_SLCR_TYPE_XOR, 1375 MLXSW_REG_SLCR_TYPE_RANDOM, 1376 }; 1377 1378 /* reg_slcr_type 1379 * Hash type 1380 * Access: RW 1381 */ 1382 MLXSW_ITEM32(reg, slcr, type, 0x00, 0, 4); 1383 1384 /* Ingress port */ 1385 #define MLXSW_REG_SLCR_LAG_HASH_IN_PORT BIT(0) 1386 /* SMAC - for IPv4 and IPv6 packets */ 1387 #define MLXSW_REG_SLCR_LAG_HASH_SMAC_IP BIT(1) 1388 /* SMAC - for non-IP packets */ 1389 #define MLXSW_REG_SLCR_LAG_HASH_SMAC_NONIP BIT(2) 1390 #define MLXSW_REG_SLCR_LAG_HASH_SMAC \ 1391 (MLXSW_REG_SLCR_LAG_HASH_SMAC_IP | \ 1392 MLXSW_REG_SLCR_LAG_HASH_SMAC_NONIP) 1393 /* DMAC - for IPv4 and IPv6 packets */ 1394 #define MLXSW_REG_SLCR_LAG_HASH_DMAC_IP BIT(3) 1395 /* DMAC - for non-IP packets */ 1396 #define MLXSW_REG_SLCR_LAG_HASH_DMAC_NONIP BIT(4) 1397 #define MLXSW_REG_SLCR_LAG_HASH_DMAC \ 1398 (MLXSW_REG_SLCR_LAG_HASH_DMAC_IP | \ 1399 MLXSW_REG_SLCR_LAG_HASH_DMAC_NONIP) 1400 /* Ethertype - for IPv4 and IPv6 packets */ 1401 #define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_IP BIT(5) 1402 /* Ethertype - for non-IP packets */ 1403 #define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_NONIP BIT(6) 1404 #define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE \ 1405 (MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_IP | \ 1406 MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_NONIP) 1407 /* VLAN ID - for IPv4 and IPv6 packets */ 1408 #define MLXSW_REG_SLCR_LAG_HASH_VLANID_IP BIT(7) 1409 /* VLAN ID - for non-IP packets */ 1410 #define MLXSW_REG_SLCR_LAG_HASH_VLANID_NONIP BIT(8) 1411 #define MLXSW_REG_SLCR_LAG_HASH_VLANID \ 1412 (MLXSW_REG_SLCR_LAG_HASH_VLANID_IP | \ 1413 MLXSW_REG_SLCR_LAG_HASH_VLANID_NONIP) 1414 /* Source IP address (can be IPv4 or IPv6) */ 1415 #define MLXSW_REG_SLCR_LAG_HASH_SIP BIT(9) 1416 /* Destination IP address (can be IPv4 or IPv6) */ 1417 #define MLXSW_REG_SLCR_LAG_HASH_DIP BIT(10) 1418 /* TCP/UDP source port */ 1419 #define MLXSW_REG_SLCR_LAG_HASH_SPORT BIT(11) 1420 /* TCP/UDP destination port*/ 1421 #define MLXSW_REG_SLCR_LAG_HASH_DPORT BIT(12) 1422 /* IPv4 Protocol/IPv6 Next Header */ 1423 #define MLXSW_REG_SLCR_LAG_HASH_IPPROTO BIT(13) 1424 /* IPv6 Flow label */ 1425 #define MLXSW_REG_SLCR_LAG_HASH_FLOWLABEL BIT(14) 1426 /* SID - FCoE source ID */ 1427 #define MLXSW_REG_SLCR_LAG_HASH_FCOE_SID BIT(15) 1428 /* DID - FCoE destination ID */ 1429 #define MLXSW_REG_SLCR_LAG_HASH_FCOE_DID BIT(16) 1430 /* OXID - FCoE originator exchange ID */ 1431 #define MLXSW_REG_SLCR_LAG_HASH_FCOE_OXID BIT(17) 1432 /* Destination QP number - for RoCE packets */ 1433 #define MLXSW_REG_SLCR_LAG_HASH_ROCE_DQP BIT(19) 1434 1435 /* reg_slcr_lag_hash 1436 * LAG hashing configuration. This is a bitmask, in which each set 1437 * bit includes the corresponding item in the LAG hash calculation. 1438 * The default lag_hash contains SMAC, DMAC, VLANID and 1439 * Ethertype (for all packet types). 1440 * Access: RW 1441 */ 1442 MLXSW_ITEM32(reg, slcr, lag_hash, 0x04, 0, 20); 1443 1444 /* reg_slcr_seed 1445 * LAG seed value. The seed is the same for all ports. 1446 * Access: RW 1447 */ 1448 MLXSW_ITEM32(reg, slcr, seed, 0x08, 0, 32); 1449 1450 static inline void mlxsw_reg_slcr_pack(char *payload, u16 lag_hash, u32 seed) 1451 { 1452 MLXSW_REG_ZERO(slcr, payload); 1453 mlxsw_reg_slcr_pp_set(payload, MLXSW_REG_SLCR_PP_GLOBAL); 1454 mlxsw_reg_slcr_type_set(payload, MLXSW_REG_SLCR_TYPE_CRC); 1455 mlxsw_reg_slcr_lag_hash_set(payload, lag_hash); 1456 mlxsw_reg_slcr_seed_set(payload, seed); 1457 } 1458 1459 /* SLCOR - Switch LAG Collector Register 1460 * ------------------------------------- 1461 * The Switch LAG Collector register controls the Local Port membership 1462 * in a LAG and enablement of the collector. 1463 */ 1464 #define MLXSW_REG_SLCOR_ID 0x2016 1465 #define MLXSW_REG_SLCOR_LEN 0x10 1466 1467 MLXSW_REG_DEFINE(slcor, MLXSW_REG_SLCOR_ID, MLXSW_REG_SLCOR_LEN); 1468 1469 enum mlxsw_reg_slcor_col { 1470 /* Port is added with collector disabled */ 1471 MLXSW_REG_SLCOR_COL_LAG_ADD_PORT, 1472 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED, 1473 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_DISABLED, 1474 MLXSW_REG_SLCOR_COL_LAG_REMOVE_PORT, 1475 }; 1476 1477 /* reg_slcor_col 1478 * Collector configuration 1479 * Access: RW 1480 */ 1481 MLXSW_ITEM32(reg, slcor, col, 0x00, 30, 2); 1482 1483 /* reg_slcor_local_port 1484 * Local port number 1485 * Not supported for CPU port 1486 * Access: Index 1487 */ 1488 MLXSW_ITEM32(reg, slcor, local_port, 0x00, 16, 8); 1489 1490 /* reg_slcor_lag_id 1491 * LAG Identifier. Index into the LAG descriptor table. 1492 * Access: Index 1493 */ 1494 MLXSW_ITEM32(reg, slcor, lag_id, 0x00, 0, 10); 1495 1496 /* reg_slcor_port_index 1497 * Port index in the LAG list. Only valid on Add Port to LAG col. 1498 * Valid range is from 0 to cap_max_lag_members-1 1499 * Access: RW 1500 */ 1501 MLXSW_ITEM32(reg, slcor, port_index, 0x04, 0, 10); 1502 1503 static inline void mlxsw_reg_slcor_pack(char *payload, 1504 u8 local_port, u16 lag_id, 1505 enum mlxsw_reg_slcor_col col) 1506 { 1507 MLXSW_REG_ZERO(slcor, payload); 1508 mlxsw_reg_slcor_col_set(payload, col); 1509 mlxsw_reg_slcor_local_port_set(payload, local_port); 1510 mlxsw_reg_slcor_lag_id_set(payload, lag_id); 1511 } 1512 1513 static inline void mlxsw_reg_slcor_port_add_pack(char *payload, 1514 u8 local_port, u16 lag_id, 1515 u8 port_index) 1516 { 1517 mlxsw_reg_slcor_pack(payload, local_port, lag_id, 1518 MLXSW_REG_SLCOR_COL_LAG_ADD_PORT); 1519 mlxsw_reg_slcor_port_index_set(payload, port_index); 1520 } 1521 1522 static inline void mlxsw_reg_slcor_port_remove_pack(char *payload, 1523 u8 local_port, u16 lag_id) 1524 { 1525 mlxsw_reg_slcor_pack(payload, local_port, lag_id, 1526 MLXSW_REG_SLCOR_COL_LAG_REMOVE_PORT); 1527 } 1528 1529 static inline void mlxsw_reg_slcor_col_enable_pack(char *payload, 1530 u8 local_port, u16 lag_id) 1531 { 1532 mlxsw_reg_slcor_pack(payload, local_port, lag_id, 1533 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED); 1534 } 1535 1536 static inline void mlxsw_reg_slcor_col_disable_pack(char *payload, 1537 u8 local_port, u16 lag_id) 1538 { 1539 mlxsw_reg_slcor_pack(payload, local_port, lag_id, 1540 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED); 1541 } 1542 1543 /* SPMLR - Switch Port MAC Learning Register 1544 * ----------------------------------------- 1545 * Controls the Switch MAC learning policy per port. 1546 */ 1547 #define MLXSW_REG_SPMLR_ID 0x2018 1548 #define MLXSW_REG_SPMLR_LEN 0x8 1549 1550 MLXSW_REG_DEFINE(spmlr, MLXSW_REG_SPMLR_ID, MLXSW_REG_SPMLR_LEN); 1551 1552 /* reg_spmlr_local_port 1553 * Local port number. 1554 * Access: Index 1555 */ 1556 MLXSW_ITEM32(reg, spmlr, local_port, 0x00, 16, 8); 1557 1558 /* reg_spmlr_sub_port 1559 * Virtual port within the physical port. 1560 * Should be set to 0 when virtual ports are not enabled on the port. 1561 * Access: Index 1562 */ 1563 MLXSW_ITEM32(reg, spmlr, sub_port, 0x00, 8, 8); 1564 1565 enum mlxsw_reg_spmlr_learn_mode { 1566 MLXSW_REG_SPMLR_LEARN_MODE_DISABLE = 0, 1567 MLXSW_REG_SPMLR_LEARN_MODE_ENABLE = 2, 1568 MLXSW_REG_SPMLR_LEARN_MODE_SEC = 3, 1569 }; 1570 1571 /* reg_spmlr_learn_mode 1572 * Learning mode on the port. 1573 * 0 - Learning disabled. 1574 * 2 - Learning enabled. 1575 * 3 - Security mode. 1576 * 1577 * In security mode the switch does not learn MACs on the port, but uses the 1578 * SMAC to see if it exists on another ingress port. If so, the packet is 1579 * classified as a bad packet and is discarded unless the software registers 1580 * to receive port security error packets usign HPKT. 1581 */ 1582 MLXSW_ITEM32(reg, spmlr, learn_mode, 0x04, 30, 2); 1583 1584 static inline void mlxsw_reg_spmlr_pack(char *payload, u8 local_port, 1585 enum mlxsw_reg_spmlr_learn_mode mode) 1586 { 1587 MLXSW_REG_ZERO(spmlr, payload); 1588 mlxsw_reg_spmlr_local_port_set(payload, local_port); 1589 mlxsw_reg_spmlr_sub_port_set(payload, 0); 1590 mlxsw_reg_spmlr_learn_mode_set(payload, mode); 1591 } 1592 1593 /* SVFA - Switch VID to FID Allocation Register 1594 * -------------------------------------------- 1595 * Controls the VID to FID mapping and {Port, VID} to FID mapping for 1596 * virtualized ports. 1597 */ 1598 #define MLXSW_REG_SVFA_ID 0x201C 1599 #define MLXSW_REG_SVFA_LEN 0x10 1600 1601 MLXSW_REG_DEFINE(svfa, MLXSW_REG_SVFA_ID, MLXSW_REG_SVFA_LEN); 1602 1603 /* reg_svfa_swid 1604 * Switch partition ID. 1605 * Access: Index 1606 */ 1607 MLXSW_ITEM32(reg, svfa, swid, 0x00, 24, 8); 1608 1609 /* reg_svfa_local_port 1610 * Local port number. 1611 * Access: Index 1612 * 1613 * Note: Reserved for 802.1Q FIDs. 1614 */ 1615 MLXSW_ITEM32(reg, svfa, local_port, 0x00, 16, 8); 1616 1617 enum mlxsw_reg_svfa_mt { 1618 MLXSW_REG_SVFA_MT_VID_TO_FID, 1619 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID, 1620 }; 1621 1622 /* reg_svfa_mapping_table 1623 * Mapping table: 1624 * 0 - VID to FID 1625 * 1 - {Port, VID} to FID 1626 * Access: Index 1627 * 1628 * Note: Reserved for SwitchX-2. 1629 */ 1630 MLXSW_ITEM32(reg, svfa, mapping_table, 0x00, 8, 3); 1631 1632 /* reg_svfa_v 1633 * Valid. 1634 * Valid if set. 1635 * Access: RW 1636 * 1637 * Note: Reserved for SwitchX-2. 1638 */ 1639 MLXSW_ITEM32(reg, svfa, v, 0x00, 0, 1); 1640 1641 /* reg_svfa_fid 1642 * Filtering ID. 1643 * Access: RW 1644 */ 1645 MLXSW_ITEM32(reg, svfa, fid, 0x04, 16, 16); 1646 1647 /* reg_svfa_vid 1648 * VLAN ID. 1649 * Access: Index 1650 */ 1651 MLXSW_ITEM32(reg, svfa, vid, 0x04, 0, 12); 1652 1653 /* reg_svfa_counter_set_type 1654 * Counter set type for flow counters. 1655 * Access: RW 1656 * 1657 * Note: Reserved for SwitchX-2. 1658 */ 1659 MLXSW_ITEM32(reg, svfa, counter_set_type, 0x08, 24, 8); 1660 1661 /* reg_svfa_counter_index 1662 * Counter index for flow counters. 1663 * Access: RW 1664 * 1665 * Note: Reserved for SwitchX-2. 1666 */ 1667 MLXSW_ITEM32(reg, svfa, counter_index, 0x08, 0, 24); 1668 1669 static inline void mlxsw_reg_svfa_pack(char *payload, u8 local_port, 1670 enum mlxsw_reg_svfa_mt mt, bool valid, 1671 u16 fid, u16 vid) 1672 { 1673 MLXSW_REG_ZERO(svfa, payload); 1674 local_port = mt == MLXSW_REG_SVFA_MT_VID_TO_FID ? 0 : local_port; 1675 mlxsw_reg_svfa_swid_set(payload, 0); 1676 mlxsw_reg_svfa_local_port_set(payload, local_port); 1677 mlxsw_reg_svfa_mapping_table_set(payload, mt); 1678 mlxsw_reg_svfa_v_set(payload, valid); 1679 mlxsw_reg_svfa_fid_set(payload, fid); 1680 mlxsw_reg_svfa_vid_set(payload, vid); 1681 } 1682 1683 /* SVPE - Switch Virtual-Port Enabling Register 1684 * -------------------------------------------- 1685 * Enables port virtualization. 1686 */ 1687 #define MLXSW_REG_SVPE_ID 0x201E 1688 #define MLXSW_REG_SVPE_LEN 0x4 1689 1690 MLXSW_REG_DEFINE(svpe, MLXSW_REG_SVPE_ID, MLXSW_REG_SVPE_LEN); 1691 1692 /* reg_svpe_local_port 1693 * Local port number 1694 * Access: Index 1695 * 1696 * Note: CPU port is not supported (uses VLAN mode only). 1697 */ 1698 MLXSW_ITEM32(reg, svpe, local_port, 0x00, 16, 8); 1699 1700 /* reg_svpe_vp_en 1701 * Virtual port enable. 1702 * 0 - Disable, VLAN mode (VID to FID). 1703 * 1 - Enable, Virtual port mode ({Port, VID} to FID). 1704 * Access: RW 1705 */ 1706 MLXSW_ITEM32(reg, svpe, vp_en, 0x00, 8, 1); 1707 1708 static inline void mlxsw_reg_svpe_pack(char *payload, u8 local_port, 1709 bool enable) 1710 { 1711 MLXSW_REG_ZERO(svpe, payload); 1712 mlxsw_reg_svpe_local_port_set(payload, local_port); 1713 mlxsw_reg_svpe_vp_en_set(payload, enable); 1714 } 1715 1716 /* SFMR - Switch FID Management Register 1717 * ------------------------------------- 1718 * Creates and configures FIDs. 1719 */ 1720 #define MLXSW_REG_SFMR_ID 0x201F 1721 #define MLXSW_REG_SFMR_LEN 0x18 1722 1723 MLXSW_REG_DEFINE(sfmr, MLXSW_REG_SFMR_ID, MLXSW_REG_SFMR_LEN); 1724 1725 enum mlxsw_reg_sfmr_op { 1726 MLXSW_REG_SFMR_OP_CREATE_FID, 1727 MLXSW_REG_SFMR_OP_DESTROY_FID, 1728 }; 1729 1730 /* reg_sfmr_op 1731 * Operation. 1732 * 0 - Create or edit FID. 1733 * 1 - Destroy FID. 1734 * Access: WO 1735 */ 1736 MLXSW_ITEM32(reg, sfmr, op, 0x00, 24, 4); 1737 1738 /* reg_sfmr_fid 1739 * Filtering ID. 1740 * Access: Index 1741 */ 1742 MLXSW_ITEM32(reg, sfmr, fid, 0x00, 0, 16); 1743 1744 /* reg_sfmr_fid_offset 1745 * FID offset. 1746 * Used to point into the flooding table selected by SFGC register if 1747 * the table is of type FID-Offset. Otherwise, this field is reserved. 1748 * Access: RW 1749 */ 1750 MLXSW_ITEM32(reg, sfmr, fid_offset, 0x08, 0, 16); 1751 1752 /* reg_sfmr_vtfp 1753 * Valid Tunnel Flood Pointer. 1754 * If not set, then nve_tunnel_flood_ptr is reserved and considered NULL. 1755 * Access: RW 1756 * 1757 * Note: Reserved for 802.1Q FIDs. 1758 */ 1759 MLXSW_ITEM32(reg, sfmr, vtfp, 0x0C, 31, 1); 1760 1761 /* reg_sfmr_nve_tunnel_flood_ptr 1762 * Underlay Flooding and BC Pointer. 1763 * Used as a pointer to the first entry of the group based link lists of 1764 * flooding or BC entries (for NVE tunnels). 1765 * Access: RW 1766 */ 1767 MLXSW_ITEM32(reg, sfmr, nve_tunnel_flood_ptr, 0x0C, 0, 24); 1768 1769 /* reg_sfmr_vv 1770 * VNI Valid. 1771 * If not set, then vni is reserved. 1772 * Access: RW 1773 * 1774 * Note: Reserved for 802.1Q FIDs. 1775 */ 1776 MLXSW_ITEM32(reg, sfmr, vv, 0x10, 31, 1); 1777 1778 /* reg_sfmr_vni 1779 * Virtual Network Identifier. 1780 * Access: RW 1781 * 1782 * Note: A given VNI can only be assigned to one FID. 1783 */ 1784 MLXSW_ITEM32(reg, sfmr, vni, 0x10, 0, 24); 1785 1786 static inline void mlxsw_reg_sfmr_pack(char *payload, 1787 enum mlxsw_reg_sfmr_op op, u16 fid, 1788 u16 fid_offset) 1789 { 1790 MLXSW_REG_ZERO(sfmr, payload); 1791 mlxsw_reg_sfmr_op_set(payload, op); 1792 mlxsw_reg_sfmr_fid_set(payload, fid); 1793 mlxsw_reg_sfmr_fid_offset_set(payload, fid_offset); 1794 mlxsw_reg_sfmr_vtfp_set(payload, false); 1795 mlxsw_reg_sfmr_vv_set(payload, false); 1796 } 1797 1798 /* SPVMLR - Switch Port VLAN MAC Learning Register 1799 * ----------------------------------------------- 1800 * Controls the switch MAC learning policy per {Port, VID}. 1801 */ 1802 #define MLXSW_REG_SPVMLR_ID 0x2020 1803 #define MLXSW_REG_SPVMLR_BASE_LEN 0x04 /* base length, without records */ 1804 #define MLXSW_REG_SPVMLR_REC_LEN 0x04 /* record length */ 1805 #define MLXSW_REG_SPVMLR_REC_MAX_COUNT 255 1806 #define MLXSW_REG_SPVMLR_LEN (MLXSW_REG_SPVMLR_BASE_LEN + \ 1807 MLXSW_REG_SPVMLR_REC_LEN * \ 1808 MLXSW_REG_SPVMLR_REC_MAX_COUNT) 1809 1810 MLXSW_REG_DEFINE(spvmlr, MLXSW_REG_SPVMLR_ID, MLXSW_REG_SPVMLR_LEN); 1811 1812 /* reg_spvmlr_local_port 1813 * Local ingress port. 1814 * Access: Index 1815 * 1816 * Note: CPU port is not supported. 1817 */ 1818 MLXSW_ITEM32(reg, spvmlr, local_port, 0x00, 16, 8); 1819 1820 /* reg_spvmlr_num_rec 1821 * Number of records to update. 1822 * Access: OP 1823 */ 1824 MLXSW_ITEM32(reg, spvmlr, num_rec, 0x00, 0, 8); 1825 1826 /* reg_spvmlr_rec_learn_enable 1827 * 0 - Disable learning for {Port, VID}. 1828 * 1 - Enable learning for {Port, VID}. 1829 * Access: RW 1830 */ 1831 MLXSW_ITEM32_INDEXED(reg, spvmlr, rec_learn_enable, MLXSW_REG_SPVMLR_BASE_LEN, 1832 31, 1, MLXSW_REG_SPVMLR_REC_LEN, 0x00, false); 1833 1834 /* reg_spvmlr_rec_vid 1835 * VLAN ID to be added/removed from port or for querying. 1836 * Access: Index 1837 */ 1838 MLXSW_ITEM32_INDEXED(reg, spvmlr, rec_vid, MLXSW_REG_SPVMLR_BASE_LEN, 0, 12, 1839 MLXSW_REG_SPVMLR_REC_LEN, 0x00, false); 1840 1841 static inline void mlxsw_reg_spvmlr_pack(char *payload, u8 local_port, 1842 u16 vid_begin, u16 vid_end, 1843 bool learn_enable) 1844 { 1845 int num_rec = vid_end - vid_begin + 1; 1846 int i; 1847 1848 WARN_ON(num_rec < 1 || num_rec > MLXSW_REG_SPVMLR_REC_MAX_COUNT); 1849 1850 MLXSW_REG_ZERO(spvmlr, payload); 1851 mlxsw_reg_spvmlr_local_port_set(payload, local_port); 1852 mlxsw_reg_spvmlr_num_rec_set(payload, num_rec); 1853 1854 for (i = 0; i < num_rec; i++) { 1855 mlxsw_reg_spvmlr_rec_learn_enable_set(payload, i, learn_enable); 1856 mlxsw_reg_spvmlr_rec_vid_set(payload, i, vid_begin + i); 1857 } 1858 } 1859 1860 /* CWTP - Congetion WRED ECN TClass Profile 1861 * ---------------------------------------- 1862 * Configures the profiles for queues of egress port and traffic class 1863 */ 1864 #define MLXSW_REG_CWTP_ID 0x2802 1865 #define MLXSW_REG_CWTP_BASE_LEN 0x28 1866 #define MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN 0x08 1867 #define MLXSW_REG_CWTP_LEN 0x40 1868 1869 MLXSW_REG_DEFINE(cwtp, MLXSW_REG_CWTP_ID, MLXSW_REG_CWTP_LEN); 1870 1871 /* reg_cwtp_local_port 1872 * Local port number 1873 * Not supported for CPU port 1874 * Access: Index 1875 */ 1876 MLXSW_ITEM32(reg, cwtp, local_port, 0, 16, 8); 1877 1878 /* reg_cwtp_traffic_class 1879 * Traffic Class to configure 1880 * Access: Index 1881 */ 1882 MLXSW_ITEM32(reg, cwtp, traffic_class, 32, 0, 8); 1883 1884 /* reg_cwtp_profile_min 1885 * Minimum Average Queue Size of the profile in cells. 1886 * Access: RW 1887 */ 1888 MLXSW_ITEM32_INDEXED(reg, cwtp, profile_min, MLXSW_REG_CWTP_BASE_LEN, 1889 0, 20, MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN, 0, false); 1890 1891 /* reg_cwtp_profile_percent 1892 * Percentage of WRED and ECN marking for maximum Average Queue size 1893 * Range is 0 to 100, units of integer percentage 1894 * Access: RW 1895 */ 1896 MLXSW_ITEM32_INDEXED(reg, cwtp, profile_percent, MLXSW_REG_CWTP_BASE_LEN, 1897 24, 7, MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN, 4, false); 1898 1899 /* reg_cwtp_profile_max 1900 * Maximum Average Queue size of the profile in cells 1901 * Access: RW 1902 */ 1903 MLXSW_ITEM32_INDEXED(reg, cwtp, profile_max, MLXSW_REG_CWTP_BASE_LEN, 1904 0, 20, MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN, 4, false); 1905 1906 #define MLXSW_REG_CWTP_MIN_VALUE 64 1907 #define MLXSW_REG_CWTP_MAX_PROFILE 2 1908 #define MLXSW_REG_CWTP_DEFAULT_PROFILE 1 1909 1910 static inline void mlxsw_reg_cwtp_pack(char *payload, u8 local_port, 1911 u8 traffic_class) 1912 { 1913 int i; 1914 1915 MLXSW_REG_ZERO(cwtp, payload); 1916 mlxsw_reg_cwtp_local_port_set(payload, local_port); 1917 mlxsw_reg_cwtp_traffic_class_set(payload, traffic_class); 1918 1919 for (i = 0; i <= MLXSW_REG_CWTP_MAX_PROFILE; i++) { 1920 mlxsw_reg_cwtp_profile_min_set(payload, i, 1921 MLXSW_REG_CWTP_MIN_VALUE); 1922 mlxsw_reg_cwtp_profile_max_set(payload, i, 1923 MLXSW_REG_CWTP_MIN_VALUE); 1924 } 1925 } 1926 1927 #define MLXSW_REG_CWTP_PROFILE_TO_INDEX(profile) (profile - 1) 1928 1929 static inline void 1930 mlxsw_reg_cwtp_profile_pack(char *payload, u8 profile, u32 min, u32 max, 1931 u32 probability) 1932 { 1933 u8 index = MLXSW_REG_CWTP_PROFILE_TO_INDEX(profile); 1934 1935 mlxsw_reg_cwtp_profile_min_set(payload, index, min); 1936 mlxsw_reg_cwtp_profile_max_set(payload, index, max); 1937 mlxsw_reg_cwtp_profile_percent_set(payload, index, probability); 1938 } 1939 1940 /* CWTPM - Congestion WRED ECN TClass and Pool Mapping 1941 * --------------------------------------------------- 1942 * The CWTPM register maps each egress port and traffic class to profile num. 1943 */ 1944 #define MLXSW_REG_CWTPM_ID 0x2803 1945 #define MLXSW_REG_CWTPM_LEN 0x44 1946 1947 MLXSW_REG_DEFINE(cwtpm, MLXSW_REG_CWTPM_ID, MLXSW_REG_CWTPM_LEN); 1948 1949 /* reg_cwtpm_local_port 1950 * Local port number 1951 * Not supported for CPU port 1952 * Access: Index 1953 */ 1954 MLXSW_ITEM32(reg, cwtpm, local_port, 0, 16, 8); 1955 1956 /* reg_cwtpm_traffic_class 1957 * Traffic Class to configure 1958 * Access: Index 1959 */ 1960 MLXSW_ITEM32(reg, cwtpm, traffic_class, 32, 0, 8); 1961 1962 /* reg_cwtpm_ew 1963 * Control enablement of WRED for traffic class: 1964 * 0 - Disable 1965 * 1 - Enable 1966 * Access: RW 1967 */ 1968 MLXSW_ITEM32(reg, cwtpm, ew, 36, 1, 1); 1969 1970 /* reg_cwtpm_ee 1971 * Control enablement of ECN for traffic class: 1972 * 0 - Disable 1973 * 1 - Enable 1974 * Access: RW 1975 */ 1976 MLXSW_ITEM32(reg, cwtpm, ee, 36, 0, 1); 1977 1978 /* reg_cwtpm_tcp_g 1979 * TCP Green Profile. 1980 * Index of the profile within {port, traffic class} to use. 1981 * 0 for disabling both WRED and ECN for this type of traffic. 1982 * Access: RW 1983 */ 1984 MLXSW_ITEM32(reg, cwtpm, tcp_g, 52, 0, 2); 1985 1986 /* reg_cwtpm_tcp_y 1987 * TCP Yellow Profile. 1988 * Index of the profile within {port, traffic class} to use. 1989 * 0 for disabling both WRED and ECN for this type of traffic. 1990 * Access: RW 1991 */ 1992 MLXSW_ITEM32(reg, cwtpm, tcp_y, 56, 16, 2); 1993 1994 /* reg_cwtpm_tcp_r 1995 * TCP Red Profile. 1996 * Index of the profile within {port, traffic class} to use. 1997 * 0 for disabling both WRED and ECN for this type of traffic. 1998 * Access: RW 1999 */ 2000 MLXSW_ITEM32(reg, cwtpm, tcp_r, 56, 0, 2); 2001 2002 /* reg_cwtpm_ntcp_g 2003 * Non-TCP Green Profile. 2004 * Index of the profile within {port, traffic class} to use. 2005 * 0 for disabling both WRED and ECN for this type of traffic. 2006 * Access: RW 2007 */ 2008 MLXSW_ITEM32(reg, cwtpm, ntcp_g, 60, 0, 2); 2009 2010 /* reg_cwtpm_ntcp_y 2011 * Non-TCP Yellow Profile. 2012 * Index of the profile within {port, traffic class} to use. 2013 * 0 for disabling both WRED and ECN for this type of traffic. 2014 * Access: RW 2015 */ 2016 MLXSW_ITEM32(reg, cwtpm, ntcp_y, 64, 16, 2); 2017 2018 /* reg_cwtpm_ntcp_r 2019 * Non-TCP Red Profile. 2020 * Index of the profile within {port, traffic class} to use. 2021 * 0 for disabling both WRED and ECN for this type of traffic. 2022 * Access: RW 2023 */ 2024 MLXSW_ITEM32(reg, cwtpm, ntcp_r, 64, 0, 2); 2025 2026 #define MLXSW_REG_CWTPM_RESET_PROFILE 0 2027 2028 static inline void mlxsw_reg_cwtpm_pack(char *payload, u8 local_port, 2029 u8 traffic_class, u8 profile, 2030 bool wred, bool ecn) 2031 { 2032 MLXSW_REG_ZERO(cwtpm, payload); 2033 mlxsw_reg_cwtpm_local_port_set(payload, local_port); 2034 mlxsw_reg_cwtpm_traffic_class_set(payload, traffic_class); 2035 mlxsw_reg_cwtpm_ew_set(payload, wred); 2036 mlxsw_reg_cwtpm_ee_set(payload, ecn); 2037 mlxsw_reg_cwtpm_tcp_g_set(payload, profile); 2038 mlxsw_reg_cwtpm_tcp_y_set(payload, profile); 2039 mlxsw_reg_cwtpm_tcp_r_set(payload, profile); 2040 mlxsw_reg_cwtpm_ntcp_g_set(payload, profile); 2041 mlxsw_reg_cwtpm_ntcp_y_set(payload, profile); 2042 mlxsw_reg_cwtpm_ntcp_r_set(payload, profile); 2043 } 2044 2045 /* PGCR - Policy-Engine General Configuration Register 2046 * --------------------------------------------------- 2047 * This register configures general Policy-Engine settings. 2048 */ 2049 #define MLXSW_REG_PGCR_ID 0x3001 2050 #define MLXSW_REG_PGCR_LEN 0x20 2051 2052 MLXSW_REG_DEFINE(pgcr, MLXSW_REG_PGCR_ID, MLXSW_REG_PGCR_LEN); 2053 2054 /* reg_pgcr_default_action_pointer_base 2055 * Default action pointer base. Each region has a default action pointer 2056 * which is equal to default_action_pointer_base + region_id. 2057 * Access: RW 2058 */ 2059 MLXSW_ITEM32(reg, pgcr, default_action_pointer_base, 0x1C, 0, 24); 2060 2061 static inline void mlxsw_reg_pgcr_pack(char *payload, u32 pointer_base) 2062 { 2063 MLXSW_REG_ZERO(pgcr, payload); 2064 mlxsw_reg_pgcr_default_action_pointer_base_set(payload, pointer_base); 2065 } 2066 2067 /* PPBT - Policy-Engine Port Binding Table 2068 * --------------------------------------- 2069 * This register is used for configuration of the Port Binding Table. 2070 */ 2071 #define MLXSW_REG_PPBT_ID 0x3002 2072 #define MLXSW_REG_PPBT_LEN 0x14 2073 2074 MLXSW_REG_DEFINE(ppbt, MLXSW_REG_PPBT_ID, MLXSW_REG_PPBT_LEN); 2075 2076 enum mlxsw_reg_pxbt_e { 2077 MLXSW_REG_PXBT_E_IACL, 2078 MLXSW_REG_PXBT_E_EACL, 2079 }; 2080 2081 /* reg_ppbt_e 2082 * Access: Index 2083 */ 2084 MLXSW_ITEM32(reg, ppbt, e, 0x00, 31, 1); 2085 2086 enum mlxsw_reg_pxbt_op { 2087 MLXSW_REG_PXBT_OP_BIND, 2088 MLXSW_REG_PXBT_OP_UNBIND, 2089 }; 2090 2091 /* reg_ppbt_op 2092 * Access: RW 2093 */ 2094 MLXSW_ITEM32(reg, ppbt, op, 0x00, 28, 3); 2095 2096 /* reg_ppbt_local_port 2097 * Local port. Not including CPU port. 2098 * Access: Index 2099 */ 2100 MLXSW_ITEM32(reg, ppbt, local_port, 0x00, 16, 8); 2101 2102 /* reg_ppbt_g 2103 * group - When set, the binding is of an ACL group. When cleared, 2104 * the binding is of an ACL. 2105 * Must be set to 1 for Spectrum. 2106 * Access: RW 2107 */ 2108 MLXSW_ITEM32(reg, ppbt, g, 0x10, 31, 1); 2109 2110 /* reg_ppbt_acl_info 2111 * ACL/ACL group identifier. If the g bit is set, this field should hold 2112 * the acl_group_id, else it should hold the acl_id. 2113 * Access: RW 2114 */ 2115 MLXSW_ITEM32(reg, ppbt, acl_info, 0x10, 0, 16); 2116 2117 static inline void mlxsw_reg_ppbt_pack(char *payload, enum mlxsw_reg_pxbt_e e, 2118 enum mlxsw_reg_pxbt_op op, 2119 u8 local_port, u16 acl_info) 2120 { 2121 MLXSW_REG_ZERO(ppbt, payload); 2122 mlxsw_reg_ppbt_e_set(payload, e); 2123 mlxsw_reg_ppbt_op_set(payload, op); 2124 mlxsw_reg_ppbt_local_port_set(payload, local_port); 2125 mlxsw_reg_ppbt_g_set(payload, true); 2126 mlxsw_reg_ppbt_acl_info_set(payload, acl_info); 2127 } 2128 2129 /* PACL - Policy-Engine ACL Register 2130 * --------------------------------- 2131 * This register is used for configuration of the ACL. 2132 */ 2133 #define MLXSW_REG_PACL_ID 0x3004 2134 #define MLXSW_REG_PACL_LEN 0x70 2135 2136 MLXSW_REG_DEFINE(pacl, MLXSW_REG_PACL_ID, MLXSW_REG_PACL_LEN); 2137 2138 /* reg_pacl_v 2139 * Valid. Setting the v bit makes the ACL valid. It should not be cleared 2140 * while the ACL is bounded to either a port, VLAN or ACL rule. 2141 * Access: RW 2142 */ 2143 MLXSW_ITEM32(reg, pacl, v, 0x00, 24, 1); 2144 2145 /* reg_pacl_acl_id 2146 * An identifier representing the ACL (managed by software) 2147 * Range 0 .. cap_max_acl_regions - 1 2148 * Access: Index 2149 */ 2150 MLXSW_ITEM32(reg, pacl, acl_id, 0x08, 0, 16); 2151 2152 #define MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN 16 2153 2154 /* reg_pacl_tcam_region_info 2155 * Opaque object that represents a TCAM region. 2156 * Obtained through PTAR register. 2157 * Access: RW 2158 */ 2159 MLXSW_ITEM_BUF(reg, pacl, tcam_region_info, 0x30, 2160 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN); 2161 2162 static inline void mlxsw_reg_pacl_pack(char *payload, u16 acl_id, 2163 bool valid, const char *tcam_region_info) 2164 { 2165 MLXSW_REG_ZERO(pacl, payload); 2166 mlxsw_reg_pacl_acl_id_set(payload, acl_id); 2167 mlxsw_reg_pacl_v_set(payload, valid); 2168 mlxsw_reg_pacl_tcam_region_info_memcpy_to(payload, tcam_region_info); 2169 } 2170 2171 /* PAGT - Policy-Engine ACL Group Table 2172 * ------------------------------------ 2173 * This register is used for configuration of the ACL Group Table. 2174 */ 2175 #define MLXSW_REG_PAGT_ID 0x3005 2176 #define MLXSW_REG_PAGT_BASE_LEN 0x30 2177 #define MLXSW_REG_PAGT_ACL_LEN 4 2178 #define MLXSW_REG_PAGT_ACL_MAX_NUM 16 2179 #define MLXSW_REG_PAGT_LEN (MLXSW_REG_PAGT_BASE_LEN + \ 2180 MLXSW_REG_PAGT_ACL_MAX_NUM * MLXSW_REG_PAGT_ACL_LEN) 2181 2182 MLXSW_REG_DEFINE(pagt, MLXSW_REG_PAGT_ID, MLXSW_REG_PAGT_LEN); 2183 2184 /* reg_pagt_size 2185 * Number of ACLs in the group. 2186 * Size 0 invalidates a group. 2187 * Range 0 .. cap_max_acl_group_size (hard coded to 16 for now) 2188 * Total number of ACLs in all groups must be lower or equal 2189 * to cap_max_acl_tot_groups 2190 * Note: a group which is binded must not be invalidated 2191 * Access: Index 2192 */ 2193 MLXSW_ITEM32(reg, pagt, size, 0x00, 0, 8); 2194 2195 /* reg_pagt_acl_group_id 2196 * An identifier (numbered from 0..cap_max_acl_groups-1) representing 2197 * the ACL Group identifier (managed by software). 2198 * Access: Index 2199 */ 2200 MLXSW_ITEM32(reg, pagt, acl_group_id, 0x08, 0, 16); 2201 2202 /* reg_pagt_multi 2203 * Multi-ACL 2204 * 0 - This ACL is the last ACL in the multi-ACL 2205 * 1 - This ACL is part of a multi-ACL 2206 * Access: RW 2207 */ 2208 MLXSW_ITEM32_INDEXED(reg, pagt, multi, 0x30, 31, 1, 0x04, 0x00, false); 2209 2210 /* reg_pagt_acl_id 2211 * ACL identifier 2212 * Access: RW 2213 */ 2214 MLXSW_ITEM32_INDEXED(reg, pagt, acl_id, 0x30, 0, 16, 0x04, 0x00, false); 2215 2216 static inline void mlxsw_reg_pagt_pack(char *payload, u16 acl_group_id) 2217 { 2218 MLXSW_REG_ZERO(pagt, payload); 2219 mlxsw_reg_pagt_acl_group_id_set(payload, acl_group_id); 2220 } 2221 2222 static inline void mlxsw_reg_pagt_acl_id_pack(char *payload, int index, 2223 u16 acl_id, bool multi) 2224 { 2225 u8 size = mlxsw_reg_pagt_size_get(payload); 2226 2227 if (index >= size) 2228 mlxsw_reg_pagt_size_set(payload, index + 1); 2229 mlxsw_reg_pagt_multi_set(payload, index, multi); 2230 mlxsw_reg_pagt_acl_id_set(payload, index, acl_id); 2231 } 2232 2233 /* PTAR - Policy-Engine TCAM Allocation Register 2234 * --------------------------------------------- 2235 * This register is used for allocation of regions in the TCAM. 2236 * Note: Query method is not supported on this register. 2237 */ 2238 #define MLXSW_REG_PTAR_ID 0x3006 2239 #define MLXSW_REG_PTAR_BASE_LEN 0x20 2240 #define MLXSW_REG_PTAR_KEY_ID_LEN 1 2241 #define MLXSW_REG_PTAR_KEY_ID_MAX_NUM 16 2242 #define MLXSW_REG_PTAR_LEN (MLXSW_REG_PTAR_BASE_LEN + \ 2243 MLXSW_REG_PTAR_KEY_ID_MAX_NUM * MLXSW_REG_PTAR_KEY_ID_LEN) 2244 2245 MLXSW_REG_DEFINE(ptar, MLXSW_REG_PTAR_ID, MLXSW_REG_PTAR_LEN); 2246 2247 enum mlxsw_reg_ptar_op { 2248 /* allocate a TCAM region */ 2249 MLXSW_REG_PTAR_OP_ALLOC, 2250 /* resize a TCAM region */ 2251 MLXSW_REG_PTAR_OP_RESIZE, 2252 /* deallocate TCAM region */ 2253 MLXSW_REG_PTAR_OP_FREE, 2254 /* test allocation */ 2255 MLXSW_REG_PTAR_OP_TEST, 2256 }; 2257 2258 /* reg_ptar_op 2259 * Access: OP 2260 */ 2261 MLXSW_ITEM32(reg, ptar, op, 0x00, 28, 4); 2262 2263 /* reg_ptar_action_set_type 2264 * Type of action set to be used on this region. 2265 * For Spectrum and Spectrum-2, this is always type 2 - "flexible" 2266 * Access: WO 2267 */ 2268 MLXSW_ITEM32(reg, ptar, action_set_type, 0x00, 16, 8); 2269 2270 enum mlxsw_reg_ptar_key_type { 2271 MLXSW_REG_PTAR_KEY_TYPE_FLEX = 0x50, /* Spetrum */ 2272 MLXSW_REG_PTAR_KEY_TYPE_FLEX2 = 0x51, /* Spectrum-2 */ 2273 }; 2274 2275 /* reg_ptar_key_type 2276 * TCAM key type for the region. 2277 * Access: WO 2278 */ 2279 MLXSW_ITEM32(reg, ptar, key_type, 0x00, 0, 8); 2280 2281 /* reg_ptar_region_size 2282 * TCAM region size. When allocating/resizing this is the requested size, 2283 * the response is the actual size. Note that actual size may be 2284 * larger than requested. 2285 * Allowed range 1 .. cap_max_rules-1 2286 * Reserved during op deallocate. 2287 * Access: WO 2288 */ 2289 MLXSW_ITEM32(reg, ptar, region_size, 0x04, 0, 16); 2290 2291 /* reg_ptar_region_id 2292 * Region identifier 2293 * Range 0 .. cap_max_regions-1 2294 * Access: Index 2295 */ 2296 MLXSW_ITEM32(reg, ptar, region_id, 0x08, 0, 16); 2297 2298 /* reg_ptar_tcam_region_info 2299 * Opaque object that represents the TCAM region. 2300 * Returned when allocating a region. 2301 * Provided by software for ACL generation and region deallocation and resize. 2302 * Access: RW 2303 */ 2304 MLXSW_ITEM_BUF(reg, ptar, tcam_region_info, 0x10, 2305 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN); 2306 2307 /* reg_ptar_flexible_key_id 2308 * Identifier of the Flexible Key. 2309 * Only valid if key_type == "FLEX_KEY" 2310 * The key size will be rounded up to one of the following values: 2311 * 9B, 18B, 36B, 54B. 2312 * This field is reserved for in resize operation. 2313 * Access: WO 2314 */ 2315 MLXSW_ITEM8_INDEXED(reg, ptar, flexible_key_id, 0x20, 0, 8, 2316 MLXSW_REG_PTAR_KEY_ID_LEN, 0x00, false); 2317 2318 static inline void mlxsw_reg_ptar_pack(char *payload, enum mlxsw_reg_ptar_op op, 2319 enum mlxsw_reg_ptar_key_type key_type, 2320 u16 region_size, u16 region_id, 2321 const char *tcam_region_info) 2322 { 2323 MLXSW_REG_ZERO(ptar, payload); 2324 mlxsw_reg_ptar_op_set(payload, op); 2325 mlxsw_reg_ptar_action_set_type_set(payload, 2); /* "flexible" */ 2326 mlxsw_reg_ptar_key_type_set(payload, key_type); 2327 mlxsw_reg_ptar_region_size_set(payload, region_size); 2328 mlxsw_reg_ptar_region_id_set(payload, region_id); 2329 mlxsw_reg_ptar_tcam_region_info_memcpy_to(payload, tcam_region_info); 2330 } 2331 2332 static inline void mlxsw_reg_ptar_key_id_pack(char *payload, int index, 2333 u16 key_id) 2334 { 2335 mlxsw_reg_ptar_flexible_key_id_set(payload, index, key_id); 2336 } 2337 2338 static inline void mlxsw_reg_ptar_unpack(char *payload, char *tcam_region_info) 2339 { 2340 mlxsw_reg_ptar_tcam_region_info_memcpy_from(payload, tcam_region_info); 2341 } 2342 2343 /* PPBS - Policy-Engine Policy Based Switching Register 2344 * ---------------------------------------------------- 2345 * This register retrieves and sets Policy Based Switching Table entries. 2346 */ 2347 #define MLXSW_REG_PPBS_ID 0x300C 2348 #define MLXSW_REG_PPBS_LEN 0x14 2349 2350 MLXSW_REG_DEFINE(ppbs, MLXSW_REG_PPBS_ID, MLXSW_REG_PPBS_LEN); 2351 2352 /* reg_ppbs_pbs_ptr 2353 * Index into the PBS table. 2354 * For Spectrum, the index points to the KVD Linear. 2355 * Access: Index 2356 */ 2357 MLXSW_ITEM32(reg, ppbs, pbs_ptr, 0x08, 0, 24); 2358 2359 /* reg_ppbs_system_port 2360 * Unique port identifier for the final destination of the packet. 2361 * Access: RW 2362 */ 2363 MLXSW_ITEM32(reg, ppbs, system_port, 0x10, 0, 16); 2364 2365 static inline void mlxsw_reg_ppbs_pack(char *payload, u32 pbs_ptr, 2366 u16 system_port) 2367 { 2368 MLXSW_REG_ZERO(ppbs, payload); 2369 mlxsw_reg_ppbs_pbs_ptr_set(payload, pbs_ptr); 2370 mlxsw_reg_ppbs_system_port_set(payload, system_port); 2371 } 2372 2373 /* PRCR - Policy-Engine Rules Copy Register 2374 * ---------------------------------------- 2375 * This register is used for accessing rules within a TCAM region. 2376 */ 2377 #define MLXSW_REG_PRCR_ID 0x300D 2378 #define MLXSW_REG_PRCR_LEN 0x40 2379 2380 MLXSW_REG_DEFINE(prcr, MLXSW_REG_PRCR_ID, MLXSW_REG_PRCR_LEN); 2381 2382 enum mlxsw_reg_prcr_op { 2383 /* Move rules. Moves the rules from "tcam_region_info" starting 2384 * at offset "offset" to "dest_tcam_region_info" 2385 * at offset "dest_offset." 2386 */ 2387 MLXSW_REG_PRCR_OP_MOVE, 2388 /* Copy rules. Copies the rules from "tcam_region_info" starting 2389 * at offset "offset" to "dest_tcam_region_info" 2390 * at offset "dest_offset." 2391 */ 2392 MLXSW_REG_PRCR_OP_COPY, 2393 }; 2394 2395 /* reg_prcr_op 2396 * Access: OP 2397 */ 2398 MLXSW_ITEM32(reg, prcr, op, 0x00, 28, 4); 2399 2400 /* reg_prcr_offset 2401 * Offset within the source region to copy/move from. 2402 * Access: Index 2403 */ 2404 MLXSW_ITEM32(reg, prcr, offset, 0x00, 0, 16); 2405 2406 /* reg_prcr_size 2407 * The number of rules to copy/move. 2408 * Access: WO 2409 */ 2410 MLXSW_ITEM32(reg, prcr, size, 0x04, 0, 16); 2411 2412 /* reg_prcr_tcam_region_info 2413 * Opaque object that represents the source TCAM region. 2414 * Access: Index 2415 */ 2416 MLXSW_ITEM_BUF(reg, prcr, tcam_region_info, 0x10, 2417 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN); 2418 2419 /* reg_prcr_dest_offset 2420 * Offset within the source region to copy/move to. 2421 * Access: Index 2422 */ 2423 MLXSW_ITEM32(reg, prcr, dest_offset, 0x20, 0, 16); 2424 2425 /* reg_prcr_dest_tcam_region_info 2426 * Opaque object that represents the destination TCAM region. 2427 * Access: Index 2428 */ 2429 MLXSW_ITEM_BUF(reg, prcr, dest_tcam_region_info, 0x30, 2430 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN); 2431 2432 static inline void mlxsw_reg_prcr_pack(char *payload, enum mlxsw_reg_prcr_op op, 2433 const char *src_tcam_region_info, 2434 u16 src_offset, 2435 const char *dest_tcam_region_info, 2436 u16 dest_offset, u16 size) 2437 { 2438 MLXSW_REG_ZERO(prcr, payload); 2439 mlxsw_reg_prcr_op_set(payload, op); 2440 mlxsw_reg_prcr_offset_set(payload, src_offset); 2441 mlxsw_reg_prcr_size_set(payload, size); 2442 mlxsw_reg_prcr_tcam_region_info_memcpy_to(payload, 2443 src_tcam_region_info); 2444 mlxsw_reg_prcr_dest_offset_set(payload, dest_offset); 2445 mlxsw_reg_prcr_dest_tcam_region_info_memcpy_to(payload, 2446 dest_tcam_region_info); 2447 } 2448 2449 /* PEFA - Policy-Engine Extended Flexible Action Register 2450 * ------------------------------------------------------ 2451 * This register is used for accessing an extended flexible action entry 2452 * in the central KVD Linear Database. 2453 */ 2454 #define MLXSW_REG_PEFA_ID 0x300F 2455 #define MLXSW_REG_PEFA_LEN 0xB0 2456 2457 MLXSW_REG_DEFINE(pefa, MLXSW_REG_PEFA_ID, MLXSW_REG_PEFA_LEN); 2458 2459 /* reg_pefa_index 2460 * Index in the KVD Linear Centralized Database. 2461 * Access: Index 2462 */ 2463 MLXSW_ITEM32(reg, pefa, index, 0x00, 0, 24); 2464 2465 /* reg_pefa_a 2466 * Index in the KVD Linear Centralized Database. 2467 * Activity 2468 * For a new entry: set if ca=0, clear if ca=1 2469 * Set if a packet lookup has hit on the specific entry 2470 * Access: RO 2471 */ 2472 MLXSW_ITEM32(reg, pefa, a, 0x04, 29, 1); 2473 2474 /* reg_pefa_ca 2475 * Clear activity 2476 * When write: activity is according to this field 2477 * When read: after reading the activity is cleared according to ca 2478 * Access: OP 2479 */ 2480 MLXSW_ITEM32(reg, pefa, ca, 0x04, 24, 1); 2481 2482 #define MLXSW_REG_FLEX_ACTION_SET_LEN 0xA8 2483 2484 /* reg_pefa_flex_action_set 2485 * Action-set to perform when rule is matched. 2486 * Must be zero padded if action set is shorter. 2487 * Access: RW 2488 */ 2489 MLXSW_ITEM_BUF(reg, pefa, flex_action_set, 0x08, MLXSW_REG_FLEX_ACTION_SET_LEN); 2490 2491 static inline void mlxsw_reg_pefa_pack(char *payload, u32 index, bool ca, 2492 const char *flex_action_set) 2493 { 2494 MLXSW_REG_ZERO(pefa, payload); 2495 mlxsw_reg_pefa_index_set(payload, index); 2496 mlxsw_reg_pefa_ca_set(payload, ca); 2497 if (flex_action_set) 2498 mlxsw_reg_pefa_flex_action_set_memcpy_to(payload, 2499 flex_action_set); 2500 } 2501 2502 static inline void mlxsw_reg_pefa_unpack(char *payload, bool *p_a) 2503 { 2504 *p_a = mlxsw_reg_pefa_a_get(payload); 2505 } 2506 2507 /* PEMRBT - Policy-Engine Multicast Router Binding Table Register 2508 * -------------------------------------------------------------- 2509 * This register is used for binding Multicast router to an ACL group 2510 * that serves the MC router. 2511 * This register is not supported by SwitchX/-2 and Spectrum. 2512 */ 2513 #define MLXSW_REG_PEMRBT_ID 0x3014 2514 #define MLXSW_REG_PEMRBT_LEN 0x14 2515 2516 MLXSW_REG_DEFINE(pemrbt, MLXSW_REG_PEMRBT_ID, MLXSW_REG_PEMRBT_LEN); 2517 2518 enum mlxsw_reg_pemrbt_protocol { 2519 MLXSW_REG_PEMRBT_PROTO_IPV4, 2520 MLXSW_REG_PEMRBT_PROTO_IPV6, 2521 }; 2522 2523 /* reg_pemrbt_protocol 2524 * Access: Index 2525 */ 2526 MLXSW_ITEM32(reg, pemrbt, protocol, 0x00, 0, 1); 2527 2528 /* reg_pemrbt_group_id 2529 * ACL group identifier. 2530 * Range 0..cap_max_acl_groups-1 2531 * Access: RW 2532 */ 2533 MLXSW_ITEM32(reg, pemrbt, group_id, 0x10, 0, 16); 2534 2535 static inline void 2536 mlxsw_reg_pemrbt_pack(char *payload, enum mlxsw_reg_pemrbt_protocol protocol, 2537 u16 group_id) 2538 { 2539 MLXSW_REG_ZERO(pemrbt, payload); 2540 mlxsw_reg_pemrbt_protocol_set(payload, protocol); 2541 mlxsw_reg_pemrbt_group_id_set(payload, group_id); 2542 } 2543 2544 /* PTCE-V2 - Policy-Engine TCAM Entry Register Version 2 2545 * ----------------------------------------------------- 2546 * This register is used for accessing rules within a TCAM region. 2547 * It is a new version of PTCE in order to support wider key, 2548 * mask and action within a TCAM region. This register is not supported 2549 * by SwitchX and SwitchX-2. 2550 */ 2551 #define MLXSW_REG_PTCE2_ID 0x3017 2552 #define MLXSW_REG_PTCE2_LEN 0x1D8 2553 2554 MLXSW_REG_DEFINE(ptce2, MLXSW_REG_PTCE2_ID, MLXSW_REG_PTCE2_LEN); 2555 2556 /* reg_ptce2_v 2557 * Valid. 2558 * Access: RW 2559 */ 2560 MLXSW_ITEM32(reg, ptce2, v, 0x00, 31, 1); 2561 2562 /* reg_ptce2_a 2563 * Activity. Set if a packet lookup has hit on the specific entry. 2564 * To clear the "a" bit, use "clear activity" op or "clear on read" op. 2565 * Access: RO 2566 */ 2567 MLXSW_ITEM32(reg, ptce2, a, 0x00, 30, 1); 2568 2569 enum mlxsw_reg_ptce2_op { 2570 /* Read operation. */ 2571 MLXSW_REG_PTCE2_OP_QUERY_READ = 0, 2572 /* clear on read operation. Used to read entry 2573 * and clear Activity bit. 2574 */ 2575 MLXSW_REG_PTCE2_OP_QUERY_CLEAR_ON_READ = 1, 2576 /* Write operation. Used to write a new entry to the table. 2577 * All R/W fields are relevant for new entry. Activity bit is set 2578 * for new entries - Note write with v = 0 will delete the entry. 2579 */ 2580 MLXSW_REG_PTCE2_OP_WRITE_WRITE = 0, 2581 /* Update action. Only action set will be updated. */ 2582 MLXSW_REG_PTCE2_OP_WRITE_UPDATE = 1, 2583 /* Clear activity. A bit is cleared for the entry. */ 2584 MLXSW_REG_PTCE2_OP_WRITE_CLEAR_ACTIVITY = 2, 2585 }; 2586 2587 /* reg_ptce2_op 2588 * Access: OP 2589 */ 2590 MLXSW_ITEM32(reg, ptce2, op, 0x00, 20, 3); 2591 2592 /* reg_ptce2_offset 2593 * Access: Index 2594 */ 2595 MLXSW_ITEM32(reg, ptce2, offset, 0x00, 0, 16); 2596 2597 /* reg_ptce2_priority 2598 * Priority of the rule, higher values win. The range is 1..cap_kvd_size-1. 2599 * Note: priority does not have to be unique per rule. 2600 * Within a region, higher priority should have lower offset (no limitation 2601 * between regions in a multi-region). 2602 * Access: RW 2603 */ 2604 MLXSW_ITEM32(reg, ptce2, priority, 0x04, 0, 24); 2605 2606 /* reg_ptce2_tcam_region_info 2607 * Opaque object that represents the TCAM region. 2608 * Access: Index 2609 */ 2610 MLXSW_ITEM_BUF(reg, ptce2, tcam_region_info, 0x10, 2611 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN); 2612 2613 #define MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN 96 2614 2615 /* reg_ptce2_flex_key_blocks 2616 * ACL Key. 2617 * Access: RW 2618 */ 2619 MLXSW_ITEM_BUF(reg, ptce2, flex_key_blocks, 0x20, 2620 MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN); 2621 2622 /* reg_ptce2_mask 2623 * mask- in the same size as key. A bit that is set directs the TCAM 2624 * to compare the corresponding bit in key. A bit that is clear directs 2625 * the TCAM to ignore the corresponding bit in key. 2626 * Access: RW 2627 */ 2628 MLXSW_ITEM_BUF(reg, ptce2, mask, 0x80, 2629 MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN); 2630 2631 /* reg_ptce2_flex_action_set 2632 * ACL action set. 2633 * Access: RW 2634 */ 2635 MLXSW_ITEM_BUF(reg, ptce2, flex_action_set, 0xE0, 2636 MLXSW_REG_FLEX_ACTION_SET_LEN); 2637 2638 static inline void mlxsw_reg_ptce2_pack(char *payload, bool valid, 2639 enum mlxsw_reg_ptce2_op op, 2640 const char *tcam_region_info, 2641 u16 offset, u32 priority) 2642 { 2643 MLXSW_REG_ZERO(ptce2, payload); 2644 mlxsw_reg_ptce2_v_set(payload, valid); 2645 mlxsw_reg_ptce2_op_set(payload, op); 2646 mlxsw_reg_ptce2_offset_set(payload, offset); 2647 mlxsw_reg_ptce2_priority_set(payload, priority); 2648 mlxsw_reg_ptce2_tcam_region_info_memcpy_to(payload, tcam_region_info); 2649 } 2650 2651 /* PERPT - Policy-Engine ERP Table Register 2652 * ---------------------------------------- 2653 * This register adds and removes eRPs from the eRP table. 2654 */ 2655 #define MLXSW_REG_PERPT_ID 0x3021 2656 #define MLXSW_REG_PERPT_LEN 0x80 2657 2658 MLXSW_REG_DEFINE(perpt, MLXSW_REG_PERPT_ID, MLXSW_REG_PERPT_LEN); 2659 2660 /* reg_perpt_erpt_bank 2661 * eRP table bank. 2662 * Range 0 .. cap_max_erp_table_banks - 1 2663 * Access: Index 2664 */ 2665 MLXSW_ITEM32(reg, perpt, erpt_bank, 0x00, 16, 4); 2666 2667 /* reg_perpt_erpt_index 2668 * Index to eRP table within the eRP bank. 2669 * Range is 0 .. cap_max_erp_table_bank_size - 1 2670 * Access: Index 2671 */ 2672 MLXSW_ITEM32(reg, perpt, erpt_index, 0x00, 0, 8); 2673 2674 enum mlxsw_reg_perpt_key_size { 2675 MLXSW_REG_PERPT_KEY_SIZE_2KB, 2676 MLXSW_REG_PERPT_KEY_SIZE_4KB, 2677 MLXSW_REG_PERPT_KEY_SIZE_8KB, 2678 MLXSW_REG_PERPT_KEY_SIZE_12KB, 2679 }; 2680 2681 /* reg_perpt_key_size 2682 * Access: OP 2683 */ 2684 MLXSW_ITEM32(reg, perpt, key_size, 0x04, 0, 4); 2685 2686 /* reg_perpt_bf_bypass 2687 * 0 - The eRP is used only if bloom filter state is set for the given 2688 * rule. 2689 * 1 - The eRP is used regardless of bloom filter state. 2690 * The bypass is an OR condition of region_id or eRP. See PERCR.bf_bypass 2691 * Access: RW 2692 */ 2693 MLXSW_ITEM32(reg, perpt, bf_bypass, 0x08, 8, 1); 2694 2695 /* reg_perpt_erp_id 2696 * eRP ID for use by the rules. 2697 * Access: RW 2698 */ 2699 MLXSW_ITEM32(reg, perpt, erp_id, 0x08, 0, 4); 2700 2701 /* reg_perpt_erpt_base_bank 2702 * Base eRP table bank, points to head of erp_vector 2703 * Range is 0 .. cap_max_erp_table_banks - 1 2704 * Access: OP 2705 */ 2706 MLXSW_ITEM32(reg, perpt, erpt_base_bank, 0x0C, 16, 4); 2707 2708 /* reg_perpt_erpt_base_index 2709 * Base index to eRP table within the eRP bank 2710 * Range is 0 .. cap_max_erp_table_bank_size - 1 2711 * Access: OP 2712 */ 2713 MLXSW_ITEM32(reg, perpt, erpt_base_index, 0x0C, 0, 8); 2714 2715 /* reg_perpt_erp_index_in_vector 2716 * eRP index in the vector. 2717 * Access: OP 2718 */ 2719 MLXSW_ITEM32(reg, perpt, erp_index_in_vector, 0x10, 0, 4); 2720 2721 /* reg_perpt_erp_vector 2722 * eRP vector. 2723 * Access: OP 2724 */ 2725 MLXSW_ITEM_BIT_ARRAY(reg, perpt, erp_vector, 0x14, 4, 1); 2726 2727 /* reg_perpt_mask 2728 * Mask 2729 * 0 - A-TCAM will ignore the bit in key 2730 * 1 - A-TCAM will compare the bit in key 2731 * Access: RW 2732 */ 2733 MLXSW_ITEM_BUF(reg, perpt, mask, 0x20, MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN); 2734 2735 static inline void mlxsw_reg_perpt_erp_vector_pack(char *payload, 2736 unsigned long *erp_vector, 2737 unsigned long size) 2738 { 2739 unsigned long bit; 2740 2741 for_each_set_bit(bit, erp_vector, size) 2742 mlxsw_reg_perpt_erp_vector_set(payload, bit, true); 2743 } 2744 2745 static inline void 2746 mlxsw_reg_perpt_pack(char *payload, u8 erpt_bank, u8 erpt_index, 2747 enum mlxsw_reg_perpt_key_size key_size, u8 erp_id, 2748 u8 erpt_base_bank, u8 erpt_base_index, u8 erp_index, 2749 char *mask) 2750 { 2751 MLXSW_REG_ZERO(perpt, payload); 2752 mlxsw_reg_perpt_erpt_bank_set(payload, erpt_bank); 2753 mlxsw_reg_perpt_erpt_index_set(payload, erpt_index); 2754 mlxsw_reg_perpt_key_size_set(payload, key_size); 2755 mlxsw_reg_perpt_bf_bypass_set(payload, false); 2756 mlxsw_reg_perpt_erp_id_set(payload, erp_id); 2757 mlxsw_reg_perpt_erpt_base_bank_set(payload, erpt_base_bank); 2758 mlxsw_reg_perpt_erpt_base_index_set(payload, erpt_base_index); 2759 mlxsw_reg_perpt_erp_index_in_vector_set(payload, erp_index); 2760 mlxsw_reg_perpt_mask_memcpy_to(payload, mask); 2761 } 2762 2763 /* PERAR - Policy-Engine Region Association Register 2764 * ------------------------------------------------- 2765 * This register associates a hw region for region_id's. Changing on the fly 2766 * is supported by the device. 2767 */ 2768 #define MLXSW_REG_PERAR_ID 0x3026 2769 #define MLXSW_REG_PERAR_LEN 0x08 2770 2771 MLXSW_REG_DEFINE(perar, MLXSW_REG_PERAR_ID, MLXSW_REG_PERAR_LEN); 2772 2773 /* reg_perar_region_id 2774 * Region identifier 2775 * Range 0 .. cap_max_regions-1 2776 * Access: Index 2777 */ 2778 MLXSW_ITEM32(reg, perar, region_id, 0x00, 0, 16); 2779 2780 static inline unsigned int 2781 mlxsw_reg_perar_hw_regions_needed(unsigned int block_num) 2782 { 2783 return DIV_ROUND_UP(block_num, 4); 2784 } 2785 2786 /* reg_perar_hw_region 2787 * HW Region 2788 * Range 0 .. cap_max_regions-1 2789 * Default: hw_region = region_id 2790 * For a 8 key block region, 2 consecutive regions are used 2791 * For a 12 key block region, 3 consecutive regions are used 2792 * Access: RW 2793 */ 2794 MLXSW_ITEM32(reg, perar, hw_region, 0x04, 0, 16); 2795 2796 static inline void mlxsw_reg_perar_pack(char *payload, u16 region_id, 2797 u16 hw_region) 2798 { 2799 MLXSW_REG_ZERO(perar, payload); 2800 mlxsw_reg_perar_region_id_set(payload, region_id); 2801 mlxsw_reg_perar_hw_region_set(payload, hw_region); 2802 } 2803 2804 /* PTCE-V3 - Policy-Engine TCAM Entry Register Version 3 2805 * ----------------------------------------------------- 2806 * This register is a new version of PTCE-V2 in order to support the 2807 * A-TCAM. This register is not supported by SwitchX/-2 and Spectrum. 2808 */ 2809 #define MLXSW_REG_PTCE3_ID 0x3027 2810 #define MLXSW_REG_PTCE3_LEN 0xF0 2811 2812 MLXSW_REG_DEFINE(ptce3, MLXSW_REG_PTCE3_ID, MLXSW_REG_PTCE3_LEN); 2813 2814 /* reg_ptce3_v 2815 * Valid. 2816 * Access: RW 2817 */ 2818 MLXSW_ITEM32(reg, ptce3, v, 0x00, 31, 1); 2819 2820 enum mlxsw_reg_ptce3_op { 2821 /* Write operation. Used to write a new entry to the table. 2822 * All R/W fields are relevant for new entry. Activity bit is set 2823 * for new entries. Write with v = 0 will delete the entry. Must 2824 * not be used if an entry exists. 2825 */ 2826 MLXSW_REG_PTCE3_OP_WRITE_WRITE = 0, 2827 /* Update operation */ 2828 MLXSW_REG_PTCE3_OP_WRITE_UPDATE = 1, 2829 /* Read operation */ 2830 MLXSW_REG_PTCE3_OP_QUERY_READ = 0, 2831 }; 2832 2833 /* reg_ptce3_op 2834 * Access: OP 2835 */ 2836 MLXSW_ITEM32(reg, ptce3, op, 0x00, 20, 3); 2837 2838 /* reg_ptce3_priority 2839 * Priority of the rule. Higher values win. 2840 * For Spectrum-2 range is 1..cap_kvd_size - 1 2841 * Note: Priority does not have to be unique per rule. 2842 * Access: RW 2843 */ 2844 MLXSW_ITEM32(reg, ptce3, priority, 0x04, 0, 24); 2845 2846 /* reg_ptce3_tcam_region_info 2847 * Opaque object that represents the TCAM region. 2848 * Access: Index 2849 */ 2850 MLXSW_ITEM_BUF(reg, ptce3, tcam_region_info, 0x10, 2851 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN); 2852 2853 /* reg_ptce3_flex2_key_blocks 2854 * ACL key. The key must be masked according to eRP (if exists) or 2855 * according to master mask. 2856 * Access: Index 2857 */ 2858 MLXSW_ITEM_BUF(reg, ptce3, flex2_key_blocks, 0x20, 2859 MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN); 2860 2861 /* reg_ptce3_erp_id 2862 * eRP ID. 2863 * Access: Index 2864 */ 2865 MLXSW_ITEM32(reg, ptce3, erp_id, 0x80, 0, 4); 2866 2867 /* reg_ptce3_delta_start 2868 * Start point of delta_value and delta_mask, in bits. Must not exceed 2869 * num_key_blocks * 36 - 8. Reserved when delta_mask = 0. 2870 * Access: Index 2871 */ 2872 MLXSW_ITEM32(reg, ptce3, delta_start, 0x84, 0, 10); 2873 2874 /* reg_ptce3_delta_mask 2875 * Delta mask. 2876 * 0 - Ignore relevant bit in delta_value 2877 * 1 - Compare relevant bit in delta_value 2878 * Delta mask must not be set for reserved fields in the key blocks. 2879 * Note: No delta when no eRPs. Thus, for regions with 2880 * PERERP.erpt_pointer_valid = 0 the delta mask must be 0. 2881 * Access: Index 2882 */ 2883 MLXSW_ITEM32(reg, ptce3, delta_mask, 0x88, 16, 8); 2884 2885 /* reg_ptce3_delta_value 2886 * Delta value. 2887 * Bits which are masked by delta_mask must be 0. 2888 * Access: Index 2889 */ 2890 MLXSW_ITEM32(reg, ptce3, delta_value, 0x88, 0, 8); 2891 2892 /* reg_ptce3_prune_vector 2893 * Pruning vector relative to the PERPT.erp_id. 2894 * Used for reducing lookups. 2895 * 0 - NEED: Do a lookup using the eRP. 2896 * 1 - PRUNE: Do not perform a lookup using the eRP. 2897 * Maybe be modified by PEAPBL and PEAPBM. 2898 * Note: In Spectrum-2, a region of 8 key blocks must be set to either 2899 * all 1's or all 0's. 2900 * Access: RW 2901 */ 2902 MLXSW_ITEM_BIT_ARRAY(reg, ptce3, prune_vector, 0x90, 4, 1); 2903 2904 /* reg_ptce3_prune_ctcam 2905 * Pruning on C-TCAM. Used for reducing lookups. 2906 * 0 - NEED: Do a lookup in the C-TCAM. 2907 * 1 - PRUNE: Do not perform a lookup in the C-TCAM. 2908 * Access: RW 2909 */ 2910 MLXSW_ITEM32(reg, ptce3, prune_ctcam, 0x94, 31, 1); 2911 2912 /* reg_ptce3_large_exists 2913 * Large entry key ID exists. 2914 * Within the region: 2915 * 0 - SINGLE: The large_entry_key_id is not currently in use. 2916 * For rule insert: The MSB of the key (blocks 6..11) will be added. 2917 * For rule delete: The MSB of the key will be removed. 2918 * 1 - NON_SINGLE: The large_entry_key_id is currently in use. 2919 * For rule insert: The MSB of the key (blocks 6..11) will not be added. 2920 * For rule delete: The MSB of the key will not be removed. 2921 * Access: WO 2922 */ 2923 MLXSW_ITEM32(reg, ptce3, large_exists, 0x98, 31, 1); 2924 2925 /* reg_ptce3_large_entry_key_id 2926 * Large entry key ID. 2927 * A key for 12 key blocks rules. Reserved when region has less than 12 key 2928 * blocks. Must be different for different keys which have the same common 2929 * 6 key blocks (MSB, blocks 6..11) key within a region. 2930 * Range is 0..cap_max_pe_large_key_id - 1 2931 * Access: RW 2932 */ 2933 MLXSW_ITEM32(reg, ptce3, large_entry_key_id, 0x98, 0, 24); 2934 2935 /* reg_ptce3_action_pointer 2936 * Pointer to action. 2937 * Range is 0..cap_max_kvd_action_sets - 1 2938 * Access: RW 2939 */ 2940 MLXSW_ITEM32(reg, ptce3, action_pointer, 0xA0, 0, 24); 2941 2942 static inline void mlxsw_reg_ptce3_pack(char *payload, bool valid, 2943 enum mlxsw_reg_ptce3_op op, 2944 u32 priority, 2945 const char *tcam_region_info, 2946 const char *key, u8 erp_id, 2947 u16 delta_start, u8 delta_mask, 2948 u8 delta_value, bool large_exists, 2949 u32 lkey_id, u32 action_pointer) 2950 { 2951 MLXSW_REG_ZERO(ptce3, payload); 2952 mlxsw_reg_ptce3_v_set(payload, valid); 2953 mlxsw_reg_ptce3_op_set(payload, op); 2954 mlxsw_reg_ptce3_priority_set(payload, priority); 2955 mlxsw_reg_ptce3_tcam_region_info_memcpy_to(payload, tcam_region_info); 2956 mlxsw_reg_ptce3_flex2_key_blocks_memcpy_to(payload, key); 2957 mlxsw_reg_ptce3_erp_id_set(payload, erp_id); 2958 mlxsw_reg_ptce3_delta_start_set(payload, delta_start); 2959 mlxsw_reg_ptce3_delta_mask_set(payload, delta_mask); 2960 mlxsw_reg_ptce3_delta_value_set(payload, delta_value); 2961 mlxsw_reg_ptce3_large_exists_set(payload, large_exists); 2962 mlxsw_reg_ptce3_large_entry_key_id_set(payload, lkey_id); 2963 mlxsw_reg_ptce3_action_pointer_set(payload, action_pointer); 2964 } 2965 2966 /* PERCR - Policy-Engine Region Configuration Register 2967 * --------------------------------------------------- 2968 * This register configures the region parameters. The region_id must be 2969 * allocated. 2970 */ 2971 #define MLXSW_REG_PERCR_ID 0x302A 2972 #define MLXSW_REG_PERCR_LEN 0x80 2973 2974 MLXSW_REG_DEFINE(percr, MLXSW_REG_PERCR_ID, MLXSW_REG_PERCR_LEN); 2975 2976 /* reg_percr_region_id 2977 * Region identifier. 2978 * Range 0..cap_max_regions-1 2979 * Access: Index 2980 */ 2981 MLXSW_ITEM32(reg, percr, region_id, 0x00, 0, 16); 2982 2983 /* reg_percr_atcam_ignore_prune 2984 * Ignore prune_vector by other A-TCAM rules. Used e.g., for a new rule. 2985 * Access: RW 2986 */ 2987 MLXSW_ITEM32(reg, percr, atcam_ignore_prune, 0x04, 25, 1); 2988 2989 /* reg_percr_ctcam_ignore_prune 2990 * Ignore prune_ctcam by other A-TCAM rules. Used e.g., for a new rule. 2991 * Access: RW 2992 */ 2993 MLXSW_ITEM32(reg, percr, ctcam_ignore_prune, 0x04, 24, 1); 2994 2995 /* reg_percr_bf_bypass 2996 * Bloom filter bypass. 2997 * 0 - Bloom filter is used (default) 2998 * 1 - Bloom filter is bypassed. The bypass is an OR condition of 2999 * region_id or eRP. See PERPT.bf_bypass 3000 * Access: RW 3001 */ 3002 MLXSW_ITEM32(reg, percr, bf_bypass, 0x04, 16, 1); 3003 3004 /* reg_percr_master_mask 3005 * Master mask. Logical OR mask of all masks of all rules of a region 3006 * (both A-TCAM and C-TCAM). When there are no eRPs 3007 * (erpt_pointer_valid = 0), then this provides the mask. 3008 * Access: RW 3009 */ 3010 MLXSW_ITEM_BUF(reg, percr, master_mask, 0x20, 96); 3011 3012 static inline void mlxsw_reg_percr_pack(char *payload, u16 region_id) 3013 { 3014 MLXSW_REG_ZERO(percr, payload); 3015 mlxsw_reg_percr_region_id_set(payload, region_id); 3016 mlxsw_reg_percr_atcam_ignore_prune_set(payload, false); 3017 mlxsw_reg_percr_ctcam_ignore_prune_set(payload, false); 3018 mlxsw_reg_percr_bf_bypass_set(payload, false); 3019 } 3020 3021 /* PERERP - Policy-Engine Region eRP Register 3022 * ------------------------------------------ 3023 * This register configures the region eRP. The region_id must be 3024 * allocated. 3025 */ 3026 #define MLXSW_REG_PERERP_ID 0x302B 3027 #define MLXSW_REG_PERERP_LEN 0x1C 3028 3029 MLXSW_REG_DEFINE(pererp, MLXSW_REG_PERERP_ID, MLXSW_REG_PERERP_LEN); 3030 3031 /* reg_pererp_region_id 3032 * Region identifier. 3033 * Range 0..cap_max_regions-1 3034 * Access: Index 3035 */ 3036 MLXSW_ITEM32(reg, pererp, region_id, 0x00, 0, 16); 3037 3038 /* reg_pererp_ctcam_le 3039 * C-TCAM lookup enable. Reserved when erpt_pointer_valid = 0. 3040 * Access: RW 3041 */ 3042 MLXSW_ITEM32(reg, pererp, ctcam_le, 0x04, 28, 1); 3043 3044 /* reg_pererp_erpt_pointer_valid 3045 * erpt_pointer is valid. 3046 * Access: RW 3047 */ 3048 MLXSW_ITEM32(reg, pererp, erpt_pointer_valid, 0x10, 31, 1); 3049 3050 /* reg_pererp_erpt_bank_pointer 3051 * Pointer to eRP table bank. May be modified at any time. 3052 * Range 0..cap_max_erp_table_banks-1 3053 * Reserved when erpt_pointer_valid = 0 3054 */ 3055 MLXSW_ITEM32(reg, pererp, erpt_bank_pointer, 0x10, 16, 4); 3056 3057 /* reg_pererp_erpt_pointer 3058 * Pointer to eRP table within the eRP bank. Can be changed for an 3059 * existing region. 3060 * Range 0..cap_max_erp_table_size-1 3061 * Reserved when erpt_pointer_valid = 0 3062 * Access: RW 3063 */ 3064 MLXSW_ITEM32(reg, pererp, erpt_pointer, 0x10, 0, 8); 3065 3066 /* reg_pererp_erpt_vector 3067 * Vector of allowed eRP indexes starting from erpt_pointer within the 3068 * erpt_bank_pointer. Next entries will be in next bank. 3069 * Note that eRP index is used and not eRP ID. 3070 * Reserved when erpt_pointer_valid = 0 3071 * Access: RW 3072 */ 3073 MLXSW_ITEM_BIT_ARRAY(reg, pererp, erpt_vector, 0x14, 4, 1); 3074 3075 /* reg_pererp_master_rp_id 3076 * Master RP ID. When there are no eRPs, then this provides the eRP ID 3077 * for the lookup. Can be changed for an existing region. 3078 * Reserved when erpt_pointer_valid = 1 3079 * Access: RW 3080 */ 3081 MLXSW_ITEM32(reg, pererp, master_rp_id, 0x18, 0, 4); 3082 3083 static inline void mlxsw_reg_pererp_erp_vector_pack(char *payload, 3084 unsigned long *erp_vector, 3085 unsigned long size) 3086 { 3087 unsigned long bit; 3088 3089 for_each_set_bit(bit, erp_vector, size) 3090 mlxsw_reg_pererp_erpt_vector_set(payload, bit, true); 3091 } 3092 3093 static inline void mlxsw_reg_pererp_pack(char *payload, u16 region_id, 3094 bool ctcam_le, bool erpt_pointer_valid, 3095 u8 erpt_bank_pointer, u8 erpt_pointer, 3096 u8 master_rp_id) 3097 { 3098 MLXSW_REG_ZERO(pererp, payload); 3099 mlxsw_reg_pererp_region_id_set(payload, region_id); 3100 mlxsw_reg_pererp_ctcam_le_set(payload, ctcam_le); 3101 mlxsw_reg_pererp_erpt_pointer_valid_set(payload, erpt_pointer_valid); 3102 mlxsw_reg_pererp_erpt_bank_pointer_set(payload, erpt_bank_pointer); 3103 mlxsw_reg_pererp_erpt_pointer_set(payload, erpt_pointer); 3104 mlxsw_reg_pererp_master_rp_id_set(payload, master_rp_id); 3105 } 3106 3107 /* PEABFE - Policy-Engine Algorithmic Bloom Filter Entries Register 3108 * ---------------------------------------------------------------- 3109 * This register configures the Bloom filter entries. 3110 */ 3111 #define MLXSW_REG_PEABFE_ID 0x3022 3112 #define MLXSW_REG_PEABFE_BASE_LEN 0x10 3113 #define MLXSW_REG_PEABFE_BF_REC_LEN 0x4 3114 #define MLXSW_REG_PEABFE_BF_REC_MAX_COUNT 256 3115 #define MLXSW_REG_PEABFE_LEN (MLXSW_REG_PEABFE_BASE_LEN + \ 3116 MLXSW_REG_PEABFE_BF_REC_LEN * \ 3117 MLXSW_REG_PEABFE_BF_REC_MAX_COUNT) 3118 3119 MLXSW_REG_DEFINE(peabfe, MLXSW_REG_PEABFE_ID, MLXSW_REG_PEABFE_LEN); 3120 3121 /* reg_peabfe_size 3122 * Number of BF entries to be updated. 3123 * Range 1..256 3124 * Access: Op 3125 */ 3126 MLXSW_ITEM32(reg, peabfe, size, 0x00, 0, 9); 3127 3128 /* reg_peabfe_bf_entry_state 3129 * Bloom filter state 3130 * 0 - Clear 3131 * 1 - Set 3132 * Access: RW 3133 */ 3134 MLXSW_ITEM32_INDEXED(reg, peabfe, bf_entry_state, 3135 MLXSW_REG_PEABFE_BASE_LEN, 31, 1, 3136 MLXSW_REG_PEABFE_BF_REC_LEN, 0x00, false); 3137 3138 /* reg_peabfe_bf_entry_bank 3139 * Bloom filter bank ID 3140 * Range 0..cap_max_erp_table_banks-1 3141 * Access: Index 3142 */ 3143 MLXSW_ITEM32_INDEXED(reg, peabfe, bf_entry_bank, 3144 MLXSW_REG_PEABFE_BASE_LEN, 24, 4, 3145 MLXSW_REG_PEABFE_BF_REC_LEN, 0x00, false); 3146 3147 /* reg_peabfe_bf_entry_index 3148 * Bloom filter entry index 3149 * Range 0..2^cap_max_bf_log-1 3150 * Access: Index 3151 */ 3152 MLXSW_ITEM32_INDEXED(reg, peabfe, bf_entry_index, 3153 MLXSW_REG_PEABFE_BASE_LEN, 0, 24, 3154 MLXSW_REG_PEABFE_BF_REC_LEN, 0x00, false); 3155 3156 static inline void mlxsw_reg_peabfe_pack(char *payload) 3157 { 3158 MLXSW_REG_ZERO(peabfe, payload); 3159 } 3160 3161 static inline void mlxsw_reg_peabfe_rec_pack(char *payload, int rec_index, 3162 u8 state, u8 bank, u32 bf_index) 3163 { 3164 u8 num_rec = mlxsw_reg_peabfe_size_get(payload); 3165 3166 if (rec_index >= num_rec) 3167 mlxsw_reg_peabfe_size_set(payload, rec_index + 1); 3168 mlxsw_reg_peabfe_bf_entry_state_set(payload, rec_index, state); 3169 mlxsw_reg_peabfe_bf_entry_bank_set(payload, rec_index, bank); 3170 mlxsw_reg_peabfe_bf_entry_index_set(payload, rec_index, bf_index); 3171 } 3172 3173 /* IEDR - Infrastructure Entry Delete Register 3174 * ---------------------------------------------------- 3175 * This register is used for deleting entries from the entry tables. 3176 * It is legitimate to attempt to delete a nonexisting entry (the device will 3177 * respond as a good flow). 3178 */ 3179 #define MLXSW_REG_IEDR_ID 0x3804 3180 #define MLXSW_REG_IEDR_BASE_LEN 0x10 /* base length, without records */ 3181 #define MLXSW_REG_IEDR_REC_LEN 0x8 /* record length */ 3182 #define MLXSW_REG_IEDR_REC_MAX_COUNT 64 3183 #define MLXSW_REG_IEDR_LEN (MLXSW_REG_IEDR_BASE_LEN + \ 3184 MLXSW_REG_IEDR_REC_LEN * \ 3185 MLXSW_REG_IEDR_REC_MAX_COUNT) 3186 3187 MLXSW_REG_DEFINE(iedr, MLXSW_REG_IEDR_ID, MLXSW_REG_IEDR_LEN); 3188 3189 /* reg_iedr_num_rec 3190 * Number of records. 3191 * Access: OP 3192 */ 3193 MLXSW_ITEM32(reg, iedr, num_rec, 0x00, 0, 8); 3194 3195 /* reg_iedr_rec_type 3196 * Resource type. 3197 * Access: OP 3198 */ 3199 MLXSW_ITEM32_INDEXED(reg, iedr, rec_type, MLXSW_REG_IEDR_BASE_LEN, 24, 8, 3200 MLXSW_REG_IEDR_REC_LEN, 0x00, false); 3201 3202 /* reg_iedr_rec_size 3203 * Size of entries do be deleted. The unit is 1 entry, regardless of entry type. 3204 * Access: OP 3205 */ 3206 MLXSW_ITEM32_INDEXED(reg, iedr, rec_size, MLXSW_REG_IEDR_BASE_LEN, 0, 13, 3207 MLXSW_REG_IEDR_REC_LEN, 0x00, false); 3208 3209 /* reg_iedr_rec_index_start 3210 * Resource index start. 3211 * Access: OP 3212 */ 3213 MLXSW_ITEM32_INDEXED(reg, iedr, rec_index_start, MLXSW_REG_IEDR_BASE_LEN, 0, 24, 3214 MLXSW_REG_IEDR_REC_LEN, 0x04, false); 3215 3216 static inline void mlxsw_reg_iedr_pack(char *payload) 3217 { 3218 MLXSW_REG_ZERO(iedr, payload); 3219 } 3220 3221 static inline void mlxsw_reg_iedr_rec_pack(char *payload, int rec_index, 3222 u8 rec_type, u16 rec_size, 3223 u32 rec_index_start) 3224 { 3225 u8 num_rec = mlxsw_reg_iedr_num_rec_get(payload); 3226 3227 if (rec_index >= num_rec) 3228 mlxsw_reg_iedr_num_rec_set(payload, rec_index + 1); 3229 mlxsw_reg_iedr_rec_type_set(payload, rec_index, rec_type); 3230 mlxsw_reg_iedr_rec_size_set(payload, rec_index, rec_size); 3231 mlxsw_reg_iedr_rec_index_start_set(payload, rec_index, rec_index_start); 3232 } 3233 3234 /* QPTS - QoS Priority Trust State Register 3235 * ---------------------------------------- 3236 * This register controls the port policy to calculate the switch priority and 3237 * packet color based on incoming packet fields. 3238 */ 3239 #define MLXSW_REG_QPTS_ID 0x4002 3240 #define MLXSW_REG_QPTS_LEN 0x8 3241 3242 MLXSW_REG_DEFINE(qpts, MLXSW_REG_QPTS_ID, MLXSW_REG_QPTS_LEN); 3243 3244 /* reg_qpts_local_port 3245 * Local port number. 3246 * Access: Index 3247 * 3248 * Note: CPU port is supported. 3249 */ 3250 MLXSW_ITEM32(reg, qpts, local_port, 0x00, 16, 8); 3251 3252 enum mlxsw_reg_qpts_trust_state { 3253 MLXSW_REG_QPTS_TRUST_STATE_PCP = 1, 3254 MLXSW_REG_QPTS_TRUST_STATE_DSCP = 2, /* For MPLS, trust EXP. */ 3255 }; 3256 3257 /* reg_qpts_trust_state 3258 * Trust state for a given port. 3259 * Access: RW 3260 */ 3261 MLXSW_ITEM32(reg, qpts, trust_state, 0x04, 0, 3); 3262 3263 static inline void mlxsw_reg_qpts_pack(char *payload, u8 local_port, 3264 enum mlxsw_reg_qpts_trust_state ts) 3265 { 3266 MLXSW_REG_ZERO(qpts, payload); 3267 3268 mlxsw_reg_qpts_local_port_set(payload, local_port); 3269 mlxsw_reg_qpts_trust_state_set(payload, ts); 3270 } 3271 3272 /* QPCR - QoS Policer Configuration Register 3273 * ----------------------------------------- 3274 * The QPCR register is used to create policers - that limit 3275 * the rate of bytes or packets via some trap group. 3276 */ 3277 #define MLXSW_REG_QPCR_ID 0x4004 3278 #define MLXSW_REG_QPCR_LEN 0x28 3279 3280 MLXSW_REG_DEFINE(qpcr, MLXSW_REG_QPCR_ID, MLXSW_REG_QPCR_LEN); 3281 3282 enum mlxsw_reg_qpcr_g { 3283 MLXSW_REG_QPCR_G_GLOBAL = 2, 3284 MLXSW_REG_QPCR_G_STORM_CONTROL = 3, 3285 }; 3286 3287 /* reg_qpcr_g 3288 * The policer type. 3289 * Access: Index 3290 */ 3291 MLXSW_ITEM32(reg, qpcr, g, 0x00, 14, 2); 3292 3293 /* reg_qpcr_pid 3294 * Policer ID. 3295 * Access: Index 3296 */ 3297 MLXSW_ITEM32(reg, qpcr, pid, 0x00, 0, 14); 3298 3299 /* reg_qpcr_clear_counter 3300 * Clear counters. 3301 * Access: OP 3302 */ 3303 MLXSW_ITEM32(reg, qpcr, clear_counter, 0x04, 31, 1); 3304 3305 /* reg_qpcr_color_aware 3306 * Is the policer aware of colors. 3307 * Must be 0 (unaware) for cpu port. 3308 * Access: RW for unbounded policer. RO for bounded policer. 3309 */ 3310 MLXSW_ITEM32(reg, qpcr, color_aware, 0x04, 15, 1); 3311 3312 /* reg_qpcr_bytes 3313 * Is policer limit is for bytes per sec or packets per sec. 3314 * 0 - packets 3315 * 1 - bytes 3316 * Access: RW for unbounded policer. RO for bounded policer. 3317 */ 3318 MLXSW_ITEM32(reg, qpcr, bytes, 0x04, 14, 1); 3319 3320 enum mlxsw_reg_qpcr_ir_units { 3321 MLXSW_REG_QPCR_IR_UNITS_M, 3322 MLXSW_REG_QPCR_IR_UNITS_K, 3323 }; 3324 3325 /* reg_qpcr_ir_units 3326 * Policer's units for cir and eir fields (for bytes limits only) 3327 * 1 - 10^3 3328 * 0 - 10^6 3329 * Access: OP 3330 */ 3331 MLXSW_ITEM32(reg, qpcr, ir_units, 0x04, 12, 1); 3332 3333 enum mlxsw_reg_qpcr_rate_type { 3334 MLXSW_REG_QPCR_RATE_TYPE_SINGLE = 1, 3335 MLXSW_REG_QPCR_RATE_TYPE_DOUBLE = 2, 3336 }; 3337 3338 /* reg_qpcr_rate_type 3339 * Policer can have one limit (single rate) or 2 limits with specific operation 3340 * for packets that exceed the lower rate but not the upper one. 3341 * (For cpu port must be single rate) 3342 * Access: RW for unbounded policer. RO for bounded policer. 3343 */ 3344 MLXSW_ITEM32(reg, qpcr, rate_type, 0x04, 8, 2); 3345 3346 /* reg_qpc_cbs 3347 * Policer's committed burst size. 3348 * The policer is working with time slices of 50 nano sec. By default every 3349 * slice is granted the proportionate share of the committed rate. If we want to 3350 * allow a slice to exceed that share (while still keeping the rate per sec) we 3351 * can allow burst. The burst size is between the default proportionate share 3352 * (and no lower than 8) to 32Gb. (Even though giving a number higher than the 3353 * committed rate will result in exceeding the rate). The burst size must be a 3354 * log of 2 and will be determined by 2^cbs. 3355 * Access: RW 3356 */ 3357 MLXSW_ITEM32(reg, qpcr, cbs, 0x08, 24, 6); 3358 3359 /* reg_qpcr_cir 3360 * Policer's committed rate. 3361 * The rate used for sungle rate, the lower rate for double rate. 3362 * For bytes limits, the rate will be this value * the unit from ir_units. 3363 * (Resolution error is up to 1%). 3364 * Access: RW 3365 */ 3366 MLXSW_ITEM32(reg, qpcr, cir, 0x0C, 0, 32); 3367 3368 /* reg_qpcr_eir 3369 * Policer's exceed rate. 3370 * The higher rate for double rate, reserved for single rate. 3371 * Lower rate for double rate policer. 3372 * For bytes limits, the rate will be this value * the unit from ir_units. 3373 * (Resolution error is up to 1%). 3374 * Access: RW 3375 */ 3376 MLXSW_ITEM32(reg, qpcr, eir, 0x10, 0, 32); 3377 3378 #define MLXSW_REG_QPCR_DOUBLE_RATE_ACTION 2 3379 3380 /* reg_qpcr_exceed_action. 3381 * What to do with packets between the 2 limits for double rate. 3382 * Access: RW for unbounded policer. RO for bounded policer. 3383 */ 3384 MLXSW_ITEM32(reg, qpcr, exceed_action, 0x14, 0, 4); 3385 3386 enum mlxsw_reg_qpcr_action { 3387 /* Discard */ 3388 MLXSW_REG_QPCR_ACTION_DISCARD = 1, 3389 /* Forward and set color to red. 3390 * If the packet is intended to cpu port, it will be dropped. 3391 */ 3392 MLXSW_REG_QPCR_ACTION_FORWARD = 2, 3393 }; 3394 3395 /* reg_qpcr_violate_action 3396 * What to do with packets that cross the cir limit (for single rate) or the eir 3397 * limit (for double rate). 3398 * Access: RW for unbounded policer. RO for bounded policer. 3399 */ 3400 MLXSW_ITEM32(reg, qpcr, violate_action, 0x18, 0, 4); 3401 3402 /* reg_qpcr_violate_count 3403 * Counts the number of times violate_action happened on this PID. 3404 * Access: RW 3405 */ 3406 MLXSW_ITEM64(reg, qpcr, violate_count, 0x20, 0, 64); 3407 3408 /* Packets */ 3409 #define MLXSW_REG_QPCR_LOWEST_CIR 1 3410 #define MLXSW_REG_QPCR_HIGHEST_CIR (2 * 1000 * 1000 * 1000) /* 2Gpps */ 3411 #define MLXSW_REG_QPCR_LOWEST_CBS 4 3412 #define MLXSW_REG_QPCR_HIGHEST_CBS 24 3413 3414 /* Bandwidth */ 3415 #define MLXSW_REG_QPCR_LOWEST_CIR_BITS 1024 /* bps */ 3416 #define MLXSW_REG_QPCR_HIGHEST_CIR_BITS 2000000000000ULL /* 2Tbps */ 3417 #define MLXSW_REG_QPCR_LOWEST_CBS_BITS_SP1 4 3418 #define MLXSW_REG_QPCR_LOWEST_CBS_BITS_SP2 4 3419 #define MLXSW_REG_QPCR_HIGHEST_CBS_BITS_SP1 25 3420 #define MLXSW_REG_QPCR_HIGHEST_CBS_BITS_SP2 31 3421 3422 static inline void mlxsw_reg_qpcr_pack(char *payload, u16 pid, 3423 enum mlxsw_reg_qpcr_ir_units ir_units, 3424 bool bytes, u32 cir, u16 cbs) 3425 { 3426 MLXSW_REG_ZERO(qpcr, payload); 3427 mlxsw_reg_qpcr_pid_set(payload, pid); 3428 mlxsw_reg_qpcr_g_set(payload, MLXSW_REG_QPCR_G_GLOBAL); 3429 mlxsw_reg_qpcr_rate_type_set(payload, MLXSW_REG_QPCR_RATE_TYPE_SINGLE); 3430 mlxsw_reg_qpcr_violate_action_set(payload, 3431 MLXSW_REG_QPCR_ACTION_DISCARD); 3432 mlxsw_reg_qpcr_cir_set(payload, cir); 3433 mlxsw_reg_qpcr_ir_units_set(payload, ir_units); 3434 mlxsw_reg_qpcr_bytes_set(payload, bytes); 3435 mlxsw_reg_qpcr_cbs_set(payload, cbs); 3436 } 3437 3438 /* QTCT - QoS Switch Traffic Class Table 3439 * ------------------------------------- 3440 * Configures the mapping between the packet switch priority and the 3441 * traffic class on the transmit port. 3442 */ 3443 #define MLXSW_REG_QTCT_ID 0x400A 3444 #define MLXSW_REG_QTCT_LEN 0x08 3445 3446 MLXSW_REG_DEFINE(qtct, MLXSW_REG_QTCT_ID, MLXSW_REG_QTCT_LEN); 3447 3448 /* reg_qtct_local_port 3449 * Local port number. 3450 * Access: Index 3451 * 3452 * Note: CPU port is not supported. 3453 */ 3454 MLXSW_ITEM32(reg, qtct, local_port, 0x00, 16, 8); 3455 3456 /* reg_qtct_sub_port 3457 * Virtual port within the physical port. 3458 * Should be set to 0 when virtual ports are not enabled on the port. 3459 * Access: Index 3460 */ 3461 MLXSW_ITEM32(reg, qtct, sub_port, 0x00, 8, 8); 3462 3463 /* reg_qtct_switch_prio 3464 * Switch priority. 3465 * Access: Index 3466 */ 3467 MLXSW_ITEM32(reg, qtct, switch_prio, 0x00, 0, 4); 3468 3469 /* reg_qtct_tclass 3470 * Traffic class. 3471 * Default values: 3472 * switch_prio 0 : tclass 1 3473 * switch_prio 1 : tclass 0 3474 * switch_prio i : tclass i, for i > 1 3475 * Access: RW 3476 */ 3477 MLXSW_ITEM32(reg, qtct, tclass, 0x04, 0, 4); 3478 3479 static inline void mlxsw_reg_qtct_pack(char *payload, u8 local_port, 3480 u8 switch_prio, u8 tclass) 3481 { 3482 MLXSW_REG_ZERO(qtct, payload); 3483 mlxsw_reg_qtct_local_port_set(payload, local_port); 3484 mlxsw_reg_qtct_switch_prio_set(payload, switch_prio); 3485 mlxsw_reg_qtct_tclass_set(payload, tclass); 3486 } 3487 3488 /* QEEC - QoS ETS Element Configuration Register 3489 * --------------------------------------------- 3490 * Configures the ETS elements. 3491 */ 3492 #define MLXSW_REG_QEEC_ID 0x400D 3493 #define MLXSW_REG_QEEC_LEN 0x20 3494 3495 MLXSW_REG_DEFINE(qeec, MLXSW_REG_QEEC_ID, MLXSW_REG_QEEC_LEN); 3496 3497 /* reg_qeec_local_port 3498 * Local port number. 3499 * Access: Index 3500 * 3501 * Note: CPU port is supported. 3502 */ 3503 MLXSW_ITEM32(reg, qeec, local_port, 0x00, 16, 8); 3504 3505 enum mlxsw_reg_qeec_hr { 3506 MLXSW_REG_QEEC_HR_PORT, 3507 MLXSW_REG_QEEC_HR_GROUP, 3508 MLXSW_REG_QEEC_HR_SUBGROUP, 3509 MLXSW_REG_QEEC_HR_TC, 3510 }; 3511 3512 /* reg_qeec_element_hierarchy 3513 * 0 - Port 3514 * 1 - Group 3515 * 2 - Subgroup 3516 * 3 - Traffic Class 3517 * Access: Index 3518 */ 3519 MLXSW_ITEM32(reg, qeec, element_hierarchy, 0x04, 16, 4); 3520 3521 /* reg_qeec_element_index 3522 * The index of the element in the hierarchy. 3523 * Access: Index 3524 */ 3525 MLXSW_ITEM32(reg, qeec, element_index, 0x04, 0, 8); 3526 3527 /* reg_qeec_next_element_index 3528 * The index of the next (lower) element in the hierarchy. 3529 * Access: RW 3530 * 3531 * Note: Reserved for element_hierarchy 0. 3532 */ 3533 MLXSW_ITEM32(reg, qeec, next_element_index, 0x08, 0, 8); 3534 3535 /* reg_qeec_mise 3536 * Min shaper configuration enable. Enables configuration of the min 3537 * shaper on this ETS element 3538 * 0 - Disable 3539 * 1 - Enable 3540 * Access: RW 3541 */ 3542 MLXSW_ITEM32(reg, qeec, mise, 0x0C, 31, 1); 3543 3544 /* reg_qeec_ptps 3545 * PTP shaper 3546 * 0: regular shaper mode 3547 * 1: PTP oriented shaper 3548 * Allowed only for hierarchy 0 3549 * Not supported for CPU port 3550 * Note that ptps mode may affect the shaper rates of all hierarchies 3551 * Supported only on Spectrum-1 3552 * Access: RW 3553 */ 3554 MLXSW_ITEM32(reg, qeec, ptps, 0x0C, 29, 1); 3555 3556 enum { 3557 MLXSW_REG_QEEC_BYTES_MODE, 3558 MLXSW_REG_QEEC_PACKETS_MODE, 3559 }; 3560 3561 /* reg_qeec_pb 3562 * Packets or bytes mode. 3563 * 0 - Bytes mode 3564 * 1 - Packets mode 3565 * Access: RW 3566 * 3567 * Note: Used for max shaper configuration. For Spectrum, packets mode 3568 * is supported only for traffic classes of CPU port. 3569 */ 3570 MLXSW_ITEM32(reg, qeec, pb, 0x0C, 28, 1); 3571 3572 /* The smallest permitted min shaper rate. */ 3573 #define MLXSW_REG_QEEC_MIS_MIN 200000 /* Kbps */ 3574 3575 /* reg_qeec_min_shaper_rate 3576 * Min shaper information rate. 3577 * For CPU port, can only be configured for port hierarchy. 3578 * When in bytes mode, value is specified in units of 1000bps. 3579 * Access: RW 3580 */ 3581 MLXSW_ITEM32(reg, qeec, min_shaper_rate, 0x0C, 0, 28); 3582 3583 /* reg_qeec_mase 3584 * Max shaper configuration enable. Enables configuration of the max 3585 * shaper on this ETS element. 3586 * 0 - Disable 3587 * 1 - Enable 3588 * Access: RW 3589 */ 3590 MLXSW_ITEM32(reg, qeec, mase, 0x10, 31, 1); 3591 3592 /* The largest max shaper value possible to disable the shaper. */ 3593 #define MLXSW_REG_QEEC_MAS_DIS ((1u << 31) - 1) /* Kbps */ 3594 3595 /* reg_qeec_max_shaper_rate 3596 * Max shaper information rate. 3597 * For CPU port, can only be configured for port hierarchy. 3598 * When in bytes mode, value is specified in units of 1000bps. 3599 * Access: RW 3600 */ 3601 MLXSW_ITEM32(reg, qeec, max_shaper_rate, 0x10, 0, 31); 3602 3603 /* reg_qeec_de 3604 * DWRR configuration enable. Enables configuration of the dwrr and 3605 * dwrr_weight. 3606 * 0 - Disable 3607 * 1 - Enable 3608 * Access: RW 3609 */ 3610 MLXSW_ITEM32(reg, qeec, de, 0x18, 31, 1); 3611 3612 /* reg_qeec_dwrr 3613 * Transmission selection algorithm to use on the link going down from 3614 * the ETS element. 3615 * 0 - Strict priority 3616 * 1 - DWRR 3617 * Access: RW 3618 */ 3619 MLXSW_ITEM32(reg, qeec, dwrr, 0x18, 15, 1); 3620 3621 /* reg_qeec_dwrr_weight 3622 * DWRR weight on the link going down from the ETS element. The 3623 * percentage of bandwidth guaranteed to an ETS element within 3624 * its hierarchy. The sum of all weights across all ETS elements 3625 * within one hierarchy should be equal to 100. Reserved when 3626 * transmission selection algorithm is strict priority. 3627 * Access: RW 3628 */ 3629 MLXSW_ITEM32(reg, qeec, dwrr_weight, 0x18, 0, 8); 3630 3631 /* reg_qeec_max_shaper_bs 3632 * Max shaper burst size 3633 * Burst size is 2^max_shaper_bs * 512 bits 3634 * For Spectrum-1: Range is: 5..25 3635 * For Spectrum-2: Range is: 11..25 3636 * Reserved when ptps = 1 3637 * Access: RW 3638 */ 3639 MLXSW_ITEM32(reg, qeec, max_shaper_bs, 0x1C, 0, 6); 3640 3641 #define MLXSW_REG_QEEC_HIGHEST_SHAPER_BS 25 3642 #define MLXSW_REG_QEEC_LOWEST_SHAPER_BS_SP1 5 3643 #define MLXSW_REG_QEEC_LOWEST_SHAPER_BS_SP2 11 3644 #define MLXSW_REG_QEEC_LOWEST_SHAPER_BS_SP3 5 3645 3646 static inline void mlxsw_reg_qeec_pack(char *payload, u8 local_port, 3647 enum mlxsw_reg_qeec_hr hr, u8 index, 3648 u8 next_index) 3649 { 3650 MLXSW_REG_ZERO(qeec, payload); 3651 mlxsw_reg_qeec_local_port_set(payload, local_port); 3652 mlxsw_reg_qeec_element_hierarchy_set(payload, hr); 3653 mlxsw_reg_qeec_element_index_set(payload, index); 3654 mlxsw_reg_qeec_next_element_index_set(payload, next_index); 3655 } 3656 3657 static inline void mlxsw_reg_qeec_ptps_pack(char *payload, u8 local_port, 3658 bool ptps) 3659 { 3660 MLXSW_REG_ZERO(qeec, payload); 3661 mlxsw_reg_qeec_local_port_set(payload, local_port); 3662 mlxsw_reg_qeec_element_hierarchy_set(payload, MLXSW_REG_QEEC_HR_PORT); 3663 mlxsw_reg_qeec_ptps_set(payload, ptps); 3664 } 3665 3666 /* QRWE - QoS ReWrite Enable 3667 * ------------------------- 3668 * This register configures the rewrite enable per receive port. 3669 */ 3670 #define MLXSW_REG_QRWE_ID 0x400F 3671 #define MLXSW_REG_QRWE_LEN 0x08 3672 3673 MLXSW_REG_DEFINE(qrwe, MLXSW_REG_QRWE_ID, MLXSW_REG_QRWE_LEN); 3674 3675 /* reg_qrwe_local_port 3676 * Local port number. 3677 * Access: Index 3678 * 3679 * Note: CPU port is supported. No support for router port. 3680 */ 3681 MLXSW_ITEM32(reg, qrwe, local_port, 0x00, 16, 8); 3682 3683 /* reg_qrwe_dscp 3684 * Whether to enable DSCP rewrite (default is 0, don't rewrite). 3685 * Access: RW 3686 */ 3687 MLXSW_ITEM32(reg, qrwe, dscp, 0x04, 1, 1); 3688 3689 /* reg_qrwe_pcp 3690 * Whether to enable PCP and DEI rewrite (default is 0, don't rewrite). 3691 * Access: RW 3692 */ 3693 MLXSW_ITEM32(reg, qrwe, pcp, 0x04, 0, 1); 3694 3695 static inline void mlxsw_reg_qrwe_pack(char *payload, u8 local_port, 3696 bool rewrite_pcp, bool rewrite_dscp) 3697 { 3698 MLXSW_REG_ZERO(qrwe, payload); 3699 mlxsw_reg_qrwe_local_port_set(payload, local_port); 3700 mlxsw_reg_qrwe_pcp_set(payload, rewrite_pcp); 3701 mlxsw_reg_qrwe_dscp_set(payload, rewrite_dscp); 3702 } 3703 3704 /* QPDSM - QoS Priority to DSCP Mapping 3705 * ------------------------------------ 3706 * QoS Priority to DSCP Mapping Register 3707 */ 3708 #define MLXSW_REG_QPDSM_ID 0x4011 3709 #define MLXSW_REG_QPDSM_BASE_LEN 0x04 /* base length, without records */ 3710 #define MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN 0x4 /* record length */ 3711 #define MLXSW_REG_QPDSM_PRIO_ENTRY_REC_MAX_COUNT 16 3712 #define MLXSW_REG_QPDSM_LEN (MLXSW_REG_QPDSM_BASE_LEN + \ 3713 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN * \ 3714 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_MAX_COUNT) 3715 3716 MLXSW_REG_DEFINE(qpdsm, MLXSW_REG_QPDSM_ID, MLXSW_REG_QPDSM_LEN); 3717 3718 /* reg_qpdsm_local_port 3719 * Local Port. Supported for data packets from CPU port. 3720 * Access: Index 3721 */ 3722 MLXSW_ITEM32(reg, qpdsm, local_port, 0x00, 16, 8); 3723 3724 /* reg_qpdsm_prio_entry_color0_e 3725 * Enable update of the entry for color 0 and a given port. 3726 * Access: WO 3727 */ 3728 MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color0_e, 3729 MLXSW_REG_QPDSM_BASE_LEN, 31, 1, 3730 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false); 3731 3732 /* reg_qpdsm_prio_entry_color0_dscp 3733 * DSCP field in the outer label of the packet for color 0 and a given port. 3734 * Reserved when e=0. 3735 * Access: RW 3736 */ 3737 MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color0_dscp, 3738 MLXSW_REG_QPDSM_BASE_LEN, 24, 6, 3739 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false); 3740 3741 /* reg_qpdsm_prio_entry_color1_e 3742 * Enable update of the entry for color 1 and a given port. 3743 * Access: WO 3744 */ 3745 MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color1_e, 3746 MLXSW_REG_QPDSM_BASE_LEN, 23, 1, 3747 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false); 3748 3749 /* reg_qpdsm_prio_entry_color1_dscp 3750 * DSCP field in the outer label of the packet for color 1 and a given port. 3751 * Reserved when e=0. 3752 * Access: RW 3753 */ 3754 MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color1_dscp, 3755 MLXSW_REG_QPDSM_BASE_LEN, 16, 6, 3756 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false); 3757 3758 /* reg_qpdsm_prio_entry_color2_e 3759 * Enable update of the entry for color 2 and a given port. 3760 * Access: WO 3761 */ 3762 MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color2_e, 3763 MLXSW_REG_QPDSM_BASE_LEN, 15, 1, 3764 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false); 3765 3766 /* reg_qpdsm_prio_entry_color2_dscp 3767 * DSCP field in the outer label of the packet for color 2 and a given port. 3768 * Reserved when e=0. 3769 * Access: RW 3770 */ 3771 MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color2_dscp, 3772 MLXSW_REG_QPDSM_BASE_LEN, 8, 6, 3773 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false); 3774 3775 static inline void mlxsw_reg_qpdsm_pack(char *payload, u8 local_port) 3776 { 3777 MLXSW_REG_ZERO(qpdsm, payload); 3778 mlxsw_reg_qpdsm_local_port_set(payload, local_port); 3779 } 3780 3781 static inline void 3782 mlxsw_reg_qpdsm_prio_pack(char *payload, unsigned short prio, u8 dscp) 3783 { 3784 mlxsw_reg_qpdsm_prio_entry_color0_e_set(payload, prio, 1); 3785 mlxsw_reg_qpdsm_prio_entry_color0_dscp_set(payload, prio, dscp); 3786 mlxsw_reg_qpdsm_prio_entry_color1_e_set(payload, prio, 1); 3787 mlxsw_reg_qpdsm_prio_entry_color1_dscp_set(payload, prio, dscp); 3788 mlxsw_reg_qpdsm_prio_entry_color2_e_set(payload, prio, 1); 3789 mlxsw_reg_qpdsm_prio_entry_color2_dscp_set(payload, prio, dscp); 3790 } 3791 3792 /* QPDP - QoS Port DSCP to Priority Mapping Register 3793 * ------------------------------------------------- 3794 * This register controls the port default Switch Priority and Color. The 3795 * default Switch Priority and Color are used for frames where the trust state 3796 * uses default values. All member ports of a LAG should be configured with the 3797 * same default values. 3798 */ 3799 #define MLXSW_REG_QPDP_ID 0x4007 3800 #define MLXSW_REG_QPDP_LEN 0x8 3801 3802 MLXSW_REG_DEFINE(qpdp, MLXSW_REG_QPDP_ID, MLXSW_REG_QPDP_LEN); 3803 3804 /* reg_qpdp_local_port 3805 * Local Port. Supported for data packets from CPU port. 3806 * Access: Index 3807 */ 3808 MLXSW_ITEM32(reg, qpdp, local_port, 0x00, 16, 8); 3809 3810 /* reg_qpdp_switch_prio 3811 * Default port Switch Priority (default 0) 3812 * Access: RW 3813 */ 3814 MLXSW_ITEM32(reg, qpdp, switch_prio, 0x04, 0, 4); 3815 3816 static inline void mlxsw_reg_qpdp_pack(char *payload, u8 local_port, 3817 u8 switch_prio) 3818 { 3819 MLXSW_REG_ZERO(qpdp, payload); 3820 mlxsw_reg_qpdp_local_port_set(payload, local_port); 3821 mlxsw_reg_qpdp_switch_prio_set(payload, switch_prio); 3822 } 3823 3824 /* QPDPM - QoS Port DSCP to Priority Mapping Register 3825 * -------------------------------------------------- 3826 * This register controls the mapping from DSCP field to 3827 * Switch Priority for IP packets. 3828 */ 3829 #define MLXSW_REG_QPDPM_ID 0x4013 3830 #define MLXSW_REG_QPDPM_BASE_LEN 0x4 /* base length, without records */ 3831 #define MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN 0x2 /* record length */ 3832 #define MLXSW_REG_QPDPM_DSCP_ENTRY_REC_MAX_COUNT 64 3833 #define MLXSW_REG_QPDPM_LEN (MLXSW_REG_QPDPM_BASE_LEN + \ 3834 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN * \ 3835 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_MAX_COUNT) 3836 3837 MLXSW_REG_DEFINE(qpdpm, MLXSW_REG_QPDPM_ID, MLXSW_REG_QPDPM_LEN); 3838 3839 /* reg_qpdpm_local_port 3840 * Local Port. Supported for data packets from CPU port. 3841 * Access: Index 3842 */ 3843 MLXSW_ITEM32(reg, qpdpm, local_port, 0x00, 16, 8); 3844 3845 /* reg_qpdpm_dscp_e 3846 * Enable update of the specific entry. When cleared, the switch_prio and color 3847 * fields are ignored and the previous switch_prio and color values are 3848 * preserved. 3849 * Access: WO 3850 */ 3851 MLXSW_ITEM16_INDEXED(reg, qpdpm, dscp_entry_e, MLXSW_REG_QPDPM_BASE_LEN, 15, 1, 3852 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN, 0x00, false); 3853 3854 /* reg_qpdpm_dscp_prio 3855 * The new Switch Priority value for the relevant DSCP value. 3856 * Access: RW 3857 */ 3858 MLXSW_ITEM16_INDEXED(reg, qpdpm, dscp_entry_prio, 3859 MLXSW_REG_QPDPM_BASE_LEN, 0, 4, 3860 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN, 0x00, false); 3861 3862 static inline void mlxsw_reg_qpdpm_pack(char *payload, u8 local_port) 3863 { 3864 MLXSW_REG_ZERO(qpdpm, payload); 3865 mlxsw_reg_qpdpm_local_port_set(payload, local_port); 3866 } 3867 3868 static inline void 3869 mlxsw_reg_qpdpm_dscp_pack(char *payload, unsigned short dscp, u8 prio) 3870 { 3871 mlxsw_reg_qpdpm_dscp_entry_e_set(payload, dscp, 1); 3872 mlxsw_reg_qpdpm_dscp_entry_prio_set(payload, dscp, prio); 3873 } 3874 3875 /* QTCTM - QoS Switch Traffic Class Table is Multicast-Aware Register 3876 * ------------------------------------------------------------------ 3877 * This register configures if the Switch Priority to Traffic Class mapping is 3878 * based on Multicast packet indication. If so, then multicast packets will get 3879 * a Traffic Class that is plus (cap_max_tclass_data/2) the value configured by 3880 * QTCT. 3881 * By default, Switch Priority to Traffic Class mapping is not based on 3882 * Multicast packet indication. 3883 */ 3884 #define MLXSW_REG_QTCTM_ID 0x401A 3885 #define MLXSW_REG_QTCTM_LEN 0x08 3886 3887 MLXSW_REG_DEFINE(qtctm, MLXSW_REG_QTCTM_ID, MLXSW_REG_QTCTM_LEN); 3888 3889 /* reg_qtctm_local_port 3890 * Local port number. 3891 * No support for CPU port. 3892 * Access: Index 3893 */ 3894 MLXSW_ITEM32(reg, qtctm, local_port, 0x00, 16, 8); 3895 3896 /* reg_qtctm_mc 3897 * Multicast Mode 3898 * Whether Switch Priority to Traffic Class mapping is based on Multicast packet 3899 * indication (default is 0, not based on Multicast packet indication). 3900 */ 3901 MLXSW_ITEM32(reg, qtctm, mc, 0x04, 0, 1); 3902 3903 static inline void 3904 mlxsw_reg_qtctm_pack(char *payload, u8 local_port, bool mc) 3905 { 3906 MLXSW_REG_ZERO(qtctm, payload); 3907 mlxsw_reg_qtctm_local_port_set(payload, local_port); 3908 mlxsw_reg_qtctm_mc_set(payload, mc); 3909 } 3910 3911 /* QPSC - QoS PTP Shaper Configuration Register 3912 * -------------------------------------------- 3913 * The QPSC allows advanced configuration of the shapers when QEEC.ptps=1. 3914 * Supported only on Spectrum-1. 3915 */ 3916 #define MLXSW_REG_QPSC_ID 0x401B 3917 #define MLXSW_REG_QPSC_LEN 0x28 3918 3919 MLXSW_REG_DEFINE(qpsc, MLXSW_REG_QPSC_ID, MLXSW_REG_QPSC_LEN); 3920 3921 enum mlxsw_reg_qpsc_port_speed { 3922 MLXSW_REG_QPSC_PORT_SPEED_100M, 3923 MLXSW_REG_QPSC_PORT_SPEED_1G, 3924 MLXSW_REG_QPSC_PORT_SPEED_10G, 3925 MLXSW_REG_QPSC_PORT_SPEED_25G, 3926 }; 3927 3928 /* reg_qpsc_port_speed 3929 * Port speed. 3930 * Access: Index 3931 */ 3932 MLXSW_ITEM32(reg, qpsc, port_speed, 0x00, 0, 4); 3933 3934 /* reg_qpsc_shaper_time_exp 3935 * The base-time-interval for updating the shapers tokens (for all hierarchies). 3936 * shaper_update_rate = 2 ^ shaper_time_exp * (1 + shaper_time_mantissa) * 32nSec 3937 * shaper_rate = 64bit * shaper_inc / shaper_update_rate 3938 * Access: RW 3939 */ 3940 MLXSW_ITEM32(reg, qpsc, shaper_time_exp, 0x04, 16, 4); 3941 3942 /* reg_qpsc_shaper_time_mantissa 3943 * The base-time-interval for updating the shapers tokens (for all hierarchies). 3944 * shaper_update_rate = 2 ^ shaper_time_exp * (1 + shaper_time_mantissa) * 32nSec 3945 * shaper_rate = 64bit * shaper_inc / shaper_update_rate 3946 * Access: RW 3947 */ 3948 MLXSW_ITEM32(reg, qpsc, shaper_time_mantissa, 0x04, 0, 5); 3949 3950 /* reg_qpsc_shaper_inc 3951 * Number of tokens added to shaper on each update. 3952 * Units of 8B. 3953 * Access: RW 3954 */ 3955 MLXSW_ITEM32(reg, qpsc, shaper_inc, 0x08, 0, 5); 3956 3957 /* reg_qpsc_shaper_bs 3958 * Max shaper Burst size. 3959 * Burst size is 2 ^ max_shaper_bs * 512 [bits] 3960 * Range is: 5..25 (from 2KB..2GB) 3961 * Access: RW 3962 */ 3963 MLXSW_ITEM32(reg, qpsc, shaper_bs, 0x0C, 0, 6); 3964 3965 /* reg_qpsc_ptsc_we 3966 * Write enable to port_to_shaper_credits. 3967 * Access: WO 3968 */ 3969 MLXSW_ITEM32(reg, qpsc, ptsc_we, 0x10, 31, 1); 3970 3971 /* reg_qpsc_port_to_shaper_credits 3972 * For split ports: range 1..57 3973 * For non-split ports: range 1..112 3974 * Written only when ptsc_we is set. 3975 * Access: RW 3976 */ 3977 MLXSW_ITEM32(reg, qpsc, port_to_shaper_credits, 0x10, 0, 8); 3978 3979 /* reg_qpsc_ing_timestamp_inc 3980 * Ingress timestamp increment. 3981 * 2's complement. 3982 * The timestamp of MTPPTR at ingress will be incremented by this value. Global 3983 * value for all ports. 3984 * Same units as used by MTPPTR. 3985 * Access: RW 3986 */ 3987 MLXSW_ITEM32(reg, qpsc, ing_timestamp_inc, 0x20, 0, 32); 3988 3989 /* reg_qpsc_egr_timestamp_inc 3990 * Egress timestamp increment. 3991 * 2's complement. 3992 * The timestamp of MTPPTR at egress will be incremented by this value. Global 3993 * value for all ports. 3994 * Same units as used by MTPPTR. 3995 * Access: RW 3996 */ 3997 MLXSW_ITEM32(reg, qpsc, egr_timestamp_inc, 0x24, 0, 32); 3998 3999 static inline void 4000 mlxsw_reg_qpsc_pack(char *payload, enum mlxsw_reg_qpsc_port_speed port_speed, 4001 u8 shaper_time_exp, u8 shaper_time_mantissa, u8 shaper_inc, 4002 u8 shaper_bs, u8 port_to_shaper_credits, 4003 int ing_timestamp_inc, int egr_timestamp_inc) 4004 { 4005 MLXSW_REG_ZERO(qpsc, payload); 4006 mlxsw_reg_qpsc_port_speed_set(payload, port_speed); 4007 mlxsw_reg_qpsc_shaper_time_exp_set(payload, shaper_time_exp); 4008 mlxsw_reg_qpsc_shaper_time_mantissa_set(payload, shaper_time_mantissa); 4009 mlxsw_reg_qpsc_shaper_inc_set(payload, shaper_inc); 4010 mlxsw_reg_qpsc_shaper_bs_set(payload, shaper_bs); 4011 mlxsw_reg_qpsc_ptsc_we_set(payload, true); 4012 mlxsw_reg_qpsc_port_to_shaper_credits_set(payload, port_to_shaper_credits); 4013 mlxsw_reg_qpsc_ing_timestamp_inc_set(payload, ing_timestamp_inc); 4014 mlxsw_reg_qpsc_egr_timestamp_inc_set(payload, egr_timestamp_inc); 4015 } 4016 4017 /* PMLP - Ports Module to Local Port Register 4018 * ------------------------------------------ 4019 * Configures the assignment of modules to local ports. 4020 */ 4021 #define MLXSW_REG_PMLP_ID 0x5002 4022 #define MLXSW_REG_PMLP_LEN 0x40 4023 4024 MLXSW_REG_DEFINE(pmlp, MLXSW_REG_PMLP_ID, MLXSW_REG_PMLP_LEN); 4025 4026 /* reg_pmlp_rxtx 4027 * 0 - Tx value is used for both Tx and Rx. 4028 * 1 - Rx value is taken from a separte field. 4029 * Access: RW 4030 */ 4031 MLXSW_ITEM32(reg, pmlp, rxtx, 0x00, 31, 1); 4032 4033 /* reg_pmlp_local_port 4034 * Local port number. 4035 * Access: Index 4036 */ 4037 MLXSW_ITEM32(reg, pmlp, local_port, 0x00, 16, 8); 4038 4039 /* reg_pmlp_width 4040 * 0 - Unmap local port. 4041 * 1 - Lane 0 is used. 4042 * 2 - Lanes 0 and 1 are used. 4043 * 4 - Lanes 0, 1, 2 and 3 are used. 4044 * 8 - Lanes 0-7 are used. 4045 * Access: RW 4046 */ 4047 MLXSW_ITEM32(reg, pmlp, width, 0x00, 0, 8); 4048 4049 /* reg_pmlp_module 4050 * Module number. 4051 * Access: RW 4052 */ 4053 MLXSW_ITEM32_INDEXED(reg, pmlp, module, 0x04, 0, 8, 0x04, 0x00, false); 4054 4055 /* reg_pmlp_tx_lane 4056 * Tx Lane. When rxtx field is cleared, this field is used for Rx as well. 4057 * Access: RW 4058 */ 4059 MLXSW_ITEM32_INDEXED(reg, pmlp, tx_lane, 0x04, 16, 4, 0x04, 0x00, false); 4060 4061 /* reg_pmlp_rx_lane 4062 * Rx Lane. When rxtx field is cleared, this field is ignored and Rx lane is 4063 * equal to Tx lane. 4064 * Access: RW 4065 */ 4066 MLXSW_ITEM32_INDEXED(reg, pmlp, rx_lane, 0x04, 24, 4, 0x04, 0x00, false); 4067 4068 static inline void mlxsw_reg_pmlp_pack(char *payload, u8 local_port) 4069 { 4070 MLXSW_REG_ZERO(pmlp, payload); 4071 mlxsw_reg_pmlp_local_port_set(payload, local_port); 4072 } 4073 4074 /* PMTU - Port MTU Register 4075 * ------------------------ 4076 * Configures and reports the port MTU. 4077 */ 4078 #define MLXSW_REG_PMTU_ID 0x5003 4079 #define MLXSW_REG_PMTU_LEN 0x10 4080 4081 MLXSW_REG_DEFINE(pmtu, MLXSW_REG_PMTU_ID, MLXSW_REG_PMTU_LEN); 4082 4083 /* reg_pmtu_local_port 4084 * Local port number. 4085 * Access: Index 4086 */ 4087 MLXSW_ITEM32(reg, pmtu, local_port, 0x00, 16, 8); 4088 4089 /* reg_pmtu_max_mtu 4090 * Maximum MTU. 4091 * When port type (e.g. Ethernet) is configured, the relevant MTU is 4092 * reported, otherwise the minimum between the max_mtu of the different 4093 * types is reported. 4094 * Access: RO 4095 */ 4096 MLXSW_ITEM32(reg, pmtu, max_mtu, 0x04, 16, 16); 4097 4098 /* reg_pmtu_admin_mtu 4099 * MTU value to set port to. Must be smaller or equal to max_mtu. 4100 * Note: If port type is Infiniband, then port must be disabled, when its 4101 * MTU is set. 4102 * Access: RW 4103 */ 4104 MLXSW_ITEM32(reg, pmtu, admin_mtu, 0x08, 16, 16); 4105 4106 /* reg_pmtu_oper_mtu 4107 * The actual MTU configured on the port. Packets exceeding this size 4108 * will be dropped. 4109 * Note: In Ethernet and FC oper_mtu == admin_mtu, however, in Infiniband 4110 * oper_mtu might be smaller than admin_mtu. 4111 * Access: RO 4112 */ 4113 MLXSW_ITEM32(reg, pmtu, oper_mtu, 0x0C, 16, 16); 4114 4115 static inline void mlxsw_reg_pmtu_pack(char *payload, u8 local_port, 4116 u16 new_mtu) 4117 { 4118 MLXSW_REG_ZERO(pmtu, payload); 4119 mlxsw_reg_pmtu_local_port_set(payload, local_port); 4120 mlxsw_reg_pmtu_max_mtu_set(payload, 0); 4121 mlxsw_reg_pmtu_admin_mtu_set(payload, new_mtu); 4122 mlxsw_reg_pmtu_oper_mtu_set(payload, 0); 4123 } 4124 4125 /* PTYS - Port Type and Speed Register 4126 * ----------------------------------- 4127 * Configures and reports the port speed type. 4128 * 4129 * Note: When set while the link is up, the changes will not take effect 4130 * until the port transitions from down to up state. 4131 */ 4132 #define MLXSW_REG_PTYS_ID 0x5004 4133 #define MLXSW_REG_PTYS_LEN 0x40 4134 4135 MLXSW_REG_DEFINE(ptys, MLXSW_REG_PTYS_ID, MLXSW_REG_PTYS_LEN); 4136 4137 /* an_disable_admin 4138 * Auto negotiation disable administrative configuration 4139 * 0 - Device doesn't support AN disable. 4140 * 1 - Device supports AN disable. 4141 * Access: RW 4142 */ 4143 MLXSW_ITEM32(reg, ptys, an_disable_admin, 0x00, 30, 1); 4144 4145 /* reg_ptys_local_port 4146 * Local port number. 4147 * Access: Index 4148 */ 4149 MLXSW_ITEM32(reg, ptys, local_port, 0x00, 16, 8); 4150 4151 #define MLXSW_REG_PTYS_PROTO_MASK_IB BIT(0) 4152 #define MLXSW_REG_PTYS_PROTO_MASK_ETH BIT(2) 4153 4154 /* reg_ptys_proto_mask 4155 * Protocol mask. Indicates which protocol is used. 4156 * 0 - Infiniband. 4157 * 1 - Fibre Channel. 4158 * 2 - Ethernet. 4159 * Access: Index 4160 */ 4161 MLXSW_ITEM32(reg, ptys, proto_mask, 0x00, 0, 3); 4162 4163 enum { 4164 MLXSW_REG_PTYS_AN_STATUS_NA, 4165 MLXSW_REG_PTYS_AN_STATUS_OK, 4166 MLXSW_REG_PTYS_AN_STATUS_FAIL, 4167 }; 4168 4169 /* reg_ptys_an_status 4170 * Autonegotiation status. 4171 * Access: RO 4172 */ 4173 MLXSW_ITEM32(reg, ptys, an_status, 0x04, 28, 4); 4174 4175 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_SGMII_100M BIT(0) 4176 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_1000BASE_X_SGMII BIT(1) 4177 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_5GBASE_R BIT(3) 4178 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_XFI_XAUI_1_10G BIT(4) 4179 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_XLAUI_4_XLPPI_4_40G BIT(5) 4180 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_25GAUI_1_25GBASE_CR_KR BIT(6) 4181 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_2_LAUI_2_50GBASE_CR2_KR2 BIT(7) 4182 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_1_LAUI_1_50GBASE_CR_KR BIT(8) 4183 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_CAUI_4_100GBASE_CR4_KR4 BIT(9) 4184 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_100GAUI_2_100GBASE_CR2_KR2 BIT(10) 4185 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_200GAUI_4_200GBASE_CR4_KR4 BIT(12) 4186 #define MLXSW_REG_PTYS_EXT_ETH_SPEED_400GAUI_8 BIT(15) 4187 4188 /* reg_ptys_ext_eth_proto_cap 4189 * Extended Ethernet port supported speeds and protocols. 4190 * Access: RO 4191 */ 4192 MLXSW_ITEM32(reg, ptys, ext_eth_proto_cap, 0x08, 0, 32); 4193 4194 #define MLXSW_REG_PTYS_ETH_SPEED_SGMII BIT(0) 4195 #define MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX BIT(1) 4196 #define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 BIT(2) 4197 #define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 BIT(3) 4198 #define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR BIT(4) 4199 #define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 BIT(6) 4200 #define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 BIT(7) 4201 #define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR BIT(12) 4202 #define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR BIT(13) 4203 #define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR BIT(14) 4204 #define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 BIT(15) 4205 #define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4 BIT(16) 4206 #define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_SR2 BIT(18) 4207 #define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR4 BIT(19) 4208 #define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4 BIT(20) 4209 #define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 BIT(21) 4210 #define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 BIT(22) 4211 #define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR BIT(27) 4212 #define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR BIT(28) 4213 #define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR BIT(29) 4214 #define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2 BIT(30) 4215 #define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2 BIT(31) 4216 4217 /* reg_ptys_eth_proto_cap 4218 * Ethernet port supported speeds and protocols. 4219 * Access: RO 4220 */ 4221 MLXSW_ITEM32(reg, ptys, eth_proto_cap, 0x0C, 0, 32); 4222 4223 /* reg_ptys_ib_link_width_cap 4224 * IB port supported widths. 4225 * Access: RO 4226 */ 4227 MLXSW_ITEM32(reg, ptys, ib_link_width_cap, 0x10, 16, 16); 4228 4229 #define MLXSW_REG_PTYS_IB_SPEED_SDR BIT(0) 4230 #define MLXSW_REG_PTYS_IB_SPEED_DDR BIT(1) 4231 #define MLXSW_REG_PTYS_IB_SPEED_QDR BIT(2) 4232 #define MLXSW_REG_PTYS_IB_SPEED_FDR10 BIT(3) 4233 #define MLXSW_REG_PTYS_IB_SPEED_FDR BIT(4) 4234 #define MLXSW_REG_PTYS_IB_SPEED_EDR BIT(5) 4235 4236 /* reg_ptys_ib_proto_cap 4237 * IB port supported speeds and protocols. 4238 * Access: RO 4239 */ 4240 MLXSW_ITEM32(reg, ptys, ib_proto_cap, 0x10, 0, 16); 4241 4242 /* reg_ptys_ext_eth_proto_admin 4243 * Extended speed and protocol to set port to. 4244 * Access: RW 4245 */ 4246 MLXSW_ITEM32(reg, ptys, ext_eth_proto_admin, 0x14, 0, 32); 4247 4248 /* reg_ptys_eth_proto_admin 4249 * Speed and protocol to set port to. 4250 * Access: RW 4251 */ 4252 MLXSW_ITEM32(reg, ptys, eth_proto_admin, 0x18, 0, 32); 4253 4254 /* reg_ptys_ib_link_width_admin 4255 * IB width to set port to. 4256 * Access: RW 4257 */ 4258 MLXSW_ITEM32(reg, ptys, ib_link_width_admin, 0x1C, 16, 16); 4259 4260 /* reg_ptys_ib_proto_admin 4261 * IB speeds and protocols to set port to. 4262 * Access: RW 4263 */ 4264 MLXSW_ITEM32(reg, ptys, ib_proto_admin, 0x1C, 0, 16); 4265 4266 /* reg_ptys_ext_eth_proto_oper 4267 * The extended current speed and protocol configured for the port. 4268 * Access: RO 4269 */ 4270 MLXSW_ITEM32(reg, ptys, ext_eth_proto_oper, 0x20, 0, 32); 4271 4272 /* reg_ptys_eth_proto_oper 4273 * The current speed and protocol configured for the port. 4274 * Access: RO 4275 */ 4276 MLXSW_ITEM32(reg, ptys, eth_proto_oper, 0x24, 0, 32); 4277 4278 /* reg_ptys_ib_link_width_oper 4279 * The current IB width to set port to. 4280 * Access: RO 4281 */ 4282 MLXSW_ITEM32(reg, ptys, ib_link_width_oper, 0x28, 16, 16); 4283 4284 /* reg_ptys_ib_proto_oper 4285 * The current IB speed and protocol. 4286 * Access: RO 4287 */ 4288 MLXSW_ITEM32(reg, ptys, ib_proto_oper, 0x28, 0, 16); 4289 4290 enum mlxsw_reg_ptys_connector_type { 4291 MLXSW_REG_PTYS_CONNECTOR_TYPE_UNKNOWN_OR_NO_CONNECTOR, 4292 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_NONE, 4293 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_TP, 4294 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_AUI, 4295 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_BNC, 4296 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_MII, 4297 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_FIBRE, 4298 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_DA, 4299 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_OTHER, 4300 }; 4301 4302 /* reg_ptys_connector_type 4303 * Connector type indication. 4304 * Access: RO 4305 */ 4306 MLXSW_ITEM32(reg, ptys, connector_type, 0x2C, 0, 4); 4307 4308 static inline void mlxsw_reg_ptys_eth_pack(char *payload, u8 local_port, 4309 u32 proto_admin, bool autoneg) 4310 { 4311 MLXSW_REG_ZERO(ptys, payload); 4312 mlxsw_reg_ptys_local_port_set(payload, local_port); 4313 mlxsw_reg_ptys_proto_mask_set(payload, MLXSW_REG_PTYS_PROTO_MASK_ETH); 4314 mlxsw_reg_ptys_eth_proto_admin_set(payload, proto_admin); 4315 mlxsw_reg_ptys_an_disable_admin_set(payload, !autoneg); 4316 } 4317 4318 static inline void mlxsw_reg_ptys_ext_eth_pack(char *payload, u8 local_port, 4319 u32 proto_admin, bool autoneg) 4320 { 4321 MLXSW_REG_ZERO(ptys, payload); 4322 mlxsw_reg_ptys_local_port_set(payload, local_port); 4323 mlxsw_reg_ptys_proto_mask_set(payload, MLXSW_REG_PTYS_PROTO_MASK_ETH); 4324 mlxsw_reg_ptys_ext_eth_proto_admin_set(payload, proto_admin); 4325 mlxsw_reg_ptys_an_disable_admin_set(payload, !autoneg); 4326 } 4327 4328 static inline void mlxsw_reg_ptys_eth_unpack(char *payload, 4329 u32 *p_eth_proto_cap, 4330 u32 *p_eth_proto_admin, 4331 u32 *p_eth_proto_oper) 4332 { 4333 if (p_eth_proto_cap) 4334 *p_eth_proto_cap = 4335 mlxsw_reg_ptys_eth_proto_cap_get(payload); 4336 if (p_eth_proto_admin) 4337 *p_eth_proto_admin = 4338 mlxsw_reg_ptys_eth_proto_admin_get(payload); 4339 if (p_eth_proto_oper) 4340 *p_eth_proto_oper = 4341 mlxsw_reg_ptys_eth_proto_oper_get(payload); 4342 } 4343 4344 static inline void mlxsw_reg_ptys_ext_eth_unpack(char *payload, 4345 u32 *p_eth_proto_cap, 4346 u32 *p_eth_proto_admin, 4347 u32 *p_eth_proto_oper) 4348 { 4349 if (p_eth_proto_cap) 4350 *p_eth_proto_cap = 4351 mlxsw_reg_ptys_ext_eth_proto_cap_get(payload); 4352 if (p_eth_proto_admin) 4353 *p_eth_proto_admin = 4354 mlxsw_reg_ptys_ext_eth_proto_admin_get(payload); 4355 if (p_eth_proto_oper) 4356 *p_eth_proto_oper = 4357 mlxsw_reg_ptys_ext_eth_proto_oper_get(payload); 4358 } 4359 4360 static inline void mlxsw_reg_ptys_ib_pack(char *payload, u8 local_port, 4361 u16 proto_admin, u16 link_width) 4362 { 4363 MLXSW_REG_ZERO(ptys, payload); 4364 mlxsw_reg_ptys_local_port_set(payload, local_port); 4365 mlxsw_reg_ptys_proto_mask_set(payload, MLXSW_REG_PTYS_PROTO_MASK_IB); 4366 mlxsw_reg_ptys_ib_proto_admin_set(payload, proto_admin); 4367 mlxsw_reg_ptys_ib_link_width_admin_set(payload, link_width); 4368 } 4369 4370 static inline void mlxsw_reg_ptys_ib_unpack(char *payload, u16 *p_ib_proto_cap, 4371 u16 *p_ib_link_width_cap, 4372 u16 *p_ib_proto_oper, 4373 u16 *p_ib_link_width_oper) 4374 { 4375 if (p_ib_proto_cap) 4376 *p_ib_proto_cap = mlxsw_reg_ptys_ib_proto_cap_get(payload); 4377 if (p_ib_link_width_cap) 4378 *p_ib_link_width_cap = 4379 mlxsw_reg_ptys_ib_link_width_cap_get(payload); 4380 if (p_ib_proto_oper) 4381 *p_ib_proto_oper = mlxsw_reg_ptys_ib_proto_oper_get(payload); 4382 if (p_ib_link_width_oper) 4383 *p_ib_link_width_oper = 4384 mlxsw_reg_ptys_ib_link_width_oper_get(payload); 4385 } 4386 4387 /* PPAD - Port Physical Address Register 4388 * ------------------------------------- 4389 * The PPAD register configures the per port physical MAC address. 4390 */ 4391 #define MLXSW_REG_PPAD_ID 0x5005 4392 #define MLXSW_REG_PPAD_LEN 0x10 4393 4394 MLXSW_REG_DEFINE(ppad, MLXSW_REG_PPAD_ID, MLXSW_REG_PPAD_LEN); 4395 4396 /* reg_ppad_single_base_mac 4397 * 0: base_mac, local port should be 0 and mac[7:0] is 4398 * reserved. HW will set incremental 4399 * 1: single_mac - mac of the local_port 4400 * Access: RW 4401 */ 4402 MLXSW_ITEM32(reg, ppad, single_base_mac, 0x00, 28, 1); 4403 4404 /* reg_ppad_local_port 4405 * port number, if single_base_mac = 0 then local_port is reserved 4406 * Access: RW 4407 */ 4408 MLXSW_ITEM32(reg, ppad, local_port, 0x00, 16, 8); 4409 4410 /* reg_ppad_mac 4411 * If single_base_mac = 0 - base MAC address, mac[7:0] is reserved. 4412 * If single_base_mac = 1 - the per port MAC address 4413 * Access: RW 4414 */ 4415 MLXSW_ITEM_BUF(reg, ppad, mac, 0x02, 6); 4416 4417 static inline void mlxsw_reg_ppad_pack(char *payload, bool single_base_mac, 4418 u8 local_port) 4419 { 4420 MLXSW_REG_ZERO(ppad, payload); 4421 mlxsw_reg_ppad_single_base_mac_set(payload, !!single_base_mac); 4422 mlxsw_reg_ppad_local_port_set(payload, local_port); 4423 } 4424 4425 /* PAOS - Ports Administrative and Operational Status Register 4426 * ----------------------------------------------------------- 4427 * Configures and retrieves per port administrative and operational status. 4428 */ 4429 #define MLXSW_REG_PAOS_ID 0x5006 4430 #define MLXSW_REG_PAOS_LEN 0x10 4431 4432 MLXSW_REG_DEFINE(paos, MLXSW_REG_PAOS_ID, MLXSW_REG_PAOS_LEN); 4433 4434 /* reg_paos_swid 4435 * Switch partition ID with which to associate the port. 4436 * Note: while external ports uses unique local port numbers (and thus swid is 4437 * redundant), router ports use the same local port number where swid is the 4438 * only indication for the relevant port. 4439 * Access: Index 4440 */ 4441 MLXSW_ITEM32(reg, paos, swid, 0x00, 24, 8); 4442 4443 /* reg_paos_local_port 4444 * Local port number. 4445 * Access: Index 4446 */ 4447 MLXSW_ITEM32(reg, paos, local_port, 0x00, 16, 8); 4448 4449 /* reg_paos_admin_status 4450 * Port administrative state (the desired state of the port): 4451 * 1 - Up. 4452 * 2 - Down. 4453 * 3 - Up once. This means that in case of link failure, the port won't go 4454 * into polling mode, but will wait to be re-enabled by software. 4455 * 4 - Disabled by system. Can only be set by hardware. 4456 * Access: RW 4457 */ 4458 MLXSW_ITEM32(reg, paos, admin_status, 0x00, 8, 4); 4459 4460 /* reg_paos_oper_status 4461 * Port operational state (the current state): 4462 * 1 - Up. 4463 * 2 - Down. 4464 * 3 - Down by port failure. This means that the device will not let the 4465 * port up again until explicitly specified by software. 4466 * Access: RO 4467 */ 4468 MLXSW_ITEM32(reg, paos, oper_status, 0x00, 0, 4); 4469 4470 /* reg_paos_ase 4471 * Admin state update enabled. 4472 * Access: WO 4473 */ 4474 MLXSW_ITEM32(reg, paos, ase, 0x04, 31, 1); 4475 4476 /* reg_paos_ee 4477 * Event update enable. If this bit is set, event generation will be 4478 * updated based on the e field. 4479 * Access: WO 4480 */ 4481 MLXSW_ITEM32(reg, paos, ee, 0x04, 30, 1); 4482 4483 /* reg_paos_e 4484 * Event generation on operational state change: 4485 * 0 - Do not generate event. 4486 * 1 - Generate Event. 4487 * 2 - Generate Single Event. 4488 * Access: RW 4489 */ 4490 MLXSW_ITEM32(reg, paos, e, 0x04, 0, 2); 4491 4492 static inline void mlxsw_reg_paos_pack(char *payload, u8 local_port, 4493 enum mlxsw_port_admin_status status) 4494 { 4495 MLXSW_REG_ZERO(paos, payload); 4496 mlxsw_reg_paos_swid_set(payload, 0); 4497 mlxsw_reg_paos_local_port_set(payload, local_port); 4498 mlxsw_reg_paos_admin_status_set(payload, status); 4499 mlxsw_reg_paos_oper_status_set(payload, 0); 4500 mlxsw_reg_paos_ase_set(payload, 1); 4501 mlxsw_reg_paos_ee_set(payload, 1); 4502 mlxsw_reg_paos_e_set(payload, 1); 4503 } 4504 4505 /* PFCC - Ports Flow Control Configuration Register 4506 * ------------------------------------------------ 4507 * Configures and retrieves the per port flow control configuration. 4508 */ 4509 #define MLXSW_REG_PFCC_ID 0x5007 4510 #define MLXSW_REG_PFCC_LEN 0x20 4511 4512 MLXSW_REG_DEFINE(pfcc, MLXSW_REG_PFCC_ID, MLXSW_REG_PFCC_LEN); 4513 4514 /* reg_pfcc_local_port 4515 * Local port number. 4516 * Access: Index 4517 */ 4518 MLXSW_ITEM32(reg, pfcc, local_port, 0x00, 16, 8); 4519 4520 /* reg_pfcc_pnat 4521 * Port number access type. Determines the way local_port is interpreted: 4522 * 0 - Local port number. 4523 * 1 - IB / label port number. 4524 * Access: Index 4525 */ 4526 MLXSW_ITEM32(reg, pfcc, pnat, 0x00, 14, 2); 4527 4528 /* reg_pfcc_shl_cap 4529 * Send to higher layers capabilities: 4530 * 0 - No capability of sending Pause and PFC frames to higher layers. 4531 * 1 - Device has capability of sending Pause and PFC frames to higher 4532 * layers. 4533 * Access: RO 4534 */ 4535 MLXSW_ITEM32(reg, pfcc, shl_cap, 0x00, 1, 1); 4536 4537 /* reg_pfcc_shl_opr 4538 * Send to higher layers operation: 4539 * 0 - Pause and PFC frames are handled by the port (default). 4540 * 1 - Pause and PFC frames are handled by the port and also sent to 4541 * higher layers. Only valid if shl_cap = 1. 4542 * Access: RW 4543 */ 4544 MLXSW_ITEM32(reg, pfcc, shl_opr, 0x00, 0, 1); 4545 4546 /* reg_pfcc_ppan 4547 * Pause policy auto negotiation. 4548 * 0 - Disabled. Generate / ignore Pause frames based on pptx / pprtx. 4549 * 1 - Enabled. When auto-negotiation is performed, set the Pause policy 4550 * based on the auto-negotiation resolution. 4551 * Access: RW 4552 * 4553 * Note: The auto-negotiation advertisement is set according to pptx and 4554 * pprtx. When PFC is set on Tx / Rx, ppan must be set to 0. 4555 */ 4556 MLXSW_ITEM32(reg, pfcc, ppan, 0x04, 28, 4); 4557 4558 /* reg_pfcc_prio_mask_tx 4559 * Bit per priority indicating if Tx flow control policy should be 4560 * updated based on bit pfctx. 4561 * Access: WO 4562 */ 4563 MLXSW_ITEM32(reg, pfcc, prio_mask_tx, 0x04, 16, 8); 4564 4565 /* reg_pfcc_prio_mask_rx 4566 * Bit per priority indicating if Rx flow control policy should be 4567 * updated based on bit pfcrx. 4568 * Access: WO 4569 */ 4570 MLXSW_ITEM32(reg, pfcc, prio_mask_rx, 0x04, 0, 8); 4571 4572 /* reg_pfcc_pptx 4573 * Admin Pause policy on Tx. 4574 * 0 - Never generate Pause frames (default). 4575 * 1 - Generate Pause frames according to Rx buffer threshold. 4576 * Access: RW 4577 */ 4578 MLXSW_ITEM32(reg, pfcc, pptx, 0x08, 31, 1); 4579 4580 /* reg_pfcc_aptx 4581 * Active (operational) Pause policy on Tx. 4582 * 0 - Never generate Pause frames. 4583 * 1 - Generate Pause frames according to Rx buffer threshold. 4584 * Access: RO 4585 */ 4586 MLXSW_ITEM32(reg, pfcc, aptx, 0x08, 30, 1); 4587 4588 /* reg_pfcc_pfctx 4589 * Priority based flow control policy on Tx[7:0]. Per-priority bit mask: 4590 * 0 - Never generate priority Pause frames on the specified priority 4591 * (default). 4592 * 1 - Generate priority Pause frames according to Rx buffer threshold on 4593 * the specified priority. 4594 * Access: RW 4595 * 4596 * Note: pfctx and pptx must be mutually exclusive. 4597 */ 4598 MLXSW_ITEM32(reg, pfcc, pfctx, 0x08, 16, 8); 4599 4600 /* reg_pfcc_pprx 4601 * Admin Pause policy on Rx. 4602 * 0 - Ignore received Pause frames (default). 4603 * 1 - Respect received Pause frames. 4604 * Access: RW 4605 */ 4606 MLXSW_ITEM32(reg, pfcc, pprx, 0x0C, 31, 1); 4607 4608 /* reg_pfcc_aprx 4609 * Active (operational) Pause policy on Rx. 4610 * 0 - Ignore received Pause frames. 4611 * 1 - Respect received Pause frames. 4612 * Access: RO 4613 */ 4614 MLXSW_ITEM32(reg, pfcc, aprx, 0x0C, 30, 1); 4615 4616 /* reg_pfcc_pfcrx 4617 * Priority based flow control policy on Rx[7:0]. Per-priority bit mask: 4618 * 0 - Ignore incoming priority Pause frames on the specified priority 4619 * (default). 4620 * 1 - Respect incoming priority Pause frames on the specified priority. 4621 * Access: RW 4622 */ 4623 MLXSW_ITEM32(reg, pfcc, pfcrx, 0x0C, 16, 8); 4624 4625 #define MLXSW_REG_PFCC_ALL_PRIO 0xFF 4626 4627 static inline void mlxsw_reg_pfcc_prio_pack(char *payload, u8 pfc_en) 4628 { 4629 mlxsw_reg_pfcc_prio_mask_tx_set(payload, MLXSW_REG_PFCC_ALL_PRIO); 4630 mlxsw_reg_pfcc_prio_mask_rx_set(payload, MLXSW_REG_PFCC_ALL_PRIO); 4631 mlxsw_reg_pfcc_pfctx_set(payload, pfc_en); 4632 mlxsw_reg_pfcc_pfcrx_set(payload, pfc_en); 4633 } 4634 4635 static inline void mlxsw_reg_pfcc_pack(char *payload, u8 local_port) 4636 { 4637 MLXSW_REG_ZERO(pfcc, payload); 4638 mlxsw_reg_pfcc_local_port_set(payload, local_port); 4639 } 4640 4641 /* PPCNT - Ports Performance Counters Register 4642 * ------------------------------------------- 4643 * The PPCNT register retrieves per port performance counters. 4644 */ 4645 #define MLXSW_REG_PPCNT_ID 0x5008 4646 #define MLXSW_REG_PPCNT_LEN 0x100 4647 #define MLXSW_REG_PPCNT_COUNTERS_OFFSET 0x08 4648 4649 MLXSW_REG_DEFINE(ppcnt, MLXSW_REG_PPCNT_ID, MLXSW_REG_PPCNT_LEN); 4650 4651 /* reg_ppcnt_swid 4652 * For HCA: must be always 0. 4653 * Switch partition ID to associate port with. 4654 * Switch partitions are numbered from 0 to 7 inclusively. 4655 * Switch partition 254 indicates stacking ports. 4656 * Switch partition 255 indicates all switch partitions. 4657 * Only valid on Set() operation with local_port=255. 4658 * Access: Index 4659 */ 4660 MLXSW_ITEM32(reg, ppcnt, swid, 0x00, 24, 8); 4661 4662 /* reg_ppcnt_local_port 4663 * Local port number. 4664 * 255 indicates all ports on the device, and is only allowed 4665 * for Set() operation. 4666 * Access: Index 4667 */ 4668 MLXSW_ITEM32(reg, ppcnt, local_port, 0x00, 16, 8); 4669 4670 /* reg_ppcnt_pnat 4671 * Port number access type: 4672 * 0 - Local port number 4673 * 1 - IB port number 4674 * Access: Index 4675 */ 4676 MLXSW_ITEM32(reg, ppcnt, pnat, 0x00, 14, 2); 4677 4678 enum mlxsw_reg_ppcnt_grp { 4679 MLXSW_REG_PPCNT_IEEE_8023_CNT = 0x0, 4680 MLXSW_REG_PPCNT_RFC_2863_CNT = 0x1, 4681 MLXSW_REG_PPCNT_RFC_2819_CNT = 0x2, 4682 MLXSW_REG_PPCNT_RFC_3635_CNT = 0x3, 4683 MLXSW_REG_PPCNT_EXT_CNT = 0x5, 4684 MLXSW_REG_PPCNT_DISCARD_CNT = 0x6, 4685 MLXSW_REG_PPCNT_PRIO_CNT = 0x10, 4686 MLXSW_REG_PPCNT_TC_CNT = 0x11, 4687 MLXSW_REG_PPCNT_TC_CONG_TC = 0x13, 4688 }; 4689 4690 /* reg_ppcnt_grp 4691 * Performance counter group. 4692 * Group 63 indicates all groups. Only valid on Set() operation with 4693 * clr bit set. 4694 * 0x0: IEEE 802.3 Counters 4695 * 0x1: RFC 2863 Counters 4696 * 0x2: RFC 2819 Counters 4697 * 0x3: RFC 3635 Counters 4698 * 0x5: Ethernet Extended Counters 4699 * 0x6: Ethernet Discard Counters 4700 * 0x8: Link Level Retransmission Counters 4701 * 0x10: Per Priority Counters 4702 * 0x11: Per Traffic Class Counters 4703 * 0x12: Physical Layer Counters 4704 * 0x13: Per Traffic Class Congestion Counters 4705 * Access: Index 4706 */ 4707 MLXSW_ITEM32(reg, ppcnt, grp, 0x00, 0, 6); 4708 4709 /* reg_ppcnt_clr 4710 * Clear counters. Setting the clr bit will reset the counter value 4711 * for all counters in the counter group. This bit can be set 4712 * for both Set() and Get() operation. 4713 * Access: OP 4714 */ 4715 MLXSW_ITEM32(reg, ppcnt, clr, 0x04, 31, 1); 4716 4717 /* reg_ppcnt_prio_tc 4718 * Priority for counter set that support per priority, valid values: 0-7. 4719 * Traffic class for counter set that support per traffic class, 4720 * valid values: 0- cap_max_tclass-1 . 4721 * For HCA: cap_max_tclass is always 8. 4722 * Otherwise must be 0. 4723 * Access: Index 4724 */ 4725 MLXSW_ITEM32(reg, ppcnt, prio_tc, 0x04, 0, 5); 4726 4727 /* Ethernet IEEE 802.3 Counter Group */ 4728 4729 /* reg_ppcnt_a_frames_transmitted_ok 4730 * Access: RO 4731 */ 4732 MLXSW_ITEM64(reg, ppcnt, a_frames_transmitted_ok, 4733 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64); 4734 4735 /* reg_ppcnt_a_frames_received_ok 4736 * Access: RO 4737 */ 4738 MLXSW_ITEM64(reg, ppcnt, a_frames_received_ok, 4739 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64); 4740 4741 /* reg_ppcnt_a_frame_check_sequence_errors 4742 * Access: RO 4743 */ 4744 MLXSW_ITEM64(reg, ppcnt, a_frame_check_sequence_errors, 4745 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x10, 0, 64); 4746 4747 /* reg_ppcnt_a_alignment_errors 4748 * Access: RO 4749 */ 4750 MLXSW_ITEM64(reg, ppcnt, a_alignment_errors, 4751 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x18, 0, 64); 4752 4753 /* reg_ppcnt_a_octets_transmitted_ok 4754 * Access: RO 4755 */ 4756 MLXSW_ITEM64(reg, ppcnt, a_octets_transmitted_ok, 4757 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x20, 0, 64); 4758 4759 /* reg_ppcnt_a_octets_received_ok 4760 * Access: RO 4761 */ 4762 MLXSW_ITEM64(reg, ppcnt, a_octets_received_ok, 4763 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x28, 0, 64); 4764 4765 /* reg_ppcnt_a_multicast_frames_xmitted_ok 4766 * Access: RO 4767 */ 4768 MLXSW_ITEM64(reg, ppcnt, a_multicast_frames_xmitted_ok, 4769 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x30, 0, 64); 4770 4771 /* reg_ppcnt_a_broadcast_frames_xmitted_ok 4772 * Access: RO 4773 */ 4774 MLXSW_ITEM64(reg, ppcnt, a_broadcast_frames_xmitted_ok, 4775 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x38, 0, 64); 4776 4777 /* reg_ppcnt_a_multicast_frames_received_ok 4778 * Access: RO 4779 */ 4780 MLXSW_ITEM64(reg, ppcnt, a_multicast_frames_received_ok, 4781 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64); 4782 4783 /* reg_ppcnt_a_broadcast_frames_received_ok 4784 * Access: RO 4785 */ 4786 MLXSW_ITEM64(reg, ppcnt, a_broadcast_frames_received_ok, 4787 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x48, 0, 64); 4788 4789 /* reg_ppcnt_a_in_range_length_errors 4790 * Access: RO 4791 */ 4792 MLXSW_ITEM64(reg, ppcnt, a_in_range_length_errors, 4793 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x50, 0, 64); 4794 4795 /* reg_ppcnt_a_out_of_range_length_field 4796 * Access: RO 4797 */ 4798 MLXSW_ITEM64(reg, ppcnt, a_out_of_range_length_field, 4799 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64); 4800 4801 /* reg_ppcnt_a_frame_too_long_errors 4802 * Access: RO 4803 */ 4804 MLXSW_ITEM64(reg, ppcnt, a_frame_too_long_errors, 4805 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64); 4806 4807 /* reg_ppcnt_a_symbol_error_during_carrier 4808 * Access: RO 4809 */ 4810 MLXSW_ITEM64(reg, ppcnt, a_symbol_error_during_carrier, 4811 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64); 4812 4813 /* reg_ppcnt_a_mac_control_frames_transmitted 4814 * Access: RO 4815 */ 4816 MLXSW_ITEM64(reg, ppcnt, a_mac_control_frames_transmitted, 4817 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64); 4818 4819 /* reg_ppcnt_a_mac_control_frames_received 4820 * Access: RO 4821 */ 4822 MLXSW_ITEM64(reg, ppcnt, a_mac_control_frames_received, 4823 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x78, 0, 64); 4824 4825 /* reg_ppcnt_a_unsupported_opcodes_received 4826 * Access: RO 4827 */ 4828 MLXSW_ITEM64(reg, ppcnt, a_unsupported_opcodes_received, 4829 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x80, 0, 64); 4830 4831 /* reg_ppcnt_a_pause_mac_ctrl_frames_received 4832 * Access: RO 4833 */ 4834 MLXSW_ITEM64(reg, ppcnt, a_pause_mac_ctrl_frames_received, 4835 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x88, 0, 64); 4836 4837 /* reg_ppcnt_a_pause_mac_ctrl_frames_transmitted 4838 * Access: RO 4839 */ 4840 MLXSW_ITEM64(reg, ppcnt, a_pause_mac_ctrl_frames_transmitted, 4841 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x90, 0, 64); 4842 4843 /* Ethernet RFC 2863 Counter Group */ 4844 4845 /* reg_ppcnt_if_in_discards 4846 * Access: RO 4847 */ 4848 MLXSW_ITEM64(reg, ppcnt, if_in_discards, 4849 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x10, 0, 64); 4850 4851 /* reg_ppcnt_if_out_discards 4852 * Access: RO 4853 */ 4854 MLXSW_ITEM64(reg, ppcnt, if_out_discards, 4855 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x38, 0, 64); 4856 4857 /* reg_ppcnt_if_out_errors 4858 * Access: RO 4859 */ 4860 MLXSW_ITEM64(reg, ppcnt, if_out_errors, 4861 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64); 4862 4863 /* Ethernet RFC 2819 Counter Group */ 4864 4865 /* reg_ppcnt_ether_stats_undersize_pkts 4866 * Access: RO 4867 */ 4868 MLXSW_ITEM64(reg, ppcnt, ether_stats_undersize_pkts, 4869 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x30, 0, 64); 4870 4871 /* reg_ppcnt_ether_stats_oversize_pkts 4872 * Access: RO 4873 */ 4874 MLXSW_ITEM64(reg, ppcnt, ether_stats_oversize_pkts, 4875 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x38, 0, 64); 4876 4877 /* reg_ppcnt_ether_stats_fragments 4878 * Access: RO 4879 */ 4880 MLXSW_ITEM64(reg, ppcnt, ether_stats_fragments, 4881 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64); 4882 4883 /* reg_ppcnt_ether_stats_pkts64octets 4884 * Access: RO 4885 */ 4886 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts64octets, 4887 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64); 4888 4889 /* reg_ppcnt_ether_stats_pkts65to127octets 4890 * Access: RO 4891 */ 4892 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts65to127octets, 4893 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64); 4894 4895 /* reg_ppcnt_ether_stats_pkts128to255octets 4896 * Access: RO 4897 */ 4898 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts128to255octets, 4899 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64); 4900 4901 /* reg_ppcnt_ether_stats_pkts256to511octets 4902 * Access: RO 4903 */ 4904 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts256to511octets, 4905 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64); 4906 4907 /* reg_ppcnt_ether_stats_pkts512to1023octets 4908 * Access: RO 4909 */ 4910 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts512to1023octets, 4911 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x78, 0, 64); 4912 4913 /* reg_ppcnt_ether_stats_pkts1024to1518octets 4914 * Access: RO 4915 */ 4916 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts1024to1518octets, 4917 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x80, 0, 64); 4918 4919 /* reg_ppcnt_ether_stats_pkts1519to2047octets 4920 * Access: RO 4921 */ 4922 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts1519to2047octets, 4923 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x88, 0, 64); 4924 4925 /* reg_ppcnt_ether_stats_pkts2048to4095octets 4926 * Access: RO 4927 */ 4928 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts2048to4095octets, 4929 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x90, 0, 64); 4930 4931 /* reg_ppcnt_ether_stats_pkts4096to8191octets 4932 * Access: RO 4933 */ 4934 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts4096to8191octets, 4935 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x98, 0, 64); 4936 4937 /* reg_ppcnt_ether_stats_pkts8192to10239octets 4938 * Access: RO 4939 */ 4940 MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts8192to10239octets, 4941 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0xA0, 0, 64); 4942 4943 /* Ethernet RFC 3635 Counter Group */ 4944 4945 /* reg_ppcnt_dot3stats_fcs_errors 4946 * Access: RO 4947 */ 4948 MLXSW_ITEM64(reg, ppcnt, dot3stats_fcs_errors, 4949 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64); 4950 4951 /* reg_ppcnt_dot3stats_symbol_errors 4952 * Access: RO 4953 */ 4954 MLXSW_ITEM64(reg, ppcnt, dot3stats_symbol_errors, 4955 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64); 4956 4957 /* reg_ppcnt_dot3control_in_unknown_opcodes 4958 * Access: RO 4959 */ 4960 MLXSW_ITEM64(reg, ppcnt, dot3control_in_unknown_opcodes, 4961 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64); 4962 4963 /* reg_ppcnt_dot3in_pause_frames 4964 * Access: RO 4965 */ 4966 MLXSW_ITEM64(reg, ppcnt, dot3in_pause_frames, 4967 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64); 4968 4969 /* Ethernet Extended Counter Group Counters */ 4970 4971 /* reg_ppcnt_ecn_marked 4972 * Access: RO 4973 */ 4974 MLXSW_ITEM64(reg, ppcnt, ecn_marked, 4975 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64); 4976 4977 /* Ethernet Discard Counter Group Counters */ 4978 4979 /* reg_ppcnt_ingress_general 4980 * Access: RO 4981 */ 4982 MLXSW_ITEM64(reg, ppcnt, ingress_general, 4983 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64); 4984 4985 /* reg_ppcnt_ingress_policy_engine 4986 * Access: RO 4987 */ 4988 MLXSW_ITEM64(reg, ppcnt, ingress_policy_engine, 4989 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64); 4990 4991 /* reg_ppcnt_ingress_vlan_membership 4992 * Access: RO 4993 */ 4994 MLXSW_ITEM64(reg, ppcnt, ingress_vlan_membership, 4995 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x10, 0, 64); 4996 4997 /* reg_ppcnt_ingress_tag_frame_type 4998 * Access: RO 4999 */ 5000 MLXSW_ITEM64(reg, ppcnt, ingress_tag_frame_type, 5001 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x18, 0, 64); 5002 5003 /* reg_ppcnt_egress_vlan_membership 5004 * Access: RO 5005 */ 5006 MLXSW_ITEM64(reg, ppcnt, egress_vlan_membership, 5007 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x20, 0, 64); 5008 5009 /* reg_ppcnt_loopback_filter 5010 * Access: RO 5011 */ 5012 MLXSW_ITEM64(reg, ppcnt, loopback_filter, 5013 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x28, 0, 64); 5014 5015 /* reg_ppcnt_egress_general 5016 * Access: RO 5017 */ 5018 MLXSW_ITEM64(reg, ppcnt, egress_general, 5019 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x30, 0, 64); 5020 5021 /* reg_ppcnt_egress_hoq 5022 * Access: RO 5023 */ 5024 MLXSW_ITEM64(reg, ppcnt, egress_hoq, 5025 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64); 5026 5027 /* reg_ppcnt_egress_policy_engine 5028 * Access: RO 5029 */ 5030 MLXSW_ITEM64(reg, ppcnt, egress_policy_engine, 5031 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x50, 0, 64); 5032 5033 /* reg_ppcnt_ingress_tx_link_down 5034 * Access: RO 5035 */ 5036 MLXSW_ITEM64(reg, ppcnt, ingress_tx_link_down, 5037 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64); 5038 5039 /* reg_ppcnt_egress_stp_filter 5040 * Access: RO 5041 */ 5042 MLXSW_ITEM64(reg, ppcnt, egress_stp_filter, 5043 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64); 5044 5045 /* reg_ppcnt_egress_sll 5046 * Access: RO 5047 */ 5048 MLXSW_ITEM64(reg, ppcnt, egress_sll, 5049 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64); 5050 5051 /* Ethernet Per Priority Group Counters */ 5052 5053 /* reg_ppcnt_rx_octets 5054 * Access: RO 5055 */ 5056 MLXSW_ITEM64(reg, ppcnt, rx_octets, 5057 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64); 5058 5059 /* reg_ppcnt_rx_frames 5060 * Access: RO 5061 */ 5062 MLXSW_ITEM64(reg, ppcnt, rx_frames, 5063 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x20, 0, 64); 5064 5065 /* reg_ppcnt_tx_octets 5066 * Access: RO 5067 */ 5068 MLXSW_ITEM64(reg, ppcnt, tx_octets, 5069 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x28, 0, 64); 5070 5071 /* reg_ppcnt_tx_frames 5072 * Access: RO 5073 */ 5074 MLXSW_ITEM64(reg, ppcnt, tx_frames, 5075 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x48, 0, 64); 5076 5077 /* reg_ppcnt_rx_pause 5078 * Access: RO 5079 */ 5080 MLXSW_ITEM64(reg, ppcnt, rx_pause, 5081 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x50, 0, 64); 5082 5083 /* reg_ppcnt_rx_pause_duration 5084 * Access: RO 5085 */ 5086 MLXSW_ITEM64(reg, ppcnt, rx_pause_duration, 5087 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64); 5088 5089 /* reg_ppcnt_tx_pause 5090 * Access: RO 5091 */ 5092 MLXSW_ITEM64(reg, ppcnt, tx_pause, 5093 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64); 5094 5095 /* reg_ppcnt_tx_pause_duration 5096 * Access: RO 5097 */ 5098 MLXSW_ITEM64(reg, ppcnt, tx_pause_duration, 5099 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64); 5100 5101 /* reg_ppcnt_rx_pause_transition 5102 * Access: RO 5103 */ 5104 MLXSW_ITEM64(reg, ppcnt, tx_pause_transition, 5105 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64); 5106 5107 /* Ethernet Per Traffic Group Counters */ 5108 5109 /* reg_ppcnt_tc_transmit_queue 5110 * Contains the transmit queue depth in cells of traffic class 5111 * selected by prio_tc and the port selected by local_port. 5112 * The field cannot be cleared. 5113 * Access: RO 5114 */ 5115 MLXSW_ITEM64(reg, ppcnt, tc_transmit_queue, 5116 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64); 5117 5118 /* reg_ppcnt_tc_no_buffer_discard_uc 5119 * The number of unicast packets dropped due to lack of shared 5120 * buffer resources. 5121 * Access: RO 5122 */ 5123 MLXSW_ITEM64(reg, ppcnt, tc_no_buffer_discard_uc, 5124 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64); 5125 5126 /* Ethernet Per Traffic Class Congestion Group Counters */ 5127 5128 /* reg_ppcnt_wred_discard 5129 * Access: RO 5130 */ 5131 MLXSW_ITEM64(reg, ppcnt, wred_discard, 5132 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64); 5133 5134 static inline void mlxsw_reg_ppcnt_pack(char *payload, u8 local_port, 5135 enum mlxsw_reg_ppcnt_grp grp, 5136 u8 prio_tc) 5137 { 5138 MLXSW_REG_ZERO(ppcnt, payload); 5139 mlxsw_reg_ppcnt_swid_set(payload, 0); 5140 mlxsw_reg_ppcnt_local_port_set(payload, local_port); 5141 mlxsw_reg_ppcnt_pnat_set(payload, 0); 5142 mlxsw_reg_ppcnt_grp_set(payload, grp); 5143 mlxsw_reg_ppcnt_clr_set(payload, 0); 5144 mlxsw_reg_ppcnt_prio_tc_set(payload, prio_tc); 5145 } 5146 5147 /* PLIB - Port Local to InfiniBand Port 5148 * ------------------------------------ 5149 * The PLIB register performs mapping from Local Port into InfiniBand Port. 5150 */ 5151 #define MLXSW_REG_PLIB_ID 0x500A 5152 #define MLXSW_REG_PLIB_LEN 0x10 5153 5154 MLXSW_REG_DEFINE(plib, MLXSW_REG_PLIB_ID, MLXSW_REG_PLIB_LEN); 5155 5156 /* reg_plib_local_port 5157 * Local port number. 5158 * Access: Index 5159 */ 5160 MLXSW_ITEM32(reg, plib, local_port, 0x00, 16, 8); 5161 5162 /* reg_plib_ib_port 5163 * InfiniBand port remapping for local_port. 5164 * Access: RW 5165 */ 5166 MLXSW_ITEM32(reg, plib, ib_port, 0x00, 0, 8); 5167 5168 /* PPTB - Port Prio To Buffer Register 5169 * ----------------------------------- 5170 * Configures the switch priority to buffer table. 5171 */ 5172 #define MLXSW_REG_PPTB_ID 0x500B 5173 #define MLXSW_REG_PPTB_LEN 0x10 5174 5175 MLXSW_REG_DEFINE(pptb, MLXSW_REG_PPTB_ID, MLXSW_REG_PPTB_LEN); 5176 5177 enum { 5178 MLXSW_REG_PPTB_MM_UM, 5179 MLXSW_REG_PPTB_MM_UNICAST, 5180 MLXSW_REG_PPTB_MM_MULTICAST, 5181 }; 5182 5183 /* reg_pptb_mm 5184 * Mapping mode. 5185 * 0 - Map both unicast and multicast packets to the same buffer. 5186 * 1 - Map only unicast packets. 5187 * 2 - Map only multicast packets. 5188 * Access: Index 5189 * 5190 * Note: SwitchX-2 only supports the first option. 5191 */ 5192 MLXSW_ITEM32(reg, pptb, mm, 0x00, 28, 2); 5193 5194 /* reg_pptb_local_port 5195 * Local port number. 5196 * Access: Index 5197 */ 5198 MLXSW_ITEM32(reg, pptb, local_port, 0x00, 16, 8); 5199 5200 /* reg_pptb_um 5201 * Enables the update of the untagged_buf field. 5202 * Access: RW 5203 */ 5204 MLXSW_ITEM32(reg, pptb, um, 0x00, 8, 1); 5205 5206 /* reg_pptb_pm 5207 * Enables the update of the prio_to_buff field. 5208 * Bit <i> is a flag for updating the mapping for switch priority <i>. 5209 * Access: RW 5210 */ 5211 MLXSW_ITEM32(reg, pptb, pm, 0x00, 0, 8); 5212 5213 /* reg_pptb_prio_to_buff 5214 * Mapping of switch priority <i> to one of the allocated receive port 5215 * buffers. 5216 * Access: RW 5217 */ 5218 MLXSW_ITEM_BIT_ARRAY(reg, pptb, prio_to_buff, 0x04, 0x04, 4); 5219 5220 /* reg_pptb_pm_msb 5221 * Enables the update of the prio_to_buff field. 5222 * Bit <i> is a flag for updating the mapping for switch priority <i+8>. 5223 * Access: RW 5224 */ 5225 MLXSW_ITEM32(reg, pptb, pm_msb, 0x08, 24, 8); 5226 5227 /* reg_pptb_untagged_buff 5228 * Mapping of untagged frames to one of the allocated receive port buffers. 5229 * Access: RW 5230 * 5231 * Note: In SwitchX-2 this field must be mapped to buffer 8. Reserved for 5232 * Spectrum, as it maps untagged packets based on the default switch priority. 5233 */ 5234 MLXSW_ITEM32(reg, pptb, untagged_buff, 0x08, 0, 4); 5235 5236 /* reg_pptb_prio_to_buff_msb 5237 * Mapping of switch priority <i+8> to one of the allocated receive port 5238 * buffers. 5239 * Access: RW 5240 */ 5241 MLXSW_ITEM_BIT_ARRAY(reg, pptb, prio_to_buff_msb, 0x0C, 0x04, 4); 5242 5243 #define MLXSW_REG_PPTB_ALL_PRIO 0xFF 5244 5245 static inline void mlxsw_reg_pptb_pack(char *payload, u8 local_port) 5246 { 5247 MLXSW_REG_ZERO(pptb, payload); 5248 mlxsw_reg_pptb_mm_set(payload, MLXSW_REG_PPTB_MM_UM); 5249 mlxsw_reg_pptb_local_port_set(payload, local_port); 5250 mlxsw_reg_pptb_pm_set(payload, MLXSW_REG_PPTB_ALL_PRIO); 5251 mlxsw_reg_pptb_pm_msb_set(payload, MLXSW_REG_PPTB_ALL_PRIO); 5252 } 5253 5254 static inline void mlxsw_reg_pptb_prio_to_buff_pack(char *payload, u8 prio, 5255 u8 buff) 5256 { 5257 mlxsw_reg_pptb_prio_to_buff_set(payload, prio, buff); 5258 mlxsw_reg_pptb_prio_to_buff_msb_set(payload, prio, buff); 5259 } 5260 5261 /* PBMC - Port Buffer Management Control Register 5262 * ---------------------------------------------- 5263 * The PBMC register configures and retrieves the port packet buffer 5264 * allocation for different Prios, and the Pause threshold management. 5265 */ 5266 #define MLXSW_REG_PBMC_ID 0x500C 5267 #define MLXSW_REG_PBMC_LEN 0x6C 5268 5269 MLXSW_REG_DEFINE(pbmc, MLXSW_REG_PBMC_ID, MLXSW_REG_PBMC_LEN); 5270 5271 /* reg_pbmc_local_port 5272 * Local port number. 5273 * Access: Index 5274 */ 5275 MLXSW_ITEM32(reg, pbmc, local_port, 0x00, 16, 8); 5276 5277 /* reg_pbmc_xoff_timer_value 5278 * When device generates a pause frame, it uses this value as the pause 5279 * timer (time for the peer port to pause in quota-512 bit time). 5280 * Access: RW 5281 */ 5282 MLXSW_ITEM32(reg, pbmc, xoff_timer_value, 0x04, 16, 16); 5283 5284 /* reg_pbmc_xoff_refresh 5285 * The time before a new pause frame should be sent to refresh the pause RW 5286 * state. Using the same units as xoff_timer_value above (in quota-512 bit 5287 * time). 5288 * Access: RW 5289 */ 5290 MLXSW_ITEM32(reg, pbmc, xoff_refresh, 0x04, 0, 16); 5291 5292 #define MLXSW_REG_PBMC_PORT_SHARED_BUF_IDX 11 5293 5294 /* reg_pbmc_buf_lossy 5295 * The field indicates if the buffer is lossy. 5296 * 0 - Lossless 5297 * 1 - Lossy 5298 * Access: RW 5299 */ 5300 MLXSW_ITEM32_INDEXED(reg, pbmc, buf_lossy, 0x0C, 25, 1, 0x08, 0x00, false); 5301 5302 /* reg_pbmc_buf_epsb 5303 * Eligible for Port Shared buffer. 5304 * If epsb is set, packets assigned to buffer are allowed to insert the port 5305 * shared buffer. 5306 * When buf_lossy is MLXSW_REG_PBMC_LOSSY_LOSSY this field is reserved. 5307 * Access: RW 5308 */ 5309 MLXSW_ITEM32_INDEXED(reg, pbmc, buf_epsb, 0x0C, 24, 1, 0x08, 0x00, false); 5310 5311 /* reg_pbmc_buf_size 5312 * The part of the packet buffer array is allocated for the specific buffer. 5313 * Units are represented in cells. 5314 * Access: RW 5315 */ 5316 MLXSW_ITEM32_INDEXED(reg, pbmc, buf_size, 0x0C, 0, 16, 0x08, 0x00, false); 5317 5318 /* reg_pbmc_buf_xoff_threshold 5319 * Once the amount of data in the buffer goes above this value, device 5320 * starts sending PFC frames for all priorities associated with the 5321 * buffer. Units are represented in cells. Reserved in case of lossy 5322 * buffer. 5323 * Access: RW 5324 * 5325 * Note: In Spectrum, reserved for buffer[9]. 5326 */ 5327 MLXSW_ITEM32_INDEXED(reg, pbmc, buf_xoff_threshold, 0x0C, 16, 16, 5328 0x08, 0x04, false); 5329 5330 /* reg_pbmc_buf_xon_threshold 5331 * When the amount of data in the buffer goes below this value, device 5332 * stops sending PFC frames for the priorities associated with the 5333 * buffer. Units are represented in cells. Reserved in case of lossy 5334 * buffer. 5335 * Access: RW 5336 * 5337 * Note: In Spectrum, reserved for buffer[9]. 5338 */ 5339 MLXSW_ITEM32_INDEXED(reg, pbmc, buf_xon_threshold, 0x0C, 0, 16, 5340 0x08, 0x04, false); 5341 5342 static inline void mlxsw_reg_pbmc_pack(char *payload, u8 local_port, 5343 u16 xoff_timer_value, u16 xoff_refresh) 5344 { 5345 MLXSW_REG_ZERO(pbmc, payload); 5346 mlxsw_reg_pbmc_local_port_set(payload, local_port); 5347 mlxsw_reg_pbmc_xoff_timer_value_set(payload, xoff_timer_value); 5348 mlxsw_reg_pbmc_xoff_refresh_set(payload, xoff_refresh); 5349 } 5350 5351 static inline void mlxsw_reg_pbmc_lossy_buffer_pack(char *payload, 5352 int buf_index, 5353 u16 size) 5354 { 5355 mlxsw_reg_pbmc_buf_lossy_set(payload, buf_index, 1); 5356 mlxsw_reg_pbmc_buf_epsb_set(payload, buf_index, 0); 5357 mlxsw_reg_pbmc_buf_size_set(payload, buf_index, size); 5358 } 5359 5360 static inline void mlxsw_reg_pbmc_lossless_buffer_pack(char *payload, 5361 int buf_index, u16 size, 5362 u16 threshold) 5363 { 5364 mlxsw_reg_pbmc_buf_lossy_set(payload, buf_index, 0); 5365 mlxsw_reg_pbmc_buf_epsb_set(payload, buf_index, 0); 5366 mlxsw_reg_pbmc_buf_size_set(payload, buf_index, size); 5367 mlxsw_reg_pbmc_buf_xoff_threshold_set(payload, buf_index, threshold); 5368 mlxsw_reg_pbmc_buf_xon_threshold_set(payload, buf_index, threshold); 5369 } 5370 5371 /* PSPA - Port Switch Partition Allocation 5372 * --------------------------------------- 5373 * Controls the association of a port with a switch partition and enables 5374 * configuring ports as stacking ports. 5375 */ 5376 #define MLXSW_REG_PSPA_ID 0x500D 5377 #define MLXSW_REG_PSPA_LEN 0x8 5378 5379 MLXSW_REG_DEFINE(pspa, MLXSW_REG_PSPA_ID, MLXSW_REG_PSPA_LEN); 5380 5381 /* reg_pspa_swid 5382 * Switch partition ID. 5383 * Access: RW 5384 */ 5385 MLXSW_ITEM32(reg, pspa, swid, 0x00, 24, 8); 5386 5387 /* reg_pspa_local_port 5388 * Local port number. 5389 * Access: Index 5390 */ 5391 MLXSW_ITEM32(reg, pspa, local_port, 0x00, 16, 8); 5392 5393 /* reg_pspa_sub_port 5394 * Virtual port within the local port. Set to 0 when virtual ports are 5395 * disabled on the local port. 5396 * Access: Index 5397 */ 5398 MLXSW_ITEM32(reg, pspa, sub_port, 0x00, 8, 8); 5399 5400 static inline void mlxsw_reg_pspa_pack(char *payload, u8 swid, u8 local_port) 5401 { 5402 MLXSW_REG_ZERO(pspa, payload); 5403 mlxsw_reg_pspa_swid_set(payload, swid); 5404 mlxsw_reg_pspa_local_port_set(payload, local_port); 5405 mlxsw_reg_pspa_sub_port_set(payload, 0); 5406 } 5407 5408 /* PMAOS - Ports Module Administrative and Operational Status 5409 * ---------------------------------------------------------- 5410 * This register configures and retrieves the per module status. 5411 */ 5412 #define MLXSW_REG_PMAOS_ID 0x5012 5413 #define MLXSW_REG_PMAOS_LEN 0x10 5414 5415 MLXSW_REG_DEFINE(pmaos, MLXSW_REG_PMAOS_ID, MLXSW_REG_PMAOS_LEN); 5416 5417 /* reg_slot_index 5418 * Slot index. 5419 * Access: Index 5420 */ 5421 MLXSW_ITEM32(reg, pmaos, slot_index, 0x00, 24, 4); 5422 5423 /* reg_pmaos_module 5424 * Module number. 5425 * Access: Index 5426 */ 5427 MLXSW_ITEM32(reg, pmaos, module, 0x00, 16, 8); 5428 5429 /* reg_pmaos_ase 5430 * Admin state update enable. 5431 * If this bit is set, admin state will be updated based on admin_state field. 5432 * Only relevant on Set() operations. 5433 * Access: WO 5434 */ 5435 MLXSW_ITEM32(reg, pmaos, ase, 0x04, 31, 1); 5436 5437 /* reg_pmaos_ee 5438 * Event update enable. 5439 * If this bit is set, event generation will be updated based on the e field. 5440 * Only relevant on Set operations. 5441 * Access: WO 5442 */ 5443 MLXSW_ITEM32(reg, pmaos, ee, 0x04, 30, 1); 5444 5445 enum mlxsw_reg_pmaos_e { 5446 MLXSW_REG_PMAOS_E_DO_NOT_GENERATE_EVENT, 5447 MLXSW_REG_PMAOS_E_GENERATE_EVENT, 5448 MLXSW_REG_PMAOS_E_GENERATE_SINGLE_EVENT, 5449 }; 5450 5451 /* reg_pmaos_e 5452 * Event Generation on operational state change. 5453 * Access: RW 5454 */ 5455 MLXSW_ITEM32(reg, pmaos, e, 0x04, 0, 2); 5456 5457 static inline void mlxsw_reg_pmaos_pack(char *payload, u8 module, 5458 enum mlxsw_reg_pmaos_e e) 5459 { 5460 MLXSW_REG_ZERO(pmaos, payload); 5461 mlxsw_reg_pmaos_module_set(payload, module); 5462 mlxsw_reg_pmaos_e_set(payload, e); 5463 mlxsw_reg_pmaos_ee_set(payload, true); 5464 } 5465 5466 /* PPLR - Port Physical Loopback Register 5467 * -------------------------------------- 5468 * This register allows configuration of the port's loopback mode. 5469 */ 5470 #define MLXSW_REG_PPLR_ID 0x5018 5471 #define MLXSW_REG_PPLR_LEN 0x8 5472 5473 MLXSW_REG_DEFINE(pplr, MLXSW_REG_PPLR_ID, MLXSW_REG_PPLR_LEN); 5474 5475 /* reg_pplr_local_port 5476 * Local port number. 5477 * Access: Index 5478 */ 5479 MLXSW_ITEM32(reg, pplr, local_port, 0x00, 16, 8); 5480 5481 /* Phy local loopback. When set the port's egress traffic is looped back 5482 * to the receiver and the port transmitter is disabled. 5483 */ 5484 #define MLXSW_REG_PPLR_LB_TYPE_BIT_PHY_LOCAL BIT(1) 5485 5486 /* reg_pplr_lb_en 5487 * Loopback enable. 5488 * Access: RW 5489 */ 5490 MLXSW_ITEM32(reg, pplr, lb_en, 0x04, 0, 8); 5491 5492 static inline void mlxsw_reg_pplr_pack(char *payload, u8 local_port, 5493 bool phy_local) 5494 { 5495 MLXSW_REG_ZERO(pplr, payload); 5496 mlxsw_reg_pplr_local_port_set(payload, local_port); 5497 mlxsw_reg_pplr_lb_en_set(payload, 5498 phy_local ? 5499 MLXSW_REG_PPLR_LB_TYPE_BIT_PHY_LOCAL : 0); 5500 } 5501 5502 /* PMPE - Port Module Plug/Unplug Event Register 5503 * --------------------------------------------- 5504 * This register reports any operational status change of a module. 5505 * A change in the module’s state will generate an event only if the change 5506 * happens after arming the event mechanism. Any changes to the module state 5507 * while the event mechanism is not armed will not be reported. Software can 5508 * query the PMPE register for module status. 5509 */ 5510 #define MLXSW_REG_PMPE_ID 0x5024 5511 #define MLXSW_REG_PMPE_LEN 0x10 5512 5513 MLXSW_REG_DEFINE(pmpe, MLXSW_REG_PMPE_ID, MLXSW_REG_PMPE_LEN); 5514 5515 /* reg_pmpe_slot_index 5516 * Slot index. 5517 * Access: Index 5518 */ 5519 MLXSW_ITEM32(reg, pmpe, slot_index, 0x00, 24, 4); 5520 5521 /* reg_pmpe_module 5522 * Module number. 5523 * Access: Index 5524 */ 5525 MLXSW_ITEM32(reg, pmpe, module, 0x00, 16, 8); 5526 5527 enum mlxsw_reg_pmpe_module_status { 5528 MLXSW_REG_PMPE_MODULE_STATUS_PLUGGED_ENABLED = 1, 5529 MLXSW_REG_PMPE_MODULE_STATUS_UNPLUGGED, 5530 MLXSW_REG_PMPE_MODULE_STATUS_PLUGGED_ERROR, 5531 MLXSW_REG_PMPE_MODULE_STATUS_PLUGGED_DISABLED, 5532 }; 5533 5534 /* reg_pmpe_module_status 5535 * Module status. 5536 * Access: RO 5537 */ 5538 MLXSW_ITEM32(reg, pmpe, module_status, 0x00, 0, 4); 5539 5540 /* reg_pmpe_error_type 5541 * Module error details. 5542 * Access: RO 5543 */ 5544 MLXSW_ITEM32(reg, pmpe, error_type, 0x04, 8, 4); 5545 5546 /* PDDR - Port Diagnostics Database Register 5547 * ----------------------------------------- 5548 * The PDDR enables to read the Phy debug database 5549 */ 5550 #define MLXSW_REG_PDDR_ID 0x5031 5551 #define MLXSW_REG_PDDR_LEN 0x100 5552 5553 MLXSW_REG_DEFINE(pddr, MLXSW_REG_PDDR_ID, MLXSW_REG_PDDR_LEN); 5554 5555 /* reg_pddr_local_port 5556 * Local port number. 5557 * Access: Index 5558 */ 5559 MLXSW_ITEM32(reg, pddr, local_port, 0x00, 16, 8); 5560 5561 enum mlxsw_reg_pddr_page_select { 5562 MLXSW_REG_PDDR_PAGE_SELECT_TROUBLESHOOTING_INFO = 1, 5563 }; 5564 5565 /* reg_pddr_page_select 5566 * Page select index. 5567 * Access: Index 5568 */ 5569 MLXSW_ITEM32(reg, pddr, page_select, 0x04, 0, 8); 5570 5571 enum mlxsw_reg_pddr_trblsh_group_opcode { 5572 /* Monitor opcodes */ 5573 MLXSW_REG_PDDR_TRBLSH_GROUP_OPCODE_MONITOR, 5574 }; 5575 5576 /* reg_pddr_group_opcode 5577 * Group selector. 5578 * Access: Index 5579 */ 5580 MLXSW_ITEM32(reg, pddr, trblsh_group_opcode, 0x08, 0, 16); 5581 5582 /* reg_pddr_status_opcode 5583 * Group selector. 5584 * Access: RO 5585 */ 5586 MLXSW_ITEM32(reg, pddr, trblsh_status_opcode, 0x0C, 0, 16); 5587 5588 static inline void mlxsw_reg_pddr_pack(char *payload, u8 local_port, 5589 u8 page_select) 5590 { 5591 MLXSW_REG_ZERO(pddr, payload); 5592 mlxsw_reg_pddr_local_port_set(payload, local_port); 5593 mlxsw_reg_pddr_page_select_set(payload, page_select); 5594 } 5595 5596 /* PMTM - Port Module Type Mapping Register 5597 * ---------------------------------------- 5598 * The PMTM allows query or configuration of module types. 5599 */ 5600 #define MLXSW_REG_PMTM_ID 0x5067 5601 #define MLXSW_REG_PMTM_LEN 0x10 5602 5603 MLXSW_REG_DEFINE(pmtm, MLXSW_REG_PMTM_ID, MLXSW_REG_PMTM_LEN); 5604 5605 /* reg_pmtm_module 5606 * Module number. 5607 * Access: Index 5608 */ 5609 MLXSW_ITEM32(reg, pmtm, module, 0x00, 16, 8); 5610 5611 enum mlxsw_reg_pmtm_module_type { 5612 /* Backplane with 4 lanes */ 5613 MLXSW_REG_PMTM_MODULE_TYPE_BP_4X, 5614 /* QSFP */ 5615 MLXSW_REG_PMTM_MODULE_TYPE_QSFP, 5616 /* SFP */ 5617 MLXSW_REG_PMTM_MODULE_TYPE_SFP, 5618 /* Backplane with single lane */ 5619 MLXSW_REG_PMTM_MODULE_TYPE_BP_1X = 4, 5620 /* Backplane with two lane */ 5621 MLXSW_REG_PMTM_MODULE_TYPE_BP_2X = 8, 5622 /* Chip2Chip4x */ 5623 MLXSW_REG_PMTM_MODULE_TYPE_C2C4X = 10, 5624 /* Chip2Chip2x */ 5625 MLXSW_REG_PMTM_MODULE_TYPE_C2C2X, 5626 /* Chip2Chip1x */ 5627 MLXSW_REG_PMTM_MODULE_TYPE_C2C1X, 5628 /* QSFP-DD */ 5629 MLXSW_REG_PMTM_MODULE_TYPE_QSFP_DD = 14, 5630 /* OSFP */ 5631 MLXSW_REG_PMTM_MODULE_TYPE_OSFP, 5632 /* SFP-DD */ 5633 MLXSW_REG_PMTM_MODULE_TYPE_SFP_DD, 5634 /* DSFP */ 5635 MLXSW_REG_PMTM_MODULE_TYPE_DSFP, 5636 /* Chip2Chip8x */ 5637 MLXSW_REG_PMTM_MODULE_TYPE_C2C8X, 5638 }; 5639 5640 /* reg_pmtm_module_type 5641 * Module type. 5642 * Access: RW 5643 */ 5644 MLXSW_ITEM32(reg, pmtm, module_type, 0x04, 0, 4); 5645 5646 static inline void mlxsw_reg_pmtm_pack(char *payload, u8 module) 5647 { 5648 MLXSW_REG_ZERO(pmtm, payload); 5649 mlxsw_reg_pmtm_module_set(payload, module); 5650 } 5651 5652 static inline void 5653 mlxsw_reg_pmtm_unpack(char *payload, 5654 enum mlxsw_reg_pmtm_module_type *module_type) 5655 { 5656 *module_type = mlxsw_reg_pmtm_module_type_get(payload); 5657 } 5658 5659 /* HTGT - Host Trap Group Table 5660 * ---------------------------- 5661 * Configures the properties for forwarding to CPU. 5662 */ 5663 #define MLXSW_REG_HTGT_ID 0x7002 5664 #define MLXSW_REG_HTGT_LEN 0x20 5665 5666 MLXSW_REG_DEFINE(htgt, MLXSW_REG_HTGT_ID, MLXSW_REG_HTGT_LEN); 5667 5668 /* reg_htgt_swid 5669 * Switch partition ID. 5670 * Access: Index 5671 */ 5672 MLXSW_ITEM32(reg, htgt, swid, 0x00, 24, 8); 5673 5674 #define MLXSW_REG_HTGT_PATH_TYPE_LOCAL 0x0 /* For locally attached CPU */ 5675 5676 /* reg_htgt_type 5677 * CPU path type. 5678 * Access: RW 5679 */ 5680 MLXSW_ITEM32(reg, htgt, type, 0x00, 8, 4); 5681 5682 enum mlxsw_reg_htgt_trap_group { 5683 MLXSW_REG_HTGT_TRAP_GROUP_EMAD, 5684 MLXSW_REG_HTGT_TRAP_GROUP_MFDE, 5685 MLXSW_REG_HTGT_TRAP_GROUP_MTWE, 5686 MLXSW_REG_HTGT_TRAP_GROUP_PMPE, 5687 MLXSW_REG_HTGT_TRAP_GROUP_SP_STP, 5688 MLXSW_REG_HTGT_TRAP_GROUP_SP_LACP, 5689 MLXSW_REG_HTGT_TRAP_GROUP_SP_LLDP, 5690 MLXSW_REG_HTGT_TRAP_GROUP_SP_MC_SNOOPING, 5691 MLXSW_REG_HTGT_TRAP_GROUP_SP_BGP, 5692 MLXSW_REG_HTGT_TRAP_GROUP_SP_OSPF, 5693 MLXSW_REG_HTGT_TRAP_GROUP_SP_PIM, 5694 MLXSW_REG_HTGT_TRAP_GROUP_SP_MULTICAST, 5695 MLXSW_REG_HTGT_TRAP_GROUP_SP_NEIGH_DISCOVERY, 5696 MLXSW_REG_HTGT_TRAP_GROUP_SP_ROUTER_EXP, 5697 MLXSW_REG_HTGT_TRAP_GROUP_SP_EXTERNAL_ROUTE, 5698 MLXSW_REG_HTGT_TRAP_GROUP_SP_IP2ME, 5699 MLXSW_REG_HTGT_TRAP_GROUP_SP_DHCP, 5700 MLXSW_REG_HTGT_TRAP_GROUP_SP_EVENT, 5701 MLXSW_REG_HTGT_TRAP_GROUP_SP_IPV6, 5702 MLXSW_REG_HTGT_TRAP_GROUP_SP_LBERROR, 5703 MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP0, 5704 MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP1, 5705 MLXSW_REG_HTGT_TRAP_GROUP_SP_VRRP, 5706 MLXSW_REG_HTGT_TRAP_GROUP_SP_PKT_SAMPLE, 5707 MLXSW_REG_HTGT_TRAP_GROUP_SP_FLOW_LOGGING, 5708 MLXSW_REG_HTGT_TRAP_GROUP_SP_FID_MISS, 5709 MLXSW_REG_HTGT_TRAP_GROUP_SP_BFD, 5710 MLXSW_REG_HTGT_TRAP_GROUP_SP_DUMMY, 5711 MLXSW_REG_HTGT_TRAP_GROUP_SP_L2_DISCARDS, 5712 MLXSW_REG_HTGT_TRAP_GROUP_SP_L3_DISCARDS, 5713 MLXSW_REG_HTGT_TRAP_GROUP_SP_L3_EXCEPTIONS, 5714 MLXSW_REG_HTGT_TRAP_GROUP_SP_TUNNEL_DISCARDS, 5715 MLXSW_REG_HTGT_TRAP_GROUP_SP_ACL_DISCARDS, 5716 MLXSW_REG_HTGT_TRAP_GROUP_SP_BUFFER_DISCARDS, 5717 5718 __MLXSW_REG_HTGT_TRAP_GROUP_MAX, 5719 MLXSW_REG_HTGT_TRAP_GROUP_MAX = __MLXSW_REG_HTGT_TRAP_GROUP_MAX - 1 5720 }; 5721 5722 /* reg_htgt_trap_group 5723 * Trap group number. User defined number specifying which trap groups 5724 * should be forwarded to the CPU. The mapping between trap IDs and trap 5725 * groups is configured using HPKT register. 5726 * Access: Index 5727 */ 5728 MLXSW_ITEM32(reg, htgt, trap_group, 0x00, 0, 8); 5729 5730 enum { 5731 MLXSW_REG_HTGT_POLICER_DISABLE, 5732 MLXSW_REG_HTGT_POLICER_ENABLE, 5733 }; 5734 5735 /* reg_htgt_pide 5736 * Enable policer ID specified using 'pid' field. 5737 * Access: RW 5738 */ 5739 MLXSW_ITEM32(reg, htgt, pide, 0x04, 15, 1); 5740 5741 #define MLXSW_REG_HTGT_INVALID_POLICER 0xff 5742 5743 /* reg_htgt_pid 5744 * Policer ID for the trap group. 5745 * Access: RW 5746 */ 5747 MLXSW_ITEM32(reg, htgt, pid, 0x04, 0, 8); 5748 5749 #define MLXSW_REG_HTGT_TRAP_TO_CPU 0x0 5750 5751 /* reg_htgt_mirror_action 5752 * Mirror action to use. 5753 * 0 - Trap to CPU. 5754 * 1 - Trap to CPU and mirror to a mirroring agent. 5755 * 2 - Mirror to a mirroring agent and do not trap to CPU. 5756 * Access: RW 5757 * 5758 * Note: Mirroring to a mirroring agent is only supported in Spectrum. 5759 */ 5760 MLXSW_ITEM32(reg, htgt, mirror_action, 0x08, 8, 2); 5761 5762 /* reg_htgt_mirroring_agent 5763 * Mirroring agent. 5764 * Access: RW 5765 */ 5766 MLXSW_ITEM32(reg, htgt, mirroring_agent, 0x08, 0, 3); 5767 5768 #define MLXSW_REG_HTGT_DEFAULT_PRIORITY 0 5769 5770 /* reg_htgt_priority 5771 * Trap group priority. 5772 * In case a packet matches multiple classification rules, the packet will 5773 * only be trapped once, based on the trap ID associated with the group (via 5774 * register HPKT) with the highest priority. 5775 * Supported values are 0-7, with 7 represnting the highest priority. 5776 * Access: RW 5777 * 5778 * Note: In SwitchX-2 this field is ignored and the priority value is replaced 5779 * by the 'trap_group' field. 5780 */ 5781 MLXSW_ITEM32(reg, htgt, priority, 0x0C, 0, 4); 5782 5783 #define MLXSW_REG_HTGT_DEFAULT_TC 7 5784 5785 /* reg_htgt_local_path_cpu_tclass 5786 * CPU ingress traffic class for the trap group. 5787 * Access: RW 5788 */ 5789 MLXSW_ITEM32(reg, htgt, local_path_cpu_tclass, 0x10, 16, 6); 5790 5791 enum mlxsw_reg_htgt_local_path_rdq { 5792 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SX2_CTRL = 0x13, 5793 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SX2_RX = 0x14, 5794 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SX2_EMAD = 0x15, 5795 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SIB_EMAD = 0x15, 5796 }; 5797 /* reg_htgt_local_path_rdq 5798 * Receive descriptor queue (RDQ) to use for the trap group. 5799 * Access: RW 5800 */ 5801 MLXSW_ITEM32(reg, htgt, local_path_rdq, 0x10, 0, 6); 5802 5803 static inline void mlxsw_reg_htgt_pack(char *payload, u8 group, u8 policer_id, 5804 u8 priority, u8 tc) 5805 { 5806 MLXSW_REG_ZERO(htgt, payload); 5807 5808 if (policer_id == MLXSW_REG_HTGT_INVALID_POLICER) { 5809 mlxsw_reg_htgt_pide_set(payload, 5810 MLXSW_REG_HTGT_POLICER_DISABLE); 5811 } else { 5812 mlxsw_reg_htgt_pide_set(payload, 5813 MLXSW_REG_HTGT_POLICER_ENABLE); 5814 mlxsw_reg_htgt_pid_set(payload, policer_id); 5815 } 5816 5817 mlxsw_reg_htgt_type_set(payload, MLXSW_REG_HTGT_PATH_TYPE_LOCAL); 5818 mlxsw_reg_htgt_trap_group_set(payload, group); 5819 mlxsw_reg_htgt_mirror_action_set(payload, MLXSW_REG_HTGT_TRAP_TO_CPU); 5820 mlxsw_reg_htgt_mirroring_agent_set(payload, 0); 5821 mlxsw_reg_htgt_priority_set(payload, priority); 5822 mlxsw_reg_htgt_local_path_cpu_tclass_set(payload, tc); 5823 mlxsw_reg_htgt_local_path_rdq_set(payload, group); 5824 } 5825 5826 /* HPKT - Host Packet Trap 5827 * ----------------------- 5828 * Configures trap IDs inside trap groups. 5829 */ 5830 #define MLXSW_REG_HPKT_ID 0x7003 5831 #define MLXSW_REG_HPKT_LEN 0x10 5832 5833 MLXSW_REG_DEFINE(hpkt, MLXSW_REG_HPKT_ID, MLXSW_REG_HPKT_LEN); 5834 5835 enum { 5836 MLXSW_REG_HPKT_ACK_NOT_REQUIRED, 5837 MLXSW_REG_HPKT_ACK_REQUIRED, 5838 }; 5839 5840 /* reg_hpkt_ack 5841 * Require acknowledgements from the host for events. 5842 * If set, then the device will wait for the event it sent to be acknowledged 5843 * by the host. This option is only relevant for event trap IDs. 5844 * Access: RW 5845 * 5846 * Note: Currently not supported by firmware. 5847 */ 5848 MLXSW_ITEM32(reg, hpkt, ack, 0x00, 24, 1); 5849 5850 enum mlxsw_reg_hpkt_action { 5851 MLXSW_REG_HPKT_ACTION_FORWARD, 5852 MLXSW_REG_HPKT_ACTION_TRAP_TO_CPU, 5853 MLXSW_REG_HPKT_ACTION_MIRROR_TO_CPU, 5854 MLXSW_REG_HPKT_ACTION_DISCARD, 5855 MLXSW_REG_HPKT_ACTION_SOFT_DISCARD, 5856 MLXSW_REG_HPKT_ACTION_TRAP_AND_SOFT_DISCARD, 5857 MLXSW_REG_HPKT_ACTION_TRAP_EXCEPTION_TO_CPU, 5858 MLXSW_REG_HPKT_ACTION_SET_FW_DEFAULT = 15, 5859 }; 5860 5861 /* reg_hpkt_action 5862 * Action to perform on packet when trapped. 5863 * 0 - No action. Forward to CPU based on switching rules. 5864 * 1 - Trap to CPU (CPU receives sole copy). 5865 * 2 - Mirror to CPU (CPU receives a replica of the packet). 5866 * 3 - Discard. 5867 * 4 - Soft discard (allow other traps to act on the packet). 5868 * 5 - Trap and soft discard (allow other traps to overwrite this trap). 5869 * 6 - Trap to CPU (CPU receives sole copy) and count it as error. 5870 * 15 - Restore the firmware's default action. 5871 * Access: RW 5872 * 5873 * Note: Must be set to 0 (forward) for event trap IDs, as they are already 5874 * addressed to the CPU. 5875 */ 5876 MLXSW_ITEM32(reg, hpkt, action, 0x00, 20, 3); 5877 5878 /* reg_hpkt_trap_group 5879 * Trap group to associate the trap with. 5880 * Access: RW 5881 */ 5882 MLXSW_ITEM32(reg, hpkt, trap_group, 0x00, 12, 6); 5883 5884 /* reg_hpkt_trap_id 5885 * Trap ID. 5886 * Access: Index 5887 * 5888 * Note: A trap ID can only be associated with a single trap group. The device 5889 * will associate the trap ID with the last trap group configured. 5890 */ 5891 MLXSW_ITEM32(reg, hpkt, trap_id, 0x00, 0, 10); 5892 5893 enum { 5894 MLXSW_REG_HPKT_CTRL_PACKET_DEFAULT, 5895 MLXSW_REG_HPKT_CTRL_PACKET_NO_BUFFER, 5896 MLXSW_REG_HPKT_CTRL_PACKET_USE_BUFFER, 5897 }; 5898 5899 /* reg_hpkt_ctrl 5900 * Configure dedicated buffer resources for control packets. 5901 * Ignored by SwitchX-2. 5902 * 0 - Keep factory defaults. 5903 * 1 - Do not use control buffer for this trap ID. 5904 * 2 - Use control buffer for this trap ID. 5905 * Access: RW 5906 */ 5907 MLXSW_ITEM32(reg, hpkt, ctrl, 0x04, 16, 2); 5908 5909 static inline void mlxsw_reg_hpkt_pack(char *payload, u8 action, u16 trap_id, 5910 enum mlxsw_reg_htgt_trap_group trap_group, 5911 bool is_ctrl) 5912 { 5913 MLXSW_REG_ZERO(hpkt, payload); 5914 mlxsw_reg_hpkt_ack_set(payload, MLXSW_REG_HPKT_ACK_NOT_REQUIRED); 5915 mlxsw_reg_hpkt_action_set(payload, action); 5916 mlxsw_reg_hpkt_trap_group_set(payload, trap_group); 5917 mlxsw_reg_hpkt_trap_id_set(payload, trap_id); 5918 mlxsw_reg_hpkt_ctrl_set(payload, is_ctrl ? 5919 MLXSW_REG_HPKT_CTRL_PACKET_USE_BUFFER : 5920 MLXSW_REG_HPKT_CTRL_PACKET_NO_BUFFER); 5921 } 5922 5923 /* RGCR - Router General Configuration Register 5924 * -------------------------------------------- 5925 * The register is used for setting up the router configuration. 5926 */ 5927 #define MLXSW_REG_RGCR_ID 0x8001 5928 #define MLXSW_REG_RGCR_LEN 0x28 5929 5930 MLXSW_REG_DEFINE(rgcr, MLXSW_REG_RGCR_ID, MLXSW_REG_RGCR_LEN); 5931 5932 /* reg_rgcr_ipv4_en 5933 * IPv4 router enable. 5934 * Access: RW 5935 */ 5936 MLXSW_ITEM32(reg, rgcr, ipv4_en, 0x00, 31, 1); 5937 5938 /* reg_rgcr_ipv6_en 5939 * IPv6 router enable. 5940 * Access: RW 5941 */ 5942 MLXSW_ITEM32(reg, rgcr, ipv6_en, 0x00, 30, 1); 5943 5944 /* reg_rgcr_max_router_interfaces 5945 * Defines the maximum number of active router interfaces for all virtual 5946 * routers. 5947 * Access: RW 5948 */ 5949 MLXSW_ITEM32(reg, rgcr, max_router_interfaces, 0x10, 0, 16); 5950 5951 /* reg_rgcr_usp 5952 * Update switch priority and packet color. 5953 * 0 - Preserve the value of Switch Priority and packet color. 5954 * 1 - Recalculate the value of Switch Priority and packet color. 5955 * Access: RW 5956 * 5957 * Note: Not supported by SwitchX and SwitchX-2. 5958 */ 5959 MLXSW_ITEM32(reg, rgcr, usp, 0x18, 20, 1); 5960 5961 /* reg_rgcr_pcp_rw 5962 * Indicates how to handle the pcp_rewrite_en value: 5963 * 0 - Preserve the value of pcp_rewrite_en. 5964 * 2 - Disable PCP rewrite. 5965 * 3 - Enable PCP rewrite. 5966 * Access: RW 5967 * 5968 * Note: Not supported by SwitchX and SwitchX-2. 5969 */ 5970 MLXSW_ITEM32(reg, rgcr, pcp_rw, 0x18, 16, 2); 5971 5972 /* reg_rgcr_activity_dis 5973 * Activity disable: 5974 * 0 - Activity will be set when an entry is hit (default). 5975 * 1 - Activity will not be set when an entry is hit. 5976 * 5977 * Bit 0 - Disable activity bit in Router Algorithmic LPM Unicast Entry 5978 * (RALUE). 5979 * Bit 1 - Disable activity bit in Router Algorithmic LPM Unicast Host 5980 * Entry (RAUHT). 5981 * Bits 2:7 are reserved. 5982 * Access: RW 5983 * 5984 * Note: Not supported by SwitchX, SwitchX-2 and Switch-IB. 5985 */ 5986 MLXSW_ITEM32(reg, rgcr, activity_dis, 0x20, 0, 8); 5987 5988 static inline void mlxsw_reg_rgcr_pack(char *payload, bool ipv4_en, 5989 bool ipv6_en) 5990 { 5991 MLXSW_REG_ZERO(rgcr, payload); 5992 mlxsw_reg_rgcr_ipv4_en_set(payload, ipv4_en); 5993 mlxsw_reg_rgcr_ipv6_en_set(payload, ipv6_en); 5994 } 5995 5996 /* RITR - Router Interface Table Register 5997 * -------------------------------------- 5998 * The register is used to configure the router interface table. 5999 */ 6000 #define MLXSW_REG_RITR_ID 0x8002 6001 #define MLXSW_REG_RITR_LEN 0x40 6002 6003 MLXSW_REG_DEFINE(ritr, MLXSW_REG_RITR_ID, MLXSW_REG_RITR_LEN); 6004 6005 /* reg_ritr_enable 6006 * Enables routing on the router interface. 6007 * Access: RW 6008 */ 6009 MLXSW_ITEM32(reg, ritr, enable, 0x00, 31, 1); 6010 6011 /* reg_ritr_ipv4 6012 * IPv4 routing enable. Enables routing of IPv4 traffic on the router 6013 * interface. 6014 * Access: RW 6015 */ 6016 MLXSW_ITEM32(reg, ritr, ipv4, 0x00, 29, 1); 6017 6018 /* reg_ritr_ipv6 6019 * IPv6 routing enable. Enables routing of IPv6 traffic on the router 6020 * interface. 6021 * Access: RW 6022 */ 6023 MLXSW_ITEM32(reg, ritr, ipv6, 0x00, 28, 1); 6024 6025 /* reg_ritr_ipv4_mc 6026 * IPv4 multicast routing enable. 6027 * Access: RW 6028 */ 6029 MLXSW_ITEM32(reg, ritr, ipv4_mc, 0x00, 27, 1); 6030 6031 /* reg_ritr_ipv6_mc 6032 * IPv6 multicast routing enable. 6033 * Access: RW 6034 */ 6035 MLXSW_ITEM32(reg, ritr, ipv6_mc, 0x00, 26, 1); 6036 6037 enum mlxsw_reg_ritr_if_type { 6038 /* VLAN interface. */ 6039 MLXSW_REG_RITR_VLAN_IF, 6040 /* FID interface. */ 6041 MLXSW_REG_RITR_FID_IF, 6042 /* Sub-port interface. */ 6043 MLXSW_REG_RITR_SP_IF, 6044 /* Loopback Interface. */ 6045 MLXSW_REG_RITR_LOOPBACK_IF, 6046 }; 6047 6048 /* reg_ritr_type 6049 * Router interface type as per enum mlxsw_reg_ritr_if_type. 6050 * Access: RW 6051 */ 6052 MLXSW_ITEM32(reg, ritr, type, 0x00, 23, 3); 6053 6054 enum { 6055 MLXSW_REG_RITR_RIF_CREATE, 6056 MLXSW_REG_RITR_RIF_DEL, 6057 }; 6058 6059 /* reg_ritr_op 6060 * Opcode: 6061 * 0 - Create or edit RIF. 6062 * 1 - Delete RIF. 6063 * Reserved for SwitchX-2. For Spectrum, editing of interface properties 6064 * is not supported. An interface must be deleted and re-created in order 6065 * to update properties. 6066 * Access: WO 6067 */ 6068 MLXSW_ITEM32(reg, ritr, op, 0x00, 20, 2); 6069 6070 /* reg_ritr_rif 6071 * Router interface index. A pointer to the Router Interface Table. 6072 * Access: Index 6073 */ 6074 MLXSW_ITEM32(reg, ritr, rif, 0x00, 0, 16); 6075 6076 /* reg_ritr_ipv4_fe 6077 * IPv4 Forwarding Enable. 6078 * Enables routing of IPv4 traffic on the router interface. When disabled, 6079 * forwarding is blocked but local traffic (traps and IP2ME) will be enabled. 6080 * Not supported in SwitchX-2. 6081 * Access: RW 6082 */ 6083 MLXSW_ITEM32(reg, ritr, ipv4_fe, 0x04, 29, 1); 6084 6085 /* reg_ritr_ipv6_fe 6086 * IPv6 Forwarding Enable. 6087 * Enables routing of IPv6 traffic on the router interface. When disabled, 6088 * forwarding is blocked but local traffic (traps and IP2ME) will be enabled. 6089 * Not supported in SwitchX-2. 6090 * Access: RW 6091 */ 6092 MLXSW_ITEM32(reg, ritr, ipv6_fe, 0x04, 28, 1); 6093 6094 /* reg_ritr_ipv4_mc_fe 6095 * IPv4 Multicast Forwarding Enable. 6096 * When disabled, forwarding is blocked but local traffic (traps and IP to me) 6097 * will be enabled. 6098 * Access: RW 6099 */ 6100 MLXSW_ITEM32(reg, ritr, ipv4_mc_fe, 0x04, 27, 1); 6101 6102 /* reg_ritr_ipv6_mc_fe 6103 * IPv6 Multicast Forwarding Enable. 6104 * When disabled, forwarding is blocked but local traffic (traps and IP to me) 6105 * will be enabled. 6106 * Access: RW 6107 */ 6108 MLXSW_ITEM32(reg, ritr, ipv6_mc_fe, 0x04, 26, 1); 6109 6110 /* reg_ritr_lb_en 6111 * Loop-back filter enable for unicast packets. 6112 * If the flag is set then loop-back filter for unicast packets is 6113 * implemented on the RIF. Multicast packets are always subject to 6114 * loop-back filtering. 6115 * Access: RW 6116 */ 6117 MLXSW_ITEM32(reg, ritr, lb_en, 0x04, 24, 1); 6118 6119 /* reg_ritr_virtual_router 6120 * Virtual router ID associated with the router interface. 6121 * Access: RW 6122 */ 6123 MLXSW_ITEM32(reg, ritr, virtual_router, 0x04, 0, 16); 6124 6125 /* reg_ritr_mtu 6126 * Router interface MTU. 6127 * Access: RW 6128 */ 6129 MLXSW_ITEM32(reg, ritr, mtu, 0x34, 0, 16); 6130 6131 /* reg_ritr_if_swid 6132 * Switch partition ID. 6133 * Access: RW 6134 */ 6135 MLXSW_ITEM32(reg, ritr, if_swid, 0x08, 24, 8); 6136 6137 /* reg_ritr_if_mac 6138 * Router interface MAC address. 6139 * In Spectrum, all MAC addresses must have the same 38 MSBits. 6140 * Access: RW 6141 */ 6142 MLXSW_ITEM_BUF(reg, ritr, if_mac, 0x12, 6); 6143 6144 /* reg_ritr_if_vrrp_id_ipv6 6145 * VRRP ID for IPv6 6146 * Note: Reserved for RIF types other than VLAN, FID and Sub-port. 6147 * Access: RW 6148 */ 6149 MLXSW_ITEM32(reg, ritr, if_vrrp_id_ipv6, 0x1C, 8, 8); 6150 6151 /* reg_ritr_if_vrrp_id_ipv4 6152 * VRRP ID for IPv4 6153 * Note: Reserved for RIF types other than VLAN, FID and Sub-port. 6154 * Access: RW 6155 */ 6156 MLXSW_ITEM32(reg, ritr, if_vrrp_id_ipv4, 0x1C, 0, 8); 6157 6158 /* VLAN Interface */ 6159 6160 /* reg_ritr_vlan_if_vid 6161 * VLAN ID. 6162 * Access: RW 6163 */ 6164 MLXSW_ITEM32(reg, ritr, vlan_if_vid, 0x08, 0, 12); 6165 6166 /* FID Interface */ 6167 6168 /* reg_ritr_fid_if_fid 6169 * Filtering ID. Used to connect a bridge to the router. Only FIDs from 6170 * the vFID range are supported. 6171 * Access: RW 6172 */ 6173 MLXSW_ITEM32(reg, ritr, fid_if_fid, 0x08, 0, 16); 6174 6175 static inline void mlxsw_reg_ritr_fid_set(char *payload, 6176 enum mlxsw_reg_ritr_if_type rif_type, 6177 u16 fid) 6178 { 6179 if (rif_type == MLXSW_REG_RITR_FID_IF) 6180 mlxsw_reg_ritr_fid_if_fid_set(payload, fid); 6181 else 6182 mlxsw_reg_ritr_vlan_if_vid_set(payload, fid); 6183 } 6184 6185 /* Sub-port Interface */ 6186 6187 /* reg_ritr_sp_if_lag 6188 * LAG indication. When this bit is set the system_port field holds the 6189 * LAG identifier. 6190 * Access: RW 6191 */ 6192 MLXSW_ITEM32(reg, ritr, sp_if_lag, 0x08, 24, 1); 6193 6194 /* reg_ritr_sp_system_port 6195 * Port unique indentifier. When lag bit is set, this field holds the 6196 * lag_id in bits 0:9. 6197 * Access: RW 6198 */ 6199 MLXSW_ITEM32(reg, ritr, sp_if_system_port, 0x08, 0, 16); 6200 6201 /* reg_ritr_sp_if_vid 6202 * VLAN ID. 6203 * Access: RW 6204 */ 6205 MLXSW_ITEM32(reg, ritr, sp_if_vid, 0x18, 0, 12); 6206 6207 /* Loopback Interface */ 6208 6209 enum mlxsw_reg_ritr_loopback_protocol { 6210 /* IPinIP IPv4 underlay Unicast */ 6211 MLXSW_REG_RITR_LOOPBACK_PROTOCOL_IPIP_IPV4, 6212 /* IPinIP IPv6 underlay Unicast */ 6213 MLXSW_REG_RITR_LOOPBACK_PROTOCOL_IPIP_IPV6, 6214 /* IPinIP generic - used for Spectrum-2 underlay RIF */ 6215 MLXSW_REG_RITR_LOOPBACK_GENERIC, 6216 }; 6217 6218 /* reg_ritr_loopback_protocol 6219 * Access: RW 6220 */ 6221 MLXSW_ITEM32(reg, ritr, loopback_protocol, 0x08, 28, 4); 6222 6223 enum mlxsw_reg_ritr_loopback_ipip_type { 6224 /* Tunnel is IPinIP. */ 6225 MLXSW_REG_RITR_LOOPBACK_IPIP_TYPE_IP_IN_IP, 6226 /* Tunnel is GRE, no key. */ 6227 MLXSW_REG_RITR_LOOPBACK_IPIP_TYPE_IP_IN_GRE_IN_IP, 6228 /* Tunnel is GRE, with a key. */ 6229 MLXSW_REG_RITR_LOOPBACK_IPIP_TYPE_IP_IN_GRE_KEY_IN_IP, 6230 }; 6231 6232 /* reg_ritr_loopback_ipip_type 6233 * Encapsulation type. 6234 * Access: RW 6235 */ 6236 MLXSW_ITEM32(reg, ritr, loopback_ipip_type, 0x10, 24, 4); 6237 6238 enum mlxsw_reg_ritr_loopback_ipip_options { 6239 /* The key is defined by gre_key. */ 6240 MLXSW_REG_RITR_LOOPBACK_IPIP_OPTIONS_GRE_KEY_PRESET, 6241 }; 6242 6243 /* reg_ritr_loopback_ipip_options 6244 * Access: RW 6245 */ 6246 MLXSW_ITEM32(reg, ritr, loopback_ipip_options, 0x10, 20, 4); 6247 6248 /* reg_ritr_loopback_ipip_uvr 6249 * Underlay Virtual Router ID. 6250 * Range is 0..cap_max_virtual_routers-1. 6251 * Reserved for Spectrum-2. 6252 * Access: RW 6253 */ 6254 MLXSW_ITEM32(reg, ritr, loopback_ipip_uvr, 0x10, 0, 16); 6255 6256 /* reg_ritr_loopback_ipip_underlay_rif 6257 * Underlay ingress router interface. 6258 * Reserved for Spectrum. 6259 * Access: RW 6260 */ 6261 MLXSW_ITEM32(reg, ritr, loopback_ipip_underlay_rif, 0x14, 0, 16); 6262 6263 /* reg_ritr_loopback_ipip_usip* 6264 * Encapsulation Underlay source IP. 6265 * Access: RW 6266 */ 6267 MLXSW_ITEM_BUF(reg, ritr, loopback_ipip_usip6, 0x18, 16); 6268 MLXSW_ITEM32(reg, ritr, loopback_ipip_usip4, 0x24, 0, 32); 6269 6270 /* reg_ritr_loopback_ipip_gre_key 6271 * GRE Key. 6272 * Reserved when ipip_type is not IP_IN_GRE_KEY_IN_IP. 6273 * Access: RW 6274 */ 6275 MLXSW_ITEM32(reg, ritr, loopback_ipip_gre_key, 0x28, 0, 32); 6276 6277 /* Shared between ingress/egress */ 6278 enum mlxsw_reg_ritr_counter_set_type { 6279 /* No Count. */ 6280 MLXSW_REG_RITR_COUNTER_SET_TYPE_NO_COUNT = 0x0, 6281 /* Basic. Used for router interfaces, counting the following: 6282 * - Error and Discard counters. 6283 * - Unicast, Multicast and Broadcast counters. Sharing the 6284 * same set of counters for the different type of traffic 6285 * (IPv4, IPv6 and mpls). 6286 */ 6287 MLXSW_REG_RITR_COUNTER_SET_TYPE_BASIC = 0x9, 6288 }; 6289 6290 /* reg_ritr_ingress_counter_index 6291 * Counter Index for flow counter. 6292 * Access: RW 6293 */ 6294 MLXSW_ITEM32(reg, ritr, ingress_counter_index, 0x38, 0, 24); 6295 6296 /* reg_ritr_ingress_counter_set_type 6297 * Igress Counter Set Type for router interface counter. 6298 * Access: RW 6299 */ 6300 MLXSW_ITEM32(reg, ritr, ingress_counter_set_type, 0x38, 24, 8); 6301 6302 /* reg_ritr_egress_counter_index 6303 * Counter Index for flow counter. 6304 * Access: RW 6305 */ 6306 MLXSW_ITEM32(reg, ritr, egress_counter_index, 0x3C, 0, 24); 6307 6308 /* reg_ritr_egress_counter_set_type 6309 * Egress Counter Set Type for router interface counter. 6310 * Access: RW 6311 */ 6312 MLXSW_ITEM32(reg, ritr, egress_counter_set_type, 0x3C, 24, 8); 6313 6314 static inline void mlxsw_reg_ritr_counter_pack(char *payload, u32 index, 6315 bool enable, bool egress) 6316 { 6317 enum mlxsw_reg_ritr_counter_set_type set_type; 6318 6319 if (enable) 6320 set_type = MLXSW_REG_RITR_COUNTER_SET_TYPE_BASIC; 6321 else 6322 set_type = MLXSW_REG_RITR_COUNTER_SET_TYPE_NO_COUNT; 6323 mlxsw_reg_ritr_egress_counter_set_type_set(payload, set_type); 6324 6325 if (egress) 6326 mlxsw_reg_ritr_egress_counter_index_set(payload, index); 6327 else 6328 mlxsw_reg_ritr_ingress_counter_index_set(payload, index); 6329 } 6330 6331 static inline void mlxsw_reg_ritr_rif_pack(char *payload, u16 rif) 6332 { 6333 MLXSW_REG_ZERO(ritr, payload); 6334 mlxsw_reg_ritr_rif_set(payload, rif); 6335 } 6336 6337 static inline void mlxsw_reg_ritr_sp_if_pack(char *payload, bool lag, 6338 u16 system_port, u16 vid) 6339 { 6340 mlxsw_reg_ritr_sp_if_lag_set(payload, lag); 6341 mlxsw_reg_ritr_sp_if_system_port_set(payload, system_port); 6342 mlxsw_reg_ritr_sp_if_vid_set(payload, vid); 6343 } 6344 6345 static inline void mlxsw_reg_ritr_pack(char *payload, bool enable, 6346 enum mlxsw_reg_ritr_if_type type, 6347 u16 rif, u16 vr_id, u16 mtu) 6348 { 6349 bool op = enable ? MLXSW_REG_RITR_RIF_CREATE : MLXSW_REG_RITR_RIF_DEL; 6350 6351 MLXSW_REG_ZERO(ritr, payload); 6352 mlxsw_reg_ritr_enable_set(payload, enable); 6353 mlxsw_reg_ritr_ipv4_set(payload, 1); 6354 mlxsw_reg_ritr_ipv6_set(payload, 1); 6355 mlxsw_reg_ritr_ipv4_mc_set(payload, 1); 6356 mlxsw_reg_ritr_ipv6_mc_set(payload, 1); 6357 mlxsw_reg_ritr_type_set(payload, type); 6358 mlxsw_reg_ritr_op_set(payload, op); 6359 mlxsw_reg_ritr_rif_set(payload, rif); 6360 mlxsw_reg_ritr_ipv4_fe_set(payload, 1); 6361 mlxsw_reg_ritr_ipv6_fe_set(payload, 1); 6362 mlxsw_reg_ritr_ipv4_mc_fe_set(payload, 1); 6363 mlxsw_reg_ritr_ipv6_mc_fe_set(payload, 1); 6364 mlxsw_reg_ritr_lb_en_set(payload, 1); 6365 mlxsw_reg_ritr_virtual_router_set(payload, vr_id); 6366 mlxsw_reg_ritr_mtu_set(payload, mtu); 6367 } 6368 6369 static inline void mlxsw_reg_ritr_mac_pack(char *payload, const char *mac) 6370 { 6371 mlxsw_reg_ritr_if_mac_memcpy_to(payload, mac); 6372 } 6373 6374 static inline void 6375 mlxsw_reg_ritr_loopback_ipip_common_pack(char *payload, 6376 enum mlxsw_reg_ritr_loopback_ipip_type ipip_type, 6377 enum mlxsw_reg_ritr_loopback_ipip_options options, 6378 u16 uvr_id, u16 underlay_rif, u32 gre_key) 6379 { 6380 mlxsw_reg_ritr_loopback_ipip_type_set(payload, ipip_type); 6381 mlxsw_reg_ritr_loopback_ipip_options_set(payload, options); 6382 mlxsw_reg_ritr_loopback_ipip_uvr_set(payload, uvr_id); 6383 mlxsw_reg_ritr_loopback_ipip_underlay_rif_set(payload, underlay_rif); 6384 mlxsw_reg_ritr_loopback_ipip_gre_key_set(payload, gre_key); 6385 } 6386 6387 static inline void 6388 mlxsw_reg_ritr_loopback_ipip4_pack(char *payload, 6389 enum mlxsw_reg_ritr_loopback_ipip_type ipip_type, 6390 enum mlxsw_reg_ritr_loopback_ipip_options options, 6391 u16 uvr_id, u16 underlay_rif, u32 usip, u32 gre_key) 6392 { 6393 mlxsw_reg_ritr_loopback_protocol_set(payload, 6394 MLXSW_REG_RITR_LOOPBACK_PROTOCOL_IPIP_IPV4); 6395 mlxsw_reg_ritr_loopback_ipip_common_pack(payload, ipip_type, options, 6396 uvr_id, underlay_rif, gre_key); 6397 mlxsw_reg_ritr_loopback_ipip_usip4_set(payload, usip); 6398 } 6399 6400 /* RTAR - Router TCAM Allocation Register 6401 * -------------------------------------- 6402 * This register is used for allocation of regions in the TCAM table. 6403 */ 6404 #define MLXSW_REG_RTAR_ID 0x8004 6405 #define MLXSW_REG_RTAR_LEN 0x20 6406 6407 MLXSW_REG_DEFINE(rtar, MLXSW_REG_RTAR_ID, MLXSW_REG_RTAR_LEN); 6408 6409 enum mlxsw_reg_rtar_op { 6410 MLXSW_REG_RTAR_OP_ALLOCATE, 6411 MLXSW_REG_RTAR_OP_RESIZE, 6412 MLXSW_REG_RTAR_OP_DEALLOCATE, 6413 }; 6414 6415 /* reg_rtar_op 6416 * Access: WO 6417 */ 6418 MLXSW_ITEM32(reg, rtar, op, 0x00, 28, 4); 6419 6420 enum mlxsw_reg_rtar_key_type { 6421 MLXSW_REG_RTAR_KEY_TYPE_IPV4_MULTICAST = 1, 6422 MLXSW_REG_RTAR_KEY_TYPE_IPV6_MULTICAST = 3 6423 }; 6424 6425 /* reg_rtar_key_type 6426 * TCAM key type for the region. 6427 * Access: WO 6428 */ 6429 MLXSW_ITEM32(reg, rtar, key_type, 0x00, 0, 8); 6430 6431 /* reg_rtar_region_size 6432 * TCAM region size. When allocating/resizing this is the requested 6433 * size, the response is the actual size. 6434 * Note: Actual size may be larger than requested. 6435 * Reserved for op = Deallocate 6436 * Access: WO 6437 */ 6438 MLXSW_ITEM32(reg, rtar, region_size, 0x04, 0, 16); 6439 6440 static inline void mlxsw_reg_rtar_pack(char *payload, 6441 enum mlxsw_reg_rtar_op op, 6442 enum mlxsw_reg_rtar_key_type key_type, 6443 u16 region_size) 6444 { 6445 MLXSW_REG_ZERO(rtar, payload); 6446 mlxsw_reg_rtar_op_set(payload, op); 6447 mlxsw_reg_rtar_key_type_set(payload, key_type); 6448 mlxsw_reg_rtar_region_size_set(payload, region_size); 6449 } 6450 6451 /* RATR - Router Adjacency Table Register 6452 * -------------------------------------- 6453 * The RATR register is used to configure the Router Adjacency (next-hop) 6454 * Table. 6455 */ 6456 #define MLXSW_REG_RATR_ID 0x8008 6457 #define MLXSW_REG_RATR_LEN 0x2C 6458 6459 MLXSW_REG_DEFINE(ratr, MLXSW_REG_RATR_ID, MLXSW_REG_RATR_LEN); 6460 6461 enum mlxsw_reg_ratr_op { 6462 /* Read */ 6463 MLXSW_REG_RATR_OP_QUERY_READ = 0, 6464 /* Read and clear activity */ 6465 MLXSW_REG_RATR_OP_QUERY_READ_CLEAR = 2, 6466 /* Write Adjacency entry */ 6467 MLXSW_REG_RATR_OP_WRITE_WRITE_ENTRY = 1, 6468 /* Write Adjacency entry only if the activity is cleared. 6469 * The write may not succeed if the activity is set. There is not 6470 * direct feedback if the write has succeeded or not, however 6471 * the get will reveal the actual entry (SW can compare the get 6472 * response to the set command). 6473 */ 6474 MLXSW_REG_RATR_OP_WRITE_WRITE_ENTRY_ON_ACTIVITY = 3, 6475 }; 6476 6477 /* reg_ratr_op 6478 * Note that Write operation may also be used for updating 6479 * counter_set_type and counter_index. In this case all other 6480 * fields must not be updated. 6481 * Access: OP 6482 */ 6483 MLXSW_ITEM32(reg, ratr, op, 0x00, 28, 4); 6484 6485 /* reg_ratr_v 6486 * Valid bit. Indicates if the adjacency entry is valid. 6487 * Note: the device may need some time before reusing an invalidated 6488 * entry. During this time the entry can not be reused. It is 6489 * recommended to use another entry before reusing an invalidated 6490 * entry (e.g. software can put it at the end of the list for 6491 * reusing). Trying to access an invalidated entry not yet cleared 6492 * by the device results with failure indicating "Try Again" status. 6493 * When valid is '0' then egress_router_interface,trap_action, 6494 * adjacency_parameters and counters are reserved 6495 * Access: RW 6496 */ 6497 MLXSW_ITEM32(reg, ratr, v, 0x00, 24, 1); 6498 6499 /* reg_ratr_a 6500 * Activity. Set for new entries. Set if a packet lookup has hit on 6501 * the specific entry. To clear the a bit, use "clear activity". 6502 * Access: RO 6503 */ 6504 MLXSW_ITEM32(reg, ratr, a, 0x00, 16, 1); 6505 6506 enum mlxsw_reg_ratr_type { 6507 /* Ethernet */ 6508 MLXSW_REG_RATR_TYPE_ETHERNET, 6509 /* IPoIB Unicast without GRH. 6510 * Reserved for Spectrum. 6511 */ 6512 MLXSW_REG_RATR_TYPE_IPOIB_UC, 6513 /* IPoIB Unicast with GRH. Supported only in table 0 (Ethernet unicast 6514 * adjacency). 6515 * Reserved for Spectrum. 6516 */ 6517 MLXSW_REG_RATR_TYPE_IPOIB_UC_W_GRH, 6518 /* IPoIB Multicast. 6519 * Reserved for Spectrum. 6520 */ 6521 MLXSW_REG_RATR_TYPE_IPOIB_MC, 6522 /* MPLS. 6523 * Reserved for SwitchX/-2. 6524 */ 6525 MLXSW_REG_RATR_TYPE_MPLS, 6526 /* IPinIP Encap. 6527 * Reserved for SwitchX/-2. 6528 */ 6529 MLXSW_REG_RATR_TYPE_IPIP, 6530 }; 6531 6532 /* reg_ratr_type 6533 * Adjacency entry type. 6534 * Access: RW 6535 */ 6536 MLXSW_ITEM32(reg, ratr, type, 0x04, 28, 4); 6537 6538 /* reg_ratr_adjacency_index_low 6539 * Bits 15:0 of index into the adjacency table. 6540 * For SwitchX and SwitchX-2, the adjacency table is linear and 6541 * used for adjacency entries only. 6542 * For Spectrum, the index is to the KVD linear. 6543 * Access: Index 6544 */ 6545 MLXSW_ITEM32(reg, ratr, adjacency_index_low, 0x04, 0, 16); 6546 6547 /* reg_ratr_egress_router_interface 6548 * Range is 0 .. cap_max_router_interfaces - 1 6549 * Access: RW 6550 */ 6551 MLXSW_ITEM32(reg, ratr, egress_router_interface, 0x08, 0, 16); 6552 6553 enum mlxsw_reg_ratr_trap_action { 6554 MLXSW_REG_RATR_TRAP_ACTION_NOP, 6555 MLXSW_REG_RATR_TRAP_ACTION_TRAP, 6556 MLXSW_REG_RATR_TRAP_ACTION_MIRROR_TO_CPU, 6557 MLXSW_REG_RATR_TRAP_ACTION_MIRROR, 6558 MLXSW_REG_RATR_TRAP_ACTION_DISCARD_ERRORS, 6559 }; 6560 6561 /* reg_ratr_trap_action 6562 * see mlxsw_reg_ratr_trap_action 6563 * Access: RW 6564 */ 6565 MLXSW_ITEM32(reg, ratr, trap_action, 0x0C, 28, 4); 6566 6567 /* reg_ratr_adjacency_index_high 6568 * Bits 23:16 of the adjacency_index. 6569 * Access: Index 6570 */ 6571 MLXSW_ITEM32(reg, ratr, adjacency_index_high, 0x0C, 16, 8); 6572 6573 enum mlxsw_reg_ratr_trap_id { 6574 MLXSW_REG_RATR_TRAP_ID_RTR_EGRESS0, 6575 MLXSW_REG_RATR_TRAP_ID_RTR_EGRESS1, 6576 }; 6577 6578 /* reg_ratr_trap_id 6579 * Trap ID to be reported to CPU. 6580 * Trap-ID is RTR_EGRESS0 or RTR_EGRESS1. 6581 * For trap_action of NOP, MIRROR and DISCARD_ERROR 6582 * Access: RW 6583 */ 6584 MLXSW_ITEM32(reg, ratr, trap_id, 0x0C, 0, 8); 6585 6586 /* reg_ratr_eth_destination_mac 6587 * MAC address of the destination next-hop. 6588 * Access: RW 6589 */ 6590 MLXSW_ITEM_BUF(reg, ratr, eth_destination_mac, 0x12, 6); 6591 6592 enum mlxsw_reg_ratr_ipip_type { 6593 /* IPv4, address set by mlxsw_reg_ratr_ipip_ipv4_udip. */ 6594 MLXSW_REG_RATR_IPIP_TYPE_IPV4, 6595 /* IPv6, address set by mlxsw_reg_ratr_ipip_ipv6_ptr. */ 6596 MLXSW_REG_RATR_IPIP_TYPE_IPV6, 6597 }; 6598 6599 /* reg_ratr_ipip_type 6600 * Underlay destination ip type. 6601 * Note: the type field must match the protocol of the router interface. 6602 * Access: RW 6603 */ 6604 MLXSW_ITEM32(reg, ratr, ipip_type, 0x10, 16, 4); 6605 6606 /* reg_ratr_ipip_ipv4_udip 6607 * Underlay ipv4 dip. 6608 * Reserved when ipip_type is IPv6. 6609 * Access: RW 6610 */ 6611 MLXSW_ITEM32(reg, ratr, ipip_ipv4_udip, 0x18, 0, 32); 6612 6613 /* reg_ratr_ipip_ipv6_ptr 6614 * Pointer to IPv6 underlay destination ip address. 6615 * For Spectrum: Pointer to KVD linear space. 6616 * Access: RW 6617 */ 6618 MLXSW_ITEM32(reg, ratr, ipip_ipv6_ptr, 0x1C, 0, 24); 6619 6620 enum mlxsw_reg_flow_counter_set_type { 6621 /* No count */ 6622 MLXSW_REG_FLOW_COUNTER_SET_TYPE_NO_COUNT = 0x00, 6623 /* Count packets and bytes */ 6624 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES = 0x03, 6625 /* Count only packets */ 6626 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS = 0x05, 6627 }; 6628 6629 /* reg_ratr_counter_set_type 6630 * Counter set type for flow counters 6631 * Access: RW 6632 */ 6633 MLXSW_ITEM32(reg, ratr, counter_set_type, 0x28, 24, 8); 6634 6635 /* reg_ratr_counter_index 6636 * Counter index for flow counters 6637 * Access: RW 6638 */ 6639 MLXSW_ITEM32(reg, ratr, counter_index, 0x28, 0, 24); 6640 6641 static inline void 6642 mlxsw_reg_ratr_pack(char *payload, 6643 enum mlxsw_reg_ratr_op op, bool valid, 6644 enum mlxsw_reg_ratr_type type, 6645 u32 adjacency_index, u16 egress_rif) 6646 { 6647 MLXSW_REG_ZERO(ratr, payload); 6648 mlxsw_reg_ratr_op_set(payload, op); 6649 mlxsw_reg_ratr_v_set(payload, valid); 6650 mlxsw_reg_ratr_type_set(payload, type); 6651 mlxsw_reg_ratr_adjacency_index_low_set(payload, adjacency_index); 6652 mlxsw_reg_ratr_adjacency_index_high_set(payload, adjacency_index >> 16); 6653 mlxsw_reg_ratr_egress_router_interface_set(payload, egress_rif); 6654 } 6655 6656 static inline void mlxsw_reg_ratr_eth_entry_pack(char *payload, 6657 const char *dest_mac) 6658 { 6659 mlxsw_reg_ratr_eth_destination_mac_memcpy_to(payload, dest_mac); 6660 } 6661 6662 static inline void mlxsw_reg_ratr_ipip4_entry_pack(char *payload, u32 ipv4_udip) 6663 { 6664 mlxsw_reg_ratr_ipip_type_set(payload, MLXSW_REG_RATR_IPIP_TYPE_IPV4); 6665 mlxsw_reg_ratr_ipip_ipv4_udip_set(payload, ipv4_udip); 6666 } 6667 6668 static inline void mlxsw_reg_ratr_counter_pack(char *payload, u64 counter_index, 6669 bool counter_enable) 6670 { 6671 enum mlxsw_reg_flow_counter_set_type set_type; 6672 6673 if (counter_enable) 6674 set_type = MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES; 6675 else 6676 set_type = MLXSW_REG_FLOW_COUNTER_SET_TYPE_NO_COUNT; 6677 6678 mlxsw_reg_ratr_counter_index_set(payload, counter_index); 6679 mlxsw_reg_ratr_counter_set_type_set(payload, set_type); 6680 } 6681 6682 /* RDPM - Router DSCP to Priority Mapping 6683 * -------------------------------------- 6684 * Controls the mapping from DSCP field to switch priority on routed packets 6685 */ 6686 #define MLXSW_REG_RDPM_ID 0x8009 6687 #define MLXSW_REG_RDPM_BASE_LEN 0x00 6688 #define MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN 0x01 6689 #define MLXSW_REG_RDPM_DSCP_ENTRY_REC_MAX_COUNT 64 6690 #define MLXSW_REG_RDPM_LEN 0x40 6691 #define MLXSW_REG_RDPM_LAST_ENTRY (MLXSW_REG_RDPM_BASE_LEN + \ 6692 MLXSW_REG_RDPM_LEN - \ 6693 MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN) 6694 6695 MLXSW_REG_DEFINE(rdpm, MLXSW_REG_RDPM_ID, MLXSW_REG_RDPM_LEN); 6696 6697 /* reg_dscp_entry_e 6698 * Enable update of the specific entry 6699 * Access: Index 6700 */ 6701 MLXSW_ITEM8_INDEXED(reg, rdpm, dscp_entry_e, MLXSW_REG_RDPM_LAST_ENTRY, 7, 1, 6702 -MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN, 0x00, false); 6703 6704 /* reg_dscp_entry_prio 6705 * Switch Priority 6706 * Access: RW 6707 */ 6708 MLXSW_ITEM8_INDEXED(reg, rdpm, dscp_entry_prio, MLXSW_REG_RDPM_LAST_ENTRY, 0, 4, 6709 -MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN, 0x00, false); 6710 6711 static inline void mlxsw_reg_rdpm_pack(char *payload, unsigned short index, 6712 u8 prio) 6713 { 6714 mlxsw_reg_rdpm_dscp_entry_e_set(payload, index, 1); 6715 mlxsw_reg_rdpm_dscp_entry_prio_set(payload, index, prio); 6716 } 6717 6718 /* RICNT - Router Interface Counter Register 6719 * ----------------------------------------- 6720 * The RICNT register retrieves per port performance counters 6721 */ 6722 #define MLXSW_REG_RICNT_ID 0x800B 6723 #define MLXSW_REG_RICNT_LEN 0x100 6724 6725 MLXSW_REG_DEFINE(ricnt, MLXSW_REG_RICNT_ID, MLXSW_REG_RICNT_LEN); 6726 6727 /* reg_ricnt_counter_index 6728 * Counter index 6729 * Access: RW 6730 */ 6731 MLXSW_ITEM32(reg, ricnt, counter_index, 0x04, 0, 24); 6732 6733 enum mlxsw_reg_ricnt_counter_set_type { 6734 /* No Count. */ 6735 MLXSW_REG_RICNT_COUNTER_SET_TYPE_NO_COUNT = 0x00, 6736 /* Basic. Used for router interfaces, counting the following: 6737 * - Error and Discard counters. 6738 * - Unicast, Multicast and Broadcast counters. Sharing the 6739 * same set of counters for the different type of traffic 6740 * (IPv4, IPv6 and mpls). 6741 */ 6742 MLXSW_REG_RICNT_COUNTER_SET_TYPE_BASIC = 0x09, 6743 }; 6744 6745 /* reg_ricnt_counter_set_type 6746 * Counter Set Type for router interface counter 6747 * Access: RW 6748 */ 6749 MLXSW_ITEM32(reg, ricnt, counter_set_type, 0x04, 24, 8); 6750 6751 enum mlxsw_reg_ricnt_opcode { 6752 /* Nop. Supported only for read access*/ 6753 MLXSW_REG_RICNT_OPCODE_NOP = 0x00, 6754 /* Clear. Setting the clr bit will reset the counter value for 6755 * all counters of the specified Router Interface. 6756 */ 6757 MLXSW_REG_RICNT_OPCODE_CLEAR = 0x08, 6758 }; 6759 6760 /* reg_ricnt_opcode 6761 * Opcode 6762 * Access: RW 6763 */ 6764 MLXSW_ITEM32(reg, ricnt, op, 0x00, 28, 4); 6765 6766 /* reg_ricnt_good_unicast_packets 6767 * good unicast packets. 6768 * Access: RW 6769 */ 6770 MLXSW_ITEM64(reg, ricnt, good_unicast_packets, 0x08, 0, 64); 6771 6772 /* reg_ricnt_good_multicast_packets 6773 * good multicast packets. 6774 * Access: RW 6775 */ 6776 MLXSW_ITEM64(reg, ricnt, good_multicast_packets, 0x10, 0, 64); 6777 6778 /* reg_ricnt_good_broadcast_packets 6779 * good broadcast packets 6780 * Access: RW 6781 */ 6782 MLXSW_ITEM64(reg, ricnt, good_broadcast_packets, 0x18, 0, 64); 6783 6784 /* reg_ricnt_good_unicast_bytes 6785 * A count of L3 data and padding octets not including L2 headers 6786 * for good unicast frames. 6787 * Access: RW 6788 */ 6789 MLXSW_ITEM64(reg, ricnt, good_unicast_bytes, 0x20, 0, 64); 6790 6791 /* reg_ricnt_good_multicast_bytes 6792 * A count of L3 data and padding octets not including L2 headers 6793 * for good multicast frames. 6794 * Access: RW 6795 */ 6796 MLXSW_ITEM64(reg, ricnt, good_multicast_bytes, 0x28, 0, 64); 6797 6798 /* reg_ritr_good_broadcast_bytes 6799 * A count of L3 data and padding octets not including L2 headers 6800 * for good broadcast frames. 6801 * Access: RW 6802 */ 6803 MLXSW_ITEM64(reg, ricnt, good_broadcast_bytes, 0x30, 0, 64); 6804 6805 /* reg_ricnt_error_packets 6806 * A count of errored frames that do not pass the router checks. 6807 * Access: RW 6808 */ 6809 MLXSW_ITEM64(reg, ricnt, error_packets, 0x38, 0, 64); 6810 6811 /* reg_ricnt_discrad_packets 6812 * A count of non-errored frames that do not pass the router checks. 6813 * Access: RW 6814 */ 6815 MLXSW_ITEM64(reg, ricnt, discard_packets, 0x40, 0, 64); 6816 6817 /* reg_ricnt_error_bytes 6818 * A count of L3 data and padding octets not including L2 headers 6819 * for errored frames. 6820 * Access: RW 6821 */ 6822 MLXSW_ITEM64(reg, ricnt, error_bytes, 0x48, 0, 64); 6823 6824 /* reg_ricnt_discard_bytes 6825 * A count of L3 data and padding octets not including L2 headers 6826 * for non-errored frames that do not pass the router checks. 6827 * Access: RW 6828 */ 6829 MLXSW_ITEM64(reg, ricnt, discard_bytes, 0x50, 0, 64); 6830 6831 static inline void mlxsw_reg_ricnt_pack(char *payload, u32 index, 6832 enum mlxsw_reg_ricnt_opcode op) 6833 { 6834 MLXSW_REG_ZERO(ricnt, payload); 6835 mlxsw_reg_ricnt_op_set(payload, op); 6836 mlxsw_reg_ricnt_counter_index_set(payload, index); 6837 mlxsw_reg_ricnt_counter_set_type_set(payload, 6838 MLXSW_REG_RICNT_COUNTER_SET_TYPE_BASIC); 6839 } 6840 6841 /* RRCR - Router Rules Copy Register Layout 6842 * ---------------------------------------- 6843 * This register is used for moving and copying route entry rules. 6844 */ 6845 #define MLXSW_REG_RRCR_ID 0x800F 6846 #define MLXSW_REG_RRCR_LEN 0x24 6847 6848 MLXSW_REG_DEFINE(rrcr, MLXSW_REG_RRCR_ID, MLXSW_REG_RRCR_LEN); 6849 6850 enum mlxsw_reg_rrcr_op { 6851 /* Move rules */ 6852 MLXSW_REG_RRCR_OP_MOVE, 6853 /* Copy rules */ 6854 MLXSW_REG_RRCR_OP_COPY, 6855 }; 6856 6857 /* reg_rrcr_op 6858 * Access: WO 6859 */ 6860 MLXSW_ITEM32(reg, rrcr, op, 0x00, 28, 4); 6861 6862 /* reg_rrcr_offset 6863 * Offset within the region from which to copy/move. 6864 * Access: Index 6865 */ 6866 MLXSW_ITEM32(reg, rrcr, offset, 0x00, 0, 16); 6867 6868 /* reg_rrcr_size 6869 * The number of rules to copy/move. 6870 * Access: WO 6871 */ 6872 MLXSW_ITEM32(reg, rrcr, size, 0x04, 0, 16); 6873 6874 /* reg_rrcr_table_id 6875 * Identifier of the table on which to perform the operation. Encoding is the 6876 * same as in RTAR.key_type 6877 * Access: Index 6878 */ 6879 MLXSW_ITEM32(reg, rrcr, table_id, 0x10, 0, 4); 6880 6881 /* reg_rrcr_dest_offset 6882 * Offset within the region to which to copy/move 6883 * Access: Index 6884 */ 6885 MLXSW_ITEM32(reg, rrcr, dest_offset, 0x20, 0, 16); 6886 6887 static inline void mlxsw_reg_rrcr_pack(char *payload, enum mlxsw_reg_rrcr_op op, 6888 u16 offset, u16 size, 6889 enum mlxsw_reg_rtar_key_type table_id, 6890 u16 dest_offset) 6891 { 6892 MLXSW_REG_ZERO(rrcr, payload); 6893 mlxsw_reg_rrcr_op_set(payload, op); 6894 mlxsw_reg_rrcr_offset_set(payload, offset); 6895 mlxsw_reg_rrcr_size_set(payload, size); 6896 mlxsw_reg_rrcr_table_id_set(payload, table_id); 6897 mlxsw_reg_rrcr_dest_offset_set(payload, dest_offset); 6898 } 6899 6900 /* RALTA - Router Algorithmic LPM Tree Allocation Register 6901 * ------------------------------------------------------- 6902 * RALTA is used to allocate the LPM trees of the SHSPM method. 6903 */ 6904 #define MLXSW_REG_RALTA_ID 0x8010 6905 #define MLXSW_REG_RALTA_LEN 0x04 6906 6907 MLXSW_REG_DEFINE(ralta, MLXSW_REG_RALTA_ID, MLXSW_REG_RALTA_LEN); 6908 6909 /* reg_ralta_op 6910 * opcode (valid for Write, must be 0 on Read) 6911 * 0 - allocate a tree 6912 * 1 - deallocate a tree 6913 * Access: OP 6914 */ 6915 MLXSW_ITEM32(reg, ralta, op, 0x00, 28, 2); 6916 6917 enum mlxsw_reg_ralxx_protocol { 6918 MLXSW_REG_RALXX_PROTOCOL_IPV4, 6919 MLXSW_REG_RALXX_PROTOCOL_IPV6, 6920 }; 6921 6922 /* reg_ralta_protocol 6923 * Protocol. 6924 * Deallocation opcode: Reserved. 6925 * Access: RW 6926 */ 6927 MLXSW_ITEM32(reg, ralta, protocol, 0x00, 24, 4); 6928 6929 /* reg_ralta_tree_id 6930 * An identifier (numbered from 1..cap_shspm_max_trees-1) representing 6931 * the tree identifier (managed by software). 6932 * Note that tree_id 0 is allocated for a default-route tree. 6933 * Access: Index 6934 */ 6935 MLXSW_ITEM32(reg, ralta, tree_id, 0x00, 0, 8); 6936 6937 static inline void mlxsw_reg_ralta_pack(char *payload, bool alloc, 6938 enum mlxsw_reg_ralxx_protocol protocol, 6939 u8 tree_id) 6940 { 6941 MLXSW_REG_ZERO(ralta, payload); 6942 mlxsw_reg_ralta_op_set(payload, !alloc); 6943 mlxsw_reg_ralta_protocol_set(payload, protocol); 6944 mlxsw_reg_ralta_tree_id_set(payload, tree_id); 6945 } 6946 6947 /* RALST - Router Algorithmic LPM Structure Tree Register 6948 * ------------------------------------------------------ 6949 * RALST is used to set and query the structure of an LPM tree. 6950 * The structure of the tree must be sorted as a sorted binary tree, while 6951 * each node is a bin that is tagged as the length of the prefixes the lookup 6952 * will refer to. Therefore, bin X refers to a set of entries with prefixes 6953 * of X bits to match with the destination address. The bin 0 indicates 6954 * the default action, when there is no match of any prefix. 6955 */ 6956 #define MLXSW_REG_RALST_ID 0x8011 6957 #define MLXSW_REG_RALST_LEN 0x104 6958 6959 MLXSW_REG_DEFINE(ralst, MLXSW_REG_RALST_ID, MLXSW_REG_RALST_LEN); 6960 6961 /* reg_ralst_root_bin 6962 * The bin number of the root bin. 6963 * 0<root_bin=<(length of IP address) 6964 * For a default-route tree configure 0xff 6965 * Access: RW 6966 */ 6967 MLXSW_ITEM32(reg, ralst, root_bin, 0x00, 16, 8); 6968 6969 /* reg_ralst_tree_id 6970 * Tree identifier numbered from 1..(cap_shspm_max_trees-1). 6971 * Access: Index 6972 */ 6973 MLXSW_ITEM32(reg, ralst, tree_id, 0x00, 0, 8); 6974 6975 #define MLXSW_REG_RALST_BIN_NO_CHILD 0xff 6976 #define MLXSW_REG_RALST_BIN_OFFSET 0x04 6977 #define MLXSW_REG_RALST_BIN_COUNT 128 6978 6979 /* reg_ralst_left_child_bin 6980 * Holding the children of the bin according to the stored tree's structure. 6981 * For trees composed of less than 4 blocks, the bins in excess are reserved. 6982 * Note that tree_id 0 is allocated for a default-route tree, bins are 0xff 6983 * Access: RW 6984 */ 6985 MLXSW_ITEM16_INDEXED(reg, ralst, left_child_bin, 0x04, 8, 8, 0x02, 0x00, false); 6986 6987 /* reg_ralst_right_child_bin 6988 * Holding the children of the bin according to the stored tree's structure. 6989 * For trees composed of less than 4 blocks, the bins in excess are reserved. 6990 * Note that tree_id 0 is allocated for a default-route tree, bins are 0xff 6991 * Access: RW 6992 */ 6993 MLXSW_ITEM16_INDEXED(reg, ralst, right_child_bin, 0x04, 0, 8, 0x02, 0x00, 6994 false); 6995 6996 static inline void mlxsw_reg_ralst_pack(char *payload, u8 root_bin, u8 tree_id) 6997 { 6998 MLXSW_REG_ZERO(ralst, payload); 6999 7000 /* Initialize all bins to have no left or right child */ 7001 memset(payload + MLXSW_REG_RALST_BIN_OFFSET, 7002 MLXSW_REG_RALST_BIN_NO_CHILD, MLXSW_REG_RALST_BIN_COUNT * 2); 7003 7004 mlxsw_reg_ralst_root_bin_set(payload, root_bin); 7005 mlxsw_reg_ralst_tree_id_set(payload, tree_id); 7006 } 7007 7008 static inline void mlxsw_reg_ralst_bin_pack(char *payload, u8 bin_number, 7009 u8 left_child_bin, 7010 u8 right_child_bin) 7011 { 7012 int bin_index = bin_number - 1; 7013 7014 mlxsw_reg_ralst_left_child_bin_set(payload, bin_index, left_child_bin); 7015 mlxsw_reg_ralst_right_child_bin_set(payload, bin_index, 7016 right_child_bin); 7017 } 7018 7019 /* RALTB - Router Algorithmic LPM Tree Binding Register 7020 * ---------------------------------------------------- 7021 * RALTB is used to bind virtual router and protocol to an allocated LPM tree. 7022 */ 7023 #define MLXSW_REG_RALTB_ID 0x8012 7024 #define MLXSW_REG_RALTB_LEN 0x04 7025 7026 MLXSW_REG_DEFINE(raltb, MLXSW_REG_RALTB_ID, MLXSW_REG_RALTB_LEN); 7027 7028 /* reg_raltb_virtual_router 7029 * Virtual Router ID 7030 * Range is 0..cap_max_virtual_routers-1 7031 * Access: Index 7032 */ 7033 MLXSW_ITEM32(reg, raltb, virtual_router, 0x00, 16, 16); 7034 7035 /* reg_raltb_protocol 7036 * Protocol. 7037 * Access: Index 7038 */ 7039 MLXSW_ITEM32(reg, raltb, protocol, 0x00, 12, 4); 7040 7041 /* reg_raltb_tree_id 7042 * Tree to be used for the {virtual_router, protocol} 7043 * Tree identifier numbered from 1..(cap_shspm_max_trees-1). 7044 * By default, all Unicast IPv4 and IPv6 are bound to tree_id 0. 7045 * Access: RW 7046 */ 7047 MLXSW_ITEM32(reg, raltb, tree_id, 0x00, 0, 8); 7048 7049 static inline void mlxsw_reg_raltb_pack(char *payload, u16 virtual_router, 7050 enum mlxsw_reg_ralxx_protocol protocol, 7051 u8 tree_id) 7052 { 7053 MLXSW_REG_ZERO(raltb, payload); 7054 mlxsw_reg_raltb_virtual_router_set(payload, virtual_router); 7055 mlxsw_reg_raltb_protocol_set(payload, protocol); 7056 mlxsw_reg_raltb_tree_id_set(payload, tree_id); 7057 } 7058 7059 /* RALUE - Router Algorithmic LPM Unicast Entry Register 7060 * ----------------------------------------------------- 7061 * RALUE is used to configure and query LPM entries that serve 7062 * the Unicast protocols. 7063 */ 7064 #define MLXSW_REG_RALUE_ID 0x8013 7065 #define MLXSW_REG_RALUE_LEN 0x38 7066 7067 MLXSW_REG_DEFINE(ralue, MLXSW_REG_RALUE_ID, MLXSW_REG_RALUE_LEN); 7068 7069 /* reg_ralue_protocol 7070 * Protocol. 7071 * Access: Index 7072 */ 7073 MLXSW_ITEM32(reg, ralue, protocol, 0x00, 24, 4); 7074 7075 enum mlxsw_reg_ralue_op { 7076 /* Read operation. If entry doesn't exist, the operation fails. */ 7077 MLXSW_REG_RALUE_OP_QUERY_READ = 0, 7078 /* Clear on read operation. Used to read entry and 7079 * clear Activity bit. 7080 */ 7081 MLXSW_REG_RALUE_OP_QUERY_CLEAR = 1, 7082 /* Write operation. Used to write a new entry to the table. All RW 7083 * fields are written for new entry. Activity bit is set 7084 * for new entries. 7085 */ 7086 MLXSW_REG_RALUE_OP_WRITE_WRITE = 0, 7087 /* Update operation. Used to update an existing route entry and 7088 * only update the RW fields that are detailed in the field 7089 * op_u_mask. If entry doesn't exist, the operation fails. 7090 */ 7091 MLXSW_REG_RALUE_OP_WRITE_UPDATE = 1, 7092 /* Clear activity. The Activity bit (the field a) is cleared 7093 * for the entry. 7094 */ 7095 MLXSW_REG_RALUE_OP_WRITE_CLEAR = 2, 7096 /* Delete operation. Used to delete an existing entry. If entry 7097 * doesn't exist, the operation fails. 7098 */ 7099 MLXSW_REG_RALUE_OP_WRITE_DELETE = 3, 7100 }; 7101 7102 /* reg_ralue_op 7103 * Operation. 7104 * Access: OP 7105 */ 7106 MLXSW_ITEM32(reg, ralue, op, 0x00, 20, 3); 7107 7108 /* reg_ralue_a 7109 * Activity. Set for new entries. Set if a packet lookup has hit on the 7110 * specific entry, only if the entry is a route. To clear the a bit, use 7111 * "clear activity" op. 7112 * Enabled by activity_dis in RGCR 7113 * Access: RO 7114 */ 7115 MLXSW_ITEM32(reg, ralue, a, 0x00, 16, 1); 7116 7117 /* reg_ralue_virtual_router 7118 * Virtual Router ID 7119 * Range is 0..cap_max_virtual_routers-1 7120 * Access: Index 7121 */ 7122 MLXSW_ITEM32(reg, ralue, virtual_router, 0x04, 16, 16); 7123 7124 #define MLXSW_REG_RALUE_OP_U_MASK_ENTRY_TYPE BIT(0) 7125 #define MLXSW_REG_RALUE_OP_U_MASK_BMP_LEN BIT(1) 7126 #define MLXSW_REG_RALUE_OP_U_MASK_ACTION BIT(2) 7127 7128 /* reg_ralue_op_u_mask 7129 * opcode update mask. 7130 * On read operation, this field is reserved. 7131 * This field is valid for update opcode, otherwise - reserved. 7132 * This field is a bitmask of the fields that should be updated. 7133 * Access: WO 7134 */ 7135 MLXSW_ITEM32(reg, ralue, op_u_mask, 0x04, 8, 3); 7136 7137 /* reg_ralue_prefix_len 7138 * Number of bits in the prefix of the LPM route. 7139 * Note that for IPv6 prefixes, if prefix_len>64 the entry consumes 7140 * two entries in the physical HW table. 7141 * Access: Index 7142 */ 7143 MLXSW_ITEM32(reg, ralue, prefix_len, 0x08, 0, 8); 7144 7145 /* reg_ralue_dip* 7146 * The prefix of the route or of the marker that the object of the LPM 7147 * is compared with. The most significant bits of the dip are the prefix. 7148 * The least significant bits must be '0' if the prefix_len is smaller 7149 * than 128 for IPv6 or smaller than 32 for IPv4. 7150 * IPv4 address uses bits dip[31:0] and bits dip[127:32] are reserved. 7151 * Access: Index 7152 */ 7153 MLXSW_ITEM32(reg, ralue, dip4, 0x18, 0, 32); 7154 MLXSW_ITEM_BUF(reg, ralue, dip6, 0x0C, 16); 7155 7156 enum mlxsw_reg_ralue_entry_type { 7157 MLXSW_REG_RALUE_ENTRY_TYPE_MARKER_ENTRY = 1, 7158 MLXSW_REG_RALUE_ENTRY_TYPE_ROUTE_ENTRY = 2, 7159 MLXSW_REG_RALUE_ENTRY_TYPE_MARKER_AND_ROUTE_ENTRY = 3, 7160 }; 7161 7162 /* reg_ralue_entry_type 7163 * Entry type. 7164 * Note - for Marker entries, the action_type and action fields are reserved. 7165 * Access: RW 7166 */ 7167 MLXSW_ITEM32(reg, ralue, entry_type, 0x1C, 30, 2); 7168 7169 /* reg_ralue_bmp_len 7170 * The best match prefix length in the case that there is no match for 7171 * longer prefixes. 7172 * If (entry_type != MARKER_ENTRY), bmp_len must be equal to prefix_len 7173 * Note for any update operation with entry_type modification this 7174 * field must be set. 7175 * Access: RW 7176 */ 7177 MLXSW_ITEM32(reg, ralue, bmp_len, 0x1C, 16, 8); 7178 7179 enum mlxsw_reg_ralue_action_type { 7180 MLXSW_REG_RALUE_ACTION_TYPE_REMOTE, 7181 MLXSW_REG_RALUE_ACTION_TYPE_LOCAL, 7182 MLXSW_REG_RALUE_ACTION_TYPE_IP2ME, 7183 }; 7184 7185 /* reg_ralue_action_type 7186 * Action Type 7187 * Indicates how the IP address is connected. 7188 * It can be connected to a local subnet through local_erif or can be 7189 * on a remote subnet connected through a next-hop router, 7190 * or transmitted to the CPU. 7191 * Reserved when entry_type = MARKER_ENTRY 7192 * Access: RW 7193 */ 7194 MLXSW_ITEM32(reg, ralue, action_type, 0x1C, 0, 2); 7195 7196 enum mlxsw_reg_ralue_trap_action { 7197 MLXSW_REG_RALUE_TRAP_ACTION_NOP, 7198 MLXSW_REG_RALUE_TRAP_ACTION_TRAP, 7199 MLXSW_REG_RALUE_TRAP_ACTION_MIRROR_TO_CPU, 7200 MLXSW_REG_RALUE_TRAP_ACTION_MIRROR, 7201 MLXSW_REG_RALUE_TRAP_ACTION_DISCARD_ERROR, 7202 }; 7203 7204 /* reg_ralue_trap_action 7205 * Trap action. 7206 * For IP2ME action, only NOP and MIRROR are possible. 7207 * Access: RW 7208 */ 7209 MLXSW_ITEM32(reg, ralue, trap_action, 0x20, 28, 4); 7210 7211 /* reg_ralue_trap_id 7212 * Trap ID to be reported to CPU. 7213 * Trap ID is RTR_INGRESS0 or RTR_INGRESS1. 7214 * For trap_action of NOP, MIRROR and DISCARD_ERROR, trap_id is reserved. 7215 * Access: RW 7216 */ 7217 MLXSW_ITEM32(reg, ralue, trap_id, 0x20, 0, 9); 7218 7219 /* reg_ralue_adjacency_index 7220 * Points to the first entry of the group-based ECMP. 7221 * Only relevant in case of REMOTE action. 7222 * Access: RW 7223 */ 7224 MLXSW_ITEM32(reg, ralue, adjacency_index, 0x24, 0, 24); 7225 7226 /* reg_ralue_ecmp_size 7227 * Amount of sequential entries starting 7228 * from the adjacency_index (the number of ECMPs). 7229 * The valid range is 1-64, 512, 1024, 2048 and 4096. 7230 * Reserved when trap_action is TRAP or DISCARD_ERROR. 7231 * Only relevant in case of REMOTE action. 7232 * Access: RW 7233 */ 7234 MLXSW_ITEM32(reg, ralue, ecmp_size, 0x28, 0, 13); 7235 7236 /* reg_ralue_local_erif 7237 * Egress Router Interface. 7238 * Only relevant in case of LOCAL action. 7239 * Access: RW 7240 */ 7241 MLXSW_ITEM32(reg, ralue, local_erif, 0x24, 0, 16); 7242 7243 /* reg_ralue_ip2me_v 7244 * Valid bit for the tunnel_ptr field. 7245 * If valid = 0 then trap to CPU as IP2ME trap ID. 7246 * If valid = 1 and the packet format allows NVE or IPinIP tunnel 7247 * decapsulation then tunnel decapsulation is done. 7248 * If valid = 1 and packet format does not allow NVE or IPinIP tunnel 7249 * decapsulation then trap as IP2ME trap ID. 7250 * Only relevant in case of IP2ME action. 7251 * Access: RW 7252 */ 7253 MLXSW_ITEM32(reg, ralue, ip2me_v, 0x24, 31, 1); 7254 7255 /* reg_ralue_ip2me_tunnel_ptr 7256 * Tunnel Pointer for NVE or IPinIP tunnel decapsulation. 7257 * For Spectrum, pointer to KVD Linear. 7258 * Only relevant in case of IP2ME action. 7259 * Access: RW 7260 */ 7261 MLXSW_ITEM32(reg, ralue, ip2me_tunnel_ptr, 0x24, 0, 24); 7262 7263 static inline void mlxsw_reg_ralue_pack(char *payload, 7264 enum mlxsw_reg_ralxx_protocol protocol, 7265 enum mlxsw_reg_ralue_op op, 7266 u16 virtual_router, u8 prefix_len) 7267 { 7268 MLXSW_REG_ZERO(ralue, payload); 7269 mlxsw_reg_ralue_protocol_set(payload, protocol); 7270 mlxsw_reg_ralue_op_set(payload, op); 7271 mlxsw_reg_ralue_virtual_router_set(payload, virtual_router); 7272 mlxsw_reg_ralue_prefix_len_set(payload, prefix_len); 7273 mlxsw_reg_ralue_entry_type_set(payload, 7274 MLXSW_REG_RALUE_ENTRY_TYPE_ROUTE_ENTRY); 7275 mlxsw_reg_ralue_bmp_len_set(payload, prefix_len); 7276 } 7277 7278 static inline void mlxsw_reg_ralue_pack4(char *payload, 7279 enum mlxsw_reg_ralxx_protocol protocol, 7280 enum mlxsw_reg_ralue_op op, 7281 u16 virtual_router, u8 prefix_len, 7282 u32 dip) 7283 { 7284 mlxsw_reg_ralue_pack(payload, protocol, op, virtual_router, prefix_len); 7285 mlxsw_reg_ralue_dip4_set(payload, dip); 7286 } 7287 7288 static inline void mlxsw_reg_ralue_pack6(char *payload, 7289 enum mlxsw_reg_ralxx_protocol protocol, 7290 enum mlxsw_reg_ralue_op op, 7291 u16 virtual_router, u8 prefix_len, 7292 const void *dip) 7293 { 7294 mlxsw_reg_ralue_pack(payload, protocol, op, virtual_router, prefix_len); 7295 mlxsw_reg_ralue_dip6_memcpy_to(payload, dip); 7296 } 7297 7298 static inline void 7299 mlxsw_reg_ralue_act_remote_pack(char *payload, 7300 enum mlxsw_reg_ralue_trap_action trap_action, 7301 u16 trap_id, u32 adjacency_index, u16 ecmp_size) 7302 { 7303 mlxsw_reg_ralue_action_type_set(payload, 7304 MLXSW_REG_RALUE_ACTION_TYPE_REMOTE); 7305 mlxsw_reg_ralue_trap_action_set(payload, trap_action); 7306 mlxsw_reg_ralue_trap_id_set(payload, trap_id); 7307 mlxsw_reg_ralue_adjacency_index_set(payload, adjacency_index); 7308 mlxsw_reg_ralue_ecmp_size_set(payload, ecmp_size); 7309 } 7310 7311 static inline void 7312 mlxsw_reg_ralue_act_local_pack(char *payload, 7313 enum mlxsw_reg_ralue_trap_action trap_action, 7314 u16 trap_id, u16 local_erif) 7315 { 7316 mlxsw_reg_ralue_action_type_set(payload, 7317 MLXSW_REG_RALUE_ACTION_TYPE_LOCAL); 7318 mlxsw_reg_ralue_trap_action_set(payload, trap_action); 7319 mlxsw_reg_ralue_trap_id_set(payload, trap_id); 7320 mlxsw_reg_ralue_local_erif_set(payload, local_erif); 7321 } 7322 7323 static inline void 7324 mlxsw_reg_ralue_act_ip2me_pack(char *payload) 7325 { 7326 mlxsw_reg_ralue_action_type_set(payload, 7327 MLXSW_REG_RALUE_ACTION_TYPE_IP2ME); 7328 } 7329 7330 static inline void 7331 mlxsw_reg_ralue_act_ip2me_tun_pack(char *payload, u32 tunnel_ptr) 7332 { 7333 mlxsw_reg_ralue_action_type_set(payload, 7334 MLXSW_REG_RALUE_ACTION_TYPE_IP2ME); 7335 mlxsw_reg_ralue_ip2me_v_set(payload, 1); 7336 mlxsw_reg_ralue_ip2me_tunnel_ptr_set(payload, tunnel_ptr); 7337 } 7338 7339 /* RAUHT - Router Algorithmic LPM Unicast Host Table Register 7340 * ---------------------------------------------------------- 7341 * The RAUHT register is used to configure and query the Unicast Host table in 7342 * devices that implement the Algorithmic LPM. 7343 */ 7344 #define MLXSW_REG_RAUHT_ID 0x8014 7345 #define MLXSW_REG_RAUHT_LEN 0x74 7346 7347 MLXSW_REG_DEFINE(rauht, MLXSW_REG_RAUHT_ID, MLXSW_REG_RAUHT_LEN); 7348 7349 enum mlxsw_reg_rauht_type { 7350 MLXSW_REG_RAUHT_TYPE_IPV4, 7351 MLXSW_REG_RAUHT_TYPE_IPV6, 7352 }; 7353 7354 /* reg_rauht_type 7355 * Access: Index 7356 */ 7357 MLXSW_ITEM32(reg, rauht, type, 0x00, 24, 2); 7358 7359 enum mlxsw_reg_rauht_op { 7360 MLXSW_REG_RAUHT_OP_QUERY_READ = 0, 7361 /* Read operation */ 7362 MLXSW_REG_RAUHT_OP_QUERY_CLEAR_ON_READ = 1, 7363 /* Clear on read operation. Used to read entry and clear 7364 * activity bit. 7365 */ 7366 MLXSW_REG_RAUHT_OP_WRITE_ADD = 0, 7367 /* Add. Used to write a new entry to the table. All R/W fields are 7368 * relevant for new entry. Activity bit is set for new entries. 7369 */ 7370 MLXSW_REG_RAUHT_OP_WRITE_UPDATE = 1, 7371 /* Update action. Used to update an existing route entry and 7372 * only update the following fields: 7373 * trap_action, trap_id, mac, counter_set_type, counter_index 7374 */ 7375 MLXSW_REG_RAUHT_OP_WRITE_CLEAR_ACTIVITY = 2, 7376 /* Clear activity. A bit is cleared for the entry. */ 7377 MLXSW_REG_RAUHT_OP_WRITE_DELETE = 3, 7378 /* Delete entry */ 7379 MLXSW_REG_RAUHT_OP_WRITE_DELETE_ALL = 4, 7380 /* Delete all host entries on a RIF. In this command, dip 7381 * field is reserved. 7382 */ 7383 }; 7384 7385 /* reg_rauht_op 7386 * Access: OP 7387 */ 7388 MLXSW_ITEM32(reg, rauht, op, 0x00, 20, 3); 7389 7390 /* reg_rauht_a 7391 * Activity. Set for new entries. Set if a packet lookup has hit on 7392 * the specific entry. 7393 * To clear the a bit, use "clear activity" op. 7394 * Enabled by activity_dis in RGCR 7395 * Access: RO 7396 */ 7397 MLXSW_ITEM32(reg, rauht, a, 0x00, 16, 1); 7398 7399 /* reg_rauht_rif 7400 * Router Interface 7401 * Access: Index 7402 */ 7403 MLXSW_ITEM32(reg, rauht, rif, 0x00, 0, 16); 7404 7405 /* reg_rauht_dip* 7406 * Destination address. 7407 * Access: Index 7408 */ 7409 MLXSW_ITEM32(reg, rauht, dip4, 0x1C, 0x0, 32); 7410 MLXSW_ITEM_BUF(reg, rauht, dip6, 0x10, 16); 7411 7412 enum mlxsw_reg_rauht_trap_action { 7413 MLXSW_REG_RAUHT_TRAP_ACTION_NOP, 7414 MLXSW_REG_RAUHT_TRAP_ACTION_TRAP, 7415 MLXSW_REG_RAUHT_TRAP_ACTION_MIRROR_TO_CPU, 7416 MLXSW_REG_RAUHT_TRAP_ACTION_MIRROR, 7417 MLXSW_REG_RAUHT_TRAP_ACTION_DISCARD_ERRORS, 7418 }; 7419 7420 /* reg_rauht_trap_action 7421 * Access: RW 7422 */ 7423 MLXSW_ITEM32(reg, rauht, trap_action, 0x60, 28, 4); 7424 7425 enum mlxsw_reg_rauht_trap_id { 7426 MLXSW_REG_RAUHT_TRAP_ID_RTR_EGRESS0, 7427 MLXSW_REG_RAUHT_TRAP_ID_RTR_EGRESS1, 7428 }; 7429 7430 /* reg_rauht_trap_id 7431 * Trap ID to be reported to CPU. 7432 * Trap-ID is RTR_EGRESS0 or RTR_EGRESS1. 7433 * For trap_action of NOP, MIRROR and DISCARD_ERROR, 7434 * trap_id is reserved. 7435 * Access: RW 7436 */ 7437 MLXSW_ITEM32(reg, rauht, trap_id, 0x60, 0, 9); 7438 7439 /* reg_rauht_counter_set_type 7440 * Counter set type for flow counters 7441 * Access: RW 7442 */ 7443 MLXSW_ITEM32(reg, rauht, counter_set_type, 0x68, 24, 8); 7444 7445 /* reg_rauht_counter_index 7446 * Counter index for flow counters 7447 * Access: RW 7448 */ 7449 MLXSW_ITEM32(reg, rauht, counter_index, 0x68, 0, 24); 7450 7451 /* reg_rauht_mac 7452 * MAC address. 7453 * Access: RW 7454 */ 7455 MLXSW_ITEM_BUF(reg, rauht, mac, 0x6E, 6); 7456 7457 static inline void mlxsw_reg_rauht_pack(char *payload, 7458 enum mlxsw_reg_rauht_op op, u16 rif, 7459 const char *mac) 7460 { 7461 MLXSW_REG_ZERO(rauht, payload); 7462 mlxsw_reg_rauht_op_set(payload, op); 7463 mlxsw_reg_rauht_rif_set(payload, rif); 7464 mlxsw_reg_rauht_mac_memcpy_to(payload, mac); 7465 } 7466 7467 static inline void mlxsw_reg_rauht_pack4(char *payload, 7468 enum mlxsw_reg_rauht_op op, u16 rif, 7469 const char *mac, u32 dip) 7470 { 7471 mlxsw_reg_rauht_pack(payload, op, rif, mac); 7472 mlxsw_reg_rauht_dip4_set(payload, dip); 7473 } 7474 7475 static inline void mlxsw_reg_rauht_pack6(char *payload, 7476 enum mlxsw_reg_rauht_op op, u16 rif, 7477 const char *mac, const char *dip) 7478 { 7479 mlxsw_reg_rauht_pack(payload, op, rif, mac); 7480 mlxsw_reg_rauht_type_set(payload, MLXSW_REG_RAUHT_TYPE_IPV6); 7481 mlxsw_reg_rauht_dip6_memcpy_to(payload, dip); 7482 } 7483 7484 static inline void mlxsw_reg_rauht_pack_counter(char *payload, 7485 u64 counter_index) 7486 { 7487 mlxsw_reg_rauht_counter_index_set(payload, counter_index); 7488 mlxsw_reg_rauht_counter_set_type_set(payload, 7489 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES); 7490 } 7491 7492 /* RALEU - Router Algorithmic LPM ECMP Update Register 7493 * --------------------------------------------------- 7494 * The register enables updating the ECMP section in the action for multiple 7495 * LPM Unicast entries in a single operation. The update is executed to 7496 * all entries of a {virtual router, protocol} tuple using the same ECMP group. 7497 */ 7498 #define MLXSW_REG_RALEU_ID 0x8015 7499 #define MLXSW_REG_RALEU_LEN 0x28 7500 7501 MLXSW_REG_DEFINE(raleu, MLXSW_REG_RALEU_ID, MLXSW_REG_RALEU_LEN); 7502 7503 /* reg_raleu_protocol 7504 * Protocol. 7505 * Access: Index 7506 */ 7507 MLXSW_ITEM32(reg, raleu, protocol, 0x00, 24, 4); 7508 7509 /* reg_raleu_virtual_router 7510 * Virtual Router ID 7511 * Range is 0..cap_max_virtual_routers-1 7512 * Access: Index 7513 */ 7514 MLXSW_ITEM32(reg, raleu, virtual_router, 0x00, 0, 16); 7515 7516 /* reg_raleu_adjacency_index 7517 * Adjacency Index used for matching on the existing entries. 7518 * Access: Index 7519 */ 7520 MLXSW_ITEM32(reg, raleu, adjacency_index, 0x10, 0, 24); 7521 7522 /* reg_raleu_ecmp_size 7523 * ECMP Size used for matching on the existing entries. 7524 * Access: Index 7525 */ 7526 MLXSW_ITEM32(reg, raleu, ecmp_size, 0x14, 0, 13); 7527 7528 /* reg_raleu_new_adjacency_index 7529 * New Adjacency Index. 7530 * Access: WO 7531 */ 7532 MLXSW_ITEM32(reg, raleu, new_adjacency_index, 0x20, 0, 24); 7533 7534 /* reg_raleu_new_ecmp_size 7535 * New ECMP Size. 7536 * Access: WO 7537 */ 7538 MLXSW_ITEM32(reg, raleu, new_ecmp_size, 0x24, 0, 13); 7539 7540 static inline void mlxsw_reg_raleu_pack(char *payload, 7541 enum mlxsw_reg_ralxx_protocol protocol, 7542 u16 virtual_router, 7543 u32 adjacency_index, u16 ecmp_size, 7544 u32 new_adjacency_index, 7545 u16 new_ecmp_size) 7546 { 7547 MLXSW_REG_ZERO(raleu, payload); 7548 mlxsw_reg_raleu_protocol_set(payload, protocol); 7549 mlxsw_reg_raleu_virtual_router_set(payload, virtual_router); 7550 mlxsw_reg_raleu_adjacency_index_set(payload, adjacency_index); 7551 mlxsw_reg_raleu_ecmp_size_set(payload, ecmp_size); 7552 mlxsw_reg_raleu_new_adjacency_index_set(payload, new_adjacency_index); 7553 mlxsw_reg_raleu_new_ecmp_size_set(payload, new_ecmp_size); 7554 } 7555 7556 /* RAUHTD - Router Algorithmic LPM Unicast Host Table Dump Register 7557 * ---------------------------------------------------------------- 7558 * The RAUHTD register allows dumping entries from the Router Unicast Host 7559 * Table. For a given session an entry is dumped no more than one time. The 7560 * first RAUHTD access after reset is a new session. A session ends when the 7561 * num_rec response is smaller than num_rec request or for IPv4 when the 7562 * num_entries is smaller than 4. The clear activity affect the current session 7563 * or the last session if a new session has not started. 7564 */ 7565 #define MLXSW_REG_RAUHTD_ID 0x8018 7566 #define MLXSW_REG_RAUHTD_BASE_LEN 0x20 7567 #define MLXSW_REG_RAUHTD_REC_LEN 0x20 7568 #define MLXSW_REG_RAUHTD_REC_MAX_NUM 32 7569 #define MLXSW_REG_RAUHTD_LEN (MLXSW_REG_RAUHTD_BASE_LEN + \ 7570 MLXSW_REG_RAUHTD_REC_MAX_NUM * MLXSW_REG_RAUHTD_REC_LEN) 7571 #define MLXSW_REG_RAUHTD_IPV4_ENT_PER_REC 4 7572 7573 MLXSW_REG_DEFINE(rauhtd, MLXSW_REG_RAUHTD_ID, MLXSW_REG_RAUHTD_LEN); 7574 7575 #define MLXSW_REG_RAUHTD_FILTER_A BIT(0) 7576 #define MLXSW_REG_RAUHTD_FILTER_RIF BIT(3) 7577 7578 /* reg_rauhtd_filter_fields 7579 * if a bit is '0' then the relevant field is ignored and dump is done 7580 * regardless of the field value 7581 * Bit0 - filter by activity: entry_a 7582 * Bit3 - filter by entry rip: entry_rif 7583 * Access: Index 7584 */ 7585 MLXSW_ITEM32(reg, rauhtd, filter_fields, 0x00, 0, 8); 7586 7587 enum mlxsw_reg_rauhtd_op { 7588 MLXSW_REG_RAUHTD_OP_DUMP, 7589 MLXSW_REG_RAUHTD_OP_DUMP_AND_CLEAR, 7590 }; 7591 7592 /* reg_rauhtd_op 7593 * Access: OP 7594 */ 7595 MLXSW_ITEM32(reg, rauhtd, op, 0x04, 24, 2); 7596 7597 /* reg_rauhtd_num_rec 7598 * At request: number of records requested 7599 * At response: number of records dumped 7600 * For IPv4, each record has 4 entries at request and up to 4 entries 7601 * at response 7602 * Range is 0..MLXSW_REG_RAUHTD_REC_MAX_NUM 7603 * Access: Index 7604 */ 7605 MLXSW_ITEM32(reg, rauhtd, num_rec, 0x04, 0, 8); 7606 7607 /* reg_rauhtd_entry_a 7608 * Dump only if activity has value of entry_a 7609 * Reserved if filter_fields bit0 is '0' 7610 * Access: Index 7611 */ 7612 MLXSW_ITEM32(reg, rauhtd, entry_a, 0x08, 16, 1); 7613 7614 enum mlxsw_reg_rauhtd_type { 7615 MLXSW_REG_RAUHTD_TYPE_IPV4, 7616 MLXSW_REG_RAUHTD_TYPE_IPV6, 7617 }; 7618 7619 /* reg_rauhtd_type 7620 * Dump only if record type is: 7621 * 0 - IPv4 7622 * 1 - IPv6 7623 * Access: Index 7624 */ 7625 MLXSW_ITEM32(reg, rauhtd, type, 0x08, 0, 4); 7626 7627 /* reg_rauhtd_entry_rif 7628 * Dump only if RIF has value of entry_rif 7629 * Reserved if filter_fields bit3 is '0' 7630 * Access: Index 7631 */ 7632 MLXSW_ITEM32(reg, rauhtd, entry_rif, 0x0C, 0, 16); 7633 7634 static inline void mlxsw_reg_rauhtd_pack(char *payload, 7635 enum mlxsw_reg_rauhtd_type type) 7636 { 7637 MLXSW_REG_ZERO(rauhtd, payload); 7638 mlxsw_reg_rauhtd_filter_fields_set(payload, MLXSW_REG_RAUHTD_FILTER_A); 7639 mlxsw_reg_rauhtd_op_set(payload, MLXSW_REG_RAUHTD_OP_DUMP_AND_CLEAR); 7640 mlxsw_reg_rauhtd_num_rec_set(payload, MLXSW_REG_RAUHTD_REC_MAX_NUM); 7641 mlxsw_reg_rauhtd_entry_a_set(payload, 1); 7642 mlxsw_reg_rauhtd_type_set(payload, type); 7643 } 7644 7645 /* reg_rauhtd_ipv4_rec_num_entries 7646 * Number of valid entries in this record: 7647 * 0 - 1 valid entry 7648 * 1 - 2 valid entries 7649 * 2 - 3 valid entries 7650 * 3 - 4 valid entries 7651 * Access: RO 7652 */ 7653 MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_rec_num_entries, 7654 MLXSW_REG_RAUHTD_BASE_LEN, 28, 2, 7655 MLXSW_REG_RAUHTD_REC_LEN, 0x00, false); 7656 7657 /* reg_rauhtd_rec_type 7658 * Record type. 7659 * 0 - IPv4 7660 * 1 - IPv6 7661 * Access: RO 7662 */ 7663 MLXSW_ITEM32_INDEXED(reg, rauhtd, rec_type, MLXSW_REG_RAUHTD_BASE_LEN, 24, 2, 7664 MLXSW_REG_RAUHTD_REC_LEN, 0x00, false); 7665 7666 #define MLXSW_REG_RAUHTD_IPV4_ENT_LEN 0x8 7667 7668 /* reg_rauhtd_ipv4_ent_a 7669 * Activity. Set for new entries. Set if a packet lookup has hit on the 7670 * specific entry. 7671 * Access: RO 7672 */ 7673 MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_ent_a, MLXSW_REG_RAUHTD_BASE_LEN, 16, 1, 7674 MLXSW_REG_RAUHTD_IPV4_ENT_LEN, 0x00, false); 7675 7676 /* reg_rauhtd_ipv4_ent_rif 7677 * Router interface. 7678 * Access: RO 7679 */ 7680 MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_ent_rif, MLXSW_REG_RAUHTD_BASE_LEN, 0, 7681 16, MLXSW_REG_RAUHTD_IPV4_ENT_LEN, 0x00, false); 7682 7683 /* reg_rauhtd_ipv4_ent_dip 7684 * Destination IPv4 address. 7685 * Access: RO 7686 */ 7687 MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_ent_dip, MLXSW_REG_RAUHTD_BASE_LEN, 0, 7688 32, MLXSW_REG_RAUHTD_IPV4_ENT_LEN, 0x04, false); 7689 7690 #define MLXSW_REG_RAUHTD_IPV6_ENT_LEN 0x20 7691 7692 /* reg_rauhtd_ipv6_ent_a 7693 * Activity. Set for new entries. Set if a packet lookup has hit on the 7694 * specific entry. 7695 * Access: RO 7696 */ 7697 MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv6_ent_a, MLXSW_REG_RAUHTD_BASE_LEN, 16, 1, 7698 MLXSW_REG_RAUHTD_IPV6_ENT_LEN, 0x00, false); 7699 7700 /* reg_rauhtd_ipv6_ent_rif 7701 * Router interface. 7702 * Access: RO 7703 */ 7704 MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv6_ent_rif, MLXSW_REG_RAUHTD_BASE_LEN, 0, 7705 16, MLXSW_REG_RAUHTD_IPV6_ENT_LEN, 0x00, false); 7706 7707 /* reg_rauhtd_ipv6_ent_dip 7708 * Destination IPv6 address. 7709 * Access: RO 7710 */ 7711 MLXSW_ITEM_BUF_INDEXED(reg, rauhtd, ipv6_ent_dip, MLXSW_REG_RAUHTD_BASE_LEN, 7712 16, MLXSW_REG_RAUHTD_IPV6_ENT_LEN, 0x10); 7713 7714 static inline void mlxsw_reg_rauhtd_ent_ipv4_unpack(char *payload, 7715 int ent_index, u16 *p_rif, 7716 u32 *p_dip) 7717 { 7718 *p_rif = mlxsw_reg_rauhtd_ipv4_ent_rif_get(payload, ent_index); 7719 *p_dip = mlxsw_reg_rauhtd_ipv4_ent_dip_get(payload, ent_index); 7720 } 7721 7722 static inline void mlxsw_reg_rauhtd_ent_ipv6_unpack(char *payload, 7723 int rec_index, u16 *p_rif, 7724 char *p_dip) 7725 { 7726 *p_rif = mlxsw_reg_rauhtd_ipv6_ent_rif_get(payload, rec_index); 7727 mlxsw_reg_rauhtd_ipv6_ent_dip_memcpy_from(payload, rec_index, p_dip); 7728 } 7729 7730 /* RTDP - Routing Tunnel Decap Properties Register 7731 * ----------------------------------------------- 7732 * The RTDP register is used for configuring the tunnel decap properties of NVE 7733 * and IPinIP. 7734 */ 7735 #define MLXSW_REG_RTDP_ID 0x8020 7736 #define MLXSW_REG_RTDP_LEN 0x44 7737 7738 MLXSW_REG_DEFINE(rtdp, MLXSW_REG_RTDP_ID, MLXSW_REG_RTDP_LEN); 7739 7740 enum mlxsw_reg_rtdp_type { 7741 MLXSW_REG_RTDP_TYPE_NVE, 7742 MLXSW_REG_RTDP_TYPE_IPIP, 7743 }; 7744 7745 /* reg_rtdp_type 7746 * Type of the RTDP entry as per enum mlxsw_reg_rtdp_type. 7747 * Access: RW 7748 */ 7749 MLXSW_ITEM32(reg, rtdp, type, 0x00, 28, 4); 7750 7751 /* reg_rtdp_tunnel_index 7752 * Index to the Decap entry. 7753 * For Spectrum, Index to KVD Linear. 7754 * Access: Index 7755 */ 7756 MLXSW_ITEM32(reg, rtdp, tunnel_index, 0x00, 0, 24); 7757 7758 /* reg_rtdp_egress_router_interface 7759 * Underlay egress router interface. 7760 * Valid range is from 0 to cap_max_router_interfaces - 1 7761 * Access: RW 7762 */ 7763 MLXSW_ITEM32(reg, rtdp, egress_router_interface, 0x40, 0, 16); 7764 7765 /* IPinIP */ 7766 7767 /* reg_rtdp_ipip_irif 7768 * Ingress Router Interface for the overlay router 7769 * Access: RW 7770 */ 7771 MLXSW_ITEM32(reg, rtdp, ipip_irif, 0x04, 16, 16); 7772 7773 enum mlxsw_reg_rtdp_ipip_sip_check { 7774 /* No sip checks. */ 7775 MLXSW_REG_RTDP_IPIP_SIP_CHECK_NO, 7776 /* Filter packet if underlay is not IPv4 or if underlay SIP does not 7777 * equal ipv4_usip. 7778 */ 7779 MLXSW_REG_RTDP_IPIP_SIP_CHECK_FILTER_IPV4, 7780 /* Filter packet if underlay is not IPv6 or if underlay SIP does not 7781 * equal ipv6_usip. 7782 */ 7783 MLXSW_REG_RTDP_IPIP_SIP_CHECK_FILTER_IPV6 = 3, 7784 }; 7785 7786 /* reg_rtdp_ipip_sip_check 7787 * SIP check to perform. If decapsulation failed due to these configurations 7788 * then trap_id is IPIP_DECAP_ERROR. 7789 * Access: RW 7790 */ 7791 MLXSW_ITEM32(reg, rtdp, ipip_sip_check, 0x04, 0, 3); 7792 7793 /* If set, allow decapsulation of IPinIP (without GRE). */ 7794 #define MLXSW_REG_RTDP_IPIP_TYPE_CHECK_ALLOW_IPIP BIT(0) 7795 /* If set, allow decapsulation of IPinGREinIP without a key. */ 7796 #define MLXSW_REG_RTDP_IPIP_TYPE_CHECK_ALLOW_GRE BIT(1) 7797 /* If set, allow decapsulation of IPinGREinIP with a key. */ 7798 #define MLXSW_REG_RTDP_IPIP_TYPE_CHECK_ALLOW_GRE_KEY BIT(2) 7799 7800 /* reg_rtdp_ipip_type_check 7801 * Flags as per MLXSW_REG_RTDP_IPIP_TYPE_CHECK_*. If decapsulation failed due to 7802 * these configurations then trap_id is IPIP_DECAP_ERROR. 7803 * Access: RW 7804 */ 7805 MLXSW_ITEM32(reg, rtdp, ipip_type_check, 0x08, 24, 3); 7806 7807 /* reg_rtdp_ipip_gre_key_check 7808 * Whether GRE key should be checked. When check is enabled: 7809 * - A packet received as IPinIP (without GRE) will always pass. 7810 * - A packet received as IPinGREinIP without a key will not pass the check. 7811 * - A packet received as IPinGREinIP with a key will pass the check only if the 7812 * key in the packet is equal to expected_gre_key. 7813 * If decapsulation failed due to GRE key then trap_id is IPIP_DECAP_ERROR. 7814 * Access: RW 7815 */ 7816 MLXSW_ITEM32(reg, rtdp, ipip_gre_key_check, 0x08, 23, 1); 7817 7818 /* reg_rtdp_ipip_ipv4_usip 7819 * Underlay IPv4 address for ipv4 source address check. 7820 * Reserved when sip_check is not '1'. 7821 * Access: RW 7822 */ 7823 MLXSW_ITEM32(reg, rtdp, ipip_ipv4_usip, 0x0C, 0, 32); 7824 7825 /* reg_rtdp_ipip_ipv6_usip_ptr 7826 * This field is valid when sip_check is "sipv6 check explicitly". This is a 7827 * pointer to the IPv6 DIP which is configured by RIPS. For Spectrum, the index 7828 * is to the KVD linear. 7829 * Reserved when sip_check is not MLXSW_REG_RTDP_IPIP_SIP_CHECK_FILTER_IPV6. 7830 * Access: RW 7831 */ 7832 MLXSW_ITEM32(reg, rtdp, ipip_ipv6_usip_ptr, 0x10, 0, 24); 7833 7834 /* reg_rtdp_ipip_expected_gre_key 7835 * GRE key for checking. 7836 * Reserved when gre_key_check is '0'. 7837 * Access: RW 7838 */ 7839 MLXSW_ITEM32(reg, rtdp, ipip_expected_gre_key, 0x14, 0, 32); 7840 7841 static inline void mlxsw_reg_rtdp_pack(char *payload, 7842 enum mlxsw_reg_rtdp_type type, 7843 u32 tunnel_index) 7844 { 7845 MLXSW_REG_ZERO(rtdp, payload); 7846 mlxsw_reg_rtdp_type_set(payload, type); 7847 mlxsw_reg_rtdp_tunnel_index_set(payload, tunnel_index); 7848 } 7849 7850 static inline void 7851 mlxsw_reg_rtdp_ipip4_pack(char *payload, u16 irif, 7852 enum mlxsw_reg_rtdp_ipip_sip_check sip_check, 7853 unsigned int type_check, bool gre_key_check, 7854 u32 ipv4_usip, u32 expected_gre_key) 7855 { 7856 mlxsw_reg_rtdp_ipip_irif_set(payload, irif); 7857 mlxsw_reg_rtdp_ipip_sip_check_set(payload, sip_check); 7858 mlxsw_reg_rtdp_ipip_type_check_set(payload, type_check); 7859 mlxsw_reg_rtdp_ipip_gre_key_check_set(payload, gre_key_check); 7860 mlxsw_reg_rtdp_ipip_ipv4_usip_set(payload, ipv4_usip); 7861 mlxsw_reg_rtdp_ipip_expected_gre_key_set(payload, expected_gre_key); 7862 } 7863 7864 /* RIGR-V2 - Router Interface Group Register Version 2 7865 * --------------------------------------------------- 7866 * The RIGR_V2 register is used to add, remove and query egress interface list 7867 * of a multicast forwarding entry. 7868 */ 7869 #define MLXSW_REG_RIGR2_ID 0x8023 7870 #define MLXSW_REG_RIGR2_LEN 0xB0 7871 7872 #define MLXSW_REG_RIGR2_MAX_ERIFS 32 7873 7874 MLXSW_REG_DEFINE(rigr2, MLXSW_REG_RIGR2_ID, MLXSW_REG_RIGR2_LEN); 7875 7876 /* reg_rigr2_rigr_index 7877 * KVD Linear index. 7878 * Access: Index 7879 */ 7880 MLXSW_ITEM32(reg, rigr2, rigr_index, 0x04, 0, 24); 7881 7882 /* reg_rigr2_vnext 7883 * Next RIGR Index is valid. 7884 * Access: RW 7885 */ 7886 MLXSW_ITEM32(reg, rigr2, vnext, 0x08, 31, 1); 7887 7888 /* reg_rigr2_next_rigr_index 7889 * Next RIGR Index. The index is to the KVD linear. 7890 * Reserved when vnxet = '0'. 7891 * Access: RW 7892 */ 7893 MLXSW_ITEM32(reg, rigr2, next_rigr_index, 0x08, 0, 24); 7894 7895 /* reg_rigr2_vrmid 7896 * RMID Index is valid. 7897 * Access: RW 7898 */ 7899 MLXSW_ITEM32(reg, rigr2, vrmid, 0x20, 31, 1); 7900 7901 /* reg_rigr2_rmid_index 7902 * RMID Index. 7903 * Range 0 .. max_mid - 1 7904 * Reserved when vrmid = '0'. 7905 * The index is to the Port Group Table (PGT) 7906 * Access: RW 7907 */ 7908 MLXSW_ITEM32(reg, rigr2, rmid_index, 0x20, 0, 16); 7909 7910 /* reg_rigr2_erif_entry_v 7911 * Egress Router Interface is valid. 7912 * Note that low-entries must be set if high-entries are set. For 7913 * example: if erif_entry[2].v is set then erif_entry[1].v and 7914 * erif_entry[0].v must be set. 7915 * Index can be from 0 to cap_mc_erif_list_entries-1 7916 * Access: RW 7917 */ 7918 MLXSW_ITEM32_INDEXED(reg, rigr2, erif_entry_v, 0x24, 31, 1, 4, 0, false); 7919 7920 /* reg_rigr2_erif_entry_erif 7921 * Egress Router Interface. 7922 * Valid range is from 0 to cap_max_router_interfaces - 1 7923 * Index can be from 0 to MLXSW_REG_RIGR2_MAX_ERIFS - 1 7924 * Access: RW 7925 */ 7926 MLXSW_ITEM32_INDEXED(reg, rigr2, erif_entry_erif, 0x24, 0, 16, 4, 0, false); 7927 7928 static inline void mlxsw_reg_rigr2_pack(char *payload, u32 rigr_index, 7929 bool vnext, u32 next_rigr_index) 7930 { 7931 MLXSW_REG_ZERO(rigr2, payload); 7932 mlxsw_reg_rigr2_rigr_index_set(payload, rigr_index); 7933 mlxsw_reg_rigr2_vnext_set(payload, vnext); 7934 mlxsw_reg_rigr2_next_rigr_index_set(payload, next_rigr_index); 7935 mlxsw_reg_rigr2_vrmid_set(payload, 0); 7936 mlxsw_reg_rigr2_rmid_index_set(payload, 0); 7937 } 7938 7939 static inline void mlxsw_reg_rigr2_erif_entry_pack(char *payload, int index, 7940 bool v, u16 erif) 7941 { 7942 mlxsw_reg_rigr2_erif_entry_v_set(payload, index, v); 7943 mlxsw_reg_rigr2_erif_entry_erif_set(payload, index, erif); 7944 } 7945 7946 /* RECR-V2 - Router ECMP Configuration Version 2 Register 7947 * ------------------------------------------------------ 7948 */ 7949 #define MLXSW_REG_RECR2_ID 0x8025 7950 #define MLXSW_REG_RECR2_LEN 0x38 7951 7952 MLXSW_REG_DEFINE(recr2, MLXSW_REG_RECR2_ID, MLXSW_REG_RECR2_LEN); 7953 7954 /* reg_recr2_pp 7955 * Per-port configuration 7956 * Access: Index 7957 */ 7958 MLXSW_ITEM32(reg, recr2, pp, 0x00, 24, 1); 7959 7960 /* reg_recr2_sh 7961 * Symmetric hash 7962 * Access: RW 7963 */ 7964 MLXSW_ITEM32(reg, recr2, sh, 0x00, 8, 1); 7965 7966 /* reg_recr2_seed 7967 * Seed 7968 * Access: RW 7969 */ 7970 MLXSW_ITEM32(reg, recr2, seed, 0x08, 0, 32); 7971 7972 enum { 7973 /* Enable IPv4 fields if packet is not TCP and not UDP */ 7974 MLXSW_REG_RECR2_IPV4_EN_NOT_TCP_NOT_UDP = 3, 7975 /* Enable IPv4 fields if packet is TCP or UDP */ 7976 MLXSW_REG_RECR2_IPV4_EN_TCP_UDP = 4, 7977 /* Enable IPv6 fields if packet is not TCP and not UDP */ 7978 MLXSW_REG_RECR2_IPV6_EN_NOT_TCP_NOT_UDP = 5, 7979 /* Enable IPv6 fields if packet is TCP or UDP */ 7980 MLXSW_REG_RECR2_IPV6_EN_TCP_UDP = 6, 7981 /* Enable TCP/UDP header fields if packet is IPv4 */ 7982 MLXSW_REG_RECR2_TCP_UDP_EN_IPV4 = 7, 7983 /* Enable TCP/UDP header fields if packet is IPv6 */ 7984 MLXSW_REG_RECR2_TCP_UDP_EN_IPV6 = 8, 7985 }; 7986 7987 /* reg_recr2_outer_header_enables 7988 * Bit mask where each bit enables a specific layer to be included in 7989 * the hash calculation. 7990 * Access: RW 7991 */ 7992 MLXSW_ITEM_BIT_ARRAY(reg, recr2, outer_header_enables, 0x10, 0x04, 1); 7993 7994 enum { 7995 /* IPv4 Source IP */ 7996 MLXSW_REG_RECR2_IPV4_SIP0 = 9, 7997 MLXSW_REG_RECR2_IPV4_SIP3 = 12, 7998 /* IPv4 Destination IP */ 7999 MLXSW_REG_RECR2_IPV4_DIP0 = 13, 8000 MLXSW_REG_RECR2_IPV4_DIP3 = 16, 8001 /* IP Protocol */ 8002 MLXSW_REG_RECR2_IPV4_PROTOCOL = 17, 8003 /* IPv6 Source IP */ 8004 MLXSW_REG_RECR2_IPV6_SIP0_7 = 21, 8005 MLXSW_REG_RECR2_IPV6_SIP8 = 29, 8006 MLXSW_REG_RECR2_IPV6_SIP15 = 36, 8007 /* IPv6 Destination IP */ 8008 MLXSW_REG_RECR2_IPV6_DIP0_7 = 37, 8009 MLXSW_REG_RECR2_IPV6_DIP8 = 45, 8010 MLXSW_REG_RECR2_IPV6_DIP15 = 52, 8011 /* IPv6 Next Header */ 8012 MLXSW_REG_RECR2_IPV6_NEXT_HEADER = 53, 8013 /* IPv6 Flow Label */ 8014 MLXSW_REG_RECR2_IPV6_FLOW_LABEL = 57, 8015 /* TCP/UDP Source Port */ 8016 MLXSW_REG_RECR2_TCP_UDP_SPORT = 74, 8017 /* TCP/UDP Destination Port */ 8018 MLXSW_REG_RECR2_TCP_UDP_DPORT = 75, 8019 }; 8020 8021 /* reg_recr2_outer_header_fields_enable 8022 * Packet fields to enable for ECMP hash subject to outer_header_enable. 8023 * Access: RW 8024 */ 8025 MLXSW_ITEM_BIT_ARRAY(reg, recr2, outer_header_fields_enable, 0x14, 0x14, 1); 8026 8027 static inline void mlxsw_reg_recr2_ipv4_sip_enable(char *payload) 8028 { 8029 int i; 8030 8031 for (i = MLXSW_REG_RECR2_IPV4_SIP0; i <= MLXSW_REG_RECR2_IPV4_SIP3; i++) 8032 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, 8033 true); 8034 } 8035 8036 static inline void mlxsw_reg_recr2_ipv4_dip_enable(char *payload) 8037 { 8038 int i; 8039 8040 for (i = MLXSW_REG_RECR2_IPV4_DIP0; i <= MLXSW_REG_RECR2_IPV4_DIP3; i++) 8041 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, 8042 true); 8043 } 8044 8045 static inline void mlxsw_reg_recr2_ipv6_sip_enable(char *payload) 8046 { 8047 int i = MLXSW_REG_RECR2_IPV6_SIP0_7; 8048 8049 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, true); 8050 8051 i = MLXSW_REG_RECR2_IPV6_SIP8; 8052 for (; i <= MLXSW_REG_RECR2_IPV6_SIP15; i++) 8053 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, 8054 true); 8055 } 8056 8057 static inline void mlxsw_reg_recr2_ipv6_dip_enable(char *payload) 8058 { 8059 int i = MLXSW_REG_RECR2_IPV6_DIP0_7; 8060 8061 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, true); 8062 8063 i = MLXSW_REG_RECR2_IPV6_DIP8; 8064 for (; i <= MLXSW_REG_RECR2_IPV6_DIP15; i++) 8065 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, 8066 true); 8067 } 8068 8069 static inline void mlxsw_reg_recr2_pack(char *payload, u32 seed) 8070 { 8071 MLXSW_REG_ZERO(recr2, payload); 8072 mlxsw_reg_recr2_pp_set(payload, false); 8073 mlxsw_reg_recr2_sh_set(payload, true); 8074 mlxsw_reg_recr2_seed_set(payload, seed); 8075 } 8076 8077 /* RMFT-V2 - Router Multicast Forwarding Table Version 2 Register 8078 * -------------------------------------------------------------- 8079 * The RMFT_V2 register is used to configure and query the multicast table. 8080 */ 8081 #define MLXSW_REG_RMFT2_ID 0x8027 8082 #define MLXSW_REG_RMFT2_LEN 0x174 8083 8084 MLXSW_REG_DEFINE(rmft2, MLXSW_REG_RMFT2_ID, MLXSW_REG_RMFT2_LEN); 8085 8086 /* reg_rmft2_v 8087 * Valid 8088 * Access: RW 8089 */ 8090 MLXSW_ITEM32(reg, rmft2, v, 0x00, 31, 1); 8091 8092 enum mlxsw_reg_rmft2_type { 8093 MLXSW_REG_RMFT2_TYPE_IPV4, 8094 MLXSW_REG_RMFT2_TYPE_IPV6 8095 }; 8096 8097 /* reg_rmft2_type 8098 * Access: Index 8099 */ 8100 MLXSW_ITEM32(reg, rmft2, type, 0x00, 28, 2); 8101 8102 enum mlxsw_sp_reg_rmft2_op { 8103 /* For Write: 8104 * Write operation. Used to write a new entry to the table. All RW 8105 * fields are relevant for new entry. Activity bit is set for new 8106 * entries - Note write with v (Valid) 0 will delete the entry. 8107 * For Query: 8108 * Read operation 8109 */ 8110 MLXSW_REG_RMFT2_OP_READ_WRITE, 8111 }; 8112 8113 /* reg_rmft2_op 8114 * Operation. 8115 * Access: OP 8116 */ 8117 MLXSW_ITEM32(reg, rmft2, op, 0x00, 20, 2); 8118 8119 /* reg_rmft2_a 8120 * Activity. Set for new entries. Set if a packet lookup has hit on the specific 8121 * entry. 8122 * Access: RO 8123 */ 8124 MLXSW_ITEM32(reg, rmft2, a, 0x00, 16, 1); 8125 8126 /* reg_rmft2_offset 8127 * Offset within the multicast forwarding table to write to. 8128 * Access: Index 8129 */ 8130 MLXSW_ITEM32(reg, rmft2, offset, 0x00, 0, 16); 8131 8132 /* reg_rmft2_virtual_router 8133 * Virtual Router ID. Range from 0..cap_max_virtual_routers-1 8134 * Access: RW 8135 */ 8136 MLXSW_ITEM32(reg, rmft2, virtual_router, 0x04, 0, 16); 8137 8138 enum mlxsw_reg_rmft2_irif_mask { 8139 MLXSW_REG_RMFT2_IRIF_MASK_IGNORE, 8140 MLXSW_REG_RMFT2_IRIF_MASK_COMPARE 8141 }; 8142 8143 /* reg_rmft2_irif_mask 8144 * Ingress RIF mask. 8145 * Access: RW 8146 */ 8147 MLXSW_ITEM32(reg, rmft2, irif_mask, 0x08, 24, 1); 8148 8149 /* reg_rmft2_irif 8150 * Ingress RIF index. 8151 * Access: RW 8152 */ 8153 MLXSW_ITEM32(reg, rmft2, irif, 0x08, 0, 16); 8154 8155 /* reg_rmft2_dip{4,6} 8156 * Destination IPv4/6 address 8157 * Access: RW 8158 */ 8159 MLXSW_ITEM_BUF(reg, rmft2, dip6, 0x10, 16); 8160 MLXSW_ITEM32(reg, rmft2, dip4, 0x1C, 0, 32); 8161 8162 /* reg_rmft2_dip{4,6}_mask 8163 * A bit that is set directs the TCAM to compare the corresponding bit in key. A 8164 * bit that is clear directs the TCAM to ignore the corresponding bit in key. 8165 * Access: RW 8166 */ 8167 MLXSW_ITEM_BUF(reg, rmft2, dip6_mask, 0x20, 16); 8168 MLXSW_ITEM32(reg, rmft2, dip4_mask, 0x2C, 0, 32); 8169 8170 /* reg_rmft2_sip{4,6} 8171 * Source IPv4/6 address 8172 * Access: RW 8173 */ 8174 MLXSW_ITEM_BUF(reg, rmft2, sip6, 0x30, 16); 8175 MLXSW_ITEM32(reg, rmft2, sip4, 0x3C, 0, 32); 8176 8177 /* reg_rmft2_sip{4,6}_mask 8178 * A bit that is set directs the TCAM to compare the corresponding bit in key. A 8179 * bit that is clear directs the TCAM to ignore the corresponding bit in key. 8180 * Access: RW 8181 */ 8182 MLXSW_ITEM_BUF(reg, rmft2, sip6_mask, 0x40, 16); 8183 MLXSW_ITEM32(reg, rmft2, sip4_mask, 0x4C, 0, 32); 8184 8185 /* reg_rmft2_flexible_action_set 8186 * ACL action set. The only supported action types in this field and in any 8187 * action-set pointed from here are as follows: 8188 * 00h: ACTION_NULL 8189 * 01h: ACTION_MAC_TTL, only TTL configuration is supported. 8190 * 03h: ACTION_TRAP 8191 * 06h: ACTION_QOS 8192 * 08h: ACTION_POLICING_MONITORING 8193 * 10h: ACTION_ROUTER_MC 8194 * Access: RW 8195 */ 8196 MLXSW_ITEM_BUF(reg, rmft2, flexible_action_set, 0x80, 8197 MLXSW_REG_FLEX_ACTION_SET_LEN); 8198 8199 static inline void 8200 mlxsw_reg_rmft2_common_pack(char *payload, bool v, u16 offset, 8201 u16 virtual_router, 8202 enum mlxsw_reg_rmft2_irif_mask irif_mask, u16 irif, 8203 const char *flex_action_set) 8204 { 8205 MLXSW_REG_ZERO(rmft2, payload); 8206 mlxsw_reg_rmft2_v_set(payload, v); 8207 mlxsw_reg_rmft2_op_set(payload, MLXSW_REG_RMFT2_OP_READ_WRITE); 8208 mlxsw_reg_rmft2_offset_set(payload, offset); 8209 mlxsw_reg_rmft2_virtual_router_set(payload, virtual_router); 8210 mlxsw_reg_rmft2_irif_mask_set(payload, irif_mask); 8211 mlxsw_reg_rmft2_irif_set(payload, irif); 8212 if (flex_action_set) 8213 mlxsw_reg_rmft2_flexible_action_set_memcpy_to(payload, 8214 flex_action_set); 8215 } 8216 8217 static inline void 8218 mlxsw_reg_rmft2_ipv4_pack(char *payload, bool v, u16 offset, u16 virtual_router, 8219 enum mlxsw_reg_rmft2_irif_mask irif_mask, u16 irif, 8220 u32 dip4, u32 dip4_mask, u32 sip4, u32 sip4_mask, 8221 const char *flexible_action_set) 8222 { 8223 mlxsw_reg_rmft2_common_pack(payload, v, offset, virtual_router, 8224 irif_mask, irif, flexible_action_set); 8225 mlxsw_reg_rmft2_type_set(payload, MLXSW_REG_RMFT2_TYPE_IPV4); 8226 mlxsw_reg_rmft2_dip4_set(payload, dip4); 8227 mlxsw_reg_rmft2_dip4_mask_set(payload, dip4_mask); 8228 mlxsw_reg_rmft2_sip4_set(payload, sip4); 8229 mlxsw_reg_rmft2_sip4_mask_set(payload, sip4_mask); 8230 } 8231 8232 static inline void 8233 mlxsw_reg_rmft2_ipv6_pack(char *payload, bool v, u16 offset, u16 virtual_router, 8234 enum mlxsw_reg_rmft2_irif_mask irif_mask, u16 irif, 8235 struct in6_addr dip6, struct in6_addr dip6_mask, 8236 struct in6_addr sip6, struct in6_addr sip6_mask, 8237 const char *flexible_action_set) 8238 { 8239 mlxsw_reg_rmft2_common_pack(payload, v, offset, virtual_router, 8240 irif_mask, irif, flexible_action_set); 8241 mlxsw_reg_rmft2_type_set(payload, MLXSW_REG_RMFT2_TYPE_IPV6); 8242 mlxsw_reg_rmft2_dip6_memcpy_to(payload, (void *)&dip6); 8243 mlxsw_reg_rmft2_dip6_mask_memcpy_to(payload, (void *)&dip6_mask); 8244 mlxsw_reg_rmft2_sip6_memcpy_to(payload, (void *)&sip6); 8245 mlxsw_reg_rmft2_sip6_mask_memcpy_to(payload, (void *)&sip6_mask); 8246 } 8247 8248 /* MFCR - Management Fan Control Register 8249 * -------------------------------------- 8250 * This register controls the settings of the Fan Speed PWM mechanism. 8251 */ 8252 #define MLXSW_REG_MFCR_ID 0x9001 8253 #define MLXSW_REG_MFCR_LEN 0x08 8254 8255 MLXSW_REG_DEFINE(mfcr, MLXSW_REG_MFCR_ID, MLXSW_REG_MFCR_LEN); 8256 8257 enum mlxsw_reg_mfcr_pwm_frequency { 8258 MLXSW_REG_MFCR_PWM_FEQ_11HZ = 0x00, 8259 MLXSW_REG_MFCR_PWM_FEQ_14_7HZ = 0x01, 8260 MLXSW_REG_MFCR_PWM_FEQ_22_1HZ = 0x02, 8261 MLXSW_REG_MFCR_PWM_FEQ_1_4KHZ = 0x40, 8262 MLXSW_REG_MFCR_PWM_FEQ_5KHZ = 0x41, 8263 MLXSW_REG_MFCR_PWM_FEQ_20KHZ = 0x42, 8264 MLXSW_REG_MFCR_PWM_FEQ_22_5KHZ = 0x43, 8265 MLXSW_REG_MFCR_PWM_FEQ_25KHZ = 0x44, 8266 }; 8267 8268 /* reg_mfcr_pwm_frequency 8269 * Controls the frequency of the PWM signal. 8270 * Access: RW 8271 */ 8272 MLXSW_ITEM32(reg, mfcr, pwm_frequency, 0x00, 0, 7); 8273 8274 #define MLXSW_MFCR_TACHOS_MAX 10 8275 8276 /* reg_mfcr_tacho_active 8277 * Indicates which of the tachometer is active (bit per tachometer). 8278 * Access: RO 8279 */ 8280 MLXSW_ITEM32(reg, mfcr, tacho_active, 0x04, 16, MLXSW_MFCR_TACHOS_MAX); 8281 8282 #define MLXSW_MFCR_PWMS_MAX 5 8283 8284 /* reg_mfcr_pwm_active 8285 * Indicates which of the PWM control is active (bit per PWM). 8286 * Access: RO 8287 */ 8288 MLXSW_ITEM32(reg, mfcr, pwm_active, 0x04, 0, MLXSW_MFCR_PWMS_MAX); 8289 8290 static inline void 8291 mlxsw_reg_mfcr_pack(char *payload, 8292 enum mlxsw_reg_mfcr_pwm_frequency pwm_frequency) 8293 { 8294 MLXSW_REG_ZERO(mfcr, payload); 8295 mlxsw_reg_mfcr_pwm_frequency_set(payload, pwm_frequency); 8296 } 8297 8298 static inline void 8299 mlxsw_reg_mfcr_unpack(char *payload, 8300 enum mlxsw_reg_mfcr_pwm_frequency *p_pwm_frequency, 8301 u16 *p_tacho_active, u8 *p_pwm_active) 8302 { 8303 *p_pwm_frequency = mlxsw_reg_mfcr_pwm_frequency_get(payload); 8304 *p_tacho_active = mlxsw_reg_mfcr_tacho_active_get(payload); 8305 *p_pwm_active = mlxsw_reg_mfcr_pwm_active_get(payload); 8306 } 8307 8308 /* MFSC - Management Fan Speed Control Register 8309 * -------------------------------------------- 8310 * This register controls the settings of the Fan Speed PWM mechanism. 8311 */ 8312 #define MLXSW_REG_MFSC_ID 0x9002 8313 #define MLXSW_REG_MFSC_LEN 0x08 8314 8315 MLXSW_REG_DEFINE(mfsc, MLXSW_REG_MFSC_ID, MLXSW_REG_MFSC_LEN); 8316 8317 /* reg_mfsc_pwm 8318 * Fan pwm to control / monitor. 8319 * Access: Index 8320 */ 8321 MLXSW_ITEM32(reg, mfsc, pwm, 0x00, 24, 3); 8322 8323 /* reg_mfsc_pwm_duty_cycle 8324 * Controls the duty cycle of the PWM. Value range from 0..255 to 8325 * represent duty cycle of 0%...100%. 8326 * Access: RW 8327 */ 8328 MLXSW_ITEM32(reg, mfsc, pwm_duty_cycle, 0x04, 0, 8); 8329 8330 static inline void mlxsw_reg_mfsc_pack(char *payload, u8 pwm, 8331 u8 pwm_duty_cycle) 8332 { 8333 MLXSW_REG_ZERO(mfsc, payload); 8334 mlxsw_reg_mfsc_pwm_set(payload, pwm); 8335 mlxsw_reg_mfsc_pwm_duty_cycle_set(payload, pwm_duty_cycle); 8336 } 8337 8338 /* MFSM - Management Fan Speed Measurement 8339 * --------------------------------------- 8340 * This register controls the settings of the Tacho measurements and 8341 * enables reading the Tachometer measurements. 8342 */ 8343 #define MLXSW_REG_MFSM_ID 0x9003 8344 #define MLXSW_REG_MFSM_LEN 0x08 8345 8346 MLXSW_REG_DEFINE(mfsm, MLXSW_REG_MFSM_ID, MLXSW_REG_MFSM_LEN); 8347 8348 /* reg_mfsm_tacho 8349 * Fan tachometer index. 8350 * Access: Index 8351 */ 8352 MLXSW_ITEM32(reg, mfsm, tacho, 0x00, 24, 4); 8353 8354 /* reg_mfsm_rpm 8355 * Fan speed (round per minute). 8356 * Access: RO 8357 */ 8358 MLXSW_ITEM32(reg, mfsm, rpm, 0x04, 0, 16); 8359 8360 static inline void mlxsw_reg_mfsm_pack(char *payload, u8 tacho) 8361 { 8362 MLXSW_REG_ZERO(mfsm, payload); 8363 mlxsw_reg_mfsm_tacho_set(payload, tacho); 8364 } 8365 8366 /* MFSL - Management Fan Speed Limit Register 8367 * ------------------------------------------ 8368 * The Fan Speed Limit register is used to configure the fan speed 8369 * event / interrupt notification mechanism. Fan speed threshold are 8370 * defined for both under-speed and over-speed. 8371 */ 8372 #define MLXSW_REG_MFSL_ID 0x9004 8373 #define MLXSW_REG_MFSL_LEN 0x0C 8374 8375 MLXSW_REG_DEFINE(mfsl, MLXSW_REG_MFSL_ID, MLXSW_REG_MFSL_LEN); 8376 8377 /* reg_mfsl_tacho 8378 * Fan tachometer index. 8379 * Access: Index 8380 */ 8381 MLXSW_ITEM32(reg, mfsl, tacho, 0x00, 24, 4); 8382 8383 /* reg_mfsl_tach_min 8384 * Tachometer minimum value (minimum RPM). 8385 * Access: RW 8386 */ 8387 MLXSW_ITEM32(reg, mfsl, tach_min, 0x04, 0, 16); 8388 8389 /* reg_mfsl_tach_max 8390 * Tachometer maximum value (maximum RPM). 8391 * Access: RW 8392 */ 8393 MLXSW_ITEM32(reg, mfsl, tach_max, 0x08, 0, 16); 8394 8395 static inline void mlxsw_reg_mfsl_pack(char *payload, u8 tacho, 8396 u16 tach_min, u16 tach_max) 8397 { 8398 MLXSW_REG_ZERO(mfsl, payload); 8399 mlxsw_reg_mfsl_tacho_set(payload, tacho); 8400 mlxsw_reg_mfsl_tach_min_set(payload, tach_min); 8401 mlxsw_reg_mfsl_tach_max_set(payload, tach_max); 8402 } 8403 8404 static inline void mlxsw_reg_mfsl_unpack(char *payload, u8 tacho, 8405 u16 *p_tach_min, u16 *p_tach_max) 8406 { 8407 if (p_tach_min) 8408 *p_tach_min = mlxsw_reg_mfsl_tach_min_get(payload); 8409 8410 if (p_tach_max) 8411 *p_tach_max = mlxsw_reg_mfsl_tach_max_get(payload); 8412 } 8413 8414 /* FORE - Fan Out of Range Event Register 8415 * -------------------------------------- 8416 * This register reports the status of the controlled fans compared to the 8417 * range defined by the MFSL register. 8418 */ 8419 #define MLXSW_REG_FORE_ID 0x9007 8420 #define MLXSW_REG_FORE_LEN 0x0C 8421 8422 MLXSW_REG_DEFINE(fore, MLXSW_REG_FORE_ID, MLXSW_REG_FORE_LEN); 8423 8424 /* fan_under_limit 8425 * Fan speed is below the low limit defined in MFSL register. Each bit relates 8426 * to a single tachometer and indicates the specific tachometer reading is 8427 * below the threshold. 8428 * Access: RO 8429 */ 8430 MLXSW_ITEM32(reg, fore, fan_under_limit, 0x00, 16, 10); 8431 8432 static inline void mlxsw_reg_fore_unpack(char *payload, u8 tacho, 8433 bool *fault) 8434 { 8435 u16 limit; 8436 8437 if (fault) { 8438 limit = mlxsw_reg_fore_fan_under_limit_get(payload); 8439 *fault = limit & BIT(tacho); 8440 } 8441 } 8442 8443 /* MTCAP - Management Temperature Capabilities 8444 * ------------------------------------------- 8445 * This register exposes the capabilities of the device and 8446 * system temperature sensing. 8447 */ 8448 #define MLXSW_REG_MTCAP_ID 0x9009 8449 #define MLXSW_REG_MTCAP_LEN 0x08 8450 8451 MLXSW_REG_DEFINE(mtcap, MLXSW_REG_MTCAP_ID, MLXSW_REG_MTCAP_LEN); 8452 8453 /* reg_mtcap_sensor_count 8454 * Number of sensors supported by the device. 8455 * This includes the QSFP module sensors (if exists in the QSFP module). 8456 * Access: RO 8457 */ 8458 MLXSW_ITEM32(reg, mtcap, sensor_count, 0x00, 0, 7); 8459 8460 /* MTMP - Management Temperature 8461 * ----------------------------- 8462 * This register controls the settings of the temperature measurements 8463 * and enables reading the temperature measurements. Note that temperature 8464 * is in 0.125 degrees Celsius. 8465 */ 8466 #define MLXSW_REG_MTMP_ID 0x900A 8467 #define MLXSW_REG_MTMP_LEN 0x20 8468 8469 MLXSW_REG_DEFINE(mtmp, MLXSW_REG_MTMP_ID, MLXSW_REG_MTMP_LEN); 8470 8471 #define MLXSW_REG_MTMP_MODULE_INDEX_MIN 64 8472 #define MLXSW_REG_MTMP_GBOX_INDEX_MIN 256 8473 /* reg_mtmp_sensor_index 8474 * Sensors index to access. 8475 * 64-127 of sensor_index are mapped to the SFP+/QSFP modules sequentially 8476 * (module 0 is mapped to sensor_index 64). 8477 * Access: Index 8478 */ 8479 MLXSW_ITEM32(reg, mtmp, sensor_index, 0x00, 0, 12); 8480 8481 /* Convert to milli degrees Celsius */ 8482 #define MLXSW_REG_MTMP_TEMP_TO_MC(val) ({ typeof(val) v_ = (val); \ 8483 ((v_) >= 0) ? ((v_) * 125) : \ 8484 ((s16)((GENMASK(15, 0) + (v_) + 1) \ 8485 * 125)); }) 8486 8487 /* reg_mtmp_temperature 8488 * Temperature reading from the sensor. Reading is in 0.125 Celsius 8489 * degrees units. 8490 * Access: RO 8491 */ 8492 MLXSW_ITEM32(reg, mtmp, temperature, 0x04, 0, 16); 8493 8494 /* reg_mtmp_mte 8495 * Max Temperature Enable - enables measuring the max temperature on a sensor. 8496 * Access: RW 8497 */ 8498 MLXSW_ITEM32(reg, mtmp, mte, 0x08, 31, 1); 8499 8500 /* reg_mtmp_mtr 8501 * Max Temperature Reset - clears the value of the max temperature register. 8502 * Access: WO 8503 */ 8504 MLXSW_ITEM32(reg, mtmp, mtr, 0x08, 30, 1); 8505 8506 /* reg_mtmp_max_temperature 8507 * The highest measured temperature from the sensor. 8508 * When the bit mte is cleared, the field max_temperature is reserved. 8509 * Access: RO 8510 */ 8511 MLXSW_ITEM32(reg, mtmp, max_temperature, 0x08, 0, 16); 8512 8513 /* reg_mtmp_tee 8514 * Temperature Event Enable. 8515 * 0 - Do not generate event 8516 * 1 - Generate event 8517 * 2 - Generate single event 8518 * Access: RW 8519 */ 8520 8521 enum mlxsw_reg_mtmp_tee { 8522 MLXSW_REG_MTMP_TEE_NO_EVENT, 8523 MLXSW_REG_MTMP_TEE_GENERATE_EVENT, 8524 MLXSW_REG_MTMP_TEE_GENERATE_SINGLE_EVENT, 8525 }; 8526 8527 MLXSW_ITEM32(reg, mtmp, tee, 0x0C, 30, 2); 8528 8529 #define MLXSW_REG_MTMP_THRESH_HI 0x348 /* 105 Celsius */ 8530 8531 /* reg_mtmp_temperature_threshold_hi 8532 * High threshold for Temperature Warning Event. In 0.125 Celsius. 8533 * Access: RW 8534 */ 8535 MLXSW_ITEM32(reg, mtmp, temperature_threshold_hi, 0x0C, 0, 16); 8536 8537 #define MLXSW_REG_MTMP_HYSTERESIS_TEMP 0x28 /* 5 Celsius */ 8538 /* reg_mtmp_temperature_threshold_lo 8539 * Low threshold for Temperature Warning Event. In 0.125 Celsius. 8540 * Access: RW 8541 */ 8542 MLXSW_ITEM32(reg, mtmp, temperature_threshold_lo, 0x10, 0, 16); 8543 8544 #define MLXSW_REG_MTMP_SENSOR_NAME_SIZE 8 8545 8546 /* reg_mtmp_sensor_name 8547 * Sensor Name 8548 * Access: RO 8549 */ 8550 MLXSW_ITEM_BUF(reg, mtmp, sensor_name, 0x18, MLXSW_REG_MTMP_SENSOR_NAME_SIZE); 8551 8552 static inline void mlxsw_reg_mtmp_pack(char *payload, u16 sensor_index, 8553 bool max_temp_enable, 8554 bool max_temp_reset) 8555 { 8556 MLXSW_REG_ZERO(mtmp, payload); 8557 mlxsw_reg_mtmp_sensor_index_set(payload, sensor_index); 8558 mlxsw_reg_mtmp_mte_set(payload, max_temp_enable); 8559 mlxsw_reg_mtmp_mtr_set(payload, max_temp_reset); 8560 mlxsw_reg_mtmp_temperature_threshold_hi_set(payload, 8561 MLXSW_REG_MTMP_THRESH_HI); 8562 } 8563 8564 static inline void mlxsw_reg_mtmp_unpack(char *payload, int *p_temp, 8565 int *p_max_temp, char *sensor_name) 8566 { 8567 s16 temp; 8568 8569 if (p_temp) { 8570 temp = mlxsw_reg_mtmp_temperature_get(payload); 8571 *p_temp = MLXSW_REG_MTMP_TEMP_TO_MC(temp); 8572 } 8573 if (p_max_temp) { 8574 temp = mlxsw_reg_mtmp_max_temperature_get(payload); 8575 *p_max_temp = MLXSW_REG_MTMP_TEMP_TO_MC(temp); 8576 } 8577 if (sensor_name) 8578 mlxsw_reg_mtmp_sensor_name_memcpy_from(payload, sensor_name); 8579 } 8580 8581 /* MTWE - Management Temperature Warning Event 8582 * ------------------------------------------- 8583 * This register is used for over temperature warning. 8584 */ 8585 #define MLXSW_REG_MTWE_ID 0x900B 8586 #define MLXSW_REG_MTWE_LEN 0x10 8587 8588 MLXSW_REG_DEFINE(mtwe, MLXSW_REG_MTWE_ID, MLXSW_REG_MTWE_LEN); 8589 8590 /* reg_mtwe_sensor_warning 8591 * Bit vector indicating which of the sensor reading is above threshold. 8592 * Address 00h bit31 is sensor_warning[127]. 8593 * Address 0Ch bit0 is sensor_warning[0]. 8594 * Access: RO 8595 */ 8596 MLXSW_ITEM_BIT_ARRAY(reg, mtwe, sensor_warning, 0x0, 0x10, 1); 8597 8598 /* MTBR - Management Temperature Bulk Register 8599 * ------------------------------------------- 8600 * This register is used for bulk temperature reading. 8601 */ 8602 #define MLXSW_REG_MTBR_ID 0x900F 8603 #define MLXSW_REG_MTBR_BASE_LEN 0x10 /* base length, without records */ 8604 #define MLXSW_REG_MTBR_REC_LEN 0x04 /* record length */ 8605 #define MLXSW_REG_MTBR_REC_MAX_COUNT 47 /* firmware limitation */ 8606 #define MLXSW_REG_MTBR_LEN (MLXSW_REG_MTBR_BASE_LEN + \ 8607 MLXSW_REG_MTBR_REC_LEN * \ 8608 MLXSW_REG_MTBR_REC_MAX_COUNT) 8609 8610 MLXSW_REG_DEFINE(mtbr, MLXSW_REG_MTBR_ID, MLXSW_REG_MTBR_LEN); 8611 8612 /* reg_mtbr_base_sensor_index 8613 * Base sensors index to access (0 - ASIC sensor, 1-63 - ambient sensors, 8614 * 64-127 are mapped to the SFP+/QSFP modules sequentially). 8615 * Access: Index 8616 */ 8617 MLXSW_ITEM32(reg, mtbr, base_sensor_index, 0x00, 0, 12); 8618 8619 /* reg_mtbr_num_rec 8620 * Request: Number of records to read 8621 * Response: Number of records read 8622 * See above description for more details. 8623 * Range 1..255 8624 * Access: RW 8625 */ 8626 MLXSW_ITEM32(reg, mtbr, num_rec, 0x04, 0, 8); 8627 8628 /* reg_mtbr_rec_max_temp 8629 * The highest measured temperature from the sensor. 8630 * When the bit mte is cleared, the field max_temperature is reserved. 8631 * Access: RO 8632 */ 8633 MLXSW_ITEM32_INDEXED(reg, mtbr, rec_max_temp, MLXSW_REG_MTBR_BASE_LEN, 16, 8634 16, MLXSW_REG_MTBR_REC_LEN, 0x00, false); 8635 8636 /* reg_mtbr_rec_temp 8637 * Temperature reading from the sensor. Reading is in 0..125 Celsius 8638 * degrees units. 8639 * Access: RO 8640 */ 8641 MLXSW_ITEM32_INDEXED(reg, mtbr, rec_temp, MLXSW_REG_MTBR_BASE_LEN, 0, 16, 8642 MLXSW_REG_MTBR_REC_LEN, 0x00, false); 8643 8644 static inline void mlxsw_reg_mtbr_pack(char *payload, u16 base_sensor_index, 8645 u8 num_rec) 8646 { 8647 MLXSW_REG_ZERO(mtbr, payload); 8648 mlxsw_reg_mtbr_base_sensor_index_set(payload, base_sensor_index); 8649 mlxsw_reg_mtbr_num_rec_set(payload, num_rec); 8650 } 8651 8652 /* Error codes from temperatute reading */ 8653 enum mlxsw_reg_mtbr_temp_status { 8654 MLXSW_REG_MTBR_NO_CONN = 0x8000, 8655 MLXSW_REG_MTBR_NO_TEMP_SENS = 0x8001, 8656 MLXSW_REG_MTBR_INDEX_NA = 0x8002, 8657 MLXSW_REG_MTBR_BAD_SENS_INFO = 0x8003, 8658 }; 8659 8660 /* Base index for reading modules temperature */ 8661 #define MLXSW_REG_MTBR_BASE_MODULE_INDEX 64 8662 8663 static inline void mlxsw_reg_mtbr_temp_unpack(char *payload, int rec_ind, 8664 u16 *p_temp, u16 *p_max_temp) 8665 { 8666 if (p_temp) 8667 *p_temp = mlxsw_reg_mtbr_rec_temp_get(payload, rec_ind); 8668 if (p_max_temp) 8669 *p_max_temp = mlxsw_reg_mtbr_rec_max_temp_get(payload, rec_ind); 8670 } 8671 8672 /* MCIA - Management Cable Info Access 8673 * ----------------------------------- 8674 * MCIA register is used to access the SFP+ and QSFP connector's EPROM. 8675 */ 8676 8677 #define MLXSW_REG_MCIA_ID 0x9014 8678 #define MLXSW_REG_MCIA_LEN 0x40 8679 8680 MLXSW_REG_DEFINE(mcia, MLXSW_REG_MCIA_ID, MLXSW_REG_MCIA_LEN); 8681 8682 /* reg_mcia_l 8683 * Lock bit. Setting this bit will lock the access to the specific 8684 * cable. Used for updating a full page in a cable EPROM. Any access 8685 * other then subsequence writes will fail while the port is locked. 8686 * Access: RW 8687 */ 8688 MLXSW_ITEM32(reg, mcia, l, 0x00, 31, 1); 8689 8690 /* reg_mcia_module 8691 * Module number. 8692 * Access: Index 8693 */ 8694 MLXSW_ITEM32(reg, mcia, module, 0x00, 16, 8); 8695 8696 /* reg_mcia_status 8697 * Module status. 8698 * Access: RO 8699 */ 8700 MLXSW_ITEM32(reg, mcia, status, 0x00, 0, 8); 8701 8702 /* reg_mcia_i2c_device_address 8703 * I2C device address. 8704 * Access: RW 8705 */ 8706 MLXSW_ITEM32(reg, mcia, i2c_device_address, 0x04, 24, 8); 8707 8708 /* reg_mcia_page_number 8709 * Page number. 8710 * Access: RW 8711 */ 8712 MLXSW_ITEM32(reg, mcia, page_number, 0x04, 16, 8); 8713 8714 /* reg_mcia_device_address 8715 * Device address. 8716 * Access: RW 8717 */ 8718 MLXSW_ITEM32(reg, mcia, device_address, 0x04, 0, 16); 8719 8720 /* reg_mcia_size 8721 * Number of bytes to read/write (up to 48 bytes). 8722 * Access: RW 8723 */ 8724 MLXSW_ITEM32(reg, mcia, size, 0x08, 0, 16); 8725 8726 #define MLXSW_REG_MCIA_EEPROM_PAGE_LENGTH 256 8727 #define MLXSW_REG_MCIA_EEPROM_UP_PAGE_LENGTH 128 8728 #define MLXSW_REG_MCIA_EEPROM_SIZE 48 8729 #define MLXSW_REG_MCIA_I2C_ADDR_LOW 0x50 8730 #define MLXSW_REG_MCIA_I2C_ADDR_HIGH 0x51 8731 #define MLXSW_REG_MCIA_PAGE0_LO_OFF 0xa0 8732 #define MLXSW_REG_MCIA_TH_ITEM_SIZE 2 8733 #define MLXSW_REG_MCIA_TH_PAGE_NUM 3 8734 #define MLXSW_REG_MCIA_TH_PAGE_CMIS_NUM 2 8735 #define MLXSW_REG_MCIA_PAGE0_LO 0 8736 #define MLXSW_REG_MCIA_TH_PAGE_OFF 0x80 8737 #define MLXSW_REG_MCIA_EEPROM_CMIS_FLAT_MEMORY BIT(7) 8738 8739 enum mlxsw_reg_mcia_eeprom_module_info_rev_id { 8740 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID_UNSPC = 0x00, 8741 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID_8436 = 0x01, 8742 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID_8636 = 0x03, 8743 }; 8744 8745 enum mlxsw_reg_mcia_eeprom_module_info_id { 8746 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_SFP = 0x03, 8747 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP = 0x0C, 8748 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP_PLUS = 0x0D, 8749 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP28 = 0x11, 8750 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP_DD = 0x18, 8751 }; 8752 8753 enum mlxsw_reg_mcia_eeprom_module_info { 8754 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID, 8755 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID, 8756 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_TYPE_ID, 8757 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_SIZE, 8758 }; 8759 8760 /* reg_mcia_eeprom 8761 * Bytes to read/write. 8762 * Access: RW 8763 */ 8764 MLXSW_ITEM_BUF(reg, mcia, eeprom, 0x10, MLXSW_REG_MCIA_EEPROM_SIZE); 8765 8766 /* This is used to access the optional upper pages (1-3) in the QSFP+ 8767 * memory map. Page 1 is available on offset 256 through 383, page 2 - 8768 * on offset 384 through 511, page 3 - on offset 512 through 639. 8769 */ 8770 #define MLXSW_REG_MCIA_PAGE_GET(off) (((off) - \ 8771 MLXSW_REG_MCIA_EEPROM_PAGE_LENGTH) / \ 8772 MLXSW_REG_MCIA_EEPROM_UP_PAGE_LENGTH + 1) 8773 8774 static inline void mlxsw_reg_mcia_pack(char *payload, u8 module, u8 lock, 8775 u8 page_number, u16 device_addr, 8776 u8 size, u8 i2c_device_addr) 8777 { 8778 MLXSW_REG_ZERO(mcia, payload); 8779 mlxsw_reg_mcia_module_set(payload, module); 8780 mlxsw_reg_mcia_l_set(payload, lock); 8781 mlxsw_reg_mcia_page_number_set(payload, page_number); 8782 mlxsw_reg_mcia_device_address_set(payload, device_addr); 8783 mlxsw_reg_mcia_size_set(payload, size); 8784 mlxsw_reg_mcia_i2c_device_address_set(payload, i2c_device_addr); 8785 } 8786 8787 /* MPAT - Monitoring Port Analyzer Table 8788 * ------------------------------------- 8789 * MPAT Register is used to query and configure the Switch PortAnalyzer Table. 8790 * For an enabled analyzer, all fields except e (enable) cannot be modified. 8791 */ 8792 #define MLXSW_REG_MPAT_ID 0x901A 8793 #define MLXSW_REG_MPAT_LEN 0x78 8794 8795 MLXSW_REG_DEFINE(mpat, MLXSW_REG_MPAT_ID, MLXSW_REG_MPAT_LEN); 8796 8797 /* reg_mpat_pa_id 8798 * Port Analyzer ID. 8799 * Access: Index 8800 */ 8801 MLXSW_ITEM32(reg, mpat, pa_id, 0x00, 28, 4); 8802 8803 /* reg_mpat_session_id 8804 * Mirror Session ID. 8805 * Used for MIRROR_SESSION<i> trap. 8806 * Access: RW 8807 */ 8808 MLXSW_ITEM32(reg, mpat, session_id, 0x00, 24, 4); 8809 8810 /* reg_mpat_system_port 8811 * A unique port identifier for the final destination of the packet. 8812 * Access: RW 8813 */ 8814 MLXSW_ITEM32(reg, mpat, system_port, 0x00, 0, 16); 8815 8816 /* reg_mpat_e 8817 * Enable. Indicating the Port Analyzer is enabled. 8818 * Access: RW 8819 */ 8820 MLXSW_ITEM32(reg, mpat, e, 0x04, 31, 1); 8821 8822 /* reg_mpat_qos 8823 * Quality Of Service Mode. 8824 * 0: CONFIGURED - QoS parameters (Switch Priority, and encapsulation 8825 * PCP, DEI, DSCP or VL) are configured. 8826 * 1: MAINTAIN - QoS parameters (Switch Priority, Color) are the 8827 * same as in the original packet that has triggered the mirroring. For 8828 * SPAN also the pcp,dei are maintained. 8829 * Access: RW 8830 */ 8831 MLXSW_ITEM32(reg, mpat, qos, 0x04, 26, 1); 8832 8833 /* reg_mpat_be 8834 * Best effort mode. Indicates mirroring traffic should not cause packet 8835 * drop or back pressure, but will discard the mirrored packets. Mirrored 8836 * packets will be forwarded on a best effort manner. 8837 * 0: Do not discard mirrored packets 8838 * 1: Discard mirrored packets if causing congestion 8839 * Access: RW 8840 */ 8841 MLXSW_ITEM32(reg, mpat, be, 0x04, 25, 1); 8842 8843 enum mlxsw_reg_mpat_span_type { 8844 /* Local SPAN Ethernet. 8845 * The original packet is not encapsulated. 8846 */ 8847 MLXSW_REG_MPAT_SPAN_TYPE_LOCAL_ETH = 0x0, 8848 8849 /* Remote SPAN Ethernet VLAN. 8850 * The packet is forwarded to the monitoring port on the monitoring 8851 * VLAN. 8852 */ 8853 MLXSW_REG_MPAT_SPAN_TYPE_REMOTE_ETH = 0x1, 8854 8855 /* Encapsulated Remote SPAN Ethernet L3 GRE. 8856 * The packet is encapsulated with GRE header. 8857 */ 8858 MLXSW_REG_MPAT_SPAN_TYPE_REMOTE_ETH_L3 = 0x3, 8859 }; 8860 8861 /* reg_mpat_span_type 8862 * SPAN type. 8863 * Access: RW 8864 */ 8865 MLXSW_ITEM32(reg, mpat, span_type, 0x04, 0, 4); 8866 8867 /* reg_mpat_pide 8868 * Policer enable. 8869 * Access: RW 8870 */ 8871 MLXSW_ITEM32(reg, mpat, pide, 0x0C, 15, 1); 8872 8873 /* reg_mpat_pid 8874 * Policer ID. 8875 * Access: RW 8876 */ 8877 MLXSW_ITEM32(reg, mpat, pid, 0x0C, 0, 14); 8878 8879 /* Remote SPAN - Ethernet VLAN 8880 * - - - - - - - - - - - - - - 8881 */ 8882 8883 /* reg_mpat_eth_rspan_vid 8884 * Encapsulation header VLAN ID. 8885 * Access: RW 8886 */ 8887 MLXSW_ITEM32(reg, mpat, eth_rspan_vid, 0x18, 0, 12); 8888 8889 /* Encapsulated Remote SPAN - Ethernet L2 8890 * - - - - - - - - - - - - - - - - - - - 8891 */ 8892 8893 enum mlxsw_reg_mpat_eth_rspan_version { 8894 MLXSW_REG_MPAT_ETH_RSPAN_VERSION_NO_HEADER = 15, 8895 }; 8896 8897 /* reg_mpat_eth_rspan_version 8898 * RSPAN mirror header version. 8899 * Access: RW 8900 */ 8901 MLXSW_ITEM32(reg, mpat, eth_rspan_version, 0x10, 18, 4); 8902 8903 /* reg_mpat_eth_rspan_mac 8904 * Destination MAC address. 8905 * Access: RW 8906 */ 8907 MLXSW_ITEM_BUF(reg, mpat, eth_rspan_mac, 0x12, 6); 8908 8909 /* reg_mpat_eth_rspan_tp 8910 * Tag Packet. Indicates whether the mirroring header should be VLAN tagged. 8911 * Access: RW 8912 */ 8913 MLXSW_ITEM32(reg, mpat, eth_rspan_tp, 0x18, 16, 1); 8914 8915 /* Encapsulated Remote SPAN - Ethernet L3 8916 * - - - - - - - - - - - - - - - - - - - 8917 */ 8918 8919 enum mlxsw_reg_mpat_eth_rspan_protocol { 8920 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV4, 8921 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV6, 8922 }; 8923 8924 /* reg_mpat_eth_rspan_protocol 8925 * SPAN encapsulation protocol. 8926 * Access: RW 8927 */ 8928 MLXSW_ITEM32(reg, mpat, eth_rspan_protocol, 0x18, 24, 4); 8929 8930 /* reg_mpat_eth_rspan_ttl 8931 * Encapsulation header Time-to-Live/HopLimit. 8932 * Access: RW 8933 */ 8934 MLXSW_ITEM32(reg, mpat, eth_rspan_ttl, 0x1C, 4, 8); 8935 8936 /* reg_mpat_eth_rspan_smac 8937 * Source MAC address 8938 * Access: RW 8939 */ 8940 MLXSW_ITEM_BUF(reg, mpat, eth_rspan_smac, 0x22, 6); 8941 8942 /* reg_mpat_eth_rspan_dip* 8943 * Destination IP address. The IP version is configured by protocol. 8944 * Access: RW 8945 */ 8946 MLXSW_ITEM32(reg, mpat, eth_rspan_dip4, 0x4C, 0, 32); 8947 MLXSW_ITEM_BUF(reg, mpat, eth_rspan_dip6, 0x40, 16); 8948 8949 /* reg_mpat_eth_rspan_sip* 8950 * Source IP address. The IP version is configured by protocol. 8951 * Access: RW 8952 */ 8953 MLXSW_ITEM32(reg, mpat, eth_rspan_sip4, 0x5C, 0, 32); 8954 MLXSW_ITEM_BUF(reg, mpat, eth_rspan_sip6, 0x50, 16); 8955 8956 static inline void mlxsw_reg_mpat_pack(char *payload, u8 pa_id, 8957 u16 system_port, bool e, 8958 enum mlxsw_reg_mpat_span_type span_type) 8959 { 8960 MLXSW_REG_ZERO(mpat, payload); 8961 mlxsw_reg_mpat_pa_id_set(payload, pa_id); 8962 mlxsw_reg_mpat_system_port_set(payload, system_port); 8963 mlxsw_reg_mpat_e_set(payload, e); 8964 mlxsw_reg_mpat_qos_set(payload, 1); 8965 mlxsw_reg_mpat_be_set(payload, 1); 8966 mlxsw_reg_mpat_span_type_set(payload, span_type); 8967 } 8968 8969 static inline void mlxsw_reg_mpat_eth_rspan_pack(char *payload, u16 vid) 8970 { 8971 mlxsw_reg_mpat_eth_rspan_vid_set(payload, vid); 8972 } 8973 8974 static inline void 8975 mlxsw_reg_mpat_eth_rspan_l2_pack(char *payload, 8976 enum mlxsw_reg_mpat_eth_rspan_version version, 8977 const char *mac, 8978 bool tp) 8979 { 8980 mlxsw_reg_mpat_eth_rspan_version_set(payload, version); 8981 mlxsw_reg_mpat_eth_rspan_mac_memcpy_to(payload, mac); 8982 mlxsw_reg_mpat_eth_rspan_tp_set(payload, tp); 8983 } 8984 8985 static inline void 8986 mlxsw_reg_mpat_eth_rspan_l3_ipv4_pack(char *payload, u8 ttl, 8987 const char *smac, 8988 u32 sip, u32 dip) 8989 { 8990 mlxsw_reg_mpat_eth_rspan_ttl_set(payload, ttl); 8991 mlxsw_reg_mpat_eth_rspan_smac_memcpy_to(payload, smac); 8992 mlxsw_reg_mpat_eth_rspan_protocol_set(payload, 8993 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV4); 8994 mlxsw_reg_mpat_eth_rspan_sip4_set(payload, sip); 8995 mlxsw_reg_mpat_eth_rspan_dip4_set(payload, dip); 8996 } 8997 8998 static inline void 8999 mlxsw_reg_mpat_eth_rspan_l3_ipv6_pack(char *payload, u8 ttl, 9000 const char *smac, 9001 struct in6_addr sip, struct in6_addr dip) 9002 { 9003 mlxsw_reg_mpat_eth_rspan_ttl_set(payload, ttl); 9004 mlxsw_reg_mpat_eth_rspan_smac_memcpy_to(payload, smac); 9005 mlxsw_reg_mpat_eth_rspan_protocol_set(payload, 9006 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV6); 9007 mlxsw_reg_mpat_eth_rspan_sip6_memcpy_to(payload, (void *)&sip); 9008 mlxsw_reg_mpat_eth_rspan_dip6_memcpy_to(payload, (void *)&dip); 9009 } 9010 9011 /* MPAR - Monitoring Port Analyzer Register 9012 * ---------------------------------------- 9013 * MPAR register is used to query and configure the port analyzer port mirroring 9014 * properties. 9015 */ 9016 #define MLXSW_REG_MPAR_ID 0x901B 9017 #define MLXSW_REG_MPAR_LEN 0x0C 9018 9019 MLXSW_REG_DEFINE(mpar, MLXSW_REG_MPAR_ID, MLXSW_REG_MPAR_LEN); 9020 9021 /* reg_mpar_local_port 9022 * The local port to mirror the packets from. 9023 * Access: Index 9024 */ 9025 MLXSW_ITEM32(reg, mpar, local_port, 0x00, 16, 8); 9026 9027 enum mlxsw_reg_mpar_i_e { 9028 MLXSW_REG_MPAR_TYPE_EGRESS, 9029 MLXSW_REG_MPAR_TYPE_INGRESS, 9030 }; 9031 9032 /* reg_mpar_i_e 9033 * Ingress/Egress 9034 * Access: Index 9035 */ 9036 MLXSW_ITEM32(reg, mpar, i_e, 0x00, 0, 4); 9037 9038 /* reg_mpar_enable 9039 * Enable mirroring 9040 * By default, port mirroring is disabled for all ports. 9041 * Access: RW 9042 */ 9043 MLXSW_ITEM32(reg, mpar, enable, 0x04, 31, 1); 9044 9045 /* reg_mpar_pa_id 9046 * Port Analyzer ID. 9047 * Access: RW 9048 */ 9049 MLXSW_ITEM32(reg, mpar, pa_id, 0x04, 0, 4); 9050 9051 static inline void mlxsw_reg_mpar_pack(char *payload, u8 local_port, 9052 enum mlxsw_reg_mpar_i_e i_e, 9053 bool enable, u8 pa_id) 9054 { 9055 MLXSW_REG_ZERO(mpar, payload); 9056 mlxsw_reg_mpar_local_port_set(payload, local_port); 9057 mlxsw_reg_mpar_enable_set(payload, enable); 9058 mlxsw_reg_mpar_i_e_set(payload, i_e); 9059 mlxsw_reg_mpar_pa_id_set(payload, pa_id); 9060 } 9061 9062 /* MGIR - Management General Information Register 9063 * ---------------------------------------------- 9064 * MGIR register allows software to query the hardware and firmware general 9065 * information. 9066 */ 9067 #define MLXSW_REG_MGIR_ID 0x9020 9068 #define MLXSW_REG_MGIR_LEN 0x9C 9069 9070 MLXSW_REG_DEFINE(mgir, MLXSW_REG_MGIR_ID, MLXSW_REG_MGIR_LEN); 9071 9072 /* reg_mgir_hw_info_device_hw_revision 9073 * Access: RO 9074 */ 9075 MLXSW_ITEM32(reg, mgir, hw_info_device_hw_revision, 0x0, 16, 16); 9076 9077 #define MLXSW_REG_MGIR_FW_INFO_PSID_SIZE 16 9078 9079 /* reg_mgir_fw_info_psid 9080 * PSID (ASCII string). 9081 * Access: RO 9082 */ 9083 MLXSW_ITEM_BUF(reg, mgir, fw_info_psid, 0x30, MLXSW_REG_MGIR_FW_INFO_PSID_SIZE); 9084 9085 /* reg_mgir_fw_info_extended_major 9086 * Access: RO 9087 */ 9088 MLXSW_ITEM32(reg, mgir, fw_info_extended_major, 0x44, 0, 32); 9089 9090 /* reg_mgir_fw_info_extended_minor 9091 * Access: RO 9092 */ 9093 MLXSW_ITEM32(reg, mgir, fw_info_extended_minor, 0x48, 0, 32); 9094 9095 /* reg_mgir_fw_info_extended_sub_minor 9096 * Access: RO 9097 */ 9098 MLXSW_ITEM32(reg, mgir, fw_info_extended_sub_minor, 0x4C, 0, 32); 9099 9100 static inline void mlxsw_reg_mgir_pack(char *payload) 9101 { 9102 MLXSW_REG_ZERO(mgir, payload); 9103 } 9104 9105 static inline void 9106 mlxsw_reg_mgir_unpack(char *payload, u32 *hw_rev, char *fw_info_psid, 9107 u32 *fw_major, u32 *fw_minor, u32 *fw_sub_minor) 9108 { 9109 *hw_rev = mlxsw_reg_mgir_hw_info_device_hw_revision_get(payload); 9110 mlxsw_reg_mgir_fw_info_psid_memcpy_from(payload, fw_info_psid); 9111 *fw_major = mlxsw_reg_mgir_fw_info_extended_major_get(payload); 9112 *fw_minor = mlxsw_reg_mgir_fw_info_extended_minor_get(payload); 9113 *fw_sub_minor = mlxsw_reg_mgir_fw_info_extended_sub_minor_get(payload); 9114 } 9115 9116 /* MRSR - Management Reset and Shutdown Register 9117 * --------------------------------------------- 9118 * MRSR register is used to reset or shutdown the switch or 9119 * the entire system (when applicable). 9120 */ 9121 #define MLXSW_REG_MRSR_ID 0x9023 9122 #define MLXSW_REG_MRSR_LEN 0x08 9123 9124 MLXSW_REG_DEFINE(mrsr, MLXSW_REG_MRSR_ID, MLXSW_REG_MRSR_LEN); 9125 9126 /* reg_mrsr_command 9127 * Reset/shutdown command 9128 * 0 - do nothing 9129 * 1 - software reset 9130 * Access: WO 9131 */ 9132 MLXSW_ITEM32(reg, mrsr, command, 0x00, 0, 4); 9133 9134 static inline void mlxsw_reg_mrsr_pack(char *payload) 9135 { 9136 MLXSW_REG_ZERO(mrsr, payload); 9137 mlxsw_reg_mrsr_command_set(payload, 1); 9138 } 9139 9140 /* MLCR - Management LED Control Register 9141 * -------------------------------------- 9142 * Controls the system LEDs. 9143 */ 9144 #define MLXSW_REG_MLCR_ID 0x902B 9145 #define MLXSW_REG_MLCR_LEN 0x0C 9146 9147 MLXSW_REG_DEFINE(mlcr, MLXSW_REG_MLCR_ID, MLXSW_REG_MLCR_LEN); 9148 9149 /* reg_mlcr_local_port 9150 * Local port number. 9151 * Access: RW 9152 */ 9153 MLXSW_ITEM32(reg, mlcr, local_port, 0x00, 16, 8); 9154 9155 #define MLXSW_REG_MLCR_DURATION_MAX 0xFFFF 9156 9157 /* reg_mlcr_beacon_duration 9158 * Duration of the beacon to be active, in seconds. 9159 * 0x0 - Will turn off the beacon. 9160 * 0xFFFF - Will turn on the beacon until explicitly turned off. 9161 * Access: RW 9162 */ 9163 MLXSW_ITEM32(reg, mlcr, beacon_duration, 0x04, 0, 16); 9164 9165 /* reg_mlcr_beacon_remain 9166 * Remaining duration of the beacon, in seconds. 9167 * 0xFFFF indicates an infinite amount of time. 9168 * Access: RO 9169 */ 9170 MLXSW_ITEM32(reg, mlcr, beacon_remain, 0x08, 0, 16); 9171 9172 static inline void mlxsw_reg_mlcr_pack(char *payload, u8 local_port, 9173 bool active) 9174 { 9175 MLXSW_REG_ZERO(mlcr, payload); 9176 mlxsw_reg_mlcr_local_port_set(payload, local_port); 9177 mlxsw_reg_mlcr_beacon_duration_set(payload, active ? 9178 MLXSW_REG_MLCR_DURATION_MAX : 0); 9179 } 9180 9181 /* MTPPS - Management Pulse Per Second Register 9182 * -------------------------------------------- 9183 * This register provides the device PPS capabilities, configure the PPS in and 9184 * out modules and holds the PPS in time stamp. 9185 */ 9186 #define MLXSW_REG_MTPPS_ID 0x9053 9187 #define MLXSW_REG_MTPPS_LEN 0x3C 9188 9189 MLXSW_REG_DEFINE(mtpps, MLXSW_REG_MTPPS_ID, MLXSW_REG_MTPPS_LEN); 9190 9191 /* reg_mtpps_enable 9192 * Enables the PPS functionality the specific pin. 9193 * A boolean variable. 9194 * Access: RW 9195 */ 9196 MLXSW_ITEM32(reg, mtpps, enable, 0x20, 31, 1); 9197 9198 enum mlxsw_reg_mtpps_pin_mode { 9199 MLXSW_REG_MTPPS_PIN_MODE_VIRTUAL_PIN = 0x2, 9200 }; 9201 9202 /* reg_mtpps_pin_mode 9203 * Pin mode to be used. The mode must comply with the supported modes of the 9204 * requested pin. 9205 * Access: RW 9206 */ 9207 MLXSW_ITEM32(reg, mtpps, pin_mode, 0x20, 8, 4); 9208 9209 #define MLXSW_REG_MTPPS_PIN_SP_VIRTUAL_PIN 7 9210 9211 /* reg_mtpps_pin 9212 * Pin to be configured or queried out of the supported pins. 9213 * Access: Index 9214 */ 9215 MLXSW_ITEM32(reg, mtpps, pin, 0x20, 0, 8); 9216 9217 /* reg_mtpps_time_stamp 9218 * When pin_mode = pps_in, the latched device time when it was triggered from 9219 * the external GPIO pin. 9220 * When pin_mode = pps_out or virtual_pin or pps_out_and_virtual_pin, the target 9221 * time to generate next output signal. 9222 * Time is in units of device clock. 9223 * Access: RW 9224 */ 9225 MLXSW_ITEM64(reg, mtpps, time_stamp, 0x28, 0, 64); 9226 9227 static inline void 9228 mlxsw_reg_mtpps_vpin_pack(char *payload, u64 time_stamp) 9229 { 9230 MLXSW_REG_ZERO(mtpps, payload); 9231 mlxsw_reg_mtpps_pin_set(payload, MLXSW_REG_MTPPS_PIN_SP_VIRTUAL_PIN); 9232 mlxsw_reg_mtpps_pin_mode_set(payload, 9233 MLXSW_REG_MTPPS_PIN_MODE_VIRTUAL_PIN); 9234 mlxsw_reg_mtpps_enable_set(payload, true); 9235 mlxsw_reg_mtpps_time_stamp_set(payload, time_stamp); 9236 } 9237 9238 /* MTUTC - Management UTC Register 9239 * ------------------------------- 9240 * Configures the HW UTC counter. 9241 */ 9242 #define MLXSW_REG_MTUTC_ID 0x9055 9243 #define MLXSW_REG_MTUTC_LEN 0x1C 9244 9245 MLXSW_REG_DEFINE(mtutc, MLXSW_REG_MTUTC_ID, MLXSW_REG_MTUTC_LEN); 9246 9247 enum mlxsw_reg_mtutc_operation { 9248 MLXSW_REG_MTUTC_OPERATION_SET_TIME_AT_NEXT_SEC = 0, 9249 MLXSW_REG_MTUTC_OPERATION_ADJUST_FREQ = 3, 9250 }; 9251 9252 /* reg_mtutc_operation 9253 * Operation. 9254 * Access: OP 9255 */ 9256 MLXSW_ITEM32(reg, mtutc, operation, 0x00, 0, 4); 9257 9258 /* reg_mtutc_freq_adjustment 9259 * Frequency adjustment: Every PPS the HW frequency will be 9260 * adjusted by this value. Units of HW clock, where HW counts 9261 * 10^9 HW clocks for 1 HW second. 9262 * Access: RW 9263 */ 9264 MLXSW_ITEM32(reg, mtutc, freq_adjustment, 0x04, 0, 32); 9265 9266 /* reg_mtutc_utc_sec 9267 * UTC seconds. 9268 * Access: WO 9269 */ 9270 MLXSW_ITEM32(reg, mtutc, utc_sec, 0x10, 0, 32); 9271 9272 static inline void 9273 mlxsw_reg_mtutc_pack(char *payload, enum mlxsw_reg_mtutc_operation oper, 9274 u32 freq_adj, u32 utc_sec) 9275 { 9276 MLXSW_REG_ZERO(mtutc, payload); 9277 mlxsw_reg_mtutc_operation_set(payload, oper); 9278 mlxsw_reg_mtutc_freq_adjustment_set(payload, freq_adj); 9279 mlxsw_reg_mtutc_utc_sec_set(payload, utc_sec); 9280 } 9281 9282 /* MCQI - Management Component Query Information 9283 * --------------------------------------------- 9284 * This register allows querying information about firmware components. 9285 */ 9286 #define MLXSW_REG_MCQI_ID 0x9061 9287 #define MLXSW_REG_MCQI_BASE_LEN 0x18 9288 #define MLXSW_REG_MCQI_CAP_LEN 0x14 9289 #define MLXSW_REG_MCQI_LEN (MLXSW_REG_MCQI_BASE_LEN + MLXSW_REG_MCQI_CAP_LEN) 9290 9291 MLXSW_REG_DEFINE(mcqi, MLXSW_REG_MCQI_ID, MLXSW_REG_MCQI_LEN); 9292 9293 /* reg_mcqi_component_index 9294 * Index of the accessed component. 9295 * Access: Index 9296 */ 9297 MLXSW_ITEM32(reg, mcqi, component_index, 0x00, 0, 16); 9298 9299 enum mlxfw_reg_mcqi_info_type { 9300 MLXSW_REG_MCQI_INFO_TYPE_CAPABILITIES, 9301 }; 9302 9303 /* reg_mcqi_info_type 9304 * Component properties set. 9305 * Access: RW 9306 */ 9307 MLXSW_ITEM32(reg, mcqi, info_type, 0x08, 0, 5); 9308 9309 /* reg_mcqi_offset 9310 * The requested/returned data offset from the section start, given in bytes. 9311 * Must be DWORD aligned. 9312 * Access: RW 9313 */ 9314 MLXSW_ITEM32(reg, mcqi, offset, 0x10, 0, 32); 9315 9316 /* reg_mcqi_data_size 9317 * The requested/returned data size, given in bytes. If data_size is not DWORD 9318 * aligned, the last bytes are zero padded. 9319 * Access: RW 9320 */ 9321 MLXSW_ITEM32(reg, mcqi, data_size, 0x14, 0, 16); 9322 9323 /* reg_mcqi_cap_max_component_size 9324 * Maximum size for this component, given in bytes. 9325 * Access: RO 9326 */ 9327 MLXSW_ITEM32(reg, mcqi, cap_max_component_size, 0x20, 0, 32); 9328 9329 /* reg_mcqi_cap_log_mcda_word_size 9330 * Log 2 of the access word size in bytes. Read and write access must be aligned 9331 * to the word size. Write access must be done for an integer number of words. 9332 * Access: RO 9333 */ 9334 MLXSW_ITEM32(reg, mcqi, cap_log_mcda_word_size, 0x24, 28, 4); 9335 9336 /* reg_mcqi_cap_mcda_max_write_size 9337 * Maximal write size for MCDA register 9338 * Access: RO 9339 */ 9340 MLXSW_ITEM32(reg, mcqi, cap_mcda_max_write_size, 0x24, 0, 16); 9341 9342 static inline void mlxsw_reg_mcqi_pack(char *payload, u16 component_index) 9343 { 9344 MLXSW_REG_ZERO(mcqi, payload); 9345 mlxsw_reg_mcqi_component_index_set(payload, component_index); 9346 mlxsw_reg_mcqi_info_type_set(payload, 9347 MLXSW_REG_MCQI_INFO_TYPE_CAPABILITIES); 9348 mlxsw_reg_mcqi_offset_set(payload, 0); 9349 mlxsw_reg_mcqi_data_size_set(payload, MLXSW_REG_MCQI_CAP_LEN); 9350 } 9351 9352 static inline void mlxsw_reg_mcqi_unpack(char *payload, 9353 u32 *p_cap_max_component_size, 9354 u8 *p_cap_log_mcda_word_size, 9355 u16 *p_cap_mcda_max_write_size) 9356 { 9357 *p_cap_max_component_size = 9358 mlxsw_reg_mcqi_cap_max_component_size_get(payload); 9359 *p_cap_log_mcda_word_size = 9360 mlxsw_reg_mcqi_cap_log_mcda_word_size_get(payload); 9361 *p_cap_mcda_max_write_size = 9362 mlxsw_reg_mcqi_cap_mcda_max_write_size_get(payload); 9363 } 9364 9365 /* MCC - Management Component Control 9366 * ---------------------------------- 9367 * Controls the firmware component and updates the FSM. 9368 */ 9369 #define MLXSW_REG_MCC_ID 0x9062 9370 #define MLXSW_REG_MCC_LEN 0x1C 9371 9372 MLXSW_REG_DEFINE(mcc, MLXSW_REG_MCC_ID, MLXSW_REG_MCC_LEN); 9373 9374 enum mlxsw_reg_mcc_instruction { 9375 MLXSW_REG_MCC_INSTRUCTION_LOCK_UPDATE_HANDLE = 0x01, 9376 MLXSW_REG_MCC_INSTRUCTION_RELEASE_UPDATE_HANDLE = 0x02, 9377 MLXSW_REG_MCC_INSTRUCTION_UPDATE_COMPONENT = 0x03, 9378 MLXSW_REG_MCC_INSTRUCTION_VERIFY_COMPONENT = 0x04, 9379 MLXSW_REG_MCC_INSTRUCTION_ACTIVATE = 0x06, 9380 MLXSW_REG_MCC_INSTRUCTION_CANCEL = 0x08, 9381 }; 9382 9383 /* reg_mcc_instruction 9384 * Command to be executed by the FSM. 9385 * Applicable for write operation only. 9386 * Access: RW 9387 */ 9388 MLXSW_ITEM32(reg, mcc, instruction, 0x00, 0, 8); 9389 9390 /* reg_mcc_component_index 9391 * Index of the accessed component. Applicable only for commands that 9392 * refer to components. Otherwise, this field is reserved. 9393 * Access: Index 9394 */ 9395 MLXSW_ITEM32(reg, mcc, component_index, 0x04, 0, 16); 9396 9397 /* reg_mcc_update_handle 9398 * Token representing the current flow executed by the FSM. 9399 * Access: WO 9400 */ 9401 MLXSW_ITEM32(reg, mcc, update_handle, 0x08, 0, 24); 9402 9403 /* reg_mcc_error_code 9404 * Indicates the successful completion of the instruction, or the reason it 9405 * failed 9406 * Access: RO 9407 */ 9408 MLXSW_ITEM32(reg, mcc, error_code, 0x0C, 8, 8); 9409 9410 /* reg_mcc_control_state 9411 * Current FSM state 9412 * Access: RO 9413 */ 9414 MLXSW_ITEM32(reg, mcc, control_state, 0x0C, 0, 4); 9415 9416 /* reg_mcc_component_size 9417 * Component size in bytes. Valid for UPDATE_COMPONENT instruction. Specifying 9418 * the size may shorten the update time. Value 0x0 means that size is 9419 * unspecified. 9420 * Access: WO 9421 */ 9422 MLXSW_ITEM32(reg, mcc, component_size, 0x10, 0, 32); 9423 9424 static inline void mlxsw_reg_mcc_pack(char *payload, 9425 enum mlxsw_reg_mcc_instruction instr, 9426 u16 component_index, u32 update_handle, 9427 u32 component_size) 9428 { 9429 MLXSW_REG_ZERO(mcc, payload); 9430 mlxsw_reg_mcc_instruction_set(payload, instr); 9431 mlxsw_reg_mcc_component_index_set(payload, component_index); 9432 mlxsw_reg_mcc_update_handle_set(payload, update_handle); 9433 mlxsw_reg_mcc_component_size_set(payload, component_size); 9434 } 9435 9436 static inline void mlxsw_reg_mcc_unpack(char *payload, u32 *p_update_handle, 9437 u8 *p_error_code, u8 *p_control_state) 9438 { 9439 if (p_update_handle) 9440 *p_update_handle = mlxsw_reg_mcc_update_handle_get(payload); 9441 if (p_error_code) 9442 *p_error_code = mlxsw_reg_mcc_error_code_get(payload); 9443 if (p_control_state) 9444 *p_control_state = mlxsw_reg_mcc_control_state_get(payload); 9445 } 9446 9447 /* MCDA - Management Component Data Access 9448 * --------------------------------------- 9449 * This register allows reading and writing a firmware component. 9450 */ 9451 #define MLXSW_REG_MCDA_ID 0x9063 9452 #define MLXSW_REG_MCDA_BASE_LEN 0x10 9453 #define MLXSW_REG_MCDA_MAX_DATA_LEN 0x80 9454 #define MLXSW_REG_MCDA_LEN \ 9455 (MLXSW_REG_MCDA_BASE_LEN + MLXSW_REG_MCDA_MAX_DATA_LEN) 9456 9457 MLXSW_REG_DEFINE(mcda, MLXSW_REG_MCDA_ID, MLXSW_REG_MCDA_LEN); 9458 9459 /* reg_mcda_update_handle 9460 * Token representing the current flow executed by the FSM. 9461 * Access: RW 9462 */ 9463 MLXSW_ITEM32(reg, mcda, update_handle, 0x00, 0, 24); 9464 9465 /* reg_mcda_offset 9466 * Offset of accessed address relative to component start. Accesses must be in 9467 * accordance to log_mcda_word_size in MCQI reg. 9468 * Access: RW 9469 */ 9470 MLXSW_ITEM32(reg, mcda, offset, 0x04, 0, 32); 9471 9472 /* reg_mcda_size 9473 * Size of the data accessed, given in bytes. 9474 * Access: RW 9475 */ 9476 MLXSW_ITEM32(reg, mcda, size, 0x08, 0, 16); 9477 9478 /* reg_mcda_data 9479 * Data block accessed. 9480 * Access: RW 9481 */ 9482 MLXSW_ITEM32_INDEXED(reg, mcda, data, 0x10, 0, 32, 4, 0, false); 9483 9484 static inline void mlxsw_reg_mcda_pack(char *payload, u32 update_handle, 9485 u32 offset, u16 size, u8 *data) 9486 { 9487 int i; 9488 9489 MLXSW_REG_ZERO(mcda, payload); 9490 mlxsw_reg_mcda_update_handle_set(payload, update_handle); 9491 mlxsw_reg_mcda_offset_set(payload, offset); 9492 mlxsw_reg_mcda_size_set(payload, size); 9493 9494 for (i = 0; i < size / 4; i++) 9495 mlxsw_reg_mcda_data_set(payload, i, *(u32 *) &data[i * 4]); 9496 } 9497 9498 /* MPSC - Monitoring Packet Sampling Configuration Register 9499 * -------------------------------------------------------- 9500 * MPSC Register is used to configure the Packet Sampling mechanism. 9501 */ 9502 #define MLXSW_REG_MPSC_ID 0x9080 9503 #define MLXSW_REG_MPSC_LEN 0x1C 9504 9505 MLXSW_REG_DEFINE(mpsc, MLXSW_REG_MPSC_ID, MLXSW_REG_MPSC_LEN); 9506 9507 /* reg_mpsc_local_port 9508 * Local port number 9509 * Not supported for CPU port 9510 * Access: Index 9511 */ 9512 MLXSW_ITEM32(reg, mpsc, local_port, 0x00, 16, 8); 9513 9514 /* reg_mpsc_e 9515 * Enable sampling on port local_port 9516 * Access: RW 9517 */ 9518 MLXSW_ITEM32(reg, mpsc, e, 0x04, 30, 1); 9519 9520 #define MLXSW_REG_MPSC_RATE_MAX 3500000000UL 9521 9522 /* reg_mpsc_rate 9523 * Sampling rate = 1 out of rate packets (with randomization around 9524 * the point). Valid values are: 1 to MLXSW_REG_MPSC_RATE_MAX 9525 * Access: RW 9526 */ 9527 MLXSW_ITEM32(reg, mpsc, rate, 0x08, 0, 32); 9528 9529 static inline void mlxsw_reg_mpsc_pack(char *payload, u8 local_port, bool e, 9530 u32 rate) 9531 { 9532 MLXSW_REG_ZERO(mpsc, payload); 9533 mlxsw_reg_mpsc_local_port_set(payload, local_port); 9534 mlxsw_reg_mpsc_e_set(payload, e); 9535 mlxsw_reg_mpsc_rate_set(payload, rate); 9536 } 9537 9538 /* MGPC - Monitoring General Purpose Counter Set Register 9539 * The MGPC register retrieves and sets the General Purpose Counter Set. 9540 */ 9541 #define MLXSW_REG_MGPC_ID 0x9081 9542 #define MLXSW_REG_MGPC_LEN 0x18 9543 9544 MLXSW_REG_DEFINE(mgpc, MLXSW_REG_MGPC_ID, MLXSW_REG_MGPC_LEN); 9545 9546 /* reg_mgpc_counter_set_type 9547 * Counter set type. 9548 * Access: OP 9549 */ 9550 MLXSW_ITEM32(reg, mgpc, counter_set_type, 0x00, 24, 8); 9551 9552 /* reg_mgpc_counter_index 9553 * Counter index. 9554 * Access: Index 9555 */ 9556 MLXSW_ITEM32(reg, mgpc, counter_index, 0x00, 0, 24); 9557 9558 enum mlxsw_reg_mgpc_opcode { 9559 /* Nop */ 9560 MLXSW_REG_MGPC_OPCODE_NOP = 0x00, 9561 /* Clear counters */ 9562 MLXSW_REG_MGPC_OPCODE_CLEAR = 0x08, 9563 }; 9564 9565 /* reg_mgpc_opcode 9566 * Opcode. 9567 * Access: OP 9568 */ 9569 MLXSW_ITEM32(reg, mgpc, opcode, 0x04, 28, 4); 9570 9571 /* reg_mgpc_byte_counter 9572 * Byte counter value. 9573 * Access: RW 9574 */ 9575 MLXSW_ITEM64(reg, mgpc, byte_counter, 0x08, 0, 64); 9576 9577 /* reg_mgpc_packet_counter 9578 * Packet counter value. 9579 * Access: RW 9580 */ 9581 MLXSW_ITEM64(reg, mgpc, packet_counter, 0x10, 0, 64); 9582 9583 static inline void mlxsw_reg_mgpc_pack(char *payload, u32 counter_index, 9584 enum mlxsw_reg_mgpc_opcode opcode, 9585 enum mlxsw_reg_flow_counter_set_type set_type) 9586 { 9587 MLXSW_REG_ZERO(mgpc, payload); 9588 mlxsw_reg_mgpc_counter_index_set(payload, counter_index); 9589 mlxsw_reg_mgpc_counter_set_type_set(payload, set_type); 9590 mlxsw_reg_mgpc_opcode_set(payload, opcode); 9591 } 9592 9593 /* MPRS - Monitoring Parsing State Register 9594 * ---------------------------------------- 9595 * The MPRS register is used for setting up the parsing for hash, 9596 * policy-engine and routing. 9597 */ 9598 #define MLXSW_REG_MPRS_ID 0x9083 9599 #define MLXSW_REG_MPRS_LEN 0x14 9600 9601 MLXSW_REG_DEFINE(mprs, MLXSW_REG_MPRS_ID, MLXSW_REG_MPRS_LEN); 9602 9603 /* reg_mprs_parsing_depth 9604 * Minimum parsing depth. 9605 * Need to enlarge parsing depth according to L3, MPLS, tunnels, ACL 9606 * rules, traps, hash, etc. Default is 96 bytes. Reserved when SwitchX-2. 9607 * Access: RW 9608 */ 9609 MLXSW_ITEM32(reg, mprs, parsing_depth, 0x00, 0, 16); 9610 9611 /* reg_mprs_parsing_en 9612 * Parsing enable. 9613 * Bit 0 - Enable parsing of NVE of types VxLAN, VxLAN-GPE, GENEVE and 9614 * NVGRE. Default is enabled. Reserved when SwitchX-2. 9615 * Access: RW 9616 */ 9617 MLXSW_ITEM32(reg, mprs, parsing_en, 0x04, 0, 16); 9618 9619 /* reg_mprs_vxlan_udp_dport 9620 * VxLAN UDP destination port. 9621 * Used for identifying VxLAN packets and for dport field in 9622 * encapsulation. Default is 4789. 9623 * Access: RW 9624 */ 9625 MLXSW_ITEM32(reg, mprs, vxlan_udp_dport, 0x10, 0, 16); 9626 9627 static inline void mlxsw_reg_mprs_pack(char *payload, u16 parsing_depth, 9628 u16 vxlan_udp_dport) 9629 { 9630 MLXSW_REG_ZERO(mprs, payload); 9631 mlxsw_reg_mprs_parsing_depth_set(payload, parsing_depth); 9632 mlxsw_reg_mprs_parsing_en_set(payload, true); 9633 mlxsw_reg_mprs_vxlan_udp_dport_set(payload, vxlan_udp_dport); 9634 } 9635 9636 /* MOGCR - Monitoring Global Configuration Register 9637 * ------------------------------------------------ 9638 */ 9639 #define MLXSW_REG_MOGCR_ID 0x9086 9640 #define MLXSW_REG_MOGCR_LEN 0x20 9641 9642 MLXSW_REG_DEFINE(mogcr, MLXSW_REG_MOGCR_ID, MLXSW_REG_MOGCR_LEN); 9643 9644 /* reg_mogcr_ptp_iftc 9645 * PTP Ingress FIFO Trap Clear 9646 * The PTP_ING_FIFO trap provides MTPPTR with clr according 9647 * to this value. Default 0. 9648 * Reserved when IB switches and when SwitchX/-2, Spectrum-2 9649 * Access: RW 9650 */ 9651 MLXSW_ITEM32(reg, mogcr, ptp_iftc, 0x00, 1, 1); 9652 9653 /* reg_mogcr_ptp_eftc 9654 * PTP Egress FIFO Trap Clear 9655 * The PTP_EGR_FIFO trap provides MTPPTR with clr according 9656 * to this value. Default 0. 9657 * Reserved when IB switches and when SwitchX/-2, Spectrum-2 9658 * Access: RW 9659 */ 9660 MLXSW_ITEM32(reg, mogcr, ptp_eftc, 0x00, 0, 1); 9661 9662 /* reg_mogcr_mirroring_pid_base 9663 * Base policer id for mirroring policers. 9664 * Must have an even value (e.g. 1000, not 1001). 9665 * Reserved when SwitchX/-2, Switch-IB/2, Spectrum-1 and Quantum. 9666 * Access: RW 9667 */ 9668 MLXSW_ITEM32(reg, mogcr, mirroring_pid_base, 0x0C, 0, 14); 9669 9670 /* MPAGR - Monitoring Port Analyzer Global Register 9671 * ------------------------------------------------ 9672 * This register is used for global port analyzer configurations. 9673 * Note: This register is not supported by current FW versions for Spectrum-1. 9674 */ 9675 #define MLXSW_REG_MPAGR_ID 0x9089 9676 #define MLXSW_REG_MPAGR_LEN 0x0C 9677 9678 MLXSW_REG_DEFINE(mpagr, MLXSW_REG_MPAGR_ID, MLXSW_REG_MPAGR_LEN); 9679 9680 enum mlxsw_reg_mpagr_trigger { 9681 MLXSW_REG_MPAGR_TRIGGER_EGRESS, 9682 MLXSW_REG_MPAGR_TRIGGER_INGRESS, 9683 MLXSW_REG_MPAGR_TRIGGER_INGRESS_WRED, 9684 MLXSW_REG_MPAGR_TRIGGER_INGRESS_SHARED_BUFFER, 9685 MLXSW_REG_MPAGR_TRIGGER_INGRESS_ING_CONG, 9686 MLXSW_REG_MPAGR_TRIGGER_INGRESS_EGR_CONG, 9687 MLXSW_REG_MPAGR_TRIGGER_EGRESS_ECN, 9688 MLXSW_REG_MPAGR_TRIGGER_EGRESS_HIGH_LATENCY, 9689 }; 9690 9691 /* reg_mpagr_trigger 9692 * Mirror trigger. 9693 * Access: Index 9694 */ 9695 MLXSW_ITEM32(reg, mpagr, trigger, 0x00, 0, 4); 9696 9697 /* reg_mpagr_pa_id 9698 * Port analyzer ID. 9699 * Access: RW 9700 */ 9701 MLXSW_ITEM32(reg, mpagr, pa_id, 0x04, 0, 4); 9702 9703 /* reg_mpagr_probability_rate 9704 * Sampling rate. 9705 * Valid values are: 1 to 3.5*10^9 9706 * Value of 1 means "sample all". Default is 1. 9707 * Access: RW 9708 */ 9709 MLXSW_ITEM32(reg, mpagr, probability_rate, 0x08, 0, 32); 9710 9711 static inline void mlxsw_reg_mpagr_pack(char *payload, 9712 enum mlxsw_reg_mpagr_trigger trigger, 9713 u8 pa_id, u32 probability_rate) 9714 { 9715 MLXSW_REG_ZERO(mpagr, payload); 9716 mlxsw_reg_mpagr_trigger_set(payload, trigger); 9717 mlxsw_reg_mpagr_pa_id_set(payload, pa_id); 9718 mlxsw_reg_mpagr_probability_rate_set(payload, probability_rate); 9719 } 9720 9721 /* MOMTE - Monitoring Mirror Trigger Enable Register 9722 * ------------------------------------------------- 9723 * This register is used to configure the mirror enable for different mirror 9724 * reasons. 9725 */ 9726 #define MLXSW_REG_MOMTE_ID 0x908D 9727 #define MLXSW_REG_MOMTE_LEN 0x10 9728 9729 MLXSW_REG_DEFINE(momte, MLXSW_REG_MOMTE_ID, MLXSW_REG_MOMTE_LEN); 9730 9731 /* reg_momte_local_port 9732 * Local port number. 9733 * Access: Index 9734 */ 9735 MLXSW_ITEM32(reg, momte, local_port, 0x00, 16, 8); 9736 9737 enum mlxsw_reg_momte_type { 9738 MLXSW_REG_MOMTE_TYPE_WRED = 0x20, 9739 MLXSW_REG_MOMTE_TYPE_SHARED_BUFFER_TCLASS = 0x31, 9740 MLXSW_REG_MOMTE_TYPE_SHARED_BUFFER_TCLASS_DESCRIPTORS = 0x32, 9741 MLXSW_REG_MOMTE_TYPE_SHARED_BUFFER_EGRESS_PORT = 0x33, 9742 MLXSW_REG_MOMTE_TYPE_ING_CONG = 0x40, 9743 MLXSW_REG_MOMTE_TYPE_EGR_CONG = 0x50, 9744 MLXSW_REG_MOMTE_TYPE_ECN = 0x60, 9745 MLXSW_REG_MOMTE_TYPE_HIGH_LATENCY = 0x70, 9746 }; 9747 9748 /* reg_momte_type 9749 * Type of mirroring. 9750 * Access: Index 9751 */ 9752 MLXSW_ITEM32(reg, momte, type, 0x04, 0, 8); 9753 9754 /* reg_momte_tclass_en 9755 * TClass/PG mirror enable. Each bit represents corresponding tclass. 9756 * 0: disable (default) 9757 * 1: enable 9758 * Access: RW 9759 */ 9760 MLXSW_ITEM_BIT_ARRAY(reg, momte, tclass_en, 0x08, 0x08, 1); 9761 9762 static inline void mlxsw_reg_momte_pack(char *payload, u8 local_port, 9763 enum mlxsw_reg_momte_type type) 9764 { 9765 MLXSW_REG_ZERO(momte, payload); 9766 mlxsw_reg_momte_local_port_set(payload, local_port); 9767 mlxsw_reg_momte_type_set(payload, type); 9768 } 9769 9770 /* MTPPPC - Time Precision Packet Port Configuration 9771 * ------------------------------------------------- 9772 * This register serves for configuration of which PTP messages should be 9773 * timestamped. This is a global configuration, despite the register name. 9774 * 9775 * Reserved when Spectrum-2. 9776 */ 9777 #define MLXSW_REG_MTPPPC_ID 0x9090 9778 #define MLXSW_REG_MTPPPC_LEN 0x28 9779 9780 MLXSW_REG_DEFINE(mtpppc, MLXSW_REG_MTPPPC_ID, MLXSW_REG_MTPPPC_LEN); 9781 9782 /* reg_mtpppc_ing_timestamp_message_type 9783 * Bitwise vector of PTP message types to timestamp at ingress. 9784 * MessageType field as defined by IEEE 1588 9785 * Each bit corresponds to a value (e.g. Bit0: Sync, Bit1: Delay_Req) 9786 * Default all 0 9787 * Access: RW 9788 */ 9789 MLXSW_ITEM32(reg, mtpppc, ing_timestamp_message_type, 0x08, 0, 16); 9790 9791 /* reg_mtpppc_egr_timestamp_message_type 9792 * Bitwise vector of PTP message types to timestamp at egress. 9793 * MessageType field as defined by IEEE 1588 9794 * Each bit corresponds to a value (e.g. Bit0: Sync, Bit1: Delay_Req) 9795 * Default all 0 9796 * Access: RW 9797 */ 9798 MLXSW_ITEM32(reg, mtpppc, egr_timestamp_message_type, 0x0C, 0, 16); 9799 9800 static inline void mlxsw_reg_mtpppc_pack(char *payload, u16 ing, u16 egr) 9801 { 9802 MLXSW_REG_ZERO(mtpppc, payload); 9803 mlxsw_reg_mtpppc_ing_timestamp_message_type_set(payload, ing); 9804 mlxsw_reg_mtpppc_egr_timestamp_message_type_set(payload, egr); 9805 } 9806 9807 /* MTPPTR - Time Precision Packet Timestamping Reading 9808 * --------------------------------------------------- 9809 * The MTPPTR is used for reading the per port PTP timestamp FIFO. 9810 * There is a trap for packets which are latched to the timestamp FIFO, thus the 9811 * SW knows which FIFO to read. Note that packets enter the FIFO before been 9812 * trapped. The sequence number is used to synchronize the timestamp FIFO 9813 * entries and the trapped packets. 9814 * Reserved when Spectrum-2. 9815 */ 9816 9817 #define MLXSW_REG_MTPPTR_ID 0x9091 9818 #define MLXSW_REG_MTPPTR_BASE_LEN 0x10 /* base length, without records */ 9819 #define MLXSW_REG_MTPPTR_REC_LEN 0x10 /* record length */ 9820 #define MLXSW_REG_MTPPTR_REC_MAX_COUNT 4 9821 #define MLXSW_REG_MTPPTR_LEN (MLXSW_REG_MTPPTR_BASE_LEN + \ 9822 MLXSW_REG_MTPPTR_REC_LEN * MLXSW_REG_MTPPTR_REC_MAX_COUNT) 9823 9824 MLXSW_REG_DEFINE(mtpptr, MLXSW_REG_MTPPTR_ID, MLXSW_REG_MTPPTR_LEN); 9825 9826 /* reg_mtpptr_local_port 9827 * Not supported for CPU port. 9828 * Access: Index 9829 */ 9830 MLXSW_ITEM32(reg, mtpptr, local_port, 0x00, 16, 8); 9831 9832 enum mlxsw_reg_mtpptr_dir { 9833 MLXSW_REG_MTPPTR_DIR_INGRESS, 9834 MLXSW_REG_MTPPTR_DIR_EGRESS, 9835 }; 9836 9837 /* reg_mtpptr_dir 9838 * Direction. 9839 * Access: Index 9840 */ 9841 MLXSW_ITEM32(reg, mtpptr, dir, 0x00, 0, 1); 9842 9843 /* reg_mtpptr_clr 9844 * Clear the records. 9845 * Access: OP 9846 */ 9847 MLXSW_ITEM32(reg, mtpptr, clr, 0x04, 31, 1); 9848 9849 /* reg_mtpptr_num_rec 9850 * Number of valid records in the response 9851 * Range 0.. cap_ptp_timestamp_fifo 9852 * Access: RO 9853 */ 9854 MLXSW_ITEM32(reg, mtpptr, num_rec, 0x08, 0, 4); 9855 9856 /* reg_mtpptr_rec_message_type 9857 * MessageType field as defined by IEEE 1588 Each bit corresponds to a value 9858 * (e.g. Bit0: Sync, Bit1: Delay_Req) 9859 * Access: RO 9860 */ 9861 MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_message_type, 9862 MLXSW_REG_MTPPTR_BASE_LEN, 8, 4, 9863 MLXSW_REG_MTPPTR_REC_LEN, 0, false); 9864 9865 /* reg_mtpptr_rec_domain_number 9866 * DomainNumber field as defined by IEEE 1588 9867 * Access: RO 9868 */ 9869 MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_domain_number, 9870 MLXSW_REG_MTPPTR_BASE_LEN, 0, 8, 9871 MLXSW_REG_MTPPTR_REC_LEN, 0, false); 9872 9873 /* reg_mtpptr_rec_sequence_id 9874 * SequenceId field as defined by IEEE 1588 9875 * Access: RO 9876 */ 9877 MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_sequence_id, 9878 MLXSW_REG_MTPPTR_BASE_LEN, 0, 16, 9879 MLXSW_REG_MTPPTR_REC_LEN, 0x4, false); 9880 9881 /* reg_mtpptr_rec_timestamp_high 9882 * Timestamp of when the PTP packet has passed through the port Units of PLL 9883 * clock time. 9884 * For Spectrum-1 the PLL clock is 156.25Mhz and PLL clock time is 6.4nSec. 9885 * Access: RO 9886 */ 9887 MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_timestamp_high, 9888 MLXSW_REG_MTPPTR_BASE_LEN, 0, 32, 9889 MLXSW_REG_MTPPTR_REC_LEN, 0x8, false); 9890 9891 /* reg_mtpptr_rec_timestamp_low 9892 * See rec_timestamp_high. 9893 * Access: RO 9894 */ 9895 MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_timestamp_low, 9896 MLXSW_REG_MTPPTR_BASE_LEN, 0, 32, 9897 MLXSW_REG_MTPPTR_REC_LEN, 0xC, false); 9898 9899 static inline void mlxsw_reg_mtpptr_unpack(const char *payload, 9900 unsigned int rec, 9901 u8 *p_message_type, 9902 u8 *p_domain_number, 9903 u16 *p_sequence_id, 9904 u64 *p_timestamp) 9905 { 9906 u32 timestamp_high, timestamp_low; 9907 9908 *p_message_type = mlxsw_reg_mtpptr_rec_message_type_get(payload, rec); 9909 *p_domain_number = mlxsw_reg_mtpptr_rec_domain_number_get(payload, rec); 9910 *p_sequence_id = mlxsw_reg_mtpptr_rec_sequence_id_get(payload, rec); 9911 timestamp_high = mlxsw_reg_mtpptr_rec_timestamp_high_get(payload, rec); 9912 timestamp_low = mlxsw_reg_mtpptr_rec_timestamp_low_get(payload, rec); 9913 *p_timestamp = (u64)timestamp_high << 32 | timestamp_low; 9914 } 9915 9916 /* MTPTPT - Monitoring Precision Time Protocol Trap Register 9917 * --------------------------------------------------------- 9918 * This register is used for configuring under which trap to deliver PTP 9919 * packets depending on type of the packet. 9920 */ 9921 #define MLXSW_REG_MTPTPT_ID 0x9092 9922 #define MLXSW_REG_MTPTPT_LEN 0x08 9923 9924 MLXSW_REG_DEFINE(mtptpt, MLXSW_REG_MTPTPT_ID, MLXSW_REG_MTPTPT_LEN); 9925 9926 enum mlxsw_reg_mtptpt_trap_id { 9927 MLXSW_REG_MTPTPT_TRAP_ID_PTP0, 9928 MLXSW_REG_MTPTPT_TRAP_ID_PTP1, 9929 }; 9930 9931 /* reg_mtptpt_trap_id 9932 * Trap id. 9933 * Access: Index 9934 */ 9935 MLXSW_ITEM32(reg, mtptpt, trap_id, 0x00, 0, 4); 9936 9937 /* reg_mtptpt_message_type 9938 * Bitwise vector of PTP message types to trap. This is a necessary but 9939 * non-sufficient condition since need to enable also per port. See MTPPPC. 9940 * Message types are defined by IEEE 1588 Each bit corresponds to a value (e.g. 9941 * Bit0: Sync, Bit1: Delay_Req) 9942 */ 9943 MLXSW_ITEM32(reg, mtptpt, message_type, 0x04, 0, 16); 9944 9945 static inline void mlxsw_reg_mtptptp_pack(char *payload, 9946 enum mlxsw_reg_mtptpt_trap_id trap_id, 9947 u16 message_type) 9948 { 9949 MLXSW_REG_ZERO(mtptpt, payload); 9950 mlxsw_reg_mtptpt_trap_id_set(payload, trap_id); 9951 mlxsw_reg_mtptpt_message_type_set(payload, message_type); 9952 } 9953 9954 /* MFGD - Monitoring FW General Debug Register 9955 * ------------------------------------------- 9956 */ 9957 #define MLXSW_REG_MFGD_ID 0x90F0 9958 #define MLXSW_REG_MFGD_LEN 0x0C 9959 9960 MLXSW_REG_DEFINE(mfgd, MLXSW_REG_MFGD_ID, MLXSW_REG_MFGD_LEN); 9961 9962 /* reg_mfgd_fw_fatal_event_mode 9963 * 0 - don't check FW fatal (default) 9964 * 1 - check FW fatal - enable MFDE trap 9965 * Access: RW 9966 */ 9967 MLXSW_ITEM32(reg, mfgd, fatal_event_mode, 0x00, 9, 2); 9968 9969 /* reg_mfgd_trigger_test 9970 * Access: WO 9971 */ 9972 MLXSW_ITEM32(reg, mfgd, trigger_test, 0x00, 11, 1); 9973 9974 /* MGPIR - Management General Peripheral Information Register 9975 * ---------------------------------------------------------- 9976 * MGPIR register allows software to query the hardware and 9977 * firmware general information of peripheral entities. 9978 */ 9979 #define MLXSW_REG_MGPIR_ID 0x9100 9980 #define MLXSW_REG_MGPIR_LEN 0xA0 9981 9982 MLXSW_REG_DEFINE(mgpir, MLXSW_REG_MGPIR_ID, MLXSW_REG_MGPIR_LEN); 9983 9984 enum mlxsw_reg_mgpir_device_type { 9985 MLXSW_REG_MGPIR_DEVICE_TYPE_NONE, 9986 MLXSW_REG_MGPIR_DEVICE_TYPE_GEARBOX_DIE, 9987 }; 9988 9989 /* device_type 9990 * Access: RO 9991 */ 9992 MLXSW_ITEM32(reg, mgpir, device_type, 0x00, 24, 4); 9993 9994 /* devices_per_flash 9995 * Number of devices of device_type per flash (can be shared by few devices). 9996 * Access: RO 9997 */ 9998 MLXSW_ITEM32(reg, mgpir, devices_per_flash, 0x00, 16, 8); 9999 10000 /* num_of_devices 10001 * Number of devices of device_type. 10002 * Access: RO 10003 */ 10004 MLXSW_ITEM32(reg, mgpir, num_of_devices, 0x00, 0, 8); 10005 10006 /* num_of_modules 10007 * Number of modules. 10008 * Access: RO 10009 */ 10010 MLXSW_ITEM32(reg, mgpir, num_of_modules, 0x04, 0, 8); 10011 10012 static inline void mlxsw_reg_mgpir_pack(char *payload) 10013 { 10014 MLXSW_REG_ZERO(mgpir, payload); 10015 } 10016 10017 static inline void 10018 mlxsw_reg_mgpir_unpack(char *payload, u8 *num_of_devices, 10019 enum mlxsw_reg_mgpir_device_type *device_type, 10020 u8 *devices_per_flash, u8 *num_of_modules) 10021 { 10022 if (num_of_devices) 10023 *num_of_devices = mlxsw_reg_mgpir_num_of_devices_get(payload); 10024 if (device_type) 10025 *device_type = mlxsw_reg_mgpir_device_type_get(payload); 10026 if (devices_per_flash) 10027 *devices_per_flash = 10028 mlxsw_reg_mgpir_devices_per_flash_get(payload); 10029 if (num_of_modules) 10030 *num_of_modules = mlxsw_reg_mgpir_num_of_modules_get(payload); 10031 } 10032 10033 /* MFDE - Monitoring FW Debug Register 10034 * ----------------------------------- 10035 */ 10036 #define MLXSW_REG_MFDE_ID 0x9200 10037 #define MLXSW_REG_MFDE_LEN 0x18 10038 10039 MLXSW_REG_DEFINE(mfde, MLXSW_REG_MFDE_ID, MLXSW_REG_MFDE_LEN); 10040 10041 /* reg_mfde_irisc_id 10042 * Which irisc triggered the event 10043 * Access: RO 10044 */ 10045 MLXSW_ITEM32(reg, mfde, irisc_id, 0x00, 8, 4); 10046 10047 enum mlxsw_reg_mfde_event_id { 10048 MLXSW_REG_MFDE_EVENT_ID_CRSPACE_TO = 1, 10049 /* KVD insertion machine stopped */ 10050 MLXSW_REG_MFDE_EVENT_ID_KVD_IM_STOP, 10051 }; 10052 10053 /* reg_mfde_event_id 10054 * Access: RO 10055 */ 10056 MLXSW_ITEM32(reg, mfde, event_id, 0x00, 0, 8); 10057 10058 enum mlxsw_reg_mfde_method { 10059 MLXSW_REG_MFDE_METHOD_QUERY, 10060 MLXSW_REG_MFDE_METHOD_WRITE, 10061 }; 10062 10063 /* reg_mfde_method 10064 * Access: RO 10065 */ 10066 MLXSW_ITEM32(reg, mfde, method, 0x04, 29, 1); 10067 10068 /* reg_mfde_long_process 10069 * Indicates if the command is in long_process mode. 10070 * Access: RO 10071 */ 10072 MLXSW_ITEM32(reg, mfde, long_process, 0x04, 28, 1); 10073 10074 enum mlxsw_reg_mfde_command_type { 10075 MLXSW_REG_MFDE_COMMAND_TYPE_MAD, 10076 MLXSW_REG_MFDE_COMMAND_TYPE_EMAD, 10077 MLXSW_REG_MFDE_COMMAND_TYPE_CMDIF, 10078 }; 10079 10080 /* reg_mfde_command_type 10081 * Access: RO 10082 */ 10083 MLXSW_ITEM32(reg, mfde, command_type, 0x04, 24, 2); 10084 10085 /* reg_mfde_reg_attr_id 10086 * EMAD - register id, MAD - attibute id 10087 * Access: RO 10088 */ 10089 MLXSW_ITEM32(reg, mfde, reg_attr_id, 0x04, 0, 16); 10090 10091 /* reg_mfde_log_address 10092 * crspace address accessed, which resulted in timeout. 10093 * Valid in case event_id == MLXSW_REG_MFDE_EVENT_ID_CRSPACE_TO 10094 * Access: RO 10095 */ 10096 MLXSW_ITEM32(reg, mfde, log_address, 0x10, 0, 32); 10097 10098 /* reg_mfde_log_id 10099 * Which irisc triggered the timeout. 10100 * Valid in case event_id == MLXSW_REG_MFDE_EVENT_ID_CRSPACE_TO 10101 * Access: RO 10102 */ 10103 MLXSW_ITEM32(reg, mfde, log_id, 0x14, 0, 4); 10104 10105 /* reg_mfde_pipes_mask 10106 * Bit per kvh pipe. 10107 * Access: RO 10108 */ 10109 MLXSW_ITEM32(reg, mfde, pipes_mask, 0x10, 0, 16); 10110 10111 /* TNGCR - Tunneling NVE General Configuration Register 10112 * ---------------------------------------------------- 10113 * The TNGCR register is used for setting up the NVE Tunneling configuration. 10114 */ 10115 #define MLXSW_REG_TNGCR_ID 0xA001 10116 #define MLXSW_REG_TNGCR_LEN 0x44 10117 10118 MLXSW_REG_DEFINE(tngcr, MLXSW_REG_TNGCR_ID, MLXSW_REG_TNGCR_LEN); 10119 10120 enum mlxsw_reg_tngcr_type { 10121 MLXSW_REG_TNGCR_TYPE_VXLAN, 10122 MLXSW_REG_TNGCR_TYPE_VXLAN_GPE, 10123 MLXSW_REG_TNGCR_TYPE_GENEVE, 10124 MLXSW_REG_TNGCR_TYPE_NVGRE, 10125 }; 10126 10127 /* reg_tngcr_type 10128 * Tunnel type for encapsulation and decapsulation. The types are mutually 10129 * exclusive. 10130 * Note: For Spectrum the NVE parsing must be enabled in MPRS. 10131 * Access: RW 10132 */ 10133 MLXSW_ITEM32(reg, tngcr, type, 0x00, 0, 4); 10134 10135 /* reg_tngcr_nve_valid 10136 * The VTEP is valid. Allows adding FDB entries for tunnel encapsulation. 10137 * Access: RW 10138 */ 10139 MLXSW_ITEM32(reg, tngcr, nve_valid, 0x04, 31, 1); 10140 10141 /* reg_tngcr_nve_ttl_uc 10142 * The TTL for NVE tunnel encapsulation underlay unicast packets. 10143 * Access: RW 10144 */ 10145 MLXSW_ITEM32(reg, tngcr, nve_ttl_uc, 0x04, 0, 8); 10146 10147 /* reg_tngcr_nve_ttl_mc 10148 * The TTL for NVE tunnel encapsulation underlay multicast packets. 10149 * Access: RW 10150 */ 10151 MLXSW_ITEM32(reg, tngcr, nve_ttl_mc, 0x08, 0, 8); 10152 10153 enum { 10154 /* Do not copy flow label. Calculate flow label using nve_flh. */ 10155 MLXSW_REG_TNGCR_FL_NO_COPY, 10156 /* Copy flow label from inner packet if packet is IPv6 and 10157 * encapsulation is by IPv6. Otherwise, calculate flow label using 10158 * nve_flh. 10159 */ 10160 MLXSW_REG_TNGCR_FL_COPY, 10161 }; 10162 10163 /* reg_tngcr_nve_flc 10164 * For NVE tunnel encapsulation: Flow label copy from inner packet. 10165 * Access: RW 10166 */ 10167 MLXSW_ITEM32(reg, tngcr, nve_flc, 0x0C, 25, 1); 10168 10169 enum { 10170 /* Flow label is static. In Spectrum this means '0'. Spectrum-2 10171 * uses {nve_fl_prefix, nve_fl_suffix}. 10172 */ 10173 MLXSW_REG_TNGCR_FL_NO_HASH, 10174 /* 8 LSBs of the flow label are calculated from ECMP hash of the 10175 * inner packet. 12 MSBs are configured by nve_fl_prefix. 10176 */ 10177 MLXSW_REG_TNGCR_FL_HASH, 10178 }; 10179 10180 /* reg_tngcr_nve_flh 10181 * NVE flow label hash. 10182 * Access: RW 10183 */ 10184 MLXSW_ITEM32(reg, tngcr, nve_flh, 0x0C, 24, 1); 10185 10186 /* reg_tngcr_nve_fl_prefix 10187 * NVE flow label prefix. Constant 12 MSBs of the flow label. 10188 * Access: RW 10189 */ 10190 MLXSW_ITEM32(reg, tngcr, nve_fl_prefix, 0x0C, 8, 12); 10191 10192 /* reg_tngcr_nve_fl_suffix 10193 * NVE flow label suffix. Constant 8 LSBs of the flow label. 10194 * Reserved when nve_flh=1 and for Spectrum. 10195 * Access: RW 10196 */ 10197 MLXSW_ITEM32(reg, tngcr, nve_fl_suffix, 0x0C, 0, 8); 10198 10199 enum { 10200 /* Source UDP port is fixed (default '0') */ 10201 MLXSW_REG_TNGCR_UDP_SPORT_NO_HASH, 10202 /* Source UDP port is calculated based on hash */ 10203 MLXSW_REG_TNGCR_UDP_SPORT_HASH, 10204 }; 10205 10206 /* reg_tngcr_nve_udp_sport_type 10207 * NVE UDP source port type. 10208 * Spectrum uses LAG hash (SLCRv2). Spectrum-2 uses ECMP hash (RECRv2). 10209 * When the source UDP port is calculated based on hash, then the 8 LSBs 10210 * are calculated from hash the 8 MSBs are configured by 10211 * nve_udp_sport_prefix. 10212 * Access: RW 10213 */ 10214 MLXSW_ITEM32(reg, tngcr, nve_udp_sport_type, 0x10, 24, 1); 10215 10216 /* reg_tngcr_nve_udp_sport_prefix 10217 * NVE UDP source port prefix. Constant 8 MSBs of the UDP source port. 10218 * Reserved when NVE type is NVGRE. 10219 * Access: RW 10220 */ 10221 MLXSW_ITEM32(reg, tngcr, nve_udp_sport_prefix, 0x10, 8, 8); 10222 10223 /* reg_tngcr_nve_group_size_mc 10224 * The amount of sequential linked lists of MC entries. The first linked 10225 * list is configured by SFD.underlay_mc_ptr. 10226 * Valid values: 1, 2, 4, 8, 16, 32, 64 10227 * The linked list are configured by TNUMT. 10228 * The hash is set by LAG hash. 10229 * Access: RW 10230 */ 10231 MLXSW_ITEM32(reg, tngcr, nve_group_size_mc, 0x18, 0, 8); 10232 10233 /* reg_tngcr_nve_group_size_flood 10234 * The amount of sequential linked lists of flooding entries. The first 10235 * linked list is configured by SFMR.nve_tunnel_flood_ptr 10236 * Valid values: 1, 2, 4, 8, 16, 32, 64 10237 * The linked list are configured by TNUMT. 10238 * The hash is set by LAG hash. 10239 * Access: RW 10240 */ 10241 MLXSW_ITEM32(reg, tngcr, nve_group_size_flood, 0x1C, 0, 8); 10242 10243 /* reg_tngcr_learn_enable 10244 * During decapsulation, whether to learn from NVE port. 10245 * Reserved when Spectrum-2. See TNPC. 10246 * Access: RW 10247 */ 10248 MLXSW_ITEM32(reg, tngcr, learn_enable, 0x20, 31, 1); 10249 10250 /* reg_tngcr_underlay_virtual_router 10251 * Underlay virtual router. 10252 * Reserved when Spectrum-2. 10253 * Access: RW 10254 */ 10255 MLXSW_ITEM32(reg, tngcr, underlay_virtual_router, 0x20, 0, 16); 10256 10257 /* reg_tngcr_underlay_rif 10258 * Underlay ingress router interface. RIF type should be loopback generic. 10259 * Reserved when Spectrum. 10260 * Access: RW 10261 */ 10262 MLXSW_ITEM32(reg, tngcr, underlay_rif, 0x24, 0, 16); 10263 10264 /* reg_tngcr_usipv4 10265 * Underlay source IPv4 address of the NVE. 10266 * Access: RW 10267 */ 10268 MLXSW_ITEM32(reg, tngcr, usipv4, 0x28, 0, 32); 10269 10270 /* reg_tngcr_usipv6 10271 * Underlay source IPv6 address of the NVE. For Spectrum, must not be 10272 * modified under traffic of NVE tunneling encapsulation. 10273 * Access: RW 10274 */ 10275 MLXSW_ITEM_BUF(reg, tngcr, usipv6, 0x30, 16); 10276 10277 static inline void mlxsw_reg_tngcr_pack(char *payload, 10278 enum mlxsw_reg_tngcr_type type, 10279 bool valid, u8 ttl) 10280 { 10281 MLXSW_REG_ZERO(tngcr, payload); 10282 mlxsw_reg_tngcr_type_set(payload, type); 10283 mlxsw_reg_tngcr_nve_valid_set(payload, valid); 10284 mlxsw_reg_tngcr_nve_ttl_uc_set(payload, ttl); 10285 mlxsw_reg_tngcr_nve_ttl_mc_set(payload, ttl); 10286 mlxsw_reg_tngcr_nve_flc_set(payload, MLXSW_REG_TNGCR_FL_NO_COPY); 10287 mlxsw_reg_tngcr_nve_flh_set(payload, 0); 10288 mlxsw_reg_tngcr_nve_udp_sport_type_set(payload, 10289 MLXSW_REG_TNGCR_UDP_SPORT_HASH); 10290 mlxsw_reg_tngcr_nve_udp_sport_prefix_set(payload, 0); 10291 mlxsw_reg_tngcr_nve_group_size_mc_set(payload, 1); 10292 mlxsw_reg_tngcr_nve_group_size_flood_set(payload, 1); 10293 } 10294 10295 /* TNUMT - Tunneling NVE Underlay Multicast Table Register 10296 * ------------------------------------------------------- 10297 * The TNUMT register is for building the underlay MC table. It is used 10298 * for MC, flooding and BC traffic into the NVE tunnel. 10299 */ 10300 #define MLXSW_REG_TNUMT_ID 0xA003 10301 #define MLXSW_REG_TNUMT_LEN 0x20 10302 10303 MLXSW_REG_DEFINE(tnumt, MLXSW_REG_TNUMT_ID, MLXSW_REG_TNUMT_LEN); 10304 10305 enum mlxsw_reg_tnumt_record_type { 10306 MLXSW_REG_TNUMT_RECORD_TYPE_IPV4, 10307 MLXSW_REG_TNUMT_RECORD_TYPE_IPV6, 10308 MLXSW_REG_TNUMT_RECORD_TYPE_LABEL, 10309 }; 10310 10311 /* reg_tnumt_record_type 10312 * Record type. 10313 * Access: RW 10314 */ 10315 MLXSW_ITEM32(reg, tnumt, record_type, 0x00, 28, 4); 10316 10317 enum mlxsw_reg_tnumt_tunnel_port { 10318 MLXSW_REG_TNUMT_TUNNEL_PORT_NVE, 10319 MLXSW_REG_TNUMT_TUNNEL_PORT_VPLS, 10320 MLXSW_REG_TNUMT_TUNNEL_FLEX_TUNNEL0, 10321 MLXSW_REG_TNUMT_TUNNEL_FLEX_TUNNEL1, 10322 }; 10323 10324 /* reg_tnumt_tunnel_port 10325 * Tunnel port. 10326 * Access: RW 10327 */ 10328 MLXSW_ITEM32(reg, tnumt, tunnel_port, 0x00, 24, 4); 10329 10330 /* reg_tnumt_underlay_mc_ptr 10331 * Index to the underlay multicast table. 10332 * For Spectrum the index is to the KVD linear. 10333 * Access: Index 10334 */ 10335 MLXSW_ITEM32(reg, tnumt, underlay_mc_ptr, 0x00, 0, 24); 10336 10337 /* reg_tnumt_vnext 10338 * The next_underlay_mc_ptr is valid. 10339 * Access: RW 10340 */ 10341 MLXSW_ITEM32(reg, tnumt, vnext, 0x04, 31, 1); 10342 10343 /* reg_tnumt_next_underlay_mc_ptr 10344 * The next index to the underlay multicast table. 10345 * Access: RW 10346 */ 10347 MLXSW_ITEM32(reg, tnumt, next_underlay_mc_ptr, 0x04, 0, 24); 10348 10349 /* reg_tnumt_record_size 10350 * Number of IP addresses in the record. 10351 * Range is 1..cap_max_nve_mc_entries_ipv{4,6} 10352 * Access: RW 10353 */ 10354 MLXSW_ITEM32(reg, tnumt, record_size, 0x08, 0, 3); 10355 10356 /* reg_tnumt_udip 10357 * The underlay IPv4 addresses. udip[i] is reserved if i >= size 10358 * Access: RW 10359 */ 10360 MLXSW_ITEM32_INDEXED(reg, tnumt, udip, 0x0C, 0, 32, 0x04, 0x00, false); 10361 10362 /* reg_tnumt_udip_ptr 10363 * The pointer to the underlay IPv6 addresses. udip_ptr[i] is reserved if 10364 * i >= size. The IPv6 addresses are configured by RIPS. 10365 * Access: RW 10366 */ 10367 MLXSW_ITEM32_INDEXED(reg, tnumt, udip_ptr, 0x0C, 0, 24, 0x04, 0x00, false); 10368 10369 static inline void mlxsw_reg_tnumt_pack(char *payload, 10370 enum mlxsw_reg_tnumt_record_type type, 10371 enum mlxsw_reg_tnumt_tunnel_port tport, 10372 u32 underlay_mc_ptr, bool vnext, 10373 u32 next_underlay_mc_ptr, 10374 u8 record_size) 10375 { 10376 MLXSW_REG_ZERO(tnumt, payload); 10377 mlxsw_reg_tnumt_record_type_set(payload, type); 10378 mlxsw_reg_tnumt_tunnel_port_set(payload, tport); 10379 mlxsw_reg_tnumt_underlay_mc_ptr_set(payload, underlay_mc_ptr); 10380 mlxsw_reg_tnumt_vnext_set(payload, vnext); 10381 mlxsw_reg_tnumt_next_underlay_mc_ptr_set(payload, next_underlay_mc_ptr); 10382 mlxsw_reg_tnumt_record_size_set(payload, record_size); 10383 } 10384 10385 /* TNQCR - Tunneling NVE QoS Configuration Register 10386 * ------------------------------------------------ 10387 * The TNQCR register configures how QoS is set in encapsulation into the 10388 * underlay network. 10389 */ 10390 #define MLXSW_REG_TNQCR_ID 0xA010 10391 #define MLXSW_REG_TNQCR_LEN 0x0C 10392 10393 MLXSW_REG_DEFINE(tnqcr, MLXSW_REG_TNQCR_ID, MLXSW_REG_TNQCR_LEN); 10394 10395 /* reg_tnqcr_enc_set_dscp 10396 * For encapsulation: How to set DSCP field: 10397 * 0 - Copy the DSCP from the overlay (inner) IP header to the underlay 10398 * (outer) IP header. If there is no IP header, use TNQDR.dscp 10399 * 1 - Set the DSCP field as TNQDR.dscp 10400 * Access: RW 10401 */ 10402 MLXSW_ITEM32(reg, tnqcr, enc_set_dscp, 0x04, 28, 1); 10403 10404 static inline void mlxsw_reg_tnqcr_pack(char *payload) 10405 { 10406 MLXSW_REG_ZERO(tnqcr, payload); 10407 mlxsw_reg_tnqcr_enc_set_dscp_set(payload, 0); 10408 } 10409 10410 /* TNQDR - Tunneling NVE QoS Default Register 10411 * ------------------------------------------ 10412 * The TNQDR register configures the default QoS settings for NVE 10413 * encapsulation. 10414 */ 10415 #define MLXSW_REG_TNQDR_ID 0xA011 10416 #define MLXSW_REG_TNQDR_LEN 0x08 10417 10418 MLXSW_REG_DEFINE(tnqdr, MLXSW_REG_TNQDR_ID, MLXSW_REG_TNQDR_LEN); 10419 10420 /* reg_tnqdr_local_port 10421 * Local port number (receive port). CPU port is supported. 10422 * Access: Index 10423 */ 10424 MLXSW_ITEM32(reg, tnqdr, local_port, 0x00, 16, 8); 10425 10426 /* reg_tnqdr_dscp 10427 * For encapsulation, the default DSCP. 10428 * Access: RW 10429 */ 10430 MLXSW_ITEM32(reg, tnqdr, dscp, 0x04, 0, 6); 10431 10432 static inline void mlxsw_reg_tnqdr_pack(char *payload, u8 local_port) 10433 { 10434 MLXSW_REG_ZERO(tnqdr, payload); 10435 mlxsw_reg_tnqdr_local_port_set(payload, local_port); 10436 mlxsw_reg_tnqdr_dscp_set(payload, 0); 10437 } 10438 10439 /* TNEEM - Tunneling NVE Encapsulation ECN Mapping Register 10440 * -------------------------------------------------------- 10441 * The TNEEM register maps ECN of the IP header at the ingress to the 10442 * encapsulation to the ECN of the underlay network. 10443 */ 10444 #define MLXSW_REG_TNEEM_ID 0xA012 10445 #define MLXSW_REG_TNEEM_LEN 0x0C 10446 10447 MLXSW_REG_DEFINE(tneem, MLXSW_REG_TNEEM_ID, MLXSW_REG_TNEEM_LEN); 10448 10449 /* reg_tneem_overlay_ecn 10450 * ECN of the IP header in the overlay network. 10451 * Access: Index 10452 */ 10453 MLXSW_ITEM32(reg, tneem, overlay_ecn, 0x04, 24, 2); 10454 10455 /* reg_tneem_underlay_ecn 10456 * ECN of the IP header in the underlay network. 10457 * Access: RW 10458 */ 10459 MLXSW_ITEM32(reg, tneem, underlay_ecn, 0x04, 16, 2); 10460 10461 static inline void mlxsw_reg_tneem_pack(char *payload, u8 overlay_ecn, 10462 u8 underlay_ecn) 10463 { 10464 MLXSW_REG_ZERO(tneem, payload); 10465 mlxsw_reg_tneem_overlay_ecn_set(payload, overlay_ecn); 10466 mlxsw_reg_tneem_underlay_ecn_set(payload, underlay_ecn); 10467 } 10468 10469 /* TNDEM - Tunneling NVE Decapsulation ECN Mapping Register 10470 * -------------------------------------------------------- 10471 * The TNDEM register configures the actions that are done in the 10472 * decapsulation. 10473 */ 10474 #define MLXSW_REG_TNDEM_ID 0xA013 10475 #define MLXSW_REG_TNDEM_LEN 0x0C 10476 10477 MLXSW_REG_DEFINE(tndem, MLXSW_REG_TNDEM_ID, MLXSW_REG_TNDEM_LEN); 10478 10479 /* reg_tndem_underlay_ecn 10480 * ECN field of the IP header in the underlay network. 10481 * Access: Index 10482 */ 10483 MLXSW_ITEM32(reg, tndem, underlay_ecn, 0x04, 24, 2); 10484 10485 /* reg_tndem_overlay_ecn 10486 * ECN field of the IP header in the overlay network. 10487 * Access: Index 10488 */ 10489 MLXSW_ITEM32(reg, tndem, overlay_ecn, 0x04, 16, 2); 10490 10491 /* reg_tndem_eip_ecn 10492 * Egress IP ECN. ECN field of the IP header of the packet which goes out 10493 * from the decapsulation. 10494 * Access: RW 10495 */ 10496 MLXSW_ITEM32(reg, tndem, eip_ecn, 0x04, 8, 2); 10497 10498 /* reg_tndem_trap_en 10499 * Trap enable: 10500 * 0 - No trap due to decap ECN 10501 * 1 - Trap enable with trap_id 10502 * Access: RW 10503 */ 10504 MLXSW_ITEM32(reg, tndem, trap_en, 0x08, 28, 4); 10505 10506 /* reg_tndem_trap_id 10507 * Trap ID. Either DECAP_ECN0 or DECAP_ECN1. 10508 * Reserved when trap_en is '0'. 10509 * Access: RW 10510 */ 10511 MLXSW_ITEM32(reg, tndem, trap_id, 0x08, 0, 9); 10512 10513 static inline void mlxsw_reg_tndem_pack(char *payload, u8 underlay_ecn, 10514 u8 overlay_ecn, u8 ecn, bool trap_en, 10515 u16 trap_id) 10516 { 10517 MLXSW_REG_ZERO(tndem, payload); 10518 mlxsw_reg_tndem_underlay_ecn_set(payload, underlay_ecn); 10519 mlxsw_reg_tndem_overlay_ecn_set(payload, overlay_ecn); 10520 mlxsw_reg_tndem_eip_ecn_set(payload, ecn); 10521 mlxsw_reg_tndem_trap_en_set(payload, trap_en); 10522 mlxsw_reg_tndem_trap_id_set(payload, trap_id); 10523 } 10524 10525 /* TNPC - Tunnel Port Configuration Register 10526 * ----------------------------------------- 10527 * The TNPC register is used for tunnel port configuration. 10528 * Reserved when Spectrum. 10529 */ 10530 #define MLXSW_REG_TNPC_ID 0xA020 10531 #define MLXSW_REG_TNPC_LEN 0x18 10532 10533 MLXSW_REG_DEFINE(tnpc, MLXSW_REG_TNPC_ID, MLXSW_REG_TNPC_LEN); 10534 10535 enum mlxsw_reg_tnpc_tunnel_port { 10536 MLXSW_REG_TNPC_TUNNEL_PORT_NVE, 10537 MLXSW_REG_TNPC_TUNNEL_PORT_VPLS, 10538 MLXSW_REG_TNPC_TUNNEL_FLEX_TUNNEL0, 10539 MLXSW_REG_TNPC_TUNNEL_FLEX_TUNNEL1, 10540 }; 10541 10542 /* reg_tnpc_tunnel_port 10543 * Tunnel port. 10544 * Access: Index 10545 */ 10546 MLXSW_ITEM32(reg, tnpc, tunnel_port, 0x00, 0, 4); 10547 10548 /* reg_tnpc_learn_enable_v6 10549 * During IPv6 underlay decapsulation, whether to learn from tunnel port. 10550 * Access: RW 10551 */ 10552 MLXSW_ITEM32(reg, tnpc, learn_enable_v6, 0x04, 1, 1); 10553 10554 /* reg_tnpc_learn_enable_v4 10555 * During IPv4 underlay decapsulation, whether to learn from tunnel port. 10556 * Access: RW 10557 */ 10558 MLXSW_ITEM32(reg, tnpc, learn_enable_v4, 0x04, 0, 1); 10559 10560 static inline void mlxsw_reg_tnpc_pack(char *payload, 10561 enum mlxsw_reg_tnpc_tunnel_port tport, 10562 bool learn_enable) 10563 { 10564 MLXSW_REG_ZERO(tnpc, payload); 10565 mlxsw_reg_tnpc_tunnel_port_set(payload, tport); 10566 mlxsw_reg_tnpc_learn_enable_v4_set(payload, learn_enable); 10567 mlxsw_reg_tnpc_learn_enable_v6_set(payload, learn_enable); 10568 } 10569 10570 /* TIGCR - Tunneling IPinIP General Configuration Register 10571 * ------------------------------------------------------- 10572 * The TIGCR register is used for setting up the IPinIP Tunnel configuration. 10573 */ 10574 #define MLXSW_REG_TIGCR_ID 0xA801 10575 #define MLXSW_REG_TIGCR_LEN 0x10 10576 10577 MLXSW_REG_DEFINE(tigcr, MLXSW_REG_TIGCR_ID, MLXSW_REG_TIGCR_LEN); 10578 10579 /* reg_tigcr_ipip_ttlc 10580 * For IPinIP Tunnel encapsulation: whether to copy the ttl from the packet 10581 * header. 10582 * Access: RW 10583 */ 10584 MLXSW_ITEM32(reg, tigcr, ttlc, 0x04, 8, 1); 10585 10586 /* reg_tigcr_ipip_ttl_uc 10587 * The TTL for IPinIP Tunnel encapsulation of unicast packets if 10588 * reg_tigcr_ipip_ttlc is unset. 10589 * Access: RW 10590 */ 10591 MLXSW_ITEM32(reg, tigcr, ttl_uc, 0x04, 0, 8); 10592 10593 static inline void mlxsw_reg_tigcr_pack(char *payload, bool ttlc, u8 ttl_uc) 10594 { 10595 MLXSW_REG_ZERO(tigcr, payload); 10596 mlxsw_reg_tigcr_ttlc_set(payload, ttlc); 10597 mlxsw_reg_tigcr_ttl_uc_set(payload, ttl_uc); 10598 } 10599 10600 /* TIEEM - Tunneling IPinIP Encapsulation ECN Mapping Register 10601 * ----------------------------------------------------------- 10602 * The TIEEM register maps ECN of the IP header at the ingress to the 10603 * encapsulation to the ECN of the underlay network. 10604 */ 10605 #define MLXSW_REG_TIEEM_ID 0xA812 10606 #define MLXSW_REG_TIEEM_LEN 0x0C 10607 10608 MLXSW_REG_DEFINE(tieem, MLXSW_REG_TIEEM_ID, MLXSW_REG_TIEEM_LEN); 10609 10610 /* reg_tieem_overlay_ecn 10611 * ECN of the IP header in the overlay network. 10612 * Access: Index 10613 */ 10614 MLXSW_ITEM32(reg, tieem, overlay_ecn, 0x04, 24, 2); 10615 10616 /* reg_tineem_underlay_ecn 10617 * ECN of the IP header in the underlay network. 10618 * Access: RW 10619 */ 10620 MLXSW_ITEM32(reg, tieem, underlay_ecn, 0x04, 16, 2); 10621 10622 static inline void mlxsw_reg_tieem_pack(char *payload, u8 overlay_ecn, 10623 u8 underlay_ecn) 10624 { 10625 MLXSW_REG_ZERO(tieem, payload); 10626 mlxsw_reg_tieem_overlay_ecn_set(payload, overlay_ecn); 10627 mlxsw_reg_tieem_underlay_ecn_set(payload, underlay_ecn); 10628 } 10629 10630 /* TIDEM - Tunneling IPinIP Decapsulation ECN Mapping Register 10631 * ----------------------------------------------------------- 10632 * The TIDEM register configures the actions that are done in the 10633 * decapsulation. 10634 */ 10635 #define MLXSW_REG_TIDEM_ID 0xA813 10636 #define MLXSW_REG_TIDEM_LEN 0x0C 10637 10638 MLXSW_REG_DEFINE(tidem, MLXSW_REG_TIDEM_ID, MLXSW_REG_TIDEM_LEN); 10639 10640 /* reg_tidem_underlay_ecn 10641 * ECN field of the IP header in the underlay network. 10642 * Access: Index 10643 */ 10644 MLXSW_ITEM32(reg, tidem, underlay_ecn, 0x04, 24, 2); 10645 10646 /* reg_tidem_overlay_ecn 10647 * ECN field of the IP header in the overlay network. 10648 * Access: Index 10649 */ 10650 MLXSW_ITEM32(reg, tidem, overlay_ecn, 0x04, 16, 2); 10651 10652 /* reg_tidem_eip_ecn 10653 * Egress IP ECN. ECN field of the IP header of the packet which goes out 10654 * from the decapsulation. 10655 * Access: RW 10656 */ 10657 MLXSW_ITEM32(reg, tidem, eip_ecn, 0x04, 8, 2); 10658 10659 /* reg_tidem_trap_en 10660 * Trap enable: 10661 * 0 - No trap due to decap ECN 10662 * 1 - Trap enable with trap_id 10663 * Access: RW 10664 */ 10665 MLXSW_ITEM32(reg, tidem, trap_en, 0x08, 28, 4); 10666 10667 /* reg_tidem_trap_id 10668 * Trap ID. Either DECAP_ECN0 or DECAP_ECN1. 10669 * Reserved when trap_en is '0'. 10670 * Access: RW 10671 */ 10672 MLXSW_ITEM32(reg, tidem, trap_id, 0x08, 0, 9); 10673 10674 static inline void mlxsw_reg_tidem_pack(char *payload, u8 underlay_ecn, 10675 u8 overlay_ecn, u8 eip_ecn, 10676 bool trap_en, u16 trap_id) 10677 { 10678 MLXSW_REG_ZERO(tidem, payload); 10679 mlxsw_reg_tidem_underlay_ecn_set(payload, underlay_ecn); 10680 mlxsw_reg_tidem_overlay_ecn_set(payload, overlay_ecn); 10681 mlxsw_reg_tidem_eip_ecn_set(payload, eip_ecn); 10682 mlxsw_reg_tidem_trap_en_set(payload, trap_en); 10683 mlxsw_reg_tidem_trap_id_set(payload, trap_id); 10684 } 10685 10686 /* SBPR - Shared Buffer Pools Register 10687 * ----------------------------------- 10688 * The SBPR configures and retrieves the shared buffer pools and configuration. 10689 */ 10690 #define MLXSW_REG_SBPR_ID 0xB001 10691 #define MLXSW_REG_SBPR_LEN 0x14 10692 10693 MLXSW_REG_DEFINE(sbpr, MLXSW_REG_SBPR_ID, MLXSW_REG_SBPR_LEN); 10694 10695 /* shared direstion enum for SBPR, SBCM, SBPM */ 10696 enum mlxsw_reg_sbxx_dir { 10697 MLXSW_REG_SBXX_DIR_INGRESS, 10698 MLXSW_REG_SBXX_DIR_EGRESS, 10699 }; 10700 10701 /* reg_sbpr_dir 10702 * Direction. 10703 * Access: Index 10704 */ 10705 MLXSW_ITEM32(reg, sbpr, dir, 0x00, 24, 2); 10706 10707 /* reg_sbpr_pool 10708 * Pool index. 10709 * Access: Index 10710 */ 10711 MLXSW_ITEM32(reg, sbpr, pool, 0x00, 0, 4); 10712 10713 /* reg_sbpr_infi_size 10714 * Size is infinite. 10715 * Access: RW 10716 */ 10717 MLXSW_ITEM32(reg, sbpr, infi_size, 0x04, 31, 1); 10718 10719 /* reg_sbpr_size 10720 * Pool size in buffer cells. 10721 * Reserved when infi_size = 1. 10722 * Access: RW 10723 */ 10724 MLXSW_ITEM32(reg, sbpr, size, 0x04, 0, 24); 10725 10726 enum mlxsw_reg_sbpr_mode { 10727 MLXSW_REG_SBPR_MODE_STATIC, 10728 MLXSW_REG_SBPR_MODE_DYNAMIC, 10729 }; 10730 10731 /* reg_sbpr_mode 10732 * Pool quota calculation mode. 10733 * Access: RW 10734 */ 10735 MLXSW_ITEM32(reg, sbpr, mode, 0x08, 0, 4); 10736 10737 static inline void mlxsw_reg_sbpr_pack(char *payload, u8 pool, 10738 enum mlxsw_reg_sbxx_dir dir, 10739 enum mlxsw_reg_sbpr_mode mode, u32 size, 10740 bool infi_size) 10741 { 10742 MLXSW_REG_ZERO(sbpr, payload); 10743 mlxsw_reg_sbpr_pool_set(payload, pool); 10744 mlxsw_reg_sbpr_dir_set(payload, dir); 10745 mlxsw_reg_sbpr_mode_set(payload, mode); 10746 mlxsw_reg_sbpr_size_set(payload, size); 10747 mlxsw_reg_sbpr_infi_size_set(payload, infi_size); 10748 } 10749 10750 /* SBCM - Shared Buffer Class Management Register 10751 * ---------------------------------------------- 10752 * The SBCM register configures and retrieves the shared buffer allocation 10753 * and configuration according to Port-PG, including the binding to pool 10754 * and definition of the associated quota. 10755 */ 10756 #define MLXSW_REG_SBCM_ID 0xB002 10757 #define MLXSW_REG_SBCM_LEN 0x28 10758 10759 MLXSW_REG_DEFINE(sbcm, MLXSW_REG_SBCM_ID, MLXSW_REG_SBCM_LEN); 10760 10761 /* reg_sbcm_local_port 10762 * Local port number. 10763 * For Ingress: excludes CPU port and Router port 10764 * For Egress: excludes IP Router 10765 * Access: Index 10766 */ 10767 MLXSW_ITEM32(reg, sbcm, local_port, 0x00, 16, 8); 10768 10769 /* reg_sbcm_pg_buff 10770 * PG buffer - Port PG (dir=ingress) / traffic class (dir=egress) 10771 * For PG buffer: range is 0..cap_max_pg_buffers - 1 10772 * For traffic class: range is 0..cap_max_tclass - 1 10773 * Note that when traffic class is in MC aware mode then the traffic 10774 * classes which are MC aware cannot be configured. 10775 * Access: Index 10776 */ 10777 MLXSW_ITEM32(reg, sbcm, pg_buff, 0x00, 8, 6); 10778 10779 /* reg_sbcm_dir 10780 * Direction. 10781 * Access: Index 10782 */ 10783 MLXSW_ITEM32(reg, sbcm, dir, 0x00, 0, 2); 10784 10785 /* reg_sbcm_min_buff 10786 * Minimum buffer size for the limiter, in cells. 10787 * Access: RW 10788 */ 10789 MLXSW_ITEM32(reg, sbcm, min_buff, 0x18, 0, 24); 10790 10791 /* shared max_buff limits for dynamic threshold for SBCM, SBPM */ 10792 #define MLXSW_REG_SBXX_DYN_MAX_BUFF_MIN 1 10793 #define MLXSW_REG_SBXX_DYN_MAX_BUFF_MAX 14 10794 10795 /* reg_sbcm_infi_max 10796 * Max buffer is infinite. 10797 * Access: RW 10798 */ 10799 MLXSW_ITEM32(reg, sbcm, infi_max, 0x1C, 31, 1); 10800 10801 /* reg_sbcm_max_buff 10802 * When the pool associated to the port-pg/tclass is configured to 10803 * static, Maximum buffer size for the limiter configured in cells. 10804 * When the pool associated to the port-pg/tclass is configured to 10805 * dynamic, the max_buff holds the "alpha" parameter, supporting 10806 * the following values: 10807 * 0: 0 10808 * i: (1/128)*2^(i-1), for i=1..14 10809 * 0xFF: Infinity 10810 * Reserved when infi_max = 1. 10811 * Access: RW 10812 */ 10813 MLXSW_ITEM32(reg, sbcm, max_buff, 0x1C, 0, 24); 10814 10815 /* reg_sbcm_pool 10816 * Association of the port-priority to a pool. 10817 * Access: RW 10818 */ 10819 MLXSW_ITEM32(reg, sbcm, pool, 0x24, 0, 4); 10820 10821 static inline void mlxsw_reg_sbcm_pack(char *payload, u8 local_port, u8 pg_buff, 10822 enum mlxsw_reg_sbxx_dir dir, 10823 u32 min_buff, u32 max_buff, 10824 bool infi_max, u8 pool) 10825 { 10826 MLXSW_REG_ZERO(sbcm, payload); 10827 mlxsw_reg_sbcm_local_port_set(payload, local_port); 10828 mlxsw_reg_sbcm_pg_buff_set(payload, pg_buff); 10829 mlxsw_reg_sbcm_dir_set(payload, dir); 10830 mlxsw_reg_sbcm_min_buff_set(payload, min_buff); 10831 mlxsw_reg_sbcm_max_buff_set(payload, max_buff); 10832 mlxsw_reg_sbcm_infi_max_set(payload, infi_max); 10833 mlxsw_reg_sbcm_pool_set(payload, pool); 10834 } 10835 10836 /* SBPM - Shared Buffer Port Management Register 10837 * --------------------------------------------- 10838 * The SBPM register configures and retrieves the shared buffer allocation 10839 * and configuration according to Port-Pool, including the definition 10840 * of the associated quota. 10841 */ 10842 #define MLXSW_REG_SBPM_ID 0xB003 10843 #define MLXSW_REG_SBPM_LEN 0x28 10844 10845 MLXSW_REG_DEFINE(sbpm, MLXSW_REG_SBPM_ID, MLXSW_REG_SBPM_LEN); 10846 10847 /* reg_sbpm_local_port 10848 * Local port number. 10849 * For Ingress: excludes CPU port and Router port 10850 * For Egress: excludes IP Router 10851 * Access: Index 10852 */ 10853 MLXSW_ITEM32(reg, sbpm, local_port, 0x00, 16, 8); 10854 10855 /* reg_sbpm_pool 10856 * The pool associated to quota counting on the local_port. 10857 * Access: Index 10858 */ 10859 MLXSW_ITEM32(reg, sbpm, pool, 0x00, 8, 4); 10860 10861 /* reg_sbpm_dir 10862 * Direction. 10863 * Access: Index 10864 */ 10865 MLXSW_ITEM32(reg, sbpm, dir, 0x00, 0, 2); 10866 10867 /* reg_sbpm_buff_occupancy 10868 * Current buffer occupancy in cells. 10869 * Access: RO 10870 */ 10871 MLXSW_ITEM32(reg, sbpm, buff_occupancy, 0x10, 0, 24); 10872 10873 /* reg_sbpm_clr 10874 * Clear Max Buffer Occupancy 10875 * When this bit is set, max_buff_occupancy field is cleared (and a 10876 * new max value is tracked from the time the clear was performed). 10877 * Access: OP 10878 */ 10879 MLXSW_ITEM32(reg, sbpm, clr, 0x14, 31, 1); 10880 10881 /* reg_sbpm_max_buff_occupancy 10882 * Maximum value of buffer occupancy in cells monitored. Cleared by 10883 * writing to the clr field. 10884 * Access: RO 10885 */ 10886 MLXSW_ITEM32(reg, sbpm, max_buff_occupancy, 0x14, 0, 24); 10887 10888 /* reg_sbpm_min_buff 10889 * Minimum buffer size for the limiter, in cells. 10890 * Access: RW 10891 */ 10892 MLXSW_ITEM32(reg, sbpm, min_buff, 0x18, 0, 24); 10893 10894 /* reg_sbpm_max_buff 10895 * When the pool associated to the port-pg/tclass is configured to 10896 * static, Maximum buffer size for the limiter configured in cells. 10897 * When the pool associated to the port-pg/tclass is configured to 10898 * dynamic, the max_buff holds the "alpha" parameter, supporting 10899 * the following values: 10900 * 0: 0 10901 * i: (1/128)*2^(i-1), for i=1..14 10902 * 0xFF: Infinity 10903 * Access: RW 10904 */ 10905 MLXSW_ITEM32(reg, sbpm, max_buff, 0x1C, 0, 24); 10906 10907 static inline void mlxsw_reg_sbpm_pack(char *payload, u8 local_port, u8 pool, 10908 enum mlxsw_reg_sbxx_dir dir, bool clr, 10909 u32 min_buff, u32 max_buff) 10910 { 10911 MLXSW_REG_ZERO(sbpm, payload); 10912 mlxsw_reg_sbpm_local_port_set(payload, local_port); 10913 mlxsw_reg_sbpm_pool_set(payload, pool); 10914 mlxsw_reg_sbpm_dir_set(payload, dir); 10915 mlxsw_reg_sbpm_clr_set(payload, clr); 10916 mlxsw_reg_sbpm_min_buff_set(payload, min_buff); 10917 mlxsw_reg_sbpm_max_buff_set(payload, max_buff); 10918 } 10919 10920 static inline void mlxsw_reg_sbpm_unpack(char *payload, u32 *p_buff_occupancy, 10921 u32 *p_max_buff_occupancy) 10922 { 10923 *p_buff_occupancy = mlxsw_reg_sbpm_buff_occupancy_get(payload); 10924 *p_max_buff_occupancy = mlxsw_reg_sbpm_max_buff_occupancy_get(payload); 10925 } 10926 10927 /* SBMM - Shared Buffer Multicast Management Register 10928 * -------------------------------------------------- 10929 * The SBMM register configures and retrieves the shared buffer allocation 10930 * and configuration for MC packets according to Switch-Priority, including 10931 * the binding to pool and definition of the associated quota. 10932 */ 10933 #define MLXSW_REG_SBMM_ID 0xB004 10934 #define MLXSW_REG_SBMM_LEN 0x28 10935 10936 MLXSW_REG_DEFINE(sbmm, MLXSW_REG_SBMM_ID, MLXSW_REG_SBMM_LEN); 10937 10938 /* reg_sbmm_prio 10939 * Switch Priority. 10940 * Access: Index 10941 */ 10942 MLXSW_ITEM32(reg, sbmm, prio, 0x00, 8, 4); 10943 10944 /* reg_sbmm_min_buff 10945 * Minimum buffer size for the limiter, in cells. 10946 * Access: RW 10947 */ 10948 MLXSW_ITEM32(reg, sbmm, min_buff, 0x18, 0, 24); 10949 10950 /* reg_sbmm_max_buff 10951 * When the pool associated to the port-pg/tclass is configured to 10952 * static, Maximum buffer size for the limiter configured in cells. 10953 * When the pool associated to the port-pg/tclass is configured to 10954 * dynamic, the max_buff holds the "alpha" parameter, supporting 10955 * the following values: 10956 * 0: 0 10957 * i: (1/128)*2^(i-1), for i=1..14 10958 * 0xFF: Infinity 10959 * Access: RW 10960 */ 10961 MLXSW_ITEM32(reg, sbmm, max_buff, 0x1C, 0, 24); 10962 10963 /* reg_sbmm_pool 10964 * Association of the port-priority to a pool. 10965 * Access: RW 10966 */ 10967 MLXSW_ITEM32(reg, sbmm, pool, 0x24, 0, 4); 10968 10969 static inline void mlxsw_reg_sbmm_pack(char *payload, u8 prio, u32 min_buff, 10970 u32 max_buff, u8 pool) 10971 { 10972 MLXSW_REG_ZERO(sbmm, payload); 10973 mlxsw_reg_sbmm_prio_set(payload, prio); 10974 mlxsw_reg_sbmm_min_buff_set(payload, min_buff); 10975 mlxsw_reg_sbmm_max_buff_set(payload, max_buff); 10976 mlxsw_reg_sbmm_pool_set(payload, pool); 10977 } 10978 10979 /* SBSR - Shared Buffer Status Register 10980 * ------------------------------------ 10981 * The SBSR register retrieves the shared buffer occupancy according to 10982 * Port-Pool. Note that this register enables reading a large amount of data. 10983 * It is the user's responsibility to limit the amount of data to ensure the 10984 * response can match the maximum transfer unit. In case the response exceeds 10985 * the maximum transport unit, it will be truncated with no special notice. 10986 */ 10987 #define MLXSW_REG_SBSR_ID 0xB005 10988 #define MLXSW_REG_SBSR_BASE_LEN 0x5C /* base length, without records */ 10989 #define MLXSW_REG_SBSR_REC_LEN 0x8 /* record length */ 10990 #define MLXSW_REG_SBSR_REC_MAX_COUNT 120 10991 #define MLXSW_REG_SBSR_LEN (MLXSW_REG_SBSR_BASE_LEN + \ 10992 MLXSW_REG_SBSR_REC_LEN * \ 10993 MLXSW_REG_SBSR_REC_MAX_COUNT) 10994 10995 MLXSW_REG_DEFINE(sbsr, MLXSW_REG_SBSR_ID, MLXSW_REG_SBSR_LEN); 10996 10997 /* reg_sbsr_clr 10998 * Clear Max Buffer Occupancy. When this bit is set, the max_buff_occupancy 10999 * field is cleared (and a new max value is tracked from the time the clear 11000 * was performed). 11001 * Access: OP 11002 */ 11003 MLXSW_ITEM32(reg, sbsr, clr, 0x00, 31, 1); 11004 11005 /* reg_sbsr_ingress_port_mask 11006 * Bit vector for all ingress network ports. 11007 * Indicates which of the ports (for which the relevant bit is set) 11008 * are affected by the set operation. Configuration of any other port 11009 * does not change. 11010 * Access: Index 11011 */ 11012 MLXSW_ITEM_BIT_ARRAY(reg, sbsr, ingress_port_mask, 0x10, 0x20, 1); 11013 11014 /* reg_sbsr_pg_buff_mask 11015 * Bit vector for all switch priority groups. 11016 * Indicates which of the priorities (for which the relevant bit is set) 11017 * are affected by the set operation. Configuration of any other priority 11018 * does not change. 11019 * Range is 0..cap_max_pg_buffers - 1 11020 * Access: Index 11021 */ 11022 MLXSW_ITEM_BIT_ARRAY(reg, sbsr, pg_buff_mask, 0x30, 0x4, 1); 11023 11024 /* reg_sbsr_egress_port_mask 11025 * Bit vector for all egress network ports. 11026 * Indicates which of the ports (for which the relevant bit is set) 11027 * are affected by the set operation. Configuration of any other port 11028 * does not change. 11029 * Access: Index 11030 */ 11031 MLXSW_ITEM_BIT_ARRAY(reg, sbsr, egress_port_mask, 0x34, 0x20, 1); 11032 11033 /* reg_sbsr_tclass_mask 11034 * Bit vector for all traffic classes. 11035 * Indicates which of the traffic classes (for which the relevant bit is 11036 * set) are affected by the set operation. Configuration of any other 11037 * traffic class does not change. 11038 * Range is 0..cap_max_tclass - 1 11039 * Access: Index 11040 */ 11041 MLXSW_ITEM_BIT_ARRAY(reg, sbsr, tclass_mask, 0x54, 0x8, 1); 11042 11043 static inline void mlxsw_reg_sbsr_pack(char *payload, bool clr) 11044 { 11045 MLXSW_REG_ZERO(sbsr, payload); 11046 mlxsw_reg_sbsr_clr_set(payload, clr); 11047 } 11048 11049 /* reg_sbsr_rec_buff_occupancy 11050 * Current buffer occupancy in cells. 11051 * Access: RO 11052 */ 11053 MLXSW_ITEM32_INDEXED(reg, sbsr, rec_buff_occupancy, MLXSW_REG_SBSR_BASE_LEN, 11054 0, 24, MLXSW_REG_SBSR_REC_LEN, 0x00, false); 11055 11056 /* reg_sbsr_rec_max_buff_occupancy 11057 * Maximum value of buffer occupancy in cells monitored. Cleared by 11058 * writing to the clr field. 11059 * Access: RO 11060 */ 11061 MLXSW_ITEM32_INDEXED(reg, sbsr, rec_max_buff_occupancy, MLXSW_REG_SBSR_BASE_LEN, 11062 0, 24, MLXSW_REG_SBSR_REC_LEN, 0x04, false); 11063 11064 static inline void mlxsw_reg_sbsr_rec_unpack(char *payload, int rec_index, 11065 u32 *p_buff_occupancy, 11066 u32 *p_max_buff_occupancy) 11067 { 11068 *p_buff_occupancy = 11069 mlxsw_reg_sbsr_rec_buff_occupancy_get(payload, rec_index); 11070 *p_max_buff_occupancy = 11071 mlxsw_reg_sbsr_rec_max_buff_occupancy_get(payload, rec_index); 11072 } 11073 11074 /* SBIB - Shared Buffer Internal Buffer Register 11075 * --------------------------------------------- 11076 * The SBIB register configures per port buffers for internal use. The internal 11077 * buffers consume memory on the port buffers (note that the port buffers are 11078 * used also by PBMC). 11079 * 11080 * For Spectrum this is used for egress mirroring. 11081 */ 11082 #define MLXSW_REG_SBIB_ID 0xB006 11083 #define MLXSW_REG_SBIB_LEN 0x10 11084 11085 MLXSW_REG_DEFINE(sbib, MLXSW_REG_SBIB_ID, MLXSW_REG_SBIB_LEN); 11086 11087 /* reg_sbib_local_port 11088 * Local port number 11089 * Not supported for CPU port and router port 11090 * Access: Index 11091 */ 11092 MLXSW_ITEM32(reg, sbib, local_port, 0x00, 16, 8); 11093 11094 /* reg_sbib_buff_size 11095 * Units represented in cells 11096 * Allowed range is 0 to (cap_max_headroom_size - 1) 11097 * Default is 0 11098 * Access: RW 11099 */ 11100 MLXSW_ITEM32(reg, sbib, buff_size, 0x08, 0, 24); 11101 11102 static inline void mlxsw_reg_sbib_pack(char *payload, u8 local_port, 11103 u32 buff_size) 11104 { 11105 MLXSW_REG_ZERO(sbib, payload); 11106 mlxsw_reg_sbib_local_port_set(payload, local_port); 11107 mlxsw_reg_sbib_buff_size_set(payload, buff_size); 11108 } 11109 11110 static const struct mlxsw_reg_info *mlxsw_reg_infos[] = { 11111 MLXSW_REG(sgcr), 11112 MLXSW_REG(spad), 11113 MLXSW_REG(smid), 11114 MLXSW_REG(sspr), 11115 MLXSW_REG(sfdat), 11116 MLXSW_REG(sfd), 11117 MLXSW_REG(sfn), 11118 MLXSW_REG(spms), 11119 MLXSW_REG(spvid), 11120 MLXSW_REG(spvm), 11121 MLXSW_REG(spaft), 11122 MLXSW_REG(sfgc), 11123 MLXSW_REG(sftr), 11124 MLXSW_REG(sfdf), 11125 MLXSW_REG(sldr), 11126 MLXSW_REG(slcr), 11127 MLXSW_REG(slcor), 11128 MLXSW_REG(spmlr), 11129 MLXSW_REG(svfa), 11130 MLXSW_REG(svpe), 11131 MLXSW_REG(sfmr), 11132 MLXSW_REG(spvmlr), 11133 MLXSW_REG(cwtp), 11134 MLXSW_REG(cwtpm), 11135 MLXSW_REG(pgcr), 11136 MLXSW_REG(ppbt), 11137 MLXSW_REG(pacl), 11138 MLXSW_REG(pagt), 11139 MLXSW_REG(ptar), 11140 MLXSW_REG(ppbs), 11141 MLXSW_REG(prcr), 11142 MLXSW_REG(pefa), 11143 MLXSW_REG(pemrbt), 11144 MLXSW_REG(ptce2), 11145 MLXSW_REG(perpt), 11146 MLXSW_REG(peabfe), 11147 MLXSW_REG(perar), 11148 MLXSW_REG(ptce3), 11149 MLXSW_REG(percr), 11150 MLXSW_REG(pererp), 11151 MLXSW_REG(iedr), 11152 MLXSW_REG(qpts), 11153 MLXSW_REG(qpcr), 11154 MLXSW_REG(qtct), 11155 MLXSW_REG(qeec), 11156 MLXSW_REG(qrwe), 11157 MLXSW_REG(qpdsm), 11158 MLXSW_REG(qpdp), 11159 MLXSW_REG(qpdpm), 11160 MLXSW_REG(qtctm), 11161 MLXSW_REG(qpsc), 11162 MLXSW_REG(pmlp), 11163 MLXSW_REG(pmtu), 11164 MLXSW_REG(ptys), 11165 MLXSW_REG(ppad), 11166 MLXSW_REG(paos), 11167 MLXSW_REG(pfcc), 11168 MLXSW_REG(ppcnt), 11169 MLXSW_REG(plib), 11170 MLXSW_REG(pptb), 11171 MLXSW_REG(pbmc), 11172 MLXSW_REG(pspa), 11173 MLXSW_REG(pmaos), 11174 MLXSW_REG(pplr), 11175 MLXSW_REG(pmpe), 11176 MLXSW_REG(pddr), 11177 MLXSW_REG(pmtm), 11178 MLXSW_REG(htgt), 11179 MLXSW_REG(hpkt), 11180 MLXSW_REG(rgcr), 11181 MLXSW_REG(ritr), 11182 MLXSW_REG(rtar), 11183 MLXSW_REG(ratr), 11184 MLXSW_REG(rtdp), 11185 MLXSW_REG(rdpm), 11186 MLXSW_REG(ricnt), 11187 MLXSW_REG(rrcr), 11188 MLXSW_REG(ralta), 11189 MLXSW_REG(ralst), 11190 MLXSW_REG(raltb), 11191 MLXSW_REG(ralue), 11192 MLXSW_REG(rauht), 11193 MLXSW_REG(raleu), 11194 MLXSW_REG(rauhtd), 11195 MLXSW_REG(rigr2), 11196 MLXSW_REG(recr2), 11197 MLXSW_REG(rmft2), 11198 MLXSW_REG(mfcr), 11199 MLXSW_REG(mfsc), 11200 MLXSW_REG(mfsm), 11201 MLXSW_REG(mfsl), 11202 MLXSW_REG(fore), 11203 MLXSW_REG(mtcap), 11204 MLXSW_REG(mtmp), 11205 MLXSW_REG(mtwe), 11206 MLXSW_REG(mtbr), 11207 MLXSW_REG(mcia), 11208 MLXSW_REG(mpat), 11209 MLXSW_REG(mpar), 11210 MLXSW_REG(mgir), 11211 MLXSW_REG(mrsr), 11212 MLXSW_REG(mlcr), 11213 MLXSW_REG(mtpps), 11214 MLXSW_REG(mtutc), 11215 MLXSW_REG(mpsc), 11216 MLXSW_REG(mcqi), 11217 MLXSW_REG(mcc), 11218 MLXSW_REG(mcda), 11219 MLXSW_REG(mgpc), 11220 MLXSW_REG(mprs), 11221 MLXSW_REG(mogcr), 11222 MLXSW_REG(mpagr), 11223 MLXSW_REG(momte), 11224 MLXSW_REG(mtpppc), 11225 MLXSW_REG(mtpptr), 11226 MLXSW_REG(mtptpt), 11227 MLXSW_REG(mfgd), 11228 MLXSW_REG(mgpir), 11229 MLXSW_REG(mfde), 11230 MLXSW_REG(tngcr), 11231 MLXSW_REG(tnumt), 11232 MLXSW_REG(tnqcr), 11233 MLXSW_REG(tnqdr), 11234 MLXSW_REG(tneem), 11235 MLXSW_REG(tndem), 11236 MLXSW_REG(tnpc), 11237 MLXSW_REG(tigcr), 11238 MLXSW_REG(tieem), 11239 MLXSW_REG(tidem), 11240 MLXSW_REG(sbpr), 11241 MLXSW_REG(sbcm), 11242 MLXSW_REG(sbpm), 11243 MLXSW_REG(sbmm), 11244 MLXSW_REG(sbsr), 11245 MLXSW_REG(sbib), 11246 }; 11247 11248 static inline const char *mlxsw_reg_id_str(u16 reg_id) 11249 { 11250 const struct mlxsw_reg_info *reg_info; 11251 int i; 11252 11253 for (i = 0; i < ARRAY_SIZE(mlxsw_reg_infos); i++) { 11254 reg_info = mlxsw_reg_infos[i]; 11255 if (reg_info->id == reg_id) 11256 return reg_info->name; 11257 } 11258 return "*UNKNOWN*"; 11259 } 11260 11261 /* PUDE - Port Up / Down Event 11262 * --------------------------- 11263 * Reports the operational state change of a port. 11264 */ 11265 #define MLXSW_REG_PUDE_LEN 0x10 11266 11267 /* reg_pude_swid 11268 * Switch partition ID with which to associate the port. 11269 * Access: Index 11270 */ 11271 MLXSW_ITEM32(reg, pude, swid, 0x00, 24, 8); 11272 11273 /* reg_pude_local_port 11274 * Local port number. 11275 * Access: Index 11276 */ 11277 MLXSW_ITEM32(reg, pude, local_port, 0x00, 16, 8); 11278 11279 /* reg_pude_admin_status 11280 * Port administrative state (the desired state). 11281 * 1 - Up. 11282 * 2 - Down. 11283 * 3 - Up once. This means that in case of link failure, the port won't go 11284 * into polling mode, but will wait to be re-enabled by software. 11285 * 4 - Disabled by system. Can only be set by hardware. 11286 * Access: RO 11287 */ 11288 MLXSW_ITEM32(reg, pude, admin_status, 0x00, 8, 4); 11289 11290 /* reg_pude_oper_status 11291 * Port operatioanl state. 11292 * 1 - Up. 11293 * 2 - Down. 11294 * 3 - Down by port failure. This means that the device will not let the 11295 * port up again until explicitly specified by software. 11296 * Access: RO 11297 */ 11298 MLXSW_ITEM32(reg, pude, oper_status, 0x00, 0, 4); 11299 11300 #endif 11301