19948a064SJiri Pirko // SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0
29948a064SJiri Pirko /* Copyright (c) 2015-2018 Mellanox Technologies. All rights reserved */
3eda6500aSJiri Pirko 
4eda6500aSJiri Pirko #include <linux/kernel.h>
5eda6500aSJiri Pirko #include <linux/module.h>
6eda6500aSJiri Pirko #include <linux/export.h>
7eda6500aSJiri Pirko #include <linux/err.h>
8eda6500aSJiri Pirko #include <linux/device.h>
9eda6500aSJiri Pirko #include <linux/pci.h>
10eda6500aSJiri Pirko #include <linux/interrupt.h>
11eda6500aSJiri Pirko #include <linux/wait.h>
12eda6500aSJiri Pirko #include <linux/types.h>
13eda6500aSJiri Pirko #include <linux/skbuff.h>
14eda6500aSJiri Pirko #include <linux/if_vlan.h>
15eda6500aSJiri Pirko #include <linux/log2.h>
161e81779aSIdo Schimmel #include <linux/string.h>
17eda6500aSJiri Pirko 
1862e86f9eSJiri Pirko #include "pci_hw.h"
191d20d23cSJiri Pirko #include "pci.h"
20eda6500aSJiri Pirko #include "core.h"
21eda6500aSJiri Pirko #include "cmd.h"
22eda6500aSJiri Pirko #include "port.h"
23c1a38311SJiri Pirko #include "resources.h"
24eda6500aSJiri Pirko 
25eda6500aSJiri Pirko #define mlxsw_pci_write32(mlxsw_pci, reg, val) \
26eda6500aSJiri Pirko 	iowrite32be(val, (mlxsw_pci)->hw_addr + (MLXSW_PCI_ ## reg))
27eda6500aSJiri Pirko #define mlxsw_pci_read32(mlxsw_pci, reg) \
28eda6500aSJiri Pirko 	ioread32be((mlxsw_pci)->hw_addr + (MLXSW_PCI_ ## reg))
29eda6500aSJiri Pirko 
30eda6500aSJiri Pirko enum mlxsw_pci_queue_type {
31eda6500aSJiri Pirko 	MLXSW_PCI_QUEUE_TYPE_SDQ,
32eda6500aSJiri Pirko 	MLXSW_PCI_QUEUE_TYPE_RDQ,
33eda6500aSJiri Pirko 	MLXSW_PCI_QUEUE_TYPE_CQ,
34eda6500aSJiri Pirko 	MLXSW_PCI_QUEUE_TYPE_EQ,
35eda6500aSJiri Pirko };
36eda6500aSJiri Pirko 
37eda6500aSJiri Pirko #define MLXSW_PCI_QUEUE_TYPE_COUNT	4
38eda6500aSJiri Pirko 
39eda6500aSJiri Pirko static const u16 mlxsw_pci_doorbell_type_offset[] = {
40eda6500aSJiri Pirko 	MLXSW_PCI_DOORBELL_SDQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_SDQ */
41eda6500aSJiri Pirko 	MLXSW_PCI_DOORBELL_RDQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_RDQ */
42eda6500aSJiri Pirko 	MLXSW_PCI_DOORBELL_CQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_CQ */
43eda6500aSJiri Pirko 	MLXSW_PCI_DOORBELL_EQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_EQ */
44eda6500aSJiri Pirko };
45eda6500aSJiri Pirko 
46eda6500aSJiri Pirko static const u16 mlxsw_pci_doorbell_arm_type_offset[] = {
47eda6500aSJiri Pirko 	0, /* unused */
48eda6500aSJiri Pirko 	0, /* unused */
49eda6500aSJiri Pirko 	MLXSW_PCI_DOORBELL_ARM_CQ_OFFSET, /* for type MLXSW_PCI_QUEUE_TYPE_CQ */
50eda6500aSJiri Pirko 	MLXSW_PCI_DOORBELL_ARM_EQ_OFFSET, /* for type MLXSW_PCI_QUEUE_TYPE_EQ */
51eda6500aSJiri Pirko };
52eda6500aSJiri Pirko 
53eda6500aSJiri Pirko struct mlxsw_pci_mem_item {
54eda6500aSJiri Pirko 	char *buf;
55eda6500aSJiri Pirko 	dma_addr_t mapaddr;
56eda6500aSJiri Pirko 	size_t size;
57eda6500aSJiri Pirko };
58eda6500aSJiri Pirko 
59eda6500aSJiri Pirko struct mlxsw_pci_queue_elem_info {
60eda6500aSJiri Pirko 	char *elem; /* pointer to actual dma mapped element mem chunk */
61eda6500aSJiri Pirko 	union {
62eda6500aSJiri Pirko 		struct {
63eda6500aSJiri Pirko 			struct sk_buff *skb;
64eda6500aSJiri Pirko 		} sdq;
65eda6500aSJiri Pirko 		struct {
66eda6500aSJiri Pirko 			struct sk_buff *skb;
67eda6500aSJiri Pirko 		} rdq;
68eda6500aSJiri Pirko 	} u;
69eda6500aSJiri Pirko };
70eda6500aSJiri Pirko 
71eda6500aSJiri Pirko struct mlxsw_pci_queue {
72eda6500aSJiri Pirko 	spinlock_t lock; /* for queue accesses */
73eda6500aSJiri Pirko 	struct mlxsw_pci_mem_item mem_item;
74eda6500aSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
75eda6500aSJiri Pirko 	u16 producer_counter;
76eda6500aSJiri Pirko 	u16 consumer_counter;
77eda6500aSJiri Pirko 	u16 count; /* number of elements in queue */
78eda6500aSJiri Pirko 	u8 num; /* queue number */
79eda6500aSJiri Pirko 	u8 elem_size; /* size of one element */
80eda6500aSJiri Pirko 	enum mlxsw_pci_queue_type type;
81eda6500aSJiri Pirko 	struct tasklet_struct tasklet; /* queue processing tasklet */
82eda6500aSJiri Pirko 	struct mlxsw_pci *pci;
83eda6500aSJiri Pirko 	union {
84eda6500aSJiri Pirko 		struct {
85eda6500aSJiri Pirko 			u32 comp_sdq_count;
86eda6500aSJiri Pirko 			u32 comp_rdq_count;
87b76550bbSJiri Pirko 			enum mlxsw_pci_cqe_v v;
88eda6500aSJiri Pirko 		} cq;
89eda6500aSJiri Pirko 		struct {
90eda6500aSJiri Pirko 			u32 ev_cmd_count;
91eda6500aSJiri Pirko 			u32 ev_comp_count;
92eda6500aSJiri Pirko 			u32 ev_other_count;
93eda6500aSJiri Pirko 		} eq;
94eda6500aSJiri Pirko 	} u;
95eda6500aSJiri Pirko };
96eda6500aSJiri Pirko 
97eda6500aSJiri Pirko struct mlxsw_pci_queue_type_group {
98eda6500aSJiri Pirko 	struct mlxsw_pci_queue *q;
99eda6500aSJiri Pirko 	u8 count; /* number of queues in group */
100eda6500aSJiri Pirko };
101eda6500aSJiri Pirko 
102eda6500aSJiri Pirko struct mlxsw_pci {
103eda6500aSJiri Pirko 	struct pci_dev *pdev;
104eda6500aSJiri Pirko 	u8 __iomem *hw_addr;
1058289169dSShalom Toledo 	u64 free_running_clock_offset;
106bbd30057SDanielle Ratson 	u64 utc_sec_offset;
107bbd30057SDanielle Ratson 	u64 utc_nsec_offset;
108eda6500aSJiri Pirko 	struct mlxsw_pci_queue_type_group queues[MLXSW_PCI_QUEUE_TYPE_COUNT];
109eda6500aSJiri Pirko 	u32 doorbell_offset;
110eda6500aSJiri Pirko 	struct mlxsw_core *core;
111eda6500aSJiri Pirko 	struct {
112eda6500aSJiri Pirko 		struct mlxsw_pci_mem_item *items;
1133e2206daSJiri Pirko 		unsigned int count;
114eda6500aSJiri Pirko 	} fw_area;
115eda6500aSJiri Pirko 	struct {
1161e81779aSIdo Schimmel 		struct mlxsw_pci_mem_item out_mbox;
1171e81779aSIdo Schimmel 		struct mlxsw_pci_mem_item in_mbox;
118eda6500aSJiri Pirko 		struct mutex lock; /* Lock access to command registers */
119eda6500aSJiri Pirko 		bool nopoll;
120eda6500aSJiri Pirko 		wait_queue_head_t wait;
121eda6500aSJiri Pirko 		bool wait_done;
122eda6500aSJiri Pirko 		struct {
123eda6500aSJiri Pirko 			u8 status;
124eda6500aSJiri Pirko 			u64 out_param;
125eda6500aSJiri Pirko 		} comp;
126eda6500aSJiri Pirko 	} cmd;
127eda6500aSJiri Pirko 	struct mlxsw_bus_info bus_info;
12854a2e8d4SArkadi Sharshevsky 	const struct pci_device_id *id;
1298404f6f2SJiri Pirko 	enum mlxsw_pci_cqe_v max_cqe_ver; /* Maximal supported CQE version */
1308404f6f2SJiri Pirko 	u8 num_sdq_cqs; /* Number of CQs used for SDQs */
131eda6500aSJiri Pirko };
132eda6500aSJiri Pirko 
mlxsw_pci_queue_tasklet_schedule(struct mlxsw_pci_queue * q)133eda6500aSJiri Pirko static void mlxsw_pci_queue_tasklet_schedule(struct mlxsw_pci_queue *q)
134eda6500aSJiri Pirko {
135eda6500aSJiri Pirko 	tasklet_schedule(&q->tasklet);
136eda6500aSJiri Pirko }
137eda6500aSJiri Pirko 
__mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue * q,size_t elem_size,int elem_index)138eda6500aSJiri Pirko static char *__mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue *q,
139eda6500aSJiri Pirko 					size_t elem_size, int elem_index)
140eda6500aSJiri Pirko {
141eda6500aSJiri Pirko 	return q->mem_item.buf + (elem_size * elem_index);
142eda6500aSJiri Pirko }
143eda6500aSJiri Pirko 
144eda6500aSJiri Pirko static struct mlxsw_pci_queue_elem_info *
mlxsw_pci_queue_elem_info_get(struct mlxsw_pci_queue * q,int elem_index)145eda6500aSJiri Pirko mlxsw_pci_queue_elem_info_get(struct mlxsw_pci_queue *q, int elem_index)
146eda6500aSJiri Pirko {
147eda6500aSJiri Pirko 	return &q->elem_info[elem_index];
148eda6500aSJiri Pirko }
149eda6500aSJiri Pirko 
150eda6500aSJiri Pirko static struct mlxsw_pci_queue_elem_info *
mlxsw_pci_queue_elem_info_producer_get(struct mlxsw_pci_queue * q)151eda6500aSJiri Pirko mlxsw_pci_queue_elem_info_producer_get(struct mlxsw_pci_queue *q)
152eda6500aSJiri Pirko {
153eda6500aSJiri Pirko 	int index = q->producer_counter & (q->count - 1);
154eda6500aSJiri Pirko 
1555091730dSIdo Schimmel 	if ((u16) (q->producer_counter - q->consumer_counter) == q->count)
156eda6500aSJiri Pirko 		return NULL;
157eda6500aSJiri Pirko 	return mlxsw_pci_queue_elem_info_get(q, index);
158eda6500aSJiri Pirko }
159eda6500aSJiri Pirko 
160eda6500aSJiri Pirko static struct mlxsw_pci_queue_elem_info *
mlxsw_pci_queue_elem_info_consumer_get(struct mlxsw_pci_queue * q)161eda6500aSJiri Pirko mlxsw_pci_queue_elem_info_consumer_get(struct mlxsw_pci_queue *q)
162eda6500aSJiri Pirko {
163eda6500aSJiri Pirko 	int index = q->consumer_counter & (q->count - 1);
164eda6500aSJiri Pirko 
165eda6500aSJiri Pirko 	return mlxsw_pci_queue_elem_info_get(q, index);
166eda6500aSJiri Pirko }
167eda6500aSJiri Pirko 
mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue * q,int elem_index)168eda6500aSJiri Pirko static char *mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue *q, int elem_index)
169eda6500aSJiri Pirko {
170eda6500aSJiri Pirko 	return mlxsw_pci_queue_elem_info_get(q, elem_index)->elem;
171eda6500aSJiri Pirko }
172eda6500aSJiri Pirko 
mlxsw_pci_elem_hw_owned(struct mlxsw_pci_queue * q,bool owner_bit)173eda6500aSJiri Pirko static bool mlxsw_pci_elem_hw_owned(struct mlxsw_pci_queue *q, bool owner_bit)
174eda6500aSJiri Pirko {
175eda6500aSJiri Pirko 	return owner_bit != !!(q->consumer_counter & q->count);
176eda6500aSJiri Pirko }
177eda6500aSJiri Pirko 
178eda6500aSJiri Pirko static struct mlxsw_pci_queue_type_group *
mlxsw_pci_queue_type_group_get(struct mlxsw_pci * mlxsw_pci,enum mlxsw_pci_queue_type q_type)179eda6500aSJiri Pirko mlxsw_pci_queue_type_group_get(struct mlxsw_pci *mlxsw_pci,
180eda6500aSJiri Pirko 			       enum mlxsw_pci_queue_type q_type)
181eda6500aSJiri Pirko {
182eda6500aSJiri Pirko 	return &mlxsw_pci->queues[q_type];
183eda6500aSJiri Pirko }
184eda6500aSJiri Pirko 
__mlxsw_pci_queue_count(struct mlxsw_pci * mlxsw_pci,enum mlxsw_pci_queue_type q_type)185eda6500aSJiri Pirko static u8 __mlxsw_pci_queue_count(struct mlxsw_pci *mlxsw_pci,
186eda6500aSJiri Pirko 				  enum mlxsw_pci_queue_type q_type)
187eda6500aSJiri Pirko {
188eda6500aSJiri Pirko 	struct mlxsw_pci_queue_type_group *queue_group;
189eda6500aSJiri Pirko 
190eda6500aSJiri Pirko 	queue_group = mlxsw_pci_queue_type_group_get(mlxsw_pci, q_type);
191eda6500aSJiri Pirko 	return queue_group->count;
192eda6500aSJiri Pirko }
193eda6500aSJiri Pirko 
mlxsw_pci_sdq_count(struct mlxsw_pci * mlxsw_pci)194eda6500aSJiri Pirko static u8 mlxsw_pci_sdq_count(struct mlxsw_pci *mlxsw_pci)
195eda6500aSJiri Pirko {
196eda6500aSJiri Pirko 	return __mlxsw_pci_queue_count(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_SDQ);
197eda6500aSJiri Pirko }
198eda6500aSJiri Pirko 
mlxsw_pci_cq_count(struct mlxsw_pci * mlxsw_pci)199eda6500aSJiri Pirko static u8 mlxsw_pci_cq_count(struct mlxsw_pci *mlxsw_pci)
200eda6500aSJiri Pirko {
201eda6500aSJiri Pirko 	return __mlxsw_pci_queue_count(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_CQ);
202eda6500aSJiri Pirko }
203eda6500aSJiri Pirko 
204eda6500aSJiri Pirko static struct mlxsw_pci_queue *
__mlxsw_pci_queue_get(struct mlxsw_pci * mlxsw_pci,enum mlxsw_pci_queue_type q_type,u8 q_num)205eda6500aSJiri Pirko __mlxsw_pci_queue_get(struct mlxsw_pci *mlxsw_pci,
206eda6500aSJiri Pirko 		      enum mlxsw_pci_queue_type q_type, u8 q_num)
207eda6500aSJiri Pirko {
208eda6500aSJiri Pirko 	return &mlxsw_pci->queues[q_type].q[q_num];
209eda6500aSJiri Pirko }
210eda6500aSJiri Pirko 
mlxsw_pci_sdq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)211eda6500aSJiri Pirko static struct mlxsw_pci_queue *mlxsw_pci_sdq_get(struct mlxsw_pci *mlxsw_pci,
212eda6500aSJiri Pirko 						 u8 q_num)
213eda6500aSJiri Pirko {
214eda6500aSJiri Pirko 	return __mlxsw_pci_queue_get(mlxsw_pci,
215eda6500aSJiri Pirko 				     MLXSW_PCI_QUEUE_TYPE_SDQ, q_num);
216eda6500aSJiri Pirko }
217eda6500aSJiri Pirko 
mlxsw_pci_rdq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)218eda6500aSJiri Pirko static struct mlxsw_pci_queue *mlxsw_pci_rdq_get(struct mlxsw_pci *mlxsw_pci,
219eda6500aSJiri Pirko 						 u8 q_num)
220eda6500aSJiri Pirko {
221eda6500aSJiri Pirko 	return __mlxsw_pci_queue_get(mlxsw_pci,
222eda6500aSJiri Pirko 				     MLXSW_PCI_QUEUE_TYPE_RDQ, q_num);
223eda6500aSJiri Pirko }
224eda6500aSJiri Pirko 
mlxsw_pci_cq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)225eda6500aSJiri Pirko static struct mlxsw_pci_queue *mlxsw_pci_cq_get(struct mlxsw_pci *mlxsw_pci,
226eda6500aSJiri Pirko 						u8 q_num)
227eda6500aSJiri Pirko {
228eda6500aSJiri Pirko 	return __mlxsw_pci_queue_get(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_CQ, q_num);
229eda6500aSJiri Pirko }
230eda6500aSJiri Pirko 
mlxsw_pci_eq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)231eda6500aSJiri Pirko static struct mlxsw_pci_queue *mlxsw_pci_eq_get(struct mlxsw_pci *mlxsw_pci,
232eda6500aSJiri Pirko 						u8 q_num)
233eda6500aSJiri Pirko {
234eda6500aSJiri Pirko 	return __mlxsw_pci_queue_get(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_EQ, q_num);
235eda6500aSJiri Pirko }
236eda6500aSJiri Pirko 
__mlxsw_pci_queue_doorbell_set(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 val)237eda6500aSJiri Pirko static void __mlxsw_pci_queue_doorbell_set(struct mlxsw_pci *mlxsw_pci,
238eda6500aSJiri Pirko 					   struct mlxsw_pci_queue *q,
239eda6500aSJiri Pirko 					   u16 val)
240eda6500aSJiri Pirko {
241eda6500aSJiri Pirko 	mlxsw_pci_write32(mlxsw_pci,
242eda6500aSJiri Pirko 			  DOORBELL(mlxsw_pci->doorbell_offset,
243eda6500aSJiri Pirko 				   mlxsw_pci_doorbell_type_offset[q->type],
244eda6500aSJiri Pirko 				   q->num), val);
245eda6500aSJiri Pirko }
246eda6500aSJiri Pirko 
__mlxsw_pci_queue_doorbell_arm_set(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 val)247eda6500aSJiri Pirko static void __mlxsw_pci_queue_doorbell_arm_set(struct mlxsw_pci *mlxsw_pci,
248eda6500aSJiri Pirko 					       struct mlxsw_pci_queue *q,
249eda6500aSJiri Pirko 					       u16 val)
250eda6500aSJiri Pirko {
251eda6500aSJiri Pirko 	mlxsw_pci_write32(mlxsw_pci,
252eda6500aSJiri Pirko 			  DOORBELL(mlxsw_pci->doorbell_offset,
253eda6500aSJiri Pirko 				   mlxsw_pci_doorbell_arm_type_offset[q->type],
254eda6500aSJiri Pirko 				   q->num), val);
255eda6500aSJiri Pirko }
256eda6500aSJiri Pirko 
mlxsw_pci_queue_doorbell_producer_ring(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)257eda6500aSJiri Pirko static void mlxsw_pci_queue_doorbell_producer_ring(struct mlxsw_pci *mlxsw_pci,
258eda6500aSJiri Pirko 						   struct mlxsw_pci_queue *q)
259eda6500aSJiri Pirko {
260eda6500aSJiri Pirko 	wmb(); /* ensure all writes are done before we ring a bell */
261eda6500aSJiri Pirko 	__mlxsw_pci_queue_doorbell_set(mlxsw_pci, q, q->producer_counter);
262eda6500aSJiri Pirko }
263eda6500aSJiri Pirko 
mlxsw_pci_queue_doorbell_consumer_ring(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)264eda6500aSJiri Pirko static void mlxsw_pci_queue_doorbell_consumer_ring(struct mlxsw_pci *mlxsw_pci,
265eda6500aSJiri Pirko 						   struct mlxsw_pci_queue *q)
266eda6500aSJiri Pirko {
267eda6500aSJiri Pirko 	wmb(); /* ensure all writes are done before we ring a bell */
268eda6500aSJiri Pirko 	__mlxsw_pci_queue_doorbell_set(mlxsw_pci, q,
269eda6500aSJiri Pirko 				       q->consumer_counter + q->count);
270eda6500aSJiri Pirko }
271eda6500aSJiri Pirko 
272eda6500aSJiri Pirko static void
mlxsw_pci_queue_doorbell_arm_consumer_ring(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)273eda6500aSJiri Pirko mlxsw_pci_queue_doorbell_arm_consumer_ring(struct mlxsw_pci *mlxsw_pci,
274eda6500aSJiri Pirko 					   struct mlxsw_pci_queue *q)
275eda6500aSJiri Pirko {
276eda6500aSJiri Pirko 	wmb(); /* ensure all writes are done before we ring a bell */
277eda6500aSJiri Pirko 	__mlxsw_pci_queue_doorbell_arm_set(mlxsw_pci, q, q->consumer_counter);
278eda6500aSJiri Pirko }
279eda6500aSJiri Pirko 
__mlxsw_pci_queue_page_get(struct mlxsw_pci_queue * q,int page_index)280eda6500aSJiri Pirko static dma_addr_t __mlxsw_pci_queue_page_get(struct mlxsw_pci_queue *q,
281eda6500aSJiri Pirko 					     int page_index)
282eda6500aSJiri Pirko {
283eda6500aSJiri Pirko 	return q->mem_item.mapaddr + MLXSW_PCI_PAGE_SIZE * page_index;
284eda6500aSJiri Pirko }
285eda6500aSJiri Pirko 
mlxsw_pci_sdq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)286eda6500aSJiri Pirko static int mlxsw_pci_sdq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
287eda6500aSJiri Pirko 			      struct mlxsw_pci_queue *q)
288eda6500aSJiri Pirko {
2896aaee55cSPetr Machata 	int tclass;
290d43e4271SDanielle Ratson 	int lp;
291eda6500aSJiri Pirko 	int i;
292eda6500aSJiri Pirko 	int err;
293eda6500aSJiri Pirko 
294eda6500aSJiri Pirko 	q->producer_counter = 0;
295eda6500aSJiri Pirko 	q->consumer_counter = 0;
2966aaee55cSPetr Machata 	tclass = q->num == MLXSW_PCI_SDQ_EMAD_INDEX ? MLXSW_PCI_SDQ_EMAD_TC :
2976aaee55cSPetr Machata 						      MLXSW_PCI_SDQ_CTL_TC;
298d43e4271SDanielle Ratson 	lp = q->num == MLXSW_PCI_SDQ_EMAD_INDEX ? MLXSW_CMD_MBOX_SW2HW_DQ_SDQ_LP_IGNORE_WQE :
299d43e4271SDanielle Ratson 						  MLXSW_CMD_MBOX_SW2HW_DQ_SDQ_LP_WQE;
300eda6500aSJiri Pirko 
301eda6500aSJiri Pirko 	/* Set CQ of same number of this SDQ. */
302eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_dq_cq_set(mbox, q->num);
303d43e4271SDanielle Ratson 	mlxsw_cmd_mbox_sw2hw_dq_sdq_lp_set(mbox, lp);
3046aaee55cSPetr Machata 	mlxsw_cmd_mbox_sw2hw_dq_sdq_tclass_set(mbox, tclass);
305eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_dq_log2_dq_sz_set(mbox, 3); /* 8 pages */
306eda6500aSJiri Pirko 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
307eda6500aSJiri Pirko 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
308eda6500aSJiri Pirko 
309eda6500aSJiri Pirko 		mlxsw_cmd_mbox_sw2hw_dq_pa_set(mbox, i, mapaddr);
310eda6500aSJiri Pirko 	}
311eda6500aSJiri Pirko 
312eda6500aSJiri Pirko 	err = mlxsw_cmd_sw2hw_sdq(mlxsw_pci->core, mbox, q->num);
313eda6500aSJiri Pirko 	if (err)
314eda6500aSJiri Pirko 		return err;
315eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
316eda6500aSJiri Pirko 	return 0;
317eda6500aSJiri Pirko }
318eda6500aSJiri Pirko 
mlxsw_pci_sdq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)319eda6500aSJiri Pirko static void mlxsw_pci_sdq_fini(struct mlxsw_pci *mlxsw_pci,
320eda6500aSJiri Pirko 			       struct mlxsw_pci_queue *q)
321eda6500aSJiri Pirko {
322eda6500aSJiri Pirko 	mlxsw_cmd_hw2sw_sdq(mlxsw_pci->core, q->num);
323eda6500aSJiri Pirko }
324eda6500aSJiri Pirko 
mlxsw_pci_wqe_frag_map(struct mlxsw_pci * mlxsw_pci,char * wqe,int index,char * frag_data,size_t frag_len,int direction)325eda6500aSJiri Pirko static int mlxsw_pci_wqe_frag_map(struct mlxsw_pci *mlxsw_pci, char *wqe,
326eda6500aSJiri Pirko 				  int index, char *frag_data, size_t frag_len,
327eda6500aSJiri Pirko 				  int direction)
328eda6500aSJiri Pirko {
329eda6500aSJiri Pirko 	struct pci_dev *pdev = mlxsw_pci->pdev;
330eda6500aSJiri Pirko 	dma_addr_t mapaddr;
331eda6500aSJiri Pirko 
332bb5c64c8SChristophe JAILLET 	mapaddr = dma_map_single(&pdev->dev, frag_data, frag_len, direction);
333bb5c64c8SChristophe JAILLET 	if (unlikely(dma_mapping_error(&pdev->dev, mapaddr))) {
3346cf9dc8bSJiri Pirko 		dev_err_ratelimited(&pdev->dev, "failed to dma map tx frag\n");
335eda6500aSJiri Pirko 		return -EIO;
336eda6500aSJiri Pirko 	}
337eda6500aSJiri Pirko 	mlxsw_pci_wqe_address_set(wqe, index, mapaddr);
338eda6500aSJiri Pirko 	mlxsw_pci_wqe_byte_count_set(wqe, index, frag_len);
339eda6500aSJiri Pirko 	return 0;
340eda6500aSJiri Pirko }
341eda6500aSJiri Pirko 
mlxsw_pci_wqe_frag_unmap(struct mlxsw_pci * mlxsw_pci,char * wqe,int index,int direction)342eda6500aSJiri Pirko static void mlxsw_pci_wqe_frag_unmap(struct mlxsw_pci *mlxsw_pci, char *wqe,
343eda6500aSJiri Pirko 				     int index, int direction)
344eda6500aSJiri Pirko {
345eda6500aSJiri Pirko 	struct pci_dev *pdev = mlxsw_pci->pdev;
346eda6500aSJiri Pirko 	size_t frag_len = mlxsw_pci_wqe_byte_count_get(wqe, index);
347eda6500aSJiri Pirko 	dma_addr_t mapaddr = mlxsw_pci_wqe_address_get(wqe, index);
348eda6500aSJiri Pirko 
349eda6500aSJiri Pirko 	if (!frag_len)
350eda6500aSJiri Pirko 		return;
351bb5c64c8SChristophe JAILLET 	dma_unmap_single(&pdev->dev, mapaddr, frag_len, direction);
352eda6500aSJiri Pirko }
353eda6500aSJiri Pirko 
mlxsw_pci_rdq_skb_alloc(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue_elem_info * elem_info)354eda6500aSJiri Pirko static int mlxsw_pci_rdq_skb_alloc(struct mlxsw_pci *mlxsw_pci,
355eda6500aSJiri Pirko 				   struct mlxsw_pci_queue_elem_info *elem_info)
356eda6500aSJiri Pirko {
357eda6500aSJiri Pirko 	size_t buf_len = MLXSW_PORT_MAX_MTU;
358eda6500aSJiri Pirko 	char *wqe = elem_info->elem;
359eda6500aSJiri Pirko 	struct sk_buff *skb;
360eda6500aSJiri Pirko 	int err;
361eda6500aSJiri Pirko 
362eda6500aSJiri Pirko 	skb = netdev_alloc_skb_ip_align(NULL, buf_len);
363eda6500aSJiri Pirko 	if (!skb)
364eda6500aSJiri Pirko 		return -ENOMEM;
365eda6500aSJiri Pirko 
366eda6500aSJiri Pirko 	err = mlxsw_pci_wqe_frag_map(mlxsw_pci, wqe, 0, skb->data,
367eda6500aSJiri Pirko 				     buf_len, DMA_FROM_DEVICE);
368eda6500aSJiri Pirko 	if (err)
369eda6500aSJiri Pirko 		goto err_frag_map;
370eda6500aSJiri Pirko 
371eda6500aSJiri Pirko 	elem_info->u.rdq.skb = skb;
372eda6500aSJiri Pirko 	return 0;
373eda6500aSJiri Pirko 
374eda6500aSJiri Pirko err_frag_map:
375eda6500aSJiri Pirko 	dev_kfree_skb_any(skb);
376eda6500aSJiri Pirko 	return err;
377eda6500aSJiri Pirko }
378eda6500aSJiri Pirko 
mlxsw_pci_rdq_skb_free(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue_elem_info * elem_info)379eda6500aSJiri Pirko static void mlxsw_pci_rdq_skb_free(struct mlxsw_pci *mlxsw_pci,
380eda6500aSJiri Pirko 				   struct mlxsw_pci_queue_elem_info *elem_info)
381eda6500aSJiri Pirko {
382eda6500aSJiri Pirko 	struct sk_buff *skb;
383eda6500aSJiri Pirko 	char *wqe;
384eda6500aSJiri Pirko 
385eda6500aSJiri Pirko 	skb = elem_info->u.rdq.skb;
386eda6500aSJiri Pirko 	wqe = elem_info->elem;
387eda6500aSJiri Pirko 
388eda6500aSJiri Pirko 	mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, 0, DMA_FROM_DEVICE);
389eda6500aSJiri Pirko 	dev_kfree_skb_any(skb);
390eda6500aSJiri Pirko }
391eda6500aSJiri Pirko 
mlxsw_pci_rdq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)392eda6500aSJiri Pirko static int mlxsw_pci_rdq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
393eda6500aSJiri Pirko 			      struct mlxsw_pci_queue *q)
394eda6500aSJiri Pirko {
395eda6500aSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
396424e1114SJiri Pirko 	u8 sdq_count = mlxsw_pci_sdq_count(mlxsw_pci);
397eda6500aSJiri Pirko 	int i;
398eda6500aSJiri Pirko 	int err;
399eda6500aSJiri Pirko 
400eda6500aSJiri Pirko 	q->producer_counter = 0;
401eda6500aSJiri Pirko 	q->consumer_counter = 0;
402eda6500aSJiri Pirko 
403eda6500aSJiri Pirko 	/* Set CQ of same number of this RDQ with base
404424e1114SJiri Pirko 	 * above SDQ count as the lower ones are assigned to SDQs.
405eda6500aSJiri Pirko 	 */
406424e1114SJiri Pirko 	mlxsw_cmd_mbox_sw2hw_dq_cq_set(mbox, sdq_count + q->num);
407eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_dq_log2_dq_sz_set(mbox, 3); /* 8 pages */
408eda6500aSJiri Pirko 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
409eda6500aSJiri Pirko 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
410eda6500aSJiri Pirko 
411eda6500aSJiri Pirko 		mlxsw_cmd_mbox_sw2hw_dq_pa_set(mbox, i, mapaddr);
412eda6500aSJiri Pirko 	}
413eda6500aSJiri Pirko 
414eda6500aSJiri Pirko 	err = mlxsw_cmd_sw2hw_rdq(mlxsw_pci->core, mbox, q->num);
415eda6500aSJiri Pirko 	if (err)
416eda6500aSJiri Pirko 		return err;
417eda6500aSJiri Pirko 
418eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
419eda6500aSJiri Pirko 
420eda6500aSJiri Pirko 	for (i = 0; i < q->count; i++) {
421eda6500aSJiri Pirko 		elem_info = mlxsw_pci_queue_elem_info_producer_get(q);
422eda6500aSJiri Pirko 		BUG_ON(!elem_info);
423eda6500aSJiri Pirko 		err = mlxsw_pci_rdq_skb_alloc(mlxsw_pci, elem_info);
424eda6500aSJiri Pirko 		if (err)
425eda6500aSJiri Pirko 			goto rollback;
426eda6500aSJiri Pirko 		/* Everything is set up, ring doorbell to pass elem to HW */
427eda6500aSJiri Pirko 		q->producer_counter++;
428eda6500aSJiri Pirko 		mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
429eda6500aSJiri Pirko 	}
430eda6500aSJiri Pirko 
431eda6500aSJiri Pirko 	return 0;
432eda6500aSJiri Pirko 
433eda6500aSJiri Pirko rollback:
434eda6500aSJiri Pirko 	for (i--; i >= 0; i--) {
435eda6500aSJiri Pirko 		elem_info = mlxsw_pci_queue_elem_info_get(q, i);
436eda6500aSJiri Pirko 		mlxsw_pci_rdq_skb_free(mlxsw_pci, elem_info);
437eda6500aSJiri Pirko 	}
438eda6500aSJiri Pirko 	mlxsw_cmd_hw2sw_rdq(mlxsw_pci->core, q->num);
439eda6500aSJiri Pirko 
440eda6500aSJiri Pirko 	return err;
441eda6500aSJiri Pirko }
442eda6500aSJiri Pirko 
mlxsw_pci_rdq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)443eda6500aSJiri Pirko static void mlxsw_pci_rdq_fini(struct mlxsw_pci *mlxsw_pci,
444eda6500aSJiri Pirko 			       struct mlxsw_pci_queue *q)
445eda6500aSJiri Pirko {
446eda6500aSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
447eda6500aSJiri Pirko 	int i;
448eda6500aSJiri Pirko 
449eda6500aSJiri Pirko 	mlxsw_cmd_hw2sw_rdq(mlxsw_pci->core, q->num);
450eda6500aSJiri Pirko 	for (i = 0; i < q->count; i++) {
451eda6500aSJiri Pirko 		elem_info = mlxsw_pci_queue_elem_info_get(q, i);
452eda6500aSJiri Pirko 		mlxsw_pci_rdq_skb_free(mlxsw_pci, elem_info);
453eda6500aSJiri Pirko 	}
454eda6500aSJiri Pirko }
455eda6500aSJiri Pirko 
mlxsw_pci_cq_pre_init(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)4568404f6f2SJiri Pirko static void mlxsw_pci_cq_pre_init(struct mlxsw_pci *mlxsw_pci,
4578404f6f2SJiri Pirko 				  struct mlxsw_pci_queue *q)
4588404f6f2SJiri Pirko {
4598404f6f2SJiri Pirko 	q->u.cq.v = mlxsw_pci->max_cqe_ver;
4608404f6f2SJiri Pirko 
4618404f6f2SJiri Pirko 	if (q->u.cq.v == MLXSW_PCI_CQE_V2 &&
46242823208SDanielle Ratson 	    q->num < mlxsw_pci->num_sdq_cqs &&
46342823208SDanielle Ratson 	    !mlxsw_core_sdq_supports_cqe_v2(mlxsw_pci->core))
4648404f6f2SJiri Pirko 		q->u.cq.v = MLXSW_PCI_CQE_V1;
4658404f6f2SJiri Pirko }
4668404f6f2SJiri Pirko 
mlxsw_pci_cq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)467eda6500aSJiri Pirko static int mlxsw_pci_cq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
468eda6500aSJiri Pirko 			     struct mlxsw_pci_queue *q)
469eda6500aSJiri Pirko {
470eda6500aSJiri Pirko 	int i;
471eda6500aSJiri Pirko 	int err;
472eda6500aSJiri Pirko 
473eda6500aSJiri Pirko 	q->consumer_counter = 0;
474eda6500aSJiri Pirko 
475eda6500aSJiri Pirko 	for (i = 0; i < q->count; i++) {
476eda6500aSJiri Pirko 		char *elem = mlxsw_pci_queue_elem_get(q, i);
477eda6500aSJiri Pirko 
478b76550bbSJiri Pirko 		mlxsw_pci_cqe_owner_set(q->u.cq.v, elem, 1);
479eda6500aSJiri Pirko 	}
480eda6500aSJiri Pirko 
4818404f6f2SJiri Pirko 	if (q->u.cq.v == MLXSW_PCI_CQE_V1)
4828404f6f2SJiri Pirko 		mlxsw_cmd_mbox_sw2hw_cq_cqe_ver_set(mbox,
4838404f6f2SJiri Pirko 				MLXSW_CMD_MBOX_SW2HW_CQ_CQE_VER_1);
4848404f6f2SJiri Pirko 	else if (q->u.cq.v == MLXSW_PCI_CQE_V2)
4858404f6f2SJiri Pirko 		mlxsw_cmd_mbox_sw2hw_cq_cqe_ver_set(mbox,
4868404f6f2SJiri Pirko 				MLXSW_CMD_MBOX_SW2HW_CQ_CQE_VER_2);
4878404f6f2SJiri Pirko 
488eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_cq_c_eqn_set(mbox, MLXSW_PCI_EQ_COMP_NUM);
489eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_cq_st_set(mbox, 0);
490eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_cq_log_cq_size_set(mbox, ilog2(q->count));
491eda6500aSJiri Pirko 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
492eda6500aSJiri Pirko 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
493eda6500aSJiri Pirko 
494eda6500aSJiri Pirko 		mlxsw_cmd_mbox_sw2hw_cq_pa_set(mbox, i, mapaddr);
495eda6500aSJiri Pirko 	}
496eda6500aSJiri Pirko 	err = mlxsw_cmd_sw2hw_cq(mlxsw_pci->core, mbox, q->num);
497eda6500aSJiri Pirko 	if (err)
498eda6500aSJiri Pirko 		return err;
499eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
500eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
501eda6500aSJiri Pirko 	return 0;
502eda6500aSJiri Pirko }
503eda6500aSJiri Pirko 
mlxsw_pci_cq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)504eda6500aSJiri Pirko static void mlxsw_pci_cq_fini(struct mlxsw_pci *mlxsw_pci,
505eda6500aSJiri Pirko 			      struct mlxsw_pci_queue *q)
506eda6500aSJiri Pirko {
507eda6500aSJiri Pirko 	mlxsw_cmd_hw2sw_cq(mlxsw_pci->core, q->num);
508eda6500aSJiri Pirko }
509eda6500aSJiri Pirko 
mlxsw_pci_read32_off(struct mlxsw_pci * mlxsw_pci,ptrdiff_t off)51094683229SAmit Cohen static unsigned int mlxsw_pci_read32_off(struct mlxsw_pci *mlxsw_pci,
51194683229SAmit Cohen 					 ptrdiff_t off)
51294683229SAmit Cohen {
51394683229SAmit Cohen 	return ioread32be(mlxsw_pci->hw_addr + off);
51494683229SAmit Cohen }
51594683229SAmit Cohen 
mlxsw_pci_skb_cb_ts_set(struct mlxsw_pci * mlxsw_pci,struct sk_buff * skb,enum mlxsw_pci_cqe_v cqe_v,char * cqe)516382ad0d9SDanielle Ratson static void mlxsw_pci_skb_cb_ts_set(struct mlxsw_pci *mlxsw_pci,
517382ad0d9SDanielle Ratson 				    struct sk_buff *skb,
518382ad0d9SDanielle Ratson 				    enum mlxsw_pci_cqe_v cqe_v, char *cqe)
519382ad0d9SDanielle Ratson {
520*bc2de151SDanielle Ratson 	u8 ts_type;
521*bc2de151SDanielle Ratson 
522382ad0d9SDanielle Ratson 	if (cqe_v != MLXSW_PCI_CQE_V2)
523382ad0d9SDanielle Ratson 		return;
524382ad0d9SDanielle Ratson 
525*bc2de151SDanielle Ratson 	ts_type = mlxsw_pci_cqe2_time_stamp_type_get(cqe);
526*bc2de151SDanielle Ratson 
527*bc2de151SDanielle Ratson 	if (ts_type != MLXSW_PCI_CQE_TIME_STAMP_TYPE_UTC &&
528*bc2de151SDanielle Ratson 	    ts_type != MLXSW_PCI_CQE_TIME_STAMP_TYPE_MIRROR_UTC)
529382ad0d9SDanielle Ratson 		return;
530382ad0d9SDanielle Ratson 
531382ad0d9SDanielle Ratson 	mlxsw_skb_cb(skb)->cqe_ts.sec = mlxsw_pci_cqe2_time_stamp_sec_get(cqe);
532382ad0d9SDanielle Ratson 	mlxsw_skb_cb(skb)->cqe_ts.nsec =
533382ad0d9SDanielle Ratson 		mlxsw_pci_cqe2_time_stamp_nsec_get(cqe);
534382ad0d9SDanielle Ratson }
535382ad0d9SDanielle Ratson 
mlxsw_pci_cqe_sdq_handle(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 consumer_counter_limit,enum mlxsw_pci_cqe_v cqe_v,char * cqe)536eda6500aSJiri Pirko static void mlxsw_pci_cqe_sdq_handle(struct mlxsw_pci *mlxsw_pci,
537eda6500aSJiri Pirko 				     struct mlxsw_pci_queue *q,
538eda6500aSJiri Pirko 				     u16 consumer_counter_limit,
539382ad0d9SDanielle Ratson 				     enum mlxsw_pci_cqe_v cqe_v,
540eda6500aSJiri Pirko 				     char *cqe)
541eda6500aSJiri Pirko {
542eda6500aSJiri Pirko 	struct pci_dev *pdev = mlxsw_pci->pdev;
543eda6500aSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
5440714256cSPetr Machata 	struct mlxsw_tx_info tx_info;
545eda6500aSJiri Pirko 	char *wqe;
546eda6500aSJiri Pirko 	struct sk_buff *skb;
547eda6500aSJiri Pirko 	int i;
548eda6500aSJiri Pirko 
549eda6500aSJiri Pirko 	spin_lock(&q->lock);
550eda6500aSJiri Pirko 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
5510714256cSPetr Machata 	tx_info = mlxsw_skb_cb(elem_info->u.sdq.skb)->tx_info;
552eda6500aSJiri Pirko 	skb = elem_info->u.sdq.skb;
553eda6500aSJiri Pirko 	wqe = elem_info->elem;
554eda6500aSJiri Pirko 	for (i = 0; i < MLXSW_PCI_WQE_SG_ENTRIES; i++)
555eda6500aSJiri Pirko 		mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, i, DMA_TO_DEVICE);
5560714256cSPetr Machata 
5570714256cSPetr Machata 	if (unlikely(!tx_info.is_emad &&
5580714256cSPetr Machata 		     skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
559382ad0d9SDanielle Ratson 		mlxsw_pci_skb_cb_ts_set(mlxsw_pci, skb, cqe_v, cqe);
5600714256cSPetr Machata 		mlxsw_core_ptp_transmitted(mlxsw_pci->core, skb,
5610714256cSPetr Machata 					   tx_info.local_port);
5620714256cSPetr Machata 		skb = NULL;
5630714256cSPetr Machata 	}
5640714256cSPetr Machata 
5650714256cSPetr Machata 	if (skb)
566eda6500aSJiri Pirko 		dev_kfree_skb_any(skb);
567eda6500aSJiri Pirko 	elem_info->u.sdq.skb = NULL;
568eda6500aSJiri Pirko 
569eda6500aSJiri Pirko 	if (q->consumer_counter++ != consumer_counter_limit)
570eda6500aSJiri Pirko 		dev_dbg_ratelimited(&pdev->dev, "Consumer counter does not match limit in SDQ\n");
571eda6500aSJiri Pirko 	spin_unlock(&q->lock);
572eda6500aSJiri Pirko }
573eda6500aSJiri Pirko 
mlxsw_pci_cqe_rdq_md_tx_port_init(struct sk_buff * skb,const char * cqe)5745ab6dc9fSIdo Schimmel static void mlxsw_pci_cqe_rdq_md_tx_port_init(struct sk_buff *skb,
5755ab6dc9fSIdo Schimmel 					      const char *cqe)
5765ab6dc9fSIdo Schimmel {
5775ab6dc9fSIdo Schimmel 	struct mlxsw_skb_cb *cb = mlxsw_skb_cb(skb);
5785ab6dc9fSIdo Schimmel 
5795ab6dc9fSIdo Schimmel 	if (mlxsw_pci_cqe2_tx_lag_get(cqe)) {
5805ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_port_is_lag = true;
5815ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_lag_id = mlxsw_pci_cqe2_tx_lag_id_get(cqe);
5825ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_lag_port_index =
5835ab6dc9fSIdo Schimmel 			mlxsw_pci_cqe2_tx_lag_subport_get(cqe);
5845ab6dc9fSIdo Schimmel 	} else {
5855ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_port_is_lag = false;
5865ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_sys_port =
5875ab6dc9fSIdo Schimmel 			mlxsw_pci_cqe2_tx_system_port_get(cqe);
5885ab6dc9fSIdo Schimmel 	}
5895ab6dc9fSIdo Schimmel 
5905ab6dc9fSIdo Schimmel 	if (cb->rx_md_info.tx_sys_port != MLXSW_PCI_CQE2_TX_PORT_MULTI_PORT &&
5915ab6dc9fSIdo Schimmel 	    cb->rx_md_info.tx_sys_port != MLXSW_PCI_CQE2_TX_PORT_INVALID)
5925ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_port_valid = 1;
5935ab6dc9fSIdo Schimmel 	else
5945ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_port_valid = 0;
5955ab6dc9fSIdo Schimmel }
5965ab6dc9fSIdo Schimmel 
mlxsw_pci_cqe_rdq_md_init(struct sk_buff * skb,const char * cqe)5975ab6dc9fSIdo Schimmel static void mlxsw_pci_cqe_rdq_md_init(struct sk_buff *skb, const char *cqe)
5985ab6dc9fSIdo Schimmel {
5995ab6dc9fSIdo Schimmel 	struct mlxsw_skb_cb *cb = mlxsw_skb_cb(skb);
6005ab6dc9fSIdo Schimmel 
6015ab6dc9fSIdo Schimmel 	cb->rx_md_info.tx_congestion = mlxsw_pci_cqe2_mirror_cong_get(cqe);
6025ab6dc9fSIdo Schimmel 	if (cb->rx_md_info.tx_congestion != MLXSW_PCI_CQE2_MIRROR_CONG_INVALID)
6035ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_congestion_valid = 1;
6045ab6dc9fSIdo Schimmel 	else
6055ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_congestion_valid = 0;
6065ab6dc9fSIdo Schimmel 	cb->rx_md_info.tx_congestion <<= MLXSW_PCI_CQE2_MIRROR_CONG_SHIFT;
6075ab6dc9fSIdo Schimmel 
6085ab6dc9fSIdo Schimmel 	cb->rx_md_info.latency = mlxsw_pci_cqe2_mirror_latency_get(cqe);
6095ab6dc9fSIdo Schimmel 	if (cb->rx_md_info.latency != MLXSW_PCI_CQE2_MIRROR_LATENCY_INVALID)
6105ab6dc9fSIdo Schimmel 		cb->rx_md_info.latency_valid = 1;
6115ab6dc9fSIdo Schimmel 	else
6125ab6dc9fSIdo Schimmel 		cb->rx_md_info.latency_valid = 0;
6135ab6dc9fSIdo Schimmel 
6145ab6dc9fSIdo Schimmel 	cb->rx_md_info.tx_tc = mlxsw_pci_cqe2_mirror_tclass_get(cqe);
6155ab6dc9fSIdo Schimmel 	if (cb->rx_md_info.tx_tc != MLXSW_PCI_CQE2_MIRROR_TCLASS_INVALID)
6165ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_tc_valid = 1;
6175ab6dc9fSIdo Schimmel 	else
6185ab6dc9fSIdo Schimmel 		cb->rx_md_info.tx_tc_valid = 0;
6195ab6dc9fSIdo Schimmel 
6205ab6dc9fSIdo Schimmel 	mlxsw_pci_cqe_rdq_md_tx_port_init(skb, cqe);
6215ab6dc9fSIdo Schimmel }
6225ab6dc9fSIdo Schimmel 
mlxsw_pci_cqe_rdq_handle(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 consumer_counter_limit,enum mlxsw_pci_cqe_v cqe_v,char * cqe)623eda6500aSJiri Pirko static void mlxsw_pci_cqe_rdq_handle(struct mlxsw_pci *mlxsw_pci,
624eda6500aSJiri Pirko 				     struct mlxsw_pci_queue *q,
625eda6500aSJiri Pirko 				     u16 consumer_counter_limit,
626b76550bbSJiri Pirko 				     enum mlxsw_pci_cqe_v cqe_v, char *cqe)
627eda6500aSJiri Pirko {
628eda6500aSJiri Pirko 	struct pci_dev *pdev = mlxsw_pci->pdev;
629eda6500aSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
630eacc86ecSIdo Schimmel 	struct mlxsw_rx_info rx_info = {};
63175963576SIdo Schimmel 	char wqe[MLXSW_PCI_WQE_SIZE];
632eda6500aSJiri Pirko 	struct sk_buff *skb;
6337b7b9cffSJiri Pirko 	u16 byte_count;
634eda6500aSJiri Pirko 	int err;
635eda6500aSJiri Pirko 
636eda6500aSJiri Pirko 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
63775963576SIdo Schimmel 	skb = elem_info->u.rdq.skb;
63875963576SIdo Schimmel 	memcpy(wqe, elem_info->elem, MLXSW_PCI_WQE_SIZE);
639eda6500aSJiri Pirko 
640eda6500aSJiri Pirko 	if (q->consumer_counter++ != consumer_counter_limit)
641eda6500aSJiri Pirko 		dev_dbg_ratelimited(&pdev->dev, "Consumer counter does not match limit in RDQ\n");
642eda6500aSJiri Pirko 
64375963576SIdo Schimmel 	err = mlxsw_pci_rdq_skb_alloc(mlxsw_pci, elem_info);
64475963576SIdo Schimmel 	if (err) {
64575963576SIdo Schimmel 		dev_err_ratelimited(&pdev->dev, "Failed to alloc skb for RDQ\n");
64675963576SIdo Schimmel 		goto out;
64775963576SIdo Schimmel 	}
64875963576SIdo Schimmel 
64975963576SIdo Schimmel 	mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, 0, DMA_FROM_DEVICE);
65075963576SIdo Schimmel 
651b76550bbSJiri Pirko 	if (mlxsw_pci_cqe_lag_get(cqe_v, cqe)) {
652d2292e87SJiri Pirko 		rx_info.is_lag = true;
653b76550bbSJiri Pirko 		rx_info.u.lag_id = mlxsw_pci_cqe_lag_id_get(cqe_v, cqe);
654b76550bbSJiri Pirko 		rx_info.lag_port_index =
655b76550bbSJiri Pirko 			mlxsw_pci_cqe_lag_subport_get(cqe_v, cqe);
656d2292e87SJiri Pirko 	} else {
6578060646aSJiri Pirko 		rx_info.is_lag = false;
6588060646aSJiri Pirko 		rx_info.u.sys_port = mlxsw_pci_cqe_system_port_get(cqe);
659d2292e87SJiri Pirko 	}
6608060646aSJiri Pirko 
661eda6500aSJiri Pirko 	rx_info.trap_id = mlxsw_pci_cqe_trap_id_get(cqe);
662eda6500aSJiri Pirko 
66378a7dcb7SJiri Pirko 	if (rx_info.trap_id == MLXSW_TRAP_ID_DISCARD_INGRESS_ACL ||
66478a7dcb7SJiri Pirko 	    rx_info.trap_id == MLXSW_TRAP_ID_DISCARD_EGRESS_ACL) {
66578a7dcb7SJiri Pirko 		u32 cookie_index = 0;
66678a7dcb7SJiri Pirko 
66778a7dcb7SJiri Pirko 		if (mlxsw_pci->max_cqe_ver >= MLXSW_PCI_CQE_V2)
66878a7dcb7SJiri Pirko 			cookie_index = mlxsw_pci_cqe2_user_def_val_orig_pkt_len_get(cqe);
669d4cabaadSIdo Schimmel 		mlxsw_skb_cb(skb)->rx_md_info.cookie_index = cookie_index;
670eacc86ecSIdo Schimmel 	} else if (rx_info.trap_id >= MLXSW_TRAP_ID_MIRROR_SESSION0 &&
671eacc86ecSIdo Schimmel 		   rx_info.trap_id <= MLXSW_TRAP_ID_MIRROR_SESSION7 &&
672eacc86ecSIdo Schimmel 		   mlxsw_pci->max_cqe_ver >= MLXSW_PCI_CQE_V2) {
673eacc86ecSIdo Schimmel 		rx_info.mirror_reason = mlxsw_pci_cqe2_mirror_reason_get(cqe);
6745ab6dc9fSIdo Schimmel 		mlxsw_pci_cqe_rdq_md_init(skb, cqe);
6755ab6dc9fSIdo Schimmel 	} else if (rx_info.trap_id == MLXSW_TRAP_ID_PKT_SAMPLE &&
6765ab6dc9fSIdo Schimmel 		   mlxsw_pci->max_cqe_ver >= MLXSW_PCI_CQE_V2) {
6775ab6dc9fSIdo Schimmel 		mlxsw_pci_cqe_rdq_md_tx_port_init(skb, cqe);
67878a7dcb7SJiri Pirko 	}
67978a7dcb7SJiri Pirko 
680382ad0d9SDanielle Ratson 	mlxsw_pci_skb_cb_ts_set(mlxsw_pci, skb, cqe_v, cqe);
681382ad0d9SDanielle Ratson 
6827b7b9cffSJiri Pirko 	byte_count = mlxsw_pci_cqe_byte_count_get(cqe);
683b76550bbSJiri Pirko 	if (mlxsw_pci_cqe_crc_get(cqe_v, cqe))
6847b7b9cffSJiri Pirko 		byte_count -= ETH_FCS_LEN;
6857b7b9cffSJiri Pirko 	skb_put(skb, byte_count);
686eda6500aSJiri Pirko 	mlxsw_core_skb_receive(mlxsw_pci->core, skb, &rx_info);
687eda6500aSJiri Pirko 
68875963576SIdo Schimmel out:
689eda6500aSJiri Pirko 	/* Everything is set up, ring doorbell to pass elem to HW */
690eda6500aSJiri Pirko 	q->producer_counter++;
691eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
692eda6500aSJiri Pirko 	return;
693eda6500aSJiri Pirko }
694eda6500aSJiri Pirko 
mlxsw_pci_cq_sw_cqe_get(struct mlxsw_pci_queue * q)695eda6500aSJiri Pirko static char *mlxsw_pci_cq_sw_cqe_get(struct mlxsw_pci_queue *q)
696eda6500aSJiri Pirko {
697b76550bbSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
698b76550bbSJiri Pirko 	char *elem;
699b76550bbSJiri Pirko 	bool owner_bit;
700b76550bbSJiri Pirko 
701b76550bbSJiri Pirko 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
702b76550bbSJiri Pirko 	elem = elem_info->elem;
703b76550bbSJiri Pirko 	owner_bit = mlxsw_pci_cqe_owner_get(q->u.cq.v, elem);
704b76550bbSJiri Pirko 	if (mlxsw_pci_elem_hw_owned(q, owner_bit))
705b76550bbSJiri Pirko 		return NULL;
706b76550bbSJiri Pirko 	q->consumer_counter++;
707b76550bbSJiri Pirko 	rmb(); /* make sure we read owned bit before the rest of elem */
708b76550bbSJiri Pirko 	return elem;
709eda6500aSJiri Pirko }
710eda6500aSJiri Pirko 
mlxsw_pci_cq_tasklet(struct tasklet_struct * t)711a1be161aSAllen Pais static void mlxsw_pci_cq_tasklet(struct tasklet_struct *t)
712eda6500aSJiri Pirko {
713a1be161aSAllen Pais 	struct mlxsw_pci_queue *q = from_tasklet(q, t, tasklet);
714eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = q->pci;
715eda6500aSJiri Pirko 	char *cqe;
716eda6500aSJiri Pirko 	int items = 0;
717eda6500aSJiri Pirko 	int credits = q->count >> 1;
718eda6500aSJiri Pirko 
719eda6500aSJiri Pirko 	while ((cqe = mlxsw_pci_cq_sw_cqe_get(q))) {
720eda6500aSJiri Pirko 		u16 wqe_counter = mlxsw_pci_cqe_wqe_counter_get(cqe);
721b76550bbSJiri Pirko 		u8 sendq = mlxsw_pci_cqe_sr_get(q->u.cq.v, cqe);
722b76550bbSJiri Pirko 		u8 dqn = mlxsw_pci_cqe_dqn_get(q->u.cq.v, cqe);
723c9ebea04SIdo Schimmel 		char ncqe[MLXSW_PCI_CQE_SIZE_MAX];
724c9ebea04SIdo Schimmel 
725c9ebea04SIdo Schimmel 		memcpy(ncqe, cqe, q->elem_size);
726c9ebea04SIdo Schimmel 		mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
727eda6500aSJiri Pirko 
728eda6500aSJiri Pirko 		if (sendq) {
729eda6500aSJiri Pirko 			struct mlxsw_pci_queue *sdq;
730eda6500aSJiri Pirko 
731eda6500aSJiri Pirko 			sdq = mlxsw_pci_sdq_get(mlxsw_pci, dqn);
732eda6500aSJiri Pirko 			mlxsw_pci_cqe_sdq_handle(mlxsw_pci, sdq,
733382ad0d9SDanielle Ratson 						 wqe_counter, q->u.cq.v, ncqe);
734eda6500aSJiri Pirko 			q->u.cq.comp_sdq_count++;
735eda6500aSJiri Pirko 		} else {
736eda6500aSJiri Pirko 			struct mlxsw_pci_queue *rdq;
737eda6500aSJiri Pirko 
738eda6500aSJiri Pirko 			rdq = mlxsw_pci_rdq_get(mlxsw_pci, dqn);
739eda6500aSJiri Pirko 			mlxsw_pci_cqe_rdq_handle(mlxsw_pci, rdq,
740c9ebea04SIdo Schimmel 						 wqe_counter, q->u.cq.v, ncqe);
741eda6500aSJiri Pirko 			q->u.cq.comp_rdq_count++;
742eda6500aSJiri Pirko 		}
743eda6500aSJiri Pirko 		if (++items == credits)
744eda6500aSJiri Pirko 			break;
745eda6500aSJiri Pirko 	}
746c9ebea04SIdo Schimmel 	if (items)
747eda6500aSJiri Pirko 		mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
748eda6500aSJiri Pirko }
749eda6500aSJiri Pirko 
mlxsw_pci_cq_elem_count(const struct mlxsw_pci_queue * q)7508404f6f2SJiri Pirko static u16 mlxsw_pci_cq_elem_count(const struct mlxsw_pci_queue *q)
7518404f6f2SJiri Pirko {
7528404f6f2SJiri Pirko 	return q->u.cq.v == MLXSW_PCI_CQE_V2 ? MLXSW_PCI_CQE2_COUNT :
7538404f6f2SJiri Pirko 					       MLXSW_PCI_CQE01_COUNT;
7548404f6f2SJiri Pirko }
7558404f6f2SJiri Pirko 
mlxsw_pci_cq_elem_size(const struct mlxsw_pci_queue * q)7568404f6f2SJiri Pirko static u8 mlxsw_pci_cq_elem_size(const struct mlxsw_pci_queue *q)
7578404f6f2SJiri Pirko {
7588404f6f2SJiri Pirko 	return q->u.cq.v == MLXSW_PCI_CQE_V2 ? MLXSW_PCI_CQE2_SIZE :
7598404f6f2SJiri Pirko 					       MLXSW_PCI_CQE01_SIZE;
7608404f6f2SJiri Pirko }
7618404f6f2SJiri Pirko 
mlxsw_pci_eq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)762eda6500aSJiri Pirko static int mlxsw_pci_eq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
763eda6500aSJiri Pirko 			     struct mlxsw_pci_queue *q)
764eda6500aSJiri Pirko {
765eda6500aSJiri Pirko 	int i;
766eda6500aSJiri Pirko 	int err;
767eda6500aSJiri Pirko 
768eda6500aSJiri Pirko 	q->consumer_counter = 0;
769eda6500aSJiri Pirko 
770eda6500aSJiri Pirko 	for (i = 0; i < q->count; i++) {
771eda6500aSJiri Pirko 		char *elem = mlxsw_pci_queue_elem_get(q, i);
772eda6500aSJiri Pirko 
773eda6500aSJiri Pirko 		mlxsw_pci_eqe_owner_set(elem, 1);
774eda6500aSJiri Pirko 	}
775eda6500aSJiri Pirko 
776eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_eq_int_msix_set(mbox, 1); /* MSI-X used */
777eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_eq_st_set(mbox, 1); /* armed */
778eda6500aSJiri Pirko 	mlxsw_cmd_mbox_sw2hw_eq_log_eq_size_set(mbox, ilog2(q->count));
779eda6500aSJiri Pirko 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
780eda6500aSJiri Pirko 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
781eda6500aSJiri Pirko 
782eda6500aSJiri Pirko 		mlxsw_cmd_mbox_sw2hw_eq_pa_set(mbox, i, mapaddr);
783eda6500aSJiri Pirko 	}
784eda6500aSJiri Pirko 	err = mlxsw_cmd_sw2hw_eq(mlxsw_pci->core, mbox, q->num);
785eda6500aSJiri Pirko 	if (err)
786eda6500aSJiri Pirko 		return err;
787eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
788eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
789eda6500aSJiri Pirko 	return 0;
790eda6500aSJiri Pirko }
791eda6500aSJiri Pirko 
mlxsw_pci_eq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)792eda6500aSJiri Pirko static void mlxsw_pci_eq_fini(struct mlxsw_pci *mlxsw_pci,
793eda6500aSJiri Pirko 			      struct mlxsw_pci_queue *q)
794eda6500aSJiri Pirko {
795eda6500aSJiri Pirko 	mlxsw_cmd_hw2sw_eq(mlxsw_pci->core, q->num);
796eda6500aSJiri Pirko }
797eda6500aSJiri Pirko 
mlxsw_pci_eq_cmd_event(struct mlxsw_pci * mlxsw_pci,char * eqe)798eda6500aSJiri Pirko static void mlxsw_pci_eq_cmd_event(struct mlxsw_pci *mlxsw_pci, char *eqe)
799eda6500aSJiri Pirko {
800eda6500aSJiri Pirko 	mlxsw_pci->cmd.comp.status = mlxsw_pci_eqe_cmd_status_get(eqe);
801eda6500aSJiri Pirko 	mlxsw_pci->cmd.comp.out_param =
802eda6500aSJiri Pirko 		((u64) mlxsw_pci_eqe_cmd_out_param_h_get(eqe)) << 32 |
803eda6500aSJiri Pirko 		mlxsw_pci_eqe_cmd_out_param_l_get(eqe);
804eda6500aSJiri Pirko 	mlxsw_pci->cmd.wait_done = true;
805eda6500aSJiri Pirko 	wake_up(&mlxsw_pci->cmd.wait);
806eda6500aSJiri Pirko }
807eda6500aSJiri Pirko 
mlxsw_pci_eq_sw_eqe_get(struct mlxsw_pci_queue * q)808eda6500aSJiri Pirko static char *mlxsw_pci_eq_sw_eqe_get(struct mlxsw_pci_queue *q)
809eda6500aSJiri Pirko {
810b76550bbSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
811b76550bbSJiri Pirko 	char *elem;
812b76550bbSJiri Pirko 	bool owner_bit;
813b76550bbSJiri Pirko 
814b76550bbSJiri Pirko 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
815b76550bbSJiri Pirko 	elem = elem_info->elem;
816b76550bbSJiri Pirko 	owner_bit = mlxsw_pci_eqe_owner_get(elem);
817b76550bbSJiri Pirko 	if (mlxsw_pci_elem_hw_owned(q, owner_bit))
818b76550bbSJiri Pirko 		return NULL;
819b76550bbSJiri Pirko 	q->consumer_counter++;
820b76550bbSJiri Pirko 	rmb(); /* make sure we read owned bit before the rest of elem */
821b76550bbSJiri Pirko 	return elem;
822eda6500aSJiri Pirko }
823eda6500aSJiri Pirko 
mlxsw_pci_eq_tasklet(struct tasklet_struct * t)824a1be161aSAllen Pais static void mlxsw_pci_eq_tasklet(struct tasklet_struct *t)
825eda6500aSJiri Pirko {
826a1be161aSAllen Pais 	struct mlxsw_pci_queue *q = from_tasklet(q, t, tasklet);
827eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = q->pci;
828e4c870b1SJiri Pirko 	u8 cq_count = mlxsw_pci_cq_count(mlxsw_pci);
829e4c870b1SJiri Pirko 	unsigned long active_cqns[BITS_TO_LONGS(MLXSW_PCI_CQS_MAX)];
830eda6500aSJiri Pirko 	char *eqe;
831eda6500aSJiri Pirko 	u8 cqn;
832eda6500aSJiri Pirko 	bool cq_handle = false;
833eda6500aSJiri Pirko 	int items = 0;
834eda6500aSJiri Pirko 	int credits = q->count >> 1;
835eda6500aSJiri Pirko 
836eda6500aSJiri Pirko 	memset(&active_cqns, 0, sizeof(active_cqns));
837eda6500aSJiri Pirko 
838eda6500aSJiri Pirko 	while ((eqe = mlxsw_pci_eq_sw_eqe_get(q))) {
839eda6500aSJiri Pirko 
840f3c84a8eSNir Dotan 		/* Command interface completion events are always received on
841f3c84a8eSNir Dotan 		 * queue MLXSW_PCI_EQ_ASYNC_NUM (EQ0) and completion events
842f3c84a8eSNir Dotan 		 * are mapped to queue MLXSW_PCI_EQ_COMP_NUM (EQ1).
843f3c84a8eSNir Dotan 		 */
844f3c84a8eSNir Dotan 		switch (q->num) {
845f3c84a8eSNir Dotan 		case MLXSW_PCI_EQ_ASYNC_NUM:
846eda6500aSJiri Pirko 			mlxsw_pci_eq_cmd_event(mlxsw_pci, eqe);
847eda6500aSJiri Pirko 			q->u.eq.ev_cmd_count++;
848eda6500aSJiri Pirko 			break;
849f3c84a8eSNir Dotan 		case MLXSW_PCI_EQ_COMP_NUM:
850eda6500aSJiri Pirko 			cqn = mlxsw_pci_eqe_cqn_get(eqe);
851eda6500aSJiri Pirko 			set_bit(cqn, active_cqns);
852eda6500aSJiri Pirko 			cq_handle = true;
853eda6500aSJiri Pirko 			q->u.eq.ev_comp_count++;
854eda6500aSJiri Pirko 			break;
855eda6500aSJiri Pirko 		default:
856eda6500aSJiri Pirko 			q->u.eq.ev_other_count++;
857eda6500aSJiri Pirko 		}
858eda6500aSJiri Pirko 		if (++items == credits)
859eda6500aSJiri Pirko 			break;
860eda6500aSJiri Pirko 	}
861eda6500aSJiri Pirko 	if (items) {
862eda6500aSJiri Pirko 		mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
863eda6500aSJiri Pirko 		mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
864eda6500aSJiri Pirko 	}
865eda6500aSJiri Pirko 
866eda6500aSJiri Pirko 	if (!cq_handle)
867eda6500aSJiri Pirko 		return;
868e4c870b1SJiri Pirko 	for_each_set_bit(cqn, active_cqns, cq_count) {
869eda6500aSJiri Pirko 		q = mlxsw_pci_cq_get(mlxsw_pci, cqn);
870eda6500aSJiri Pirko 		mlxsw_pci_queue_tasklet_schedule(q);
871eda6500aSJiri Pirko 	}
872eda6500aSJiri Pirko }
873eda6500aSJiri Pirko 
874eda6500aSJiri Pirko struct mlxsw_pci_queue_ops {
875eda6500aSJiri Pirko 	const char *name;
876eda6500aSJiri Pirko 	enum mlxsw_pci_queue_type type;
8778404f6f2SJiri Pirko 	void (*pre_init)(struct mlxsw_pci *mlxsw_pci,
8788404f6f2SJiri Pirko 			 struct mlxsw_pci_queue *q);
879eda6500aSJiri Pirko 	int (*init)(struct mlxsw_pci *mlxsw_pci, char *mbox,
880eda6500aSJiri Pirko 		    struct mlxsw_pci_queue *q);
881eda6500aSJiri Pirko 	void (*fini)(struct mlxsw_pci *mlxsw_pci,
882eda6500aSJiri Pirko 		     struct mlxsw_pci_queue *q);
883a1be161aSAllen Pais 	void (*tasklet)(struct tasklet_struct *t);
8848404f6f2SJiri Pirko 	u16 (*elem_count_f)(const struct mlxsw_pci_queue *q);
8858404f6f2SJiri Pirko 	u8 (*elem_size_f)(const struct mlxsw_pci_queue *q);
886eda6500aSJiri Pirko 	u16 elem_count;
887eda6500aSJiri Pirko 	u8 elem_size;
888eda6500aSJiri Pirko };
889eda6500aSJiri Pirko 
890eda6500aSJiri Pirko static const struct mlxsw_pci_queue_ops mlxsw_pci_sdq_ops = {
891eda6500aSJiri Pirko 	.type		= MLXSW_PCI_QUEUE_TYPE_SDQ,
892eda6500aSJiri Pirko 	.init		= mlxsw_pci_sdq_init,
893eda6500aSJiri Pirko 	.fini		= mlxsw_pci_sdq_fini,
894eda6500aSJiri Pirko 	.elem_count	= MLXSW_PCI_WQE_COUNT,
895eda6500aSJiri Pirko 	.elem_size	= MLXSW_PCI_WQE_SIZE,
896eda6500aSJiri Pirko };
897eda6500aSJiri Pirko 
898eda6500aSJiri Pirko static const struct mlxsw_pci_queue_ops mlxsw_pci_rdq_ops = {
899eda6500aSJiri Pirko 	.type		= MLXSW_PCI_QUEUE_TYPE_RDQ,
900eda6500aSJiri Pirko 	.init		= mlxsw_pci_rdq_init,
901eda6500aSJiri Pirko 	.fini		= mlxsw_pci_rdq_fini,
902eda6500aSJiri Pirko 	.elem_count	= MLXSW_PCI_WQE_COUNT,
903eda6500aSJiri Pirko 	.elem_size	= MLXSW_PCI_WQE_SIZE
904eda6500aSJiri Pirko };
905eda6500aSJiri Pirko 
906eda6500aSJiri Pirko static const struct mlxsw_pci_queue_ops mlxsw_pci_cq_ops = {
907eda6500aSJiri Pirko 	.type		= MLXSW_PCI_QUEUE_TYPE_CQ,
9088404f6f2SJiri Pirko 	.pre_init	= mlxsw_pci_cq_pre_init,
909eda6500aSJiri Pirko 	.init		= mlxsw_pci_cq_init,
910eda6500aSJiri Pirko 	.fini		= mlxsw_pci_cq_fini,
911eda6500aSJiri Pirko 	.tasklet	= mlxsw_pci_cq_tasklet,
9128404f6f2SJiri Pirko 	.elem_count_f	= mlxsw_pci_cq_elem_count,
9138404f6f2SJiri Pirko 	.elem_size_f	= mlxsw_pci_cq_elem_size
914eda6500aSJiri Pirko };
915eda6500aSJiri Pirko 
916eda6500aSJiri Pirko static const struct mlxsw_pci_queue_ops mlxsw_pci_eq_ops = {
917eda6500aSJiri Pirko 	.type		= MLXSW_PCI_QUEUE_TYPE_EQ,
918eda6500aSJiri Pirko 	.init		= mlxsw_pci_eq_init,
919eda6500aSJiri Pirko 	.fini		= mlxsw_pci_eq_fini,
920eda6500aSJiri Pirko 	.tasklet	= mlxsw_pci_eq_tasklet,
921eda6500aSJiri Pirko 	.elem_count	= MLXSW_PCI_EQE_COUNT,
922eda6500aSJiri Pirko 	.elem_size	= MLXSW_PCI_EQE_SIZE
923eda6500aSJiri Pirko };
924eda6500aSJiri Pirko 
mlxsw_pci_queue_init(struct mlxsw_pci * mlxsw_pci,char * mbox,const struct mlxsw_pci_queue_ops * q_ops,struct mlxsw_pci_queue * q,u8 q_num)925eda6500aSJiri Pirko static int mlxsw_pci_queue_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
926eda6500aSJiri Pirko 				const struct mlxsw_pci_queue_ops *q_ops,
927eda6500aSJiri Pirko 				struct mlxsw_pci_queue *q, u8 q_num)
928eda6500aSJiri Pirko {
929eda6500aSJiri Pirko 	struct mlxsw_pci_mem_item *mem_item = &q->mem_item;
930eda6500aSJiri Pirko 	int i;
931eda6500aSJiri Pirko 	int err;
932eda6500aSJiri Pirko 
9338404f6f2SJiri Pirko 	q->num = q_num;
9348404f6f2SJiri Pirko 	if (q_ops->pre_init)
9358404f6f2SJiri Pirko 		q_ops->pre_init(mlxsw_pci, q);
936b76550bbSJiri Pirko 
937eda6500aSJiri Pirko 	spin_lock_init(&q->lock);
9388404f6f2SJiri Pirko 	q->count = q_ops->elem_count_f ? q_ops->elem_count_f(q) :
9398404f6f2SJiri Pirko 					 q_ops->elem_count;
9408404f6f2SJiri Pirko 	q->elem_size = q_ops->elem_size_f ? q_ops->elem_size_f(q) :
9418404f6f2SJiri Pirko 					    q_ops->elem_size;
942eda6500aSJiri Pirko 	q->type = q_ops->type;
943eda6500aSJiri Pirko 	q->pci = mlxsw_pci;
944eda6500aSJiri Pirko 
945eda6500aSJiri Pirko 	if (q_ops->tasklet)
946a1be161aSAllen Pais 		tasklet_setup(&q->tasklet, q_ops->tasklet);
947eda6500aSJiri Pirko 
948eda6500aSJiri Pirko 	mem_item->size = MLXSW_PCI_AQ_SIZE;
949bb5c64c8SChristophe JAILLET 	mem_item->buf = dma_alloc_coherent(&mlxsw_pci->pdev->dev,
950bb5c64c8SChristophe JAILLET 					   mem_item->size, &mem_item->mapaddr,
951bb5c64c8SChristophe JAILLET 					   GFP_KERNEL);
952eda6500aSJiri Pirko 	if (!mem_item->buf)
953eda6500aSJiri Pirko 		return -ENOMEM;
954eda6500aSJiri Pirko 
955eda6500aSJiri Pirko 	q->elem_info = kcalloc(q->count, sizeof(*q->elem_info), GFP_KERNEL);
956eda6500aSJiri Pirko 	if (!q->elem_info) {
957eda6500aSJiri Pirko 		err = -ENOMEM;
958eda6500aSJiri Pirko 		goto err_elem_info_alloc;
959eda6500aSJiri Pirko 	}
960eda6500aSJiri Pirko 
961eda6500aSJiri Pirko 	/* Initialize dma mapped elements info elem_info for
962eda6500aSJiri Pirko 	 * future easy access.
963eda6500aSJiri Pirko 	 */
964eda6500aSJiri Pirko 	for (i = 0; i < q->count; i++) {
965eda6500aSJiri Pirko 		struct mlxsw_pci_queue_elem_info *elem_info;
966eda6500aSJiri Pirko 
967eda6500aSJiri Pirko 		elem_info = mlxsw_pci_queue_elem_info_get(q, i);
968eda6500aSJiri Pirko 		elem_info->elem =
9698404f6f2SJiri Pirko 			__mlxsw_pci_queue_elem_get(q, q->elem_size, i);
970eda6500aSJiri Pirko 	}
971eda6500aSJiri Pirko 
972eda6500aSJiri Pirko 	mlxsw_cmd_mbox_zero(mbox);
973eda6500aSJiri Pirko 	err = q_ops->init(mlxsw_pci, mbox, q);
974eda6500aSJiri Pirko 	if (err)
975eda6500aSJiri Pirko 		goto err_q_ops_init;
976eda6500aSJiri Pirko 	return 0;
977eda6500aSJiri Pirko 
978eda6500aSJiri Pirko err_q_ops_init:
979eda6500aSJiri Pirko 	kfree(q->elem_info);
980eda6500aSJiri Pirko err_elem_info_alloc:
981bb5c64c8SChristophe JAILLET 	dma_free_coherent(&mlxsw_pci->pdev->dev, mem_item->size,
982eda6500aSJiri Pirko 			  mem_item->buf, mem_item->mapaddr);
983eda6500aSJiri Pirko 	return err;
984eda6500aSJiri Pirko }
985eda6500aSJiri Pirko 
mlxsw_pci_queue_fini(struct mlxsw_pci * mlxsw_pci,const struct mlxsw_pci_queue_ops * q_ops,struct mlxsw_pci_queue * q)986eda6500aSJiri Pirko static void mlxsw_pci_queue_fini(struct mlxsw_pci *mlxsw_pci,
987eda6500aSJiri Pirko 				 const struct mlxsw_pci_queue_ops *q_ops,
988eda6500aSJiri Pirko 				 struct mlxsw_pci_queue *q)
989eda6500aSJiri Pirko {
990eda6500aSJiri Pirko 	struct mlxsw_pci_mem_item *mem_item = &q->mem_item;
991eda6500aSJiri Pirko 
992eda6500aSJiri Pirko 	q_ops->fini(mlxsw_pci, q);
993eda6500aSJiri Pirko 	kfree(q->elem_info);
994bb5c64c8SChristophe JAILLET 	dma_free_coherent(&mlxsw_pci->pdev->dev, mem_item->size,
995eda6500aSJiri Pirko 			  mem_item->buf, mem_item->mapaddr);
996eda6500aSJiri Pirko }
997eda6500aSJiri Pirko 
mlxsw_pci_queue_group_init(struct mlxsw_pci * mlxsw_pci,char * mbox,const struct mlxsw_pci_queue_ops * q_ops,u8 num_qs)998eda6500aSJiri Pirko static int mlxsw_pci_queue_group_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
999eda6500aSJiri Pirko 				      const struct mlxsw_pci_queue_ops *q_ops,
1000eda6500aSJiri Pirko 				      u8 num_qs)
1001eda6500aSJiri Pirko {
1002eda6500aSJiri Pirko 	struct mlxsw_pci_queue_type_group *queue_group;
1003eda6500aSJiri Pirko 	int i;
1004eda6500aSJiri Pirko 	int err;
1005eda6500aSJiri Pirko 
1006eda6500aSJiri Pirko 	queue_group = mlxsw_pci_queue_type_group_get(mlxsw_pci, q_ops->type);
1007eda6500aSJiri Pirko 	queue_group->q = kcalloc(num_qs, sizeof(*queue_group->q), GFP_KERNEL);
1008eda6500aSJiri Pirko 	if (!queue_group->q)
1009eda6500aSJiri Pirko 		return -ENOMEM;
1010eda6500aSJiri Pirko 
1011eda6500aSJiri Pirko 	for (i = 0; i < num_qs; i++) {
1012eda6500aSJiri Pirko 		err = mlxsw_pci_queue_init(mlxsw_pci, mbox, q_ops,
1013eda6500aSJiri Pirko 					   &queue_group->q[i], i);
1014eda6500aSJiri Pirko 		if (err)
1015eda6500aSJiri Pirko 			goto err_queue_init;
1016eda6500aSJiri Pirko 	}
1017eda6500aSJiri Pirko 	queue_group->count = num_qs;
1018eda6500aSJiri Pirko 
1019eda6500aSJiri Pirko 	return 0;
1020eda6500aSJiri Pirko 
1021eda6500aSJiri Pirko err_queue_init:
1022eda6500aSJiri Pirko 	for (i--; i >= 0; i--)
1023eda6500aSJiri Pirko 		mlxsw_pci_queue_fini(mlxsw_pci, q_ops, &queue_group->q[i]);
1024eda6500aSJiri Pirko 	kfree(queue_group->q);
1025eda6500aSJiri Pirko 	return err;
1026eda6500aSJiri Pirko }
1027eda6500aSJiri Pirko 
mlxsw_pci_queue_group_fini(struct mlxsw_pci * mlxsw_pci,const struct mlxsw_pci_queue_ops * q_ops)1028eda6500aSJiri Pirko static void mlxsw_pci_queue_group_fini(struct mlxsw_pci *mlxsw_pci,
1029eda6500aSJiri Pirko 				       const struct mlxsw_pci_queue_ops *q_ops)
1030eda6500aSJiri Pirko {
1031eda6500aSJiri Pirko 	struct mlxsw_pci_queue_type_group *queue_group;
1032eda6500aSJiri Pirko 	int i;
1033eda6500aSJiri Pirko 
1034eda6500aSJiri Pirko 	queue_group = mlxsw_pci_queue_type_group_get(mlxsw_pci, q_ops->type);
1035eda6500aSJiri Pirko 	for (i = 0; i < queue_group->count; i++)
1036eda6500aSJiri Pirko 		mlxsw_pci_queue_fini(mlxsw_pci, q_ops, &queue_group->q[i]);
1037eda6500aSJiri Pirko 	kfree(queue_group->q);
1038eda6500aSJiri Pirko }
1039eda6500aSJiri Pirko 
mlxsw_pci_aqs_init(struct mlxsw_pci * mlxsw_pci,char * mbox)1040eda6500aSJiri Pirko static int mlxsw_pci_aqs_init(struct mlxsw_pci *mlxsw_pci, char *mbox)
1041eda6500aSJiri Pirko {
1042eda6500aSJiri Pirko 	struct pci_dev *pdev = mlxsw_pci->pdev;
1043eda6500aSJiri Pirko 	u8 num_sdqs;
1044eda6500aSJiri Pirko 	u8 sdq_log2sz;
1045eda6500aSJiri Pirko 	u8 num_rdqs;
1046eda6500aSJiri Pirko 	u8 rdq_log2sz;
1047eda6500aSJiri Pirko 	u8 num_cqs;
1048eda6500aSJiri Pirko 	u8 cq_log2sz;
104941107685SJiri Pirko 	u8 cqv2_log2sz;
1050eda6500aSJiri Pirko 	u8 num_eqs;
1051eda6500aSJiri Pirko 	u8 eq_log2sz;
1052eda6500aSJiri Pirko 	int err;
1053eda6500aSJiri Pirko 
1054eda6500aSJiri Pirko 	mlxsw_cmd_mbox_zero(mbox);
1055eda6500aSJiri Pirko 	err = mlxsw_cmd_query_aq_cap(mlxsw_pci->core, mbox);
1056eda6500aSJiri Pirko 	if (err)
1057eda6500aSJiri Pirko 		return err;
1058eda6500aSJiri Pirko 
1059eda6500aSJiri Pirko 	num_sdqs = mlxsw_cmd_mbox_query_aq_cap_max_num_sdqs_get(mbox);
1060eda6500aSJiri Pirko 	sdq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_sdq_sz_get(mbox);
1061eda6500aSJiri Pirko 	num_rdqs = mlxsw_cmd_mbox_query_aq_cap_max_num_rdqs_get(mbox);
1062eda6500aSJiri Pirko 	rdq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_rdq_sz_get(mbox);
1063eda6500aSJiri Pirko 	num_cqs = mlxsw_cmd_mbox_query_aq_cap_max_num_cqs_get(mbox);
1064eda6500aSJiri Pirko 	cq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_cq_sz_get(mbox);
106541107685SJiri Pirko 	cqv2_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_cqv2_sz_get(mbox);
1066eda6500aSJiri Pirko 	num_eqs = mlxsw_cmd_mbox_query_aq_cap_max_num_eqs_get(mbox);
1067eda6500aSJiri Pirko 	eq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_eq_sz_get(mbox);
1068eda6500aSJiri Pirko 
1069c85c3882SJiri Pirko 	if (num_sdqs + num_rdqs > num_cqs ||
10706aaee55cSPetr Machata 	    num_sdqs < MLXSW_PCI_SDQS_MIN ||
1071e4c870b1SJiri Pirko 	    num_cqs > MLXSW_PCI_CQS_MAX || num_eqs != MLXSW_PCI_EQS_COUNT) {
1072eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Unsupported number of queues\n");
1073eda6500aSJiri Pirko 		return -EINVAL;
1074eda6500aSJiri Pirko 	}
1075eda6500aSJiri Pirko 
1076eda6500aSJiri Pirko 	if ((1 << sdq_log2sz != MLXSW_PCI_WQE_COUNT) ||
1077eda6500aSJiri Pirko 	    (1 << rdq_log2sz != MLXSW_PCI_WQE_COUNT) ||
1078b76550bbSJiri Pirko 	    (1 << cq_log2sz != MLXSW_PCI_CQE01_COUNT) ||
107941107685SJiri Pirko 	    (mlxsw_pci->max_cqe_ver == MLXSW_PCI_CQE_V2 &&
108041107685SJiri Pirko 	     (1 << cqv2_log2sz != MLXSW_PCI_CQE2_COUNT)) ||
1081eda6500aSJiri Pirko 	    (1 << eq_log2sz != MLXSW_PCI_EQE_COUNT)) {
1082eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Unsupported number of async queue descriptors\n");
1083eda6500aSJiri Pirko 		return -EINVAL;
1084eda6500aSJiri Pirko 	}
1085eda6500aSJiri Pirko 
10868404f6f2SJiri Pirko 	mlxsw_pci->num_sdq_cqs = num_sdqs;
10878404f6f2SJiri Pirko 
1088eda6500aSJiri Pirko 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_eq_ops,
1089eda6500aSJiri Pirko 					 num_eqs);
1090eda6500aSJiri Pirko 	if (err) {
1091eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Failed to initialize event queues\n");
1092eda6500aSJiri Pirko 		return err;
1093eda6500aSJiri Pirko 	}
1094eda6500aSJiri Pirko 
1095eda6500aSJiri Pirko 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_cq_ops,
1096eda6500aSJiri Pirko 					 num_cqs);
1097eda6500aSJiri Pirko 	if (err) {
1098eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Failed to initialize completion queues\n");
1099eda6500aSJiri Pirko 		goto err_cqs_init;
1100eda6500aSJiri Pirko 	}
1101eda6500aSJiri Pirko 
1102eda6500aSJiri Pirko 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_sdq_ops,
1103eda6500aSJiri Pirko 					 num_sdqs);
1104eda6500aSJiri Pirko 	if (err) {
1105eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Failed to initialize send descriptor queues\n");
1106eda6500aSJiri Pirko 		goto err_sdqs_init;
1107eda6500aSJiri Pirko 	}
1108eda6500aSJiri Pirko 
1109eda6500aSJiri Pirko 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_rdq_ops,
1110eda6500aSJiri Pirko 					 num_rdqs);
1111eda6500aSJiri Pirko 	if (err) {
1112eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Failed to initialize receive descriptor queues\n");
1113eda6500aSJiri Pirko 		goto err_rdqs_init;
1114eda6500aSJiri Pirko 	}
1115eda6500aSJiri Pirko 
1116eda6500aSJiri Pirko 	/* We have to poll in command interface until queues are initialized */
1117eda6500aSJiri Pirko 	mlxsw_pci->cmd.nopoll = true;
1118eda6500aSJiri Pirko 	return 0;
1119eda6500aSJiri Pirko 
1120eda6500aSJiri Pirko err_rdqs_init:
1121eda6500aSJiri Pirko 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_sdq_ops);
1122eda6500aSJiri Pirko err_sdqs_init:
1123eda6500aSJiri Pirko 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_cq_ops);
1124eda6500aSJiri Pirko err_cqs_init:
1125eda6500aSJiri Pirko 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_eq_ops);
1126eda6500aSJiri Pirko 	return err;
1127eda6500aSJiri Pirko }
1128eda6500aSJiri Pirko 
mlxsw_pci_aqs_fini(struct mlxsw_pci * mlxsw_pci)1129eda6500aSJiri Pirko static void mlxsw_pci_aqs_fini(struct mlxsw_pci *mlxsw_pci)
1130eda6500aSJiri Pirko {
1131eda6500aSJiri Pirko 	mlxsw_pci->cmd.nopoll = false;
1132eda6500aSJiri Pirko 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_rdq_ops);
1133eda6500aSJiri Pirko 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_sdq_ops);
1134eda6500aSJiri Pirko 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_cq_ops);
1135eda6500aSJiri Pirko 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_eq_ops);
1136eda6500aSJiri Pirko }
1137eda6500aSJiri Pirko 
1138eda6500aSJiri Pirko static void
mlxsw_pci_config_profile_swid_config(struct mlxsw_pci * mlxsw_pci,char * mbox,int index,const struct mlxsw_swid_config * swid)1139eda6500aSJiri Pirko mlxsw_pci_config_profile_swid_config(struct mlxsw_pci *mlxsw_pci,
1140eda6500aSJiri Pirko 				     char *mbox, int index,
1141eda6500aSJiri Pirko 				     const struct mlxsw_swid_config *swid)
1142eda6500aSJiri Pirko {
1143eda6500aSJiri Pirko 	u8 mask = 0;
1144eda6500aSJiri Pirko 
1145eda6500aSJiri Pirko 	if (swid->used_type) {
1146eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_swid_config_type_set(
1147eda6500aSJiri Pirko 			mbox, index, swid->type);
1148eda6500aSJiri Pirko 		mask |= 1;
1149eda6500aSJiri Pirko 	}
1150eda6500aSJiri Pirko 	if (swid->used_properties) {
1151eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_swid_config_properties_set(
1152eda6500aSJiri Pirko 			mbox, index, swid->properties);
1153eda6500aSJiri Pirko 		mask |= 2;
1154eda6500aSJiri Pirko 	}
1155eda6500aSJiri Pirko 	mlxsw_cmd_mbox_config_profile_swid_config_mask_set(mbox, index, mask);
1156eda6500aSJiri Pirko }
1157eda6500aSJiri Pirko 
1158c1a38311SJiri Pirko static int
mlxsw_pci_profile_get_kvd_sizes(const struct mlxsw_pci * mlxsw_pci,const struct mlxsw_config_profile * profile,struct mlxsw_res * res)1159e21d21caSArkadi Sharshevsky mlxsw_pci_profile_get_kvd_sizes(const struct mlxsw_pci *mlxsw_pci,
1160e21d21caSArkadi Sharshevsky 				const struct mlxsw_config_profile *profile,
1161c1a38311SJiri Pirko 				struct mlxsw_res *res)
1162403547d3SNogah Frankel {
1163e21d21caSArkadi Sharshevsky 	u64 single_size, double_size, linear_size;
1164e21d21caSArkadi Sharshevsky 	int err;
1165403547d3SNogah Frankel 
1166e21d21caSArkadi Sharshevsky 	err = mlxsw_core_kvd_sizes_get(mlxsw_pci->core, profile,
1167e21d21caSArkadi Sharshevsky 				       &single_size, &double_size,
1168e21d21caSArkadi Sharshevsky 				       &linear_size);
1169e21d21caSArkadi Sharshevsky 	if (err)
1170e21d21caSArkadi Sharshevsky 		return err;
1171403547d3SNogah Frankel 
1172c1a38311SJiri Pirko 	MLXSW_RES_SET(res, KVD_SINGLE_SIZE, single_size);
1173c1a38311SJiri Pirko 	MLXSW_RES_SET(res, KVD_DOUBLE_SIZE, double_size);
1174c1a38311SJiri Pirko 	MLXSW_RES_SET(res, KVD_LINEAR_SIZE, linear_size);
1175403547d3SNogah Frankel 
1176403547d3SNogah Frankel 	return 0;
1177403547d3SNogah Frankel }
1178403547d3SNogah Frankel 
mlxsw_pci_config_profile(struct mlxsw_pci * mlxsw_pci,char * mbox,const struct mlxsw_config_profile * profile,struct mlxsw_res * res)1179eda6500aSJiri Pirko static int mlxsw_pci_config_profile(struct mlxsw_pci *mlxsw_pci, char *mbox,
1180403547d3SNogah Frankel 				    const struct mlxsw_config_profile *profile,
1181c1a38311SJiri Pirko 				    struct mlxsw_res *res)
1182eda6500aSJiri Pirko {
1183eda6500aSJiri Pirko 	int i;
1184403547d3SNogah Frankel 	int err;
1185eda6500aSJiri Pirko 
1186eda6500aSJiri Pirko 	mlxsw_cmd_mbox_zero(mbox);
1187eda6500aSJiri Pirko 
1188eda6500aSJiri Pirko 	if (profile->used_max_vepa_channels) {
1189eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_vepa_channels_set(
1190eda6500aSJiri Pirko 			mbox, 1);
1191eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_vepa_channels_set(
1192eda6500aSJiri Pirko 			mbox, profile->max_vepa_channels);
1193eda6500aSJiri Pirko 	}
1194eb907e97SAmit Cohen 	if (profile->used_max_lag) {
1195eb907e97SAmit Cohen 		mlxsw_cmd_mbox_config_profile_set_max_lag_set(mbox, 1);
1196eb907e97SAmit Cohen 		mlxsw_cmd_mbox_config_profile_max_lag_set(mbox,
1197eb907e97SAmit Cohen 							  profile->max_lag);
1198eb907e97SAmit Cohen 	}
1199eda6500aSJiri Pirko 	if (profile->used_max_mid) {
1200eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_mid_set(
1201eda6500aSJiri Pirko 			mbox, 1);
1202eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_mid_set(
1203eda6500aSJiri Pirko 			mbox, profile->max_mid);
1204eda6500aSJiri Pirko 	}
1205eda6500aSJiri Pirko 	if (profile->used_max_pgt) {
1206eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_pgt_set(
1207eda6500aSJiri Pirko 			mbox, 1);
1208eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_pgt_set(
1209eda6500aSJiri Pirko 			mbox, profile->max_pgt);
1210eda6500aSJiri Pirko 	}
1211eda6500aSJiri Pirko 	if (profile->used_max_system_port) {
1212eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_system_port_set(
1213eda6500aSJiri Pirko 			mbox, 1);
1214eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_system_port_set(
1215eda6500aSJiri Pirko 			mbox, profile->max_system_port);
1216eda6500aSJiri Pirko 	}
1217eda6500aSJiri Pirko 	if (profile->used_max_vlan_groups) {
1218eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_vlan_groups_set(
1219eda6500aSJiri Pirko 			mbox, 1);
1220eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_vlan_groups_set(
1221eda6500aSJiri Pirko 			mbox, profile->max_vlan_groups);
1222eda6500aSJiri Pirko 	}
1223eda6500aSJiri Pirko 	if (profile->used_max_regions) {
1224eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_regions_set(
1225eda6500aSJiri Pirko 			mbox, 1);
1226eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_regions_set(
1227eda6500aSJiri Pirko 			mbox, profile->max_regions);
1228eda6500aSJiri Pirko 	}
1229eda6500aSJiri Pirko 	if (profile->used_flood_tables) {
1230eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_flood_tables_set(
1231eda6500aSJiri Pirko 			mbox, 1);
1232eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_flood_tables_set(
1233eda6500aSJiri Pirko 			mbox, profile->max_flood_tables);
1234eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_vid_flood_tables_set(
1235eda6500aSJiri Pirko 			mbox, profile->max_vid_flood_tables);
123612fd35abSIdo Schimmel 		mlxsw_cmd_mbox_config_profile_max_fid_offset_flood_tables_set(
123712fd35abSIdo Schimmel 			mbox, profile->max_fid_offset_flood_tables);
123812fd35abSIdo Schimmel 		mlxsw_cmd_mbox_config_profile_fid_offset_flood_table_size_set(
123912fd35abSIdo Schimmel 			mbox, profile->fid_offset_flood_table_size);
1240453b6a8dSIdo Schimmel 		mlxsw_cmd_mbox_config_profile_max_fid_flood_tables_set(
1241453b6a8dSIdo Schimmel 			mbox, profile->max_fid_flood_tables);
1242453b6a8dSIdo Schimmel 		mlxsw_cmd_mbox_config_profile_fid_flood_table_size_set(
1243453b6a8dSIdo Schimmel 			mbox, profile->fid_flood_table_size);
1244eda6500aSJiri Pirko 	}
1245eda6500aSJiri Pirko 	if (profile->used_flood_mode) {
1246eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_flood_mode_set(
1247eda6500aSJiri Pirko 			mbox, 1);
1248eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_flood_mode_set(
1249eda6500aSJiri Pirko 			mbox, profile->flood_mode);
1250eda6500aSJiri Pirko 	}
1251eda6500aSJiri Pirko 	if (profile->used_max_ib_mc) {
1252eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_ib_mc_set(
1253eda6500aSJiri Pirko 			mbox, 1);
1254eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_ib_mc_set(
1255eda6500aSJiri Pirko 			mbox, profile->max_ib_mc);
1256eda6500aSJiri Pirko 	}
1257eda6500aSJiri Pirko 	if (profile->used_max_pkey) {
1258eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_max_pkey_set(
1259eda6500aSJiri Pirko 			mbox, 1);
1260eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_max_pkey_set(
1261eda6500aSJiri Pirko 			mbox, profile->max_pkey);
1262eda6500aSJiri Pirko 	}
1263eda6500aSJiri Pirko 	if (profile->used_ar_sec) {
1264eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_ar_sec_set(
1265eda6500aSJiri Pirko 			mbox, 1);
1266eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_ar_sec_set(
1267eda6500aSJiri Pirko 			mbox, profile->ar_sec);
1268eda6500aSJiri Pirko 	}
1269eda6500aSJiri Pirko 	if (profile->used_adaptive_routing_group_cap) {
1270eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_adaptive_routing_group_cap_set(
1271eda6500aSJiri Pirko 			mbox, 1);
1272eda6500aSJiri Pirko 		mlxsw_cmd_mbox_config_profile_adaptive_routing_group_cap_set(
1273eda6500aSJiri Pirko 			mbox, profile->adaptive_routing_group_cap);
1274eda6500aSJiri Pirko 	}
1275e9cf8990SAmit Cohen 	if (profile->used_ubridge) {
1276e9cf8990SAmit Cohen 		mlxsw_cmd_mbox_config_profile_set_ubridge_set(mbox, 1);
1277e9cf8990SAmit Cohen 		mlxsw_cmd_mbox_config_profile_ubridge_set(mbox,
1278e9cf8990SAmit Cohen 							  profile->ubridge);
1279e9cf8990SAmit Cohen 	}
1280110d2d21SJiri Pirko 	if (profile->used_kvd_sizes && MLXSW_RES_VALID(res, KVD_SIZE)) {
1281e21d21caSArkadi Sharshevsky 		err = mlxsw_pci_profile_get_kvd_sizes(mlxsw_pci, profile, res);
1282403547d3SNogah Frankel 		if (err)
1283403547d3SNogah Frankel 			return err;
1284403547d3SNogah Frankel 
1285403547d3SNogah Frankel 		mlxsw_cmd_mbox_config_profile_set_kvd_linear_size_set(mbox, 1);
1286403547d3SNogah Frankel 		mlxsw_cmd_mbox_config_profile_kvd_linear_size_set(mbox,
1287c1a38311SJiri Pirko 					MLXSW_RES_GET(res, KVD_LINEAR_SIZE));
1288403547d3SNogah Frankel 		mlxsw_cmd_mbox_config_profile_set_kvd_hash_single_size_set(mbox,
1289403547d3SNogah Frankel 									   1);
1290403547d3SNogah Frankel 		mlxsw_cmd_mbox_config_profile_kvd_hash_single_size_set(mbox,
1291c1a38311SJiri Pirko 					MLXSW_RES_GET(res, KVD_SINGLE_SIZE));
1292489107bdSJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_kvd_hash_double_size_set(
1293489107bdSJiri Pirko 								mbox, 1);
1294403547d3SNogah Frankel 		mlxsw_cmd_mbox_config_profile_kvd_hash_double_size_set(mbox,
1295c1a38311SJiri Pirko 					MLXSW_RES_GET(res, KVD_DOUBLE_SIZE));
1296489107bdSJiri Pirko 	}
1297eda6500aSJiri Pirko 
1298eda6500aSJiri Pirko 	for (i = 0; i < MLXSW_CONFIG_PROFILE_SWID_COUNT; i++)
1299eda6500aSJiri Pirko 		mlxsw_pci_config_profile_swid_config(mlxsw_pci, mbox, i,
1300eda6500aSJiri Pirko 						     &profile->swid_config[i]);
1301eda6500aSJiri Pirko 
13028404f6f2SJiri Pirko 	if (mlxsw_pci->max_cqe_ver > MLXSW_PCI_CQE_V0) {
13038404f6f2SJiri Pirko 		mlxsw_cmd_mbox_config_profile_set_cqe_version_set(mbox, 1);
13048404f6f2SJiri Pirko 		mlxsw_cmd_mbox_config_profile_cqe_version_set(mbox, 1);
13058404f6f2SJiri Pirko 	}
13068404f6f2SJiri Pirko 
1307291fcb93SDanielle Ratson 	if (profile->used_cqe_time_stamp_type) {
1308291fcb93SDanielle Ratson 		mlxsw_cmd_mbox_config_profile_set_cqe_time_stamp_type_set(mbox,
1309291fcb93SDanielle Ratson 									  1);
1310291fcb93SDanielle Ratson 		mlxsw_cmd_mbox_config_profile_cqe_time_stamp_type_set(mbox,
1311291fcb93SDanielle Ratson 					profile->cqe_time_stamp_type);
1312291fcb93SDanielle Ratson 	}
1313291fcb93SDanielle Ratson 
1314eda6500aSJiri Pirko 	return mlxsw_cmd_config_profile_set(mlxsw_pci->core, mbox);
1315eda6500aSJiri Pirko }
1316eda6500aSJiri Pirko 
mlxsw_pci_boardinfo(struct mlxsw_pci * mlxsw_pci,char * mbox)1317eda6500aSJiri Pirko static int mlxsw_pci_boardinfo(struct mlxsw_pci *mlxsw_pci, char *mbox)
1318eda6500aSJiri Pirko {
1319eda6500aSJiri Pirko 	struct mlxsw_bus_info *bus_info = &mlxsw_pci->bus_info;
1320eda6500aSJiri Pirko 	int err;
1321eda6500aSJiri Pirko 
1322eda6500aSJiri Pirko 	mlxsw_cmd_mbox_zero(mbox);
1323eda6500aSJiri Pirko 	err = mlxsw_cmd_boardinfo(mlxsw_pci->core, mbox);
1324eda6500aSJiri Pirko 	if (err)
1325eda6500aSJiri Pirko 		return err;
1326eda6500aSJiri Pirko 	mlxsw_cmd_mbox_boardinfo_vsd_memcpy_from(mbox, bus_info->vsd);
1327eda6500aSJiri Pirko 	mlxsw_cmd_mbox_boardinfo_psid_memcpy_from(mbox, bus_info->psid);
13286a4b02b8SPetr Machata 	return 0;
1329eda6500aSJiri Pirko }
1330eda6500aSJiri Pirko 
mlxsw_pci_fw_area_init(struct mlxsw_pci * mlxsw_pci,char * mbox,u16 num_pages)1331eda6500aSJiri Pirko static int mlxsw_pci_fw_area_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
1332eda6500aSJiri Pirko 				  u16 num_pages)
1333eda6500aSJiri Pirko {
1334eda6500aSJiri Pirko 	struct mlxsw_pci_mem_item *mem_item;
13353e2206daSJiri Pirko 	int nent = 0;
1336eda6500aSJiri Pirko 	int i;
1337eda6500aSJiri Pirko 	int err;
1338eda6500aSJiri Pirko 
1339eda6500aSJiri Pirko 	mlxsw_pci->fw_area.items = kcalloc(num_pages, sizeof(*mem_item),
1340eda6500aSJiri Pirko 					   GFP_KERNEL);
1341eda6500aSJiri Pirko 	if (!mlxsw_pci->fw_area.items)
1342eda6500aSJiri Pirko 		return -ENOMEM;
13433e2206daSJiri Pirko 	mlxsw_pci->fw_area.count = num_pages;
1344eda6500aSJiri Pirko 
1345eda6500aSJiri Pirko 	mlxsw_cmd_mbox_zero(mbox);
1346eda6500aSJiri Pirko 	for (i = 0; i < num_pages; i++) {
1347eda6500aSJiri Pirko 		mem_item = &mlxsw_pci->fw_area.items[i];
1348eda6500aSJiri Pirko 
1349eda6500aSJiri Pirko 		mem_item->size = MLXSW_PCI_PAGE_SIZE;
1350bb5c64c8SChristophe JAILLET 		mem_item->buf = dma_alloc_coherent(&mlxsw_pci->pdev->dev,
1351eda6500aSJiri Pirko 						   mem_item->size,
1352bb5c64c8SChristophe JAILLET 						   &mem_item->mapaddr, GFP_KERNEL);
1353eda6500aSJiri Pirko 		if (!mem_item->buf) {
1354eda6500aSJiri Pirko 			err = -ENOMEM;
1355eda6500aSJiri Pirko 			goto err_alloc;
1356eda6500aSJiri Pirko 		}
13573e2206daSJiri Pirko 		mlxsw_cmd_mbox_map_fa_pa_set(mbox, nent, mem_item->mapaddr);
13583e2206daSJiri Pirko 		mlxsw_cmd_mbox_map_fa_log2size_set(mbox, nent, 0); /* 1 page */
13593e2206daSJiri Pirko 		if (++nent == MLXSW_CMD_MAP_FA_VPM_ENTRIES_MAX) {
13603e2206daSJiri Pirko 			err = mlxsw_cmd_map_fa(mlxsw_pci->core, mbox, nent);
1361eda6500aSJiri Pirko 			if (err)
1362eda6500aSJiri Pirko 				goto err_cmd_map_fa;
13633e2206daSJiri Pirko 			nent = 0;
13643e2206daSJiri Pirko 			mlxsw_cmd_mbox_zero(mbox);
13653e2206daSJiri Pirko 		}
13663e2206daSJiri Pirko 	}
13673e2206daSJiri Pirko 
13683e2206daSJiri Pirko 	if (nent) {
13693e2206daSJiri Pirko 		err = mlxsw_cmd_map_fa(mlxsw_pci->core, mbox, nent);
13703e2206daSJiri Pirko 		if (err)
13713e2206daSJiri Pirko 			goto err_cmd_map_fa;
13723e2206daSJiri Pirko 	}
1373eda6500aSJiri Pirko 
1374eda6500aSJiri Pirko 	return 0;
1375eda6500aSJiri Pirko 
1376eda6500aSJiri Pirko err_cmd_map_fa:
1377eda6500aSJiri Pirko err_alloc:
1378eda6500aSJiri Pirko 	for (i--; i >= 0; i--) {
1379eda6500aSJiri Pirko 		mem_item = &mlxsw_pci->fw_area.items[i];
1380eda6500aSJiri Pirko 
1381bb5c64c8SChristophe JAILLET 		dma_free_coherent(&mlxsw_pci->pdev->dev, mem_item->size,
1382eda6500aSJiri Pirko 				  mem_item->buf, mem_item->mapaddr);
1383eda6500aSJiri Pirko 	}
1384eda6500aSJiri Pirko 	kfree(mlxsw_pci->fw_area.items);
1385eda6500aSJiri Pirko 	return err;
1386eda6500aSJiri Pirko }
1387eda6500aSJiri Pirko 
mlxsw_pci_fw_area_fini(struct mlxsw_pci * mlxsw_pci)1388eda6500aSJiri Pirko static void mlxsw_pci_fw_area_fini(struct mlxsw_pci *mlxsw_pci)
1389eda6500aSJiri Pirko {
1390eda6500aSJiri Pirko 	struct mlxsw_pci_mem_item *mem_item;
1391eda6500aSJiri Pirko 	int i;
1392eda6500aSJiri Pirko 
1393eda6500aSJiri Pirko 	mlxsw_cmd_unmap_fa(mlxsw_pci->core);
1394eda6500aSJiri Pirko 
13953e2206daSJiri Pirko 	for (i = 0; i < mlxsw_pci->fw_area.count; i++) {
1396eda6500aSJiri Pirko 		mem_item = &mlxsw_pci->fw_area.items[i];
1397eda6500aSJiri Pirko 
1398bb5c64c8SChristophe JAILLET 		dma_free_coherent(&mlxsw_pci->pdev->dev, mem_item->size,
1399eda6500aSJiri Pirko 				  mem_item->buf, mem_item->mapaddr);
1400eda6500aSJiri Pirko 	}
1401eda6500aSJiri Pirko 	kfree(mlxsw_pci->fw_area.items);
1402eda6500aSJiri Pirko }
1403eda6500aSJiri Pirko 
mlxsw_pci_eq_irq_handler(int irq,void * dev_id)1404eda6500aSJiri Pirko static irqreturn_t mlxsw_pci_eq_irq_handler(int irq, void *dev_id)
1405eda6500aSJiri Pirko {
1406eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = dev_id;
1407eda6500aSJiri Pirko 	struct mlxsw_pci_queue *q;
1408eda6500aSJiri Pirko 	int i;
1409eda6500aSJiri Pirko 
1410eda6500aSJiri Pirko 	for (i = 0; i < MLXSW_PCI_EQS_COUNT; i++) {
1411eda6500aSJiri Pirko 		q = mlxsw_pci_eq_get(mlxsw_pci, i);
1412eda6500aSJiri Pirko 		mlxsw_pci_queue_tasklet_schedule(q);
1413eda6500aSJiri Pirko 	}
1414eda6500aSJiri Pirko 	return IRQ_HANDLED;
1415eda6500aSJiri Pirko }
1416eda6500aSJiri Pirko 
mlxsw_pci_mbox_alloc(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_mem_item * mbox)14171e81779aSIdo Schimmel static int mlxsw_pci_mbox_alloc(struct mlxsw_pci *mlxsw_pci,
14181e81779aSIdo Schimmel 				struct mlxsw_pci_mem_item *mbox)
14191e81779aSIdo Schimmel {
14201e81779aSIdo Schimmel 	struct pci_dev *pdev = mlxsw_pci->pdev;
14211e81779aSIdo Schimmel 	int err = 0;
14221e81779aSIdo Schimmel 
14231e81779aSIdo Schimmel 	mbox->size = MLXSW_CMD_MBOX_SIZE;
1424bb5c64c8SChristophe JAILLET 	mbox->buf = dma_alloc_coherent(&pdev->dev, MLXSW_CMD_MBOX_SIZE,
1425bb5c64c8SChristophe JAILLET 				       &mbox->mapaddr, GFP_KERNEL);
14261e81779aSIdo Schimmel 	if (!mbox->buf) {
14271e81779aSIdo Schimmel 		dev_err(&pdev->dev, "Failed allocating memory for mailbox\n");
14281e81779aSIdo Schimmel 		err = -ENOMEM;
14291e81779aSIdo Schimmel 	}
14301e81779aSIdo Schimmel 
14311e81779aSIdo Schimmel 	return err;
14321e81779aSIdo Schimmel }
14331e81779aSIdo Schimmel 
mlxsw_pci_mbox_free(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_mem_item * mbox)14341e81779aSIdo Schimmel static void mlxsw_pci_mbox_free(struct mlxsw_pci *mlxsw_pci,
14351e81779aSIdo Schimmel 				struct mlxsw_pci_mem_item *mbox)
14361e81779aSIdo Schimmel {
14371e81779aSIdo Schimmel 	struct pci_dev *pdev = mlxsw_pci->pdev;
14381e81779aSIdo Schimmel 
1439bb5c64c8SChristophe JAILLET 	dma_free_coherent(&pdev->dev, MLXSW_CMD_MBOX_SIZE, mbox->buf,
14401e81779aSIdo Schimmel 			  mbox->mapaddr);
14411e81779aSIdo Schimmel }
14421e81779aSIdo Schimmel 
mlxsw_pci_sys_ready_wait(struct mlxsw_pci * mlxsw_pci,const struct pci_device_id * id,u32 * p_sys_status)14436002059dSIdo Schimmel static int mlxsw_pci_sys_ready_wait(struct mlxsw_pci *mlxsw_pci,
14446002059dSIdo Schimmel 				    const struct pci_device_id *id,
14456002059dSIdo Schimmel 				    u32 *p_sys_status)
1446f3a52c61SJiri Pirko {
1447f3a52c61SJiri Pirko 	unsigned long end;
14486002059dSIdo Schimmel 	u32 val;
1449f3a52c61SJiri Pirko 
14506002059dSIdo Schimmel 	/* We must wait for the HW to become responsive. */
1451f3a52c61SJiri Pirko 	msleep(MLXSW_PCI_SW_RESET_WAIT_MSECS);
1452f3a52c61SJiri Pirko 
1453f3a52c61SJiri Pirko 	end = jiffies + msecs_to_jiffies(MLXSW_PCI_SW_RESET_TIMEOUT_MSECS);
1454f3a52c61SJiri Pirko 	do {
14556002059dSIdo Schimmel 		val = mlxsw_pci_read32(mlxsw_pci, FW_READY);
1456f3a52c61SJiri Pirko 		if ((val & MLXSW_PCI_FW_READY_MASK) == MLXSW_PCI_FW_READY_MAGIC)
145767c14cc9SNir Dotan 			return 0;
1458f3a52c61SJiri Pirko 		cond_resched();
1459f3a52c61SJiri Pirko 	} while (time_before(jiffies, end));
14606002059dSIdo Schimmel 
14616002059dSIdo Schimmel 	*p_sys_status = val & MLXSW_PCI_FW_READY_MASK;
14626002059dSIdo Schimmel 
146367c14cc9SNir Dotan 	return -EBUSY;
1464f3a52c61SJiri Pirko }
1465f3a52c61SJiri Pirko 
mlxsw_pci_sw_reset(struct mlxsw_pci * mlxsw_pci,const struct pci_device_id * id)14666002059dSIdo Schimmel static int mlxsw_pci_sw_reset(struct mlxsw_pci *mlxsw_pci,
14676002059dSIdo Schimmel 			      const struct pci_device_id *id)
14686002059dSIdo Schimmel {
14696002059dSIdo Schimmel 	struct pci_dev *pdev = mlxsw_pci->pdev;
14706002059dSIdo Schimmel 	char mrsr_pl[MLXSW_REG_MRSR_LEN];
14716002059dSIdo Schimmel 	u32 sys_status;
14726002059dSIdo Schimmel 	int err;
14736002059dSIdo Schimmel 
14746002059dSIdo Schimmel 	err = mlxsw_pci_sys_ready_wait(mlxsw_pci, id, &sys_status);
14756002059dSIdo Schimmel 	if (err) {
14766002059dSIdo Schimmel 		dev_err(&pdev->dev, "Failed to reach system ready status before reset. Status is 0x%x\n",
14776002059dSIdo Schimmel 			sys_status);
14786002059dSIdo Schimmel 		return err;
14796002059dSIdo Schimmel 	}
14806002059dSIdo Schimmel 
14816002059dSIdo Schimmel 	mlxsw_reg_mrsr_pack(mrsr_pl);
14826002059dSIdo Schimmel 	err = mlxsw_reg_write(mlxsw_pci->core, MLXSW_REG(mrsr), mrsr_pl);
14836002059dSIdo Schimmel 	if (err)
14846002059dSIdo Schimmel 		return err;
14856002059dSIdo Schimmel 
14866002059dSIdo Schimmel 	err = mlxsw_pci_sys_ready_wait(mlxsw_pci, id, &sys_status);
14876002059dSIdo Schimmel 	if (err) {
14886002059dSIdo Schimmel 		dev_err(&pdev->dev, "Failed to reach system ready status after reset. Status is 0x%x\n",
14896002059dSIdo Schimmel 			sys_status);
14906002059dSIdo Schimmel 		return err;
14916002059dSIdo Schimmel 	}
14926002059dSIdo Schimmel 
14936002059dSIdo Schimmel 	return 0;
14946002059dSIdo Schimmel }
14956002059dSIdo Schimmel 
mlxsw_pci_alloc_irq_vectors(struct mlxsw_pci * mlxsw_pci)1496f3a52c61SJiri Pirko static int mlxsw_pci_alloc_irq_vectors(struct mlxsw_pci *mlxsw_pci)
1497f3a52c61SJiri Pirko {
1498f3a52c61SJiri Pirko 	int err;
1499f3a52c61SJiri Pirko 
1500f3a52c61SJiri Pirko 	err = pci_alloc_irq_vectors(mlxsw_pci->pdev, 1, 1, PCI_IRQ_MSIX);
1501f3a52c61SJiri Pirko 	if (err < 0)
1502f3a52c61SJiri Pirko 		dev_err(&mlxsw_pci->pdev->dev, "MSI-X init failed\n");
1503f3a52c61SJiri Pirko 	return err;
1504f3a52c61SJiri Pirko }
1505f3a52c61SJiri Pirko 
mlxsw_pci_free_irq_vectors(struct mlxsw_pci * mlxsw_pci)1506f3a52c61SJiri Pirko static void mlxsw_pci_free_irq_vectors(struct mlxsw_pci *mlxsw_pci)
1507f3a52c61SJiri Pirko {
1508f3a52c61SJiri Pirko 	pci_free_irq_vectors(mlxsw_pci->pdev);
1509f3a52c61SJiri Pirko }
1510f3a52c61SJiri Pirko 
mlxsw_pci_init(void * bus_priv,struct mlxsw_core * mlxsw_core,const struct mlxsw_config_profile * profile,struct mlxsw_res * res)1511eda6500aSJiri Pirko static int mlxsw_pci_init(void *bus_priv, struct mlxsw_core *mlxsw_core,
151257d316baSNogah Frankel 			  const struct mlxsw_config_profile *profile,
1513c1a38311SJiri Pirko 			  struct mlxsw_res *res)
1514eda6500aSJiri Pirko {
1515eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1516eda6500aSJiri Pirko 	struct pci_dev *pdev = mlxsw_pci->pdev;
1517eda6500aSJiri Pirko 	char *mbox;
1518eda6500aSJiri Pirko 	u16 num_pages;
1519eda6500aSJiri Pirko 	int err;
1520eda6500aSJiri Pirko 
1521eda6500aSJiri Pirko 	mlxsw_pci->core = mlxsw_core;
1522eda6500aSJiri Pirko 
1523eda6500aSJiri Pirko 	mbox = mlxsw_cmd_mbox_alloc();
1524eda6500aSJiri Pirko 	if (!mbox)
1525eda6500aSJiri Pirko 		return -ENOMEM;
15261e81779aSIdo Schimmel 
1527f3a52c61SJiri Pirko 	err = mlxsw_pci_sw_reset(mlxsw_pci, mlxsw_pci->id);
1528f3a52c61SJiri Pirko 	if (err)
1529f3a52c61SJiri Pirko 		goto err_sw_reset;
1530f3a52c61SJiri Pirko 
1531f3a52c61SJiri Pirko 	err = mlxsw_pci_alloc_irq_vectors(mlxsw_pci);
1532f3a52c61SJiri Pirko 	if (err < 0) {
1533f3a52c61SJiri Pirko 		dev_err(&pdev->dev, "MSI-X init failed\n");
1534f3a52c61SJiri Pirko 		goto err_alloc_irq;
1535f3a52c61SJiri Pirko 	}
1536f3a52c61SJiri Pirko 
1537eda6500aSJiri Pirko 	err = mlxsw_cmd_query_fw(mlxsw_core, mbox);
1538eda6500aSJiri Pirko 	if (err)
1539eda6500aSJiri Pirko 		goto err_query_fw;
1540eda6500aSJiri Pirko 
1541eda6500aSJiri Pirko 	mlxsw_pci->bus_info.fw_rev.major =
1542eda6500aSJiri Pirko 		mlxsw_cmd_mbox_query_fw_fw_rev_major_get(mbox);
1543eda6500aSJiri Pirko 	mlxsw_pci->bus_info.fw_rev.minor =
1544eda6500aSJiri Pirko 		mlxsw_cmd_mbox_query_fw_fw_rev_minor_get(mbox);
1545eda6500aSJiri Pirko 	mlxsw_pci->bus_info.fw_rev.subminor =
1546eda6500aSJiri Pirko 		mlxsw_cmd_mbox_query_fw_fw_rev_subminor_get(mbox);
1547eda6500aSJiri Pirko 
1548eda6500aSJiri Pirko 	if (mlxsw_cmd_mbox_query_fw_cmd_interface_rev_get(mbox) != 1) {
1549eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Unsupported cmd interface revision ID queried from hw\n");
1550eda6500aSJiri Pirko 		err = -EINVAL;
1551eda6500aSJiri Pirko 		goto err_iface_rev;
1552eda6500aSJiri Pirko 	}
1553eda6500aSJiri Pirko 	if (mlxsw_cmd_mbox_query_fw_doorbell_page_bar_get(mbox) != 0) {
1554eda6500aSJiri Pirko 		dev_err(&pdev->dev, "Unsupported doorbell page bar queried from hw\n");
1555eda6500aSJiri Pirko 		err = -EINVAL;
1556eda6500aSJiri Pirko 		goto err_doorbell_page_bar;
1557eda6500aSJiri Pirko 	}
1558eda6500aSJiri Pirko 
1559eda6500aSJiri Pirko 	mlxsw_pci->doorbell_offset =
1560eda6500aSJiri Pirko 		mlxsw_cmd_mbox_query_fw_doorbell_page_offset_get(mbox);
1561eda6500aSJiri Pirko 
15628289169dSShalom Toledo 	if (mlxsw_cmd_mbox_query_fw_fr_rn_clk_bar_get(mbox) != 0) {
15638289169dSShalom Toledo 		dev_err(&pdev->dev, "Unsupported free running clock BAR queried from hw\n");
15648289169dSShalom Toledo 		err = -EINVAL;
15658289169dSShalom Toledo 		goto err_fr_rn_clk_bar;
15668289169dSShalom Toledo 	}
15678289169dSShalom Toledo 
15688289169dSShalom Toledo 	mlxsw_pci->free_running_clock_offset =
15698289169dSShalom Toledo 		mlxsw_cmd_mbox_query_fw_free_running_clock_offset_get(mbox);
15708289169dSShalom Toledo 
1571bbd30057SDanielle Ratson 	if (mlxsw_cmd_mbox_query_fw_utc_sec_bar_get(mbox) != 0) {
1572bbd30057SDanielle Ratson 		dev_err(&pdev->dev, "Unsupported UTC sec BAR queried from hw\n");
1573bbd30057SDanielle Ratson 		err = -EINVAL;
1574bbd30057SDanielle Ratson 		goto err_utc_sec_bar;
1575bbd30057SDanielle Ratson 	}
1576bbd30057SDanielle Ratson 
1577bbd30057SDanielle Ratson 	mlxsw_pci->utc_sec_offset =
1578bbd30057SDanielle Ratson 		mlxsw_cmd_mbox_query_fw_utc_sec_offset_get(mbox);
1579bbd30057SDanielle Ratson 
1580bbd30057SDanielle Ratson 	if (mlxsw_cmd_mbox_query_fw_utc_nsec_bar_get(mbox) != 0) {
1581bbd30057SDanielle Ratson 		dev_err(&pdev->dev, "Unsupported UTC nsec BAR queried from hw\n");
1582bbd30057SDanielle Ratson 		err = -EINVAL;
1583bbd30057SDanielle Ratson 		goto err_utc_nsec_bar;
1584bbd30057SDanielle Ratson 	}
1585bbd30057SDanielle Ratson 
1586bbd30057SDanielle Ratson 	mlxsw_pci->utc_nsec_offset =
1587bbd30057SDanielle Ratson 		mlxsw_cmd_mbox_query_fw_utc_nsec_offset_get(mbox);
1588bbd30057SDanielle Ratson 
1589eda6500aSJiri Pirko 	num_pages = mlxsw_cmd_mbox_query_fw_fw_pages_get(mbox);
1590eda6500aSJiri Pirko 	err = mlxsw_pci_fw_area_init(mlxsw_pci, mbox, num_pages);
1591eda6500aSJiri Pirko 	if (err)
1592eda6500aSJiri Pirko 		goto err_fw_area_init;
1593eda6500aSJiri Pirko 
1594eda6500aSJiri Pirko 	err = mlxsw_pci_boardinfo(mlxsw_pci, mbox);
1595eda6500aSJiri Pirko 	if (err)
1596eda6500aSJiri Pirko 		goto err_boardinfo;
1597eda6500aSJiri Pirko 
1598e5ba7803SVadim Pasternak 	err = mlxsw_core_resources_query(mlxsw_core, mbox, res);
159957d316baSNogah Frankel 	if (err)
160057d316baSNogah Frankel 		goto err_query_resources;
160157d316baSNogah Frankel 
16028404f6f2SJiri Pirko 	if (MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V2) &&
16038404f6f2SJiri Pirko 	    MLXSW_CORE_RES_GET(mlxsw_core, CQE_V2))
16048404f6f2SJiri Pirko 		mlxsw_pci->max_cqe_ver = MLXSW_PCI_CQE_V2;
16058404f6f2SJiri Pirko 	else if (MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V1) &&
16068404f6f2SJiri Pirko 		 MLXSW_CORE_RES_GET(mlxsw_core, CQE_V1))
16078404f6f2SJiri Pirko 		mlxsw_pci->max_cqe_ver = MLXSW_PCI_CQE_V1;
16088404f6f2SJiri Pirko 	else if ((MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V0) &&
16098404f6f2SJiri Pirko 		  MLXSW_CORE_RES_GET(mlxsw_core, CQE_V0)) ||
16108404f6f2SJiri Pirko 		 !MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V0)) {
16118404f6f2SJiri Pirko 		mlxsw_pci->max_cqe_ver = MLXSW_PCI_CQE_V0;
16128404f6f2SJiri Pirko 	} else {
16138404f6f2SJiri Pirko 		dev_err(&pdev->dev, "Invalid supported CQE version combination reported\n");
16148404f6f2SJiri Pirko 		goto err_cqe_v_check;
16158404f6f2SJiri Pirko 	}
16168404f6f2SJiri Pirko 
1617c1a38311SJiri Pirko 	err = mlxsw_pci_config_profile(mlxsw_pci, mbox, profile, res);
1618eda6500aSJiri Pirko 	if (err)
1619eda6500aSJiri Pirko 		goto err_config_profile;
1620eda6500aSJiri Pirko 
16216131d963SAmit Cohen 	/* Some resources depend on unified bridge model, which is configured
16226131d963SAmit Cohen 	 * as part of config_profile. Query the resources again to get correct
16236131d963SAmit Cohen 	 * values.
16246131d963SAmit Cohen 	 */
16256131d963SAmit Cohen 	err = mlxsw_core_resources_query(mlxsw_core, mbox, res);
16266131d963SAmit Cohen 	if (err)
16276131d963SAmit Cohen 		goto err_requery_resources;
16286131d963SAmit Cohen 
1629eda6500aSJiri Pirko 	err = mlxsw_pci_aqs_init(mlxsw_pci, mbox);
1630eda6500aSJiri Pirko 	if (err)
1631eda6500aSJiri Pirko 		goto err_aqs_init;
1632eda6500aSJiri Pirko 
16333680b1f6SChristoph Hellwig 	err = request_irq(pci_irq_vector(pdev, 0),
1634eda6500aSJiri Pirko 			  mlxsw_pci_eq_irq_handler, 0,
16351d20d23cSJiri Pirko 			  mlxsw_pci->bus_info.device_kind, mlxsw_pci);
1636eda6500aSJiri Pirko 	if (err) {
1637eda6500aSJiri Pirko 		dev_err(&pdev->dev, "IRQ request failed\n");
1638eda6500aSJiri Pirko 		goto err_request_eq_irq;
1639eda6500aSJiri Pirko 	}
1640eda6500aSJiri Pirko 
1641eda6500aSJiri Pirko 	goto mbox_put;
1642eda6500aSJiri Pirko 
1643eda6500aSJiri Pirko err_request_eq_irq:
1644eda6500aSJiri Pirko 	mlxsw_pci_aqs_fini(mlxsw_pci);
1645eda6500aSJiri Pirko err_aqs_init:
16466131d963SAmit Cohen err_requery_resources:
1647eda6500aSJiri Pirko err_config_profile:
16488404f6f2SJiri Pirko err_cqe_v_check:
164957d316baSNogah Frankel err_query_resources:
1650eda6500aSJiri Pirko err_boardinfo:
1651eda6500aSJiri Pirko 	mlxsw_pci_fw_area_fini(mlxsw_pci);
1652eda6500aSJiri Pirko err_fw_area_init:
1653bbd30057SDanielle Ratson err_utc_nsec_bar:
1654bbd30057SDanielle Ratson err_utc_sec_bar:
16558289169dSShalom Toledo err_fr_rn_clk_bar:
1656eda6500aSJiri Pirko err_doorbell_page_bar:
1657eda6500aSJiri Pirko err_iface_rev:
1658eda6500aSJiri Pirko err_query_fw:
1659f3a52c61SJiri Pirko 	mlxsw_pci_free_irq_vectors(mlxsw_pci);
1660f3a52c61SJiri Pirko err_alloc_irq:
1661f3a52c61SJiri Pirko err_sw_reset:
1662eda6500aSJiri Pirko mbox_put:
1663eda6500aSJiri Pirko 	mlxsw_cmd_mbox_free(mbox);
1664eda6500aSJiri Pirko 	return err;
1665eda6500aSJiri Pirko }
1666eda6500aSJiri Pirko 
mlxsw_pci_fini(void * bus_priv)1667eda6500aSJiri Pirko static void mlxsw_pci_fini(void *bus_priv)
1668eda6500aSJiri Pirko {
1669eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1670eda6500aSJiri Pirko 
16713680b1f6SChristoph Hellwig 	free_irq(pci_irq_vector(mlxsw_pci->pdev, 0), mlxsw_pci);
1672eda6500aSJiri Pirko 	mlxsw_pci_aqs_fini(mlxsw_pci);
1673eda6500aSJiri Pirko 	mlxsw_pci_fw_area_fini(mlxsw_pci);
1674f3a52c61SJiri Pirko 	mlxsw_pci_free_irq_vectors(mlxsw_pci);
1675eda6500aSJiri Pirko }
1676eda6500aSJiri Pirko 
1677eda6500aSJiri Pirko static struct mlxsw_pci_queue *
mlxsw_pci_sdq_pick(struct mlxsw_pci * mlxsw_pci,const struct mlxsw_tx_info * tx_info)1678eda6500aSJiri Pirko mlxsw_pci_sdq_pick(struct mlxsw_pci *mlxsw_pci,
1679eda6500aSJiri Pirko 		   const struct mlxsw_tx_info *tx_info)
1680eda6500aSJiri Pirko {
16816aaee55cSPetr Machata 	u8 ctl_sdq_count = mlxsw_pci_sdq_count(mlxsw_pci) - 1;
16826aaee55cSPetr Machata 	u8 sdqn;
16836aaee55cSPetr Machata 
16846aaee55cSPetr Machata 	if (tx_info->is_emad) {
16856aaee55cSPetr Machata 		sdqn = MLXSW_PCI_SDQ_EMAD_INDEX;
16866aaee55cSPetr Machata 	} else {
16876aaee55cSPetr Machata 		BUILD_BUG_ON(MLXSW_PCI_SDQ_EMAD_INDEX != 0);
16886aaee55cSPetr Machata 		sdqn = 1 + (tx_info->local_port % ctl_sdq_count);
16896aaee55cSPetr Machata 	}
1690eda6500aSJiri Pirko 
1691eda6500aSJiri Pirko 	return mlxsw_pci_sdq_get(mlxsw_pci, sdqn);
1692eda6500aSJiri Pirko }
1693eda6500aSJiri Pirko 
mlxsw_pci_skb_transmit_busy(void * bus_priv,const struct mlxsw_tx_info * tx_info)1694d003462aSIdo Schimmel static bool mlxsw_pci_skb_transmit_busy(void *bus_priv,
1695d003462aSIdo Schimmel 					const struct mlxsw_tx_info *tx_info)
1696d003462aSIdo Schimmel {
1697d003462aSIdo Schimmel 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1698d003462aSIdo Schimmel 	struct mlxsw_pci_queue *q = mlxsw_pci_sdq_pick(mlxsw_pci, tx_info);
1699d003462aSIdo Schimmel 
1700d003462aSIdo Schimmel 	return !mlxsw_pci_queue_elem_info_producer_get(q);
1701d003462aSIdo Schimmel }
1702d003462aSIdo Schimmel 
mlxsw_pci_skb_transmit(void * bus_priv,struct sk_buff * skb,const struct mlxsw_tx_info * tx_info)1703eda6500aSJiri Pirko static int mlxsw_pci_skb_transmit(void *bus_priv, struct sk_buff *skb,
1704eda6500aSJiri Pirko 				  const struct mlxsw_tx_info *tx_info)
1705eda6500aSJiri Pirko {
1706eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1707eda6500aSJiri Pirko 	struct mlxsw_pci_queue *q;
1708eda6500aSJiri Pirko 	struct mlxsw_pci_queue_elem_info *elem_info;
1709eda6500aSJiri Pirko 	char *wqe;
1710eda6500aSJiri Pirko 	int i;
1711eda6500aSJiri Pirko 	int err;
1712eda6500aSJiri Pirko 
1713eda6500aSJiri Pirko 	if (skb_shinfo(skb)->nr_frags > MLXSW_PCI_WQE_SG_ENTRIES - 1) {
1714eda6500aSJiri Pirko 		err = skb_linearize(skb);
1715eda6500aSJiri Pirko 		if (err)
1716eda6500aSJiri Pirko 			return err;
1717eda6500aSJiri Pirko 	}
1718eda6500aSJiri Pirko 
1719eda6500aSJiri Pirko 	q = mlxsw_pci_sdq_pick(mlxsw_pci, tx_info);
1720eda6500aSJiri Pirko 	spin_lock_bh(&q->lock);
1721eda6500aSJiri Pirko 	elem_info = mlxsw_pci_queue_elem_info_producer_get(q);
1722eda6500aSJiri Pirko 	if (!elem_info) {
1723eda6500aSJiri Pirko 		/* queue is full */
1724eda6500aSJiri Pirko 		err = -EAGAIN;
1725eda6500aSJiri Pirko 		goto unlock;
1726eda6500aSJiri Pirko 	}
17270714256cSPetr Machata 	mlxsw_skb_cb(skb)->tx_info = *tx_info;
1728eda6500aSJiri Pirko 	elem_info->u.sdq.skb = skb;
1729eda6500aSJiri Pirko 
1730eda6500aSJiri Pirko 	wqe = elem_info->elem;
1731eda6500aSJiri Pirko 	mlxsw_pci_wqe_c_set(wqe, 1); /* always report completion */
1732d43e4271SDanielle Ratson 	mlxsw_pci_wqe_lp_set(wqe, 0);
1733eda6500aSJiri Pirko 	mlxsw_pci_wqe_type_set(wqe, MLXSW_PCI_WQE_TYPE_ETHERNET);
1734eda6500aSJiri Pirko 
1735eda6500aSJiri Pirko 	err = mlxsw_pci_wqe_frag_map(mlxsw_pci, wqe, 0, skb->data,
1736eda6500aSJiri Pirko 				     skb_headlen(skb), DMA_TO_DEVICE);
1737eda6500aSJiri Pirko 	if (err)
1738eda6500aSJiri Pirko 		goto unlock;
1739eda6500aSJiri Pirko 
1740eda6500aSJiri Pirko 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1741eda6500aSJiri Pirko 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1742eda6500aSJiri Pirko 
1743eda6500aSJiri Pirko 		err = mlxsw_pci_wqe_frag_map(mlxsw_pci, wqe, i + 1,
1744eda6500aSJiri Pirko 					     skb_frag_address(frag),
1745eda6500aSJiri Pirko 					     skb_frag_size(frag),
1746eda6500aSJiri Pirko 					     DMA_TO_DEVICE);
1747eda6500aSJiri Pirko 		if (err)
1748eda6500aSJiri Pirko 			goto unmap_frags;
1749eda6500aSJiri Pirko 	}
1750eda6500aSJiri Pirko 
17510714256cSPetr Machata 	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP))
17520714256cSPetr Machata 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
17530714256cSPetr Machata 
1754eda6500aSJiri Pirko 	/* Set unused sq entries byte count to zero. */
1755eda6500aSJiri Pirko 	for (i++; i < MLXSW_PCI_WQE_SG_ENTRIES; i++)
1756eda6500aSJiri Pirko 		mlxsw_pci_wqe_byte_count_set(wqe, i, 0);
1757eda6500aSJiri Pirko 
1758eda6500aSJiri Pirko 	/* Everything is set up, ring producer doorbell to get HW going */
1759eda6500aSJiri Pirko 	q->producer_counter++;
1760eda6500aSJiri Pirko 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
1761eda6500aSJiri Pirko 
1762eda6500aSJiri Pirko 	goto unlock;
1763eda6500aSJiri Pirko 
1764eda6500aSJiri Pirko unmap_frags:
1765eda6500aSJiri Pirko 	for (; i >= 0; i--)
1766eda6500aSJiri Pirko 		mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, i, DMA_TO_DEVICE);
1767eda6500aSJiri Pirko unlock:
1768eda6500aSJiri Pirko 	spin_unlock_bh(&q->lock);
1769eda6500aSJiri Pirko 	return err;
1770eda6500aSJiri Pirko }
1771eda6500aSJiri Pirko 
mlxsw_pci_cmd_exec(void * bus_priv,u16 opcode,u8 opcode_mod,u32 in_mod,bool out_mbox_direct,char * in_mbox,size_t in_mbox_size,char * out_mbox,size_t out_mbox_size,u8 * p_status)1772eda6500aSJiri Pirko static int mlxsw_pci_cmd_exec(void *bus_priv, u16 opcode, u8 opcode_mod,
1773eda6500aSJiri Pirko 			      u32 in_mod, bool out_mbox_direct,
1774eda6500aSJiri Pirko 			      char *in_mbox, size_t in_mbox_size,
1775eda6500aSJiri Pirko 			      char *out_mbox, size_t out_mbox_size,
1776eda6500aSJiri Pirko 			      u8 *p_status)
1777eda6500aSJiri Pirko {
1778eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1779830a8b1bSShalom Toledo 	dma_addr_t in_mapaddr = 0, out_mapaddr = 0;
1780eda6500aSJiri Pirko 	bool evreq = mlxsw_pci->cmd.nopoll;
1781eda6500aSJiri Pirko 	unsigned long timeout = msecs_to_jiffies(MLXSW_PCI_CIR_TIMEOUT_MSECS);
1782eda6500aSJiri Pirko 	bool *p_wait_done = &mlxsw_pci->cmd.wait_done;
1783eda6500aSJiri Pirko 	int err;
1784eda6500aSJiri Pirko 
1785eda6500aSJiri Pirko 	*p_status = MLXSW_CMD_STATUS_OK;
1786eda6500aSJiri Pirko 
1787eda6500aSJiri Pirko 	err = mutex_lock_interruptible(&mlxsw_pci->cmd.lock);
1788eda6500aSJiri Pirko 	if (err)
1789eda6500aSJiri Pirko 		return err;
1790eda6500aSJiri Pirko 
1791830a8b1bSShalom Toledo 	if (in_mbox) {
17921e81779aSIdo Schimmel 		memcpy(mlxsw_pci->cmd.in_mbox.buf, in_mbox, in_mbox_size);
1793830a8b1bSShalom Toledo 		in_mapaddr = mlxsw_pci->cmd.in_mbox.mapaddr;
1794830a8b1bSShalom Toledo 	}
1795bcb9db49SArnd Bergmann 	mlxsw_pci_write32(mlxsw_pci, CIR_IN_PARAM_HI, upper_32_bits(in_mapaddr));
1796bcb9db49SArnd Bergmann 	mlxsw_pci_write32(mlxsw_pci, CIR_IN_PARAM_LO, lower_32_bits(in_mapaddr));
1797eda6500aSJiri Pirko 
1798830a8b1bSShalom Toledo 	if (out_mbox)
1799830a8b1bSShalom Toledo 		out_mapaddr = mlxsw_pci->cmd.out_mbox.mapaddr;
1800bcb9db49SArnd Bergmann 	mlxsw_pci_write32(mlxsw_pci, CIR_OUT_PARAM_HI, upper_32_bits(out_mapaddr));
1801bcb9db49SArnd Bergmann 	mlxsw_pci_write32(mlxsw_pci, CIR_OUT_PARAM_LO, lower_32_bits(out_mapaddr));
1802eda6500aSJiri Pirko 
1803eda6500aSJiri Pirko 	mlxsw_pci_write32(mlxsw_pci, CIR_IN_MODIFIER, in_mod);
1804eda6500aSJiri Pirko 	mlxsw_pci_write32(mlxsw_pci, CIR_TOKEN, 0);
1805eda6500aSJiri Pirko 
1806eda6500aSJiri Pirko 	*p_wait_done = false;
1807eda6500aSJiri Pirko 
1808eda6500aSJiri Pirko 	wmb(); /* all needs to be written before we write control register */
1809eda6500aSJiri Pirko 	mlxsw_pci_write32(mlxsw_pci, CIR_CTRL,
1810eda6500aSJiri Pirko 			  MLXSW_PCI_CIR_CTRL_GO_BIT |
1811eda6500aSJiri Pirko 			  (evreq ? MLXSW_PCI_CIR_CTRL_EVREQ_BIT : 0) |
1812eda6500aSJiri Pirko 			  (opcode_mod << MLXSW_PCI_CIR_CTRL_OPCODE_MOD_SHIFT) |
1813eda6500aSJiri Pirko 			  opcode);
1814eda6500aSJiri Pirko 
1815eda6500aSJiri Pirko 	if (!evreq) {
1816eda6500aSJiri Pirko 		unsigned long end;
1817eda6500aSJiri Pirko 
1818eda6500aSJiri Pirko 		end = jiffies + timeout;
1819eda6500aSJiri Pirko 		do {
1820eda6500aSJiri Pirko 			u32 ctrl = mlxsw_pci_read32(mlxsw_pci, CIR_CTRL);
1821eda6500aSJiri Pirko 
1822eda6500aSJiri Pirko 			if (!(ctrl & MLXSW_PCI_CIR_CTRL_GO_BIT)) {
1823eda6500aSJiri Pirko 				*p_wait_done = true;
1824eda6500aSJiri Pirko 				*p_status = ctrl >> MLXSW_PCI_CIR_CTRL_STATUS_SHIFT;
1825eda6500aSJiri Pirko 				break;
1826eda6500aSJiri Pirko 			}
1827eda6500aSJiri Pirko 			cond_resched();
1828eda6500aSJiri Pirko 		} while (time_before(jiffies, end));
1829eda6500aSJiri Pirko 	} else {
1830eda6500aSJiri Pirko 		wait_event_timeout(mlxsw_pci->cmd.wait, *p_wait_done, timeout);
1831eda6500aSJiri Pirko 		*p_status = mlxsw_pci->cmd.comp.status;
1832eda6500aSJiri Pirko 	}
1833eda6500aSJiri Pirko 
1834eda6500aSJiri Pirko 	err = 0;
1835eda6500aSJiri Pirko 	if (*p_wait_done) {
1836eda6500aSJiri Pirko 		if (*p_status)
1837eda6500aSJiri Pirko 			err = -EIO;
1838eda6500aSJiri Pirko 	} else {
1839eda6500aSJiri Pirko 		err = -ETIMEDOUT;
1840eda6500aSJiri Pirko 	}
1841eda6500aSJiri Pirko 
1842eda6500aSJiri Pirko 	if (!err && out_mbox && out_mbox_direct) {
18431e81779aSIdo Schimmel 		/* Some commands don't use output param as address to mailbox
1844eda6500aSJiri Pirko 		 * but they store output directly into registers. In that case,
1845eda6500aSJiri Pirko 		 * copy registers into mbox buffer.
1846eda6500aSJiri Pirko 		 */
1847eda6500aSJiri Pirko 		__be32 tmp;
1848eda6500aSJiri Pirko 
1849eda6500aSJiri Pirko 		if (!evreq) {
1850eda6500aSJiri Pirko 			tmp = cpu_to_be32(mlxsw_pci_read32(mlxsw_pci,
1851eda6500aSJiri Pirko 							   CIR_OUT_PARAM_HI));
1852eda6500aSJiri Pirko 			memcpy(out_mbox, &tmp, sizeof(tmp));
1853eda6500aSJiri Pirko 			tmp = cpu_to_be32(mlxsw_pci_read32(mlxsw_pci,
1854eda6500aSJiri Pirko 							   CIR_OUT_PARAM_LO));
1855eda6500aSJiri Pirko 			memcpy(out_mbox + sizeof(tmp), &tmp, sizeof(tmp));
1856eda6500aSJiri Pirko 		}
1857d9324f68SOr Gerlitz 	} else if (!err && out_mbox) {
18581e81779aSIdo Schimmel 		memcpy(out_mbox, mlxsw_pci->cmd.out_mbox.buf, out_mbox_size);
1859d9324f68SOr Gerlitz 	}
1860eda6500aSJiri Pirko 
1861eda6500aSJiri Pirko 	mutex_unlock(&mlxsw_pci->cmd.lock);
1862eda6500aSJiri Pirko 
1863eda6500aSJiri Pirko 	return err;
1864eda6500aSJiri Pirko }
1865eda6500aSJiri Pirko 
mlxsw_pci_read_frc_h(void * bus_priv)18668289169dSShalom Toledo static u32 mlxsw_pci_read_frc_h(void *bus_priv)
18678289169dSShalom Toledo {
18688289169dSShalom Toledo 	struct mlxsw_pci *mlxsw_pci = bus_priv;
186994683229SAmit Cohen 	u64 frc_offset_h;
18708289169dSShalom Toledo 
187194683229SAmit Cohen 	frc_offset_h = mlxsw_pci->free_running_clock_offset;
187294683229SAmit Cohen 	return mlxsw_pci_read32_off(mlxsw_pci, frc_offset_h);
18738289169dSShalom Toledo }
18748289169dSShalom Toledo 
mlxsw_pci_read_frc_l(void * bus_priv)18758289169dSShalom Toledo static u32 mlxsw_pci_read_frc_l(void *bus_priv)
18768289169dSShalom Toledo {
18778289169dSShalom Toledo 	struct mlxsw_pci *mlxsw_pci = bus_priv;
187894683229SAmit Cohen 	u64 frc_offset_l;
18798289169dSShalom Toledo 
188094683229SAmit Cohen 	frc_offset_l = mlxsw_pci->free_running_clock_offset + 4;
188194683229SAmit Cohen 	return mlxsw_pci_read32_off(mlxsw_pci, frc_offset_l);
18828289169dSShalom Toledo }
18838289169dSShalom Toledo 
mlxsw_pci_read_utc_sec(void * bus_priv)1884bbd30057SDanielle Ratson static u32 mlxsw_pci_read_utc_sec(void *bus_priv)
1885bbd30057SDanielle Ratson {
1886bbd30057SDanielle Ratson 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1887bbd30057SDanielle Ratson 
1888bbd30057SDanielle Ratson 	return mlxsw_pci_read32_off(mlxsw_pci, mlxsw_pci->utc_sec_offset);
1889bbd30057SDanielle Ratson }
1890bbd30057SDanielle Ratson 
mlxsw_pci_read_utc_nsec(void * bus_priv)1891bbd30057SDanielle Ratson static u32 mlxsw_pci_read_utc_nsec(void *bus_priv)
1892bbd30057SDanielle Ratson {
1893bbd30057SDanielle Ratson 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1894bbd30057SDanielle Ratson 
1895bbd30057SDanielle Ratson 	return mlxsw_pci_read32_off(mlxsw_pci, mlxsw_pci->utc_nsec_offset);
1896bbd30057SDanielle Ratson }
1897bbd30057SDanielle Ratson 
189854a2e8d4SArkadi Sharshevsky static const struct mlxsw_bus mlxsw_pci_bus = {
189954a2e8d4SArkadi Sharshevsky 	.kind			= "pci",
190054a2e8d4SArkadi Sharshevsky 	.init			= mlxsw_pci_init,
190154a2e8d4SArkadi Sharshevsky 	.fini			= mlxsw_pci_fini,
190254a2e8d4SArkadi Sharshevsky 	.skb_transmit_busy	= mlxsw_pci_skb_transmit_busy,
190354a2e8d4SArkadi Sharshevsky 	.skb_transmit		= mlxsw_pci_skb_transmit,
190454a2e8d4SArkadi Sharshevsky 	.cmd_exec		= mlxsw_pci_cmd_exec,
19058289169dSShalom Toledo 	.read_frc_h		= mlxsw_pci_read_frc_h,
19068289169dSShalom Toledo 	.read_frc_l		= mlxsw_pci_read_frc_l,
1907bbd30057SDanielle Ratson 	.read_utc_sec		= mlxsw_pci_read_utc_sec,
1908bbd30057SDanielle Ratson 	.read_utc_nsec		= mlxsw_pci_read_utc_nsec,
1909f3a52c61SJiri Pirko 	.features		= MLXSW_BUS_F_TXRX | MLXSW_BUS_F_RESET,
191054a2e8d4SArkadi Sharshevsky };
191154a2e8d4SArkadi Sharshevsky 
mlxsw_pci_cmd_init(struct mlxsw_pci * mlxsw_pci)1912c4317b11SIdo Schimmel static int mlxsw_pci_cmd_init(struct mlxsw_pci *mlxsw_pci)
1913c4317b11SIdo Schimmel {
1914c4317b11SIdo Schimmel 	int err;
1915c4317b11SIdo Schimmel 
1916c4317b11SIdo Schimmel 	mutex_init(&mlxsw_pci->cmd.lock);
1917c4317b11SIdo Schimmel 	init_waitqueue_head(&mlxsw_pci->cmd.wait);
1918c4317b11SIdo Schimmel 
1919c4317b11SIdo Schimmel 	err = mlxsw_pci_mbox_alloc(mlxsw_pci, &mlxsw_pci->cmd.in_mbox);
1920c4317b11SIdo Schimmel 	if (err)
1921c4317b11SIdo Schimmel 		goto err_in_mbox_alloc;
1922c4317b11SIdo Schimmel 
1923c4317b11SIdo Schimmel 	err = mlxsw_pci_mbox_alloc(mlxsw_pci, &mlxsw_pci->cmd.out_mbox);
1924c4317b11SIdo Schimmel 	if (err)
1925c4317b11SIdo Schimmel 		goto err_out_mbox_alloc;
1926c4317b11SIdo Schimmel 
1927c4317b11SIdo Schimmel 	return 0;
1928c4317b11SIdo Schimmel 
1929c4317b11SIdo Schimmel err_out_mbox_alloc:
1930c4317b11SIdo Schimmel 	mlxsw_pci_mbox_free(mlxsw_pci, &mlxsw_pci->cmd.in_mbox);
1931c4317b11SIdo Schimmel err_in_mbox_alloc:
1932c4317b11SIdo Schimmel 	mutex_destroy(&mlxsw_pci->cmd.lock);
1933c4317b11SIdo Schimmel 	return err;
1934c4317b11SIdo Schimmel }
1935c4317b11SIdo Schimmel 
mlxsw_pci_cmd_fini(struct mlxsw_pci * mlxsw_pci)1936c4317b11SIdo Schimmel static void mlxsw_pci_cmd_fini(struct mlxsw_pci *mlxsw_pci)
1937c4317b11SIdo Schimmel {
1938c4317b11SIdo Schimmel 	mlxsw_pci_mbox_free(mlxsw_pci, &mlxsw_pci->cmd.out_mbox);
1939c4317b11SIdo Schimmel 	mlxsw_pci_mbox_free(mlxsw_pci, &mlxsw_pci->cmd.in_mbox);
1940c4317b11SIdo Schimmel 	mutex_destroy(&mlxsw_pci->cmd.lock);
1941c4317b11SIdo Schimmel }
1942c4317b11SIdo Schimmel 
mlxsw_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)1943eda6500aSJiri Pirko static int mlxsw_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1944eda6500aSJiri Pirko {
194540dbd5ffSUwe Kleine-König 	const char *driver_name = dev_driver_string(&pdev->dev);
1946eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci;
1947eda6500aSJiri Pirko 	int err;
1948eda6500aSJiri Pirko 
1949eda6500aSJiri Pirko 	mlxsw_pci = kzalloc(sizeof(*mlxsw_pci), GFP_KERNEL);
1950eda6500aSJiri Pirko 	if (!mlxsw_pci)
1951eda6500aSJiri Pirko 		return -ENOMEM;
1952eda6500aSJiri Pirko 
1953eda6500aSJiri Pirko 	err = pci_enable_device(pdev);
1954eda6500aSJiri Pirko 	if (err) {
1955eda6500aSJiri Pirko 		dev_err(&pdev->dev, "pci_enable_device failed\n");
1956eda6500aSJiri Pirko 		goto err_pci_enable_device;
1957eda6500aSJiri Pirko 	}
1958eda6500aSJiri Pirko 
19591d20d23cSJiri Pirko 	err = pci_request_regions(pdev, driver_name);
1960eda6500aSJiri Pirko 	if (err) {
1961eda6500aSJiri Pirko 		dev_err(&pdev->dev, "pci_request_regions failed\n");
1962eda6500aSJiri Pirko 		goto err_pci_request_regions;
1963eda6500aSJiri Pirko 	}
1964eda6500aSJiri Pirko 
1965bb5c64c8SChristophe JAILLET 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1966eda6500aSJiri Pirko 	if (err) {
1967bb5c64c8SChristophe JAILLET 		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
1968eda6500aSJiri Pirko 		if (err) {
1969bb5c64c8SChristophe JAILLET 			dev_err(&pdev->dev, "dma_set_mask failed\n");
1970eda6500aSJiri Pirko 			goto err_pci_set_dma_mask;
1971eda6500aSJiri Pirko 		}
1972eda6500aSJiri Pirko 	}
1973eda6500aSJiri Pirko 
1974eda6500aSJiri Pirko 	if (pci_resource_len(pdev, 0) < MLXSW_PCI_BAR0_SIZE) {
1975eda6500aSJiri Pirko 		dev_err(&pdev->dev, "invalid PCI region size\n");
1976eda6500aSJiri Pirko 		err = -EINVAL;
1977eda6500aSJiri Pirko 		goto err_pci_resource_len_check;
1978eda6500aSJiri Pirko 	}
1979eda6500aSJiri Pirko 
1980eda6500aSJiri Pirko 	mlxsw_pci->hw_addr = ioremap(pci_resource_start(pdev, 0),
1981eda6500aSJiri Pirko 				     pci_resource_len(pdev, 0));
1982eda6500aSJiri Pirko 	if (!mlxsw_pci->hw_addr) {
1983eda6500aSJiri Pirko 		dev_err(&pdev->dev, "ioremap failed\n");
1984eda6500aSJiri Pirko 		err = -EIO;
1985eda6500aSJiri Pirko 		goto err_ioremap;
1986eda6500aSJiri Pirko 	}
1987eda6500aSJiri Pirko 	pci_set_master(pdev);
1988eda6500aSJiri Pirko 
1989eda6500aSJiri Pirko 	mlxsw_pci->pdev = pdev;
1990eda6500aSJiri Pirko 	pci_set_drvdata(pdev, mlxsw_pci);
1991eda6500aSJiri Pirko 
1992c4317b11SIdo Schimmel 	err = mlxsw_pci_cmd_init(mlxsw_pci);
1993c4317b11SIdo Schimmel 	if (err)
1994c4317b11SIdo Schimmel 		goto err_pci_cmd_init;
1995c4317b11SIdo Schimmel 
19961d20d23cSJiri Pirko 	mlxsw_pci->bus_info.device_kind = driver_name;
1997eda6500aSJiri Pirko 	mlxsw_pci->bus_info.device_name = pci_name(mlxsw_pci->pdev);
1998eda6500aSJiri Pirko 	mlxsw_pci->bus_info.dev = &pdev->dev;
199933a9583fSDanielle Ratson 	mlxsw_pci->bus_info.read_clock_capable = true;
200054a2e8d4SArkadi Sharshevsky 	mlxsw_pci->id = id;
2001eda6500aSJiri Pirko 
2002eda6500aSJiri Pirko 	err = mlxsw_core_bus_device_register(&mlxsw_pci->bus_info,
200324cc68adSArkadi Sharshevsky 					     &mlxsw_pci_bus, mlxsw_pci, false,
20045bcfb6a4SJiri Pirko 					     NULL, NULL);
200503bffcadSShalom Toledo 	if (err) {
2006eda6500aSJiri Pirko 		dev_err(&pdev->dev, "cannot register bus device\n");
2007eda6500aSJiri Pirko 		goto err_bus_device_register;
2008eda6500aSJiri Pirko 	}
2009eda6500aSJiri Pirko 
2010eda6500aSJiri Pirko 	return 0;
2011eda6500aSJiri Pirko 
2012eda6500aSJiri Pirko err_bus_device_register:
2013c4317b11SIdo Schimmel 	mlxsw_pci_cmd_fini(mlxsw_pci);
2014c4317b11SIdo Schimmel err_pci_cmd_init:
2015eda6500aSJiri Pirko 	iounmap(mlxsw_pci->hw_addr);
2016eda6500aSJiri Pirko err_ioremap:
2017eda6500aSJiri Pirko err_pci_resource_len_check:
2018eda6500aSJiri Pirko err_pci_set_dma_mask:
2019eda6500aSJiri Pirko 	pci_release_regions(pdev);
2020eda6500aSJiri Pirko err_pci_request_regions:
2021eda6500aSJiri Pirko 	pci_disable_device(pdev);
2022eda6500aSJiri Pirko err_pci_enable_device:
2023eda6500aSJiri Pirko 	kfree(mlxsw_pci);
2024eda6500aSJiri Pirko 	return err;
2025eda6500aSJiri Pirko }
2026eda6500aSJiri Pirko 
mlxsw_pci_remove(struct pci_dev * pdev)2027eda6500aSJiri Pirko static void mlxsw_pci_remove(struct pci_dev *pdev)
2028eda6500aSJiri Pirko {
2029eda6500aSJiri Pirko 	struct mlxsw_pci *mlxsw_pci = pci_get_drvdata(pdev);
2030eda6500aSJiri Pirko 
203124cc68adSArkadi Sharshevsky 	mlxsw_core_bus_device_unregister(mlxsw_pci->core, false);
2032c4317b11SIdo Schimmel 	mlxsw_pci_cmd_fini(mlxsw_pci);
2033eda6500aSJiri Pirko 	iounmap(mlxsw_pci->hw_addr);
2034eda6500aSJiri Pirko 	pci_release_regions(mlxsw_pci->pdev);
2035eda6500aSJiri Pirko 	pci_disable_device(mlxsw_pci->pdev);
2036eda6500aSJiri Pirko 	kfree(mlxsw_pci);
2037eda6500aSJiri Pirko }
2038eda6500aSJiri Pirko 
mlxsw_pci_driver_register(struct pci_driver * pci_driver)20391d20d23cSJiri Pirko int mlxsw_pci_driver_register(struct pci_driver *pci_driver)
20401d20d23cSJiri Pirko {
20411d20d23cSJiri Pirko 	pci_driver->probe = mlxsw_pci_probe;
20421d20d23cSJiri Pirko 	pci_driver->remove = mlxsw_pci_remove;
2043c1020d3cSDanielle Ratson 	pci_driver->shutdown = mlxsw_pci_remove;
20441d20d23cSJiri Pirko 	return pci_register_driver(pci_driver);
20451d20d23cSJiri Pirko }
20461d20d23cSJiri Pirko EXPORT_SYMBOL(mlxsw_pci_driver_register);
20471d20d23cSJiri Pirko 
mlxsw_pci_driver_unregister(struct pci_driver * pci_driver)20481d20d23cSJiri Pirko void mlxsw_pci_driver_unregister(struct pci_driver *pci_driver)
20491d20d23cSJiri Pirko {
20501d20d23cSJiri Pirko 	pci_unregister_driver(pci_driver);
20511d20d23cSJiri Pirko }
20521d20d23cSJiri Pirko EXPORT_SYMBOL(mlxsw_pci_driver_unregister);
2053eda6500aSJiri Pirko 
mlxsw_pci_module_init(void)2054eda6500aSJiri Pirko static int __init mlxsw_pci_module_init(void)
2055eda6500aSJiri Pirko {
2056eda6500aSJiri Pirko 	return 0;
2057eda6500aSJiri Pirko }
2058eda6500aSJiri Pirko 
mlxsw_pci_module_exit(void)2059eda6500aSJiri Pirko static void __exit mlxsw_pci_module_exit(void)
2060eda6500aSJiri Pirko {
2061eda6500aSJiri Pirko }
2062eda6500aSJiri Pirko 
2063eda6500aSJiri Pirko module_init(mlxsw_pci_module_init);
2064eda6500aSJiri Pirko module_exit(mlxsw_pci_module_exit);
2065eda6500aSJiri Pirko 
2066eda6500aSJiri Pirko MODULE_LICENSE("Dual BSD/GPL");
2067eda6500aSJiri Pirko MODULE_AUTHOR("Jiri Pirko <jiri@mellanox.com>");
2068eda6500aSJiri Pirko MODULE_DESCRIPTION("Mellanox switch PCI interface driver");
2069