114c32fd1SAlex Vesker /* SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB */
214c32fd1SAlex Vesker /* Copyright (c) 2019, Mellanox Technologies */
314c32fd1SAlex Vesker 
414c32fd1SAlex Vesker #ifndef	_DR_TYPES_
514c32fd1SAlex Vesker #define	_DR_TYPES_
614c32fd1SAlex Vesker 
714c32fd1SAlex Vesker #include <linux/mlx5/driver.h>
814c32fd1SAlex Vesker #include <linux/refcount.h>
914c32fd1SAlex Vesker #include "fs_core.h"
1014c32fd1SAlex Vesker #include "wq.h"
1114c32fd1SAlex Vesker #include "lib/mlx5.h"
1214c32fd1SAlex Vesker #include "mlx5_ifc_dr.h"
1314c32fd1SAlex Vesker #include "mlx5dr.h"
1414c32fd1SAlex Vesker 
1514c32fd1SAlex Vesker #define DR_RULE_MAX_STES 17
1614c32fd1SAlex Vesker #define DR_ACTION_MAX_STES 5
1714c32fd1SAlex Vesker #define WIRE_PORT 0xFFFF
1814c32fd1SAlex Vesker #define DR_STE_SVLAN 0x1
1914c32fd1SAlex Vesker #define DR_STE_CVLAN 0x2
20699d531fSMuhammad Sammar #define DR_SZ_MATCH_PARAM (MLX5_ST_SZ_DW_MATCH_PARAM * 4)
2114c32fd1SAlex Vesker 
2214c32fd1SAlex Vesker #define mlx5dr_err(dmn, arg...) mlx5_core_err((dmn)->mdev, ##arg)
2314c32fd1SAlex Vesker #define mlx5dr_info(dmn, arg...) mlx5_core_info((dmn)->mdev, ##arg)
2414c32fd1SAlex Vesker #define mlx5dr_dbg(dmn, arg...) mlx5_core_dbg((dmn)->mdev, ##arg)
2514c32fd1SAlex Vesker 
2614c32fd1SAlex Vesker enum mlx5dr_icm_chunk_size {
2714c32fd1SAlex Vesker 	DR_CHUNK_SIZE_1,
2814c32fd1SAlex Vesker 	DR_CHUNK_SIZE_MIN = DR_CHUNK_SIZE_1, /* keep updated when changing */
2914c32fd1SAlex Vesker 	DR_CHUNK_SIZE_2,
3014c32fd1SAlex Vesker 	DR_CHUNK_SIZE_4,
3114c32fd1SAlex Vesker 	DR_CHUNK_SIZE_8,
3214c32fd1SAlex Vesker 	DR_CHUNK_SIZE_16,
3314c32fd1SAlex Vesker 	DR_CHUNK_SIZE_32,
3414c32fd1SAlex Vesker 	DR_CHUNK_SIZE_64,
3514c32fd1SAlex Vesker 	DR_CHUNK_SIZE_128,
3614c32fd1SAlex Vesker 	DR_CHUNK_SIZE_256,
3714c32fd1SAlex Vesker 	DR_CHUNK_SIZE_512,
3814c32fd1SAlex Vesker 	DR_CHUNK_SIZE_1K,
3914c32fd1SAlex Vesker 	DR_CHUNK_SIZE_2K,
4014c32fd1SAlex Vesker 	DR_CHUNK_SIZE_4K,
4114c32fd1SAlex Vesker 	DR_CHUNK_SIZE_8K,
4214c32fd1SAlex Vesker 	DR_CHUNK_SIZE_16K,
4314c32fd1SAlex Vesker 	DR_CHUNK_SIZE_32K,
4414c32fd1SAlex Vesker 	DR_CHUNK_SIZE_64K,
4514c32fd1SAlex Vesker 	DR_CHUNK_SIZE_128K,
4614c32fd1SAlex Vesker 	DR_CHUNK_SIZE_256K,
4714c32fd1SAlex Vesker 	DR_CHUNK_SIZE_512K,
4814c32fd1SAlex Vesker 	DR_CHUNK_SIZE_1024K,
4914c32fd1SAlex Vesker 	DR_CHUNK_SIZE_2048K,
5014c32fd1SAlex Vesker 	DR_CHUNK_SIZE_MAX,
5114c32fd1SAlex Vesker };
5214c32fd1SAlex Vesker 
5314c32fd1SAlex Vesker enum mlx5dr_icm_type {
5414c32fd1SAlex Vesker 	DR_ICM_TYPE_STE,
5514c32fd1SAlex Vesker 	DR_ICM_TYPE_MODIFY_ACTION,
5614c32fd1SAlex Vesker };
5714c32fd1SAlex Vesker 
5814c32fd1SAlex Vesker static inline enum mlx5dr_icm_chunk_size
5914c32fd1SAlex Vesker mlx5dr_icm_next_higher_chunk(enum mlx5dr_icm_chunk_size chunk)
6014c32fd1SAlex Vesker {
6114c32fd1SAlex Vesker 	chunk += 2;
6214c32fd1SAlex Vesker 	if (chunk < DR_CHUNK_SIZE_MAX)
6314c32fd1SAlex Vesker 		return chunk;
6414c32fd1SAlex Vesker 
6514c32fd1SAlex Vesker 	return DR_CHUNK_SIZE_MAX;
6614c32fd1SAlex Vesker }
6714c32fd1SAlex Vesker 
6814c32fd1SAlex Vesker enum {
6914c32fd1SAlex Vesker 	DR_STE_SIZE = 64,
7014c32fd1SAlex Vesker 	DR_STE_SIZE_CTRL = 32,
7114c32fd1SAlex Vesker 	DR_STE_SIZE_TAG = 16,
7214c32fd1SAlex Vesker 	DR_STE_SIZE_MASK = 16,
7314c32fd1SAlex Vesker };
7414c32fd1SAlex Vesker 
7514c32fd1SAlex Vesker enum {
7614c32fd1SAlex Vesker 	DR_STE_SIZE_REDUCED = DR_STE_SIZE - DR_STE_SIZE_MASK,
7714c32fd1SAlex Vesker };
7814c32fd1SAlex Vesker 
7914c32fd1SAlex Vesker enum {
8014c32fd1SAlex Vesker 	DR_MODIFY_ACTION_SIZE = 8,
8114c32fd1SAlex Vesker };
8214c32fd1SAlex Vesker 
8314c32fd1SAlex Vesker enum mlx5dr_matcher_criteria {
8414c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_EMPTY = 0,
8514c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_OUTER = 1 << 0,
8614c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_MISC = 1 << 1,
8714c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_INNER = 1 << 2,
8814c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_MISC2 = 1 << 3,
8914c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_MISC3 = 1 << 4,
9014c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_MAX = 1 << 5,
9114c32fd1SAlex Vesker };
9214c32fd1SAlex Vesker 
9314c32fd1SAlex Vesker enum mlx5dr_action_type {
9414c32fd1SAlex Vesker 	DR_ACTION_TYP_TNL_L2_TO_L2,
9514c32fd1SAlex Vesker 	DR_ACTION_TYP_L2_TO_TNL_L2,
9614c32fd1SAlex Vesker 	DR_ACTION_TYP_TNL_L3_TO_L2,
9714c32fd1SAlex Vesker 	DR_ACTION_TYP_L2_TO_TNL_L3,
9814c32fd1SAlex Vesker 	DR_ACTION_TYP_DROP,
9914c32fd1SAlex Vesker 	DR_ACTION_TYP_QP,
10014c32fd1SAlex Vesker 	DR_ACTION_TYP_FT,
10114c32fd1SAlex Vesker 	DR_ACTION_TYP_CTR,
10214c32fd1SAlex Vesker 	DR_ACTION_TYP_TAG,
10314c32fd1SAlex Vesker 	DR_ACTION_TYP_MODIFY_HDR,
10414c32fd1SAlex Vesker 	DR_ACTION_TYP_VPORT,
10514c32fd1SAlex Vesker 	DR_ACTION_TYP_POP_VLAN,
10614c32fd1SAlex Vesker 	DR_ACTION_TYP_PUSH_VLAN,
10714c32fd1SAlex Vesker 	DR_ACTION_TYP_MAX,
10814c32fd1SAlex Vesker };
10914c32fd1SAlex Vesker 
110667f2646SAlex Vesker enum mlx5dr_ipv {
111667f2646SAlex Vesker 	DR_RULE_IPV4,
112667f2646SAlex Vesker 	DR_RULE_IPV6,
113667f2646SAlex Vesker 	DR_RULE_IPV_MAX,
114667f2646SAlex Vesker };
115667f2646SAlex Vesker 
11614c32fd1SAlex Vesker struct mlx5dr_icm_pool;
11714c32fd1SAlex Vesker struct mlx5dr_icm_chunk;
118a00cd878SYevgeny Kliteynik struct mlx5dr_icm_buddy_mem;
11914c32fd1SAlex Vesker struct mlx5dr_ste_htbl;
12014c32fd1SAlex Vesker struct mlx5dr_match_param;
12114c32fd1SAlex Vesker struct mlx5dr_cmd_caps;
12214c32fd1SAlex Vesker struct mlx5dr_matcher_rx_tx;
1235212f9c6SYevgeny Kliteynik struct mlx5dr_ste_ctx;
12414c32fd1SAlex Vesker 
12514c32fd1SAlex Vesker struct mlx5dr_ste {
12614c32fd1SAlex Vesker 	u8 *hw_ste;
12714c32fd1SAlex Vesker 	/* refcount: indicates the num of rules that using this ste */
1284ce380caSYevgeny Kliteynik 	u32 refcount;
12914c32fd1SAlex Vesker 
13014c32fd1SAlex Vesker 	/* attached to the miss_list head at each htbl entry */
13114c32fd1SAlex Vesker 	struct list_head miss_list_node;
13214c32fd1SAlex Vesker 
13314c32fd1SAlex Vesker 	/* each rule member that uses this ste attached here */
13414c32fd1SAlex Vesker 	struct list_head rule_list;
13514c32fd1SAlex Vesker 
13614c32fd1SAlex Vesker 	/* this ste is member of htbl */
13714c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *htbl;
13814c32fd1SAlex Vesker 
13914c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *next_htbl;
14014c32fd1SAlex Vesker 
14114c32fd1SAlex Vesker 	/* this ste is part of a rule, located in ste's chain */
14214c32fd1SAlex Vesker 	u8 ste_chain_location;
14314c32fd1SAlex Vesker };
14414c32fd1SAlex Vesker 
14514c32fd1SAlex Vesker struct mlx5dr_ste_htbl_ctrl {
14614c32fd1SAlex Vesker 	/* total number of valid entries belonging to this hash table. This
14714c32fd1SAlex Vesker 	 * includes the non collision and collision entries
14814c32fd1SAlex Vesker 	 */
14914c32fd1SAlex Vesker 	unsigned int num_of_valid_entries;
15014c32fd1SAlex Vesker 
15114c32fd1SAlex Vesker 	/* total number of collisions entries attached to this table */
15214c32fd1SAlex Vesker 	unsigned int num_of_collisions;
15314c32fd1SAlex Vesker 	unsigned int increase_threshold;
15414c32fd1SAlex Vesker 	u8 may_grow:1;
15514c32fd1SAlex Vesker };
15614c32fd1SAlex Vesker 
15714c32fd1SAlex Vesker struct mlx5dr_ste_htbl {
158dd2d3c8dSYevgeny Kliteynik 	u16 lu_type;
15914c32fd1SAlex Vesker 	u16 byte_mask;
1604ce380caSYevgeny Kliteynik 	u32 refcount;
16114c32fd1SAlex Vesker 	struct mlx5dr_icm_chunk *chunk;
16214c32fd1SAlex Vesker 	struct mlx5dr_ste *ste_arr;
16314c32fd1SAlex Vesker 	u8 *hw_ste_arr;
16414c32fd1SAlex Vesker 
16514c32fd1SAlex Vesker 	struct list_head *miss_list;
16614c32fd1SAlex Vesker 
16714c32fd1SAlex Vesker 	enum mlx5dr_icm_chunk_size chunk_size;
16814c32fd1SAlex Vesker 	struct mlx5dr_ste *pointing_ste;
16914c32fd1SAlex Vesker 
17014c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl_ctrl ctrl;
17114c32fd1SAlex Vesker };
17214c32fd1SAlex Vesker 
17314c32fd1SAlex Vesker struct mlx5dr_ste_send_info {
17414c32fd1SAlex Vesker 	struct mlx5dr_ste *ste;
17514c32fd1SAlex Vesker 	struct list_head send_list;
17614c32fd1SAlex Vesker 	u16 size;
17714c32fd1SAlex Vesker 	u16 offset;
17814c32fd1SAlex Vesker 	u8 data_cont[DR_STE_SIZE];
17914c32fd1SAlex Vesker 	u8 *data;
18014c32fd1SAlex Vesker };
18114c32fd1SAlex Vesker 
18214c32fd1SAlex Vesker void mlx5dr_send_fill_and_append_ste_send_info(struct mlx5dr_ste *ste, u16 size,
18314c32fd1SAlex Vesker 					       u16 offset, u8 *data,
18414c32fd1SAlex Vesker 					       struct mlx5dr_ste_send_info *ste_info,
18514c32fd1SAlex Vesker 					       struct list_head *send_list,
18614c32fd1SAlex Vesker 					       bool copy_data);
18714c32fd1SAlex Vesker 
18814c32fd1SAlex Vesker struct mlx5dr_ste_build {
18914c32fd1SAlex Vesker 	u8 inner:1;
19014c32fd1SAlex Vesker 	u8 rx:1;
191640bdb1fSAlaa Hleihel 	u8 vhca_id_valid:1;
192640bdb1fSAlaa Hleihel 	struct mlx5dr_domain *dmn;
19314c32fd1SAlex Vesker 	struct mlx5dr_cmd_caps *caps;
194dd2d3c8dSYevgeny Kliteynik 	u16 lu_type;
19514c32fd1SAlex Vesker 	u16 byte_mask;
19614c32fd1SAlex Vesker 	u8 bit_mask[DR_STE_SIZE_MASK];
19714c32fd1SAlex Vesker 	int (*ste_build_tag_func)(struct mlx5dr_match_param *spec,
19814c32fd1SAlex Vesker 				  struct mlx5dr_ste_build *sb,
199e6b69bf3SYevgeny Kliteynik 				  u8 *tag);
20014c32fd1SAlex Vesker };
20114c32fd1SAlex Vesker 
20214c32fd1SAlex Vesker struct mlx5dr_ste_htbl *
20314c32fd1SAlex Vesker mlx5dr_ste_htbl_alloc(struct mlx5dr_icm_pool *pool,
20414c32fd1SAlex Vesker 		      enum mlx5dr_icm_chunk_size chunk_size,
205dd2d3c8dSYevgeny Kliteynik 		      u16 lu_type, u16 byte_mask);
20614c32fd1SAlex Vesker 
20714c32fd1SAlex Vesker int mlx5dr_ste_htbl_free(struct mlx5dr_ste_htbl *htbl);
20814c32fd1SAlex Vesker 
20914c32fd1SAlex Vesker static inline void mlx5dr_htbl_put(struct mlx5dr_ste_htbl *htbl)
21014c32fd1SAlex Vesker {
2114ce380caSYevgeny Kliteynik 	htbl->refcount--;
2124ce380caSYevgeny Kliteynik 	if (!htbl->refcount)
21314c32fd1SAlex Vesker 		mlx5dr_ste_htbl_free(htbl);
21414c32fd1SAlex Vesker }
21514c32fd1SAlex Vesker 
21614c32fd1SAlex Vesker static inline void mlx5dr_htbl_get(struct mlx5dr_ste_htbl *htbl)
21714c32fd1SAlex Vesker {
2184ce380caSYevgeny Kliteynik 	htbl->refcount++;
21914c32fd1SAlex Vesker }
22014c32fd1SAlex Vesker 
22114c32fd1SAlex Vesker /* STE utils */
22214c32fd1SAlex Vesker u32 mlx5dr_ste_calc_hash_index(u8 *hw_ste_p, struct mlx5dr_ste_htbl *htbl);
223*6b93b400SYevgeny Kliteynik void mlx5dr_ste_set_miss_addr(struct mlx5dr_ste_ctx *ste_ctx,
224*6b93b400SYevgeny Kliteynik 			      u8 *hw_ste, u64 miss_addr);
225*6b93b400SYevgeny Kliteynik void mlx5dr_ste_set_hit_addr(struct mlx5dr_ste_ctx *ste_ctx,
226*6b93b400SYevgeny Kliteynik 			     u8 *hw_ste, u64 icm_addr, u32 ht_size);
227*6b93b400SYevgeny Kliteynik void mlx5dr_ste_set_hit_addr_by_next_htbl(struct mlx5dr_ste_ctx *ste_ctx,
228*6b93b400SYevgeny Kliteynik 					  u8 *hw_ste,
229*6b93b400SYevgeny Kliteynik 					  struct mlx5dr_ste_htbl *next_htbl);
23014c32fd1SAlex Vesker void mlx5dr_ste_set_bit_mask(u8 *hw_ste_p, u8 *bit_mask);
23114c32fd1SAlex Vesker bool mlx5dr_ste_is_last_in_rule(struct mlx5dr_matcher_rx_tx *nic_matcher,
23214c32fd1SAlex Vesker 				u8 ste_location);
23314c32fd1SAlex Vesker u64 mlx5dr_ste_get_icm_addr(struct mlx5dr_ste *ste);
23414c32fd1SAlex Vesker u64 mlx5dr_ste_get_mr_addr(struct mlx5dr_ste *ste);
23514c32fd1SAlex Vesker struct list_head *mlx5dr_ste_get_miss_list(struct mlx5dr_ste *ste);
23614c32fd1SAlex Vesker 
23764c78942SYevgeny Kliteynik #define MLX5DR_MAX_VLANS 2
23864c78942SYevgeny Kliteynik 
23964c78942SYevgeny Kliteynik struct mlx5dr_ste_actions_attr {
24064c78942SYevgeny Kliteynik 	u32	modify_index;
24164c78942SYevgeny Kliteynik 	u16	modify_actions;
24264c78942SYevgeny Kliteynik 	u32	decap_index;
24364c78942SYevgeny Kliteynik 	u16	decap_actions;
24464c78942SYevgeny Kliteynik 	u8	decap_with_vlan:1;
24564c78942SYevgeny Kliteynik 	u64	final_icm_addr;
24664c78942SYevgeny Kliteynik 	u32	flow_tag;
24764c78942SYevgeny Kliteynik 	u32	ctr_id;
24864c78942SYevgeny Kliteynik 	u16	gvmi;
24964c78942SYevgeny Kliteynik 	u16	hit_gvmi;
25064c78942SYevgeny Kliteynik 	u32	reformat_id;
25164c78942SYevgeny Kliteynik 	u32	reformat_size;
25264c78942SYevgeny Kliteynik 	struct {
25364c78942SYevgeny Kliteynik 		int	count;
25464c78942SYevgeny Kliteynik 		u32	headers[MLX5DR_MAX_VLANS];
25564c78942SYevgeny Kliteynik 	} vlans;
25664c78942SYevgeny Kliteynik };
25764c78942SYevgeny Kliteynik 
258*6b93b400SYevgeny Kliteynik void mlx5dr_ste_set_actions_rx(struct mlx5dr_ste_ctx *ste_ctx,
259*6b93b400SYevgeny Kliteynik 			       struct mlx5dr_domain *dmn,
26064c78942SYevgeny Kliteynik 			       u8 *action_type_set,
26164c78942SYevgeny Kliteynik 			       u8 *last_ste,
26264c78942SYevgeny Kliteynik 			       struct mlx5dr_ste_actions_attr *attr,
26364c78942SYevgeny Kliteynik 			       u32 *added_stes);
264*6b93b400SYevgeny Kliteynik void mlx5dr_ste_set_actions_tx(struct mlx5dr_ste_ctx *ste_ctx,
265*6b93b400SYevgeny Kliteynik 			       struct mlx5dr_domain *dmn,
26664c78942SYevgeny Kliteynik 			       u8 *action_type_set,
26764c78942SYevgeny Kliteynik 			       u8 *last_ste,
26864c78942SYevgeny Kliteynik 			       struct mlx5dr_ste_actions_attr *attr,
26964c78942SYevgeny Kliteynik 			       u32 *added_stes);
27064c78942SYevgeny Kliteynik 
2715212f9c6SYevgeny Kliteynik struct mlx5dr_ste_ctx *mlx5dr_ste_get_ctx(u8 version);
27214c32fd1SAlex Vesker void mlx5dr_ste_free(struct mlx5dr_ste *ste,
27314c32fd1SAlex Vesker 		     struct mlx5dr_matcher *matcher,
27414c32fd1SAlex Vesker 		     struct mlx5dr_matcher_rx_tx *nic_matcher);
27514c32fd1SAlex Vesker static inline void mlx5dr_ste_put(struct mlx5dr_ste *ste,
27614c32fd1SAlex Vesker 				  struct mlx5dr_matcher *matcher,
27714c32fd1SAlex Vesker 				  struct mlx5dr_matcher_rx_tx *nic_matcher)
27814c32fd1SAlex Vesker {
2794ce380caSYevgeny Kliteynik 	ste->refcount--;
2804ce380caSYevgeny Kliteynik 	if (!ste->refcount)
28114c32fd1SAlex Vesker 		mlx5dr_ste_free(ste, matcher, nic_matcher);
28214c32fd1SAlex Vesker }
28314c32fd1SAlex Vesker 
28414c32fd1SAlex Vesker /* initial as 0, increased only when ste appears in a new rule */
28514c32fd1SAlex Vesker static inline void mlx5dr_ste_get(struct mlx5dr_ste *ste)
28614c32fd1SAlex Vesker {
2874ce380caSYevgeny Kliteynik 	ste->refcount++;
28814c32fd1SAlex Vesker }
28914c32fd1SAlex Vesker 
29097ffd895SYevgeny Kliteynik static inline bool mlx5dr_ste_is_not_used(struct mlx5dr_ste *ste)
29197ffd895SYevgeny Kliteynik {
29297ffd895SYevgeny Kliteynik 	return !ste->refcount;
29397ffd895SYevgeny Kliteynik }
29497ffd895SYevgeny Kliteynik 
29514c32fd1SAlex Vesker bool mlx5dr_ste_equal_tag(void *src, void *dst);
29614c32fd1SAlex Vesker int mlx5dr_ste_create_next_htbl(struct mlx5dr_matcher *matcher,
29714c32fd1SAlex Vesker 				struct mlx5dr_matcher_rx_tx *nic_matcher,
29814c32fd1SAlex Vesker 				struct mlx5dr_ste *ste,
29914c32fd1SAlex Vesker 				u8 *cur_hw_ste,
30014c32fd1SAlex Vesker 				enum mlx5dr_icm_chunk_size log_table_size);
30114c32fd1SAlex Vesker 
30214c32fd1SAlex Vesker /* STE build functions */
30314c32fd1SAlex Vesker int mlx5dr_ste_build_pre_check(struct mlx5dr_domain *dmn,
30414c32fd1SAlex Vesker 			       u8 match_criteria,
30514c32fd1SAlex Vesker 			       struct mlx5dr_match_param *mask,
30614c32fd1SAlex Vesker 			       struct mlx5dr_match_param *value);
30714c32fd1SAlex Vesker int mlx5dr_ste_build_ste_arr(struct mlx5dr_matcher *matcher,
30814c32fd1SAlex Vesker 			     struct mlx5dr_matcher_rx_tx *nic_matcher,
30914c32fd1SAlex Vesker 			     struct mlx5dr_match_param *value,
31014c32fd1SAlex Vesker 			     u8 *ste_arr);
3115212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_src_dst(struct mlx5dr_ste_ctx *ste_ctx,
3125212f9c6SYevgeny Kliteynik 				     struct mlx5dr_ste_build *builder,
31314c32fd1SAlex Vesker 				     struct mlx5dr_match_param *mask,
31414c32fd1SAlex Vesker 				     bool inner, bool rx);
3155212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv4_5_tuple(struct mlx5dr_ste_ctx *ste_ctx,
3165212f9c6SYevgeny Kliteynik 					  struct mlx5dr_ste_build *sb,
31714c32fd1SAlex Vesker 					  struct mlx5dr_match_param *mask,
31814c32fd1SAlex Vesker 					  bool inner, bool rx);
3195212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv4_misc(struct mlx5dr_ste_ctx *ste_ctx,
3205212f9c6SYevgeny Kliteynik 				       struct mlx5dr_ste_build *sb,
32114c32fd1SAlex Vesker 				       struct mlx5dr_match_param *mask,
32214c32fd1SAlex Vesker 				       bool inner, bool rx);
3235212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv6_dst(struct mlx5dr_ste_ctx *ste_ctx,
3245212f9c6SYevgeny Kliteynik 				      struct mlx5dr_ste_build *sb,
32514c32fd1SAlex Vesker 				      struct mlx5dr_match_param *mask,
32614c32fd1SAlex Vesker 				      bool inner, bool rx);
3275212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv6_src(struct mlx5dr_ste_ctx *ste_ctx,
3285212f9c6SYevgeny Kliteynik 				      struct mlx5dr_ste_build *sb,
32914c32fd1SAlex Vesker 				      struct mlx5dr_match_param *mask,
33014c32fd1SAlex Vesker 				      bool inner, bool rx);
3315212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_src(struct mlx5dr_ste_ctx *ste_ctx,
3325212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
33314c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
33414c32fd1SAlex Vesker 				 bool inner, bool rx);
3355212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_dst(struct mlx5dr_ste_ctx *ste_ctx,
3365212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
33714c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
33814c32fd1SAlex Vesker 				 bool inner, bool rx);
3395212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_tnl(struct mlx5dr_ste_ctx *ste_ctx,
3405212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
34114c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
34214c32fd1SAlex Vesker 				 bool inner, bool rx);
3435212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_ipv6_l3_l4(struct mlx5dr_ste_ctx *ste_ctx,
3445212f9c6SYevgeny Kliteynik 				     struct mlx5dr_ste_build *sb,
34514c32fd1SAlex Vesker 				     struct mlx5dr_match_param *mask,
34614c32fd1SAlex Vesker 				     bool inner, bool rx);
3475212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l4_misc(struct mlx5dr_ste_ctx *ste_ctx,
3485212f9c6SYevgeny Kliteynik 				  struct mlx5dr_ste_build *sb,
34914c32fd1SAlex Vesker 				  struct mlx5dr_match_param *mask,
35014c32fd1SAlex Vesker 				  bool inner, bool rx);
3515212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_gre(struct mlx5dr_ste_ctx *ste_ctx,
3525212f9c6SYevgeny Kliteynik 			      struct mlx5dr_ste_build *sb,
35314c32fd1SAlex Vesker 			      struct mlx5dr_match_param *mask,
35414c32fd1SAlex Vesker 			      bool inner, bool rx);
3555212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_mpls(struct mlx5dr_ste_ctx *ste_ctx,
3565212f9c6SYevgeny Kliteynik 			   struct mlx5dr_ste_build *sb,
35714c32fd1SAlex Vesker 			   struct mlx5dr_match_param *mask,
35814c32fd1SAlex Vesker 			   bool inner, bool rx);
3595212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_mpls(struct mlx5dr_ste_ctx *ste_ctx,
3605212f9c6SYevgeny Kliteynik 			       struct mlx5dr_ste_build *sb,
36114c32fd1SAlex Vesker 			       struct mlx5dr_match_param *mask,
36214c32fd1SAlex Vesker 			       bool inner, bool rx);
3635212f9c6SYevgeny Kliteynik int mlx5dr_ste_build_icmp(struct mlx5dr_ste_ctx *ste_ctx,
3645212f9c6SYevgeny Kliteynik 			  struct mlx5dr_ste_build *sb,
36514c32fd1SAlex Vesker 			  struct mlx5dr_match_param *mask,
36614c32fd1SAlex Vesker 			  struct mlx5dr_cmd_caps *caps,
36714c32fd1SAlex Vesker 			  bool inner, bool rx);
3685212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_vxlan_gpe(struct mlx5dr_ste_ctx *ste_ctx,
3695212f9c6SYevgeny Kliteynik 				    struct mlx5dr_ste_build *sb,
37014c32fd1SAlex Vesker 				    struct mlx5dr_match_param *mask,
37114c32fd1SAlex Vesker 				    bool inner, bool rx);
3725212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_geneve(struct mlx5dr_ste_ctx *ste_ctx,
3735212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
374b6d12238SYevgeny Kliteynik 				 struct mlx5dr_match_param *mask,
375b6d12238SYevgeny Kliteynik 				 bool inner, bool rx);
3765212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_general_purpose(struct mlx5dr_ste_ctx *ste_ctx,
3775212f9c6SYevgeny Kliteynik 				      struct mlx5dr_ste_build *sb,
37814c32fd1SAlex Vesker 				      struct mlx5dr_match_param *mask,
37914c32fd1SAlex Vesker 				      bool inner, bool rx);
3805212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_register_0(struct mlx5dr_ste_ctx *ste_ctx,
3815212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
38214c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
38314c32fd1SAlex Vesker 				 bool inner, bool rx);
3845212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_register_1(struct mlx5dr_ste_ctx *ste_ctx,
3855212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
38614c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
38714c32fd1SAlex Vesker 				 bool inner, bool rx);
3885212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_src_gvmi_qpn(struct mlx5dr_ste_ctx *ste_ctx,
3895212f9c6SYevgeny Kliteynik 				   struct mlx5dr_ste_build *sb,
39014c32fd1SAlex Vesker 				   struct mlx5dr_match_param *mask,
391640bdb1fSAlaa Hleihel 				   struct mlx5dr_domain *dmn,
39214c32fd1SAlex Vesker 				   bool inner, bool rx);
39314c32fd1SAlex Vesker void mlx5dr_ste_build_empty_always_hit(struct mlx5dr_ste_build *sb, bool rx);
39414c32fd1SAlex Vesker 
39514c32fd1SAlex Vesker /* Actions utils */
39614c32fd1SAlex Vesker int mlx5dr_actions_build_ste_arr(struct mlx5dr_matcher *matcher,
39714c32fd1SAlex Vesker 				 struct mlx5dr_matcher_rx_tx *nic_matcher,
39814c32fd1SAlex Vesker 				 struct mlx5dr_action *actions[],
39914c32fd1SAlex Vesker 				 u32 num_actions,
40014c32fd1SAlex Vesker 				 u8 *ste_arr,
40114c32fd1SAlex Vesker 				 u32 *new_hw_ste_arr_sz);
40214c32fd1SAlex Vesker 
40314c32fd1SAlex Vesker struct mlx5dr_match_spec {
40414c32fd1SAlex Vesker 	u32 smac_47_16;		/* Source MAC address of incoming packet */
40514c32fd1SAlex Vesker 	/* Incoming packet Ethertype - this is the Ethertype
40614c32fd1SAlex Vesker 	 * following the last VLAN tag of the packet
40714c32fd1SAlex Vesker 	 */
40814c32fd1SAlex Vesker 	u32 ethertype:16;
40914c32fd1SAlex Vesker 	u32 smac_15_0:16;	/* Source MAC address of incoming packet */
41014c32fd1SAlex Vesker 	u32 dmac_47_16;		/* Destination MAC address of incoming packet */
41114c32fd1SAlex Vesker 	/* VLAN ID of first VLAN tag in the incoming packet.
41214c32fd1SAlex Vesker 	 * Valid only when cvlan_tag==1 or svlan_tag==1
41314c32fd1SAlex Vesker 	 */
41414c32fd1SAlex Vesker 	u32 first_vid:12;
41514c32fd1SAlex Vesker 	/* CFI bit of first VLAN tag in the incoming packet.
41614c32fd1SAlex Vesker 	 * Valid only when cvlan_tag==1 or svlan_tag==1
41714c32fd1SAlex Vesker 	 */
41814c32fd1SAlex Vesker 	u32 first_cfi:1;
41914c32fd1SAlex Vesker 	/* Priority of first VLAN tag in the incoming packet.
42014c32fd1SAlex Vesker 	 * Valid only when cvlan_tag==1 or svlan_tag==1
42114c32fd1SAlex Vesker 	 */
42214c32fd1SAlex Vesker 	u32 first_prio:3;
42314c32fd1SAlex Vesker 	u32 dmac_15_0:16;	/* Destination MAC address of incoming packet */
42414c32fd1SAlex Vesker 	/* TCP flags. ;Bit 0: FIN;Bit 1: SYN;Bit 2: RST;Bit 3: PSH;Bit 4: ACK;
42514c32fd1SAlex Vesker 	 *             Bit 5: URG;Bit 6: ECE;Bit 7: CWR;Bit 8: NS
42614c32fd1SAlex Vesker 	 */
42714c32fd1SAlex Vesker 	u32 tcp_flags:9;
42814c32fd1SAlex Vesker 	u32 ip_version:4;	/* IP version */
42914c32fd1SAlex Vesker 	u32 frag:1;		/* Packet is an IP fragment */
43014c32fd1SAlex Vesker 	/* The first vlan in the packet is s-vlan (0x8a88).
43114c32fd1SAlex Vesker 	 * cvlan_tag and svlan_tag cannot be set together
43214c32fd1SAlex Vesker 	 */
43314c32fd1SAlex Vesker 	u32 svlan_tag:1;
43414c32fd1SAlex Vesker 	/* The first vlan in the packet is c-vlan (0x8100).
43514c32fd1SAlex Vesker 	 * cvlan_tag and svlan_tag cannot be set together
43614c32fd1SAlex Vesker 	 */
43714c32fd1SAlex Vesker 	u32 cvlan_tag:1;
43814c32fd1SAlex Vesker 	/* Explicit Congestion Notification derived from
43914c32fd1SAlex Vesker 	 * Traffic Class/TOS field of IPv6/v4
44014c32fd1SAlex Vesker 	 */
44114c32fd1SAlex Vesker 	u32 ip_ecn:2;
44214c32fd1SAlex Vesker 	/* Differentiated Services Code Point derived from
44314c32fd1SAlex Vesker 	 * Traffic Class/TOS field of IPv6/v4
44414c32fd1SAlex Vesker 	 */
44514c32fd1SAlex Vesker 	u32 ip_dscp:6;
44614c32fd1SAlex Vesker 	u32 ip_protocol:8;	/* IP protocol */
44714c32fd1SAlex Vesker 	/* TCP destination port.
44814c32fd1SAlex Vesker 	 * tcp and udp sport/dport are mutually exclusive
44914c32fd1SAlex Vesker 	 */
45014c32fd1SAlex Vesker 	u32 tcp_dport:16;
45114c32fd1SAlex Vesker 	/* TCP source port.;tcp and udp sport/dport are mutually exclusive */
45214c32fd1SAlex Vesker 	u32 tcp_sport:16;
45314c32fd1SAlex Vesker 	u32 ttl_hoplimit:8;
45414c32fd1SAlex Vesker 	u32 reserved:24;
45514c32fd1SAlex Vesker 	/* UDP destination port.;tcp and udp sport/dport are mutually exclusive */
45614c32fd1SAlex Vesker 	u32 udp_dport:16;
45714c32fd1SAlex Vesker 	/* UDP source port.;tcp and udp sport/dport are mutually exclusive */
45814c32fd1SAlex Vesker 	u32 udp_sport:16;
45914c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
46014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
46114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
46214c32fd1SAlex Vesker 	 */
46314c32fd1SAlex Vesker 	u32 src_ip_127_96;
46414c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
46514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
46614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
46714c32fd1SAlex Vesker 	 */
46814c32fd1SAlex Vesker 	u32 src_ip_95_64;
46914c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
47014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
47114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
47214c32fd1SAlex Vesker 	 */
47314c32fd1SAlex Vesker 	u32 src_ip_63_32;
47414c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
47514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
47614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
47714c32fd1SAlex Vesker 	 */
47814c32fd1SAlex Vesker 	u32 src_ip_31_0;
47914c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
48014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
48114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
48214c32fd1SAlex Vesker 	 */
48314c32fd1SAlex Vesker 	u32 dst_ip_127_96;
48414c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
48514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
48614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
48714c32fd1SAlex Vesker 	 */
48814c32fd1SAlex Vesker 	u32 dst_ip_95_64;
48914c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
49014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
49114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
49214c32fd1SAlex Vesker 	 */
49314c32fd1SAlex Vesker 	u32 dst_ip_63_32;
49414c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
49514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
49614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
49714c32fd1SAlex Vesker 	 */
49814c32fd1SAlex Vesker 	u32 dst_ip_31_0;
49914c32fd1SAlex Vesker };
50014c32fd1SAlex Vesker 
50114c32fd1SAlex Vesker struct mlx5dr_match_misc {
50214c32fd1SAlex Vesker 	u32 source_sqn:24;		/* Source SQN */
50314c32fd1SAlex Vesker 	u32 source_vhca_port:4;
50414c32fd1SAlex Vesker 	/* used with GRE, sequence number exist when gre_s_present == 1 */
50514c32fd1SAlex Vesker 	u32 gre_s_present:1;
50614c32fd1SAlex Vesker 	/* used with GRE, key exist when gre_k_present == 1 */
50714c32fd1SAlex Vesker 	u32 gre_k_present:1;
50814c32fd1SAlex Vesker 	u32 reserved_auto1:1;
50914c32fd1SAlex Vesker 	/* used with GRE, checksum exist when gre_c_present == 1 */
51014c32fd1SAlex Vesker 	u32 gre_c_present:1;
51114c32fd1SAlex Vesker 	/* Source port.;0xffff determines wire port */
51214c32fd1SAlex Vesker 	u32 source_port:16;
513640bdb1fSAlaa Hleihel 	u32 source_eswitch_owner_vhca_id:16;
51414c32fd1SAlex Vesker 	/* VLAN ID of first VLAN tag the inner header of the incoming packet.
51514c32fd1SAlex Vesker 	 * Valid only when inner_second_cvlan_tag ==1 or inner_second_svlan_tag ==1
51614c32fd1SAlex Vesker 	 */
51714c32fd1SAlex Vesker 	u32 inner_second_vid:12;
51814c32fd1SAlex Vesker 	/* CFI bit of first VLAN tag in the inner header of the incoming packet.
51914c32fd1SAlex Vesker 	 * Valid only when inner_second_cvlan_tag ==1 or inner_second_svlan_tag ==1
52014c32fd1SAlex Vesker 	 */
52114c32fd1SAlex Vesker 	u32 inner_second_cfi:1;
52214c32fd1SAlex Vesker 	/* Priority of second VLAN tag in the inner header of the incoming packet.
52314c32fd1SAlex Vesker 	 * Valid only when inner_second_cvlan_tag ==1 or inner_second_svlan_tag ==1
52414c32fd1SAlex Vesker 	 */
52514c32fd1SAlex Vesker 	u32 inner_second_prio:3;
52614c32fd1SAlex Vesker 	/* VLAN ID of first VLAN tag the outer header of the incoming packet.
52714c32fd1SAlex Vesker 	 * Valid only when outer_second_cvlan_tag ==1 or outer_second_svlan_tag ==1
52814c32fd1SAlex Vesker 	 */
52914c32fd1SAlex Vesker 	u32 outer_second_vid:12;
53014c32fd1SAlex Vesker 	/* CFI bit of first VLAN tag in the outer header of the incoming packet.
53114c32fd1SAlex Vesker 	 * Valid only when outer_second_cvlan_tag ==1 or outer_second_svlan_tag ==1
53214c32fd1SAlex Vesker 	 */
53314c32fd1SAlex Vesker 	u32 outer_second_cfi:1;
53414c32fd1SAlex Vesker 	/* Priority of second VLAN tag in the outer header of the incoming packet.
53514c32fd1SAlex Vesker 	 * Valid only when outer_second_cvlan_tag ==1 or outer_second_svlan_tag ==1
53614c32fd1SAlex Vesker 	 */
53714c32fd1SAlex Vesker 	u32 outer_second_prio:3;
53814c32fd1SAlex Vesker 	u32 gre_protocol:16;		/* GRE Protocol (outer) */
53914c32fd1SAlex Vesker 	u32 reserved_auto3:12;
54014c32fd1SAlex Vesker 	/* The second vlan in the inner header of the packet is s-vlan (0x8a88).
54114c32fd1SAlex Vesker 	 * inner_second_cvlan_tag and inner_second_svlan_tag cannot be set together
54214c32fd1SAlex Vesker 	 */
54314c32fd1SAlex Vesker 	u32 inner_second_svlan_tag:1;
54414c32fd1SAlex Vesker 	/* The second vlan in the outer header of the packet is s-vlan (0x8a88).
54514c32fd1SAlex Vesker 	 * outer_second_cvlan_tag and outer_second_svlan_tag cannot be set together
54614c32fd1SAlex Vesker 	 */
54714c32fd1SAlex Vesker 	u32 outer_second_svlan_tag:1;
54814c32fd1SAlex Vesker 	/* The second vlan in the inner header of the packet is c-vlan (0x8100).
54914c32fd1SAlex Vesker 	 * inner_second_cvlan_tag and inner_second_svlan_tag cannot be set together
55014c32fd1SAlex Vesker 	 */
55114c32fd1SAlex Vesker 	u32 inner_second_cvlan_tag:1;
55214c32fd1SAlex Vesker 	/* The second vlan in the outer header of the packet is c-vlan (0x8100).
55314c32fd1SAlex Vesker 	 * outer_second_cvlan_tag and outer_second_svlan_tag cannot be set together
55414c32fd1SAlex Vesker 	 */
55514c32fd1SAlex Vesker 	u32 outer_second_cvlan_tag:1;
55614c32fd1SAlex Vesker 	u32 gre_key_l:8;		/* GRE Key [7:0] (outer) */
55714c32fd1SAlex Vesker 	u32 gre_key_h:24;		/* GRE Key[31:8] (outer) */
55814c32fd1SAlex Vesker 	u32 reserved_auto4:8;
55914c32fd1SAlex Vesker 	u32 vxlan_vni:24;		/* VXLAN VNI (outer) */
56014c32fd1SAlex Vesker 	u32 geneve_oam:1;		/* GENEVE OAM field (outer) */
56114c32fd1SAlex Vesker 	u32 reserved_auto5:7;
56214c32fd1SAlex Vesker 	u32 geneve_vni:24;		/* GENEVE VNI field (outer) */
56314c32fd1SAlex Vesker 	u32 outer_ipv6_flow_label:20;	/* Flow label of incoming IPv6 packet (outer) */
56414c32fd1SAlex Vesker 	u32 reserved_auto6:12;
56514c32fd1SAlex Vesker 	u32 inner_ipv6_flow_label:20;	/* Flow label of incoming IPv6 packet (inner) */
56614c32fd1SAlex Vesker 	u32 reserved_auto7:12;
56714c32fd1SAlex Vesker 	u32 geneve_protocol_type:16;	/* GENEVE protocol type (outer) */
56814c32fd1SAlex Vesker 	u32 geneve_opt_len:6;		/* GENEVE OptLen (outer) */
56914c32fd1SAlex Vesker 	u32 reserved_auto8:10;
57014c32fd1SAlex Vesker 	u32 bth_dst_qp:24;		/* Destination QP in BTH header */
57114c32fd1SAlex Vesker 	u32 reserved_auto9:8;
57214c32fd1SAlex Vesker 	u8 reserved_auto10[20];
57314c32fd1SAlex Vesker };
57414c32fd1SAlex Vesker 
57514c32fd1SAlex Vesker struct mlx5dr_match_misc2 {
57614c32fd1SAlex Vesker 	u32 outer_first_mpls_ttl:8;		/* First MPLS TTL (outer) */
57714c32fd1SAlex Vesker 	u32 outer_first_mpls_s_bos:1;		/* First MPLS S_BOS (outer) */
57814c32fd1SAlex Vesker 	u32 outer_first_mpls_exp:3;		/* First MPLS EXP (outer) */
57914c32fd1SAlex Vesker 	u32 outer_first_mpls_label:20;		/* First MPLS LABEL (outer) */
58014c32fd1SAlex Vesker 	u32 inner_first_mpls_ttl:8;		/* First MPLS TTL (inner) */
58114c32fd1SAlex Vesker 	u32 inner_first_mpls_s_bos:1;		/* First MPLS S_BOS (inner) */
58214c32fd1SAlex Vesker 	u32 inner_first_mpls_exp:3;		/* First MPLS EXP (inner) */
58314c32fd1SAlex Vesker 	u32 inner_first_mpls_label:20;		/* First MPLS LABEL (inner) */
58414c32fd1SAlex Vesker 	u32 outer_first_mpls_over_gre_ttl:8;	/* last MPLS TTL (outer) */
58514c32fd1SAlex Vesker 	u32 outer_first_mpls_over_gre_s_bos:1;	/* last MPLS S_BOS (outer) */
58614c32fd1SAlex Vesker 	u32 outer_first_mpls_over_gre_exp:3;	/* last MPLS EXP (outer) */
58714c32fd1SAlex Vesker 	u32 outer_first_mpls_over_gre_label:20;	/* last MPLS LABEL (outer) */
58814c32fd1SAlex Vesker 	u32 outer_first_mpls_over_udp_ttl:8;	/* last MPLS TTL (outer) */
58914c32fd1SAlex Vesker 	u32 outer_first_mpls_over_udp_s_bos:1;	/* last MPLS S_BOS (outer) */
59014c32fd1SAlex Vesker 	u32 outer_first_mpls_over_udp_exp:3;	/* last MPLS EXP (outer) */
59114c32fd1SAlex Vesker 	u32 outer_first_mpls_over_udp_label:20;	/* last MPLS LABEL (outer) */
59214c32fd1SAlex Vesker 	u32 metadata_reg_c_7;			/* metadata_reg_c_7 */
59314c32fd1SAlex Vesker 	u32 metadata_reg_c_6;			/* metadata_reg_c_6 */
59414c32fd1SAlex Vesker 	u32 metadata_reg_c_5;			/* metadata_reg_c_5 */
59514c32fd1SAlex Vesker 	u32 metadata_reg_c_4;			/* metadata_reg_c_4 */
59614c32fd1SAlex Vesker 	u32 metadata_reg_c_3;			/* metadata_reg_c_3 */
59714c32fd1SAlex Vesker 	u32 metadata_reg_c_2;			/* metadata_reg_c_2 */
59814c32fd1SAlex Vesker 	u32 metadata_reg_c_1;			/* metadata_reg_c_1 */
59914c32fd1SAlex Vesker 	u32 metadata_reg_c_0;			/* metadata_reg_c_0 */
60014c32fd1SAlex Vesker 	u32 metadata_reg_a;			/* metadata_reg_a */
601356d411cSRaed Salem 	u8 reserved_auto2[12];
60214c32fd1SAlex Vesker };
60314c32fd1SAlex Vesker 
60414c32fd1SAlex Vesker struct mlx5dr_match_misc3 {
60514c32fd1SAlex Vesker 	u32 inner_tcp_seq_num;
60614c32fd1SAlex Vesker 	u32 outer_tcp_seq_num;
60714c32fd1SAlex Vesker 	u32 inner_tcp_ack_num;
60814c32fd1SAlex Vesker 	u32 outer_tcp_ack_num;
60914c32fd1SAlex Vesker 	u32 outer_vxlan_gpe_vni:24;
61014c32fd1SAlex Vesker 	u32 reserved_auto1:8;
61114c32fd1SAlex Vesker 	u32 reserved_auto2:16;
61214c32fd1SAlex Vesker 	u32 outer_vxlan_gpe_flags:8;
61314c32fd1SAlex Vesker 	u32 outer_vxlan_gpe_next_protocol:8;
61414c32fd1SAlex Vesker 	u32 icmpv4_header_data;
61514c32fd1SAlex Vesker 	u32 icmpv6_header_data;
61640ca842cSYevgeny Kliteynik 	u8 icmpv6_code;
61740ca842cSYevgeny Kliteynik 	u8 icmpv6_type;
61840ca842cSYevgeny Kliteynik 	u8 icmpv4_code;
61940ca842cSYevgeny Kliteynik 	u8 icmpv4_type;
62014c32fd1SAlex Vesker 	u8 reserved_auto3[0x1c];
62114c32fd1SAlex Vesker };
62214c32fd1SAlex Vesker 
62314c32fd1SAlex Vesker struct mlx5dr_match_param {
62414c32fd1SAlex Vesker 	struct mlx5dr_match_spec outer;
62514c32fd1SAlex Vesker 	struct mlx5dr_match_misc misc;
62614c32fd1SAlex Vesker 	struct mlx5dr_match_spec inner;
62714c32fd1SAlex Vesker 	struct mlx5dr_match_misc2 misc2;
62814c32fd1SAlex Vesker 	struct mlx5dr_match_misc3 misc3;
62914c32fd1SAlex Vesker };
63014c32fd1SAlex Vesker 
631de1facafSYevgeny Kliteynik #define DR_MASK_IS_ICMPV4_SET(_misc3) ((_misc3)->icmpv4_type || \
63214c32fd1SAlex Vesker 				       (_misc3)->icmpv4_code || \
63314c32fd1SAlex Vesker 				       (_misc3)->icmpv4_header_data)
63414c32fd1SAlex Vesker 
63514c32fd1SAlex Vesker struct mlx5dr_esw_caps {
63614c32fd1SAlex Vesker 	u64 drop_icm_address_rx;
63714c32fd1SAlex Vesker 	u64 drop_icm_address_tx;
63814c32fd1SAlex Vesker 	u64 uplink_icm_address_rx;
63914c32fd1SAlex Vesker 	u64 uplink_icm_address_tx;
64014c32fd1SAlex Vesker 	bool sw_owner;
64114c32fd1SAlex Vesker };
64214c32fd1SAlex Vesker 
64314c32fd1SAlex Vesker struct mlx5dr_cmd_vport_cap {
64414c32fd1SAlex Vesker 	u16 vport_gvmi;
64514c32fd1SAlex Vesker 	u16 vhca_gvmi;
64614c32fd1SAlex Vesker 	u64 icm_address_rx;
64714c32fd1SAlex Vesker 	u64 icm_address_tx;
64814c32fd1SAlex Vesker 	u32 num;
64914c32fd1SAlex Vesker };
65014c32fd1SAlex Vesker 
65114c32fd1SAlex Vesker struct mlx5dr_cmd_caps {
65214c32fd1SAlex Vesker 	u16 gvmi;
65314c32fd1SAlex Vesker 	u64 nic_rx_drop_address;
65414c32fd1SAlex Vesker 	u64 nic_tx_drop_address;
65514c32fd1SAlex Vesker 	u64 nic_tx_allow_address;
65614c32fd1SAlex Vesker 	u64 esw_rx_drop_address;
65714c32fd1SAlex Vesker 	u64 esw_tx_drop_address;
65814c32fd1SAlex Vesker 	u32 log_icm_size;
65914c32fd1SAlex Vesker 	u64 hdr_modify_icm_addr;
66014c32fd1SAlex Vesker 	u32 flex_protocols;
66114c32fd1SAlex Vesker 	u8 flex_parser_id_icmp_dw0;
66214c32fd1SAlex Vesker 	u8 flex_parser_id_icmp_dw1;
66314c32fd1SAlex Vesker 	u8 flex_parser_id_icmpv6_dw0;
66414c32fd1SAlex Vesker 	u8 flex_parser_id_icmpv6_dw1;
66514c32fd1SAlex Vesker 	u8 max_ft_level;
66614c32fd1SAlex Vesker 	u16 roce_min_src_udp;
66714c32fd1SAlex Vesker 	u8 num_esw_ports;
668d421e466SYevgeny Kliteynik 	u8 sw_format_ver;
66914c32fd1SAlex Vesker 	bool eswitch_manager;
67014c32fd1SAlex Vesker 	bool rx_sw_owner;
67114c32fd1SAlex Vesker 	bool tx_sw_owner;
67214c32fd1SAlex Vesker 	bool fdb_sw_owner;
67314c32fd1SAlex Vesker 	u32 num_vports;
67414c32fd1SAlex Vesker 	struct mlx5dr_esw_caps esw_caps;
67514c32fd1SAlex Vesker 	struct mlx5dr_cmd_vport_cap *vports_caps;
67614c32fd1SAlex Vesker 	bool prio_tag_required;
67714c32fd1SAlex Vesker };
67814c32fd1SAlex Vesker 
67914c32fd1SAlex Vesker struct mlx5dr_domain_rx_tx {
68014c32fd1SAlex Vesker 	u64 drop_icm_addr;
68114c32fd1SAlex Vesker 	u64 default_icm_addr;
68214c32fd1SAlex Vesker 	enum mlx5dr_ste_entry_type ste_type;
683ed03a418SAlex Vesker 	struct mutex mutex; /* protect rx/tx domain */
68414c32fd1SAlex Vesker };
68514c32fd1SAlex Vesker 
68614c32fd1SAlex Vesker struct mlx5dr_domain_info {
68714c32fd1SAlex Vesker 	bool supp_sw_steering;
68814c32fd1SAlex Vesker 	u32 max_inline_size;
68914c32fd1SAlex Vesker 	u32 max_send_wr;
69014c32fd1SAlex Vesker 	u32 max_log_sw_icm_sz;
69114c32fd1SAlex Vesker 	u32 max_log_action_icm_sz;
69214c32fd1SAlex Vesker 	struct mlx5dr_domain_rx_tx rx;
69314c32fd1SAlex Vesker 	struct mlx5dr_domain_rx_tx tx;
69414c32fd1SAlex Vesker 	struct mlx5dr_cmd_caps caps;
69514c32fd1SAlex Vesker };
69614c32fd1SAlex Vesker 
69714c32fd1SAlex Vesker struct mlx5dr_domain_cache {
69814c32fd1SAlex Vesker 	struct mlx5dr_fw_recalc_cs_ft **recalc_cs_ft;
69914c32fd1SAlex Vesker };
70014c32fd1SAlex Vesker 
70114c32fd1SAlex Vesker struct mlx5dr_domain {
70214c32fd1SAlex Vesker 	struct mlx5dr_domain *peer_dmn;
70314c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
70414c32fd1SAlex Vesker 	u32 pdn;
70514c32fd1SAlex Vesker 	struct mlx5_uars_page *uar;
70614c32fd1SAlex Vesker 	enum mlx5dr_domain_type type;
70714c32fd1SAlex Vesker 	refcount_t refcount;
70814c32fd1SAlex Vesker 	struct mlx5dr_icm_pool *ste_icm_pool;
70914c32fd1SAlex Vesker 	struct mlx5dr_icm_pool *action_icm_pool;
71014c32fd1SAlex Vesker 	struct mlx5dr_send_ring *send_ring;
71114c32fd1SAlex Vesker 	struct mlx5dr_domain_info info;
71214c32fd1SAlex Vesker 	struct mlx5dr_domain_cache cache;
7135212f9c6SYevgeny Kliteynik 	struct mlx5dr_ste_ctx *ste_ctx;
71414c32fd1SAlex Vesker };
71514c32fd1SAlex Vesker 
71614c32fd1SAlex Vesker struct mlx5dr_table_rx_tx {
71714c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *s_anchor;
71814c32fd1SAlex Vesker 	struct mlx5dr_domain_rx_tx *nic_dmn;
71914c32fd1SAlex Vesker 	u64 default_icm_addr;
72014c32fd1SAlex Vesker };
72114c32fd1SAlex Vesker 
72214c32fd1SAlex Vesker struct mlx5dr_table {
72314c32fd1SAlex Vesker 	struct mlx5dr_domain *dmn;
72414c32fd1SAlex Vesker 	struct mlx5dr_table_rx_tx rx;
72514c32fd1SAlex Vesker 	struct mlx5dr_table_rx_tx tx;
72614c32fd1SAlex Vesker 	u32 level;
72714c32fd1SAlex Vesker 	u32 table_type;
72814c32fd1SAlex Vesker 	u32 table_id;
729988fd6b3SErez Shitrit 	u32 flags;
73014c32fd1SAlex Vesker 	struct list_head matcher_list;
73114c32fd1SAlex Vesker 	struct mlx5dr_action *miss_action;
73214c32fd1SAlex Vesker 	refcount_t refcount;
73314c32fd1SAlex Vesker };
73414c32fd1SAlex Vesker 
73514c32fd1SAlex Vesker struct mlx5dr_matcher_rx_tx {
73614c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *s_htbl;
73714c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *e_anchor;
73814c32fd1SAlex Vesker 	struct mlx5dr_ste_build *ste_builder;
739667f2646SAlex Vesker 	struct mlx5dr_ste_build ste_builder_arr[DR_RULE_IPV_MAX]
740667f2646SAlex Vesker 					       [DR_RULE_IPV_MAX]
741667f2646SAlex Vesker 					       [DR_RULE_MAX_STES];
74214c32fd1SAlex Vesker 	u8 num_of_builders;
743667f2646SAlex Vesker 	u8 num_of_builders_arr[DR_RULE_IPV_MAX][DR_RULE_IPV_MAX];
74414c32fd1SAlex Vesker 	u64 default_icm_addr;
74514c32fd1SAlex Vesker 	struct mlx5dr_table_rx_tx *nic_tbl;
74614c32fd1SAlex Vesker };
74714c32fd1SAlex Vesker 
74814c32fd1SAlex Vesker struct mlx5dr_matcher {
74914c32fd1SAlex Vesker 	struct mlx5dr_table *tbl;
75014c32fd1SAlex Vesker 	struct mlx5dr_matcher_rx_tx rx;
75114c32fd1SAlex Vesker 	struct mlx5dr_matcher_rx_tx tx;
75214c32fd1SAlex Vesker 	struct list_head matcher_list;
753f6409299SHamdan Igbaria 	u32 prio;
75414c32fd1SAlex Vesker 	struct mlx5dr_match_param mask;
75514c32fd1SAlex Vesker 	u8 match_criteria;
75614c32fd1SAlex Vesker 	refcount_t refcount;
75714c32fd1SAlex Vesker 	struct mlx5dv_flow_matcher *dv_matcher;
75814c32fd1SAlex Vesker };
75914c32fd1SAlex Vesker 
76014c32fd1SAlex Vesker struct mlx5dr_rule_member {
76114c32fd1SAlex Vesker 	struct mlx5dr_ste *ste;
76214c32fd1SAlex Vesker 	/* attached to mlx5dr_rule via this */
76314c32fd1SAlex Vesker 	struct list_head list;
76414c32fd1SAlex Vesker 	/* attached to mlx5dr_ste via this */
76514c32fd1SAlex Vesker 	struct list_head use_ste_list;
76614c32fd1SAlex Vesker };
76714c32fd1SAlex Vesker 
76814c32fd1SAlex Vesker struct mlx5dr_action {
76914c32fd1SAlex Vesker 	enum mlx5dr_action_type action_type;
77014c32fd1SAlex Vesker 	refcount_t refcount;
77114c32fd1SAlex Vesker 	union {
77214c32fd1SAlex Vesker 		struct {
77314c32fd1SAlex Vesker 			struct mlx5dr_domain *dmn;
77414c32fd1SAlex Vesker 			struct mlx5dr_icm_chunk *chunk;
77514c32fd1SAlex Vesker 			u8 *data;
77614c32fd1SAlex Vesker 			u16 num_of_actions;
77714c32fd1SAlex Vesker 			u32 index;
77814c32fd1SAlex Vesker 			u8 allow_rx:1;
77914c32fd1SAlex Vesker 			u8 allow_tx:1;
78014c32fd1SAlex Vesker 			u8 modify_ttl:1;
78114c32fd1SAlex Vesker 		} rewrite;
78214c32fd1SAlex Vesker 		struct {
78314c32fd1SAlex Vesker 			struct mlx5dr_domain *dmn;
78414c32fd1SAlex Vesker 			u32 reformat_id;
78514c32fd1SAlex Vesker 			u32 reformat_size;
78614c32fd1SAlex Vesker 		} reformat;
78714c32fd1SAlex Vesker 		struct {
78814c32fd1SAlex Vesker 			u8 is_fw_tbl:1;
78914c32fd1SAlex Vesker 			union {
79014c32fd1SAlex Vesker 				struct mlx5dr_table *tbl;
79114c32fd1SAlex Vesker 				struct {
792aec292eeSAlex Vesker 					struct mlx5dr_domain *dmn;
793aec292eeSAlex Vesker 					u32 id;
794b8853c96SAlex Vesker 					u32 group_id;
795aec292eeSAlex Vesker 					enum fs_flow_table_type type;
79614c32fd1SAlex Vesker 					u64 rx_icm_addr;
79714c32fd1SAlex Vesker 					u64 tx_icm_addr;
798b8853c96SAlex Vesker 					struct mlx5dr_action **ref_actions;
799b8853c96SAlex Vesker 					u32 num_of_ref_actions;
80014c32fd1SAlex Vesker 				} fw_tbl;
80114c32fd1SAlex Vesker 			};
80214c32fd1SAlex Vesker 		} dest_tbl;
80314c32fd1SAlex Vesker 		struct {
80414c32fd1SAlex Vesker 			u32 ctr_id;
80514c32fd1SAlex Vesker 			u32 offeset;
80614c32fd1SAlex Vesker 		} ctr;
80714c32fd1SAlex Vesker 		struct {
80814c32fd1SAlex Vesker 			struct mlx5dr_domain *dmn;
80914c32fd1SAlex Vesker 			struct mlx5dr_cmd_vport_cap *caps;
81014c32fd1SAlex Vesker 		} vport;
81114c32fd1SAlex Vesker 		struct {
81214c32fd1SAlex Vesker 			u32 vlan_hdr; /* tpid_pcp_dei_vid */
81314c32fd1SAlex Vesker 		} push_vlan;
81414c32fd1SAlex Vesker 		u32 flow_tag;
81514c32fd1SAlex Vesker 	};
81614c32fd1SAlex Vesker };
81714c32fd1SAlex Vesker 
81814c32fd1SAlex Vesker enum mlx5dr_connect_type {
81914c32fd1SAlex Vesker 	CONNECT_HIT	= 1,
82014c32fd1SAlex Vesker 	CONNECT_MISS	= 2,
82114c32fd1SAlex Vesker };
82214c32fd1SAlex Vesker 
82314c32fd1SAlex Vesker struct mlx5dr_htbl_connect_info {
82414c32fd1SAlex Vesker 	enum mlx5dr_connect_type type;
82514c32fd1SAlex Vesker 	union {
82614c32fd1SAlex Vesker 		struct mlx5dr_ste_htbl *hit_next_htbl;
82714c32fd1SAlex Vesker 		u64 miss_icm_addr;
82814c32fd1SAlex Vesker 	};
82914c32fd1SAlex Vesker };
83014c32fd1SAlex Vesker 
83114c32fd1SAlex Vesker struct mlx5dr_rule_rx_tx {
83214c32fd1SAlex Vesker 	struct list_head rule_members_list;
83314c32fd1SAlex Vesker 	struct mlx5dr_matcher_rx_tx *nic_matcher;
83414c32fd1SAlex Vesker };
83514c32fd1SAlex Vesker 
83614c32fd1SAlex Vesker struct mlx5dr_rule {
83714c32fd1SAlex Vesker 	struct mlx5dr_matcher *matcher;
83814c32fd1SAlex Vesker 	struct mlx5dr_rule_rx_tx rx;
83914c32fd1SAlex Vesker 	struct mlx5dr_rule_rx_tx tx;
84014c32fd1SAlex Vesker 	struct list_head rule_actions_list;
84101723919SHamdan Igbaria 	u32 flow_source;
84214c32fd1SAlex Vesker };
84314c32fd1SAlex Vesker 
84414c32fd1SAlex Vesker void mlx5dr_rule_update_rule_member(struct mlx5dr_ste *new_ste,
84514c32fd1SAlex Vesker 				    struct mlx5dr_ste *ste);
84614c32fd1SAlex Vesker 
84714c32fd1SAlex Vesker struct mlx5dr_icm_chunk {
848a00cd878SYevgeny Kliteynik 	struct mlx5dr_icm_buddy_mem *buddy_mem;
84914c32fd1SAlex Vesker 	struct list_head chunk_list;
85014c32fd1SAlex Vesker 	u32 rkey;
85114c32fd1SAlex Vesker 	u32 num_of_entries;
85214c32fd1SAlex Vesker 	u32 byte_size;
85314c32fd1SAlex Vesker 	u64 icm_addr;
85414c32fd1SAlex Vesker 	u64 mr_addr;
85514c32fd1SAlex Vesker 
856a00cd878SYevgeny Kliteynik 	/* indicates the index of this chunk in the whole memory,
857a00cd878SYevgeny Kliteynik 	 * used for deleting the chunk from the buddy
858a00cd878SYevgeny Kliteynik 	 */
859a00cd878SYevgeny Kliteynik 	unsigned int seg;
860a00cd878SYevgeny Kliteynik 
86114c32fd1SAlex Vesker 	/* Memory optimisation */
86214c32fd1SAlex Vesker 	struct mlx5dr_ste *ste_arr;
86314c32fd1SAlex Vesker 	u8 *hw_ste_arr;
86414c32fd1SAlex Vesker 	struct list_head *miss_list;
86514c32fd1SAlex Vesker };
86614c32fd1SAlex Vesker 
867ed03a418SAlex Vesker static inline void mlx5dr_domain_nic_lock(struct mlx5dr_domain_rx_tx *nic_dmn)
868ed03a418SAlex Vesker {
869ed03a418SAlex Vesker 	mutex_lock(&nic_dmn->mutex);
870ed03a418SAlex Vesker }
871ed03a418SAlex Vesker 
872ed03a418SAlex Vesker static inline void mlx5dr_domain_nic_unlock(struct mlx5dr_domain_rx_tx *nic_dmn)
873ed03a418SAlex Vesker {
874ed03a418SAlex Vesker 	mutex_unlock(&nic_dmn->mutex);
875ed03a418SAlex Vesker }
876ed03a418SAlex Vesker 
877ed03a418SAlex Vesker static inline void mlx5dr_domain_lock(struct mlx5dr_domain *dmn)
878ed03a418SAlex Vesker {
879ed03a418SAlex Vesker 	mlx5dr_domain_nic_lock(&dmn->info.rx);
880ed03a418SAlex Vesker 	mlx5dr_domain_nic_lock(&dmn->info.tx);
881ed03a418SAlex Vesker }
882ed03a418SAlex Vesker 
883ed03a418SAlex Vesker static inline void mlx5dr_domain_unlock(struct mlx5dr_domain *dmn)
884ed03a418SAlex Vesker {
885ed03a418SAlex Vesker 	mlx5dr_domain_nic_unlock(&dmn->info.tx);
886ed03a418SAlex Vesker 	mlx5dr_domain_nic_unlock(&dmn->info.rx);
887ed03a418SAlex Vesker }
888ed03a418SAlex Vesker 
88914c32fd1SAlex Vesker int mlx5dr_matcher_select_builders(struct mlx5dr_matcher *matcher,
89014c32fd1SAlex Vesker 				   struct mlx5dr_matcher_rx_tx *nic_matcher,
891667f2646SAlex Vesker 				   enum mlx5dr_ipv outer_ipv,
892667f2646SAlex Vesker 				   enum mlx5dr_ipv inner_ipv);
89314c32fd1SAlex Vesker 
894a00cd878SYevgeny Kliteynik static inline int
895a00cd878SYevgeny Kliteynik mlx5dr_icm_pool_dm_type_to_entry_size(enum mlx5dr_icm_type icm_type)
896a00cd878SYevgeny Kliteynik {
897a00cd878SYevgeny Kliteynik 	if (icm_type == DR_ICM_TYPE_STE)
898a00cd878SYevgeny Kliteynik 		return DR_STE_SIZE;
899a00cd878SYevgeny Kliteynik 
900a00cd878SYevgeny Kliteynik 	return DR_MODIFY_ACTION_SIZE;
901a00cd878SYevgeny Kliteynik }
902a00cd878SYevgeny Kliteynik 
90314c32fd1SAlex Vesker static inline u32
90414c32fd1SAlex Vesker mlx5dr_icm_pool_chunk_size_to_entries(enum mlx5dr_icm_chunk_size chunk_size)
90514c32fd1SAlex Vesker {
90614c32fd1SAlex Vesker 	return 1 << chunk_size;
90714c32fd1SAlex Vesker }
90814c32fd1SAlex Vesker 
90914c32fd1SAlex Vesker static inline int
91014c32fd1SAlex Vesker mlx5dr_icm_pool_chunk_size_to_byte(enum mlx5dr_icm_chunk_size chunk_size,
91114c32fd1SAlex Vesker 				   enum mlx5dr_icm_type icm_type)
91214c32fd1SAlex Vesker {
91314c32fd1SAlex Vesker 	int num_of_entries;
91414c32fd1SAlex Vesker 	int entry_size;
91514c32fd1SAlex Vesker 
916a00cd878SYevgeny Kliteynik 	entry_size = mlx5dr_icm_pool_dm_type_to_entry_size(icm_type);
91714c32fd1SAlex Vesker 	num_of_entries = mlx5dr_icm_pool_chunk_size_to_entries(chunk_size);
91814c32fd1SAlex Vesker 
91914c32fd1SAlex Vesker 	return entry_size * num_of_entries;
92014c32fd1SAlex Vesker }
92114c32fd1SAlex Vesker 
92214c32fd1SAlex Vesker static inline struct mlx5dr_cmd_vport_cap *
92314c32fd1SAlex Vesker mlx5dr_get_vport_cap(struct mlx5dr_cmd_caps *caps, u32 vport)
92414c32fd1SAlex Vesker {
92514c32fd1SAlex Vesker 	if (!caps->vports_caps ||
92614c32fd1SAlex Vesker 	    (vport >= caps->num_vports && vport != WIRE_PORT))
92714c32fd1SAlex Vesker 		return NULL;
92814c32fd1SAlex Vesker 
92914c32fd1SAlex Vesker 	if (vport == WIRE_PORT)
93014c32fd1SAlex Vesker 		vport = caps->num_vports;
93114c32fd1SAlex Vesker 
93214c32fd1SAlex Vesker 	return &caps->vports_caps[vport];
93314c32fd1SAlex Vesker }
93414c32fd1SAlex Vesker 
93514c32fd1SAlex Vesker struct mlx5dr_cmd_query_flow_table_details {
93614c32fd1SAlex Vesker 	u8 status;
93714c32fd1SAlex Vesker 	u8 level;
93814c32fd1SAlex Vesker 	u64 sw_owner_icm_root_1;
93914c32fd1SAlex Vesker 	u64 sw_owner_icm_root_0;
94014c32fd1SAlex Vesker };
94114c32fd1SAlex Vesker 
942cc78dbd7SAlex Vesker struct mlx5dr_cmd_create_flow_table_attr {
943cc78dbd7SAlex Vesker 	u32 table_type;
944cc78dbd7SAlex Vesker 	u64 icm_addr_rx;
945cc78dbd7SAlex Vesker 	u64 icm_addr_tx;
946cc78dbd7SAlex Vesker 	u8 level;
947cc78dbd7SAlex Vesker 	bool sw_owner;
948cc78dbd7SAlex Vesker 	bool term_tbl;
949cc78dbd7SAlex Vesker 	bool decap_en;
950cc78dbd7SAlex Vesker 	bool reformat_en;
951cc78dbd7SAlex Vesker };
952cc78dbd7SAlex Vesker 
95314c32fd1SAlex Vesker /* internal API functions */
95414c32fd1SAlex Vesker int mlx5dr_cmd_query_device(struct mlx5_core_dev *mdev,
95514c32fd1SAlex Vesker 			    struct mlx5dr_cmd_caps *caps);
95614c32fd1SAlex Vesker int mlx5dr_cmd_query_esw_vport_context(struct mlx5_core_dev *mdev,
95714c32fd1SAlex Vesker 				       bool other_vport, u16 vport_number,
95814c32fd1SAlex Vesker 				       u64 *icm_address_rx,
95914c32fd1SAlex Vesker 				       u64 *icm_address_tx);
96014c32fd1SAlex Vesker int mlx5dr_cmd_query_gvmi(struct mlx5_core_dev *mdev,
96114c32fd1SAlex Vesker 			  bool other_vport, u16 vport_number, u16 *gvmi);
96214c32fd1SAlex Vesker int mlx5dr_cmd_query_esw_caps(struct mlx5_core_dev *mdev,
96314c32fd1SAlex Vesker 			      struct mlx5dr_esw_caps *caps);
96414c32fd1SAlex Vesker int mlx5dr_cmd_sync_steering(struct mlx5_core_dev *mdev);
96514c32fd1SAlex Vesker int mlx5dr_cmd_set_fte_modify_and_vport(struct mlx5_core_dev *mdev,
96614c32fd1SAlex Vesker 					u32 table_type,
96714c32fd1SAlex Vesker 					u32 table_id,
96814c32fd1SAlex Vesker 					u32 group_id,
96914c32fd1SAlex Vesker 					u32 modify_header_id,
97014c32fd1SAlex Vesker 					u32 vport_id);
97114c32fd1SAlex Vesker int mlx5dr_cmd_del_flow_table_entry(struct mlx5_core_dev *mdev,
97214c32fd1SAlex Vesker 				    u32 table_type,
97314c32fd1SAlex Vesker 				    u32 table_id);
97414c32fd1SAlex Vesker int mlx5dr_cmd_alloc_modify_header(struct mlx5_core_dev *mdev,
97514c32fd1SAlex Vesker 				   u32 table_type,
97614c32fd1SAlex Vesker 				   u8 num_of_actions,
97714c32fd1SAlex Vesker 				   u64 *actions,
97814c32fd1SAlex Vesker 				   u32 *modify_header_id);
97914c32fd1SAlex Vesker int mlx5dr_cmd_dealloc_modify_header(struct mlx5_core_dev *mdev,
98014c32fd1SAlex Vesker 				     u32 modify_header_id);
98114c32fd1SAlex Vesker int mlx5dr_cmd_create_empty_flow_group(struct mlx5_core_dev *mdev,
98214c32fd1SAlex Vesker 				       u32 table_type,
98314c32fd1SAlex Vesker 				       u32 table_id,
98414c32fd1SAlex Vesker 				       u32 *group_id);
98514c32fd1SAlex Vesker int mlx5dr_cmd_destroy_flow_group(struct mlx5_core_dev *mdev,
98614c32fd1SAlex Vesker 				  u32 table_type,
98714c32fd1SAlex Vesker 				  u32 table_id,
98814c32fd1SAlex Vesker 				  u32 group_id);
98914c32fd1SAlex Vesker int mlx5dr_cmd_create_flow_table(struct mlx5_core_dev *mdev,
990cc78dbd7SAlex Vesker 				 struct mlx5dr_cmd_create_flow_table_attr *attr,
99114c32fd1SAlex Vesker 				 u64 *fdb_rx_icm_addr,
99214c32fd1SAlex Vesker 				 u32 *table_id);
99314c32fd1SAlex Vesker int mlx5dr_cmd_destroy_flow_table(struct mlx5_core_dev *mdev,
99414c32fd1SAlex Vesker 				  u32 table_id,
99514c32fd1SAlex Vesker 				  u32 table_type);
99614c32fd1SAlex Vesker int mlx5dr_cmd_query_flow_table(struct mlx5_core_dev *dev,
99714c32fd1SAlex Vesker 				enum fs_flow_table_type type,
99814c32fd1SAlex Vesker 				u32 table_id,
99914c32fd1SAlex Vesker 				struct mlx5dr_cmd_query_flow_table_details *output);
100014c32fd1SAlex Vesker int mlx5dr_cmd_create_reformat_ctx(struct mlx5_core_dev *mdev,
100114c32fd1SAlex Vesker 				   enum mlx5_reformat_ctx_type rt,
100214c32fd1SAlex Vesker 				   size_t reformat_size,
100314c32fd1SAlex Vesker 				   void *reformat_data,
100414c32fd1SAlex Vesker 				   u32 *reformat_id);
100514c32fd1SAlex Vesker void mlx5dr_cmd_destroy_reformat_ctx(struct mlx5_core_dev *mdev,
100614c32fd1SAlex Vesker 				     u32 reformat_id);
100714c32fd1SAlex Vesker 
100814c32fd1SAlex Vesker struct mlx5dr_cmd_gid_attr {
100914c32fd1SAlex Vesker 	u8 gid[16];
101014c32fd1SAlex Vesker 	u8 mac[6];
101114c32fd1SAlex Vesker 	u32 roce_ver;
101214c32fd1SAlex Vesker };
101314c32fd1SAlex Vesker 
101414c32fd1SAlex Vesker struct mlx5dr_cmd_qp_create_attr {
101514c32fd1SAlex Vesker 	u32 page_id;
101614c32fd1SAlex Vesker 	u32 pdn;
101714c32fd1SAlex Vesker 	u32 cqn;
101814c32fd1SAlex Vesker 	u32 pm_state;
101914c32fd1SAlex Vesker 	u32 service_type;
102014c32fd1SAlex Vesker 	u32 buff_umem_id;
102114c32fd1SAlex Vesker 	u32 db_umem_id;
102214c32fd1SAlex Vesker 	u32 sq_wqe_cnt;
102314c32fd1SAlex Vesker 	u32 rq_wqe_cnt;
102414c32fd1SAlex Vesker 	u32 rq_wqe_shift;
102514c32fd1SAlex Vesker };
102614c32fd1SAlex Vesker 
102714c32fd1SAlex Vesker int mlx5dr_cmd_query_gid(struct mlx5_core_dev *mdev, u8 vhca_port_num,
102814c32fd1SAlex Vesker 			 u16 index, struct mlx5dr_cmd_gid_attr *attr);
102914c32fd1SAlex Vesker 
103014c32fd1SAlex Vesker struct mlx5dr_icm_pool *mlx5dr_icm_pool_create(struct mlx5dr_domain *dmn,
103114c32fd1SAlex Vesker 					       enum mlx5dr_icm_type icm_type);
103214c32fd1SAlex Vesker void mlx5dr_icm_pool_destroy(struct mlx5dr_icm_pool *pool);
103314c32fd1SAlex Vesker 
103414c32fd1SAlex Vesker struct mlx5dr_icm_chunk *
103514c32fd1SAlex Vesker mlx5dr_icm_alloc_chunk(struct mlx5dr_icm_pool *pool,
103614c32fd1SAlex Vesker 		       enum mlx5dr_icm_chunk_size chunk_size);
103714c32fd1SAlex Vesker void mlx5dr_icm_free_chunk(struct mlx5dr_icm_chunk *chunk);
103814c32fd1SAlex Vesker int mlx5dr_ste_htbl_init_and_postsend(struct mlx5dr_domain *dmn,
103914c32fd1SAlex Vesker 				      struct mlx5dr_domain_rx_tx *nic_dmn,
104014c32fd1SAlex Vesker 				      struct mlx5dr_ste_htbl *htbl,
104114c32fd1SAlex Vesker 				      struct mlx5dr_htbl_connect_info *connect_info,
104214c32fd1SAlex Vesker 				      bool update_hw_ste);
1043*6b93b400SYevgeny Kliteynik void mlx5dr_ste_set_formatted_ste(struct mlx5dr_ste_ctx *ste_ctx,
1044*6b93b400SYevgeny Kliteynik 				  u16 gvmi,
104514c32fd1SAlex Vesker 				  struct mlx5dr_domain_rx_tx *nic_dmn,
104614c32fd1SAlex Vesker 				  struct mlx5dr_ste_htbl *htbl,
104714c32fd1SAlex Vesker 				  u8 *formatted_ste,
104814c32fd1SAlex Vesker 				  struct mlx5dr_htbl_connect_info *connect_info);
104914c32fd1SAlex Vesker void mlx5dr_ste_copy_param(u8 match_criteria,
105014c32fd1SAlex Vesker 			   struct mlx5dr_match_param *set_param,
105114c32fd1SAlex Vesker 			   struct mlx5dr_match_parameters *mask);
105214c32fd1SAlex Vesker 
105314c32fd1SAlex Vesker struct mlx5dr_qp {
105414c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
105514c32fd1SAlex Vesker 	struct mlx5_wq_qp wq;
105614c32fd1SAlex Vesker 	struct mlx5_uars_page *uar;
105714c32fd1SAlex Vesker 	struct mlx5_wq_ctrl wq_ctrl;
1058f93f4f4fSLeon Romanovsky 	u32 qpn;
105914c32fd1SAlex Vesker 	struct {
106014c32fd1SAlex Vesker 		unsigned int pc;
106114c32fd1SAlex Vesker 		unsigned int cc;
106214c32fd1SAlex Vesker 		unsigned int size;
106314c32fd1SAlex Vesker 		unsigned int *wqe_head;
106414c32fd1SAlex Vesker 		unsigned int wqe_cnt;
106514c32fd1SAlex Vesker 	} sq;
106614c32fd1SAlex Vesker 	struct {
106714c32fd1SAlex Vesker 		unsigned int pc;
106814c32fd1SAlex Vesker 		unsigned int cc;
106914c32fd1SAlex Vesker 		unsigned int size;
107014c32fd1SAlex Vesker 		unsigned int wqe_cnt;
107114c32fd1SAlex Vesker 	} rq;
107214c32fd1SAlex Vesker 	int max_inline_data;
107314c32fd1SAlex Vesker };
107414c32fd1SAlex Vesker 
107514c32fd1SAlex Vesker struct mlx5dr_cq {
107614c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
107714c32fd1SAlex Vesker 	struct mlx5_cqwq wq;
107814c32fd1SAlex Vesker 	struct mlx5_wq_ctrl wq_ctrl;
107914c32fd1SAlex Vesker 	struct mlx5_core_cq mcq;
108014c32fd1SAlex Vesker 	struct mlx5dr_qp *qp;
108114c32fd1SAlex Vesker };
108214c32fd1SAlex Vesker 
108314c32fd1SAlex Vesker struct mlx5dr_mr {
108414c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
108514c32fd1SAlex Vesker 	struct mlx5_core_mkey mkey;
108614c32fd1SAlex Vesker 	dma_addr_t dma_addr;
108714c32fd1SAlex Vesker 	void *addr;
108814c32fd1SAlex Vesker 	size_t size;
108914c32fd1SAlex Vesker };
109014c32fd1SAlex Vesker 
109114c32fd1SAlex Vesker #define MAX_SEND_CQE		64
109214c32fd1SAlex Vesker #define MIN_READ_SYNC		64
109314c32fd1SAlex Vesker 
109414c32fd1SAlex Vesker struct mlx5dr_send_ring {
109514c32fd1SAlex Vesker 	struct mlx5dr_cq *cq;
109614c32fd1SAlex Vesker 	struct mlx5dr_qp *qp;
109714c32fd1SAlex Vesker 	struct mlx5dr_mr *mr;
109814c32fd1SAlex Vesker 	/* How much wqes are waiting for completion */
109914c32fd1SAlex Vesker 	u32 pending_wqe;
110014c32fd1SAlex Vesker 	/* Signal request per this trash hold value */
110114c32fd1SAlex Vesker 	u16 signal_th;
110214c32fd1SAlex Vesker 	/* Each post_send_size less than max_post_send_size */
110314c32fd1SAlex Vesker 	u32 max_post_send_size;
110414c32fd1SAlex Vesker 	/* manage the send queue */
110514c32fd1SAlex Vesker 	u32 tx_head;
110614c32fd1SAlex Vesker 	void *buf;
110714c32fd1SAlex Vesker 	u32 buf_size;
110814c32fd1SAlex Vesker 	struct ib_wc wc[MAX_SEND_CQE];
110914c32fd1SAlex Vesker 	u8 sync_buff[MIN_READ_SYNC];
111014c32fd1SAlex Vesker 	struct mlx5dr_mr *sync_mr;
1111cedb2819SAlex Vesker 	spinlock_t lock; /* Protect the data path of the send ring */
111214c32fd1SAlex Vesker };
111314c32fd1SAlex Vesker 
111414c32fd1SAlex Vesker int mlx5dr_send_ring_alloc(struct mlx5dr_domain *dmn);
111514c32fd1SAlex Vesker void mlx5dr_send_ring_free(struct mlx5dr_domain *dmn,
111614c32fd1SAlex Vesker 			   struct mlx5dr_send_ring *send_ring);
111714c32fd1SAlex Vesker int mlx5dr_send_ring_force_drain(struct mlx5dr_domain *dmn);
111814c32fd1SAlex Vesker int mlx5dr_send_postsend_ste(struct mlx5dr_domain *dmn,
111914c32fd1SAlex Vesker 			     struct mlx5dr_ste *ste,
112014c32fd1SAlex Vesker 			     u8 *data,
112114c32fd1SAlex Vesker 			     u16 size,
112214c32fd1SAlex Vesker 			     u16 offset);
112314c32fd1SAlex Vesker int mlx5dr_send_postsend_htbl(struct mlx5dr_domain *dmn,
112414c32fd1SAlex Vesker 			      struct mlx5dr_ste_htbl *htbl,
112514c32fd1SAlex Vesker 			      u8 *formatted_ste, u8 *mask);
112614c32fd1SAlex Vesker int mlx5dr_send_postsend_formatted_htbl(struct mlx5dr_domain *dmn,
112714c32fd1SAlex Vesker 					struct mlx5dr_ste_htbl *htbl,
112814c32fd1SAlex Vesker 					u8 *ste_init_data,
112914c32fd1SAlex Vesker 					bool update_hw_ste);
113014c32fd1SAlex Vesker int mlx5dr_send_postsend_action(struct mlx5dr_domain *dmn,
113114c32fd1SAlex Vesker 				struct mlx5dr_action *action);
113214c32fd1SAlex Vesker 
11336de03d2dSErez Shitrit struct mlx5dr_cmd_ft_info {
11346de03d2dSErez Shitrit 	u32 id;
11356de03d2dSErez Shitrit 	u16 vport;
11366de03d2dSErez Shitrit 	enum fs_flow_table_type type;
11376de03d2dSErez Shitrit };
11386de03d2dSErez Shitrit 
11396de03d2dSErez Shitrit struct mlx5dr_cmd_flow_destination_hw_info {
11406de03d2dSErez Shitrit 	enum mlx5_flow_destination_type type;
11416de03d2dSErez Shitrit 	union {
11426de03d2dSErez Shitrit 		u32 tir_num;
11436de03d2dSErez Shitrit 		u32 ft_num;
11446de03d2dSErez Shitrit 		u32 ft_id;
11456de03d2dSErez Shitrit 		u32 counter_id;
11466de03d2dSErez Shitrit 		struct {
11476de03d2dSErez Shitrit 			u16 num;
11486de03d2dSErez Shitrit 			u16 vhca_id;
11496de03d2dSErez Shitrit 			u32 reformat_id;
11506de03d2dSErez Shitrit 			u8 flags;
11516de03d2dSErez Shitrit 		} vport;
11526de03d2dSErez Shitrit 	};
11536de03d2dSErez Shitrit };
11546de03d2dSErez Shitrit 
11556de03d2dSErez Shitrit struct mlx5dr_cmd_fte_info {
11566de03d2dSErez Shitrit 	u32 dests_size;
11576de03d2dSErez Shitrit 	u32 index;
11586de03d2dSErez Shitrit 	struct mlx5_flow_context flow_context;
11596de03d2dSErez Shitrit 	u32 *val;
11606de03d2dSErez Shitrit 	struct mlx5_flow_act action;
11616de03d2dSErez Shitrit 	struct mlx5dr_cmd_flow_destination_hw_info *dest_arr;
11626de03d2dSErez Shitrit };
11636de03d2dSErez Shitrit 
11646de03d2dSErez Shitrit int mlx5dr_cmd_set_fte(struct mlx5_core_dev *dev,
11656de03d2dSErez Shitrit 		       int opmod, int modify_mask,
11666de03d2dSErez Shitrit 		       struct mlx5dr_cmd_ft_info *ft,
11676de03d2dSErez Shitrit 		       u32 group_id,
11686de03d2dSErez Shitrit 		       struct mlx5dr_cmd_fte_info *fte);
11696de03d2dSErez Shitrit 
117014c32fd1SAlex Vesker struct mlx5dr_fw_recalc_cs_ft {
117114c32fd1SAlex Vesker 	u64 rx_icm_addr;
117214c32fd1SAlex Vesker 	u32 table_id;
117314c32fd1SAlex Vesker 	u32 group_id;
117414c32fd1SAlex Vesker 	u32 modify_hdr_id;
117514c32fd1SAlex Vesker };
117614c32fd1SAlex Vesker 
117714c32fd1SAlex Vesker struct mlx5dr_fw_recalc_cs_ft *
117814c32fd1SAlex Vesker mlx5dr_fw_create_recalc_cs_ft(struct mlx5dr_domain *dmn, u32 vport_num);
117914c32fd1SAlex Vesker void mlx5dr_fw_destroy_recalc_cs_ft(struct mlx5dr_domain *dmn,
118014c32fd1SAlex Vesker 				    struct mlx5dr_fw_recalc_cs_ft *recalc_cs_ft);
118114c32fd1SAlex Vesker int mlx5dr_domain_cache_get_recalc_cs_ft_addr(struct mlx5dr_domain *dmn,
118214c32fd1SAlex Vesker 					      u32 vport_num,
118314c32fd1SAlex Vesker 					      u64 *rx_icm_addr);
118434583beeSErez Shitrit int mlx5dr_fw_create_md_tbl(struct mlx5dr_domain *dmn,
118534583beeSErez Shitrit 			    struct mlx5dr_cmd_flow_destination_hw_info *dest,
118634583beeSErez Shitrit 			    int num_dest,
118734583beeSErez Shitrit 			    bool reformat_req,
118834583beeSErez Shitrit 			    u32 *tbl_id,
118934583beeSErez Shitrit 			    u32 *group_id);
119034583beeSErez Shitrit void mlx5dr_fw_destroy_md_tbl(struct mlx5dr_domain *dmn, u32 tbl_id,
119134583beeSErez Shitrit 			      u32 group_id);
119214c32fd1SAlex Vesker #endif  /* _DR_TYPES_H_ */
1193