114c32fd1SAlex Vesker /* SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB */
214c32fd1SAlex Vesker /* Copyright (c) 2019, Mellanox Technologies */
314c32fd1SAlex Vesker 
414c32fd1SAlex Vesker #ifndef	_DR_TYPES_
514c32fd1SAlex Vesker #define	_DR_TYPES_
614c32fd1SAlex Vesker 
77ae8ac9aSYevgeny Kliteynik #include <linux/mlx5/vport.h>
814c32fd1SAlex Vesker #include <linux/refcount.h>
914c32fd1SAlex Vesker #include "fs_core.h"
1014c32fd1SAlex Vesker #include "wq.h"
1114c32fd1SAlex Vesker #include "lib/mlx5.h"
1214c32fd1SAlex Vesker #include "mlx5_ifc_dr.h"
1314c32fd1SAlex Vesker #include "mlx5dr.h"
149222f0b2SMuhammad Sammar #include "dr_dbg.h"
1514c32fd1SAlex Vesker 
163442e033SYevgeny Kliteynik #define DR_RULE_MAX_STES 18
1714c32fd1SAlex Vesker #define DR_ACTION_MAX_STES 5
1814c32fd1SAlex Vesker #define DR_STE_SVLAN 0x1
1914c32fd1SAlex Vesker #define DR_STE_CVLAN 0x2
20699d531fSMuhammad Sammar #define DR_SZ_MATCH_PARAM (MLX5_ST_SZ_DW_MATCH_PARAM * 4)
21160e9cb3SYevgeny Kliteynik #define DR_NUM_OF_FLEX_PARSERS 8
22160e9cb3SYevgeny Kliteynik #define DR_STE_MAX_FLEX_0_ID 3
23160e9cb3SYevgeny Kliteynik #define DR_STE_MAX_FLEX_1_ID 7
24b47dddc6SYevgeny Kliteynik #define DR_ACTION_CACHE_LINE_SIZE 64
2514c32fd1SAlex Vesker 
2614c32fd1SAlex Vesker #define mlx5dr_err(dmn, arg...) mlx5_core_err((dmn)->mdev, ##arg)
2714c32fd1SAlex Vesker #define mlx5dr_info(dmn, arg...) mlx5_core_info((dmn)->mdev, ##arg)
2814c32fd1SAlex Vesker #define mlx5dr_dbg(dmn, arg...) mlx5_core_dbg((dmn)->mdev, ##arg)
2914c32fd1SAlex Vesker 
30108ff821SYevgeny Kliteynik struct mlx5dr_ptrn_mgr;
31608d4f17SYevgeny Kliteynik struct mlx5dr_arg_mgr;
32608d4f17SYevgeny Kliteynik struct mlx5dr_arg_obj;
33108ff821SYevgeny Kliteynik 
dr_is_flex_parser_0_id(u8 parser_id)34df9dd15aSYevgeny Kliteynik static inline bool dr_is_flex_parser_0_id(u8 parser_id)
35df9dd15aSYevgeny Kliteynik {
36df9dd15aSYevgeny Kliteynik 	return parser_id <= DR_STE_MAX_FLEX_0_ID;
37df9dd15aSYevgeny Kliteynik }
38df9dd15aSYevgeny Kliteynik 
dr_is_flex_parser_1_id(u8 parser_id)39df9dd15aSYevgeny Kliteynik static inline bool dr_is_flex_parser_1_id(u8 parser_id)
40df9dd15aSYevgeny Kliteynik {
41df9dd15aSYevgeny Kliteynik 	return parser_id > DR_STE_MAX_FLEX_0_ID;
42df9dd15aSYevgeny Kliteynik }
43df9dd15aSYevgeny Kliteynik 
4414c32fd1SAlex Vesker enum mlx5dr_icm_chunk_size {
4514c32fd1SAlex Vesker 	DR_CHUNK_SIZE_1,
4614c32fd1SAlex Vesker 	DR_CHUNK_SIZE_MIN = DR_CHUNK_SIZE_1, /* keep updated when changing */
4714c32fd1SAlex Vesker 	DR_CHUNK_SIZE_2,
4814c32fd1SAlex Vesker 	DR_CHUNK_SIZE_4,
4914c32fd1SAlex Vesker 	DR_CHUNK_SIZE_8,
5014c32fd1SAlex Vesker 	DR_CHUNK_SIZE_16,
5114c32fd1SAlex Vesker 	DR_CHUNK_SIZE_32,
5214c32fd1SAlex Vesker 	DR_CHUNK_SIZE_64,
5314c32fd1SAlex Vesker 	DR_CHUNK_SIZE_128,
5414c32fd1SAlex Vesker 	DR_CHUNK_SIZE_256,
5514c32fd1SAlex Vesker 	DR_CHUNK_SIZE_512,
5614c32fd1SAlex Vesker 	DR_CHUNK_SIZE_1K,
5714c32fd1SAlex Vesker 	DR_CHUNK_SIZE_2K,
5814c32fd1SAlex Vesker 	DR_CHUNK_SIZE_4K,
5914c32fd1SAlex Vesker 	DR_CHUNK_SIZE_8K,
6014c32fd1SAlex Vesker 	DR_CHUNK_SIZE_16K,
6114c32fd1SAlex Vesker 	DR_CHUNK_SIZE_32K,
6214c32fd1SAlex Vesker 	DR_CHUNK_SIZE_64K,
6314c32fd1SAlex Vesker 	DR_CHUNK_SIZE_128K,
6414c32fd1SAlex Vesker 	DR_CHUNK_SIZE_256K,
6514c32fd1SAlex Vesker 	DR_CHUNK_SIZE_512K,
6614c32fd1SAlex Vesker 	DR_CHUNK_SIZE_1024K,
6714c32fd1SAlex Vesker 	DR_CHUNK_SIZE_2048K,
6814c32fd1SAlex Vesker 	DR_CHUNK_SIZE_MAX,
6914c32fd1SAlex Vesker };
7014c32fd1SAlex Vesker 
7114c32fd1SAlex Vesker enum mlx5dr_icm_type {
7214c32fd1SAlex Vesker 	DR_ICM_TYPE_STE,
7314c32fd1SAlex Vesker 	DR_ICM_TYPE_MODIFY_ACTION,
74108ff821SYevgeny Kliteynik 	DR_ICM_TYPE_MODIFY_HDR_PTRN,
7557295e06SYevgeny Kliteynik 	DR_ICM_TYPE_MAX,
7614c32fd1SAlex Vesker };
7714c32fd1SAlex Vesker 
7814c32fd1SAlex Vesker static inline enum mlx5dr_icm_chunk_size
mlx5dr_icm_next_higher_chunk(enum mlx5dr_icm_chunk_size chunk)7914c32fd1SAlex Vesker mlx5dr_icm_next_higher_chunk(enum mlx5dr_icm_chunk_size chunk)
8014c32fd1SAlex Vesker {
8114c32fd1SAlex Vesker 	chunk += 2;
8214c32fd1SAlex Vesker 	if (chunk < DR_CHUNK_SIZE_MAX)
8314c32fd1SAlex Vesker 		return chunk;
8414c32fd1SAlex Vesker 
8514c32fd1SAlex Vesker 	return DR_CHUNK_SIZE_MAX;
8614c32fd1SAlex Vesker }
8714c32fd1SAlex Vesker 
8814c32fd1SAlex Vesker enum {
8914c32fd1SAlex Vesker 	DR_STE_SIZE = 64,
9014c32fd1SAlex Vesker 	DR_STE_SIZE_CTRL = 32,
91e046b86eSYevgeny Kliteynik 	DR_STE_SIZE_MATCH_TAG = 32,
9214c32fd1SAlex Vesker 	DR_STE_SIZE_TAG = 16,
9314c32fd1SAlex Vesker 	DR_STE_SIZE_MASK = 16,
9414c32fd1SAlex Vesker 	DR_STE_SIZE_REDUCED = DR_STE_SIZE - DR_STE_SIZE_MASK,
9514c32fd1SAlex Vesker };
9614c32fd1SAlex Vesker 
97d7418b4eSYevgeny Kliteynik enum mlx5dr_ste_ctx_action_cap {
98d7418b4eSYevgeny Kliteynik 	DR_STE_CTX_ACTION_CAP_NONE = 0,
992de40f68SYevgeny Kliteynik 	DR_STE_CTX_ACTION_CAP_TX_POP   = 1 << 0,
1002de40f68SYevgeny Kliteynik 	DR_STE_CTX_ACTION_CAP_RX_PUSH  = 1 << 1,
1012de40f68SYevgeny Kliteynik 	DR_STE_CTX_ACTION_CAP_RX_ENCAP = 1 << 2,
102638a07f1SYevgeny Kliteynik 	DR_STE_CTX_ACTION_CAP_POP_MDFY = 1 << 3,
103d7418b4eSYevgeny Kliteynik };
104d7418b4eSYevgeny Kliteynik 
10514c32fd1SAlex Vesker enum {
10614c32fd1SAlex Vesker 	DR_MODIFY_ACTION_SIZE = 8,
10714c32fd1SAlex Vesker };
10814c32fd1SAlex Vesker 
10914c32fd1SAlex Vesker enum mlx5dr_matcher_criteria {
11014c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_EMPTY = 0,
11114c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_OUTER = 1 << 0,
11214c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_MISC = 1 << 1,
11314c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_INNER = 1 << 2,
11414c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_MISC2 = 1 << 3,
11514c32fd1SAlex Vesker 	DR_MATCHER_CRITERIA_MISC3 = 1 << 4,
116160e9cb3SYevgeny Kliteynik 	DR_MATCHER_CRITERIA_MISC4 = 1 << 5,
1178c2b4feeSMuhammad Sammar 	DR_MATCHER_CRITERIA_MISC5 = 1 << 6,
1188c2b4feeSMuhammad Sammar 	DR_MATCHER_CRITERIA_MAX = 1 << 7,
11914c32fd1SAlex Vesker };
12014c32fd1SAlex Vesker 
12114c32fd1SAlex Vesker enum mlx5dr_action_type {
12214c32fd1SAlex Vesker 	DR_ACTION_TYP_TNL_L2_TO_L2,
12314c32fd1SAlex Vesker 	DR_ACTION_TYP_L2_TO_TNL_L2,
12414c32fd1SAlex Vesker 	DR_ACTION_TYP_TNL_L3_TO_L2,
12514c32fd1SAlex Vesker 	DR_ACTION_TYP_L2_TO_TNL_L3,
12614c32fd1SAlex Vesker 	DR_ACTION_TYP_DROP,
12714c32fd1SAlex Vesker 	DR_ACTION_TYP_QP,
12814c32fd1SAlex Vesker 	DR_ACTION_TYP_FT,
12914c32fd1SAlex Vesker 	DR_ACTION_TYP_CTR,
13014c32fd1SAlex Vesker 	DR_ACTION_TYP_TAG,
13114c32fd1SAlex Vesker 	DR_ACTION_TYP_MODIFY_HDR,
13214c32fd1SAlex Vesker 	DR_ACTION_TYP_VPORT,
13314c32fd1SAlex Vesker 	DR_ACTION_TYP_POP_VLAN,
13414c32fd1SAlex Vesker 	DR_ACTION_TYP_PUSH_VLAN,
1357ea9b398SYevgeny Kliteynik 	DR_ACTION_TYP_INSERT_HDR,
1360139145fSYevgeny Kliteynik 	DR_ACTION_TYP_REMOVE_HDR,
1371ab6dc35SYevgeny Kliteynik 	DR_ACTION_TYP_SAMPLER,
1388920d92bSYevgeny Kliteynik 	DR_ACTION_TYP_ASO_FLOW_METER,
139be6d5daeSYevgeny Kliteynik 	DR_ACTION_TYP_RANGE,
14014c32fd1SAlex Vesker 	DR_ACTION_TYP_MAX,
14114c32fd1SAlex Vesker };
14214c32fd1SAlex Vesker 
143667f2646SAlex Vesker enum mlx5dr_ipv {
144667f2646SAlex Vesker 	DR_RULE_IPV4,
145667f2646SAlex Vesker 	DR_RULE_IPV6,
146667f2646SAlex Vesker 	DR_RULE_IPV_MAX,
147667f2646SAlex Vesker };
148667f2646SAlex Vesker 
14914c32fd1SAlex Vesker struct mlx5dr_icm_pool;
15014c32fd1SAlex Vesker struct mlx5dr_icm_chunk;
151a00cd878SYevgeny Kliteynik struct mlx5dr_icm_buddy_mem;
15214c32fd1SAlex Vesker struct mlx5dr_ste_htbl;
15314c32fd1SAlex Vesker struct mlx5dr_match_param;
15414c32fd1SAlex Vesker struct mlx5dr_cmd_caps;
1558a015baeSYevgeny Kliteynik struct mlx5dr_rule_rx_tx;
15614c32fd1SAlex Vesker struct mlx5dr_matcher_rx_tx;
1575212f9c6SYevgeny Kliteynik struct mlx5dr_ste_ctx;
15817b56073SYevgeny Kliteynik struct mlx5dr_send_info_pool;
1594519fc45SYevgeny Kliteynik struct mlx5dr_icm_hot_chunk;
16014c32fd1SAlex Vesker 
16114c32fd1SAlex Vesker struct mlx5dr_ste {
16214c32fd1SAlex Vesker 	/* refcount: indicates the num of rules that using this ste */
1634ce380caSYevgeny Kliteynik 	u32 refcount;
16414c32fd1SAlex Vesker 
1658f853365SRongwei Liu 	/* this ste is part of a rule, located in ste's chain */
1668f853365SRongwei Liu 	u8 ste_chain_location;
1678f853365SRongwei Liu 
16814c32fd1SAlex Vesker 	/* attached to the miss_list head at each htbl entry */
16914c32fd1SAlex Vesker 	struct list_head miss_list_node;
17014c32fd1SAlex Vesker 
17114c32fd1SAlex Vesker 	/* this ste is member of htbl */
17214c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *htbl;
17314c32fd1SAlex Vesker 
17414c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *next_htbl;
17514c32fd1SAlex Vesker 
1768a015baeSYevgeny Kliteynik 	/* The rule this STE belongs to */
1778a015baeSYevgeny Kliteynik 	struct mlx5dr_rule_rx_tx *rule_rx_tx;
17814c32fd1SAlex Vesker };
17914c32fd1SAlex Vesker 
18014c32fd1SAlex Vesker struct mlx5dr_ste_htbl_ctrl {
18114c32fd1SAlex Vesker 	/* total number of valid entries belonging to this hash table. This
18214c32fd1SAlex Vesker 	 * includes the non collision and collision entries
18314c32fd1SAlex Vesker 	 */
18414c32fd1SAlex Vesker 	unsigned int num_of_valid_entries;
18514c32fd1SAlex Vesker 
18614c32fd1SAlex Vesker 	/* total number of collisions entries attached to this table */
18714c32fd1SAlex Vesker 	unsigned int num_of_collisions;
18814c32fd1SAlex Vesker };
18914c32fd1SAlex Vesker 
19014c32fd1SAlex Vesker struct mlx5dr_ste_htbl {
191dd2d3c8dSYevgeny Kliteynik 	u16 lu_type;
19214c32fd1SAlex Vesker 	u16 byte_mask;
1934ce380caSYevgeny Kliteynik 	u32 refcount;
19414c32fd1SAlex Vesker 	struct mlx5dr_icm_chunk *chunk;
19514c32fd1SAlex Vesker 	struct mlx5dr_ste *pointing_ste;
19614c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl_ctrl ctrl;
19714c32fd1SAlex Vesker };
19814c32fd1SAlex Vesker 
19914c32fd1SAlex Vesker struct mlx5dr_ste_send_info {
20014c32fd1SAlex Vesker 	struct mlx5dr_ste *ste;
20114c32fd1SAlex Vesker 	struct list_head send_list;
20214c32fd1SAlex Vesker 	u16 size;
20314c32fd1SAlex Vesker 	u16 offset;
20414c32fd1SAlex Vesker 	u8 data_cont[DR_STE_SIZE];
20514c32fd1SAlex Vesker 	u8 *data;
20614c32fd1SAlex Vesker };
20714c32fd1SAlex Vesker 
20814c32fd1SAlex Vesker void mlx5dr_send_fill_and_append_ste_send_info(struct mlx5dr_ste *ste, u16 size,
20914c32fd1SAlex Vesker 					       u16 offset, u8 *data,
21014c32fd1SAlex Vesker 					       struct mlx5dr_ste_send_info *ste_info,
21114c32fd1SAlex Vesker 					       struct list_head *send_list,
21214c32fd1SAlex Vesker 					       bool copy_data);
21314c32fd1SAlex Vesker 
21414c32fd1SAlex Vesker struct mlx5dr_ste_build {
21514c32fd1SAlex Vesker 	u8 inner:1;
21614c32fd1SAlex Vesker 	u8 rx:1;
217640bdb1fSAlaa Hleihel 	u8 vhca_id_valid:1;
218640bdb1fSAlaa Hleihel 	struct mlx5dr_domain *dmn;
21914c32fd1SAlex Vesker 	struct mlx5dr_cmd_caps *caps;
220dd2d3c8dSYevgeny Kliteynik 	u16 lu_type;
22114c32fd1SAlex Vesker 	u16 byte_mask;
22214c32fd1SAlex Vesker 	u8 bit_mask[DR_STE_SIZE_MASK];
22314c32fd1SAlex Vesker 	int (*ste_build_tag_func)(struct mlx5dr_match_param *spec,
22414c32fd1SAlex Vesker 				  struct mlx5dr_ste_build *sb,
225e6b69bf3SYevgeny Kliteynik 				  u8 *tag);
22614c32fd1SAlex Vesker };
22714c32fd1SAlex Vesker 
22814c32fd1SAlex Vesker struct mlx5dr_ste_htbl *
22914c32fd1SAlex Vesker mlx5dr_ste_htbl_alloc(struct mlx5dr_icm_pool *pool,
23014c32fd1SAlex Vesker 		      enum mlx5dr_icm_chunk_size chunk_size,
231dd2d3c8dSYevgeny Kliteynik 		      u16 lu_type, u16 byte_mask);
23214c32fd1SAlex Vesker 
23314c32fd1SAlex Vesker int mlx5dr_ste_htbl_free(struct mlx5dr_ste_htbl *htbl);
23414c32fd1SAlex Vesker 
mlx5dr_htbl_put(struct mlx5dr_ste_htbl * htbl)23514c32fd1SAlex Vesker static inline void mlx5dr_htbl_put(struct mlx5dr_ste_htbl *htbl)
23614c32fd1SAlex Vesker {
2374ce380caSYevgeny Kliteynik 	htbl->refcount--;
2384ce380caSYevgeny Kliteynik 	if (!htbl->refcount)
23914c32fd1SAlex Vesker 		mlx5dr_ste_htbl_free(htbl);
24014c32fd1SAlex Vesker }
24114c32fd1SAlex Vesker 
mlx5dr_htbl_get(struct mlx5dr_ste_htbl * htbl)24214c32fd1SAlex Vesker static inline void mlx5dr_htbl_get(struct mlx5dr_ste_htbl *htbl)
24314c32fd1SAlex Vesker {
2444ce380caSYevgeny Kliteynik 	htbl->refcount++;
24514c32fd1SAlex Vesker }
24614c32fd1SAlex Vesker 
24714c32fd1SAlex Vesker /* STE utils */
24814c32fd1SAlex Vesker u32 mlx5dr_ste_calc_hash_index(u8 *hw_ste_p, struct mlx5dr_ste_htbl *htbl);
2491207a772SYevgeny Kliteynik bool mlx5dr_ste_is_miss_addr_set(struct mlx5dr_ste_ctx *ste_ctx, u8 *hw_ste_p);
2506b93b400SYevgeny Kliteynik void mlx5dr_ste_set_miss_addr(struct mlx5dr_ste_ctx *ste_ctx,
2516b93b400SYevgeny Kliteynik 			      u8 *hw_ste, u64 miss_addr);
2526b93b400SYevgeny Kliteynik void mlx5dr_ste_set_hit_addr(struct mlx5dr_ste_ctx *ste_ctx,
2536b93b400SYevgeny Kliteynik 			     u8 *hw_ste, u64 icm_addr, u32 ht_size);
2546b93b400SYevgeny Kliteynik void mlx5dr_ste_set_hit_addr_by_next_htbl(struct mlx5dr_ste_ctx *ste_ctx,
2556b93b400SYevgeny Kliteynik 					  u8 *hw_ste,
2566b93b400SYevgeny Kliteynik 					  struct mlx5dr_ste_htbl *next_htbl);
25714c32fd1SAlex Vesker void mlx5dr_ste_set_bit_mask(u8 *hw_ste_p, u8 *bit_mask);
25814c32fd1SAlex Vesker bool mlx5dr_ste_is_last_in_rule(struct mlx5dr_matcher_rx_tx *nic_matcher,
25914c32fd1SAlex Vesker 				u8 ste_location);
26014c32fd1SAlex Vesker u64 mlx5dr_ste_get_icm_addr(struct mlx5dr_ste *ste);
26114c32fd1SAlex Vesker u64 mlx5dr_ste_get_mr_addr(struct mlx5dr_ste *ste);
26214c32fd1SAlex Vesker struct list_head *mlx5dr_ste_get_miss_list(struct mlx5dr_ste *ste);
26314c32fd1SAlex Vesker 
26464c78942SYevgeny Kliteynik #define MLX5DR_MAX_VLANS 2
2650caebaddSYevgeny Kliteynik #define MLX5DR_INVALID_PATTERN_INDEX 0xffffffff
26664c78942SYevgeny Kliteynik 
26764c78942SYevgeny Kliteynik struct mlx5dr_ste_actions_attr {
26864c78942SYevgeny Kliteynik 	u32	modify_index;
2690caebaddSYevgeny Kliteynik 	u32	modify_pat_idx;
27064c78942SYevgeny Kliteynik 	u16	modify_actions;
27140ff097fSYevgeny Kliteynik 	u8	*single_modify_action;
27264c78942SYevgeny Kliteynik 	u32	decap_index;
2730caebaddSYevgeny Kliteynik 	u32	decap_pat_idx;
27464c78942SYevgeny Kliteynik 	u16	decap_actions;
27564c78942SYevgeny Kliteynik 	u8	decap_with_vlan:1;
27664c78942SYevgeny Kliteynik 	u64	final_icm_addr;
27764c78942SYevgeny Kliteynik 	u32	flow_tag;
27864c78942SYevgeny Kliteynik 	u32	ctr_id;
27964c78942SYevgeny Kliteynik 	u16	gvmi;
28064c78942SYevgeny Kliteynik 	u16	hit_gvmi;
2817ea9b398SYevgeny Kliteynik 	struct {
2827ea9b398SYevgeny Kliteynik 		u32	id;
2837ea9b398SYevgeny Kliteynik 		u32	size;
2847ea9b398SYevgeny Kliteynik 		u8	param_0;
2857ea9b398SYevgeny Kliteynik 		u8	param_1;
2867ea9b398SYevgeny Kliteynik 	} reformat;
28764c78942SYevgeny Kliteynik 	struct {
28864c78942SYevgeny Kliteynik 		int	count;
28964c78942SYevgeny Kliteynik 		u32	headers[MLX5DR_MAX_VLANS];
29064c78942SYevgeny Kliteynik 	} vlans;
2918920d92bSYevgeny Kliteynik 
2928920d92bSYevgeny Kliteynik 	struct {
2938920d92bSYevgeny Kliteynik 		u32 obj_id;
2948920d92bSYevgeny Kliteynik 		u32 offset;
2958920d92bSYevgeny Kliteynik 		u8 dest_reg_id;
2968920d92bSYevgeny Kliteynik 		u8 init_color;
2978920d92bSYevgeny Kliteynik 	} aso_flow_meter;
298be6d5daeSYevgeny Kliteynik 
299be6d5daeSYevgeny Kliteynik 	struct {
300be6d5daeSYevgeny Kliteynik 		u64	miss_icm_addr;
301be6d5daeSYevgeny Kliteynik 		u32	definer_id;
302be6d5daeSYevgeny Kliteynik 		u32	min;
303be6d5daeSYevgeny Kliteynik 		u32	max;
304be6d5daeSYevgeny Kliteynik 	} range;
30564c78942SYevgeny Kliteynik };
30664c78942SYevgeny Kliteynik 
3076b93b400SYevgeny Kliteynik void mlx5dr_ste_set_actions_rx(struct mlx5dr_ste_ctx *ste_ctx,
3086b93b400SYevgeny Kliteynik 			       struct mlx5dr_domain *dmn,
30964c78942SYevgeny Kliteynik 			       u8 *action_type_set,
31064c78942SYevgeny Kliteynik 			       u8 *last_ste,
31164c78942SYevgeny Kliteynik 			       struct mlx5dr_ste_actions_attr *attr,
31264c78942SYevgeny Kliteynik 			       u32 *added_stes);
3136b93b400SYevgeny Kliteynik void mlx5dr_ste_set_actions_tx(struct mlx5dr_ste_ctx *ste_ctx,
3146b93b400SYevgeny Kliteynik 			       struct mlx5dr_domain *dmn,
31564c78942SYevgeny Kliteynik 			       u8 *action_type_set,
31664c78942SYevgeny Kliteynik 			       u8 *last_ste,
31764c78942SYevgeny Kliteynik 			       struct mlx5dr_ste_actions_attr *attr,
31864c78942SYevgeny Kliteynik 			       u32 *added_stes);
31964c78942SYevgeny Kliteynik 
3204781df92SYevgeny Kliteynik void mlx5dr_ste_set_action_set(struct mlx5dr_ste_ctx *ste_ctx,
3214781df92SYevgeny Kliteynik 			       __be64 *hw_action,
3224781df92SYevgeny Kliteynik 			       u8 hw_field,
3234781df92SYevgeny Kliteynik 			       u8 shifter,
3244781df92SYevgeny Kliteynik 			       u8 length,
3254781df92SYevgeny Kliteynik 			       u32 data);
3264781df92SYevgeny Kliteynik void mlx5dr_ste_set_action_add(struct mlx5dr_ste_ctx *ste_ctx,
3274781df92SYevgeny Kliteynik 			       __be64 *hw_action,
3284781df92SYevgeny Kliteynik 			       u8 hw_field,
3294781df92SYevgeny Kliteynik 			       u8 shifter,
3304781df92SYevgeny Kliteynik 			       u8 length,
3314781df92SYevgeny Kliteynik 			       u32 data);
3324781df92SYevgeny Kliteynik void mlx5dr_ste_set_action_copy(struct mlx5dr_ste_ctx *ste_ctx,
3334781df92SYevgeny Kliteynik 				__be64 *hw_action,
3344781df92SYevgeny Kliteynik 				u8 dst_hw_field,
3354781df92SYevgeny Kliteynik 				u8 dst_shifter,
3364781df92SYevgeny Kliteynik 				u8 dst_len,
3374781df92SYevgeny Kliteynik 				u8 src_hw_field,
3384781df92SYevgeny Kliteynik 				u8 src_shifter);
3394781df92SYevgeny Kliteynik int mlx5dr_ste_set_action_decap_l3_list(struct mlx5dr_ste_ctx *ste_ctx,
3404781df92SYevgeny Kliteynik 					void *data,
3414781df92SYevgeny Kliteynik 					u32 data_sz,
3424781df92SYevgeny Kliteynik 					u8 *hw_action,
3434781df92SYevgeny Kliteynik 					u32 hw_action_sz,
3444781df92SYevgeny Kliteynik 					u16 *used_hw_action_num);
3452533e726SYevgeny Kliteynik int mlx5dr_ste_alloc_modify_hdr(struct mlx5dr_action *action);
3462533e726SYevgeny Kliteynik void mlx5dr_ste_free_modify_hdr(struct mlx5dr_action *action);
3474781df92SYevgeny Kliteynik 
3484781df92SYevgeny Kliteynik const struct mlx5dr_ste_action_modify_field *
3494781df92SYevgeny Kliteynik mlx5dr_ste_conv_modify_hdr_sw_field(struct mlx5dr_ste_ctx *ste_ctx, u16 sw_field);
3504781df92SYevgeny Kliteynik 
3515212f9c6SYevgeny Kliteynik struct mlx5dr_ste_ctx *mlx5dr_ste_get_ctx(u8 version);
35214c32fd1SAlex Vesker void mlx5dr_ste_free(struct mlx5dr_ste *ste,
35314c32fd1SAlex Vesker 		     struct mlx5dr_matcher *matcher,
35414c32fd1SAlex Vesker 		     struct mlx5dr_matcher_rx_tx *nic_matcher);
mlx5dr_ste_put(struct mlx5dr_ste * ste,struct mlx5dr_matcher * matcher,struct mlx5dr_matcher_rx_tx * nic_matcher)35514c32fd1SAlex Vesker static inline void mlx5dr_ste_put(struct mlx5dr_ste *ste,
35614c32fd1SAlex Vesker 				  struct mlx5dr_matcher *matcher,
35714c32fd1SAlex Vesker 				  struct mlx5dr_matcher_rx_tx *nic_matcher)
35814c32fd1SAlex Vesker {
3594ce380caSYevgeny Kliteynik 	ste->refcount--;
3604ce380caSYevgeny Kliteynik 	if (!ste->refcount)
36114c32fd1SAlex Vesker 		mlx5dr_ste_free(ste, matcher, nic_matcher);
36214c32fd1SAlex Vesker }
36314c32fd1SAlex Vesker 
36414c32fd1SAlex Vesker /* initial as 0, increased only when ste appears in a new rule */
mlx5dr_ste_get(struct mlx5dr_ste * ste)36514c32fd1SAlex Vesker static inline void mlx5dr_ste_get(struct mlx5dr_ste *ste)
36614c32fd1SAlex Vesker {
3674ce380caSYevgeny Kliteynik 	ste->refcount++;
36814c32fd1SAlex Vesker }
36914c32fd1SAlex Vesker 
mlx5dr_ste_is_not_used(struct mlx5dr_ste * ste)37097ffd895SYevgeny Kliteynik static inline bool mlx5dr_ste_is_not_used(struct mlx5dr_ste *ste)
37197ffd895SYevgeny Kliteynik {
37297ffd895SYevgeny Kliteynik 	return !ste->refcount;
37397ffd895SYevgeny Kliteynik }
37497ffd895SYevgeny Kliteynik 
37514c32fd1SAlex Vesker bool mlx5dr_ste_equal_tag(void *src, void *dst);
37614c32fd1SAlex Vesker int mlx5dr_ste_create_next_htbl(struct mlx5dr_matcher *matcher,
37714c32fd1SAlex Vesker 				struct mlx5dr_matcher_rx_tx *nic_matcher,
37814c32fd1SAlex Vesker 				struct mlx5dr_ste *ste,
37914c32fd1SAlex Vesker 				u8 *cur_hw_ste,
38014c32fd1SAlex Vesker 				enum mlx5dr_icm_chunk_size log_table_size);
38114c32fd1SAlex Vesker 
38214c32fd1SAlex Vesker /* STE build functions */
38314c32fd1SAlex Vesker int mlx5dr_ste_build_pre_check(struct mlx5dr_domain *dmn,
38414c32fd1SAlex Vesker 			       u8 match_criteria,
38514c32fd1SAlex Vesker 			       struct mlx5dr_match_param *mask,
38614c32fd1SAlex Vesker 			       struct mlx5dr_match_param *value);
38714c32fd1SAlex Vesker int mlx5dr_ste_build_ste_arr(struct mlx5dr_matcher *matcher,
38814c32fd1SAlex Vesker 			     struct mlx5dr_matcher_rx_tx *nic_matcher,
38914c32fd1SAlex Vesker 			     struct mlx5dr_match_param *value,
39014c32fd1SAlex Vesker 			     u8 *ste_arr);
3915212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_src_dst(struct mlx5dr_ste_ctx *ste_ctx,
3925212f9c6SYevgeny Kliteynik 				     struct mlx5dr_ste_build *builder,
39314c32fd1SAlex Vesker 				     struct mlx5dr_match_param *mask,
39414c32fd1SAlex Vesker 				     bool inner, bool rx);
3955212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv4_5_tuple(struct mlx5dr_ste_ctx *ste_ctx,
3965212f9c6SYevgeny Kliteynik 					  struct mlx5dr_ste_build *sb,
39714c32fd1SAlex Vesker 					  struct mlx5dr_match_param *mask,
39814c32fd1SAlex Vesker 					  bool inner, bool rx);
3995212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv4_misc(struct mlx5dr_ste_ctx *ste_ctx,
4005212f9c6SYevgeny Kliteynik 				       struct mlx5dr_ste_build *sb,
40114c32fd1SAlex Vesker 				       struct mlx5dr_match_param *mask,
40214c32fd1SAlex Vesker 				       bool inner, bool rx);
4035212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv6_dst(struct mlx5dr_ste_ctx *ste_ctx,
4045212f9c6SYevgeny Kliteynik 				      struct mlx5dr_ste_build *sb,
40514c32fd1SAlex Vesker 				      struct mlx5dr_match_param *mask,
40614c32fd1SAlex Vesker 				      bool inner, bool rx);
4075212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l3_ipv6_src(struct mlx5dr_ste_ctx *ste_ctx,
4085212f9c6SYevgeny Kliteynik 				      struct mlx5dr_ste_build *sb,
40914c32fd1SAlex Vesker 				      struct mlx5dr_match_param *mask,
41014c32fd1SAlex Vesker 				      bool inner, bool rx);
4115212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_src(struct mlx5dr_ste_ctx *ste_ctx,
4125212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
41314c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
41414c32fd1SAlex Vesker 				 bool inner, bool rx);
4155212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_dst(struct mlx5dr_ste_ctx *ste_ctx,
4165212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
41714c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
41814c32fd1SAlex Vesker 				 bool inner, bool rx);
4195212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l2_tnl(struct mlx5dr_ste_ctx *ste_ctx,
4205212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
42114c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
42214c32fd1SAlex Vesker 				 bool inner, bool rx);
4235212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_ipv6_l3_l4(struct mlx5dr_ste_ctx *ste_ctx,
4245212f9c6SYevgeny Kliteynik 				     struct mlx5dr_ste_build *sb,
42514c32fd1SAlex Vesker 				     struct mlx5dr_match_param *mask,
42614c32fd1SAlex Vesker 				     bool inner, bool rx);
4275212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_eth_l4_misc(struct mlx5dr_ste_ctx *ste_ctx,
4285212f9c6SYevgeny Kliteynik 				  struct mlx5dr_ste_build *sb,
42914c32fd1SAlex Vesker 				  struct mlx5dr_match_param *mask,
43014c32fd1SAlex Vesker 				  bool inner, bool rx);
4315212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_gre(struct mlx5dr_ste_ctx *ste_ctx,
4325212f9c6SYevgeny Kliteynik 			      struct mlx5dr_ste_build *sb,
43314c32fd1SAlex Vesker 			      struct mlx5dr_match_param *mask,
43414c32fd1SAlex Vesker 			      bool inner, bool rx);
4355212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_mpls(struct mlx5dr_ste_ctx *ste_ctx,
4365212f9c6SYevgeny Kliteynik 			   struct mlx5dr_ste_build *sb,
43714c32fd1SAlex Vesker 			   struct mlx5dr_match_param *mask,
43814c32fd1SAlex Vesker 			   bool inner, bool rx);
4395212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_mpls(struct mlx5dr_ste_ctx *ste_ctx,
4405212f9c6SYevgeny Kliteynik 			       struct mlx5dr_ste_build *sb,
44114c32fd1SAlex Vesker 			       struct mlx5dr_match_param *mask,
44214c32fd1SAlex Vesker 			       bool inner, bool rx);
44335ba005dSYevgeny Kliteynik void mlx5dr_ste_build_tnl_mpls_over_gre(struct mlx5dr_ste_ctx *ste_ctx,
44435ba005dSYevgeny Kliteynik 					struct mlx5dr_ste_build *sb,
44535ba005dSYevgeny Kliteynik 					struct mlx5dr_match_param *mask,
44635ba005dSYevgeny Kliteynik 					struct mlx5dr_cmd_caps *caps,
44735ba005dSYevgeny Kliteynik 					bool inner, bool rx);
44835ba005dSYevgeny Kliteynik void mlx5dr_ste_build_tnl_mpls_over_udp(struct mlx5dr_ste_ctx *ste_ctx,
44935ba005dSYevgeny Kliteynik 					struct mlx5dr_ste_build *sb,
45035ba005dSYevgeny Kliteynik 					struct mlx5dr_match_param *mask,
45135ba005dSYevgeny Kliteynik 					struct mlx5dr_cmd_caps *caps,
45235ba005dSYevgeny Kliteynik 					bool inner, bool rx);
4534923938dSYevgeny Kliteynik void mlx5dr_ste_build_icmp(struct mlx5dr_ste_ctx *ste_ctx,
4545212f9c6SYevgeny Kliteynik 			   struct mlx5dr_ste_build *sb,
45514c32fd1SAlex Vesker 			   struct mlx5dr_match_param *mask,
45614c32fd1SAlex Vesker 			   struct mlx5dr_cmd_caps *caps,
45714c32fd1SAlex Vesker 			   bool inner, bool rx);
4585212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_vxlan_gpe(struct mlx5dr_ste_ctx *ste_ctx,
4595212f9c6SYevgeny Kliteynik 				    struct mlx5dr_ste_build *sb,
46014c32fd1SAlex Vesker 				    struct mlx5dr_match_param *mask,
46114c32fd1SAlex Vesker 				    bool inner, bool rx);
4625212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_tnl_geneve(struct mlx5dr_ste_ctx *ste_ctx,
4635212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
464b6d12238SYevgeny Kliteynik 				 struct mlx5dr_match_param *mask,
465b6d12238SYevgeny Kliteynik 				 bool inner, bool rx);
4663442e033SYevgeny Kliteynik void mlx5dr_ste_build_tnl_geneve_tlv_opt(struct mlx5dr_ste_ctx *ste_ctx,
4673442e033SYevgeny Kliteynik 					 struct mlx5dr_ste_build *sb,
4683442e033SYevgeny Kliteynik 					 struct mlx5dr_match_param *mask,
4693442e033SYevgeny Kliteynik 					 struct mlx5dr_cmd_caps *caps,
4703442e033SYevgeny Kliteynik 					 bool inner, bool rx);
471f59464e2SYevgeny Kliteynik void mlx5dr_ste_build_tnl_geneve_tlv_opt_exist(struct mlx5dr_ste_ctx *ste_ctx,
472f59464e2SYevgeny Kliteynik 					       struct mlx5dr_ste_build *sb,
473f59464e2SYevgeny Kliteynik 					       struct mlx5dr_match_param *mask,
474f59464e2SYevgeny Kliteynik 					       struct mlx5dr_cmd_caps *caps,
475f59464e2SYevgeny Kliteynik 					       bool inner, bool rx);
476df9dd15aSYevgeny Kliteynik void mlx5dr_ste_build_tnl_gtpu(struct mlx5dr_ste_ctx *ste_ctx,
477df9dd15aSYevgeny Kliteynik 			       struct mlx5dr_ste_build *sb,
478df9dd15aSYevgeny Kliteynik 			       struct mlx5dr_match_param *mask,
479df9dd15aSYevgeny Kliteynik 			       bool inner, bool rx);
480df9dd15aSYevgeny Kliteynik void mlx5dr_ste_build_tnl_gtpu_flex_parser_0(struct mlx5dr_ste_ctx *ste_ctx,
481df9dd15aSYevgeny Kliteynik 					     struct mlx5dr_ste_build *sb,
482df9dd15aSYevgeny Kliteynik 					     struct mlx5dr_match_param *mask,
483df9dd15aSYevgeny Kliteynik 					     struct mlx5dr_cmd_caps *caps,
484df9dd15aSYevgeny Kliteynik 					     bool inner, bool rx);
485df9dd15aSYevgeny Kliteynik void mlx5dr_ste_build_tnl_gtpu_flex_parser_1(struct mlx5dr_ste_ctx *ste_ctx,
486df9dd15aSYevgeny Kliteynik 					     struct mlx5dr_ste_build *sb,
487df9dd15aSYevgeny Kliteynik 					     struct mlx5dr_match_param *mask,
488df9dd15aSYevgeny Kliteynik 					     struct mlx5dr_cmd_caps *caps,
489df9dd15aSYevgeny Kliteynik 					     bool inner, bool rx);
49009753babSMuhammad Sammar void mlx5dr_ste_build_tnl_header_0_1(struct mlx5dr_ste_ctx *ste_ctx,
49109753babSMuhammad Sammar 				     struct mlx5dr_ste_build *sb,
49209753babSMuhammad Sammar 				     struct mlx5dr_match_param *mask,
49309753babSMuhammad Sammar 				     bool inner, bool rx);
4945212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_general_purpose(struct mlx5dr_ste_ctx *ste_ctx,
4955212f9c6SYevgeny Kliteynik 				      struct mlx5dr_ste_build *sb,
49614c32fd1SAlex Vesker 				      struct mlx5dr_match_param *mask,
49714c32fd1SAlex Vesker 				      bool inner, bool rx);
4985212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_register_0(struct mlx5dr_ste_ctx *ste_ctx,
4995212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
50014c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
50114c32fd1SAlex Vesker 				 bool inner, bool rx);
5025212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_register_1(struct mlx5dr_ste_ctx *ste_ctx,
5035212f9c6SYevgeny Kliteynik 				 struct mlx5dr_ste_build *sb,
50414c32fd1SAlex Vesker 				 struct mlx5dr_match_param *mask,
50514c32fd1SAlex Vesker 				 bool inner, bool rx);
5065212f9c6SYevgeny Kliteynik void mlx5dr_ste_build_src_gvmi_qpn(struct mlx5dr_ste_ctx *ste_ctx,
5075212f9c6SYevgeny Kliteynik 				   struct mlx5dr_ste_build *sb,
50814c32fd1SAlex Vesker 				   struct mlx5dr_match_param *mask,
509640bdb1fSAlaa Hleihel 				   struct mlx5dr_domain *dmn,
51014c32fd1SAlex Vesker 				   bool inner, bool rx);
511160e9cb3SYevgeny Kliteynik void mlx5dr_ste_build_flex_parser_0(struct mlx5dr_ste_ctx *ste_ctx,
512160e9cb3SYevgeny Kliteynik 				    struct mlx5dr_ste_build *sb,
513160e9cb3SYevgeny Kliteynik 				    struct mlx5dr_match_param *mask,
514160e9cb3SYevgeny Kliteynik 				    bool inner, bool rx);
515160e9cb3SYevgeny Kliteynik void mlx5dr_ste_build_flex_parser_1(struct mlx5dr_ste_ctx *ste_ctx,
516160e9cb3SYevgeny Kliteynik 				    struct mlx5dr_ste_build *sb,
517160e9cb3SYevgeny Kliteynik 				    struct mlx5dr_match_param *mask,
518160e9cb3SYevgeny Kliteynik 				    bool inner, bool rx);
51914c32fd1SAlex Vesker void mlx5dr_ste_build_empty_always_hit(struct mlx5dr_ste_build *sb, bool rx);
52014c32fd1SAlex Vesker 
52114c32fd1SAlex Vesker /* Actions utils */
52214c32fd1SAlex Vesker int mlx5dr_actions_build_ste_arr(struct mlx5dr_matcher *matcher,
52314c32fd1SAlex Vesker 				 struct mlx5dr_matcher_rx_tx *nic_matcher,
52414c32fd1SAlex Vesker 				 struct mlx5dr_action *actions[],
52514c32fd1SAlex Vesker 				 u32 num_actions,
52614c32fd1SAlex Vesker 				 u8 *ste_arr,
52714c32fd1SAlex Vesker 				 u32 *new_hw_ste_arr_sz);
52814c32fd1SAlex Vesker 
52914c32fd1SAlex Vesker struct mlx5dr_match_spec {
53014c32fd1SAlex Vesker 	u32 smac_47_16;		/* Source MAC address of incoming packet */
53114c32fd1SAlex Vesker 	/* Incoming packet Ethertype - this is the Ethertype
53214c32fd1SAlex Vesker 	 * following the last VLAN tag of the packet
53314c32fd1SAlex Vesker 	 */
53414c32fd1SAlex Vesker 	u32 smac_15_0:16;	/* Source MAC address of incoming packet */
5357766c9b9SMuhammad Sammar 	u32 ethertype:16;
5367766c9b9SMuhammad Sammar 
53714c32fd1SAlex Vesker 	u32 dmac_47_16;		/* Destination MAC address of incoming packet */
5387766c9b9SMuhammad Sammar 
5397766c9b9SMuhammad Sammar 	u32 dmac_15_0:16;	/* Destination MAC address of incoming packet */
54014c32fd1SAlex Vesker 	/* Priority of first VLAN tag in the incoming packet.
54114c32fd1SAlex Vesker 	 * Valid only when cvlan_tag==1 or svlan_tag==1
54214c32fd1SAlex Vesker 	 */
54314c32fd1SAlex Vesker 	u32 first_prio:3;
5447766c9b9SMuhammad Sammar 	/* CFI bit of first VLAN tag in the incoming packet.
5457766c9b9SMuhammad Sammar 	 * Valid only when cvlan_tag==1 or svlan_tag==1
54614c32fd1SAlex Vesker 	 */
5477766c9b9SMuhammad Sammar 	u32 first_cfi:1;
5487766c9b9SMuhammad Sammar 	/* VLAN ID of first VLAN tag in the incoming packet.
5497766c9b9SMuhammad Sammar 	 * Valid only when cvlan_tag==1 or svlan_tag==1
55014c32fd1SAlex Vesker 	 */
5517766c9b9SMuhammad Sammar 	u32 first_vid:12;
5527766c9b9SMuhammad Sammar 
5537766c9b9SMuhammad Sammar 	u32 ip_protocol:8;	/* IP protocol */
55414c32fd1SAlex Vesker 	/* Differentiated Services Code Point derived from
55514c32fd1SAlex Vesker 	 * Traffic Class/TOS field of IPv6/v4
55614c32fd1SAlex Vesker 	 */
55714c32fd1SAlex Vesker 	u32 ip_dscp:6;
5587766c9b9SMuhammad Sammar 	/* Explicit Congestion Notification derived from
5597766c9b9SMuhammad Sammar 	 * Traffic Class/TOS field of IPv6/v4
5607766c9b9SMuhammad Sammar 	 */
5617766c9b9SMuhammad Sammar 	u32 ip_ecn:2;
5627766c9b9SMuhammad Sammar 	/* The first vlan in the packet is c-vlan (0x8100).
5637766c9b9SMuhammad Sammar 	 * cvlan_tag and svlan_tag cannot be set together
5647766c9b9SMuhammad Sammar 	 */
5657766c9b9SMuhammad Sammar 	u32 cvlan_tag:1;
5667766c9b9SMuhammad Sammar 	/* The first vlan in the packet is s-vlan (0x8a88).
5677766c9b9SMuhammad Sammar 	 * cvlan_tag and svlan_tag cannot be set together
5687766c9b9SMuhammad Sammar 	 */
5697766c9b9SMuhammad Sammar 	u32 svlan_tag:1;
5707766c9b9SMuhammad Sammar 	u32 frag:1;		/* Packet is an IP fragment */
5717766c9b9SMuhammad Sammar 	u32 ip_version:4;	/* IP version */
5727766c9b9SMuhammad Sammar 	/* TCP flags. ;Bit 0: FIN;Bit 1: SYN;Bit 2: RST;Bit 3: PSH;Bit 4: ACK;
5737766c9b9SMuhammad Sammar 	 *             Bit 5: URG;Bit 6: ECE;Bit 7: CWR;Bit 8: NS
5747766c9b9SMuhammad Sammar 	 */
5757766c9b9SMuhammad Sammar 	u32 tcp_flags:9;
5767766c9b9SMuhammad Sammar 
5777766c9b9SMuhammad Sammar 	/* TCP source port.;tcp and udp sport/dport are mutually exclusive */
5787766c9b9SMuhammad Sammar 	u32 tcp_sport:16;
57914c32fd1SAlex Vesker 	/* TCP destination port.
58014c32fd1SAlex Vesker 	 * tcp and udp sport/dport are mutually exclusive
58114c32fd1SAlex Vesker 	 */
58214c32fd1SAlex Vesker 	u32 tcp_dport:16;
5837766c9b9SMuhammad Sammar 
5845c422bfaSYevgeny Kliteynik 	u32 reserved_auto1:16;
5855c422bfaSYevgeny Kliteynik 	u32 ipv4_ihl:4;
5865c422bfaSYevgeny Kliteynik 	u32 reserved_auto2:4;
58714c32fd1SAlex Vesker 	u32 ttl_hoplimit:8;
5887766c9b9SMuhammad Sammar 
58914c32fd1SAlex Vesker 	/* UDP source port.;tcp and udp sport/dport are mutually exclusive */
59014c32fd1SAlex Vesker 	u32 udp_sport:16;
5917766c9b9SMuhammad Sammar 	/* UDP destination port.;tcp and udp sport/dport are mutually exclusive */
5927766c9b9SMuhammad Sammar 	u32 udp_dport:16;
5937766c9b9SMuhammad Sammar 
59414c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
59514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
59614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
59714c32fd1SAlex Vesker 	 */
59814c32fd1SAlex Vesker 	u32 src_ip_127_96;
59914c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
60014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
60114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
60214c32fd1SAlex Vesker 	 */
60314c32fd1SAlex Vesker 	u32 src_ip_95_64;
60414c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
60514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
60614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
60714c32fd1SAlex Vesker 	 */
60814c32fd1SAlex Vesker 	u32 src_ip_63_32;
60914c32fd1SAlex Vesker 	/* IPv6 source address of incoming packets
61014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
61114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
61214c32fd1SAlex Vesker 	 */
61314c32fd1SAlex Vesker 	u32 src_ip_31_0;
61414c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
61514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
61614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
61714c32fd1SAlex Vesker 	 */
61814c32fd1SAlex Vesker 	u32 dst_ip_127_96;
61914c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
62014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
62114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
62214c32fd1SAlex Vesker 	 */
62314c32fd1SAlex Vesker 	u32 dst_ip_95_64;
62414c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
62514c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
62614c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
62714c32fd1SAlex Vesker 	 */
62814c32fd1SAlex Vesker 	u32 dst_ip_63_32;
62914c32fd1SAlex Vesker 	/* IPv6 destination address of incoming packets
63014c32fd1SAlex Vesker 	 * For IPv4 address use bits 31:0 (rest of the bits are reserved)
63114c32fd1SAlex Vesker 	 * This field should be qualified by an appropriate ethertype
63214c32fd1SAlex Vesker 	 */
63314c32fd1SAlex Vesker 	u32 dst_ip_31_0;
63414c32fd1SAlex Vesker };
63514c32fd1SAlex Vesker 
63614c32fd1SAlex Vesker struct mlx5dr_match_misc {
63714c32fd1SAlex Vesker 	/* used with GRE, checksum exist when gre_c_present == 1 */
63814c32fd1SAlex Vesker 	u32 gre_c_present:1;
6397766c9b9SMuhammad Sammar 	u32 reserved_auto1:1;
6407766c9b9SMuhammad Sammar 	/* used with GRE, key exist when gre_k_present == 1 */
6417766c9b9SMuhammad Sammar 	u32 gre_k_present:1;
6427766c9b9SMuhammad Sammar 	/* used with GRE, sequence number exist when gre_s_present == 1 */
6437766c9b9SMuhammad Sammar 	u32 gre_s_present:1;
6447766c9b9SMuhammad Sammar 	u32 source_vhca_port:4;
6457766c9b9SMuhammad Sammar 	u32 source_sqn:24;		/* Source SQN */
6467766c9b9SMuhammad Sammar 
6477766c9b9SMuhammad Sammar 	u32 source_eswitch_owner_vhca_id:16;
64814c32fd1SAlex Vesker 	/* Source port.;0xffff determines wire port */
64914c32fd1SAlex Vesker 	u32 source_port:16;
6507766c9b9SMuhammad Sammar 
65114c32fd1SAlex Vesker 	/* Priority of second VLAN tag in the outer header of the incoming packet.
65214c32fd1SAlex Vesker 	 * Valid only when outer_second_cvlan_tag ==1 or outer_second_svlan_tag ==1
65314c32fd1SAlex Vesker 	 */
65414c32fd1SAlex Vesker 	u32 outer_second_prio:3;
6557766c9b9SMuhammad Sammar 	/* CFI bit of first VLAN tag in the outer header of the incoming packet.
6567766c9b9SMuhammad Sammar 	 * Valid only when outer_second_cvlan_tag ==1 or outer_second_svlan_tag ==1
65714c32fd1SAlex Vesker 	 */
6587766c9b9SMuhammad Sammar 	u32 outer_second_cfi:1;
6597766c9b9SMuhammad Sammar 	/* VLAN ID of first VLAN tag the outer header of the incoming packet.
6607766c9b9SMuhammad Sammar 	 * Valid only when outer_second_cvlan_tag ==1 or outer_second_svlan_tag ==1
6617766c9b9SMuhammad Sammar 	 */
6627766c9b9SMuhammad Sammar 	u32 outer_second_vid:12;
6637766c9b9SMuhammad Sammar 	/* Priority of second VLAN tag in the inner header of the incoming packet.
6647766c9b9SMuhammad Sammar 	 * Valid only when inner_second_cvlan_tag ==1 or inner_second_svlan_tag ==1
6657766c9b9SMuhammad Sammar 	 */
6667766c9b9SMuhammad Sammar 	u32 inner_second_prio:3;
6677766c9b9SMuhammad Sammar 	/* CFI bit of first VLAN tag in the inner header of the incoming packet.
6687766c9b9SMuhammad Sammar 	 * Valid only when inner_second_cvlan_tag ==1 or inner_second_svlan_tag ==1
6697766c9b9SMuhammad Sammar 	 */
6707766c9b9SMuhammad Sammar 	u32 inner_second_cfi:1;
6717766c9b9SMuhammad Sammar 	/* VLAN ID of first VLAN tag the inner header of the incoming packet.
6727766c9b9SMuhammad Sammar 	 * Valid only when inner_second_cvlan_tag ==1 or inner_second_svlan_tag ==1
6737766c9b9SMuhammad Sammar 	 */
6747766c9b9SMuhammad Sammar 	u32 inner_second_vid:12;
6757766c9b9SMuhammad Sammar 
6767766c9b9SMuhammad Sammar 	u32 outer_second_cvlan_tag:1;
6777766c9b9SMuhammad Sammar 	u32 inner_second_cvlan_tag:1;
6787766c9b9SMuhammad Sammar 	/* The second vlan in the outer header of the packet is c-vlan (0x8100).
67914c32fd1SAlex Vesker 	 * outer_second_cvlan_tag and outer_second_svlan_tag cannot be set together
68014c32fd1SAlex Vesker 	 */
68114c32fd1SAlex Vesker 	u32 outer_second_svlan_tag:1;
68214c32fd1SAlex Vesker 	/* The second vlan in the inner header of the packet is c-vlan (0x8100).
68314c32fd1SAlex Vesker 	 * inner_second_cvlan_tag and inner_second_svlan_tag cannot be set together
68414c32fd1SAlex Vesker 	 */
6857766c9b9SMuhammad Sammar 	u32 inner_second_svlan_tag:1;
6867766c9b9SMuhammad Sammar 	/* The second vlan in the outer header of the packet is s-vlan (0x8a88).
68714c32fd1SAlex Vesker 	 * outer_second_cvlan_tag and outer_second_svlan_tag cannot be set together
68814c32fd1SAlex Vesker 	 */
6897766c9b9SMuhammad Sammar 	u32 reserved_auto2:12;
6907766c9b9SMuhammad Sammar 	/* The second vlan in the inner header of the packet is s-vlan (0x8a88).
6917766c9b9SMuhammad Sammar 	 * inner_second_cvlan_tag and inner_second_svlan_tag cannot be set together
6927766c9b9SMuhammad Sammar 	 */
6937766c9b9SMuhammad Sammar 	u32 gre_protocol:16;		/* GRE Protocol (outer) */
6947766c9b9SMuhammad Sammar 
69514c32fd1SAlex Vesker 	u32 gre_key_h:24;		/* GRE Key[31:8] (outer) */
6967766c9b9SMuhammad Sammar 	u32 gre_key_l:8;		/* GRE Key [7:0] (outer) */
6977766c9b9SMuhammad Sammar 
69814c32fd1SAlex Vesker 	u32 vxlan_vni:24;		/* VXLAN VNI (outer) */
6997766c9b9SMuhammad Sammar 	u32 reserved_auto3:8;
7007766c9b9SMuhammad Sammar 
70114c32fd1SAlex Vesker 	u32 geneve_vni:24;		/* GENEVE VNI field (outer) */
702f59464e2SYevgeny Kliteynik 	u32 reserved_auto4:6;
703f59464e2SYevgeny Kliteynik 	u32 geneve_tlv_option_0_exist:1;
7047766c9b9SMuhammad Sammar 	u32 geneve_oam:1;		/* GENEVE OAM field (outer) */
7057766c9b9SMuhammad Sammar 
7067766c9b9SMuhammad Sammar 	u32 reserved_auto5:12;
70714c32fd1SAlex Vesker 	u32 outer_ipv6_flow_label:20;	/* Flow label of incoming IPv6 packet (outer) */
7087766c9b9SMuhammad Sammar 
70914c32fd1SAlex Vesker 	u32 reserved_auto6:12;
71014c32fd1SAlex Vesker 	u32 inner_ipv6_flow_label:20;	/* Flow label of incoming IPv6 packet (inner) */
7117766c9b9SMuhammad Sammar 
7127766c9b9SMuhammad Sammar 	u32 reserved_auto7:10;
71314c32fd1SAlex Vesker 	u32 geneve_opt_len:6;		/* GENEVE OptLen (outer) */
7147766c9b9SMuhammad Sammar 	u32 geneve_protocol_type:16;	/* GENEVE protocol type (outer) */
7157766c9b9SMuhammad Sammar 
7167766c9b9SMuhammad Sammar 	u32 reserved_auto8:8;
71714c32fd1SAlex Vesker 	u32 bth_dst_qp:24;		/* Destination QP in BTH header */
7187766c9b9SMuhammad Sammar 
7197766c9b9SMuhammad Sammar 	u32 reserved_auto9;
7207766c9b9SMuhammad Sammar 	u32 outer_esp_spi;
7217766c9b9SMuhammad Sammar 	u32 reserved_auto10[3];
72214c32fd1SAlex Vesker };
72314c32fd1SAlex Vesker 
72414c32fd1SAlex Vesker struct mlx5dr_match_misc2 {
72514c32fd1SAlex Vesker 	u32 outer_first_mpls_label:20;		/* First MPLS LABEL (outer) */
7267766c9b9SMuhammad Sammar 	u32 outer_first_mpls_exp:3;		/* First MPLS EXP (outer) */
7277766c9b9SMuhammad Sammar 	u32 outer_first_mpls_s_bos:1;		/* First MPLS S_BOS (outer) */
7287766c9b9SMuhammad Sammar 	u32 outer_first_mpls_ttl:8;		/* First MPLS TTL (outer) */
7297766c9b9SMuhammad Sammar 
73014c32fd1SAlex Vesker 	u32 inner_first_mpls_label:20;		/* First MPLS LABEL (inner) */
7317766c9b9SMuhammad Sammar 	u32 inner_first_mpls_exp:3;		/* First MPLS EXP (inner) */
7327766c9b9SMuhammad Sammar 	u32 inner_first_mpls_s_bos:1;		/* First MPLS S_BOS (inner) */
7337766c9b9SMuhammad Sammar 	u32 inner_first_mpls_ttl:8;		/* First MPLS TTL (inner) */
7347766c9b9SMuhammad Sammar 
73514c32fd1SAlex Vesker 	u32 outer_first_mpls_over_gre_label:20;	/* last MPLS LABEL (outer) */
7367766c9b9SMuhammad Sammar 	u32 outer_first_mpls_over_gre_exp:3;	/* last MPLS EXP (outer) */
7377766c9b9SMuhammad Sammar 	u32 outer_first_mpls_over_gre_s_bos:1;	/* last MPLS S_BOS (outer) */
7387766c9b9SMuhammad Sammar 	u32 outer_first_mpls_over_gre_ttl:8;	/* last MPLS TTL (outer) */
7397766c9b9SMuhammad Sammar 
74014c32fd1SAlex Vesker 	u32 outer_first_mpls_over_udp_label:20;	/* last MPLS LABEL (outer) */
7417766c9b9SMuhammad Sammar 	u32 outer_first_mpls_over_udp_exp:3;	/* last MPLS EXP (outer) */
7427766c9b9SMuhammad Sammar 	u32 outer_first_mpls_over_udp_s_bos:1;	/* last MPLS S_BOS (outer) */
7437766c9b9SMuhammad Sammar 	u32 outer_first_mpls_over_udp_ttl:8;	/* last MPLS TTL (outer) */
7447766c9b9SMuhammad Sammar 
74514c32fd1SAlex Vesker 	u32 metadata_reg_c_7;			/* metadata_reg_c_7 */
74614c32fd1SAlex Vesker 	u32 metadata_reg_c_6;			/* metadata_reg_c_6 */
74714c32fd1SAlex Vesker 	u32 metadata_reg_c_5;			/* metadata_reg_c_5 */
74814c32fd1SAlex Vesker 	u32 metadata_reg_c_4;			/* metadata_reg_c_4 */
74914c32fd1SAlex Vesker 	u32 metadata_reg_c_3;			/* metadata_reg_c_3 */
75014c32fd1SAlex Vesker 	u32 metadata_reg_c_2;			/* metadata_reg_c_2 */
75114c32fd1SAlex Vesker 	u32 metadata_reg_c_1;			/* metadata_reg_c_1 */
75214c32fd1SAlex Vesker 	u32 metadata_reg_c_0;			/* metadata_reg_c_0 */
75314c32fd1SAlex Vesker 	u32 metadata_reg_a;			/* metadata_reg_a */
7547766c9b9SMuhammad Sammar 	u32 reserved_auto1[3];
75514c32fd1SAlex Vesker };
75614c32fd1SAlex Vesker 
75714c32fd1SAlex Vesker struct mlx5dr_match_misc3 {
75814c32fd1SAlex Vesker 	u32 inner_tcp_seq_num;
75914c32fd1SAlex Vesker 	u32 outer_tcp_seq_num;
76014c32fd1SAlex Vesker 	u32 inner_tcp_ack_num;
76114c32fd1SAlex Vesker 	u32 outer_tcp_ack_num;
7627766c9b9SMuhammad Sammar 
76314c32fd1SAlex Vesker 	u32 reserved_auto1:8;
7647766c9b9SMuhammad Sammar 	u32 outer_vxlan_gpe_vni:24;
7657766c9b9SMuhammad Sammar 
76614c32fd1SAlex Vesker 	u32 outer_vxlan_gpe_next_protocol:8;
7677766c9b9SMuhammad Sammar 	u32 outer_vxlan_gpe_flags:8;
7687766c9b9SMuhammad Sammar 	u32 reserved_auto2:16;
7697766c9b9SMuhammad Sammar 
77014c32fd1SAlex Vesker 	u32 icmpv4_header_data;
77114c32fd1SAlex Vesker 	u32 icmpv6_header_data;
7727766c9b9SMuhammad Sammar 
77340ca842cSYevgeny Kliteynik 	u8 icmpv4_type;
7747766c9b9SMuhammad Sammar 	u8 icmpv4_code;
7757766c9b9SMuhammad Sammar 	u8 icmpv6_type;
7767766c9b9SMuhammad Sammar 	u8 icmpv6_code;
7777766c9b9SMuhammad Sammar 
7783442e033SYevgeny Kliteynik 	u32 geneve_tlv_option_0_data;
7797766c9b9SMuhammad Sammar 
780df9dd15aSYevgeny Kliteynik 	u32 gtpu_teid;
7817766c9b9SMuhammad Sammar 
7827766c9b9SMuhammad Sammar 	u8 gtpu_msg_type;
7837766c9b9SMuhammad Sammar 	u8 gtpu_msg_flags;
7847766c9b9SMuhammad Sammar 	u32 reserved_auto3:16;
7857766c9b9SMuhammad Sammar 
786df9dd15aSYevgeny Kliteynik 	u32 gtpu_dw_2;
787df9dd15aSYevgeny Kliteynik 	u32 gtpu_first_ext_dw_0;
788df9dd15aSYevgeny Kliteynik 	u32 gtpu_dw_0;
7897766c9b9SMuhammad Sammar 	u32 reserved_auto4;
79014c32fd1SAlex Vesker };
79114c32fd1SAlex Vesker 
792160e9cb3SYevgeny Kliteynik struct mlx5dr_match_misc4 {
793160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_value_0;
794160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_id_0;
795160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_value_1;
796160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_id_1;
797160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_value_2;
798160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_id_2;
799160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_value_3;
800160e9cb3SYevgeny Kliteynik 	u32 prog_sample_field_id_3;
8017766c9b9SMuhammad Sammar 	u32 reserved_auto1[8];
802160e9cb3SYevgeny Kliteynik };
803160e9cb3SYevgeny Kliteynik 
8048c2b4feeSMuhammad Sammar struct mlx5dr_match_misc5 {
8058c2b4feeSMuhammad Sammar 	u32 macsec_tag_0;
8068c2b4feeSMuhammad Sammar 	u32 macsec_tag_1;
8078c2b4feeSMuhammad Sammar 	u32 macsec_tag_2;
8088c2b4feeSMuhammad Sammar 	u32 macsec_tag_3;
8098c2b4feeSMuhammad Sammar 	u32 tunnel_header_0;
8108c2b4feeSMuhammad Sammar 	u32 tunnel_header_1;
8118c2b4feeSMuhammad Sammar 	u32 tunnel_header_2;
8128c2b4feeSMuhammad Sammar 	u32 tunnel_header_3;
8138c2b4feeSMuhammad Sammar };
8148c2b4feeSMuhammad Sammar 
81514c32fd1SAlex Vesker struct mlx5dr_match_param {
81614c32fd1SAlex Vesker 	struct mlx5dr_match_spec outer;
81714c32fd1SAlex Vesker 	struct mlx5dr_match_misc misc;
81814c32fd1SAlex Vesker 	struct mlx5dr_match_spec inner;
81914c32fd1SAlex Vesker 	struct mlx5dr_match_misc2 misc2;
82014c32fd1SAlex Vesker 	struct mlx5dr_match_misc3 misc3;
821160e9cb3SYevgeny Kliteynik 	struct mlx5dr_match_misc4 misc4;
8228c2b4feeSMuhammad Sammar 	struct mlx5dr_match_misc5 misc5;
82314c32fd1SAlex Vesker };
82414c32fd1SAlex Vesker 
825de1facafSYevgeny Kliteynik #define DR_MASK_IS_ICMPV4_SET(_misc3) ((_misc3)->icmpv4_type || \
82614c32fd1SAlex Vesker 				       (_misc3)->icmpv4_code || \
82714c32fd1SAlex Vesker 				       (_misc3)->icmpv4_header_data)
82814c32fd1SAlex Vesker 
829ffb0753bSYevgeny Kliteynik #define DR_MASK_IS_SRC_IP_SET(_spec) ((_spec)->src_ip_127_96 || \
830ffb0753bSYevgeny Kliteynik 				      (_spec)->src_ip_95_64  || \
831ffb0753bSYevgeny Kliteynik 				      (_spec)->src_ip_63_32  || \
832ffb0753bSYevgeny Kliteynik 				      (_spec)->src_ip_31_0)
833ffb0753bSYevgeny Kliteynik 
834ffb0753bSYevgeny Kliteynik #define DR_MASK_IS_DST_IP_SET(_spec) ((_spec)->dst_ip_127_96 || \
835ffb0753bSYevgeny Kliteynik 				      (_spec)->dst_ip_95_64  || \
836ffb0753bSYevgeny Kliteynik 				      (_spec)->dst_ip_63_32  || \
837ffb0753bSYevgeny Kliteynik 				      (_spec)->dst_ip_31_0)
838ffb0753bSYevgeny Kliteynik 
83914c32fd1SAlex Vesker struct mlx5dr_esw_caps {
84014c32fd1SAlex Vesker 	u64 drop_icm_address_rx;
84114c32fd1SAlex Vesker 	u64 drop_icm_address_tx;
84214c32fd1SAlex Vesker 	u64 uplink_icm_address_rx;
84314c32fd1SAlex Vesker 	u64 uplink_icm_address_tx;
84464f45c0fSYevgeny Kliteynik 	u8 sw_owner:1;
84564f45c0fSYevgeny Kliteynik 	u8 sw_owner_v2:1;
84614c32fd1SAlex Vesker };
84714c32fd1SAlex Vesker 
84814c32fd1SAlex Vesker struct mlx5dr_cmd_vport_cap {
84914c32fd1SAlex Vesker 	u16 vport_gvmi;
85014c32fd1SAlex Vesker 	u16 vhca_gvmi;
851f9f93bd5SYevgeny Kliteynik 	u16 num;
85214c32fd1SAlex Vesker 	u64 icm_address_rx;
85314c32fd1SAlex Vesker 	u64 icm_address_tx;
85414c32fd1SAlex Vesker };
85514c32fd1SAlex Vesker 
8567304d603SYevgeny Kliteynik struct mlx5dr_roce_cap {
8577304d603SYevgeny Kliteynik 	u8 roce_en:1;
8587304d603SYevgeny Kliteynik 	u8 fl_rc_qp_when_roce_disabled:1;
8597304d603SYevgeny Kliteynik 	u8 fl_rc_qp_when_roce_enabled:1;
8607304d603SYevgeny Kliteynik };
8617304d603SYevgeny Kliteynik 
86211a45defSYevgeny Kliteynik struct mlx5dr_vports {
86311a45defSYevgeny Kliteynik 	struct mlx5dr_cmd_vport_cap esw_manager_caps;
8649091b821SYevgeny Kliteynik 	struct mlx5dr_cmd_vport_cap uplink_caps;
86511a45defSYevgeny Kliteynik 	struct xarray vports_caps_xa;
86611a45defSYevgeny Kliteynik };
86711a45defSYevgeny Kliteynik 
86814c32fd1SAlex Vesker struct mlx5dr_cmd_caps {
86914c32fd1SAlex Vesker 	u16 gvmi;
87014c32fd1SAlex Vesker 	u64 nic_rx_drop_address;
87114c32fd1SAlex Vesker 	u64 nic_tx_drop_address;
87214c32fd1SAlex Vesker 	u64 nic_tx_allow_address;
87314c32fd1SAlex Vesker 	u64 esw_rx_drop_address;
87414c32fd1SAlex Vesker 	u64 esw_tx_drop_address;
87514c32fd1SAlex Vesker 	u32 log_icm_size;
87614c32fd1SAlex Vesker 	u64 hdr_modify_icm_addr;
877108ff821SYevgeny Kliteynik 	u32 log_modify_pattern_icm_size;
878108ff821SYevgeny Kliteynik 	u64 hdr_modify_pattern_icm_addr;
87914c32fd1SAlex Vesker 	u32 flex_protocols;
88014c32fd1SAlex Vesker 	u8 flex_parser_id_icmp_dw0;
88114c32fd1SAlex Vesker 	u8 flex_parser_id_icmp_dw1;
88214c32fd1SAlex Vesker 	u8 flex_parser_id_icmpv6_dw0;
88314c32fd1SAlex Vesker 	u8 flex_parser_id_icmpv6_dw1;
8843442e033SYevgeny Kliteynik 	u8 flex_parser_id_geneve_tlv_option_0;
88535ba005dSYevgeny Kliteynik 	u8 flex_parser_id_mpls_over_gre;
88635ba005dSYevgeny Kliteynik 	u8 flex_parser_id_mpls_over_udp;
887df9dd15aSYevgeny Kliteynik 	u8 flex_parser_id_gtpu_dw_0;
888df9dd15aSYevgeny Kliteynik 	u8 flex_parser_id_gtpu_teid;
889df9dd15aSYevgeny Kliteynik 	u8 flex_parser_id_gtpu_dw_2;
890df9dd15aSYevgeny Kliteynik 	u8 flex_parser_id_gtpu_first_ext_dw_0;
891f59464e2SYevgeny Kliteynik 	u8 flex_parser_ok_bits_supp;
89214c32fd1SAlex Vesker 	u8 max_ft_level;
89314c32fd1SAlex Vesker 	u16 roce_min_src_udp;
894d421e466SYevgeny Kliteynik 	u8 sw_format_ver;
89514c32fd1SAlex Vesker 	bool eswitch_manager;
89614c32fd1SAlex Vesker 	bool rx_sw_owner;
89714c32fd1SAlex Vesker 	bool tx_sw_owner;
89814c32fd1SAlex Vesker 	bool fdb_sw_owner;
89964f45c0fSYevgeny Kliteynik 	u8 rx_sw_owner_v2:1;
90064f45c0fSYevgeny Kliteynik 	u8 tx_sw_owner_v2:1;
90164f45c0fSYevgeny Kliteynik 	u8 fdb_sw_owner_v2:1;
90214c32fd1SAlex Vesker 	struct mlx5dr_esw_caps esw_caps;
90311a45defSYevgeny Kliteynik 	struct mlx5dr_vports vports;
90414c32fd1SAlex Vesker 	bool prio_tag_required;
9057304d603SYevgeny Kliteynik 	struct mlx5dr_roce_cap roce_caps;
906b7ba743aSYevgeny Kliteynik 	u16 log_header_modify_argument_granularity;
907b7ba743aSYevgeny Kliteynik 	u16 log_header_modify_argument_max_alloc;
908b7ba743aSYevgeny Kliteynik 	bool support_modify_argument;
909dd4acb2aSYevgeny Kliteynik 	u8 is_ecpf:1;
910aeacb52aSYevgeny Kliteynik 	u8 isolate_vl_tc:1;
91114c32fd1SAlex Vesker };
91214c32fd1SAlex Vesker 
91346f2a8aeSYevgeny Kliteynik enum mlx5dr_domain_nic_type {
91446f2a8aeSYevgeny Kliteynik 	DR_DOMAIN_NIC_TYPE_RX,
91546f2a8aeSYevgeny Kliteynik 	DR_DOMAIN_NIC_TYPE_TX,
91646f2a8aeSYevgeny Kliteynik };
91746f2a8aeSYevgeny Kliteynik 
91814c32fd1SAlex Vesker struct mlx5dr_domain_rx_tx {
91914c32fd1SAlex Vesker 	u64 drop_icm_addr;
92014c32fd1SAlex Vesker 	u64 default_icm_addr;
92146f2a8aeSYevgeny Kliteynik 	enum mlx5dr_domain_nic_type type;
922ed03a418SAlex Vesker 	struct mutex mutex; /* protect rx/tx domain */
92314c32fd1SAlex Vesker };
92414c32fd1SAlex Vesker 
92514c32fd1SAlex Vesker struct mlx5dr_domain_info {
92614c32fd1SAlex Vesker 	bool supp_sw_steering;
92714c32fd1SAlex Vesker 	u32 max_inline_size;
92814c32fd1SAlex Vesker 	u32 max_send_wr;
92914c32fd1SAlex Vesker 	u32 max_log_sw_icm_sz;
93014c32fd1SAlex Vesker 	u32 max_log_action_icm_sz;
931108ff821SYevgeny Kliteynik 	u32 max_log_modify_hdr_pattern_icm_sz;
93214c32fd1SAlex Vesker 	struct mlx5dr_domain_rx_tx rx;
93314c32fd1SAlex Vesker 	struct mlx5dr_domain_rx_tx tx;
93414c32fd1SAlex Vesker 	struct mlx5dr_cmd_caps caps;
93514c32fd1SAlex Vesker };
93614c32fd1SAlex Vesker 
93714c32fd1SAlex Vesker struct mlx5dr_domain {
93814c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
93914c32fd1SAlex Vesker 	u32 pdn;
94014c32fd1SAlex Vesker 	struct mlx5_uars_page *uar;
94114c32fd1SAlex Vesker 	enum mlx5dr_domain_type type;
94214c32fd1SAlex Vesker 	refcount_t refcount;
94314c32fd1SAlex Vesker 	struct mlx5dr_icm_pool *ste_icm_pool;
94414c32fd1SAlex Vesker 	struct mlx5dr_icm_pool *action_icm_pool;
94517b56073SYevgeny Kliteynik 	struct mlx5dr_send_info_pool *send_info_pool_rx;
94617b56073SYevgeny Kliteynik 	struct mlx5dr_send_info_pool *send_info_pool_tx;
947fd785e52SYevgeny Kliteynik 	struct kmem_cache *chunks_kmem_cache;
948fb628b71SYevgeny Kliteynik 	struct kmem_cache *htbls_kmem_cache;
949108ff821SYevgeny Kliteynik 	struct mlx5dr_ptrn_mgr *ptrn_mgr;
950608d4f17SYevgeny Kliteynik 	struct mlx5dr_arg_mgr *arg_mgr;
95114c32fd1SAlex Vesker 	struct mlx5dr_send_ring *send_ring;
95214c32fd1SAlex Vesker 	struct mlx5dr_domain_info info;
953c0e90fc2SYevgeny Kliteynik 	struct xarray csum_fts_xa;
9545212f9c6SYevgeny Kliteynik 	struct mlx5dr_ste_ctx *ste_ctx;
9559222f0b2SMuhammad Sammar 	struct list_head dbg_tbl_list;
9569222f0b2SMuhammad Sammar 	struct mlx5dr_dbg_dump_info dump_info;
9571339678fSYevgeny Kliteynik 	struct xarray definers_xa;
958*62752c0bSShay Drory 	struct xarray peer_dmn_xa;
95957295e06SYevgeny Kliteynik 	/* memory management statistics */
96057295e06SYevgeny Kliteynik 	u32 num_buddies[DR_ICM_TYPE_MAX];
96114c32fd1SAlex Vesker };
96214c32fd1SAlex Vesker 
96314c32fd1SAlex Vesker struct mlx5dr_table_rx_tx {
96414c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *s_anchor;
96514c32fd1SAlex Vesker 	struct mlx5dr_domain_rx_tx *nic_dmn;
96614c32fd1SAlex Vesker 	u64 default_icm_addr;
967cc2295cdSYevgeny Kliteynik 	struct list_head nic_matcher_list;
96814c32fd1SAlex Vesker };
96914c32fd1SAlex Vesker 
97014c32fd1SAlex Vesker struct mlx5dr_table {
97114c32fd1SAlex Vesker 	struct mlx5dr_domain *dmn;
97214c32fd1SAlex Vesker 	struct mlx5dr_table_rx_tx rx;
97314c32fd1SAlex Vesker 	struct mlx5dr_table_rx_tx tx;
97414c32fd1SAlex Vesker 	u32 level;
97514c32fd1SAlex Vesker 	u32 table_type;
97614c32fd1SAlex Vesker 	u32 table_id;
977988fd6b3SErez Shitrit 	u32 flags;
97814c32fd1SAlex Vesker 	struct list_head matcher_list;
97914c32fd1SAlex Vesker 	struct mlx5dr_action *miss_action;
98014c32fd1SAlex Vesker 	refcount_t refcount;
9819222f0b2SMuhammad Sammar 	struct list_head dbg_node;
98214c32fd1SAlex Vesker };
98314c32fd1SAlex Vesker 
98414c32fd1SAlex Vesker struct mlx5dr_matcher_rx_tx {
98514c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *s_htbl;
98614c32fd1SAlex Vesker 	struct mlx5dr_ste_htbl *e_anchor;
98714c32fd1SAlex Vesker 	struct mlx5dr_ste_build *ste_builder;
988667f2646SAlex Vesker 	struct mlx5dr_ste_build ste_builder_arr[DR_RULE_IPV_MAX]
989667f2646SAlex Vesker 					       [DR_RULE_IPV_MAX]
990667f2646SAlex Vesker 					       [DR_RULE_MAX_STES];
99114c32fd1SAlex Vesker 	u8 num_of_builders;
992667f2646SAlex Vesker 	u8 num_of_builders_arr[DR_RULE_IPV_MAX][DR_RULE_IPV_MAX];
99314c32fd1SAlex Vesker 	u64 default_icm_addr;
99414c32fd1SAlex Vesker 	struct mlx5dr_table_rx_tx *nic_tbl;
995cc2295cdSYevgeny Kliteynik 	u32 prio;
996cc2295cdSYevgeny Kliteynik 	struct list_head list_node;
997cc2295cdSYevgeny Kliteynik 	u32 rules;
99814c32fd1SAlex Vesker };
99914c32fd1SAlex Vesker 
100014c32fd1SAlex Vesker struct mlx5dr_matcher {
100114c32fd1SAlex Vesker 	struct mlx5dr_table *tbl;
100214c32fd1SAlex Vesker 	struct mlx5dr_matcher_rx_tx rx;
100314c32fd1SAlex Vesker 	struct mlx5dr_matcher_rx_tx tx;
10049222f0b2SMuhammad Sammar 	struct list_head list_node; /* Used for both matchers and dbg managing */
1005f6409299SHamdan Igbaria 	u32 prio;
100614c32fd1SAlex Vesker 	struct mlx5dr_match_param mask;
100714c32fd1SAlex Vesker 	u8 match_criteria;
100814c32fd1SAlex Vesker 	refcount_t refcount;
10099222f0b2SMuhammad Sammar 	struct list_head dbg_rule_list;
101014c32fd1SAlex Vesker };
101114c32fd1SAlex Vesker 
10124781df92SYevgeny Kliteynik struct mlx5dr_ste_action_modify_field {
10134781df92SYevgeny Kliteynik 	u16 hw_field;
10144781df92SYevgeny Kliteynik 	u8 start;
10154781df92SYevgeny Kliteynik 	u8 end;
10164781df92SYevgeny Kliteynik 	u8 l3_type;
10174781df92SYevgeny Kliteynik 	u8 l4_type;
10184781df92SYevgeny Kliteynik };
10194781df92SYevgeny Kliteynik 
1020da5d0027SYevgeny Kliteynik struct mlx5dr_ptrn_obj {
1021da5d0027SYevgeny Kliteynik 	struct mlx5dr_icm_chunk *chunk;
1022da5d0027SYevgeny Kliteynik 	u8 *data;
1023da5d0027SYevgeny Kliteynik 	u16 num_of_actions;
1024da5d0027SYevgeny Kliteynik 	u32 index;
1025da5d0027SYevgeny Kliteynik 	refcount_t refcount;
1026da5d0027SYevgeny Kliteynik 	struct list_head list;
1027da5d0027SYevgeny Kliteynik };
1028da5d0027SYevgeny Kliteynik 
1029608d4f17SYevgeny Kliteynik struct mlx5dr_arg_obj {
1030608d4f17SYevgeny Kliteynik 	u32 obj_id;
1031608d4f17SYevgeny Kliteynik 	u32 obj_offset;
1032608d4f17SYevgeny Kliteynik 	struct list_head list_node;
1033608d4f17SYevgeny Kliteynik 	u32 log_chunk_size;
1034608d4f17SYevgeny Kliteynik };
1035608d4f17SYevgeny Kliteynik 
10369dac2966SJianbo Liu struct mlx5dr_action_rewrite {
103714c32fd1SAlex Vesker 	struct mlx5dr_domain *dmn;
103814c32fd1SAlex Vesker 	struct mlx5dr_icm_chunk *chunk;
103914c32fd1SAlex Vesker 	u8 *data;
104014c32fd1SAlex Vesker 	u16 num_of_actions;
104114c32fd1SAlex Vesker 	u32 index;
104240ff097fSYevgeny Kliteynik 	u8 single_action_opt:1;
104314c32fd1SAlex Vesker 	u8 allow_rx:1;
104414c32fd1SAlex Vesker 	u8 allow_tx:1;
104514c32fd1SAlex Vesker 	u8 modify_ttl:1;
1046da5d0027SYevgeny Kliteynik 	struct mlx5dr_ptrn_obj *ptrn;
10470caebaddSYevgeny Kliteynik 	struct mlx5dr_arg_obj *arg;
10489dac2966SJianbo Liu };
10499dac2966SJianbo Liu 
10509dac2966SJianbo Liu struct mlx5dr_action_reformat {
105114c32fd1SAlex Vesker 	struct mlx5dr_domain *dmn;
10527ea9b398SYevgeny Kliteynik 	u32 id;
10537ea9b398SYevgeny Kliteynik 	u32 size;
10547ea9b398SYevgeny Kliteynik 	u8 param_0;
10557ea9b398SYevgeny Kliteynik 	u8 param_1;
10569dac2966SJianbo Liu };
10579dac2966SJianbo Liu 
10581ab6dc35SYevgeny Kliteynik struct mlx5dr_action_sampler {
10591ab6dc35SYevgeny Kliteynik 	struct mlx5dr_domain *dmn;
10601ab6dc35SYevgeny Kliteynik 	u64 rx_icm_addr;
10611ab6dc35SYevgeny Kliteynik 	u64 tx_icm_addr;
10621ab6dc35SYevgeny Kliteynik 	u32 sampler_id;
10631ab6dc35SYevgeny Kliteynik };
10641ab6dc35SYevgeny Kliteynik 
10659dac2966SJianbo Liu struct mlx5dr_action_dest_tbl {
106614c32fd1SAlex Vesker 	u8 is_fw_tbl:1;
106714c32fd1SAlex Vesker 	union {
106814c32fd1SAlex Vesker 		struct mlx5dr_table *tbl;
106914c32fd1SAlex Vesker 		struct {
1070aec292eeSAlex Vesker 			struct mlx5dr_domain *dmn;
1071aec292eeSAlex Vesker 			u32 id;
1072b8853c96SAlex Vesker 			u32 group_id;
1073aec292eeSAlex Vesker 			enum fs_flow_table_type type;
107414c32fd1SAlex Vesker 			u64 rx_icm_addr;
107514c32fd1SAlex Vesker 			u64 tx_icm_addr;
1076b8853c96SAlex Vesker 			struct mlx5dr_action **ref_actions;
1077b8853c96SAlex Vesker 			u32 num_of_ref_actions;
107814c32fd1SAlex Vesker 		} fw_tbl;
107914c32fd1SAlex Vesker 	};
10809dac2966SJianbo Liu };
10819dac2966SJianbo Liu 
1082be6d5daeSYevgeny Kliteynik struct mlx5dr_action_range {
1083be6d5daeSYevgeny Kliteynik 	struct mlx5dr_domain *dmn;
1084be6d5daeSYevgeny Kliteynik 	struct mlx5dr_action *hit_tbl_action;
1085be6d5daeSYevgeny Kliteynik 	struct mlx5dr_action *miss_tbl_action;
1086be6d5daeSYevgeny Kliteynik 	u32 definer_id;
1087be6d5daeSYevgeny Kliteynik 	u32 min;
1088be6d5daeSYevgeny Kliteynik 	u32 max;
1089be6d5daeSYevgeny Kliteynik };
1090be6d5daeSYevgeny Kliteynik 
10919dac2966SJianbo Liu struct mlx5dr_action_ctr {
109214c32fd1SAlex Vesker 	u32 ctr_id;
10935dde00a7SYevgeny Kliteynik 	u32 offset;
10949dac2966SJianbo Liu };
10959dac2966SJianbo Liu 
10969dac2966SJianbo Liu struct mlx5dr_action_vport {
109714c32fd1SAlex Vesker 	struct mlx5dr_domain *dmn;
109814c32fd1SAlex Vesker 	struct mlx5dr_cmd_vport_cap *caps;
10999dac2966SJianbo Liu };
11009dac2966SJianbo Liu 
11019dac2966SJianbo Liu struct mlx5dr_action_push_vlan {
110214c32fd1SAlex Vesker 	u32 vlan_hdr; /* tpid_pcp_dei_vid */
11039dac2966SJianbo Liu };
11049dac2966SJianbo Liu 
11059dac2966SJianbo Liu struct mlx5dr_action_flow_tag {
110614c32fd1SAlex Vesker 	u32 flow_tag;
110714c32fd1SAlex Vesker };
11089dac2966SJianbo Liu 
11099222f0b2SMuhammad Sammar struct mlx5dr_rule_action_member {
11109222f0b2SMuhammad Sammar 	struct mlx5dr_action *action;
11119222f0b2SMuhammad Sammar 	struct list_head list;
11129222f0b2SMuhammad Sammar };
11139222f0b2SMuhammad Sammar 
11148920d92bSYevgeny Kliteynik struct mlx5dr_action_aso_flow_meter {
11158920d92bSYevgeny Kliteynik 	struct mlx5dr_domain *dmn;
11168920d92bSYevgeny Kliteynik 	u32 obj_id;
11178920d92bSYevgeny Kliteynik 	u32 offset;
11188920d92bSYevgeny Kliteynik 	u8 dest_reg_id;
11198920d92bSYevgeny Kliteynik 	u8 init_color;
11208920d92bSYevgeny Kliteynik };
11218920d92bSYevgeny Kliteynik 
11229dac2966SJianbo Liu struct mlx5dr_action {
11239dac2966SJianbo Liu 	enum mlx5dr_action_type action_type;
11249dac2966SJianbo Liu 	refcount_t refcount;
11259dac2966SJianbo Liu 
11269dac2966SJianbo Liu 	union {
11279dac2966SJianbo Liu 		void *data;
11289dac2966SJianbo Liu 		struct mlx5dr_action_rewrite *rewrite;
11299dac2966SJianbo Liu 		struct mlx5dr_action_reformat *reformat;
11301ab6dc35SYevgeny Kliteynik 		struct mlx5dr_action_sampler *sampler;
11319dac2966SJianbo Liu 		struct mlx5dr_action_dest_tbl *dest_tbl;
11329dac2966SJianbo Liu 		struct mlx5dr_action_ctr *ctr;
11339dac2966SJianbo Liu 		struct mlx5dr_action_vport *vport;
11349dac2966SJianbo Liu 		struct mlx5dr_action_push_vlan *push_vlan;
11359dac2966SJianbo Liu 		struct mlx5dr_action_flow_tag *flow_tag;
11368920d92bSYevgeny Kliteynik 		struct mlx5dr_action_aso_flow_meter *aso;
1137be6d5daeSYevgeny Kliteynik 		struct mlx5dr_action_range *range;
11389dac2966SJianbo Liu 	};
113914c32fd1SAlex Vesker };
114014c32fd1SAlex Vesker 
114114c32fd1SAlex Vesker enum mlx5dr_connect_type {
114214c32fd1SAlex Vesker 	CONNECT_HIT	= 1,
114314c32fd1SAlex Vesker 	CONNECT_MISS	= 2,
114414c32fd1SAlex Vesker };
114514c32fd1SAlex Vesker 
114614c32fd1SAlex Vesker struct mlx5dr_htbl_connect_info {
114714c32fd1SAlex Vesker 	enum mlx5dr_connect_type type;
114814c32fd1SAlex Vesker 	union {
114914c32fd1SAlex Vesker 		struct mlx5dr_ste_htbl *hit_next_htbl;
115014c32fd1SAlex Vesker 		u64 miss_icm_addr;
115114c32fd1SAlex Vesker 	};
115214c32fd1SAlex Vesker };
115314c32fd1SAlex Vesker 
115414c32fd1SAlex Vesker struct mlx5dr_rule_rx_tx {
115514c32fd1SAlex Vesker 	struct mlx5dr_matcher_rx_tx *nic_matcher;
11568a015baeSYevgeny Kliteynik 	struct mlx5dr_ste *last_rule_ste;
115714c32fd1SAlex Vesker };
115814c32fd1SAlex Vesker 
115914c32fd1SAlex Vesker struct mlx5dr_rule {
116014c32fd1SAlex Vesker 	struct mlx5dr_matcher *matcher;
116114c32fd1SAlex Vesker 	struct mlx5dr_rule_rx_tx rx;
116214c32fd1SAlex Vesker 	struct mlx5dr_rule_rx_tx tx;
116314c32fd1SAlex Vesker 	struct list_head rule_actions_list;
11649222f0b2SMuhammad Sammar 	struct list_head dbg_node;
116501723919SHamdan Igbaria 	u32 flow_source;
116614c32fd1SAlex Vesker };
116714c32fd1SAlex Vesker 
11688a015baeSYevgeny Kliteynik void mlx5dr_rule_set_last_member(struct mlx5dr_rule_rx_tx *nic_rule,
11698a015baeSYevgeny Kliteynik 				 struct mlx5dr_ste *ste,
11708a015baeSYevgeny Kliteynik 				 bool force);
11718a015baeSYevgeny Kliteynik int mlx5dr_rule_get_reverse_rule_members(struct mlx5dr_ste **ste_arr,
11728a015baeSYevgeny Kliteynik 					 struct mlx5dr_ste *curr_ste,
11738a015baeSYevgeny Kliteynik 					 int *num_of_stes);
117414c32fd1SAlex Vesker 
117514c32fd1SAlex Vesker struct mlx5dr_icm_chunk {
1176a00cd878SYevgeny Kliteynik 	struct mlx5dr_icm_buddy_mem *buddy_mem;
117714c32fd1SAlex Vesker 
1178a00cd878SYevgeny Kliteynik 	/* indicates the index of this chunk in the whole memory,
1179a00cd878SYevgeny Kliteynik 	 * used for deleting the chunk from the buddy
1180a00cd878SYevgeny Kliteynik 	 */
1181a00cd878SYevgeny Kliteynik 	unsigned int seg;
1182f51bb517SRongwei Liu 	enum mlx5dr_icm_chunk_size size;
1183a00cd878SYevgeny Kliteynik 
118414c32fd1SAlex Vesker 	/* Memory optimisation */
118514c32fd1SAlex Vesker 	struct mlx5dr_ste *ste_arr;
118614c32fd1SAlex Vesker 	u8 *hw_ste_arr;
118714c32fd1SAlex Vesker 	struct list_head *miss_list;
118814c32fd1SAlex Vesker };
118914c32fd1SAlex Vesker 
mlx5dr_domain_nic_lock(struct mlx5dr_domain_rx_tx * nic_dmn)1190ed03a418SAlex Vesker static inline void mlx5dr_domain_nic_lock(struct mlx5dr_domain_rx_tx *nic_dmn)
1191ed03a418SAlex Vesker {
1192ed03a418SAlex Vesker 	mutex_lock(&nic_dmn->mutex);
1193ed03a418SAlex Vesker }
1194ed03a418SAlex Vesker 
mlx5dr_domain_nic_unlock(struct mlx5dr_domain_rx_tx * nic_dmn)1195ed03a418SAlex Vesker static inline void mlx5dr_domain_nic_unlock(struct mlx5dr_domain_rx_tx *nic_dmn)
1196ed03a418SAlex Vesker {
1197ed03a418SAlex Vesker 	mutex_unlock(&nic_dmn->mutex);
1198ed03a418SAlex Vesker }
1199ed03a418SAlex Vesker 
mlx5dr_domain_lock(struct mlx5dr_domain * dmn)1200ed03a418SAlex Vesker static inline void mlx5dr_domain_lock(struct mlx5dr_domain *dmn)
1201ed03a418SAlex Vesker {
1202ed03a418SAlex Vesker 	mlx5dr_domain_nic_lock(&dmn->info.rx);
1203ed03a418SAlex Vesker 	mlx5dr_domain_nic_lock(&dmn->info.tx);
1204ed03a418SAlex Vesker }
1205ed03a418SAlex Vesker 
mlx5dr_domain_unlock(struct mlx5dr_domain * dmn)1206ed03a418SAlex Vesker static inline void mlx5dr_domain_unlock(struct mlx5dr_domain *dmn)
1207ed03a418SAlex Vesker {
1208ed03a418SAlex Vesker 	mlx5dr_domain_nic_unlock(&dmn->info.tx);
1209ed03a418SAlex Vesker 	mlx5dr_domain_nic_unlock(&dmn->info.rx);
1210ed03a418SAlex Vesker }
1211ed03a418SAlex Vesker 
1212cc2295cdSYevgeny Kliteynik int mlx5dr_matcher_add_to_tbl_nic(struct mlx5dr_domain *dmn,
1213cc2295cdSYevgeny Kliteynik 				  struct mlx5dr_matcher_rx_tx *nic_matcher);
1214cc2295cdSYevgeny Kliteynik int mlx5dr_matcher_remove_from_tbl_nic(struct mlx5dr_domain *dmn,
1215cc2295cdSYevgeny Kliteynik 				       struct mlx5dr_matcher_rx_tx *nic_matcher);
1216cc2295cdSYevgeny Kliteynik 
121714c32fd1SAlex Vesker int mlx5dr_matcher_select_builders(struct mlx5dr_matcher *matcher,
121814c32fd1SAlex Vesker 				   struct mlx5dr_matcher_rx_tx *nic_matcher,
1219667f2646SAlex Vesker 				   enum mlx5dr_ipv outer_ipv,
1220667f2646SAlex Vesker 				   enum mlx5dr_ipv inner_ipv);
122114c32fd1SAlex Vesker 
1222003f4f9aSRongwei Liu u64 mlx5dr_icm_pool_get_chunk_mr_addr(struct mlx5dr_icm_chunk *chunk);
1223003f4f9aSRongwei Liu u32 mlx5dr_icm_pool_get_chunk_rkey(struct mlx5dr_icm_chunk *chunk);
12245c4f9b6eSRongwei Liu u64 mlx5dr_icm_pool_get_chunk_icm_addr(struct mlx5dr_icm_chunk *chunk);
1225f51bb517SRongwei Liu u32 mlx5dr_icm_pool_get_chunk_num_of_entries(struct mlx5dr_icm_chunk *chunk);
1226f51bb517SRongwei Liu u32 mlx5dr_icm_pool_get_chunk_byte_size(struct mlx5dr_icm_chunk *chunk);
12270d7f1595SRongwei Liu u8 *mlx5dr_ste_get_hw_ste(struct mlx5dr_ste *ste);
1228003f4f9aSRongwei Liu 
1229fb628b71SYevgeny Kliteynik struct mlx5dr_ste_htbl *mlx5dr_icm_pool_alloc_htbl(struct mlx5dr_icm_pool *pool);
1230fb628b71SYevgeny Kliteynik void mlx5dr_icm_pool_free_htbl(struct mlx5dr_icm_pool *pool, struct mlx5dr_ste_htbl *htbl);
1231fb628b71SYevgeny Kliteynik 
1232a00cd878SYevgeny Kliteynik static inline int
mlx5dr_icm_pool_dm_type_to_entry_size(enum mlx5dr_icm_type icm_type)1233a00cd878SYevgeny Kliteynik mlx5dr_icm_pool_dm_type_to_entry_size(enum mlx5dr_icm_type icm_type)
1234a00cd878SYevgeny Kliteynik {
1235a00cd878SYevgeny Kliteynik 	if (icm_type == DR_ICM_TYPE_STE)
1236a00cd878SYevgeny Kliteynik 		return DR_STE_SIZE;
1237a00cd878SYevgeny Kliteynik 
1238a00cd878SYevgeny Kliteynik 	return DR_MODIFY_ACTION_SIZE;
1239a00cd878SYevgeny Kliteynik }
1240a00cd878SYevgeny Kliteynik 
124114c32fd1SAlex Vesker static inline u32
mlx5dr_icm_pool_chunk_size_to_entries(enum mlx5dr_icm_chunk_size chunk_size)124214c32fd1SAlex Vesker mlx5dr_icm_pool_chunk_size_to_entries(enum mlx5dr_icm_chunk_size chunk_size)
124314c32fd1SAlex Vesker {
124414c32fd1SAlex Vesker 	return 1 << chunk_size;
124514c32fd1SAlex Vesker }
124614c32fd1SAlex Vesker 
124714c32fd1SAlex Vesker static inline int
mlx5dr_icm_pool_chunk_size_to_byte(enum mlx5dr_icm_chunk_size chunk_size,enum mlx5dr_icm_type icm_type)124814c32fd1SAlex Vesker mlx5dr_icm_pool_chunk_size_to_byte(enum mlx5dr_icm_chunk_size chunk_size,
124914c32fd1SAlex Vesker 				   enum mlx5dr_icm_type icm_type)
125014c32fd1SAlex Vesker {
125114c32fd1SAlex Vesker 	int num_of_entries;
125214c32fd1SAlex Vesker 	int entry_size;
125314c32fd1SAlex Vesker 
1254a00cd878SYevgeny Kliteynik 	entry_size = mlx5dr_icm_pool_dm_type_to_entry_size(icm_type);
125514c32fd1SAlex Vesker 	num_of_entries = mlx5dr_icm_pool_chunk_size_to_entries(chunk_size);
125614c32fd1SAlex Vesker 
125714c32fd1SAlex Vesker 	return entry_size * num_of_entries;
125814c32fd1SAlex Vesker }
125914c32fd1SAlex Vesker 
126032c8e3b2SYevgeny Kliteynik static inline int
mlx5dr_ste_htbl_increase_threshold(struct mlx5dr_ste_htbl * htbl)126132c8e3b2SYevgeny Kliteynik mlx5dr_ste_htbl_increase_threshold(struct mlx5dr_ste_htbl *htbl)
126232c8e3b2SYevgeny Kliteynik {
126332c8e3b2SYevgeny Kliteynik 	int num_of_entries =
1264597534bdSRongwei Liu 		mlx5dr_icm_pool_chunk_size_to_entries(htbl->chunk->size);
126532c8e3b2SYevgeny Kliteynik 
126632c8e3b2SYevgeny Kliteynik 	/* Threshold is 50%, one is added to table of size 1 */
126732c8e3b2SYevgeny Kliteynik 	return (num_of_entries + 1) / 2;
126832c8e3b2SYevgeny Kliteynik }
126932c8e3b2SYevgeny Kliteynik 
127032c8e3b2SYevgeny Kliteynik static inline bool
mlx5dr_ste_htbl_may_grow(struct mlx5dr_ste_htbl * htbl)127132c8e3b2SYevgeny Kliteynik mlx5dr_ste_htbl_may_grow(struct mlx5dr_ste_htbl *htbl)
127232c8e3b2SYevgeny Kliteynik {
1273597534bdSRongwei Liu 	if (htbl->chunk->size == DR_CHUNK_SIZE_MAX - 1 || !htbl->byte_mask)
127432c8e3b2SYevgeny Kliteynik 		return false;
127532c8e3b2SYevgeny Kliteynik 
127632c8e3b2SYevgeny Kliteynik 	return true;
127732c8e3b2SYevgeny Kliteynik }
127832c8e3b2SYevgeny Kliteynik 
127911a45defSYevgeny Kliteynik struct mlx5dr_cmd_vport_cap *
128011a45defSYevgeny Kliteynik mlx5dr_domain_get_vport_cap(struct mlx5dr_domain *dmn, u16 vport);
128114c32fd1SAlex Vesker 
128214c32fd1SAlex Vesker struct mlx5dr_cmd_query_flow_table_details {
128314c32fd1SAlex Vesker 	u8 status;
128414c32fd1SAlex Vesker 	u8 level;
128514c32fd1SAlex Vesker 	u64 sw_owner_icm_root_1;
128614c32fd1SAlex Vesker 	u64 sw_owner_icm_root_0;
128714c32fd1SAlex Vesker };
128814c32fd1SAlex Vesker 
1289cc78dbd7SAlex Vesker struct mlx5dr_cmd_create_flow_table_attr {
1290cc78dbd7SAlex Vesker 	u32 table_type;
1291b0bb369eSMark Bloch 	u16 uid;
1292cc78dbd7SAlex Vesker 	u64 icm_addr_rx;
1293cc78dbd7SAlex Vesker 	u64 icm_addr_tx;
1294cc78dbd7SAlex Vesker 	u8 level;
1295cc78dbd7SAlex Vesker 	bool sw_owner;
1296cc78dbd7SAlex Vesker 	bool term_tbl;
1297cc78dbd7SAlex Vesker 	bool decap_en;
1298cc78dbd7SAlex Vesker 	bool reformat_en;
1299cc78dbd7SAlex Vesker };
1300cc78dbd7SAlex Vesker 
130114c32fd1SAlex Vesker /* internal API functions */
130214c32fd1SAlex Vesker int mlx5dr_cmd_query_device(struct mlx5_core_dev *mdev,
130314c32fd1SAlex Vesker 			    struct mlx5dr_cmd_caps *caps);
130414c32fd1SAlex Vesker int mlx5dr_cmd_query_esw_vport_context(struct mlx5_core_dev *mdev,
130514c32fd1SAlex Vesker 				       bool other_vport, u16 vport_number,
130614c32fd1SAlex Vesker 				       u64 *icm_address_rx,
130714c32fd1SAlex Vesker 				       u64 *icm_address_tx);
130814c32fd1SAlex Vesker int mlx5dr_cmd_query_gvmi(struct mlx5_core_dev *mdev,
130914c32fd1SAlex Vesker 			  bool other_vport, u16 vport_number, u16 *gvmi);
131014c32fd1SAlex Vesker int mlx5dr_cmd_query_esw_caps(struct mlx5_core_dev *mdev,
131114c32fd1SAlex Vesker 			      struct mlx5dr_esw_caps *caps);
13121ab6dc35SYevgeny Kliteynik int mlx5dr_cmd_query_flow_sampler(struct mlx5_core_dev *dev,
13131ab6dc35SYevgeny Kliteynik 				  u32 sampler_id,
13141ab6dc35SYevgeny Kliteynik 				  u64 *rx_icm_addr,
13151ab6dc35SYevgeny Kliteynik 				  u64 *tx_icm_addr);
131614c32fd1SAlex Vesker int mlx5dr_cmd_sync_steering(struct mlx5_core_dev *mdev);
131714c32fd1SAlex Vesker int mlx5dr_cmd_set_fte_modify_and_vport(struct mlx5_core_dev *mdev,
131814c32fd1SAlex Vesker 					u32 table_type,
131914c32fd1SAlex Vesker 					u32 table_id,
132014c32fd1SAlex Vesker 					u32 group_id,
132114c32fd1SAlex Vesker 					u32 modify_header_id,
1322f9f93bd5SYevgeny Kliteynik 					u16 vport_id);
132314c32fd1SAlex Vesker int mlx5dr_cmd_del_flow_table_entry(struct mlx5_core_dev *mdev,
132414c32fd1SAlex Vesker 				    u32 table_type,
132514c32fd1SAlex Vesker 				    u32 table_id);
132614c32fd1SAlex Vesker int mlx5dr_cmd_alloc_modify_header(struct mlx5_core_dev *mdev,
132714c32fd1SAlex Vesker 				   u32 table_type,
132814c32fd1SAlex Vesker 				   u8 num_of_actions,
132914c32fd1SAlex Vesker 				   u64 *actions,
133014c32fd1SAlex Vesker 				   u32 *modify_header_id);
133114c32fd1SAlex Vesker int mlx5dr_cmd_dealloc_modify_header(struct mlx5_core_dev *mdev,
133214c32fd1SAlex Vesker 				     u32 modify_header_id);
133314c32fd1SAlex Vesker int mlx5dr_cmd_create_empty_flow_group(struct mlx5_core_dev *mdev,
133414c32fd1SAlex Vesker 				       u32 table_type,
133514c32fd1SAlex Vesker 				       u32 table_id,
133614c32fd1SAlex Vesker 				       u32 *group_id);
133714c32fd1SAlex Vesker int mlx5dr_cmd_destroy_flow_group(struct mlx5_core_dev *mdev,
133814c32fd1SAlex Vesker 				  u32 table_type,
133914c32fd1SAlex Vesker 				  u32 table_id,
134014c32fd1SAlex Vesker 				  u32 group_id);
134114c32fd1SAlex Vesker int mlx5dr_cmd_create_flow_table(struct mlx5_core_dev *mdev,
1342cc78dbd7SAlex Vesker 				 struct mlx5dr_cmd_create_flow_table_attr *attr,
134314c32fd1SAlex Vesker 				 u64 *fdb_rx_icm_addr,
134414c32fd1SAlex Vesker 				 u32 *table_id);
134514c32fd1SAlex Vesker int mlx5dr_cmd_destroy_flow_table(struct mlx5_core_dev *mdev,
134614c32fd1SAlex Vesker 				  u32 table_id,
134714c32fd1SAlex Vesker 				  u32 table_type);
134814c32fd1SAlex Vesker int mlx5dr_cmd_query_flow_table(struct mlx5_core_dev *dev,
134914c32fd1SAlex Vesker 				enum fs_flow_table_type type,
135014c32fd1SAlex Vesker 				u32 table_id,
135114c32fd1SAlex Vesker 				struct mlx5dr_cmd_query_flow_table_details *output);
135214c32fd1SAlex Vesker int mlx5dr_cmd_create_reformat_ctx(struct mlx5_core_dev *mdev,
135314c32fd1SAlex Vesker 				   enum mlx5_reformat_ctx_type rt,
13547ea9b398SYevgeny Kliteynik 				   u8 reformat_param_0,
13557ea9b398SYevgeny Kliteynik 				   u8 reformat_param_1,
135614c32fd1SAlex Vesker 				   size_t reformat_size,
135714c32fd1SAlex Vesker 				   void *reformat_data,
135814c32fd1SAlex Vesker 				   u32 *reformat_id);
135914c32fd1SAlex Vesker void mlx5dr_cmd_destroy_reformat_ctx(struct mlx5_core_dev *mdev,
136014c32fd1SAlex Vesker 				     u32 reformat_id);
1361e046b86eSYevgeny Kliteynik int mlx5dr_cmd_create_definer(struct mlx5_core_dev *mdev,
1362e046b86eSYevgeny Kliteynik 			      u16 format_id,
1363e046b86eSYevgeny Kliteynik 			      u8 *dw_selectors,
1364e046b86eSYevgeny Kliteynik 			      u8 *byte_selectors,
1365e046b86eSYevgeny Kliteynik 			      u8 *match_mask,
1366e046b86eSYevgeny Kliteynik 			      u32 *definer_id);
1367e046b86eSYevgeny Kliteynik void mlx5dr_cmd_destroy_definer(struct mlx5_core_dev *mdev,
1368e046b86eSYevgeny Kliteynik 				u32 definer_id);
136914c32fd1SAlex Vesker 
137014c32fd1SAlex Vesker struct mlx5dr_cmd_gid_attr {
137114c32fd1SAlex Vesker 	u8 gid[16];
137214c32fd1SAlex Vesker 	u8 mac[6];
137314c32fd1SAlex Vesker 	u32 roce_ver;
137414c32fd1SAlex Vesker };
137514c32fd1SAlex Vesker 
137614c32fd1SAlex Vesker int mlx5dr_cmd_query_gid(struct mlx5_core_dev *mdev, u8 vhca_port_num,
137714c32fd1SAlex Vesker 			 u16 index, struct mlx5dr_cmd_gid_attr *attr);
137814c32fd1SAlex Vesker 
1379de69696bSYevgeny Kliteynik int mlx5dr_cmd_create_modify_header_arg(struct mlx5_core_dev *dev,
1380de69696bSYevgeny Kliteynik 					u16 log_obj_range, u32 pd,
1381de69696bSYevgeny Kliteynik 					u32 *obj_id);
1382de69696bSYevgeny Kliteynik void mlx5dr_cmd_destroy_modify_header_arg(struct mlx5_core_dev *dev,
1383de69696bSYevgeny Kliteynik 					  u32 obj_id);
1384de69696bSYevgeny Kliteynik 
138514c32fd1SAlex Vesker struct mlx5dr_icm_pool *mlx5dr_icm_pool_create(struct mlx5dr_domain *dmn,
138614c32fd1SAlex Vesker 					       enum mlx5dr_icm_type icm_type);
138714c32fd1SAlex Vesker void mlx5dr_icm_pool_destroy(struct mlx5dr_icm_pool *pool);
138814c32fd1SAlex Vesker 
138914c32fd1SAlex Vesker struct mlx5dr_icm_chunk *
139014c32fd1SAlex Vesker mlx5dr_icm_alloc_chunk(struct mlx5dr_icm_pool *pool,
139114c32fd1SAlex Vesker 		       enum mlx5dr_icm_chunk_size chunk_size);
139214c32fd1SAlex Vesker void mlx5dr_icm_free_chunk(struct mlx5dr_icm_chunk *chunk);
13934fe45e1dSYevgeny Kliteynik 
13944fe45e1dSYevgeny Kliteynik void mlx5dr_ste_prepare_for_postsend(struct mlx5dr_ste_ctx *ste_ctx,
13954fe45e1dSYevgeny Kliteynik 				     u8 *hw_ste_p, u32 ste_size);
139614c32fd1SAlex Vesker int mlx5dr_ste_htbl_init_and_postsend(struct mlx5dr_domain *dmn,
139714c32fd1SAlex Vesker 				      struct mlx5dr_domain_rx_tx *nic_dmn,
139814c32fd1SAlex Vesker 				      struct mlx5dr_ste_htbl *htbl,
139914c32fd1SAlex Vesker 				      struct mlx5dr_htbl_connect_info *connect_info,
140014c32fd1SAlex Vesker 				      bool update_hw_ste);
14016b93b400SYevgeny Kliteynik void mlx5dr_ste_set_formatted_ste(struct mlx5dr_ste_ctx *ste_ctx,
14026b93b400SYevgeny Kliteynik 				  u16 gvmi,
140346f2a8aeSYevgeny Kliteynik 				  enum mlx5dr_domain_nic_type nic_type,
140414c32fd1SAlex Vesker 				  struct mlx5dr_ste_htbl *htbl,
140514c32fd1SAlex Vesker 				  u8 *formatted_ste,
140614c32fd1SAlex Vesker 				  struct mlx5dr_htbl_connect_info *connect_info);
140714c32fd1SAlex Vesker void mlx5dr_ste_copy_param(u8 match_criteria,
140814c32fd1SAlex Vesker 			   struct mlx5dr_match_param *set_param,
1409941f1979SMuhammad Sammar 			   struct mlx5dr_match_parameters *mask,
1410941f1979SMuhammad Sammar 			   bool clear);
141114c32fd1SAlex Vesker 
141214c32fd1SAlex Vesker struct mlx5dr_qp {
141314c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
141414c32fd1SAlex Vesker 	struct mlx5_wq_qp wq;
141514c32fd1SAlex Vesker 	struct mlx5_uars_page *uar;
141614c32fd1SAlex Vesker 	struct mlx5_wq_ctrl wq_ctrl;
1417f93f4f4fSLeon Romanovsky 	u32 qpn;
141814c32fd1SAlex Vesker 	struct {
14194605fc0aSYevgeny Kliteynik 		unsigned int head;
142014c32fd1SAlex Vesker 		unsigned int pc;
142114c32fd1SAlex Vesker 		unsigned int cc;
142214c32fd1SAlex Vesker 		unsigned int size;
142314c32fd1SAlex Vesker 		unsigned int *wqe_head;
142414c32fd1SAlex Vesker 		unsigned int wqe_cnt;
142514c32fd1SAlex Vesker 	} sq;
142614c32fd1SAlex Vesker 	struct {
142714c32fd1SAlex Vesker 		unsigned int pc;
142814c32fd1SAlex Vesker 		unsigned int cc;
142914c32fd1SAlex Vesker 		unsigned int size;
143014c32fd1SAlex Vesker 		unsigned int wqe_cnt;
143114c32fd1SAlex Vesker 	} rq;
143214c32fd1SAlex Vesker 	int max_inline_data;
143314c32fd1SAlex Vesker };
143414c32fd1SAlex Vesker 
143514c32fd1SAlex Vesker struct mlx5dr_cq {
143614c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
143714c32fd1SAlex Vesker 	struct mlx5_cqwq wq;
143814c32fd1SAlex Vesker 	struct mlx5_wq_ctrl wq_ctrl;
143914c32fd1SAlex Vesker 	struct mlx5_core_cq mcq;
144014c32fd1SAlex Vesker 	struct mlx5dr_qp *qp;
144114c32fd1SAlex Vesker };
144214c32fd1SAlex Vesker 
144314c32fd1SAlex Vesker struct mlx5dr_mr {
144414c32fd1SAlex Vesker 	struct mlx5_core_dev *mdev;
144583fec3f1SAharon Landau 	u32 mkey;
144614c32fd1SAlex Vesker 	dma_addr_t dma_addr;
144714c32fd1SAlex Vesker 	void *addr;
144814c32fd1SAlex Vesker 	size_t size;
144914c32fd1SAlex Vesker };
145014c32fd1SAlex Vesker 
145114c32fd1SAlex Vesker struct mlx5dr_send_ring {
145214c32fd1SAlex Vesker 	struct mlx5dr_cq *cq;
145314c32fd1SAlex Vesker 	struct mlx5dr_qp *qp;
145414c32fd1SAlex Vesker 	struct mlx5dr_mr *mr;
145514c32fd1SAlex Vesker 	/* How much wqes are waiting for completion */
145614c32fd1SAlex Vesker 	u32 pending_wqe;
145714c32fd1SAlex Vesker 	/* Signal request per this trash hold value */
145814c32fd1SAlex Vesker 	u16 signal_th;
145914c32fd1SAlex Vesker 	/* Each post_send_size less than max_post_send_size */
146014c32fd1SAlex Vesker 	u32 max_post_send_size;
146114c32fd1SAlex Vesker 	/* manage the send queue */
146214c32fd1SAlex Vesker 	u32 tx_head;
146314c32fd1SAlex Vesker 	void *buf;
146414c32fd1SAlex Vesker 	u32 buf_size;
14657d7c9453SYevgeny Kliteynik 	u8 *sync_buff;
146614c32fd1SAlex Vesker 	struct mlx5dr_mr *sync_mr;
1467cedb2819SAlex Vesker 	spinlock_t lock; /* Protect the data path of the send ring */
1468d5a84e96SYevgeny Kliteynik 	bool err_state; /* send_ring is not usable in err state */
146914c32fd1SAlex Vesker };
147014c32fd1SAlex Vesker 
147114c32fd1SAlex Vesker int mlx5dr_send_ring_alloc(struct mlx5dr_domain *dmn);
147214c32fd1SAlex Vesker void mlx5dr_send_ring_free(struct mlx5dr_domain *dmn,
147314c32fd1SAlex Vesker 			   struct mlx5dr_send_ring *send_ring);
147414c32fd1SAlex Vesker int mlx5dr_send_ring_force_drain(struct mlx5dr_domain *dmn);
147514c32fd1SAlex Vesker int mlx5dr_send_postsend_ste(struct mlx5dr_domain *dmn,
147614c32fd1SAlex Vesker 			     struct mlx5dr_ste *ste,
147714c32fd1SAlex Vesker 			     u8 *data,
147814c32fd1SAlex Vesker 			     u16 size,
147914c32fd1SAlex Vesker 			     u16 offset);
148014c32fd1SAlex Vesker int mlx5dr_send_postsend_htbl(struct mlx5dr_domain *dmn,
148114c32fd1SAlex Vesker 			      struct mlx5dr_ste_htbl *htbl,
148214c32fd1SAlex Vesker 			      u8 *formatted_ste, u8 *mask);
148314c32fd1SAlex Vesker int mlx5dr_send_postsend_formatted_htbl(struct mlx5dr_domain *dmn,
148414c32fd1SAlex Vesker 					struct mlx5dr_ste_htbl *htbl,
148514c32fd1SAlex Vesker 					u8 *ste_init_data,
148614c32fd1SAlex Vesker 					bool update_hw_ste);
148714c32fd1SAlex Vesker int mlx5dr_send_postsend_action(struct mlx5dr_domain *dmn,
148814c32fd1SAlex Vesker 				struct mlx5dr_action *action);
1489da5d0027SYevgeny Kliteynik int mlx5dr_send_postsend_pattern(struct mlx5dr_domain *dmn,
1490da5d0027SYevgeny Kliteynik 				 struct mlx5dr_icm_chunk *chunk,
1491da5d0027SYevgeny Kliteynik 				 u16 num_of_actions,
1492da5d0027SYevgeny Kliteynik 				 u8 *data);
14934605fc0aSYevgeny Kliteynik int mlx5dr_send_postsend_args(struct mlx5dr_domain *dmn, u64 arg_id,
14944605fc0aSYevgeny Kliteynik 			      u16 num_of_actions, u8 *actions_data);
149514c32fd1SAlex Vesker 
149617b56073SYevgeny Kliteynik int mlx5dr_send_info_pool_create(struct mlx5dr_domain *dmn);
149717b56073SYevgeny Kliteynik void mlx5dr_send_info_pool_destroy(struct mlx5dr_domain *dmn);
149817b56073SYevgeny Kliteynik struct mlx5dr_ste_send_info *mlx5dr_send_info_alloc(struct mlx5dr_domain *dmn,
149917b56073SYevgeny Kliteynik 						    enum mlx5dr_domain_nic_type nic_type);
150017b56073SYevgeny Kliteynik void mlx5dr_send_info_free(struct mlx5dr_ste_send_info *ste_send_info);
150117b56073SYevgeny Kliteynik 
15026de03d2dSErez Shitrit struct mlx5dr_cmd_ft_info {
15036de03d2dSErez Shitrit 	u32 id;
15046de03d2dSErez Shitrit 	u16 vport;
15056de03d2dSErez Shitrit 	enum fs_flow_table_type type;
15066de03d2dSErez Shitrit };
15076de03d2dSErez Shitrit 
15086de03d2dSErez Shitrit struct mlx5dr_cmd_flow_destination_hw_info {
15096de03d2dSErez Shitrit 	enum mlx5_flow_destination_type type;
15106de03d2dSErez Shitrit 	union {
15116de03d2dSErez Shitrit 		u32 tir_num;
15126de03d2dSErez Shitrit 		u32 ft_num;
15136de03d2dSErez Shitrit 		u32 ft_id;
15146de03d2dSErez Shitrit 		u32 counter_id;
15151ab6dc35SYevgeny Kliteynik 		u32 sampler_id;
15166de03d2dSErez Shitrit 		struct {
15176de03d2dSErez Shitrit 			u16 num;
15186de03d2dSErez Shitrit 			u16 vhca_id;
15196de03d2dSErez Shitrit 			u32 reformat_id;
15206de03d2dSErez Shitrit 			u8 flags;
15216de03d2dSErez Shitrit 		} vport;
15226de03d2dSErez Shitrit 	};
15236de03d2dSErez Shitrit };
15246de03d2dSErez Shitrit 
15256de03d2dSErez Shitrit struct mlx5dr_cmd_fte_info {
15266de03d2dSErez Shitrit 	u32 dests_size;
15276de03d2dSErez Shitrit 	u32 index;
15286de03d2dSErez Shitrit 	struct mlx5_flow_context flow_context;
15296de03d2dSErez Shitrit 	u32 *val;
15306de03d2dSErez Shitrit 	struct mlx5_flow_act action;
15316de03d2dSErez Shitrit 	struct mlx5dr_cmd_flow_destination_hw_info *dest_arr;
153263b85f49SYevgeny Kliteynik 	bool ignore_flow_level;
15336de03d2dSErez Shitrit };
15346de03d2dSErez Shitrit 
15356de03d2dSErez Shitrit int mlx5dr_cmd_set_fte(struct mlx5_core_dev *dev,
15366de03d2dSErez Shitrit 		       int opmod, int modify_mask,
15376de03d2dSErez Shitrit 		       struct mlx5dr_cmd_ft_info *ft,
15386de03d2dSErez Shitrit 		       u32 group_id,
15396de03d2dSErez Shitrit 		       struct mlx5dr_cmd_fte_info *fte);
15406de03d2dSErez Shitrit 
1541a283ea1bSYevgeny Kliteynik bool mlx5dr_ste_supp_ttl_cs_recalc(struct mlx5dr_cmd_caps *caps);
1542a283ea1bSYevgeny Kliteynik 
154314c32fd1SAlex Vesker struct mlx5dr_fw_recalc_cs_ft {
154414c32fd1SAlex Vesker 	u64 rx_icm_addr;
154514c32fd1SAlex Vesker 	u32 table_id;
154614c32fd1SAlex Vesker 	u32 group_id;
154714c32fd1SAlex Vesker 	u32 modify_hdr_id;
154814c32fd1SAlex Vesker };
154914c32fd1SAlex Vesker 
155014c32fd1SAlex Vesker struct mlx5dr_fw_recalc_cs_ft *
1551f9f93bd5SYevgeny Kliteynik mlx5dr_fw_create_recalc_cs_ft(struct mlx5dr_domain *dmn, u16 vport_num);
155214c32fd1SAlex Vesker void mlx5dr_fw_destroy_recalc_cs_ft(struct mlx5dr_domain *dmn,
155314c32fd1SAlex Vesker 				    struct mlx5dr_fw_recalc_cs_ft *recalc_cs_ft);
1554c0e90fc2SYevgeny Kliteynik int mlx5dr_domain_get_recalc_cs_ft_addr(struct mlx5dr_domain *dmn,
1555f9f93bd5SYevgeny Kliteynik 					u16 vport_num,
155614c32fd1SAlex Vesker 					u64 *rx_icm_addr);
155734583beeSErez Shitrit int mlx5dr_fw_create_md_tbl(struct mlx5dr_domain *dmn,
155834583beeSErez Shitrit 			    struct mlx5dr_cmd_flow_destination_hw_info *dest,
155934583beeSErez Shitrit 			    int num_dest,
156034583beeSErez Shitrit 			    bool reformat_req,
156134583beeSErez Shitrit 			    u32 *tbl_id,
156263b85f49SYevgeny Kliteynik 			    u32 *group_id,
15632c5fc6cdSMaor Dickman 			    bool ignore_flow_level,
15642c5fc6cdSMaor Dickman 			    u32 flow_source);
156534583beeSErez Shitrit void mlx5dr_fw_destroy_md_tbl(struct mlx5dr_domain *dmn, u32 tbl_id,
156634583beeSErez Shitrit 			      u32 group_id);
15670a8c20e2SYevgeny Kliteynik 
mlx5dr_is_fw_table(struct mlx5_flow_table * ft)15680a8c20e2SYevgeny Kliteynik static inline bool mlx5dr_is_fw_table(struct mlx5_flow_table *ft)
15690a8c20e2SYevgeny Kliteynik {
15700a8c20e2SYevgeny Kliteynik 	return !ft->fs_dr_table.dr_table;
15710a8c20e2SYevgeny Kliteynik }
15720a8c20e2SYevgeny Kliteynik 
mlx5dr_supp_match_ranges(struct mlx5_core_dev * dev)1573be6d5daeSYevgeny Kliteynik static inline bool mlx5dr_supp_match_ranges(struct mlx5_core_dev *dev)
1574be6d5daeSYevgeny Kliteynik {
1575be6d5daeSYevgeny Kliteynik 	return (MLX5_CAP_GEN(dev, steering_format_version) >=
1576be6d5daeSYevgeny Kliteynik 		MLX5_STEERING_FORMAT_CONNECTX_6DX) &&
1577be6d5daeSYevgeny Kliteynik 	       (MLX5_CAP_GEN_64(dev, match_definer_format_supported) &
1578be6d5daeSYevgeny Kliteynik 			(1ULL << MLX5_IFC_DEFINER_FORMAT_ID_SELECT));
1579be6d5daeSYevgeny Kliteynik }
1580be6d5daeSYevgeny Kliteynik 
1581108ff821SYevgeny Kliteynik bool mlx5dr_domain_is_support_ptrn_arg(struct mlx5dr_domain *dmn);
1582108ff821SYevgeny Kliteynik struct mlx5dr_ptrn_mgr *mlx5dr_ptrn_mgr_create(struct mlx5dr_domain *dmn);
1583108ff821SYevgeny Kliteynik void mlx5dr_ptrn_mgr_destroy(struct mlx5dr_ptrn_mgr *mgr);
1584da5d0027SYevgeny Kliteynik struct mlx5dr_ptrn_obj *mlx5dr_ptrn_cache_get_pattern(struct mlx5dr_ptrn_mgr *mgr,
1585da5d0027SYevgeny Kliteynik 						      u16 num_of_actions, u8 *data);
1586da5d0027SYevgeny Kliteynik void mlx5dr_ptrn_cache_put_pattern(struct mlx5dr_ptrn_mgr *mgr,
1587da5d0027SYevgeny Kliteynik 				   struct mlx5dr_ptrn_obj *pattern);
1588608d4f17SYevgeny Kliteynik struct mlx5dr_arg_mgr *mlx5dr_arg_mgr_create(struct mlx5dr_domain *dmn);
1589608d4f17SYevgeny Kliteynik void mlx5dr_arg_mgr_destroy(struct mlx5dr_arg_mgr *mgr);
1590608d4f17SYevgeny Kliteynik struct mlx5dr_arg_obj *mlx5dr_arg_get_obj(struct mlx5dr_arg_mgr *mgr,
1591608d4f17SYevgeny Kliteynik 					  u16 num_of_actions,
1592608d4f17SYevgeny Kliteynik 					  u8 *data);
1593608d4f17SYevgeny Kliteynik void mlx5dr_arg_put_obj(struct mlx5dr_arg_mgr *mgr,
1594608d4f17SYevgeny Kliteynik 			struct mlx5dr_arg_obj *arg_obj);
1595608d4f17SYevgeny Kliteynik u32 mlx5dr_arg_get_obj_id(struct mlx5dr_arg_obj *arg_obj);
1596108ff821SYevgeny Kliteynik 
159714c32fd1SAlex Vesker #endif  /* _DR_TYPES_H_ */
1598