1e126ba97SEli Cohen /*
2302bdf68SSaeed Mahameed  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3e126ba97SEli Cohen  *
4e126ba97SEli Cohen  * This software is available to you under a choice of one of two
5e126ba97SEli Cohen  * licenses.  You may choose to be licensed under the terms of the GNU
6e126ba97SEli Cohen  * General Public License (GPL) Version 2, available from the file
7e126ba97SEli Cohen  * COPYING in the main directory of this source tree, or the
8e126ba97SEli Cohen  * OpenIB.org BSD license below:
9e126ba97SEli Cohen  *
10e126ba97SEli Cohen  *     Redistribution and use in source and binary forms, with or
11e126ba97SEli Cohen  *     without modification, are permitted provided that the following
12e126ba97SEli Cohen  *     conditions are met:
13e126ba97SEli Cohen  *
14e126ba97SEli Cohen  *      - Redistributions of source code must retain the above
15e126ba97SEli Cohen  *        copyright notice, this list of conditions and the following
16e126ba97SEli Cohen  *        disclaimer.
17e126ba97SEli Cohen  *
18e126ba97SEli Cohen  *      - Redistributions in binary form must reproduce the above
19e126ba97SEli Cohen  *        copyright notice, this list of conditions and the following
20e126ba97SEli Cohen  *        disclaimer in the documentation and/or other materials
21e126ba97SEli Cohen  *        provided with the distribution.
22e126ba97SEli Cohen  *
23e126ba97SEli Cohen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e126ba97SEli Cohen  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e126ba97SEli Cohen  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e126ba97SEli Cohen  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e126ba97SEli Cohen  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e126ba97SEli Cohen  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e126ba97SEli Cohen  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e126ba97SEli Cohen  * SOFTWARE.
31e126ba97SEli Cohen  */
32e126ba97SEli Cohen 
33adec640eSChristoph Hellwig #include <linux/highmem.h>
34e126ba97SEli Cohen #include <linux/module.h>
35e126ba97SEli Cohen #include <linux/init.h>
36e126ba97SEli Cohen #include <linux/errno.h>
37e126ba97SEli Cohen #include <linux/pci.h>
38e126ba97SEli Cohen #include <linux/dma-mapping.h>
39e126ba97SEli Cohen #include <linux/slab.h>
40e126ba97SEli Cohen #include <linux/io-mapping.h>
41db058a18SSaeed Mahameed #include <linux/interrupt.h>
42e3297246SEli Cohen #include <linux/delay.h>
43e126ba97SEli Cohen #include <linux/mlx5/driver.h>
44e126ba97SEli Cohen #include <linux/mlx5/cq.h>
45e126ba97SEli Cohen #include <linux/mlx5/qp.h>
46e126ba97SEli Cohen #include <linux/mlx5/srq.h>
47e126ba97SEli Cohen #include <linux/debugfs.h>
48f66f049fSEli Cohen #include <linux/kmod.h>
49b775516bSEli Cohen #include <linux/mlx5/mlx5_ifc.h>
50c85023e1SHuy Nguyen #include <linux/mlx5/vport.h>
515a7b27ebSMaor Gottlieb #ifdef CONFIG_RFS_ACCEL
525a7b27ebSMaor Gottlieb #include <linux/cpu_rmap.h>
535a7b27ebSMaor Gottlieb #endif
54feae9087SOr Gerlitz #include <net/devlink.h>
55e126ba97SEli Cohen #include "mlx5_core.h"
56f2f3df55SSaeed Mahameed #include "lib/eq.h"
5716d76083SSaeed Mahameed #include "fs_core.h"
58eeb66cdbSSaeed Mahameed #include "lib/mpfs.h"
59073bb189SSaeed Mahameed #include "eswitch.h"
6052ec462eSIlan Tayari #include "lib/mlx5.h"
61e29341fbSIlan Tayari #include "fpga/core.h"
6205564d0aSAviad Yehezkel #include "fpga/ipsec.h"
63bebb23e6SIlan Tayari #include "accel/ipsec.h"
641ae17322SIlya Lesokhin #include "accel/tls.h"
657c39afb3SFeras Daoud #include "lib/clock.h"
66358aa5ceSSaeed Mahameed #include "lib/vxlan.h"
6724406953SFeras Daoud #include "diag/fw_tracer.h"
68e126ba97SEli Cohen 
69e126ba97SEli Cohen MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
70048f3143SEran Ben Elisha MODULE_DESCRIPTION("Mellanox 5th generation network adapters (ConnectX series) core driver");
71e126ba97SEli Cohen MODULE_LICENSE("Dual BSD/GPL");
72e126ba97SEli Cohen MODULE_VERSION(DRIVER_VERSION);
73e126ba97SEli Cohen 
74f663ad98SKamal Heib unsigned int mlx5_core_debug_mask;
75f663ad98SKamal Heib module_param_named(debug_mask, mlx5_core_debug_mask, uint, 0644);
76e126ba97SEli Cohen MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");
77e126ba97SEli Cohen 
789603b61dSJack Morgenstein #define MLX5_DEFAULT_PROF	2
79f663ad98SKamal Heib static unsigned int prof_sel = MLX5_DEFAULT_PROF;
80f663ad98SKamal Heib module_param_named(prof_sel, prof_sel, uint, 0444);
819603b61dSJack Morgenstein MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");
829603b61dSJack Morgenstein 
838737f818SDaniel Jurgens static u32 sw_owner_id[4];
848737f818SDaniel Jurgens 
85f91e6d89SEran Ben Elisha enum {
86f91e6d89SEran Ben Elisha 	MLX5_ATOMIC_REQ_MODE_BE = 0x0,
87f91e6d89SEran Ben Elisha 	MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS = 0x1,
88f91e6d89SEran Ben Elisha };
89f91e6d89SEran Ben Elisha 
909603b61dSJack Morgenstein static struct mlx5_profile profile[] = {
919603b61dSJack Morgenstein 	[0] = {
929603b61dSJack Morgenstein 		.mask           = 0,
939603b61dSJack Morgenstein 	},
949603b61dSJack Morgenstein 	[1] = {
959603b61dSJack Morgenstein 		.mask		= MLX5_PROF_MASK_QP_SIZE,
969603b61dSJack Morgenstein 		.log_max_qp	= 12,
979603b61dSJack Morgenstein 	},
989603b61dSJack Morgenstein 	[2] = {
999603b61dSJack Morgenstein 		.mask		= MLX5_PROF_MASK_QP_SIZE |
1009603b61dSJack Morgenstein 				  MLX5_PROF_MASK_MR_CACHE,
1015f40b4edSMaor Gottlieb 		.log_max_qp	= 18,
1029603b61dSJack Morgenstein 		.mr_cache[0]	= {
1039603b61dSJack Morgenstein 			.size	= 500,
1049603b61dSJack Morgenstein 			.limit	= 250
1059603b61dSJack Morgenstein 		},
1069603b61dSJack Morgenstein 		.mr_cache[1]	= {
1079603b61dSJack Morgenstein 			.size	= 500,
1089603b61dSJack Morgenstein 			.limit	= 250
1099603b61dSJack Morgenstein 		},
1109603b61dSJack Morgenstein 		.mr_cache[2]	= {
1119603b61dSJack Morgenstein 			.size	= 500,
1129603b61dSJack Morgenstein 			.limit	= 250
1139603b61dSJack Morgenstein 		},
1149603b61dSJack Morgenstein 		.mr_cache[3]	= {
1159603b61dSJack Morgenstein 			.size	= 500,
1169603b61dSJack Morgenstein 			.limit	= 250
1179603b61dSJack Morgenstein 		},
1189603b61dSJack Morgenstein 		.mr_cache[4]	= {
1199603b61dSJack Morgenstein 			.size	= 500,
1209603b61dSJack Morgenstein 			.limit	= 250
1219603b61dSJack Morgenstein 		},
1229603b61dSJack Morgenstein 		.mr_cache[5]	= {
1239603b61dSJack Morgenstein 			.size	= 500,
1249603b61dSJack Morgenstein 			.limit	= 250
1259603b61dSJack Morgenstein 		},
1269603b61dSJack Morgenstein 		.mr_cache[6]	= {
1279603b61dSJack Morgenstein 			.size	= 500,
1289603b61dSJack Morgenstein 			.limit	= 250
1299603b61dSJack Morgenstein 		},
1309603b61dSJack Morgenstein 		.mr_cache[7]	= {
1319603b61dSJack Morgenstein 			.size	= 500,
1329603b61dSJack Morgenstein 			.limit	= 250
1339603b61dSJack Morgenstein 		},
1349603b61dSJack Morgenstein 		.mr_cache[8]	= {
1359603b61dSJack Morgenstein 			.size	= 500,
1369603b61dSJack Morgenstein 			.limit	= 250
1379603b61dSJack Morgenstein 		},
1389603b61dSJack Morgenstein 		.mr_cache[9]	= {
1399603b61dSJack Morgenstein 			.size	= 500,
1409603b61dSJack Morgenstein 			.limit	= 250
1419603b61dSJack Morgenstein 		},
1429603b61dSJack Morgenstein 		.mr_cache[10]	= {
1439603b61dSJack Morgenstein 			.size	= 500,
1449603b61dSJack Morgenstein 			.limit	= 250
1459603b61dSJack Morgenstein 		},
1469603b61dSJack Morgenstein 		.mr_cache[11]	= {
1479603b61dSJack Morgenstein 			.size	= 500,
1489603b61dSJack Morgenstein 			.limit	= 250
1499603b61dSJack Morgenstein 		},
1509603b61dSJack Morgenstein 		.mr_cache[12]	= {
1519603b61dSJack Morgenstein 			.size	= 64,
1529603b61dSJack Morgenstein 			.limit	= 32
1539603b61dSJack Morgenstein 		},
1549603b61dSJack Morgenstein 		.mr_cache[13]	= {
1559603b61dSJack Morgenstein 			.size	= 32,
1569603b61dSJack Morgenstein 			.limit	= 16
1579603b61dSJack Morgenstein 		},
1589603b61dSJack Morgenstein 		.mr_cache[14]	= {
1599603b61dSJack Morgenstein 			.size	= 16,
1609603b61dSJack Morgenstein 			.limit	= 8
1619603b61dSJack Morgenstein 		},
1629603b61dSJack Morgenstein 		.mr_cache[15]	= {
1639603b61dSJack Morgenstein 			.size	= 8,
1649603b61dSJack Morgenstein 			.limit	= 4
1659603b61dSJack Morgenstein 		},
1667d0cc6edSArtemy Kovalyov 		.mr_cache[16]	= {
1677d0cc6edSArtemy Kovalyov 			.size	= 8,
1687d0cc6edSArtemy Kovalyov 			.limit	= 4
1697d0cc6edSArtemy Kovalyov 		},
1707d0cc6edSArtemy Kovalyov 		.mr_cache[17]	= {
1717d0cc6edSArtemy Kovalyov 			.size	= 8,
1727d0cc6edSArtemy Kovalyov 			.limit	= 4
1737d0cc6edSArtemy Kovalyov 		},
1747d0cc6edSArtemy Kovalyov 		.mr_cache[18]	= {
1757d0cc6edSArtemy Kovalyov 			.size	= 8,
1767d0cc6edSArtemy Kovalyov 			.limit	= 4
1777d0cc6edSArtemy Kovalyov 		},
1787d0cc6edSArtemy Kovalyov 		.mr_cache[19]	= {
1797d0cc6edSArtemy Kovalyov 			.size	= 4,
1807d0cc6edSArtemy Kovalyov 			.limit	= 2
1817d0cc6edSArtemy Kovalyov 		},
1827d0cc6edSArtemy Kovalyov 		.mr_cache[20]	= {
1837d0cc6edSArtemy Kovalyov 			.size	= 4,
1847d0cc6edSArtemy Kovalyov 			.limit	= 2
1857d0cc6edSArtemy Kovalyov 		},
1869603b61dSJack Morgenstein 	},
1879603b61dSJack Morgenstein };
188e126ba97SEli Cohen 
189e3297246SEli Cohen #define FW_INIT_TIMEOUT_MILI		2000
190e3297246SEli Cohen #define FW_INIT_WAIT_MS			2
1916c780a02SEli Cohen #define FW_PRE_INIT_TIMEOUT_MILI	10000
192e3297246SEli Cohen 
193e3297246SEli Cohen static int wait_fw_init(struct mlx5_core_dev *dev, u32 max_wait_mili)
194e3297246SEli Cohen {
195e3297246SEli Cohen 	unsigned long end = jiffies + msecs_to_jiffies(max_wait_mili);
196e3297246SEli Cohen 	int err = 0;
197e3297246SEli Cohen 
198e3297246SEli Cohen 	while (fw_initializing(dev)) {
199e3297246SEli Cohen 		if (time_after(jiffies, end)) {
200e3297246SEli Cohen 			err = -EBUSY;
201e3297246SEli Cohen 			break;
202e3297246SEli Cohen 		}
203e3297246SEli Cohen 		msleep(FW_INIT_WAIT_MS);
204e3297246SEli Cohen 	}
205e3297246SEli Cohen 
206e3297246SEli Cohen 	return err;
207e3297246SEli Cohen }
208e3297246SEli Cohen 
209012e50e1SHuy Nguyen static void mlx5_set_driver_version(struct mlx5_core_dev *dev)
210012e50e1SHuy Nguyen {
211012e50e1SHuy Nguyen 	int driver_ver_sz = MLX5_FLD_SZ_BYTES(set_driver_version_in,
212012e50e1SHuy Nguyen 					      driver_version);
213012e50e1SHuy Nguyen 	u8 in[MLX5_ST_SZ_BYTES(set_driver_version_in)] = {0};
214012e50e1SHuy Nguyen 	u8 out[MLX5_ST_SZ_BYTES(set_driver_version_out)] = {0};
215012e50e1SHuy Nguyen 	int remaining_size = driver_ver_sz;
216012e50e1SHuy Nguyen 	char *string;
217012e50e1SHuy Nguyen 
218012e50e1SHuy Nguyen 	if (!MLX5_CAP_GEN(dev, driver_version))
219012e50e1SHuy Nguyen 		return;
220012e50e1SHuy Nguyen 
221012e50e1SHuy Nguyen 	string = MLX5_ADDR_OF(set_driver_version_in, in, driver_version);
222012e50e1SHuy Nguyen 
223012e50e1SHuy Nguyen 	strncpy(string, "Linux", remaining_size);
224012e50e1SHuy Nguyen 
225012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
226012e50e1SHuy Nguyen 	strncat(string, ",", remaining_size);
227012e50e1SHuy Nguyen 
228012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
229012e50e1SHuy Nguyen 	strncat(string, DRIVER_NAME, remaining_size);
230012e50e1SHuy Nguyen 
231012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
232012e50e1SHuy Nguyen 	strncat(string, ",", remaining_size);
233012e50e1SHuy Nguyen 
234012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
235012e50e1SHuy Nguyen 	strncat(string, DRIVER_VERSION, remaining_size);
236012e50e1SHuy Nguyen 
237012e50e1SHuy Nguyen 	/*Send the command*/
238012e50e1SHuy Nguyen 	MLX5_SET(set_driver_version_in, in, opcode,
239012e50e1SHuy Nguyen 		 MLX5_CMD_OP_SET_DRIVER_VERSION);
240012e50e1SHuy Nguyen 
241012e50e1SHuy Nguyen 	mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
242012e50e1SHuy Nguyen }
243012e50e1SHuy Nguyen 
244e126ba97SEli Cohen static int set_dma_caps(struct pci_dev *pdev)
245e126ba97SEli Cohen {
246e126ba97SEli Cohen 	int err;
247e126ba97SEli Cohen 
248e126ba97SEli Cohen 	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
249e126ba97SEli Cohen 	if (err) {
2501a91de28SJoe Perches 		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
251e126ba97SEli Cohen 		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
252e126ba97SEli Cohen 		if (err) {
2531a91de28SJoe Perches 			dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
254e126ba97SEli Cohen 			return err;
255e126ba97SEli Cohen 		}
256e126ba97SEli Cohen 	}
257e126ba97SEli Cohen 
258e126ba97SEli Cohen 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
259e126ba97SEli Cohen 	if (err) {
260e126ba97SEli Cohen 		dev_warn(&pdev->dev,
2611a91de28SJoe Perches 			 "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
262e126ba97SEli Cohen 		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
263e126ba97SEli Cohen 		if (err) {
264e126ba97SEli Cohen 			dev_err(&pdev->dev,
2651a91de28SJoe Perches 				"Can't set consistent PCI DMA mask, aborting\n");
266e126ba97SEli Cohen 			return err;
267e126ba97SEli Cohen 		}
268e126ba97SEli Cohen 	}
269e126ba97SEli Cohen 
270e126ba97SEli Cohen 	dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
271e126ba97SEli Cohen 	return err;
272e126ba97SEli Cohen }
273e126ba97SEli Cohen 
27489d44f0aSMajd Dibbiny static int mlx5_pci_enable_device(struct mlx5_core_dev *dev)
27589d44f0aSMajd Dibbiny {
27689d44f0aSMajd Dibbiny 	struct pci_dev *pdev = dev->pdev;
27789d44f0aSMajd Dibbiny 	int err = 0;
27889d44f0aSMajd Dibbiny 
27989d44f0aSMajd Dibbiny 	mutex_lock(&dev->pci_status_mutex);
28089d44f0aSMajd Dibbiny 	if (dev->pci_status == MLX5_PCI_STATUS_DISABLED) {
28189d44f0aSMajd Dibbiny 		err = pci_enable_device(pdev);
28289d44f0aSMajd Dibbiny 		if (!err)
28389d44f0aSMajd Dibbiny 			dev->pci_status = MLX5_PCI_STATUS_ENABLED;
28489d44f0aSMajd Dibbiny 	}
28589d44f0aSMajd Dibbiny 	mutex_unlock(&dev->pci_status_mutex);
28689d44f0aSMajd Dibbiny 
28789d44f0aSMajd Dibbiny 	return err;
28889d44f0aSMajd Dibbiny }
28989d44f0aSMajd Dibbiny 
29089d44f0aSMajd Dibbiny static void mlx5_pci_disable_device(struct mlx5_core_dev *dev)
29189d44f0aSMajd Dibbiny {
29289d44f0aSMajd Dibbiny 	struct pci_dev *pdev = dev->pdev;
29389d44f0aSMajd Dibbiny 
29489d44f0aSMajd Dibbiny 	mutex_lock(&dev->pci_status_mutex);
29589d44f0aSMajd Dibbiny 	if (dev->pci_status == MLX5_PCI_STATUS_ENABLED) {
29689d44f0aSMajd Dibbiny 		pci_disable_device(pdev);
29789d44f0aSMajd Dibbiny 		dev->pci_status = MLX5_PCI_STATUS_DISABLED;
29889d44f0aSMajd Dibbiny 	}
29989d44f0aSMajd Dibbiny 	mutex_unlock(&dev->pci_status_mutex);
30089d44f0aSMajd Dibbiny }
30189d44f0aSMajd Dibbiny 
302e126ba97SEli Cohen static int request_bar(struct pci_dev *pdev)
303e126ba97SEli Cohen {
304e126ba97SEli Cohen 	int err = 0;
305e126ba97SEli Cohen 
306e126ba97SEli Cohen 	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
3071a91de28SJoe Perches 		dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
308e126ba97SEli Cohen 		return -ENODEV;
309e126ba97SEli Cohen 	}
310e126ba97SEli Cohen 
311e126ba97SEli Cohen 	err = pci_request_regions(pdev, DRIVER_NAME);
312e126ba97SEli Cohen 	if (err)
313e126ba97SEli Cohen 		dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
314e126ba97SEli Cohen 
315e126ba97SEli Cohen 	return err;
316e126ba97SEli Cohen }
317e126ba97SEli Cohen 
318e126ba97SEli Cohen static void release_bar(struct pci_dev *pdev)
319e126ba97SEli Cohen {
320e126ba97SEli Cohen 	pci_release_regions(pdev);
321e126ba97SEli Cohen }
322e126ba97SEli Cohen 
323bd10838aSOr Gerlitz struct mlx5_reg_host_endianness {
324e126ba97SEli Cohen 	u8	he;
325e126ba97SEli Cohen 	u8      rsvd[15];
326e126ba97SEli Cohen };
327e126ba97SEli Cohen 
32887b8de49SEli Cohen #define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))
32987b8de49SEli Cohen 
33087b8de49SEli Cohen enum {
33187b8de49SEli Cohen 	MLX5_CAP_BITS_RW_MASK = CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM, 2) |
332c7a08ac7SEli Cohen 				MLX5_DEV_CAP_FLAG_DCT,
33387b8de49SEli Cohen };
33487b8de49SEli Cohen 
3352974ab6eSSaeed Mahameed static u16 to_fw_pkey_sz(struct mlx5_core_dev *dev, u32 size)
336c7a08ac7SEli Cohen {
337c7a08ac7SEli Cohen 	switch (size) {
338c7a08ac7SEli Cohen 	case 128:
339c7a08ac7SEli Cohen 		return 0;
340c7a08ac7SEli Cohen 	case 256:
341c7a08ac7SEli Cohen 		return 1;
342c7a08ac7SEli Cohen 	case 512:
343c7a08ac7SEli Cohen 		return 2;
344c7a08ac7SEli Cohen 	case 1024:
345c7a08ac7SEli Cohen 		return 3;
346c7a08ac7SEli Cohen 	case 2048:
347c7a08ac7SEli Cohen 		return 4;
348c7a08ac7SEli Cohen 	case 4096:
349c7a08ac7SEli Cohen 		return 5;
350c7a08ac7SEli Cohen 	default:
3512974ab6eSSaeed Mahameed 		mlx5_core_warn(dev, "invalid pkey table size %d\n", size);
352c7a08ac7SEli Cohen 		return 0;
353c7a08ac7SEli Cohen 	}
354c7a08ac7SEli Cohen }
355c7a08ac7SEli Cohen 
356b06e7de8SLeon Romanovsky static int mlx5_core_get_caps_mode(struct mlx5_core_dev *dev,
357b06e7de8SLeon Romanovsky 				   enum mlx5_cap_type cap_type,
358938fe83cSSaeed Mahameed 				   enum mlx5_cap_mode cap_mode)
359c7a08ac7SEli Cohen {
360b775516bSEli Cohen 	u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
361b775516bSEli Cohen 	int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
362938fe83cSSaeed Mahameed 	void *out, *hca_caps;
363938fe83cSSaeed Mahameed 	u16 opmod = (cap_type << 1) | (cap_mode & 0x01);
364c7a08ac7SEli Cohen 	int err;
365c7a08ac7SEli Cohen 
366b775516bSEli Cohen 	memset(in, 0, sizeof(in));
367b775516bSEli Cohen 	out = kzalloc(out_sz, GFP_KERNEL);
368c7a08ac7SEli Cohen 	if (!out)
369c7a08ac7SEli Cohen 		return -ENOMEM;
370938fe83cSSaeed Mahameed 
371b775516bSEli Cohen 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
372b775516bSEli Cohen 	MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
373b775516bSEli Cohen 	err = mlx5_cmd_exec(dev, in, sizeof(in), out, out_sz);
374c7a08ac7SEli Cohen 	if (err) {
375938fe83cSSaeed Mahameed 		mlx5_core_warn(dev,
376938fe83cSSaeed Mahameed 			       "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
377938fe83cSSaeed Mahameed 			       cap_type, cap_mode, err);
378c7a08ac7SEli Cohen 		goto query_ex;
379c7a08ac7SEli Cohen 	}
380c7a08ac7SEli Cohen 
381938fe83cSSaeed Mahameed 	hca_caps =  MLX5_ADDR_OF(query_hca_cap_out, out, capability);
382938fe83cSSaeed Mahameed 
383938fe83cSSaeed Mahameed 	switch (cap_mode) {
384938fe83cSSaeed Mahameed 	case HCA_CAP_OPMOD_GET_MAX:
385701052c5SGal Pressman 		memcpy(dev->caps.hca_max[cap_type], hca_caps,
386938fe83cSSaeed Mahameed 		       MLX5_UN_SZ_BYTES(hca_cap_union));
387938fe83cSSaeed Mahameed 		break;
388938fe83cSSaeed Mahameed 	case HCA_CAP_OPMOD_GET_CUR:
389701052c5SGal Pressman 		memcpy(dev->caps.hca_cur[cap_type], hca_caps,
390938fe83cSSaeed Mahameed 		       MLX5_UN_SZ_BYTES(hca_cap_union));
391938fe83cSSaeed Mahameed 		break;
392938fe83cSSaeed Mahameed 	default:
393938fe83cSSaeed Mahameed 		mlx5_core_warn(dev,
394938fe83cSSaeed Mahameed 			       "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
395938fe83cSSaeed Mahameed 			       cap_type, cap_mode);
396938fe83cSSaeed Mahameed 		err = -EINVAL;
397938fe83cSSaeed Mahameed 		break;
398938fe83cSSaeed Mahameed 	}
399c7a08ac7SEli Cohen query_ex:
400c7a08ac7SEli Cohen 	kfree(out);
401c7a08ac7SEli Cohen 	return err;
402c7a08ac7SEli Cohen }
403c7a08ac7SEli Cohen 
404b06e7de8SLeon Romanovsky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type)
405b06e7de8SLeon Romanovsky {
406b06e7de8SLeon Romanovsky 	int ret;
407b06e7de8SLeon Romanovsky 
408b06e7de8SLeon Romanovsky 	ret = mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_CUR);
409b06e7de8SLeon Romanovsky 	if (ret)
410b06e7de8SLeon Romanovsky 		return ret;
411b06e7de8SLeon Romanovsky 	return mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_MAX);
412b06e7de8SLeon Romanovsky }
413b06e7de8SLeon Romanovsky 
414f91e6d89SEran Ben Elisha static int set_caps(struct mlx5_core_dev *dev, void *in, int in_sz, int opmod)
415c7a08ac7SEli Cohen {
416c4f287c4SSaeed Mahameed 	u32 out[MLX5_ST_SZ_DW(set_hca_cap_out)] = {0};
417c7a08ac7SEli Cohen 
418b775516bSEli Cohen 	MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
419f91e6d89SEran Ben Elisha 	MLX5_SET(set_hca_cap_in, in, op_mod, opmod << 1);
420c4f287c4SSaeed Mahameed 	return mlx5_cmd_exec(dev, in, in_sz, out, sizeof(out));
421c7a08ac7SEli Cohen }
42287b8de49SEli Cohen 
423f91e6d89SEran Ben Elisha static int handle_hca_cap_atomic(struct mlx5_core_dev *dev)
424f91e6d89SEran Ben Elisha {
425f91e6d89SEran Ben Elisha 	void *set_ctx;
426f91e6d89SEran Ben Elisha 	void *set_hca_cap;
427f91e6d89SEran Ben Elisha 	int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
428f91e6d89SEran Ben Elisha 	int req_endianness;
429f91e6d89SEran Ben Elisha 	int err;
430f91e6d89SEran Ben Elisha 
431f91e6d89SEran Ben Elisha 	if (MLX5_CAP_GEN(dev, atomic)) {
432b06e7de8SLeon Romanovsky 		err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
433f91e6d89SEran Ben Elisha 		if (err)
434f91e6d89SEran Ben Elisha 			return err;
435f91e6d89SEran Ben Elisha 	} else {
436f91e6d89SEran Ben Elisha 		return 0;
437f91e6d89SEran Ben Elisha 	}
438f91e6d89SEran Ben Elisha 
439f91e6d89SEran Ben Elisha 	req_endianness =
440f91e6d89SEran Ben Elisha 		MLX5_CAP_ATOMIC(dev,
441bd10838aSOr Gerlitz 				supported_atomic_req_8B_endianness_mode_1);
442f91e6d89SEran Ben Elisha 
443f91e6d89SEran Ben Elisha 	if (req_endianness != MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS)
444f91e6d89SEran Ben Elisha 		return 0;
445f91e6d89SEran Ben Elisha 
446f91e6d89SEran Ben Elisha 	set_ctx = kzalloc(set_sz, GFP_KERNEL);
447f91e6d89SEran Ben Elisha 	if (!set_ctx)
448f91e6d89SEran Ben Elisha 		return -ENOMEM;
449f91e6d89SEran Ben Elisha 
450f91e6d89SEran Ben Elisha 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
451f91e6d89SEran Ben Elisha 
452f91e6d89SEran Ben Elisha 	/* Set requestor to host endianness */
453bd10838aSOr Gerlitz 	MLX5_SET(atomic_caps, set_hca_cap, atomic_req_8B_endianness_mode,
454f91e6d89SEran Ben Elisha 		 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS);
455f91e6d89SEran Ben Elisha 
456f91e6d89SEran Ben Elisha 	err = set_caps(dev, set_ctx, set_sz, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC);
457f91e6d89SEran Ben Elisha 
458f91e6d89SEran Ben Elisha 	kfree(set_ctx);
459f91e6d89SEran Ben Elisha 	return err;
460f91e6d89SEran Ben Elisha }
461f91e6d89SEran Ben Elisha 
462e126ba97SEli Cohen static int handle_hca_cap(struct mlx5_core_dev *dev)
463e126ba97SEli Cohen {
464b775516bSEli Cohen 	void *set_ctx = NULL;
465c7a08ac7SEli Cohen 	struct mlx5_profile *prof = dev->profile;
466c7a08ac7SEli Cohen 	int err = -ENOMEM;
467b775516bSEli Cohen 	int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
468938fe83cSSaeed Mahameed 	void *set_hca_cap;
469e126ba97SEli Cohen 
470b775516bSEli Cohen 	set_ctx = kzalloc(set_sz, GFP_KERNEL);
471c7a08ac7SEli Cohen 	if (!set_ctx)
472e126ba97SEli Cohen 		goto query_ex;
473e126ba97SEli Cohen 
474b06e7de8SLeon Romanovsky 	err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
475c7a08ac7SEli Cohen 	if (err)
476e126ba97SEli Cohen 		goto query_ex;
477e126ba97SEli Cohen 
478938fe83cSSaeed Mahameed 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
479938fe83cSSaeed Mahameed 				   capability);
480701052c5SGal Pressman 	memcpy(set_hca_cap, dev->caps.hca_cur[MLX5_CAP_GENERAL],
481938fe83cSSaeed Mahameed 	       MLX5_ST_SZ_BYTES(cmd_hca_cap));
482938fe83cSSaeed Mahameed 
483938fe83cSSaeed Mahameed 	mlx5_core_dbg(dev, "Current Pkey table size %d Setting new size %d\n",
484707c4602SMajd Dibbiny 		      mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev, pkey_table_size)),
485938fe83cSSaeed Mahameed 		      128);
486c7a08ac7SEli Cohen 	/* we limit the size of the pkey table to 128 entries for now */
487938fe83cSSaeed Mahameed 	MLX5_SET(cmd_hca_cap, set_hca_cap, pkey_table_size,
4882974ab6eSSaeed Mahameed 		 to_fw_pkey_sz(dev, 128));
489e126ba97SEli Cohen 
490883371c4SNoa Osherovich 	/* Check log_max_qp from HCA caps to set in current profile */
491883371c4SNoa Osherovich 	if (MLX5_CAP_GEN_MAX(dev, log_max_qp) < profile[prof_sel].log_max_qp) {
492883371c4SNoa Osherovich 		mlx5_core_warn(dev, "log_max_qp value in current profile is %d, changing it to HCA capability limit (%d)\n",
493883371c4SNoa Osherovich 			       profile[prof_sel].log_max_qp,
494883371c4SNoa Osherovich 			       MLX5_CAP_GEN_MAX(dev, log_max_qp));
495883371c4SNoa Osherovich 		profile[prof_sel].log_max_qp = MLX5_CAP_GEN_MAX(dev, log_max_qp);
496883371c4SNoa Osherovich 	}
497c7a08ac7SEli Cohen 	if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
498938fe83cSSaeed Mahameed 		MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_qp,
499938fe83cSSaeed Mahameed 			 prof->log_max_qp);
500e126ba97SEli Cohen 
501938fe83cSSaeed Mahameed 	/* disable cmdif checksum */
502938fe83cSSaeed Mahameed 	MLX5_SET(cmd_hca_cap, set_hca_cap, cmdif_checksum, 0);
503c1868b82SEli Cohen 
50491828bd8SMajd Dibbiny 	/* Enable 4K UAR only when HCA supports it and page size is bigger
50591828bd8SMajd Dibbiny 	 * than 4K.
50691828bd8SMajd Dibbiny 	 */
50791828bd8SMajd Dibbiny 	if (MLX5_CAP_GEN_MAX(dev, uar_4k) && PAGE_SIZE > 4096)
508f502d834SEli Cohen 		MLX5_SET(cmd_hca_cap, set_hca_cap, uar_4k, 1);
509f502d834SEli Cohen 
510fe1e1876SCarol L Soto 	MLX5_SET(cmd_hca_cap, set_hca_cap, log_uar_page_sz, PAGE_SHIFT - 12);
511fe1e1876SCarol L Soto 
512f32f5bd2SDaniel Jurgens 	if (MLX5_CAP_GEN_MAX(dev, cache_line_128byte))
513f32f5bd2SDaniel Jurgens 		MLX5_SET(cmd_hca_cap,
514f32f5bd2SDaniel Jurgens 			 set_hca_cap,
515f32f5bd2SDaniel Jurgens 			 cache_line_128byte,
516c67f100eSDaniel Jurgens 			 cache_line_size() >= 128 ? 1 : 0);
517f32f5bd2SDaniel Jurgens 
518dd44572aSMoni Shoua 	if (MLX5_CAP_GEN_MAX(dev, dct))
519dd44572aSMoni Shoua 		MLX5_SET(cmd_hca_cap, set_hca_cap, dct, 1);
520dd44572aSMoni Shoua 
521c4b76d8dSDaniel Jurgens 	if (MLX5_CAP_GEN_MAX(dev, num_vhca_ports))
522c4b76d8dSDaniel Jurgens 		MLX5_SET(cmd_hca_cap,
523c4b76d8dSDaniel Jurgens 			 set_hca_cap,
524c4b76d8dSDaniel Jurgens 			 num_vhca_ports,
525c4b76d8dSDaniel Jurgens 			 MLX5_CAP_GEN_MAX(dev, num_vhca_ports));
526c4b76d8dSDaniel Jurgens 
527f91e6d89SEran Ben Elisha 	err = set_caps(dev, set_ctx, set_sz,
528f91e6d89SEran Ben Elisha 		       MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
529e126ba97SEli Cohen 
530e126ba97SEli Cohen query_ex:
531e126ba97SEli Cohen 	kfree(set_ctx);
532e126ba97SEli Cohen 	return err;
533e126ba97SEli Cohen }
534e126ba97SEli Cohen 
535e126ba97SEli Cohen static int set_hca_ctrl(struct mlx5_core_dev *dev)
536e126ba97SEli Cohen {
537bd10838aSOr Gerlitz 	struct mlx5_reg_host_endianness he_in;
538bd10838aSOr Gerlitz 	struct mlx5_reg_host_endianness he_out;
539e126ba97SEli Cohen 	int err;
540e126ba97SEli Cohen 
541fc50db98SEli Cohen 	if (!mlx5_core_is_pf(dev))
542fc50db98SEli Cohen 		return 0;
543fc50db98SEli Cohen 
544e126ba97SEli Cohen 	memset(&he_in, 0, sizeof(he_in));
545e126ba97SEli Cohen 	he_in.he = MLX5_SET_HOST_ENDIANNESS;
546e126ba97SEli Cohen 	err = mlx5_core_access_reg(dev, &he_in,  sizeof(he_in),
547e126ba97SEli Cohen 					&he_out, sizeof(he_out),
548e126ba97SEli Cohen 					MLX5_REG_HOST_ENDIANNESS, 0, 1);
549e126ba97SEli Cohen 	return err;
550e126ba97SEli Cohen }
551e126ba97SEli Cohen 
552c85023e1SHuy Nguyen static int mlx5_core_set_hca_defaults(struct mlx5_core_dev *dev)
553c85023e1SHuy Nguyen {
554c85023e1SHuy Nguyen 	int ret = 0;
555c85023e1SHuy Nguyen 
556c85023e1SHuy Nguyen 	/* Disable local_lb by default */
5578978cc92SEran Ben Elisha 	if (MLX5_CAP_GEN(dev, port_type) == MLX5_CAP_PORT_TYPE_ETH)
558c85023e1SHuy Nguyen 		ret = mlx5_nic_vport_update_local_lb(dev, false);
559c85023e1SHuy Nguyen 
560c85023e1SHuy Nguyen 	return ret;
561c85023e1SHuy Nguyen }
562c85023e1SHuy Nguyen 
5630b107106SEli Cohen int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id)
564cd23b14bSEli Cohen {
565c4f287c4SSaeed Mahameed 	u32 out[MLX5_ST_SZ_DW(enable_hca_out)] = {0};
566c4f287c4SSaeed Mahameed 	u32 in[MLX5_ST_SZ_DW(enable_hca_in)]   = {0};
567cd23b14bSEli Cohen 
5680b107106SEli Cohen 	MLX5_SET(enable_hca_in, in, opcode, MLX5_CMD_OP_ENABLE_HCA);
5690b107106SEli Cohen 	MLX5_SET(enable_hca_in, in, function_id, func_id);
570c4f287c4SSaeed Mahameed 	return mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
571cd23b14bSEli Cohen }
572cd23b14bSEli Cohen 
5730b107106SEli Cohen int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id)
574cd23b14bSEli Cohen {
575c4f287c4SSaeed Mahameed 	u32 out[MLX5_ST_SZ_DW(disable_hca_out)] = {0};
576c4f287c4SSaeed Mahameed 	u32 in[MLX5_ST_SZ_DW(disable_hca_in)]   = {0};
577cd23b14bSEli Cohen 
5780b107106SEli Cohen 	MLX5_SET(disable_hca_in, in, opcode, MLX5_CMD_OP_DISABLE_HCA);
5790b107106SEli Cohen 	MLX5_SET(disable_hca_in, in, function_id, func_id);
580c4f287c4SSaeed Mahameed 	return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
581cd23b14bSEli Cohen }
582cd23b14bSEli Cohen 
583a5a1d1c2SThomas Gleixner u64 mlx5_read_internal_timer(struct mlx5_core_dev *dev)
584b0844444SEran Ben Elisha {
585b0844444SEran Ben Elisha 	u32 timer_h, timer_h1, timer_l;
586b0844444SEran Ben Elisha 
587b0844444SEran Ben Elisha 	timer_h = ioread32be(&dev->iseg->internal_timer_h);
588b0844444SEran Ben Elisha 	timer_l = ioread32be(&dev->iseg->internal_timer_l);
589b0844444SEran Ben Elisha 	timer_h1 = ioread32be(&dev->iseg->internal_timer_h);
590b0844444SEran Ben Elisha 	if (timer_h != timer_h1) /* wrap around */
591b0844444SEran Ben Elisha 		timer_l = ioread32be(&dev->iseg->internal_timer_l);
592b0844444SEran Ben Elisha 
593a5a1d1c2SThomas Gleixner 	return (u64)timer_l | (u64)timer_h1 << 32;
594b0844444SEran Ben Elisha }
595b0844444SEran Ben Elisha 
596f62b8bb8SAmir Vadai static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
597f62b8bb8SAmir Vadai {
598c4f287c4SSaeed Mahameed 	u32 query_in[MLX5_ST_SZ_DW(query_issi_in)]   = {0};
599c4f287c4SSaeed Mahameed 	u32 query_out[MLX5_ST_SZ_DW(query_issi_out)] = {0};
600f62b8bb8SAmir Vadai 	u32 sup_issi;
601c4f287c4SSaeed Mahameed 	int err;
602f62b8bb8SAmir Vadai 
603f62b8bb8SAmir Vadai 	MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
604c4f287c4SSaeed Mahameed 	err = mlx5_cmd_exec(dev, query_in, sizeof(query_in),
605f62b8bb8SAmir Vadai 			    query_out, sizeof(query_out));
606f62b8bb8SAmir Vadai 	if (err) {
607c4f287c4SSaeed Mahameed 		u32 syndrome;
608c4f287c4SSaeed Mahameed 		u8 status;
609c4f287c4SSaeed Mahameed 
610c4f287c4SSaeed Mahameed 		mlx5_cmd_mbox_status(query_out, &status, &syndrome);
611f9c14e46SKamal Heib 		if (!status || syndrome == MLX5_DRIVER_SYND) {
612f9c14e46SKamal Heib 			mlx5_core_err(dev, "Failed to query ISSI err(%d) status(%d) synd(%d)\n",
613f9c14e46SKamal Heib 				      err, status, syndrome);
614f9c14e46SKamal Heib 			return err;
615f62b8bb8SAmir Vadai 		}
616f62b8bb8SAmir Vadai 
617f9c14e46SKamal Heib 		mlx5_core_warn(dev, "Query ISSI is not supported by FW, ISSI is 0\n");
618f9c14e46SKamal Heib 		dev->issi = 0;
619f9c14e46SKamal Heib 		return 0;
620f62b8bb8SAmir Vadai 	}
621f62b8bb8SAmir Vadai 
622f62b8bb8SAmir Vadai 	sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);
623f62b8bb8SAmir Vadai 
624f62b8bb8SAmir Vadai 	if (sup_issi & (1 << 1)) {
625c4f287c4SSaeed Mahameed 		u32 set_in[MLX5_ST_SZ_DW(set_issi_in)]   = {0};
626c4f287c4SSaeed Mahameed 		u32 set_out[MLX5_ST_SZ_DW(set_issi_out)] = {0};
627f62b8bb8SAmir Vadai 
628f62b8bb8SAmir Vadai 		MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
629f62b8bb8SAmir Vadai 		MLX5_SET(set_issi_in, set_in, current_issi, 1);
630c4f287c4SSaeed Mahameed 		err = mlx5_cmd_exec(dev, set_in, sizeof(set_in),
631f62b8bb8SAmir Vadai 				    set_out, sizeof(set_out));
632f62b8bb8SAmir Vadai 		if (err) {
633f9c14e46SKamal Heib 			mlx5_core_err(dev, "Failed to set ISSI to 1 err(%d)\n",
634f9c14e46SKamal Heib 				      err);
635f62b8bb8SAmir Vadai 			return err;
636f62b8bb8SAmir Vadai 		}
637f62b8bb8SAmir Vadai 
638f62b8bb8SAmir Vadai 		dev->issi = 1;
639f62b8bb8SAmir Vadai 
640f62b8bb8SAmir Vadai 		return 0;
641e74a1db0SHaggai Abramonvsky 	} else if (sup_issi & (1 << 0) || !sup_issi) {
642f62b8bb8SAmir Vadai 		return 0;
643f62b8bb8SAmir Vadai 	}
644f62b8bb8SAmir Vadai 
6459eb78923SOr Gerlitz 	return -EOPNOTSUPP;
646f62b8bb8SAmir Vadai }
647f62b8bb8SAmir Vadai 
648a31208b1SMajd Dibbiny static int mlx5_pci_init(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
649a31208b1SMajd Dibbiny {
650a31208b1SMajd Dibbiny 	struct pci_dev *pdev = dev->pdev;
651a31208b1SMajd Dibbiny 	int err = 0;
652a31208b1SMajd Dibbiny 
653e126ba97SEli Cohen 	pci_set_drvdata(dev->pdev, dev);
654e126ba97SEli Cohen 	strncpy(priv->name, dev_name(&pdev->dev), MLX5_MAX_NAME_LEN);
655e126ba97SEli Cohen 	priv->name[MLX5_MAX_NAME_LEN - 1] = 0;
656e126ba97SEli Cohen 
657e126ba97SEli Cohen 	mutex_init(&priv->pgdir_mutex);
658e126ba97SEli Cohen 	INIT_LIST_HEAD(&priv->pgdir_list);
659e126ba97SEli Cohen 	spin_lock_init(&priv->mkey_lock);
660e126ba97SEli Cohen 
661311c7c71SSaeed Mahameed 	mutex_init(&priv->alloc_mutex);
662311c7c71SSaeed Mahameed 
663311c7c71SSaeed Mahameed 	priv->numa_node = dev_to_node(&dev->pdev->dev);
664311c7c71SSaeed Mahameed 
665e126ba97SEli Cohen 	priv->dbg_root = debugfs_create_dir(dev_name(&pdev->dev), mlx5_debugfs_root);
6665df816e7SJack Morgenstein 	if (!priv->dbg_root) {
6675df816e7SJack Morgenstein 		dev_err(&pdev->dev, "Cannot create debugfs dir, aborting\n");
668e126ba97SEli Cohen 		return -ENOMEM;
6695df816e7SJack Morgenstein 	}
670e126ba97SEli Cohen 
67189d44f0aSMajd Dibbiny 	err = mlx5_pci_enable_device(dev);
672e126ba97SEli Cohen 	if (err) {
6731a91de28SJoe Perches 		dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
674e126ba97SEli Cohen 		goto err_dbg;
675e126ba97SEli Cohen 	}
676e126ba97SEli Cohen 
677e126ba97SEli Cohen 	err = request_bar(pdev);
678e126ba97SEli Cohen 	if (err) {
6791a91de28SJoe Perches 		dev_err(&pdev->dev, "error requesting BARs, aborting\n");
680e126ba97SEli Cohen 		goto err_disable;
681e126ba97SEli Cohen 	}
682e126ba97SEli Cohen 
683e126ba97SEli Cohen 	pci_set_master(pdev);
684e126ba97SEli Cohen 
685e126ba97SEli Cohen 	err = set_dma_caps(pdev);
686e126ba97SEli Cohen 	if (err) {
687e126ba97SEli Cohen 		dev_err(&pdev->dev, "Failed setting DMA capabilities mask, aborting\n");
688e126ba97SEli Cohen 		goto err_clr_master;
689e126ba97SEli Cohen 	}
690e126ba97SEli Cohen 
691e126ba97SEli Cohen 	dev->iseg_base = pci_resource_start(dev->pdev, 0);
692e126ba97SEli Cohen 	dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
693e126ba97SEli Cohen 	if (!dev->iseg) {
694e126ba97SEli Cohen 		err = -ENOMEM;
695e126ba97SEli Cohen 		dev_err(&pdev->dev, "Failed mapping initialization segment, aborting\n");
696e126ba97SEli Cohen 		goto err_clr_master;
697e126ba97SEli Cohen 	}
698a31208b1SMajd Dibbiny 
699a31208b1SMajd Dibbiny 	return 0;
700a31208b1SMajd Dibbiny 
701a31208b1SMajd Dibbiny err_clr_master:
702a31208b1SMajd Dibbiny 	pci_clear_master(dev->pdev);
703a31208b1SMajd Dibbiny 	release_bar(dev->pdev);
704a31208b1SMajd Dibbiny err_disable:
70589d44f0aSMajd Dibbiny 	mlx5_pci_disable_device(dev);
706a31208b1SMajd Dibbiny 
707a31208b1SMajd Dibbiny err_dbg:
708a31208b1SMajd Dibbiny 	debugfs_remove(priv->dbg_root);
709a31208b1SMajd Dibbiny 	return err;
710a31208b1SMajd Dibbiny }
711a31208b1SMajd Dibbiny 
712a31208b1SMajd Dibbiny static void mlx5_pci_close(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
713a31208b1SMajd Dibbiny {
714a31208b1SMajd Dibbiny 	iounmap(dev->iseg);
715a31208b1SMajd Dibbiny 	pci_clear_master(dev->pdev);
716a31208b1SMajd Dibbiny 	release_bar(dev->pdev);
71789d44f0aSMajd Dibbiny 	mlx5_pci_disable_device(dev);
7185df816e7SJack Morgenstein 	debugfs_remove_recursive(priv->dbg_root);
719a31208b1SMajd Dibbiny }
720a31208b1SMajd Dibbiny 
72159211bd3SMohamad Haj Yahia static int mlx5_init_once(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
72259211bd3SMohamad Haj Yahia {
72359211bd3SMohamad Haj Yahia 	struct pci_dev *pdev = dev->pdev;
72459211bd3SMohamad Haj Yahia 	int err;
72559211bd3SMohamad Haj Yahia 
72659211bd3SMohamad Haj Yahia 	err = mlx5_query_board_id(dev);
72759211bd3SMohamad Haj Yahia 	if (err) {
72859211bd3SMohamad Haj Yahia 		dev_err(&pdev->dev, "query board id failed\n");
72959211bd3SMohamad Haj Yahia 		goto out;
73059211bd3SMohamad Haj Yahia 	}
73159211bd3SMohamad Haj Yahia 
732f2f3df55SSaeed Mahameed 	err = mlx5_eq_table_init(dev);
73359211bd3SMohamad Haj Yahia 	if (err) {
73459211bd3SMohamad Haj Yahia 		dev_err(&pdev->dev, "failed to initialize eq\n");
73559211bd3SMohamad Haj Yahia 		goto out;
73659211bd3SMohamad Haj Yahia 	}
73759211bd3SMohamad Haj Yahia 
73802d92f79SSaeed Mahameed 	err = mlx5_cq_debugfs_init(dev);
73959211bd3SMohamad Haj Yahia 	if (err) {
74002d92f79SSaeed Mahameed 		dev_err(&pdev->dev, "failed to initialize cq debugfs\n");
74159211bd3SMohamad Haj Yahia 		goto err_eq_cleanup;
74259211bd3SMohamad Haj Yahia 	}
74359211bd3SMohamad Haj Yahia 
74459211bd3SMohamad Haj Yahia 	mlx5_init_qp_table(dev);
74559211bd3SMohamad Haj Yahia 
74659211bd3SMohamad Haj Yahia 	mlx5_init_srq_table(dev);
74759211bd3SMohamad Haj Yahia 
74859211bd3SMohamad Haj Yahia 	mlx5_init_mkey_table(dev);
74959211bd3SMohamad Haj Yahia 
75052ec462eSIlan Tayari 	mlx5_init_reserved_gids(dev);
75152ec462eSIlan Tayari 
7527c39afb3SFeras Daoud 	mlx5_init_clock(dev);
7537c39afb3SFeras Daoud 
754358aa5ceSSaeed Mahameed 	dev->vxlan = mlx5_vxlan_create(dev);
755358aa5ceSSaeed Mahameed 
75659211bd3SMohamad Haj Yahia 	err = mlx5_init_rl_table(dev);
75759211bd3SMohamad Haj Yahia 	if (err) {
75859211bd3SMohamad Haj Yahia 		dev_err(&pdev->dev, "Failed to init rate limiting\n");
75959211bd3SMohamad Haj Yahia 		goto err_tables_cleanup;
76059211bd3SMohamad Haj Yahia 	}
76159211bd3SMohamad Haj Yahia 
762eeb66cdbSSaeed Mahameed 	err = mlx5_mpfs_init(dev);
763eeb66cdbSSaeed Mahameed 	if (err) {
764eeb66cdbSSaeed Mahameed 		dev_err(&pdev->dev, "Failed to init l2 table %d\n", err);
765eeb66cdbSSaeed Mahameed 		goto err_rl_cleanup;
766eeb66cdbSSaeed Mahameed 	}
767eeb66cdbSSaeed Mahameed 
768c2d6e31aSMohamad Haj Yahia 	err = mlx5_eswitch_init(dev);
769c2d6e31aSMohamad Haj Yahia 	if (err) {
770c2d6e31aSMohamad Haj Yahia 		dev_err(&pdev->dev, "Failed to init eswitch %d\n", err);
771eeb66cdbSSaeed Mahameed 		goto err_mpfs_cleanup;
772c2d6e31aSMohamad Haj Yahia 	}
773c2d6e31aSMohamad Haj Yahia 
774c2d6e31aSMohamad Haj Yahia 	err = mlx5_sriov_init(dev);
775c2d6e31aSMohamad Haj Yahia 	if (err) {
776c2d6e31aSMohamad Haj Yahia 		dev_err(&pdev->dev, "Failed to init sriov %d\n", err);
777c2d6e31aSMohamad Haj Yahia 		goto err_eswitch_cleanup;
778c2d6e31aSMohamad Haj Yahia 	}
779c2d6e31aSMohamad Haj Yahia 
7809410733cSIlan Tayari 	err = mlx5_fpga_init(dev);
7819410733cSIlan Tayari 	if (err) {
7829410733cSIlan Tayari 		dev_err(&pdev->dev, "Failed to init fpga device %d\n", err);
7839410733cSIlan Tayari 		goto err_sriov_cleanup;
7849410733cSIlan Tayari 	}
7859410733cSIlan Tayari 
78624406953SFeras Daoud 	dev->tracer = mlx5_fw_tracer_create(dev);
78724406953SFeras Daoud 
78859211bd3SMohamad Haj Yahia 	return 0;
78959211bd3SMohamad Haj Yahia 
7909410733cSIlan Tayari err_sriov_cleanup:
7919410733cSIlan Tayari 	mlx5_sriov_cleanup(dev);
792c2d6e31aSMohamad Haj Yahia err_eswitch_cleanup:
793c2d6e31aSMohamad Haj Yahia 	mlx5_eswitch_cleanup(dev->priv.eswitch);
794eeb66cdbSSaeed Mahameed err_mpfs_cleanup:
795eeb66cdbSSaeed Mahameed 	mlx5_mpfs_cleanup(dev);
796c2d6e31aSMohamad Haj Yahia err_rl_cleanup:
797c2d6e31aSMohamad Haj Yahia 	mlx5_cleanup_rl_table(dev);
79859211bd3SMohamad Haj Yahia err_tables_cleanup:
799358aa5ceSSaeed Mahameed 	mlx5_vxlan_destroy(dev->vxlan);
80059211bd3SMohamad Haj Yahia 	mlx5_cleanup_mkey_table(dev);
80159211bd3SMohamad Haj Yahia 	mlx5_cleanup_srq_table(dev);
80259211bd3SMohamad Haj Yahia 	mlx5_cleanup_qp_table(dev);
80302d92f79SSaeed Mahameed 	mlx5_cq_debugfs_cleanup(dev);
80459211bd3SMohamad Haj Yahia 
80559211bd3SMohamad Haj Yahia err_eq_cleanup:
806f2f3df55SSaeed Mahameed 	mlx5_eq_table_cleanup(dev);
80759211bd3SMohamad Haj Yahia 
80859211bd3SMohamad Haj Yahia out:
80959211bd3SMohamad Haj Yahia 	return err;
81059211bd3SMohamad Haj Yahia }
81159211bd3SMohamad Haj Yahia 
81259211bd3SMohamad Haj Yahia static void mlx5_cleanup_once(struct mlx5_core_dev *dev)
81359211bd3SMohamad Haj Yahia {
81424406953SFeras Daoud 	mlx5_fw_tracer_destroy(dev->tracer);
8159410733cSIlan Tayari 	mlx5_fpga_cleanup(dev);
816c2d6e31aSMohamad Haj Yahia 	mlx5_sriov_cleanup(dev);
817c2d6e31aSMohamad Haj Yahia 	mlx5_eswitch_cleanup(dev->priv.eswitch);
818eeb66cdbSSaeed Mahameed 	mlx5_mpfs_cleanup(dev);
81959211bd3SMohamad Haj Yahia 	mlx5_cleanup_rl_table(dev);
820358aa5ceSSaeed Mahameed 	mlx5_vxlan_destroy(dev->vxlan);
8217c39afb3SFeras Daoud 	mlx5_cleanup_clock(dev);
82252ec462eSIlan Tayari 	mlx5_cleanup_reserved_gids(dev);
82359211bd3SMohamad Haj Yahia 	mlx5_cleanup_mkey_table(dev);
82459211bd3SMohamad Haj Yahia 	mlx5_cleanup_srq_table(dev);
82559211bd3SMohamad Haj Yahia 	mlx5_cleanup_qp_table(dev);
82602d92f79SSaeed Mahameed 	mlx5_cq_debugfs_cleanup(dev);
827f2f3df55SSaeed Mahameed 	mlx5_eq_table_cleanup(dev);
82859211bd3SMohamad Haj Yahia }
82959211bd3SMohamad Haj Yahia 
83059211bd3SMohamad Haj Yahia static int mlx5_load_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
83159211bd3SMohamad Haj Yahia 			 bool boot)
832a31208b1SMajd Dibbiny {
833a31208b1SMajd Dibbiny 	struct pci_dev *pdev = dev->pdev;
834a31208b1SMajd Dibbiny 	int err;
835a31208b1SMajd Dibbiny 
83689d44f0aSMajd Dibbiny 	mutex_lock(&dev->intf_state_mutex);
8375fc7197dSMajd Dibbiny 	if (test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
83889d44f0aSMajd Dibbiny 		dev_warn(&dev->pdev->dev, "%s: interface is up, NOP\n",
83989d44f0aSMajd Dibbiny 			 __func__);
84089d44f0aSMajd Dibbiny 		goto out;
84189d44f0aSMajd Dibbiny 	}
84289d44f0aSMajd Dibbiny 
843e126ba97SEli Cohen 	dev_info(&pdev->dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
844e126ba97SEli Cohen 		 fw_rev_min(dev), fw_rev_sub(dev));
845e126ba97SEli Cohen 
84600c6bcb0STal Gilboa 	/* Only PFs hold the relevant PCIe information for this query */
84700c6bcb0STal Gilboa 	if (mlx5_core_is_pf(dev))
84800c6bcb0STal Gilboa 		pcie_print_link_status(dev->pdev);
84900c6bcb0STal Gilboa 
85089d44f0aSMajd Dibbiny 	/* on load removing any previous indication of internal error, device is
85189d44f0aSMajd Dibbiny 	 * up
85289d44f0aSMajd Dibbiny 	 */
85389d44f0aSMajd Dibbiny 	dev->state = MLX5_DEVICE_STATE_UP;
85489d44f0aSMajd Dibbiny 
8556c780a02SEli Cohen 	/* wait for firmware to accept initialization segments configurations
8566c780a02SEli Cohen 	 */
8576c780a02SEli Cohen 	err = wait_fw_init(dev, FW_PRE_INIT_TIMEOUT_MILI);
8586c780a02SEli Cohen 	if (err) {
8596c780a02SEli Cohen 		dev_err(&dev->pdev->dev, "Firmware over %d MS in pre-initializing state, aborting\n",
8606c780a02SEli Cohen 			FW_PRE_INIT_TIMEOUT_MILI);
8618ce59b16SGal Pressman 		goto out_err;
8626c780a02SEli Cohen 	}
8636c780a02SEli Cohen 
864e126ba97SEli Cohen 	err = mlx5_cmd_init(dev);
865e126ba97SEli Cohen 	if (err) {
866e126ba97SEli Cohen 		dev_err(&pdev->dev, "Failed initializing command interface, aborting\n");
86789d44f0aSMajd Dibbiny 		goto out_err;
868e126ba97SEli Cohen 	}
869e126ba97SEli Cohen 
870e3297246SEli Cohen 	err = wait_fw_init(dev, FW_INIT_TIMEOUT_MILI);
871e3297246SEli Cohen 	if (err) {
872e3297246SEli Cohen 		dev_err(&dev->pdev->dev, "Firmware over %d MS in initializing state, aborting\n",
873e3297246SEli Cohen 			FW_INIT_TIMEOUT_MILI);
87455378a23SMohamad Haj Yahia 		goto err_cmd_cleanup;
875e3297246SEli Cohen 	}
876e3297246SEli Cohen 
8770b107106SEli Cohen 	err = mlx5_core_enable_hca(dev, 0);
878cd23b14bSEli Cohen 	if (err) {
879cd23b14bSEli Cohen 		dev_err(&pdev->dev, "enable hca failed\n");
88059211bd3SMohamad Haj Yahia 		goto err_cmd_cleanup;
881cd23b14bSEli Cohen 	}
882cd23b14bSEli Cohen 
883f62b8bb8SAmir Vadai 	err = mlx5_core_set_issi(dev);
884f62b8bb8SAmir Vadai 	if (err) {
885f62b8bb8SAmir Vadai 		dev_err(&pdev->dev, "failed to set issi\n");
886f62b8bb8SAmir Vadai 		goto err_disable_hca;
887f62b8bb8SAmir Vadai 	}
888f62b8bb8SAmir Vadai 
889cd23b14bSEli Cohen 	err = mlx5_satisfy_startup_pages(dev, 1);
890cd23b14bSEli Cohen 	if (err) {
891cd23b14bSEli Cohen 		dev_err(&pdev->dev, "failed to allocate boot pages\n");
892cd23b14bSEli Cohen 		goto err_disable_hca;
893cd23b14bSEli Cohen 	}
894cd23b14bSEli Cohen 
895e126ba97SEli Cohen 	err = set_hca_ctrl(dev);
896e126ba97SEli Cohen 	if (err) {
897e126ba97SEli Cohen 		dev_err(&pdev->dev, "set_hca_ctrl failed\n");
898cd23b14bSEli Cohen 		goto reclaim_boot_pages;
899e126ba97SEli Cohen 	}
900e126ba97SEli Cohen 
901e126ba97SEli Cohen 	err = handle_hca_cap(dev);
902e126ba97SEli Cohen 	if (err) {
903e126ba97SEli Cohen 		dev_err(&pdev->dev, "handle_hca_cap failed\n");
904cd23b14bSEli Cohen 		goto reclaim_boot_pages;
905e126ba97SEli Cohen 	}
906e126ba97SEli Cohen 
907f91e6d89SEran Ben Elisha 	err = handle_hca_cap_atomic(dev);
908f91e6d89SEran Ben Elisha 	if (err) {
909f91e6d89SEran Ben Elisha 		dev_err(&pdev->dev, "handle_hca_cap_atomic failed\n");
910f91e6d89SEran Ben Elisha 		goto reclaim_boot_pages;
911f91e6d89SEran Ben Elisha 	}
912f91e6d89SEran Ben Elisha 
913cd23b14bSEli Cohen 	err = mlx5_satisfy_startup_pages(dev, 0);
914e126ba97SEli Cohen 	if (err) {
915cd23b14bSEli Cohen 		dev_err(&pdev->dev, "failed to allocate init pages\n");
916cd23b14bSEli Cohen 		goto reclaim_boot_pages;
917e126ba97SEli Cohen 	}
918e126ba97SEli Cohen 
919e126ba97SEli Cohen 	err = mlx5_pagealloc_start(dev);
920e126ba97SEli Cohen 	if (err) {
921e126ba97SEli Cohen 		dev_err(&pdev->dev, "mlx5_pagealloc_start failed\n");
922cd23b14bSEli Cohen 		goto reclaim_boot_pages;
923e126ba97SEli Cohen 	}
924e126ba97SEli Cohen 
9258737f818SDaniel Jurgens 	err = mlx5_cmd_init_hca(dev, sw_owner_id);
926e126ba97SEli Cohen 	if (err) {
927e126ba97SEli Cohen 		dev_err(&pdev->dev, "init hca failed\n");
928e126ba97SEli Cohen 		goto err_pagealloc_stop;
929e126ba97SEli Cohen 	}
930e126ba97SEli Cohen 
931012e50e1SHuy Nguyen 	mlx5_set_driver_version(dev);
932012e50e1SHuy Nguyen 
933e126ba97SEli Cohen 	mlx5_start_health_poll(dev);
934e126ba97SEli Cohen 
935bba1574cSDaniel Jurgens 	err = mlx5_query_hca_caps(dev);
936bba1574cSDaniel Jurgens 	if (err) {
937bba1574cSDaniel Jurgens 		dev_err(&pdev->dev, "query hca failed\n");
938bba1574cSDaniel Jurgens 		goto err_stop_poll;
939bba1574cSDaniel Jurgens 	}
940bba1574cSDaniel Jurgens 
941259bbc57SMaor Gottlieb 	if (boot) {
942259bbc57SMaor Gottlieb 		err = mlx5_init_once(dev, priv);
943259bbc57SMaor Gottlieb 		if (err) {
94459211bd3SMohamad Haj Yahia 			dev_err(&pdev->dev, "sw objs init failed\n");
945e126ba97SEli Cohen 			goto err_stop_poll;
946e126ba97SEli Cohen 		}
947259bbc57SMaor Gottlieb 	}
948e126ba97SEli Cohen 
94901187175SEli Cohen 	dev->priv.uar = mlx5_get_uars_page(dev);
95072f36be0SEran Ben Elisha 	if (IS_ERR(dev->priv.uar)) {
951e126ba97SEli Cohen 		dev_err(&pdev->dev, "Failed allocating uar, aborting\n");
95272f36be0SEran Ben Elisha 		err = PTR_ERR(dev->priv.uar);
953c8e21b3bSSaeed Mahameed 		goto err_get_uars;
954e126ba97SEli Cohen 	}
955e126ba97SEli Cohen 
956c8e21b3bSSaeed Mahameed 	err = mlx5_eq_table_create(dev);
957e126ba97SEli Cohen 	if (err) {
958c8e21b3bSSaeed Mahameed 		dev_err(&pdev->dev, "Failed to create EQs\n");
959c8e21b3bSSaeed Mahameed 		goto err_eq_table;
960e126ba97SEli Cohen 	}
961e126ba97SEli Cohen 
96224406953SFeras Daoud 	err = mlx5_fw_tracer_init(dev->tracer);
96324406953SFeras Daoud 	if (err) {
96424406953SFeras Daoud 		dev_err(&pdev->dev, "Failed to init FW tracer\n");
96524406953SFeras Daoud 		goto err_fw_tracer;
96624406953SFeras Daoud 	}
96724406953SFeras Daoud 
96804e87170SMatan Barak 	err = mlx5_fpga_device_start(dev);
96904e87170SMatan Barak 	if (err) {
97004e87170SMatan Barak 		dev_err(&pdev->dev, "fpga device start failed %d\n", err);
97104e87170SMatan Barak 		goto err_fpga_start;
97204e87170SMatan Barak 	}
97304e87170SMatan Barak 
97404e87170SMatan Barak 	err = mlx5_accel_ipsec_init(dev);
97504e87170SMatan Barak 	if (err) {
97604e87170SMatan Barak 		dev_err(&pdev->dev, "IPSec device start failed %d\n", err);
97704e87170SMatan Barak 		goto err_ipsec_start;
97804e87170SMatan Barak 	}
97904e87170SMatan Barak 
9801ae17322SIlya Lesokhin 	err = mlx5_accel_tls_init(dev);
9811ae17322SIlya Lesokhin 	if (err) {
9821ae17322SIlya Lesokhin 		dev_err(&pdev->dev, "TLS device start failed %d\n", err);
9831ae17322SIlya Lesokhin 		goto err_tls_start;
9841ae17322SIlya Lesokhin 	}
9851ae17322SIlya Lesokhin 
98686d722adSMaor Gottlieb 	err = mlx5_init_fs(dev);
98786d722adSMaor Gottlieb 	if (err) {
98886d722adSMaor Gottlieb 		dev_err(&pdev->dev, "Failed to init flow steering\n");
98986d722adSMaor Gottlieb 		goto err_fs;
99086d722adSMaor Gottlieb 	}
9911466cc5bSYevgeny Petrilin 
992c85023e1SHuy Nguyen 	err = mlx5_core_set_hca_defaults(dev);
993c85023e1SHuy Nguyen 	if (err) {
994c85023e1SHuy Nguyen 		dev_err(&pdev->dev, "Failed to set hca defaults\n");
995c85023e1SHuy Nguyen 		goto err_fs;
996c85023e1SHuy Nguyen 	}
997c85023e1SHuy Nguyen 
998c2d6e31aSMohamad Haj Yahia 	err = mlx5_sriov_attach(dev);
999fc50db98SEli Cohen 	if (err) {
1000fc50db98SEli Cohen 		dev_err(&pdev->dev, "sriov init failed %d\n", err);
1001fc50db98SEli Cohen 		goto err_sriov;
1002fc50db98SEli Cohen 	}
1003fc50db98SEli Cohen 
1004737a234bSMohamad Haj Yahia 	if (mlx5_device_registered(dev)) {
1005737a234bSMohamad Haj Yahia 		mlx5_attach_device(dev);
1006737a234bSMohamad Haj Yahia 	} else {
1007a31208b1SMajd Dibbiny 		err = mlx5_register_device(dev);
1008a31208b1SMajd Dibbiny 		if (err) {
1009a31208b1SMajd Dibbiny 			dev_err(&pdev->dev, "mlx5_register_device failed %d\n", err);
1010a31208b1SMajd Dibbiny 			goto err_reg_dev;
1011a31208b1SMajd Dibbiny 		}
1012737a234bSMohamad Haj Yahia 	}
1013a31208b1SMajd Dibbiny 
10145fc7197dSMajd Dibbiny 	set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
101589d44f0aSMajd Dibbiny out:
101689d44f0aSMajd Dibbiny 	mutex_unlock(&dev->intf_state_mutex);
101789d44f0aSMajd Dibbiny 
1018e126ba97SEli Cohen 	return 0;
1019e126ba97SEli Cohen 
102059211bd3SMohamad Haj Yahia err_reg_dev:
1021c2d6e31aSMohamad Haj Yahia 	mlx5_sriov_detach(dev);
1022fc50db98SEli Cohen 
102359211bd3SMohamad Haj Yahia err_sriov:
102486d722adSMaor Gottlieb 	mlx5_cleanup_fs(dev);
102559211bd3SMohamad Haj Yahia 
102686d722adSMaor Gottlieb err_fs:
10271ae17322SIlya Lesokhin 	mlx5_accel_tls_cleanup(dev);
10281ae17322SIlya Lesokhin 
10291ae17322SIlya Lesokhin err_tls_start:
103004e87170SMatan Barak 	mlx5_accel_ipsec_cleanup(dev);
103104e87170SMatan Barak 
103204e87170SMatan Barak err_ipsec_start:
103304e87170SMatan Barak 	mlx5_fpga_device_stop(dev);
103404e87170SMatan Barak 
103504e87170SMatan Barak err_fpga_start:
103624406953SFeras Daoud 	mlx5_fw_tracer_cleanup(dev->tracer);
103724406953SFeras Daoud 
103824406953SFeras Daoud err_fw_tracer:
1039c8e21b3bSSaeed Mahameed 	mlx5_eq_table_destroy(dev);
1040233d05d2SSaeed Mahameed 
1041c8e21b3bSSaeed Mahameed err_eq_table:
104201187175SEli Cohen 	mlx5_put_uars_page(dev, priv->uar);
1043e126ba97SEli Cohen 
1044c8e21b3bSSaeed Mahameed err_get_uars:
104559211bd3SMohamad Haj Yahia 	if (boot)
104659211bd3SMohamad Haj Yahia 		mlx5_cleanup_once(dev);
104759211bd3SMohamad Haj Yahia 
1048e126ba97SEli Cohen err_stop_poll:
104976d5581cSJack Morgenstein 	mlx5_stop_health_poll(dev, boot);
10501bde6e30SEli Cohen 	if (mlx5_cmd_teardown_hca(dev)) {
10511bde6e30SEli Cohen 		dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
105289d44f0aSMajd Dibbiny 		goto out_err;
10531bde6e30SEli Cohen 	}
1054e126ba97SEli Cohen 
1055e126ba97SEli Cohen err_pagealloc_stop:
1056e126ba97SEli Cohen 	mlx5_pagealloc_stop(dev);
1057e126ba97SEli Cohen 
1058cd23b14bSEli Cohen reclaim_boot_pages:
1059e126ba97SEli Cohen 	mlx5_reclaim_startup_pages(dev);
1060e126ba97SEli Cohen 
1061cd23b14bSEli Cohen err_disable_hca:
10620b107106SEli Cohen 	mlx5_core_disable_hca(dev, 0);
1063cd23b14bSEli Cohen 
106459211bd3SMohamad Haj Yahia err_cmd_cleanup:
1065e126ba97SEli Cohen 	mlx5_cmd_cleanup(dev);
1066e126ba97SEli Cohen 
106789d44f0aSMajd Dibbiny out_err:
106889d44f0aSMajd Dibbiny 	dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
106989d44f0aSMajd Dibbiny 	mutex_unlock(&dev->intf_state_mutex);
107089d44f0aSMajd Dibbiny 
1071e126ba97SEli Cohen 	return err;
1072e126ba97SEli Cohen }
1073e126ba97SEli Cohen 
107459211bd3SMohamad Haj Yahia static int mlx5_unload_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
107559211bd3SMohamad Haj Yahia 			   bool cleanup)
1076e126ba97SEli Cohen {
107789d44f0aSMajd Dibbiny 	int err = 0;
1078e126ba97SEli Cohen 
10795e44fca5SDaniel Jurgens 	if (cleanup)
10802a0165a0SMohamad Haj Yahia 		mlx5_drain_health_recovery(dev);
1081689a248dSDaniel Jurgens 
108289d44f0aSMajd Dibbiny 	mutex_lock(&dev->intf_state_mutex);
1083b3cb5388SHuy Nguyen 	if (!test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
108489d44f0aSMajd Dibbiny 		dev_warn(&dev->pdev->dev, "%s: interface is down, NOP\n",
108589d44f0aSMajd Dibbiny 			 __func__);
108659211bd3SMohamad Haj Yahia 		if (cleanup)
108759211bd3SMohamad Haj Yahia 			mlx5_cleanup_once(dev);
108889d44f0aSMajd Dibbiny 		goto out;
108989d44f0aSMajd Dibbiny 	}
10906b6adee3SMohamad Haj Yahia 
10919ade8c7cSIlan Tayari 	clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
10929ade8c7cSIlan Tayari 
1093737a234bSMohamad Haj Yahia 	if (mlx5_device_registered(dev))
1094737a234bSMohamad Haj Yahia 		mlx5_detach_device(dev);
1095737a234bSMohamad Haj Yahia 
1096c2d6e31aSMohamad Haj Yahia 	mlx5_sriov_detach(dev);
109786d722adSMaor Gottlieb 	mlx5_cleanup_fs(dev);
109804e87170SMatan Barak 	mlx5_accel_ipsec_cleanup(dev);
10991ae17322SIlya Lesokhin 	mlx5_accel_tls_cleanup(dev);
110004e87170SMatan Barak 	mlx5_fpga_device_stop(dev);
110124406953SFeras Daoud 	mlx5_fw_tracer_cleanup(dev->tracer);
1102c8e21b3bSSaeed Mahameed 	mlx5_eq_table_destroy(dev);
110301187175SEli Cohen 	mlx5_put_uars_page(dev, priv->uar);
110459211bd3SMohamad Haj Yahia 	if (cleanup)
110559211bd3SMohamad Haj Yahia 		mlx5_cleanup_once(dev);
110676d5581cSJack Morgenstein 	mlx5_stop_health_poll(dev, cleanup);
1107ac6ea6e8SEli Cohen 	err = mlx5_cmd_teardown_hca(dev);
1108ac6ea6e8SEli Cohen 	if (err) {
11091bde6e30SEli Cohen 		dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
1110ac6ea6e8SEli Cohen 		goto out;
11111bde6e30SEli Cohen 	}
1112e126ba97SEli Cohen 	mlx5_pagealloc_stop(dev);
1113e126ba97SEli Cohen 	mlx5_reclaim_startup_pages(dev);
11140b107106SEli Cohen 	mlx5_core_disable_hca(dev, 0);
1115e126ba97SEli Cohen 	mlx5_cmd_cleanup(dev);
11169603b61dSJack Morgenstein 
1117ac6ea6e8SEli Cohen out:
111889d44f0aSMajd Dibbiny 	mutex_unlock(&dev->intf_state_mutex);
1119ac6ea6e8SEli Cohen 	return err;
11209603b61dSJack Morgenstein }
112164613d94SSaeed Mahameed 
11229603b61dSJack Morgenstein struct mlx5_core_event_handler {
11239603b61dSJack Morgenstein 	void (*event)(struct mlx5_core_dev *dev,
11249603b61dSJack Morgenstein 		      enum mlx5_dev_event event,
11259603b61dSJack Morgenstein 		      void *data);
11269603b61dSJack Morgenstein };
11279603b61dSJack Morgenstein 
1128feae9087SOr Gerlitz static const struct devlink_ops mlx5_devlink_ops = {
1129e80541ecSSaeed Mahameed #ifdef CONFIG_MLX5_ESWITCH
1130feae9087SOr Gerlitz 	.eswitch_mode_set = mlx5_devlink_eswitch_mode_set,
1131feae9087SOr Gerlitz 	.eswitch_mode_get = mlx5_devlink_eswitch_mode_get,
1132bffaa916SRoi Dayan 	.eswitch_inline_mode_set = mlx5_devlink_eswitch_inline_mode_set,
1133bffaa916SRoi Dayan 	.eswitch_inline_mode_get = mlx5_devlink_eswitch_inline_mode_get,
11347768d197SRoi Dayan 	.eswitch_encap_mode_set = mlx5_devlink_eswitch_encap_mode_set,
11357768d197SRoi Dayan 	.eswitch_encap_mode_get = mlx5_devlink_eswitch_encap_mode_get,
1136feae9087SOr Gerlitz #endif
1137feae9087SOr Gerlitz };
1138f66f049fSEli Cohen 
113959211bd3SMohamad Haj Yahia #define MLX5_IB_MOD "mlx5_ib"
11409603b61dSJack Morgenstein static int init_one(struct pci_dev *pdev,
11419603b61dSJack Morgenstein 		    const struct pci_device_id *id)
11429603b61dSJack Morgenstein {
11439603b61dSJack Morgenstein 	struct mlx5_core_dev *dev;
1144feae9087SOr Gerlitz 	struct devlink *devlink;
11459603b61dSJack Morgenstein 	struct mlx5_priv *priv;
11469603b61dSJack Morgenstein 	int err;
11479603b61dSJack Morgenstein 
1148feae9087SOr Gerlitz 	devlink = devlink_alloc(&mlx5_devlink_ops, sizeof(*dev));
1149feae9087SOr Gerlitz 	if (!devlink) {
11509603b61dSJack Morgenstein 		dev_err(&pdev->dev, "kzalloc failed\n");
11519603b61dSJack Morgenstein 		return -ENOMEM;
11529603b61dSJack Morgenstein 	}
1153feae9087SOr Gerlitz 
1154feae9087SOr Gerlitz 	dev = devlink_priv(devlink);
11559603b61dSJack Morgenstein 	priv = &dev->priv;
1156fc50db98SEli Cohen 	priv->pci_dev_data = id->driver_data;
11579603b61dSJack Morgenstein 
11589603b61dSJack Morgenstein 	pci_set_drvdata(pdev, dev);
11599603b61dSJack Morgenstein 
11600e97a340SHuy Nguyen 	dev->pdev = pdev;
11610e97a340SHuy Nguyen 	dev->event = mlx5_core_event;
11629603b61dSJack Morgenstein 	dev->profile = &profile[prof_sel];
11639603b61dSJack Morgenstein 
1164364d1798SEli Cohen 	INIT_LIST_HEAD(&priv->ctx_list);
1165364d1798SEli Cohen 	spin_lock_init(&priv->ctx_lock);
116689d44f0aSMajd Dibbiny 	mutex_init(&dev->pci_status_mutex);
116789d44f0aSMajd Dibbiny 	mutex_init(&dev->intf_state_mutex);
1168d9aaed83SArtemy Kovalyov 
116997834ebaSErez Shitrit 	INIT_LIST_HEAD(&priv->waiting_events_list);
117097834ebaSErez Shitrit 	priv->is_accum_events = false;
117197834ebaSErez Shitrit 
117201187175SEli Cohen 	mutex_init(&priv->bfregs.reg_head.lock);
117301187175SEli Cohen 	mutex_init(&priv->bfregs.wc_head.lock);
117401187175SEli Cohen 	INIT_LIST_HEAD(&priv->bfregs.reg_head.list);
117501187175SEli Cohen 	INIT_LIST_HEAD(&priv->bfregs.wc_head.list);
117601187175SEli Cohen 
1177a31208b1SMajd Dibbiny 	err = mlx5_pci_init(dev, priv);
11789603b61dSJack Morgenstein 	if (err) {
1179a31208b1SMajd Dibbiny 		dev_err(&pdev->dev, "mlx5_pci_init failed with error code %d\n", err);
1180d5d284b8SSaeed Mahameed 		goto clean_dev;
11819603b61dSJack Morgenstein 	}
11829603b61dSJack Morgenstein 
1183ac6ea6e8SEli Cohen 	err = mlx5_health_init(dev);
1184ac6ea6e8SEli Cohen 	if (err) {
1185ac6ea6e8SEli Cohen 		dev_err(&pdev->dev, "mlx5_health_init failed with error code %d\n", err);
1186ac6ea6e8SEli Cohen 		goto close_pci;
1187ac6ea6e8SEli Cohen 	}
1188ac6ea6e8SEli Cohen 
118959211bd3SMohamad Haj Yahia 	mlx5_pagealloc_init(dev);
119059211bd3SMohamad Haj Yahia 
119159211bd3SMohamad Haj Yahia 	err = mlx5_load_one(dev, priv, true);
11929603b61dSJack Morgenstein 	if (err) {
1193a31208b1SMajd Dibbiny 		dev_err(&pdev->dev, "mlx5_load_one failed with error code %d\n", err);
1194ac6ea6e8SEli Cohen 		goto clean_health;
11959603b61dSJack Morgenstein 	}
119659211bd3SMohamad Haj Yahia 
1197f82eed45SLeon Romanovsky 	request_module_nowait(MLX5_IB_MOD);
11989603b61dSJack Morgenstein 
1199feae9087SOr Gerlitz 	err = devlink_register(devlink, &pdev->dev);
1200feae9087SOr Gerlitz 	if (err)
1201feae9087SOr Gerlitz 		goto clean_load;
1202feae9087SOr Gerlitz 
12035d47f6c8SDaniel Jurgens 	pci_save_state(pdev);
12049603b61dSJack Morgenstein 	return 0;
12059603b61dSJack Morgenstein 
1206feae9087SOr Gerlitz clean_load:
120759211bd3SMohamad Haj Yahia 	mlx5_unload_one(dev, priv, true);
1208ac6ea6e8SEli Cohen clean_health:
120959211bd3SMohamad Haj Yahia 	mlx5_pagealloc_cleanup(dev);
1210ac6ea6e8SEli Cohen 	mlx5_health_cleanup(dev);
1211a31208b1SMajd Dibbiny close_pci:
1212a31208b1SMajd Dibbiny 	mlx5_pci_close(dev, priv);
1213a31208b1SMajd Dibbiny clean_dev:
1214feae9087SOr Gerlitz 	devlink_free(devlink);
1215a31208b1SMajd Dibbiny 
12169603b61dSJack Morgenstein 	return err;
12179603b61dSJack Morgenstein }
1218a31208b1SMajd Dibbiny 
12199603b61dSJack Morgenstein static void remove_one(struct pci_dev *pdev)
12209603b61dSJack Morgenstein {
12219603b61dSJack Morgenstein 	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
1222feae9087SOr Gerlitz 	struct devlink *devlink = priv_to_devlink(dev);
1223a31208b1SMajd Dibbiny 	struct mlx5_priv *priv = &dev->priv;
12249603b61dSJack Morgenstein 
1225feae9087SOr Gerlitz 	devlink_unregister(devlink);
1226737a234bSMohamad Haj Yahia 	mlx5_unregister_device(dev);
1227737a234bSMohamad Haj Yahia 
122859211bd3SMohamad Haj Yahia 	if (mlx5_unload_one(dev, priv, true)) {
1229a31208b1SMajd Dibbiny 		dev_err(&dev->pdev->dev, "mlx5_unload_one failed\n");
1230ac6ea6e8SEli Cohen 		mlx5_health_cleanup(dev);
1231a31208b1SMajd Dibbiny 		return;
1232a31208b1SMajd Dibbiny 	}
1233737a234bSMohamad Haj Yahia 
123459211bd3SMohamad Haj Yahia 	mlx5_pagealloc_cleanup(dev);
1235ac6ea6e8SEli Cohen 	mlx5_health_cleanup(dev);
1236a31208b1SMajd Dibbiny 	mlx5_pci_close(dev, priv);
1237feae9087SOr Gerlitz 	devlink_free(devlink);
12389603b61dSJack Morgenstein }
12399603b61dSJack Morgenstein 
124089d44f0aSMajd Dibbiny static pci_ers_result_t mlx5_pci_err_detected(struct pci_dev *pdev,
124189d44f0aSMajd Dibbiny 					      pci_channel_state_t state)
124289d44f0aSMajd Dibbiny {
124389d44f0aSMajd Dibbiny 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
124489d44f0aSMajd Dibbiny 	struct mlx5_priv *priv = &dev->priv;
124589d44f0aSMajd Dibbiny 
124689d44f0aSMajd Dibbiny 	dev_info(&pdev->dev, "%s was called\n", __func__);
124704c0c1abSMohamad Haj Yahia 
12488812c24dSMajd Dibbiny 	mlx5_enter_error_state(dev, false);
124959211bd3SMohamad Haj Yahia 	mlx5_unload_one(dev, priv, false);
12505d47f6c8SDaniel Jurgens 	/* In case of kernel call drain the health wq */
125105ac2c0bSMohamad Haj Yahia 	if (state) {
12525e44fca5SDaniel Jurgens 		mlx5_drain_health_wq(dev);
125389d44f0aSMajd Dibbiny 		mlx5_pci_disable_device(dev);
125405ac2c0bSMohamad Haj Yahia 	}
125505ac2c0bSMohamad Haj Yahia 
125689d44f0aSMajd Dibbiny 	return state == pci_channel_io_perm_failure ?
125789d44f0aSMajd Dibbiny 		PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
125889d44f0aSMajd Dibbiny }
125989d44f0aSMajd Dibbiny 
1260d57847dcSDaniel Jurgens /* wait for the device to show vital signs by waiting
1261d57847dcSDaniel Jurgens  * for the health counter to start counting.
126289d44f0aSMajd Dibbiny  */
1263d57847dcSDaniel Jurgens static int wait_vital(struct pci_dev *pdev)
126489d44f0aSMajd Dibbiny {
126589d44f0aSMajd Dibbiny 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
126689d44f0aSMajd Dibbiny 	struct mlx5_core_health *health = &dev->priv.health;
126789d44f0aSMajd Dibbiny 	const int niter = 100;
1268d57847dcSDaniel Jurgens 	u32 last_count = 0;
126989d44f0aSMajd Dibbiny 	u32 count;
127089d44f0aSMajd Dibbiny 	int i;
127189d44f0aSMajd Dibbiny 
127289d44f0aSMajd Dibbiny 	for (i = 0; i < niter; i++) {
127389d44f0aSMajd Dibbiny 		count = ioread32be(health->health_counter);
127489d44f0aSMajd Dibbiny 		if (count && count != 0xffffffff) {
1275d57847dcSDaniel Jurgens 			if (last_count && last_count != count) {
127689d44f0aSMajd Dibbiny 				dev_info(&pdev->dev, "Counter value 0x%x after %d iterations\n", count, i);
1277d57847dcSDaniel Jurgens 				return 0;
1278d57847dcSDaniel Jurgens 			}
1279d57847dcSDaniel Jurgens 			last_count = count;
128089d44f0aSMajd Dibbiny 		}
128189d44f0aSMajd Dibbiny 		msleep(50);
128289d44f0aSMajd Dibbiny 	}
128389d44f0aSMajd Dibbiny 
1284d57847dcSDaniel Jurgens 	return -ETIMEDOUT;
128589d44f0aSMajd Dibbiny }
128689d44f0aSMajd Dibbiny 
12871061c90fSMohamad Haj Yahia static pci_ers_result_t mlx5_pci_slot_reset(struct pci_dev *pdev)
12881061c90fSMohamad Haj Yahia {
12891061c90fSMohamad Haj Yahia 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
12901061c90fSMohamad Haj Yahia 	int err;
12911061c90fSMohamad Haj Yahia 
12921061c90fSMohamad Haj Yahia 	dev_info(&pdev->dev, "%s was called\n", __func__);
12931061c90fSMohamad Haj Yahia 
12941061c90fSMohamad Haj Yahia 	err = mlx5_pci_enable_device(dev);
12951061c90fSMohamad Haj Yahia 	if (err) {
12961061c90fSMohamad Haj Yahia 		dev_err(&pdev->dev, "%s: mlx5_pci_enable_device failed with error code: %d\n"
12971061c90fSMohamad Haj Yahia 			, __func__, err);
12981061c90fSMohamad Haj Yahia 		return PCI_ERS_RESULT_DISCONNECT;
12991061c90fSMohamad Haj Yahia 	}
13001061c90fSMohamad Haj Yahia 
13011061c90fSMohamad Haj Yahia 	pci_set_master(pdev);
13021061c90fSMohamad Haj Yahia 	pci_restore_state(pdev);
13035d47f6c8SDaniel Jurgens 	pci_save_state(pdev);
13041061c90fSMohamad Haj Yahia 
13051061c90fSMohamad Haj Yahia 	if (wait_vital(pdev)) {
13061061c90fSMohamad Haj Yahia 		dev_err(&pdev->dev, "%s: wait_vital timed out\n", __func__);
13071061c90fSMohamad Haj Yahia 		return PCI_ERS_RESULT_DISCONNECT;
13081061c90fSMohamad Haj Yahia 	}
13091061c90fSMohamad Haj Yahia 
13101061c90fSMohamad Haj Yahia 	return PCI_ERS_RESULT_RECOVERED;
13111061c90fSMohamad Haj Yahia }
13121061c90fSMohamad Haj Yahia 
131389d44f0aSMajd Dibbiny static void mlx5_pci_resume(struct pci_dev *pdev)
131489d44f0aSMajd Dibbiny {
131589d44f0aSMajd Dibbiny 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
131689d44f0aSMajd Dibbiny 	struct mlx5_priv *priv = &dev->priv;
131789d44f0aSMajd Dibbiny 	int err;
131889d44f0aSMajd Dibbiny 
131989d44f0aSMajd Dibbiny 	dev_info(&pdev->dev, "%s was called\n", __func__);
132089d44f0aSMajd Dibbiny 
132159211bd3SMohamad Haj Yahia 	err = mlx5_load_one(dev, priv, false);
132289d44f0aSMajd Dibbiny 	if (err)
132389d44f0aSMajd Dibbiny 		dev_err(&pdev->dev, "%s: mlx5_load_one failed with error code: %d\n"
132489d44f0aSMajd Dibbiny 			, __func__, err);
132589d44f0aSMajd Dibbiny 	else
132689d44f0aSMajd Dibbiny 		dev_info(&pdev->dev, "%s: device recovered\n", __func__);
132789d44f0aSMajd Dibbiny }
132889d44f0aSMajd Dibbiny 
132989d44f0aSMajd Dibbiny static const struct pci_error_handlers mlx5_err_handler = {
133089d44f0aSMajd Dibbiny 	.error_detected = mlx5_pci_err_detected,
133189d44f0aSMajd Dibbiny 	.slot_reset	= mlx5_pci_slot_reset,
133289d44f0aSMajd Dibbiny 	.resume		= mlx5_pci_resume
133389d44f0aSMajd Dibbiny };
133489d44f0aSMajd Dibbiny 
13358812c24dSMajd Dibbiny static int mlx5_try_fast_unload(struct mlx5_core_dev *dev)
13368812c24dSMajd Dibbiny {
1337fcd29ad1SFeras Daoud 	bool fast_teardown = false, force_teardown = false;
1338fcd29ad1SFeras Daoud 	int ret = 1;
13398812c24dSMajd Dibbiny 
1340fcd29ad1SFeras Daoud 	fast_teardown = MLX5_CAP_GEN(dev, fast_teardown);
1341fcd29ad1SFeras Daoud 	force_teardown = MLX5_CAP_GEN(dev, force_teardown);
1342fcd29ad1SFeras Daoud 
1343fcd29ad1SFeras Daoud 	mlx5_core_dbg(dev, "force teardown firmware support=%d\n", force_teardown);
1344fcd29ad1SFeras Daoud 	mlx5_core_dbg(dev, "fast teardown firmware support=%d\n", fast_teardown);
1345fcd29ad1SFeras Daoud 
1346fcd29ad1SFeras Daoud 	if (!fast_teardown && !force_teardown)
13478812c24dSMajd Dibbiny 		return -EOPNOTSUPP;
13488812c24dSMajd Dibbiny 
13498812c24dSMajd Dibbiny 	if (dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
13508812c24dSMajd Dibbiny 		mlx5_core_dbg(dev, "Device in internal error state, giving up\n");
13518812c24dSMajd Dibbiny 		return -EAGAIN;
13528812c24dSMajd Dibbiny 	}
13538812c24dSMajd Dibbiny 
1354d2aa060dSHuy Nguyen 	/* Panic tear down fw command will stop the PCI bus communication
1355d2aa060dSHuy Nguyen 	 * with the HCA, so the health polll is no longer needed.
1356d2aa060dSHuy Nguyen 	 */
1357d2aa060dSHuy Nguyen 	mlx5_drain_health_wq(dev);
135876d5581cSJack Morgenstein 	mlx5_stop_health_poll(dev, false);
1359d2aa060dSHuy Nguyen 
1360fcd29ad1SFeras Daoud 	ret = mlx5_cmd_fast_teardown_hca(dev);
1361fcd29ad1SFeras Daoud 	if (!ret)
1362fcd29ad1SFeras Daoud 		goto succeed;
1363fcd29ad1SFeras Daoud 
13648812c24dSMajd Dibbiny 	ret = mlx5_cmd_force_teardown_hca(dev);
1365fcd29ad1SFeras Daoud 	if (!ret)
1366fcd29ad1SFeras Daoud 		goto succeed;
1367fcd29ad1SFeras Daoud 
13688812c24dSMajd Dibbiny 	mlx5_core_dbg(dev, "Firmware couldn't do fast unload error: %d\n", ret);
1369d2aa060dSHuy Nguyen 	mlx5_start_health_poll(dev);
13708812c24dSMajd Dibbiny 	return ret;
13718812c24dSMajd Dibbiny 
1372fcd29ad1SFeras Daoud succeed:
13738812c24dSMajd Dibbiny 	mlx5_enter_error_state(dev, true);
13748812c24dSMajd Dibbiny 
13751ef903bfSDaniel Jurgens 	/* Some platforms requiring freeing the IRQ's in the shutdown
13761ef903bfSDaniel Jurgens 	 * flow. If they aren't freed they can't be allocated after
13771ef903bfSDaniel Jurgens 	 * kexec. There is no need to cleanup the mlx5_core software
13781ef903bfSDaniel Jurgens 	 * contexts.
13791ef903bfSDaniel Jurgens 	 */
13801ef903bfSDaniel Jurgens 	mlx5_core_eq_free_irqs(dev);
13811ef903bfSDaniel Jurgens 
13828812c24dSMajd Dibbiny 	return 0;
13838812c24dSMajd Dibbiny }
13848812c24dSMajd Dibbiny 
13855fc7197dSMajd Dibbiny static void shutdown(struct pci_dev *pdev)
13865fc7197dSMajd Dibbiny {
13875fc7197dSMajd Dibbiny 	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
13885fc7197dSMajd Dibbiny 	struct mlx5_priv *priv = &dev->priv;
13898812c24dSMajd Dibbiny 	int err;
13905fc7197dSMajd Dibbiny 
13915fc7197dSMajd Dibbiny 	dev_info(&pdev->dev, "Shutdown was called\n");
13928812c24dSMajd Dibbiny 	err = mlx5_try_fast_unload(dev);
13938812c24dSMajd Dibbiny 	if (err)
139459211bd3SMohamad Haj Yahia 		mlx5_unload_one(dev, priv, false);
13955fc7197dSMajd Dibbiny 	mlx5_pci_disable_device(dev);
13965fc7197dSMajd Dibbiny }
13975fc7197dSMajd Dibbiny 
13989603b61dSJack Morgenstein static const struct pci_device_id mlx5_core_pci_table[] = {
1399bbad7c21SMyron Stowe 	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTIB) },
1400fc50db98SEli Cohen 	{ PCI_VDEVICE(MELLANOX, 0x1012), MLX5_PCI_DEV_IS_VF},	/* Connect-IB VF */
1401bbad7c21SMyron Stowe 	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4) },
1402fc50db98SEli Cohen 	{ PCI_VDEVICE(MELLANOX, 0x1014), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4 VF */
1403bbad7c21SMyron Stowe 	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) },
1404fc50db98SEli Cohen 	{ PCI_VDEVICE(MELLANOX, 0x1016), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4LX VF */
14057092fe86SMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x1017) },			/* ConnectX-5, PCIe 3.0 */
140664dbbdfeSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x1018), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 VF */
1407d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x1019) },			/* ConnectX-5 Ex */
1408d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x101a), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 Ex VF */
1409d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x101b) },			/* ConnectX-6 */
1410d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x101c), MLX5_PCI_DEV_IS_VF},	/* ConnectX-6 VF */
14112e9d3e83SNoa Osherovich 	{ PCI_VDEVICE(MELLANOX, 0xa2d2) },			/* BlueField integrated ConnectX-5 network controller */
14122e9d3e83SNoa Osherovich 	{ PCI_VDEVICE(MELLANOX, 0xa2d3), MLX5_PCI_DEV_IS_VF},	/* BlueField integrated ConnectX-5 network controller VF */
14139603b61dSJack Morgenstein 	{ 0, }
14149603b61dSJack Morgenstein };
14159603b61dSJack Morgenstein 
14169603b61dSJack Morgenstein MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);
14179603b61dSJack Morgenstein 
141804c0c1abSMohamad Haj Yahia void mlx5_disable_device(struct mlx5_core_dev *dev)
141904c0c1abSMohamad Haj Yahia {
142004c0c1abSMohamad Haj Yahia 	mlx5_pci_err_detected(dev->pdev, 0);
142104c0c1abSMohamad Haj Yahia }
142204c0c1abSMohamad Haj Yahia 
142304c0c1abSMohamad Haj Yahia void mlx5_recover_device(struct mlx5_core_dev *dev)
142404c0c1abSMohamad Haj Yahia {
142504c0c1abSMohamad Haj Yahia 	mlx5_pci_disable_device(dev);
142604c0c1abSMohamad Haj Yahia 	if (mlx5_pci_slot_reset(dev->pdev) == PCI_ERS_RESULT_RECOVERED)
142704c0c1abSMohamad Haj Yahia 		mlx5_pci_resume(dev->pdev);
142804c0c1abSMohamad Haj Yahia }
142904c0c1abSMohamad Haj Yahia 
14309603b61dSJack Morgenstein static struct pci_driver mlx5_core_driver = {
14319603b61dSJack Morgenstein 	.name           = DRIVER_NAME,
14329603b61dSJack Morgenstein 	.id_table       = mlx5_core_pci_table,
14339603b61dSJack Morgenstein 	.probe          = init_one,
143489d44f0aSMajd Dibbiny 	.remove         = remove_one,
14355fc7197dSMajd Dibbiny 	.shutdown	= shutdown,
1436fc50db98SEli Cohen 	.err_handler	= &mlx5_err_handler,
1437fc50db98SEli Cohen 	.sriov_configure   = mlx5_core_sriov_configure,
14389603b61dSJack Morgenstein };
1439e126ba97SEli Cohen 
1440f663ad98SKamal Heib static void mlx5_core_verify_params(void)
1441f663ad98SKamal Heib {
1442f663ad98SKamal Heib 	if (prof_sel >= ARRAY_SIZE(profile)) {
1443f663ad98SKamal Heib 		pr_warn("mlx5_core: WARNING: Invalid module parameter prof_sel %d, valid range 0-%zu, changing back to default(%d)\n",
1444f663ad98SKamal Heib 			prof_sel,
1445f663ad98SKamal Heib 			ARRAY_SIZE(profile) - 1,
1446f663ad98SKamal Heib 			MLX5_DEFAULT_PROF);
1447f663ad98SKamal Heib 		prof_sel = MLX5_DEFAULT_PROF;
1448f663ad98SKamal Heib 	}
1449f663ad98SKamal Heib }
1450f663ad98SKamal Heib 
1451e126ba97SEli Cohen static int __init init(void)
1452e126ba97SEli Cohen {
1453e126ba97SEli Cohen 	int err;
1454e126ba97SEli Cohen 
14558737f818SDaniel Jurgens 	get_random_bytes(&sw_owner_id, sizeof(sw_owner_id));
14568737f818SDaniel Jurgens 
1457f663ad98SKamal Heib 	mlx5_core_verify_params();
145805564d0aSAviad Yehezkel 	mlx5_fpga_ipsec_build_fs_cmds();
1459e126ba97SEli Cohen 	mlx5_register_debugfs();
1460e126ba97SEli Cohen 
14619603b61dSJack Morgenstein 	err = pci_register_driver(&mlx5_core_driver);
14629603b61dSJack Morgenstein 	if (err)
1463ac6ea6e8SEli Cohen 		goto err_debug;
14649603b61dSJack Morgenstein 
1465f62b8bb8SAmir Vadai #ifdef CONFIG_MLX5_CORE_EN
1466f62b8bb8SAmir Vadai 	mlx5e_init();
1467f62b8bb8SAmir Vadai #endif
1468f62b8bb8SAmir Vadai 
1469e126ba97SEli Cohen 	return 0;
1470e126ba97SEli Cohen 
1471e126ba97SEli Cohen err_debug:
1472e126ba97SEli Cohen 	mlx5_unregister_debugfs();
1473e126ba97SEli Cohen 	return err;
1474e126ba97SEli Cohen }
1475e126ba97SEli Cohen 
1476e126ba97SEli Cohen static void __exit cleanup(void)
1477e126ba97SEli Cohen {
1478f62b8bb8SAmir Vadai #ifdef CONFIG_MLX5_CORE_EN
1479f62b8bb8SAmir Vadai 	mlx5e_cleanup();
1480f62b8bb8SAmir Vadai #endif
14819603b61dSJack Morgenstein 	pci_unregister_driver(&mlx5_core_driver);
1482e126ba97SEli Cohen 	mlx5_unregister_debugfs();
1483e126ba97SEli Cohen }
1484e126ba97SEli Cohen 
1485e126ba97SEli Cohen module_init(init);
1486e126ba97SEli Cohen module_exit(cleanup);
1487