1e126ba97SEli Cohen /*
2302bdf68SSaeed Mahameed  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3e126ba97SEli Cohen  *
4e126ba97SEli Cohen  * This software is available to you under a choice of one of two
5e126ba97SEli Cohen  * licenses.  You may choose to be licensed under the terms of the GNU
6e126ba97SEli Cohen  * General Public License (GPL) Version 2, available from the file
7e126ba97SEli Cohen  * COPYING in the main directory of this source tree, or the
8e126ba97SEli Cohen  * OpenIB.org BSD license below:
9e126ba97SEli Cohen  *
10e126ba97SEli Cohen  *     Redistribution and use in source and binary forms, with or
11e126ba97SEli Cohen  *     without modification, are permitted provided that the following
12e126ba97SEli Cohen  *     conditions are met:
13e126ba97SEli Cohen  *
14e126ba97SEli Cohen  *      - Redistributions of source code must retain the above
15e126ba97SEli Cohen  *        copyright notice, this list of conditions and the following
16e126ba97SEli Cohen  *        disclaimer.
17e126ba97SEli Cohen  *
18e126ba97SEli Cohen  *      - Redistributions in binary form must reproduce the above
19e126ba97SEli Cohen  *        copyright notice, this list of conditions and the following
20e126ba97SEli Cohen  *        disclaimer in the documentation and/or other materials
21e126ba97SEli Cohen  *        provided with the distribution.
22e126ba97SEli Cohen  *
23e126ba97SEli Cohen  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e126ba97SEli Cohen  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e126ba97SEli Cohen  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e126ba97SEli Cohen  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e126ba97SEli Cohen  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e126ba97SEli Cohen  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e126ba97SEli Cohen  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e126ba97SEli Cohen  * SOFTWARE.
31e126ba97SEli Cohen  */
32e126ba97SEli Cohen 
33adec640eSChristoph Hellwig #include <linux/highmem.h>
34e126ba97SEli Cohen #include <linux/module.h>
35e126ba97SEli Cohen #include <linux/init.h>
36e126ba97SEli Cohen #include <linux/errno.h>
37e126ba97SEli Cohen #include <linux/pci.h>
38e126ba97SEli Cohen #include <linux/dma-mapping.h>
39e126ba97SEli Cohen #include <linux/slab.h>
40db058a18SSaeed Mahameed #include <linux/interrupt.h>
41e3297246SEli Cohen #include <linux/delay.h>
42e126ba97SEli Cohen #include <linux/mlx5/driver.h>
43e126ba97SEli Cohen #include <linux/mlx5/cq.h>
44e126ba97SEli Cohen #include <linux/mlx5/qp.h>
45e126ba97SEli Cohen #include <linux/debugfs.h>
46f66f049fSEli Cohen #include <linux/kmod.h>
47b775516bSEli Cohen #include <linux/mlx5/mlx5_ifc.h>
48c85023e1SHuy Nguyen #include <linux/mlx5/vport.h>
49907af0f0SLeon Romanovsky #include <linux/version.h>
50feae9087SOr Gerlitz #include <net/devlink.h>
51e126ba97SEli Cohen #include "mlx5_core.h"
52f2f3df55SSaeed Mahameed #include "lib/eq.h"
5316d76083SSaeed Mahameed #include "fs_core.h"
54eeb66cdbSSaeed Mahameed #include "lib/mpfs.h"
55073bb189SSaeed Mahameed #include "eswitch.h"
561f28d776SEran Ben Elisha #include "devlink.h"
5738b9f903SMoshe Shemesh #include "fw_reset.h"
5852ec462eSIlan Tayari #include "lib/mlx5.h"
595945e1adSAmir Tzin #include "lib/tout.h"
60e29341fbSIlan Tayari #include "fpga/core.h"
61c6e3b421SLeon Romanovsky #include "en_accel/ipsec.h"
627c39afb3SFeras Daoud #include "lib/clock.h"
63358aa5ceSSaeed Mahameed #include "lib/vxlan.h"
640ccc171eSYevgeny Kliteynik #include "lib/geneve.h"
65fadd59fcSAviv Heller #include "lib/devcom.h"
66b25bbc2fSAlex Vesker #include "lib/pci_vsc.h"
6724406953SFeras Daoud #include "diag/fw_tracer.h"
68591905baSBodong Wang #include "ecpf.h"
6987175120SEran Ben Elisha #include "lib/hv_vhca.h"
7012206b17SAya Levin #include "diag/rsc_dump.h"
71f3196bb0SParav Pandit #include "sf/vhca_event.h"
7290d010b8SParav Pandit #include "sf/dev/dev.h"
736a327321SParav Pandit #include "sf/sf.h"
743b43190bSShay Drory #include "mlx5_irq.h"
751f507e80SAdham Faris #include "hwmon.h"
76e126ba97SEli Cohen 
77e126ba97SEli Cohen MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
78048f3143SEran Ben Elisha MODULE_DESCRIPTION("Mellanox 5th generation network adapters (ConnectX series) core driver");
79e126ba97SEli Cohen MODULE_LICENSE("Dual BSD/GPL");
80e126ba97SEli Cohen 
81f663ad98SKamal Heib unsigned int mlx5_core_debug_mask;
82f663ad98SKamal Heib module_param_named(debug_mask, mlx5_core_debug_mask, uint, 0644);
83e126ba97SEli Cohen MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");
84e126ba97SEli Cohen 
85f663ad98SKamal Heib static unsigned int prof_sel = MLX5_DEFAULT_PROF;
86f663ad98SKamal Heib module_param_named(prof_sel, prof_sel, uint, 0444);
879603b61dSJack Morgenstein MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");
889603b61dSJack Morgenstein 
898737f818SDaniel Jurgens static u32 sw_owner_id[4];
90dc402cccSYishai Hadas #define MAX_SW_VHCA_ID (BIT(__mlx5_bit_sz(cmd_hca_cap_2, sw_vhca_id)) - 1)
91dc402cccSYishai Hadas static DEFINE_IDA(sw_vhca_ida);
928737f818SDaniel Jurgens 
93f91e6d89SEran Ben Elisha enum {
94f91e6d89SEran Ben Elisha 	MLX5_ATOMIC_REQ_MODE_BE = 0x0,
95f91e6d89SEran Ben Elisha 	MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS = 0x1,
96f91e6d89SEran Ben Elisha };
97f91e6d89SEran Ben Elisha 
98f79a609eSMaher Sanalla #define LOG_MAX_SUPPORTED_QPS 0xff
99f79a609eSMaher Sanalla 
1009603b61dSJack Morgenstein static struct mlx5_profile profile[] = {
1019603b61dSJack Morgenstein 	[0] = {
1029603b61dSJack Morgenstein 		.mask           = 0,
1039df839a7SParav Pandit 		.num_cmd_caches = MLX5_NUM_COMMAND_CACHES,
1049603b61dSJack Morgenstein 	},
1059603b61dSJack Morgenstein 	[1] = {
1069603b61dSJack Morgenstein 		.mask		= MLX5_PROF_MASK_QP_SIZE,
1079603b61dSJack Morgenstein 		.log_max_qp	= 12,
1089df839a7SParav Pandit 		.num_cmd_caches = MLX5_NUM_COMMAND_CACHES,
1099df839a7SParav Pandit 
1109603b61dSJack Morgenstein 	},
1119603b61dSJack Morgenstein 	[2] = {
1129603b61dSJack Morgenstein 		.mask		= MLX5_PROF_MASK_QP_SIZE |
1139603b61dSJack Morgenstein 				  MLX5_PROF_MASK_MR_CACHE,
114f79a609eSMaher Sanalla 		.log_max_qp	= LOG_MAX_SUPPORTED_QPS,
1159df839a7SParav Pandit 		.num_cmd_caches = MLX5_NUM_COMMAND_CACHES,
1169603b61dSJack Morgenstein 		.mr_cache[0]	= {
1179603b61dSJack Morgenstein 			.size	= 500,
1189603b61dSJack Morgenstein 			.limit	= 250
1199603b61dSJack Morgenstein 		},
1209603b61dSJack Morgenstein 		.mr_cache[1]	= {
1219603b61dSJack Morgenstein 			.size	= 500,
1229603b61dSJack Morgenstein 			.limit	= 250
1239603b61dSJack Morgenstein 		},
1249603b61dSJack Morgenstein 		.mr_cache[2]	= {
1259603b61dSJack Morgenstein 			.size	= 500,
1269603b61dSJack Morgenstein 			.limit	= 250
1279603b61dSJack Morgenstein 		},
1289603b61dSJack Morgenstein 		.mr_cache[3]	= {
1299603b61dSJack Morgenstein 			.size	= 500,
1309603b61dSJack Morgenstein 			.limit	= 250
1319603b61dSJack Morgenstein 		},
1329603b61dSJack Morgenstein 		.mr_cache[4]	= {
1339603b61dSJack Morgenstein 			.size	= 500,
1349603b61dSJack Morgenstein 			.limit	= 250
1359603b61dSJack Morgenstein 		},
1369603b61dSJack Morgenstein 		.mr_cache[5]	= {
1379603b61dSJack Morgenstein 			.size	= 500,
1389603b61dSJack Morgenstein 			.limit	= 250
1399603b61dSJack Morgenstein 		},
1409603b61dSJack Morgenstein 		.mr_cache[6]	= {
1419603b61dSJack Morgenstein 			.size	= 500,
1429603b61dSJack Morgenstein 			.limit	= 250
1439603b61dSJack Morgenstein 		},
1449603b61dSJack Morgenstein 		.mr_cache[7]	= {
1459603b61dSJack Morgenstein 			.size	= 500,
1469603b61dSJack Morgenstein 			.limit	= 250
1479603b61dSJack Morgenstein 		},
1489603b61dSJack Morgenstein 		.mr_cache[8]	= {
1499603b61dSJack Morgenstein 			.size	= 500,
1509603b61dSJack Morgenstein 			.limit	= 250
1519603b61dSJack Morgenstein 		},
1529603b61dSJack Morgenstein 		.mr_cache[9]	= {
1539603b61dSJack Morgenstein 			.size	= 500,
1549603b61dSJack Morgenstein 			.limit	= 250
1559603b61dSJack Morgenstein 		},
1569603b61dSJack Morgenstein 		.mr_cache[10]	= {
1579603b61dSJack Morgenstein 			.size	= 500,
1589603b61dSJack Morgenstein 			.limit	= 250
1599603b61dSJack Morgenstein 		},
1609603b61dSJack Morgenstein 		.mr_cache[11]	= {
1619603b61dSJack Morgenstein 			.size	= 500,
1629603b61dSJack Morgenstein 			.limit	= 250
1639603b61dSJack Morgenstein 		},
1649603b61dSJack Morgenstein 		.mr_cache[12]	= {
1659603b61dSJack Morgenstein 			.size	= 64,
1669603b61dSJack Morgenstein 			.limit	= 32
1679603b61dSJack Morgenstein 		},
1689603b61dSJack Morgenstein 		.mr_cache[13]	= {
1699603b61dSJack Morgenstein 			.size	= 32,
1709603b61dSJack Morgenstein 			.limit	= 16
1719603b61dSJack Morgenstein 		},
1729603b61dSJack Morgenstein 		.mr_cache[14]	= {
1739603b61dSJack Morgenstein 			.size	= 16,
1749603b61dSJack Morgenstein 			.limit	= 8
1759603b61dSJack Morgenstein 		},
1769603b61dSJack Morgenstein 		.mr_cache[15]	= {
1779603b61dSJack Morgenstein 			.size	= 8,
1789603b61dSJack Morgenstein 			.limit	= 4
1799603b61dSJack Morgenstein 		},
1809603b61dSJack Morgenstein 	},
1819df839a7SParav Pandit 	[3] = {
1829df839a7SParav Pandit 		.mask		= MLX5_PROF_MASK_QP_SIZE,
1839df839a7SParav Pandit 		.log_max_qp	= LOG_MAX_SUPPORTED_QPS,
1849df839a7SParav Pandit 		.num_cmd_caches = 0,
1859df839a7SParav Pandit 	},
1869603b61dSJack Morgenstein };
187e126ba97SEli Cohen 
wait_fw_init(struct mlx5_core_dev * dev,u32 max_wait_mili,u32 warn_time_mili)188b8a92577SDaniel Jurgens static int wait_fw_init(struct mlx5_core_dev *dev, u32 max_wait_mili,
189b8a92577SDaniel Jurgens 			u32 warn_time_mili)
190e3297246SEli Cohen {
191b8a92577SDaniel Jurgens 	unsigned long warn = jiffies + msecs_to_jiffies(warn_time_mili);
192e3297246SEli Cohen 	unsigned long end = jiffies + msecs_to_jiffies(max_wait_mili);
193cdfc6ffbSShay Drory 	u32 fw_initializing;
194e3297246SEli Cohen 	int err = 0;
195e3297246SEli Cohen 
196cdfc6ffbSShay Drory 	do {
197cdfc6ffbSShay Drory 		fw_initializing = ioread32be(&dev->iseg->initializing);
198cdfc6ffbSShay Drory 		if (!(fw_initializing >> 31))
199cdfc6ffbSShay Drory 			break;
2008324a02cSGavin Li 		if (time_after(jiffies, end) ||
201c05d145aSMoshe Shemesh 		    test_bit(MLX5_BREAK_FW_WAIT, &dev->intf_state)) {
202e3297246SEli Cohen 			err = -EBUSY;
203e3297246SEli Cohen 			break;
204e3297246SEli Cohen 		}
205b8a92577SDaniel Jurgens 		if (warn_time_mili && time_after(jiffies, warn)) {
206cdfc6ffbSShay Drory 			mlx5_core_warn(dev, "Waiting for FW initialization, timeout abort in %ds (0x%x)\n",
207cdfc6ffbSShay Drory 				       jiffies_to_msecs(end - warn) / 1000, fw_initializing);
208b8a92577SDaniel Jurgens 			warn = jiffies + msecs_to_jiffies(warn_time_mili);
209b8a92577SDaniel Jurgens 		}
2105945e1adSAmir Tzin 		msleep(mlx5_tout_ms(dev, FW_PRE_INIT_WAIT));
211cdfc6ffbSShay Drory 	} while (true);
212e3297246SEli Cohen 
213e3297246SEli Cohen 	return err;
214e3297246SEli Cohen }
215e3297246SEli Cohen 
mlx5_set_driver_version(struct mlx5_core_dev * dev)216012e50e1SHuy Nguyen static void mlx5_set_driver_version(struct mlx5_core_dev *dev)
217012e50e1SHuy Nguyen {
218012e50e1SHuy Nguyen 	int driver_ver_sz = MLX5_FLD_SZ_BYTES(set_driver_version_in,
219012e50e1SHuy Nguyen 					      driver_version);
2203ac0e69eSLeon Romanovsky 	u8 in[MLX5_ST_SZ_BYTES(set_driver_version_in)] = {};
221012e50e1SHuy Nguyen 	int remaining_size = driver_ver_sz;
222012e50e1SHuy Nguyen 	char *string;
223012e50e1SHuy Nguyen 
224012e50e1SHuy Nguyen 	if (!MLX5_CAP_GEN(dev, driver_version))
225012e50e1SHuy Nguyen 		return;
226012e50e1SHuy Nguyen 
227012e50e1SHuy Nguyen 	string = MLX5_ADDR_OF(set_driver_version_in, in, driver_version);
228012e50e1SHuy Nguyen 
229012e50e1SHuy Nguyen 	strncpy(string, "Linux", remaining_size);
230012e50e1SHuy Nguyen 
231012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
232012e50e1SHuy Nguyen 	strncat(string, ",", remaining_size);
233012e50e1SHuy Nguyen 
234012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
23517a7612bSLeon Romanovsky 	strncat(string, KBUILD_MODNAME, remaining_size);
236012e50e1SHuy Nguyen 
237012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
238012e50e1SHuy Nguyen 	strncat(string, ",", remaining_size);
239012e50e1SHuy Nguyen 
240012e50e1SHuy Nguyen 	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
241907af0f0SLeon Romanovsky 
242907af0f0SLeon Romanovsky 	snprintf(string + strlen(string), remaining_size, "%u.%u.%u",
24388a68672SSasha Levin 		LINUX_VERSION_MAJOR, LINUX_VERSION_PATCHLEVEL,
24488a68672SSasha Levin 		LINUX_VERSION_SUBLEVEL);
245012e50e1SHuy Nguyen 
246012e50e1SHuy Nguyen 	/*Send the command*/
247012e50e1SHuy Nguyen 	MLX5_SET(set_driver_version_in, in, opcode,
248012e50e1SHuy Nguyen 		 MLX5_CMD_OP_SET_DRIVER_VERSION);
249012e50e1SHuy Nguyen 
2503ac0e69eSLeon Romanovsky 	mlx5_cmd_exec_in(dev, set_driver_version, in);
251012e50e1SHuy Nguyen }
252012e50e1SHuy Nguyen 
set_dma_caps(struct pci_dev * pdev)253e126ba97SEli Cohen static int set_dma_caps(struct pci_dev *pdev)
254e126ba97SEli Cohen {
255e126ba97SEli Cohen 	int err;
256e126ba97SEli Cohen 
257eb9c5c0dSChristophe JAILLET 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
258e126ba97SEli Cohen 	if (err) {
2591a91de28SJoe Perches 		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
260eb9c5c0dSChristophe JAILLET 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
261e126ba97SEli Cohen 		if (err) {
2621a91de28SJoe Perches 			dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
263e126ba97SEli Cohen 			return err;
264e126ba97SEli Cohen 		}
265e126ba97SEli Cohen 	}
266e126ba97SEli Cohen 
267e126ba97SEli Cohen 	dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
268e126ba97SEli Cohen 	return err;
269e126ba97SEli Cohen }
270e126ba97SEli Cohen 
mlx5_pci_enable_device(struct mlx5_core_dev * dev)27189d44f0aSMajd Dibbiny static int mlx5_pci_enable_device(struct mlx5_core_dev *dev)
27289d44f0aSMajd Dibbiny {
27389d44f0aSMajd Dibbiny 	struct pci_dev *pdev = dev->pdev;
27489d44f0aSMajd Dibbiny 	int err = 0;
27589d44f0aSMajd Dibbiny 
27689d44f0aSMajd Dibbiny 	mutex_lock(&dev->pci_status_mutex);
27789d44f0aSMajd Dibbiny 	if (dev->pci_status == MLX5_PCI_STATUS_DISABLED) {
27889d44f0aSMajd Dibbiny 		err = pci_enable_device(pdev);
27989d44f0aSMajd Dibbiny 		if (!err)
28089d44f0aSMajd Dibbiny 			dev->pci_status = MLX5_PCI_STATUS_ENABLED;
28189d44f0aSMajd Dibbiny 	}
28289d44f0aSMajd Dibbiny 	mutex_unlock(&dev->pci_status_mutex);
28389d44f0aSMajd Dibbiny 
28489d44f0aSMajd Dibbiny 	return err;
28589d44f0aSMajd Dibbiny }
28689d44f0aSMajd Dibbiny 
mlx5_pci_disable_device(struct mlx5_core_dev * dev)28789d44f0aSMajd Dibbiny static void mlx5_pci_disable_device(struct mlx5_core_dev *dev)
28889d44f0aSMajd Dibbiny {
28989d44f0aSMajd Dibbiny 	struct pci_dev *pdev = dev->pdev;
29089d44f0aSMajd Dibbiny 
29189d44f0aSMajd Dibbiny 	mutex_lock(&dev->pci_status_mutex);
29289d44f0aSMajd Dibbiny 	if (dev->pci_status == MLX5_PCI_STATUS_ENABLED) {
29389d44f0aSMajd Dibbiny 		pci_disable_device(pdev);
29489d44f0aSMajd Dibbiny 		dev->pci_status = MLX5_PCI_STATUS_DISABLED;
29589d44f0aSMajd Dibbiny 	}
29689d44f0aSMajd Dibbiny 	mutex_unlock(&dev->pci_status_mutex);
29789d44f0aSMajd Dibbiny }
29889d44f0aSMajd Dibbiny 
request_bar(struct pci_dev * pdev)299e126ba97SEli Cohen static int request_bar(struct pci_dev *pdev)
300e126ba97SEli Cohen {
301e126ba97SEli Cohen 	int err = 0;
302e126ba97SEli Cohen 
303e126ba97SEli Cohen 	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
3041a91de28SJoe Perches 		dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
305e126ba97SEli Cohen 		return -ENODEV;
306e126ba97SEli Cohen 	}
307e126ba97SEli Cohen 
30817a7612bSLeon Romanovsky 	err = pci_request_regions(pdev, KBUILD_MODNAME);
309e126ba97SEli Cohen 	if (err)
310e126ba97SEli Cohen 		dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
311e126ba97SEli Cohen 
312e126ba97SEli Cohen 	return err;
313e126ba97SEli Cohen }
314e126ba97SEli Cohen 
release_bar(struct pci_dev * pdev)315e126ba97SEli Cohen static void release_bar(struct pci_dev *pdev)
316e126ba97SEli Cohen {
317e126ba97SEli Cohen 	pci_release_regions(pdev);
318e126ba97SEli Cohen }
319e126ba97SEli Cohen 
320bd10838aSOr Gerlitz struct mlx5_reg_host_endianness {
321e126ba97SEli Cohen 	u8	he;
322e126ba97SEli Cohen 	u8      rsvd[15];
323e126ba97SEli Cohen };
324e126ba97SEli Cohen 
to_fw_pkey_sz(struct mlx5_core_dev * dev,u32 size)3252974ab6eSSaeed Mahameed static u16 to_fw_pkey_sz(struct mlx5_core_dev *dev, u32 size)
326c7a08ac7SEli Cohen {
327c7a08ac7SEli Cohen 	switch (size) {
328c7a08ac7SEli Cohen 	case 128:
329c7a08ac7SEli Cohen 		return 0;
330c7a08ac7SEli Cohen 	case 256:
331c7a08ac7SEli Cohen 		return 1;
332c7a08ac7SEli Cohen 	case 512:
333c7a08ac7SEli Cohen 		return 2;
334c7a08ac7SEli Cohen 	case 1024:
335c7a08ac7SEli Cohen 		return 3;
336c7a08ac7SEli Cohen 	case 2048:
337c7a08ac7SEli Cohen 		return 4;
338c7a08ac7SEli Cohen 	case 4096:
339c7a08ac7SEli Cohen 		return 5;
340c7a08ac7SEli Cohen 	default:
3412974ab6eSSaeed Mahameed 		mlx5_core_warn(dev, "invalid pkey table size %d\n", size);
342c7a08ac7SEli Cohen 		return 0;
343c7a08ac7SEli Cohen 	}
344c7a08ac7SEli Cohen }
345c7a08ac7SEli Cohen 
mlx5_core_uplink_netdev_set(struct mlx5_core_dev * dev,struct net_device * netdev)346c7d4e6abSJiri Pirko void mlx5_core_uplink_netdev_set(struct mlx5_core_dev *dev, struct net_device *netdev)
347c7d4e6abSJiri Pirko {
348c7d4e6abSJiri Pirko 	mutex_lock(&dev->mlx5e_res.uplink_netdev_lock);
349c7d4e6abSJiri Pirko 	dev->mlx5e_res.uplink_netdev = netdev;
350c7d4e6abSJiri Pirko 	mlx5_blocking_notifier_call_chain(dev, MLX5_DRIVER_EVENT_UPLINK_NETDEV,
351c7d4e6abSJiri Pirko 					  netdev);
352c7d4e6abSJiri Pirko 	mutex_unlock(&dev->mlx5e_res.uplink_netdev_lock);
353c7d4e6abSJiri Pirko }
354c7d4e6abSJiri Pirko 
mlx5_core_uplink_netdev_event_replay(struct mlx5_core_dev * dev)355c7d4e6abSJiri Pirko void mlx5_core_uplink_netdev_event_replay(struct mlx5_core_dev *dev)
356c7d4e6abSJiri Pirko {
357c7d4e6abSJiri Pirko 	mutex_lock(&dev->mlx5e_res.uplink_netdev_lock);
358c7d4e6abSJiri Pirko 	mlx5_blocking_notifier_call_chain(dev, MLX5_DRIVER_EVENT_UPLINK_NETDEV,
359c7d4e6abSJiri Pirko 					  dev->mlx5e_res.uplink_netdev);
360c7d4e6abSJiri Pirko 	mutex_unlock(&dev->mlx5e_res.uplink_netdev_lock);
361c7d4e6abSJiri Pirko }
362c7d4e6abSJiri Pirko EXPORT_SYMBOL(mlx5_core_uplink_netdev_event_replay);
363c7d4e6abSJiri Pirko 
mlx5_core_mp_event_replay(struct mlx5_core_dev * dev,u32 event,void * data)364fdd350feSPatrisious Haddad void mlx5_core_mp_event_replay(struct mlx5_core_dev *dev, u32 event, void *data)
365fdd350feSPatrisious Haddad {
366fdd350feSPatrisious Haddad 	mlx5_blocking_notifier_call_chain(dev, event, data);
367fdd350feSPatrisious Haddad }
368fdd350feSPatrisious Haddad EXPORT_SYMBOL(mlx5_core_mp_event_replay);
369fdd350feSPatrisious Haddad 
mlx5_core_get_caps_mode(struct mlx5_core_dev * dev,enum mlx5_cap_type cap_type,enum mlx5_cap_mode cap_mode)370a41cb591SShay Drory int mlx5_core_get_caps_mode(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type,
371938fe83cSSaeed Mahameed 			    enum mlx5_cap_mode cap_mode)
372c7a08ac7SEli Cohen {
373b775516bSEli Cohen 	u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
374b775516bSEli Cohen 	int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
375938fe83cSSaeed Mahameed 	void *out, *hca_caps;
376938fe83cSSaeed Mahameed 	u16 opmod = (cap_type << 1) | (cap_mode & 0x01);
377c7a08ac7SEli Cohen 	int err;
378c7a08ac7SEli Cohen 
379b775516bSEli Cohen 	memset(in, 0, sizeof(in));
380b775516bSEli Cohen 	out = kzalloc(out_sz, GFP_KERNEL);
381c7a08ac7SEli Cohen 	if (!out)
382c7a08ac7SEli Cohen 		return -ENOMEM;
383938fe83cSSaeed Mahameed 
384b775516bSEli Cohen 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
385b775516bSEli Cohen 	MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
3863ac0e69eSLeon Romanovsky 	err = mlx5_cmd_exec_inout(dev, query_hca_cap, in, out);
387c7a08ac7SEli Cohen 	if (err) {
388938fe83cSSaeed Mahameed 		mlx5_core_warn(dev,
389938fe83cSSaeed Mahameed 			       "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
390938fe83cSSaeed Mahameed 			       cap_type, cap_mode, err);
391c7a08ac7SEli Cohen 		goto query_ex;
392c7a08ac7SEli Cohen 	}
393c7a08ac7SEli Cohen 
394938fe83cSSaeed Mahameed 	hca_caps =  MLX5_ADDR_OF(query_hca_cap_out, out, capability);
395938fe83cSSaeed Mahameed 
396938fe83cSSaeed Mahameed 	switch (cap_mode) {
397938fe83cSSaeed Mahameed 	case HCA_CAP_OPMOD_GET_MAX:
39848f02eefSParav Pandit 		memcpy(dev->caps.hca[cap_type]->max, hca_caps,
399938fe83cSSaeed Mahameed 		       MLX5_UN_SZ_BYTES(hca_cap_union));
400938fe83cSSaeed Mahameed 		break;
401938fe83cSSaeed Mahameed 	case HCA_CAP_OPMOD_GET_CUR:
40248f02eefSParav Pandit 		memcpy(dev->caps.hca[cap_type]->cur, hca_caps,
403938fe83cSSaeed Mahameed 		       MLX5_UN_SZ_BYTES(hca_cap_union));
404938fe83cSSaeed Mahameed 		break;
405938fe83cSSaeed Mahameed 	default:
406938fe83cSSaeed Mahameed 		mlx5_core_warn(dev,
407938fe83cSSaeed Mahameed 			       "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
408938fe83cSSaeed Mahameed 			       cap_type, cap_mode);
409938fe83cSSaeed Mahameed 		err = -EINVAL;
410938fe83cSSaeed Mahameed 		break;
411938fe83cSSaeed Mahameed 	}
412c7a08ac7SEli Cohen query_ex:
413c7a08ac7SEli Cohen 	kfree(out);
414c7a08ac7SEli Cohen 	return err;
415c7a08ac7SEli Cohen }
416c7a08ac7SEli Cohen 
mlx5_core_get_caps(struct mlx5_core_dev * dev,enum mlx5_cap_type cap_type)417b06e7de8SLeon Romanovsky int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type)
418b06e7de8SLeon Romanovsky {
419b06e7de8SLeon Romanovsky 	int ret;
420b06e7de8SLeon Romanovsky 
421b06e7de8SLeon Romanovsky 	ret = mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_CUR);
422b06e7de8SLeon Romanovsky 	if (ret)
423b06e7de8SLeon Romanovsky 		return ret;
424b06e7de8SLeon Romanovsky 	return mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_MAX);
425b06e7de8SLeon Romanovsky }
426b06e7de8SLeon Romanovsky 
set_caps(struct mlx5_core_dev * dev,void * in,int opmod)427a2a322f4SLeon Romanovsky static int set_caps(struct mlx5_core_dev *dev, void *in, int opmod)
428c7a08ac7SEli Cohen {
429b775516bSEli Cohen 	MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
430f91e6d89SEran Ben Elisha 	MLX5_SET(set_hca_cap_in, in, op_mod, opmod << 1);
4313ac0e69eSLeon Romanovsky 	return mlx5_cmd_exec_in(dev, set_hca_cap, in);
432c7a08ac7SEli Cohen }
43387b8de49SEli Cohen 
handle_hca_cap_atomic(struct mlx5_core_dev * dev,void * set_ctx)434a2a322f4SLeon Romanovsky static int handle_hca_cap_atomic(struct mlx5_core_dev *dev, void *set_ctx)
435f91e6d89SEran Ben Elisha {
436f91e6d89SEran Ben Elisha 	void *set_hca_cap;
437f91e6d89SEran Ben Elisha 	int req_endianness;
438f91e6d89SEran Ben Elisha 	int err;
439f91e6d89SEran Ben Elisha 
440a2a322f4SLeon Romanovsky 	if (!MLX5_CAP_GEN(dev, atomic))
441a2a322f4SLeon Romanovsky 		return 0;
442a2a322f4SLeon Romanovsky 
443b06e7de8SLeon Romanovsky 	err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
444f91e6d89SEran Ben Elisha 	if (err)
445f91e6d89SEran Ben Elisha 		return err;
446f91e6d89SEran Ben Elisha 
447f91e6d89SEran Ben Elisha 	req_endianness =
448f91e6d89SEran Ben Elisha 		MLX5_CAP_ATOMIC(dev,
449bd10838aSOr Gerlitz 				supported_atomic_req_8B_endianness_mode_1);
450f91e6d89SEran Ben Elisha 
451f91e6d89SEran Ben Elisha 	if (req_endianness != MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS)
452f91e6d89SEran Ben Elisha 		return 0;
453f91e6d89SEran Ben Elisha 
454f91e6d89SEran Ben Elisha 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
455f91e6d89SEran Ben Elisha 
456f91e6d89SEran Ben Elisha 	/* Set requestor to host endianness */
457bd10838aSOr Gerlitz 	MLX5_SET(atomic_caps, set_hca_cap, atomic_req_8B_endianness_mode,
458f91e6d89SEran Ben Elisha 		 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS);
459f91e6d89SEran Ben Elisha 
460a2a322f4SLeon Romanovsky 	return set_caps(dev, set_ctx, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC);
461f91e6d89SEran Ben Elisha }
462f91e6d89SEran Ben Elisha 
handle_hca_cap_odp(struct mlx5_core_dev * dev,void * set_ctx)463a2a322f4SLeon Romanovsky static int handle_hca_cap_odp(struct mlx5_core_dev *dev, void *set_ctx)
46446861e3eSMoni Shoua {
46546861e3eSMoni Shoua 	void *set_hca_cap;
466fca22e7eSMoni Shoua 	bool do_set = false;
46746861e3eSMoni Shoua 	int err;
46846861e3eSMoni Shoua 
46937b6bb77SLeon Romanovsky 	if (!IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) ||
47037b6bb77SLeon Romanovsky 	    !MLX5_CAP_GEN(dev, pg))
47146861e3eSMoni Shoua 		return 0;
47246861e3eSMoni Shoua 
47346861e3eSMoni Shoua 	err = mlx5_core_get_caps(dev, MLX5_CAP_ODP);
47446861e3eSMoni Shoua 	if (err)
47546861e3eSMoni Shoua 		return err;
47646861e3eSMoni Shoua 
47746861e3eSMoni Shoua 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
47848f02eefSParav Pandit 	memcpy(set_hca_cap, dev->caps.hca[MLX5_CAP_ODP]->cur,
47946861e3eSMoni Shoua 	       MLX5_ST_SZ_BYTES(odp_cap));
48046861e3eSMoni Shoua 
481fca22e7eSMoni Shoua #define ODP_CAP_SET_MAX(dev, field)                                            \
482fca22e7eSMoni Shoua 	do {                                                                   \
483fca22e7eSMoni Shoua 		u32 _res = MLX5_CAP_ODP_MAX(dev, field);                       \
484fca22e7eSMoni Shoua 		if (_res) {                                                    \
485fca22e7eSMoni Shoua 			do_set = true;                                         \
486fca22e7eSMoni Shoua 			MLX5_SET(odp_cap, set_hca_cap, field, _res);           \
487fca22e7eSMoni Shoua 		}                                                              \
488fca22e7eSMoni Shoua 	} while (0)
48946861e3eSMoni Shoua 
490fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, ud_odp_caps.srq_receive);
491fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, rc_odp_caps.srq_receive);
492fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, xrc_odp_caps.srq_receive);
493fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, xrc_odp_caps.send);
494fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, xrc_odp_caps.receive);
495fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, xrc_odp_caps.write);
496fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, xrc_odp_caps.read);
497fca22e7eSMoni Shoua 	ODP_CAP_SET_MAX(dev, xrc_odp_caps.atomic);
49800679b63SMichael Guralnik 	ODP_CAP_SET_MAX(dev, dc_odp_caps.srq_receive);
49900679b63SMichael Guralnik 	ODP_CAP_SET_MAX(dev, dc_odp_caps.send);
50000679b63SMichael Guralnik 	ODP_CAP_SET_MAX(dev, dc_odp_caps.receive);
50100679b63SMichael Guralnik 	ODP_CAP_SET_MAX(dev, dc_odp_caps.write);
50200679b63SMichael Guralnik 	ODP_CAP_SET_MAX(dev, dc_odp_caps.read);
50300679b63SMichael Guralnik 	ODP_CAP_SET_MAX(dev, dc_odp_caps.atomic);
50446861e3eSMoni Shoua 
505a2a322f4SLeon Romanovsky 	if (!do_set)
506a2a322f4SLeon Romanovsky 		return 0;
50746861e3eSMoni Shoua 
508a2a322f4SLeon Romanovsky 	return set_caps(dev, set_ctx, MLX5_SET_HCA_CAP_OP_MOD_ODP);
50946861e3eSMoni Shoua }
51046861e3eSMoni Shoua 
max_uc_list_get_devlink_param(struct mlx5_core_dev * dev)5118680a60fSShay Drory static int max_uc_list_get_devlink_param(struct mlx5_core_dev *dev)
5128680a60fSShay Drory {
5138680a60fSShay Drory 	struct devlink *devlink = priv_to_devlink(dev);
5148680a60fSShay Drory 	union devlink_param_value val;
5158680a60fSShay Drory 	int err;
5168680a60fSShay Drory 
517075935f0SJiri Pirko 	err = devl_param_driverinit_value_get(devlink,
5188680a60fSShay Drory 					      DEVLINK_PARAM_GENERIC_ID_MAX_MACS,
5198680a60fSShay Drory 					      &val);
5208680a60fSShay Drory 	if (!err)
5218680a60fSShay Drory 		return val.vu32;
5228680a60fSShay Drory 	mlx5_core_dbg(dev, "Failed to get param. err = %d\n", err);
5238680a60fSShay Drory 	return err;
5248680a60fSShay Drory }
5258680a60fSShay Drory 
mlx5_is_roce_on(struct mlx5_core_dev * dev)5269ca05b0fSMaher Sanalla bool mlx5_is_roce_on(struct mlx5_core_dev *dev)
5279ca05b0fSMaher Sanalla {
5289ca05b0fSMaher Sanalla 	struct devlink *devlink = priv_to_devlink(dev);
5299ca05b0fSMaher Sanalla 	union devlink_param_value val;
5309ca05b0fSMaher Sanalla 	int err;
5319ca05b0fSMaher Sanalla 
532075935f0SJiri Pirko 	err = devl_param_driverinit_value_get(devlink,
5339ca05b0fSMaher Sanalla 					      DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
5349ca05b0fSMaher Sanalla 					      &val);
5359ca05b0fSMaher Sanalla 
5369ca05b0fSMaher Sanalla 	if (!err)
5379ca05b0fSMaher Sanalla 		return val.vbool;
5389ca05b0fSMaher Sanalla 
5399ca05b0fSMaher Sanalla 	mlx5_core_dbg(dev, "Failed to get param. err = %d\n", err);
5409ca05b0fSMaher Sanalla 	return MLX5_CAP_GEN(dev, roce);
5419ca05b0fSMaher Sanalla }
5429ca05b0fSMaher Sanalla EXPORT_SYMBOL(mlx5_is_roce_on);
5439ca05b0fSMaher Sanalla 
handle_hca_cap_2(struct mlx5_core_dev * dev,void * set_ctx)544dc402cccSYishai Hadas static int handle_hca_cap_2(struct mlx5_core_dev *dev, void *set_ctx)
545dc402cccSYishai Hadas {
546dc402cccSYishai Hadas 	void *set_hca_cap;
547dc402cccSYishai Hadas 	int err;
548dc402cccSYishai Hadas 
549dc402cccSYishai Hadas 	if (!MLX5_CAP_GEN_MAX(dev, hca_cap_2))
550dc402cccSYishai Hadas 		return 0;
551dc402cccSYishai Hadas 
552dc402cccSYishai Hadas 	err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL_2);
553dc402cccSYishai Hadas 	if (err)
554dc402cccSYishai Hadas 		return err;
555dc402cccSYishai Hadas 
556dc402cccSYishai Hadas 	if (!MLX5_CAP_GEN_2_MAX(dev, sw_vhca_id_valid) ||
557dc402cccSYishai Hadas 	    !(dev->priv.sw_vhca_id > 0))
558dc402cccSYishai Hadas 		return 0;
559dc402cccSYishai Hadas 
560dc402cccSYishai Hadas 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
561dc402cccSYishai Hadas 				   capability);
562dc402cccSYishai Hadas 	memcpy(set_hca_cap, dev->caps.hca[MLX5_CAP_GENERAL_2]->cur,
563dc402cccSYishai Hadas 	       MLX5_ST_SZ_BYTES(cmd_hca_cap_2));
564dc402cccSYishai Hadas 	MLX5_SET(cmd_hca_cap_2, set_hca_cap, sw_vhca_id_valid, 1);
565dc402cccSYishai Hadas 
566dc402cccSYishai Hadas 	return set_caps(dev, set_ctx, MLX5_CAP_GENERAL_2);
567dc402cccSYishai Hadas }
568dc402cccSYishai Hadas 
handle_hca_cap(struct mlx5_core_dev * dev,void * set_ctx)569a2a322f4SLeon Romanovsky static int handle_hca_cap(struct mlx5_core_dev *dev, void *set_ctx)
570e126ba97SEli Cohen {
5713410fbcdSMaor Gottlieb 	struct mlx5_profile *prof = &dev->profile;
572938fe83cSSaeed Mahameed 	void *set_hca_cap;
5738680a60fSShay Drory 	int max_uc_list;
574a2a322f4SLeon Romanovsky 	int err;
575e126ba97SEli Cohen 
576b06e7de8SLeon Romanovsky 	err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
577c7a08ac7SEli Cohen 	if (err)
578a2a322f4SLeon Romanovsky 		return err;
579e126ba97SEli Cohen 
580938fe83cSSaeed Mahameed 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
581938fe83cSSaeed Mahameed 				   capability);
58248f02eefSParav Pandit 	memcpy(set_hca_cap, dev->caps.hca[MLX5_CAP_GENERAL]->cur,
583938fe83cSSaeed Mahameed 	       MLX5_ST_SZ_BYTES(cmd_hca_cap));
584938fe83cSSaeed Mahameed 
585938fe83cSSaeed Mahameed 	mlx5_core_dbg(dev, "Current Pkey table size %d Setting new size %d\n",
586707c4602SMajd Dibbiny 		      mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev, pkey_table_size)),
587938fe83cSSaeed Mahameed 		      128);
588c7a08ac7SEli Cohen 	/* we limit the size of the pkey table to 128 entries for now */
589938fe83cSSaeed Mahameed 	MLX5_SET(cmd_hca_cap, set_hca_cap, pkey_table_size,
5902974ab6eSSaeed Mahameed 		 to_fw_pkey_sz(dev, 128));
591e126ba97SEli Cohen 
592883371c4SNoa Osherovich 	/* Check log_max_qp from HCA caps to set in current profile */
593f79a609eSMaher Sanalla 	if (prof->log_max_qp == LOG_MAX_SUPPORTED_QPS) {
594a6e9085dSMaher Sanalla 		prof->log_max_qp = min_t(u8, 18, MLX5_CAP_GEN_MAX(dev, log_max_qp));
595f79a609eSMaher Sanalla 	} else if (MLX5_CAP_GEN_MAX(dev, log_max_qp) < prof->log_max_qp) {
596883371c4SNoa Osherovich 		mlx5_core_warn(dev, "log_max_qp value in current profile is %d, changing it to HCA capability limit (%d)\n",
5973410fbcdSMaor Gottlieb 			       prof->log_max_qp,
598883371c4SNoa Osherovich 			       MLX5_CAP_GEN_MAX(dev, log_max_qp));
5993410fbcdSMaor Gottlieb 		prof->log_max_qp = MLX5_CAP_GEN_MAX(dev, log_max_qp);
600883371c4SNoa Osherovich 	}
601c7a08ac7SEli Cohen 	if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
602938fe83cSSaeed Mahameed 		MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_qp,
603938fe83cSSaeed Mahameed 			 prof->log_max_qp);
604e126ba97SEli Cohen 
605938fe83cSSaeed Mahameed 	/* disable cmdif checksum */
606938fe83cSSaeed Mahameed 	MLX5_SET(cmd_hca_cap, set_hca_cap, cmdif_checksum, 0);
607c1868b82SEli Cohen 
60891828bd8SMajd Dibbiny 	/* Enable 4K UAR only when HCA supports it and page size is bigger
60991828bd8SMajd Dibbiny 	 * than 4K.
61091828bd8SMajd Dibbiny 	 */
61191828bd8SMajd Dibbiny 	if (MLX5_CAP_GEN_MAX(dev, uar_4k) && PAGE_SIZE > 4096)
612f502d834SEli Cohen 		MLX5_SET(cmd_hca_cap, set_hca_cap, uar_4k, 1);
613f502d834SEli Cohen 
614fe1e1876SCarol L Soto 	MLX5_SET(cmd_hca_cap, set_hca_cap, log_uar_page_sz, PAGE_SHIFT - 12);
615fe1e1876SCarol L Soto 
616f32f5bd2SDaniel Jurgens 	if (MLX5_CAP_GEN_MAX(dev, cache_line_128byte))
617f32f5bd2SDaniel Jurgens 		MLX5_SET(cmd_hca_cap,
618f32f5bd2SDaniel Jurgens 			 set_hca_cap,
619f32f5bd2SDaniel Jurgens 			 cache_line_128byte,
620c67f100eSDaniel Jurgens 			 cache_line_size() >= 128 ? 1 : 0);
621f32f5bd2SDaniel Jurgens 
622dd44572aSMoni Shoua 	if (MLX5_CAP_GEN_MAX(dev, dct))
623dd44572aSMoni Shoua 		MLX5_SET(cmd_hca_cap, set_hca_cap, dct, 1);
624dd44572aSMoni Shoua 
625e7f4d0bcSMoshe Shemesh 	if (MLX5_CAP_GEN_MAX(dev, pci_sync_for_fw_update_event))
626e7f4d0bcSMoshe Shemesh 		MLX5_SET(cmd_hca_cap, set_hca_cap, pci_sync_for_fw_update_event, 1);
6277a9770f1SMoshe Shemesh 	if (MLX5_CAP_GEN_MAX(dev, pci_sync_for_fw_update_with_driver_unload))
6287a9770f1SMoshe Shemesh 		MLX5_SET(cmd_hca_cap, set_hca_cap,
6297a9770f1SMoshe Shemesh 			 pci_sync_for_fw_update_with_driver_unload, 1);
630e7f4d0bcSMoshe Shemesh 
631c4b76d8dSDaniel Jurgens 	if (MLX5_CAP_GEN_MAX(dev, num_vhca_ports))
632c4b76d8dSDaniel Jurgens 		MLX5_SET(cmd_hca_cap,
633c4b76d8dSDaniel Jurgens 			 set_hca_cap,
634c4b76d8dSDaniel Jurgens 			 num_vhca_ports,
635c4b76d8dSDaniel Jurgens 			 MLX5_CAP_GEN_MAX(dev, num_vhca_ports));
636c4b76d8dSDaniel Jurgens 
637c6168161SEran Ben Elisha 	if (MLX5_CAP_GEN_MAX(dev, release_all_pages))
638c6168161SEran Ben Elisha 		MLX5_SET(cmd_hca_cap, set_hca_cap, release_all_pages, 1);
639c6168161SEran Ben Elisha 
6404dca6509SMichael Guralnik 	if (MLX5_CAP_GEN_MAX(dev, mkey_by_name))
6414dca6509SMichael Guralnik 		MLX5_SET(cmd_hca_cap, set_hca_cap, mkey_by_name, 1);
6424dca6509SMichael Guralnik 
643f3196bb0SParav Pandit 	mlx5_vhca_state_cap_handle(dev, set_hca_cap);
644f3196bb0SParav Pandit 
645604774adSLeon Romanovsky 	if (MLX5_CAP_GEN_MAX(dev, num_total_dynamic_vf_msix))
646604774adSLeon Romanovsky 		MLX5_SET(cmd_hca_cap, set_hca_cap, num_total_dynamic_vf_msix,
647604774adSLeon Romanovsky 			 MLX5_CAP_GEN_MAX(dev, num_total_dynamic_vf_msix));
648604774adSLeon Romanovsky 
649c4ad5f2bSShay Drory 	if (MLX5_CAP_GEN(dev, roce_rw_supported) && MLX5_CAP_GEN_MAX(dev, roce))
6509ca05b0fSMaher Sanalla 		MLX5_SET(cmd_hca_cap, set_hca_cap, roce,
6519ca05b0fSMaher Sanalla 			 mlx5_is_roce_on(dev));
652fbfa97b4SShay Drory 
6538680a60fSShay Drory 	max_uc_list = max_uc_list_get_devlink_param(dev);
6548680a60fSShay Drory 	if (max_uc_list > 0)
6558680a60fSShay Drory 		MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_current_uc_list,
6568680a60fSShay Drory 			 ilog2(max_uc_list));
6578680a60fSShay Drory 
658a2a322f4SLeon Romanovsky 	return set_caps(dev, set_ctx, MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
659e126ba97SEli Cohen }
660cd23b14bSEli Cohen 
661fbfa97b4SShay Drory /* Cached MLX5_CAP_GEN(dev, roce) can be out of sync this early in the
662fbfa97b4SShay Drory  * boot process.
663fbfa97b4SShay Drory  * In case RoCE cap is writable in FW and user/devlink requested to change the
664fbfa97b4SShay Drory  * cap, we are yet to query the final state of the above cap.
665fbfa97b4SShay Drory  * Hence, the need for this function.
666fbfa97b4SShay Drory  *
667fbfa97b4SShay Drory  * Returns
668fbfa97b4SShay Drory  * True:
669fbfa97b4SShay Drory  * 1) RoCE cap is read only in FW and already disabled
670fbfa97b4SShay Drory  * OR:
671fbfa97b4SShay Drory  * 2) RoCE cap is writable in FW and user/devlink requested it off.
672fbfa97b4SShay Drory  *
673fbfa97b4SShay Drory  * In any other case, return False.
674fbfa97b4SShay Drory  */
is_roce_fw_disabled(struct mlx5_core_dev * dev)675fbfa97b4SShay Drory static bool is_roce_fw_disabled(struct mlx5_core_dev *dev)
676fbfa97b4SShay Drory {
6779ca05b0fSMaher Sanalla 	return (MLX5_CAP_GEN(dev, roce_rw_supported) && !mlx5_is_roce_on(dev)) ||
678fbfa97b4SShay Drory 		(!MLX5_CAP_GEN(dev, roce_rw_supported) && !MLX5_CAP_GEN(dev, roce));
679fbfa97b4SShay Drory }
680fbfa97b4SShay Drory 
handle_hca_cap_roce(struct mlx5_core_dev * dev,void * set_ctx)68159e9e8e4SMark Zhang static int handle_hca_cap_roce(struct mlx5_core_dev *dev, void *set_ctx)
68259e9e8e4SMark Zhang {
68359e9e8e4SMark Zhang 	void *set_hca_cap;
68459e9e8e4SMark Zhang 	int err;
68559e9e8e4SMark Zhang 
686fbfa97b4SShay Drory 	if (is_roce_fw_disabled(dev))
68759e9e8e4SMark Zhang 		return 0;
68859e9e8e4SMark Zhang 
68959e9e8e4SMark Zhang 	err = mlx5_core_get_caps(dev, MLX5_CAP_ROCE);
69059e9e8e4SMark Zhang 	if (err)
69159e9e8e4SMark Zhang 		return err;
69259e9e8e4SMark Zhang 
69359e9e8e4SMark Zhang 	if (MLX5_CAP_ROCE(dev, sw_r_roce_src_udp_port) ||
69459e9e8e4SMark Zhang 	    !MLX5_CAP_ROCE_MAX(dev, sw_r_roce_src_udp_port))
69559e9e8e4SMark Zhang 		return 0;
69659e9e8e4SMark Zhang 
69759e9e8e4SMark Zhang 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
69848f02eefSParav Pandit 	memcpy(set_hca_cap, dev->caps.hca[MLX5_CAP_ROCE]->cur,
69959e9e8e4SMark Zhang 	       MLX5_ST_SZ_BYTES(roce_cap));
70059e9e8e4SMark Zhang 	MLX5_SET(roce_cap, set_hca_cap, sw_r_roce_src_udp_port, 1);
70159e9e8e4SMark Zhang 
702f4244e55SOr Har-Toov 	if (MLX5_CAP_ROCE_MAX(dev, qp_ooo_transmit_default))
703f4244e55SOr Har-Toov 		MLX5_SET(roce_cap, set_hca_cap, qp_ooo_transmit_default, 1);
704f4244e55SOr Har-Toov 
70559e9e8e4SMark Zhang 	err = set_caps(dev, set_ctx, MLX5_SET_HCA_CAP_OP_MOD_ROCE);
706e126ba97SEli Cohen 	return err;
707e126ba97SEli Cohen }
708e126ba97SEli Cohen 
handle_hca_cap_port_selection(struct mlx5_core_dev * dev,void * set_ctx)70990b1df74SLiu, Changcheng static int handle_hca_cap_port_selection(struct mlx5_core_dev *dev,
71090b1df74SLiu, Changcheng 					 void *set_ctx)
71190b1df74SLiu, Changcheng {
71290b1df74SLiu, Changcheng 	void *set_hca_cap;
71390b1df74SLiu, Changcheng 	int err;
71490b1df74SLiu, Changcheng 
71590b1df74SLiu, Changcheng 	if (!MLX5_CAP_GEN(dev, port_selection_cap))
71690b1df74SLiu, Changcheng 		return 0;
71790b1df74SLiu, Changcheng 
71890b1df74SLiu, Changcheng 	err = mlx5_core_get_caps(dev, MLX5_CAP_PORT_SELECTION);
71990b1df74SLiu, Changcheng 	if (err)
72090b1df74SLiu, Changcheng 		return err;
72190b1df74SLiu, Changcheng 
72290b1df74SLiu, Changcheng 	if (MLX5_CAP_PORT_SELECTION(dev, port_select_flow_table_bypass) ||
72390b1df74SLiu, Changcheng 	    !MLX5_CAP_PORT_SELECTION_MAX(dev, port_select_flow_table_bypass))
72490b1df74SLiu, Changcheng 		return 0;
72590b1df74SLiu, Changcheng 
72690b1df74SLiu, Changcheng 	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
72790b1df74SLiu, Changcheng 	memcpy(set_hca_cap, dev->caps.hca[MLX5_CAP_PORT_SELECTION]->cur,
72890b1df74SLiu, Changcheng 	       MLX5_ST_SZ_BYTES(port_selection_cap));
72990b1df74SLiu, Changcheng 	MLX5_SET(port_selection_cap, set_hca_cap, port_select_flow_table_bypass, 1);
73090b1df74SLiu, Changcheng 
731f9c895a7SRoi Dayan 	err = set_caps(dev, set_ctx, MLX5_SET_HCA_CAP_OP_MOD_PORT_SELECTION);
73290b1df74SLiu, Changcheng 
73390b1df74SLiu, Changcheng 	return err;
73490b1df74SLiu, Changcheng }
73590b1df74SLiu, Changcheng 
set_hca_cap(struct mlx5_core_dev * dev)73637b6bb77SLeon Romanovsky static int set_hca_cap(struct mlx5_core_dev *dev)
73737b6bb77SLeon Romanovsky {
738a2a322f4SLeon Romanovsky 	int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
739a2a322f4SLeon Romanovsky 	void *set_ctx;
74037b6bb77SLeon Romanovsky 	int err;
74137b6bb77SLeon Romanovsky 
742a2a322f4SLeon Romanovsky 	set_ctx = kzalloc(set_sz, GFP_KERNEL);
743a2a322f4SLeon Romanovsky 	if (!set_ctx)
744a2a322f4SLeon Romanovsky 		return -ENOMEM;
745a2a322f4SLeon Romanovsky 
746a2a322f4SLeon Romanovsky 	err = handle_hca_cap(dev, set_ctx);
74737b6bb77SLeon Romanovsky 	if (err) {
74898a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "handle_hca_cap failed\n");
74937b6bb77SLeon Romanovsky 		goto out;
75037b6bb77SLeon Romanovsky 	}
75137b6bb77SLeon Romanovsky 
752a2a322f4SLeon Romanovsky 	memset(set_ctx, 0, set_sz);
753a2a322f4SLeon Romanovsky 	err = handle_hca_cap_atomic(dev, set_ctx);
75437b6bb77SLeon Romanovsky 	if (err) {
75598a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "handle_hca_cap_atomic failed\n");
75637b6bb77SLeon Romanovsky 		goto out;
75737b6bb77SLeon Romanovsky 	}
75837b6bb77SLeon Romanovsky 
759a2a322f4SLeon Romanovsky 	memset(set_ctx, 0, set_sz);
760a2a322f4SLeon Romanovsky 	err = handle_hca_cap_odp(dev, set_ctx);
76137b6bb77SLeon Romanovsky 	if (err) {
76298a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "handle_hca_cap_odp failed\n");
76337b6bb77SLeon Romanovsky 		goto out;
76437b6bb77SLeon Romanovsky 	}
76537b6bb77SLeon Romanovsky 
76659e9e8e4SMark Zhang 	memset(set_ctx, 0, set_sz);
76759e9e8e4SMark Zhang 	err = handle_hca_cap_roce(dev, set_ctx);
76859e9e8e4SMark Zhang 	if (err) {
76959e9e8e4SMark Zhang 		mlx5_core_err(dev, "handle_hca_cap_roce failed\n");
77059e9e8e4SMark Zhang 		goto out;
77159e9e8e4SMark Zhang 	}
77259e9e8e4SMark Zhang 
773dc402cccSYishai Hadas 	memset(set_ctx, 0, set_sz);
774dc402cccSYishai Hadas 	err = handle_hca_cap_2(dev, set_ctx);
775dc402cccSYishai Hadas 	if (err) {
776dc402cccSYishai Hadas 		mlx5_core_err(dev, "handle_hca_cap_2 failed\n");
777dc402cccSYishai Hadas 		goto out;
778dc402cccSYishai Hadas 	}
779dc402cccSYishai Hadas 
78090b1df74SLiu, Changcheng 	memset(set_ctx, 0, set_sz);
78190b1df74SLiu, Changcheng 	err = handle_hca_cap_port_selection(dev, set_ctx);
78290b1df74SLiu, Changcheng 	if (err) {
78390b1df74SLiu, Changcheng 		mlx5_core_err(dev, "handle_hca_cap_port_selection failed\n");
78490b1df74SLiu, Changcheng 		goto out;
78590b1df74SLiu, Changcheng 	}
78690b1df74SLiu, Changcheng 
78737b6bb77SLeon Romanovsky out:
788a2a322f4SLeon Romanovsky 	kfree(set_ctx);
78937b6bb77SLeon Romanovsky 	return err;
79037b6bb77SLeon Romanovsky }
79137b6bb77SLeon Romanovsky 
set_hca_ctrl(struct mlx5_core_dev * dev)792e126ba97SEli Cohen static int set_hca_ctrl(struct mlx5_core_dev *dev)
793e126ba97SEli Cohen {
794bd10838aSOr Gerlitz 	struct mlx5_reg_host_endianness he_in;
795bd10838aSOr Gerlitz 	struct mlx5_reg_host_endianness he_out;
796e126ba97SEli Cohen 	int err;
797e126ba97SEli Cohen 
798fc50db98SEli Cohen 	if (!mlx5_core_is_pf(dev))
799fc50db98SEli Cohen 		return 0;
800fc50db98SEli Cohen 
801e126ba97SEli Cohen 	memset(&he_in, 0, sizeof(he_in));
802e126ba97SEli Cohen 	he_in.he = MLX5_SET_HOST_ENDIANNESS;
803e126ba97SEli Cohen 	err = mlx5_core_access_reg(dev, &he_in,  sizeof(he_in),
804e126ba97SEli Cohen 					&he_out, sizeof(he_out),
805e126ba97SEli Cohen 					MLX5_REG_HOST_ENDIANNESS, 0, 1);
806e126ba97SEli Cohen 	return err;
807e126ba97SEli Cohen }
808e126ba97SEli Cohen 
mlx5_core_set_hca_defaults(struct mlx5_core_dev * dev)809c85023e1SHuy Nguyen static int mlx5_core_set_hca_defaults(struct mlx5_core_dev *dev)
810c85023e1SHuy Nguyen {
811c85023e1SHuy Nguyen 	int ret = 0;
812c85023e1SHuy Nguyen 
813c85023e1SHuy Nguyen 	/* Disable local_lb by default */
8148978cc92SEran Ben Elisha 	if (MLX5_CAP_GEN(dev, port_type) == MLX5_CAP_PORT_TYPE_ETH)
815c85023e1SHuy Nguyen 		ret = mlx5_nic_vport_update_local_lb(dev, false);
816c85023e1SHuy Nguyen 
817c85023e1SHuy Nguyen 	return ret;
818c85023e1SHuy Nguyen }
819c85023e1SHuy Nguyen 
mlx5_core_enable_hca(struct mlx5_core_dev * dev,u16 func_id)8200b107106SEli Cohen int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id)
821e126ba97SEli Cohen {
8223ac0e69eSLeon Romanovsky 	u32 in[MLX5_ST_SZ_DW(enable_hca_in)] = {};
823e126ba97SEli Cohen 
8240b107106SEli Cohen 	MLX5_SET(enable_hca_in, in, opcode, MLX5_CMD_OP_ENABLE_HCA);
8250b107106SEli Cohen 	MLX5_SET(enable_hca_in, in, function_id, func_id);
82622e939a9SBodong Wang 	MLX5_SET(enable_hca_in, in, embedded_cpu_function,
82722e939a9SBodong Wang 		 dev->caps.embedded_cpu);
8283ac0e69eSLeon Romanovsky 	return mlx5_cmd_exec_in(dev, enable_hca, in);
829e126ba97SEli Cohen }
830e126ba97SEli Cohen 
mlx5_core_disable_hca(struct mlx5_core_dev * dev,u16 func_id)8310b107106SEli Cohen int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id)
832e126ba97SEli Cohen {
8333ac0e69eSLeon Romanovsky 	u32 in[MLX5_ST_SZ_DW(disable_hca_in)] = {};
834e126ba97SEli Cohen 
8350b107106SEli Cohen 	MLX5_SET(disable_hca_in, in, opcode, MLX5_CMD_OP_DISABLE_HCA);
8360b107106SEli Cohen 	MLX5_SET(disable_hca_in, in, function_id, func_id);
83722e939a9SBodong Wang 	MLX5_SET(enable_hca_in, in, embedded_cpu_function,
83822e939a9SBodong Wang 		 dev->caps.embedded_cpu);
8393ac0e69eSLeon Romanovsky 	return mlx5_cmd_exec_in(dev, disable_hca, in);
840e126ba97SEli Cohen }
841e126ba97SEli Cohen 
mlx5_core_set_issi(struct mlx5_core_dev * dev)842f62b8bb8SAmir Vadai static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
843f62b8bb8SAmir Vadai {
8443ac0e69eSLeon Romanovsky 	u32 query_out[MLX5_ST_SZ_DW(query_issi_out)] = {};
8453ac0e69eSLeon Romanovsky 	u32 query_in[MLX5_ST_SZ_DW(query_issi_in)] = {};
846f62b8bb8SAmir Vadai 	u32 sup_issi;
847c4f287c4SSaeed Mahameed 	int err;
848f62b8bb8SAmir Vadai 
849f62b8bb8SAmir Vadai 	MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
8503ac0e69eSLeon Romanovsky 	err = mlx5_cmd_exec_inout(dev, query_issi, query_in, query_out);
851f62b8bb8SAmir Vadai 	if (err) {
852605bef00SSaeed Mahameed 		u32 syndrome = MLX5_GET(query_issi_out, query_out, syndrome);
853605bef00SSaeed Mahameed 		u8 status = MLX5_GET(query_issi_out, query_out, status);
854c4f287c4SSaeed Mahameed 
855f9c14e46SKamal Heib 		if (!status || syndrome == MLX5_DRIVER_SYND) {
856f9c14e46SKamal Heib 			mlx5_core_err(dev, "Failed to query ISSI err(%d) status(%d) synd(%d)\n",
857f9c14e46SKamal Heib 				      err, status, syndrome);
858f9c14e46SKamal Heib 			return err;
859f62b8bb8SAmir Vadai 		}
860f62b8bb8SAmir Vadai 
861f9c14e46SKamal Heib 		mlx5_core_warn(dev, "Query ISSI is not supported by FW, ISSI is 0\n");
862f9c14e46SKamal Heib 		dev->issi = 0;
863f9c14e46SKamal Heib 		return 0;
864f62b8bb8SAmir Vadai 	}
865f62b8bb8SAmir Vadai 
866f62b8bb8SAmir Vadai 	sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);
867f62b8bb8SAmir Vadai 
868f62b8bb8SAmir Vadai 	if (sup_issi & (1 << 1)) {
8693ac0e69eSLeon Romanovsky 		u32 set_in[MLX5_ST_SZ_DW(set_issi_in)] = {};
870f62b8bb8SAmir Vadai 
871f62b8bb8SAmir Vadai 		MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
872f62b8bb8SAmir Vadai 		MLX5_SET(set_issi_in, set_in, current_issi, 1);
8733ac0e69eSLeon Romanovsky 		err = mlx5_cmd_exec_in(dev, set_issi, set_in);
874f62b8bb8SAmir Vadai 		if (err) {
875f9c14e46SKamal Heib 			mlx5_core_err(dev, "Failed to set ISSI to 1 err(%d)\n",
876f9c14e46SKamal Heib 				      err);
877f62b8bb8SAmir Vadai 			return err;
878f62b8bb8SAmir Vadai 		}
879f62b8bb8SAmir Vadai 
880f62b8bb8SAmir Vadai 		dev->issi = 1;
881f62b8bb8SAmir Vadai 
882f62b8bb8SAmir Vadai 		return 0;
883e74a1db0SHaggai Abramonvsky 	} else if (sup_issi & (1 << 0) || !sup_issi) {
884f62b8bb8SAmir Vadai 		return 0;
885f62b8bb8SAmir Vadai 	}
886f62b8bb8SAmir Vadai 
8879eb78923SOr Gerlitz 	return -EOPNOTSUPP;
888f62b8bb8SAmir Vadai }
889f62b8bb8SAmir Vadai 
mlx5_pci_init(struct mlx5_core_dev * dev,struct pci_dev * pdev,const struct pci_device_id * id)89011f3b84dSSaeed Mahameed static int mlx5_pci_init(struct mlx5_core_dev *dev, struct pci_dev *pdev,
89111f3b84dSSaeed Mahameed 			 const struct pci_device_id *id)
892a31208b1SMajd Dibbiny {
893a31208b1SMajd Dibbiny 	int err = 0;
894a31208b1SMajd Dibbiny 
895d22663edSParav Pandit 	mutex_init(&dev->pci_status_mutex);
896e126ba97SEli Cohen 	pci_set_drvdata(dev->pdev, dev);
897e126ba97SEli Cohen 
898aa8106f1SHuy Nguyen 	dev->bar_addr = pci_resource_start(pdev, 0);
899311c7c71SSaeed Mahameed 
90089d44f0aSMajd Dibbiny 	err = mlx5_pci_enable_device(dev);
901e126ba97SEli Cohen 	if (err) {
90298a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Cannot enable PCI device, aborting\n");
90311f3b84dSSaeed Mahameed 		return err;
904e126ba97SEli Cohen 	}
905e126ba97SEli Cohen 
906e126ba97SEli Cohen 	err = request_bar(pdev);
907e126ba97SEli Cohen 	if (err) {
90898a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "error requesting BARs, aborting\n");
909e126ba97SEli Cohen 		goto err_disable;
910e126ba97SEli Cohen 	}
911e126ba97SEli Cohen 
912e126ba97SEli Cohen 	pci_set_master(pdev);
913e126ba97SEli Cohen 
914e126ba97SEli Cohen 	err = set_dma_caps(pdev);
915e126ba97SEli Cohen 	if (err) {
91698a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed setting DMA capabilities mask, aborting\n");
917e126ba97SEli Cohen 		goto err_clr_master;
918e126ba97SEli Cohen 	}
919e126ba97SEli Cohen 
920ce4eee53SMichael Guralnik 	if (pci_enable_atomic_ops_to_root(pdev, PCI_EXP_DEVCAP2_ATOMIC_COMP32) &&
921ce4eee53SMichael Guralnik 	    pci_enable_atomic_ops_to_root(pdev, PCI_EXP_DEVCAP2_ATOMIC_COMP64) &&
922ce4eee53SMichael Guralnik 	    pci_enable_atomic_ops_to_root(pdev, PCI_EXP_DEVCAP2_ATOMIC_COMP128))
923ce4eee53SMichael Guralnik 		mlx5_core_dbg(dev, "Enabling pci atomics failed\n");
924ce4eee53SMichael Guralnik 
925aa8106f1SHuy Nguyen 	dev->iseg_base = dev->bar_addr;
926e126ba97SEli Cohen 	dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
927e126ba97SEli Cohen 	if (!dev->iseg) {
928e126ba97SEli Cohen 		err = -ENOMEM;
92998a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed mapping initialization segment, aborting\n");
930e126ba97SEli Cohen 		goto err_clr_master;
931e126ba97SEli Cohen 	}
932a31208b1SMajd Dibbiny 
933b25bbc2fSAlex Vesker 	mlx5_pci_vsc_init(dev);
934a31208b1SMajd Dibbiny 	return 0;
935a31208b1SMajd Dibbiny 
936a31208b1SMajd Dibbiny err_clr_master:
937a31208b1SMajd Dibbiny 	release_bar(dev->pdev);
938a31208b1SMajd Dibbiny err_disable:
93989d44f0aSMajd Dibbiny 	mlx5_pci_disable_device(dev);
940a31208b1SMajd Dibbiny 	return err;
941a31208b1SMajd Dibbiny }
942a31208b1SMajd Dibbiny 
mlx5_pci_close(struct mlx5_core_dev * dev)943868bc06bSSaeed Mahameed static void mlx5_pci_close(struct mlx5_core_dev *dev)
944a31208b1SMajd Dibbiny {
94542ea9f1bSShay Drory 	/* health work might still be active, and it needs pci bar in
94642ea9f1bSShay Drory 	 * order to know the NIC state. Therefore, drain the health WQ
94742ea9f1bSShay Drory 	 * before removing the pci bars
94842ea9f1bSShay Drory 	 */
94942ea9f1bSShay Drory 	mlx5_drain_health_wq(dev);
950a31208b1SMajd Dibbiny 	iounmap(dev->iseg);
951a31208b1SMajd Dibbiny 	release_bar(dev->pdev);
95289d44f0aSMajd Dibbiny 	mlx5_pci_disable_device(dev);
953a31208b1SMajd Dibbiny }
954a31208b1SMajd Dibbiny 
mlx5_init_once(struct mlx5_core_dev * dev)955868bc06bSSaeed Mahameed static int mlx5_init_once(struct mlx5_core_dev *dev)
95659211bd3SMohamad Haj Yahia {
95759211bd3SMohamad Haj Yahia 	int err;
95859211bd3SMohamad Haj Yahia 
95988d162b4SRoi Dayan 	dev->priv.devc = mlx5_devcom_register_device(dev);
96088d162b4SRoi Dayan 	if (IS_ERR(dev->priv.devc))
96188d162b4SRoi Dayan 		mlx5_core_warn(dev, "failed to register devcom device %ld\n",
96288d162b4SRoi Dayan 			       PTR_ERR(dev->priv.devc));
963fadd59fcSAviv Heller 
96459211bd3SMohamad Haj Yahia 	err = mlx5_query_board_id(dev);
96559211bd3SMohamad Haj Yahia 	if (err) {
96698a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "query board id failed\n");
967fadd59fcSAviv Heller 		goto err_devcom;
96859211bd3SMohamad Haj Yahia 	}
96959211bd3SMohamad Haj Yahia 
970561aa15aSYuval Avnery 	err = mlx5_irq_table_init(dev);
971561aa15aSYuval Avnery 	if (err) {
972561aa15aSYuval Avnery 		mlx5_core_err(dev, "failed to initialize irq table\n");
973561aa15aSYuval Avnery 		goto err_devcom;
974561aa15aSYuval Avnery 	}
975561aa15aSYuval Avnery 
976f2f3df55SSaeed Mahameed 	err = mlx5_eq_table_init(dev);
97759211bd3SMohamad Haj Yahia 	if (err) {
97898a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "failed to initialize eq\n");
979561aa15aSYuval Avnery 		goto err_irq_cleanup;
98059211bd3SMohamad Haj Yahia 	}
98159211bd3SMohamad Haj Yahia 
98269c1280bSSaeed Mahameed 	err = mlx5_events_init(dev);
98369c1280bSSaeed Mahameed 	if (err) {
98498a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "failed to initialize events\n");
98569c1280bSSaeed Mahameed 		goto err_eq_cleanup;
98669c1280bSSaeed Mahameed 	}
98769c1280bSSaeed Mahameed 
98838b9f903SMoshe Shemesh 	err = mlx5_fw_reset_init(dev);
98938b9f903SMoshe Shemesh 	if (err) {
99038b9f903SMoshe Shemesh 		mlx5_core_err(dev, "failed to initialize fw reset events\n");
99138b9f903SMoshe Shemesh 		goto err_events_cleanup;
99238b9f903SMoshe Shemesh 	}
99338b9f903SMoshe Shemesh 
9949f818c8aSGreg Kroah-Hartman 	mlx5_cq_debugfs_init(dev);
99559211bd3SMohamad Haj Yahia 
99652ec462eSIlan Tayari 	mlx5_init_reserved_gids(dev);
99752ec462eSIlan Tayari 
9987c39afb3SFeras Daoud 	mlx5_init_clock(dev);
9997c39afb3SFeras Daoud 
1000358aa5ceSSaeed Mahameed 	dev->vxlan = mlx5_vxlan_create(dev);
10010ccc171eSYevgeny Kliteynik 	dev->geneve = mlx5_geneve_create(dev);
1002358aa5ceSSaeed Mahameed 
100359211bd3SMohamad Haj Yahia 	err = mlx5_init_rl_table(dev);
100459211bd3SMohamad Haj Yahia 	if (err) {
100598a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to init rate limiting\n");
100659211bd3SMohamad Haj Yahia 		goto err_tables_cleanup;
100759211bd3SMohamad Haj Yahia 	}
100859211bd3SMohamad Haj Yahia 
1009eeb66cdbSSaeed Mahameed 	err = mlx5_mpfs_init(dev);
1010eeb66cdbSSaeed Mahameed 	if (err) {
101198a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to init l2 table %d\n", err);
1012eeb66cdbSSaeed Mahameed 		goto err_rl_cleanup;
1013eeb66cdbSSaeed Mahameed 	}
1014eeb66cdbSSaeed Mahameed 
1015c2d6e31aSMohamad Haj Yahia 	err = mlx5_sriov_init(dev);
1016c2d6e31aSMohamad Haj Yahia 	if (err) {
101798a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to init sriov %d\n", err);
101886eec50bSBodong Wang 		goto err_mpfs_cleanup;
101986eec50bSBodong Wang 	}
102086eec50bSBodong Wang 
102186eec50bSBodong Wang 	err = mlx5_eswitch_init(dev);
102286eec50bSBodong Wang 	if (err) {
102386eec50bSBodong Wang 		mlx5_core_err(dev, "Failed to init eswitch %d\n", err);
102486eec50bSBodong Wang 		goto err_sriov_cleanup;
1025c2d6e31aSMohamad Haj Yahia 	}
1026c2d6e31aSMohamad Haj Yahia 
10279410733cSIlan Tayari 	err = mlx5_fpga_init(dev);
10289410733cSIlan Tayari 	if (err) {
102998a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to init fpga device %d\n", err);
103086eec50bSBodong Wang 		goto err_eswitch_cleanup;
10319410733cSIlan Tayari 	}
10329410733cSIlan Tayari 
1033f3196bb0SParav Pandit 	err = mlx5_vhca_event_init(dev);
1034f3196bb0SParav Pandit 	if (err) {
1035f3196bb0SParav Pandit 		mlx5_core_err(dev, "Failed to init vhca event notifier %d\n", err);
1036f3196bb0SParav Pandit 		goto err_fpga_cleanup;
1037f3196bb0SParav Pandit 	}
1038f3196bb0SParav Pandit 
10398f010541SParav Pandit 	err = mlx5_sf_hw_table_init(dev);
10408f010541SParav Pandit 	if (err) {
10418f010541SParav Pandit 		mlx5_core_err(dev, "Failed to init SF HW table %d\n", err);
10428f010541SParav Pandit 		goto err_sf_hw_table_cleanup;
10438f010541SParav Pandit 	}
10448f010541SParav Pandit 
10458f010541SParav Pandit 	err = mlx5_sf_table_init(dev);
10468f010541SParav Pandit 	if (err) {
10478f010541SParav Pandit 		mlx5_core_err(dev, "Failed to init SF table %d\n", err);
10488f010541SParav Pandit 		goto err_sf_table_cleanup;
10498f010541SParav Pandit 	}
10508f010541SParav Pandit 
1051b3388697SShay Drory 	err = mlx5_fs_core_alloc(dev);
1052b3388697SShay Drory 	if (err) {
1053b3388697SShay Drory 		mlx5_core_err(dev, "Failed to alloc flow steering\n");
1054b3388697SShay Drory 		goto err_fs;
1055b3388697SShay Drory 	}
1056b3388697SShay Drory 
1057c9b9dcb4SAriel Levkovich 	dev->dm = mlx5_dm_create(dev);
1058c9b9dcb4SAriel Levkovich 	if (IS_ERR(dev->dm))
1059a6573514SRoi Dayan 		mlx5_core_warn(dev, "Failed to init device memory %ld\n", PTR_ERR(dev->dm));
1060c9b9dcb4SAriel Levkovich 
106124406953SFeras Daoud 	dev->tracer = mlx5_fw_tracer_create(dev);
106287175120SEran Ben Elisha 	dev->hv_vhca = mlx5_hv_vhca_create(dev);
106312206b17SAya Levin 	dev->rsc_dump = mlx5_rsc_dump_create(dev);
106424406953SFeras Daoud 
106559211bd3SMohamad Haj Yahia 	return 0;
106659211bd3SMohamad Haj Yahia 
1067b3388697SShay Drory err_fs:
1068b3388697SShay Drory 	mlx5_sf_table_cleanup(dev);
10698f010541SParav Pandit err_sf_table_cleanup:
10708f010541SParav Pandit 	mlx5_sf_hw_table_cleanup(dev);
10718f010541SParav Pandit err_sf_hw_table_cleanup:
10728f010541SParav Pandit 	mlx5_vhca_event_cleanup(dev);
1073f3196bb0SParav Pandit err_fpga_cleanup:
1074f3196bb0SParav Pandit 	mlx5_fpga_cleanup(dev);
1075c2d6e31aSMohamad Haj Yahia err_eswitch_cleanup:
1076c2d6e31aSMohamad Haj Yahia 	mlx5_eswitch_cleanup(dev->priv.eswitch);
107786eec50bSBodong Wang err_sriov_cleanup:
107886eec50bSBodong Wang 	mlx5_sriov_cleanup(dev);
1079eeb66cdbSSaeed Mahameed err_mpfs_cleanup:
1080eeb66cdbSSaeed Mahameed 	mlx5_mpfs_cleanup(dev);
1081c2d6e31aSMohamad Haj Yahia err_rl_cleanup:
1082c2d6e31aSMohamad Haj Yahia 	mlx5_cleanup_rl_table(dev);
108359211bd3SMohamad Haj Yahia err_tables_cleanup:
10840ccc171eSYevgeny Kliteynik 	mlx5_geneve_destroy(dev->geneve);
1085358aa5ceSSaeed Mahameed 	mlx5_vxlan_destroy(dev->vxlan);
10862a35b2c2SJiri Pirko 	mlx5_cleanup_clock(dev);
10872a35b2c2SJiri Pirko 	mlx5_cleanup_reserved_gids(dev);
108802d92f79SSaeed Mahameed 	mlx5_cq_debugfs_cleanup(dev);
108938b9f903SMoshe Shemesh 	mlx5_fw_reset_cleanup(dev);
109038b9f903SMoshe Shemesh err_events_cleanup:
109169c1280bSSaeed Mahameed 	mlx5_events_cleanup(dev);
109259211bd3SMohamad Haj Yahia err_eq_cleanup:
1093f2f3df55SSaeed Mahameed 	mlx5_eq_table_cleanup(dev);
1094561aa15aSYuval Avnery err_irq_cleanup:
1095561aa15aSYuval Avnery 	mlx5_irq_table_cleanup(dev);
1096fadd59fcSAviv Heller err_devcom:
109788d162b4SRoi Dayan 	mlx5_devcom_unregister_device(dev->priv.devc);
109859211bd3SMohamad Haj Yahia 
109959211bd3SMohamad Haj Yahia 	return err;
110059211bd3SMohamad Haj Yahia }
110159211bd3SMohamad Haj Yahia 
mlx5_cleanup_once(struct mlx5_core_dev * dev)110259211bd3SMohamad Haj Yahia static void mlx5_cleanup_once(struct mlx5_core_dev *dev)
110359211bd3SMohamad Haj Yahia {
110412206b17SAya Levin 	mlx5_rsc_dump_destroy(dev);
110587175120SEran Ben Elisha 	mlx5_hv_vhca_destroy(dev->hv_vhca);
110624406953SFeras Daoud 	mlx5_fw_tracer_destroy(dev->tracer);
1107c9b9dcb4SAriel Levkovich 	mlx5_dm_cleanup(dev);
1108b3388697SShay Drory 	mlx5_fs_core_free(dev);
11098f010541SParav Pandit 	mlx5_sf_table_cleanup(dev);
11108f010541SParav Pandit 	mlx5_sf_hw_table_cleanup(dev);
1111f3196bb0SParav Pandit 	mlx5_vhca_event_cleanup(dev);
11129410733cSIlan Tayari 	mlx5_fpga_cleanup(dev);
1113c2d6e31aSMohamad Haj Yahia 	mlx5_eswitch_cleanup(dev->priv.eswitch);
111486eec50bSBodong Wang 	mlx5_sriov_cleanup(dev);
1115eeb66cdbSSaeed Mahameed 	mlx5_mpfs_cleanup(dev);
111659211bd3SMohamad Haj Yahia 	mlx5_cleanup_rl_table(dev);
11170ccc171eSYevgeny Kliteynik 	mlx5_geneve_destroy(dev->geneve);
1118358aa5ceSSaeed Mahameed 	mlx5_vxlan_destroy(dev->vxlan);
11197c39afb3SFeras Daoud 	mlx5_cleanup_clock(dev);
112052ec462eSIlan Tayari 	mlx5_cleanup_reserved_gids(dev);
112102d92f79SSaeed Mahameed 	mlx5_cq_debugfs_cleanup(dev);
112238b9f903SMoshe Shemesh 	mlx5_fw_reset_cleanup(dev);
112369c1280bSSaeed Mahameed 	mlx5_events_cleanup(dev);
1124f2f3df55SSaeed Mahameed 	mlx5_eq_table_cleanup(dev);
1125561aa15aSYuval Avnery 	mlx5_irq_table_cleanup(dev);
112688d162b4SRoi Dayan 	mlx5_devcom_unregister_device(dev->priv.devc);
112759211bd3SMohamad Haj Yahia }
112859211bd3SMohamad Haj Yahia 
mlx5_function_enable(struct mlx5_core_dev * dev,bool boot,u64 timeout)11292059cf51SShay Drory static int mlx5_function_enable(struct mlx5_core_dev *dev, bool boot, u64 timeout)
1130a31208b1SMajd Dibbiny {
1131a31208b1SMajd Dibbiny 	int err;
1132a31208b1SMajd Dibbiny 
113398a8e6fcSHuy Nguyen 	mlx5_core_info(dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
1134e126ba97SEli Cohen 		       fw_rev_min(dev), fw_rev_sub(dev));
1135e126ba97SEli Cohen 
113600c6bcb0STal Gilboa 	/* Only PFs hold the relevant PCIe information for this query */
113700c6bcb0STal Gilboa 	if (mlx5_core_is_pf(dev))
113800c6bcb0STal Gilboa 		pcie_print_link_status(dev->pdev);
113900c6bcb0STal Gilboa 
11406c780a02SEli Cohen 	/* wait for firmware to accept initialization segments configurations
11416c780a02SEli Cohen 	 */
114237ca95e6SGavin Li 	err = wait_fw_init(dev, timeout,
11435945e1adSAmir Tzin 			   mlx5_tout_ms(dev, FW_PRE_INIT_WARN_MESSAGE_INTERVAL));
11446c780a02SEli Cohen 	if (err) {
11455945e1adSAmir Tzin 		mlx5_core_err(dev, "Firmware over %llu MS in pre-initializing state, aborting\n",
114637ca95e6SGavin Li 			      timeout);
114776091b0fSAmir Tzin 		return err;
11486c780a02SEli Cohen 	}
11496c780a02SEli Cohen 
115006cd555fSShay Drory 	err = mlx5_cmd_enable(dev);
1151e126ba97SEli Cohen 	if (err) {
115298a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed initializing command interface, aborting\n");
115376091b0fSAmir Tzin 		return err;
1154e126ba97SEli Cohen 	}
1155e126ba97SEli Cohen 
11565945e1adSAmir Tzin 	mlx5_tout_query_iseg(dev);
11575945e1adSAmir Tzin 
11585945e1adSAmir Tzin 	err = wait_fw_init(dev, mlx5_tout_ms(dev, FW_INIT), 0);
1159e3297246SEli Cohen 	if (err) {
11605945e1adSAmir Tzin 		mlx5_core_err(dev, "Firmware over %llu MS in initializing state, aborting\n",
11615945e1adSAmir Tzin 			      mlx5_tout_ms(dev, FW_INIT));
116255378a23SMohamad Haj Yahia 		goto err_cmd_cleanup;
1163e3297246SEli Cohen 	}
1164e3297246SEli Cohen 
1165bbfa4b58SMoshe Shemesh 	dev->caps.embedded_cpu = mlx5_read_embedded_cpu(dev);
1166f7936dddSEran Ben Elisha 	mlx5_cmd_set_state(dev, MLX5_CMDIF_STATE_UP);
1167f7936dddSEran Ben Elisha 
11689b98d395SMoshe Shemesh 	mlx5_start_health_poll(dev);
11699b98d395SMoshe Shemesh 
11700b107106SEli Cohen 	err = mlx5_core_enable_hca(dev, 0);
1171cd23b14bSEli Cohen 	if (err) {
117298a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "enable hca failed\n");
11739b98d395SMoshe Shemesh 		goto stop_health_poll;
1174cd23b14bSEli Cohen 	}
1175cd23b14bSEli Cohen 
1176f62b8bb8SAmir Vadai 	err = mlx5_core_set_issi(dev);
1177f62b8bb8SAmir Vadai 	if (err) {
117898a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "failed to set issi\n");
1179f62b8bb8SAmir Vadai 		goto err_disable_hca;
1180f62b8bb8SAmir Vadai 	}
1181f62b8bb8SAmir Vadai 
1182cd23b14bSEli Cohen 	err = mlx5_satisfy_startup_pages(dev, 1);
1183cd23b14bSEli Cohen 	if (err) {
118498a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "failed to allocate boot pages\n");
1185cd23b14bSEli Cohen 		goto err_disable_hca;
1186cd23b14bSEli Cohen 	}
1187cd23b14bSEli Cohen 
118832def412SAmir Tzin 	err = mlx5_tout_query_dtor(dev);
118932def412SAmir Tzin 	if (err) {
119032def412SAmir Tzin 		mlx5_core_err(dev, "failed to read dtor\n");
119132def412SAmir Tzin 		goto reclaim_boot_pages;
119232def412SAmir Tzin 	}
119332def412SAmir Tzin 
1194e161105eSSaeed Mahameed 	return 0;
1195e161105eSSaeed Mahameed 
1196e161105eSSaeed Mahameed reclaim_boot_pages:
1197e161105eSSaeed Mahameed 	mlx5_reclaim_startup_pages(dev);
1198e161105eSSaeed Mahameed err_disable_hca:
1199e161105eSSaeed Mahameed 	mlx5_core_disable_hca(dev, 0);
12009b98d395SMoshe Shemesh stop_health_poll:
12019b98d395SMoshe Shemesh 	mlx5_stop_health_poll(dev, boot);
1202e161105eSSaeed Mahameed err_cmd_cleanup:
1203f7936dddSEran Ben Elisha 	mlx5_cmd_set_state(dev, MLX5_CMDIF_STATE_DOWN);
120406cd555fSShay Drory 	mlx5_cmd_disable(dev);
1205e161105eSSaeed Mahameed 
1206e161105eSSaeed Mahameed 	return err;
1207e161105eSSaeed Mahameed }
1208e161105eSSaeed Mahameed 
mlx5_function_disable(struct mlx5_core_dev * dev,bool boot)12092059cf51SShay Drory static void mlx5_function_disable(struct mlx5_core_dev *dev, bool boot)
12102059cf51SShay Drory {
12112059cf51SShay Drory 	mlx5_reclaim_startup_pages(dev);
12122059cf51SShay Drory 	mlx5_core_disable_hca(dev, 0);
12132059cf51SShay Drory 	mlx5_stop_health_poll(dev, boot);
12142059cf51SShay Drory 	mlx5_cmd_set_state(dev, MLX5_CMDIF_STATE_DOWN);
121506cd555fSShay Drory 	mlx5_cmd_disable(dev);
12162059cf51SShay Drory }
12172059cf51SShay Drory 
mlx5_function_open(struct mlx5_core_dev * dev)12182059cf51SShay Drory static int mlx5_function_open(struct mlx5_core_dev *dev)
12192059cf51SShay Drory {
12202059cf51SShay Drory 	int err;
12212059cf51SShay Drory 
12222059cf51SShay Drory 	err = set_hca_ctrl(dev);
12232059cf51SShay Drory 	if (err) {
12242059cf51SShay Drory 		mlx5_core_err(dev, "set_hca_ctrl failed\n");
12252059cf51SShay Drory 		return err;
12262059cf51SShay Drory 	}
12272059cf51SShay Drory 
12282059cf51SShay Drory 	err = set_hca_cap(dev);
12292059cf51SShay Drory 	if (err) {
12302059cf51SShay Drory 		mlx5_core_err(dev, "set_hca_cap failed\n");
12312059cf51SShay Drory 		return err;
12322059cf51SShay Drory 	}
12332059cf51SShay Drory 
12342059cf51SShay Drory 	err = mlx5_satisfy_startup_pages(dev, 0);
12352059cf51SShay Drory 	if (err) {
12362059cf51SShay Drory 		mlx5_core_err(dev, "failed to allocate init pages\n");
12372059cf51SShay Drory 		return err;
12382059cf51SShay Drory 	}
12392059cf51SShay Drory 
12402059cf51SShay Drory 	err = mlx5_cmd_init_hca(dev, sw_owner_id);
12412059cf51SShay Drory 	if (err) {
12422059cf51SShay Drory 		mlx5_core_err(dev, "init hca failed\n");
12432059cf51SShay Drory 		return err;
12442059cf51SShay Drory 	}
12452059cf51SShay Drory 
12462059cf51SShay Drory 	mlx5_set_driver_version(dev);
12472059cf51SShay Drory 
12482059cf51SShay Drory 	err = mlx5_query_hca_caps(dev);
12492059cf51SShay Drory 	if (err) {
12502059cf51SShay Drory 		mlx5_core_err(dev, "query hca failed\n");
12512059cf51SShay Drory 		return err;
12522059cf51SShay Drory 	}
12532059cf51SShay Drory 	mlx5_start_health_fw_log_up(dev);
12542059cf51SShay Drory 	return 0;
12552059cf51SShay Drory }
12562059cf51SShay Drory 
mlx5_function_close(struct mlx5_core_dev * dev)12572059cf51SShay Drory static int mlx5_function_close(struct mlx5_core_dev *dev)
1258e161105eSSaeed Mahameed {
1259e161105eSSaeed Mahameed 	int err;
1260e161105eSSaeed Mahameed 
1261e161105eSSaeed Mahameed 	err = mlx5_cmd_teardown_hca(dev);
1262259bbc57SMaor Gottlieb 	if (err) {
126398a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "tear_down_hca failed, skip cleanup\n");
1264e161105eSSaeed Mahameed 		return err;
1265e126ba97SEli Cohen 	}
1266e161105eSSaeed Mahameed 
1267e161105eSSaeed Mahameed 	return 0;
1268259bbc57SMaor Gottlieb }
1269e126ba97SEli Cohen 
mlx5_function_setup(struct mlx5_core_dev * dev,bool boot,u64 timeout)12702059cf51SShay Drory static int mlx5_function_setup(struct mlx5_core_dev *dev, bool boot, u64 timeout)
12712059cf51SShay Drory {
12722059cf51SShay Drory 	int err;
12732059cf51SShay Drory 
12742059cf51SShay Drory 	err = mlx5_function_enable(dev, boot, timeout);
12752059cf51SShay Drory 	if (err)
12762059cf51SShay Drory 		return err;
12772059cf51SShay Drory 
12782059cf51SShay Drory 	err = mlx5_function_open(dev);
12792059cf51SShay Drory 	if (err)
12802059cf51SShay Drory 		mlx5_function_disable(dev, boot);
12812059cf51SShay Drory 	return err;
12822059cf51SShay Drory }
12832059cf51SShay Drory 
mlx5_function_teardown(struct mlx5_core_dev * dev,bool boot)12842059cf51SShay Drory static int mlx5_function_teardown(struct mlx5_core_dev *dev, bool boot)
12852059cf51SShay Drory {
12862059cf51SShay Drory 	int err = mlx5_function_close(dev);
12872059cf51SShay Drory 
12882059cf51SShay Drory 	if (!err)
12892059cf51SShay Drory 		mlx5_function_disable(dev, boot);
12906ccada6fSShay Drory 	else
12916ccada6fSShay Drory 		mlx5_stop_health_poll(dev, boot);
12926ccada6fSShay Drory 
12932059cf51SShay Drory 	return err;
12942059cf51SShay Drory }
12952059cf51SShay Drory 
mlx5_load(struct mlx5_core_dev * dev)1296a80d1b68SSaeed Mahameed static int mlx5_load(struct mlx5_core_dev *dev)
1297e161105eSSaeed Mahameed {
1298e161105eSSaeed Mahameed 	int err;
1299e161105eSSaeed Mahameed 
130001187175SEli Cohen 	dev->priv.uar = mlx5_get_uars_page(dev);
130172f36be0SEran Ben Elisha 	if (IS_ERR(dev->priv.uar)) {
130298a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed allocating uar, aborting\n");
130372f36be0SEran Ben Elisha 		err = PTR_ERR(dev->priv.uar);
1304a80d1b68SSaeed Mahameed 		return err;
1305e126ba97SEli Cohen 	}
1306e126ba97SEli Cohen 
130769c1280bSSaeed Mahameed 	mlx5_events_start(dev);
13080cf53c12SSaeed Mahameed 	mlx5_pagealloc_start(dev);
13090cf53c12SSaeed Mahameed 
1310e1706e62SYuval Avnery 	err = mlx5_irq_table_create(dev);
1311e1706e62SYuval Avnery 	if (err) {
1312e1706e62SYuval Avnery 		mlx5_core_err(dev, "Failed to alloc IRQs\n");
1313e1706e62SYuval Avnery 		goto err_irq_table;
1314e1706e62SYuval Avnery 	}
1315e1706e62SYuval Avnery 
1316c8e21b3bSSaeed Mahameed 	err = mlx5_eq_table_create(dev);
1317e126ba97SEli Cohen 	if (err) {
131898a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to create EQs\n");
1319c8e21b3bSSaeed Mahameed 		goto err_eq_table;
1320e126ba97SEli Cohen 	}
1321e126ba97SEli Cohen 
132224406953SFeras Daoud 	err = mlx5_fw_tracer_init(dev->tracer);
132324406953SFeras Daoud 	if (err) {
1324f62eb932SAya Levin 		mlx5_core_err(dev, "Failed to init FW tracer %d\n", err);
1325f62eb932SAya Levin 		mlx5_fw_tracer_destroy(dev->tracer);
1326f62eb932SAya Levin 		dev->tracer = NULL;
132724406953SFeras Daoud 	}
132824406953SFeras Daoud 
132938b9f903SMoshe Shemesh 	mlx5_fw_reset_events_start(dev);
133087175120SEran Ben Elisha 	mlx5_hv_vhca_init(dev->hv_vhca);
133187175120SEran Ben Elisha 
133212206b17SAya Levin 	err = mlx5_rsc_dump_init(dev);
133312206b17SAya Levin 	if (err) {
1334f62eb932SAya Levin 		mlx5_core_err(dev, "Failed to init Resource dump %d\n", err);
1335f62eb932SAya Levin 		mlx5_rsc_dump_destroy(dev);
1336f62eb932SAya Levin 		dev->rsc_dump = NULL;
133712206b17SAya Levin 	}
133812206b17SAya Levin 
133904e87170SMatan Barak 	err = mlx5_fpga_device_start(dev);
134004e87170SMatan Barak 	if (err) {
134198a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "fpga device start failed %d\n", err);
134204e87170SMatan Barak 		goto err_fpga_start;
134304e87170SMatan Barak 	}
134404e87170SMatan Barak 
1345b3388697SShay Drory 	err = mlx5_fs_core_init(dev);
134686d722adSMaor Gottlieb 	if (err) {
134798a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to init flow steering\n");
134886d722adSMaor Gottlieb 		goto err_fs;
134986d722adSMaor Gottlieb 	}
13501466cc5bSYevgeny Petrilin 
1351c85023e1SHuy Nguyen 	err = mlx5_core_set_hca_defaults(dev);
1352c85023e1SHuy Nguyen 	if (err) {
135398a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to set hca defaults\n");
135494a4b841SLeon Romanovsky 		goto err_set_hca;
1355c85023e1SHuy Nguyen 	}
1356c85023e1SHuy Nguyen 
1357f3196bb0SParav Pandit 	mlx5_vhca_event_start(dev);
1358f3196bb0SParav Pandit 
13596a327321SParav Pandit 	err = mlx5_sf_hw_table_create(dev);
13606a327321SParav Pandit 	if (err) {
13616a327321SParav Pandit 		mlx5_core_err(dev, "sf table create failed %d\n", err);
13626a327321SParav Pandit 		goto err_vhca;
13636a327321SParav Pandit 	}
13646a327321SParav Pandit 
136522e939a9SBodong Wang 	err = mlx5_ec_init(dev);
136622e939a9SBodong Wang 	if (err) {
136798a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "Failed to init embedded CPU\n");
136822e939a9SBodong Wang 		goto err_ec;
136922e939a9SBodong Wang 	}
137022e939a9SBodong Wang 
1371cac1eb2cSMark Bloch 	mlx5_lag_add_mdev(dev);
13725bef709dSParav Pandit 	err = mlx5_sriov_attach(dev);
13735bef709dSParav Pandit 	if (err) {
13745bef709dSParav Pandit 		mlx5_core_err(dev, "sriov init failed %d\n", err);
13755bef709dSParav Pandit 		goto err_sriov;
13765bef709dSParav Pandit 	}
13775bef709dSParav Pandit 
137890d010b8SParav Pandit 	mlx5_sf_dev_table_create(dev);
137990d010b8SParav Pandit 
138071b75f0eSMoshe Shemesh 	err = mlx5_devlink_traps_register(priv_to_devlink(dev));
138171b75f0eSMoshe Shemesh 	if (err)
138271b75f0eSMoshe Shemesh 		goto err_traps_reg;
138371b75f0eSMoshe Shemesh 
1384a80d1b68SSaeed Mahameed 	return 0;
1385a80d1b68SSaeed Mahameed 
138671b75f0eSMoshe Shemesh err_traps_reg:
138771b75f0eSMoshe Shemesh 	mlx5_sf_dev_table_destroy(dev);
138871b75f0eSMoshe Shemesh 	mlx5_sriov_detach(dev);
1389a80d1b68SSaeed Mahameed err_sriov:
1390cac1eb2cSMark Bloch 	mlx5_lag_remove_mdev(dev);
13915bef709dSParav Pandit 	mlx5_ec_cleanup(dev);
13925bef709dSParav Pandit err_ec:
13936a327321SParav Pandit 	mlx5_sf_hw_table_destroy(dev);
13946a327321SParav Pandit err_vhca:
1395f3196bb0SParav Pandit 	mlx5_vhca_event_stop(dev);
139694a4b841SLeon Romanovsky err_set_hca:
1397b3388697SShay Drory 	mlx5_fs_core_cleanup(dev);
1398a80d1b68SSaeed Mahameed err_fs:
1399a80d1b68SSaeed Mahameed 	mlx5_fpga_device_stop(dev);
1400a80d1b68SSaeed Mahameed err_fpga_start:
140112206b17SAya Levin 	mlx5_rsc_dump_cleanup(dev);
140287175120SEran Ben Elisha 	mlx5_hv_vhca_cleanup(dev->hv_vhca);
140338b9f903SMoshe Shemesh 	mlx5_fw_reset_events_stop(dev);
1404a80d1b68SSaeed Mahameed 	mlx5_fw_tracer_cleanup(dev->tracer);
1405a80d1b68SSaeed Mahameed 	mlx5_eq_table_destroy(dev);
1406a80d1b68SSaeed Mahameed err_eq_table:
1407e1706e62SYuval Avnery 	mlx5_irq_table_destroy(dev);
1408e1706e62SYuval Avnery err_irq_table:
1409a80d1b68SSaeed Mahameed 	mlx5_pagealloc_stop(dev);
1410a80d1b68SSaeed Mahameed 	mlx5_events_stop(dev);
1411a80d1b68SSaeed Mahameed 	mlx5_put_uars_page(dev, dev->priv.uar);
1412a80d1b68SSaeed Mahameed 	return err;
1413a80d1b68SSaeed Mahameed }
1414a80d1b68SSaeed Mahameed 
mlx5_unload(struct mlx5_core_dev * dev)1415a80d1b68SSaeed Mahameed static void mlx5_unload(struct mlx5_core_dev *dev)
1416a80d1b68SSaeed Mahameed {
141771b75f0eSMoshe Shemesh 	mlx5_devlink_traps_unregister(priv_to_devlink(dev));
141890d010b8SParav Pandit 	mlx5_sf_dev_table_destroy(dev);
1419f019679eSChris Mi 	mlx5_eswitch_disable(dev->priv.eswitch);
14207ba930fcSDaniel Jurgens 	mlx5_sriov_detach(dev);
1421cac1eb2cSMark Bloch 	mlx5_lag_remove_mdev(dev);
14225bef709dSParav Pandit 	mlx5_ec_cleanup(dev);
14236a327321SParav Pandit 	mlx5_sf_hw_table_destroy(dev);
1424f3196bb0SParav Pandit 	mlx5_vhca_event_stop(dev);
1425b3388697SShay Drory 	mlx5_fs_core_cleanup(dev);
1426a80d1b68SSaeed Mahameed 	mlx5_fpga_device_stop(dev);
142712206b17SAya Levin 	mlx5_rsc_dump_cleanup(dev);
142887175120SEran Ben Elisha 	mlx5_hv_vhca_cleanup(dev->hv_vhca);
142938b9f903SMoshe Shemesh 	mlx5_fw_reset_events_stop(dev);
1430a80d1b68SSaeed Mahameed 	mlx5_fw_tracer_cleanup(dev->tracer);
1431a80d1b68SSaeed Mahameed 	mlx5_eq_table_destroy(dev);
1432e1706e62SYuval Avnery 	mlx5_irq_table_destroy(dev);
1433a80d1b68SSaeed Mahameed 	mlx5_pagealloc_stop(dev);
1434a80d1b68SSaeed Mahameed 	mlx5_events_stop(dev);
1435a80d1b68SSaeed Mahameed 	mlx5_put_uars_page(dev, dev->priv.uar);
1436a80d1b68SSaeed Mahameed }
1437a80d1b68SSaeed Mahameed 
mlx5_init_one_devl_locked(struct mlx5_core_dev * dev)1438e71383fbSShay Drory int mlx5_init_one_devl_locked(struct mlx5_core_dev *dev)
1439a80d1b68SSaeed Mahameed {
1440e71383fbSShay Drory 	bool light_probe = mlx5_dev_is_lightweight(dev);
1441a80d1b68SSaeed Mahameed 	int err = 0;
1442a80d1b68SSaeed Mahameed 
1443a80d1b68SSaeed Mahameed 	mutex_lock(&dev->intf_state_mutex);
1444a80d1b68SSaeed Mahameed 	dev->state = MLX5_DEVICE_STATE_UP;
1445a80d1b68SSaeed Mahameed 
14469b98d395SMoshe Shemesh 	err = mlx5_function_setup(dev, true, mlx5_tout_ms(dev, FW_PRE_INIT_TIMEOUT));
1447a80d1b68SSaeed Mahameed 	if (err)
14484f7400d5SShay Drory 		goto err_function;
1449a80d1b68SSaeed Mahameed 
1450a80d1b68SSaeed Mahameed 	err = mlx5_init_once(dev);
1451a80d1b68SSaeed Mahameed 	if (err) {
145298a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "sw objs init failed\n");
1453a80d1b68SSaeed Mahameed 		goto function_teardown;
1454a80d1b68SSaeed Mahameed 	}
1455a80d1b68SSaeed Mahameed 
1456e71383fbSShay Drory 	/* In case of light_probe, mlx5_devlink is already registered.
1457e71383fbSShay Drory 	 * Hence, don't register devlink again.
1458e71383fbSShay Drory 	 */
1459e71383fbSShay Drory 	if (!light_probe) {
1460fe578cbbSEli Cohen 		err = mlx5_devlink_params_register(priv_to_devlink(dev));
1461fe578cbbSEli Cohen 		if (err)
1462fe578cbbSEli Cohen 			goto err_devlink_params_reg;
1463e71383fbSShay Drory 	}
1464fe578cbbSEli Cohen 
1465a80d1b68SSaeed Mahameed 	err = mlx5_load(dev);
1466a80d1b68SSaeed Mahameed 	if (err)
1467a80d1b68SSaeed Mahameed 		goto err_load;
1468a80d1b68SSaeed Mahameed 
146998f91c45SParav Pandit 	set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
147098f91c45SParav Pandit 
1471a925b5e3SLeon Romanovsky 	err = mlx5_register_device(dev);
1472a925b5e3SLeon Romanovsky 	if (err)
1473a925b5e3SLeon Romanovsky 		goto err_register;
1474a925b5e3SLeon Romanovsky 
14758c91c608SShay Drory 	err = mlx5_crdump_enable(dev);
14768c91c608SShay Drory 	if (err)
14778c91c608SShay Drory 		mlx5_core_err(dev, "mlx5_crdump_enable failed with error code %d\n", err);
14788c91c608SShay Drory 
14798c91c608SShay Drory 	err = mlx5_hwmon_dev_register(dev);
14808c91c608SShay Drory 	if (err)
14818c91c608SShay Drory 		mlx5_core_err(dev, "mlx5_hwmon_dev_register failed with error code %d\n", err);
14828c91c608SShay Drory 
14834162f58bSParav Pandit 	mutex_unlock(&dev->intf_state_mutex);
14844162f58bSParav Pandit 	return 0;
1485e126ba97SEli Cohen 
1486a925b5e3SLeon Romanovsky err_register:
148798f91c45SParav Pandit 	clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
1488a80d1b68SSaeed Mahameed 	mlx5_unload(dev);
1489a80d1b68SSaeed Mahameed err_load:
1490e71383fbSShay Drory 	if (!light_probe)
1491fe578cbbSEli Cohen 		mlx5_devlink_params_unregister(priv_to_devlink(dev));
1492fe578cbbSEli Cohen err_devlink_params_reg:
149359211bd3SMohamad Haj Yahia 	mlx5_cleanup_once(dev);
1494e161105eSSaeed Mahameed function_teardown:
14956dea2f7eSLeon Romanovsky 	mlx5_function_teardown(dev, true);
14964f7400d5SShay Drory err_function:
149789d44f0aSMajd Dibbiny 	dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
149889d44f0aSMajd Dibbiny 	mutex_unlock(&dev->intf_state_mutex);
1499e71383fbSShay Drory 	return err;
1500e71383fbSShay Drory }
1501e71383fbSShay Drory 
mlx5_init_one(struct mlx5_core_dev * dev)1502e71383fbSShay Drory int mlx5_init_one(struct mlx5_core_dev *dev)
1503e71383fbSShay Drory {
1504e71383fbSShay Drory 	struct devlink *devlink = priv_to_devlink(dev);
1505e71383fbSShay Drory 	int err;
1506e71383fbSShay Drory 
1507e71383fbSShay Drory 	devl_lock(devlink);
15088c91c608SShay Drory 	devl_register(devlink);
1509e71383fbSShay Drory 	err = mlx5_init_one_devl_locked(dev);
15108c91c608SShay Drory 	if (err)
15118c91c608SShay Drory 		devl_unregister(devlink);
151284a433a4SMoshe Shemesh 	devl_unlock(devlink);
1513e126ba97SEli Cohen 	return err;
1514e126ba97SEli Cohen }
1515e126ba97SEli Cohen 
mlx5_uninit_one(struct mlx5_core_dev * dev)15166dea2f7eSLeon Romanovsky void mlx5_uninit_one(struct mlx5_core_dev *dev)
1517e126ba97SEli Cohen {
151884a433a4SMoshe Shemesh 	struct devlink *devlink = priv_to_devlink(dev);
151984a433a4SMoshe Shemesh 
152084a433a4SMoshe Shemesh 	devl_lock(devlink);
152189d44f0aSMajd Dibbiny 	mutex_lock(&dev->intf_state_mutex);
152298f91c45SParav Pandit 
15238c91c608SShay Drory 	mlx5_hwmon_dev_unregister(dev);
15248c91c608SShay Drory 	mlx5_crdump_disable(dev);
152598f91c45SParav Pandit 	mlx5_unregister_device(dev);
152698f91c45SParav Pandit 
1527b3cb5388SHuy Nguyen 	if (!test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
152898a8e6fcSHuy Nguyen 		mlx5_core_warn(dev, "%s: interface is down, NOP\n",
152989d44f0aSMajd Dibbiny 			       __func__);
153053d737dfSShay Drory 		mlx5_devlink_params_unregister(priv_to_devlink(dev));
153159211bd3SMohamad Haj Yahia 		mlx5_cleanup_once(dev);
153289d44f0aSMajd Dibbiny 		goto out;
153389d44f0aSMajd Dibbiny 	}
15346b6adee3SMohamad Haj Yahia 
15359ade8c7cSIlan Tayari 	clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
1536a80d1b68SSaeed Mahameed 	mlx5_unload(dev);
1537fe578cbbSEli Cohen 	mlx5_devlink_params_unregister(priv_to_devlink(dev));
153859211bd3SMohamad Haj Yahia 	mlx5_cleanup_once(dev);
15396dea2f7eSLeon Romanovsky 	mlx5_function_teardown(dev, true);
15406dea2f7eSLeon Romanovsky out:
15416dea2f7eSLeon Romanovsky 	mutex_unlock(&dev->intf_state_mutex);
15428c91c608SShay Drory 	devl_unregister(devlink);
154384a433a4SMoshe Shemesh 	devl_unlock(devlink);
15446dea2f7eSLeon Romanovsky }
15450cf53c12SSaeed Mahameed 
mlx5_load_one_devl_locked(struct mlx5_core_dev * dev,bool recovery)154684a433a4SMoshe Shemesh int mlx5_load_one_devl_locked(struct mlx5_core_dev *dev, bool recovery)
15476dea2f7eSLeon Romanovsky {
15486dea2f7eSLeon Romanovsky 	int err = 0;
154937ca95e6SGavin Li 	u64 timeout;
15506dea2f7eSLeon Romanovsky 
155184a433a4SMoshe Shemesh 	devl_assert_locked(priv_to_devlink(dev));
15526dea2f7eSLeon Romanovsky 	mutex_lock(&dev->intf_state_mutex);
15536dea2f7eSLeon Romanovsky 	if (test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
15546dea2f7eSLeon Romanovsky 		mlx5_core_warn(dev, "interface is up, NOP\n");
15556dea2f7eSLeon Romanovsky 		goto out;
15566dea2f7eSLeon Romanovsky 	}
15576dea2f7eSLeon Romanovsky 	/* remove any previous indication of internal error */
15586dea2f7eSLeon Romanovsky 	dev->state = MLX5_DEVICE_STATE_UP;
15596dea2f7eSLeon Romanovsky 
156037ca95e6SGavin Li 	if (recovery)
156137ca95e6SGavin Li 		timeout = mlx5_tout_ms(dev, FW_PRE_INIT_ON_RECOVERY_TIMEOUT);
156237ca95e6SGavin Li 	else
156337ca95e6SGavin Li 		timeout = mlx5_tout_ms(dev, FW_PRE_INIT_TIMEOUT);
15649b98d395SMoshe Shemesh 	err = mlx5_function_setup(dev, false, timeout);
15656dea2f7eSLeon Romanovsky 	if (err)
15666dea2f7eSLeon Romanovsky 		goto err_function;
15676dea2f7eSLeon Romanovsky 
15686dea2f7eSLeon Romanovsky 	err = mlx5_load(dev);
15696dea2f7eSLeon Romanovsky 	if (err)
15706dea2f7eSLeon Romanovsky 		goto err_load;
15716dea2f7eSLeon Romanovsky 
15726dea2f7eSLeon Romanovsky 	set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
15736dea2f7eSLeon Romanovsky 
15746dea2f7eSLeon Romanovsky 	err = mlx5_attach_device(dev);
15756dea2f7eSLeon Romanovsky 	if (err)
15766dea2f7eSLeon Romanovsky 		goto err_attach;
15776dea2f7eSLeon Romanovsky 
15786dea2f7eSLeon Romanovsky 	mutex_unlock(&dev->intf_state_mutex);
15796dea2f7eSLeon Romanovsky 	return 0;
15806dea2f7eSLeon Romanovsky 
15816dea2f7eSLeon Romanovsky err_attach:
15826dea2f7eSLeon Romanovsky 	clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
15836dea2f7eSLeon Romanovsky 	mlx5_unload(dev);
15846dea2f7eSLeon Romanovsky err_load:
15856dea2f7eSLeon Romanovsky 	mlx5_function_teardown(dev, false);
15866dea2f7eSLeon Romanovsky err_function:
15876dea2f7eSLeon Romanovsky 	dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
15886dea2f7eSLeon Romanovsky out:
15896dea2f7eSLeon Romanovsky 	mutex_unlock(&dev->intf_state_mutex);
15906dea2f7eSLeon Romanovsky 	return err;
15916dea2f7eSLeon Romanovsky }
15926dea2f7eSLeon Romanovsky 
mlx5_load_one(struct mlx5_core_dev * dev,bool recovery)159321608a2cSMoshe Shemesh int mlx5_load_one(struct mlx5_core_dev *dev, bool recovery)
15946dea2f7eSLeon Romanovsky {
159584a433a4SMoshe Shemesh 	struct devlink *devlink = priv_to_devlink(dev);
159684a433a4SMoshe Shemesh 	int ret;
159784a433a4SMoshe Shemesh 
159884a433a4SMoshe Shemesh 	devl_lock(devlink);
159921608a2cSMoshe Shemesh 	ret = mlx5_load_one_devl_locked(dev, recovery);
160084a433a4SMoshe Shemesh 	devl_unlock(devlink);
160184a433a4SMoshe Shemesh 	return ret;
160284a433a4SMoshe Shemesh }
160384a433a4SMoshe Shemesh 
mlx5_unload_one_devl_locked(struct mlx5_core_dev * dev,bool suspend)160472ed5d56SJiri Pirko void mlx5_unload_one_devl_locked(struct mlx5_core_dev *dev, bool suspend)
160584a433a4SMoshe Shemesh {
160684a433a4SMoshe Shemesh 	devl_assert_locked(priv_to_devlink(dev));
16076dea2f7eSLeon Romanovsky 	mutex_lock(&dev->intf_state_mutex);
16086dea2f7eSLeon Romanovsky 
160972ed5d56SJiri Pirko 	mlx5_detach_device(dev, suspend);
16106dea2f7eSLeon Romanovsky 
16116dea2f7eSLeon Romanovsky 	if (!test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
16126dea2f7eSLeon Romanovsky 		mlx5_core_warn(dev, "%s: interface is down, NOP\n",
16136dea2f7eSLeon Romanovsky 			       __func__);
16146dea2f7eSLeon Romanovsky 		goto out;
16156dea2f7eSLeon Romanovsky 	}
16166dea2f7eSLeon Romanovsky 
16176dea2f7eSLeon Romanovsky 	clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
16186dea2f7eSLeon Romanovsky 	mlx5_unload(dev);
16196dea2f7eSLeon Romanovsky 	mlx5_function_teardown(dev, false);
1620ac6ea6e8SEli Cohen out:
162189d44f0aSMajd Dibbiny 	mutex_unlock(&dev->intf_state_mutex);
16229603b61dSJack Morgenstein }
162364613d94SSaeed Mahameed 
mlx5_unload_one(struct mlx5_core_dev * dev,bool suspend)162472ed5d56SJiri Pirko void mlx5_unload_one(struct mlx5_core_dev *dev, bool suspend)
162584a433a4SMoshe Shemesh {
162684a433a4SMoshe Shemesh 	struct devlink *devlink = priv_to_devlink(dev);
162784a433a4SMoshe Shemesh 
162884a433a4SMoshe Shemesh 	devl_lock(devlink);
162972ed5d56SJiri Pirko 	mlx5_unload_one_devl_locked(dev, suspend);
163084a433a4SMoshe Shemesh 	devl_unlock(devlink);
163184a433a4SMoshe Shemesh }
163284a433a4SMoshe Shemesh 
1633e71383fbSShay Drory /* In case of light probe, we don't need a full query of hca_caps, but only the bellow caps.
1634e71383fbSShay Drory  * A full query of hca_caps will be done when the device will reload.
1635e71383fbSShay Drory  */
mlx5_query_hca_caps_light(struct mlx5_core_dev * dev)1636e71383fbSShay Drory static int mlx5_query_hca_caps_light(struct mlx5_core_dev *dev)
1637e71383fbSShay Drory {
1638e71383fbSShay Drory 	int err;
1639e71383fbSShay Drory 
1640e71383fbSShay Drory 	err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
1641e71383fbSShay Drory 	if (err)
1642e71383fbSShay Drory 		return err;
1643e71383fbSShay Drory 
1644e71383fbSShay Drory 	if (MLX5_CAP_GEN(dev, eth_net_offloads)) {
1645a41cb591SShay Drory 		err = mlx5_core_get_caps_mode(dev, MLX5_CAP_ETHERNET_OFFLOADS,
1646a41cb591SShay Drory 					      HCA_CAP_OPMOD_GET_CUR);
1647e71383fbSShay Drory 		if (err)
1648e71383fbSShay Drory 			return err;
1649e71383fbSShay Drory 	}
1650e71383fbSShay Drory 
1651e71383fbSShay Drory 	if (MLX5_CAP_GEN(dev, nic_flow_table) ||
1652e71383fbSShay Drory 	    MLX5_CAP_GEN(dev, ipoib_enhanced_offloads)) {
1653a41cb591SShay Drory 		err = mlx5_core_get_caps_mode(dev, MLX5_CAP_FLOW_TABLE,
1654a41cb591SShay Drory 					      HCA_CAP_OPMOD_GET_CUR);
1655e71383fbSShay Drory 		if (err)
1656e71383fbSShay Drory 			return err;
1657e71383fbSShay Drory 	}
1658e71383fbSShay Drory 
1659e71383fbSShay Drory 	if (MLX5_CAP_GEN_64(dev, general_obj_types) &
1660e71383fbSShay Drory 		MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q) {
1661a41cb591SShay Drory 		err = mlx5_core_get_caps_mode(dev, MLX5_CAP_VDPA_EMULATION,
1662a41cb591SShay Drory 					      HCA_CAP_OPMOD_GET_CUR);
1663e71383fbSShay Drory 		if (err)
1664e71383fbSShay Drory 			return err;
1665e71383fbSShay Drory 	}
1666e71383fbSShay Drory 
1667e71383fbSShay Drory 	return 0;
1668e71383fbSShay Drory }
1669e71383fbSShay Drory 
mlx5_init_one_light(struct mlx5_core_dev * dev)1670e71383fbSShay Drory int mlx5_init_one_light(struct mlx5_core_dev *dev)
1671e71383fbSShay Drory {
1672e71383fbSShay Drory 	struct devlink *devlink = priv_to_devlink(dev);
1673e71383fbSShay Drory 	int err;
1674e71383fbSShay Drory 
1675e71383fbSShay Drory 	dev->state = MLX5_DEVICE_STATE_UP;
1676e71383fbSShay Drory 	err = mlx5_function_enable(dev, true, mlx5_tout_ms(dev, FW_PRE_INIT_TIMEOUT));
1677e71383fbSShay Drory 	if (err) {
1678e71383fbSShay Drory 		mlx5_core_warn(dev, "mlx5_function_enable err=%d\n", err);
1679e71383fbSShay Drory 		goto out;
1680e71383fbSShay Drory 	}
1681e71383fbSShay Drory 
1682e71383fbSShay Drory 	err = mlx5_query_hca_caps_light(dev);
1683e71383fbSShay Drory 	if (err) {
1684e71383fbSShay Drory 		mlx5_core_warn(dev, "mlx5_query_hca_caps_light err=%d\n", err);
1685e71383fbSShay Drory 		goto query_hca_caps_err;
1686e71383fbSShay Drory 	}
1687e71383fbSShay Drory 
1688e71383fbSShay Drory 	devl_lock(devlink);
16898c91c608SShay Drory 	devl_register(devlink);
16908c91c608SShay Drory 
1691e71383fbSShay Drory 	err = mlx5_devlink_params_register(priv_to_devlink(dev));
1692e71383fbSShay Drory 	if (err) {
1693e71383fbSShay Drory 		mlx5_core_warn(dev, "mlx5_devlink_param_reg err = %d\n", err);
1694e71383fbSShay Drory 		goto query_hca_caps_err;
1695e71383fbSShay Drory 	}
1696e71383fbSShay Drory 
16978c91c608SShay Drory 	devl_unlock(devlink);
1698e71383fbSShay Drory 	return 0;
1699e71383fbSShay Drory 
1700e71383fbSShay Drory query_hca_caps_err:
17018c91c608SShay Drory 	devl_unregister(devlink);
17028c91c608SShay Drory 	devl_unlock(devlink);
1703e71383fbSShay Drory 	mlx5_function_disable(dev, true);
1704e71383fbSShay Drory out:
1705e71383fbSShay Drory 	dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
1706e71383fbSShay Drory 	return err;
1707e71383fbSShay Drory }
1708e71383fbSShay Drory 
mlx5_uninit_one_light(struct mlx5_core_dev * dev)1709e71383fbSShay Drory void mlx5_uninit_one_light(struct mlx5_core_dev *dev)
1710e71383fbSShay Drory {
1711e71383fbSShay Drory 	struct devlink *devlink = priv_to_devlink(dev);
1712e71383fbSShay Drory 
1713e71383fbSShay Drory 	devl_lock(devlink);
1714e71383fbSShay Drory 	mlx5_devlink_params_unregister(priv_to_devlink(dev));
17158c91c608SShay Drory 	devl_unregister(devlink);
1716e71383fbSShay Drory 	devl_unlock(devlink);
1717e71383fbSShay Drory 	if (dev->state != MLX5_DEVICE_STATE_UP)
1718e71383fbSShay Drory 		return;
1719e71383fbSShay Drory 	mlx5_function_disable(dev, true);
1720e71383fbSShay Drory }
1721e71383fbSShay Drory 
1722e71383fbSShay Drory /* xxx_light() function are used in order to configure the device without full
1723e71383fbSShay Drory  * init (light init). e.g.: There isn't a point in reload a device to light state.
1724e71383fbSShay Drory  * Hence, mlx5_load_one_light() isn't needed.
1725e71383fbSShay Drory  */
1726e71383fbSShay Drory 
mlx5_unload_one_light(struct mlx5_core_dev * dev)1727e71383fbSShay Drory void mlx5_unload_one_light(struct mlx5_core_dev *dev)
1728e71383fbSShay Drory {
1729e71383fbSShay Drory 	if (dev->state != MLX5_DEVICE_STATE_UP)
1730e71383fbSShay Drory 		return;
1731e71383fbSShay Drory 	mlx5_function_disable(dev, false);
1732e71383fbSShay Drory 	dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
1733e71383fbSShay Drory }
1734e71383fbSShay Drory 
173548f02eefSParav Pandit static const int types[] = {
173648f02eefSParav Pandit 	MLX5_CAP_GENERAL,
173748f02eefSParav Pandit 	MLX5_CAP_GENERAL_2,
173848f02eefSParav Pandit 	MLX5_CAP_ETHERNET_OFFLOADS,
173948f02eefSParav Pandit 	MLX5_CAP_IPOIB_ENHANCED_OFFLOADS,
174048f02eefSParav Pandit 	MLX5_CAP_ODP,
174148f02eefSParav Pandit 	MLX5_CAP_ATOMIC,
174248f02eefSParav Pandit 	MLX5_CAP_ROCE,
174348f02eefSParav Pandit 	MLX5_CAP_IPOIB_OFFLOADS,
174448f02eefSParav Pandit 	MLX5_CAP_FLOW_TABLE,
174548f02eefSParav Pandit 	MLX5_CAP_ESWITCH_FLOW_TABLE,
174648f02eefSParav Pandit 	MLX5_CAP_ESWITCH,
174748f02eefSParav Pandit 	MLX5_CAP_QOS,
174848f02eefSParav Pandit 	MLX5_CAP_DEBUG,
174948f02eefSParav Pandit 	MLX5_CAP_DEV_MEM,
175048f02eefSParav Pandit 	MLX5_CAP_DEV_EVENT,
175148f02eefSParav Pandit 	MLX5_CAP_TLS,
175248f02eefSParav Pandit 	MLX5_CAP_VDPA_EMULATION,
175348f02eefSParav Pandit 	MLX5_CAP_IPSEC,
1754425a563aSMaor Gottlieb 	MLX5_CAP_PORT_SELECTION,
17558ff0ac5bSLior Nahmanson 	MLX5_CAP_MACSEC,
175693983863SYishai Hadas 	MLX5_CAP_ADV_VIRTUALIZATION,
1757fe298bdfSJianbo Liu 	MLX5_CAP_CRYPTO,
175848f02eefSParav Pandit };
175948f02eefSParav Pandit 
mlx5_hca_caps_free(struct mlx5_core_dev * dev)176048f02eefSParav Pandit static void mlx5_hca_caps_free(struct mlx5_core_dev *dev)
176148f02eefSParav Pandit {
176248f02eefSParav Pandit 	int type;
176348f02eefSParav Pandit 	int i;
176448f02eefSParav Pandit 
176548f02eefSParav Pandit 	for (i = 0; i < ARRAY_SIZE(types); i++) {
176648f02eefSParav Pandit 		type = types[i];
176748f02eefSParav Pandit 		kfree(dev->caps.hca[type]);
176848f02eefSParav Pandit 	}
176948f02eefSParav Pandit }
177048f02eefSParav Pandit 
mlx5_hca_caps_alloc(struct mlx5_core_dev * dev)177148f02eefSParav Pandit static int mlx5_hca_caps_alloc(struct mlx5_core_dev *dev)
177248f02eefSParav Pandit {
177348f02eefSParav Pandit 	struct mlx5_hca_cap *cap;
177448f02eefSParav Pandit 	int type;
177548f02eefSParav Pandit 	int i;
177648f02eefSParav Pandit 
177748f02eefSParav Pandit 	for (i = 0; i < ARRAY_SIZE(types); i++) {
177848f02eefSParav Pandit 		cap = kzalloc(sizeof(*cap), GFP_KERNEL);
177948f02eefSParav Pandit 		if (!cap)
178048f02eefSParav Pandit 			goto err;
178148f02eefSParav Pandit 		type = types[i];
178248f02eefSParav Pandit 		dev->caps.hca[type] = cap;
178348f02eefSParav Pandit 	}
178448f02eefSParav Pandit 
178548f02eefSParav Pandit 	return 0;
178648f02eefSParav Pandit 
178748f02eefSParav Pandit err:
178848f02eefSParav Pandit 	mlx5_hca_caps_free(dev);
178948f02eefSParav Pandit 	return -ENOMEM;
179048f02eefSParav Pandit }
179148f02eefSParav Pandit 
vhca_id_show(struct seq_file * file,void * priv)1792dd3dd726SEli Cohen static int vhca_id_show(struct seq_file *file, void *priv)
1793dd3dd726SEli Cohen {
1794dd3dd726SEli Cohen 	struct mlx5_core_dev *dev = file->private;
1795dd3dd726SEli Cohen 
1796dd3dd726SEli Cohen 	seq_printf(file, "0x%x\n", MLX5_CAP_GEN(dev, vhca_id));
1797dd3dd726SEli Cohen 	return 0;
1798dd3dd726SEli Cohen }
1799dd3dd726SEli Cohen 
1800dd3dd726SEli Cohen DEFINE_SHOW_ATTRIBUTE(vhca_id);
1801dd3dd726SEli Cohen 
mlx5_mdev_init(struct mlx5_core_dev * dev,int profile_idx)18021958fc2fSParav Pandit int mlx5_mdev_init(struct mlx5_core_dev *dev, int profile_idx)
18039603b61dSJack Morgenstein {
180411f3b84dSSaeed Mahameed 	struct mlx5_priv *priv = &dev->priv;
18059603b61dSJack Morgenstein 	int err;
18069603b61dSJack Morgenstein 
18073410fbcdSMaor Gottlieb 	memcpy(&dev->profile, &profile[profile_idx], sizeof(dev->profile));
1808d59b73a6SMoshe Shemesh 	lockdep_register_key(&dev->lock_key);
180989d44f0aSMajd Dibbiny 	mutex_init(&dev->intf_state_mutex);
1810d59b73a6SMoshe Shemesh 	lockdep_set_class(&dev->intf_state_mutex, &dev->lock_key);
1811c7d4e6abSJiri Pirko 	mutex_init(&dev->mlx5e_res.uplink_netdev_lock);
1812d9aaed83SArtemy Kovalyov 
181301187175SEli Cohen 	mutex_init(&priv->bfregs.reg_head.lock);
181401187175SEli Cohen 	mutex_init(&priv->bfregs.wc_head.lock);
181501187175SEli Cohen 	INIT_LIST_HEAD(&priv->bfregs.reg_head.list);
181601187175SEli Cohen 	INIT_LIST_HEAD(&priv->bfregs.wc_head.list);
181701187175SEli Cohen 
181811f3b84dSSaeed Mahameed 	mutex_init(&priv->alloc_mutex);
181911f3b84dSSaeed Mahameed 	mutex_init(&priv->pgdir_mutex);
182011f3b84dSSaeed Mahameed 	INIT_LIST_HEAD(&priv->pgdir_list);
182111f3b84dSSaeed Mahameed 
182244f66ac9SParav Pandit 	priv->numa_node = dev_to_node(mlx5_core_dma_dev(dev));
182366771a1cSMoshe Shemesh 	priv->dbg.dbg_root = debugfs_create_dir(dev_name(dev->device),
182427b942fbSParav Pandit 						mlx5_debugfs_root);
1825dd3dd726SEli Cohen 	debugfs_create_file("vhca_id", 0400, priv->dbg.dbg_root, dev, &vhca_id_fops);
18263d347b1bSAya Levin 	INIT_LIST_HEAD(&priv->traps);
18273d347b1bSAya Levin 
182806cd555fSShay Drory 	err = mlx5_cmd_init(dev);
182906cd555fSShay Drory 	if (err) {
183006cd555fSShay Drory 		mlx5_core_err(dev, "Failed initializing cmdif SW structs, aborting\n");
183106cd555fSShay Drory 		goto err_cmd_init;
183206cd555fSShay Drory 	}
183306cd555fSShay Drory 
183476091b0fSAmir Tzin 	err = mlx5_tout_init(dev);
183576091b0fSAmir Tzin 	if (err) {
183676091b0fSAmir Tzin 		mlx5_core_err(dev, "Failed initializing timeouts, aborting\n");
183776091b0fSAmir Tzin 		goto err_timeout_init;
183876091b0fSAmir Tzin 	}
183976091b0fSAmir Tzin 
1840ac6ea6e8SEli Cohen 	err = mlx5_health_init(dev);
184152c368dcSSaeed Mahameed 	if (err)
184252c368dcSSaeed Mahameed 		goto err_health_init;
1843ac6ea6e8SEli Cohen 
18440cf53c12SSaeed Mahameed 	err = mlx5_pagealloc_init(dev);
18450cf53c12SSaeed Mahameed 	if (err)
18460cf53c12SSaeed Mahameed 		goto err_pagealloc_init;
184759211bd3SMohamad Haj Yahia 
1848a925b5e3SLeon Romanovsky 	err = mlx5_adev_init(dev);
1849a925b5e3SLeon Romanovsky 	if (err)
1850a925b5e3SLeon Romanovsky 		goto err_adev_init;
1851a925b5e3SLeon Romanovsky 
185248f02eefSParav Pandit 	err = mlx5_hca_caps_alloc(dev);
185348f02eefSParav Pandit 	if (err)
185448f02eefSParav Pandit 		goto err_hca_caps;
185548f02eefSParav Pandit 
1856dc402cccSYishai Hadas 	/* The conjunction of sw_vhca_id with sw_owner_id will be a global
1857dc402cccSYishai Hadas 	 * unique id per function which uses mlx5_core.
1858dc402cccSYishai Hadas 	 * Those values are supplied to FW as part of the init HCA command to
1859dc402cccSYishai Hadas 	 * be used by both driver and FW when it's applicable.
1860dc402cccSYishai Hadas 	 */
1861dc402cccSYishai Hadas 	dev->priv.sw_vhca_id = ida_alloc_range(&sw_vhca_ida, 1,
1862dc402cccSYishai Hadas 					       MAX_SW_VHCA_ID,
1863dc402cccSYishai Hadas 					       GFP_KERNEL);
1864dc402cccSYishai Hadas 	if (dev->priv.sw_vhca_id < 0)
1865dc402cccSYishai Hadas 		mlx5_core_err(dev, "failed to allocate sw_vhca_id, err=%d\n",
1866dc402cccSYishai Hadas 			      dev->priv.sw_vhca_id);
1867dc402cccSYishai Hadas 
186811f3b84dSSaeed Mahameed 	return 0;
186952c368dcSSaeed Mahameed 
187048f02eefSParav Pandit err_hca_caps:
187148f02eefSParav Pandit 	mlx5_adev_cleanup(dev);
1872a925b5e3SLeon Romanovsky err_adev_init:
1873a925b5e3SLeon Romanovsky 	mlx5_pagealloc_cleanup(dev);
187452c368dcSSaeed Mahameed err_pagealloc_init:
187552c368dcSSaeed Mahameed 	mlx5_health_cleanup(dev);
187652c368dcSSaeed Mahameed err_health_init:
187776091b0fSAmir Tzin 	mlx5_tout_cleanup(dev);
187876091b0fSAmir Tzin err_timeout_init:
187906cd555fSShay Drory 	mlx5_cmd_cleanup(dev);
188006cd555fSShay Drory err_cmd_init:
188166771a1cSMoshe Shemesh 	debugfs_remove(dev->priv.dbg.dbg_root);
1882810cbb25SParav Pandit 	mutex_destroy(&priv->pgdir_mutex);
1883810cbb25SParav Pandit 	mutex_destroy(&priv->alloc_mutex);
1884810cbb25SParav Pandit 	mutex_destroy(&priv->bfregs.wc_head.lock);
1885810cbb25SParav Pandit 	mutex_destroy(&priv->bfregs.reg_head.lock);
1886810cbb25SParav Pandit 	mutex_destroy(&dev->intf_state_mutex);
1887d59b73a6SMoshe Shemesh 	lockdep_unregister_key(&dev->lock_key);
188852c368dcSSaeed Mahameed 	return err;
188911f3b84dSSaeed Mahameed }
189011f3b84dSSaeed Mahameed 
mlx5_mdev_uninit(struct mlx5_core_dev * dev)18911958fc2fSParav Pandit void mlx5_mdev_uninit(struct mlx5_core_dev *dev)
189211f3b84dSSaeed Mahameed {
1893810cbb25SParav Pandit 	struct mlx5_priv *priv = &dev->priv;
1894810cbb25SParav Pandit 
1895dc402cccSYishai Hadas 	if (priv->sw_vhca_id > 0)
1896dc402cccSYishai Hadas 		ida_free(&sw_vhca_ida, dev->priv.sw_vhca_id);
1897dc402cccSYishai Hadas 
189848f02eefSParav Pandit 	mlx5_hca_caps_free(dev);
1899a925b5e3SLeon Romanovsky 	mlx5_adev_cleanup(dev);
190052c368dcSSaeed Mahameed 	mlx5_pagealloc_cleanup(dev);
190152c368dcSSaeed Mahameed 	mlx5_health_cleanup(dev);
190276091b0fSAmir Tzin 	mlx5_tout_cleanup(dev);
190306cd555fSShay Drory 	mlx5_cmd_cleanup(dev);
190466771a1cSMoshe Shemesh 	debugfs_remove_recursive(dev->priv.dbg.dbg_root);
1905810cbb25SParav Pandit 	mutex_destroy(&priv->pgdir_mutex);
1906810cbb25SParav Pandit 	mutex_destroy(&priv->alloc_mutex);
1907810cbb25SParav Pandit 	mutex_destroy(&priv->bfregs.wc_head.lock);
1908810cbb25SParav Pandit 	mutex_destroy(&priv->bfregs.reg_head.lock);
1909c7d4e6abSJiri Pirko 	mutex_destroy(&dev->mlx5e_res.uplink_netdev_lock);
1910810cbb25SParav Pandit 	mutex_destroy(&dev->intf_state_mutex);
1911d59b73a6SMoshe Shemesh 	lockdep_unregister_key(&dev->lock_key);
191211f3b84dSSaeed Mahameed }
191311f3b84dSSaeed Mahameed 
probe_one(struct pci_dev * pdev,const struct pci_device_id * id)19146dea2f7eSLeon Romanovsky static int probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
191511f3b84dSSaeed Mahameed {
191611f3b84dSSaeed Mahameed 	struct mlx5_core_dev *dev;
191711f3b84dSSaeed Mahameed 	struct devlink *devlink;
191811f3b84dSSaeed Mahameed 	int err;
191911f3b84dSSaeed Mahameed 
1920919d13a7SLeon Romanovsky 	devlink = mlx5_devlink_alloc(&pdev->dev);
192111f3b84dSSaeed Mahameed 	if (!devlink) {
19221f28d776SEran Ben Elisha 		dev_err(&pdev->dev, "devlink alloc failed\n");
192311f3b84dSSaeed Mahameed 		return -ENOMEM;
192411f3b84dSSaeed Mahameed 	}
192511f3b84dSSaeed Mahameed 
192611f3b84dSSaeed Mahameed 	dev = devlink_priv(devlink);
192727b942fbSParav Pandit 	dev->device = &pdev->dev;
192827b942fbSParav Pandit 	dev->pdev = pdev;
192911f3b84dSSaeed Mahameed 
1930386e75afSHuy Nguyen 	dev->coredev_type = id->driver_data & MLX5_PCI_DEV_IS_VF ?
1931386e75afSHuy Nguyen 			 MLX5_COREDEV_VF : MLX5_COREDEV_PF;
1932386e75afSHuy Nguyen 
1933a925b5e3SLeon Romanovsky 	dev->priv.adev_idx = mlx5_adev_idx_alloc();
19344d8be211SLeon Romanovsky 	if (dev->priv.adev_idx < 0) {
19354d8be211SLeon Romanovsky 		err = dev->priv.adev_idx;
19364d8be211SLeon Romanovsky 		goto adev_init_err;
19374d8be211SLeon Romanovsky 	}
1938a925b5e3SLeon Romanovsky 
193927b942fbSParav Pandit 	err = mlx5_mdev_init(dev, prof_sel);
194011f3b84dSSaeed Mahameed 	if (err)
194111f3b84dSSaeed Mahameed 		goto mdev_init_err;
194211f3b84dSSaeed Mahameed 
194311f3b84dSSaeed Mahameed 	err = mlx5_pci_init(dev, pdev, id);
19449603b61dSJack Morgenstein 	if (err) {
194598a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "mlx5_pci_init failed with error code %d\n",
194698a8e6fcSHuy Nguyen 			      err);
194711f3b84dSSaeed Mahameed 		goto pci_init_err;
19489603b61dSJack Morgenstein 	}
19499603b61dSJack Morgenstein 
19506dea2f7eSLeon Romanovsky 	err = mlx5_init_one(dev);
19519603b61dSJack Morgenstein 	if (err) {
19526dea2f7eSLeon Romanovsky 		mlx5_core_err(dev, "mlx5_init_one failed with error code %d\n",
195398a8e6fcSHuy Nguyen 			      err);
19546dea2f7eSLeon Romanovsky 		goto err_init_one;
19559603b61dSJack Morgenstein 	}
195659211bd3SMohamad Haj Yahia 
19575d47f6c8SDaniel Jurgens 	pci_save_state(pdev);
19589603b61dSJack Morgenstein 	return 0;
19599603b61dSJack Morgenstein 
19606dea2f7eSLeon Romanovsky err_init_one:
1961868bc06bSSaeed Mahameed 	mlx5_pci_close(dev);
196211f3b84dSSaeed Mahameed pci_init_err:
196311f3b84dSSaeed Mahameed 	mlx5_mdev_uninit(dev);
196411f3b84dSSaeed Mahameed mdev_init_err:
1965a925b5e3SLeon Romanovsky 	mlx5_adev_idx_free(dev->priv.adev_idx);
19664d8be211SLeon Romanovsky adev_init_err:
19671f28d776SEran Ben Elisha 	mlx5_devlink_free(devlink);
1968a31208b1SMajd Dibbiny 
19699603b61dSJack Morgenstein 	return err;
19709603b61dSJack Morgenstein }
1971a31208b1SMajd Dibbiny 
remove_one(struct pci_dev * pdev)19729603b61dSJack Morgenstein static void remove_one(struct pci_dev *pdev)
19739603b61dSJack Morgenstein {
19749603b61dSJack Morgenstein 	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
1975feae9087SOr Gerlitz 	struct devlink *devlink = priv_to_devlink(dev);
19769603b61dSJack Morgenstein 
1977031a163fSShay Drory 	set_bit(MLX5_BREAK_FW_WAIT, &dev->intf_state);
197816d42d31SShay Drory 	mlx5_drain_fw_reset(dev);
1979824c8dc4SShay Drory 	mlx5_drain_health_wq(dev);
19806d98f314SDaniel Jurgens 	mlx5_sriov_disable(pdev, false);
19816dea2f7eSLeon Romanovsky 	mlx5_uninit_one(dev);
1982868bc06bSSaeed Mahameed 	mlx5_pci_close(dev);
198311f3b84dSSaeed Mahameed 	mlx5_mdev_uninit(dev);
1984a925b5e3SLeon Romanovsky 	mlx5_adev_idx_free(dev->priv.adev_idx);
19851f28d776SEran Ben Elisha 	mlx5_devlink_free(devlink);
19869603b61dSJack Morgenstein }
19879603b61dSJack Morgenstein 
1988fad1783aSSaeed Mahameed #define mlx5_pci_trace(dev, fmt, ...) ({ \
1989fad1783aSSaeed Mahameed 	struct mlx5_core_dev *__dev = (dev); \
1990fad1783aSSaeed Mahameed 	mlx5_core_info(__dev, "%s Device state = %d health sensors: %d pci_status: %d. " fmt, \
1991fad1783aSSaeed Mahameed 		       __func__, __dev->state, mlx5_health_check_fatal_sensors(__dev), \
1992fad1783aSSaeed Mahameed 		       __dev->pci_status, ##__VA_ARGS__); \
1993fad1783aSSaeed Mahameed })
1994fad1783aSSaeed Mahameed 
result2str(enum pci_ers_result result)1995fad1783aSSaeed Mahameed static const char *result2str(enum pci_ers_result result)
1996fad1783aSSaeed Mahameed {
1997fad1783aSSaeed Mahameed 	return  result == PCI_ERS_RESULT_NEED_RESET ? "need reset" :
1998fad1783aSSaeed Mahameed 		result == PCI_ERS_RESULT_DISCONNECT ? "disconnect" :
1999fad1783aSSaeed Mahameed 		result == PCI_ERS_RESULT_RECOVERED  ? "recovered" :
2000fad1783aSSaeed Mahameed 		"unknown";
2001fad1783aSSaeed Mahameed }
2002fad1783aSSaeed Mahameed 
mlx5_pci_err_detected(struct pci_dev * pdev,pci_channel_state_t state)200389d44f0aSMajd Dibbiny static pci_ers_result_t mlx5_pci_err_detected(struct pci_dev *pdev,
200489d44f0aSMajd Dibbiny 					      pci_channel_state_t state)
200589d44f0aSMajd Dibbiny {
200689d44f0aSMajd Dibbiny 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
2007fad1783aSSaeed Mahameed 	enum pci_ers_result res;
200889d44f0aSMajd Dibbiny 
2009fad1783aSSaeed Mahameed 	mlx5_pci_trace(dev, "Enter, pci channel state = %d\n", state);
201004c0c1abSMohamad Haj Yahia 
20118812c24dSMajd Dibbiny 	mlx5_enter_error_state(dev, false);
20123e5b72acSFeras Daoud 	mlx5_error_sw_reset(dev);
2013aab8e1a2SMoshe Shemesh 	mlx5_unload_one(dev, false);
20145e44fca5SDaniel Jurgens 	mlx5_drain_health_wq(dev);
201589d44f0aSMajd Dibbiny 	mlx5_pci_disable_device(dev);
201605ac2c0bSMohamad Haj Yahia 
2017fad1783aSSaeed Mahameed 	res = state == pci_channel_io_perm_failure ?
201889d44f0aSMajd Dibbiny 		PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2019fad1783aSSaeed Mahameed 
2020394164f9SRoy Novich 	mlx5_core_info(dev, "%s Device state = %d pci_status: %d. Exit, result = %d, %s\n",
2021394164f9SRoy Novich 		       __func__, dev->state, dev->pci_status, res, result2str(res));
2022fad1783aSSaeed Mahameed 	return res;
202389d44f0aSMajd Dibbiny }
202489d44f0aSMajd Dibbiny 
2025d57847dcSDaniel Jurgens /* wait for the device to show vital signs by waiting
2026d57847dcSDaniel Jurgens  * for the health counter to start counting.
202789d44f0aSMajd Dibbiny  */
wait_vital(struct pci_dev * pdev)2028d57847dcSDaniel Jurgens static int wait_vital(struct pci_dev *pdev)
202989d44f0aSMajd Dibbiny {
203089d44f0aSMajd Dibbiny 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
203189d44f0aSMajd Dibbiny 	struct mlx5_core_health *health = &dev->priv.health;
203289d44f0aSMajd Dibbiny 	const int niter = 100;
2033d57847dcSDaniel Jurgens 	u32 last_count = 0;
203489d44f0aSMajd Dibbiny 	u32 count;
203589d44f0aSMajd Dibbiny 	int i;
203689d44f0aSMajd Dibbiny 
203789d44f0aSMajd Dibbiny 	for (i = 0; i < niter; i++) {
203889d44f0aSMajd Dibbiny 		count = ioread32be(health->health_counter);
203989d44f0aSMajd Dibbiny 		if (count && count != 0xffffffff) {
2040d57847dcSDaniel Jurgens 			if (last_count && last_count != count) {
204198a8e6fcSHuy Nguyen 				mlx5_core_info(dev,
204298a8e6fcSHuy Nguyen 					       "wait vital counter value 0x%x after %d iterations\n",
204398a8e6fcSHuy Nguyen 					       count, i);
2044d57847dcSDaniel Jurgens 				return 0;
2045d57847dcSDaniel Jurgens 			}
2046d57847dcSDaniel Jurgens 			last_count = count;
204789d44f0aSMajd Dibbiny 		}
204889d44f0aSMajd Dibbiny 		msleep(50);
204989d44f0aSMajd Dibbiny 	}
205089d44f0aSMajd Dibbiny 
2051d57847dcSDaniel Jurgens 	return -ETIMEDOUT;
205289d44f0aSMajd Dibbiny }
205389d44f0aSMajd Dibbiny 
mlx5_pci_slot_reset(struct pci_dev * pdev)20541061c90fSMohamad Haj Yahia static pci_ers_result_t mlx5_pci_slot_reset(struct pci_dev *pdev)
20551061c90fSMohamad Haj Yahia {
2056fad1783aSSaeed Mahameed 	enum pci_ers_result res = PCI_ERS_RESULT_DISCONNECT;
20571061c90fSMohamad Haj Yahia 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
20581061c90fSMohamad Haj Yahia 	int err;
20591061c90fSMohamad Haj Yahia 
2060394164f9SRoy Novich 	mlx5_core_info(dev, "%s Device state = %d pci_status: %d. Enter\n",
2061394164f9SRoy Novich 		       __func__, dev->state, dev->pci_status);
20621061c90fSMohamad Haj Yahia 
20631061c90fSMohamad Haj Yahia 	err = mlx5_pci_enable_device(dev);
20641061c90fSMohamad Haj Yahia 	if (err) {
206598a8e6fcSHuy Nguyen 		mlx5_core_err(dev, "%s: mlx5_pci_enable_device failed with error code: %d\n",
206698a8e6fcSHuy Nguyen 			      __func__, err);
2067fad1783aSSaeed Mahameed 		goto out;
20681061c90fSMohamad Haj Yahia 	}
20691061c90fSMohamad Haj Yahia 
20701061c90fSMohamad Haj Yahia 	pci_set_master(pdev);
20711061c90fSMohamad Haj Yahia 	pci_restore_state(pdev);
20725d47f6c8SDaniel Jurgens 	pci_save_state(pdev);
20731061c90fSMohamad Haj Yahia 
2074fad1783aSSaeed Mahameed 	err = wait_vital(pdev);
2075fad1783aSSaeed Mahameed 	if (err) {
2076fad1783aSSaeed Mahameed 		mlx5_core_err(dev, "%s: wait vital failed with error code: %d\n",
2077fad1783aSSaeed Mahameed 			      __func__, err);
2078fad1783aSSaeed Mahameed 		goto out;
20791061c90fSMohamad Haj Yahia 	}
20801061c90fSMohamad Haj Yahia 
2081fad1783aSSaeed Mahameed 	res = PCI_ERS_RESULT_RECOVERED;
2082fad1783aSSaeed Mahameed out:
2083394164f9SRoy Novich 	mlx5_core_info(dev, "%s Device state = %d pci_status: %d. Exit, err = %d, result = %d, %s\n",
2084394164f9SRoy Novich 		       __func__, dev->state, dev->pci_status, err, res, result2str(res));
2085fad1783aSSaeed Mahameed 	return res;
20861061c90fSMohamad Haj Yahia }
20871061c90fSMohamad Haj Yahia 
mlx5_pci_resume(struct pci_dev * pdev)208889d44f0aSMajd Dibbiny static void mlx5_pci_resume(struct pci_dev *pdev)
208989d44f0aSMajd Dibbiny {
209089d44f0aSMajd Dibbiny 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
209189d44f0aSMajd Dibbiny 	int err;
209289d44f0aSMajd Dibbiny 
2093fad1783aSSaeed Mahameed 	mlx5_pci_trace(dev, "Enter, loading driver..\n");
209489d44f0aSMajd Dibbiny 
209521608a2cSMoshe Shemesh 	err = mlx5_load_one(dev, false);
209621608a2cSMoshe Shemesh 
2097416ef713SRoy Novich 	if (!err)
2098416ef713SRoy Novich 		devlink_health_reporter_state_update(dev->priv.health.fw_fatal_reporter,
2099416ef713SRoy Novich 						     DEVLINK_HEALTH_REPORTER_STATE_HEALTHY);
2100416ef713SRoy Novich 
2101fad1783aSSaeed Mahameed 	mlx5_pci_trace(dev, "Done, err = %d, device %s\n", err,
2102fad1783aSSaeed Mahameed 		       !err ? "recovered" : "Failed");
210389d44f0aSMajd Dibbiny }
210489d44f0aSMajd Dibbiny 
210589d44f0aSMajd Dibbiny static const struct pci_error_handlers mlx5_err_handler = {
210689d44f0aSMajd Dibbiny 	.error_detected = mlx5_pci_err_detected,
210789d44f0aSMajd Dibbiny 	.slot_reset	= mlx5_pci_slot_reset,
210889d44f0aSMajd Dibbiny 	.resume		= mlx5_pci_resume
210989d44f0aSMajd Dibbiny };
211089d44f0aSMajd Dibbiny 
mlx5_try_fast_unload(struct mlx5_core_dev * dev)21118812c24dSMajd Dibbiny static int mlx5_try_fast_unload(struct mlx5_core_dev *dev)
21128812c24dSMajd Dibbiny {
2113fcd29ad1SFeras Daoud 	bool fast_teardown = false, force_teardown = false;
2114fcd29ad1SFeras Daoud 	int ret = 1;
21158812c24dSMajd Dibbiny 
2116fcd29ad1SFeras Daoud 	fast_teardown = MLX5_CAP_GEN(dev, fast_teardown);
2117fcd29ad1SFeras Daoud 	force_teardown = MLX5_CAP_GEN(dev, force_teardown);
2118fcd29ad1SFeras Daoud 
2119fcd29ad1SFeras Daoud 	mlx5_core_dbg(dev, "force teardown firmware support=%d\n", force_teardown);
2120fcd29ad1SFeras Daoud 	mlx5_core_dbg(dev, "fast teardown firmware support=%d\n", fast_teardown);
2121fcd29ad1SFeras Daoud 
2122fcd29ad1SFeras Daoud 	if (!fast_teardown && !force_teardown)
21238812c24dSMajd Dibbiny 		return -EOPNOTSUPP;
21248812c24dSMajd Dibbiny 
21258812c24dSMajd Dibbiny 	if (dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
21268812c24dSMajd Dibbiny 		mlx5_core_dbg(dev, "Device in internal error state, giving up\n");
21278812c24dSMajd Dibbiny 		return -EAGAIN;
21288812c24dSMajd Dibbiny 	}
21298812c24dSMajd Dibbiny 
2130d2aa060dSHuy Nguyen 	/* Panic tear down fw command will stop the PCI bus communication
2131b0ea505bSJulia Lawall 	 * with the HCA, so the health poll is no longer needed.
2132d2aa060dSHuy Nguyen 	 */
2133d2aa060dSHuy Nguyen 	mlx5_drain_health_wq(dev);
213476d5581cSJack Morgenstein 	mlx5_stop_health_poll(dev, false);
2135d2aa060dSHuy Nguyen 
2136fcd29ad1SFeras Daoud 	ret = mlx5_cmd_fast_teardown_hca(dev);
2137fcd29ad1SFeras Daoud 	if (!ret)
2138fcd29ad1SFeras Daoud 		goto succeed;
2139fcd29ad1SFeras Daoud 
21408812c24dSMajd Dibbiny 	ret = mlx5_cmd_force_teardown_hca(dev);
2141fcd29ad1SFeras Daoud 	if (!ret)
2142fcd29ad1SFeras Daoud 		goto succeed;
2143fcd29ad1SFeras Daoud 
21448812c24dSMajd Dibbiny 	mlx5_core_dbg(dev, "Firmware couldn't do fast unload error: %d\n", ret);
2145d2aa060dSHuy Nguyen 	mlx5_start_health_poll(dev);
21468812c24dSMajd Dibbiny 	return ret;
21478812c24dSMajd Dibbiny 
2148fcd29ad1SFeras Daoud succeed:
21498812c24dSMajd Dibbiny 	mlx5_enter_error_state(dev, true);
21508812c24dSMajd Dibbiny 
21511ef903bfSDaniel Jurgens 	/* Some platforms requiring freeing the IRQ's in the shutdown
21521ef903bfSDaniel Jurgens 	 * flow. If they aren't freed they can't be allocated after
21531ef903bfSDaniel Jurgens 	 * kexec. There is no need to cleanup the mlx5_core software
21541ef903bfSDaniel Jurgens 	 * contexts.
21551ef903bfSDaniel Jurgens 	 */
21561ef903bfSDaniel Jurgens 	mlx5_core_eq_free_irqs(dev);
21571ef903bfSDaniel Jurgens 
21588812c24dSMajd Dibbiny 	return 0;
21598812c24dSMajd Dibbiny }
21608812c24dSMajd Dibbiny 
shutdown(struct pci_dev * pdev)21615fc7197dSMajd Dibbiny static void shutdown(struct pci_dev *pdev)
21625fc7197dSMajd Dibbiny {
21635fc7197dSMajd Dibbiny 	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
21648812c24dSMajd Dibbiny 	int err;
21655fc7197dSMajd Dibbiny 
216698a8e6fcSHuy Nguyen 	mlx5_core_info(dev, "Shutdown was called\n");
21678324a02cSGavin Li 	set_bit(MLX5_BREAK_FW_WAIT, &dev->intf_state);
21688812c24dSMajd Dibbiny 	err = mlx5_try_fast_unload(dev);
21698812c24dSMajd Dibbiny 	if (err)
217072ed5d56SJiri Pirko 		mlx5_unload_one(dev, false);
21715fc7197dSMajd Dibbiny 	mlx5_pci_disable_device(dev);
21725fc7197dSMajd Dibbiny }
21735fc7197dSMajd Dibbiny 
mlx5_suspend(struct pci_dev * pdev,pm_message_t state)21748fc3e29bSMark Bloch static int mlx5_suspend(struct pci_dev *pdev, pm_message_t state)
21758fc3e29bSMark Bloch {
21768fc3e29bSMark Bloch 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
21778fc3e29bSMark Bloch 
217872ed5d56SJiri Pirko 	mlx5_unload_one(dev, true);
21798fc3e29bSMark Bloch 
21808fc3e29bSMark Bloch 	return 0;
21818fc3e29bSMark Bloch }
21828fc3e29bSMark Bloch 
mlx5_resume(struct pci_dev * pdev)21838fc3e29bSMark Bloch static int mlx5_resume(struct pci_dev *pdev)
21848fc3e29bSMark Bloch {
21858fc3e29bSMark Bloch 	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
21868fc3e29bSMark Bloch 
218721608a2cSMoshe Shemesh 	return mlx5_load_one(dev, false);
21888fc3e29bSMark Bloch }
21898fc3e29bSMark Bloch 
21909603b61dSJack Morgenstein static const struct pci_device_id mlx5_core_pci_table[] = {
2191bbad7c21SMyron Stowe 	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTIB) },
2192fc50db98SEli Cohen 	{ PCI_VDEVICE(MELLANOX, 0x1012), MLX5_PCI_DEV_IS_VF},	/* Connect-IB VF */
2193bbad7c21SMyron Stowe 	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4) },
2194fc50db98SEli Cohen 	{ PCI_VDEVICE(MELLANOX, 0x1014), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4 VF */
2195bbad7c21SMyron Stowe 	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) },
2196fc50db98SEli Cohen 	{ PCI_VDEVICE(MELLANOX, 0x1016), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4LX VF */
21977092fe86SMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x1017) },			/* ConnectX-5, PCIe 3.0 */
219864dbbdfeSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x1018), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 VF */
2199d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x1019) },			/* ConnectX-5 Ex */
2200d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x101a), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 Ex VF */
2201d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x101b) },			/* ConnectX-6 */
2202d0dd989fSMajd Dibbiny 	{ PCI_VDEVICE(MELLANOX, 0x101c), MLX5_PCI_DEV_IS_VF},	/* ConnectX-6 VF */
220385327a9cSEran Ben Elisha 	{ PCI_VDEVICE(MELLANOX, 0x101d) },			/* ConnectX-6 Dx */
220485327a9cSEran Ben Elisha 	{ PCI_VDEVICE(MELLANOX, 0x101e), MLX5_PCI_DEV_IS_VF},	/* ConnectX Family mlx5Gen Virtual Function */
2205b7eca940SShani Shapp 	{ PCI_VDEVICE(MELLANOX, 0x101f) },			/* ConnectX-6 LX */
2206505a7f54SMeir Lichtinger 	{ PCI_VDEVICE(MELLANOX, 0x1021) },			/* ConnectX-7 */
2207f908a35bSMeir Lichtinger 	{ PCI_VDEVICE(MELLANOX, 0x1023) },			/* ConnectX-8 */
22082e9d3e83SNoa Osherovich 	{ PCI_VDEVICE(MELLANOX, 0xa2d2) },			/* BlueField integrated ConnectX-5 network controller */
22092e9d3e83SNoa Osherovich 	{ PCI_VDEVICE(MELLANOX, 0xa2d3), MLX5_PCI_DEV_IS_VF},	/* BlueField integrated ConnectX-5 network controller VF */
2210d19a79eeSBodong Wang 	{ PCI_VDEVICE(MELLANOX, 0xa2d6) },			/* BlueField-2 integrated ConnectX-6 Dx network controller */
2211dd8595eaSMeir Lichtinger 	{ PCI_VDEVICE(MELLANOX, 0xa2dc) },			/* BlueField-3 integrated ConnectX-7 network controller */
2212f908a35bSMeir Lichtinger 	{ PCI_VDEVICE(MELLANOX, 0xa2df) },			/* BlueField-4 integrated ConnectX-8 network controller */
22139603b61dSJack Morgenstein 	{ 0, }
22149603b61dSJack Morgenstein };
22159603b61dSJack Morgenstein 
22169603b61dSJack Morgenstein MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);
22179603b61dSJack Morgenstein 
mlx5_disable_device(struct mlx5_core_dev * dev)221804c0c1abSMohamad Haj Yahia void mlx5_disable_device(struct mlx5_core_dev *dev)
221904c0c1abSMohamad Haj Yahia {
2220b3bd076fSMoshe Shemesh 	mlx5_error_sw_reset(dev);
222172ed5d56SJiri Pirko 	mlx5_unload_one_devl_locked(dev, false);
222204c0c1abSMohamad Haj Yahia }
222304c0c1abSMohamad Haj Yahia 
mlx5_recover_device(struct mlx5_core_dev * dev)2224fe06992bSLeon Romanovsky int mlx5_recover_device(struct mlx5_core_dev *dev)
222504c0c1abSMohamad Haj Yahia {
222633de865fSMoshe Shemesh 	if (!mlx5_core_is_sf(dev)) {
222704c0c1abSMohamad Haj Yahia 		mlx5_pci_disable_device(dev);
222833de865fSMoshe Shemesh 		if (mlx5_pci_slot_reset(dev->pdev) != PCI_ERS_RESULT_RECOVERED)
222933de865fSMoshe Shemesh 			return -EIO;
223033de865fSMoshe Shemesh 	}
223133de865fSMoshe Shemesh 
2232d3dbdc9fSMoshe Shemesh 	return mlx5_load_one_devl_locked(dev, true);
223304c0c1abSMohamad Haj Yahia }
223404c0c1abSMohamad Haj Yahia 
22359603b61dSJack Morgenstein static struct pci_driver mlx5_core_driver = {
223617a7612bSLeon Romanovsky 	.name           = KBUILD_MODNAME,
22379603b61dSJack Morgenstein 	.id_table       = mlx5_core_pci_table,
22386dea2f7eSLeon Romanovsky 	.probe          = probe_one,
223989d44f0aSMajd Dibbiny 	.remove         = remove_one,
22408fc3e29bSMark Bloch 	.suspend        = mlx5_suspend,
22418fc3e29bSMark Bloch 	.resume         = mlx5_resume,
22425fc7197dSMajd Dibbiny 	.shutdown	= shutdown,
2243fc50db98SEli Cohen 	.err_handler	= &mlx5_err_handler,
2244fc50db98SEli Cohen 	.sriov_configure   = mlx5_core_sriov_configure,
2245e71b75f7SLeon Romanovsky 	.sriov_get_vf_total_msix = mlx5_sriov_get_vf_total_msix,
2246e71b75f7SLeon Romanovsky 	.sriov_set_msix_vec_count = mlx5_core_sriov_set_msix_vec_count,
22479603b61dSJack Morgenstein };
2248e126ba97SEli Cohen 
22491695b97bSYishai Hadas /**
22501695b97bSYishai Hadas  * mlx5_vf_get_core_dev - Get the mlx5 core device from a given VF PCI device if
22511695b97bSYishai Hadas  *                     mlx5_core is its driver.
22521695b97bSYishai Hadas  * @pdev: The associated PCI device.
22531695b97bSYishai Hadas  *
22541695b97bSYishai Hadas  * Upon return the interface state lock stay held to let caller uses it safely.
22551695b97bSYishai Hadas  * Caller must ensure to use the returned mlx5 device for a narrow window
22561695b97bSYishai Hadas  * and put it back with mlx5_vf_put_core_dev() immediately once usage was over.
22571695b97bSYishai Hadas  *
22581695b97bSYishai Hadas  * Return: Pointer to the associated mlx5_core_dev or NULL.
22591695b97bSYishai Hadas  */
mlx5_vf_get_core_dev(struct pci_dev * pdev)22601695b97bSYishai Hadas struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev)
22611695b97bSYishai Hadas {
22621695b97bSYishai Hadas 	struct mlx5_core_dev *mdev;
22631695b97bSYishai Hadas 
22641695b97bSYishai Hadas 	mdev = pci_iov_get_pf_drvdata(pdev, &mlx5_core_driver);
22651695b97bSYishai Hadas 	if (IS_ERR(mdev))
22661695b97bSYishai Hadas 		return NULL;
22671695b97bSYishai Hadas 
22681695b97bSYishai Hadas 	mutex_lock(&mdev->intf_state_mutex);
22691695b97bSYishai Hadas 	if (!test_bit(MLX5_INTERFACE_STATE_UP, &mdev->intf_state)) {
22701695b97bSYishai Hadas 		mutex_unlock(&mdev->intf_state_mutex);
22711695b97bSYishai Hadas 		return NULL;
22721695b97bSYishai Hadas 	}
22731695b97bSYishai Hadas 
22741695b97bSYishai Hadas 	return mdev;
22751695b97bSYishai Hadas }
22761695b97bSYishai Hadas EXPORT_SYMBOL(mlx5_vf_get_core_dev);
22771695b97bSYishai Hadas 
22781695b97bSYishai Hadas /**
22791695b97bSYishai Hadas  * mlx5_vf_put_core_dev - Put the mlx5 core device back.
22801695b97bSYishai Hadas  * @mdev: The mlx5 core device.
22811695b97bSYishai Hadas  *
22821695b97bSYishai Hadas  * Upon return the interface state lock is unlocked and caller should not
22831695b97bSYishai Hadas  * access the mdev any more.
22841695b97bSYishai Hadas  */
mlx5_vf_put_core_dev(struct mlx5_core_dev * mdev)22851695b97bSYishai Hadas void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev)
22861695b97bSYishai Hadas {
22871695b97bSYishai Hadas 	mutex_unlock(&mdev->intf_state_mutex);
22881695b97bSYishai Hadas }
22891695b97bSYishai Hadas EXPORT_SYMBOL(mlx5_vf_put_core_dev);
22901695b97bSYishai Hadas 
mlx5_core_verify_params(void)2291f663ad98SKamal Heib static void mlx5_core_verify_params(void)
2292f663ad98SKamal Heib {
2293f663ad98SKamal Heib 	if (prof_sel >= ARRAY_SIZE(profile)) {
2294f663ad98SKamal Heib 		pr_warn("mlx5_core: WARNING: Invalid module parameter prof_sel %d, valid range 0-%zu, changing back to default(%d)\n",
2295f663ad98SKamal Heib 			prof_sel,
2296f663ad98SKamal Heib 			ARRAY_SIZE(profile) - 1,
2297f663ad98SKamal Heib 			MLX5_DEFAULT_PROF);
2298f663ad98SKamal Heib 		prof_sel = MLX5_DEFAULT_PROF;
2299f663ad98SKamal Heib 	}
2300f663ad98SKamal Heib }
2301f663ad98SKamal Heib 
mlx5_init(void)23022c1e1b94SRandy Dunlap static int __init mlx5_init(void)
2303e126ba97SEli Cohen {
2304e126ba97SEli Cohen 	int err;
2305e126ba97SEli Cohen 
230617a7612bSLeon Romanovsky 	WARN_ONCE(strcmp(MLX5_ADEV_NAME, KBUILD_MODNAME),
230717a7612bSLeon Romanovsky 		  "mlx5_core name not in sync with kernel module name");
230817a7612bSLeon Romanovsky 
23098737f818SDaniel Jurgens 	get_random_bytes(&sw_owner_id, sizeof(sw_owner_id));
23108737f818SDaniel Jurgens 
2311f663ad98SKamal Heib 	mlx5_core_verify_params();
2312e126ba97SEli Cohen 	mlx5_register_debugfs();
2313e126ba97SEli Cohen 
23148f0d1451SShay Drory 	err = mlx5e_init();
23159603b61dSJack Morgenstein 	if (err)
2316ac6ea6e8SEli Cohen 		goto err_debug;
23179603b61dSJack Morgenstein 
23181958fc2fSParav Pandit 	err = mlx5_sf_driver_register();
23191958fc2fSParav Pandit 	if (err)
23201958fc2fSParav Pandit 		goto err_sf;
23211958fc2fSParav Pandit 
23228f0d1451SShay Drory 	err = pci_register_driver(&mlx5_core_driver);
2323c633e799SLeon Romanovsky 	if (err)
23248f0d1451SShay Drory 		goto err_pci;
2325f62b8bb8SAmir Vadai 
2326e126ba97SEli Cohen 	return 0;
2327e126ba97SEli Cohen 
23288f0d1451SShay Drory err_pci:
2329c633e799SLeon Romanovsky 	mlx5_sf_driver_unregister();
23301958fc2fSParav Pandit err_sf:
23318f0d1451SShay Drory 	mlx5e_cleanup();
2332e126ba97SEli Cohen err_debug:
2333e126ba97SEli Cohen 	mlx5_unregister_debugfs();
2334e126ba97SEli Cohen 	return err;
2335e126ba97SEli Cohen }
2336e126ba97SEli Cohen 
mlx5_cleanup(void)23372c1e1b94SRandy Dunlap static void __exit mlx5_cleanup(void)
2338e126ba97SEli Cohen {
23399603b61dSJack Morgenstein 	pci_unregister_driver(&mlx5_core_driver);
23408f0d1451SShay Drory 	mlx5_sf_driver_unregister();
23418f0d1451SShay Drory 	mlx5e_cleanup();
2342e126ba97SEli Cohen 	mlx5_unregister_debugfs();
2343e126ba97SEli Cohen }
2344e126ba97SEli Cohen 
23452c1e1b94SRandy Dunlap module_init(mlx5_init);
23462c1e1b94SRandy Dunlap module_exit(mlx5_cleanup);
2347