xref: /openbmc/linux/drivers/net/ethernet/mellanox/mlx4/en_ethtool.c (revision b240b419db5d624ce7a5a397d6f62a1a686009ec)
1 /*
2  * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  *
32  */
33 
34 #include <linux/kernel.h>
35 #include <linux/ethtool.h>
36 #include <linux/netdevice.h>
37 #include <linux/mlx4/driver.h>
38 #include <linux/mlx4/device.h>
39 #include <linux/in.h>
40 #include <net/ip.h>
41 #include <linux/bitmap.h>
42 
43 #include "mlx4_en.h"
44 #include "en_port.h"
45 
46 #define EN_ETHTOOL_QP_ATTACH (1ull << 63)
47 #define EN_ETHTOOL_SHORT_MASK cpu_to_be16(0xffff)
48 #define EN_ETHTOOL_WORD_MASK  cpu_to_be32(0xffffffff)
49 
50 static int mlx4_en_moderation_update(struct mlx4_en_priv *priv)
51 {
52 	int i, t;
53 	int err = 0;
54 
55 	for (t = 0 ; t < MLX4_EN_NUM_TX_TYPES; t++) {
56 		for (i = 0; i < priv->tx_ring_num[t]; i++) {
57 			priv->tx_cq[t][i]->moder_cnt = priv->tx_frames;
58 			priv->tx_cq[t][i]->moder_time = priv->tx_usecs;
59 			if (priv->port_up) {
60 				err = mlx4_en_set_cq_moder(priv,
61 							   priv->tx_cq[t][i]);
62 				if (err)
63 					return err;
64 			}
65 		}
66 	}
67 
68 	if (priv->adaptive_rx_coal)
69 		return 0;
70 
71 	for (i = 0; i < priv->rx_ring_num; i++) {
72 		priv->rx_cq[i]->moder_cnt = priv->rx_frames;
73 		priv->rx_cq[i]->moder_time = priv->rx_usecs;
74 		priv->last_moder_time[i] = MLX4_EN_AUTO_CONF;
75 		if (priv->port_up) {
76 			err = mlx4_en_set_cq_moder(priv, priv->rx_cq[i]);
77 			if (err)
78 				return err;
79 		}
80 	}
81 
82 	return err;
83 }
84 
85 static void
86 mlx4_en_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *drvinfo)
87 {
88 	struct mlx4_en_priv *priv = netdev_priv(dev);
89 	struct mlx4_en_dev *mdev = priv->mdev;
90 
91 	strlcpy(drvinfo->driver, DRV_NAME, sizeof(drvinfo->driver));
92 	strlcpy(drvinfo->version, DRV_VERSION,
93 		sizeof(drvinfo->version));
94 	snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
95 		"%d.%d.%d",
96 		(u16) (mdev->dev->caps.fw_ver >> 32),
97 		(u16) ((mdev->dev->caps.fw_ver >> 16) & 0xffff),
98 		(u16) (mdev->dev->caps.fw_ver & 0xffff));
99 	strlcpy(drvinfo->bus_info, pci_name(mdev->dev->persist->pdev),
100 		sizeof(drvinfo->bus_info));
101 }
102 
103 static const char mlx4_en_priv_flags[][ETH_GSTRING_LEN] = {
104 	"blueflame",
105 	"phv-bit"
106 };
107 
108 static const char main_strings[][ETH_GSTRING_LEN] = {
109 	/* main statistics */
110 	"rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
111 	"tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
112 	"rx_length_errors", "rx_over_errors", "rx_crc_errors",
113 	"rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
114 	"tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
115 	"tx_heartbeat_errors", "tx_window_errors",
116 
117 	/* port statistics */
118 	"tso_packets",
119 	"xmit_more",
120 	"queue_stopped", "wake_queue", "tx_timeout", "rx_alloc_pages",
121 	"rx_csum_good", "rx_csum_none", "rx_csum_complete", "tx_chksum_offload",
122 
123 	/* pf statistics */
124 	"pf_rx_packets",
125 	"pf_rx_bytes",
126 	"pf_tx_packets",
127 	"pf_tx_bytes",
128 
129 	/* priority flow control statistics rx */
130 	"rx_pause_prio_0", "rx_pause_duration_prio_0",
131 	"rx_pause_transition_prio_0",
132 	"rx_pause_prio_1", "rx_pause_duration_prio_1",
133 	"rx_pause_transition_prio_1",
134 	"rx_pause_prio_2", "rx_pause_duration_prio_2",
135 	"rx_pause_transition_prio_2",
136 	"rx_pause_prio_3", "rx_pause_duration_prio_3",
137 	"rx_pause_transition_prio_3",
138 	"rx_pause_prio_4", "rx_pause_duration_prio_4",
139 	"rx_pause_transition_prio_4",
140 	"rx_pause_prio_5", "rx_pause_duration_prio_5",
141 	"rx_pause_transition_prio_5",
142 	"rx_pause_prio_6", "rx_pause_duration_prio_6",
143 	"rx_pause_transition_prio_6",
144 	"rx_pause_prio_7", "rx_pause_duration_prio_7",
145 	"rx_pause_transition_prio_7",
146 
147 	/* flow control statistics rx */
148 	"rx_pause", "rx_pause_duration", "rx_pause_transition",
149 
150 	/* priority flow control statistics tx */
151 	"tx_pause_prio_0", "tx_pause_duration_prio_0",
152 	"tx_pause_transition_prio_0",
153 	"tx_pause_prio_1", "tx_pause_duration_prio_1",
154 	"tx_pause_transition_prio_1",
155 	"tx_pause_prio_2", "tx_pause_duration_prio_2",
156 	"tx_pause_transition_prio_2",
157 	"tx_pause_prio_3", "tx_pause_duration_prio_3",
158 	"tx_pause_transition_prio_3",
159 	"tx_pause_prio_4", "tx_pause_duration_prio_4",
160 	"tx_pause_transition_prio_4",
161 	"tx_pause_prio_5", "tx_pause_duration_prio_5",
162 	"tx_pause_transition_prio_5",
163 	"tx_pause_prio_6", "tx_pause_duration_prio_6",
164 	"tx_pause_transition_prio_6",
165 	"tx_pause_prio_7", "tx_pause_duration_prio_7",
166 	"tx_pause_transition_prio_7",
167 
168 	/* flow control statistics tx */
169 	"tx_pause", "tx_pause_duration", "tx_pause_transition",
170 
171 	/* packet statistics */
172 	"rx_multicast_packets",
173 	"rx_broadcast_packets",
174 	"rx_jabbers",
175 	"rx_in_range_length_error",
176 	"rx_out_range_length_error",
177 	"tx_multicast_packets",
178 	"tx_broadcast_packets",
179 	"rx_prio_0_packets", "rx_prio_0_bytes",
180 	"rx_prio_1_packets", "rx_prio_1_bytes",
181 	"rx_prio_2_packets", "rx_prio_2_bytes",
182 	"rx_prio_3_packets", "rx_prio_3_bytes",
183 	"rx_prio_4_packets", "rx_prio_4_bytes",
184 	"rx_prio_5_packets", "rx_prio_5_bytes",
185 	"rx_prio_6_packets", "rx_prio_6_bytes",
186 	"rx_prio_7_packets", "rx_prio_7_bytes",
187 	"rx_novlan_packets", "rx_novlan_bytes",
188 	"tx_prio_0_packets", "tx_prio_0_bytes",
189 	"tx_prio_1_packets", "tx_prio_1_bytes",
190 	"tx_prio_2_packets", "tx_prio_2_bytes",
191 	"tx_prio_3_packets", "tx_prio_3_bytes",
192 	"tx_prio_4_packets", "tx_prio_4_bytes",
193 	"tx_prio_5_packets", "tx_prio_5_bytes",
194 	"tx_prio_6_packets", "tx_prio_6_bytes",
195 	"tx_prio_7_packets", "tx_prio_7_bytes",
196 	"tx_novlan_packets", "tx_novlan_bytes",
197 
198 	/* xdp statistics */
199 	"rx_xdp_drop",
200 	"rx_xdp_tx",
201 	"rx_xdp_tx_full",
202 
203 	/* phy statistics */
204 	"rx_packets_phy", "rx_bytes_phy",
205 	"tx_packets_phy", "tx_bytes_phy",
206 };
207 
208 static const char mlx4_en_test_names[][ETH_GSTRING_LEN]= {
209 	"Interrupt Test",
210 	"Link Test",
211 	"Speed Test",
212 	"Register Test",
213 	"Loopback Test",
214 };
215 
216 static u32 mlx4_en_get_msglevel(struct net_device *dev)
217 {
218 	return ((struct mlx4_en_priv *) netdev_priv(dev))->msg_enable;
219 }
220 
221 static void mlx4_en_set_msglevel(struct net_device *dev, u32 val)
222 {
223 	((struct mlx4_en_priv *) netdev_priv(dev))->msg_enable = val;
224 }
225 
226 static void mlx4_en_get_wol(struct net_device *netdev,
227 			    struct ethtool_wolinfo *wol)
228 {
229 	struct mlx4_en_priv *priv = netdev_priv(netdev);
230 	struct mlx4_caps *caps = &priv->mdev->dev->caps;
231 	int err = 0;
232 	u64 config = 0;
233 	u64 mask;
234 
235 	if ((priv->port < 1) || (priv->port > 2)) {
236 		en_err(priv, "Failed to get WoL information\n");
237 		return;
238 	}
239 
240 	mask = (priv->port == 1) ? MLX4_DEV_CAP_FLAG_WOL_PORT1 :
241 		MLX4_DEV_CAP_FLAG_WOL_PORT2;
242 
243 	if (!(caps->flags & mask)) {
244 		wol->supported = 0;
245 		wol->wolopts = 0;
246 		return;
247 	}
248 
249 	if (caps->wol_port[priv->port])
250 		wol->supported = WAKE_MAGIC;
251 	else
252 		wol->supported = 0;
253 
254 	err = mlx4_wol_read(priv->mdev->dev, &config, priv->port);
255 	if (err) {
256 		en_err(priv, "Failed to get WoL information\n");
257 		return;
258 	}
259 
260 	if ((config & MLX4_EN_WOL_ENABLED) && (config & MLX4_EN_WOL_MAGIC))
261 		wol->wolopts = WAKE_MAGIC;
262 	else
263 		wol->wolopts = 0;
264 }
265 
266 static int mlx4_en_set_wol(struct net_device *netdev,
267 			    struct ethtool_wolinfo *wol)
268 {
269 	struct mlx4_en_priv *priv = netdev_priv(netdev);
270 	u64 config = 0;
271 	int err = 0;
272 	u64 mask;
273 
274 	if ((priv->port < 1) || (priv->port > 2))
275 		return -EOPNOTSUPP;
276 
277 	mask = (priv->port == 1) ? MLX4_DEV_CAP_FLAG_WOL_PORT1 :
278 		MLX4_DEV_CAP_FLAG_WOL_PORT2;
279 
280 	if (!(priv->mdev->dev->caps.flags & mask))
281 		return -EOPNOTSUPP;
282 
283 	if (wol->supported & ~WAKE_MAGIC)
284 		return -EINVAL;
285 
286 	err = mlx4_wol_read(priv->mdev->dev, &config, priv->port);
287 	if (err) {
288 		en_err(priv, "Failed to get WoL info, unable to modify\n");
289 		return err;
290 	}
291 
292 	if (wol->wolopts & WAKE_MAGIC) {
293 		config |= MLX4_EN_WOL_DO_MODIFY | MLX4_EN_WOL_ENABLED |
294 				MLX4_EN_WOL_MAGIC;
295 	} else {
296 		config &= ~(MLX4_EN_WOL_ENABLED | MLX4_EN_WOL_MAGIC);
297 		config |= MLX4_EN_WOL_DO_MODIFY;
298 	}
299 
300 	err = mlx4_wol_write(priv->mdev->dev, config, priv->port);
301 	if (err)
302 		en_err(priv, "Failed to set WoL information\n");
303 
304 	return err;
305 }
306 
307 struct bitmap_iterator {
308 	unsigned long *stats_bitmap;
309 	unsigned int count;
310 	unsigned int iterator;
311 	bool advance_array; /* if set, force no increments */
312 };
313 
314 static inline void bitmap_iterator_init(struct bitmap_iterator *h,
315 					unsigned long *stats_bitmap,
316 					int count)
317 {
318 	h->iterator = 0;
319 	h->advance_array = !bitmap_empty(stats_bitmap, count);
320 	h->count = h->advance_array ? bitmap_weight(stats_bitmap, count)
321 		: count;
322 	h->stats_bitmap = stats_bitmap;
323 }
324 
325 static inline int bitmap_iterator_test(struct bitmap_iterator *h)
326 {
327 	return !h->advance_array ? 1 : test_bit(h->iterator, h->stats_bitmap);
328 }
329 
330 static inline int bitmap_iterator_inc(struct bitmap_iterator *h)
331 {
332 	return h->iterator++;
333 }
334 
335 static inline unsigned int
336 bitmap_iterator_count(struct bitmap_iterator *h)
337 {
338 	return h->count;
339 }
340 
341 static int mlx4_en_get_sset_count(struct net_device *dev, int sset)
342 {
343 	struct mlx4_en_priv *priv = netdev_priv(dev);
344 	struct bitmap_iterator it;
345 
346 	bitmap_iterator_init(&it, priv->stats_bitmap.bitmap, NUM_ALL_STATS);
347 
348 	switch (sset) {
349 	case ETH_SS_STATS:
350 		return bitmap_iterator_count(&it) +
351 			(priv->tx_ring_num[TX] * 2) +
352 			(priv->rx_ring_num * (3 + NUM_XDP_STATS));
353 	case ETH_SS_TEST:
354 		return MLX4_EN_NUM_SELF_TEST - !(priv->mdev->dev->caps.flags
355 					& MLX4_DEV_CAP_FLAG_UC_LOOPBACK) * 2;
356 	case ETH_SS_PRIV_FLAGS:
357 		return ARRAY_SIZE(mlx4_en_priv_flags);
358 	default:
359 		return -EOPNOTSUPP;
360 	}
361 }
362 
363 static void mlx4_en_get_ethtool_stats(struct net_device *dev,
364 		struct ethtool_stats *stats, uint64_t *data)
365 {
366 	struct mlx4_en_priv *priv = netdev_priv(dev);
367 	int index = 0;
368 	int i;
369 	struct bitmap_iterator it;
370 
371 	bitmap_iterator_init(&it, priv->stats_bitmap.bitmap, NUM_ALL_STATS);
372 
373 	spin_lock_bh(&priv->stats_lock);
374 
375 	mlx4_en_fold_software_stats(dev);
376 
377 	for (i = 0; i < NUM_MAIN_STATS; i++, bitmap_iterator_inc(&it))
378 		if (bitmap_iterator_test(&it))
379 			data[index++] = ((unsigned long *)&dev->stats)[i];
380 
381 	for (i = 0; i < NUM_PORT_STATS; i++, bitmap_iterator_inc(&it))
382 		if (bitmap_iterator_test(&it))
383 			data[index++] = ((unsigned long *)&priv->port_stats)[i];
384 
385 	for (i = 0; i < NUM_PF_STATS; i++, bitmap_iterator_inc(&it))
386 		if (bitmap_iterator_test(&it))
387 			data[index++] =
388 				((unsigned long *)&priv->pf_stats)[i];
389 
390 	for (i = 0; i < NUM_FLOW_PRIORITY_STATS_RX;
391 	     i++, bitmap_iterator_inc(&it))
392 		if (bitmap_iterator_test(&it))
393 			data[index++] =
394 				((u64 *)&priv->rx_priority_flowstats)[i];
395 
396 	for (i = 0; i < NUM_FLOW_STATS_RX; i++, bitmap_iterator_inc(&it))
397 		if (bitmap_iterator_test(&it))
398 			data[index++] = ((u64 *)&priv->rx_flowstats)[i];
399 
400 	for (i = 0; i < NUM_FLOW_PRIORITY_STATS_TX;
401 	     i++, bitmap_iterator_inc(&it))
402 		if (bitmap_iterator_test(&it))
403 			data[index++] =
404 				((u64 *)&priv->tx_priority_flowstats)[i];
405 
406 	for (i = 0; i < NUM_FLOW_STATS_TX; i++, bitmap_iterator_inc(&it))
407 		if (bitmap_iterator_test(&it))
408 			data[index++] = ((u64 *)&priv->tx_flowstats)[i];
409 
410 	for (i = 0; i < NUM_PKT_STATS; i++, bitmap_iterator_inc(&it))
411 		if (bitmap_iterator_test(&it))
412 			data[index++] = ((unsigned long *)&priv->pkstats)[i];
413 
414 	for (i = 0; i < NUM_XDP_STATS; i++, bitmap_iterator_inc(&it))
415 		if (bitmap_iterator_test(&it))
416 			data[index++] = ((unsigned long *)&priv->xdp_stats)[i];
417 
418 	for (i = 0; i < NUM_PHY_STATS; i++, bitmap_iterator_inc(&it))
419 		if (bitmap_iterator_test(&it))
420 			data[index++] = ((unsigned long *)&priv->phy_stats)[i];
421 
422 	for (i = 0; i < priv->tx_ring_num[TX]; i++) {
423 		data[index++] = priv->tx_ring[TX][i]->packets;
424 		data[index++] = priv->tx_ring[TX][i]->bytes;
425 	}
426 	for (i = 0; i < priv->rx_ring_num; i++) {
427 		data[index++] = priv->rx_ring[i]->packets;
428 		data[index++] = priv->rx_ring[i]->bytes;
429 		data[index++] = priv->rx_ring[i]->dropped;
430 		data[index++] = priv->rx_ring[i]->xdp_drop;
431 		data[index++] = priv->rx_ring[i]->xdp_tx;
432 		data[index++] = priv->rx_ring[i]->xdp_tx_full;
433 	}
434 	spin_unlock_bh(&priv->stats_lock);
435 
436 }
437 
438 static void mlx4_en_self_test(struct net_device *dev,
439 			      struct ethtool_test *etest, u64 *buf)
440 {
441 	mlx4_en_ex_selftest(dev, &etest->flags, buf);
442 }
443 
444 static void mlx4_en_get_strings(struct net_device *dev,
445 				uint32_t stringset, uint8_t *data)
446 {
447 	struct mlx4_en_priv *priv = netdev_priv(dev);
448 	int index = 0;
449 	int i, strings = 0;
450 	struct bitmap_iterator it;
451 
452 	bitmap_iterator_init(&it, priv->stats_bitmap.bitmap, NUM_ALL_STATS);
453 
454 	switch (stringset) {
455 	case ETH_SS_TEST:
456 		for (i = 0; i < MLX4_EN_NUM_SELF_TEST - 2; i++)
457 			strcpy(data + i * ETH_GSTRING_LEN, mlx4_en_test_names[i]);
458 		if (priv->mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_UC_LOOPBACK)
459 			for (; i < MLX4_EN_NUM_SELF_TEST; i++)
460 				strcpy(data + i * ETH_GSTRING_LEN, mlx4_en_test_names[i]);
461 		break;
462 
463 	case ETH_SS_STATS:
464 		/* Add main counters */
465 		for (i = 0; i < NUM_MAIN_STATS; i++, strings++,
466 		     bitmap_iterator_inc(&it))
467 			if (bitmap_iterator_test(&it))
468 				strcpy(data + (index++) * ETH_GSTRING_LEN,
469 				       main_strings[strings]);
470 
471 		for (i = 0; i < NUM_PORT_STATS; i++, strings++,
472 		     bitmap_iterator_inc(&it))
473 			if (bitmap_iterator_test(&it))
474 				strcpy(data + (index++) * ETH_GSTRING_LEN,
475 				       main_strings[strings]);
476 
477 		for (i = 0; i < NUM_PF_STATS; i++, strings++,
478 		     bitmap_iterator_inc(&it))
479 			if (bitmap_iterator_test(&it))
480 				strcpy(data + (index++) * ETH_GSTRING_LEN,
481 				       main_strings[strings]);
482 
483 		for (i = 0; i < NUM_FLOW_STATS; i++, strings++,
484 		     bitmap_iterator_inc(&it))
485 			if (bitmap_iterator_test(&it))
486 				strcpy(data + (index++) * ETH_GSTRING_LEN,
487 				       main_strings[strings]);
488 
489 		for (i = 0; i < NUM_PKT_STATS; i++, strings++,
490 		     bitmap_iterator_inc(&it))
491 			if (bitmap_iterator_test(&it))
492 				strcpy(data + (index++) * ETH_GSTRING_LEN,
493 				       main_strings[strings]);
494 
495 		for (i = 0; i < NUM_XDP_STATS; i++, strings++,
496 		     bitmap_iterator_inc(&it))
497 			if (bitmap_iterator_test(&it))
498 				strcpy(data + (index++) * ETH_GSTRING_LEN,
499 				       main_strings[strings]);
500 
501 		for (i = 0; i < NUM_PHY_STATS; i++, strings++,
502 		     bitmap_iterator_inc(&it))
503 			if (bitmap_iterator_test(&it))
504 				strcpy(data + (index++) * ETH_GSTRING_LEN,
505 				       main_strings[strings]);
506 
507 		for (i = 0; i < priv->tx_ring_num[TX]; i++) {
508 			sprintf(data + (index++) * ETH_GSTRING_LEN,
509 				"tx%d_packets", i);
510 			sprintf(data + (index++) * ETH_GSTRING_LEN,
511 				"tx%d_bytes", i);
512 		}
513 		for (i = 0; i < priv->rx_ring_num; i++) {
514 			sprintf(data + (index++) * ETH_GSTRING_LEN,
515 				"rx%d_packets", i);
516 			sprintf(data + (index++) * ETH_GSTRING_LEN,
517 				"rx%d_bytes", i);
518 			sprintf(data + (index++) * ETH_GSTRING_LEN,
519 				"rx%d_dropped", i);
520 			sprintf(data + (index++) * ETH_GSTRING_LEN,
521 				"rx%d_xdp_drop", i);
522 			sprintf(data + (index++) * ETH_GSTRING_LEN,
523 				"rx%d_xdp_tx", i);
524 			sprintf(data + (index++) * ETH_GSTRING_LEN,
525 				"rx%d_xdp_tx_full", i);
526 		}
527 		break;
528 	case ETH_SS_PRIV_FLAGS:
529 		for (i = 0; i < ARRAY_SIZE(mlx4_en_priv_flags); i++)
530 			strcpy(data + i * ETH_GSTRING_LEN,
531 			       mlx4_en_priv_flags[i]);
532 		break;
533 
534 	}
535 }
536 
537 static u32 mlx4_en_autoneg_get(struct net_device *dev)
538 {
539 	struct mlx4_en_priv *priv = netdev_priv(dev);
540 	struct mlx4_en_dev *mdev = priv->mdev;
541 	u32 autoneg = AUTONEG_DISABLE;
542 
543 	if ((mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP) &&
544 	    (priv->port_state.flags & MLX4_EN_PORT_ANE))
545 		autoneg = AUTONEG_ENABLE;
546 
547 	return autoneg;
548 }
549 
550 static void ptys2ethtool_update_supported_port(unsigned long *mask,
551 					       struct mlx4_ptys_reg *ptys_reg)
552 {
553 	u32 eth_proto = be32_to_cpu(ptys_reg->eth_proto_cap);
554 
555 	if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_T)
556 			 | MLX4_PROT_MASK(MLX4_1000BASE_T)
557 			 | MLX4_PROT_MASK(MLX4_100BASE_TX))) {
558 		__set_bit(ETHTOOL_LINK_MODE_TP_BIT, mask);
559 	} else if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_CR)
560 			 | MLX4_PROT_MASK(MLX4_10GBASE_SR)
561 			 | MLX4_PROT_MASK(MLX4_56GBASE_SR4)
562 			 | MLX4_PROT_MASK(MLX4_40GBASE_CR4)
563 			 | MLX4_PROT_MASK(MLX4_40GBASE_SR4)
564 			 | MLX4_PROT_MASK(MLX4_1000BASE_CX_SGMII))) {
565 		__set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, mask);
566 	} else if (eth_proto & (MLX4_PROT_MASK(MLX4_56GBASE_KR4)
567 			 | MLX4_PROT_MASK(MLX4_40GBASE_KR4)
568 			 | MLX4_PROT_MASK(MLX4_20GBASE_KR2)
569 			 | MLX4_PROT_MASK(MLX4_10GBASE_KR)
570 			 | MLX4_PROT_MASK(MLX4_10GBASE_KX4)
571 			 | MLX4_PROT_MASK(MLX4_1000BASE_KX))) {
572 		__set_bit(ETHTOOL_LINK_MODE_Backplane_BIT, mask);
573 	}
574 }
575 
576 static u32 ptys_get_active_port(struct mlx4_ptys_reg *ptys_reg)
577 {
578 	u32 eth_proto = be32_to_cpu(ptys_reg->eth_proto_oper);
579 
580 	if (!eth_proto) /* link down */
581 		eth_proto = be32_to_cpu(ptys_reg->eth_proto_cap);
582 
583 	if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_T)
584 			 | MLX4_PROT_MASK(MLX4_1000BASE_T)
585 			 | MLX4_PROT_MASK(MLX4_100BASE_TX))) {
586 			return PORT_TP;
587 	}
588 
589 	if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_SR)
590 			 | MLX4_PROT_MASK(MLX4_56GBASE_SR4)
591 			 | MLX4_PROT_MASK(MLX4_40GBASE_SR4)
592 			 | MLX4_PROT_MASK(MLX4_1000BASE_CX_SGMII))) {
593 			return PORT_FIBRE;
594 	}
595 
596 	if (eth_proto & (MLX4_PROT_MASK(MLX4_10GBASE_CR)
597 			 | MLX4_PROT_MASK(MLX4_56GBASE_CR4)
598 			 | MLX4_PROT_MASK(MLX4_40GBASE_CR4))) {
599 			return PORT_DA;
600 	}
601 
602 	if (eth_proto & (MLX4_PROT_MASK(MLX4_56GBASE_KR4)
603 			 | MLX4_PROT_MASK(MLX4_40GBASE_KR4)
604 			 | MLX4_PROT_MASK(MLX4_20GBASE_KR2)
605 			 | MLX4_PROT_MASK(MLX4_10GBASE_KR)
606 			 | MLX4_PROT_MASK(MLX4_10GBASE_KX4)
607 			 | MLX4_PROT_MASK(MLX4_1000BASE_KX))) {
608 			return PORT_NONE;
609 	}
610 	return PORT_OTHER;
611 }
612 
613 #define MLX4_LINK_MODES_SZ \
614 	(FIELD_SIZEOF(struct mlx4_ptys_reg, eth_proto_cap) * 8)
615 
616 enum ethtool_report {
617 	SUPPORTED = 0,
618 	ADVERTISED = 1,
619 };
620 
621 struct ptys2ethtool_config {
622 	__ETHTOOL_DECLARE_LINK_MODE_MASK(supported);
623 	__ETHTOOL_DECLARE_LINK_MODE_MASK(advertised);
624 	u32 speed;
625 };
626 
627 static unsigned long *ptys2ethtool_link_mode(struct ptys2ethtool_config *cfg,
628 					     enum ethtool_report report)
629 {
630 	switch (report) {
631 	case SUPPORTED:
632 		return cfg->supported;
633 	case ADVERTISED:
634 		return cfg->advertised;
635 	}
636 	return NULL;
637 }
638 
639 #define MLX4_BUILD_PTYS2ETHTOOL_CONFIG(reg_, speed_, ...)		\
640 	({								\
641 		struct ptys2ethtool_config *cfg;			\
642 		const unsigned int modes[] = { __VA_ARGS__ };		\
643 		unsigned int i;						\
644 		cfg = &ptys2ethtool_map[reg_];				\
645 		cfg->speed = speed_;					\
646 		bitmap_zero(cfg->supported,				\
647 			    __ETHTOOL_LINK_MODE_MASK_NBITS);		\
648 		bitmap_zero(cfg->advertised,				\
649 			    __ETHTOOL_LINK_MODE_MASK_NBITS);		\
650 		for (i = 0 ; i < ARRAY_SIZE(modes) ; ++i) {		\
651 			__set_bit(modes[i], cfg->supported);		\
652 			__set_bit(modes[i], cfg->advertised);		\
653 		}							\
654 	})
655 
656 /* Translates mlx4 link mode to equivalent ethtool Link modes/speed */
657 static struct ptys2ethtool_config ptys2ethtool_map[MLX4_LINK_MODES_SZ];
658 
659 void __init mlx4_en_init_ptys2ethtool_map(void)
660 {
661 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_100BASE_TX, SPEED_100,
662 				       ETHTOOL_LINK_MODE_100baseT_Full_BIT);
663 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_1000BASE_T, SPEED_1000,
664 				       ETHTOOL_LINK_MODE_1000baseT_Full_BIT);
665 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_1000BASE_CX_SGMII, SPEED_1000,
666 				       ETHTOOL_LINK_MODE_1000baseKX_Full_BIT);
667 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_1000BASE_KX, SPEED_1000,
668 				       ETHTOOL_LINK_MODE_1000baseKX_Full_BIT);
669 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_10GBASE_T, SPEED_10000,
670 				       ETHTOOL_LINK_MODE_10000baseT_Full_BIT);
671 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_10GBASE_CX4, SPEED_10000,
672 				       ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT);
673 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_10GBASE_KX4, SPEED_10000,
674 				       ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT);
675 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_10GBASE_KR, SPEED_10000,
676 				       ETHTOOL_LINK_MODE_10000baseKR_Full_BIT);
677 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_10GBASE_CR, SPEED_10000,
678 				       ETHTOOL_LINK_MODE_10000baseKR_Full_BIT);
679 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_10GBASE_SR, SPEED_10000,
680 				       ETHTOOL_LINK_MODE_10000baseKR_Full_BIT);
681 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_20GBASE_KR2, SPEED_20000,
682 				       ETHTOOL_LINK_MODE_20000baseMLD2_Full_BIT,
683 				       ETHTOOL_LINK_MODE_20000baseKR2_Full_BIT);
684 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_40GBASE_CR4, SPEED_40000,
685 				       ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT);
686 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_40GBASE_KR4, SPEED_40000,
687 				       ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT);
688 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_40GBASE_SR4, SPEED_40000,
689 				       ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT);
690 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_56GBASE_KR4, SPEED_56000,
691 				       ETHTOOL_LINK_MODE_56000baseKR4_Full_BIT);
692 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_56GBASE_CR4, SPEED_56000,
693 				       ETHTOOL_LINK_MODE_56000baseCR4_Full_BIT);
694 	MLX4_BUILD_PTYS2ETHTOOL_CONFIG(MLX4_56GBASE_SR4, SPEED_56000,
695 				       ETHTOOL_LINK_MODE_56000baseSR4_Full_BIT);
696 };
697 
698 static void ptys2ethtool_update_link_modes(unsigned long *link_modes,
699 					   u32 eth_proto,
700 					   enum ethtool_report report)
701 {
702 	int i;
703 	for (i = 0; i < MLX4_LINK_MODES_SZ; i++) {
704 		if (eth_proto & MLX4_PROT_MASK(i))
705 			bitmap_or(link_modes, link_modes,
706 				  ptys2ethtool_link_mode(&ptys2ethtool_map[i],
707 							 report),
708 				  __ETHTOOL_LINK_MODE_MASK_NBITS);
709 	}
710 }
711 
712 static u32 ethtool2ptys_link_modes(const unsigned long *link_modes,
713 				   enum ethtool_report report)
714 {
715 	int i;
716 	u32 ptys_modes = 0;
717 
718 	for (i = 0; i < MLX4_LINK_MODES_SZ; i++) {
719 		if (bitmap_intersects(
720 			    ptys2ethtool_link_mode(&ptys2ethtool_map[i],
721 						   report),
722 			    link_modes,
723 			    __ETHTOOL_LINK_MODE_MASK_NBITS))
724 			ptys_modes |= 1 << i;
725 	}
726 	return ptys_modes;
727 }
728 
729 /* Convert actual speed (SPEED_XXX) to ptys link modes */
730 static u32 speed2ptys_link_modes(u32 speed)
731 {
732 	int i;
733 	u32 ptys_modes = 0;
734 
735 	for (i = 0; i < MLX4_LINK_MODES_SZ; i++) {
736 		if (ptys2ethtool_map[i].speed == speed)
737 			ptys_modes |= 1 << i;
738 	}
739 	return ptys_modes;
740 }
741 
742 static int
743 ethtool_get_ptys_link_ksettings(struct net_device *dev,
744 				struct ethtool_link_ksettings *link_ksettings)
745 {
746 	struct mlx4_en_priv *priv = netdev_priv(dev);
747 	struct mlx4_ptys_reg ptys_reg;
748 	u32 eth_proto;
749 	int ret;
750 
751 	memset(&ptys_reg, 0, sizeof(ptys_reg));
752 	ptys_reg.local_port = priv->port;
753 	ptys_reg.proto_mask = MLX4_PTYS_EN;
754 	ret = mlx4_ACCESS_PTYS_REG(priv->mdev->dev,
755 				   MLX4_ACCESS_REG_QUERY, &ptys_reg);
756 	if (ret) {
757 		en_warn(priv, "Failed to run mlx4_ACCESS_PTYS_REG status(%x)",
758 			ret);
759 		return ret;
760 	}
761 	en_dbg(DRV, priv, "ptys_reg.proto_mask       %x\n",
762 	       ptys_reg.proto_mask);
763 	en_dbg(DRV, priv, "ptys_reg.eth_proto_cap    %x\n",
764 	       be32_to_cpu(ptys_reg.eth_proto_cap));
765 	en_dbg(DRV, priv, "ptys_reg.eth_proto_admin  %x\n",
766 	       be32_to_cpu(ptys_reg.eth_proto_admin));
767 	en_dbg(DRV, priv, "ptys_reg.eth_proto_oper   %x\n",
768 	       be32_to_cpu(ptys_reg.eth_proto_oper));
769 	en_dbg(DRV, priv, "ptys_reg.eth_proto_lp_adv %x\n",
770 	       be32_to_cpu(ptys_reg.eth_proto_lp_adv));
771 
772 	/* reset supported/advertising masks */
773 	ethtool_link_ksettings_zero_link_mode(link_ksettings, supported);
774 	ethtool_link_ksettings_zero_link_mode(link_ksettings, advertising);
775 
776 	ptys2ethtool_update_supported_port(link_ksettings->link_modes.supported,
777 					   &ptys_reg);
778 
779 	eth_proto = be32_to_cpu(ptys_reg.eth_proto_cap);
780 	ptys2ethtool_update_link_modes(link_ksettings->link_modes.supported,
781 				       eth_proto, SUPPORTED);
782 
783 	eth_proto = be32_to_cpu(ptys_reg.eth_proto_admin);
784 	ptys2ethtool_update_link_modes(link_ksettings->link_modes.advertising,
785 				       eth_proto, ADVERTISED);
786 
787 	ethtool_link_ksettings_add_link_mode(link_ksettings, supported,
788 					     Pause);
789 	ethtool_link_ksettings_add_link_mode(link_ksettings, supported,
790 					     Asym_Pause);
791 
792 	if (priv->prof->tx_pause)
793 		ethtool_link_ksettings_add_link_mode(link_ksettings,
794 						     advertising, Pause);
795 	if (priv->prof->tx_pause ^ priv->prof->rx_pause)
796 		ethtool_link_ksettings_add_link_mode(link_ksettings,
797 						     advertising, Asym_Pause);
798 
799 	link_ksettings->base.port = ptys_get_active_port(&ptys_reg);
800 
801 	if (mlx4_en_autoneg_get(dev)) {
802 		ethtool_link_ksettings_add_link_mode(link_ksettings,
803 						     supported, Autoneg);
804 		ethtool_link_ksettings_add_link_mode(link_ksettings,
805 						     advertising, Autoneg);
806 	}
807 
808 	link_ksettings->base.autoneg
809 		= (priv->port_state.flags & MLX4_EN_PORT_ANC) ?
810 		AUTONEG_ENABLE : AUTONEG_DISABLE;
811 
812 	eth_proto = be32_to_cpu(ptys_reg.eth_proto_lp_adv);
813 
814 	ethtool_link_ksettings_zero_link_mode(link_ksettings, lp_advertising);
815 	ptys2ethtool_update_link_modes(
816 		link_ksettings->link_modes.lp_advertising,
817 		eth_proto, ADVERTISED);
818 	if (priv->port_state.flags & MLX4_EN_PORT_ANC)
819 		ethtool_link_ksettings_add_link_mode(link_ksettings,
820 						     lp_advertising, Autoneg);
821 
822 	link_ksettings->base.phy_address = 0;
823 	link_ksettings->base.mdio_support = 0;
824 	link_ksettings->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
825 	link_ksettings->base.eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
826 
827 	return ret;
828 }
829 
830 static void
831 ethtool_get_default_link_ksettings(
832 	struct net_device *dev, struct ethtool_link_ksettings *link_ksettings)
833 {
834 	struct mlx4_en_priv *priv = netdev_priv(dev);
835 	int trans_type;
836 
837 	link_ksettings->base.autoneg = AUTONEG_DISABLE;
838 
839 	ethtool_link_ksettings_zero_link_mode(link_ksettings, supported);
840 	ethtool_link_ksettings_add_link_mode(link_ksettings, supported,
841 					     10000baseT_Full);
842 
843 	ethtool_link_ksettings_zero_link_mode(link_ksettings, advertising);
844 	ethtool_link_ksettings_add_link_mode(link_ksettings, advertising,
845 					     10000baseT_Full);
846 
847 	trans_type = priv->port_state.transceiver;
848 	if (trans_type > 0 && trans_type <= 0xC) {
849 		link_ksettings->base.port = PORT_FIBRE;
850 		ethtool_link_ksettings_add_link_mode(link_ksettings,
851 						     supported, FIBRE);
852 		ethtool_link_ksettings_add_link_mode(link_ksettings,
853 						     advertising, FIBRE);
854 	} else if (trans_type == 0x80 || trans_type == 0) {
855 		link_ksettings->base.port = PORT_TP;
856 		ethtool_link_ksettings_add_link_mode(link_ksettings,
857 						     supported, TP);
858 		ethtool_link_ksettings_add_link_mode(link_ksettings,
859 						     advertising, TP);
860 	} else  {
861 		link_ksettings->base.port = -1;
862 	}
863 }
864 
865 static int
866 mlx4_en_get_link_ksettings(struct net_device *dev,
867 			   struct ethtool_link_ksettings *link_ksettings)
868 {
869 	struct mlx4_en_priv *priv = netdev_priv(dev);
870 	int ret = -EINVAL;
871 
872 	if (mlx4_en_QUERY_PORT(priv->mdev, priv->port))
873 		return -ENOMEM;
874 
875 	en_dbg(DRV, priv, "query port state.flags ANC(%x) ANE(%x)\n",
876 	       priv->port_state.flags & MLX4_EN_PORT_ANC,
877 	       priv->port_state.flags & MLX4_EN_PORT_ANE);
878 
879 	if (priv->mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL)
880 		ret = ethtool_get_ptys_link_ksettings(dev, link_ksettings);
881 	if (ret) /* ETH PROT CRTL is not supported or PTYS CMD failed */
882 		ethtool_get_default_link_ksettings(dev, link_ksettings);
883 
884 	if (netif_carrier_ok(dev)) {
885 		link_ksettings->base.speed = priv->port_state.link_speed;
886 		link_ksettings->base.duplex = DUPLEX_FULL;
887 	} else {
888 		link_ksettings->base.speed = SPEED_UNKNOWN;
889 		link_ksettings->base.duplex = DUPLEX_UNKNOWN;
890 	}
891 	return 0;
892 }
893 
894 /* Calculate PTYS admin according ethtool speed (SPEED_XXX) */
895 static __be32 speed_set_ptys_admin(struct mlx4_en_priv *priv, u32 speed,
896 				   __be32 proto_cap)
897 {
898 	__be32 proto_admin = 0;
899 
900 	if (!speed) { /* Speed = 0 ==> Reset Link modes */
901 		proto_admin = proto_cap;
902 		en_info(priv, "Speed was set to 0, Reset advertised Link Modes to default (%x)\n",
903 			be32_to_cpu(proto_cap));
904 	} else {
905 		u32 ptys_link_modes = speed2ptys_link_modes(speed);
906 
907 		proto_admin = cpu_to_be32(ptys_link_modes) & proto_cap;
908 		en_info(priv, "Setting Speed to %d\n", speed);
909 	}
910 	return proto_admin;
911 }
912 
913 static int
914 mlx4_en_set_link_ksettings(struct net_device *dev,
915 			   const struct ethtool_link_ksettings *link_ksettings)
916 {
917 	struct mlx4_en_priv *priv = netdev_priv(dev);
918 	struct mlx4_ptys_reg ptys_reg;
919 	__be32 proto_admin;
920 	u8 cur_autoneg;
921 	int ret;
922 
923 	u32 ptys_adv = ethtool2ptys_link_modes(
924 		link_ksettings->link_modes.advertising, ADVERTISED);
925 	const int speed = link_ksettings->base.speed;
926 
927 	en_dbg(DRV, priv,
928 	       "Set Speed=%d adv={%*pbl} autoneg=%d duplex=%d\n",
929 	       speed, __ETHTOOL_LINK_MODE_MASK_NBITS,
930 	       link_ksettings->link_modes.advertising,
931 	       link_ksettings->base.autoneg,
932 	       link_ksettings->base.duplex);
933 
934 	if (!(priv->mdev->dev->caps.flags2 &
935 	      MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL) ||
936 	    (link_ksettings->base.duplex == DUPLEX_HALF))
937 		return -EINVAL;
938 
939 	memset(&ptys_reg, 0, sizeof(ptys_reg));
940 	ptys_reg.local_port = priv->port;
941 	ptys_reg.proto_mask = MLX4_PTYS_EN;
942 	ret = mlx4_ACCESS_PTYS_REG(priv->mdev->dev,
943 				   MLX4_ACCESS_REG_QUERY, &ptys_reg);
944 	if (ret) {
945 		en_warn(priv, "Failed to QUERY mlx4_ACCESS_PTYS_REG status(%x)\n",
946 			ret);
947 		return 0;
948 	}
949 
950 	cur_autoneg = ptys_reg.flags & MLX4_PTYS_AN_DISABLE_ADMIN ?
951 				AUTONEG_DISABLE : AUTONEG_ENABLE;
952 
953 	if (link_ksettings->base.autoneg == AUTONEG_DISABLE) {
954 		proto_admin = speed_set_ptys_admin(priv, speed,
955 						   ptys_reg.eth_proto_cap);
956 		if ((be32_to_cpu(proto_admin) &
957 		     (MLX4_PROT_MASK(MLX4_1000BASE_CX_SGMII) |
958 		      MLX4_PROT_MASK(MLX4_1000BASE_KX))) &&
959 		    (ptys_reg.flags & MLX4_PTYS_AN_DISABLE_CAP))
960 			ptys_reg.flags |= MLX4_PTYS_AN_DISABLE_ADMIN;
961 	} else {
962 		proto_admin = cpu_to_be32(ptys_adv);
963 		ptys_reg.flags &= ~MLX4_PTYS_AN_DISABLE_ADMIN;
964 	}
965 
966 	proto_admin &= ptys_reg.eth_proto_cap;
967 	if (!proto_admin) {
968 		en_warn(priv, "Not supported link mode(s) requested, check supported link modes.\n");
969 		return -EINVAL; /* nothing to change due to bad input */
970 	}
971 
972 	if ((proto_admin == ptys_reg.eth_proto_admin) &&
973 	    ((ptys_reg.flags & MLX4_PTYS_AN_DISABLE_CAP) &&
974 	     (link_ksettings->base.autoneg == cur_autoneg)))
975 		return 0; /* Nothing to change */
976 
977 	en_dbg(DRV, priv, "mlx4_ACCESS_PTYS_REG SET: ptys_reg.eth_proto_admin = 0x%x\n",
978 	       be32_to_cpu(proto_admin));
979 
980 	ptys_reg.eth_proto_admin = proto_admin;
981 	ret = mlx4_ACCESS_PTYS_REG(priv->mdev->dev, MLX4_ACCESS_REG_WRITE,
982 				   &ptys_reg);
983 	if (ret) {
984 		en_warn(priv, "Failed to write mlx4_ACCESS_PTYS_REG eth_proto_admin(0x%x) status(0x%x)",
985 			be32_to_cpu(ptys_reg.eth_proto_admin), ret);
986 		return ret;
987 	}
988 
989 	mutex_lock(&priv->mdev->state_lock);
990 	if (priv->port_up) {
991 		en_warn(priv, "Port link mode changed, restarting port...\n");
992 		mlx4_en_stop_port(dev, 1);
993 		if (mlx4_en_start_port(dev))
994 			en_err(priv, "Failed restarting port %d\n", priv->port);
995 	}
996 	mutex_unlock(&priv->mdev->state_lock);
997 	return 0;
998 }
999 
1000 static int mlx4_en_get_coalesce(struct net_device *dev,
1001 			      struct ethtool_coalesce *coal)
1002 {
1003 	struct mlx4_en_priv *priv = netdev_priv(dev);
1004 
1005 	coal->tx_coalesce_usecs = priv->tx_usecs;
1006 	coal->tx_max_coalesced_frames = priv->tx_frames;
1007 	coal->tx_max_coalesced_frames_irq = priv->tx_work_limit;
1008 
1009 	coal->rx_coalesce_usecs = priv->rx_usecs;
1010 	coal->rx_max_coalesced_frames = priv->rx_frames;
1011 
1012 	coal->pkt_rate_low = priv->pkt_rate_low;
1013 	coal->rx_coalesce_usecs_low = priv->rx_usecs_low;
1014 	coal->pkt_rate_high = priv->pkt_rate_high;
1015 	coal->rx_coalesce_usecs_high = priv->rx_usecs_high;
1016 	coal->rate_sample_interval = priv->sample_interval;
1017 	coal->use_adaptive_rx_coalesce = priv->adaptive_rx_coal;
1018 
1019 	return 0;
1020 }
1021 
1022 static int mlx4_en_set_coalesce(struct net_device *dev,
1023 			      struct ethtool_coalesce *coal)
1024 {
1025 	struct mlx4_en_priv *priv = netdev_priv(dev);
1026 
1027 	if (!coal->tx_max_coalesced_frames_irq)
1028 		return -EINVAL;
1029 
1030 	priv->rx_frames = (coal->rx_max_coalesced_frames ==
1031 			   MLX4_EN_AUTO_CONF) ?
1032 				MLX4_EN_RX_COAL_TARGET :
1033 				coal->rx_max_coalesced_frames;
1034 	priv->rx_usecs = (coal->rx_coalesce_usecs ==
1035 			  MLX4_EN_AUTO_CONF) ?
1036 				MLX4_EN_RX_COAL_TIME :
1037 				coal->rx_coalesce_usecs;
1038 
1039 	/* Setting TX coalescing parameters */
1040 	if (coal->tx_coalesce_usecs != priv->tx_usecs ||
1041 	    coal->tx_max_coalesced_frames != priv->tx_frames) {
1042 		priv->tx_usecs = coal->tx_coalesce_usecs;
1043 		priv->tx_frames = coal->tx_max_coalesced_frames;
1044 	}
1045 
1046 	/* Set adaptive coalescing params */
1047 	priv->pkt_rate_low = coal->pkt_rate_low;
1048 	priv->rx_usecs_low = coal->rx_coalesce_usecs_low;
1049 	priv->pkt_rate_high = coal->pkt_rate_high;
1050 	priv->rx_usecs_high = coal->rx_coalesce_usecs_high;
1051 	priv->sample_interval = coal->rate_sample_interval;
1052 	priv->adaptive_rx_coal = coal->use_adaptive_rx_coalesce;
1053 	priv->tx_work_limit = coal->tx_max_coalesced_frames_irq;
1054 
1055 	return mlx4_en_moderation_update(priv);
1056 }
1057 
1058 static int mlx4_en_set_pauseparam(struct net_device *dev,
1059 				struct ethtool_pauseparam *pause)
1060 {
1061 	struct mlx4_en_priv *priv = netdev_priv(dev);
1062 	struct mlx4_en_dev *mdev = priv->mdev;
1063 	u8 tx_pause, tx_ppp, rx_pause, rx_ppp;
1064 	int err;
1065 
1066 	if (pause->autoneg)
1067 		return -EINVAL;
1068 
1069 	tx_pause = !!(pause->tx_pause);
1070 	rx_pause = !!(pause->rx_pause);
1071 	rx_ppp = priv->prof->rx_ppp && !(tx_pause || rx_pause);
1072 	tx_ppp = priv->prof->tx_ppp && !(tx_pause || rx_pause);
1073 
1074 	err = mlx4_SET_PORT_general(mdev->dev, priv->port,
1075 				    priv->rx_skb_size + ETH_FCS_LEN,
1076 				    tx_pause, tx_ppp, rx_pause, rx_ppp);
1077 	if (err) {
1078 		en_err(priv, "Failed setting pause params, err = %d\n", err);
1079 		return err;
1080 	}
1081 
1082 	mlx4_en_update_pfc_stats_bitmap(mdev->dev, &priv->stats_bitmap,
1083 					rx_ppp, rx_pause, tx_ppp, tx_pause);
1084 
1085 	priv->prof->tx_pause = tx_pause;
1086 	priv->prof->rx_pause = rx_pause;
1087 	priv->prof->tx_ppp = tx_ppp;
1088 	priv->prof->rx_ppp = rx_ppp;
1089 
1090 	return err;
1091 }
1092 
1093 static void mlx4_en_get_pauseparam(struct net_device *dev,
1094 				 struct ethtool_pauseparam *pause)
1095 {
1096 	struct mlx4_en_priv *priv = netdev_priv(dev);
1097 
1098 	pause->tx_pause = priv->prof->tx_pause;
1099 	pause->rx_pause = priv->prof->rx_pause;
1100 }
1101 
1102 static int mlx4_en_set_ringparam(struct net_device *dev,
1103 				 struct ethtool_ringparam *param)
1104 {
1105 	struct mlx4_en_priv *priv = netdev_priv(dev);
1106 	struct mlx4_en_dev *mdev = priv->mdev;
1107 	struct mlx4_en_port_profile new_prof;
1108 	struct mlx4_en_priv *tmp;
1109 	u32 rx_size, tx_size;
1110 	int port_up = 0;
1111 	int err = 0;
1112 
1113 	if (param->rx_jumbo_pending || param->rx_mini_pending)
1114 		return -EINVAL;
1115 
1116 	if (param->rx_pending < MLX4_EN_MIN_RX_SIZE) {
1117 		en_warn(priv, "%s: rx_pending (%d) < min (%d)\n",
1118 			__func__, param->rx_pending,
1119 			MLX4_EN_MIN_RX_SIZE);
1120 		return -EINVAL;
1121 	}
1122 	if (param->tx_pending < MLX4_EN_MIN_TX_SIZE) {
1123 		en_warn(priv, "%s: tx_pending (%d) < min (%lu)\n",
1124 			__func__, param->tx_pending,
1125 			MLX4_EN_MIN_TX_SIZE);
1126 		return -EINVAL;
1127 	}
1128 
1129 	rx_size = roundup_pow_of_two(param->rx_pending);
1130 	tx_size = roundup_pow_of_two(param->tx_pending);
1131 
1132 	if (rx_size == (priv->port_up ? priv->rx_ring[0]->actual_size :
1133 					priv->rx_ring[0]->size) &&
1134 	    tx_size == priv->tx_ring[TX][0]->size)
1135 		return 0;
1136 
1137 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
1138 	if (!tmp)
1139 		return -ENOMEM;
1140 
1141 	mutex_lock(&mdev->state_lock);
1142 	memcpy(&new_prof, priv->prof, sizeof(struct mlx4_en_port_profile));
1143 	new_prof.tx_ring_size = tx_size;
1144 	new_prof.rx_ring_size = rx_size;
1145 	err = mlx4_en_try_alloc_resources(priv, tmp, &new_prof, true);
1146 	if (err)
1147 		goto out;
1148 
1149 	if (priv->port_up) {
1150 		port_up = 1;
1151 		mlx4_en_stop_port(dev, 1);
1152 	}
1153 
1154 	mlx4_en_safe_replace_resources(priv, tmp);
1155 
1156 	if (port_up) {
1157 		err = mlx4_en_start_port(dev);
1158 		if (err)
1159 			en_err(priv, "Failed starting port\n");
1160 	}
1161 
1162 	err = mlx4_en_moderation_update(priv);
1163 out:
1164 	kfree(tmp);
1165 	mutex_unlock(&mdev->state_lock);
1166 	return err;
1167 }
1168 
1169 static void mlx4_en_get_ringparam(struct net_device *dev,
1170 				  struct ethtool_ringparam *param)
1171 {
1172 	struct mlx4_en_priv *priv = netdev_priv(dev);
1173 
1174 	memset(param, 0, sizeof(*param));
1175 	param->rx_max_pending = MLX4_EN_MAX_RX_SIZE;
1176 	param->tx_max_pending = MLX4_EN_MAX_TX_SIZE;
1177 	param->rx_pending = priv->port_up ?
1178 		priv->rx_ring[0]->actual_size : priv->rx_ring[0]->size;
1179 	param->tx_pending = priv->tx_ring[TX][0]->size;
1180 }
1181 
1182 static u32 mlx4_en_get_rxfh_indir_size(struct net_device *dev)
1183 {
1184 	struct mlx4_en_priv *priv = netdev_priv(dev);
1185 
1186 	return rounddown_pow_of_two(priv->rx_ring_num);
1187 }
1188 
1189 static u32 mlx4_en_get_rxfh_key_size(struct net_device *netdev)
1190 {
1191 	return MLX4_EN_RSS_KEY_SIZE;
1192 }
1193 
1194 static int mlx4_en_check_rxfh_func(struct net_device *dev, u8 hfunc)
1195 {
1196 	struct mlx4_en_priv *priv = netdev_priv(dev);
1197 
1198 	/* check if requested function is supported by the device */
1199 	if (hfunc == ETH_RSS_HASH_TOP) {
1200 		if (!(priv->mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RSS_TOP))
1201 			return -EINVAL;
1202 		if (!(dev->features & NETIF_F_RXHASH))
1203 			en_warn(priv, "Toeplitz hash function should be used in conjunction with RX hashing for optimal performance\n");
1204 		return 0;
1205 	} else if (hfunc == ETH_RSS_HASH_XOR) {
1206 		if (!(priv->mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RSS_XOR))
1207 			return -EINVAL;
1208 		if (dev->features & NETIF_F_RXHASH)
1209 			en_warn(priv, "Enabling both XOR Hash function and RX Hashing can limit RPS functionality\n");
1210 		return 0;
1211 	}
1212 
1213 	return -EINVAL;
1214 }
1215 
1216 static int mlx4_en_get_rxfh(struct net_device *dev, u32 *ring_index, u8 *key,
1217 			    u8 *hfunc)
1218 {
1219 	struct mlx4_en_priv *priv = netdev_priv(dev);
1220 	u32 n = mlx4_en_get_rxfh_indir_size(dev);
1221 	u32 i, rss_rings;
1222 	int err = 0;
1223 
1224 	rss_rings = priv->prof->rss_rings ?: n;
1225 	rss_rings = rounddown_pow_of_two(rss_rings);
1226 
1227 	for (i = 0; i < n; i++) {
1228 		if (!ring_index)
1229 			break;
1230 		ring_index[i] = i % rss_rings;
1231 	}
1232 	if (key)
1233 		memcpy(key, priv->rss_key, MLX4_EN_RSS_KEY_SIZE);
1234 	if (hfunc)
1235 		*hfunc = priv->rss_hash_fn;
1236 	return err;
1237 }
1238 
1239 static int mlx4_en_set_rxfh(struct net_device *dev, const u32 *ring_index,
1240 			    const u8 *key, const u8 hfunc)
1241 {
1242 	struct mlx4_en_priv *priv = netdev_priv(dev);
1243 	u32 n = mlx4_en_get_rxfh_indir_size(dev);
1244 	struct mlx4_en_dev *mdev = priv->mdev;
1245 	int port_up = 0;
1246 	int err = 0;
1247 	int i;
1248 	int rss_rings = 0;
1249 
1250 	/* Calculate RSS table size and make sure flows are spread evenly
1251 	 * between rings
1252 	 */
1253 	for (i = 0; i < n; i++) {
1254 		if (!ring_index)
1255 			break;
1256 		if (i > 0 && !ring_index[i] && !rss_rings)
1257 			rss_rings = i;
1258 
1259 		if (ring_index[i] != (i % (rss_rings ?: n)))
1260 			return -EINVAL;
1261 	}
1262 
1263 	if (!rss_rings)
1264 		rss_rings = n;
1265 
1266 	/* RSS table size must be an order of 2 */
1267 	if (!is_power_of_2(rss_rings))
1268 		return -EINVAL;
1269 
1270 	if (hfunc != ETH_RSS_HASH_NO_CHANGE) {
1271 		err = mlx4_en_check_rxfh_func(dev, hfunc);
1272 		if (err)
1273 			return err;
1274 	}
1275 
1276 	mutex_lock(&mdev->state_lock);
1277 	if (priv->port_up) {
1278 		port_up = 1;
1279 		mlx4_en_stop_port(dev, 1);
1280 	}
1281 
1282 	if (ring_index)
1283 		priv->prof->rss_rings = rss_rings;
1284 	if (key)
1285 		memcpy(priv->rss_key, key, MLX4_EN_RSS_KEY_SIZE);
1286 	if (hfunc !=  ETH_RSS_HASH_NO_CHANGE)
1287 		priv->rss_hash_fn = hfunc;
1288 
1289 	if (port_up) {
1290 		err = mlx4_en_start_port(dev);
1291 		if (err)
1292 			en_err(priv, "Failed starting port\n");
1293 	}
1294 
1295 	mutex_unlock(&mdev->state_lock);
1296 	return err;
1297 }
1298 
1299 #define all_zeros_or_all_ones(field)		\
1300 	((field) == 0 || (field) == (__force typeof(field))-1)
1301 
1302 static int mlx4_en_validate_flow(struct net_device *dev,
1303 				 struct ethtool_rxnfc *cmd)
1304 {
1305 	struct ethtool_usrip4_spec *l3_mask;
1306 	struct ethtool_tcpip4_spec *l4_mask;
1307 	struct ethhdr *eth_mask;
1308 
1309 	if (cmd->fs.location >= MAX_NUM_OF_FS_RULES)
1310 		return -EINVAL;
1311 
1312 	if (cmd->fs.flow_type & FLOW_MAC_EXT) {
1313 		/* dest mac mask must be ff:ff:ff:ff:ff:ff */
1314 		if (!is_broadcast_ether_addr(cmd->fs.m_ext.h_dest))
1315 			return -EINVAL;
1316 	}
1317 
1318 	switch (cmd->fs.flow_type & ~(FLOW_EXT | FLOW_MAC_EXT)) {
1319 	case TCP_V4_FLOW:
1320 	case UDP_V4_FLOW:
1321 		if (cmd->fs.m_u.tcp_ip4_spec.tos)
1322 			return -EINVAL;
1323 		l4_mask = &cmd->fs.m_u.tcp_ip4_spec;
1324 		/* don't allow mask which isn't all 0 or 1 */
1325 		if (!all_zeros_or_all_ones(l4_mask->ip4src) ||
1326 		    !all_zeros_or_all_ones(l4_mask->ip4dst) ||
1327 		    !all_zeros_or_all_ones(l4_mask->psrc) ||
1328 		    !all_zeros_or_all_ones(l4_mask->pdst))
1329 			return -EINVAL;
1330 		break;
1331 	case IP_USER_FLOW:
1332 		l3_mask = &cmd->fs.m_u.usr_ip4_spec;
1333 		if (l3_mask->l4_4_bytes || l3_mask->tos || l3_mask->proto ||
1334 		    cmd->fs.h_u.usr_ip4_spec.ip_ver != ETH_RX_NFC_IP4 ||
1335 		    (!l3_mask->ip4src && !l3_mask->ip4dst) ||
1336 		    !all_zeros_or_all_ones(l3_mask->ip4src) ||
1337 		    !all_zeros_or_all_ones(l3_mask->ip4dst))
1338 			return -EINVAL;
1339 		break;
1340 	case ETHER_FLOW:
1341 		eth_mask = &cmd->fs.m_u.ether_spec;
1342 		/* source mac mask must not be set */
1343 		if (!is_zero_ether_addr(eth_mask->h_source))
1344 			return -EINVAL;
1345 
1346 		/* dest mac mask must be ff:ff:ff:ff:ff:ff */
1347 		if (!is_broadcast_ether_addr(eth_mask->h_dest))
1348 			return -EINVAL;
1349 
1350 		if (!all_zeros_or_all_ones(eth_mask->h_proto))
1351 			return -EINVAL;
1352 		break;
1353 	default:
1354 		return -EINVAL;
1355 	}
1356 
1357 	if ((cmd->fs.flow_type & FLOW_EXT)) {
1358 		if (cmd->fs.m_ext.vlan_etype ||
1359 		    !((cmd->fs.m_ext.vlan_tci & cpu_to_be16(VLAN_VID_MASK)) ==
1360 		      0 ||
1361 		      (cmd->fs.m_ext.vlan_tci & cpu_to_be16(VLAN_VID_MASK)) ==
1362 		      cpu_to_be16(VLAN_VID_MASK)))
1363 			return -EINVAL;
1364 
1365 		if (cmd->fs.m_ext.vlan_tci) {
1366 			if (be16_to_cpu(cmd->fs.h_ext.vlan_tci) >= VLAN_N_VID)
1367 				return -EINVAL;
1368 
1369 		}
1370 	}
1371 
1372 	return 0;
1373 }
1374 
1375 static int mlx4_en_ethtool_add_mac_rule(struct ethtool_rxnfc *cmd,
1376 					struct list_head *rule_list_h,
1377 					struct mlx4_spec_list *spec_l2,
1378 					unsigned char *mac)
1379 {
1380 	int err = 0;
1381 	__be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
1382 
1383 	spec_l2->id = MLX4_NET_TRANS_RULE_ID_ETH;
1384 	memcpy(spec_l2->eth.dst_mac_msk, &mac_msk, ETH_ALEN);
1385 	memcpy(spec_l2->eth.dst_mac, mac, ETH_ALEN);
1386 
1387 	if ((cmd->fs.flow_type & FLOW_EXT) &&
1388 	    (cmd->fs.m_ext.vlan_tci & cpu_to_be16(VLAN_VID_MASK))) {
1389 		spec_l2->eth.vlan_id = cmd->fs.h_ext.vlan_tci;
1390 		spec_l2->eth.vlan_id_msk = cpu_to_be16(VLAN_VID_MASK);
1391 	}
1392 
1393 	list_add_tail(&spec_l2->list, rule_list_h);
1394 
1395 	return err;
1396 }
1397 
1398 static int mlx4_en_ethtool_add_mac_rule_by_ipv4(struct mlx4_en_priv *priv,
1399 						struct ethtool_rxnfc *cmd,
1400 						struct list_head *rule_list_h,
1401 						struct mlx4_spec_list *spec_l2,
1402 						__be32 ipv4_dst)
1403 {
1404 #ifdef CONFIG_INET
1405 	unsigned char mac[ETH_ALEN];
1406 
1407 	if (!ipv4_is_multicast(ipv4_dst)) {
1408 		if (cmd->fs.flow_type & FLOW_MAC_EXT)
1409 			memcpy(&mac, cmd->fs.h_ext.h_dest, ETH_ALEN);
1410 		else
1411 			memcpy(&mac, priv->dev->dev_addr, ETH_ALEN);
1412 	} else {
1413 		ip_eth_mc_map(ipv4_dst, mac);
1414 	}
1415 
1416 	return mlx4_en_ethtool_add_mac_rule(cmd, rule_list_h, spec_l2, &mac[0]);
1417 #else
1418 	return -EINVAL;
1419 #endif
1420 }
1421 
1422 static int add_ip_rule(struct mlx4_en_priv *priv,
1423 		       struct ethtool_rxnfc *cmd,
1424 		       struct list_head *list_h)
1425 {
1426 	int err;
1427 	struct mlx4_spec_list *spec_l2 = NULL;
1428 	struct mlx4_spec_list *spec_l3 = NULL;
1429 	struct ethtool_usrip4_spec *l3_mask = &cmd->fs.m_u.usr_ip4_spec;
1430 
1431 	spec_l3 = kzalloc(sizeof(*spec_l3), GFP_KERNEL);
1432 	spec_l2 = kzalloc(sizeof(*spec_l2), GFP_KERNEL);
1433 	if (!spec_l2 || !spec_l3) {
1434 		err = -ENOMEM;
1435 		goto free_spec;
1436 	}
1437 
1438 	err = mlx4_en_ethtool_add_mac_rule_by_ipv4(priv, cmd, list_h, spec_l2,
1439 						   cmd->fs.h_u.
1440 						   usr_ip4_spec.ip4dst);
1441 	if (err)
1442 		goto free_spec;
1443 	spec_l3->id = MLX4_NET_TRANS_RULE_ID_IPV4;
1444 	spec_l3->ipv4.src_ip = cmd->fs.h_u.usr_ip4_spec.ip4src;
1445 	if (l3_mask->ip4src)
1446 		spec_l3->ipv4.src_ip_msk = EN_ETHTOOL_WORD_MASK;
1447 	spec_l3->ipv4.dst_ip = cmd->fs.h_u.usr_ip4_spec.ip4dst;
1448 	if (l3_mask->ip4dst)
1449 		spec_l3->ipv4.dst_ip_msk = EN_ETHTOOL_WORD_MASK;
1450 	list_add_tail(&spec_l3->list, list_h);
1451 
1452 	return 0;
1453 
1454 free_spec:
1455 	kfree(spec_l2);
1456 	kfree(spec_l3);
1457 	return err;
1458 }
1459 
1460 static int add_tcp_udp_rule(struct mlx4_en_priv *priv,
1461 			     struct ethtool_rxnfc *cmd,
1462 			     struct list_head *list_h, int proto)
1463 {
1464 	int err;
1465 	struct mlx4_spec_list *spec_l2 = NULL;
1466 	struct mlx4_spec_list *spec_l3 = NULL;
1467 	struct mlx4_spec_list *spec_l4 = NULL;
1468 	struct ethtool_tcpip4_spec *l4_mask = &cmd->fs.m_u.tcp_ip4_spec;
1469 
1470 	spec_l2 = kzalloc(sizeof(*spec_l2), GFP_KERNEL);
1471 	spec_l3 = kzalloc(sizeof(*spec_l3), GFP_KERNEL);
1472 	spec_l4 = kzalloc(sizeof(*spec_l4), GFP_KERNEL);
1473 	if (!spec_l2 || !spec_l3 || !spec_l4) {
1474 		err = -ENOMEM;
1475 		goto free_spec;
1476 	}
1477 
1478 	spec_l3->id = MLX4_NET_TRANS_RULE_ID_IPV4;
1479 
1480 	if (proto == TCP_V4_FLOW) {
1481 		err = mlx4_en_ethtool_add_mac_rule_by_ipv4(priv, cmd, list_h,
1482 							   spec_l2,
1483 							   cmd->fs.h_u.
1484 							   tcp_ip4_spec.ip4dst);
1485 		if (err)
1486 			goto free_spec;
1487 		spec_l4->id = MLX4_NET_TRANS_RULE_ID_TCP;
1488 		spec_l3->ipv4.src_ip = cmd->fs.h_u.tcp_ip4_spec.ip4src;
1489 		spec_l3->ipv4.dst_ip = cmd->fs.h_u.tcp_ip4_spec.ip4dst;
1490 		spec_l4->tcp_udp.src_port = cmd->fs.h_u.tcp_ip4_spec.psrc;
1491 		spec_l4->tcp_udp.dst_port = cmd->fs.h_u.tcp_ip4_spec.pdst;
1492 	} else {
1493 		err = mlx4_en_ethtool_add_mac_rule_by_ipv4(priv, cmd, list_h,
1494 							   spec_l2,
1495 							   cmd->fs.h_u.
1496 							   udp_ip4_spec.ip4dst);
1497 		if (err)
1498 			goto free_spec;
1499 		spec_l4->id = MLX4_NET_TRANS_RULE_ID_UDP;
1500 		spec_l3->ipv4.src_ip = cmd->fs.h_u.udp_ip4_spec.ip4src;
1501 		spec_l3->ipv4.dst_ip = cmd->fs.h_u.udp_ip4_spec.ip4dst;
1502 		spec_l4->tcp_udp.src_port = cmd->fs.h_u.udp_ip4_spec.psrc;
1503 		spec_l4->tcp_udp.dst_port = cmd->fs.h_u.udp_ip4_spec.pdst;
1504 	}
1505 
1506 	if (l4_mask->ip4src)
1507 		spec_l3->ipv4.src_ip_msk = EN_ETHTOOL_WORD_MASK;
1508 	if (l4_mask->ip4dst)
1509 		spec_l3->ipv4.dst_ip_msk = EN_ETHTOOL_WORD_MASK;
1510 
1511 	if (l4_mask->psrc)
1512 		spec_l4->tcp_udp.src_port_msk = EN_ETHTOOL_SHORT_MASK;
1513 	if (l4_mask->pdst)
1514 		spec_l4->tcp_udp.dst_port_msk = EN_ETHTOOL_SHORT_MASK;
1515 
1516 	list_add_tail(&spec_l3->list, list_h);
1517 	list_add_tail(&spec_l4->list, list_h);
1518 
1519 	return 0;
1520 
1521 free_spec:
1522 	kfree(spec_l2);
1523 	kfree(spec_l3);
1524 	kfree(spec_l4);
1525 	return err;
1526 }
1527 
1528 static int mlx4_en_ethtool_to_net_trans_rule(struct net_device *dev,
1529 					     struct ethtool_rxnfc *cmd,
1530 					     struct list_head *rule_list_h)
1531 {
1532 	int err;
1533 	struct ethhdr *eth_spec;
1534 	struct mlx4_spec_list *spec_l2;
1535 	struct mlx4_en_priv *priv = netdev_priv(dev);
1536 
1537 	err = mlx4_en_validate_flow(dev, cmd);
1538 	if (err)
1539 		return err;
1540 
1541 	switch (cmd->fs.flow_type & ~(FLOW_EXT | FLOW_MAC_EXT)) {
1542 	case ETHER_FLOW:
1543 		spec_l2 = kzalloc(sizeof(*spec_l2), GFP_KERNEL);
1544 		if (!spec_l2)
1545 			return -ENOMEM;
1546 
1547 		eth_spec = &cmd->fs.h_u.ether_spec;
1548 		mlx4_en_ethtool_add_mac_rule(cmd, rule_list_h, spec_l2,
1549 					     &eth_spec->h_dest[0]);
1550 		spec_l2->eth.ether_type = eth_spec->h_proto;
1551 		if (eth_spec->h_proto)
1552 			spec_l2->eth.ether_type_enable = 1;
1553 		break;
1554 	case IP_USER_FLOW:
1555 		err = add_ip_rule(priv, cmd, rule_list_h);
1556 		break;
1557 	case TCP_V4_FLOW:
1558 		err = add_tcp_udp_rule(priv, cmd, rule_list_h, TCP_V4_FLOW);
1559 		break;
1560 	case UDP_V4_FLOW:
1561 		err = add_tcp_udp_rule(priv, cmd, rule_list_h, UDP_V4_FLOW);
1562 		break;
1563 	}
1564 
1565 	return err;
1566 }
1567 
1568 static int mlx4_en_flow_replace(struct net_device *dev,
1569 				struct ethtool_rxnfc *cmd)
1570 {
1571 	int err;
1572 	struct mlx4_en_priv *priv = netdev_priv(dev);
1573 	struct ethtool_flow_id *loc_rule;
1574 	struct mlx4_spec_list *spec, *tmp_spec;
1575 	u32 qpn;
1576 	u64 reg_id;
1577 
1578 	struct mlx4_net_trans_rule rule = {
1579 		.queue_mode = MLX4_NET_TRANS_Q_FIFO,
1580 		.exclusive = 0,
1581 		.allow_loopback = 1,
1582 		.promisc_mode = MLX4_FS_REGULAR,
1583 	};
1584 
1585 	rule.port = priv->port;
1586 	rule.priority = MLX4_DOMAIN_ETHTOOL | cmd->fs.location;
1587 	INIT_LIST_HEAD(&rule.list);
1588 
1589 	/* Allow direct QP attaches if the EN_ETHTOOL_QP_ATTACH flag is set */
1590 	if (cmd->fs.ring_cookie == RX_CLS_FLOW_DISC)
1591 		qpn = priv->drop_qp.qpn;
1592 	else if (cmd->fs.ring_cookie & EN_ETHTOOL_QP_ATTACH) {
1593 		qpn = cmd->fs.ring_cookie & (EN_ETHTOOL_QP_ATTACH - 1);
1594 	} else {
1595 		if (cmd->fs.ring_cookie >= priv->rx_ring_num) {
1596 			en_warn(priv, "rxnfc: RX ring (%llu) doesn't exist\n",
1597 				cmd->fs.ring_cookie);
1598 			return -EINVAL;
1599 		}
1600 		qpn = priv->rss_map.qps[cmd->fs.ring_cookie].qpn;
1601 		if (!qpn) {
1602 			en_warn(priv, "rxnfc: RX ring (%llu) is inactive\n",
1603 				cmd->fs.ring_cookie);
1604 			return -EINVAL;
1605 		}
1606 	}
1607 	rule.qpn = qpn;
1608 	err = mlx4_en_ethtool_to_net_trans_rule(dev, cmd, &rule.list);
1609 	if (err)
1610 		goto out_free_list;
1611 
1612 	loc_rule = &priv->ethtool_rules[cmd->fs.location];
1613 	if (loc_rule->id) {
1614 		err = mlx4_flow_detach(priv->mdev->dev, loc_rule->id);
1615 		if (err) {
1616 			en_err(priv, "Fail to detach network rule at location %d. registration id = %llx\n",
1617 			       cmd->fs.location, loc_rule->id);
1618 			goto out_free_list;
1619 		}
1620 		loc_rule->id = 0;
1621 		memset(&loc_rule->flow_spec, 0,
1622 		       sizeof(struct ethtool_rx_flow_spec));
1623 		list_del(&loc_rule->list);
1624 	}
1625 	err = mlx4_flow_attach(priv->mdev->dev, &rule, &reg_id);
1626 	if (err) {
1627 		en_err(priv, "Fail to attach network rule at location %d\n",
1628 		       cmd->fs.location);
1629 		goto out_free_list;
1630 	}
1631 	loc_rule->id = reg_id;
1632 	memcpy(&loc_rule->flow_spec, &cmd->fs,
1633 	       sizeof(struct ethtool_rx_flow_spec));
1634 	list_add_tail(&loc_rule->list, &priv->ethtool_list);
1635 
1636 out_free_list:
1637 	list_for_each_entry_safe(spec, tmp_spec, &rule.list, list) {
1638 		list_del(&spec->list);
1639 		kfree(spec);
1640 	}
1641 	return err;
1642 }
1643 
1644 static int mlx4_en_flow_detach(struct net_device *dev,
1645 			       struct ethtool_rxnfc *cmd)
1646 {
1647 	int err = 0;
1648 	struct ethtool_flow_id *rule;
1649 	struct mlx4_en_priv *priv = netdev_priv(dev);
1650 
1651 	if (cmd->fs.location >= MAX_NUM_OF_FS_RULES)
1652 		return -EINVAL;
1653 
1654 	rule = &priv->ethtool_rules[cmd->fs.location];
1655 	if (!rule->id) {
1656 		err =  -ENOENT;
1657 		goto out;
1658 	}
1659 
1660 	err = mlx4_flow_detach(priv->mdev->dev, rule->id);
1661 	if (err) {
1662 		en_err(priv, "Fail to detach network rule at location %d. registration id = 0x%llx\n",
1663 		       cmd->fs.location, rule->id);
1664 		goto out;
1665 	}
1666 	rule->id = 0;
1667 	memset(&rule->flow_spec, 0, sizeof(struct ethtool_rx_flow_spec));
1668 	list_del(&rule->list);
1669 out:
1670 	return err;
1671 
1672 }
1673 
1674 static int mlx4_en_get_flow(struct net_device *dev, struct ethtool_rxnfc *cmd,
1675 			    int loc)
1676 {
1677 	int err = 0;
1678 	struct ethtool_flow_id *rule;
1679 	struct mlx4_en_priv *priv = netdev_priv(dev);
1680 
1681 	if (loc < 0 || loc >= MAX_NUM_OF_FS_RULES)
1682 		return -EINVAL;
1683 
1684 	rule = &priv->ethtool_rules[loc];
1685 	if (rule->id)
1686 		memcpy(&cmd->fs, &rule->flow_spec,
1687 		       sizeof(struct ethtool_rx_flow_spec));
1688 	else
1689 		err = -ENOENT;
1690 
1691 	return err;
1692 }
1693 
1694 static int mlx4_en_get_num_flows(struct mlx4_en_priv *priv)
1695 {
1696 
1697 	int i, res = 0;
1698 	for (i = 0; i < MAX_NUM_OF_FS_RULES; i++) {
1699 		if (priv->ethtool_rules[i].id)
1700 			res++;
1701 	}
1702 	return res;
1703 
1704 }
1705 
1706 static int mlx4_en_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
1707 			     u32 *rule_locs)
1708 {
1709 	struct mlx4_en_priv *priv = netdev_priv(dev);
1710 	struct mlx4_en_dev *mdev = priv->mdev;
1711 	int err = 0;
1712 	int i = 0, priority = 0;
1713 
1714 	if ((cmd->cmd == ETHTOOL_GRXCLSRLCNT ||
1715 	     cmd->cmd == ETHTOOL_GRXCLSRULE ||
1716 	     cmd->cmd == ETHTOOL_GRXCLSRLALL) &&
1717 	    (mdev->dev->caps.steering_mode !=
1718 	     MLX4_STEERING_MODE_DEVICE_MANAGED || !priv->port_up))
1719 		return -EINVAL;
1720 
1721 	switch (cmd->cmd) {
1722 	case ETHTOOL_GRXRINGS:
1723 		cmd->data = priv->rx_ring_num;
1724 		break;
1725 	case ETHTOOL_GRXCLSRLCNT:
1726 		cmd->rule_cnt = mlx4_en_get_num_flows(priv);
1727 		break;
1728 	case ETHTOOL_GRXCLSRULE:
1729 		err = mlx4_en_get_flow(dev, cmd, cmd->fs.location);
1730 		break;
1731 	case ETHTOOL_GRXCLSRLALL:
1732 		while ((!err || err == -ENOENT) && priority < cmd->rule_cnt) {
1733 			err = mlx4_en_get_flow(dev, cmd, i);
1734 			if (!err)
1735 				rule_locs[priority++] = i;
1736 			i++;
1737 		}
1738 		err = 0;
1739 		break;
1740 	default:
1741 		err = -EOPNOTSUPP;
1742 		break;
1743 	}
1744 
1745 	return err;
1746 }
1747 
1748 static int mlx4_en_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
1749 {
1750 	int err = 0;
1751 	struct mlx4_en_priv *priv = netdev_priv(dev);
1752 	struct mlx4_en_dev *mdev = priv->mdev;
1753 
1754 	if (mdev->dev->caps.steering_mode !=
1755 	    MLX4_STEERING_MODE_DEVICE_MANAGED || !priv->port_up)
1756 		return -EINVAL;
1757 
1758 	switch (cmd->cmd) {
1759 	case ETHTOOL_SRXCLSRLINS:
1760 		err = mlx4_en_flow_replace(dev, cmd);
1761 		break;
1762 	case ETHTOOL_SRXCLSRLDEL:
1763 		err = mlx4_en_flow_detach(dev, cmd);
1764 		break;
1765 	default:
1766 		en_warn(priv, "Unsupported ethtool command. (%d)\n", cmd->cmd);
1767 		return -EINVAL;
1768 	}
1769 
1770 	return err;
1771 }
1772 
1773 static int mlx4_en_get_max_num_rx_rings(struct net_device *dev)
1774 {
1775 	return min_t(int, num_online_cpus(), MAX_RX_RINGS);
1776 }
1777 
1778 static void mlx4_en_get_channels(struct net_device *dev,
1779 				 struct ethtool_channels *channel)
1780 {
1781 	struct mlx4_en_priv *priv = netdev_priv(dev);
1782 
1783 	channel->max_rx = mlx4_en_get_max_num_rx_rings(dev);
1784 	channel->max_tx = priv->mdev->profile.max_num_tx_rings_p_up;
1785 
1786 	channel->rx_count = priv->rx_ring_num;
1787 	channel->tx_count = priv->tx_ring_num[TX] /
1788 			    priv->prof->num_up;
1789 }
1790 
1791 static int mlx4_en_set_channels(struct net_device *dev,
1792 				struct ethtool_channels *channel)
1793 {
1794 	struct mlx4_en_priv *priv = netdev_priv(dev);
1795 	struct mlx4_en_dev *mdev = priv->mdev;
1796 	struct mlx4_en_port_profile new_prof;
1797 	struct mlx4_en_priv *tmp;
1798 	int port_up = 0;
1799 	int xdp_count;
1800 	int err = 0;
1801 	u8 up;
1802 
1803 	if (!channel->tx_count || !channel->rx_count)
1804 		return -EINVAL;
1805 
1806 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
1807 	if (!tmp)
1808 		return -ENOMEM;
1809 
1810 	mutex_lock(&mdev->state_lock);
1811 	xdp_count = priv->tx_ring_num[TX_XDP] ? channel->rx_count : 0;
1812 	if (channel->tx_count * priv->prof->num_up + xdp_count >
1813 	    priv->mdev->profile.max_num_tx_rings_p_up * priv->prof->num_up) {
1814 		err = -EINVAL;
1815 		en_err(priv,
1816 		       "Total number of TX and XDP rings (%d) exceeds the maximum supported (%d)\n",
1817 		       channel->tx_count * priv->prof->num_up  + xdp_count,
1818 		       MAX_TX_RINGS);
1819 		goto out;
1820 	}
1821 
1822 	memcpy(&new_prof, priv->prof, sizeof(struct mlx4_en_port_profile));
1823 	new_prof.num_tx_rings_p_up = channel->tx_count;
1824 	new_prof.tx_ring_num[TX] = channel->tx_count * priv->prof->num_up;
1825 	new_prof.tx_ring_num[TX_XDP] = xdp_count;
1826 	new_prof.rx_ring_num = channel->rx_count;
1827 
1828 	err = mlx4_en_try_alloc_resources(priv, tmp, &new_prof, true);
1829 	if (err)
1830 		goto out;
1831 
1832 	if (priv->port_up) {
1833 		port_up = 1;
1834 		mlx4_en_stop_port(dev, 1);
1835 	}
1836 
1837 	mlx4_en_safe_replace_resources(priv, tmp);
1838 
1839 	netif_set_real_num_rx_queues(dev, priv->rx_ring_num);
1840 
1841 	up = (priv->prof->num_up == MLX4_EN_NUM_UP_LOW) ?
1842 				    0 : priv->prof->num_up;
1843 	mlx4_en_setup_tc(dev, up);
1844 
1845 	en_warn(priv, "Using %d TX rings\n", priv->tx_ring_num[TX]);
1846 	en_warn(priv, "Using %d RX rings\n", priv->rx_ring_num);
1847 
1848 	if (port_up) {
1849 		err = mlx4_en_start_port(dev);
1850 		if (err)
1851 			en_err(priv, "Failed starting port\n");
1852 	}
1853 
1854 	err = mlx4_en_moderation_update(priv);
1855 out:
1856 	mutex_unlock(&mdev->state_lock);
1857 	kfree(tmp);
1858 	return err;
1859 }
1860 
1861 static int mlx4_en_get_ts_info(struct net_device *dev,
1862 			       struct ethtool_ts_info *info)
1863 {
1864 	struct mlx4_en_priv *priv = netdev_priv(dev);
1865 	struct mlx4_en_dev *mdev = priv->mdev;
1866 	int ret;
1867 
1868 	ret = ethtool_op_get_ts_info(dev, info);
1869 	if (ret)
1870 		return ret;
1871 
1872 	if (mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1873 		info->so_timestamping |=
1874 			SOF_TIMESTAMPING_TX_HARDWARE |
1875 			SOF_TIMESTAMPING_RX_HARDWARE |
1876 			SOF_TIMESTAMPING_RAW_HARDWARE;
1877 
1878 		info->tx_types =
1879 			(1 << HWTSTAMP_TX_OFF) |
1880 			(1 << HWTSTAMP_TX_ON);
1881 
1882 		info->rx_filters =
1883 			(1 << HWTSTAMP_FILTER_NONE) |
1884 			(1 << HWTSTAMP_FILTER_ALL);
1885 
1886 		if (mdev->ptp_clock)
1887 			info->phc_index = ptp_clock_index(mdev->ptp_clock);
1888 	}
1889 
1890 	return ret;
1891 }
1892 
1893 static int mlx4_en_set_priv_flags(struct net_device *dev, u32 flags)
1894 {
1895 	struct mlx4_en_priv *priv = netdev_priv(dev);
1896 	struct mlx4_en_dev *mdev = priv->mdev;
1897 	bool bf_enabled_new = !!(flags & MLX4_EN_PRIV_FLAGS_BLUEFLAME);
1898 	bool bf_enabled_old = !!(priv->pflags & MLX4_EN_PRIV_FLAGS_BLUEFLAME);
1899 	bool phv_enabled_new = !!(flags & MLX4_EN_PRIV_FLAGS_PHV);
1900 	bool phv_enabled_old = !!(priv->pflags & MLX4_EN_PRIV_FLAGS_PHV);
1901 	int i;
1902 	int ret = 0;
1903 
1904 	if (bf_enabled_new != bf_enabled_old) {
1905 		int t;
1906 
1907 		if (bf_enabled_new) {
1908 			bool bf_supported = true;
1909 
1910 			for (t = 0; t < MLX4_EN_NUM_TX_TYPES; t++)
1911 				for (i = 0; i < priv->tx_ring_num[t]; i++)
1912 					bf_supported &=
1913 						priv->tx_ring[t][i]->bf_alloced;
1914 
1915 			if (!bf_supported) {
1916 				en_err(priv, "BlueFlame is not supported\n");
1917 				return -EINVAL;
1918 			}
1919 
1920 			priv->pflags |= MLX4_EN_PRIV_FLAGS_BLUEFLAME;
1921 		} else {
1922 			priv->pflags &= ~MLX4_EN_PRIV_FLAGS_BLUEFLAME;
1923 		}
1924 
1925 		for (t = 0; t < MLX4_EN_NUM_TX_TYPES; t++)
1926 			for (i = 0; i < priv->tx_ring_num[t]; i++)
1927 				priv->tx_ring[t][i]->bf_enabled =
1928 					bf_enabled_new;
1929 
1930 		en_info(priv, "BlueFlame %s\n",
1931 			bf_enabled_new ?  "Enabled" : "Disabled");
1932 	}
1933 
1934 	if (phv_enabled_new != phv_enabled_old) {
1935 		ret = set_phv_bit(mdev->dev, priv->port, (int)phv_enabled_new);
1936 		if (ret)
1937 			return ret;
1938 		else if (phv_enabled_new)
1939 			priv->pflags |= MLX4_EN_PRIV_FLAGS_PHV;
1940 		else
1941 			priv->pflags &= ~MLX4_EN_PRIV_FLAGS_PHV;
1942 		en_info(priv, "PHV bit %s\n",
1943 			phv_enabled_new ?  "Enabled" : "Disabled");
1944 	}
1945 	return 0;
1946 }
1947 
1948 static u32 mlx4_en_get_priv_flags(struct net_device *dev)
1949 {
1950 	struct mlx4_en_priv *priv = netdev_priv(dev);
1951 
1952 	return priv->pflags;
1953 }
1954 
1955 static int mlx4_en_get_tunable(struct net_device *dev,
1956 			       const struct ethtool_tunable *tuna,
1957 			       void *data)
1958 {
1959 	const struct mlx4_en_priv *priv = netdev_priv(dev);
1960 	int ret = 0;
1961 
1962 	switch (tuna->id) {
1963 	case ETHTOOL_TX_COPYBREAK:
1964 		*(u32 *)data = priv->prof->inline_thold;
1965 		break;
1966 	default:
1967 		ret = -EINVAL;
1968 		break;
1969 	}
1970 
1971 	return ret;
1972 }
1973 
1974 static int mlx4_en_set_tunable(struct net_device *dev,
1975 			       const struct ethtool_tunable *tuna,
1976 			       const void *data)
1977 {
1978 	struct mlx4_en_priv *priv = netdev_priv(dev);
1979 	int val, ret = 0;
1980 
1981 	switch (tuna->id) {
1982 	case ETHTOOL_TX_COPYBREAK:
1983 		val = *(u32 *)data;
1984 		if (val < MIN_PKT_LEN || val > MAX_INLINE)
1985 			ret = -EINVAL;
1986 		else
1987 			priv->prof->inline_thold = val;
1988 		break;
1989 	default:
1990 		ret = -EINVAL;
1991 		break;
1992 	}
1993 
1994 	return ret;
1995 }
1996 
1997 static int mlx4_en_get_module_info(struct net_device *dev,
1998 				   struct ethtool_modinfo *modinfo)
1999 {
2000 	struct mlx4_en_priv *priv = netdev_priv(dev);
2001 	struct mlx4_en_dev *mdev = priv->mdev;
2002 	int ret;
2003 	u8 data[4];
2004 
2005 	/* Read first 2 bytes to get Module & REV ID */
2006 	ret = mlx4_get_module_info(mdev->dev, priv->port,
2007 				   0/*offset*/, 2/*size*/, data);
2008 	if (ret < 2)
2009 		return -EIO;
2010 
2011 	switch (data[0] /* identifier */) {
2012 	case MLX4_MODULE_ID_QSFP:
2013 		modinfo->type = ETH_MODULE_SFF_8436;
2014 		modinfo->eeprom_len = ETH_MODULE_SFF_8436_LEN;
2015 		break;
2016 	case MLX4_MODULE_ID_QSFP_PLUS:
2017 		if (data[1] >= 0x3) { /* revision id */
2018 			modinfo->type = ETH_MODULE_SFF_8636;
2019 			modinfo->eeprom_len = ETH_MODULE_SFF_8636_LEN;
2020 		} else {
2021 			modinfo->type = ETH_MODULE_SFF_8436;
2022 			modinfo->eeprom_len = ETH_MODULE_SFF_8436_LEN;
2023 		}
2024 		break;
2025 	case MLX4_MODULE_ID_QSFP28:
2026 		modinfo->type = ETH_MODULE_SFF_8636;
2027 		modinfo->eeprom_len = ETH_MODULE_SFF_8636_LEN;
2028 		break;
2029 	case MLX4_MODULE_ID_SFP:
2030 		modinfo->type = ETH_MODULE_SFF_8472;
2031 		modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
2032 		break;
2033 	default:
2034 		return -EINVAL;
2035 	}
2036 
2037 	return 0;
2038 }
2039 
2040 static int mlx4_en_get_module_eeprom(struct net_device *dev,
2041 				     struct ethtool_eeprom *ee,
2042 				     u8 *data)
2043 {
2044 	struct mlx4_en_priv *priv = netdev_priv(dev);
2045 	struct mlx4_en_dev *mdev = priv->mdev;
2046 	int offset = ee->offset;
2047 	int i = 0, ret;
2048 
2049 	if (ee->len == 0)
2050 		return -EINVAL;
2051 
2052 	memset(data, 0, ee->len);
2053 
2054 	while (i < ee->len) {
2055 		en_dbg(DRV, priv,
2056 		       "mlx4_get_module_info i(%d) offset(%d) len(%d)\n",
2057 		       i, offset, ee->len - i);
2058 
2059 		ret = mlx4_get_module_info(mdev->dev, priv->port,
2060 					   offset, ee->len - i, data + i);
2061 
2062 		if (!ret) /* Done reading */
2063 			return 0;
2064 
2065 		if (ret < 0) {
2066 			en_err(priv,
2067 			       "mlx4_get_module_info i(%d) offset(%d) bytes_to_read(%d) - FAILED (0x%x)\n",
2068 			       i, offset, ee->len - i, ret);
2069 			return 0;
2070 		}
2071 
2072 		i += ret;
2073 		offset += ret;
2074 	}
2075 	return 0;
2076 }
2077 
2078 static int mlx4_en_set_phys_id(struct net_device *dev,
2079 			       enum ethtool_phys_id_state state)
2080 {
2081 	int err;
2082 	u16 beacon_duration;
2083 	struct mlx4_en_priv *priv = netdev_priv(dev);
2084 	struct mlx4_en_dev *mdev = priv->mdev;
2085 
2086 	if (!(mdev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_BEACON))
2087 		return -EOPNOTSUPP;
2088 
2089 	switch (state) {
2090 	case ETHTOOL_ID_ACTIVE:
2091 		beacon_duration = PORT_BEACON_MAX_LIMIT;
2092 		break;
2093 	case ETHTOOL_ID_INACTIVE:
2094 		beacon_duration = 0;
2095 		break;
2096 	default:
2097 		return -EOPNOTSUPP;
2098 	}
2099 
2100 	err = mlx4_SET_PORT_BEACON(mdev->dev, priv->port, beacon_duration);
2101 	return err;
2102 }
2103 
2104 const struct ethtool_ops mlx4_en_ethtool_ops = {
2105 	.get_drvinfo = mlx4_en_get_drvinfo,
2106 	.get_link_ksettings = mlx4_en_get_link_ksettings,
2107 	.set_link_ksettings = mlx4_en_set_link_ksettings,
2108 	.get_link = ethtool_op_get_link,
2109 	.get_strings = mlx4_en_get_strings,
2110 	.get_sset_count = mlx4_en_get_sset_count,
2111 	.get_ethtool_stats = mlx4_en_get_ethtool_stats,
2112 	.self_test = mlx4_en_self_test,
2113 	.set_phys_id = mlx4_en_set_phys_id,
2114 	.get_wol = mlx4_en_get_wol,
2115 	.set_wol = mlx4_en_set_wol,
2116 	.get_msglevel = mlx4_en_get_msglevel,
2117 	.set_msglevel = mlx4_en_set_msglevel,
2118 	.get_coalesce = mlx4_en_get_coalesce,
2119 	.set_coalesce = mlx4_en_set_coalesce,
2120 	.get_pauseparam = mlx4_en_get_pauseparam,
2121 	.set_pauseparam = mlx4_en_set_pauseparam,
2122 	.get_ringparam = mlx4_en_get_ringparam,
2123 	.set_ringparam = mlx4_en_set_ringparam,
2124 	.get_rxnfc = mlx4_en_get_rxnfc,
2125 	.set_rxnfc = mlx4_en_set_rxnfc,
2126 	.get_rxfh_indir_size = mlx4_en_get_rxfh_indir_size,
2127 	.get_rxfh_key_size = mlx4_en_get_rxfh_key_size,
2128 	.get_rxfh = mlx4_en_get_rxfh,
2129 	.set_rxfh = mlx4_en_set_rxfh,
2130 	.get_channels = mlx4_en_get_channels,
2131 	.set_channels = mlx4_en_set_channels,
2132 	.get_ts_info = mlx4_en_get_ts_info,
2133 	.set_priv_flags = mlx4_en_set_priv_flags,
2134 	.get_priv_flags = mlx4_en_get_priv_flags,
2135 	.get_tunable		= mlx4_en_get_tunable,
2136 	.set_tunable		= mlx4_en_set_tunable,
2137 	.get_module_info = mlx4_en_get_module_info,
2138 	.get_module_eeprom = mlx4_en_get_module_eeprom
2139 };
2140 
2141 
2142 
2143 
2144 
2145