1656e7052SJohn Crispin /*   This program is free software; you can redistribute it and/or modify
2656e7052SJohn Crispin  *   it under the terms of the GNU General Public License as published by
3656e7052SJohn Crispin  *   the Free Software Foundation; version 2 of the License
4656e7052SJohn Crispin  *
5656e7052SJohn Crispin  *   This program is distributed in the hope that it will be useful,
6656e7052SJohn Crispin  *   but WITHOUT ANY WARRANTY; without even the implied warranty of
7656e7052SJohn Crispin  *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
8656e7052SJohn Crispin  *   GNU General Public License for more details.
9656e7052SJohn Crispin  *
10656e7052SJohn Crispin  *   Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
11656e7052SJohn Crispin  *   Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
12656e7052SJohn Crispin  *   Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
13656e7052SJohn Crispin  */
14656e7052SJohn Crispin 
15656e7052SJohn Crispin #ifndef MTK_ETH_H
16656e7052SJohn Crispin #define MTK_ETH_H
17656e7052SJohn Crispin 
189ffee4a8SSean Wang #include <linux/dma-mapping.h>
199ffee4a8SSean Wang #include <linux/netdevice.h>
209ffee4a8SSean Wang #include <linux/of_net.h>
219ffee4a8SSean Wang #include <linux/u64_stats_sync.h>
22c6d4e63eSElena Reshetova #include <linux/refcount.h>
23c6d4e63eSElena Reshetova 
24656e7052SJohn Crispin #define MTK_QDMA_PAGE_SIZE	2048
25656e7052SJohn Crispin #define	MTK_MAX_RX_LENGTH	1536
26656e7052SJohn Crispin #define MTK_TX_DMA_BUF_LEN	0x3fff
27656e7052SJohn Crispin #define MTK_DMA_SIZE		256
28656e7052SJohn Crispin #define MTK_NAPI_WEIGHT		64
29656e7052SJohn Crispin #define MTK_MAC_COUNT		2
30656e7052SJohn Crispin #define MTK_RX_ETH_HLEN		(VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
31656e7052SJohn Crispin #define MTK_RX_HLEN		(NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
32656e7052SJohn Crispin #define MTK_DMA_DUMMY_DESC	0xffffffff
33656e7052SJohn Crispin #define MTK_DEFAULT_MSG_ENABLE	(NETIF_MSG_DRV | \
34656e7052SJohn Crispin 				 NETIF_MSG_PROBE | \
35656e7052SJohn Crispin 				 NETIF_MSG_LINK | \
36656e7052SJohn Crispin 				 NETIF_MSG_TIMER | \
37656e7052SJohn Crispin 				 NETIF_MSG_IFDOWN | \
38656e7052SJohn Crispin 				 NETIF_MSG_IFUP | \
39656e7052SJohn Crispin 				 NETIF_MSG_RX_ERR | \
40656e7052SJohn Crispin 				 NETIF_MSG_TX_ERR)
41656e7052SJohn Crispin #define MTK_HW_FEATURES		(NETIF_F_IP_CSUM | \
42656e7052SJohn Crispin 				 NETIF_F_RXCSUM | \
43656e7052SJohn Crispin 				 NETIF_F_HW_VLAN_CTAG_TX | \
44656e7052SJohn Crispin 				 NETIF_F_HW_VLAN_CTAG_RX | \
45656e7052SJohn Crispin 				 NETIF_F_SG | NETIF_F_TSO | \
46656e7052SJohn Crispin 				 NETIF_F_TSO6 | \
47656e7052SJohn Crispin 				 NETIF_F_IPV6_CSUM)
48ee406810SNelson Chang #define NEXT_RX_DESP_IDX(X, Y)	(((X) + 1) & ((Y) - 1))
49ee406810SNelson Chang 
50ee406810SNelson Chang #define MTK_MAX_RX_RING_NUM	4
51ee406810SNelson Chang #define MTK_HW_LRO_DMA_SIZE	8
52ee406810SNelson Chang 
53ee406810SNelson Chang #define	MTK_MAX_LRO_RX_LENGTH		(4096 * 3)
54ee406810SNelson Chang #define	MTK_MAX_LRO_IP_CNT		2
55ee406810SNelson Chang #define	MTK_HW_LRO_TIMER_UNIT		1	/* 20 us */
56ee406810SNelson Chang #define	MTK_HW_LRO_REFRESH_TIME		50000	/* 1 sec. */
57ee406810SNelson Chang #define	MTK_HW_LRO_AGG_TIME		10	/* 200us */
58ee406810SNelson Chang #define	MTK_HW_LRO_AGE_TIME		50	/* 1ms */
59ee406810SNelson Chang #define	MTK_HW_LRO_MAX_AGG_CNT		64
60ee406810SNelson Chang #define	MTK_HW_LRO_BW_THRE		3000
61ee406810SNelson Chang #define	MTK_HW_LRO_REPLACE_DELTA	1000
62ee406810SNelson Chang #define	MTK_HW_LRO_SDL_REMAIN_ROOM	1522
63656e7052SJohn Crispin 
64656e7052SJohn Crispin /* Frame Engine Global Reset Register */
65656e7052SJohn Crispin #define MTK_RST_GL		0x04
66656e7052SJohn Crispin #define RST_GL_PSE		BIT(0)
67656e7052SJohn Crispin 
68656e7052SJohn Crispin /* Frame Engine Interrupt Status Register */
69656e7052SJohn Crispin #define MTK_INT_STATUS2		0x08
70656e7052SJohn Crispin #define MTK_GDM1_AF		BIT(28)
71656e7052SJohn Crispin #define MTK_GDM2_AF		BIT(29)
72656e7052SJohn Crispin 
73ee406810SNelson Chang /* PDMA HW LRO Alter Flow Timer Register */
74ee406810SNelson Chang #define MTK_PDMA_LRO_ALT_REFRESH_TIMER	0x1c
75ee406810SNelson Chang 
76656e7052SJohn Crispin /* Frame Engine Interrupt Grouping Register */
77656e7052SJohn Crispin #define MTK_FE_INT_GRP		0x20
78656e7052SJohn Crispin 
7987e3df49SSean Wang /* CDMP Ingress Control Register */
8087e3df49SSean Wang #define MTK_CDMQ_IG_CTRL	0x1400
8187e3df49SSean Wang #define MTK_CDMQ_STAG_EN	BIT(0)
8287e3df49SSean Wang 
83656e7052SJohn Crispin /* CDMP Exgress Control Register */
84656e7052SJohn Crispin #define MTK_CDMP_EG_CTRL	0x404
85656e7052SJohn Crispin 
86656e7052SJohn Crispin /* GDM Exgress Control Register */
87656e7052SJohn Crispin #define MTK_GDMA_FWD_CFG(x)	(0x500 + (x * 0x1000))
88656e7052SJohn Crispin #define MTK_GDMA_ICS_EN		BIT(22)
89656e7052SJohn Crispin #define MTK_GDMA_TCS_EN		BIT(21)
90656e7052SJohn Crispin #define MTK_GDMA_UCS_EN		BIT(20)
91656e7052SJohn Crispin 
92656e7052SJohn Crispin /* Unicast Filter MAC Address Register - Low */
93656e7052SJohn Crispin #define MTK_GDMA_MAC_ADRL(x)	(0x508 + (x * 0x1000))
94656e7052SJohn Crispin 
95656e7052SJohn Crispin /* Unicast Filter MAC Address Register - High */
96656e7052SJohn Crispin #define MTK_GDMA_MAC_ADRH(x)	(0x50C + (x * 0x1000))
97656e7052SJohn Crispin 
98bacfd110SNelson Chang /* PDMA RX Base Pointer Register */
99bacfd110SNelson Chang #define MTK_PRX_BASE_PTR0	0x900
100ee406810SNelson Chang #define MTK_PRX_BASE_PTR_CFG(x)	(MTK_PRX_BASE_PTR0 + (x * 0x10))
101bacfd110SNelson Chang 
102bacfd110SNelson Chang /* PDMA RX Maximum Count Register */
103bacfd110SNelson Chang #define MTK_PRX_MAX_CNT0	0x904
104ee406810SNelson Chang #define MTK_PRX_MAX_CNT_CFG(x)	(MTK_PRX_MAX_CNT0 + (x * 0x10))
105bacfd110SNelson Chang 
106bacfd110SNelson Chang /* PDMA RX CPU Pointer Register */
107bacfd110SNelson Chang #define MTK_PRX_CRX_IDX0	0x908
108ee406810SNelson Chang #define MTK_PRX_CRX_IDX_CFG(x)	(MTK_PRX_CRX_IDX0 + (x * 0x10))
109ee406810SNelson Chang 
110ee406810SNelson Chang /* PDMA HW LRO Control Registers */
111ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW0	0x980
112ee406810SNelson Chang #define MTK_LRO_EN			BIT(0)
113ee406810SNelson Chang #define MTK_L3_CKS_UPD_EN		BIT(7)
114ee406810SNelson Chang #define MTK_LRO_ALT_PKT_CNT_MODE	BIT(21)
115ca3ba106SNelson Chang #define MTK_LRO_RING_RELINQUISH_REQ	(0x7 << 26)
116ca3ba106SNelson Chang #define MTK_LRO_RING_RELINQUISH_DONE	(0x7 << 29)
117ee406810SNelson Chang 
118ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW1	0x984
119ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW2	0x988
120ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW3	0x98c
121ee406810SNelson Chang #define MTK_ADMA_MODE		BIT(15)
122ee406810SNelson Chang #define MTK_LRO_MIN_RXD_SDL	(MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
123bacfd110SNelson Chang 
124bacfd110SNelson Chang /* PDMA Global Configuration Register */
125bacfd110SNelson Chang #define MTK_PDMA_GLO_CFG	0xa04
126bacfd110SNelson Chang #define MTK_MULTI_EN		BIT(10)
127bacfd110SNelson Chang 
128bacfd110SNelson Chang /* PDMA Reset Index Register */
129bacfd110SNelson Chang #define MTK_PDMA_RST_IDX	0xa08
130bacfd110SNelson Chang #define MTK_PST_DRX_IDX0	BIT(16)
131ee406810SNelson Chang #define MTK_PST_DRX_IDX_CFG(x)	(MTK_PST_DRX_IDX0 << (x))
132bacfd110SNelson Chang 
133bacfd110SNelson Chang /* PDMA Delay Interrupt Register */
134bacfd110SNelson Chang #define MTK_PDMA_DELAY_INT		0xa0c
135671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_EN		BIT(15)
136671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_PINT		4
137671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_PINT_SHIFT	8
138671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_PTIME		4
139671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_DELAY		\
140671d41e6SJohn Crispin 	(MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
141671d41e6SJohn Crispin 	(MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
142bacfd110SNelson Chang 
143bacfd110SNelson Chang /* PDMA Interrupt Status Register */
144bacfd110SNelson Chang #define MTK_PDMA_INT_STATUS	0xa20
145bacfd110SNelson Chang 
146bacfd110SNelson Chang /* PDMA Interrupt Mask Register */
147bacfd110SNelson Chang #define MTK_PDMA_INT_MASK	0xa28
148bacfd110SNelson Chang 
149ee406810SNelson Chang /* PDMA HW LRO Alter Flow Delta Register */
150ee406810SNelson Chang #define MTK_PDMA_LRO_ALT_SCORE_DELTA	0xa4c
151ee406810SNelson Chang 
15280673029SJohn Crispin /* PDMA Interrupt grouping registers */
15380673029SJohn Crispin #define MTK_PDMA_INT_GRP1	0xa50
15480673029SJohn Crispin #define MTK_PDMA_INT_GRP2	0xa54
15580673029SJohn Crispin 
156ee406810SNelson Chang /* PDMA HW LRO IP Setting Registers */
157ee406810SNelson Chang #define MTK_LRO_RX_RING0_DIP_DW0	0xb04
158ee406810SNelson Chang #define MTK_LRO_DIP_DW0_CFG(x)		(MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
159ee406810SNelson Chang #define MTK_RING_MYIP_VLD		BIT(9)
160ee406810SNelson Chang 
161ee406810SNelson Chang /* PDMA HW LRO Ring Control Registers */
162ee406810SNelson Chang #define MTK_LRO_RX_RING0_CTRL_DW1	0xb28
163ee406810SNelson Chang #define MTK_LRO_RX_RING0_CTRL_DW2	0xb2c
164ee406810SNelson Chang #define MTK_LRO_RX_RING0_CTRL_DW3	0xb30
165ee406810SNelson Chang #define MTK_LRO_CTRL_DW1_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
166ee406810SNelson Chang #define MTK_LRO_CTRL_DW2_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
167ee406810SNelson Chang #define MTK_LRO_CTRL_DW3_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
168ee406810SNelson Chang #define MTK_RING_AGE_TIME_L		((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
169ee406810SNelson Chang #define MTK_RING_AGE_TIME_H		((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
170ee406810SNelson Chang #define MTK_RING_AUTO_LERAN_MODE	(3 << 6)
171ee406810SNelson Chang #define MTK_RING_VLD			BIT(8)
172ee406810SNelson Chang #define MTK_RING_MAX_AGG_TIME		((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
173ee406810SNelson Chang #define MTK_RING_MAX_AGG_CNT_L		((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
174ee406810SNelson Chang #define MTK_RING_MAX_AGG_CNT_H		((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
175ee406810SNelson Chang 
176656e7052SJohn Crispin /* QDMA TX Queue Configuration Registers */
177656e7052SJohn Crispin #define MTK_QTX_CFG(x)		(0x1800 + (x * 0x10))
178656e7052SJohn Crispin #define QDMA_RES_THRES		4
179656e7052SJohn Crispin 
180656e7052SJohn Crispin /* QDMA TX Queue Scheduler Registers */
181656e7052SJohn Crispin #define MTK_QTX_SCH(x)		(0x1804 + (x * 0x10))
182656e7052SJohn Crispin 
183656e7052SJohn Crispin /* QDMA RX Base Pointer Register */
184656e7052SJohn Crispin #define MTK_QRX_BASE_PTR0	0x1900
185656e7052SJohn Crispin 
186656e7052SJohn Crispin /* QDMA RX Maximum Count Register */
187656e7052SJohn Crispin #define MTK_QRX_MAX_CNT0	0x1904
188656e7052SJohn Crispin 
189656e7052SJohn Crispin /* QDMA RX CPU Pointer Register */
190656e7052SJohn Crispin #define MTK_QRX_CRX_IDX0	0x1908
191656e7052SJohn Crispin 
192656e7052SJohn Crispin /* QDMA RX DMA Pointer Register */
193656e7052SJohn Crispin #define MTK_QRX_DRX_IDX0	0x190C
194656e7052SJohn Crispin 
195656e7052SJohn Crispin /* QDMA Global Configuration Register */
196656e7052SJohn Crispin #define MTK_QDMA_GLO_CFG	0x1A04
197656e7052SJohn Crispin #define MTK_RX_2B_OFFSET	BIT(31)
198656e7052SJohn Crispin #define MTK_RX_BT_32DWORDS	(3 << 11)
1996675086dSJohn Crispin #define MTK_NDP_CO_PRO		BIT(10)
200656e7052SJohn Crispin #define MTK_TX_WB_DDONE		BIT(6)
201656e7052SJohn Crispin #define MTK_DMA_SIZE_16DWORDS	(2 << 4)
202656e7052SJohn Crispin #define MTK_RX_DMA_BUSY		BIT(3)
203656e7052SJohn Crispin #define MTK_TX_DMA_BUSY		BIT(1)
204656e7052SJohn Crispin #define MTK_RX_DMA_EN		BIT(2)
205656e7052SJohn Crispin #define MTK_TX_DMA_EN		BIT(0)
206656e7052SJohn Crispin #define MTK_DMA_BUSY_TIMEOUT	HZ
207656e7052SJohn Crispin 
208656e7052SJohn Crispin /* QDMA Reset Index Register */
209656e7052SJohn Crispin #define MTK_QDMA_RST_IDX	0x1A08
210656e7052SJohn Crispin 
211656e7052SJohn Crispin /* QDMA Delay Interrupt Register */
212656e7052SJohn Crispin #define MTK_QDMA_DELAY_INT	0x1A0C
213656e7052SJohn Crispin 
214656e7052SJohn Crispin /* QDMA Flow Control Register */
215656e7052SJohn Crispin #define MTK_QDMA_FC_THRES	0x1A10
216656e7052SJohn Crispin #define FC_THRES_DROP_MODE	BIT(20)
217656e7052SJohn Crispin #define FC_THRES_DROP_EN	(7 << 16)
218656e7052SJohn Crispin #define FC_THRES_MIN		0x4444
219656e7052SJohn Crispin 
220656e7052SJohn Crispin /* QDMA Interrupt Status Register */
221656e7052SJohn Crispin #define MTK_QMTK_INT_STATUS	0x1A18
222671d41e6SJohn Crispin #define MTK_RX_DONE_DLY		BIT(30)
223bacfd110SNelson Chang #define MTK_RX_DONE_INT3	BIT(19)
224bacfd110SNelson Chang #define MTK_RX_DONE_INT2	BIT(18)
225656e7052SJohn Crispin #define MTK_RX_DONE_INT1	BIT(17)
226656e7052SJohn Crispin #define MTK_RX_DONE_INT0	BIT(16)
227656e7052SJohn Crispin #define MTK_TX_DONE_INT3	BIT(3)
228656e7052SJohn Crispin #define MTK_TX_DONE_INT2	BIT(2)
229656e7052SJohn Crispin #define MTK_TX_DONE_INT1	BIT(1)
230656e7052SJohn Crispin #define MTK_TX_DONE_INT0	BIT(0)
231671d41e6SJohn Crispin #define MTK_RX_DONE_INT		MTK_RX_DONE_DLY
232656e7052SJohn Crispin #define MTK_TX_DONE_INT		(MTK_TX_DONE_INT0 | MTK_TX_DONE_INT1 | \
233656e7052SJohn Crispin 				 MTK_TX_DONE_INT2 | MTK_TX_DONE_INT3)
234656e7052SJohn Crispin 
23580673029SJohn Crispin /* QDMA Interrupt grouping registers */
23680673029SJohn Crispin #define MTK_QDMA_INT_GRP1	0x1a20
23780673029SJohn Crispin #define MTK_QDMA_INT_GRP2	0x1a24
23880673029SJohn Crispin #define MTK_RLS_DONE_INT	BIT(0)
23980673029SJohn Crispin 
240656e7052SJohn Crispin /* QDMA Interrupt Status Register */
241656e7052SJohn Crispin #define MTK_QDMA_INT_MASK	0x1A1C
242656e7052SJohn Crispin 
243656e7052SJohn Crispin /* QDMA Interrupt Mask Register */
244656e7052SJohn Crispin #define MTK_QDMA_HRED2		0x1A44
245656e7052SJohn Crispin 
246656e7052SJohn Crispin /* QDMA TX Forward CPU Pointer Register */
247656e7052SJohn Crispin #define MTK_QTX_CTX_PTR		0x1B00
248656e7052SJohn Crispin 
249656e7052SJohn Crispin /* QDMA TX Forward DMA Pointer Register */
250656e7052SJohn Crispin #define MTK_QTX_DTX_PTR		0x1B04
251656e7052SJohn Crispin 
252656e7052SJohn Crispin /* QDMA TX Release CPU Pointer Register */
253656e7052SJohn Crispin #define MTK_QTX_CRX_PTR		0x1B10
254656e7052SJohn Crispin 
255656e7052SJohn Crispin /* QDMA TX Release DMA Pointer Register */
256656e7052SJohn Crispin #define MTK_QTX_DRX_PTR		0x1B14
257656e7052SJohn Crispin 
258656e7052SJohn Crispin /* QDMA FQ Head Pointer Register */
259656e7052SJohn Crispin #define MTK_QDMA_FQ_HEAD	0x1B20
260656e7052SJohn Crispin 
261656e7052SJohn Crispin /* QDMA FQ Head Pointer Register */
262656e7052SJohn Crispin #define MTK_QDMA_FQ_TAIL	0x1B24
263656e7052SJohn Crispin 
264656e7052SJohn Crispin /* QDMA FQ Free Page Counter Register */
265656e7052SJohn Crispin #define MTK_QDMA_FQ_CNT		0x1B28
266656e7052SJohn Crispin 
267656e7052SJohn Crispin /* QDMA FQ Free Page Buffer Length Register */
268656e7052SJohn Crispin #define MTK_QDMA_FQ_BLEN	0x1B2C
269656e7052SJohn Crispin 
270656e7052SJohn Crispin /* GMA1 Received Good Byte Count Register */
271656e7052SJohn Crispin #define MTK_GDM1_TX_GBCNT	0x2400
272656e7052SJohn Crispin #define MTK_STAT_OFFSET		0x40
273656e7052SJohn Crispin 
274656e7052SJohn Crispin /* QDMA descriptor txd4 */
275656e7052SJohn Crispin #define TX_DMA_CHKSUM		(0x7 << 29)
276656e7052SJohn Crispin #define TX_DMA_TSO		BIT(28)
277656e7052SJohn Crispin #define TX_DMA_FPORT_SHIFT	25
278656e7052SJohn Crispin #define TX_DMA_FPORT_MASK	0x7
279656e7052SJohn Crispin #define TX_DMA_INS_VLAN		BIT(16)
280656e7052SJohn Crispin 
281656e7052SJohn Crispin /* QDMA descriptor txd3 */
282656e7052SJohn Crispin #define TX_DMA_OWNER_CPU	BIT(31)
283656e7052SJohn Crispin #define TX_DMA_LS0		BIT(30)
284656e7052SJohn Crispin #define TX_DMA_PLEN0(_x)	(((_x) & MTK_TX_DMA_BUF_LEN) << 16)
285656e7052SJohn Crispin #define TX_DMA_SWC		BIT(14)
286656e7052SJohn Crispin #define TX_DMA_SDL(_x)		(((_x) & 0x3fff) << 16)
287656e7052SJohn Crispin 
288656e7052SJohn Crispin /* QDMA descriptor rxd2 */
289656e7052SJohn Crispin #define RX_DMA_DONE		BIT(31)
290656e7052SJohn Crispin #define RX_DMA_PLEN0(_x)	(((_x) & 0x3fff) << 16)
291656e7052SJohn Crispin #define RX_DMA_GET_PLEN0(_x)	(((_x) >> 16) & 0x3fff)
292656e7052SJohn Crispin 
293656e7052SJohn Crispin /* QDMA descriptor rxd3 */
294656e7052SJohn Crispin #define RX_DMA_VID(_x)		((_x) & 0xfff)
295656e7052SJohn Crispin 
296656e7052SJohn Crispin /* QDMA descriptor rxd4 */
297656e7052SJohn Crispin #define RX_DMA_L4_VALID		BIT(24)
298656e7052SJohn Crispin #define RX_DMA_FPORT_SHIFT	19
299656e7052SJohn Crispin #define RX_DMA_FPORT_MASK	0x7
300656e7052SJohn Crispin 
301656e7052SJohn Crispin /* PHY Indirect Access Control registers */
302656e7052SJohn Crispin #define MTK_PHY_IAC		0x10004
303656e7052SJohn Crispin #define PHY_IAC_ACCESS		BIT(31)
304656e7052SJohn Crispin #define PHY_IAC_READ		BIT(19)
305656e7052SJohn Crispin #define PHY_IAC_WRITE		BIT(18)
306656e7052SJohn Crispin #define PHY_IAC_START		BIT(16)
307656e7052SJohn Crispin #define PHY_IAC_ADDR_SHIFT	20
308656e7052SJohn Crispin #define PHY_IAC_REG_SHIFT	25
309656e7052SJohn Crispin #define PHY_IAC_TIMEOUT		HZ
310656e7052SJohn Crispin 
31142c03844SSean Wang #define MTK_MAC_MISC		0x1000c
31242c03844SSean Wang #define MTK_MUX_TO_ESW		BIT(0)
31342c03844SSean Wang 
314656e7052SJohn Crispin /* Mac control registers */
315656e7052SJohn Crispin #define MTK_MAC_MCR(x)		(0x10100 + (x * 0x100))
316656e7052SJohn Crispin #define MAC_MCR_MAX_RX_1536	BIT(24)
317656e7052SJohn Crispin #define MAC_MCR_IPG_CFG		(BIT(18) | BIT(16))
318656e7052SJohn Crispin #define MAC_MCR_FORCE_MODE	BIT(15)
319656e7052SJohn Crispin #define MAC_MCR_TX_EN		BIT(14)
320656e7052SJohn Crispin #define MAC_MCR_RX_EN		BIT(13)
321656e7052SJohn Crispin #define MAC_MCR_BACKOFF_EN	BIT(9)
322656e7052SJohn Crispin #define MAC_MCR_BACKPR_EN	BIT(8)
323656e7052SJohn Crispin #define MAC_MCR_FORCE_RX_FC	BIT(5)
324656e7052SJohn Crispin #define MAC_MCR_FORCE_TX_FC	BIT(4)
325656e7052SJohn Crispin #define MAC_MCR_SPEED_1000	BIT(3)
326656e7052SJohn Crispin #define MAC_MCR_SPEED_100	BIT(2)
327656e7052SJohn Crispin #define MAC_MCR_FORCE_DPX	BIT(1)
328656e7052SJohn Crispin #define MAC_MCR_FORCE_LINK	BIT(0)
329656e7052SJohn Crispin #define MAC_MCR_FIXED_LINK	(MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | \
330656e7052SJohn Crispin 				 MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN | \
331656e7052SJohn Crispin 				 MAC_MCR_RX_EN | MAC_MCR_BACKOFF_EN | \
332656e7052SJohn Crispin 				 MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_RX_FC | \
333656e7052SJohn Crispin 				 MAC_MCR_FORCE_TX_FC | MAC_MCR_SPEED_1000 | \
334656e7052SJohn Crispin 				 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_LINK)
335656e7052SJohn Crispin 
336f430dea7SSean Wang /* TRGMII RXC control register */
337f430dea7SSean Wang #define TRGMII_RCK_CTRL		0x10300
338f430dea7SSean Wang #define DQSI0(x)		((x << 0) & GENMASK(6, 0))
339f430dea7SSean Wang #define DQSI1(x)		((x << 8) & GENMASK(14, 8))
340f430dea7SSean Wang #define RXCTL_DMWTLAT(x)	((x << 16) & GENMASK(18, 16))
341f430dea7SSean Wang #define RXC_DQSISEL		BIT(30)
342f430dea7SSean Wang #define RCK_CTRL_RGMII_1000	(RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
343f430dea7SSean Wang #define RCK_CTRL_RGMII_10_100	RXCTL_DMWTLAT(2)
344f430dea7SSean Wang 
345f430dea7SSean Wang /* TRGMII RXC control register */
346f430dea7SSean Wang #define TRGMII_TCK_CTRL		0x10340
347f430dea7SSean Wang #define TXCTL_DMWTLAT(x)	((x << 16) & GENMASK(18, 16))
348f430dea7SSean Wang #define TXC_INV			BIT(30)
349f430dea7SSean Wang #define TCK_CTRL_RGMII_1000	TXCTL_DMWTLAT(2)
350f430dea7SSean Wang #define TCK_CTRL_RGMII_10_100	(TXC_INV | TXCTL_DMWTLAT(2))
351f430dea7SSean Wang 
352f430dea7SSean Wang /* TRGMII Interface mode register */
353f430dea7SSean Wang #define INTF_MODE		0x10390
354f430dea7SSean Wang #define TRGMII_INTF_DIS		BIT(0)
355f430dea7SSean Wang #define TRGMII_MODE		BIT(1)
356f430dea7SSean Wang #define TRGMII_CENTRAL_ALIGNED	BIT(2)
357f430dea7SSean Wang #define INTF_MODE_RGMII_1000    (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
358f430dea7SSean Wang #define INTF_MODE_RGMII_10_100  0
359f430dea7SSean Wang 
360656e7052SJohn Crispin /* GPIO port control registers for GMAC 2*/
361656e7052SJohn Crispin #define GPIO_OD33_CTRL8		0x4c0
362656e7052SJohn Crispin #define GPIO_BIAS_CTRL		0xed0
363656e7052SJohn Crispin #define GPIO_DRV_SEL10		0xf00
364656e7052SJohn Crispin 
365b95b6d99SNelson Chang /* ethernet subsystem chip id register */
366b95b6d99SNelson Chang #define ETHSYS_CHIPID0_3	0x0
367b95b6d99SNelson Chang #define ETHSYS_CHIPID4_7	0x4
368983e1a6cSNelson Chang #define MT7623_ETH		7623
36942c03844SSean Wang #define MT7622_ETH		7622
370889bcbdeSBjørn Mork #define MT7621_ETH		7621
371b95b6d99SNelson Chang 
372656e7052SJohn Crispin /* ethernet subsystem config register */
373656e7052SJohn Crispin #define ETHSYS_SYSCFG0		0x14
374656e7052SJohn Crispin #define SYSCFG0_GE_MASK		0x3
375656e7052SJohn Crispin #define SYSCFG0_GE_MODE(x, y)	(x << (12 + (y * 2)))
3767093f9d8SSean Wang #define SYSCFG0_SGMII_MASK     GENMASK(9, 8)
3777093f9d8SSean Wang #define SYSCFG0_SGMII_GMAC1    ((2 << 8) & SYSCFG0_SGMII_MASK)
3787093f9d8SSean Wang #define SYSCFG0_SGMII_GMAC2    ((3 << 8) & SYSCFG0_SGMII_MASK)
3797093f9d8SSean Wang #define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
3807093f9d8SSean Wang #define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
3817093f9d8SSean Wang 
382656e7052SJohn Crispin 
383f430dea7SSean Wang /* ethernet subsystem clock register */
384f430dea7SSean Wang #define ETHSYS_CLKCFG0		0x2c
385f430dea7SSean Wang #define ETHSYS_TRGMII_CLK_SEL362_5	BIT(11)
386f430dea7SSean Wang 
3872a8307aaSSean Wang /* ethernet reset control register */
3882a8307aaSSean Wang #define ETHSYS_RSTCTRL		0x34
3892a8307aaSSean Wang #define RSTCTRL_FE		BIT(6)
3902a8307aaSSean Wang #define RSTCTRL_PPE		BIT(31)
3912a8307aaSSean Wang 
39242c03844SSean Wang /* SGMII subsystem config registers */
39342c03844SSean Wang /* Register to auto-negotiation restart */
39442c03844SSean Wang #define SGMSYS_PCS_CONTROL_1	0x0
39542c03844SSean Wang #define SGMII_AN_RESTART	BIT(9)
39642c03844SSean Wang 
39742c03844SSean Wang /* Register to programmable link timer, the unit in 2 * 8ns */
39842c03844SSean Wang #define SGMSYS_PCS_LINK_TIMER	0x18
39942c03844SSean Wang #define SGMII_LINK_TIMER_DEFAULT	(0x186a0 & GENMASK(19, 0))
40042c03844SSean Wang 
40142c03844SSean Wang /* Register to control remote fault */
40242c03844SSean Wang #define SGMSYS_SGMII_MODE	0x20
40342c03844SSean Wang #define SGMII_REMOTE_FAULT_DIS	BIT(8)
40442c03844SSean Wang 
40542c03844SSean Wang /* Register to power up QPHY */
40642c03844SSean Wang #define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
40742c03844SSean Wang #define	SGMII_PHYA_PWD		BIT(4)
40842c03844SSean Wang 
4097093f9d8SSean Wang /* Infrasys subsystem config registers */
4107093f9d8SSean Wang #define INFRA_MISC2            0x70c
4117093f9d8SSean Wang #define CO_QPHY_SEL            BIT(0)
4127093f9d8SSean Wang #define GEPHY_MAC_SEL          BIT(1)
4137093f9d8SSean Wang 
414656e7052SJohn Crispin struct mtk_rx_dma {
415656e7052SJohn Crispin 	unsigned int rxd1;
416656e7052SJohn Crispin 	unsigned int rxd2;
417656e7052SJohn Crispin 	unsigned int rxd3;
418656e7052SJohn Crispin 	unsigned int rxd4;
419656e7052SJohn Crispin } __packed __aligned(4);
420656e7052SJohn Crispin 
421656e7052SJohn Crispin struct mtk_tx_dma {
422656e7052SJohn Crispin 	unsigned int txd1;
423656e7052SJohn Crispin 	unsigned int txd2;
424656e7052SJohn Crispin 	unsigned int txd3;
425656e7052SJohn Crispin 	unsigned int txd4;
426656e7052SJohn Crispin } __packed __aligned(4);
427656e7052SJohn Crispin 
428656e7052SJohn Crispin struct mtk_eth;
429656e7052SJohn Crispin struct mtk_mac;
430656e7052SJohn Crispin 
431656e7052SJohn Crispin /* struct mtk_hw_stats - the structure that holds the traffic statistics.
432656e7052SJohn Crispin  * @stats_lock:		make sure that stats operations are atomic
433656e7052SJohn Crispin  * @reg_offset:		the status register offset of the SoC
434656e7052SJohn Crispin  * @syncp:		the refcount
435656e7052SJohn Crispin  *
436656e7052SJohn Crispin  * All of the supported SoCs have hardware counters for traffic statistics.
437656e7052SJohn Crispin  * Whenever the status IRQ triggers we can read the latest stats from these
438656e7052SJohn Crispin  * counters and store them in this struct.
439656e7052SJohn Crispin  */
440656e7052SJohn Crispin struct mtk_hw_stats {
441656e7052SJohn Crispin 	u64 tx_bytes;
442656e7052SJohn Crispin 	u64 tx_packets;
443656e7052SJohn Crispin 	u64 tx_skip;
444656e7052SJohn Crispin 	u64 tx_collisions;
445656e7052SJohn Crispin 	u64 rx_bytes;
446656e7052SJohn Crispin 	u64 rx_packets;
447656e7052SJohn Crispin 	u64 rx_overflow;
448656e7052SJohn Crispin 	u64 rx_fcs_errors;
449656e7052SJohn Crispin 	u64 rx_short_errors;
450656e7052SJohn Crispin 	u64 rx_long_errors;
451656e7052SJohn Crispin 	u64 rx_checksum_errors;
452656e7052SJohn Crispin 	u64 rx_flow_control_packets;
453656e7052SJohn Crispin 
454656e7052SJohn Crispin 	spinlock_t		stats_lock;
455656e7052SJohn Crispin 	u32			reg_offset;
456656e7052SJohn Crispin 	struct u64_stats_sync	syncp;
457656e7052SJohn Crispin };
458656e7052SJohn Crispin 
459656e7052SJohn Crispin enum mtk_tx_flags {
460134d2152SSean Wang 	/* PDMA descriptor can point at 1-2 segments. This enum allows us to
461134d2152SSean Wang 	 * track how memory was allocated so that it can be freed properly.
462134d2152SSean Wang 	 */
463656e7052SJohn Crispin 	MTK_TX_FLAGS_SINGLE0	= 0x01,
464656e7052SJohn Crispin 	MTK_TX_FLAGS_PAGE0	= 0x02,
465134d2152SSean Wang 
466134d2152SSean Wang 	/* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
467134d2152SSean Wang 	 * SKB out instead of looking up through hardware TX descriptor.
468134d2152SSean Wang 	 */
469134d2152SSean Wang 	MTK_TX_FLAGS_FPORT0	= 0x04,
470134d2152SSean Wang 	MTK_TX_FLAGS_FPORT1	= 0x08,
471656e7052SJohn Crispin };
472656e7052SJohn Crispin 
473549e5495SSean Wang /* This enum allows us to identify how the clock is defined on the array of the
474549e5495SSean Wang  * clock in the order
475549e5495SSean Wang  */
476549e5495SSean Wang enum mtk_clks_map {
477549e5495SSean Wang 	MTK_CLK_ETHIF,
478d438e298SSean Wang 	MTK_CLK_SGMIITOP,
479549e5495SSean Wang 	MTK_CLK_ESW,
48042c03844SSean Wang 	MTK_CLK_GP0,
481549e5495SSean Wang 	MTK_CLK_GP1,
482549e5495SSean Wang 	MTK_CLK_GP2,
483d438e298SSean Wang 	MTK_CLK_FE,
484f430dea7SSean Wang 	MTK_CLK_TRGPLL,
48542c03844SSean Wang 	MTK_CLK_SGMII_TX_250M,
48642c03844SSean Wang 	MTK_CLK_SGMII_RX_250M,
48742c03844SSean Wang 	MTK_CLK_SGMII_CDR_REF,
48842c03844SSean Wang 	MTK_CLK_SGMII_CDR_FB,
489d438e298SSean Wang 	MTK_CLK_SGMII2_TX_250M,
490d438e298SSean Wang 	MTK_CLK_SGMII2_RX_250M,
491d438e298SSean Wang 	MTK_CLK_SGMII2_CDR_REF,
492d438e298SSean Wang 	MTK_CLK_SGMII2_CDR_FB,
49342c03844SSean Wang 	MTK_CLK_SGMII_CK,
49442c03844SSean Wang 	MTK_CLK_ETH2PLL,
495549e5495SSean Wang 	MTK_CLK_MAX
496549e5495SSean Wang };
497549e5495SSean Wang 
4982ec50f57SSean Wang #define MT7623_CLKS_BITMAP	(BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) |  \
4992ec50f57SSean Wang 				 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
5002ec50f57SSean Wang 				 BIT(MTK_CLK_TRGPLL))
50142c03844SSean Wang #define MT7622_CLKS_BITMAP	(BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) |  \
50242c03844SSean Wang 				 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
50342c03844SSean Wang 				 BIT(MTK_CLK_GP2) | \
50442c03844SSean Wang 				 BIT(MTK_CLK_SGMII_TX_250M) | \
50542c03844SSean Wang 				 BIT(MTK_CLK_SGMII_RX_250M) | \
50642c03844SSean Wang 				 BIT(MTK_CLK_SGMII_CDR_REF) | \
50742c03844SSean Wang 				 BIT(MTK_CLK_SGMII_CDR_FB) | \
50842c03844SSean Wang 				 BIT(MTK_CLK_SGMII_CK) | \
50942c03844SSean Wang 				 BIT(MTK_CLK_ETH2PLL))
510889bcbdeSBjørn Mork #define MT7621_CLKS_BITMAP	(0)
511d438e298SSean Wang #define MT7629_CLKS_BITMAP	(BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) |  \
512d438e298SSean Wang 				 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
513d438e298SSean Wang 				 BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
514d438e298SSean Wang 				 BIT(MTK_CLK_SGMII_TX_250M) | \
515d438e298SSean Wang 				 BIT(MTK_CLK_SGMII_RX_250M) | \
516d438e298SSean Wang 				 BIT(MTK_CLK_SGMII_CDR_REF) | \
517d438e298SSean Wang 				 BIT(MTK_CLK_SGMII_CDR_FB) | \
518d438e298SSean Wang 				 BIT(MTK_CLK_SGMII2_TX_250M) | \
519d438e298SSean Wang 				 BIT(MTK_CLK_SGMII2_RX_250M) | \
520d438e298SSean Wang 				 BIT(MTK_CLK_SGMII2_CDR_REF) | \
521d438e298SSean Wang 				 BIT(MTK_CLK_SGMII2_CDR_FB) | \
522d438e298SSean Wang 				 BIT(MTK_CLK_SGMII_CK) | \
523d438e298SSean Wang 				 BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
524889bcbdeSBjørn Mork 
5259ea4d311SSean Wang enum mtk_dev_state {
526dce6fa42SSean Wang 	MTK_HW_INIT,
527dce6fa42SSean Wang 	MTK_RESETTING
5289ea4d311SSean Wang };
5299ea4d311SSean Wang 
530656e7052SJohn Crispin /* struct mtk_tx_buf -	This struct holds the pointers to the memory pointed at
531656e7052SJohn Crispin  *			by the TX descriptor	s
532656e7052SJohn Crispin  * @skb:		The SKB pointer of the packet being sent
533656e7052SJohn Crispin  * @dma_addr0:		The base addr of the first segment
534656e7052SJohn Crispin  * @dma_len0:		The length of the first segment
535656e7052SJohn Crispin  * @dma_addr1:		The base addr of the second segment
536656e7052SJohn Crispin  * @dma_len1:		The length of the second segment
537656e7052SJohn Crispin  */
538656e7052SJohn Crispin struct mtk_tx_buf {
539656e7052SJohn Crispin 	struct sk_buff *skb;
540656e7052SJohn Crispin 	u32 flags;
541656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_ADDR(dma_addr0);
542656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_LEN(dma_len0);
543656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_ADDR(dma_addr1);
544656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_LEN(dma_len1);
545656e7052SJohn Crispin };
546656e7052SJohn Crispin 
547656e7052SJohn Crispin /* struct mtk_tx_ring -	This struct holds info describing a TX ring
548656e7052SJohn Crispin  * @dma:		The descriptor ring
549656e7052SJohn Crispin  * @buf:		The memory pointed at by the ring
550656e7052SJohn Crispin  * @phys:		The physical addr of tx_buf
551656e7052SJohn Crispin  * @next_free:		Pointer to the next free descriptor
552656e7052SJohn Crispin  * @last_free:		Pointer to the last free descriptor
553656e7052SJohn Crispin  * @thresh:		The threshold of minimum amount of free descriptors
554656e7052SJohn Crispin  * @free_count:		QDMA uses a linked list. Track how many free descriptors
555656e7052SJohn Crispin  *			are present
556656e7052SJohn Crispin  */
557656e7052SJohn Crispin struct mtk_tx_ring {
558656e7052SJohn Crispin 	struct mtk_tx_dma *dma;
559656e7052SJohn Crispin 	struct mtk_tx_buf *buf;
560656e7052SJohn Crispin 	dma_addr_t phys;
561656e7052SJohn Crispin 	struct mtk_tx_dma *next_free;
562656e7052SJohn Crispin 	struct mtk_tx_dma *last_free;
563656e7052SJohn Crispin 	u16 thresh;
564656e7052SJohn Crispin 	atomic_t free_count;
565656e7052SJohn Crispin };
566656e7052SJohn Crispin 
567ee406810SNelson Chang /* PDMA rx ring mode */
568ee406810SNelson Chang enum mtk_rx_flags {
569ee406810SNelson Chang 	MTK_RX_FLAGS_NORMAL = 0,
570ee406810SNelson Chang 	MTK_RX_FLAGS_HWLRO,
5716427dc1dSJohn Crispin 	MTK_RX_FLAGS_QDMA,
572ee406810SNelson Chang };
573ee406810SNelson Chang 
574656e7052SJohn Crispin /* struct mtk_rx_ring -	This struct holds info describing a RX ring
575656e7052SJohn Crispin  * @dma:		The descriptor ring
576656e7052SJohn Crispin  * @data:		The memory pointed at by the ring
577656e7052SJohn Crispin  * @phys:		The physical addr of rx_buf
578656e7052SJohn Crispin  * @frag_size:		How big can each fragment be
579656e7052SJohn Crispin  * @buf_size:		The size of each packet buffer
580656e7052SJohn Crispin  * @calc_idx:		The current head of ring
581656e7052SJohn Crispin  */
582656e7052SJohn Crispin struct mtk_rx_ring {
583656e7052SJohn Crispin 	struct mtk_rx_dma *dma;
584656e7052SJohn Crispin 	u8 **data;
585656e7052SJohn Crispin 	dma_addr_t phys;
586656e7052SJohn Crispin 	u16 frag_size;
587656e7052SJohn Crispin 	u16 buf_size;
588ee406810SNelson Chang 	u16 dma_size;
589ee406810SNelson Chang 	bool calc_idx_update;
590656e7052SJohn Crispin 	u16 calc_idx;
591ee406810SNelson Chang 	u32 crx_idx_reg;
592656e7052SJohn Crispin };
593656e7052SJohn Crispin 
5947093f9d8SSean Wang enum mtk_eth_mux {
5957093f9d8SSean Wang 	MTK_ETH_MUX_GDM1_TO_GMAC1_ESW,
5967093f9d8SSean Wang 	MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY,
5977093f9d8SSean Wang 	MTK_ETH_MUX_U3_GMAC2_TO_QPHY,
5987093f9d8SSean Wang 	MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII,
5997093f9d8SSean Wang 	MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII,
6007093f9d8SSean Wang 	MTK_ETH_MUX_MAX,
6017093f9d8SSean Wang };
6027093f9d8SSean Wang 
6037093f9d8SSean Wang enum mtk_eth_path {
6047093f9d8SSean Wang 	MTK_ETH_PATH_GMAC1_RGMII,
6057093f9d8SSean Wang 	MTK_ETH_PATH_GMAC1_TRGMII,
6067093f9d8SSean Wang 	MTK_ETH_PATH_GMAC1_SGMII,
6077093f9d8SSean Wang 	MTK_ETH_PATH_GMAC2_RGMII,
6087093f9d8SSean Wang 	MTK_ETH_PATH_GMAC2_SGMII,
6097093f9d8SSean Wang 	MTK_ETH_PATH_GMAC2_GEPHY,
6107093f9d8SSean Wang 	MTK_ETH_PATH_GDM1_ESW,
6117093f9d8SSean Wang 	MTK_ETH_PATH_MAX,
6127093f9d8SSean Wang };
6137093f9d8SSean Wang 
6147093f9d8SSean Wang /* Supported hardware group on SoCs */
6157093f9d8SSean Wang #define MTK_RGMII			BIT(0)
6167093f9d8SSean Wang #define MTK_TRGMII			BIT(1)
6177093f9d8SSean Wang #define MTK_SGMII			BIT(2)
6187093f9d8SSean Wang #define MTK_ESW				BIT(3)
6197093f9d8SSean Wang #define MTK_GEPHY			BIT(4)
6207093f9d8SSean Wang #define MTK_MUX				BIT(5)
6217093f9d8SSean Wang #define MTK_INFRA			BIT(6)
6227093f9d8SSean Wang #define MTK_SHARED_SGMII		BIT(7)
6237093f9d8SSean Wang #define MTK_HWLRO			BIT(8)
6247093f9d8SSean Wang #define MTK_SHARED_INT			BIT(9)
6257093f9d8SSean Wang 
6267093f9d8SSean Wang /* Supported path present on SoCs */
6277093f9d8SSean Wang #define MTK_PATH_BIT(x)         BIT((x) + 10)
6287093f9d8SSean Wang 
6297093f9d8SSean Wang #define MTK_GMAC1_RGMII \
6307093f9d8SSean Wang 	(MTK_PATH_BIT(MTK_ETH_PATH_GMAC1_RGMII) | MTK_RGMII)
6317093f9d8SSean Wang 
6327093f9d8SSean Wang #define MTK_GMAC1_TRGMII \
6337093f9d8SSean Wang 	(MTK_PATH_BIT(MTK_ETH_PATH_GMAC1_TRGMII) | MTK_TRGMII)
6347093f9d8SSean Wang 
6357093f9d8SSean Wang #define MTK_GMAC1_SGMII \
6367093f9d8SSean Wang 	(MTK_PATH_BIT(MTK_ETH_PATH_GMAC1_SGMII) | MTK_SGMII)
6377093f9d8SSean Wang 
6387093f9d8SSean Wang #define MTK_GMAC2_RGMII \
6397093f9d8SSean Wang 	(MTK_PATH_BIT(MTK_ETH_PATH_GMAC2_RGMII) | MTK_RGMII)
6407093f9d8SSean Wang 
6417093f9d8SSean Wang #define MTK_GMAC2_SGMII \
6427093f9d8SSean Wang 	(MTK_PATH_BIT(MTK_ETH_PATH_GMAC2_SGMII) | MTK_SGMII)
6437093f9d8SSean Wang 
6447093f9d8SSean Wang #define MTK_GMAC2_GEPHY \
6457093f9d8SSean Wang 	(MTK_PATH_BIT(MTK_ETH_PATH_GMAC2_GEPHY) | MTK_GEPHY)
6467093f9d8SSean Wang 
6477093f9d8SSean Wang #define MTK_GDM1_ESW \
6487093f9d8SSean Wang 	(MTK_PATH_BIT(MTK_ETH_PATH_GDM1_ESW) | MTK_ESW)
6497093f9d8SSean Wang 
6507093f9d8SSean Wang #define MTK_MUX_BIT(x)          BIT((x) + 20)
6517093f9d8SSean Wang 
6527093f9d8SSean Wang /* MUXes present on SoCs */
6537093f9d8SSean Wang /* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
6547093f9d8SSean Wang #define MTK_MUX_GDM1_TO_GMAC1_ESW       \
6557093f9d8SSean Wang 	(MTK_MUX_BIT(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW) | MTK_MUX)
6567093f9d8SSean Wang 
6577093f9d8SSean Wang /* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
6587093f9d8SSean Wang #define MTK_MUX_GMAC2_GMAC0_TO_GEPHY    \
6597093f9d8SSean Wang 	(MTK_MUX_BIT(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY) | MTK_MUX | MTK_INFRA)
6607093f9d8SSean Wang 
6617093f9d8SSean Wang /* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
6627093f9d8SSean Wang #define MTK_MUX_U3_GMAC2_TO_QPHY        \
6637093f9d8SSean Wang 	(MTK_MUX_BIT(MTK_ETH_MUX_U3_GMAC2_TO_QPHY) | MTK_MUX | MTK_INFRA)
6647093f9d8SSean Wang 
6657093f9d8SSean Wang /* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
6667093f9d8SSean Wang #define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII      \
6677093f9d8SSean Wang 	(MTK_MUX_BIT(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII) | MTK_MUX | \
6687093f9d8SSean Wang 	MTK_SHARED_SGMII)
6697093f9d8SSean Wang 
6707093f9d8SSean Wang /* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
6717093f9d8SSean Wang #define MTK_MUX_GMAC12_TO_GEPHY_SGMII   \
6727093f9d8SSean Wang 	(MTK_MUX_BIT(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII) | MTK_MUX)
6737093f9d8SSean Wang 
6742ec50f57SSean Wang #define MTK_HAS_CAPS(caps, _x)		(((caps) & (_x)) == (_x))
6752ec50f57SSean Wang 
6767093f9d8SSean Wang #define MT7622_CAPS  (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
6777093f9d8SSean Wang 		      MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
6787093f9d8SSean Wang 		      MTK_MUX_GDM1_TO_GMAC1_ESW | \
6797093f9d8SSean Wang 		      MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII)
6807093f9d8SSean Wang 
6817093f9d8SSean Wang #define MT7623_CAPS  (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII)
6827093f9d8SSean Wang 
6837093f9d8SSean Wang #define MT7629_CAPS  (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
6847093f9d8SSean Wang 		      MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
6857093f9d8SSean Wang 		      MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
6867093f9d8SSean Wang 		      MTK_MUX_U3_GMAC2_TO_QPHY | \
6877093f9d8SSean Wang 		      MTK_MUX_GMAC12_TO_GEPHY_SGMII)
6887093f9d8SSean Wang 
68942c03844SSean Wang /* struct mtk_eth_data -	This is the structure holding all differences
6902ec50f57SSean Wang  *				among various plaforms
6919ffee4a8SSean Wang  * @ana_rgc3:                   The offset for register ANA_RGC3 related to
6929ffee4a8SSean Wang  *				sgmiisys syscon
6932ec50f57SSean Wang  * @caps			Flags shown the extra capability for the SoC
6942ec50f57SSean Wang  * @required_clks		Flags shown the bitmap for required clocks on
6952ec50f57SSean Wang  *				the target SoC
696243dc5fbSSean Wang  * @required_pctl		A bool value to show whether the SoC requires
697243dc5fbSSean Wang  *				the extra setup for those pins used by GMAC.
6982ec50f57SSean Wang  */
6992ec50f57SSean Wang struct mtk_soc_data {
7009ffee4a8SSean Wang 	u32             ana_rgc3;
7012ec50f57SSean Wang 	u32		caps;
7022ec50f57SSean Wang 	u32		required_clks;
703243dc5fbSSean Wang 	bool		required_pctl;
7042ec50f57SSean Wang };
7052ec50f57SSean Wang 
706656e7052SJohn Crispin /* currently no SoC has more than 2 macs */
707656e7052SJohn Crispin #define MTK_MAX_DEVS			2
708656e7052SJohn Crispin 
7099ffee4a8SSean Wang #define MTK_SGMII_PHYSPEED_AN          BIT(31)
7109ffee4a8SSean Wang #define MTK_SGMII_PHYSPEED_MASK        GENMASK(0, 2)
7119ffee4a8SSean Wang #define MTK_SGMII_PHYSPEED_1000        BIT(0)
7129ffee4a8SSean Wang #define MTK_SGMII_PHYSPEED_2500        BIT(1)
7139ffee4a8SSean Wang #define MTK_HAS_FLAGS(flags, _x)       (((flags) & (_x)) == (_x))
7149ffee4a8SSean Wang 
7159ffee4a8SSean Wang /* struct mtk_sgmii -  This is the structure holding sgmii regmap and its
7169ffee4a8SSean Wang  *                     characteristics
7179ffee4a8SSean Wang  * @regmap:            The register map pointing at the range used to setup
7189ffee4a8SSean Wang  *                     SGMII modes
7199ffee4a8SSean Wang  * @flags:             The enum refers to which mode the sgmii wants to run on
7209ffee4a8SSean Wang  * @ana_rgc3:          The offset refers to register ANA_RGC3 related to regmap
7219ffee4a8SSean Wang  */
7229ffee4a8SSean Wang 
7239ffee4a8SSean Wang struct mtk_sgmii {
7249ffee4a8SSean Wang 	struct regmap   *regmap[MTK_MAX_DEVS];
7259ffee4a8SSean Wang 	u32             flags[MTK_MAX_DEVS];
7269ffee4a8SSean Wang 	u32             ana_rgc3;
7279ffee4a8SSean Wang };
7289ffee4a8SSean Wang 
729656e7052SJohn Crispin /* struct mtk_eth -	This is the main datasructure for holding the state
730656e7052SJohn Crispin  *			of the driver
731656e7052SJohn Crispin  * @dev:		The device pointer
732656e7052SJohn Crispin  * @base:		The mapped register i/o base
733656e7052SJohn Crispin  * @page_lock:		Make sure that register operations are atomic
7345cce0322SJohn Crispin  * @tx_irq__lock:	Make sure that IRQ register operations are atomic
7355cce0322SJohn Crispin  * @rx_irq__lock:	Make sure that IRQ register operations are atomic
736656e7052SJohn Crispin  * @dummy_dev:		we run 2 netdevs on 1 physical DMA ring and need a
737656e7052SJohn Crispin  *			dummy for NAPI to work
738656e7052SJohn Crispin  * @netdev:		The netdev instances
739656e7052SJohn Crispin  * @mac:		Each netdev is linked to a physical MAC
740656e7052SJohn Crispin  * @irq:		The IRQ that we are using
741656e7052SJohn Crispin  * @msg_enable:		Ethtool msg level
742656e7052SJohn Crispin  * @ethsys:		The register map pointing at the range used to setup
743656e7052SJohn Crispin  *			MII modes
7447093f9d8SSean Wang  * @infra:              The register map pointing at the range used to setup
7457093f9d8SSean Wang  *                      SGMII and GePHY path
746656e7052SJohn Crispin  * @pctl:		The register map pointing at the range used to setup
747656e7052SJohn Crispin  *			GMAC port drive/slew values
748656e7052SJohn Crispin  * @dma_refcnt:		track how many netdevs are using the DMA engine
7490c07ce7fSJohn Crispin  * @tx_ring:		Pointer to the memory holding info about the TX ring
7500c07ce7fSJohn Crispin  * @rx_ring:		Pointer to the memory holding info about the RX ring
7516427dc1dSJohn Crispin  * @rx_ring_qdma:	Pointer to the memory holding info about the QDMA RX ring
75280673029SJohn Crispin  * @tx_napi:		The TX NAPI struct
75380673029SJohn Crispin  * @rx_napi:		The RX NAPI struct
754656e7052SJohn Crispin  * @scratch_ring:	Newer SoCs need memory for a second HW managed TX ring
755605e4fe4SJohn Crispin  * @phy_scratch_ring:	physical address of scratch_ring
756656e7052SJohn Crispin  * @scratch_head:	The scratch memory that scratch_ring points to.
757549e5495SSean Wang  * @clks:		clock array for all clocks required
758656e7052SJohn Crispin  * @mii_bus:		If there is a bus we need to create an instance for it
7597c78b4adSJohn Crispin  * @pending_work:	The workqueue used to reset the dma ring
76042c03844SSean Wang  * @state:		Initialization and runtime state of the device
7612ec50f57SSean Wang  * @soc:		Holding specific data among vaious SoCs
762656e7052SJohn Crispin  */
763656e7052SJohn Crispin 
764656e7052SJohn Crispin struct mtk_eth {
765656e7052SJohn Crispin 	struct device			*dev;
766656e7052SJohn Crispin 	void __iomem			*base;
767656e7052SJohn Crispin 	spinlock_t			page_lock;
7685cce0322SJohn Crispin 	spinlock_t			tx_irq_lock;
7695cce0322SJohn Crispin 	spinlock_t			rx_irq_lock;
770656e7052SJohn Crispin 	struct net_device		dummy_dev;
771656e7052SJohn Crispin 	struct net_device		*netdev[MTK_MAX_DEVS];
772656e7052SJohn Crispin 	struct mtk_mac			*mac[MTK_MAX_DEVS];
77380673029SJohn Crispin 	int				irq[3];
774656e7052SJohn Crispin 	u32				msg_enable;
775656e7052SJohn Crispin 	unsigned long			sysclk;
776656e7052SJohn Crispin 	struct regmap			*ethsys;
7777093f9d8SSean Wang 	struct regmap                   *infra;
7789ffee4a8SSean Wang 	struct mtk_sgmii                *sgmii;
779656e7052SJohn Crispin 	struct regmap			*pctl;
780ee406810SNelson Chang 	bool				hwlro;
781c6d4e63eSElena Reshetova 	refcount_t			dma_refcnt;
782656e7052SJohn Crispin 	struct mtk_tx_ring		tx_ring;
783ee406810SNelson Chang 	struct mtk_rx_ring		rx_ring[MTK_MAX_RX_RING_NUM];
7846427dc1dSJohn Crispin 	struct mtk_rx_ring		rx_ring_qdma;
78580673029SJohn Crispin 	struct napi_struct		tx_napi;
786656e7052SJohn Crispin 	struct napi_struct		rx_napi;
787656e7052SJohn Crispin 	struct mtk_tx_dma		*scratch_ring;
788605e4fe4SJohn Crispin 	dma_addr_t			phy_scratch_ring;
789656e7052SJohn Crispin 	void				*scratch_head;
790549e5495SSean Wang 	struct clk			*clks[MTK_CLK_MAX];
791549e5495SSean Wang 
792656e7052SJohn Crispin 	struct mii_bus			*mii_bus;
7937c78b4adSJohn Crispin 	struct work_struct		pending_work;
7949ea4d311SSean Wang 	unsigned long			state;
7952ec50f57SSean Wang 
7962ec50f57SSean Wang 	const struct mtk_soc_data	*soc;
797656e7052SJohn Crispin };
798656e7052SJohn Crispin 
799656e7052SJohn Crispin /* struct mtk_mac -	the structure that holds the info about the MACs of the
800656e7052SJohn Crispin  *			SoC
801656e7052SJohn Crispin  * @id:			The number of the MAC
8029ea4d311SSean Wang  * @ge_mode:            Interface mode kept for setup restoring
803656e7052SJohn Crispin  * @of_node:		Our devicetree node
804656e7052SJohn Crispin  * @hw:			Backpointer to our main datastruture
805656e7052SJohn Crispin  * @hw_stats:		Packet statistics counter
806572de608SSean Wang  * @trgmii		Indicate if the MAC uses TRGMII connected to internal
807572de608SSean Wang 			switch
808656e7052SJohn Crispin  */
809656e7052SJohn Crispin struct mtk_mac {
810656e7052SJohn Crispin 	int				id;
8119ea4d311SSean Wang 	int				ge_mode;
812656e7052SJohn Crispin 	struct device_node		*of_node;
813656e7052SJohn Crispin 	struct mtk_eth			*hw;
814656e7052SJohn Crispin 	struct mtk_hw_stats		*hw_stats;
815ee406810SNelson Chang 	__be32				hwlro_ip[MTK_MAX_LRO_IP_CNT];
816ee406810SNelson Chang 	int				hwlro_ip_cnt;
817572de608SSean Wang 	bool				trgmii;
818656e7052SJohn Crispin };
819656e7052SJohn Crispin 
820656e7052SJohn Crispin /* the struct describing the SoC. these are declared in the soc_xyz.c files */
821656e7052SJohn Crispin extern const struct of_device_id of_mtk_match[];
822656e7052SJohn Crispin 
823656e7052SJohn Crispin /* read the hardware status register */
824656e7052SJohn Crispin void mtk_stats_update_mac(struct mtk_mac *mac);
825656e7052SJohn Crispin 
826656e7052SJohn Crispin void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
827656e7052SJohn Crispin u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
828656e7052SJohn Crispin 
8299ffee4a8SSean Wang int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *np,
8309ffee4a8SSean Wang 		   u32 ana_rgc3);
8319ffee4a8SSean Wang int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id);
8329ffee4a8SSean Wang int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id);
8337093f9d8SSean Wang int mtk_setup_hw_path(struct mtk_eth *eth, int mac_id, int phymode);
8349ffee4a8SSean Wang 
835656e7052SJohn Crispin #endif /* MTK_ETH_H */
836