1656e7052SJohn Crispin /*   This program is free software; you can redistribute it and/or modify
2656e7052SJohn Crispin  *   it under the terms of the GNU General Public License as published by
3656e7052SJohn Crispin  *   the Free Software Foundation; version 2 of the License
4656e7052SJohn Crispin  *
5656e7052SJohn Crispin  *   This program is distributed in the hope that it will be useful,
6656e7052SJohn Crispin  *   but WITHOUT ANY WARRANTY; without even the implied warranty of
7656e7052SJohn Crispin  *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
8656e7052SJohn Crispin  *   GNU General Public License for more details.
9656e7052SJohn Crispin  *
10656e7052SJohn Crispin  *   Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
11656e7052SJohn Crispin  *   Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
12656e7052SJohn Crispin  *   Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
13656e7052SJohn Crispin  */
14656e7052SJohn Crispin 
15656e7052SJohn Crispin #ifndef MTK_ETH_H
16656e7052SJohn Crispin #define MTK_ETH_H
17656e7052SJohn Crispin 
18c6d4e63eSElena Reshetova #include <linux/refcount.h>
19c6d4e63eSElena Reshetova 
20656e7052SJohn Crispin #define MTK_QDMA_PAGE_SIZE	2048
21656e7052SJohn Crispin #define	MTK_MAX_RX_LENGTH	1536
22656e7052SJohn Crispin #define MTK_TX_DMA_BUF_LEN	0x3fff
23656e7052SJohn Crispin #define MTK_DMA_SIZE		256
24656e7052SJohn Crispin #define MTK_NAPI_WEIGHT		64
25656e7052SJohn Crispin #define MTK_MAC_COUNT		2
26656e7052SJohn Crispin #define MTK_RX_ETH_HLEN		(VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
27656e7052SJohn Crispin #define MTK_RX_HLEN		(NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
28656e7052SJohn Crispin #define MTK_DMA_DUMMY_DESC	0xffffffff
29656e7052SJohn Crispin #define MTK_DEFAULT_MSG_ENABLE	(NETIF_MSG_DRV | \
30656e7052SJohn Crispin 				 NETIF_MSG_PROBE | \
31656e7052SJohn Crispin 				 NETIF_MSG_LINK | \
32656e7052SJohn Crispin 				 NETIF_MSG_TIMER | \
33656e7052SJohn Crispin 				 NETIF_MSG_IFDOWN | \
34656e7052SJohn Crispin 				 NETIF_MSG_IFUP | \
35656e7052SJohn Crispin 				 NETIF_MSG_RX_ERR | \
36656e7052SJohn Crispin 				 NETIF_MSG_TX_ERR)
37656e7052SJohn Crispin #define MTK_HW_FEATURES		(NETIF_F_IP_CSUM | \
38656e7052SJohn Crispin 				 NETIF_F_RXCSUM | \
39656e7052SJohn Crispin 				 NETIF_F_HW_VLAN_CTAG_TX | \
40656e7052SJohn Crispin 				 NETIF_F_HW_VLAN_CTAG_RX | \
41656e7052SJohn Crispin 				 NETIF_F_SG | NETIF_F_TSO | \
42656e7052SJohn Crispin 				 NETIF_F_TSO6 | \
43656e7052SJohn Crispin 				 NETIF_F_IPV6_CSUM)
44ee406810SNelson Chang #define NEXT_RX_DESP_IDX(X, Y)	(((X) + 1) & ((Y) - 1))
45ee406810SNelson Chang 
46ee406810SNelson Chang #define MTK_MAX_RX_RING_NUM	4
47ee406810SNelson Chang #define MTK_HW_LRO_DMA_SIZE	8
48ee406810SNelson Chang 
49ee406810SNelson Chang #define	MTK_MAX_LRO_RX_LENGTH		(4096 * 3)
50ee406810SNelson Chang #define	MTK_MAX_LRO_IP_CNT		2
51ee406810SNelson Chang #define	MTK_HW_LRO_TIMER_UNIT		1	/* 20 us */
52ee406810SNelson Chang #define	MTK_HW_LRO_REFRESH_TIME		50000	/* 1 sec. */
53ee406810SNelson Chang #define	MTK_HW_LRO_AGG_TIME		10	/* 200us */
54ee406810SNelson Chang #define	MTK_HW_LRO_AGE_TIME		50	/* 1ms */
55ee406810SNelson Chang #define	MTK_HW_LRO_MAX_AGG_CNT		64
56ee406810SNelson Chang #define	MTK_HW_LRO_BW_THRE		3000
57ee406810SNelson Chang #define	MTK_HW_LRO_REPLACE_DELTA	1000
58ee406810SNelson Chang #define	MTK_HW_LRO_SDL_REMAIN_ROOM	1522
59656e7052SJohn Crispin 
60656e7052SJohn Crispin /* Frame Engine Global Reset Register */
61656e7052SJohn Crispin #define MTK_RST_GL		0x04
62656e7052SJohn Crispin #define RST_GL_PSE		BIT(0)
63656e7052SJohn Crispin 
64656e7052SJohn Crispin /* Frame Engine Interrupt Status Register */
65656e7052SJohn Crispin #define MTK_INT_STATUS2		0x08
66656e7052SJohn Crispin #define MTK_GDM1_AF		BIT(28)
67656e7052SJohn Crispin #define MTK_GDM2_AF		BIT(29)
68656e7052SJohn Crispin 
69ee406810SNelson Chang /* PDMA HW LRO Alter Flow Timer Register */
70ee406810SNelson Chang #define MTK_PDMA_LRO_ALT_REFRESH_TIMER	0x1c
71ee406810SNelson Chang 
72656e7052SJohn Crispin /* Frame Engine Interrupt Grouping Register */
73656e7052SJohn Crispin #define MTK_FE_INT_GRP		0x20
74656e7052SJohn Crispin 
7587e3df49SSean Wang /* CDMP Ingress Control Register */
7687e3df49SSean Wang #define MTK_CDMQ_IG_CTRL	0x1400
7787e3df49SSean Wang #define MTK_CDMQ_STAG_EN	BIT(0)
7887e3df49SSean Wang 
79656e7052SJohn Crispin /* CDMP Exgress Control Register */
80656e7052SJohn Crispin #define MTK_CDMP_EG_CTRL	0x404
81656e7052SJohn Crispin 
82656e7052SJohn Crispin /* GDM Exgress Control Register */
83656e7052SJohn Crispin #define MTK_GDMA_FWD_CFG(x)	(0x500 + (x * 0x1000))
84656e7052SJohn Crispin #define MTK_GDMA_ICS_EN		BIT(22)
85656e7052SJohn Crispin #define MTK_GDMA_TCS_EN		BIT(21)
86656e7052SJohn Crispin #define MTK_GDMA_UCS_EN		BIT(20)
87656e7052SJohn Crispin 
88656e7052SJohn Crispin /* Unicast Filter MAC Address Register - Low */
89656e7052SJohn Crispin #define MTK_GDMA_MAC_ADRL(x)	(0x508 + (x * 0x1000))
90656e7052SJohn Crispin 
91656e7052SJohn Crispin /* Unicast Filter MAC Address Register - High */
92656e7052SJohn Crispin #define MTK_GDMA_MAC_ADRH(x)	(0x50C + (x * 0x1000))
93656e7052SJohn Crispin 
94bacfd110SNelson Chang /* PDMA RX Base Pointer Register */
95bacfd110SNelson Chang #define MTK_PRX_BASE_PTR0	0x900
96ee406810SNelson Chang #define MTK_PRX_BASE_PTR_CFG(x)	(MTK_PRX_BASE_PTR0 + (x * 0x10))
97bacfd110SNelson Chang 
98bacfd110SNelson Chang /* PDMA RX Maximum Count Register */
99bacfd110SNelson Chang #define MTK_PRX_MAX_CNT0	0x904
100ee406810SNelson Chang #define MTK_PRX_MAX_CNT_CFG(x)	(MTK_PRX_MAX_CNT0 + (x * 0x10))
101bacfd110SNelson Chang 
102bacfd110SNelson Chang /* PDMA RX CPU Pointer Register */
103bacfd110SNelson Chang #define MTK_PRX_CRX_IDX0	0x908
104ee406810SNelson Chang #define MTK_PRX_CRX_IDX_CFG(x)	(MTK_PRX_CRX_IDX0 + (x * 0x10))
105ee406810SNelson Chang 
106ee406810SNelson Chang /* PDMA HW LRO Control Registers */
107ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW0	0x980
108ee406810SNelson Chang #define MTK_LRO_EN			BIT(0)
109ee406810SNelson Chang #define MTK_L3_CKS_UPD_EN		BIT(7)
110ee406810SNelson Chang #define MTK_LRO_ALT_PKT_CNT_MODE	BIT(21)
111ca3ba106SNelson Chang #define MTK_LRO_RING_RELINQUISH_REQ	(0x7 << 26)
112ca3ba106SNelson Chang #define MTK_LRO_RING_RELINQUISH_DONE	(0x7 << 29)
113ee406810SNelson Chang 
114ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW1	0x984
115ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW2	0x988
116ee406810SNelson Chang #define MTK_PDMA_LRO_CTRL_DW3	0x98c
117ee406810SNelson Chang #define MTK_ADMA_MODE		BIT(15)
118ee406810SNelson Chang #define MTK_LRO_MIN_RXD_SDL	(MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
119bacfd110SNelson Chang 
120bacfd110SNelson Chang /* PDMA Global Configuration Register */
121bacfd110SNelson Chang #define MTK_PDMA_GLO_CFG	0xa04
122bacfd110SNelson Chang #define MTK_MULTI_EN		BIT(10)
123bacfd110SNelson Chang 
124bacfd110SNelson Chang /* PDMA Reset Index Register */
125bacfd110SNelson Chang #define MTK_PDMA_RST_IDX	0xa08
126bacfd110SNelson Chang #define MTK_PST_DRX_IDX0	BIT(16)
127ee406810SNelson Chang #define MTK_PST_DRX_IDX_CFG(x)	(MTK_PST_DRX_IDX0 << (x))
128bacfd110SNelson Chang 
129bacfd110SNelson Chang /* PDMA Delay Interrupt Register */
130bacfd110SNelson Chang #define MTK_PDMA_DELAY_INT		0xa0c
131671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_EN		BIT(15)
132671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_PINT		4
133671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_PINT_SHIFT	8
134671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_PTIME		4
135671d41e6SJohn Crispin #define MTK_PDMA_DELAY_RX_DELAY		\
136671d41e6SJohn Crispin 	(MTK_PDMA_DELAY_RX_EN | MTK_PDMA_DELAY_RX_PTIME | \
137671d41e6SJohn Crispin 	(MTK_PDMA_DELAY_RX_PINT << MTK_PDMA_DELAY_RX_PINT_SHIFT))
138bacfd110SNelson Chang 
139bacfd110SNelson Chang /* PDMA Interrupt Status Register */
140bacfd110SNelson Chang #define MTK_PDMA_INT_STATUS	0xa20
141bacfd110SNelson Chang 
142bacfd110SNelson Chang /* PDMA Interrupt Mask Register */
143bacfd110SNelson Chang #define MTK_PDMA_INT_MASK	0xa28
144bacfd110SNelson Chang 
145ee406810SNelson Chang /* PDMA HW LRO Alter Flow Delta Register */
146ee406810SNelson Chang #define MTK_PDMA_LRO_ALT_SCORE_DELTA	0xa4c
147ee406810SNelson Chang 
14880673029SJohn Crispin /* PDMA Interrupt grouping registers */
14980673029SJohn Crispin #define MTK_PDMA_INT_GRP1	0xa50
15080673029SJohn Crispin #define MTK_PDMA_INT_GRP2	0xa54
15180673029SJohn Crispin 
152ee406810SNelson Chang /* PDMA HW LRO IP Setting Registers */
153ee406810SNelson Chang #define MTK_LRO_RX_RING0_DIP_DW0	0xb04
154ee406810SNelson Chang #define MTK_LRO_DIP_DW0_CFG(x)		(MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
155ee406810SNelson Chang #define MTK_RING_MYIP_VLD		BIT(9)
156ee406810SNelson Chang 
157ee406810SNelson Chang /* PDMA HW LRO Ring Control Registers */
158ee406810SNelson Chang #define MTK_LRO_RX_RING0_CTRL_DW1	0xb28
159ee406810SNelson Chang #define MTK_LRO_RX_RING0_CTRL_DW2	0xb2c
160ee406810SNelson Chang #define MTK_LRO_RX_RING0_CTRL_DW3	0xb30
161ee406810SNelson Chang #define MTK_LRO_CTRL_DW1_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
162ee406810SNelson Chang #define MTK_LRO_CTRL_DW2_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
163ee406810SNelson Chang #define MTK_LRO_CTRL_DW3_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
164ee406810SNelson Chang #define MTK_RING_AGE_TIME_L		((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
165ee406810SNelson Chang #define MTK_RING_AGE_TIME_H		((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
166ee406810SNelson Chang #define MTK_RING_AUTO_LERAN_MODE	(3 << 6)
167ee406810SNelson Chang #define MTK_RING_VLD			BIT(8)
168ee406810SNelson Chang #define MTK_RING_MAX_AGG_TIME		((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
169ee406810SNelson Chang #define MTK_RING_MAX_AGG_CNT_L		((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
170ee406810SNelson Chang #define MTK_RING_MAX_AGG_CNT_H		((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
171ee406810SNelson Chang 
172656e7052SJohn Crispin /* QDMA TX Queue Configuration Registers */
173656e7052SJohn Crispin #define MTK_QTX_CFG(x)		(0x1800 + (x * 0x10))
174656e7052SJohn Crispin #define QDMA_RES_THRES		4
175656e7052SJohn Crispin 
176656e7052SJohn Crispin /* QDMA TX Queue Scheduler Registers */
177656e7052SJohn Crispin #define MTK_QTX_SCH(x)		(0x1804 + (x * 0x10))
178656e7052SJohn Crispin 
179656e7052SJohn Crispin /* QDMA RX Base Pointer Register */
180656e7052SJohn Crispin #define MTK_QRX_BASE_PTR0	0x1900
181656e7052SJohn Crispin 
182656e7052SJohn Crispin /* QDMA RX Maximum Count Register */
183656e7052SJohn Crispin #define MTK_QRX_MAX_CNT0	0x1904
184656e7052SJohn Crispin 
185656e7052SJohn Crispin /* QDMA RX CPU Pointer Register */
186656e7052SJohn Crispin #define MTK_QRX_CRX_IDX0	0x1908
187656e7052SJohn Crispin 
188656e7052SJohn Crispin /* QDMA RX DMA Pointer Register */
189656e7052SJohn Crispin #define MTK_QRX_DRX_IDX0	0x190C
190656e7052SJohn Crispin 
191656e7052SJohn Crispin /* QDMA Global Configuration Register */
192656e7052SJohn Crispin #define MTK_QDMA_GLO_CFG	0x1A04
193656e7052SJohn Crispin #define MTK_RX_2B_OFFSET	BIT(31)
194656e7052SJohn Crispin #define MTK_RX_BT_32DWORDS	(3 << 11)
1956675086dSJohn Crispin #define MTK_NDP_CO_PRO		BIT(10)
196656e7052SJohn Crispin #define MTK_TX_WB_DDONE		BIT(6)
197656e7052SJohn Crispin #define MTK_DMA_SIZE_16DWORDS	(2 << 4)
198656e7052SJohn Crispin #define MTK_RX_DMA_BUSY		BIT(3)
199656e7052SJohn Crispin #define MTK_TX_DMA_BUSY		BIT(1)
200656e7052SJohn Crispin #define MTK_RX_DMA_EN		BIT(2)
201656e7052SJohn Crispin #define MTK_TX_DMA_EN		BIT(0)
202656e7052SJohn Crispin #define MTK_DMA_BUSY_TIMEOUT	HZ
203656e7052SJohn Crispin 
204656e7052SJohn Crispin /* QDMA Reset Index Register */
205656e7052SJohn Crispin #define MTK_QDMA_RST_IDX	0x1A08
206656e7052SJohn Crispin 
207656e7052SJohn Crispin /* QDMA Delay Interrupt Register */
208656e7052SJohn Crispin #define MTK_QDMA_DELAY_INT	0x1A0C
209656e7052SJohn Crispin 
210656e7052SJohn Crispin /* QDMA Flow Control Register */
211656e7052SJohn Crispin #define MTK_QDMA_FC_THRES	0x1A10
212656e7052SJohn Crispin #define FC_THRES_DROP_MODE	BIT(20)
213656e7052SJohn Crispin #define FC_THRES_DROP_EN	(7 << 16)
214656e7052SJohn Crispin #define FC_THRES_MIN		0x4444
215656e7052SJohn Crispin 
216656e7052SJohn Crispin /* QDMA Interrupt Status Register */
217656e7052SJohn Crispin #define MTK_QMTK_INT_STATUS	0x1A18
218671d41e6SJohn Crispin #define MTK_RX_DONE_DLY		BIT(30)
219bacfd110SNelson Chang #define MTK_RX_DONE_INT3	BIT(19)
220bacfd110SNelson Chang #define MTK_RX_DONE_INT2	BIT(18)
221656e7052SJohn Crispin #define MTK_RX_DONE_INT1	BIT(17)
222656e7052SJohn Crispin #define MTK_RX_DONE_INT0	BIT(16)
223656e7052SJohn Crispin #define MTK_TX_DONE_INT3	BIT(3)
224656e7052SJohn Crispin #define MTK_TX_DONE_INT2	BIT(2)
225656e7052SJohn Crispin #define MTK_TX_DONE_INT1	BIT(1)
226656e7052SJohn Crispin #define MTK_TX_DONE_INT0	BIT(0)
227671d41e6SJohn Crispin #define MTK_RX_DONE_INT		MTK_RX_DONE_DLY
228656e7052SJohn Crispin #define MTK_TX_DONE_INT		(MTK_TX_DONE_INT0 | MTK_TX_DONE_INT1 | \
229656e7052SJohn Crispin 				 MTK_TX_DONE_INT2 | MTK_TX_DONE_INT3)
230656e7052SJohn Crispin 
23180673029SJohn Crispin /* QDMA Interrupt grouping registers */
23280673029SJohn Crispin #define MTK_QDMA_INT_GRP1	0x1a20
23380673029SJohn Crispin #define MTK_QDMA_INT_GRP2	0x1a24
23480673029SJohn Crispin #define MTK_RLS_DONE_INT	BIT(0)
23580673029SJohn Crispin 
236656e7052SJohn Crispin /* QDMA Interrupt Status Register */
237656e7052SJohn Crispin #define MTK_QDMA_INT_MASK	0x1A1C
238656e7052SJohn Crispin 
239656e7052SJohn Crispin /* QDMA Interrupt Mask Register */
240656e7052SJohn Crispin #define MTK_QDMA_HRED2		0x1A44
241656e7052SJohn Crispin 
242656e7052SJohn Crispin /* QDMA TX Forward CPU Pointer Register */
243656e7052SJohn Crispin #define MTK_QTX_CTX_PTR		0x1B00
244656e7052SJohn Crispin 
245656e7052SJohn Crispin /* QDMA TX Forward DMA Pointer Register */
246656e7052SJohn Crispin #define MTK_QTX_DTX_PTR		0x1B04
247656e7052SJohn Crispin 
248656e7052SJohn Crispin /* QDMA TX Release CPU Pointer Register */
249656e7052SJohn Crispin #define MTK_QTX_CRX_PTR		0x1B10
250656e7052SJohn Crispin 
251656e7052SJohn Crispin /* QDMA TX Release DMA Pointer Register */
252656e7052SJohn Crispin #define MTK_QTX_DRX_PTR		0x1B14
253656e7052SJohn Crispin 
254656e7052SJohn Crispin /* QDMA FQ Head Pointer Register */
255656e7052SJohn Crispin #define MTK_QDMA_FQ_HEAD	0x1B20
256656e7052SJohn Crispin 
257656e7052SJohn Crispin /* QDMA FQ Head Pointer Register */
258656e7052SJohn Crispin #define MTK_QDMA_FQ_TAIL	0x1B24
259656e7052SJohn Crispin 
260656e7052SJohn Crispin /* QDMA FQ Free Page Counter Register */
261656e7052SJohn Crispin #define MTK_QDMA_FQ_CNT		0x1B28
262656e7052SJohn Crispin 
263656e7052SJohn Crispin /* QDMA FQ Free Page Buffer Length Register */
264656e7052SJohn Crispin #define MTK_QDMA_FQ_BLEN	0x1B2C
265656e7052SJohn Crispin 
266656e7052SJohn Crispin /* GMA1 Received Good Byte Count Register */
267656e7052SJohn Crispin #define MTK_GDM1_TX_GBCNT	0x2400
268656e7052SJohn Crispin #define MTK_STAT_OFFSET		0x40
269656e7052SJohn Crispin 
270656e7052SJohn Crispin /* QDMA descriptor txd4 */
271656e7052SJohn Crispin #define TX_DMA_CHKSUM		(0x7 << 29)
272656e7052SJohn Crispin #define TX_DMA_TSO		BIT(28)
273656e7052SJohn Crispin #define TX_DMA_FPORT_SHIFT	25
274656e7052SJohn Crispin #define TX_DMA_FPORT_MASK	0x7
275656e7052SJohn Crispin #define TX_DMA_INS_VLAN		BIT(16)
276656e7052SJohn Crispin 
277656e7052SJohn Crispin /* QDMA descriptor txd3 */
278656e7052SJohn Crispin #define TX_DMA_OWNER_CPU	BIT(31)
279656e7052SJohn Crispin #define TX_DMA_LS0		BIT(30)
280656e7052SJohn Crispin #define TX_DMA_PLEN0(_x)	(((_x) & MTK_TX_DMA_BUF_LEN) << 16)
281656e7052SJohn Crispin #define TX_DMA_SWC		BIT(14)
282656e7052SJohn Crispin #define TX_DMA_SDL(_x)		(((_x) & 0x3fff) << 16)
283656e7052SJohn Crispin 
284656e7052SJohn Crispin /* QDMA descriptor rxd2 */
285656e7052SJohn Crispin #define RX_DMA_DONE		BIT(31)
286656e7052SJohn Crispin #define RX_DMA_PLEN0(_x)	(((_x) & 0x3fff) << 16)
287656e7052SJohn Crispin #define RX_DMA_GET_PLEN0(_x)	(((_x) >> 16) & 0x3fff)
288656e7052SJohn Crispin 
289656e7052SJohn Crispin /* QDMA descriptor rxd3 */
290656e7052SJohn Crispin #define RX_DMA_VID(_x)		((_x) & 0xfff)
291656e7052SJohn Crispin 
292656e7052SJohn Crispin /* QDMA descriptor rxd4 */
293656e7052SJohn Crispin #define RX_DMA_L4_VALID		BIT(24)
294656e7052SJohn Crispin #define RX_DMA_FPORT_SHIFT	19
295656e7052SJohn Crispin #define RX_DMA_FPORT_MASK	0x7
296656e7052SJohn Crispin 
297656e7052SJohn Crispin /* PHY Indirect Access Control registers */
298656e7052SJohn Crispin #define MTK_PHY_IAC		0x10004
299656e7052SJohn Crispin #define PHY_IAC_ACCESS		BIT(31)
300656e7052SJohn Crispin #define PHY_IAC_READ		BIT(19)
301656e7052SJohn Crispin #define PHY_IAC_WRITE		BIT(18)
302656e7052SJohn Crispin #define PHY_IAC_START		BIT(16)
303656e7052SJohn Crispin #define PHY_IAC_ADDR_SHIFT	20
304656e7052SJohn Crispin #define PHY_IAC_REG_SHIFT	25
305656e7052SJohn Crispin #define PHY_IAC_TIMEOUT		HZ
306656e7052SJohn Crispin 
30742c03844SSean Wang #define MTK_MAC_MISC		0x1000c
30842c03844SSean Wang #define MTK_MUX_TO_ESW		BIT(0)
30942c03844SSean Wang 
310656e7052SJohn Crispin /* Mac control registers */
311656e7052SJohn Crispin #define MTK_MAC_MCR(x)		(0x10100 + (x * 0x100))
312656e7052SJohn Crispin #define MAC_MCR_MAX_RX_1536	BIT(24)
313656e7052SJohn Crispin #define MAC_MCR_IPG_CFG		(BIT(18) | BIT(16))
314656e7052SJohn Crispin #define MAC_MCR_FORCE_MODE	BIT(15)
315656e7052SJohn Crispin #define MAC_MCR_TX_EN		BIT(14)
316656e7052SJohn Crispin #define MAC_MCR_RX_EN		BIT(13)
317656e7052SJohn Crispin #define MAC_MCR_BACKOFF_EN	BIT(9)
318656e7052SJohn Crispin #define MAC_MCR_BACKPR_EN	BIT(8)
319656e7052SJohn Crispin #define MAC_MCR_FORCE_RX_FC	BIT(5)
320656e7052SJohn Crispin #define MAC_MCR_FORCE_TX_FC	BIT(4)
321656e7052SJohn Crispin #define MAC_MCR_SPEED_1000	BIT(3)
322656e7052SJohn Crispin #define MAC_MCR_SPEED_100	BIT(2)
323656e7052SJohn Crispin #define MAC_MCR_FORCE_DPX	BIT(1)
324656e7052SJohn Crispin #define MAC_MCR_FORCE_LINK	BIT(0)
325656e7052SJohn Crispin #define MAC_MCR_FIXED_LINK	(MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | \
326656e7052SJohn Crispin 				 MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN | \
327656e7052SJohn Crispin 				 MAC_MCR_RX_EN | MAC_MCR_BACKOFF_EN | \
328656e7052SJohn Crispin 				 MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_RX_FC | \
329656e7052SJohn Crispin 				 MAC_MCR_FORCE_TX_FC | MAC_MCR_SPEED_1000 | \
330656e7052SJohn Crispin 				 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_LINK)
331656e7052SJohn Crispin 
332f430dea7SSean Wang /* TRGMII RXC control register */
333f430dea7SSean Wang #define TRGMII_RCK_CTRL		0x10300
334f430dea7SSean Wang #define DQSI0(x)		((x << 0) & GENMASK(6, 0))
335f430dea7SSean Wang #define DQSI1(x)		((x << 8) & GENMASK(14, 8))
336f430dea7SSean Wang #define RXCTL_DMWTLAT(x)	((x << 16) & GENMASK(18, 16))
337f430dea7SSean Wang #define RXC_DQSISEL		BIT(30)
338f430dea7SSean Wang #define RCK_CTRL_RGMII_1000	(RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
339f430dea7SSean Wang #define RCK_CTRL_RGMII_10_100	RXCTL_DMWTLAT(2)
340f430dea7SSean Wang 
341f430dea7SSean Wang /* TRGMII RXC control register */
342f430dea7SSean Wang #define TRGMII_TCK_CTRL		0x10340
343f430dea7SSean Wang #define TXCTL_DMWTLAT(x)	((x << 16) & GENMASK(18, 16))
344f430dea7SSean Wang #define TXC_INV			BIT(30)
345f430dea7SSean Wang #define TCK_CTRL_RGMII_1000	TXCTL_DMWTLAT(2)
346f430dea7SSean Wang #define TCK_CTRL_RGMII_10_100	(TXC_INV | TXCTL_DMWTLAT(2))
347f430dea7SSean Wang 
348f430dea7SSean Wang /* TRGMII Interface mode register */
349f430dea7SSean Wang #define INTF_MODE		0x10390
350f430dea7SSean Wang #define TRGMII_INTF_DIS		BIT(0)
351f430dea7SSean Wang #define TRGMII_MODE		BIT(1)
352f430dea7SSean Wang #define TRGMII_CENTRAL_ALIGNED	BIT(2)
353f430dea7SSean Wang #define INTF_MODE_RGMII_1000    (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
354f430dea7SSean Wang #define INTF_MODE_RGMII_10_100  0
355f430dea7SSean Wang 
356656e7052SJohn Crispin /* GPIO port control registers for GMAC 2*/
357656e7052SJohn Crispin #define GPIO_OD33_CTRL8		0x4c0
358656e7052SJohn Crispin #define GPIO_BIAS_CTRL		0xed0
359656e7052SJohn Crispin #define GPIO_DRV_SEL10		0xf00
360656e7052SJohn Crispin 
361b95b6d99SNelson Chang /* ethernet subsystem chip id register */
362b95b6d99SNelson Chang #define ETHSYS_CHIPID0_3	0x0
363b95b6d99SNelson Chang #define ETHSYS_CHIPID4_7	0x4
364983e1a6cSNelson Chang #define MT7623_ETH		7623
36542c03844SSean Wang #define MT7622_ETH		7622
366b95b6d99SNelson Chang 
367656e7052SJohn Crispin /* ethernet subsystem config register */
368656e7052SJohn Crispin #define ETHSYS_SYSCFG0		0x14
369656e7052SJohn Crispin #define SYSCFG0_GE_MASK		0x3
370656e7052SJohn Crispin #define SYSCFG0_GE_MODE(x, y)	(x << (12 + (y * 2)))
37142c03844SSean Wang #define SYSCFG0_SGMII_MASK	(3 << 8)
37242c03844SSean Wang #define SYSCFG0_SGMII_GMAC1	((2 << 8) & GENMASK(9, 8))
37342c03844SSean Wang #define SYSCFG0_SGMII_GMAC2	((3 << 8) & GENMASK(9, 8))
374656e7052SJohn Crispin 
375f430dea7SSean Wang /* ethernet subsystem clock register */
376f430dea7SSean Wang #define ETHSYS_CLKCFG0		0x2c
377f430dea7SSean Wang #define ETHSYS_TRGMII_CLK_SEL362_5	BIT(11)
378f430dea7SSean Wang 
3792a8307aaSSean Wang /* ethernet reset control register */
3802a8307aaSSean Wang #define ETHSYS_RSTCTRL		0x34
3812a8307aaSSean Wang #define RSTCTRL_FE		BIT(6)
3822a8307aaSSean Wang #define RSTCTRL_PPE		BIT(31)
3832a8307aaSSean Wang 
38442c03844SSean Wang /* SGMII subsystem config registers */
38542c03844SSean Wang /* Register to auto-negotiation restart */
38642c03844SSean Wang #define SGMSYS_PCS_CONTROL_1	0x0
38742c03844SSean Wang #define SGMII_AN_RESTART	BIT(9)
38842c03844SSean Wang 
38942c03844SSean Wang /* Register to programmable link timer, the unit in 2 * 8ns */
39042c03844SSean Wang #define SGMSYS_PCS_LINK_TIMER	0x18
39142c03844SSean Wang #define SGMII_LINK_TIMER_DEFAULT	(0x186a0 & GENMASK(19, 0))
39242c03844SSean Wang 
39342c03844SSean Wang /* Register to control remote fault */
39442c03844SSean Wang #define SGMSYS_SGMII_MODE	0x20
39542c03844SSean Wang #define SGMII_REMOTE_FAULT_DIS	BIT(8)
39642c03844SSean Wang 
39742c03844SSean Wang /* Register to power up QPHY */
39842c03844SSean Wang #define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
39942c03844SSean Wang #define	SGMII_PHYA_PWD		BIT(4)
40042c03844SSean Wang 
401656e7052SJohn Crispin struct mtk_rx_dma {
402656e7052SJohn Crispin 	unsigned int rxd1;
403656e7052SJohn Crispin 	unsigned int rxd2;
404656e7052SJohn Crispin 	unsigned int rxd3;
405656e7052SJohn Crispin 	unsigned int rxd4;
406656e7052SJohn Crispin } __packed __aligned(4);
407656e7052SJohn Crispin 
408656e7052SJohn Crispin struct mtk_tx_dma {
409656e7052SJohn Crispin 	unsigned int txd1;
410656e7052SJohn Crispin 	unsigned int txd2;
411656e7052SJohn Crispin 	unsigned int txd3;
412656e7052SJohn Crispin 	unsigned int txd4;
413656e7052SJohn Crispin } __packed __aligned(4);
414656e7052SJohn Crispin 
415656e7052SJohn Crispin struct mtk_eth;
416656e7052SJohn Crispin struct mtk_mac;
417656e7052SJohn Crispin 
418656e7052SJohn Crispin /* struct mtk_hw_stats - the structure that holds the traffic statistics.
419656e7052SJohn Crispin  * @stats_lock:		make sure that stats operations are atomic
420656e7052SJohn Crispin  * @reg_offset:		the status register offset of the SoC
421656e7052SJohn Crispin  * @syncp:		the refcount
422656e7052SJohn Crispin  *
423656e7052SJohn Crispin  * All of the supported SoCs have hardware counters for traffic statistics.
424656e7052SJohn Crispin  * Whenever the status IRQ triggers we can read the latest stats from these
425656e7052SJohn Crispin  * counters and store them in this struct.
426656e7052SJohn Crispin  */
427656e7052SJohn Crispin struct mtk_hw_stats {
428656e7052SJohn Crispin 	u64 tx_bytes;
429656e7052SJohn Crispin 	u64 tx_packets;
430656e7052SJohn Crispin 	u64 tx_skip;
431656e7052SJohn Crispin 	u64 tx_collisions;
432656e7052SJohn Crispin 	u64 rx_bytes;
433656e7052SJohn Crispin 	u64 rx_packets;
434656e7052SJohn Crispin 	u64 rx_overflow;
435656e7052SJohn Crispin 	u64 rx_fcs_errors;
436656e7052SJohn Crispin 	u64 rx_short_errors;
437656e7052SJohn Crispin 	u64 rx_long_errors;
438656e7052SJohn Crispin 	u64 rx_checksum_errors;
439656e7052SJohn Crispin 	u64 rx_flow_control_packets;
440656e7052SJohn Crispin 
441656e7052SJohn Crispin 	spinlock_t		stats_lock;
442656e7052SJohn Crispin 	u32			reg_offset;
443656e7052SJohn Crispin 	struct u64_stats_sync	syncp;
444656e7052SJohn Crispin };
445656e7052SJohn Crispin 
446656e7052SJohn Crispin enum mtk_tx_flags {
447134d2152SSean Wang 	/* PDMA descriptor can point at 1-2 segments. This enum allows us to
448134d2152SSean Wang 	 * track how memory was allocated so that it can be freed properly.
449134d2152SSean Wang 	 */
450656e7052SJohn Crispin 	MTK_TX_FLAGS_SINGLE0	= 0x01,
451656e7052SJohn Crispin 	MTK_TX_FLAGS_PAGE0	= 0x02,
452134d2152SSean Wang 
453134d2152SSean Wang 	/* MTK_TX_FLAGS_FPORTx allows tracking which port the transmitted
454134d2152SSean Wang 	 * SKB out instead of looking up through hardware TX descriptor.
455134d2152SSean Wang 	 */
456134d2152SSean Wang 	MTK_TX_FLAGS_FPORT0	= 0x04,
457134d2152SSean Wang 	MTK_TX_FLAGS_FPORT1	= 0x08,
458656e7052SJohn Crispin };
459656e7052SJohn Crispin 
460549e5495SSean Wang /* This enum allows us to identify how the clock is defined on the array of the
461549e5495SSean Wang  * clock in the order
462549e5495SSean Wang  */
463549e5495SSean Wang enum mtk_clks_map {
464549e5495SSean Wang 	MTK_CLK_ETHIF,
465549e5495SSean Wang 	MTK_CLK_ESW,
46642c03844SSean Wang 	MTK_CLK_GP0,
467549e5495SSean Wang 	MTK_CLK_GP1,
468549e5495SSean Wang 	MTK_CLK_GP2,
469f430dea7SSean Wang 	MTK_CLK_TRGPLL,
47042c03844SSean Wang 	MTK_CLK_SGMII_TX_250M,
47142c03844SSean Wang 	MTK_CLK_SGMII_RX_250M,
47242c03844SSean Wang 	MTK_CLK_SGMII_CDR_REF,
47342c03844SSean Wang 	MTK_CLK_SGMII_CDR_FB,
47442c03844SSean Wang 	MTK_CLK_SGMII_CK,
47542c03844SSean Wang 	MTK_CLK_ETH2PLL,
476549e5495SSean Wang 	MTK_CLK_MAX
477549e5495SSean Wang };
478549e5495SSean Wang 
4792ec50f57SSean Wang #define MT7623_CLKS_BITMAP	(BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) |  \
4802ec50f57SSean Wang 				 BIT(MTK_CLK_GP1) | BIT(MTK_CLK_GP2) | \
4812ec50f57SSean Wang 				 BIT(MTK_CLK_TRGPLL))
48242c03844SSean Wang #define MT7622_CLKS_BITMAP	(BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) |  \
48342c03844SSean Wang 				 BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
48442c03844SSean Wang 				 BIT(MTK_CLK_GP2) | \
48542c03844SSean Wang 				 BIT(MTK_CLK_SGMII_TX_250M) | \
48642c03844SSean Wang 				 BIT(MTK_CLK_SGMII_RX_250M) | \
48742c03844SSean Wang 				 BIT(MTK_CLK_SGMII_CDR_REF) | \
48842c03844SSean Wang 				 BIT(MTK_CLK_SGMII_CDR_FB) | \
48942c03844SSean Wang 				 BIT(MTK_CLK_SGMII_CK) | \
49042c03844SSean Wang 				 BIT(MTK_CLK_ETH2PLL))
4919ea4d311SSean Wang enum mtk_dev_state {
492dce6fa42SSean Wang 	MTK_HW_INIT,
493dce6fa42SSean Wang 	MTK_RESETTING
4949ea4d311SSean Wang };
4959ea4d311SSean Wang 
496656e7052SJohn Crispin /* struct mtk_tx_buf -	This struct holds the pointers to the memory pointed at
497656e7052SJohn Crispin  *			by the TX descriptor	s
498656e7052SJohn Crispin  * @skb:		The SKB pointer of the packet being sent
499656e7052SJohn Crispin  * @dma_addr0:		The base addr of the first segment
500656e7052SJohn Crispin  * @dma_len0:		The length of the first segment
501656e7052SJohn Crispin  * @dma_addr1:		The base addr of the second segment
502656e7052SJohn Crispin  * @dma_len1:		The length of the second segment
503656e7052SJohn Crispin  */
504656e7052SJohn Crispin struct mtk_tx_buf {
505656e7052SJohn Crispin 	struct sk_buff *skb;
506656e7052SJohn Crispin 	u32 flags;
507656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_ADDR(dma_addr0);
508656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_LEN(dma_len0);
509656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_ADDR(dma_addr1);
510656e7052SJohn Crispin 	DEFINE_DMA_UNMAP_LEN(dma_len1);
511656e7052SJohn Crispin };
512656e7052SJohn Crispin 
513656e7052SJohn Crispin /* struct mtk_tx_ring -	This struct holds info describing a TX ring
514656e7052SJohn Crispin  * @dma:		The descriptor ring
515656e7052SJohn Crispin  * @buf:		The memory pointed at by the ring
516656e7052SJohn Crispin  * @phys:		The physical addr of tx_buf
517656e7052SJohn Crispin  * @next_free:		Pointer to the next free descriptor
518656e7052SJohn Crispin  * @last_free:		Pointer to the last free descriptor
519656e7052SJohn Crispin  * @thresh:		The threshold of minimum amount of free descriptors
520656e7052SJohn Crispin  * @free_count:		QDMA uses a linked list. Track how many free descriptors
521656e7052SJohn Crispin  *			are present
522656e7052SJohn Crispin  */
523656e7052SJohn Crispin struct mtk_tx_ring {
524656e7052SJohn Crispin 	struct mtk_tx_dma *dma;
525656e7052SJohn Crispin 	struct mtk_tx_buf *buf;
526656e7052SJohn Crispin 	dma_addr_t phys;
527656e7052SJohn Crispin 	struct mtk_tx_dma *next_free;
528656e7052SJohn Crispin 	struct mtk_tx_dma *last_free;
529656e7052SJohn Crispin 	u16 thresh;
530656e7052SJohn Crispin 	atomic_t free_count;
531656e7052SJohn Crispin };
532656e7052SJohn Crispin 
533ee406810SNelson Chang /* PDMA rx ring mode */
534ee406810SNelson Chang enum mtk_rx_flags {
535ee406810SNelson Chang 	MTK_RX_FLAGS_NORMAL = 0,
536ee406810SNelson Chang 	MTK_RX_FLAGS_HWLRO,
5376427dc1dSJohn Crispin 	MTK_RX_FLAGS_QDMA,
538ee406810SNelson Chang };
539ee406810SNelson Chang 
540656e7052SJohn Crispin /* struct mtk_rx_ring -	This struct holds info describing a RX ring
541656e7052SJohn Crispin  * @dma:		The descriptor ring
542656e7052SJohn Crispin  * @data:		The memory pointed at by the ring
543656e7052SJohn Crispin  * @phys:		The physical addr of rx_buf
544656e7052SJohn Crispin  * @frag_size:		How big can each fragment be
545656e7052SJohn Crispin  * @buf_size:		The size of each packet buffer
546656e7052SJohn Crispin  * @calc_idx:		The current head of ring
547656e7052SJohn Crispin  */
548656e7052SJohn Crispin struct mtk_rx_ring {
549656e7052SJohn Crispin 	struct mtk_rx_dma *dma;
550656e7052SJohn Crispin 	u8 **data;
551656e7052SJohn Crispin 	dma_addr_t phys;
552656e7052SJohn Crispin 	u16 frag_size;
553656e7052SJohn Crispin 	u16 buf_size;
554ee406810SNelson Chang 	u16 dma_size;
555ee406810SNelson Chang 	bool calc_idx_update;
556656e7052SJohn Crispin 	u16 calc_idx;
557ee406810SNelson Chang 	u32 crx_idx_reg;
558656e7052SJohn Crispin };
559656e7052SJohn Crispin 
5602ec50f57SSean Wang #define MTK_TRGMII			BIT(0)
5612ec50f57SSean Wang #define MTK_GMAC1_TRGMII		(BIT(1) | MTK_TRGMII)
56242c03844SSean Wang #define MTK_ESW				BIT(4)
56342c03844SSean Wang #define MTK_GMAC1_ESW			(BIT(5) | MTK_ESW)
56442c03844SSean Wang #define MTK_SGMII			BIT(8)
56542c03844SSean Wang #define MTK_GMAC1_SGMII			(BIT(9) | MTK_SGMII)
56642c03844SSean Wang #define MTK_GMAC2_SGMII			(BIT(10) | MTK_SGMII)
56742c03844SSean Wang #define MTK_DUAL_GMAC_SHARED_SGMII	(BIT(11) | MTK_GMAC1_SGMII | \
56842c03844SSean Wang 					 MTK_GMAC2_SGMII)
5692ec50f57SSean Wang #define MTK_HAS_CAPS(caps, _x)		(((caps) & (_x)) == (_x))
5702ec50f57SSean Wang 
57142c03844SSean Wang /* struct mtk_eth_data -	This is the structure holding all differences
5722ec50f57SSean Wang  *				among various plaforms
5732ec50f57SSean Wang  * @caps			Flags shown the extra capability for the SoC
5742ec50f57SSean Wang  * @required_clks		Flags shown the bitmap for required clocks on
5752ec50f57SSean Wang  *				the target SoC
5762ec50f57SSean Wang  */
5772ec50f57SSean Wang struct mtk_soc_data {
5782ec50f57SSean Wang 	u32		caps;
5792ec50f57SSean Wang 	u32		required_clks;
5802ec50f57SSean Wang };
5812ec50f57SSean Wang 
582656e7052SJohn Crispin /* currently no SoC has more than 2 macs */
583656e7052SJohn Crispin #define MTK_MAX_DEVS			2
584656e7052SJohn Crispin 
585656e7052SJohn Crispin /* struct mtk_eth -	This is the main datasructure for holding the state
586656e7052SJohn Crispin  *			of the driver
587656e7052SJohn Crispin  * @dev:		The device pointer
588656e7052SJohn Crispin  * @base:		The mapped register i/o base
589656e7052SJohn Crispin  * @page_lock:		Make sure that register operations are atomic
5905cce0322SJohn Crispin  * @tx_irq__lock:	Make sure that IRQ register operations are atomic
5915cce0322SJohn Crispin  * @rx_irq__lock:	Make sure that IRQ register operations are atomic
592656e7052SJohn Crispin  * @dummy_dev:		we run 2 netdevs on 1 physical DMA ring and need a
593656e7052SJohn Crispin  *			dummy for NAPI to work
594656e7052SJohn Crispin  * @netdev:		The netdev instances
595656e7052SJohn Crispin  * @mac:		Each netdev is linked to a physical MAC
596656e7052SJohn Crispin  * @irq:		The IRQ that we are using
597656e7052SJohn Crispin  * @msg_enable:		Ethtool msg level
598656e7052SJohn Crispin  * @ethsys:		The register map pointing at the range used to setup
599656e7052SJohn Crispin  *			MII modes
60042c03844SSean Wang  * @sgmiisys:		The register map pointing at the range used to setup
60142c03844SSean Wang  *			SGMII modes
602656e7052SJohn Crispin  * @pctl:		The register map pointing at the range used to setup
603656e7052SJohn Crispin  *			GMAC port drive/slew values
604656e7052SJohn Crispin  * @dma_refcnt:		track how many netdevs are using the DMA engine
6050c07ce7fSJohn Crispin  * @tx_ring:		Pointer to the memory holding info about the TX ring
6060c07ce7fSJohn Crispin  * @rx_ring:		Pointer to the memory holding info about the RX ring
6076427dc1dSJohn Crispin  * @rx_ring_qdma:	Pointer to the memory holding info about the QDMA RX ring
60880673029SJohn Crispin  * @tx_napi:		The TX NAPI struct
60980673029SJohn Crispin  * @rx_napi:		The RX NAPI struct
610656e7052SJohn Crispin  * @scratch_ring:	Newer SoCs need memory for a second HW managed TX ring
611605e4fe4SJohn Crispin  * @phy_scratch_ring:	physical address of scratch_ring
612656e7052SJohn Crispin  * @scratch_head:	The scratch memory that scratch_ring points to.
613549e5495SSean Wang  * @clks:		clock array for all clocks required
614656e7052SJohn Crispin  * @mii_bus:		If there is a bus we need to create an instance for it
6157c78b4adSJohn Crispin  * @pending_work:	The workqueue used to reset the dma ring
61642c03844SSean Wang  * @state:		Initialization and runtime state of the device
6172ec50f57SSean Wang  * @soc:		Holding specific data among vaious SoCs
618656e7052SJohn Crispin  */
619656e7052SJohn Crispin 
620656e7052SJohn Crispin struct mtk_eth {
621656e7052SJohn Crispin 	struct device			*dev;
622656e7052SJohn Crispin 	void __iomem			*base;
623656e7052SJohn Crispin 	spinlock_t			page_lock;
6245cce0322SJohn Crispin 	spinlock_t			tx_irq_lock;
6255cce0322SJohn Crispin 	spinlock_t			rx_irq_lock;
626656e7052SJohn Crispin 	struct net_device		dummy_dev;
627656e7052SJohn Crispin 	struct net_device		*netdev[MTK_MAX_DEVS];
628656e7052SJohn Crispin 	struct mtk_mac			*mac[MTK_MAX_DEVS];
62980673029SJohn Crispin 	int				irq[3];
630656e7052SJohn Crispin 	u32				msg_enable;
631656e7052SJohn Crispin 	unsigned long			sysclk;
632656e7052SJohn Crispin 	struct regmap			*ethsys;
63342c03844SSean Wang 	struct regmap			*sgmiisys;
634656e7052SJohn Crispin 	struct regmap			*pctl;
635b95b6d99SNelson Chang 	u32				chip_id;
636ee406810SNelson Chang 	bool				hwlro;
637c6d4e63eSElena Reshetova 	refcount_t			dma_refcnt;
638656e7052SJohn Crispin 	struct mtk_tx_ring		tx_ring;
639ee406810SNelson Chang 	struct mtk_rx_ring		rx_ring[MTK_MAX_RX_RING_NUM];
6406427dc1dSJohn Crispin 	struct mtk_rx_ring		rx_ring_qdma;
64180673029SJohn Crispin 	struct napi_struct		tx_napi;
642656e7052SJohn Crispin 	struct napi_struct		rx_napi;
643656e7052SJohn Crispin 	struct mtk_tx_dma		*scratch_ring;
644605e4fe4SJohn Crispin 	dma_addr_t			phy_scratch_ring;
645656e7052SJohn Crispin 	void				*scratch_head;
646549e5495SSean Wang 	struct clk			*clks[MTK_CLK_MAX];
647549e5495SSean Wang 
648656e7052SJohn Crispin 	struct mii_bus			*mii_bus;
6497c78b4adSJohn Crispin 	struct work_struct		pending_work;
6509ea4d311SSean Wang 	unsigned long			state;
6512ec50f57SSean Wang 
6522ec50f57SSean Wang 	const struct mtk_soc_data	*soc;
653656e7052SJohn Crispin };
654656e7052SJohn Crispin 
655656e7052SJohn Crispin /* struct mtk_mac -	the structure that holds the info about the MACs of the
656656e7052SJohn Crispin  *			SoC
657656e7052SJohn Crispin  * @id:			The number of the MAC
6589ea4d311SSean Wang  * @ge_mode:            Interface mode kept for setup restoring
659656e7052SJohn Crispin  * @of_node:		Our devicetree node
660656e7052SJohn Crispin  * @hw:			Backpointer to our main datastruture
661656e7052SJohn Crispin  * @hw_stats:		Packet statistics counter
662572de608SSean Wang  * @trgmii		Indicate if the MAC uses TRGMII connected to internal
663572de608SSean Wang 			switch
664656e7052SJohn Crispin  */
665656e7052SJohn Crispin struct mtk_mac {
666656e7052SJohn Crispin 	int				id;
6679ea4d311SSean Wang 	int				ge_mode;
668656e7052SJohn Crispin 	struct device_node		*of_node;
669656e7052SJohn Crispin 	struct mtk_eth			*hw;
670656e7052SJohn Crispin 	struct mtk_hw_stats		*hw_stats;
671ee406810SNelson Chang 	__be32				hwlro_ip[MTK_MAX_LRO_IP_CNT];
672ee406810SNelson Chang 	int				hwlro_ip_cnt;
673572de608SSean Wang 	bool				trgmii;
674656e7052SJohn Crispin };
675656e7052SJohn Crispin 
676656e7052SJohn Crispin /* the struct describing the SoC. these are declared in the soc_xyz.c files */
677656e7052SJohn Crispin extern const struct of_device_id of_mtk_match[];
678656e7052SJohn Crispin 
679656e7052SJohn Crispin /* read the hardware status register */
680656e7052SJohn Crispin void mtk_stats_update_mac(struct mtk_mac *mac);
681656e7052SJohn Crispin 
682656e7052SJohn Crispin void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
683656e7052SJohn Crispin u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
684656e7052SJohn Crispin 
685656e7052SJohn Crispin #endif /* MTK_ETH_H */
686