1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Marvell RVU Ethernet driver 3 * 4 * Copyright (C) 2020 Marvell. 5 * 6 */ 7 8 #ifndef OTX2_COMMON_H 9 #define OTX2_COMMON_H 10 11 #include <linux/ethtool.h> 12 #include <linux/pci.h> 13 #include <linux/iommu.h> 14 #include <linux/net_tstamp.h> 15 #include <linux/ptp_clock_kernel.h> 16 #include <linux/timecounter.h> 17 #include <linux/soc/marvell/octeontx2/asm.h> 18 #include <net/macsec.h> 19 #include <net/pkt_cls.h> 20 #include <net/devlink.h> 21 #include <linux/time64.h> 22 #include <linux/dim.h> 23 #include <uapi/linux/if_macsec.h> 24 25 #include <mbox.h> 26 #include <npc.h> 27 #include "otx2_reg.h" 28 #include "otx2_txrx.h" 29 #include "otx2_devlink.h" 30 #include <rvu_trace.h> 31 #include "qos.h" 32 33 /* IPv4 flag more fragment bit */ 34 #define IPV4_FLAG_MORE 0x20 35 36 /* PCI device IDs */ 37 #define PCI_DEVID_OCTEONTX2_RVU_PF 0xA063 38 #define PCI_DEVID_OCTEONTX2_RVU_VF 0xA064 39 #define PCI_DEVID_OCTEONTX2_RVU_AFVF 0xA0F8 40 41 #define PCI_SUBSYS_DEVID_96XX_RVU_PFVF 0xB200 42 #define PCI_SUBSYS_DEVID_CN10K_B_RVU_PFVF 0xBD00 43 44 /* PCI BAR nos */ 45 #define PCI_CFG_REG_BAR_NUM 2 46 #define PCI_MBOX_BAR_NUM 4 47 48 #define NAME_SIZE 32 49 50 #ifdef CONFIG_DCB 51 /* Max priority supported for PFC */ 52 #define NIX_PF_PFC_PRIO_MAX 8 53 #endif 54 55 enum arua_mapped_qtypes { 56 AURA_NIX_RQ, 57 AURA_NIX_SQ, 58 }; 59 60 /* NIX LF interrupts range*/ 61 #define NIX_LF_QINT_VEC_START 0x00 62 #define NIX_LF_CINT_VEC_START 0x40 63 #define NIX_LF_GINT_VEC 0x80 64 #define NIX_LF_ERR_VEC 0x81 65 #define NIX_LF_POISON_VEC 0x82 66 67 /* Send skid of 2000 packets required for CQ size of 4K CQEs. */ 68 #define SEND_CQ_SKID 2000 69 70 #define OTX2_GET_RX_STATS(reg) \ 71 otx2_read64(pfvf, NIX_LF_RX_STATX(reg)) 72 #define OTX2_GET_TX_STATS(reg) \ 73 otx2_read64(pfvf, NIX_LF_TX_STATX(reg)) 74 75 struct otx2_lmt_info { 76 u64 lmt_addr; 77 u16 lmt_id; 78 }; 79 /* RSS configuration */ 80 struct otx2_rss_ctx { 81 u8 ind_tbl[MAX_RSS_INDIR_TBL_SIZE]; 82 }; 83 84 struct otx2_rss_info { 85 u8 enable; 86 u32 flowkey_cfg; 87 u16 rss_size; 88 #define RSS_HASH_KEY_SIZE 44 /* 352 bit key */ 89 u8 key[RSS_HASH_KEY_SIZE]; 90 struct otx2_rss_ctx *rss_ctx[MAX_RSS_GROUPS]; 91 }; 92 93 /* NIX (or NPC) RX errors */ 94 enum otx2_errlvl { 95 NPC_ERRLVL_RE, 96 NPC_ERRLVL_LID_LA, 97 NPC_ERRLVL_LID_LB, 98 NPC_ERRLVL_LID_LC, 99 NPC_ERRLVL_LID_LD, 100 NPC_ERRLVL_LID_LE, 101 NPC_ERRLVL_LID_LF, 102 NPC_ERRLVL_LID_LG, 103 NPC_ERRLVL_LID_LH, 104 NPC_ERRLVL_NIX = 0x0F, 105 }; 106 107 enum otx2_errcodes_re { 108 /* NPC_ERRLVL_RE errcodes */ 109 ERRCODE_FCS = 0x7, 110 ERRCODE_FCS_RCV = 0x8, 111 ERRCODE_UNDERSIZE = 0x10, 112 ERRCODE_OVERSIZE = 0x11, 113 ERRCODE_OL2_LEN_MISMATCH = 0x12, 114 /* NPC_ERRLVL_NIX errcodes */ 115 ERRCODE_OL3_LEN = 0x10, 116 ERRCODE_OL4_LEN = 0x11, 117 ERRCODE_OL4_CSUM = 0x12, 118 ERRCODE_IL3_LEN = 0x20, 119 ERRCODE_IL4_LEN = 0x21, 120 ERRCODE_IL4_CSUM = 0x22, 121 }; 122 123 /* NIX TX stats */ 124 enum nix_stat_lf_tx { 125 TX_UCAST = 0x0, 126 TX_BCAST = 0x1, 127 TX_MCAST = 0x2, 128 TX_DROP = 0x3, 129 TX_OCTS = 0x4, 130 TX_STATS_ENUM_LAST, 131 }; 132 133 /* NIX RX stats */ 134 enum nix_stat_lf_rx { 135 RX_OCTS = 0x0, 136 RX_UCAST = 0x1, 137 RX_BCAST = 0x2, 138 RX_MCAST = 0x3, 139 RX_DROP = 0x4, 140 RX_DROP_OCTS = 0x5, 141 RX_FCS = 0x6, 142 RX_ERR = 0x7, 143 RX_DRP_BCAST = 0x8, 144 RX_DRP_MCAST = 0x9, 145 RX_DRP_L3BCAST = 0xa, 146 RX_DRP_L3MCAST = 0xb, 147 RX_STATS_ENUM_LAST, 148 }; 149 150 struct otx2_dev_stats { 151 u64 rx_bytes; 152 u64 rx_frames; 153 u64 rx_ucast_frames; 154 u64 rx_bcast_frames; 155 u64 rx_mcast_frames; 156 u64 rx_drops; 157 158 u64 tx_bytes; 159 u64 tx_frames; 160 u64 tx_ucast_frames; 161 u64 tx_bcast_frames; 162 u64 tx_mcast_frames; 163 u64 tx_drops; 164 }; 165 166 /* Driver counted stats */ 167 struct otx2_drv_stats { 168 atomic_t rx_fcs_errs; 169 atomic_t rx_oversize_errs; 170 atomic_t rx_undersize_errs; 171 atomic_t rx_csum_errs; 172 atomic_t rx_len_errs; 173 atomic_t rx_other_errs; 174 }; 175 176 struct mbox { 177 struct otx2_mbox mbox; 178 struct work_struct mbox_wrk; 179 struct otx2_mbox mbox_up; 180 struct work_struct mbox_up_wrk; 181 struct otx2_nic *pfvf; 182 void *bbuf_base; /* Bounce buffer for mbox memory */ 183 struct mutex lock; /* serialize mailbox access */ 184 int num_msgs; /* mbox number of messages */ 185 int up_num_msgs; /* mbox_up number of messages */ 186 }; 187 188 /* Egress rate limiting definitions */ 189 #define MAX_BURST_EXPONENT 0x0FULL 190 #define MAX_BURST_MANTISSA 0xFFULL 191 #define MAX_BURST_SIZE 130816ULL 192 #define MAX_RATE_DIVIDER_EXPONENT 12ULL 193 #define MAX_RATE_EXPONENT 0x0FULL 194 #define MAX_RATE_MANTISSA 0xFFULL 195 196 /* Bitfields in NIX_TLX_PIR register */ 197 #define TLX_RATE_MANTISSA GENMASK_ULL(8, 1) 198 #define TLX_RATE_EXPONENT GENMASK_ULL(12, 9) 199 #define TLX_RATE_DIVIDER_EXPONENT GENMASK_ULL(16, 13) 200 #define TLX_BURST_MANTISSA GENMASK_ULL(36, 29) 201 #define TLX_BURST_EXPONENT GENMASK_ULL(40, 37) 202 203 struct otx2_hw { 204 struct pci_dev *pdev; 205 struct otx2_rss_info rss_info; 206 u16 rx_queues; 207 u16 tx_queues; 208 u16 xdp_queues; 209 u16 tc_tx_queues; 210 u16 non_qos_queues; /* tx queues plus xdp queues */ 211 u16 max_queues; 212 u16 pool_cnt; 213 u16 rqpool_cnt; 214 u16 sqpool_cnt; 215 216 #define OTX2_DEFAULT_RBUF_LEN 2048 217 u16 rbuf_len; 218 u32 xqe_size; 219 220 /* NPA */ 221 u32 stack_pg_ptrs; /* No of ptrs per stack page */ 222 u32 stack_pg_bytes; /* Size of stack page */ 223 u16 sqb_size; 224 225 /* NIX */ 226 u8 txschq_link_cfg_lvl; 227 u16 txschq_list[NIX_TXSCH_LVL_CNT][MAX_TXSCHQ_PER_FUNC]; 228 u16 matchall_ipolicer; 229 u32 dwrr_mtu; 230 u8 smq_link_type; 231 232 /* HW settings, coalescing etc */ 233 u16 rx_chan_base; 234 u16 tx_chan_base; 235 u16 cq_qcount_wait; 236 u16 cq_ecount_wait; 237 u16 rq_skid; 238 u8 cq_time_wait; 239 240 /* Segmentation */ 241 u8 lso_tsov4_idx; 242 u8 lso_tsov6_idx; 243 u8 lso_udpv4_idx; 244 u8 lso_udpv6_idx; 245 246 /* RSS */ 247 u8 flowkey_alg_idx; 248 249 /* MSI-X */ 250 u8 cint_cnt; /* CQ interrupt count */ 251 u16 npa_msixoff; /* Offset of NPA vectors */ 252 u16 nix_msixoff; /* Offset of NIX vectors */ 253 char *irq_name; 254 cpumask_var_t *affinity_mask; 255 256 /* Stats */ 257 struct otx2_dev_stats dev_stats; 258 struct otx2_drv_stats drv_stats; 259 u64 cgx_rx_stats[CGX_RX_STATS_COUNT]; 260 u64 cgx_tx_stats[CGX_TX_STATS_COUNT]; 261 u64 cgx_fec_corr_blks; 262 u64 cgx_fec_uncorr_blks; 263 u8 cgx_links; /* No. of CGX links present in HW */ 264 u8 lbk_links; /* No. of LBK links present in HW */ 265 u8 tx_link; /* Transmit channel link number */ 266 #define HW_TSO 0 267 #define CN10K_MBOX 1 268 #define CN10K_LMTST 2 269 #define CN10K_RPM 3 270 #define CN10K_PTP_ONESTEP 4 271 #define CN10K_HW_MACSEC 5 272 #define QOS_CIR_PIR_SUPPORT 6 273 unsigned long cap_flag; 274 275 #define LMT_LINE_SIZE 128 276 #define LMT_BURST_SIZE 32 /* 32 LMTST lines for burst SQE flush */ 277 u64 *lmt_base; 278 struct otx2_lmt_info __percpu *lmt_info; 279 }; 280 281 enum vfperm { 282 OTX2_RESET_VF_PERM, 283 OTX2_TRUSTED_VF, 284 }; 285 286 struct otx2_vf_config { 287 struct otx2_nic *pf; 288 struct delayed_work link_event_work; 289 bool intf_down; /* interface was either configured or not */ 290 u8 mac[ETH_ALEN]; 291 u16 vlan; 292 int tx_vtag_idx; 293 bool trusted; 294 }; 295 296 struct flr_work { 297 struct work_struct work; 298 struct otx2_nic *pf; 299 }; 300 301 struct refill_work { 302 struct delayed_work pool_refill_work; 303 struct otx2_nic *pf; 304 }; 305 306 /* PTPv2 originTimestamp structure */ 307 struct ptpv2_tstamp { 308 __be16 seconds_msb; /* 16 bits + */ 309 __be32 seconds_lsb; /* 32 bits = 48 bits*/ 310 __be32 nanoseconds; 311 } __packed; 312 313 struct otx2_ptp { 314 struct ptp_clock_info ptp_info; 315 struct ptp_clock *ptp_clock; 316 struct otx2_nic *nic; 317 318 struct cyclecounter cycle_counter; 319 struct timecounter time_counter; 320 321 struct delayed_work extts_work; 322 u64 last_extts; 323 u64 thresh; 324 325 struct ptp_pin_desc extts_config; 326 u64 (*convert_rx_ptp_tstmp)(u64 timestamp); 327 u64 (*convert_tx_ptp_tstmp)(u64 timestamp); 328 struct delayed_work synctstamp_work; 329 u64 tstamp; 330 u32 base_ns; 331 }; 332 333 #define OTX2_HW_TIMESTAMP_LEN 8 334 335 struct otx2_mac_table { 336 u8 addr[ETH_ALEN]; 337 u16 mcam_entry; 338 bool inuse; 339 }; 340 341 struct otx2_flow_config { 342 u16 *flow_ent; 343 u16 *def_ent; 344 u16 nr_flows; 345 #define OTX2_DEFAULT_FLOWCOUNT 16 346 #define OTX2_MAX_UNICAST_FLOWS 8 347 #define OTX2_MAX_VLAN_FLOWS 1 348 #define OTX2_MAX_TC_FLOWS OTX2_DEFAULT_FLOWCOUNT 349 #define OTX2_MCAM_COUNT (OTX2_DEFAULT_FLOWCOUNT + \ 350 OTX2_MAX_UNICAST_FLOWS + \ 351 OTX2_MAX_VLAN_FLOWS) 352 u16 unicast_offset; 353 u16 rx_vlan_offset; 354 u16 vf_vlan_offset; 355 #define OTX2_PER_VF_VLAN_FLOWS 2 /* Rx + Tx per VF */ 356 #define OTX2_VF_VLAN_RX_INDEX 0 357 #define OTX2_VF_VLAN_TX_INDEX 1 358 u32 *bmap_to_dmacindex; 359 unsigned long *dmacflt_bmap; 360 struct list_head flow_list; 361 u32 dmacflt_max_flows; 362 u16 max_flows; 363 }; 364 365 struct otx2_tc_info { 366 /* hash table to store TC offloaded flows */ 367 struct rhashtable flow_table; 368 struct rhashtable_params flow_ht_params; 369 unsigned long *tc_entries_bitmap; 370 }; 371 372 struct dev_hw_ops { 373 int (*sq_aq_init)(void *dev, u16 qidx, u16 sqb_aura); 374 void (*sqe_flush)(void *dev, struct otx2_snd_queue *sq, 375 int size, int qidx); 376 void (*refill_pool_ptrs)(void *dev, struct otx2_cq_queue *cq); 377 void (*aura_freeptr)(void *dev, int aura, u64 buf); 378 }; 379 380 #define CN10K_MCS_SA_PER_SC 4 381 382 /* Stats which need to be accumulated in software because 383 * of shared counters in hardware. 384 */ 385 struct cn10k_txsc_stats { 386 u64 InPktsUntagged; 387 u64 InPktsNoTag; 388 u64 InPktsBadTag; 389 u64 InPktsUnknownSCI; 390 u64 InPktsNoSCI; 391 u64 InPktsOverrun; 392 }; 393 394 struct cn10k_rxsc_stats { 395 u64 InOctetsValidated; 396 u64 InOctetsDecrypted; 397 u64 InPktsUnchecked; 398 u64 InPktsDelayed; 399 u64 InPktsOK; 400 u64 InPktsInvalid; 401 u64 InPktsLate; 402 u64 InPktsNotValid; 403 u64 InPktsNotUsingSA; 404 u64 InPktsUnusedSA; 405 }; 406 407 struct cn10k_mcs_txsc { 408 struct macsec_secy *sw_secy; 409 struct cn10k_txsc_stats stats; 410 struct list_head entry; 411 enum macsec_validation_type last_validate_frames; 412 bool last_replay_protect; 413 u16 hw_secy_id_tx; 414 u16 hw_secy_id_rx; 415 u16 hw_flow_id; 416 u16 hw_sc_id; 417 u16 hw_sa_id[CN10K_MCS_SA_PER_SC]; 418 u8 sa_bmap; 419 u8 sa_key[CN10K_MCS_SA_PER_SC][MACSEC_MAX_KEY_LEN]; 420 u8 encoding_sa; 421 u8 salt[CN10K_MCS_SA_PER_SC][MACSEC_SALT_LEN]; 422 ssci_t ssci[CN10K_MCS_SA_PER_SC]; 423 bool vlan_dev; /* macsec running on VLAN ? */ 424 }; 425 426 struct cn10k_mcs_rxsc { 427 struct macsec_secy *sw_secy; 428 struct macsec_rx_sc *sw_rxsc; 429 struct cn10k_rxsc_stats stats; 430 struct list_head entry; 431 u16 hw_flow_id; 432 u16 hw_sc_id; 433 u16 hw_sa_id[CN10K_MCS_SA_PER_SC]; 434 u8 sa_bmap; 435 u8 sa_key[CN10K_MCS_SA_PER_SC][MACSEC_MAX_KEY_LEN]; 436 u8 salt[CN10K_MCS_SA_PER_SC][MACSEC_SALT_LEN]; 437 ssci_t ssci[CN10K_MCS_SA_PER_SC]; 438 }; 439 440 struct cn10k_mcs_cfg { 441 struct list_head txsc_list; 442 struct list_head rxsc_list; 443 }; 444 445 struct otx2_nic { 446 void __iomem *reg_base; 447 struct net_device *netdev; 448 struct dev_hw_ops *hw_ops; 449 void *iommu_domain; 450 u16 tx_max_pktlen; 451 u16 rbsize; /* Receive buffer size */ 452 453 #define OTX2_FLAG_RX_TSTAMP_ENABLED BIT_ULL(0) 454 #define OTX2_FLAG_TX_TSTAMP_ENABLED BIT_ULL(1) 455 #define OTX2_FLAG_INTF_DOWN BIT_ULL(2) 456 #define OTX2_FLAG_MCAM_ENTRIES_ALLOC BIT_ULL(3) 457 #define OTX2_FLAG_NTUPLE_SUPPORT BIT_ULL(4) 458 #define OTX2_FLAG_UCAST_FLTR_SUPPORT BIT_ULL(5) 459 #define OTX2_FLAG_RX_VLAN_SUPPORT BIT_ULL(6) 460 #define OTX2_FLAG_VF_VLAN_SUPPORT BIT_ULL(7) 461 #define OTX2_FLAG_PF_SHUTDOWN BIT_ULL(8) 462 #define OTX2_FLAG_RX_PAUSE_ENABLED BIT_ULL(9) 463 #define OTX2_FLAG_TX_PAUSE_ENABLED BIT_ULL(10) 464 #define OTX2_FLAG_TC_FLOWER_SUPPORT BIT_ULL(11) 465 #define OTX2_FLAG_TC_MATCHALL_EGRESS_ENABLED BIT_ULL(12) 466 #define OTX2_FLAG_TC_MATCHALL_INGRESS_ENABLED BIT_ULL(13) 467 #define OTX2_FLAG_DMACFLTR_SUPPORT BIT_ULL(14) 468 #define OTX2_FLAG_PTP_ONESTEP_SYNC BIT_ULL(15) 469 #define OTX2_FLAG_ADPTV_INT_COAL_ENABLED BIT_ULL(16) 470 u64 flags; 471 u64 *cq_op_addr; 472 473 struct bpf_prog *xdp_prog; 474 struct otx2_qset qset; 475 struct otx2_hw hw; 476 struct pci_dev *pdev; 477 struct device *dev; 478 479 /* Mbox */ 480 struct mbox mbox; 481 struct mbox *mbox_pfvf; 482 struct workqueue_struct *mbox_wq; 483 struct workqueue_struct *mbox_pfvf_wq; 484 485 u8 total_vfs; 486 u16 pcifunc; /* RVU PF_FUNC */ 487 u16 bpid[NIX_MAX_BPID_CHAN]; 488 struct otx2_vf_config *vf_configs; 489 struct cgx_link_user_info linfo; 490 491 /* NPC MCAM */ 492 struct otx2_flow_config *flow_cfg; 493 struct otx2_mac_table *mac_table; 494 struct otx2_tc_info tc_info; 495 496 u64 reset_count; 497 struct work_struct reset_task; 498 struct workqueue_struct *flr_wq; 499 struct flr_work *flr_wrk; 500 struct refill_work *refill_wrk; 501 struct workqueue_struct *otx2_wq; 502 struct work_struct rx_mode_work; 503 504 /* Ethtool stuff */ 505 u32 msg_enable; 506 507 /* Block address of NIX either BLKADDR_NIX0 or BLKADDR_NIX1 */ 508 int nix_blkaddr; 509 /* LMTST Lines info */ 510 struct qmem *dync_lmt; 511 u16 tot_lmt_lines; 512 u16 npa_lmt_lines; 513 u32 nix_lmt_size; 514 515 struct otx2_ptp *ptp; 516 struct hwtstamp_config tstamp; 517 518 unsigned long rq_bmap; 519 520 /* Devlink */ 521 struct otx2_devlink *dl; 522 #ifdef CONFIG_DCB 523 /* PFC */ 524 u8 pfc_en; 525 u8 *queue_to_pfc_map; 526 u16 pfc_schq_list[NIX_TXSCH_LVL_CNT][MAX_TXSCHQ_PER_FUNC]; 527 bool pfc_alloc_status[NIX_PF_PFC_PRIO_MAX]; 528 #endif 529 /* qos */ 530 struct otx2_qos qos; 531 532 /* napi event count. It is needed for adaptive irq coalescing. */ 533 u32 napi_events; 534 535 #if IS_ENABLED(CONFIG_MACSEC) 536 struct cn10k_mcs_cfg *macsec_cfg; 537 #endif 538 }; 539 540 static inline bool is_otx2_lbkvf(struct pci_dev *pdev) 541 { 542 return pdev->device == PCI_DEVID_OCTEONTX2_RVU_AFVF; 543 } 544 545 static inline bool is_96xx_A0(struct pci_dev *pdev) 546 { 547 return (pdev->revision == 0x00) && 548 (pdev->subsystem_device == PCI_SUBSYS_DEVID_96XX_RVU_PFVF); 549 } 550 551 static inline bool is_96xx_B0(struct pci_dev *pdev) 552 { 553 return (pdev->revision == 0x01) && 554 (pdev->subsystem_device == PCI_SUBSYS_DEVID_96XX_RVU_PFVF); 555 } 556 557 /* REVID for PCIe devices. 558 * Bits 0..1: minor pass, bit 3..2: major pass 559 * bits 7..4: midr id 560 */ 561 #define PCI_REVISION_ID_96XX 0x00 562 #define PCI_REVISION_ID_95XX 0x10 563 #define PCI_REVISION_ID_95XXN 0x20 564 #define PCI_REVISION_ID_98XX 0x30 565 #define PCI_REVISION_ID_95XXMM 0x40 566 #define PCI_REVISION_ID_95XXO 0xE0 567 568 static inline bool is_dev_otx2(struct pci_dev *pdev) 569 { 570 u8 midr = pdev->revision & 0xF0; 571 572 return (midr == PCI_REVISION_ID_96XX || midr == PCI_REVISION_ID_95XX || 573 midr == PCI_REVISION_ID_95XXN || midr == PCI_REVISION_ID_98XX || 574 midr == PCI_REVISION_ID_95XXMM || midr == PCI_REVISION_ID_95XXO); 575 } 576 577 static inline bool is_dev_cn10kb(struct pci_dev *pdev) 578 { 579 return pdev->subsystem_device == PCI_SUBSYS_DEVID_CN10K_B_RVU_PFVF; 580 } 581 582 static inline void otx2_setup_dev_hw_settings(struct otx2_nic *pfvf) 583 { 584 struct otx2_hw *hw = &pfvf->hw; 585 586 pfvf->hw.cq_time_wait = CQ_TIMER_THRESH_DEFAULT; 587 pfvf->hw.cq_ecount_wait = CQ_CQE_THRESH_DEFAULT; 588 pfvf->hw.cq_qcount_wait = CQ_QCOUNT_DEFAULT; 589 590 __set_bit(HW_TSO, &hw->cap_flag); 591 592 if (is_96xx_A0(pfvf->pdev)) { 593 __clear_bit(HW_TSO, &hw->cap_flag); 594 595 /* Time based irq coalescing is not supported */ 596 pfvf->hw.cq_qcount_wait = 0x0; 597 598 /* Due to HW issue previous silicons required minimum 599 * 600 unused CQE to avoid CQ overflow. 600 */ 601 pfvf->hw.rq_skid = 600; 602 pfvf->qset.rqe_cnt = Q_COUNT(Q_SIZE_1K); 603 } 604 if (is_96xx_B0(pfvf->pdev)) 605 __clear_bit(HW_TSO, &hw->cap_flag); 606 607 if (!is_dev_otx2(pfvf->pdev)) { 608 __set_bit(CN10K_MBOX, &hw->cap_flag); 609 __set_bit(CN10K_LMTST, &hw->cap_flag); 610 __set_bit(CN10K_RPM, &hw->cap_flag); 611 __set_bit(CN10K_PTP_ONESTEP, &hw->cap_flag); 612 __set_bit(QOS_CIR_PIR_SUPPORT, &hw->cap_flag); 613 } 614 615 if (is_dev_cn10kb(pfvf->pdev)) 616 __set_bit(CN10K_HW_MACSEC, &hw->cap_flag); 617 } 618 619 /* Register read/write APIs */ 620 static inline void __iomem *otx2_get_regaddr(struct otx2_nic *nic, u64 offset) 621 { 622 u64 blkaddr; 623 624 switch ((offset >> RVU_FUNC_BLKADDR_SHIFT) & RVU_FUNC_BLKADDR_MASK) { 625 case BLKTYPE_NIX: 626 blkaddr = nic->nix_blkaddr; 627 break; 628 case BLKTYPE_NPA: 629 blkaddr = BLKADDR_NPA; 630 break; 631 default: 632 blkaddr = BLKADDR_RVUM; 633 break; 634 } 635 636 offset &= ~(RVU_FUNC_BLKADDR_MASK << RVU_FUNC_BLKADDR_SHIFT); 637 offset |= (blkaddr << RVU_FUNC_BLKADDR_SHIFT); 638 639 return nic->reg_base + offset; 640 } 641 642 static inline void otx2_write64(struct otx2_nic *nic, u64 offset, u64 val) 643 { 644 void __iomem *addr = otx2_get_regaddr(nic, offset); 645 646 writeq(val, addr); 647 } 648 649 static inline u64 otx2_read64(struct otx2_nic *nic, u64 offset) 650 { 651 void __iomem *addr = otx2_get_regaddr(nic, offset); 652 653 return readq(addr); 654 } 655 656 /* Mbox bounce buffer APIs */ 657 static inline int otx2_mbox_bbuf_init(struct mbox *mbox, struct pci_dev *pdev) 658 { 659 struct otx2_mbox *otx2_mbox; 660 struct otx2_mbox_dev *mdev; 661 662 mbox->bbuf_base = devm_kmalloc(&pdev->dev, MBOX_SIZE, GFP_KERNEL); 663 if (!mbox->bbuf_base) 664 return -ENOMEM; 665 666 /* Overwrite mbox mbase to point to bounce buffer, so that PF/VF 667 * prepare all mbox messages in bounce buffer instead of directly 668 * in hw mbox memory. 669 */ 670 otx2_mbox = &mbox->mbox; 671 mdev = &otx2_mbox->dev[0]; 672 mdev->mbase = mbox->bbuf_base; 673 674 otx2_mbox = &mbox->mbox_up; 675 mdev = &otx2_mbox->dev[0]; 676 mdev->mbase = mbox->bbuf_base; 677 return 0; 678 } 679 680 static inline void otx2_sync_mbox_bbuf(struct otx2_mbox *mbox, int devid) 681 { 682 u16 msgs_offset = ALIGN(sizeof(struct mbox_hdr), MBOX_MSG_ALIGN); 683 void *hw_mbase = mbox->hwbase + (devid * MBOX_SIZE); 684 struct otx2_mbox_dev *mdev = &mbox->dev[devid]; 685 struct mbox_hdr *hdr; 686 u64 msg_size; 687 688 if (mdev->mbase == hw_mbase) 689 return; 690 691 hdr = hw_mbase + mbox->rx_start; 692 msg_size = hdr->msg_size; 693 694 if (msg_size > mbox->rx_size - msgs_offset) 695 msg_size = mbox->rx_size - msgs_offset; 696 697 /* Copy mbox messages from mbox memory to bounce buffer */ 698 memcpy(mdev->mbase + mbox->rx_start, 699 hw_mbase + mbox->rx_start, msg_size + msgs_offset); 700 } 701 702 /* With the absence of API for 128-bit IO memory access for arm64, 703 * implement required operations at place. 704 */ 705 #if defined(CONFIG_ARM64) 706 static inline void otx2_write128(u64 lo, u64 hi, void __iomem *addr) 707 { 708 __asm__ volatile("stp %x[x0], %x[x1], [%x[p1],#0]!" 709 ::[x0]"r"(lo), [x1]"r"(hi), [p1]"r"(addr)); 710 } 711 712 static inline u64 otx2_atomic64_add(u64 incr, u64 *ptr) 713 { 714 u64 result; 715 716 __asm__ volatile(".cpu generic+lse\n" 717 "ldadd %x[i], %x[r], [%[b]]" 718 : [r]"=r"(result), "+m"(*ptr) 719 : [i]"r"(incr), [b]"r"(ptr) 720 : "memory"); 721 return result; 722 } 723 724 #else 725 #define otx2_write128(lo, hi, addr) writeq((hi) | (lo), addr) 726 #define otx2_atomic64_add(incr, ptr) ({ *ptr += incr; }) 727 #endif 728 729 static inline void __cn10k_aura_freeptr(struct otx2_nic *pfvf, u64 aura, 730 u64 *ptrs, u64 num_ptrs) 731 { 732 struct otx2_lmt_info *lmt_info; 733 u64 size = 0, count_eot = 0; 734 u64 tar_addr, val = 0; 735 736 lmt_info = per_cpu_ptr(pfvf->hw.lmt_info, smp_processor_id()); 737 tar_addr = (__force u64)otx2_get_regaddr(pfvf, NPA_LF_AURA_BATCH_FREE0); 738 /* LMTID is same as AURA Id */ 739 val = (lmt_info->lmt_id & 0x7FF) | BIT_ULL(63); 740 /* Set if [127:64] of last 128bit word has a valid pointer */ 741 count_eot = (num_ptrs % 2) ? 0ULL : 1ULL; 742 /* Set AURA ID to free pointer */ 743 ptrs[0] = (count_eot << 32) | (aura & 0xFFFFF); 744 /* Target address for LMTST flush tells HW how many 128bit 745 * words are valid from NPA_LF_AURA_BATCH_FREE0. 746 * 747 * tar_addr[6:4] is LMTST size-1 in units of 128b. 748 */ 749 if (num_ptrs > 2) { 750 size = (sizeof(u64) * num_ptrs) / 16; 751 if (!count_eot) 752 size++; 753 tar_addr |= ((size - 1) & 0x7) << 4; 754 } 755 dma_wmb(); 756 memcpy((u64 *)lmt_info->lmt_addr, ptrs, sizeof(u64) * num_ptrs); 757 /* Perform LMTST flush */ 758 cn10k_lmt_flush(val, tar_addr); 759 } 760 761 static inline void cn10k_aura_freeptr(void *dev, int aura, u64 buf) 762 { 763 struct otx2_nic *pfvf = dev; 764 u64 ptrs[2]; 765 766 ptrs[1] = buf; 767 get_cpu(); 768 /* Free only one buffer at time during init and teardown */ 769 __cn10k_aura_freeptr(pfvf, aura, ptrs, 2); 770 put_cpu(); 771 } 772 773 /* Alloc pointer from pool/aura */ 774 static inline u64 otx2_aura_allocptr(struct otx2_nic *pfvf, int aura) 775 { 776 u64 *ptr = (__force u64 *)otx2_get_regaddr(pfvf, NPA_LF_AURA_OP_ALLOCX(0)); 777 u64 incr = (u64)aura | BIT_ULL(63); 778 779 return otx2_atomic64_add(incr, ptr); 780 } 781 782 /* Free pointer to a pool/aura */ 783 static inline void otx2_aura_freeptr(void *dev, int aura, u64 buf) 784 { 785 struct otx2_nic *pfvf = dev; 786 void __iomem *addr = otx2_get_regaddr(pfvf, NPA_LF_AURA_OP_FREE0); 787 788 otx2_write128(buf, (u64)aura | BIT_ULL(63), addr); 789 } 790 791 static inline int otx2_get_pool_idx(struct otx2_nic *pfvf, int type, int idx) 792 { 793 if (type == AURA_NIX_SQ) 794 return pfvf->hw.rqpool_cnt + idx; 795 796 /* AURA_NIX_RQ */ 797 return idx; 798 } 799 800 /* Mbox APIs */ 801 static inline int otx2_sync_mbox_msg(struct mbox *mbox) 802 { 803 int err; 804 805 if (!otx2_mbox_nonempty(&mbox->mbox, 0)) 806 return 0; 807 otx2_mbox_msg_send(&mbox->mbox, 0); 808 err = otx2_mbox_wait_for_rsp(&mbox->mbox, 0); 809 if (err) 810 return err; 811 812 return otx2_mbox_check_rsp_msgs(&mbox->mbox, 0); 813 } 814 815 static inline int otx2_sync_mbox_up_msg(struct mbox *mbox, int devid) 816 { 817 int err; 818 819 if (!otx2_mbox_nonempty(&mbox->mbox_up, devid)) 820 return 0; 821 otx2_mbox_msg_send(&mbox->mbox_up, devid); 822 err = otx2_mbox_wait_for_rsp(&mbox->mbox_up, devid); 823 if (err) 824 return err; 825 826 return otx2_mbox_check_rsp_msgs(&mbox->mbox_up, devid); 827 } 828 829 /* Use this API to send mbox msgs in atomic context 830 * where sleeping is not allowed 831 */ 832 static inline int otx2_sync_mbox_msg_busy_poll(struct mbox *mbox) 833 { 834 int err; 835 836 if (!otx2_mbox_nonempty(&mbox->mbox, 0)) 837 return 0; 838 otx2_mbox_msg_send(&mbox->mbox, 0); 839 err = otx2_mbox_busy_poll_for_rsp(&mbox->mbox, 0); 840 if (err) 841 return err; 842 843 return otx2_mbox_check_rsp_msgs(&mbox->mbox, 0); 844 } 845 846 #define M(_name, _id, _fn_name, _req_type, _rsp_type) \ 847 static struct _req_type __maybe_unused \ 848 *otx2_mbox_alloc_msg_ ## _fn_name(struct mbox *mbox) \ 849 { \ 850 struct _req_type *req; \ 851 \ 852 req = (struct _req_type *)otx2_mbox_alloc_msg_rsp( \ 853 &mbox->mbox, 0, sizeof(struct _req_type), \ 854 sizeof(struct _rsp_type)); \ 855 if (!req) \ 856 return NULL; \ 857 req->hdr.sig = OTX2_MBOX_REQ_SIG; \ 858 req->hdr.id = _id; \ 859 trace_otx2_msg_alloc(mbox->mbox.pdev, _id, sizeof(*req)); \ 860 return req; \ 861 } 862 863 MBOX_MESSAGES 864 #undef M 865 866 #define M(_name, _id, _fn_name, _req_type, _rsp_type) \ 867 int \ 868 otx2_mbox_up_handler_ ## _fn_name(struct otx2_nic *pfvf, \ 869 struct _req_type *req, \ 870 struct _rsp_type *rsp); \ 871 872 MBOX_UP_CGX_MESSAGES 873 MBOX_UP_MCS_MESSAGES 874 #undef M 875 876 /* Time to wait before watchdog kicks off */ 877 #define OTX2_TX_TIMEOUT (100 * HZ) 878 879 #define RVU_PFVF_PF_SHIFT 10 880 #define RVU_PFVF_PF_MASK 0x3F 881 #define RVU_PFVF_FUNC_SHIFT 0 882 #define RVU_PFVF_FUNC_MASK 0x3FF 883 884 static inline bool is_otx2_vf(u16 pcifunc) 885 { 886 return !!(pcifunc & RVU_PFVF_FUNC_MASK); 887 } 888 889 static inline int rvu_get_pf(u16 pcifunc) 890 { 891 return (pcifunc >> RVU_PFVF_PF_SHIFT) & RVU_PFVF_PF_MASK; 892 } 893 894 static inline dma_addr_t otx2_dma_map_page(struct otx2_nic *pfvf, 895 struct page *page, 896 size_t offset, size_t size, 897 enum dma_data_direction dir) 898 { 899 dma_addr_t iova; 900 901 iova = dma_map_page_attrs(pfvf->dev, page, 902 offset, size, dir, DMA_ATTR_SKIP_CPU_SYNC); 903 if (unlikely(dma_mapping_error(pfvf->dev, iova))) 904 return (dma_addr_t)NULL; 905 return iova; 906 } 907 908 static inline void otx2_dma_unmap_page(struct otx2_nic *pfvf, 909 dma_addr_t addr, size_t size, 910 enum dma_data_direction dir) 911 { 912 dma_unmap_page_attrs(pfvf->dev, addr, size, 913 dir, DMA_ATTR_SKIP_CPU_SYNC); 914 } 915 916 static inline u16 otx2_get_smq_idx(struct otx2_nic *pfvf, u16 qidx) 917 { 918 u16 smq; 919 #ifdef CONFIG_DCB 920 if (qidx < NIX_PF_PFC_PRIO_MAX && pfvf->pfc_alloc_status[qidx]) 921 return pfvf->pfc_schq_list[NIX_TXSCH_LVL_SMQ][qidx]; 922 #endif 923 /* check if qidx falls under QOS queues */ 924 if (qidx >= pfvf->hw.non_qos_queues) 925 smq = pfvf->qos.qid_to_sqmap[qidx - pfvf->hw.non_qos_queues]; 926 else 927 smq = pfvf->hw.txschq_list[NIX_TXSCH_LVL_SMQ][0]; 928 929 return smq; 930 } 931 932 static inline u16 otx2_get_total_tx_queues(struct otx2_nic *pfvf) 933 { 934 return pfvf->hw.non_qos_queues + pfvf->hw.tc_tx_queues; 935 } 936 937 static inline u64 otx2_convert_rate(u64 rate) 938 { 939 u64 converted_rate; 940 941 /* Convert bytes per second to Mbps */ 942 converted_rate = rate * 8; 943 converted_rate = max_t(u64, converted_rate / 1000000, 1); 944 945 return converted_rate; 946 } 947 948 /* MSI-X APIs */ 949 void otx2_free_cints(struct otx2_nic *pfvf, int n); 950 void otx2_set_cints_affinity(struct otx2_nic *pfvf); 951 int otx2_set_mac_address(struct net_device *netdev, void *p); 952 int otx2_hw_set_mtu(struct otx2_nic *pfvf, int mtu); 953 void otx2_tx_timeout(struct net_device *netdev, unsigned int txq); 954 void otx2_get_mac_from_af(struct net_device *netdev); 955 void otx2_config_irq_coalescing(struct otx2_nic *pfvf, int qidx); 956 int otx2_config_pause_frm(struct otx2_nic *pfvf); 957 void otx2_setup_segmentation(struct otx2_nic *pfvf); 958 959 /* RVU block related APIs */ 960 int otx2_attach_npa_nix(struct otx2_nic *pfvf); 961 int otx2_detach_resources(struct mbox *mbox); 962 int otx2_config_npa(struct otx2_nic *pfvf); 963 int otx2_sq_aura_pool_init(struct otx2_nic *pfvf); 964 int otx2_rq_aura_pool_init(struct otx2_nic *pfvf); 965 void otx2_aura_pool_free(struct otx2_nic *pfvf); 966 void otx2_free_aura_ptr(struct otx2_nic *pfvf, int type); 967 void otx2_sq_free_sqbs(struct otx2_nic *pfvf); 968 int otx2_config_nix(struct otx2_nic *pfvf); 969 int otx2_config_nix_queues(struct otx2_nic *pfvf); 970 int otx2_txschq_config(struct otx2_nic *pfvf, int lvl, int prio, bool pfc_en); 971 int otx2_txsch_alloc(struct otx2_nic *pfvf); 972 void otx2_txschq_stop(struct otx2_nic *pfvf); 973 void otx2_txschq_free_one(struct otx2_nic *pfvf, u16 lvl, u16 schq); 974 void otx2_sqb_flush(struct otx2_nic *pfvf); 975 int otx2_alloc_rbuf(struct otx2_nic *pfvf, struct otx2_pool *pool, 976 dma_addr_t *dma); 977 int otx2_rxtx_enable(struct otx2_nic *pfvf, bool enable); 978 void otx2_ctx_disable(struct mbox *mbox, int type, bool npa); 979 int otx2_nix_config_bp(struct otx2_nic *pfvf, bool enable); 980 void otx2_cleanup_rx_cqes(struct otx2_nic *pfvf, struct otx2_cq_queue *cq, int qidx); 981 void otx2_cleanup_tx_cqes(struct otx2_nic *pfvf, struct otx2_cq_queue *cq); 982 int otx2_sq_init(struct otx2_nic *pfvf, u16 qidx, u16 sqb_aura); 983 int otx2_sq_aq_init(void *dev, u16 qidx, u16 sqb_aura); 984 int cn10k_sq_aq_init(void *dev, u16 qidx, u16 sqb_aura); 985 int otx2_alloc_buffer(struct otx2_nic *pfvf, struct otx2_cq_queue *cq, 986 dma_addr_t *dma); 987 int otx2_pool_init(struct otx2_nic *pfvf, u16 pool_id, 988 int stack_pages, int numptrs, int buf_size, int type); 989 int otx2_aura_init(struct otx2_nic *pfvf, int aura_id, 990 int pool_id, int numptrs); 991 992 /* RSS configuration APIs*/ 993 int otx2_rss_init(struct otx2_nic *pfvf); 994 int otx2_set_flowkey_cfg(struct otx2_nic *pfvf); 995 void otx2_set_rss_key(struct otx2_nic *pfvf); 996 int otx2_set_rss_table(struct otx2_nic *pfvf, int ctx_id); 997 998 /* Mbox handlers */ 999 void mbox_handler_msix_offset(struct otx2_nic *pfvf, 1000 struct msix_offset_rsp *rsp); 1001 void mbox_handler_npa_lf_alloc(struct otx2_nic *pfvf, 1002 struct npa_lf_alloc_rsp *rsp); 1003 void mbox_handler_nix_lf_alloc(struct otx2_nic *pfvf, 1004 struct nix_lf_alloc_rsp *rsp); 1005 void mbox_handler_nix_txsch_alloc(struct otx2_nic *pf, 1006 struct nix_txsch_alloc_rsp *rsp); 1007 void mbox_handler_cgx_stats(struct otx2_nic *pfvf, 1008 struct cgx_stats_rsp *rsp); 1009 void mbox_handler_cgx_fec_stats(struct otx2_nic *pfvf, 1010 struct cgx_fec_stats_rsp *rsp); 1011 void otx2_set_fec_stats_count(struct otx2_nic *pfvf); 1012 void mbox_handler_nix_bp_enable(struct otx2_nic *pfvf, 1013 struct nix_bp_cfg_rsp *rsp); 1014 1015 /* Device stats APIs */ 1016 void otx2_get_dev_stats(struct otx2_nic *pfvf); 1017 void otx2_get_stats64(struct net_device *netdev, 1018 struct rtnl_link_stats64 *stats); 1019 void otx2_update_lmac_stats(struct otx2_nic *pfvf); 1020 void otx2_update_lmac_fec_stats(struct otx2_nic *pfvf); 1021 int otx2_update_rq_stats(struct otx2_nic *pfvf, int qidx); 1022 int otx2_update_sq_stats(struct otx2_nic *pfvf, int qidx); 1023 void otx2_set_ethtool_ops(struct net_device *netdev); 1024 void otx2vf_set_ethtool_ops(struct net_device *netdev); 1025 1026 int otx2_open(struct net_device *netdev); 1027 int otx2_stop(struct net_device *netdev); 1028 int otx2_set_real_num_queues(struct net_device *netdev, 1029 int tx_queues, int rx_queues); 1030 int otx2_ioctl(struct net_device *netdev, struct ifreq *req, int cmd); 1031 int otx2_config_hwtstamp(struct net_device *netdev, struct ifreq *ifr); 1032 1033 /* MCAM filter related APIs */ 1034 int otx2_mcam_flow_init(struct otx2_nic *pf); 1035 int otx2vf_mcam_flow_init(struct otx2_nic *pfvf); 1036 int otx2_alloc_mcam_entries(struct otx2_nic *pfvf, u16 count); 1037 void otx2_mcam_flow_del(struct otx2_nic *pf); 1038 int otx2_destroy_ntuple_flows(struct otx2_nic *pf); 1039 int otx2_destroy_mcam_flows(struct otx2_nic *pfvf); 1040 int otx2_get_flow(struct otx2_nic *pfvf, 1041 struct ethtool_rxnfc *nfc, u32 location); 1042 int otx2_get_all_flows(struct otx2_nic *pfvf, 1043 struct ethtool_rxnfc *nfc, u32 *rule_locs); 1044 int otx2_add_flow(struct otx2_nic *pfvf, 1045 struct ethtool_rxnfc *nfc); 1046 int otx2_remove_flow(struct otx2_nic *pfvf, u32 location); 1047 int otx2_get_maxflows(struct otx2_flow_config *flow_cfg); 1048 void otx2_rss_ctx_flow_del(struct otx2_nic *pfvf, int ctx_id); 1049 int otx2_del_macfilter(struct net_device *netdev, const u8 *mac); 1050 int otx2_add_macfilter(struct net_device *netdev, const u8 *mac); 1051 int otx2_enable_rxvlan(struct otx2_nic *pf, bool enable); 1052 int otx2_install_rxvlan_offload_flow(struct otx2_nic *pfvf); 1053 bool otx2_xdp_sq_append_pkt(struct otx2_nic *pfvf, u64 iova, int len, u16 qidx); 1054 u16 otx2_get_max_mtu(struct otx2_nic *pfvf); 1055 int otx2_handle_ntuple_tc_features(struct net_device *netdev, 1056 netdev_features_t features); 1057 int otx2_smq_flush(struct otx2_nic *pfvf, int smq); 1058 void otx2_free_bufs(struct otx2_nic *pfvf, struct otx2_pool *pool, 1059 u64 iova, int size); 1060 1061 /* tc support */ 1062 int otx2_init_tc(struct otx2_nic *nic); 1063 void otx2_shutdown_tc(struct otx2_nic *nic); 1064 int otx2_setup_tc(struct net_device *netdev, enum tc_setup_type type, 1065 void *type_data); 1066 int otx2_tc_alloc_ent_bitmap(struct otx2_nic *nic); 1067 /* CGX/RPM DMAC filters support */ 1068 int otx2_dmacflt_get_max_cnt(struct otx2_nic *pf); 1069 int otx2_dmacflt_add(struct otx2_nic *pf, const u8 *mac, u32 bit_pos); 1070 int otx2_dmacflt_remove(struct otx2_nic *pf, const u8 *mac, u32 bit_pos); 1071 int otx2_dmacflt_update(struct otx2_nic *pf, u8 *mac, u32 bit_pos); 1072 void otx2_dmacflt_reinstall_flows(struct otx2_nic *pf); 1073 void otx2_dmacflt_update_pfmac_flow(struct otx2_nic *pfvf); 1074 1075 #ifdef CONFIG_DCB 1076 /* DCB support*/ 1077 void otx2_update_bpid_in_rqctx(struct otx2_nic *pfvf, int vlan_prio, int qidx, bool pfc_enable); 1078 int otx2_config_priority_flow_ctrl(struct otx2_nic *pfvf); 1079 int otx2_dcbnl_set_ops(struct net_device *dev); 1080 /* PFC support */ 1081 int otx2_pfc_txschq_config(struct otx2_nic *pfvf); 1082 int otx2_pfc_txschq_alloc(struct otx2_nic *pfvf); 1083 int otx2_pfc_txschq_update(struct otx2_nic *pfvf); 1084 int otx2_pfc_txschq_stop(struct otx2_nic *pfvf); 1085 #endif 1086 1087 #if IS_ENABLED(CONFIG_MACSEC) 1088 /* MACSEC offload support */ 1089 int cn10k_mcs_init(struct otx2_nic *pfvf); 1090 void cn10k_mcs_free(struct otx2_nic *pfvf); 1091 void cn10k_handle_mcs_event(struct otx2_nic *pfvf, struct mcs_intr_info *event); 1092 #else 1093 static inline int cn10k_mcs_init(struct otx2_nic *pfvf) { return 0; } 1094 static inline void cn10k_mcs_free(struct otx2_nic *pfvf) {} 1095 static inline void cn10k_handle_mcs_event(struct otx2_nic *pfvf, 1096 struct mcs_intr_info *event) 1097 {} 1098 #endif /* CONFIG_MACSEC */ 1099 1100 /* qos support */ 1101 static inline void otx2_qos_init(struct otx2_nic *pfvf, int qos_txqs) 1102 { 1103 struct otx2_hw *hw = &pfvf->hw; 1104 1105 hw->tc_tx_queues = qos_txqs; 1106 INIT_LIST_HEAD(&pfvf->qos.qos_tree); 1107 mutex_init(&pfvf->qos.qos_lock); 1108 } 1109 1110 static inline void otx2_shutdown_qos(struct otx2_nic *pfvf) 1111 { 1112 mutex_destroy(&pfvf->qos.qos_lock); 1113 } 1114 1115 u16 otx2_select_queue(struct net_device *netdev, struct sk_buff *skb, 1116 struct net_device *sb_dev); 1117 int otx2_get_txq_by_classid(struct otx2_nic *pfvf, u16 classid); 1118 void otx2_qos_config_txschq(struct otx2_nic *pfvf); 1119 void otx2_clean_qos_queues(struct otx2_nic *pfvf); 1120 #endif /* OTX2_COMMON_H */ 1121