191c6945eSHariprasad Kelam // SPDX-License-Identifier: GPL-2.0
2c7cd6c5aSSunil Goutham /* Marvell CN10K RPM driver
391c6945eSHariprasad Kelam  *
491c6945eSHariprasad Kelam  * Copyright (C) 2020 Marvell.
591c6945eSHariprasad Kelam  *
691c6945eSHariprasad Kelam  */
791c6945eSHariprasad Kelam 
891c6945eSHariprasad Kelam #include "cgx.h"
991c6945eSHariprasad Kelam #include "lmac_common.h"
1091c6945eSHariprasad Kelam 
1191c6945eSHariprasad Kelam static struct mac_ops		rpm_mac_ops   = {
1291c6945eSHariprasad Kelam 	.name		=       "rpm",
1391c6945eSHariprasad Kelam 	.csr_offset     =       0x4e00,
1491c6945eSHariprasad Kelam 	.lmac_offset    =       20,
1591c6945eSHariprasad Kelam 	.int_register	=       RPMX_CMRX_SW_INT,
1691c6945eSHariprasad Kelam 	.int_set_reg    =       RPMX_CMRX_SW_INT_ENA_W1S,
1791c6945eSHariprasad Kelam 	.irq_offset     =       1,
1891c6945eSHariprasad Kelam 	.int_ena_bit    =       BIT_ULL(0),
1991c6945eSHariprasad Kelam 	.lmac_fwi	=	RPM_LMAC_FWI,
2091c6945eSHariprasad Kelam 	.non_contiguous_serdes_lane = true,
21ce7a6c31SHariprasad Kelam 	.rx_stats_cnt   =       43,
22ce7a6c31SHariprasad Kelam 	.tx_stats_cnt   =       34,
23b9d0fedcSHariprasad Kelam 	.dmac_filter_count =	32,
2491c6945eSHariprasad Kelam 	.get_nr_lmacs	=	rpm_get_nr_lmacs,
253ad3f8f9SHariprasad Kelam 	.get_lmac_type  =       rpm_get_lmac_type,
26459f326eSSunil Goutham 	.lmac_fifo_len	=	rpm_get_lmac_fifo_len,
273ad3f8f9SHariprasad Kelam 	.mac_lmac_intl_lbk =    rpm_lmac_internal_loopback,
28ce7a6c31SHariprasad Kelam 	.mac_get_rx_stats  =	rpm_get_rx_stats,
29ce7a6c31SHariprasad Kelam 	.mac_get_tx_stats  =	rpm_get_tx_stats,
3084ad3642SHariprasad Kelam 	.get_fec_stats	   =	rpm_get_fec_stats,
311845ada4SRakesh Babu 	.mac_enadis_rx_pause_fwding =	rpm_lmac_enadis_rx_pause_fwding,
321845ada4SRakesh Babu 	.mac_get_pause_frm_status =	rpm_lmac_get_pause_frm_status,
331845ada4SRakesh Babu 	.mac_enadis_pause_frm =		rpm_lmac_enadis_pause_frm,
341845ada4SRakesh Babu 	.mac_pause_frm_config =		rpm_lmac_pause_frm_config,
35d1489208SHariprasad Kelam 	.mac_enadis_ptp_config =	rpm_lmac_ptp_config,
36fae80edeSGeetha sowjanya 	.mac_rx_tx_enable =		rpm_lmac_rx_tx_enable,
37fae80edeSGeetha sowjanya 	.mac_tx_enable =		rpm_lmac_tx_enable,
381121f6b0SSunil Kumar Kori 	.pfc_config =                   rpm_lmac_pfc_config,
39e7400038SHariprasad Kelam 	.mac_get_pfc_frm_cfg   =        rpm_lmac_get_pfc_frm_cfg,
4091c6945eSHariprasad Kelam };
4191c6945eSHariprasad Kelam 
42b9d0fedcSHariprasad Kelam static struct mac_ops		rpm2_mac_ops   = {
43b9d0fedcSHariprasad Kelam 	.name		=       "rpm",
44b9d0fedcSHariprasad Kelam 	.csr_offset     =       RPM2_CSR_OFFSET,
45b9d0fedcSHariprasad Kelam 	.lmac_offset    =       20,
46b9d0fedcSHariprasad Kelam 	.int_register	=       RPM2_CMRX_SW_INT,
47b9d0fedcSHariprasad Kelam 	.int_set_reg    =       RPM2_CMRX_SW_INT_ENA_W1S,
48b9d0fedcSHariprasad Kelam 	.irq_offset     =       1,
49b9d0fedcSHariprasad Kelam 	.int_ena_bit    =       BIT_ULL(0),
50*4c5a331cSHariprasad Kelam 	.lmac_fwi	=	RPM2_LMAC_FWI,
51b9d0fedcSHariprasad Kelam 	.non_contiguous_serdes_lane = true,
52b9d0fedcSHariprasad Kelam 	.rx_stats_cnt   =       43,
53b9d0fedcSHariprasad Kelam 	.tx_stats_cnt   =       34,
54b9d0fedcSHariprasad Kelam 	.dmac_filter_count =	64,
55b9d0fedcSHariprasad Kelam 	.get_nr_lmacs	=	rpm2_get_nr_lmacs,
56b9d0fedcSHariprasad Kelam 	.get_lmac_type  =       rpm_get_lmac_type,
57b9d0fedcSHariprasad Kelam 	.lmac_fifo_len	=	rpm2_get_lmac_fifo_len,
58b9d0fedcSHariprasad Kelam 	.mac_lmac_intl_lbk =    rpm_lmac_internal_loopback,
59b9d0fedcSHariprasad Kelam 	.mac_get_rx_stats  =	rpm_get_rx_stats,
60b9d0fedcSHariprasad Kelam 	.mac_get_tx_stats  =	rpm_get_tx_stats,
6184ad3642SHariprasad Kelam 	.get_fec_stats	   =	rpm_get_fec_stats,
62b9d0fedcSHariprasad Kelam 	.mac_enadis_rx_pause_fwding =	rpm_lmac_enadis_rx_pause_fwding,
63b9d0fedcSHariprasad Kelam 	.mac_get_pause_frm_status =	rpm_lmac_get_pause_frm_status,
64b9d0fedcSHariprasad Kelam 	.mac_enadis_pause_frm =		rpm_lmac_enadis_pause_frm,
65b9d0fedcSHariprasad Kelam 	.mac_pause_frm_config =		rpm_lmac_pause_frm_config,
66b9d0fedcSHariprasad Kelam 	.mac_enadis_ptp_config =	rpm_lmac_ptp_config,
67b9d0fedcSHariprasad Kelam 	.mac_rx_tx_enable =		rpm_lmac_rx_tx_enable,
68b9d0fedcSHariprasad Kelam 	.mac_tx_enable =		rpm_lmac_tx_enable,
69b9d0fedcSHariprasad Kelam 	.pfc_config =                   rpm_lmac_pfc_config,
70b9d0fedcSHariprasad Kelam 	.mac_get_pfc_frm_cfg   =        rpm_lmac_get_pfc_frm_cfg,
71b9d0fedcSHariprasad Kelam };
72b9d0fedcSHariprasad Kelam 
73b9d0fedcSHariprasad Kelam bool is_dev_rpm2(void *rpmd)
7491c6945eSHariprasad Kelam {
75b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
76b9d0fedcSHariprasad Kelam 
77b9d0fedcSHariprasad Kelam 	return (rpm->pdev->device == PCI_DEVID_CN10KB_RPM);
78b9d0fedcSHariprasad Kelam }
79b9d0fedcSHariprasad Kelam 
80b9d0fedcSHariprasad Kelam struct mac_ops *rpm_get_mac_ops(rpm_t *rpm)
81b9d0fedcSHariprasad Kelam {
82b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm))
83b9d0fedcSHariprasad Kelam 		return &rpm2_mac_ops;
84b9d0fedcSHariprasad Kelam 	else
8591c6945eSHariprasad Kelam 		return &rpm_mac_ops;
8691c6945eSHariprasad Kelam }
8791c6945eSHariprasad Kelam 
881845ada4SRakesh Babu static void rpm_write(rpm_t *rpm, u64 lmac, u64 offset, u64 val)
891845ada4SRakesh Babu {
901845ada4SRakesh Babu 	cgx_write(rpm, lmac, offset, val);
911845ada4SRakesh Babu }
921845ada4SRakesh Babu 
9391c6945eSHariprasad Kelam static u64 rpm_read(rpm_t *rpm, u64 lmac, u64 offset)
9491c6945eSHariprasad Kelam {
9591c6945eSHariprasad Kelam 	return	cgx_read(rpm, lmac, offset);
9691c6945eSHariprasad Kelam }
9791c6945eSHariprasad Kelam 
98b9d0fedcSHariprasad Kelam /* Read HW major version to determine RPM
99b9d0fedcSHariprasad Kelam  * MAC type 100/USX
100b9d0fedcSHariprasad Kelam  */
101b9d0fedcSHariprasad Kelam static bool is_mac_rpmusx(void *rpmd)
102b9d0fedcSHariprasad Kelam {
103b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
104b9d0fedcSHariprasad Kelam 
105b9d0fedcSHariprasad Kelam 	return rpm_read(rpm, 0, RPMX_CONST1) & 0x700ULL;
106b9d0fedcSHariprasad Kelam }
107b9d0fedcSHariprasad Kelam 
10891c6945eSHariprasad Kelam int rpm_get_nr_lmacs(void *rpmd)
10991c6945eSHariprasad Kelam {
11091c6945eSHariprasad Kelam 	rpm_t *rpm = rpmd;
11191c6945eSHariprasad Kelam 
11291c6945eSHariprasad Kelam 	return hweight8(rpm_read(rpm, 0, CGXX_CMRX_RX_LMACS) & 0xFULL);
11391c6945eSHariprasad Kelam }
1141845ada4SRakesh Babu 
115b9d0fedcSHariprasad Kelam int rpm2_get_nr_lmacs(void *rpmd)
116b9d0fedcSHariprasad Kelam {
117b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
118b9d0fedcSHariprasad Kelam 
119b9d0fedcSHariprasad Kelam 	return hweight8(rpm_read(rpm, 0, RPM2_CMRX_RX_LMACS) & 0xFFULL);
120b9d0fedcSHariprasad Kelam }
121b9d0fedcSHariprasad Kelam 
122fae80edeSGeetha sowjanya int rpm_lmac_tx_enable(void *rpmd, int lmac_id, bool enable)
123fae80edeSGeetha sowjanya {
124fae80edeSGeetha sowjanya 	rpm_t *rpm = rpmd;
125fae80edeSGeetha sowjanya 	u64 cfg, last;
126fae80edeSGeetha sowjanya 
127fae80edeSGeetha sowjanya 	if (!is_lmac_valid(rpm, lmac_id))
128fae80edeSGeetha sowjanya 		return -ENODEV;
129fae80edeSGeetha sowjanya 
130fae80edeSGeetha sowjanya 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
131fae80edeSGeetha sowjanya 	last = cfg;
132fae80edeSGeetha sowjanya 	if (enable)
133fae80edeSGeetha sowjanya 		cfg |= RPM_TX_EN;
134fae80edeSGeetha sowjanya 	else
135fae80edeSGeetha sowjanya 		cfg &= ~(RPM_TX_EN);
136fae80edeSGeetha sowjanya 
137fae80edeSGeetha sowjanya 	if (cfg != last)
138fae80edeSGeetha sowjanya 		rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
139fae80edeSGeetha sowjanya 	return !!(last & RPM_TX_EN);
140fae80edeSGeetha sowjanya }
141fae80edeSGeetha sowjanya 
142fae80edeSGeetha sowjanya int rpm_lmac_rx_tx_enable(void *rpmd, int lmac_id, bool enable)
143fae80edeSGeetha sowjanya {
144fae80edeSGeetha sowjanya 	rpm_t *rpm = rpmd;
145fae80edeSGeetha sowjanya 	u64 cfg;
146fae80edeSGeetha sowjanya 
147fae80edeSGeetha sowjanya 	if (!is_lmac_valid(rpm, lmac_id))
148fae80edeSGeetha sowjanya 		return -ENODEV;
149fae80edeSGeetha sowjanya 
150fae80edeSGeetha sowjanya 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
151fae80edeSGeetha sowjanya 	if (enable)
152fae80edeSGeetha sowjanya 		cfg |= RPM_RX_EN | RPM_TX_EN;
153fae80edeSGeetha sowjanya 	else
154fae80edeSGeetha sowjanya 		cfg &= ~(RPM_RX_EN | RPM_TX_EN);
155fae80edeSGeetha sowjanya 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
156fae80edeSGeetha sowjanya 	return 0;
157fae80edeSGeetha sowjanya }
158fae80edeSGeetha sowjanya 
1591845ada4SRakesh Babu void rpm_lmac_enadis_rx_pause_fwding(void *rpmd, int lmac_id, bool enable)
1601845ada4SRakesh Babu {
161ce7a6c31SHariprasad Kelam 	rpm_t *rpm = rpmd;
162e7400038SHariprasad Kelam 	struct lmac *lmac;
1631845ada4SRakesh Babu 	u64 cfg;
1641845ada4SRakesh Babu 
1651845ada4SRakesh Babu 	if (!rpm)
1661845ada4SRakesh Babu 		return;
1671845ada4SRakesh Babu 
168e7400038SHariprasad Kelam 	lmac = lmac_pdata(lmac_id, rpm);
169e7400038SHariprasad Kelam 	if (!lmac)
170e7400038SHariprasad Kelam 		return;
171e7400038SHariprasad Kelam 
172e7400038SHariprasad Kelam 	/* Pause frames are not enabled just return */
173e7400038SHariprasad Kelam 	if (!bitmap_weight(lmac->rx_fc_pfvf_bmap.bmap, lmac->rx_fc_pfvf_bmap.max))
174e7400038SHariprasad Kelam 		return;
175e7400038SHariprasad Kelam 
1761845ada4SRakesh Babu 	if (enable) {
1771845ada4SRakesh Babu 		cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
1781845ada4SRakesh Babu 		cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
1791845ada4SRakesh Babu 		rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
1801845ada4SRakesh Babu 	} else {
1811845ada4SRakesh Babu 		cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
1821845ada4SRakesh Babu 		cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
1831845ada4SRakesh Babu 		rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
1841845ada4SRakesh Babu 	}
1851845ada4SRakesh Babu }
1861845ada4SRakesh Babu 
1871845ada4SRakesh Babu int rpm_lmac_get_pause_frm_status(void *rpmd, int lmac_id,
1881845ada4SRakesh Babu 				  u8 *tx_pause, u8 *rx_pause)
1891845ada4SRakesh Babu {
1901845ada4SRakesh Babu 	rpm_t *rpm = rpmd;
1911845ada4SRakesh Babu 	u64 cfg;
1921845ada4SRakesh Babu 
1931845ada4SRakesh Babu 	if (!is_lmac_valid(rpm, lmac_id))
1941845ada4SRakesh Babu 		return -ENODEV;
1951845ada4SRakesh Babu 
1961845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
197e7400038SHariprasad Kelam 	if (!(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE)) {
1981845ada4SRakesh Babu 		*rx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE);
1991845ada4SRakesh Babu 		*tx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE);
200e7400038SHariprasad Kelam 	}
201e7400038SHariprasad Kelam 
2021845ada4SRakesh Babu 	return 0;
2031845ada4SRakesh Babu }
2041845ada4SRakesh Babu 
2055f7dc7d4SHariprasad Kelam static void rpm_cfg_pfc_quanta_thresh(rpm_t *rpm, int lmac_id,
2065f7dc7d4SHariprasad Kelam 				      unsigned long pfc_en,
2071121f6b0SSunil Kumar Kori 				      bool enable)
2081121f6b0SSunil Kumar Kori {
2091121f6b0SSunil Kumar Kori 	u64 quanta_offset = 0, quanta_thresh = 0, cfg;
2101121f6b0SSunil Kumar Kori 	int i, shift;
2111121f6b0SSunil Kumar Kori 
2121121f6b0SSunil Kumar Kori 	/* Set pause time and interval */
2135f7dc7d4SHariprasad Kelam 	for_each_set_bit(i, &pfc_en, 16) {
2141121f6b0SSunil Kumar Kori 		switch (i) {
2151121f6b0SSunil Kumar Kori 		case 0:
2161121f6b0SSunil Kumar Kori 		case 1:
2171121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL01_PAUSE_QUANTA;
2181121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL01_QUANTA_THRESH;
2191121f6b0SSunil Kumar Kori 			break;
2201121f6b0SSunil Kumar Kori 		case 2:
2211121f6b0SSunil Kumar Kori 		case 3:
2221121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL23_PAUSE_QUANTA;
2231121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL23_QUANTA_THRESH;
2241121f6b0SSunil Kumar Kori 			break;
2251121f6b0SSunil Kumar Kori 		case 4:
2261121f6b0SSunil Kumar Kori 		case 5:
2271121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL45_PAUSE_QUANTA;
2281121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL45_QUANTA_THRESH;
2291121f6b0SSunil Kumar Kori 			break;
2301121f6b0SSunil Kumar Kori 		case 6:
2311121f6b0SSunil Kumar Kori 		case 7:
2321121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL67_PAUSE_QUANTA;
2331121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL67_QUANTA_THRESH;
2341121f6b0SSunil Kumar Kori 			break;
2351121f6b0SSunil Kumar Kori 		case 8:
2361121f6b0SSunil Kumar Kori 		case 9:
2371121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL89_PAUSE_QUANTA;
2381121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL89_QUANTA_THRESH;
2391121f6b0SSunil Kumar Kori 			break;
2401121f6b0SSunil Kumar Kori 		case 10:
2411121f6b0SSunil Kumar Kori 		case 11:
2421121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL1011_PAUSE_QUANTA;
2431121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL1011_QUANTA_THRESH;
2441121f6b0SSunil Kumar Kori 			break;
2451121f6b0SSunil Kumar Kori 		case 12:
2461121f6b0SSunil Kumar Kori 		case 13:
2471121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL1213_PAUSE_QUANTA;
2481121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL1213_QUANTA_THRESH;
2491121f6b0SSunil Kumar Kori 			break;
2501121f6b0SSunil Kumar Kori 		case 14:
2511121f6b0SSunil Kumar Kori 		case 15:
2521121f6b0SSunil Kumar Kori 			quanta_offset = RPMX_MTI_MAC100X_CL1415_PAUSE_QUANTA;
2531121f6b0SSunil Kumar Kori 			quanta_thresh = RPMX_MTI_MAC100X_CL1415_QUANTA_THRESH;
2541121f6b0SSunil Kumar Kori 			break;
2551121f6b0SSunil Kumar Kori 		}
2561121f6b0SSunil Kumar Kori 
2571121f6b0SSunil Kumar Kori 		if (!quanta_offset || !quanta_thresh)
2581121f6b0SSunil Kumar Kori 			continue;
2591121f6b0SSunil Kumar Kori 
2601121f6b0SSunil Kumar Kori 		shift = (i % 2) ? 1 : 0;
2611121f6b0SSunil Kumar Kori 		cfg = rpm_read(rpm, lmac_id, quanta_offset);
2621121f6b0SSunil Kumar Kori 		if (enable) {
2631121f6b0SSunil Kumar Kori 			cfg |= ((u64)RPM_DEFAULT_PAUSE_TIME <<  shift * 16);
2641121f6b0SSunil Kumar Kori 		} else {
2651121f6b0SSunil Kumar Kori 			if (!shift)
2661121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(15, 0);
2671121f6b0SSunil Kumar Kori 			else
2681121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(31, 16);
2691121f6b0SSunil Kumar Kori 		}
2701121f6b0SSunil Kumar Kori 		rpm_write(rpm, lmac_id, quanta_offset, cfg);
2711121f6b0SSunil Kumar Kori 
2721121f6b0SSunil Kumar Kori 		cfg = rpm_read(rpm, lmac_id, quanta_thresh);
2731121f6b0SSunil Kumar Kori 		if (enable) {
2741121f6b0SSunil Kumar Kori 			cfg |= ((u64)(RPM_DEFAULT_PAUSE_TIME / 2) <<  shift * 16);
2751121f6b0SSunil Kumar Kori 		} else {
2761121f6b0SSunil Kumar Kori 			if (!shift)
2771121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(15, 0);
2781121f6b0SSunil Kumar Kori 			else
2791121f6b0SSunil Kumar Kori 				cfg &= ~GENMASK_ULL(31, 16);
2801121f6b0SSunil Kumar Kori 		}
2811121f6b0SSunil Kumar Kori 		rpm_write(rpm, lmac_id, quanta_thresh, cfg);
2821121f6b0SSunil Kumar Kori 	}
2831121f6b0SSunil Kumar Kori }
2841121f6b0SSunil Kumar Kori 
285b9d0fedcSHariprasad Kelam static void rpm2_lmac_cfg_bp(rpm_t *rpm, int lmac_id, u8 tx_pause, u8 rx_pause)
286b9d0fedcSHariprasad Kelam {
287b9d0fedcSHariprasad Kelam 	u64 cfg;
288b9d0fedcSHariprasad Kelam 
289b9d0fedcSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPM2_CMR_RX_OVR_BP);
290b9d0fedcSHariprasad Kelam 	if (tx_pause) {
291b9d0fedcSHariprasad Kelam 		/* Configure CL0 Pause Quanta & threshold
292b9d0fedcSHariprasad Kelam 		 * for 802.3X frames
293b9d0fedcSHariprasad Kelam 		 */
294b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 1, true);
295b9d0fedcSHariprasad Kelam 		cfg &= ~RPM2_CMR_RX_OVR_BP_EN;
296b9d0fedcSHariprasad Kelam 	} else {
297b9d0fedcSHariprasad Kelam 		/* Disable all Pause Quanta & threshold values */
298b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 0xffff, false);
299b9d0fedcSHariprasad Kelam 		cfg |= RPM2_CMR_RX_OVR_BP_EN;
300b9d0fedcSHariprasad Kelam 		cfg &= ~RPM2_CMR_RX_OVR_BP_BP;
301b9d0fedcSHariprasad Kelam 	}
302b9d0fedcSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPM2_CMR_RX_OVR_BP, cfg);
303b9d0fedcSHariprasad Kelam }
304b9d0fedcSHariprasad Kelam 
305b9d0fedcSHariprasad Kelam static void rpm_lmac_cfg_bp(rpm_t *rpm, int lmac_id, u8 tx_pause, u8 rx_pause)
306b9d0fedcSHariprasad Kelam {
307b9d0fedcSHariprasad Kelam 	u64 cfg;
308b9d0fedcSHariprasad Kelam 
309b9d0fedcSHariprasad Kelam 	cfg = rpm_read(rpm, 0, RPMX_CMR_RX_OVR_BP);
310b9d0fedcSHariprasad Kelam 	if (tx_pause) {
311b9d0fedcSHariprasad Kelam 		/* Configure CL0 Pause Quanta & threshold for
312b9d0fedcSHariprasad Kelam 		 * 802.3X frames
313b9d0fedcSHariprasad Kelam 		 */
314b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 1, true);
315b9d0fedcSHariprasad Kelam 		cfg &= ~RPMX_CMR_RX_OVR_BP_EN(lmac_id);
316b9d0fedcSHariprasad Kelam 	} else {
317b9d0fedcSHariprasad Kelam 		/* Disable all Pause Quanta & threshold values */
318b9d0fedcSHariprasad Kelam 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 0xffff, false);
319b9d0fedcSHariprasad Kelam 		cfg |= RPMX_CMR_RX_OVR_BP_EN(lmac_id);
320b9d0fedcSHariprasad Kelam 		cfg &= ~RPMX_CMR_RX_OVR_BP_BP(lmac_id);
321b9d0fedcSHariprasad Kelam 	}
322b9d0fedcSHariprasad Kelam 	rpm_write(rpm, 0, RPMX_CMR_RX_OVR_BP, cfg);
323b9d0fedcSHariprasad Kelam }
324b9d0fedcSHariprasad Kelam 
3251845ada4SRakesh Babu int rpm_lmac_enadis_pause_frm(void *rpmd, int lmac_id, u8 tx_pause,
3261845ada4SRakesh Babu 			      u8 rx_pause)
3271845ada4SRakesh Babu {
3281845ada4SRakesh Babu 	rpm_t *rpm = rpmd;
3291845ada4SRakesh Babu 	u64 cfg;
3301845ada4SRakesh Babu 
3311845ada4SRakesh Babu 	if (!is_lmac_valid(rpm, lmac_id))
3321845ada4SRakesh Babu 		return -ENODEV;
3331845ada4SRakesh Babu 
3341845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3351845ada4SRakesh Babu 	cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE;
3361845ada4SRakesh Babu 	cfg |= rx_pause ? 0x0 : RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE;
3371845ada4SRakesh Babu 	cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
3381845ada4SRakesh Babu 	cfg |= rx_pause ? 0x0 : RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
3391845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3401845ada4SRakesh Babu 
3411845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3421845ada4SRakesh Babu 	cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
3431845ada4SRakesh Babu 	cfg |= tx_pause ? 0x0 : RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
3441845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3451845ada4SRakesh Babu 
346b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm))
347b9d0fedcSHariprasad Kelam 		rpm2_lmac_cfg_bp(rpm, lmac_id, tx_pause, rx_pause);
348b9d0fedcSHariprasad Kelam 	else
349b9d0fedcSHariprasad Kelam 		rpm_lmac_cfg_bp(rpm, lmac_id, tx_pause, rx_pause);
350b9d0fedcSHariprasad Kelam 
3511845ada4SRakesh Babu 	return 0;
3521845ada4SRakesh Babu }
3531845ada4SRakesh Babu 
3541845ada4SRakesh Babu void rpm_lmac_pause_frm_config(void *rpmd, int lmac_id, bool enable)
3551845ada4SRakesh Babu {
3561845ada4SRakesh Babu 	rpm_t *rpm = rpmd;
3571845ada4SRakesh Babu 	u64 cfg;
3581845ada4SRakesh Babu 
3591845ada4SRakesh Babu 	/* ALL pause frames received are completely ignored */
3601845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3611845ada4SRakesh Babu 	cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE;
3621845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3631845ada4SRakesh Babu 
3641845ada4SRakesh Babu 	/* Disable forward pause to TX block */
3651845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3661845ada4SRakesh Babu 	cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE;
3671845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3681845ada4SRakesh Babu 
3691845ada4SRakesh Babu 	/* Disable pause frames transmission */
3701845ada4SRakesh Babu 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
3711845ada4SRakesh Babu 	cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
3721845ada4SRakesh Babu 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
3738e151457SHariprasad Kelam 
374b9d0fedcSHariprasad Kelam 	/* Enable channel mask for all LMACS */
375b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm))
376b9d0fedcSHariprasad Kelam 		rpm_write(rpm, lmac_id, RPM2_CMR_CHAN_MSK_OR, 0xffff);
377b9d0fedcSHariprasad Kelam 	else
378b9d0fedcSHariprasad Kelam 		rpm_write(rpm, 0, RPMX_CMR_CHAN_MSK_OR, ~0ULL);
379b9d0fedcSHariprasad Kelam 
3808e151457SHariprasad Kelam 	/* Disable all PFC classes */
3818e151457SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_CMRX_PRT_CBFC_CTL);
3828e151457SHariprasad Kelam 	cfg = FIELD_SET(RPM_PFC_CLASS_MASK, 0, cfg);
3838e151457SHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_CMRX_PRT_CBFC_CTL, cfg);
3841845ada4SRakesh Babu }
385ce7a6c31SHariprasad Kelam 
386ce7a6c31SHariprasad Kelam int rpm_get_rx_stats(void *rpmd, int lmac_id, int idx, u64 *rx_stat)
387ce7a6c31SHariprasad Kelam {
388ce7a6c31SHariprasad Kelam 	rpm_t *rpm = rpmd;
389ce7a6c31SHariprasad Kelam 	u64 val_lo, val_hi;
390ce7a6c31SHariprasad Kelam 
391b9d0fedcSHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
392ce7a6c31SHariprasad Kelam 		return -ENODEV;
393ce7a6c31SHariprasad Kelam 
394ce7a6c31SHariprasad Kelam 	mutex_lock(&rpm->lock);
395ce7a6c31SHariprasad Kelam 
396ce7a6c31SHariprasad Kelam 	/* Update idx to point per lmac Rx statistics page */
397ce7a6c31SHariprasad Kelam 	idx += lmac_id * rpm->mac_ops->rx_stats_cnt;
398ce7a6c31SHariprasad Kelam 
399ce7a6c31SHariprasad Kelam 	/* Read lower 32 bits of counter */
400ce7a6c31SHariprasad Kelam 	val_lo = rpm_read(rpm, 0, RPMX_MTI_STAT_RX_STAT_PAGES_COUNTERX +
401ce7a6c31SHariprasad Kelam 			  (idx * 8));
402ce7a6c31SHariprasad Kelam 
403ce7a6c31SHariprasad Kelam 	/* upon read of lower 32 bits, higher 32 bits are written
404ce7a6c31SHariprasad Kelam 	 * to RPMX_MTI_STAT_DATA_HI_CDC
405ce7a6c31SHariprasad Kelam 	 */
406ce7a6c31SHariprasad Kelam 	val_hi = rpm_read(rpm, 0, RPMX_MTI_STAT_DATA_HI_CDC);
407ce7a6c31SHariprasad Kelam 
408ce7a6c31SHariprasad Kelam 	*rx_stat = (val_hi << 32 | val_lo);
409ce7a6c31SHariprasad Kelam 
410ce7a6c31SHariprasad Kelam 	mutex_unlock(&rpm->lock);
411ce7a6c31SHariprasad Kelam 	return 0;
412ce7a6c31SHariprasad Kelam }
413ce7a6c31SHariprasad Kelam 
414ce7a6c31SHariprasad Kelam int rpm_get_tx_stats(void *rpmd, int lmac_id, int idx, u64 *tx_stat)
415ce7a6c31SHariprasad Kelam {
416ce7a6c31SHariprasad Kelam 	rpm_t *rpm = rpmd;
417ce7a6c31SHariprasad Kelam 	u64 val_lo, val_hi;
418ce7a6c31SHariprasad Kelam 
419b9d0fedcSHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
420ce7a6c31SHariprasad Kelam 		return -ENODEV;
421ce7a6c31SHariprasad Kelam 
422ce7a6c31SHariprasad Kelam 	mutex_lock(&rpm->lock);
423ce7a6c31SHariprasad Kelam 
424ce7a6c31SHariprasad Kelam 	/* Update idx to point per lmac Tx statistics page */
425ce7a6c31SHariprasad Kelam 	idx += lmac_id * rpm->mac_ops->tx_stats_cnt;
426ce7a6c31SHariprasad Kelam 
427ce7a6c31SHariprasad Kelam 	val_lo = rpm_read(rpm, 0, RPMX_MTI_STAT_TX_STAT_PAGES_COUNTERX +
428ce7a6c31SHariprasad Kelam 			    (idx * 8));
429ce7a6c31SHariprasad Kelam 	val_hi = rpm_read(rpm, 0, RPMX_MTI_STAT_DATA_HI_CDC);
430ce7a6c31SHariprasad Kelam 
431ce7a6c31SHariprasad Kelam 	*tx_stat = (val_hi << 32 | val_lo);
432ce7a6c31SHariprasad Kelam 
433ce7a6c31SHariprasad Kelam 	mutex_unlock(&rpm->lock);
434ce7a6c31SHariprasad Kelam 	return 0;
435ce7a6c31SHariprasad Kelam }
4363ad3f8f9SHariprasad Kelam 
4373ad3f8f9SHariprasad Kelam u8 rpm_get_lmac_type(void *rpmd, int lmac_id)
4383ad3f8f9SHariprasad Kelam {
4393ad3f8f9SHariprasad Kelam 	rpm_t *rpm = rpmd;
4403ad3f8f9SHariprasad Kelam 	u64 req = 0, resp;
4413ad3f8f9SHariprasad Kelam 	int err;
4423ad3f8f9SHariprasad Kelam 
4433ad3f8f9SHariprasad Kelam 	req = FIELD_SET(CMDREG_ID, CGX_CMD_GET_LINK_STS, req);
4443ad3f8f9SHariprasad Kelam 	err = cgx_fwi_cmd_generic(req, &resp, rpm, 0);
4453ad3f8f9SHariprasad Kelam 	if (!err)
4463ad3f8f9SHariprasad Kelam 		return FIELD_GET(RESP_LINKSTAT_LMAC_TYPE, resp);
4473ad3f8f9SHariprasad Kelam 	return err;
4483ad3f8f9SHariprasad Kelam }
4493ad3f8f9SHariprasad Kelam 
450459f326eSSunil Goutham u32 rpm_get_lmac_fifo_len(void *rpmd, int lmac_id)
451459f326eSSunil Goutham {
452459f326eSSunil Goutham 	rpm_t *rpm = rpmd;
453459f326eSSunil Goutham 	u64 hi_perf_lmac;
454459f326eSSunil Goutham 	u8 num_lmacs;
455459f326eSSunil Goutham 	u32 fifo_len;
456459f326eSSunil Goutham 
457459f326eSSunil Goutham 	fifo_len = rpm->mac_ops->fifo_len;
458459f326eSSunil Goutham 	num_lmacs = rpm->mac_ops->get_nr_lmacs(rpm);
459459f326eSSunil Goutham 
460459f326eSSunil Goutham 	switch (num_lmacs) {
461459f326eSSunil Goutham 	case 1:
462459f326eSSunil Goutham 		return fifo_len;
463459f326eSSunil Goutham 	case 2:
464459f326eSSunil Goutham 		return fifo_len / 2;
465459f326eSSunil Goutham 	case 3:
466459f326eSSunil Goutham 		/* LMAC marked as hi_perf gets half of the FIFO and rest 1/4th */
467459f326eSSunil Goutham 		hi_perf_lmac = rpm_read(rpm, 0, CGXX_CMRX_RX_LMACS);
468459f326eSSunil Goutham 		hi_perf_lmac = (hi_perf_lmac >> 4) & 0x3ULL;
469459f326eSSunil Goutham 		if (lmac_id == hi_perf_lmac)
470459f326eSSunil Goutham 			return fifo_len / 2;
471459f326eSSunil Goutham 		return fifo_len / 4;
472459f326eSSunil Goutham 	case 4:
473459f326eSSunil Goutham 	default:
474459f326eSSunil Goutham 		return fifo_len / 4;
475459f326eSSunil Goutham 	}
476459f326eSSunil Goutham 	return 0;
477459f326eSSunil Goutham }
478459f326eSSunil Goutham 
479b9d0fedcSHariprasad Kelam static int rpmusx_lmac_internal_loopback(rpm_t *rpm, int lmac_id, bool enable)
480b9d0fedcSHariprasad Kelam {
481b9d0fedcSHariprasad Kelam 	u64 cfg;
482b9d0fedcSHariprasad Kelam 
483b9d0fedcSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPM2_USX_PCSX_CONTROL1);
484b9d0fedcSHariprasad Kelam 
485b9d0fedcSHariprasad Kelam 	if (enable)
486b9d0fedcSHariprasad Kelam 		cfg |= RPM2_USX_PCS_LBK;
487b9d0fedcSHariprasad Kelam 	else
488b9d0fedcSHariprasad Kelam 		cfg &= ~RPM2_USX_PCS_LBK;
489b9d0fedcSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPM2_USX_PCSX_CONTROL1, cfg);
490b9d0fedcSHariprasad Kelam 
491b9d0fedcSHariprasad Kelam 	return 0;
492b9d0fedcSHariprasad Kelam }
493b9d0fedcSHariprasad Kelam 
494b9d0fedcSHariprasad Kelam u32 rpm2_get_lmac_fifo_len(void *rpmd, int lmac_id)
495b9d0fedcSHariprasad Kelam {
496b9d0fedcSHariprasad Kelam 	u64 hi_perf_lmac, lmac_info;
497b9d0fedcSHariprasad Kelam 	rpm_t *rpm = rpmd;
498b9d0fedcSHariprasad Kelam 	u8 num_lmacs;
499b9d0fedcSHariprasad Kelam 	u32 fifo_len;
500b9d0fedcSHariprasad Kelam 
501b9d0fedcSHariprasad Kelam 	lmac_info = rpm_read(rpm, 0, RPM2_CMRX_RX_LMACS);
502b9d0fedcSHariprasad Kelam 	/* LMACs are divided into two groups and each group
503b9d0fedcSHariprasad Kelam 	 * gets half of the FIFO
504b9d0fedcSHariprasad Kelam 	 * Group0 lmac_id range {0..3}
505b9d0fedcSHariprasad Kelam 	 * Group1 lmac_id range {4..7}
506b9d0fedcSHariprasad Kelam 	 */
507b9d0fedcSHariprasad Kelam 	fifo_len = rpm->mac_ops->fifo_len / 2;
508b9d0fedcSHariprasad Kelam 
509b9d0fedcSHariprasad Kelam 	if (lmac_id < 4) {
510b9d0fedcSHariprasad Kelam 		num_lmacs = hweight8(lmac_info & 0xF);
511b9d0fedcSHariprasad Kelam 		hi_perf_lmac = (lmac_info >> 8) & 0x3ULL;
512b9d0fedcSHariprasad Kelam 	} else {
513b9d0fedcSHariprasad Kelam 		num_lmacs = hweight8(lmac_info & 0xF0);
514b9d0fedcSHariprasad Kelam 		hi_perf_lmac = (lmac_info >> 10) & 0x3ULL;
515b9d0fedcSHariprasad Kelam 		hi_perf_lmac += 4;
516b9d0fedcSHariprasad Kelam 	}
517b9d0fedcSHariprasad Kelam 
518b9d0fedcSHariprasad Kelam 	switch (num_lmacs) {
519b9d0fedcSHariprasad Kelam 	case 1:
520b9d0fedcSHariprasad Kelam 		return fifo_len;
521b9d0fedcSHariprasad Kelam 	case 2:
522b9d0fedcSHariprasad Kelam 		return fifo_len / 2;
523b9d0fedcSHariprasad Kelam 	case 3:
524b9d0fedcSHariprasad Kelam 		/* LMAC marked as hi_perf gets half of the FIFO
525b9d0fedcSHariprasad Kelam 		 * and rest 1/4th
526b9d0fedcSHariprasad Kelam 		 */
527b9d0fedcSHariprasad Kelam 		if (lmac_id == hi_perf_lmac)
528b9d0fedcSHariprasad Kelam 			return fifo_len / 2;
529b9d0fedcSHariprasad Kelam 		return fifo_len / 4;
530b9d0fedcSHariprasad Kelam 	case 4:
531b9d0fedcSHariprasad Kelam 	default:
532b9d0fedcSHariprasad Kelam 		return fifo_len / 4;
533b9d0fedcSHariprasad Kelam 	}
534b9d0fedcSHariprasad Kelam 	return 0;
535b9d0fedcSHariprasad Kelam }
536b9d0fedcSHariprasad Kelam 
5373ad3f8f9SHariprasad Kelam int rpm_lmac_internal_loopback(void *rpmd, int lmac_id, bool enable)
5383ad3f8f9SHariprasad Kelam {
5393ad3f8f9SHariprasad Kelam 	rpm_t *rpm = rpmd;
5403ad3f8f9SHariprasad Kelam 	u8 lmac_type;
5413ad3f8f9SHariprasad Kelam 	u64 cfg;
5423ad3f8f9SHariprasad Kelam 
543b9d0fedcSHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
5443ad3f8f9SHariprasad Kelam 		return -ENODEV;
5453ad3f8f9SHariprasad Kelam 	lmac_type = rpm->mac_ops->get_lmac_type(rpm, lmac_id);
546df66b6ebSGeetha sowjanya 
547df66b6ebSGeetha sowjanya 	if (lmac_type == LMAC_MODE_QSGMII || lmac_type == LMAC_MODE_SGMII) {
548df66b6ebSGeetha sowjanya 		dev_err(&rpm->pdev->dev, "loopback not supported for LPC mode\n");
549df66b6ebSGeetha sowjanya 		return 0;
550df66b6ebSGeetha sowjanya 	}
551df66b6ebSGeetha sowjanya 
552b9d0fedcSHariprasad Kelam 	if (is_dev_rpm2(rpm) && is_mac_rpmusx(rpm))
553b9d0fedcSHariprasad Kelam 		return rpmusx_lmac_internal_loopback(rpm, lmac_id, enable);
554b9d0fedcSHariprasad Kelam 
5553ad3f8f9SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_PCS100X_CONTROL1);
5563ad3f8f9SHariprasad Kelam 
5573ad3f8f9SHariprasad Kelam 	if (enable)
5583ad3f8f9SHariprasad Kelam 		cfg |= RPMX_MTI_PCS_LBK;
5593ad3f8f9SHariprasad Kelam 	else
5603ad3f8f9SHariprasad Kelam 		cfg &= ~RPMX_MTI_PCS_LBK;
5613ad3f8f9SHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_MTI_PCS100X_CONTROL1, cfg);
5623ad3f8f9SHariprasad Kelam 
5633ad3f8f9SHariprasad Kelam 	return 0;
5643ad3f8f9SHariprasad Kelam }
565d1489208SHariprasad Kelam 
566d1489208SHariprasad Kelam void rpm_lmac_ptp_config(void *rpmd, int lmac_id, bool enable)
567d1489208SHariprasad Kelam {
568d1489208SHariprasad Kelam 	rpm_t *rpm = rpmd;
569d1489208SHariprasad Kelam 	u64 cfg;
570d1489208SHariprasad Kelam 
571d1489208SHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
572d1489208SHariprasad Kelam 		return;
573d1489208SHariprasad Kelam 
574d1489208SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_CMRX_CFG);
5752958d17aSHariprasad Kelam 	if (enable) {
576d1489208SHariprasad Kelam 		cfg |= RPMX_RX_TS_PREPEND;
5772958d17aSHariprasad Kelam 		cfg |= RPMX_TX_PTP_1S_SUPPORT;
5782958d17aSHariprasad Kelam 	} else {
579d1489208SHariprasad Kelam 		cfg &= ~RPMX_RX_TS_PREPEND;
5802958d17aSHariprasad Kelam 		cfg &= ~RPMX_TX_PTP_1S_SUPPORT;
5812958d17aSHariprasad Kelam 	}
5822958d17aSHariprasad Kelam 
583d1489208SHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_CMRX_CFG, cfg);
5842958d17aSHariprasad Kelam 
5852958d17aSHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_XIF_MODE);
5862958d17aSHariprasad Kelam 
5872958d17aSHariprasad Kelam 	if (enable) {
5882958d17aSHariprasad Kelam 		cfg |= RPMX_ONESTEP_ENABLE;
5892958d17aSHariprasad Kelam 		cfg &= ~RPMX_TS_BINARY_MODE;
5902958d17aSHariprasad Kelam 	} else {
5912958d17aSHariprasad Kelam 		cfg &= ~RPMX_ONESTEP_ENABLE;
5922958d17aSHariprasad Kelam 	}
5932958d17aSHariprasad Kelam 
5942958d17aSHariprasad Kelam 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_XIF_MODE, cfg);
595d1489208SHariprasad Kelam }
5961121f6b0SSunil Kumar Kori 
5971121f6b0SSunil Kumar Kori int rpm_lmac_pfc_config(void *rpmd, int lmac_id, u8 tx_pause, u8 rx_pause, u16 pfc_en)
5981121f6b0SSunil Kumar Kori {
599b9d0fedcSHariprasad Kelam 	u64 cfg, class_en, pfc_class_mask_cfg;
6001121f6b0SSunil Kumar Kori 	rpm_t *rpm = rpmd;
6011121f6b0SSunil Kumar Kori 
6021121f6b0SSunil Kumar Kori 	if (!is_lmac_valid(rpm, lmac_id))
6031121f6b0SSunil Kumar Kori 		return -ENODEV;
6041121f6b0SSunil Kumar Kori 
6051121f6b0SSunil Kumar Kori 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
6068e151457SHariprasad Kelam 	class_en = rpm_read(rpm, lmac_id, RPMX_CMRX_PRT_CBFC_CTL);
6078e151457SHariprasad Kelam 	pfc_en |= FIELD_GET(RPM_PFC_CLASS_MASK, class_en);
6081121f6b0SSunil Kumar Kori 
6091121f6b0SSunil Kumar Kori 	if (rx_pause) {
6101121f6b0SSunil Kumar Kori 		cfg &= ~(RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE |
6111121f6b0SSunil Kumar Kori 				RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE |
6121121f6b0SSunil Kumar Kori 				RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_FWD);
6131121f6b0SSunil Kumar Kori 	} else {
6141121f6b0SSunil Kumar Kori 		cfg |= (RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE |
6151121f6b0SSunil Kumar Kori 				RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_IGNORE |
6161121f6b0SSunil Kumar Kori 				RPMX_MTI_MAC100X_COMMAND_CONFIG_PAUSE_FWD);
6171121f6b0SSunil Kumar Kori 	}
6181121f6b0SSunil Kumar Kori 
6191121f6b0SSunil Kumar Kori 	if (tx_pause) {
6201121f6b0SSunil Kumar Kori 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, pfc_en, true);
6211121f6b0SSunil Kumar Kori 		cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
6228e151457SHariprasad Kelam 		class_en = FIELD_SET(RPM_PFC_CLASS_MASK, pfc_en, class_en);
6231121f6b0SSunil Kumar Kori 	} else {
6241121f6b0SSunil Kumar Kori 		rpm_cfg_pfc_quanta_thresh(rpm, lmac_id, 0xfff, false);
6251121f6b0SSunil Kumar Kori 		cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE;
6268e151457SHariprasad Kelam 		class_en = FIELD_SET(RPM_PFC_CLASS_MASK, 0, class_en);
6271121f6b0SSunil Kumar Kori 	}
6281121f6b0SSunil Kumar Kori 
6291121f6b0SSunil Kumar Kori 	if (!rx_pause && !tx_pause)
6301121f6b0SSunil Kumar Kori 		cfg &= ~RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE;
6311121f6b0SSunil Kumar Kori 	else
6321121f6b0SSunil Kumar Kori 		cfg |= RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE;
6331121f6b0SSunil Kumar Kori 
6341121f6b0SSunil Kumar Kori 	rpm_write(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG, cfg);
6351121f6b0SSunil Kumar Kori 
636b9d0fedcSHariprasad Kelam 	pfc_class_mask_cfg = is_dev_rpm2(rpm) ? RPM2_CMRX_PRT_CBFC_CTL :
637b9d0fedcSHariprasad Kelam 						RPMX_CMRX_PRT_CBFC_CTL;
638b9d0fedcSHariprasad Kelam 
639b9d0fedcSHariprasad Kelam 	rpm_write(rpm, lmac_id, pfc_class_mask_cfg, class_en);
6401121f6b0SSunil Kumar Kori 
6411121f6b0SSunil Kumar Kori 	return 0;
6421121f6b0SSunil Kumar Kori }
643e7400038SHariprasad Kelam 
644e7400038SHariprasad Kelam int  rpm_lmac_get_pfc_frm_cfg(void *rpmd, int lmac_id, u8 *tx_pause, u8 *rx_pause)
645e7400038SHariprasad Kelam {
646e7400038SHariprasad Kelam 	rpm_t *rpm = rpmd;
647e7400038SHariprasad Kelam 	u64 cfg;
648e7400038SHariprasad Kelam 
649e7400038SHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
650e7400038SHariprasad Kelam 		return -ENODEV;
651e7400038SHariprasad Kelam 
652e7400038SHariprasad Kelam 	cfg = rpm_read(rpm, lmac_id, RPMX_MTI_MAC100X_COMMAND_CONFIG);
653e7400038SHariprasad Kelam 	if (cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_PFC_MODE) {
654e7400038SHariprasad Kelam 		*rx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_RX_P_DISABLE);
655e7400038SHariprasad Kelam 		*tx_pause = !(cfg & RPMX_MTI_MAC100X_COMMAND_CONFIG_TX_P_DISABLE);
656e7400038SHariprasad Kelam 	}
657e7400038SHariprasad Kelam 
658e7400038SHariprasad Kelam 	return 0;
659e7400038SHariprasad Kelam }
66084ad3642SHariprasad Kelam 
66184ad3642SHariprasad Kelam int rpm_get_fec_stats(void *rpmd, int lmac_id, struct cgx_fec_stats_rsp *rsp)
66284ad3642SHariprasad Kelam {
66384ad3642SHariprasad Kelam 	u64 val_lo, val_hi;
66484ad3642SHariprasad Kelam 	rpm_t *rpm = rpmd;
66584ad3642SHariprasad Kelam 	u64 cfg;
66684ad3642SHariprasad Kelam 
66784ad3642SHariprasad Kelam 	if (!is_lmac_valid(rpm, lmac_id))
66884ad3642SHariprasad Kelam 		return -ENODEV;
66984ad3642SHariprasad Kelam 
67084ad3642SHariprasad Kelam 	if (rpm->lmac_idmap[lmac_id]->link_info.fec == OTX2_FEC_NONE)
67184ad3642SHariprasad Kelam 		return 0;
67284ad3642SHariprasad Kelam 
67384ad3642SHariprasad Kelam 	if (rpm->lmac_idmap[lmac_id]->link_info.fec == OTX2_FEC_BASER) {
67484ad3642SHariprasad Kelam 		val_lo = rpm_read(rpm, lmac_id, RPMX_MTI_FCFECX_VL0_CCW_LO);
67584ad3642SHariprasad Kelam 		val_hi = rpm_read(rpm, lmac_id, RPMX_MTI_FCFECX_CW_HI);
67684ad3642SHariprasad Kelam 		rsp->fec_corr_blks = (val_hi << 16 | val_lo);
67784ad3642SHariprasad Kelam 
67884ad3642SHariprasad Kelam 		val_lo = rpm_read(rpm, lmac_id, RPMX_MTI_FCFECX_VL0_NCCW_LO);
67984ad3642SHariprasad Kelam 		val_hi = rpm_read(rpm, lmac_id, RPMX_MTI_FCFECX_CW_HI);
68084ad3642SHariprasad Kelam 		rsp->fec_uncorr_blks = (val_hi << 16 | val_lo);
68184ad3642SHariprasad Kelam 
68284ad3642SHariprasad Kelam 		/* 50G uses 2 Physical serdes lines */
68384ad3642SHariprasad Kelam 		if (rpm->lmac_idmap[lmac_id]->link_info.lmac_type_id ==
68484ad3642SHariprasad Kelam 		    LMAC_MODE_50G_R) {
68584ad3642SHariprasad Kelam 			val_lo = rpm_read(rpm, lmac_id,
68684ad3642SHariprasad Kelam 					  RPMX_MTI_FCFECX_VL1_CCW_LO);
68784ad3642SHariprasad Kelam 			val_hi = rpm_read(rpm, lmac_id,
68884ad3642SHariprasad Kelam 					  RPMX_MTI_FCFECX_CW_HI);
68984ad3642SHariprasad Kelam 			rsp->fec_corr_blks += (val_hi << 16 | val_lo);
69084ad3642SHariprasad Kelam 
69184ad3642SHariprasad Kelam 			val_lo = rpm_read(rpm, lmac_id,
69284ad3642SHariprasad Kelam 					  RPMX_MTI_FCFECX_VL1_NCCW_LO);
69384ad3642SHariprasad Kelam 			val_hi = rpm_read(rpm, lmac_id,
69484ad3642SHariprasad Kelam 					  RPMX_MTI_FCFECX_CW_HI);
69584ad3642SHariprasad Kelam 			rsp->fec_uncorr_blks += (val_hi << 16 | val_lo);
69684ad3642SHariprasad Kelam 		}
69784ad3642SHariprasad Kelam 	} else {
69884ad3642SHariprasad Kelam 		/* enable RS-FEC capture */
69984ad3642SHariprasad Kelam 		cfg = rpm_read(rpm, 0, RPMX_MTI_STAT_STATN_CONTROL);
70084ad3642SHariprasad Kelam 		cfg |= RPMX_RSFEC_RX_CAPTURE | BIT(lmac_id);
70184ad3642SHariprasad Kelam 		rpm_write(rpm, 0, RPMX_MTI_STAT_STATN_CONTROL, cfg);
70284ad3642SHariprasad Kelam 
70384ad3642SHariprasad Kelam 		val_lo = rpm_read(rpm, 0,
70484ad3642SHariprasad Kelam 				  RPMX_MTI_RSFEC_STAT_COUNTER_CAPTURE_2);
70584ad3642SHariprasad Kelam 		val_hi = rpm_read(rpm, 0, RPMX_MTI_STAT_DATA_HI_CDC);
70684ad3642SHariprasad Kelam 		rsp->fec_corr_blks = (val_hi << 32 | val_lo);
70784ad3642SHariprasad Kelam 
70884ad3642SHariprasad Kelam 		val_lo = rpm_read(rpm, 0,
70984ad3642SHariprasad Kelam 				  RPMX_MTI_RSFEC_STAT_COUNTER_CAPTURE_3);
71084ad3642SHariprasad Kelam 		val_hi = rpm_read(rpm, 0, RPMX_MTI_STAT_DATA_HI_CDC);
71184ad3642SHariprasad Kelam 		rsp->fec_uncorr_blks = (val_hi << 32 | val_lo);
71284ad3642SHariprasad Kelam 	}
71384ad3642SHariprasad Kelam 
71484ad3642SHariprasad Kelam 	return 0;
71584ad3642SHariprasad Kelam }
716