18e22f040SSunil Goutham /* SPDX-License-Identifier: GPL-2.0 28e22f040SSunil Goutham * Marvell OcteonTx2 CGX driver 38e22f040SSunil Goutham * 48e22f040SSunil Goutham * Copyright (C) 2018 Marvell International Ltd. 58e22f040SSunil Goutham * 68e22f040SSunil Goutham * This program is free software; you can redistribute it and/or modify 78e22f040SSunil Goutham * it under the terms of the GNU General Public License version 2 as 88e22f040SSunil Goutham * published by the Free Software Foundation. 98e22f040SSunil Goutham */ 108e22f040SSunil Goutham 118e22f040SSunil Goutham #ifndef CGX_H 128e22f040SSunil Goutham #define CGX_H 138e22f040SSunil Goutham 141463f382SLinu Cherian #include "cgx_fw_if.h" 151463f382SLinu Cherian 168e22f040SSunil Goutham /* PCI device IDs */ 178e22f040SSunil Goutham #define PCI_DEVID_OCTEONTX2_CGX 0xA059 188e22f040SSunil Goutham 198e22f040SSunil Goutham /* PCI BAR nos */ 208e22f040SSunil Goutham #define PCI_CFG_REG_BAR_NUM 0 218e22f040SSunil Goutham 223a4fa841SLinu Cherian #define MAX_CGX 3 233a4fa841SLinu Cherian #define MAX_LMAC_PER_CGX 4 243a4fa841SLinu Cherian #define CGX_OFFSET(x) ((x) * MAX_LMAC_PER_CGX) 253a4fa841SLinu Cherian 263a4fa841SLinu Cherian /* Registers */ 271435f66aSSunil Goutham #define CGXX_CMRX_CFG 0x00 281435f66aSSunil Goutham #define CMR_EN BIT_ULL(55) 291435f66aSSunil Goutham #define DATA_PKT_TX_EN BIT_ULL(53) 301435f66aSSunil Goutham #define DATA_PKT_RX_EN BIT_ULL(54) 311463f382SLinu Cherian #define CGXX_CMRX_INT 0x040 321463f382SLinu Cherian #define FW_CGX_INT BIT_ULL(1) 331463f382SLinu Cherian #define CGXX_CMRX_INT_ENA_W1S 0x058 343a4fa841SLinu Cherian #define CGXX_CMRX_RX_ID_MAP 0x060 3566208910SChristina Jacob #define CGXX_CMRX_RX_STAT0 0x070 363a4fa841SLinu Cherian #define CGXX_CMRX_RX_LMACS 0x128 3796be2e0dSVidhya Raman #define CGXX_CMRX_RX_DMAC_CTL0 0x1F8 3896be2e0dSVidhya Raman #define CGX_DMAC_CTL0_CAM_ENABLE BIT_ULL(3) 3996be2e0dSVidhya Raman #define CGX_DMAC_CAM_ACCEPT BIT_ULL(3) 4096be2e0dSVidhya Raman #define CGX_DMAC_MCAST_MODE BIT_ULL(1) 4196be2e0dSVidhya Raman #define CGX_DMAC_BCAST_MODE BIT_ULL(0) 4296be2e0dSVidhya Raman #define CGXX_CMRX_RX_DMAC_CAM0 0x200 4396be2e0dSVidhya Raman #define CGX_DMAC_CAM_ADDR_ENABLE BIT_ULL(48) 4496be2e0dSVidhya Raman #define CGXX_CMRX_RX_DMAC_CAM1 0x400 4596be2e0dSVidhya Raman #define CGX_RX_DMAC_ADR_MASK GENMASK_ULL(47, 0) 4666208910SChristina Jacob #define CGXX_CMRX_TX_STAT0 0x700 471463f382SLinu Cherian #define CGXX_SCRATCH0_REG 0x1050 481463f382SLinu Cherian #define CGXX_SCRATCH1_REG 0x1058 491463f382SLinu Cherian #define CGX_CONST 0x2000 501463f382SLinu Cherian 511463f382SLinu Cherian #define CGX_COMMAND_REG CGXX_SCRATCH1_REG 521463f382SLinu Cherian #define CGX_EVENT_REG CGXX_SCRATCH0_REG 531463f382SLinu Cherian #define CGX_CMD_TIMEOUT 2200 /* msecs */ 541463f382SLinu Cherian 551463f382SLinu Cherian #define CGX_NVEC 37 561463f382SLinu Cherian #define CGX_LMAC_FWI 0 571463f382SLinu Cherian 581463f382SLinu Cherian struct cgx_link_event { 591463f382SLinu Cherian struct cgx_lnk_sts lstat; 601463f382SLinu Cherian u8 cgx_id; 611463f382SLinu Cherian u8 lmac_id; 621463f382SLinu Cherian }; 631463f382SLinu Cherian 641463f382SLinu Cherian /** 651463f382SLinu Cherian * struct cgx_event_cb 661463f382SLinu Cherian * @notify_link_chg: callback for link change notification 671463f382SLinu Cherian * @data: data passed to callback function 681463f382SLinu Cherian */ 691463f382SLinu Cherian struct cgx_event_cb { 701463f382SLinu Cherian int (*notify_link_chg)(struct cgx_link_event *event, void *data); 711463f382SLinu Cherian void *data; 721463f382SLinu Cherian }; 733a4fa841SLinu Cherian 748e22f040SSunil Goutham extern struct pci_driver cgx_driver; 758e22f040SSunil Goutham 763a4fa841SLinu Cherian int cgx_get_cgx_cnt(void); 773a4fa841SLinu Cherian int cgx_get_lmac_cnt(void *cgxd); 783a4fa841SLinu Cherian void *cgx_get_pdata(int cgx_id); 791463f382SLinu Cherian int cgx_lmac_evh_register(struct cgx_event_cb *cb, void *cgxd, int lmac_id); 8066208910SChristina Jacob int cgx_get_tx_stats(void *cgxd, int lmac_id, int idx, u64 *tx_stat); 8166208910SChristina Jacob int cgx_get_rx_stats(void *cgxd, int lmac_id, int idx, u64 *rx_stat); 821435f66aSSunil Goutham int cgx_lmac_rx_tx_enable(void *cgxd, int lmac_id, bool enable); 8396be2e0dSVidhya Raman int cgx_lmac_addr_set(u8 cgx_id, u8 lmac_id, u8 *mac_addr); 8496be2e0dSVidhya Raman u64 cgx_lmac_addr_get(u8 cgx_id, u8 lmac_id); 8596be2e0dSVidhya Raman void cgx_lmac_promisc_config(int cgx_id, int lmac_id, bool enable); 868e22f040SSunil Goutham #endif /* CGX_H */ 87