1 /*
2  * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
3  *
4  * Copyright (C) 2012 Marvell
5  *
6  * Rami Rosen <rosenr@marvell.com>
7  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
8  *
9  * This file is licensed under the terms of the GNU General Public
10  * License version 2. This program is licensed "as is" without any
11  * warranty of any kind, whether express or implied.
12  */
13 
14 #include <linux/clk.h>
15 #include <linux/cpu.h>
16 #include <linux/etherdevice.h>
17 #include <linux/if_vlan.h>
18 #include <linux/inetdevice.h>
19 #include <linux/interrupt.h>
20 #include <linux/io.h>
21 #include <linux/kernel.h>
22 #include <linux/mbus.h>
23 #include <linux/module.h>
24 #include <linux/netdevice.h>
25 #include <linux/of.h>
26 #include <linux/of_address.h>
27 #include <linux/of_irq.h>
28 #include <linux/of_mdio.h>
29 #include <linux/of_net.h>
30 #include <linux/phy/phy.h>
31 #include <linux/phy.h>
32 #include <linux/phylink.h>
33 #include <linux/platform_device.h>
34 #include <linux/skbuff.h>
35 #include <net/hwbm.h>
36 #include "mvneta_bm.h"
37 #include <net/ip.h>
38 #include <net/ipv6.h>
39 #include <net/tso.h>
40 #include <net/page_pool.h>
41 #include <linux/bpf_trace.h>
42 
43 /* Registers */
44 #define MVNETA_RXQ_CONFIG_REG(q)                (0x1400 + ((q) << 2))
45 #define      MVNETA_RXQ_HW_BUF_ALLOC            BIT(0)
46 #define      MVNETA_RXQ_SHORT_POOL_ID_SHIFT	4
47 #define      MVNETA_RXQ_SHORT_POOL_ID_MASK	0x30
48 #define      MVNETA_RXQ_LONG_POOL_ID_SHIFT	6
49 #define      MVNETA_RXQ_LONG_POOL_ID_MASK	0xc0
50 #define      MVNETA_RXQ_PKT_OFFSET_ALL_MASK     (0xf    << 8)
51 #define      MVNETA_RXQ_PKT_OFFSET_MASK(offs)   ((offs) << 8)
52 #define MVNETA_RXQ_THRESHOLD_REG(q)             (0x14c0 + ((q) << 2))
53 #define      MVNETA_RXQ_NON_OCCUPIED(v)         ((v) << 16)
54 #define MVNETA_RXQ_BASE_ADDR_REG(q)             (0x1480 + ((q) << 2))
55 #define MVNETA_RXQ_SIZE_REG(q)                  (0x14a0 + ((q) << 2))
56 #define      MVNETA_RXQ_BUF_SIZE_SHIFT          19
57 #define      MVNETA_RXQ_BUF_SIZE_MASK           (0x1fff << 19)
58 #define MVNETA_RXQ_STATUS_REG(q)                (0x14e0 + ((q) << 2))
59 #define      MVNETA_RXQ_OCCUPIED_ALL_MASK       0x3fff
60 #define MVNETA_RXQ_STATUS_UPDATE_REG(q)         (0x1500 + ((q) << 2))
61 #define      MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT  16
62 #define      MVNETA_RXQ_ADD_NON_OCCUPIED_MAX    255
63 #define MVNETA_PORT_POOL_BUFFER_SZ_REG(pool)	(0x1700 + ((pool) << 2))
64 #define      MVNETA_PORT_POOL_BUFFER_SZ_SHIFT	3
65 #define      MVNETA_PORT_POOL_BUFFER_SZ_MASK	0xfff8
66 #define MVNETA_PORT_RX_RESET                    0x1cc0
67 #define      MVNETA_PORT_RX_DMA_RESET           BIT(0)
68 #define MVNETA_PHY_ADDR                         0x2000
69 #define      MVNETA_PHY_ADDR_MASK               0x1f
70 #define MVNETA_MBUS_RETRY                       0x2010
71 #define MVNETA_UNIT_INTR_CAUSE                  0x2080
72 #define MVNETA_UNIT_CONTROL                     0x20B0
73 #define      MVNETA_PHY_POLLING_ENABLE          BIT(1)
74 #define MVNETA_WIN_BASE(w)                      (0x2200 + ((w) << 3))
75 #define MVNETA_WIN_SIZE(w)                      (0x2204 + ((w) << 3))
76 #define MVNETA_WIN_REMAP(w)                     (0x2280 + ((w) << 2))
77 #define MVNETA_BASE_ADDR_ENABLE                 0x2290
78 #define MVNETA_ACCESS_PROTECT_ENABLE            0x2294
79 #define MVNETA_PORT_CONFIG                      0x2400
80 #define      MVNETA_UNI_PROMISC_MODE            BIT(0)
81 #define      MVNETA_DEF_RXQ(q)                  ((q) << 1)
82 #define      MVNETA_DEF_RXQ_ARP(q)              ((q) << 4)
83 #define      MVNETA_TX_UNSET_ERR_SUM            BIT(12)
84 #define      MVNETA_DEF_RXQ_TCP(q)              ((q) << 16)
85 #define      MVNETA_DEF_RXQ_UDP(q)              ((q) << 19)
86 #define      MVNETA_DEF_RXQ_BPDU(q)             ((q) << 22)
87 #define      MVNETA_RX_CSUM_WITH_PSEUDO_HDR     BIT(25)
88 #define      MVNETA_PORT_CONFIG_DEFL_VALUE(q)   (MVNETA_DEF_RXQ(q)       | \
89 						 MVNETA_DEF_RXQ_ARP(q)	 | \
90 						 MVNETA_DEF_RXQ_TCP(q)	 | \
91 						 MVNETA_DEF_RXQ_UDP(q)	 | \
92 						 MVNETA_DEF_RXQ_BPDU(q)	 | \
93 						 MVNETA_TX_UNSET_ERR_SUM | \
94 						 MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
95 #define MVNETA_PORT_CONFIG_EXTEND                0x2404
96 #define MVNETA_MAC_ADDR_LOW                      0x2414
97 #define MVNETA_MAC_ADDR_HIGH                     0x2418
98 #define MVNETA_SDMA_CONFIG                       0x241c
99 #define      MVNETA_SDMA_BRST_SIZE_16            4
100 #define      MVNETA_RX_BRST_SZ_MASK(burst)       ((burst) << 1)
101 #define      MVNETA_RX_NO_DATA_SWAP              BIT(4)
102 #define      MVNETA_TX_NO_DATA_SWAP              BIT(5)
103 #define      MVNETA_DESC_SWAP                    BIT(6)
104 #define      MVNETA_TX_BRST_SZ_MASK(burst)       ((burst) << 22)
105 #define	MVNETA_VLAN_PRIO_TO_RXQ			 0x2440
106 #define      MVNETA_VLAN_PRIO_RXQ_MAP(prio, rxq) ((rxq) << ((prio) * 3))
107 #define MVNETA_PORT_STATUS                       0x2444
108 #define      MVNETA_TX_IN_PRGRS                  BIT(1)
109 #define      MVNETA_TX_FIFO_EMPTY                BIT(8)
110 #define MVNETA_RX_MIN_FRAME_SIZE                 0x247c
111 /* Only exists on Armada XP and Armada 370 */
112 #define MVNETA_SERDES_CFG			 0x24A0
113 #define      MVNETA_SGMII_SERDES_PROTO		 0x0cc7
114 #define      MVNETA_QSGMII_SERDES_PROTO		 0x0667
115 #define      MVNETA_HSGMII_SERDES_PROTO		 0x1107
116 #define MVNETA_TYPE_PRIO                         0x24bc
117 #define      MVNETA_FORCE_UNI                    BIT(21)
118 #define MVNETA_TXQ_CMD_1                         0x24e4
119 #define MVNETA_TXQ_CMD                           0x2448
120 #define      MVNETA_TXQ_DISABLE_SHIFT            8
121 #define      MVNETA_TXQ_ENABLE_MASK              0x000000ff
122 #define MVNETA_RX_DISCARD_FRAME_COUNT		 0x2484
123 #define MVNETA_OVERRUN_FRAME_COUNT		 0x2488
124 #define MVNETA_GMAC_CLOCK_DIVIDER                0x24f4
125 #define      MVNETA_GMAC_1MS_CLOCK_ENABLE        BIT(31)
126 #define MVNETA_ACC_MODE                          0x2500
127 #define MVNETA_BM_ADDRESS                        0x2504
128 #define MVNETA_CPU_MAP(cpu)                      (0x2540 + ((cpu) << 2))
129 #define      MVNETA_CPU_RXQ_ACCESS_ALL_MASK      0x000000ff
130 #define      MVNETA_CPU_TXQ_ACCESS_ALL_MASK      0x0000ff00
131 #define      MVNETA_CPU_RXQ_ACCESS(rxq)		 BIT(rxq)
132 #define      MVNETA_CPU_TXQ_ACCESS(txq)		 BIT(txq + 8)
133 #define MVNETA_RXQ_TIME_COAL_REG(q)              (0x2580 + ((q) << 2))
134 
135 /* Exception Interrupt Port/Queue Cause register
136  *
137  * Their behavior depend of the mapping done using the PCPX2Q
138  * registers. For a given CPU if the bit associated to a queue is not
139  * set, then for the register a read from this CPU will always return
140  * 0 and a write won't do anything
141  */
142 
143 #define MVNETA_INTR_NEW_CAUSE                    0x25a0
144 #define MVNETA_INTR_NEW_MASK                     0x25a4
145 
146 /* bits  0..7  = TXQ SENT, one bit per queue.
147  * bits  8..15 = RXQ OCCUP, one bit per queue.
148  * bits 16..23 = RXQ FREE, one bit per queue.
149  * bit  29 = OLD_REG_SUM, see old reg ?
150  * bit  30 = TX_ERR_SUM, one bit for 4 ports
151  * bit  31 = MISC_SUM,   one bit for 4 ports
152  */
153 #define      MVNETA_TX_INTR_MASK(nr_txqs)        (((1 << nr_txqs) - 1) << 0)
154 #define      MVNETA_TX_INTR_MASK_ALL             (0xff << 0)
155 #define      MVNETA_RX_INTR_MASK(nr_rxqs)        (((1 << nr_rxqs) - 1) << 8)
156 #define      MVNETA_RX_INTR_MASK_ALL             (0xff << 8)
157 #define      MVNETA_MISCINTR_INTR_MASK           BIT(31)
158 
159 #define MVNETA_INTR_OLD_CAUSE                    0x25a8
160 #define MVNETA_INTR_OLD_MASK                     0x25ac
161 
162 /* Data Path Port/Queue Cause Register */
163 #define MVNETA_INTR_MISC_CAUSE                   0x25b0
164 #define MVNETA_INTR_MISC_MASK                    0x25b4
165 
166 #define      MVNETA_CAUSE_PHY_STATUS_CHANGE      BIT(0)
167 #define      MVNETA_CAUSE_LINK_CHANGE            BIT(1)
168 #define      MVNETA_CAUSE_PTP                    BIT(4)
169 
170 #define      MVNETA_CAUSE_INTERNAL_ADDR_ERR      BIT(7)
171 #define      MVNETA_CAUSE_RX_OVERRUN             BIT(8)
172 #define      MVNETA_CAUSE_RX_CRC_ERROR           BIT(9)
173 #define      MVNETA_CAUSE_RX_LARGE_PKT           BIT(10)
174 #define      MVNETA_CAUSE_TX_UNDERUN             BIT(11)
175 #define      MVNETA_CAUSE_PRBS_ERR               BIT(12)
176 #define      MVNETA_CAUSE_PSC_SYNC_CHANGE        BIT(13)
177 #define      MVNETA_CAUSE_SERDES_SYNC_ERR        BIT(14)
178 
179 #define      MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT    16
180 #define      MVNETA_CAUSE_BMU_ALLOC_ERR_ALL_MASK   (0xF << MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT)
181 #define      MVNETA_CAUSE_BMU_ALLOC_ERR_MASK(pool) (1 << (MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT + (pool)))
182 
183 #define      MVNETA_CAUSE_TXQ_ERROR_SHIFT        24
184 #define      MVNETA_CAUSE_TXQ_ERROR_ALL_MASK     (0xFF << MVNETA_CAUSE_TXQ_ERROR_SHIFT)
185 #define      MVNETA_CAUSE_TXQ_ERROR_MASK(q)      (1 << (MVNETA_CAUSE_TXQ_ERROR_SHIFT + (q)))
186 
187 #define MVNETA_INTR_ENABLE                       0x25b8
188 #define      MVNETA_TXQ_INTR_ENABLE_ALL_MASK     0x0000ff00
189 #define      MVNETA_RXQ_INTR_ENABLE_ALL_MASK     0x000000ff
190 
191 #define MVNETA_RXQ_CMD                           0x2680
192 #define      MVNETA_RXQ_DISABLE_SHIFT            8
193 #define      MVNETA_RXQ_ENABLE_MASK              0x000000ff
194 #define MVETH_TXQ_TOKEN_COUNT_REG(q)             (0x2700 + ((q) << 4))
195 #define MVETH_TXQ_TOKEN_CFG_REG(q)               (0x2704 + ((q) << 4))
196 #define MVNETA_GMAC_CTRL_0                       0x2c00
197 #define      MVNETA_GMAC_MAX_RX_SIZE_SHIFT       2
198 #define      MVNETA_GMAC_MAX_RX_SIZE_MASK        0x7ffc
199 #define      MVNETA_GMAC0_PORT_1000BASE_X        BIT(1)
200 #define      MVNETA_GMAC0_PORT_ENABLE            BIT(0)
201 #define MVNETA_GMAC_CTRL_2                       0x2c08
202 #define      MVNETA_GMAC2_INBAND_AN_ENABLE       BIT(0)
203 #define      MVNETA_GMAC2_PCS_ENABLE             BIT(3)
204 #define      MVNETA_GMAC2_PORT_RGMII             BIT(4)
205 #define      MVNETA_GMAC2_PORT_RESET             BIT(6)
206 #define MVNETA_GMAC_STATUS                       0x2c10
207 #define      MVNETA_GMAC_LINK_UP                 BIT(0)
208 #define      MVNETA_GMAC_SPEED_1000              BIT(1)
209 #define      MVNETA_GMAC_SPEED_100               BIT(2)
210 #define      MVNETA_GMAC_FULL_DUPLEX             BIT(3)
211 #define      MVNETA_GMAC_RX_FLOW_CTRL_ENABLE     BIT(4)
212 #define      MVNETA_GMAC_TX_FLOW_CTRL_ENABLE     BIT(5)
213 #define      MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE     BIT(6)
214 #define      MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE     BIT(7)
215 #define      MVNETA_GMAC_AN_COMPLETE             BIT(11)
216 #define      MVNETA_GMAC_SYNC_OK                 BIT(14)
217 #define MVNETA_GMAC_AUTONEG_CONFIG               0x2c0c
218 #define      MVNETA_GMAC_FORCE_LINK_DOWN         BIT(0)
219 #define      MVNETA_GMAC_FORCE_LINK_PASS         BIT(1)
220 #define      MVNETA_GMAC_INBAND_AN_ENABLE        BIT(2)
221 #define      MVNETA_GMAC_AN_BYPASS_ENABLE        BIT(3)
222 #define      MVNETA_GMAC_INBAND_RESTART_AN       BIT(4)
223 #define      MVNETA_GMAC_CONFIG_MII_SPEED        BIT(5)
224 #define      MVNETA_GMAC_CONFIG_GMII_SPEED       BIT(6)
225 #define      MVNETA_GMAC_AN_SPEED_EN             BIT(7)
226 #define      MVNETA_GMAC_CONFIG_FLOW_CTRL        BIT(8)
227 #define      MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL    BIT(9)
228 #define      MVNETA_GMAC_AN_FLOW_CTRL_EN         BIT(11)
229 #define      MVNETA_GMAC_CONFIG_FULL_DUPLEX      BIT(12)
230 #define      MVNETA_GMAC_AN_DUPLEX_EN            BIT(13)
231 #define MVNETA_GMAC_CTRL_4                       0x2c90
232 #define      MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE  BIT(1)
233 #define MVNETA_MIB_COUNTERS_BASE                 0x3000
234 #define      MVNETA_MIB_LATE_COLLISION           0x7c
235 #define MVNETA_DA_FILT_SPEC_MCAST                0x3400
236 #define MVNETA_DA_FILT_OTH_MCAST                 0x3500
237 #define MVNETA_DA_FILT_UCAST_BASE                0x3600
238 #define MVNETA_TXQ_BASE_ADDR_REG(q)              (0x3c00 + ((q) << 2))
239 #define MVNETA_TXQ_SIZE_REG(q)                   (0x3c20 + ((q) << 2))
240 #define      MVNETA_TXQ_SENT_THRESH_ALL_MASK     0x3fff0000
241 #define      MVNETA_TXQ_SENT_THRESH_MASK(coal)   ((coal) << 16)
242 #define MVNETA_TXQ_UPDATE_REG(q)                 (0x3c60 + ((q) << 2))
243 #define      MVNETA_TXQ_DEC_SENT_SHIFT           16
244 #define      MVNETA_TXQ_DEC_SENT_MASK            0xff
245 #define MVNETA_TXQ_STATUS_REG(q)                 (0x3c40 + ((q) << 2))
246 #define      MVNETA_TXQ_SENT_DESC_SHIFT          16
247 #define      MVNETA_TXQ_SENT_DESC_MASK           0x3fff0000
248 #define MVNETA_PORT_TX_RESET                     0x3cf0
249 #define      MVNETA_PORT_TX_DMA_RESET            BIT(0)
250 #define MVNETA_TX_MTU                            0x3e0c
251 #define MVNETA_TX_TOKEN_SIZE                     0x3e14
252 #define      MVNETA_TX_TOKEN_SIZE_MAX            0xffffffff
253 #define MVNETA_TXQ_TOKEN_SIZE_REG(q)             (0x3e40 + ((q) << 2))
254 #define      MVNETA_TXQ_TOKEN_SIZE_MAX           0x7fffffff
255 
256 #define MVNETA_LPI_CTRL_0                        0x2cc0
257 #define MVNETA_LPI_CTRL_1                        0x2cc4
258 #define      MVNETA_LPI_REQUEST_ENABLE           BIT(0)
259 #define MVNETA_LPI_CTRL_2                        0x2cc8
260 #define MVNETA_LPI_STATUS                        0x2ccc
261 
262 #define MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK	 0xff
263 
264 /* Descriptor ring Macros */
265 #define MVNETA_QUEUE_NEXT_DESC(q, index)	\
266 	(((index) < (q)->last_desc) ? ((index) + 1) : 0)
267 
268 /* Various constants */
269 
270 /* Coalescing */
271 #define MVNETA_TXDONE_COAL_PKTS		0	/* interrupt per packet */
272 #define MVNETA_RX_COAL_PKTS		32
273 #define MVNETA_RX_COAL_USEC		100
274 
275 /* The two bytes Marvell header. Either contains a special value used
276  * by Marvell switches when a specific hardware mode is enabled (not
277  * supported by this driver) or is filled automatically by zeroes on
278  * the RX side. Those two bytes being at the front of the Ethernet
279  * header, they allow to have the IP header aligned on a 4 bytes
280  * boundary automatically: the hardware skips those two bytes on its
281  * own.
282  */
283 #define MVNETA_MH_SIZE			2
284 
285 #define MVNETA_VLAN_TAG_LEN             4
286 
287 #define MVNETA_TX_CSUM_DEF_SIZE		1600
288 #define MVNETA_TX_CSUM_MAX_SIZE		9800
289 #define MVNETA_ACC_MODE_EXT1		1
290 #define MVNETA_ACC_MODE_EXT2		2
291 
292 #define MVNETA_MAX_DECODE_WIN		6
293 
294 /* Timeout constants */
295 #define MVNETA_TX_DISABLE_TIMEOUT_MSEC	1000
296 #define MVNETA_RX_DISABLE_TIMEOUT_MSEC	1000
297 #define MVNETA_TX_FIFO_EMPTY_TIMEOUT	10000
298 
299 #define MVNETA_TX_MTU_MAX		0x3ffff
300 
301 /* The RSS lookup table actually has 256 entries but we do not use
302  * them yet
303  */
304 #define MVNETA_RSS_LU_TABLE_SIZE	1
305 
306 /* Max number of Rx descriptors */
307 #define MVNETA_MAX_RXD 512
308 
309 /* Max number of Tx descriptors */
310 #define MVNETA_MAX_TXD 1024
311 
312 /* Max number of allowed TCP segments for software TSO */
313 #define MVNETA_MAX_TSO_SEGS 100
314 
315 #define MVNETA_MAX_SKB_DESCS (MVNETA_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
316 
317 /* descriptor aligned size */
318 #define MVNETA_DESC_ALIGNED_SIZE	32
319 
320 /* Number of bytes to be taken into account by HW when putting incoming data
321  * to the buffers. It is needed in case NET_SKB_PAD exceeds maximum packet
322  * offset supported in MVNETA_RXQ_CONFIG_REG(q) registers.
323  */
324 #define MVNETA_RX_PKT_OFFSET_CORRECTION		64
325 
326 #define MVNETA_RX_PKT_SIZE(mtu) \
327 	ALIGN((mtu) + MVNETA_MH_SIZE + MVNETA_VLAN_TAG_LEN + \
328 	      ETH_HLEN + ETH_FCS_LEN,			     \
329 	      cache_line_size())
330 
331 /* Driver assumes that the last 3 bits are 0 */
332 #define MVNETA_SKB_HEADROOM	ALIGN(max(NET_SKB_PAD, XDP_PACKET_HEADROOM), 8)
333 #define MVNETA_SKB_PAD	(SKB_DATA_ALIGN(sizeof(struct skb_shared_info) + \
334 			 MVNETA_SKB_HEADROOM))
335 #define MVNETA_MAX_RX_BUF_SIZE	(PAGE_SIZE - MVNETA_SKB_PAD)
336 
337 #define IS_TSO_HEADER(txq, addr) \
338 	((addr >= txq->tso_hdrs_phys) && \
339 	 (addr < txq->tso_hdrs_phys + txq->size * TSO_HEADER_SIZE))
340 
341 #define MVNETA_RX_GET_BM_POOL_ID(rxd) \
342 	(((rxd)->status & MVNETA_RXD_BM_POOL_MASK) >> MVNETA_RXD_BM_POOL_SHIFT)
343 
344 enum {
345 	ETHTOOL_STAT_EEE_WAKEUP,
346 	ETHTOOL_STAT_SKB_ALLOC_ERR,
347 	ETHTOOL_STAT_REFILL_ERR,
348 	ETHTOOL_XDP_REDIRECT,
349 	ETHTOOL_XDP_PASS,
350 	ETHTOOL_XDP_DROP,
351 	ETHTOOL_XDP_TX,
352 	ETHTOOL_XDP_TX_ERR,
353 	ETHTOOL_XDP_XMIT,
354 	ETHTOOL_XDP_XMIT_ERR,
355 	ETHTOOL_MAX_STATS,
356 };
357 
358 struct mvneta_statistic {
359 	unsigned short offset;
360 	unsigned short type;
361 	const char name[ETH_GSTRING_LEN];
362 };
363 
364 #define T_REG_32	32
365 #define T_REG_64	64
366 #define T_SW		1
367 
368 #define MVNETA_XDP_PASS		0
369 #define MVNETA_XDP_DROPPED	BIT(0)
370 #define MVNETA_XDP_TX		BIT(1)
371 #define MVNETA_XDP_REDIR	BIT(2)
372 
373 static const struct mvneta_statistic mvneta_statistics[] = {
374 	{ 0x3000, T_REG_64, "good_octets_received", },
375 	{ 0x3010, T_REG_32, "good_frames_received", },
376 	{ 0x3008, T_REG_32, "bad_octets_received", },
377 	{ 0x3014, T_REG_32, "bad_frames_received", },
378 	{ 0x3018, T_REG_32, "broadcast_frames_received", },
379 	{ 0x301c, T_REG_32, "multicast_frames_received", },
380 	{ 0x3050, T_REG_32, "unrec_mac_control_received", },
381 	{ 0x3058, T_REG_32, "good_fc_received", },
382 	{ 0x305c, T_REG_32, "bad_fc_received", },
383 	{ 0x3060, T_REG_32, "undersize_received", },
384 	{ 0x3064, T_REG_32, "fragments_received", },
385 	{ 0x3068, T_REG_32, "oversize_received", },
386 	{ 0x306c, T_REG_32, "jabber_received", },
387 	{ 0x3070, T_REG_32, "mac_receive_error", },
388 	{ 0x3074, T_REG_32, "bad_crc_event", },
389 	{ 0x3078, T_REG_32, "collision", },
390 	{ 0x307c, T_REG_32, "late_collision", },
391 	{ 0x2484, T_REG_32, "rx_discard", },
392 	{ 0x2488, T_REG_32, "rx_overrun", },
393 	{ 0x3020, T_REG_32, "frames_64_octets", },
394 	{ 0x3024, T_REG_32, "frames_65_to_127_octets", },
395 	{ 0x3028, T_REG_32, "frames_128_to_255_octets", },
396 	{ 0x302c, T_REG_32, "frames_256_to_511_octets", },
397 	{ 0x3030, T_REG_32, "frames_512_to_1023_octets", },
398 	{ 0x3034, T_REG_32, "frames_1024_to_max_octets", },
399 	{ 0x3038, T_REG_64, "good_octets_sent", },
400 	{ 0x3040, T_REG_32, "good_frames_sent", },
401 	{ 0x3044, T_REG_32, "excessive_collision", },
402 	{ 0x3048, T_REG_32, "multicast_frames_sent", },
403 	{ 0x304c, T_REG_32, "broadcast_frames_sent", },
404 	{ 0x3054, T_REG_32, "fc_sent", },
405 	{ 0x300c, T_REG_32, "internal_mac_transmit_err", },
406 	{ ETHTOOL_STAT_EEE_WAKEUP, T_SW, "eee_wakeup_errors", },
407 	{ ETHTOOL_STAT_SKB_ALLOC_ERR, T_SW, "skb_alloc_errors", },
408 	{ ETHTOOL_STAT_REFILL_ERR, T_SW, "refill_errors", },
409 	{ ETHTOOL_XDP_REDIRECT, T_SW, "rx_xdp_redirect", },
410 	{ ETHTOOL_XDP_PASS, T_SW, "rx_xdp_pass", },
411 	{ ETHTOOL_XDP_DROP, T_SW, "rx_xdp_drop", },
412 	{ ETHTOOL_XDP_TX, T_SW, "rx_xdp_tx", },
413 	{ ETHTOOL_XDP_TX_ERR, T_SW, "rx_xdp_tx_errors", },
414 	{ ETHTOOL_XDP_XMIT, T_SW, "tx_xdp_xmit", },
415 	{ ETHTOOL_XDP_XMIT_ERR, T_SW, "tx_xdp_xmit_errors", },
416 };
417 
418 struct mvneta_stats {
419 	u64	rx_packets;
420 	u64	rx_bytes;
421 	u64	tx_packets;
422 	u64	tx_bytes;
423 	/* xdp */
424 	u64	xdp_redirect;
425 	u64	xdp_pass;
426 	u64	xdp_drop;
427 	u64	xdp_xmit;
428 	u64	xdp_xmit_err;
429 	u64	xdp_tx;
430 	u64	xdp_tx_err;
431 };
432 
433 struct mvneta_ethtool_stats {
434 	struct mvneta_stats ps;
435 	u64	skb_alloc_error;
436 	u64	refill_error;
437 };
438 
439 struct mvneta_pcpu_stats {
440 	struct u64_stats_sync syncp;
441 
442 	struct mvneta_ethtool_stats es;
443 	u64	rx_dropped;
444 	u64	rx_errors;
445 };
446 
447 struct mvneta_pcpu_port {
448 	/* Pointer to the shared port */
449 	struct mvneta_port	*pp;
450 
451 	/* Pointer to the CPU-local NAPI struct */
452 	struct napi_struct	napi;
453 
454 	/* Cause of the previous interrupt */
455 	u32			cause_rx_tx;
456 };
457 
458 enum {
459 	__MVNETA_DOWN,
460 };
461 
462 struct mvneta_port {
463 	u8 id;
464 	struct mvneta_pcpu_port __percpu	*ports;
465 	struct mvneta_pcpu_stats __percpu	*stats;
466 
467 	unsigned long state;
468 
469 	int pkt_size;
470 	void __iomem *base;
471 	struct mvneta_rx_queue *rxqs;
472 	struct mvneta_tx_queue *txqs;
473 	struct net_device *dev;
474 	struct hlist_node node_online;
475 	struct hlist_node node_dead;
476 	int rxq_def;
477 	/* Protect the access to the percpu interrupt registers,
478 	 * ensuring that the configuration remains coherent.
479 	 */
480 	spinlock_t lock;
481 	bool is_stopped;
482 
483 	u32 cause_rx_tx;
484 	struct napi_struct napi;
485 
486 	struct bpf_prog *xdp_prog;
487 
488 	/* Core clock */
489 	struct clk *clk;
490 	/* AXI clock */
491 	struct clk *clk_bus;
492 	u8 mcast_count[256];
493 	u16 tx_ring_size;
494 	u16 rx_ring_size;
495 	u8 prio_tc_map[8];
496 
497 	phy_interface_t phy_interface;
498 	struct device_node *dn;
499 	unsigned int tx_csum_limit;
500 	struct phylink *phylink;
501 	struct phylink_config phylink_config;
502 	struct phy *comphy;
503 
504 	struct mvneta_bm *bm_priv;
505 	struct mvneta_bm_pool *pool_long;
506 	struct mvneta_bm_pool *pool_short;
507 	int bm_win_id;
508 
509 	bool eee_enabled;
510 	bool eee_active;
511 	bool tx_lpi_enabled;
512 
513 	u64 ethtool_stats[ARRAY_SIZE(mvneta_statistics)];
514 
515 	u32 indir[MVNETA_RSS_LU_TABLE_SIZE];
516 
517 	/* Flags for special SoC configurations */
518 	bool neta_armada3700;
519 	u16 rx_offset_correction;
520 	const struct mbus_dram_target_info *dram_target_info;
521 };
522 
523 /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
524  * layout of the transmit and reception DMA descriptors, and their
525  * layout is therefore defined by the hardware design
526  */
527 
528 #define MVNETA_TX_L3_OFF_SHIFT	0
529 #define MVNETA_TX_IP_HLEN_SHIFT	8
530 #define MVNETA_TX_L4_UDP	BIT(16)
531 #define MVNETA_TX_L3_IP6	BIT(17)
532 #define MVNETA_TXD_IP_CSUM	BIT(18)
533 #define MVNETA_TXD_Z_PAD	BIT(19)
534 #define MVNETA_TXD_L_DESC	BIT(20)
535 #define MVNETA_TXD_F_DESC	BIT(21)
536 #define MVNETA_TXD_FLZ_DESC	(MVNETA_TXD_Z_PAD  | \
537 				 MVNETA_TXD_L_DESC | \
538 				 MVNETA_TXD_F_DESC)
539 #define MVNETA_TX_L4_CSUM_FULL	BIT(30)
540 #define MVNETA_TX_L4_CSUM_NOT	BIT(31)
541 
542 #define MVNETA_RXD_ERR_CRC		0x0
543 #define MVNETA_RXD_BM_POOL_SHIFT	13
544 #define MVNETA_RXD_BM_POOL_MASK		(BIT(13) | BIT(14))
545 #define MVNETA_RXD_ERR_SUMMARY		BIT(16)
546 #define MVNETA_RXD_ERR_OVERRUN		BIT(17)
547 #define MVNETA_RXD_ERR_LEN		BIT(18)
548 #define MVNETA_RXD_ERR_RESOURCE		(BIT(17) | BIT(18))
549 #define MVNETA_RXD_ERR_CODE_MASK	(BIT(17) | BIT(18))
550 #define MVNETA_RXD_L3_IP4		BIT(25)
551 #define MVNETA_RXD_LAST_DESC		BIT(26)
552 #define MVNETA_RXD_FIRST_DESC		BIT(27)
553 #define MVNETA_RXD_FIRST_LAST_DESC	(MVNETA_RXD_FIRST_DESC | \
554 					 MVNETA_RXD_LAST_DESC)
555 #define MVNETA_RXD_L4_CSUM_OK		BIT(30)
556 
557 #if defined(__LITTLE_ENDIAN)
558 struct mvneta_tx_desc {
559 	u32  command;		/* Options used by HW for packet transmitting.*/
560 	u16  reserved1;		/* csum_l4 (for future use)		*/
561 	u16  data_size;		/* Data size of transmitted packet in bytes */
562 	u32  buf_phys_addr;	/* Physical addr of transmitted buffer	*/
563 	u32  reserved2;		/* hw_cmd - (for future use, PMT)	*/
564 	u32  reserved3[4];	/* Reserved - (for future use)		*/
565 };
566 
567 struct mvneta_rx_desc {
568 	u32  status;		/* Info about received packet		*/
569 	u16  reserved1;		/* pnc_info - (for future use, PnC)	*/
570 	u16  data_size;		/* Size of received packet in bytes	*/
571 
572 	u32  buf_phys_addr;	/* Physical address of the buffer	*/
573 	u32  reserved2;		/* pnc_flow_id  (for future use, PnC)	*/
574 
575 	u32  buf_cookie;	/* cookie for access to RX buffer in rx path */
576 	u16  reserved3;		/* prefetch_cmd, for future use		*/
577 	u16  reserved4;		/* csum_l4 - (for future use, PnC)	*/
578 
579 	u32  reserved5;		/* pnc_extra PnC (for future use, PnC)	*/
580 	u32  reserved6;		/* hw_cmd (for future use, PnC and HWF)	*/
581 };
582 #else
583 struct mvneta_tx_desc {
584 	u16  data_size;		/* Data size of transmitted packet in bytes */
585 	u16  reserved1;		/* csum_l4 (for future use)		*/
586 	u32  command;		/* Options used by HW for packet transmitting.*/
587 	u32  reserved2;		/* hw_cmd - (for future use, PMT)	*/
588 	u32  buf_phys_addr;	/* Physical addr of transmitted buffer	*/
589 	u32  reserved3[4];	/* Reserved - (for future use)		*/
590 };
591 
592 struct mvneta_rx_desc {
593 	u16  data_size;		/* Size of received packet in bytes	*/
594 	u16  reserved1;		/* pnc_info - (for future use, PnC)	*/
595 	u32  status;		/* Info about received packet		*/
596 
597 	u32  reserved2;		/* pnc_flow_id  (for future use, PnC)	*/
598 	u32  buf_phys_addr;	/* Physical address of the buffer	*/
599 
600 	u16  reserved4;		/* csum_l4 - (for future use, PnC)	*/
601 	u16  reserved3;		/* prefetch_cmd, for future use		*/
602 	u32  buf_cookie;	/* cookie for access to RX buffer in rx path */
603 
604 	u32  reserved5;		/* pnc_extra PnC (for future use, PnC)	*/
605 	u32  reserved6;		/* hw_cmd (for future use, PnC and HWF)	*/
606 };
607 #endif
608 
609 enum mvneta_tx_buf_type {
610 	MVNETA_TYPE_SKB,
611 	MVNETA_TYPE_XDP_TX,
612 	MVNETA_TYPE_XDP_NDO,
613 };
614 
615 struct mvneta_tx_buf {
616 	enum mvneta_tx_buf_type type;
617 	union {
618 		struct xdp_frame *xdpf;
619 		struct sk_buff *skb;
620 	};
621 };
622 
623 struct mvneta_tx_queue {
624 	/* Number of this TX queue, in the range 0-7 */
625 	u8 id;
626 
627 	/* Number of TX DMA descriptors in the descriptor ring */
628 	int size;
629 
630 	/* Number of currently used TX DMA descriptor in the
631 	 * descriptor ring
632 	 */
633 	int count;
634 	int pending;
635 	int tx_stop_threshold;
636 	int tx_wake_threshold;
637 
638 	/* Array of transmitted buffers */
639 	struct mvneta_tx_buf *buf;
640 
641 	/* Index of last TX DMA descriptor that was inserted */
642 	int txq_put_index;
643 
644 	/* Index of the TX DMA descriptor to be cleaned up */
645 	int txq_get_index;
646 
647 	u32 done_pkts_coal;
648 
649 	/* Virtual address of the TX DMA descriptors array */
650 	struct mvneta_tx_desc *descs;
651 
652 	/* DMA address of the TX DMA descriptors array */
653 	dma_addr_t descs_phys;
654 
655 	/* Index of the last TX DMA descriptor */
656 	int last_desc;
657 
658 	/* Index of the next TX DMA descriptor to process */
659 	int next_desc_to_proc;
660 
661 	/* DMA buffers for TSO headers */
662 	char *tso_hdrs;
663 
664 	/* DMA address of TSO headers */
665 	dma_addr_t tso_hdrs_phys;
666 
667 	/* Affinity mask for CPUs*/
668 	cpumask_t affinity_mask;
669 };
670 
671 struct mvneta_rx_queue {
672 	/* rx queue number, in the range 0-7 */
673 	u8 id;
674 
675 	/* num of rx descriptors in the rx descriptor ring */
676 	int size;
677 
678 	u32 pkts_coal;
679 	u32 time_coal;
680 
681 	/* page_pool */
682 	struct page_pool *page_pool;
683 	struct xdp_rxq_info xdp_rxq;
684 
685 	/* Virtual address of the RX buffer */
686 	void  **buf_virt_addr;
687 
688 	/* Virtual address of the RX DMA descriptors array */
689 	struct mvneta_rx_desc *descs;
690 
691 	/* DMA address of the RX DMA descriptors array */
692 	dma_addr_t descs_phys;
693 
694 	/* Index of the last RX DMA descriptor */
695 	int last_desc;
696 
697 	/* Index of the next RX DMA descriptor to process */
698 	int next_desc_to_proc;
699 
700 	/* Index of first RX DMA descriptor to refill */
701 	int first_to_refill;
702 	u32 refill_num;
703 };
704 
705 static enum cpuhp_state online_hpstate;
706 /* The hardware supports eight (8) rx queues, but we are only allowing
707  * the first one to be used. Therefore, let's just allocate one queue.
708  */
709 static int rxq_number = 8;
710 static int txq_number = 8;
711 
712 static int rxq_def;
713 
714 static int rx_copybreak __read_mostly = 256;
715 
716 /* HW BM need that each port be identify by a unique ID */
717 static int global_port_id;
718 
719 #define MVNETA_DRIVER_NAME "mvneta"
720 #define MVNETA_DRIVER_VERSION "1.0"
721 
722 /* Utility/helper methods */
723 
724 /* Write helper method */
725 static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
726 {
727 	writel(data, pp->base + offset);
728 }
729 
730 /* Read helper method */
731 static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
732 {
733 	return readl(pp->base + offset);
734 }
735 
736 /* Increment txq get counter */
737 static void mvneta_txq_inc_get(struct mvneta_tx_queue *txq)
738 {
739 	txq->txq_get_index++;
740 	if (txq->txq_get_index == txq->size)
741 		txq->txq_get_index = 0;
742 }
743 
744 /* Increment txq put counter */
745 static void mvneta_txq_inc_put(struct mvneta_tx_queue *txq)
746 {
747 	txq->txq_put_index++;
748 	if (txq->txq_put_index == txq->size)
749 		txq->txq_put_index = 0;
750 }
751 
752 
753 /* Clear all MIB counters */
754 static void mvneta_mib_counters_clear(struct mvneta_port *pp)
755 {
756 	int i;
757 
758 	/* Perform dummy reads from MIB counters */
759 	for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
760 		mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
761 	mvreg_read(pp, MVNETA_RX_DISCARD_FRAME_COUNT);
762 	mvreg_read(pp, MVNETA_OVERRUN_FRAME_COUNT);
763 }
764 
765 /* Get System Network Statistics */
766 static void
767 mvneta_get_stats64(struct net_device *dev,
768 		   struct rtnl_link_stats64 *stats)
769 {
770 	struct mvneta_port *pp = netdev_priv(dev);
771 	unsigned int start;
772 	int cpu;
773 
774 	for_each_possible_cpu(cpu) {
775 		struct mvneta_pcpu_stats *cpu_stats;
776 		u64 rx_packets;
777 		u64 rx_bytes;
778 		u64 rx_dropped;
779 		u64 rx_errors;
780 		u64 tx_packets;
781 		u64 tx_bytes;
782 
783 		cpu_stats = per_cpu_ptr(pp->stats, cpu);
784 		do {
785 			start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
786 			rx_packets = cpu_stats->es.ps.rx_packets;
787 			rx_bytes   = cpu_stats->es.ps.rx_bytes;
788 			rx_dropped = cpu_stats->rx_dropped;
789 			rx_errors  = cpu_stats->rx_errors;
790 			tx_packets = cpu_stats->es.ps.tx_packets;
791 			tx_bytes   = cpu_stats->es.ps.tx_bytes;
792 		} while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
793 
794 		stats->rx_packets += rx_packets;
795 		stats->rx_bytes   += rx_bytes;
796 		stats->rx_dropped += rx_dropped;
797 		stats->rx_errors  += rx_errors;
798 		stats->tx_packets += tx_packets;
799 		stats->tx_bytes   += tx_bytes;
800 	}
801 
802 	stats->tx_dropped	= dev->stats.tx_dropped;
803 }
804 
805 /* Rx descriptors helper methods */
806 
807 /* Checks whether the RX descriptor having this status is both the first
808  * and the last descriptor for the RX packet. Each RX packet is currently
809  * received through a single RX descriptor, so not having each RX
810  * descriptor with its first and last bits set is an error
811  */
812 static int mvneta_rxq_desc_is_first_last(u32 status)
813 {
814 	return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
815 		MVNETA_RXD_FIRST_LAST_DESC;
816 }
817 
818 /* Add number of descriptors ready to receive new packets */
819 static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
820 					  struct mvneta_rx_queue *rxq,
821 					  int ndescs)
822 {
823 	/* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
824 	 * be added at once
825 	 */
826 	while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
827 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
828 			    (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
829 			     MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
830 		ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
831 	}
832 
833 	mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
834 		    (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
835 }
836 
837 /* Get number of RX descriptors occupied by received packets */
838 static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
839 					struct mvneta_rx_queue *rxq)
840 {
841 	u32 val;
842 
843 	val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
844 	return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
845 }
846 
847 /* Update num of rx desc called upon return from rx path or
848  * from mvneta_rxq_drop_pkts().
849  */
850 static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
851 				       struct mvneta_rx_queue *rxq,
852 				       int rx_done, int rx_filled)
853 {
854 	u32 val;
855 
856 	if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
857 		val = rx_done |
858 		  (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
859 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
860 		return;
861 	}
862 
863 	/* Only 255 descriptors can be added at once */
864 	while ((rx_done > 0) || (rx_filled > 0)) {
865 		if (rx_done <= 0xff) {
866 			val = rx_done;
867 			rx_done = 0;
868 		} else {
869 			val = 0xff;
870 			rx_done -= 0xff;
871 		}
872 		if (rx_filled <= 0xff) {
873 			val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
874 			rx_filled = 0;
875 		} else {
876 			val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
877 			rx_filled -= 0xff;
878 		}
879 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
880 	}
881 }
882 
883 /* Get pointer to next RX descriptor to be processed by SW */
884 static struct mvneta_rx_desc *
885 mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
886 {
887 	int rx_desc = rxq->next_desc_to_proc;
888 
889 	rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
890 	prefetch(rxq->descs + rxq->next_desc_to_proc);
891 	return rxq->descs + rx_desc;
892 }
893 
894 /* Change maximum receive size of the port. */
895 static void mvneta_max_rx_size_set(struct mvneta_port *pp, int max_rx_size)
896 {
897 	u32 val;
898 
899 	val =  mvreg_read(pp, MVNETA_GMAC_CTRL_0);
900 	val &= ~MVNETA_GMAC_MAX_RX_SIZE_MASK;
901 	val |= ((max_rx_size - MVNETA_MH_SIZE) / 2) <<
902 		MVNETA_GMAC_MAX_RX_SIZE_SHIFT;
903 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
904 }
905 
906 
907 /* Set rx queue offset */
908 static void mvneta_rxq_offset_set(struct mvneta_port *pp,
909 				  struct mvneta_rx_queue *rxq,
910 				  int offset)
911 {
912 	u32 val;
913 
914 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
915 	val &= ~MVNETA_RXQ_PKT_OFFSET_ALL_MASK;
916 
917 	/* Offset is in */
918 	val |= MVNETA_RXQ_PKT_OFFSET_MASK(offset >> 3);
919 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
920 }
921 
922 
923 /* Tx descriptors helper methods */
924 
925 /* Update HW with number of TX descriptors to be sent */
926 static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
927 				     struct mvneta_tx_queue *txq,
928 				     int pend_desc)
929 {
930 	u32 val;
931 
932 	pend_desc += txq->pending;
933 
934 	/* Only 255 Tx descriptors can be added at once */
935 	do {
936 		val = min(pend_desc, 255);
937 		mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
938 		pend_desc -= val;
939 	} while (pend_desc > 0);
940 	txq->pending = 0;
941 }
942 
943 /* Get pointer to next TX descriptor to be processed (send) by HW */
944 static struct mvneta_tx_desc *
945 mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
946 {
947 	int tx_desc = txq->next_desc_to_proc;
948 
949 	txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
950 	return txq->descs + tx_desc;
951 }
952 
953 /* Release the last allocated TX descriptor. Useful to handle DMA
954  * mapping failures in the TX path.
955  */
956 static void mvneta_txq_desc_put(struct mvneta_tx_queue *txq)
957 {
958 	if (txq->next_desc_to_proc == 0)
959 		txq->next_desc_to_proc = txq->last_desc - 1;
960 	else
961 		txq->next_desc_to_proc--;
962 }
963 
964 /* Set rxq buf size */
965 static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
966 				    struct mvneta_rx_queue *rxq,
967 				    int buf_size)
968 {
969 	u32 val;
970 
971 	val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
972 
973 	val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
974 	val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
975 
976 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
977 }
978 
979 /* Disable buffer management (BM) */
980 static void mvneta_rxq_bm_disable(struct mvneta_port *pp,
981 				  struct mvneta_rx_queue *rxq)
982 {
983 	u32 val;
984 
985 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
986 	val &= ~MVNETA_RXQ_HW_BUF_ALLOC;
987 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
988 }
989 
990 /* Enable buffer management (BM) */
991 static void mvneta_rxq_bm_enable(struct mvneta_port *pp,
992 				 struct mvneta_rx_queue *rxq)
993 {
994 	u32 val;
995 
996 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
997 	val |= MVNETA_RXQ_HW_BUF_ALLOC;
998 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
999 }
1000 
1001 /* Notify HW about port's assignment of pool for bigger packets */
1002 static void mvneta_rxq_long_pool_set(struct mvneta_port *pp,
1003 				     struct mvneta_rx_queue *rxq)
1004 {
1005 	u32 val;
1006 
1007 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
1008 	val &= ~MVNETA_RXQ_LONG_POOL_ID_MASK;
1009 	val |= (pp->pool_long->id << MVNETA_RXQ_LONG_POOL_ID_SHIFT);
1010 
1011 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
1012 }
1013 
1014 /* Notify HW about port's assignment of pool for smaller packets */
1015 static void mvneta_rxq_short_pool_set(struct mvneta_port *pp,
1016 				      struct mvneta_rx_queue *rxq)
1017 {
1018 	u32 val;
1019 
1020 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
1021 	val &= ~MVNETA_RXQ_SHORT_POOL_ID_MASK;
1022 	val |= (pp->pool_short->id << MVNETA_RXQ_SHORT_POOL_ID_SHIFT);
1023 
1024 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
1025 }
1026 
1027 /* Set port's receive buffer size for assigned BM pool */
1028 static inline void mvneta_bm_pool_bufsize_set(struct mvneta_port *pp,
1029 					      int buf_size,
1030 					      u8 pool_id)
1031 {
1032 	u32 val;
1033 
1034 	if (!IS_ALIGNED(buf_size, 8)) {
1035 		dev_warn(pp->dev->dev.parent,
1036 			 "illegal buf_size value %d, round to %d\n",
1037 			 buf_size, ALIGN(buf_size, 8));
1038 		buf_size = ALIGN(buf_size, 8);
1039 	}
1040 
1041 	val = mvreg_read(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id));
1042 	val |= buf_size & MVNETA_PORT_POOL_BUFFER_SZ_MASK;
1043 	mvreg_write(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id), val);
1044 }
1045 
1046 /* Configure MBUS window in order to enable access BM internal SRAM */
1047 static int mvneta_mbus_io_win_set(struct mvneta_port *pp, u32 base, u32 wsize,
1048 				  u8 target, u8 attr)
1049 {
1050 	u32 win_enable, win_protect;
1051 	int i;
1052 
1053 	win_enable = mvreg_read(pp, MVNETA_BASE_ADDR_ENABLE);
1054 
1055 	if (pp->bm_win_id < 0) {
1056 		/* Find first not occupied window */
1057 		for (i = 0; i < MVNETA_MAX_DECODE_WIN; i++) {
1058 			if (win_enable & (1 << i)) {
1059 				pp->bm_win_id = i;
1060 				break;
1061 			}
1062 		}
1063 		if (i == MVNETA_MAX_DECODE_WIN)
1064 			return -ENOMEM;
1065 	} else {
1066 		i = pp->bm_win_id;
1067 	}
1068 
1069 	mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
1070 	mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
1071 
1072 	if (i < 4)
1073 		mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
1074 
1075 	mvreg_write(pp, MVNETA_WIN_BASE(i), (base & 0xffff0000) |
1076 		    (attr << 8) | target);
1077 
1078 	mvreg_write(pp, MVNETA_WIN_SIZE(i), (wsize - 1) & 0xffff0000);
1079 
1080 	win_protect = mvreg_read(pp, MVNETA_ACCESS_PROTECT_ENABLE);
1081 	win_protect |= 3 << (2 * i);
1082 	mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
1083 
1084 	win_enable &= ~(1 << i);
1085 	mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
1086 
1087 	return 0;
1088 }
1089 
1090 static int mvneta_bm_port_mbus_init(struct mvneta_port *pp)
1091 {
1092 	u32 wsize;
1093 	u8 target, attr;
1094 	int err;
1095 
1096 	/* Get BM window information */
1097 	err = mvebu_mbus_get_io_win_info(pp->bm_priv->bppi_phys_addr, &wsize,
1098 					 &target, &attr);
1099 	if (err < 0)
1100 		return err;
1101 
1102 	pp->bm_win_id = -1;
1103 
1104 	/* Open NETA -> BM window */
1105 	err = mvneta_mbus_io_win_set(pp, pp->bm_priv->bppi_phys_addr, wsize,
1106 				     target, attr);
1107 	if (err < 0) {
1108 		netdev_info(pp->dev, "fail to configure mbus window to BM\n");
1109 		return err;
1110 	}
1111 	return 0;
1112 }
1113 
1114 /* Assign and initialize pools for port. In case of fail
1115  * buffer manager will remain disabled for current port.
1116  */
1117 static int mvneta_bm_port_init(struct platform_device *pdev,
1118 			       struct mvneta_port *pp)
1119 {
1120 	struct device_node *dn = pdev->dev.of_node;
1121 	u32 long_pool_id, short_pool_id;
1122 
1123 	if (!pp->neta_armada3700) {
1124 		int ret;
1125 
1126 		ret = mvneta_bm_port_mbus_init(pp);
1127 		if (ret)
1128 			return ret;
1129 	}
1130 
1131 	if (of_property_read_u32(dn, "bm,pool-long", &long_pool_id)) {
1132 		netdev_info(pp->dev, "missing long pool id\n");
1133 		return -EINVAL;
1134 	}
1135 
1136 	/* Create port's long pool depending on mtu */
1137 	pp->pool_long = mvneta_bm_pool_use(pp->bm_priv, long_pool_id,
1138 					   MVNETA_BM_LONG, pp->id,
1139 					   MVNETA_RX_PKT_SIZE(pp->dev->mtu));
1140 	if (!pp->pool_long) {
1141 		netdev_info(pp->dev, "fail to obtain long pool for port\n");
1142 		return -ENOMEM;
1143 	}
1144 
1145 	pp->pool_long->port_map |= 1 << pp->id;
1146 
1147 	mvneta_bm_pool_bufsize_set(pp, pp->pool_long->buf_size,
1148 				   pp->pool_long->id);
1149 
1150 	/* If short pool id is not defined, assume using single pool */
1151 	if (of_property_read_u32(dn, "bm,pool-short", &short_pool_id))
1152 		short_pool_id = long_pool_id;
1153 
1154 	/* Create port's short pool */
1155 	pp->pool_short = mvneta_bm_pool_use(pp->bm_priv, short_pool_id,
1156 					    MVNETA_BM_SHORT, pp->id,
1157 					    MVNETA_BM_SHORT_PKT_SIZE);
1158 	if (!pp->pool_short) {
1159 		netdev_info(pp->dev, "fail to obtain short pool for port\n");
1160 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1161 		return -ENOMEM;
1162 	}
1163 
1164 	if (short_pool_id != long_pool_id) {
1165 		pp->pool_short->port_map |= 1 << pp->id;
1166 		mvneta_bm_pool_bufsize_set(pp, pp->pool_short->buf_size,
1167 					   pp->pool_short->id);
1168 	}
1169 
1170 	return 0;
1171 }
1172 
1173 /* Update settings of a pool for bigger packets */
1174 static void mvneta_bm_update_mtu(struct mvneta_port *pp, int mtu)
1175 {
1176 	struct mvneta_bm_pool *bm_pool = pp->pool_long;
1177 	struct hwbm_pool *hwbm_pool = &bm_pool->hwbm_pool;
1178 	int num;
1179 
1180 	/* Release all buffers from long pool */
1181 	mvneta_bm_bufs_free(pp->bm_priv, bm_pool, 1 << pp->id);
1182 	if (hwbm_pool->buf_num) {
1183 		WARN(1, "cannot free all buffers in pool %d\n",
1184 		     bm_pool->id);
1185 		goto bm_mtu_err;
1186 	}
1187 
1188 	bm_pool->pkt_size = MVNETA_RX_PKT_SIZE(mtu);
1189 	bm_pool->buf_size = MVNETA_RX_BUF_SIZE(bm_pool->pkt_size);
1190 	hwbm_pool->frag_size = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1191 			SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(bm_pool->pkt_size));
1192 
1193 	/* Fill entire long pool */
1194 	num = hwbm_pool_add(hwbm_pool, hwbm_pool->size);
1195 	if (num != hwbm_pool->size) {
1196 		WARN(1, "pool %d: %d of %d allocated\n",
1197 		     bm_pool->id, num, hwbm_pool->size);
1198 		goto bm_mtu_err;
1199 	}
1200 	mvneta_bm_pool_bufsize_set(pp, bm_pool->buf_size, bm_pool->id);
1201 
1202 	return;
1203 
1204 bm_mtu_err:
1205 	mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1206 	mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short, 1 << pp->id);
1207 
1208 	pp->bm_priv = NULL;
1209 	pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
1210 	mvreg_write(pp, MVNETA_ACC_MODE, MVNETA_ACC_MODE_EXT1);
1211 	netdev_info(pp->dev, "fail to update MTU, fall back to software BM\n");
1212 }
1213 
1214 /* Start the Ethernet port RX and TX activity */
1215 static void mvneta_port_up(struct mvneta_port *pp)
1216 {
1217 	int queue;
1218 	u32 q_map;
1219 
1220 	/* Enable all initialized TXs. */
1221 	q_map = 0;
1222 	for (queue = 0; queue < txq_number; queue++) {
1223 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
1224 		if (txq->descs)
1225 			q_map |= (1 << queue);
1226 	}
1227 	mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
1228 
1229 	q_map = 0;
1230 	/* Enable all initialized RXQs. */
1231 	for (queue = 0; queue < rxq_number; queue++) {
1232 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
1233 
1234 		if (rxq->descs)
1235 			q_map |= (1 << queue);
1236 	}
1237 	mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
1238 }
1239 
1240 /* Stop the Ethernet port activity */
1241 static void mvneta_port_down(struct mvneta_port *pp)
1242 {
1243 	u32 val;
1244 	int count;
1245 
1246 	/* Stop Rx port activity. Check port Rx activity. */
1247 	val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
1248 
1249 	/* Issue stop command for active channels only */
1250 	if (val != 0)
1251 		mvreg_write(pp, MVNETA_RXQ_CMD,
1252 			    val << MVNETA_RXQ_DISABLE_SHIFT);
1253 
1254 	/* Wait for all Rx activity to terminate. */
1255 	count = 0;
1256 	do {
1257 		if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
1258 			netdev_warn(pp->dev,
1259 				    "TIMEOUT for RX stopped ! rx_queue_cmd: 0x%08x\n",
1260 				    val);
1261 			break;
1262 		}
1263 		mdelay(1);
1264 
1265 		val = mvreg_read(pp, MVNETA_RXQ_CMD);
1266 	} while (val & MVNETA_RXQ_ENABLE_MASK);
1267 
1268 	/* Stop Tx port activity. Check port Tx activity. Issue stop
1269 	 * command for active channels only
1270 	 */
1271 	val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
1272 
1273 	if (val != 0)
1274 		mvreg_write(pp, MVNETA_TXQ_CMD,
1275 			    (val << MVNETA_TXQ_DISABLE_SHIFT));
1276 
1277 	/* Wait for all Tx activity to terminate. */
1278 	count = 0;
1279 	do {
1280 		if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
1281 			netdev_warn(pp->dev,
1282 				    "TIMEOUT for TX stopped status=0x%08x\n",
1283 				    val);
1284 			break;
1285 		}
1286 		mdelay(1);
1287 
1288 		/* Check TX Command reg that all Txqs are stopped */
1289 		val = mvreg_read(pp, MVNETA_TXQ_CMD);
1290 
1291 	} while (val & MVNETA_TXQ_ENABLE_MASK);
1292 
1293 	/* Double check to verify that TX FIFO is empty */
1294 	count = 0;
1295 	do {
1296 		if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
1297 			netdev_warn(pp->dev,
1298 				    "TX FIFO empty timeout status=0x%08x\n",
1299 				    val);
1300 			break;
1301 		}
1302 		mdelay(1);
1303 
1304 		val = mvreg_read(pp, MVNETA_PORT_STATUS);
1305 	} while (!(val & MVNETA_TX_FIFO_EMPTY) &&
1306 		 (val & MVNETA_TX_IN_PRGRS));
1307 
1308 	udelay(200);
1309 }
1310 
1311 /* Enable the port by setting the port enable bit of the MAC control register */
1312 static void mvneta_port_enable(struct mvneta_port *pp)
1313 {
1314 	u32 val;
1315 
1316 	/* Enable port */
1317 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1318 	val |= MVNETA_GMAC0_PORT_ENABLE;
1319 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1320 }
1321 
1322 /* Disable the port and wait for about 200 usec before retuning */
1323 static void mvneta_port_disable(struct mvneta_port *pp)
1324 {
1325 	u32 val;
1326 
1327 	/* Reset the Enable bit in the Serial Control Register */
1328 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1329 	val &= ~MVNETA_GMAC0_PORT_ENABLE;
1330 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1331 
1332 	udelay(200);
1333 }
1334 
1335 /* Multicast tables methods */
1336 
1337 /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
1338 static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
1339 {
1340 	int offset;
1341 	u32 val;
1342 
1343 	if (queue == -1) {
1344 		val = 0;
1345 	} else {
1346 		val = 0x1 | (queue << 1);
1347 		val |= (val << 24) | (val << 16) | (val << 8);
1348 	}
1349 
1350 	for (offset = 0; offset <= 0xc; offset += 4)
1351 		mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
1352 }
1353 
1354 /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
1355 static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
1356 {
1357 	int offset;
1358 	u32 val;
1359 
1360 	if (queue == -1) {
1361 		val = 0;
1362 	} else {
1363 		val = 0x1 | (queue << 1);
1364 		val |= (val << 24) | (val << 16) | (val << 8);
1365 	}
1366 
1367 	for (offset = 0; offset <= 0xfc; offset += 4)
1368 		mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
1369 
1370 }
1371 
1372 /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
1373 static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
1374 {
1375 	int offset;
1376 	u32 val;
1377 
1378 	if (queue == -1) {
1379 		memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
1380 		val = 0;
1381 	} else {
1382 		memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
1383 		val = 0x1 | (queue << 1);
1384 		val |= (val << 24) | (val << 16) | (val << 8);
1385 	}
1386 
1387 	for (offset = 0; offset <= 0xfc; offset += 4)
1388 		mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
1389 }
1390 
1391 static void mvneta_percpu_unmask_interrupt(void *arg)
1392 {
1393 	struct mvneta_port *pp = arg;
1394 
1395 	/* All the queue are unmasked, but actually only the ones
1396 	 * mapped to this CPU will be unmasked
1397 	 */
1398 	mvreg_write(pp, MVNETA_INTR_NEW_MASK,
1399 		    MVNETA_RX_INTR_MASK_ALL |
1400 		    MVNETA_TX_INTR_MASK_ALL |
1401 		    MVNETA_MISCINTR_INTR_MASK);
1402 }
1403 
1404 static void mvneta_percpu_mask_interrupt(void *arg)
1405 {
1406 	struct mvneta_port *pp = arg;
1407 
1408 	/* All the queue are masked, but actually only the ones
1409 	 * mapped to this CPU will be masked
1410 	 */
1411 	mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
1412 	mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
1413 	mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
1414 }
1415 
1416 static void mvneta_percpu_clear_intr_cause(void *arg)
1417 {
1418 	struct mvneta_port *pp = arg;
1419 
1420 	/* All the queue are cleared, but actually only the ones
1421 	 * mapped to this CPU will be cleared
1422 	 */
1423 	mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
1424 	mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
1425 	mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
1426 }
1427 
1428 /* This method sets defaults to the NETA port:
1429  *	Clears interrupt Cause and Mask registers.
1430  *	Clears all MAC tables.
1431  *	Sets defaults to all registers.
1432  *	Resets RX and TX descriptor rings.
1433  *	Resets PHY.
1434  * This method can be called after mvneta_port_down() to return the port
1435  *	settings to defaults.
1436  */
1437 static void mvneta_defaults_set(struct mvneta_port *pp)
1438 {
1439 	int cpu;
1440 	int queue;
1441 	u32 val;
1442 	int max_cpu = num_present_cpus();
1443 
1444 	/* Clear all Cause registers */
1445 	on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
1446 
1447 	/* Mask all interrupts */
1448 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
1449 	mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
1450 
1451 	/* Enable MBUS Retry bit16 */
1452 	mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
1453 
1454 	/* Set CPU queue access map. CPUs are assigned to the RX and
1455 	 * TX queues modulo their number. If there is only one TX
1456 	 * queue then it is assigned to the CPU associated to the
1457 	 * default RX queue.
1458 	 */
1459 	for_each_present_cpu(cpu) {
1460 		int rxq_map = 0, txq_map = 0;
1461 		int rxq, txq;
1462 		if (!pp->neta_armada3700) {
1463 			for (rxq = 0; rxq < rxq_number; rxq++)
1464 				if ((rxq % max_cpu) == cpu)
1465 					rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
1466 
1467 			for (txq = 0; txq < txq_number; txq++)
1468 				if ((txq % max_cpu) == cpu)
1469 					txq_map |= MVNETA_CPU_TXQ_ACCESS(txq);
1470 
1471 			/* With only one TX queue we configure a special case
1472 			 * which will allow to get all the irq on a single
1473 			 * CPU
1474 			 */
1475 			if (txq_number == 1)
1476 				txq_map = (cpu == pp->rxq_def) ?
1477 					MVNETA_CPU_TXQ_ACCESS(1) : 0;
1478 
1479 		} else {
1480 			txq_map = MVNETA_CPU_TXQ_ACCESS_ALL_MASK;
1481 			rxq_map = MVNETA_CPU_RXQ_ACCESS_ALL_MASK;
1482 		}
1483 
1484 		mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
1485 	}
1486 
1487 	/* Reset RX and TX DMAs */
1488 	mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
1489 	mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
1490 
1491 	/* Disable Legacy WRR, Disable EJP, Release from reset */
1492 	mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
1493 	for (queue = 0; queue < txq_number; queue++) {
1494 		mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
1495 		mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
1496 	}
1497 
1498 	mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
1499 	mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
1500 
1501 	/* Set Port Acceleration Mode */
1502 	if (pp->bm_priv)
1503 		/* HW buffer management + legacy parser */
1504 		val = MVNETA_ACC_MODE_EXT2;
1505 	else
1506 		/* SW buffer management + legacy parser */
1507 		val = MVNETA_ACC_MODE_EXT1;
1508 	mvreg_write(pp, MVNETA_ACC_MODE, val);
1509 
1510 	if (pp->bm_priv)
1511 		mvreg_write(pp, MVNETA_BM_ADDRESS, pp->bm_priv->bppi_phys_addr);
1512 
1513 	/* Update val of portCfg register accordingly with all RxQueue types */
1514 	val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
1515 	mvreg_write(pp, MVNETA_PORT_CONFIG, val);
1516 
1517 	val = 0;
1518 	mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
1519 	mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
1520 
1521 	/* Build PORT_SDMA_CONFIG_REG */
1522 	val = 0;
1523 
1524 	/* Default burst size */
1525 	val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1526 	val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1527 	val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
1528 
1529 #if defined(__BIG_ENDIAN)
1530 	val |= MVNETA_DESC_SWAP;
1531 #endif
1532 
1533 	/* Assign port SDMA configuration */
1534 	mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
1535 
1536 	/* Disable PHY polling in hardware, since we're using the
1537 	 * kernel phylib to do this.
1538 	 */
1539 	val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
1540 	val &= ~MVNETA_PHY_POLLING_ENABLE;
1541 	mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
1542 
1543 	mvneta_set_ucast_table(pp, -1);
1544 	mvneta_set_special_mcast_table(pp, -1);
1545 	mvneta_set_other_mcast_table(pp, -1);
1546 
1547 	/* Set port interrupt enable register - default enable all */
1548 	mvreg_write(pp, MVNETA_INTR_ENABLE,
1549 		    (MVNETA_RXQ_INTR_ENABLE_ALL_MASK
1550 		     | MVNETA_TXQ_INTR_ENABLE_ALL_MASK));
1551 
1552 	mvneta_mib_counters_clear(pp);
1553 }
1554 
1555 /* Set max sizes for tx queues */
1556 static void mvneta_txq_max_tx_size_set(struct mvneta_port *pp, int max_tx_size)
1557 
1558 {
1559 	u32 val, size, mtu;
1560 	int queue;
1561 
1562 	mtu = max_tx_size * 8;
1563 	if (mtu > MVNETA_TX_MTU_MAX)
1564 		mtu = MVNETA_TX_MTU_MAX;
1565 
1566 	/* Set MTU */
1567 	val = mvreg_read(pp, MVNETA_TX_MTU);
1568 	val &= ~MVNETA_TX_MTU_MAX;
1569 	val |= mtu;
1570 	mvreg_write(pp, MVNETA_TX_MTU, val);
1571 
1572 	/* TX token size and all TXQs token size must be larger that MTU */
1573 	val = mvreg_read(pp, MVNETA_TX_TOKEN_SIZE);
1574 
1575 	size = val & MVNETA_TX_TOKEN_SIZE_MAX;
1576 	if (size < mtu) {
1577 		size = mtu;
1578 		val &= ~MVNETA_TX_TOKEN_SIZE_MAX;
1579 		val |= size;
1580 		mvreg_write(pp, MVNETA_TX_TOKEN_SIZE, val);
1581 	}
1582 	for (queue = 0; queue < txq_number; queue++) {
1583 		val = mvreg_read(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue));
1584 
1585 		size = val & MVNETA_TXQ_TOKEN_SIZE_MAX;
1586 		if (size < mtu) {
1587 			size = mtu;
1588 			val &= ~MVNETA_TXQ_TOKEN_SIZE_MAX;
1589 			val |= size;
1590 			mvreg_write(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue), val);
1591 		}
1592 	}
1593 }
1594 
1595 /* Set unicast address */
1596 static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
1597 				  int queue)
1598 {
1599 	unsigned int unicast_reg;
1600 	unsigned int tbl_offset;
1601 	unsigned int reg_offset;
1602 
1603 	/* Locate the Unicast table entry */
1604 	last_nibble = (0xf & last_nibble);
1605 
1606 	/* offset from unicast tbl base */
1607 	tbl_offset = (last_nibble / 4) * 4;
1608 
1609 	/* offset within the above reg  */
1610 	reg_offset = last_nibble % 4;
1611 
1612 	unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
1613 
1614 	if (queue == -1) {
1615 		/* Clear accepts frame bit at specified unicast DA tbl entry */
1616 		unicast_reg &= ~(0xff << (8 * reg_offset));
1617 	} else {
1618 		unicast_reg &= ~(0xff << (8 * reg_offset));
1619 		unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
1620 	}
1621 
1622 	mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
1623 }
1624 
1625 /* Set mac address */
1626 static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
1627 				int queue)
1628 {
1629 	unsigned int mac_h;
1630 	unsigned int mac_l;
1631 
1632 	if (queue != -1) {
1633 		mac_l = (addr[4] << 8) | (addr[5]);
1634 		mac_h = (addr[0] << 24) | (addr[1] << 16) |
1635 			(addr[2] << 8) | (addr[3] << 0);
1636 
1637 		mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
1638 		mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
1639 	}
1640 
1641 	/* Accept frames of this address */
1642 	mvneta_set_ucast_addr(pp, addr[5], queue);
1643 }
1644 
1645 /* Set the number of packets that will be received before RX interrupt
1646  * will be generated by HW.
1647  */
1648 static void mvneta_rx_pkts_coal_set(struct mvneta_port *pp,
1649 				    struct mvneta_rx_queue *rxq, u32 value)
1650 {
1651 	mvreg_write(pp, MVNETA_RXQ_THRESHOLD_REG(rxq->id),
1652 		    value | MVNETA_RXQ_NON_OCCUPIED(0));
1653 }
1654 
1655 /* Set the time delay in usec before RX interrupt will be generated by
1656  * HW.
1657  */
1658 static void mvneta_rx_time_coal_set(struct mvneta_port *pp,
1659 				    struct mvneta_rx_queue *rxq, u32 value)
1660 {
1661 	u32 val;
1662 	unsigned long clk_rate;
1663 
1664 	clk_rate = clk_get_rate(pp->clk);
1665 	val = (clk_rate / 1000000) * value;
1666 
1667 	mvreg_write(pp, MVNETA_RXQ_TIME_COAL_REG(rxq->id), val);
1668 }
1669 
1670 /* Set threshold for TX_DONE pkts coalescing */
1671 static void mvneta_tx_done_pkts_coal_set(struct mvneta_port *pp,
1672 					 struct mvneta_tx_queue *txq, u32 value)
1673 {
1674 	u32 val;
1675 
1676 	val = mvreg_read(pp, MVNETA_TXQ_SIZE_REG(txq->id));
1677 
1678 	val &= ~MVNETA_TXQ_SENT_THRESH_ALL_MASK;
1679 	val |= MVNETA_TXQ_SENT_THRESH_MASK(value);
1680 
1681 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), val);
1682 }
1683 
1684 /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
1685 static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
1686 				u32 phys_addr, void *virt_addr,
1687 				struct mvneta_rx_queue *rxq)
1688 {
1689 	int i;
1690 
1691 	rx_desc->buf_phys_addr = phys_addr;
1692 	i = rx_desc - rxq->descs;
1693 	rxq->buf_virt_addr[i] = virt_addr;
1694 }
1695 
1696 /* Decrement sent descriptors counter */
1697 static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
1698 				     struct mvneta_tx_queue *txq,
1699 				     int sent_desc)
1700 {
1701 	u32 val;
1702 
1703 	/* Only 255 TX descriptors can be updated at once */
1704 	while (sent_desc > 0xff) {
1705 		val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
1706 		mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1707 		sent_desc = sent_desc - 0xff;
1708 	}
1709 
1710 	val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
1711 	mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1712 }
1713 
1714 /* Get number of TX descriptors already sent by HW */
1715 static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
1716 					struct mvneta_tx_queue *txq)
1717 {
1718 	u32 val;
1719 	int sent_desc;
1720 
1721 	val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
1722 	sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
1723 		MVNETA_TXQ_SENT_DESC_SHIFT;
1724 
1725 	return sent_desc;
1726 }
1727 
1728 /* Get number of sent descriptors and decrement counter.
1729  *  The number of sent descriptors is returned.
1730  */
1731 static int mvneta_txq_sent_desc_proc(struct mvneta_port *pp,
1732 				     struct mvneta_tx_queue *txq)
1733 {
1734 	int sent_desc;
1735 
1736 	/* Get number of sent descriptors */
1737 	sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1738 
1739 	/* Decrement sent descriptors counter */
1740 	if (sent_desc)
1741 		mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
1742 
1743 	return sent_desc;
1744 }
1745 
1746 /* Set TXQ descriptors fields relevant for CSUM calculation */
1747 static u32 mvneta_txq_desc_csum(int l3_offs, int l3_proto,
1748 				int ip_hdr_len, int l4_proto)
1749 {
1750 	u32 command;
1751 
1752 	/* Fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
1753 	 * G_L4_chk, L4_type; required only for checksum
1754 	 * calculation
1755 	 */
1756 	command =  l3_offs    << MVNETA_TX_L3_OFF_SHIFT;
1757 	command |= ip_hdr_len << MVNETA_TX_IP_HLEN_SHIFT;
1758 
1759 	if (l3_proto == htons(ETH_P_IP))
1760 		command |= MVNETA_TXD_IP_CSUM;
1761 	else
1762 		command |= MVNETA_TX_L3_IP6;
1763 
1764 	if (l4_proto == IPPROTO_TCP)
1765 		command |=  MVNETA_TX_L4_CSUM_FULL;
1766 	else if (l4_proto == IPPROTO_UDP)
1767 		command |= MVNETA_TX_L4_UDP | MVNETA_TX_L4_CSUM_FULL;
1768 	else
1769 		command |= MVNETA_TX_L4_CSUM_NOT;
1770 
1771 	return command;
1772 }
1773 
1774 
1775 /* Display more error info */
1776 static void mvneta_rx_error(struct mvneta_port *pp,
1777 			    struct mvneta_rx_desc *rx_desc)
1778 {
1779 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1780 	u32 status = rx_desc->status;
1781 
1782 	/* update per-cpu counter */
1783 	u64_stats_update_begin(&stats->syncp);
1784 	stats->rx_errors++;
1785 	u64_stats_update_end(&stats->syncp);
1786 
1787 	switch (status & MVNETA_RXD_ERR_CODE_MASK) {
1788 	case MVNETA_RXD_ERR_CRC:
1789 		netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
1790 			   status, rx_desc->data_size);
1791 		break;
1792 	case MVNETA_RXD_ERR_OVERRUN:
1793 		netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
1794 			   status, rx_desc->data_size);
1795 		break;
1796 	case MVNETA_RXD_ERR_LEN:
1797 		netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
1798 			   status, rx_desc->data_size);
1799 		break;
1800 	case MVNETA_RXD_ERR_RESOURCE:
1801 		netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
1802 			   status, rx_desc->data_size);
1803 		break;
1804 	}
1805 }
1806 
1807 /* Handle RX checksum offload based on the descriptor's status */
1808 static void mvneta_rx_csum(struct mvneta_port *pp, u32 status,
1809 			   struct sk_buff *skb)
1810 {
1811 	if ((pp->dev->features & NETIF_F_RXCSUM) &&
1812 	    (status & MVNETA_RXD_L3_IP4) &&
1813 	    (status & MVNETA_RXD_L4_CSUM_OK)) {
1814 		skb->csum = 0;
1815 		skb->ip_summed = CHECKSUM_UNNECESSARY;
1816 		return;
1817 	}
1818 
1819 	skb->ip_summed = CHECKSUM_NONE;
1820 }
1821 
1822 /* Return tx queue pointer (find last set bit) according to <cause> returned
1823  * form tx_done reg. <cause> must not be null. The return value is always a
1824  * valid queue for matching the first one found in <cause>.
1825  */
1826 static struct mvneta_tx_queue *mvneta_tx_done_policy(struct mvneta_port *pp,
1827 						     u32 cause)
1828 {
1829 	int queue = fls(cause) - 1;
1830 
1831 	return &pp->txqs[queue];
1832 }
1833 
1834 /* Free tx queue skbuffs */
1835 static void mvneta_txq_bufs_free(struct mvneta_port *pp,
1836 				 struct mvneta_tx_queue *txq, int num,
1837 				 struct netdev_queue *nq, bool napi)
1838 {
1839 	unsigned int bytes_compl = 0, pkts_compl = 0;
1840 	struct xdp_frame_bulk bq;
1841 	int i;
1842 
1843 	xdp_frame_bulk_init(&bq);
1844 
1845 	rcu_read_lock(); /* need for xdp_return_frame_bulk */
1846 
1847 	for (i = 0; i < num; i++) {
1848 		struct mvneta_tx_buf *buf = &txq->buf[txq->txq_get_index];
1849 		struct mvneta_tx_desc *tx_desc = txq->descs +
1850 			txq->txq_get_index;
1851 
1852 		mvneta_txq_inc_get(txq);
1853 
1854 		if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr) &&
1855 		    buf->type != MVNETA_TYPE_XDP_TX)
1856 			dma_unmap_single(pp->dev->dev.parent,
1857 					 tx_desc->buf_phys_addr,
1858 					 tx_desc->data_size, DMA_TO_DEVICE);
1859 		if (buf->type == MVNETA_TYPE_SKB && buf->skb) {
1860 			bytes_compl += buf->skb->len;
1861 			pkts_compl++;
1862 			dev_kfree_skb_any(buf->skb);
1863 		} else if (buf->type == MVNETA_TYPE_XDP_TX ||
1864 			   buf->type == MVNETA_TYPE_XDP_NDO) {
1865 			if (napi && buf->type == MVNETA_TYPE_XDP_TX)
1866 				xdp_return_frame_rx_napi(buf->xdpf);
1867 			else
1868 				xdp_return_frame_bulk(buf->xdpf, &bq);
1869 		}
1870 	}
1871 	xdp_flush_frame_bulk(&bq);
1872 
1873 	rcu_read_unlock();
1874 
1875 	netdev_tx_completed_queue(nq, pkts_compl, bytes_compl);
1876 }
1877 
1878 /* Handle end of transmission */
1879 static void mvneta_txq_done(struct mvneta_port *pp,
1880 			   struct mvneta_tx_queue *txq)
1881 {
1882 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
1883 	int tx_done;
1884 
1885 	tx_done = mvneta_txq_sent_desc_proc(pp, txq);
1886 	if (!tx_done)
1887 		return;
1888 
1889 	mvneta_txq_bufs_free(pp, txq, tx_done, nq, true);
1890 
1891 	txq->count -= tx_done;
1892 
1893 	if (netif_tx_queue_stopped(nq)) {
1894 		if (txq->count <= txq->tx_wake_threshold)
1895 			netif_tx_wake_queue(nq);
1896 	}
1897 }
1898 
1899 /* Refill processing for SW buffer management */
1900 /* Allocate page per descriptor */
1901 static int mvneta_rx_refill(struct mvneta_port *pp,
1902 			    struct mvneta_rx_desc *rx_desc,
1903 			    struct mvneta_rx_queue *rxq,
1904 			    gfp_t gfp_mask)
1905 {
1906 	dma_addr_t phys_addr;
1907 	struct page *page;
1908 
1909 	page = page_pool_alloc_pages(rxq->page_pool,
1910 				     gfp_mask | __GFP_NOWARN);
1911 	if (!page)
1912 		return -ENOMEM;
1913 
1914 	phys_addr = page_pool_get_dma_addr(page) + pp->rx_offset_correction;
1915 	mvneta_rx_desc_fill(rx_desc, phys_addr, page, rxq);
1916 
1917 	return 0;
1918 }
1919 
1920 /* Handle tx checksum */
1921 static u32 mvneta_skb_tx_csum(struct mvneta_port *pp, struct sk_buff *skb)
1922 {
1923 	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1924 		int ip_hdr_len = 0;
1925 		__be16 l3_proto = vlan_get_protocol(skb);
1926 		u8 l4_proto;
1927 
1928 		if (l3_proto == htons(ETH_P_IP)) {
1929 			struct iphdr *ip4h = ip_hdr(skb);
1930 
1931 			/* Calculate IPv4 checksum and L4 checksum */
1932 			ip_hdr_len = ip4h->ihl;
1933 			l4_proto = ip4h->protocol;
1934 		} else if (l3_proto == htons(ETH_P_IPV6)) {
1935 			struct ipv6hdr *ip6h = ipv6_hdr(skb);
1936 
1937 			/* Read l4_protocol from one of IPv6 extra headers */
1938 			if (skb_network_header_len(skb) > 0)
1939 				ip_hdr_len = (skb_network_header_len(skb) >> 2);
1940 			l4_proto = ip6h->nexthdr;
1941 		} else
1942 			return MVNETA_TX_L4_CSUM_NOT;
1943 
1944 		return mvneta_txq_desc_csum(skb_network_offset(skb),
1945 					    l3_proto, ip_hdr_len, l4_proto);
1946 	}
1947 
1948 	return MVNETA_TX_L4_CSUM_NOT;
1949 }
1950 
1951 /* Drop packets received by the RXQ and free buffers */
1952 static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
1953 				 struct mvneta_rx_queue *rxq)
1954 {
1955 	int rx_done, i;
1956 
1957 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
1958 	if (rx_done)
1959 		mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
1960 
1961 	if (pp->bm_priv) {
1962 		for (i = 0; i < rx_done; i++) {
1963 			struct mvneta_rx_desc *rx_desc =
1964 						  mvneta_rxq_next_desc_get(rxq);
1965 			u8 pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
1966 			struct mvneta_bm_pool *bm_pool;
1967 
1968 			bm_pool = &pp->bm_priv->bm_pools[pool_id];
1969 			/* Return dropped buffer to the pool */
1970 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
1971 					      rx_desc->buf_phys_addr);
1972 		}
1973 		return;
1974 	}
1975 
1976 	for (i = 0; i < rxq->size; i++) {
1977 		struct mvneta_rx_desc *rx_desc = rxq->descs + i;
1978 		void *data = rxq->buf_virt_addr[i];
1979 		if (!data || !(rx_desc->buf_phys_addr))
1980 			continue;
1981 
1982 		page_pool_put_full_page(rxq->page_pool, data, false);
1983 	}
1984 	if (xdp_rxq_info_is_reg(&rxq->xdp_rxq))
1985 		xdp_rxq_info_unreg(&rxq->xdp_rxq);
1986 	page_pool_destroy(rxq->page_pool);
1987 	rxq->page_pool = NULL;
1988 }
1989 
1990 static void
1991 mvneta_update_stats(struct mvneta_port *pp,
1992 		    struct mvneta_stats *ps)
1993 {
1994 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1995 
1996 	u64_stats_update_begin(&stats->syncp);
1997 	stats->es.ps.rx_packets += ps->rx_packets;
1998 	stats->es.ps.rx_bytes += ps->rx_bytes;
1999 	/* xdp */
2000 	stats->es.ps.xdp_redirect += ps->xdp_redirect;
2001 	stats->es.ps.xdp_pass += ps->xdp_pass;
2002 	stats->es.ps.xdp_drop += ps->xdp_drop;
2003 	u64_stats_update_end(&stats->syncp);
2004 }
2005 
2006 static inline
2007 int mvneta_rx_refill_queue(struct mvneta_port *pp, struct mvneta_rx_queue *rxq)
2008 {
2009 	struct mvneta_rx_desc *rx_desc;
2010 	int curr_desc = rxq->first_to_refill;
2011 	int i;
2012 
2013 	for (i = 0; (i < rxq->refill_num) && (i < 64); i++) {
2014 		rx_desc = rxq->descs + curr_desc;
2015 		if (!(rx_desc->buf_phys_addr)) {
2016 			if (mvneta_rx_refill(pp, rx_desc, rxq, GFP_ATOMIC)) {
2017 				struct mvneta_pcpu_stats *stats;
2018 
2019 				pr_err("Can't refill queue %d. Done %d from %d\n",
2020 				       rxq->id, i, rxq->refill_num);
2021 
2022 				stats = this_cpu_ptr(pp->stats);
2023 				u64_stats_update_begin(&stats->syncp);
2024 				stats->es.refill_error++;
2025 				u64_stats_update_end(&stats->syncp);
2026 				break;
2027 			}
2028 		}
2029 		curr_desc = MVNETA_QUEUE_NEXT_DESC(rxq, curr_desc);
2030 	}
2031 	rxq->refill_num -= i;
2032 	rxq->first_to_refill = curr_desc;
2033 
2034 	return i;
2035 }
2036 
2037 static void
2038 mvneta_xdp_put_buff(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2039 		    struct xdp_buff *xdp, struct skb_shared_info *sinfo,
2040 		    int sync_len)
2041 {
2042 	int i;
2043 
2044 	for (i = 0; i < sinfo->nr_frags; i++)
2045 		page_pool_put_full_page(rxq->page_pool,
2046 					skb_frag_page(&sinfo->frags[i]), true);
2047 	page_pool_put_page(rxq->page_pool, virt_to_head_page(xdp->data),
2048 			   sync_len, true);
2049 }
2050 
2051 static int
2052 mvneta_xdp_submit_frame(struct mvneta_port *pp, struct mvneta_tx_queue *txq,
2053 			struct xdp_frame *xdpf, bool dma_map)
2054 {
2055 	struct mvneta_tx_desc *tx_desc;
2056 	struct mvneta_tx_buf *buf;
2057 	dma_addr_t dma_addr;
2058 
2059 	if (txq->count >= txq->tx_stop_threshold)
2060 		return MVNETA_XDP_DROPPED;
2061 
2062 	tx_desc = mvneta_txq_next_desc_get(txq);
2063 
2064 	buf = &txq->buf[txq->txq_put_index];
2065 	if (dma_map) {
2066 		/* ndo_xdp_xmit */
2067 		dma_addr = dma_map_single(pp->dev->dev.parent, xdpf->data,
2068 					  xdpf->len, DMA_TO_DEVICE);
2069 		if (dma_mapping_error(pp->dev->dev.parent, dma_addr)) {
2070 			mvneta_txq_desc_put(txq);
2071 			return MVNETA_XDP_DROPPED;
2072 		}
2073 		buf->type = MVNETA_TYPE_XDP_NDO;
2074 	} else {
2075 		struct page *page = virt_to_page(xdpf->data);
2076 
2077 		dma_addr = page_pool_get_dma_addr(page) +
2078 			   sizeof(*xdpf) + xdpf->headroom;
2079 		dma_sync_single_for_device(pp->dev->dev.parent, dma_addr,
2080 					   xdpf->len, DMA_BIDIRECTIONAL);
2081 		buf->type = MVNETA_TYPE_XDP_TX;
2082 	}
2083 	buf->xdpf = xdpf;
2084 
2085 	tx_desc->command = MVNETA_TXD_FLZ_DESC;
2086 	tx_desc->buf_phys_addr = dma_addr;
2087 	tx_desc->data_size = xdpf->len;
2088 
2089 	mvneta_txq_inc_put(txq);
2090 	txq->pending++;
2091 	txq->count++;
2092 
2093 	return MVNETA_XDP_TX;
2094 }
2095 
2096 static int
2097 mvneta_xdp_xmit_back(struct mvneta_port *pp, struct xdp_buff *xdp)
2098 {
2099 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2100 	struct mvneta_tx_queue *txq;
2101 	struct netdev_queue *nq;
2102 	struct xdp_frame *xdpf;
2103 	int cpu;
2104 	u32 ret;
2105 
2106 	xdpf = xdp_convert_buff_to_frame(xdp);
2107 	if (unlikely(!xdpf))
2108 		return MVNETA_XDP_DROPPED;
2109 
2110 	cpu = smp_processor_id();
2111 	txq = &pp->txqs[cpu % txq_number];
2112 	nq = netdev_get_tx_queue(pp->dev, txq->id);
2113 
2114 	__netif_tx_lock(nq, cpu);
2115 	ret = mvneta_xdp_submit_frame(pp, txq, xdpf, false);
2116 	if (ret == MVNETA_XDP_TX) {
2117 		u64_stats_update_begin(&stats->syncp);
2118 		stats->es.ps.tx_bytes += xdpf->len;
2119 		stats->es.ps.tx_packets++;
2120 		stats->es.ps.xdp_tx++;
2121 		u64_stats_update_end(&stats->syncp);
2122 
2123 		mvneta_txq_pend_desc_add(pp, txq, 0);
2124 	} else {
2125 		u64_stats_update_begin(&stats->syncp);
2126 		stats->es.ps.xdp_tx_err++;
2127 		u64_stats_update_end(&stats->syncp);
2128 	}
2129 	__netif_tx_unlock(nq);
2130 
2131 	return ret;
2132 }
2133 
2134 static int
2135 mvneta_xdp_xmit(struct net_device *dev, int num_frame,
2136 		struct xdp_frame **frames, u32 flags)
2137 {
2138 	struct mvneta_port *pp = netdev_priv(dev);
2139 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2140 	int i, nxmit_byte = 0, nxmit = 0;
2141 	int cpu = smp_processor_id();
2142 	struct mvneta_tx_queue *txq;
2143 	struct netdev_queue *nq;
2144 	u32 ret;
2145 
2146 	if (unlikely(test_bit(__MVNETA_DOWN, &pp->state)))
2147 		return -ENETDOWN;
2148 
2149 	if (unlikely(flags & ~XDP_XMIT_FLAGS_MASK))
2150 		return -EINVAL;
2151 
2152 	txq = &pp->txqs[cpu % txq_number];
2153 	nq = netdev_get_tx_queue(pp->dev, txq->id);
2154 
2155 	__netif_tx_lock(nq, cpu);
2156 	for (i = 0; i < num_frame; i++) {
2157 		ret = mvneta_xdp_submit_frame(pp, txq, frames[i], true);
2158 		if (ret != MVNETA_XDP_TX)
2159 			break;
2160 
2161 		nxmit_byte += frames[i]->len;
2162 		nxmit++;
2163 	}
2164 
2165 	if (unlikely(flags & XDP_XMIT_FLUSH))
2166 		mvneta_txq_pend_desc_add(pp, txq, 0);
2167 	__netif_tx_unlock(nq);
2168 
2169 	u64_stats_update_begin(&stats->syncp);
2170 	stats->es.ps.tx_bytes += nxmit_byte;
2171 	stats->es.ps.tx_packets += nxmit;
2172 	stats->es.ps.xdp_xmit += nxmit;
2173 	stats->es.ps.xdp_xmit_err += num_frame - nxmit;
2174 	u64_stats_update_end(&stats->syncp);
2175 
2176 	return nxmit;
2177 }
2178 
2179 static int
2180 mvneta_run_xdp(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2181 	       struct bpf_prog *prog, struct xdp_buff *xdp,
2182 	       u32 frame_sz, struct mvneta_stats *stats)
2183 {
2184 	struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2185 	unsigned int len, data_len, sync;
2186 	u32 ret, act;
2187 
2188 	len = xdp->data_end - xdp->data_hard_start - pp->rx_offset_correction;
2189 	data_len = xdp->data_end - xdp->data;
2190 	act = bpf_prog_run_xdp(prog, xdp);
2191 
2192 	/* Due xdp_adjust_tail: DMA sync for_device cover max len CPU touch */
2193 	sync = xdp->data_end - xdp->data_hard_start - pp->rx_offset_correction;
2194 	sync = max(sync, len);
2195 
2196 	switch (act) {
2197 	case XDP_PASS:
2198 		stats->xdp_pass++;
2199 		return MVNETA_XDP_PASS;
2200 	case XDP_REDIRECT: {
2201 		int err;
2202 
2203 		err = xdp_do_redirect(pp->dev, xdp, prog);
2204 		if (unlikely(err)) {
2205 			mvneta_xdp_put_buff(pp, rxq, xdp, sinfo, sync);
2206 			ret = MVNETA_XDP_DROPPED;
2207 		} else {
2208 			ret = MVNETA_XDP_REDIR;
2209 			stats->xdp_redirect++;
2210 		}
2211 		break;
2212 	}
2213 	case XDP_TX:
2214 		ret = mvneta_xdp_xmit_back(pp, xdp);
2215 		if (ret != MVNETA_XDP_TX)
2216 			mvneta_xdp_put_buff(pp, rxq, xdp, sinfo, sync);
2217 		break;
2218 	default:
2219 		bpf_warn_invalid_xdp_action(act);
2220 		fallthrough;
2221 	case XDP_ABORTED:
2222 		trace_xdp_exception(pp->dev, prog, act);
2223 		fallthrough;
2224 	case XDP_DROP:
2225 		mvneta_xdp_put_buff(pp, rxq, xdp, sinfo, sync);
2226 		ret = MVNETA_XDP_DROPPED;
2227 		stats->xdp_drop++;
2228 		break;
2229 	}
2230 
2231 	stats->rx_bytes += frame_sz + xdp->data_end - xdp->data - data_len;
2232 	stats->rx_packets++;
2233 
2234 	return ret;
2235 }
2236 
2237 static void
2238 mvneta_swbm_rx_frame(struct mvneta_port *pp,
2239 		     struct mvneta_rx_desc *rx_desc,
2240 		     struct mvneta_rx_queue *rxq,
2241 		     struct xdp_buff *xdp, int *size,
2242 		     struct page *page)
2243 {
2244 	unsigned char *data = page_address(page);
2245 	int data_len = -MVNETA_MH_SIZE, len;
2246 	struct net_device *dev = pp->dev;
2247 	enum dma_data_direction dma_dir;
2248 	struct skb_shared_info *sinfo;
2249 
2250 	if (*size > MVNETA_MAX_RX_BUF_SIZE) {
2251 		len = MVNETA_MAX_RX_BUF_SIZE;
2252 		data_len += len;
2253 	} else {
2254 		len = *size;
2255 		data_len += len - ETH_FCS_LEN;
2256 	}
2257 	*size = *size - len;
2258 
2259 	dma_dir = page_pool_get_dma_dir(rxq->page_pool);
2260 	dma_sync_single_for_cpu(dev->dev.parent,
2261 				rx_desc->buf_phys_addr,
2262 				len, dma_dir);
2263 
2264 	rx_desc->buf_phys_addr = 0;
2265 
2266 	/* Prefetch header */
2267 	prefetch(data);
2268 	xdp_prepare_buff(xdp, data, pp->rx_offset_correction + MVNETA_MH_SIZE,
2269 			 data_len, false);
2270 
2271 	sinfo = xdp_get_shared_info_from_buff(xdp);
2272 	sinfo->nr_frags = 0;
2273 }
2274 
2275 static void
2276 mvneta_swbm_add_rx_fragment(struct mvneta_port *pp,
2277 			    struct mvneta_rx_desc *rx_desc,
2278 			    struct mvneta_rx_queue *rxq,
2279 			    struct xdp_buff *xdp, int *size,
2280 			    struct skb_shared_info *xdp_sinfo,
2281 			    struct page *page)
2282 {
2283 	struct net_device *dev = pp->dev;
2284 	enum dma_data_direction dma_dir;
2285 	int data_len, len;
2286 
2287 	if (*size > MVNETA_MAX_RX_BUF_SIZE) {
2288 		len = MVNETA_MAX_RX_BUF_SIZE;
2289 		data_len = len;
2290 	} else {
2291 		len = *size;
2292 		data_len = len - ETH_FCS_LEN;
2293 	}
2294 	dma_dir = page_pool_get_dma_dir(rxq->page_pool);
2295 	dma_sync_single_for_cpu(dev->dev.parent,
2296 				rx_desc->buf_phys_addr,
2297 				len, dma_dir);
2298 	rx_desc->buf_phys_addr = 0;
2299 
2300 	if (data_len > 0 && xdp_sinfo->nr_frags < MAX_SKB_FRAGS) {
2301 		skb_frag_t *frag = &xdp_sinfo->frags[xdp_sinfo->nr_frags++];
2302 
2303 		skb_frag_off_set(frag, pp->rx_offset_correction);
2304 		skb_frag_size_set(frag, data_len);
2305 		__skb_frag_set_page(frag, page);
2306 
2307 		/* last fragment */
2308 		if (len == *size) {
2309 			struct skb_shared_info *sinfo;
2310 
2311 			sinfo = xdp_get_shared_info_from_buff(xdp);
2312 			sinfo->nr_frags = xdp_sinfo->nr_frags;
2313 			memcpy(sinfo->frags, xdp_sinfo->frags,
2314 			       sinfo->nr_frags * sizeof(skb_frag_t));
2315 		}
2316 	} else {
2317 		page_pool_put_full_page(rxq->page_pool, page, true);
2318 	}
2319 	*size -= len;
2320 }
2321 
2322 static struct sk_buff *
2323 mvneta_swbm_build_skb(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2324 		      struct xdp_buff *xdp, u32 desc_status)
2325 {
2326 	struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2327 	int i, num_frags = sinfo->nr_frags;
2328 	struct sk_buff *skb;
2329 
2330 	skb = build_skb(xdp->data_hard_start, PAGE_SIZE);
2331 	if (!skb)
2332 		return ERR_PTR(-ENOMEM);
2333 
2334 	page_pool_release_page(rxq->page_pool, virt_to_page(xdp->data));
2335 
2336 	skb_reserve(skb, xdp->data - xdp->data_hard_start);
2337 	skb_put(skb, xdp->data_end - xdp->data);
2338 	mvneta_rx_csum(pp, desc_status, skb);
2339 
2340 	for (i = 0; i < num_frags; i++) {
2341 		skb_frag_t *frag = &sinfo->frags[i];
2342 
2343 		skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
2344 				skb_frag_page(frag), skb_frag_off(frag),
2345 				skb_frag_size(frag), PAGE_SIZE);
2346 		page_pool_release_page(rxq->page_pool, skb_frag_page(frag));
2347 	}
2348 
2349 	return skb;
2350 }
2351 
2352 /* Main rx processing when using software buffer management */
2353 static int mvneta_rx_swbm(struct napi_struct *napi,
2354 			  struct mvneta_port *pp, int budget,
2355 			  struct mvneta_rx_queue *rxq)
2356 {
2357 	int rx_proc = 0, rx_todo, refill, size = 0;
2358 	struct net_device *dev = pp->dev;
2359 	struct skb_shared_info sinfo;
2360 	struct mvneta_stats ps = {};
2361 	struct bpf_prog *xdp_prog;
2362 	u32 desc_status, frame_sz;
2363 	struct xdp_buff xdp_buf;
2364 
2365 	xdp_init_buff(&xdp_buf, PAGE_SIZE, &rxq->xdp_rxq);
2366 	xdp_buf.data_hard_start = NULL;
2367 
2368 	sinfo.nr_frags = 0;
2369 
2370 	/* Get number of received packets */
2371 	rx_todo = mvneta_rxq_busy_desc_num_get(pp, rxq);
2372 
2373 	rcu_read_lock();
2374 	xdp_prog = READ_ONCE(pp->xdp_prog);
2375 
2376 	/* Fairness NAPI loop */
2377 	while (rx_proc < budget && rx_proc < rx_todo) {
2378 		struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
2379 		u32 rx_status, index;
2380 		struct sk_buff *skb;
2381 		struct page *page;
2382 
2383 		index = rx_desc - rxq->descs;
2384 		page = (struct page *)rxq->buf_virt_addr[index];
2385 
2386 		rx_status = rx_desc->status;
2387 		rx_proc++;
2388 		rxq->refill_num++;
2389 
2390 		if (rx_status & MVNETA_RXD_FIRST_DESC) {
2391 			/* Check errors only for FIRST descriptor */
2392 			if (rx_status & MVNETA_RXD_ERR_SUMMARY) {
2393 				mvneta_rx_error(pp, rx_desc);
2394 				goto next;
2395 			}
2396 
2397 			size = rx_desc->data_size;
2398 			frame_sz = size - ETH_FCS_LEN;
2399 			desc_status = rx_status;
2400 
2401 			mvneta_swbm_rx_frame(pp, rx_desc, rxq, &xdp_buf,
2402 					     &size, page);
2403 		} else {
2404 			if (unlikely(!xdp_buf.data_hard_start)) {
2405 				rx_desc->buf_phys_addr = 0;
2406 				page_pool_put_full_page(rxq->page_pool, page,
2407 							true);
2408 				goto next;
2409 			}
2410 
2411 			mvneta_swbm_add_rx_fragment(pp, rx_desc, rxq, &xdp_buf,
2412 						    &size, &sinfo, page);
2413 		} /* Middle or Last descriptor */
2414 
2415 		if (!(rx_status & MVNETA_RXD_LAST_DESC))
2416 			/* no last descriptor this time */
2417 			continue;
2418 
2419 		if (size) {
2420 			mvneta_xdp_put_buff(pp, rxq, &xdp_buf, &sinfo, -1);
2421 			goto next;
2422 		}
2423 
2424 		if (xdp_prog &&
2425 		    mvneta_run_xdp(pp, rxq, xdp_prog, &xdp_buf, frame_sz, &ps))
2426 			goto next;
2427 
2428 		skb = mvneta_swbm_build_skb(pp, rxq, &xdp_buf, desc_status);
2429 		if (IS_ERR(skb)) {
2430 			struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2431 
2432 			mvneta_xdp_put_buff(pp, rxq, &xdp_buf, &sinfo, -1);
2433 
2434 			u64_stats_update_begin(&stats->syncp);
2435 			stats->es.skb_alloc_error++;
2436 			stats->rx_dropped++;
2437 			u64_stats_update_end(&stats->syncp);
2438 
2439 			goto next;
2440 		}
2441 
2442 		ps.rx_bytes += skb->len;
2443 		ps.rx_packets++;
2444 
2445 		skb->protocol = eth_type_trans(skb, dev);
2446 		napi_gro_receive(napi, skb);
2447 next:
2448 		xdp_buf.data_hard_start = NULL;
2449 		sinfo.nr_frags = 0;
2450 	}
2451 	rcu_read_unlock();
2452 
2453 	if (xdp_buf.data_hard_start)
2454 		mvneta_xdp_put_buff(pp, rxq, &xdp_buf, &sinfo, -1);
2455 
2456 	if (ps.xdp_redirect)
2457 		xdp_do_flush_map();
2458 
2459 	if (ps.rx_packets)
2460 		mvneta_update_stats(pp, &ps);
2461 
2462 	/* return some buffers to hardware queue, one at a time is too slow */
2463 	refill = mvneta_rx_refill_queue(pp, rxq);
2464 
2465 	/* Update rxq management counters */
2466 	mvneta_rxq_desc_num_update(pp, rxq, rx_proc, refill);
2467 
2468 	return ps.rx_packets;
2469 }
2470 
2471 /* Main rx processing when using hardware buffer management */
2472 static int mvneta_rx_hwbm(struct napi_struct *napi,
2473 			  struct mvneta_port *pp, int rx_todo,
2474 			  struct mvneta_rx_queue *rxq)
2475 {
2476 	struct net_device *dev = pp->dev;
2477 	int rx_done;
2478 	u32 rcvd_pkts = 0;
2479 	u32 rcvd_bytes = 0;
2480 
2481 	/* Get number of received packets */
2482 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
2483 
2484 	if (rx_todo > rx_done)
2485 		rx_todo = rx_done;
2486 
2487 	rx_done = 0;
2488 
2489 	/* Fairness NAPI loop */
2490 	while (rx_done < rx_todo) {
2491 		struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
2492 		struct mvneta_bm_pool *bm_pool = NULL;
2493 		struct sk_buff *skb;
2494 		unsigned char *data;
2495 		dma_addr_t phys_addr;
2496 		u32 rx_status, frag_size;
2497 		int rx_bytes, err;
2498 		u8 pool_id;
2499 
2500 		rx_done++;
2501 		rx_status = rx_desc->status;
2502 		rx_bytes = rx_desc->data_size - (ETH_FCS_LEN + MVNETA_MH_SIZE);
2503 		data = (u8 *)(uintptr_t)rx_desc->buf_cookie;
2504 		phys_addr = rx_desc->buf_phys_addr;
2505 		pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
2506 		bm_pool = &pp->bm_priv->bm_pools[pool_id];
2507 
2508 		if (!mvneta_rxq_desc_is_first_last(rx_status) ||
2509 		    (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
2510 err_drop_frame_ret_pool:
2511 			/* Return the buffer to the pool */
2512 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2513 					      rx_desc->buf_phys_addr);
2514 err_drop_frame:
2515 			mvneta_rx_error(pp, rx_desc);
2516 			/* leave the descriptor untouched */
2517 			continue;
2518 		}
2519 
2520 		if (rx_bytes <= rx_copybreak) {
2521 			/* better copy a small frame and not unmap the DMA region */
2522 			skb = netdev_alloc_skb_ip_align(dev, rx_bytes);
2523 			if (unlikely(!skb))
2524 				goto err_drop_frame_ret_pool;
2525 
2526 			dma_sync_single_range_for_cpu(&pp->bm_priv->pdev->dev,
2527 			                              rx_desc->buf_phys_addr,
2528 			                              MVNETA_MH_SIZE + NET_SKB_PAD,
2529 			                              rx_bytes,
2530 			                              DMA_FROM_DEVICE);
2531 			skb_put_data(skb, data + MVNETA_MH_SIZE + NET_SKB_PAD,
2532 				     rx_bytes);
2533 
2534 			skb->protocol = eth_type_trans(skb, dev);
2535 			mvneta_rx_csum(pp, rx_status, skb);
2536 			napi_gro_receive(napi, skb);
2537 
2538 			rcvd_pkts++;
2539 			rcvd_bytes += rx_bytes;
2540 
2541 			/* Return the buffer to the pool */
2542 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2543 					      rx_desc->buf_phys_addr);
2544 
2545 			/* leave the descriptor and buffer untouched */
2546 			continue;
2547 		}
2548 
2549 		/* Refill processing */
2550 		err = hwbm_pool_refill(&bm_pool->hwbm_pool, GFP_ATOMIC);
2551 		if (err) {
2552 			struct mvneta_pcpu_stats *stats;
2553 
2554 			netdev_err(dev, "Linux processing - Can't refill\n");
2555 
2556 			stats = this_cpu_ptr(pp->stats);
2557 			u64_stats_update_begin(&stats->syncp);
2558 			stats->es.refill_error++;
2559 			u64_stats_update_end(&stats->syncp);
2560 
2561 			goto err_drop_frame_ret_pool;
2562 		}
2563 
2564 		frag_size = bm_pool->hwbm_pool.frag_size;
2565 
2566 		skb = build_skb(data, frag_size > PAGE_SIZE ? 0 : frag_size);
2567 
2568 		/* After refill old buffer has to be unmapped regardless
2569 		 * the skb is successfully built or not.
2570 		 */
2571 		dma_unmap_single(&pp->bm_priv->pdev->dev, phys_addr,
2572 				 bm_pool->buf_size, DMA_FROM_DEVICE);
2573 		if (!skb)
2574 			goto err_drop_frame;
2575 
2576 		rcvd_pkts++;
2577 		rcvd_bytes += rx_bytes;
2578 
2579 		/* Linux processing */
2580 		skb_reserve(skb, MVNETA_MH_SIZE + NET_SKB_PAD);
2581 		skb_put(skb, rx_bytes);
2582 
2583 		skb->protocol = eth_type_trans(skb, dev);
2584 
2585 		mvneta_rx_csum(pp, rx_status, skb);
2586 
2587 		napi_gro_receive(napi, skb);
2588 	}
2589 
2590 	if (rcvd_pkts) {
2591 		struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2592 
2593 		u64_stats_update_begin(&stats->syncp);
2594 		stats->es.ps.rx_packets += rcvd_pkts;
2595 		stats->es.ps.rx_bytes += rcvd_bytes;
2596 		u64_stats_update_end(&stats->syncp);
2597 	}
2598 
2599 	/* Update rxq management counters */
2600 	mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
2601 
2602 	return rx_done;
2603 }
2604 
2605 static inline void
2606 mvneta_tso_put_hdr(struct sk_buff *skb,
2607 		   struct mvneta_port *pp, struct mvneta_tx_queue *txq)
2608 {
2609 	int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2610 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2611 	struct mvneta_tx_desc *tx_desc;
2612 
2613 	tx_desc = mvneta_txq_next_desc_get(txq);
2614 	tx_desc->data_size = hdr_len;
2615 	tx_desc->command = mvneta_skb_tx_csum(pp, skb);
2616 	tx_desc->command |= MVNETA_TXD_F_DESC;
2617 	tx_desc->buf_phys_addr = txq->tso_hdrs_phys +
2618 				 txq->txq_put_index * TSO_HEADER_SIZE;
2619 	buf->type = MVNETA_TYPE_SKB;
2620 	buf->skb = NULL;
2621 
2622 	mvneta_txq_inc_put(txq);
2623 }
2624 
2625 static inline int
2626 mvneta_tso_put_data(struct net_device *dev, struct mvneta_tx_queue *txq,
2627 		    struct sk_buff *skb, char *data, int size,
2628 		    bool last_tcp, bool is_last)
2629 {
2630 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2631 	struct mvneta_tx_desc *tx_desc;
2632 
2633 	tx_desc = mvneta_txq_next_desc_get(txq);
2634 	tx_desc->data_size = size;
2635 	tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, data,
2636 						size, DMA_TO_DEVICE);
2637 	if (unlikely(dma_mapping_error(dev->dev.parent,
2638 		     tx_desc->buf_phys_addr))) {
2639 		mvneta_txq_desc_put(txq);
2640 		return -ENOMEM;
2641 	}
2642 
2643 	tx_desc->command = 0;
2644 	buf->type = MVNETA_TYPE_SKB;
2645 	buf->skb = NULL;
2646 
2647 	if (last_tcp) {
2648 		/* last descriptor in the TCP packet */
2649 		tx_desc->command = MVNETA_TXD_L_DESC;
2650 
2651 		/* last descriptor in SKB */
2652 		if (is_last)
2653 			buf->skb = skb;
2654 	}
2655 	mvneta_txq_inc_put(txq);
2656 	return 0;
2657 }
2658 
2659 static int mvneta_tx_tso(struct sk_buff *skb, struct net_device *dev,
2660 			 struct mvneta_tx_queue *txq)
2661 {
2662 	int hdr_len, total_len, data_left;
2663 	int desc_count = 0;
2664 	struct mvneta_port *pp = netdev_priv(dev);
2665 	struct tso_t tso;
2666 	int i;
2667 
2668 	/* Count needed descriptors */
2669 	if ((txq->count + tso_count_descs(skb)) >= txq->size)
2670 		return 0;
2671 
2672 	if (skb_headlen(skb) < (skb_transport_offset(skb) + tcp_hdrlen(skb))) {
2673 		pr_info("*** Is this even  possible???!?!?\n");
2674 		return 0;
2675 	}
2676 
2677 	/* Initialize the TSO handler, and prepare the first payload */
2678 	hdr_len = tso_start(skb, &tso);
2679 
2680 	total_len = skb->len - hdr_len;
2681 	while (total_len > 0) {
2682 		char *hdr;
2683 
2684 		data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
2685 		total_len -= data_left;
2686 		desc_count++;
2687 
2688 		/* prepare packet headers: MAC + IP + TCP */
2689 		hdr = txq->tso_hdrs + txq->txq_put_index * TSO_HEADER_SIZE;
2690 		tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
2691 
2692 		mvneta_tso_put_hdr(skb, pp, txq);
2693 
2694 		while (data_left > 0) {
2695 			int size;
2696 			desc_count++;
2697 
2698 			size = min_t(int, tso.size, data_left);
2699 
2700 			if (mvneta_tso_put_data(dev, txq, skb,
2701 						 tso.data, size,
2702 						 size == data_left,
2703 						 total_len == 0))
2704 				goto err_release;
2705 			data_left -= size;
2706 
2707 			tso_build_data(skb, &tso, size);
2708 		}
2709 	}
2710 
2711 	return desc_count;
2712 
2713 err_release:
2714 	/* Release all used data descriptors; header descriptors must not
2715 	 * be DMA-unmapped.
2716 	 */
2717 	for (i = desc_count - 1; i >= 0; i--) {
2718 		struct mvneta_tx_desc *tx_desc = txq->descs + i;
2719 		if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr))
2720 			dma_unmap_single(pp->dev->dev.parent,
2721 					 tx_desc->buf_phys_addr,
2722 					 tx_desc->data_size,
2723 					 DMA_TO_DEVICE);
2724 		mvneta_txq_desc_put(txq);
2725 	}
2726 	return 0;
2727 }
2728 
2729 /* Handle tx fragmentation processing */
2730 static int mvneta_tx_frag_process(struct mvneta_port *pp, struct sk_buff *skb,
2731 				  struct mvneta_tx_queue *txq)
2732 {
2733 	struct mvneta_tx_desc *tx_desc;
2734 	int i, nr_frags = skb_shinfo(skb)->nr_frags;
2735 
2736 	for (i = 0; i < nr_frags; i++) {
2737 		struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2738 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2739 		void *addr = skb_frag_address(frag);
2740 
2741 		tx_desc = mvneta_txq_next_desc_get(txq);
2742 		tx_desc->data_size = skb_frag_size(frag);
2743 
2744 		tx_desc->buf_phys_addr =
2745 			dma_map_single(pp->dev->dev.parent, addr,
2746 				       tx_desc->data_size, DMA_TO_DEVICE);
2747 
2748 		if (dma_mapping_error(pp->dev->dev.parent,
2749 				      tx_desc->buf_phys_addr)) {
2750 			mvneta_txq_desc_put(txq);
2751 			goto error;
2752 		}
2753 
2754 		if (i == nr_frags - 1) {
2755 			/* Last descriptor */
2756 			tx_desc->command = MVNETA_TXD_L_DESC | MVNETA_TXD_Z_PAD;
2757 			buf->skb = skb;
2758 		} else {
2759 			/* Descriptor in the middle: Not First, Not Last */
2760 			tx_desc->command = 0;
2761 			buf->skb = NULL;
2762 		}
2763 		buf->type = MVNETA_TYPE_SKB;
2764 		mvneta_txq_inc_put(txq);
2765 	}
2766 
2767 	return 0;
2768 
2769 error:
2770 	/* Release all descriptors that were used to map fragments of
2771 	 * this packet, as well as the corresponding DMA mappings
2772 	 */
2773 	for (i = i - 1; i >= 0; i--) {
2774 		tx_desc = txq->descs + i;
2775 		dma_unmap_single(pp->dev->dev.parent,
2776 				 tx_desc->buf_phys_addr,
2777 				 tx_desc->data_size,
2778 				 DMA_TO_DEVICE);
2779 		mvneta_txq_desc_put(txq);
2780 	}
2781 
2782 	return -ENOMEM;
2783 }
2784 
2785 /* Main tx processing */
2786 static netdev_tx_t mvneta_tx(struct sk_buff *skb, struct net_device *dev)
2787 {
2788 	struct mvneta_port *pp = netdev_priv(dev);
2789 	u16 txq_id = skb_get_queue_mapping(skb);
2790 	struct mvneta_tx_queue *txq = &pp->txqs[txq_id];
2791 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2792 	struct mvneta_tx_desc *tx_desc;
2793 	int len = skb->len;
2794 	int frags = 0;
2795 	u32 tx_cmd;
2796 
2797 	if (!netif_running(dev))
2798 		goto out;
2799 
2800 	if (skb_is_gso(skb)) {
2801 		frags = mvneta_tx_tso(skb, dev, txq);
2802 		goto out;
2803 	}
2804 
2805 	frags = skb_shinfo(skb)->nr_frags + 1;
2806 
2807 	/* Get a descriptor for the first part of the packet */
2808 	tx_desc = mvneta_txq_next_desc_get(txq);
2809 
2810 	tx_cmd = mvneta_skb_tx_csum(pp, skb);
2811 
2812 	tx_desc->data_size = skb_headlen(skb);
2813 
2814 	tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, skb->data,
2815 						tx_desc->data_size,
2816 						DMA_TO_DEVICE);
2817 	if (unlikely(dma_mapping_error(dev->dev.parent,
2818 				       tx_desc->buf_phys_addr))) {
2819 		mvneta_txq_desc_put(txq);
2820 		frags = 0;
2821 		goto out;
2822 	}
2823 
2824 	buf->type = MVNETA_TYPE_SKB;
2825 	if (frags == 1) {
2826 		/* First and Last descriptor */
2827 		tx_cmd |= MVNETA_TXD_FLZ_DESC;
2828 		tx_desc->command = tx_cmd;
2829 		buf->skb = skb;
2830 		mvneta_txq_inc_put(txq);
2831 	} else {
2832 		/* First but not Last */
2833 		tx_cmd |= MVNETA_TXD_F_DESC;
2834 		buf->skb = NULL;
2835 		mvneta_txq_inc_put(txq);
2836 		tx_desc->command = tx_cmd;
2837 		/* Continue with other skb fragments */
2838 		if (mvneta_tx_frag_process(pp, skb, txq)) {
2839 			dma_unmap_single(dev->dev.parent,
2840 					 tx_desc->buf_phys_addr,
2841 					 tx_desc->data_size,
2842 					 DMA_TO_DEVICE);
2843 			mvneta_txq_desc_put(txq);
2844 			frags = 0;
2845 			goto out;
2846 		}
2847 	}
2848 
2849 out:
2850 	if (frags > 0) {
2851 		struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
2852 		struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2853 
2854 		netdev_tx_sent_queue(nq, len);
2855 
2856 		txq->count += frags;
2857 		if (txq->count >= txq->tx_stop_threshold)
2858 			netif_tx_stop_queue(nq);
2859 
2860 		if (!netdev_xmit_more() || netif_xmit_stopped(nq) ||
2861 		    txq->pending + frags > MVNETA_TXQ_DEC_SENT_MASK)
2862 			mvneta_txq_pend_desc_add(pp, txq, frags);
2863 		else
2864 			txq->pending += frags;
2865 
2866 		u64_stats_update_begin(&stats->syncp);
2867 		stats->es.ps.tx_bytes += len;
2868 		stats->es.ps.tx_packets++;
2869 		u64_stats_update_end(&stats->syncp);
2870 	} else {
2871 		dev->stats.tx_dropped++;
2872 		dev_kfree_skb_any(skb);
2873 	}
2874 
2875 	return NETDEV_TX_OK;
2876 }
2877 
2878 
2879 /* Free tx resources, when resetting a port */
2880 static void mvneta_txq_done_force(struct mvneta_port *pp,
2881 				  struct mvneta_tx_queue *txq)
2882 
2883 {
2884 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
2885 	int tx_done = txq->count;
2886 
2887 	mvneta_txq_bufs_free(pp, txq, tx_done, nq, false);
2888 
2889 	/* reset txq */
2890 	txq->count = 0;
2891 	txq->txq_put_index = 0;
2892 	txq->txq_get_index = 0;
2893 }
2894 
2895 /* Handle tx done - called in softirq context. The <cause_tx_done> argument
2896  * must be a valid cause according to MVNETA_TXQ_INTR_MASK_ALL.
2897  */
2898 static void mvneta_tx_done_gbe(struct mvneta_port *pp, u32 cause_tx_done)
2899 {
2900 	struct mvneta_tx_queue *txq;
2901 	struct netdev_queue *nq;
2902 	int cpu = smp_processor_id();
2903 
2904 	while (cause_tx_done) {
2905 		txq = mvneta_tx_done_policy(pp, cause_tx_done);
2906 
2907 		nq = netdev_get_tx_queue(pp->dev, txq->id);
2908 		__netif_tx_lock(nq, cpu);
2909 
2910 		if (txq->count)
2911 			mvneta_txq_done(pp, txq);
2912 
2913 		__netif_tx_unlock(nq);
2914 		cause_tx_done &= ~((1 << txq->id));
2915 	}
2916 }
2917 
2918 /* Compute crc8 of the specified address, using a unique algorithm ,
2919  * according to hw spec, different than generic crc8 algorithm
2920  */
2921 static int mvneta_addr_crc(unsigned char *addr)
2922 {
2923 	int crc = 0;
2924 	int i;
2925 
2926 	for (i = 0; i < ETH_ALEN; i++) {
2927 		int j;
2928 
2929 		crc = (crc ^ addr[i]) << 8;
2930 		for (j = 7; j >= 0; j--) {
2931 			if (crc & (0x100 << j))
2932 				crc ^= 0x107 << j;
2933 		}
2934 	}
2935 
2936 	return crc;
2937 }
2938 
2939 /* This method controls the net device special MAC multicast support.
2940  * The Special Multicast Table for MAC addresses supports MAC of the form
2941  * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
2942  * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
2943  * Table entries in the DA-Filter table. This method set the Special
2944  * Multicast Table appropriate entry.
2945  */
2946 static void mvneta_set_special_mcast_addr(struct mvneta_port *pp,
2947 					  unsigned char last_byte,
2948 					  int queue)
2949 {
2950 	unsigned int smc_table_reg;
2951 	unsigned int tbl_offset;
2952 	unsigned int reg_offset;
2953 
2954 	/* Register offset from SMC table base    */
2955 	tbl_offset = (last_byte / 4);
2956 	/* Entry offset within the above reg */
2957 	reg_offset = last_byte % 4;
2958 
2959 	smc_table_reg = mvreg_read(pp, (MVNETA_DA_FILT_SPEC_MCAST
2960 					+ tbl_offset * 4));
2961 
2962 	if (queue == -1)
2963 		smc_table_reg &= ~(0xff << (8 * reg_offset));
2964 	else {
2965 		smc_table_reg &= ~(0xff << (8 * reg_offset));
2966 		smc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
2967 	}
2968 
2969 	mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + tbl_offset * 4,
2970 		    smc_table_reg);
2971 }
2972 
2973 /* This method controls the network device Other MAC multicast support.
2974  * The Other Multicast Table is used for multicast of another type.
2975  * A CRC-8 is used as an index to the Other Multicast Table entries
2976  * in the DA-Filter table.
2977  * The method gets the CRC-8 value from the calling routine and
2978  * sets the Other Multicast Table appropriate entry according to the
2979  * specified CRC-8 .
2980  */
2981 static void mvneta_set_other_mcast_addr(struct mvneta_port *pp,
2982 					unsigned char crc8,
2983 					int queue)
2984 {
2985 	unsigned int omc_table_reg;
2986 	unsigned int tbl_offset;
2987 	unsigned int reg_offset;
2988 
2989 	tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */
2990 	reg_offset = crc8 % 4;	     /* Entry offset within the above reg   */
2991 
2992 	omc_table_reg = mvreg_read(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset);
2993 
2994 	if (queue == -1) {
2995 		/* Clear accepts frame bit at specified Other DA table entry */
2996 		omc_table_reg &= ~(0xff << (8 * reg_offset));
2997 	} else {
2998 		omc_table_reg &= ~(0xff << (8 * reg_offset));
2999 		omc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
3000 	}
3001 
3002 	mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset, omc_table_reg);
3003 }
3004 
3005 /* The network device supports multicast using two tables:
3006  *    1) Special Multicast Table for MAC addresses of the form
3007  *       0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
3008  *       The MAC DA[7:0] bits are used as a pointer to the Special Multicast
3009  *       Table entries in the DA-Filter table.
3010  *    2) Other Multicast Table for multicast of another type. A CRC-8 value
3011  *       is used as an index to the Other Multicast Table entries in the
3012  *       DA-Filter table.
3013  */
3014 static int mvneta_mcast_addr_set(struct mvneta_port *pp, unsigned char *p_addr,
3015 				 int queue)
3016 {
3017 	unsigned char crc_result = 0;
3018 
3019 	if (memcmp(p_addr, "\x01\x00\x5e\x00\x00", 5) == 0) {
3020 		mvneta_set_special_mcast_addr(pp, p_addr[5], queue);
3021 		return 0;
3022 	}
3023 
3024 	crc_result = mvneta_addr_crc(p_addr);
3025 	if (queue == -1) {
3026 		if (pp->mcast_count[crc_result] == 0) {
3027 			netdev_info(pp->dev, "No valid Mcast for crc8=0x%02x\n",
3028 				    crc_result);
3029 			return -EINVAL;
3030 		}
3031 
3032 		pp->mcast_count[crc_result]--;
3033 		if (pp->mcast_count[crc_result] != 0) {
3034 			netdev_info(pp->dev,
3035 				    "After delete there are %d valid Mcast for crc8=0x%02x\n",
3036 				    pp->mcast_count[crc_result], crc_result);
3037 			return -EINVAL;
3038 		}
3039 	} else
3040 		pp->mcast_count[crc_result]++;
3041 
3042 	mvneta_set_other_mcast_addr(pp, crc_result, queue);
3043 
3044 	return 0;
3045 }
3046 
3047 /* Configure Fitering mode of Ethernet port */
3048 static void mvneta_rx_unicast_promisc_set(struct mvneta_port *pp,
3049 					  int is_promisc)
3050 {
3051 	u32 port_cfg_reg, val;
3052 
3053 	port_cfg_reg = mvreg_read(pp, MVNETA_PORT_CONFIG);
3054 
3055 	val = mvreg_read(pp, MVNETA_TYPE_PRIO);
3056 
3057 	/* Set / Clear UPM bit in port configuration register */
3058 	if (is_promisc) {
3059 		/* Accept all Unicast addresses */
3060 		port_cfg_reg |= MVNETA_UNI_PROMISC_MODE;
3061 		val |= MVNETA_FORCE_UNI;
3062 		mvreg_write(pp, MVNETA_MAC_ADDR_LOW, 0xffff);
3063 		mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, 0xffffffff);
3064 	} else {
3065 		/* Reject all Unicast addresses */
3066 		port_cfg_reg &= ~MVNETA_UNI_PROMISC_MODE;
3067 		val &= ~MVNETA_FORCE_UNI;
3068 	}
3069 
3070 	mvreg_write(pp, MVNETA_PORT_CONFIG, port_cfg_reg);
3071 	mvreg_write(pp, MVNETA_TYPE_PRIO, val);
3072 }
3073 
3074 /* register unicast and multicast addresses */
3075 static void mvneta_set_rx_mode(struct net_device *dev)
3076 {
3077 	struct mvneta_port *pp = netdev_priv(dev);
3078 	struct netdev_hw_addr *ha;
3079 
3080 	if (dev->flags & IFF_PROMISC) {
3081 		/* Accept all: Multicast + Unicast */
3082 		mvneta_rx_unicast_promisc_set(pp, 1);
3083 		mvneta_set_ucast_table(pp, pp->rxq_def);
3084 		mvneta_set_special_mcast_table(pp, pp->rxq_def);
3085 		mvneta_set_other_mcast_table(pp, pp->rxq_def);
3086 	} else {
3087 		/* Accept single Unicast */
3088 		mvneta_rx_unicast_promisc_set(pp, 0);
3089 		mvneta_set_ucast_table(pp, -1);
3090 		mvneta_mac_addr_set(pp, dev->dev_addr, pp->rxq_def);
3091 
3092 		if (dev->flags & IFF_ALLMULTI) {
3093 			/* Accept all multicast */
3094 			mvneta_set_special_mcast_table(pp, pp->rxq_def);
3095 			mvneta_set_other_mcast_table(pp, pp->rxq_def);
3096 		} else {
3097 			/* Accept only initialized multicast */
3098 			mvneta_set_special_mcast_table(pp, -1);
3099 			mvneta_set_other_mcast_table(pp, -1);
3100 
3101 			if (!netdev_mc_empty(dev)) {
3102 				netdev_for_each_mc_addr(ha, dev) {
3103 					mvneta_mcast_addr_set(pp, ha->addr,
3104 							      pp->rxq_def);
3105 				}
3106 			}
3107 		}
3108 	}
3109 }
3110 
3111 /* Interrupt handling - the callback for request_irq() */
3112 static irqreturn_t mvneta_isr(int irq, void *dev_id)
3113 {
3114 	struct mvneta_port *pp = (struct mvneta_port *)dev_id;
3115 
3116 	mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
3117 	napi_schedule(&pp->napi);
3118 
3119 	return IRQ_HANDLED;
3120 }
3121 
3122 /* Interrupt handling - the callback for request_percpu_irq() */
3123 static irqreturn_t mvneta_percpu_isr(int irq, void *dev_id)
3124 {
3125 	struct mvneta_pcpu_port *port = (struct mvneta_pcpu_port *)dev_id;
3126 
3127 	disable_percpu_irq(port->pp->dev->irq);
3128 	napi_schedule(&port->napi);
3129 
3130 	return IRQ_HANDLED;
3131 }
3132 
3133 static void mvneta_link_change(struct mvneta_port *pp)
3134 {
3135 	u32 gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
3136 
3137 	phylink_mac_change(pp->phylink, !!(gmac_stat & MVNETA_GMAC_LINK_UP));
3138 }
3139 
3140 /* NAPI handler
3141  * Bits 0 - 7 of the causeRxTx register indicate that are transmitted
3142  * packets on the corresponding TXQ (Bit 0 is for TX queue 1).
3143  * Bits 8 -15 of the cause Rx Tx register indicate that are received
3144  * packets on the corresponding RXQ (Bit 8 is for RX queue 0).
3145  * Each CPU has its own causeRxTx register
3146  */
3147 static int mvneta_poll(struct napi_struct *napi, int budget)
3148 {
3149 	int rx_done = 0;
3150 	u32 cause_rx_tx;
3151 	int rx_queue;
3152 	struct mvneta_port *pp = netdev_priv(napi->dev);
3153 	struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
3154 
3155 	if (!netif_running(pp->dev)) {
3156 		napi_complete(napi);
3157 		return rx_done;
3158 	}
3159 
3160 	/* Read cause register */
3161 	cause_rx_tx = mvreg_read(pp, MVNETA_INTR_NEW_CAUSE);
3162 	if (cause_rx_tx & MVNETA_MISCINTR_INTR_MASK) {
3163 		u32 cause_misc = mvreg_read(pp, MVNETA_INTR_MISC_CAUSE);
3164 
3165 		mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
3166 
3167 		if (cause_misc & (MVNETA_CAUSE_PHY_STATUS_CHANGE |
3168 				  MVNETA_CAUSE_LINK_CHANGE))
3169 			mvneta_link_change(pp);
3170 	}
3171 
3172 	/* Release Tx descriptors */
3173 	if (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL) {
3174 		mvneta_tx_done_gbe(pp, (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL));
3175 		cause_rx_tx &= ~MVNETA_TX_INTR_MASK_ALL;
3176 	}
3177 
3178 	/* For the case where the last mvneta_poll did not process all
3179 	 * RX packets
3180 	 */
3181 	cause_rx_tx |= pp->neta_armada3700 ? pp->cause_rx_tx :
3182 		port->cause_rx_tx;
3183 
3184 	rx_queue = fls(((cause_rx_tx >> 8) & 0xff));
3185 	if (rx_queue) {
3186 		rx_queue = rx_queue - 1;
3187 		if (pp->bm_priv)
3188 			rx_done = mvneta_rx_hwbm(napi, pp, budget,
3189 						 &pp->rxqs[rx_queue]);
3190 		else
3191 			rx_done = mvneta_rx_swbm(napi, pp, budget,
3192 						 &pp->rxqs[rx_queue]);
3193 	}
3194 
3195 	if (rx_done < budget) {
3196 		cause_rx_tx = 0;
3197 		napi_complete_done(napi, rx_done);
3198 
3199 		if (pp->neta_armada3700) {
3200 			unsigned long flags;
3201 
3202 			local_irq_save(flags);
3203 			mvreg_write(pp, MVNETA_INTR_NEW_MASK,
3204 				    MVNETA_RX_INTR_MASK(rxq_number) |
3205 				    MVNETA_TX_INTR_MASK(txq_number) |
3206 				    MVNETA_MISCINTR_INTR_MASK);
3207 			local_irq_restore(flags);
3208 		} else {
3209 			enable_percpu_irq(pp->dev->irq, 0);
3210 		}
3211 	}
3212 
3213 	if (pp->neta_armada3700)
3214 		pp->cause_rx_tx = cause_rx_tx;
3215 	else
3216 		port->cause_rx_tx = cause_rx_tx;
3217 
3218 	return rx_done;
3219 }
3220 
3221 static int mvneta_create_page_pool(struct mvneta_port *pp,
3222 				   struct mvneta_rx_queue *rxq, int size)
3223 {
3224 	struct bpf_prog *xdp_prog = READ_ONCE(pp->xdp_prog);
3225 	struct page_pool_params pp_params = {
3226 		.order = 0,
3227 		.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV,
3228 		.pool_size = size,
3229 		.nid = NUMA_NO_NODE,
3230 		.dev = pp->dev->dev.parent,
3231 		.dma_dir = xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE,
3232 		.offset = pp->rx_offset_correction,
3233 		.max_len = MVNETA_MAX_RX_BUF_SIZE,
3234 	};
3235 	int err;
3236 
3237 	rxq->page_pool = page_pool_create(&pp_params);
3238 	if (IS_ERR(rxq->page_pool)) {
3239 		err = PTR_ERR(rxq->page_pool);
3240 		rxq->page_pool = NULL;
3241 		return err;
3242 	}
3243 
3244 	err = xdp_rxq_info_reg(&rxq->xdp_rxq, pp->dev, rxq->id, 0);
3245 	if (err < 0)
3246 		goto err_free_pp;
3247 
3248 	err = xdp_rxq_info_reg_mem_model(&rxq->xdp_rxq, MEM_TYPE_PAGE_POOL,
3249 					 rxq->page_pool);
3250 	if (err)
3251 		goto err_unregister_rxq;
3252 
3253 	return 0;
3254 
3255 err_unregister_rxq:
3256 	xdp_rxq_info_unreg(&rxq->xdp_rxq);
3257 err_free_pp:
3258 	page_pool_destroy(rxq->page_pool);
3259 	rxq->page_pool = NULL;
3260 	return err;
3261 }
3262 
3263 /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
3264 static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
3265 			   int num)
3266 {
3267 	int i, err;
3268 
3269 	err = mvneta_create_page_pool(pp, rxq, num);
3270 	if (err < 0)
3271 		return err;
3272 
3273 	for (i = 0; i < num; i++) {
3274 		memset(rxq->descs + i, 0, sizeof(struct mvneta_rx_desc));
3275 		if (mvneta_rx_refill(pp, rxq->descs + i, rxq,
3276 				     GFP_KERNEL) != 0) {
3277 			netdev_err(pp->dev,
3278 				   "%s:rxq %d, %d of %d buffs  filled\n",
3279 				   __func__, rxq->id, i, num);
3280 			break;
3281 		}
3282 	}
3283 
3284 	/* Add this number of RX descriptors as non occupied (ready to
3285 	 * get packets)
3286 	 */
3287 	mvneta_rxq_non_occup_desc_add(pp, rxq, i);
3288 
3289 	return i;
3290 }
3291 
3292 /* Free all packets pending transmit from all TXQs and reset TX port */
3293 static void mvneta_tx_reset(struct mvneta_port *pp)
3294 {
3295 	int queue;
3296 
3297 	/* free the skb's in the tx ring */
3298 	for (queue = 0; queue < txq_number; queue++)
3299 		mvneta_txq_done_force(pp, &pp->txqs[queue]);
3300 
3301 	mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
3302 	mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
3303 }
3304 
3305 static void mvneta_rx_reset(struct mvneta_port *pp)
3306 {
3307 	mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
3308 	mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
3309 }
3310 
3311 /* Rx/Tx queue initialization/cleanup methods */
3312 
3313 static int mvneta_rxq_sw_init(struct mvneta_port *pp,
3314 			      struct mvneta_rx_queue *rxq)
3315 {
3316 	rxq->size = pp->rx_ring_size;
3317 
3318 	/* Allocate memory for RX descriptors */
3319 	rxq->descs = dma_alloc_coherent(pp->dev->dev.parent,
3320 					rxq->size * MVNETA_DESC_ALIGNED_SIZE,
3321 					&rxq->descs_phys, GFP_KERNEL);
3322 	if (!rxq->descs)
3323 		return -ENOMEM;
3324 
3325 	rxq->last_desc = rxq->size - 1;
3326 
3327 	return 0;
3328 }
3329 
3330 static void mvneta_rxq_hw_init(struct mvneta_port *pp,
3331 			       struct mvneta_rx_queue *rxq)
3332 {
3333 	/* Set Rx descriptors queue starting address */
3334 	mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
3335 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
3336 
3337 	/* Set coalescing pkts and time */
3338 	mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
3339 	mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
3340 
3341 	if (!pp->bm_priv) {
3342 		/* Set Offset */
3343 		mvneta_rxq_offset_set(pp, rxq, 0);
3344 		mvneta_rxq_buf_size_set(pp, rxq, PAGE_SIZE < SZ_64K ?
3345 					MVNETA_MAX_RX_BUF_SIZE :
3346 					MVNETA_RX_BUF_SIZE(pp->pkt_size));
3347 		mvneta_rxq_bm_disable(pp, rxq);
3348 		mvneta_rxq_fill(pp, rxq, rxq->size);
3349 	} else {
3350 		/* Set Offset */
3351 		mvneta_rxq_offset_set(pp, rxq,
3352 				      NET_SKB_PAD - pp->rx_offset_correction);
3353 
3354 		mvneta_rxq_bm_enable(pp, rxq);
3355 		/* Fill RXQ with buffers from RX pool */
3356 		mvneta_rxq_long_pool_set(pp, rxq);
3357 		mvneta_rxq_short_pool_set(pp, rxq);
3358 		mvneta_rxq_non_occup_desc_add(pp, rxq, rxq->size);
3359 	}
3360 }
3361 
3362 /* Create a specified RX queue */
3363 static int mvneta_rxq_init(struct mvneta_port *pp,
3364 			   struct mvneta_rx_queue *rxq)
3365 
3366 {
3367 	int ret;
3368 
3369 	ret = mvneta_rxq_sw_init(pp, rxq);
3370 	if (ret < 0)
3371 		return ret;
3372 
3373 	mvneta_rxq_hw_init(pp, rxq);
3374 
3375 	return 0;
3376 }
3377 
3378 /* Cleanup Rx queue */
3379 static void mvneta_rxq_deinit(struct mvneta_port *pp,
3380 			      struct mvneta_rx_queue *rxq)
3381 {
3382 	mvneta_rxq_drop_pkts(pp, rxq);
3383 
3384 	if (rxq->descs)
3385 		dma_free_coherent(pp->dev->dev.parent,
3386 				  rxq->size * MVNETA_DESC_ALIGNED_SIZE,
3387 				  rxq->descs,
3388 				  rxq->descs_phys);
3389 
3390 	rxq->descs             = NULL;
3391 	rxq->last_desc         = 0;
3392 	rxq->next_desc_to_proc = 0;
3393 	rxq->descs_phys        = 0;
3394 	rxq->first_to_refill   = 0;
3395 	rxq->refill_num        = 0;
3396 }
3397 
3398 static int mvneta_txq_sw_init(struct mvneta_port *pp,
3399 			      struct mvneta_tx_queue *txq)
3400 {
3401 	int cpu;
3402 
3403 	txq->size = pp->tx_ring_size;
3404 
3405 	/* A queue must always have room for at least one skb.
3406 	 * Therefore, stop the queue when the free entries reaches
3407 	 * the maximum number of descriptors per skb.
3408 	 */
3409 	txq->tx_stop_threshold = txq->size - MVNETA_MAX_SKB_DESCS;
3410 	txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
3411 
3412 	/* Allocate memory for TX descriptors */
3413 	txq->descs = dma_alloc_coherent(pp->dev->dev.parent,
3414 					txq->size * MVNETA_DESC_ALIGNED_SIZE,
3415 					&txq->descs_phys, GFP_KERNEL);
3416 	if (!txq->descs)
3417 		return -ENOMEM;
3418 
3419 	txq->last_desc = txq->size - 1;
3420 
3421 	txq->buf = kmalloc_array(txq->size, sizeof(*txq->buf), GFP_KERNEL);
3422 	if (!txq->buf)
3423 		return -ENOMEM;
3424 
3425 	/* Allocate DMA buffers for TSO MAC/IP/TCP headers */
3426 	txq->tso_hdrs = dma_alloc_coherent(pp->dev->dev.parent,
3427 					   txq->size * TSO_HEADER_SIZE,
3428 					   &txq->tso_hdrs_phys, GFP_KERNEL);
3429 	if (!txq->tso_hdrs)
3430 		return -ENOMEM;
3431 
3432 	/* Setup XPS mapping */
3433 	if (pp->neta_armada3700)
3434 		cpu = 0;
3435 	else if (txq_number > 1)
3436 		cpu = txq->id % num_present_cpus();
3437 	else
3438 		cpu = pp->rxq_def % num_present_cpus();
3439 	cpumask_set_cpu(cpu, &txq->affinity_mask);
3440 	netif_set_xps_queue(pp->dev, &txq->affinity_mask, txq->id);
3441 
3442 	return 0;
3443 }
3444 
3445 static void mvneta_txq_hw_init(struct mvneta_port *pp,
3446 			       struct mvneta_tx_queue *txq)
3447 {
3448 	/* Set maximum bandwidth for enabled TXQs */
3449 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
3450 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
3451 
3452 	/* Set Tx descriptors queue starting address */
3453 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
3454 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
3455 
3456 	mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
3457 }
3458 
3459 /* Create and initialize a tx queue */
3460 static int mvneta_txq_init(struct mvneta_port *pp,
3461 			   struct mvneta_tx_queue *txq)
3462 {
3463 	int ret;
3464 
3465 	ret = mvneta_txq_sw_init(pp, txq);
3466 	if (ret < 0)
3467 		return ret;
3468 
3469 	mvneta_txq_hw_init(pp, txq);
3470 
3471 	return 0;
3472 }
3473 
3474 /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
3475 static void mvneta_txq_sw_deinit(struct mvneta_port *pp,
3476 				 struct mvneta_tx_queue *txq)
3477 {
3478 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
3479 
3480 	kfree(txq->buf);
3481 
3482 	if (txq->tso_hdrs)
3483 		dma_free_coherent(pp->dev->dev.parent,
3484 				  txq->size * TSO_HEADER_SIZE,
3485 				  txq->tso_hdrs, txq->tso_hdrs_phys);
3486 	if (txq->descs)
3487 		dma_free_coherent(pp->dev->dev.parent,
3488 				  txq->size * MVNETA_DESC_ALIGNED_SIZE,
3489 				  txq->descs, txq->descs_phys);
3490 
3491 	netdev_tx_reset_queue(nq);
3492 
3493 	txq->descs             = NULL;
3494 	txq->last_desc         = 0;
3495 	txq->next_desc_to_proc = 0;
3496 	txq->descs_phys        = 0;
3497 }
3498 
3499 static void mvneta_txq_hw_deinit(struct mvneta_port *pp,
3500 				 struct mvneta_tx_queue *txq)
3501 {
3502 	/* Set minimum bandwidth for disabled TXQs */
3503 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
3504 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
3505 
3506 	/* Set Tx descriptors queue starting address and size */
3507 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
3508 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
3509 }
3510 
3511 static void mvneta_txq_deinit(struct mvneta_port *pp,
3512 			      struct mvneta_tx_queue *txq)
3513 {
3514 	mvneta_txq_sw_deinit(pp, txq);
3515 	mvneta_txq_hw_deinit(pp, txq);
3516 }
3517 
3518 /* Cleanup all Tx queues */
3519 static void mvneta_cleanup_txqs(struct mvneta_port *pp)
3520 {
3521 	int queue;
3522 
3523 	for (queue = 0; queue < txq_number; queue++)
3524 		mvneta_txq_deinit(pp, &pp->txqs[queue]);
3525 }
3526 
3527 /* Cleanup all Rx queues */
3528 static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
3529 {
3530 	int queue;
3531 
3532 	for (queue = 0; queue < rxq_number; queue++)
3533 		mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
3534 }
3535 
3536 
3537 /* Init all Rx queues */
3538 static int mvneta_setup_rxqs(struct mvneta_port *pp)
3539 {
3540 	int queue;
3541 
3542 	for (queue = 0; queue < rxq_number; queue++) {
3543 		int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
3544 
3545 		if (err) {
3546 			netdev_err(pp->dev, "%s: can't create rxq=%d\n",
3547 				   __func__, queue);
3548 			mvneta_cleanup_rxqs(pp);
3549 			return err;
3550 		}
3551 	}
3552 
3553 	return 0;
3554 }
3555 
3556 /* Init all tx queues */
3557 static int mvneta_setup_txqs(struct mvneta_port *pp)
3558 {
3559 	int queue;
3560 
3561 	for (queue = 0; queue < txq_number; queue++) {
3562 		int err = mvneta_txq_init(pp, &pp->txqs[queue]);
3563 		if (err) {
3564 			netdev_err(pp->dev, "%s: can't create txq=%d\n",
3565 				   __func__, queue);
3566 			mvneta_cleanup_txqs(pp);
3567 			return err;
3568 		}
3569 	}
3570 
3571 	return 0;
3572 }
3573 
3574 static int mvneta_comphy_init(struct mvneta_port *pp, phy_interface_t interface)
3575 {
3576 	int ret;
3577 
3578 	ret = phy_set_mode_ext(pp->comphy, PHY_MODE_ETHERNET, interface);
3579 	if (ret)
3580 		return ret;
3581 
3582 	return phy_power_on(pp->comphy);
3583 }
3584 
3585 static int mvneta_config_interface(struct mvneta_port *pp,
3586 				   phy_interface_t interface)
3587 {
3588 	int ret = 0;
3589 
3590 	if (pp->comphy) {
3591 		if (interface == PHY_INTERFACE_MODE_SGMII ||
3592 		    interface == PHY_INTERFACE_MODE_1000BASEX ||
3593 		    interface == PHY_INTERFACE_MODE_2500BASEX) {
3594 			ret = mvneta_comphy_init(pp, interface);
3595 		}
3596 	} else {
3597 		switch (interface) {
3598 		case PHY_INTERFACE_MODE_QSGMII:
3599 			mvreg_write(pp, MVNETA_SERDES_CFG,
3600 				    MVNETA_QSGMII_SERDES_PROTO);
3601 			break;
3602 
3603 		case PHY_INTERFACE_MODE_SGMII:
3604 		case PHY_INTERFACE_MODE_1000BASEX:
3605 			mvreg_write(pp, MVNETA_SERDES_CFG,
3606 				    MVNETA_SGMII_SERDES_PROTO);
3607 			break;
3608 
3609 		case PHY_INTERFACE_MODE_2500BASEX:
3610 			mvreg_write(pp, MVNETA_SERDES_CFG,
3611 				    MVNETA_HSGMII_SERDES_PROTO);
3612 			break;
3613 		default:
3614 			break;
3615 		}
3616 	}
3617 
3618 	pp->phy_interface = interface;
3619 
3620 	return ret;
3621 }
3622 
3623 static void mvneta_start_dev(struct mvneta_port *pp)
3624 {
3625 	int cpu;
3626 
3627 	WARN_ON(mvneta_config_interface(pp, pp->phy_interface));
3628 
3629 	mvneta_max_rx_size_set(pp, pp->pkt_size);
3630 	mvneta_txq_max_tx_size_set(pp, pp->pkt_size);
3631 
3632 	/* start the Rx/Tx activity */
3633 	mvneta_port_enable(pp);
3634 
3635 	if (!pp->neta_armada3700) {
3636 		/* Enable polling on the port */
3637 		for_each_online_cpu(cpu) {
3638 			struct mvneta_pcpu_port *port =
3639 				per_cpu_ptr(pp->ports, cpu);
3640 
3641 			napi_enable(&port->napi);
3642 		}
3643 	} else {
3644 		napi_enable(&pp->napi);
3645 	}
3646 
3647 	/* Unmask interrupts. It has to be done from each CPU */
3648 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
3649 
3650 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
3651 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
3652 		    MVNETA_CAUSE_LINK_CHANGE);
3653 
3654 	phylink_start(pp->phylink);
3655 
3656 	/* We may have called phylink_speed_down before */
3657 	phylink_speed_up(pp->phylink);
3658 
3659 	netif_tx_start_all_queues(pp->dev);
3660 
3661 	clear_bit(__MVNETA_DOWN, &pp->state);
3662 }
3663 
3664 static void mvneta_stop_dev(struct mvneta_port *pp)
3665 {
3666 	unsigned int cpu;
3667 
3668 	set_bit(__MVNETA_DOWN, &pp->state);
3669 
3670 	if (device_may_wakeup(&pp->dev->dev))
3671 		phylink_speed_down(pp->phylink, false);
3672 
3673 	phylink_stop(pp->phylink);
3674 
3675 	if (!pp->neta_armada3700) {
3676 		for_each_online_cpu(cpu) {
3677 			struct mvneta_pcpu_port *port =
3678 				per_cpu_ptr(pp->ports, cpu);
3679 
3680 			napi_disable(&port->napi);
3681 		}
3682 	} else {
3683 		napi_disable(&pp->napi);
3684 	}
3685 
3686 	netif_carrier_off(pp->dev);
3687 
3688 	mvneta_port_down(pp);
3689 	netif_tx_stop_all_queues(pp->dev);
3690 
3691 	/* Stop the port activity */
3692 	mvneta_port_disable(pp);
3693 
3694 	/* Clear all ethernet port interrupts */
3695 	on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
3696 
3697 	/* Mask all ethernet port interrupts */
3698 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
3699 
3700 	mvneta_tx_reset(pp);
3701 	mvneta_rx_reset(pp);
3702 
3703 	WARN_ON(phy_power_off(pp->comphy));
3704 }
3705 
3706 static void mvneta_percpu_enable(void *arg)
3707 {
3708 	struct mvneta_port *pp = arg;
3709 
3710 	enable_percpu_irq(pp->dev->irq, IRQ_TYPE_NONE);
3711 }
3712 
3713 static void mvneta_percpu_disable(void *arg)
3714 {
3715 	struct mvneta_port *pp = arg;
3716 
3717 	disable_percpu_irq(pp->dev->irq);
3718 }
3719 
3720 /* Change the device mtu */
3721 static int mvneta_change_mtu(struct net_device *dev, int mtu)
3722 {
3723 	struct mvneta_port *pp = netdev_priv(dev);
3724 	int ret;
3725 
3726 	if (!IS_ALIGNED(MVNETA_RX_PKT_SIZE(mtu), 8)) {
3727 		netdev_info(dev, "Illegal MTU value %d, rounding to %d\n",
3728 			    mtu, ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8));
3729 		mtu = ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8);
3730 	}
3731 
3732 	if (pp->xdp_prog && mtu > MVNETA_MAX_RX_BUF_SIZE) {
3733 		netdev_info(dev, "Illegal MTU value %d for XDP mode\n", mtu);
3734 		return -EINVAL;
3735 	}
3736 
3737 	dev->mtu = mtu;
3738 
3739 	if (!netif_running(dev)) {
3740 		if (pp->bm_priv)
3741 			mvneta_bm_update_mtu(pp, mtu);
3742 
3743 		netdev_update_features(dev);
3744 		return 0;
3745 	}
3746 
3747 	/* The interface is running, so we have to force a
3748 	 * reallocation of the queues
3749 	 */
3750 	mvneta_stop_dev(pp);
3751 	on_each_cpu(mvneta_percpu_disable, pp, true);
3752 
3753 	mvneta_cleanup_txqs(pp);
3754 	mvneta_cleanup_rxqs(pp);
3755 
3756 	if (pp->bm_priv)
3757 		mvneta_bm_update_mtu(pp, mtu);
3758 
3759 	pp->pkt_size = MVNETA_RX_PKT_SIZE(dev->mtu);
3760 
3761 	ret = mvneta_setup_rxqs(pp);
3762 	if (ret) {
3763 		netdev_err(dev, "unable to setup rxqs after MTU change\n");
3764 		return ret;
3765 	}
3766 
3767 	ret = mvneta_setup_txqs(pp);
3768 	if (ret) {
3769 		netdev_err(dev, "unable to setup txqs after MTU change\n");
3770 		return ret;
3771 	}
3772 
3773 	on_each_cpu(mvneta_percpu_enable, pp, true);
3774 	mvneta_start_dev(pp);
3775 
3776 	netdev_update_features(dev);
3777 
3778 	return 0;
3779 }
3780 
3781 static netdev_features_t mvneta_fix_features(struct net_device *dev,
3782 					     netdev_features_t features)
3783 {
3784 	struct mvneta_port *pp = netdev_priv(dev);
3785 
3786 	if (pp->tx_csum_limit && dev->mtu > pp->tx_csum_limit) {
3787 		features &= ~(NETIF_F_IP_CSUM | NETIF_F_TSO);
3788 		netdev_info(dev,
3789 			    "Disable IP checksum for MTU greater than %dB\n",
3790 			    pp->tx_csum_limit);
3791 	}
3792 
3793 	return features;
3794 }
3795 
3796 /* Get mac address */
3797 static void mvneta_get_mac_addr(struct mvneta_port *pp, unsigned char *addr)
3798 {
3799 	u32 mac_addr_l, mac_addr_h;
3800 
3801 	mac_addr_l = mvreg_read(pp, MVNETA_MAC_ADDR_LOW);
3802 	mac_addr_h = mvreg_read(pp, MVNETA_MAC_ADDR_HIGH);
3803 	addr[0] = (mac_addr_h >> 24) & 0xFF;
3804 	addr[1] = (mac_addr_h >> 16) & 0xFF;
3805 	addr[2] = (mac_addr_h >> 8) & 0xFF;
3806 	addr[3] = mac_addr_h & 0xFF;
3807 	addr[4] = (mac_addr_l >> 8) & 0xFF;
3808 	addr[5] = mac_addr_l & 0xFF;
3809 }
3810 
3811 /* Handle setting mac address */
3812 static int mvneta_set_mac_addr(struct net_device *dev, void *addr)
3813 {
3814 	struct mvneta_port *pp = netdev_priv(dev);
3815 	struct sockaddr *sockaddr = addr;
3816 	int ret;
3817 
3818 	ret = eth_prepare_mac_addr_change(dev, addr);
3819 	if (ret < 0)
3820 		return ret;
3821 	/* Remove previous address table entry */
3822 	mvneta_mac_addr_set(pp, dev->dev_addr, -1);
3823 
3824 	/* Set new addr in hw */
3825 	mvneta_mac_addr_set(pp, sockaddr->sa_data, pp->rxq_def);
3826 
3827 	eth_commit_mac_addr_change(dev, addr);
3828 	return 0;
3829 }
3830 
3831 static void mvneta_validate(struct phylink_config *config,
3832 			    unsigned long *supported,
3833 			    struct phylink_link_state *state)
3834 {
3835 	struct net_device *ndev = to_net_dev(config->dev);
3836 	struct mvneta_port *pp = netdev_priv(ndev);
3837 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3838 
3839 	/* We only support QSGMII, SGMII, 802.3z and RGMII modes */
3840 	if (state->interface != PHY_INTERFACE_MODE_NA &&
3841 	    state->interface != PHY_INTERFACE_MODE_QSGMII &&
3842 	    state->interface != PHY_INTERFACE_MODE_SGMII &&
3843 	    !phy_interface_mode_is_8023z(state->interface) &&
3844 	    !phy_interface_mode_is_rgmii(state->interface)) {
3845 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
3846 		return;
3847 	}
3848 
3849 	/* Allow all the expected bits */
3850 	phylink_set(mask, Autoneg);
3851 	phylink_set_port_modes(mask);
3852 
3853 	/* Asymmetric pause is unsupported */
3854 	phylink_set(mask, Pause);
3855 
3856 	/* Half-duplex at speeds higher than 100Mbit is unsupported */
3857 	if (pp->comphy || state->interface != PHY_INTERFACE_MODE_2500BASEX) {
3858 		phylink_set(mask, 1000baseT_Full);
3859 		phylink_set(mask, 1000baseX_Full);
3860 	}
3861 	if (pp->comphy || state->interface == PHY_INTERFACE_MODE_2500BASEX) {
3862 		phylink_set(mask, 2500baseT_Full);
3863 		phylink_set(mask, 2500baseX_Full);
3864 	}
3865 
3866 	if (!phy_interface_mode_is_8023z(state->interface)) {
3867 		/* 10M and 100M are only supported in non-802.3z mode */
3868 		phylink_set(mask, 10baseT_Half);
3869 		phylink_set(mask, 10baseT_Full);
3870 		phylink_set(mask, 100baseT_Half);
3871 		phylink_set(mask, 100baseT_Full);
3872 	}
3873 
3874 	bitmap_and(supported, supported, mask,
3875 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
3876 	bitmap_and(state->advertising, state->advertising, mask,
3877 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
3878 
3879 	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
3880 	 * to advertise both, only report advertising at 2500BaseX.
3881 	 */
3882 	phylink_helper_basex_speed(state);
3883 }
3884 
3885 static void mvneta_mac_pcs_get_state(struct phylink_config *config,
3886 				     struct phylink_link_state *state)
3887 {
3888 	struct net_device *ndev = to_net_dev(config->dev);
3889 	struct mvneta_port *pp = netdev_priv(ndev);
3890 	u32 gmac_stat;
3891 
3892 	gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
3893 
3894 	if (gmac_stat & MVNETA_GMAC_SPEED_1000)
3895 		state->speed =
3896 			state->interface == PHY_INTERFACE_MODE_2500BASEX ?
3897 			SPEED_2500 : SPEED_1000;
3898 	else if (gmac_stat & MVNETA_GMAC_SPEED_100)
3899 		state->speed = SPEED_100;
3900 	else
3901 		state->speed = SPEED_10;
3902 
3903 	state->an_complete = !!(gmac_stat & MVNETA_GMAC_AN_COMPLETE);
3904 	state->link = !!(gmac_stat & MVNETA_GMAC_LINK_UP);
3905 	state->duplex = !!(gmac_stat & MVNETA_GMAC_FULL_DUPLEX);
3906 
3907 	state->pause = 0;
3908 	if (gmac_stat & MVNETA_GMAC_RX_FLOW_CTRL_ENABLE)
3909 		state->pause |= MLO_PAUSE_RX;
3910 	if (gmac_stat & MVNETA_GMAC_TX_FLOW_CTRL_ENABLE)
3911 		state->pause |= MLO_PAUSE_TX;
3912 }
3913 
3914 static void mvneta_mac_an_restart(struct phylink_config *config)
3915 {
3916 	struct net_device *ndev = to_net_dev(config->dev);
3917 	struct mvneta_port *pp = netdev_priv(ndev);
3918 	u32 gmac_an = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3919 
3920 	mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3921 		    gmac_an | MVNETA_GMAC_INBAND_RESTART_AN);
3922 	mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3923 		    gmac_an & ~MVNETA_GMAC_INBAND_RESTART_AN);
3924 }
3925 
3926 static void mvneta_mac_config(struct phylink_config *config, unsigned int mode,
3927 			      const struct phylink_link_state *state)
3928 {
3929 	struct net_device *ndev = to_net_dev(config->dev);
3930 	struct mvneta_port *pp = netdev_priv(ndev);
3931 	u32 new_ctrl0, gmac_ctrl0 = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
3932 	u32 new_ctrl2, gmac_ctrl2 = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
3933 	u32 new_ctrl4, gmac_ctrl4 = mvreg_read(pp, MVNETA_GMAC_CTRL_4);
3934 	u32 new_clk, gmac_clk = mvreg_read(pp, MVNETA_GMAC_CLOCK_DIVIDER);
3935 	u32 new_an, gmac_an = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3936 
3937 	new_ctrl0 = gmac_ctrl0 & ~MVNETA_GMAC0_PORT_1000BASE_X;
3938 	new_ctrl2 = gmac_ctrl2 & ~(MVNETA_GMAC2_INBAND_AN_ENABLE |
3939 				   MVNETA_GMAC2_PORT_RESET);
3940 	new_ctrl4 = gmac_ctrl4 & ~(MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE);
3941 	new_clk = gmac_clk & ~MVNETA_GMAC_1MS_CLOCK_ENABLE;
3942 	new_an = gmac_an & ~(MVNETA_GMAC_INBAND_AN_ENABLE |
3943 			     MVNETA_GMAC_INBAND_RESTART_AN |
3944 			     MVNETA_GMAC_AN_SPEED_EN |
3945 			     MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL |
3946 			     MVNETA_GMAC_AN_FLOW_CTRL_EN |
3947 			     MVNETA_GMAC_AN_DUPLEX_EN);
3948 
3949 	/* Even though it might look weird, when we're configured in
3950 	 * SGMII or QSGMII mode, the RGMII bit needs to be set.
3951 	 */
3952 	new_ctrl2 |= MVNETA_GMAC2_PORT_RGMII;
3953 
3954 	if (state->interface == PHY_INTERFACE_MODE_QSGMII ||
3955 	    state->interface == PHY_INTERFACE_MODE_SGMII ||
3956 	    phy_interface_mode_is_8023z(state->interface))
3957 		new_ctrl2 |= MVNETA_GMAC2_PCS_ENABLE;
3958 
3959 	if (phylink_test(state->advertising, Pause))
3960 		new_an |= MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL;
3961 
3962 	if (!phylink_autoneg_inband(mode)) {
3963 		/* Phy or fixed speed - nothing to do, leave the
3964 		 * configured speed, duplex and flow control as-is.
3965 		 */
3966 	} else if (state->interface == PHY_INTERFACE_MODE_SGMII) {
3967 		/* SGMII mode receives the state from the PHY */
3968 		new_ctrl2 |= MVNETA_GMAC2_INBAND_AN_ENABLE;
3969 		new_clk |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
3970 		new_an = (new_an & ~(MVNETA_GMAC_FORCE_LINK_DOWN |
3971 				     MVNETA_GMAC_FORCE_LINK_PASS |
3972 				     MVNETA_GMAC_CONFIG_MII_SPEED |
3973 				     MVNETA_GMAC_CONFIG_GMII_SPEED |
3974 				     MVNETA_GMAC_CONFIG_FULL_DUPLEX)) |
3975 			 MVNETA_GMAC_INBAND_AN_ENABLE |
3976 			 MVNETA_GMAC_AN_SPEED_EN |
3977 			 MVNETA_GMAC_AN_DUPLEX_EN;
3978 	} else {
3979 		/* 802.3z negotiation - only 1000base-X */
3980 		new_ctrl0 |= MVNETA_GMAC0_PORT_1000BASE_X;
3981 		new_clk |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
3982 		new_an = (new_an & ~(MVNETA_GMAC_FORCE_LINK_DOWN |
3983 				     MVNETA_GMAC_FORCE_LINK_PASS |
3984 				     MVNETA_GMAC_CONFIG_MII_SPEED)) |
3985 			 MVNETA_GMAC_INBAND_AN_ENABLE |
3986 			 MVNETA_GMAC_CONFIG_GMII_SPEED |
3987 			 /* The MAC only supports FD mode */
3988 			 MVNETA_GMAC_CONFIG_FULL_DUPLEX;
3989 
3990 		if (state->pause & MLO_PAUSE_AN && state->an_enabled)
3991 			new_an |= MVNETA_GMAC_AN_FLOW_CTRL_EN;
3992 	}
3993 
3994 	/* Armada 370 documentation says we can only change the port mode
3995 	 * and in-band enable when the link is down, so force it down
3996 	 * while making these changes. We also do this for GMAC_CTRL2
3997 	 */
3998 	if ((new_ctrl0 ^ gmac_ctrl0) & MVNETA_GMAC0_PORT_1000BASE_X ||
3999 	    (new_ctrl2 ^ gmac_ctrl2) & MVNETA_GMAC2_INBAND_AN_ENABLE ||
4000 	    (new_an  ^ gmac_an) & MVNETA_GMAC_INBAND_AN_ENABLE) {
4001 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
4002 			    (gmac_an & ~MVNETA_GMAC_FORCE_LINK_PASS) |
4003 			    MVNETA_GMAC_FORCE_LINK_DOWN);
4004 	}
4005 
4006 
4007 	/* When at 2.5G, the link partner can send frames with shortened
4008 	 * preambles.
4009 	 */
4010 	if (state->interface == PHY_INTERFACE_MODE_2500BASEX)
4011 		new_ctrl4 |= MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE;
4012 
4013 	if (pp->phy_interface != state->interface) {
4014 		if (pp->comphy)
4015 			WARN_ON(phy_power_off(pp->comphy));
4016 		WARN_ON(mvneta_config_interface(pp, state->interface));
4017 	}
4018 
4019 	if (new_ctrl0 != gmac_ctrl0)
4020 		mvreg_write(pp, MVNETA_GMAC_CTRL_0, new_ctrl0);
4021 	if (new_ctrl2 != gmac_ctrl2)
4022 		mvreg_write(pp, MVNETA_GMAC_CTRL_2, new_ctrl2);
4023 	if (new_ctrl4 != gmac_ctrl4)
4024 		mvreg_write(pp, MVNETA_GMAC_CTRL_4, new_ctrl4);
4025 	if (new_clk != gmac_clk)
4026 		mvreg_write(pp, MVNETA_GMAC_CLOCK_DIVIDER, new_clk);
4027 	if (new_an != gmac_an)
4028 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, new_an);
4029 
4030 	if (gmac_ctrl2 & MVNETA_GMAC2_PORT_RESET) {
4031 		while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
4032 			MVNETA_GMAC2_PORT_RESET) != 0)
4033 			continue;
4034 	}
4035 }
4036 
4037 static void mvneta_set_eee(struct mvneta_port *pp, bool enable)
4038 {
4039 	u32 lpi_ctl1;
4040 
4041 	lpi_ctl1 = mvreg_read(pp, MVNETA_LPI_CTRL_1);
4042 	if (enable)
4043 		lpi_ctl1 |= MVNETA_LPI_REQUEST_ENABLE;
4044 	else
4045 		lpi_ctl1 &= ~MVNETA_LPI_REQUEST_ENABLE;
4046 	mvreg_write(pp, MVNETA_LPI_CTRL_1, lpi_ctl1);
4047 }
4048 
4049 static void mvneta_mac_link_down(struct phylink_config *config,
4050 				 unsigned int mode, phy_interface_t interface)
4051 {
4052 	struct net_device *ndev = to_net_dev(config->dev);
4053 	struct mvneta_port *pp = netdev_priv(ndev);
4054 	u32 val;
4055 
4056 	mvneta_port_down(pp);
4057 
4058 	if (!phylink_autoneg_inband(mode)) {
4059 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4060 		val &= ~MVNETA_GMAC_FORCE_LINK_PASS;
4061 		val |= MVNETA_GMAC_FORCE_LINK_DOWN;
4062 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4063 	}
4064 
4065 	pp->eee_active = false;
4066 	mvneta_set_eee(pp, false);
4067 }
4068 
4069 static void mvneta_mac_link_up(struct phylink_config *config,
4070 			       struct phy_device *phy,
4071 			       unsigned int mode, phy_interface_t interface,
4072 			       int speed, int duplex,
4073 			       bool tx_pause, bool rx_pause)
4074 {
4075 	struct net_device *ndev = to_net_dev(config->dev);
4076 	struct mvneta_port *pp = netdev_priv(ndev);
4077 	u32 val;
4078 
4079 	if (!phylink_autoneg_inband(mode)) {
4080 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4081 		val &= ~(MVNETA_GMAC_FORCE_LINK_DOWN |
4082 			 MVNETA_GMAC_CONFIG_MII_SPEED |
4083 			 MVNETA_GMAC_CONFIG_GMII_SPEED |
4084 			 MVNETA_GMAC_CONFIG_FLOW_CTRL |
4085 			 MVNETA_GMAC_CONFIG_FULL_DUPLEX);
4086 		val |= MVNETA_GMAC_FORCE_LINK_PASS;
4087 
4088 		if (speed == SPEED_1000 || speed == SPEED_2500)
4089 			val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
4090 		else if (speed == SPEED_100)
4091 			val |= MVNETA_GMAC_CONFIG_MII_SPEED;
4092 
4093 		if (duplex == DUPLEX_FULL)
4094 			val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
4095 
4096 		if (tx_pause || rx_pause)
4097 			val |= MVNETA_GMAC_CONFIG_FLOW_CTRL;
4098 
4099 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4100 	} else {
4101 		/* When inband doesn't cover flow control or flow control is
4102 		 * disabled, we need to manually configure it. This bit will
4103 		 * only have effect if MVNETA_GMAC_AN_FLOW_CTRL_EN is unset.
4104 		 */
4105 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4106 		val &= ~MVNETA_GMAC_CONFIG_FLOW_CTRL;
4107 
4108 		if (tx_pause || rx_pause)
4109 			val |= MVNETA_GMAC_CONFIG_FLOW_CTRL;
4110 
4111 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4112 	}
4113 
4114 	mvneta_port_up(pp);
4115 
4116 	if (phy && pp->eee_enabled) {
4117 		pp->eee_active = phy_init_eee(phy, 0) >= 0;
4118 		mvneta_set_eee(pp, pp->eee_active && pp->tx_lpi_enabled);
4119 	}
4120 }
4121 
4122 static const struct phylink_mac_ops mvneta_phylink_ops = {
4123 	.validate = mvneta_validate,
4124 	.mac_pcs_get_state = mvneta_mac_pcs_get_state,
4125 	.mac_an_restart = mvneta_mac_an_restart,
4126 	.mac_config = mvneta_mac_config,
4127 	.mac_link_down = mvneta_mac_link_down,
4128 	.mac_link_up = mvneta_mac_link_up,
4129 };
4130 
4131 static int mvneta_mdio_probe(struct mvneta_port *pp)
4132 {
4133 	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
4134 	int err = phylink_of_phy_connect(pp->phylink, pp->dn, 0);
4135 
4136 	if (err)
4137 		netdev_err(pp->dev, "could not attach PHY: %d\n", err);
4138 
4139 	phylink_ethtool_get_wol(pp->phylink, &wol);
4140 	device_set_wakeup_capable(&pp->dev->dev, !!wol.supported);
4141 
4142 	/* PHY WoL may be enabled but device wakeup disabled */
4143 	if (wol.supported)
4144 		device_set_wakeup_enable(&pp->dev->dev, !!wol.wolopts);
4145 
4146 	return err;
4147 }
4148 
4149 static void mvneta_mdio_remove(struct mvneta_port *pp)
4150 {
4151 	phylink_disconnect_phy(pp->phylink);
4152 }
4153 
4154 /* Electing a CPU must be done in an atomic way: it should be done
4155  * after or before the removal/insertion of a CPU and this function is
4156  * not reentrant.
4157  */
4158 static void mvneta_percpu_elect(struct mvneta_port *pp)
4159 {
4160 	int elected_cpu = 0, max_cpu, cpu, i = 0;
4161 
4162 	/* Use the cpu associated to the rxq when it is online, in all
4163 	 * the other cases, use the cpu 0 which can't be offline.
4164 	 */
4165 	if (cpu_online(pp->rxq_def))
4166 		elected_cpu = pp->rxq_def;
4167 
4168 	max_cpu = num_present_cpus();
4169 
4170 	for_each_online_cpu(cpu) {
4171 		int rxq_map = 0, txq_map = 0;
4172 		int rxq;
4173 
4174 		for (rxq = 0; rxq < rxq_number; rxq++)
4175 			if ((rxq % max_cpu) == cpu)
4176 				rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
4177 
4178 		if (cpu == elected_cpu)
4179 			/* Map the default receive queue to the elected CPU */
4180 			rxq_map |= MVNETA_CPU_RXQ_ACCESS(pp->rxq_def);
4181 
4182 		/* We update the TX queue map only if we have one
4183 		 * queue. In this case we associate the TX queue to
4184 		 * the CPU bound to the default RX queue
4185 		 */
4186 		if (txq_number == 1)
4187 			txq_map = (cpu == elected_cpu) ?
4188 				MVNETA_CPU_TXQ_ACCESS(1) : 0;
4189 		else
4190 			txq_map = mvreg_read(pp, MVNETA_CPU_MAP(cpu)) &
4191 				MVNETA_CPU_TXQ_ACCESS_ALL_MASK;
4192 
4193 		mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
4194 
4195 		/* Update the interrupt mask on each CPU according the
4196 		 * new mapping
4197 		 */
4198 		smp_call_function_single(cpu, mvneta_percpu_unmask_interrupt,
4199 					 pp, true);
4200 		i++;
4201 
4202 	}
4203 };
4204 
4205 static int mvneta_cpu_online(unsigned int cpu, struct hlist_node *node)
4206 {
4207 	int other_cpu;
4208 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4209 						  node_online);
4210 	struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
4211 
4212 	/* Armada 3700's per-cpu interrupt for mvneta is broken, all interrupts
4213 	 * are routed to CPU 0, so we don't need all the cpu-hotplug support
4214 	 */
4215 	if (pp->neta_armada3700)
4216 		return 0;
4217 
4218 	spin_lock(&pp->lock);
4219 	/*
4220 	 * Configuring the driver for a new CPU while the driver is
4221 	 * stopping is racy, so just avoid it.
4222 	 */
4223 	if (pp->is_stopped) {
4224 		spin_unlock(&pp->lock);
4225 		return 0;
4226 	}
4227 	netif_tx_stop_all_queues(pp->dev);
4228 
4229 	/*
4230 	 * We have to synchronise on tha napi of each CPU except the one
4231 	 * just being woken up
4232 	 */
4233 	for_each_online_cpu(other_cpu) {
4234 		if (other_cpu != cpu) {
4235 			struct mvneta_pcpu_port *other_port =
4236 				per_cpu_ptr(pp->ports, other_cpu);
4237 
4238 			napi_synchronize(&other_port->napi);
4239 		}
4240 	}
4241 
4242 	/* Mask all ethernet port interrupts */
4243 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4244 	napi_enable(&port->napi);
4245 
4246 	/*
4247 	 * Enable per-CPU interrupts on the CPU that is
4248 	 * brought up.
4249 	 */
4250 	mvneta_percpu_enable(pp);
4251 
4252 	/*
4253 	 * Enable per-CPU interrupt on the one CPU we care
4254 	 * about.
4255 	 */
4256 	mvneta_percpu_elect(pp);
4257 
4258 	/* Unmask all ethernet port interrupts */
4259 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
4260 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
4261 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
4262 		    MVNETA_CAUSE_LINK_CHANGE);
4263 	netif_tx_start_all_queues(pp->dev);
4264 	spin_unlock(&pp->lock);
4265 	return 0;
4266 }
4267 
4268 static int mvneta_cpu_down_prepare(unsigned int cpu, struct hlist_node *node)
4269 {
4270 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4271 						  node_online);
4272 	struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
4273 
4274 	/*
4275 	 * Thanks to this lock we are sure that any pending cpu election is
4276 	 * done.
4277 	 */
4278 	spin_lock(&pp->lock);
4279 	/* Mask all ethernet port interrupts */
4280 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4281 	spin_unlock(&pp->lock);
4282 
4283 	napi_synchronize(&port->napi);
4284 	napi_disable(&port->napi);
4285 	/* Disable per-CPU interrupts on the CPU that is brought down. */
4286 	mvneta_percpu_disable(pp);
4287 	return 0;
4288 }
4289 
4290 static int mvneta_cpu_dead(unsigned int cpu, struct hlist_node *node)
4291 {
4292 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4293 						  node_dead);
4294 
4295 	/* Check if a new CPU must be elected now this on is down */
4296 	spin_lock(&pp->lock);
4297 	mvneta_percpu_elect(pp);
4298 	spin_unlock(&pp->lock);
4299 	/* Unmask all ethernet port interrupts */
4300 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
4301 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
4302 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
4303 		    MVNETA_CAUSE_LINK_CHANGE);
4304 	netif_tx_start_all_queues(pp->dev);
4305 	return 0;
4306 }
4307 
4308 static int mvneta_open(struct net_device *dev)
4309 {
4310 	struct mvneta_port *pp = netdev_priv(dev);
4311 	int ret;
4312 
4313 	pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu);
4314 
4315 	ret = mvneta_setup_rxqs(pp);
4316 	if (ret)
4317 		return ret;
4318 
4319 	ret = mvneta_setup_txqs(pp);
4320 	if (ret)
4321 		goto err_cleanup_rxqs;
4322 
4323 	/* Connect to port interrupt line */
4324 	if (pp->neta_armada3700)
4325 		ret = request_irq(pp->dev->irq, mvneta_isr, 0,
4326 				  dev->name, pp);
4327 	else
4328 		ret = request_percpu_irq(pp->dev->irq, mvneta_percpu_isr,
4329 					 dev->name, pp->ports);
4330 	if (ret) {
4331 		netdev_err(pp->dev, "cannot request irq %d\n", pp->dev->irq);
4332 		goto err_cleanup_txqs;
4333 	}
4334 
4335 	if (!pp->neta_armada3700) {
4336 		/* Enable per-CPU interrupt on all the CPU to handle our RX
4337 		 * queue interrupts
4338 		 */
4339 		on_each_cpu(mvneta_percpu_enable, pp, true);
4340 
4341 		pp->is_stopped = false;
4342 		/* Register a CPU notifier to handle the case where our CPU
4343 		 * might be taken offline.
4344 		 */
4345 		ret = cpuhp_state_add_instance_nocalls(online_hpstate,
4346 						       &pp->node_online);
4347 		if (ret)
4348 			goto err_free_irq;
4349 
4350 		ret = cpuhp_state_add_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4351 						       &pp->node_dead);
4352 		if (ret)
4353 			goto err_free_online_hp;
4354 	}
4355 
4356 	ret = mvneta_mdio_probe(pp);
4357 	if (ret < 0) {
4358 		netdev_err(dev, "cannot probe MDIO bus\n");
4359 		goto err_free_dead_hp;
4360 	}
4361 
4362 	mvneta_start_dev(pp);
4363 
4364 	return 0;
4365 
4366 err_free_dead_hp:
4367 	if (!pp->neta_armada3700)
4368 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4369 						    &pp->node_dead);
4370 err_free_online_hp:
4371 	if (!pp->neta_armada3700)
4372 		cpuhp_state_remove_instance_nocalls(online_hpstate,
4373 						    &pp->node_online);
4374 err_free_irq:
4375 	if (pp->neta_armada3700) {
4376 		free_irq(pp->dev->irq, pp);
4377 	} else {
4378 		on_each_cpu(mvneta_percpu_disable, pp, true);
4379 		free_percpu_irq(pp->dev->irq, pp->ports);
4380 	}
4381 err_cleanup_txqs:
4382 	mvneta_cleanup_txqs(pp);
4383 err_cleanup_rxqs:
4384 	mvneta_cleanup_rxqs(pp);
4385 	return ret;
4386 }
4387 
4388 /* Stop the port, free port interrupt line */
4389 static int mvneta_stop(struct net_device *dev)
4390 {
4391 	struct mvneta_port *pp = netdev_priv(dev);
4392 
4393 	if (!pp->neta_armada3700) {
4394 		/* Inform that we are stopping so we don't want to setup the
4395 		 * driver for new CPUs in the notifiers. The code of the
4396 		 * notifier for CPU online is protected by the same spinlock,
4397 		 * so when we get the lock, the notifer work is done.
4398 		 */
4399 		spin_lock(&pp->lock);
4400 		pp->is_stopped = true;
4401 		spin_unlock(&pp->lock);
4402 
4403 		mvneta_stop_dev(pp);
4404 		mvneta_mdio_remove(pp);
4405 
4406 		cpuhp_state_remove_instance_nocalls(online_hpstate,
4407 						    &pp->node_online);
4408 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4409 						    &pp->node_dead);
4410 		on_each_cpu(mvneta_percpu_disable, pp, true);
4411 		free_percpu_irq(dev->irq, pp->ports);
4412 	} else {
4413 		mvneta_stop_dev(pp);
4414 		mvneta_mdio_remove(pp);
4415 		free_irq(dev->irq, pp);
4416 	}
4417 
4418 	mvneta_cleanup_rxqs(pp);
4419 	mvneta_cleanup_txqs(pp);
4420 
4421 	return 0;
4422 }
4423 
4424 static int mvneta_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4425 {
4426 	struct mvneta_port *pp = netdev_priv(dev);
4427 
4428 	return phylink_mii_ioctl(pp->phylink, ifr, cmd);
4429 }
4430 
4431 static int mvneta_xdp_setup(struct net_device *dev, struct bpf_prog *prog,
4432 			    struct netlink_ext_ack *extack)
4433 {
4434 	bool need_update, running = netif_running(dev);
4435 	struct mvneta_port *pp = netdev_priv(dev);
4436 	struct bpf_prog *old_prog;
4437 
4438 	if (prog && dev->mtu > MVNETA_MAX_RX_BUF_SIZE) {
4439 		NL_SET_ERR_MSG_MOD(extack, "MTU too large for XDP");
4440 		return -EOPNOTSUPP;
4441 	}
4442 
4443 	if (pp->bm_priv) {
4444 		NL_SET_ERR_MSG_MOD(extack,
4445 				   "Hardware Buffer Management not supported on XDP");
4446 		return -EOPNOTSUPP;
4447 	}
4448 
4449 	need_update = !!pp->xdp_prog != !!prog;
4450 	if (running && need_update)
4451 		mvneta_stop(dev);
4452 
4453 	old_prog = xchg(&pp->xdp_prog, prog);
4454 	if (old_prog)
4455 		bpf_prog_put(old_prog);
4456 
4457 	if (running && need_update)
4458 		return mvneta_open(dev);
4459 
4460 	return 0;
4461 }
4462 
4463 static int mvneta_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4464 {
4465 	switch (xdp->command) {
4466 	case XDP_SETUP_PROG:
4467 		return mvneta_xdp_setup(dev, xdp->prog, xdp->extack);
4468 	default:
4469 		return -EINVAL;
4470 	}
4471 }
4472 
4473 /* Ethtool methods */
4474 
4475 /* Set link ksettings (phy address, speed) for ethtools */
4476 static int
4477 mvneta_ethtool_set_link_ksettings(struct net_device *ndev,
4478 				  const struct ethtool_link_ksettings *cmd)
4479 {
4480 	struct mvneta_port *pp = netdev_priv(ndev);
4481 
4482 	return phylink_ethtool_ksettings_set(pp->phylink, cmd);
4483 }
4484 
4485 /* Get link ksettings for ethtools */
4486 static int
4487 mvneta_ethtool_get_link_ksettings(struct net_device *ndev,
4488 				  struct ethtool_link_ksettings *cmd)
4489 {
4490 	struct mvneta_port *pp = netdev_priv(ndev);
4491 
4492 	return phylink_ethtool_ksettings_get(pp->phylink, cmd);
4493 }
4494 
4495 static int mvneta_ethtool_nway_reset(struct net_device *dev)
4496 {
4497 	struct mvneta_port *pp = netdev_priv(dev);
4498 
4499 	return phylink_ethtool_nway_reset(pp->phylink);
4500 }
4501 
4502 /* Set interrupt coalescing for ethtools */
4503 static int mvneta_ethtool_set_coalesce(struct net_device *dev,
4504 				       struct ethtool_coalesce *c)
4505 {
4506 	struct mvneta_port *pp = netdev_priv(dev);
4507 	int queue;
4508 
4509 	for (queue = 0; queue < rxq_number; queue++) {
4510 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
4511 		rxq->time_coal = c->rx_coalesce_usecs;
4512 		rxq->pkts_coal = c->rx_max_coalesced_frames;
4513 		mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
4514 		mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
4515 	}
4516 
4517 	for (queue = 0; queue < txq_number; queue++) {
4518 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
4519 		txq->done_pkts_coal = c->tx_max_coalesced_frames;
4520 		mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
4521 	}
4522 
4523 	return 0;
4524 }
4525 
4526 /* get coalescing for ethtools */
4527 static int mvneta_ethtool_get_coalesce(struct net_device *dev,
4528 				       struct ethtool_coalesce *c)
4529 {
4530 	struct mvneta_port *pp = netdev_priv(dev);
4531 
4532 	c->rx_coalesce_usecs        = pp->rxqs[0].time_coal;
4533 	c->rx_max_coalesced_frames  = pp->rxqs[0].pkts_coal;
4534 
4535 	c->tx_max_coalesced_frames =  pp->txqs[0].done_pkts_coal;
4536 	return 0;
4537 }
4538 
4539 
4540 static void mvneta_ethtool_get_drvinfo(struct net_device *dev,
4541 				    struct ethtool_drvinfo *drvinfo)
4542 {
4543 	strlcpy(drvinfo->driver, MVNETA_DRIVER_NAME,
4544 		sizeof(drvinfo->driver));
4545 	strlcpy(drvinfo->version, MVNETA_DRIVER_VERSION,
4546 		sizeof(drvinfo->version));
4547 	strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
4548 		sizeof(drvinfo->bus_info));
4549 }
4550 
4551 
4552 static void mvneta_ethtool_get_ringparam(struct net_device *netdev,
4553 					 struct ethtool_ringparam *ring)
4554 {
4555 	struct mvneta_port *pp = netdev_priv(netdev);
4556 
4557 	ring->rx_max_pending = MVNETA_MAX_RXD;
4558 	ring->tx_max_pending = MVNETA_MAX_TXD;
4559 	ring->rx_pending = pp->rx_ring_size;
4560 	ring->tx_pending = pp->tx_ring_size;
4561 }
4562 
4563 static int mvneta_ethtool_set_ringparam(struct net_device *dev,
4564 					struct ethtool_ringparam *ring)
4565 {
4566 	struct mvneta_port *pp = netdev_priv(dev);
4567 
4568 	if ((ring->rx_pending == 0) || (ring->tx_pending == 0))
4569 		return -EINVAL;
4570 	pp->rx_ring_size = ring->rx_pending < MVNETA_MAX_RXD ?
4571 		ring->rx_pending : MVNETA_MAX_RXD;
4572 
4573 	pp->tx_ring_size = clamp_t(u16, ring->tx_pending,
4574 				   MVNETA_MAX_SKB_DESCS * 2, MVNETA_MAX_TXD);
4575 	if (pp->tx_ring_size != ring->tx_pending)
4576 		netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
4577 			    pp->tx_ring_size, ring->tx_pending);
4578 
4579 	if (netif_running(dev)) {
4580 		mvneta_stop(dev);
4581 		if (mvneta_open(dev)) {
4582 			netdev_err(dev,
4583 				   "error on opening device after ring param change\n");
4584 			return -ENOMEM;
4585 		}
4586 	}
4587 
4588 	return 0;
4589 }
4590 
4591 static void mvneta_ethtool_get_pauseparam(struct net_device *dev,
4592 					  struct ethtool_pauseparam *pause)
4593 {
4594 	struct mvneta_port *pp = netdev_priv(dev);
4595 
4596 	phylink_ethtool_get_pauseparam(pp->phylink, pause);
4597 }
4598 
4599 static int mvneta_ethtool_set_pauseparam(struct net_device *dev,
4600 					 struct ethtool_pauseparam *pause)
4601 {
4602 	struct mvneta_port *pp = netdev_priv(dev);
4603 
4604 	return phylink_ethtool_set_pauseparam(pp->phylink, pause);
4605 }
4606 
4607 static void mvneta_ethtool_get_strings(struct net_device *netdev, u32 sset,
4608 				       u8 *data)
4609 {
4610 	if (sset == ETH_SS_STATS) {
4611 		int i;
4612 
4613 		for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
4614 			memcpy(data + i * ETH_GSTRING_LEN,
4615 			       mvneta_statistics[i].name, ETH_GSTRING_LEN);
4616 	}
4617 }
4618 
4619 static void
4620 mvneta_ethtool_update_pcpu_stats(struct mvneta_port *pp,
4621 				 struct mvneta_ethtool_stats *es)
4622 {
4623 	unsigned int start;
4624 	int cpu;
4625 
4626 	for_each_possible_cpu(cpu) {
4627 		struct mvneta_pcpu_stats *stats;
4628 		u64 skb_alloc_error;
4629 		u64 refill_error;
4630 		u64 xdp_redirect;
4631 		u64 xdp_xmit_err;
4632 		u64 xdp_tx_err;
4633 		u64 xdp_pass;
4634 		u64 xdp_drop;
4635 		u64 xdp_xmit;
4636 		u64 xdp_tx;
4637 
4638 		stats = per_cpu_ptr(pp->stats, cpu);
4639 		do {
4640 			start = u64_stats_fetch_begin_irq(&stats->syncp);
4641 			skb_alloc_error = stats->es.skb_alloc_error;
4642 			refill_error = stats->es.refill_error;
4643 			xdp_redirect = stats->es.ps.xdp_redirect;
4644 			xdp_pass = stats->es.ps.xdp_pass;
4645 			xdp_drop = stats->es.ps.xdp_drop;
4646 			xdp_xmit = stats->es.ps.xdp_xmit;
4647 			xdp_xmit_err = stats->es.ps.xdp_xmit_err;
4648 			xdp_tx = stats->es.ps.xdp_tx;
4649 			xdp_tx_err = stats->es.ps.xdp_tx_err;
4650 		} while (u64_stats_fetch_retry_irq(&stats->syncp, start));
4651 
4652 		es->skb_alloc_error += skb_alloc_error;
4653 		es->refill_error += refill_error;
4654 		es->ps.xdp_redirect += xdp_redirect;
4655 		es->ps.xdp_pass += xdp_pass;
4656 		es->ps.xdp_drop += xdp_drop;
4657 		es->ps.xdp_xmit += xdp_xmit;
4658 		es->ps.xdp_xmit_err += xdp_xmit_err;
4659 		es->ps.xdp_tx += xdp_tx;
4660 		es->ps.xdp_tx_err += xdp_tx_err;
4661 	}
4662 }
4663 
4664 static void mvneta_ethtool_update_stats(struct mvneta_port *pp)
4665 {
4666 	struct mvneta_ethtool_stats stats = {};
4667 	const struct mvneta_statistic *s;
4668 	void __iomem *base = pp->base;
4669 	u32 high, low;
4670 	u64 val;
4671 	int i;
4672 
4673 	mvneta_ethtool_update_pcpu_stats(pp, &stats);
4674 	for (i = 0, s = mvneta_statistics;
4675 	     s < mvneta_statistics + ARRAY_SIZE(mvneta_statistics);
4676 	     s++, i++) {
4677 		switch (s->type) {
4678 		case T_REG_32:
4679 			val = readl_relaxed(base + s->offset);
4680 			pp->ethtool_stats[i] += val;
4681 			break;
4682 		case T_REG_64:
4683 			/* Docs say to read low 32-bit then high */
4684 			low = readl_relaxed(base + s->offset);
4685 			high = readl_relaxed(base + s->offset + 4);
4686 			val = (u64)high << 32 | low;
4687 			pp->ethtool_stats[i] += val;
4688 			break;
4689 		case T_SW:
4690 			switch (s->offset) {
4691 			case ETHTOOL_STAT_EEE_WAKEUP:
4692 				val = phylink_get_eee_err(pp->phylink);
4693 				pp->ethtool_stats[i] += val;
4694 				break;
4695 			case ETHTOOL_STAT_SKB_ALLOC_ERR:
4696 				pp->ethtool_stats[i] = stats.skb_alloc_error;
4697 				break;
4698 			case ETHTOOL_STAT_REFILL_ERR:
4699 				pp->ethtool_stats[i] = stats.refill_error;
4700 				break;
4701 			case ETHTOOL_XDP_REDIRECT:
4702 				pp->ethtool_stats[i] = stats.ps.xdp_redirect;
4703 				break;
4704 			case ETHTOOL_XDP_PASS:
4705 				pp->ethtool_stats[i] = stats.ps.xdp_pass;
4706 				break;
4707 			case ETHTOOL_XDP_DROP:
4708 				pp->ethtool_stats[i] = stats.ps.xdp_drop;
4709 				break;
4710 			case ETHTOOL_XDP_TX:
4711 				pp->ethtool_stats[i] = stats.ps.xdp_tx;
4712 				break;
4713 			case ETHTOOL_XDP_TX_ERR:
4714 				pp->ethtool_stats[i] = stats.ps.xdp_tx_err;
4715 				break;
4716 			case ETHTOOL_XDP_XMIT:
4717 				pp->ethtool_stats[i] = stats.ps.xdp_xmit;
4718 				break;
4719 			case ETHTOOL_XDP_XMIT_ERR:
4720 				pp->ethtool_stats[i] = stats.ps.xdp_xmit_err;
4721 				break;
4722 			}
4723 			break;
4724 		}
4725 	}
4726 }
4727 
4728 static void mvneta_ethtool_get_stats(struct net_device *dev,
4729 				     struct ethtool_stats *stats, u64 *data)
4730 {
4731 	struct mvneta_port *pp = netdev_priv(dev);
4732 	int i;
4733 
4734 	mvneta_ethtool_update_stats(pp);
4735 
4736 	for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
4737 		*data++ = pp->ethtool_stats[i];
4738 }
4739 
4740 static int mvneta_ethtool_get_sset_count(struct net_device *dev, int sset)
4741 {
4742 	if (sset == ETH_SS_STATS)
4743 		return ARRAY_SIZE(mvneta_statistics);
4744 	return -EOPNOTSUPP;
4745 }
4746 
4747 static u32 mvneta_ethtool_get_rxfh_indir_size(struct net_device *dev)
4748 {
4749 	return MVNETA_RSS_LU_TABLE_SIZE;
4750 }
4751 
4752 static int mvneta_ethtool_get_rxnfc(struct net_device *dev,
4753 				    struct ethtool_rxnfc *info,
4754 				    u32 *rules __always_unused)
4755 {
4756 	switch (info->cmd) {
4757 	case ETHTOOL_GRXRINGS:
4758 		info->data =  rxq_number;
4759 		return 0;
4760 	case ETHTOOL_GRXFH:
4761 		return -EOPNOTSUPP;
4762 	default:
4763 		return -EOPNOTSUPP;
4764 	}
4765 }
4766 
4767 static int  mvneta_config_rss(struct mvneta_port *pp)
4768 {
4769 	int cpu;
4770 	u32 val;
4771 
4772 	netif_tx_stop_all_queues(pp->dev);
4773 
4774 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4775 
4776 	if (!pp->neta_armada3700) {
4777 		/* We have to synchronise on the napi of each CPU */
4778 		for_each_online_cpu(cpu) {
4779 			struct mvneta_pcpu_port *pcpu_port =
4780 				per_cpu_ptr(pp->ports, cpu);
4781 
4782 			napi_synchronize(&pcpu_port->napi);
4783 			napi_disable(&pcpu_port->napi);
4784 		}
4785 	} else {
4786 		napi_synchronize(&pp->napi);
4787 		napi_disable(&pp->napi);
4788 	}
4789 
4790 	pp->rxq_def = pp->indir[0];
4791 
4792 	/* Update unicast mapping */
4793 	mvneta_set_rx_mode(pp->dev);
4794 
4795 	/* Update val of portCfg register accordingly with all RxQueue types */
4796 	val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
4797 	mvreg_write(pp, MVNETA_PORT_CONFIG, val);
4798 
4799 	/* Update the elected CPU matching the new rxq_def */
4800 	spin_lock(&pp->lock);
4801 	mvneta_percpu_elect(pp);
4802 	spin_unlock(&pp->lock);
4803 
4804 	if (!pp->neta_armada3700) {
4805 		/* We have to synchronise on the napi of each CPU */
4806 		for_each_online_cpu(cpu) {
4807 			struct mvneta_pcpu_port *pcpu_port =
4808 				per_cpu_ptr(pp->ports, cpu);
4809 
4810 			napi_enable(&pcpu_port->napi);
4811 		}
4812 	} else {
4813 		napi_enable(&pp->napi);
4814 	}
4815 
4816 	netif_tx_start_all_queues(pp->dev);
4817 
4818 	return 0;
4819 }
4820 
4821 static int mvneta_ethtool_set_rxfh(struct net_device *dev, const u32 *indir,
4822 				   const u8 *key, const u8 hfunc)
4823 {
4824 	struct mvneta_port *pp = netdev_priv(dev);
4825 
4826 	/* Current code for Armada 3700 doesn't support RSS features yet */
4827 	if (pp->neta_armada3700)
4828 		return -EOPNOTSUPP;
4829 
4830 	/* We require at least one supported parameter to be changed
4831 	 * and no change in any of the unsupported parameters
4832 	 */
4833 	if (key ||
4834 	    (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
4835 		return -EOPNOTSUPP;
4836 
4837 	if (!indir)
4838 		return 0;
4839 
4840 	memcpy(pp->indir, indir, MVNETA_RSS_LU_TABLE_SIZE);
4841 
4842 	return mvneta_config_rss(pp);
4843 }
4844 
4845 static int mvneta_ethtool_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
4846 				   u8 *hfunc)
4847 {
4848 	struct mvneta_port *pp = netdev_priv(dev);
4849 
4850 	/* Current code for Armada 3700 doesn't support RSS features yet */
4851 	if (pp->neta_armada3700)
4852 		return -EOPNOTSUPP;
4853 
4854 	if (hfunc)
4855 		*hfunc = ETH_RSS_HASH_TOP;
4856 
4857 	if (!indir)
4858 		return 0;
4859 
4860 	memcpy(indir, pp->indir, MVNETA_RSS_LU_TABLE_SIZE);
4861 
4862 	return 0;
4863 }
4864 
4865 static void mvneta_ethtool_get_wol(struct net_device *dev,
4866 				   struct ethtool_wolinfo *wol)
4867 {
4868 	struct mvneta_port *pp = netdev_priv(dev);
4869 
4870 	phylink_ethtool_get_wol(pp->phylink, wol);
4871 }
4872 
4873 static int mvneta_ethtool_set_wol(struct net_device *dev,
4874 				  struct ethtool_wolinfo *wol)
4875 {
4876 	struct mvneta_port *pp = netdev_priv(dev);
4877 	int ret;
4878 
4879 	ret = phylink_ethtool_set_wol(pp->phylink, wol);
4880 	if (!ret)
4881 		device_set_wakeup_enable(&dev->dev, !!wol->wolopts);
4882 
4883 	return ret;
4884 }
4885 
4886 static int mvneta_ethtool_get_eee(struct net_device *dev,
4887 				  struct ethtool_eee *eee)
4888 {
4889 	struct mvneta_port *pp = netdev_priv(dev);
4890 	u32 lpi_ctl0;
4891 
4892 	lpi_ctl0 = mvreg_read(pp, MVNETA_LPI_CTRL_0);
4893 
4894 	eee->eee_enabled = pp->eee_enabled;
4895 	eee->eee_active = pp->eee_active;
4896 	eee->tx_lpi_enabled = pp->tx_lpi_enabled;
4897 	eee->tx_lpi_timer = (lpi_ctl0) >> 8; // * scale;
4898 
4899 	return phylink_ethtool_get_eee(pp->phylink, eee);
4900 }
4901 
4902 static int mvneta_ethtool_set_eee(struct net_device *dev,
4903 				  struct ethtool_eee *eee)
4904 {
4905 	struct mvneta_port *pp = netdev_priv(dev);
4906 	u32 lpi_ctl0;
4907 
4908 	/* The Armada 37x documents do not give limits for this other than
4909 	 * it being an 8-bit register.
4910 	 */
4911 	if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4912 		return -EINVAL;
4913 
4914 	lpi_ctl0 = mvreg_read(pp, MVNETA_LPI_CTRL_0);
4915 	lpi_ctl0 &= ~(0xff << 8);
4916 	lpi_ctl0 |= eee->tx_lpi_timer << 8;
4917 	mvreg_write(pp, MVNETA_LPI_CTRL_0, lpi_ctl0);
4918 
4919 	pp->eee_enabled = eee->eee_enabled;
4920 	pp->tx_lpi_enabled = eee->tx_lpi_enabled;
4921 
4922 	mvneta_set_eee(pp, eee->tx_lpi_enabled && eee->eee_enabled);
4923 
4924 	return phylink_ethtool_set_eee(pp->phylink, eee);
4925 }
4926 
4927 static void mvneta_clear_rx_prio_map(struct mvneta_port *pp)
4928 {
4929 	mvreg_write(pp, MVNETA_VLAN_PRIO_TO_RXQ, 0);
4930 }
4931 
4932 static void mvneta_setup_rx_prio_map(struct mvneta_port *pp)
4933 {
4934 	u32 val = 0;
4935 	int i;
4936 
4937 	for (i = 0; i < rxq_number; i++)
4938 		val |= MVNETA_VLAN_PRIO_RXQ_MAP(i, pp->prio_tc_map[i]);
4939 
4940 	mvreg_write(pp, MVNETA_VLAN_PRIO_TO_RXQ, val);
4941 }
4942 
4943 static int mvneta_setup_mqprio(struct net_device *dev,
4944 			       struct tc_mqprio_qopt *qopt)
4945 {
4946 	struct mvneta_port *pp = netdev_priv(dev);
4947 	u8 num_tc;
4948 	int i;
4949 
4950 	qopt->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
4951 	num_tc = qopt->num_tc;
4952 
4953 	if (num_tc > rxq_number)
4954 		return -EINVAL;
4955 
4956 	if (!num_tc) {
4957 		mvneta_clear_rx_prio_map(pp);
4958 		netdev_reset_tc(dev);
4959 		return 0;
4960 	}
4961 
4962 	memcpy(pp->prio_tc_map, qopt->prio_tc_map, sizeof(pp->prio_tc_map));
4963 
4964 	mvneta_setup_rx_prio_map(pp);
4965 
4966 	netdev_set_num_tc(dev, qopt->num_tc);
4967 	for (i = 0; i < qopt->num_tc; i++)
4968 		netdev_set_tc_queue(dev, i, qopt->count[i], qopt->offset[i]);
4969 
4970 	return 0;
4971 }
4972 
4973 static int mvneta_setup_tc(struct net_device *dev, enum tc_setup_type type,
4974 			   void *type_data)
4975 {
4976 	switch (type) {
4977 	case TC_SETUP_QDISC_MQPRIO:
4978 		return mvneta_setup_mqprio(dev, type_data);
4979 	default:
4980 		return -EOPNOTSUPP;
4981 	}
4982 }
4983 
4984 static const struct net_device_ops mvneta_netdev_ops = {
4985 	.ndo_open            = mvneta_open,
4986 	.ndo_stop            = mvneta_stop,
4987 	.ndo_start_xmit      = mvneta_tx,
4988 	.ndo_set_rx_mode     = mvneta_set_rx_mode,
4989 	.ndo_set_mac_address = mvneta_set_mac_addr,
4990 	.ndo_change_mtu      = mvneta_change_mtu,
4991 	.ndo_fix_features    = mvneta_fix_features,
4992 	.ndo_get_stats64     = mvneta_get_stats64,
4993 	.ndo_do_ioctl        = mvneta_ioctl,
4994 	.ndo_bpf	     = mvneta_xdp,
4995 	.ndo_xdp_xmit        = mvneta_xdp_xmit,
4996 	.ndo_setup_tc	     = mvneta_setup_tc,
4997 };
4998 
4999 static const struct ethtool_ops mvneta_eth_tool_ops = {
5000 	.supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS |
5001 				     ETHTOOL_COALESCE_MAX_FRAMES,
5002 	.nway_reset	= mvneta_ethtool_nway_reset,
5003 	.get_link       = ethtool_op_get_link,
5004 	.set_coalesce   = mvneta_ethtool_set_coalesce,
5005 	.get_coalesce   = mvneta_ethtool_get_coalesce,
5006 	.get_drvinfo    = mvneta_ethtool_get_drvinfo,
5007 	.get_ringparam  = mvneta_ethtool_get_ringparam,
5008 	.set_ringparam	= mvneta_ethtool_set_ringparam,
5009 	.get_pauseparam	= mvneta_ethtool_get_pauseparam,
5010 	.set_pauseparam	= mvneta_ethtool_set_pauseparam,
5011 	.get_strings	= mvneta_ethtool_get_strings,
5012 	.get_ethtool_stats = mvneta_ethtool_get_stats,
5013 	.get_sset_count	= mvneta_ethtool_get_sset_count,
5014 	.get_rxfh_indir_size = mvneta_ethtool_get_rxfh_indir_size,
5015 	.get_rxnfc	= mvneta_ethtool_get_rxnfc,
5016 	.get_rxfh	= mvneta_ethtool_get_rxfh,
5017 	.set_rxfh	= mvneta_ethtool_set_rxfh,
5018 	.get_link_ksettings = mvneta_ethtool_get_link_ksettings,
5019 	.set_link_ksettings = mvneta_ethtool_set_link_ksettings,
5020 	.get_wol        = mvneta_ethtool_get_wol,
5021 	.set_wol        = mvneta_ethtool_set_wol,
5022 	.get_eee	= mvneta_ethtool_get_eee,
5023 	.set_eee	= mvneta_ethtool_set_eee,
5024 };
5025 
5026 /* Initialize hw */
5027 static int mvneta_init(struct device *dev, struct mvneta_port *pp)
5028 {
5029 	int queue;
5030 
5031 	/* Disable port */
5032 	mvneta_port_disable(pp);
5033 
5034 	/* Set port default values */
5035 	mvneta_defaults_set(pp);
5036 
5037 	pp->txqs = devm_kcalloc(dev, txq_number, sizeof(*pp->txqs), GFP_KERNEL);
5038 	if (!pp->txqs)
5039 		return -ENOMEM;
5040 
5041 	/* Initialize TX descriptor rings */
5042 	for (queue = 0; queue < txq_number; queue++) {
5043 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5044 		txq->id = queue;
5045 		txq->size = pp->tx_ring_size;
5046 		txq->done_pkts_coal = MVNETA_TXDONE_COAL_PKTS;
5047 	}
5048 
5049 	pp->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*pp->rxqs), GFP_KERNEL);
5050 	if (!pp->rxqs)
5051 		return -ENOMEM;
5052 
5053 	/* Create Rx descriptor rings */
5054 	for (queue = 0; queue < rxq_number; queue++) {
5055 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5056 		rxq->id = queue;
5057 		rxq->size = pp->rx_ring_size;
5058 		rxq->pkts_coal = MVNETA_RX_COAL_PKTS;
5059 		rxq->time_coal = MVNETA_RX_COAL_USEC;
5060 		rxq->buf_virt_addr
5061 			= devm_kmalloc_array(pp->dev->dev.parent,
5062 					     rxq->size,
5063 					     sizeof(*rxq->buf_virt_addr),
5064 					     GFP_KERNEL);
5065 		if (!rxq->buf_virt_addr)
5066 			return -ENOMEM;
5067 	}
5068 
5069 	return 0;
5070 }
5071 
5072 /* platform glue : initialize decoding windows */
5073 static void mvneta_conf_mbus_windows(struct mvneta_port *pp,
5074 				     const struct mbus_dram_target_info *dram)
5075 {
5076 	u32 win_enable;
5077 	u32 win_protect;
5078 	int i;
5079 
5080 	for (i = 0; i < 6; i++) {
5081 		mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
5082 		mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
5083 
5084 		if (i < 4)
5085 			mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
5086 	}
5087 
5088 	win_enable = 0x3f;
5089 	win_protect = 0;
5090 
5091 	if (dram) {
5092 		for (i = 0; i < dram->num_cs; i++) {
5093 			const struct mbus_dram_window *cs = dram->cs + i;
5094 
5095 			mvreg_write(pp, MVNETA_WIN_BASE(i),
5096 				    (cs->base & 0xffff0000) |
5097 				    (cs->mbus_attr << 8) |
5098 				    dram->mbus_dram_target_id);
5099 
5100 			mvreg_write(pp, MVNETA_WIN_SIZE(i),
5101 				    (cs->size - 1) & 0xffff0000);
5102 
5103 			win_enable &= ~(1 << i);
5104 			win_protect |= 3 << (2 * i);
5105 		}
5106 	} else {
5107 		/* For Armada3700 open default 4GB Mbus window, leaving
5108 		 * arbitration of target/attribute to a different layer
5109 		 * of configuration.
5110 		 */
5111 		mvreg_write(pp, MVNETA_WIN_SIZE(0), 0xffff0000);
5112 		win_enable &= ~BIT(0);
5113 		win_protect = 3;
5114 	}
5115 
5116 	mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
5117 	mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
5118 }
5119 
5120 /* Power up the port */
5121 static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
5122 {
5123 	/* MAC Cause register should be cleared */
5124 	mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
5125 
5126 	if (phy_mode != PHY_INTERFACE_MODE_QSGMII &&
5127 	    phy_mode != PHY_INTERFACE_MODE_SGMII &&
5128 	    !phy_interface_mode_is_8023z(phy_mode) &&
5129 	    !phy_interface_mode_is_rgmii(phy_mode))
5130 		return -EINVAL;
5131 
5132 	return 0;
5133 }
5134 
5135 /* Device initialization routine */
5136 static int mvneta_probe(struct platform_device *pdev)
5137 {
5138 	struct device_node *dn = pdev->dev.of_node;
5139 	struct device_node *bm_node;
5140 	struct mvneta_port *pp;
5141 	struct net_device *dev;
5142 	struct phylink *phylink;
5143 	struct phy *comphy;
5144 	char hw_mac_addr[ETH_ALEN];
5145 	phy_interface_t phy_mode;
5146 	const char *mac_from;
5147 	int tx_csum_limit;
5148 	int err;
5149 	int cpu;
5150 
5151 	dev = devm_alloc_etherdev_mqs(&pdev->dev, sizeof(struct mvneta_port),
5152 				      txq_number, rxq_number);
5153 	if (!dev)
5154 		return -ENOMEM;
5155 
5156 	dev->irq = irq_of_parse_and_map(dn, 0);
5157 	if (dev->irq == 0)
5158 		return -EINVAL;
5159 
5160 	err = of_get_phy_mode(dn, &phy_mode);
5161 	if (err) {
5162 		dev_err(&pdev->dev, "incorrect phy-mode\n");
5163 		goto err_free_irq;
5164 	}
5165 
5166 	comphy = devm_of_phy_get(&pdev->dev, dn, NULL);
5167 	if (comphy == ERR_PTR(-EPROBE_DEFER)) {
5168 		err = -EPROBE_DEFER;
5169 		goto err_free_irq;
5170 	} else if (IS_ERR(comphy)) {
5171 		comphy = NULL;
5172 	}
5173 
5174 	pp = netdev_priv(dev);
5175 	spin_lock_init(&pp->lock);
5176 
5177 	pp->phylink_config.dev = &dev->dev;
5178 	pp->phylink_config.type = PHYLINK_NETDEV;
5179 
5180 	phylink = phylink_create(&pp->phylink_config, pdev->dev.fwnode,
5181 				 phy_mode, &mvneta_phylink_ops);
5182 	if (IS_ERR(phylink)) {
5183 		err = PTR_ERR(phylink);
5184 		goto err_free_irq;
5185 	}
5186 
5187 	dev->tx_queue_len = MVNETA_MAX_TXD;
5188 	dev->watchdog_timeo = 5 * HZ;
5189 	dev->netdev_ops = &mvneta_netdev_ops;
5190 
5191 	dev->ethtool_ops = &mvneta_eth_tool_ops;
5192 
5193 	pp->phylink = phylink;
5194 	pp->comphy = comphy;
5195 	pp->phy_interface = phy_mode;
5196 	pp->dn = dn;
5197 
5198 	pp->rxq_def = rxq_def;
5199 	pp->indir[0] = rxq_def;
5200 
5201 	/* Get special SoC configurations */
5202 	if (of_device_is_compatible(dn, "marvell,armada-3700-neta"))
5203 		pp->neta_armada3700 = true;
5204 
5205 	pp->clk = devm_clk_get(&pdev->dev, "core");
5206 	if (IS_ERR(pp->clk))
5207 		pp->clk = devm_clk_get(&pdev->dev, NULL);
5208 	if (IS_ERR(pp->clk)) {
5209 		err = PTR_ERR(pp->clk);
5210 		goto err_free_phylink;
5211 	}
5212 
5213 	clk_prepare_enable(pp->clk);
5214 
5215 	pp->clk_bus = devm_clk_get(&pdev->dev, "bus");
5216 	if (!IS_ERR(pp->clk_bus))
5217 		clk_prepare_enable(pp->clk_bus);
5218 
5219 	pp->base = devm_platform_ioremap_resource(pdev, 0);
5220 	if (IS_ERR(pp->base)) {
5221 		err = PTR_ERR(pp->base);
5222 		goto err_clk;
5223 	}
5224 
5225 	/* Alloc per-cpu port structure */
5226 	pp->ports = alloc_percpu(struct mvneta_pcpu_port);
5227 	if (!pp->ports) {
5228 		err = -ENOMEM;
5229 		goto err_clk;
5230 	}
5231 
5232 	/* Alloc per-cpu stats */
5233 	pp->stats = netdev_alloc_pcpu_stats(struct mvneta_pcpu_stats);
5234 	if (!pp->stats) {
5235 		err = -ENOMEM;
5236 		goto err_free_ports;
5237 	}
5238 
5239 	err = of_get_mac_address(dn, dev->dev_addr);
5240 	if (!err) {
5241 		mac_from = "device tree";
5242 	} else {
5243 		mvneta_get_mac_addr(pp, hw_mac_addr);
5244 		if (is_valid_ether_addr(hw_mac_addr)) {
5245 			mac_from = "hardware";
5246 			memcpy(dev->dev_addr, hw_mac_addr, ETH_ALEN);
5247 		} else {
5248 			mac_from = "random";
5249 			eth_hw_addr_random(dev);
5250 		}
5251 	}
5252 
5253 	if (!of_property_read_u32(dn, "tx-csum-limit", &tx_csum_limit)) {
5254 		if (tx_csum_limit < 0 ||
5255 		    tx_csum_limit > MVNETA_TX_CSUM_MAX_SIZE) {
5256 			tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
5257 			dev_info(&pdev->dev,
5258 				 "Wrong TX csum limit in DT, set to %dB\n",
5259 				 MVNETA_TX_CSUM_DEF_SIZE);
5260 		}
5261 	} else if (of_device_is_compatible(dn, "marvell,armada-370-neta")) {
5262 		tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
5263 	} else {
5264 		tx_csum_limit = MVNETA_TX_CSUM_MAX_SIZE;
5265 	}
5266 
5267 	pp->tx_csum_limit = tx_csum_limit;
5268 
5269 	pp->dram_target_info = mv_mbus_dram_info();
5270 	/* Armada3700 requires setting default configuration of Mbus
5271 	 * windows, however without using filled mbus_dram_target_info
5272 	 * structure.
5273 	 */
5274 	if (pp->dram_target_info || pp->neta_armada3700)
5275 		mvneta_conf_mbus_windows(pp, pp->dram_target_info);
5276 
5277 	pp->tx_ring_size = MVNETA_MAX_TXD;
5278 	pp->rx_ring_size = MVNETA_MAX_RXD;
5279 
5280 	pp->dev = dev;
5281 	SET_NETDEV_DEV(dev, &pdev->dev);
5282 
5283 	pp->id = global_port_id++;
5284 
5285 	/* Obtain access to BM resources if enabled and already initialized */
5286 	bm_node = of_parse_phandle(dn, "buffer-manager", 0);
5287 	if (bm_node) {
5288 		pp->bm_priv = mvneta_bm_get(bm_node);
5289 		if (pp->bm_priv) {
5290 			err = mvneta_bm_port_init(pdev, pp);
5291 			if (err < 0) {
5292 				dev_info(&pdev->dev,
5293 					 "use SW buffer management\n");
5294 				mvneta_bm_put(pp->bm_priv);
5295 				pp->bm_priv = NULL;
5296 			}
5297 		}
5298 		/* Set RX packet offset correction for platforms, whose
5299 		 * NET_SKB_PAD, exceeds 64B. It should be 64B for 64-bit
5300 		 * platforms and 0B for 32-bit ones.
5301 		 */
5302 		pp->rx_offset_correction = max(0,
5303 					       NET_SKB_PAD -
5304 					       MVNETA_RX_PKT_OFFSET_CORRECTION);
5305 	}
5306 	of_node_put(bm_node);
5307 
5308 	/* sw buffer management */
5309 	if (!pp->bm_priv)
5310 		pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
5311 
5312 	err = mvneta_init(&pdev->dev, pp);
5313 	if (err < 0)
5314 		goto err_netdev;
5315 
5316 	err = mvneta_port_power_up(pp, pp->phy_interface);
5317 	if (err < 0) {
5318 		dev_err(&pdev->dev, "can't power up port\n");
5319 		goto err_netdev;
5320 	}
5321 
5322 	/* Armada3700 network controller does not support per-cpu
5323 	 * operation, so only single NAPI should be initialized.
5324 	 */
5325 	if (pp->neta_armada3700) {
5326 		netif_napi_add(dev, &pp->napi, mvneta_poll, NAPI_POLL_WEIGHT);
5327 	} else {
5328 		for_each_present_cpu(cpu) {
5329 			struct mvneta_pcpu_port *port =
5330 				per_cpu_ptr(pp->ports, cpu);
5331 
5332 			netif_napi_add(dev, &port->napi, mvneta_poll,
5333 				       NAPI_POLL_WEIGHT);
5334 			port->pp = pp;
5335 		}
5336 	}
5337 
5338 	dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
5339 			NETIF_F_TSO | NETIF_F_RXCSUM;
5340 	dev->hw_features |= dev->features;
5341 	dev->vlan_features |= dev->features;
5342 	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
5343 	dev->gso_max_segs = MVNETA_MAX_TSO_SEGS;
5344 
5345 	/* MTU range: 68 - 9676 */
5346 	dev->min_mtu = ETH_MIN_MTU;
5347 	/* 9676 == 9700 - 20 and rounding to 8 */
5348 	dev->max_mtu = 9676;
5349 
5350 	err = register_netdev(dev);
5351 	if (err < 0) {
5352 		dev_err(&pdev->dev, "failed to register\n");
5353 		goto err_netdev;
5354 	}
5355 
5356 	netdev_info(dev, "Using %s mac address %pM\n", mac_from,
5357 		    dev->dev_addr);
5358 
5359 	platform_set_drvdata(pdev, pp->dev);
5360 
5361 	return 0;
5362 
5363 err_netdev:
5364 	if (pp->bm_priv) {
5365 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
5366 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
5367 				       1 << pp->id);
5368 		mvneta_bm_put(pp->bm_priv);
5369 	}
5370 	free_percpu(pp->stats);
5371 err_free_ports:
5372 	free_percpu(pp->ports);
5373 err_clk:
5374 	clk_disable_unprepare(pp->clk_bus);
5375 	clk_disable_unprepare(pp->clk);
5376 err_free_phylink:
5377 	if (pp->phylink)
5378 		phylink_destroy(pp->phylink);
5379 err_free_irq:
5380 	irq_dispose_mapping(dev->irq);
5381 	return err;
5382 }
5383 
5384 /* Device removal routine */
5385 static int mvneta_remove(struct platform_device *pdev)
5386 {
5387 	struct net_device  *dev = platform_get_drvdata(pdev);
5388 	struct mvneta_port *pp = netdev_priv(dev);
5389 
5390 	unregister_netdev(dev);
5391 	clk_disable_unprepare(pp->clk_bus);
5392 	clk_disable_unprepare(pp->clk);
5393 	free_percpu(pp->ports);
5394 	free_percpu(pp->stats);
5395 	irq_dispose_mapping(dev->irq);
5396 	phylink_destroy(pp->phylink);
5397 
5398 	if (pp->bm_priv) {
5399 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
5400 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
5401 				       1 << pp->id);
5402 		mvneta_bm_put(pp->bm_priv);
5403 	}
5404 
5405 	return 0;
5406 }
5407 
5408 #ifdef CONFIG_PM_SLEEP
5409 static int mvneta_suspend(struct device *device)
5410 {
5411 	int queue;
5412 	struct net_device *dev = dev_get_drvdata(device);
5413 	struct mvneta_port *pp = netdev_priv(dev);
5414 
5415 	if (!netif_running(dev))
5416 		goto clean_exit;
5417 
5418 	if (!pp->neta_armada3700) {
5419 		spin_lock(&pp->lock);
5420 		pp->is_stopped = true;
5421 		spin_unlock(&pp->lock);
5422 
5423 		cpuhp_state_remove_instance_nocalls(online_hpstate,
5424 						    &pp->node_online);
5425 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
5426 						    &pp->node_dead);
5427 	}
5428 
5429 	rtnl_lock();
5430 	mvneta_stop_dev(pp);
5431 	rtnl_unlock();
5432 
5433 	for (queue = 0; queue < rxq_number; queue++) {
5434 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5435 
5436 		mvneta_rxq_drop_pkts(pp, rxq);
5437 	}
5438 
5439 	for (queue = 0; queue < txq_number; queue++) {
5440 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5441 
5442 		mvneta_txq_hw_deinit(pp, txq);
5443 	}
5444 
5445 clean_exit:
5446 	netif_device_detach(dev);
5447 	clk_disable_unprepare(pp->clk_bus);
5448 	clk_disable_unprepare(pp->clk);
5449 
5450 	return 0;
5451 }
5452 
5453 static int mvneta_resume(struct device *device)
5454 {
5455 	struct platform_device *pdev = to_platform_device(device);
5456 	struct net_device *dev = dev_get_drvdata(device);
5457 	struct mvneta_port *pp = netdev_priv(dev);
5458 	int err, queue;
5459 
5460 	clk_prepare_enable(pp->clk);
5461 	if (!IS_ERR(pp->clk_bus))
5462 		clk_prepare_enable(pp->clk_bus);
5463 	if (pp->dram_target_info || pp->neta_armada3700)
5464 		mvneta_conf_mbus_windows(pp, pp->dram_target_info);
5465 	if (pp->bm_priv) {
5466 		err = mvneta_bm_port_init(pdev, pp);
5467 		if (err < 0) {
5468 			dev_info(&pdev->dev, "use SW buffer management\n");
5469 			pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
5470 			pp->bm_priv = NULL;
5471 		}
5472 	}
5473 	mvneta_defaults_set(pp);
5474 	err = mvneta_port_power_up(pp, pp->phy_interface);
5475 	if (err < 0) {
5476 		dev_err(device, "can't power up port\n");
5477 		return err;
5478 	}
5479 
5480 	netif_device_attach(dev);
5481 
5482 	if (!netif_running(dev))
5483 		return 0;
5484 
5485 	for (queue = 0; queue < rxq_number; queue++) {
5486 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5487 
5488 		rxq->next_desc_to_proc = 0;
5489 		mvneta_rxq_hw_init(pp, rxq);
5490 	}
5491 
5492 	for (queue = 0; queue < txq_number; queue++) {
5493 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5494 
5495 		txq->next_desc_to_proc = 0;
5496 		mvneta_txq_hw_init(pp, txq);
5497 	}
5498 
5499 	if (!pp->neta_armada3700) {
5500 		spin_lock(&pp->lock);
5501 		pp->is_stopped = false;
5502 		spin_unlock(&pp->lock);
5503 		cpuhp_state_add_instance_nocalls(online_hpstate,
5504 						 &pp->node_online);
5505 		cpuhp_state_add_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
5506 						 &pp->node_dead);
5507 	}
5508 
5509 	rtnl_lock();
5510 	mvneta_start_dev(pp);
5511 	rtnl_unlock();
5512 	mvneta_set_rx_mode(dev);
5513 
5514 	return 0;
5515 }
5516 #endif
5517 
5518 static SIMPLE_DEV_PM_OPS(mvneta_pm_ops, mvneta_suspend, mvneta_resume);
5519 
5520 static const struct of_device_id mvneta_match[] = {
5521 	{ .compatible = "marvell,armada-370-neta" },
5522 	{ .compatible = "marvell,armada-xp-neta" },
5523 	{ .compatible = "marvell,armada-3700-neta" },
5524 	{ }
5525 };
5526 MODULE_DEVICE_TABLE(of, mvneta_match);
5527 
5528 static struct platform_driver mvneta_driver = {
5529 	.probe = mvneta_probe,
5530 	.remove = mvneta_remove,
5531 	.driver = {
5532 		.name = MVNETA_DRIVER_NAME,
5533 		.of_match_table = mvneta_match,
5534 		.pm = &mvneta_pm_ops,
5535 	},
5536 };
5537 
5538 static int __init mvneta_driver_init(void)
5539 {
5540 	int ret;
5541 
5542 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, "net/mvneta:online",
5543 				      mvneta_cpu_online,
5544 				      mvneta_cpu_down_prepare);
5545 	if (ret < 0)
5546 		goto out;
5547 	online_hpstate = ret;
5548 	ret = cpuhp_setup_state_multi(CPUHP_NET_MVNETA_DEAD, "net/mvneta:dead",
5549 				      NULL, mvneta_cpu_dead);
5550 	if (ret)
5551 		goto err_dead;
5552 
5553 	ret = platform_driver_register(&mvneta_driver);
5554 	if (ret)
5555 		goto err;
5556 	return 0;
5557 
5558 err:
5559 	cpuhp_remove_multi_state(CPUHP_NET_MVNETA_DEAD);
5560 err_dead:
5561 	cpuhp_remove_multi_state(online_hpstate);
5562 out:
5563 	return ret;
5564 }
5565 module_init(mvneta_driver_init);
5566 
5567 static void __exit mvneta_driver_exit(void)
5568 {
5569 	platform_driver_unregister(&mvneta_driver);
5570 	cpuhp_remove_multi_state(CPUHP_NET_MVNETA_DEAD);
5571 	cpuhp_remove_multi_state(online_hpstate);
5572 }
5573 module_exit(mvneta_driver_exit);
5574 
5575 MODULE_DESCRIPTION("Marvell NETA Ethernet Driver - www.marvell.com");
5576 MODULE_AUTHOR("Rami Rosen <rosenr@marvell.com>, Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
5577 MODULE_LICENSE("GPL");
5578 
5579 module_param(rxq_number, int, 0444);
5580 module_param(txq_number, int, 0444);
5581 
5582 module_param(rxq_def, int, 0444);
5583 module_param(rx_copybreak, int, 0644);
5584