1 /*
2  * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
3  *
4  * Copyright (C) 2012 Marvell
5  *
6  * Rami Rosen <rosenr@marvell.com>
7  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
8  *
9  * This file is licensed under the terms of the GNU General Public
10  * License version 2. This program is licensed "as is" without any
11  * warranty of any kind, whether express or implied.
12  */
13 
14 #include <linux/clk.h>
15 #include <linux/cpu.h>
16 #include <linux/etherdevice.h>
17 #include <linux/if_vlan.h>
18 #include <linux/inetdevice.h>
19 #include <linux/interrupt.h>
20 #include <linux/io.h>
21 #include <linux/kernel.h>
22 #include <linux/mbus.h>
23 #include <linux/module.h>
24 #include <linux/netdevice.h>
25 #include <linux/of.h>
26 #include <linux/of_address.h>
27 #include <linux/of_irq.h>
28 #include <linux/of_mdio.h>
29 #include <linux/of_net.h>
30 #include <linux/phy/phy.h>
31 #include <linux/phy.h>
32 #include <linux/phylink.h>
33 #include <linux/platform_device.h>
34 #include <linux/skbuff.h>
35 #include <net/hwbm.h>
36 #include "mvneta_bm.h"
37 #include <net/ip.h>
38 #include <net/ipv6.h>
39 #include <net/tso.h>
40 #include <net/page_pool.h>
41 #include <linux/bpf_trace.h>
42 
43 /* Registers */
44 #define MVNETA_RXQ_CONFIG_REG(q)                (0x1400 + ((q) << 2))
45 #define      MVNETA_RXQ_HW_BUF_ALLOC            BIT(0)
46 #define      MVNETA_RXQ_SHORT_POOL_ID_SHIFT	4
47 #define      MVNETA_RXQ_SHORT_POOL_ID_MASK	0x30
48 #define      MVNETA_RXQ_LONG_POOL_ID_SHIFT	6
49 #define      MVNETA_RXQ_LONG_POOL_ID_MASK	0xc0
50 #define      MVNETA_RXQ_PKT_OFFSET_ALL_MASK     (0xf    << 8)
51 #define      MVNETA_RXQ_PKT_OFFSET_MASK(offs)   ((offs) << 8)
52 #define MVNETA_RXQ_THRESHOLD_REG(q)             (0x14c0 + ((q) << 2))
53 #define      MVNETA_RXQ_NON_OCCUPIED(v)         ((v) << 16)
54 #define MVNETA_RXQ_BASE_ADDR_REG(q)             (0x1480 + ((q) << 2))
55 #define MVNETA_RXQ_SIZE_REG(q)                  (0x14a0 + ((q) << 2))
56 #define      MVNETA_RXQ_BUF_SIZE_SHIFT          19
57 #define      MVNETA_RXQ_BUF_SIZE_MASK           (0x1fff << 19)
58 #define MVNETA_RXQ_STATUS_REG(q)                (0x14e0 + ((q) << 2))
59 #define      MVNETA_RXQ_OCCUPIED_ALL_MASK       0x3fff
60 #define MVNETA_RXQ_STATUS_UPDATE_REG(q)         (0x1500 + ((q) << 2))
61 #define      MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT  16
62 #define      MVNETA_RXQ_ADD_NON_OCCUPIED_MAX    255
63 #define MVNETA_PORT_POOL_BUFFER_SZ_REG(pool)	(0x1700 + ((pool) << 2))
64 #define      MVNETA_PORT_POOL_BUFFER_SZ_SHIFT	3
65 #define      MVNETA_PORT_POOL_BUFFER_SZ_MASK	0xfff8
66 #define MVNETA_PORT_RX_RESET                    0x1cc0
67 #define      MVNETA_PORT_RX_DMA_RESET           BIT(0)
68 #define MVNETA_PHY_ADDR                         0x2000
69 #define      MVNETA_PHY_ADDR_MASK               0x1f
70 #define MVNETA_MBUS_RETRY                       0x2010
71 #define MVNETA_UNIT_INTR_CAUSE                  0x2080
72 #define MVNETA_UNIT_CONTROL                     0x20B0
73 #define      MVNETA_PHY_POLLING_ENABLE          BIT(1)
74 #define MVNETA_WIN_BASE(w)                      (0x2200 + ((w) << 3))
75 #define MVNETA_WIN_SIZE(w)                      (0x2204 + ((w) << 3))
76 #define MVNETA_WIN_REMAP(w)                     (0x2280 + ((w) << 2))
77 #define MVNETA_BASE_ADDR_ENABLE                 0x2290
78 #define MVNETA_ACCESS_PROTECT_ENABLE            0x2294
79 #define MVNETA_PORT_CONFIG                      0x2400
80 #define      MVNETA_UNI_PROMISC_MODE            BIT(0)
81 #define      MVNETA_DEF_RXQ(q)                  ((q) << 1)
82 #define      MVNETA_DEF_RXQ_ARP(q)              ((q) << 4)
83 #define      MVNETA_TX_UNSET_ERR_SUM            BIT(12)
84 #define      MVNETA_DEF_RXQ_TCP(q)              ((q) << 16)
85 #define      MVNETA_DEF_RXQ_UDP(q)              ((q) << 19)
86 #define      MVNETA_DEF_RXQ_BPDU(q)             ((q) << 22)
87 #define      MVNETA_RX_CSUM_WITH_PSEUDO_HDR     BIT(25)
88 #define      MVNETA_PORT_CONFIG_DEFL_VALUE(q)   (MVNETA_DEF_RXQ(q)       | \
89 						 MVNETA_DEF_RXQ_ARP(q)	 | \
90 						 MVNETA_DEF_RXQ_TCP(q)	 | \
91 						 MVNETA_DEF_RXQ_UDP(q)	 | \
92 						 MVNETA_DEF_RXQ_BPDU(q)	 | \
93 						 MVNETA_TX_UNSET_ERR_SUM | \
94 						 MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
95 #define MVNETA_PORT_CONFIG_EXTEND                0x2404
96 #define MVNETA_MAC_ADDR_LOW                      0x2414
97 #define MVNETA_MAC_ADDR_HIGH                     0x2418
98 #define MVNETA_SDMA_CONFIG                       0x241c
99 #define      MVNETA_SDMA_BRST_SIZE_16            4
100 #define      MVNETA_RX_BRST_SZ_MASK(burst)       ((burst) << 1)
101 #define      MVNETA_RX_NO_DATA_SWAP              BIT(4)
102 #define      MVNETA_TX_NO_DATA_SWAP              BIT(5)
103 #define      MVNETA_DESC_SWAP                    BIT(6)
104 #define      MVNETA_TX_BRST_SZ_MASK(burst)       ((burst) << 22)
105 #define	MVNETA_VLAN_PRIO_TO_RXQ			 0x2440
106 #define      MVNETA_VLAN_PRIO_RXQ_MAP(prio, rxq) ((rxq) << ((prio) * 3))
107 #define MVNETA_PORT_STATUS                       0x2444
108 #define      MVNETA_TX_IN_PRGRS                  BIT(1)
109 #define      MVNETA_TX_FIFO_EMPTY                BIT(8)
110 #define MVNETA_RX_MIN_FRAME_SIZE                 0x247c
111 /* Only exists on Armada XP and Armada 370 */
112 #define MVNETA_SERDES_CFG			 0x24A0
113 #define      MVNETA_SGMII_SERDES_PROTO		 0x0cc7
114 #define      MVNETA_QSGMII_SERDES_PROTO		 0x0667
115 #define      MVNETA_HSGMII_SERDES_PROTO		 0x1107
116 #define MVNETA_TYPE_PRIO                         0x24bc
117 #define      MVNETA_FORCE_UNI                    BIT(21)
118 #define MVNETA_TXQ_CMD_1                         0x24e4
119 #define MVNETA_TXQ_CMD                           0x2448
120 #define      MVNETA_TXQ_DISABLE_SHIFT            8
121 #define      MVNETA_TXQ_ENABLE_MASK              0x000000ff
122 #define MVNETA_RX_DISCARD_FRAME_COUNT		 0x2484
123 #define MVNETA_OVERRUN_FRAME_COUNT		 0x2488
124 #define MVNETA_GMAC_CLOCK_DIVIDER                0x24f4
125 #define      MVNETA_GMAC_1MS_CLOCK_ENABLE        BIT(31)
126 #define MVNETA_ACC_MODE                          0x2500
127 #define MVNETA_BM_ADDRESS                        0x2504
128 #define MVNETA_CPU_MAP(cpu)                      (0x2540 + ((cpu) << 2))
129 #define      MVNETA_CPU_RXQ_ACCESS_ALL_MASK      0x000000ff
130 #define      MVNETA_CPU_TXQ_ACCESS_ALL_MASK      0x0000ff00
131 #define      MVNETA_CPU_RXQ_ACCESS(rxq)		 BIT(rxq)
132 #define      MVNETA_CPU_TXQ_ACCESS(txq)		 BIT(txq + 8)
133 #define MVNETA_RXQ_TIME_COAL_REG(q)              (0x2580 + ((q) << 2))
134 
135 /* Exception Interrupt Port/Queue Cause register
136  *
137  * Their behavior depend of the mapping done using the PCPX2Q
138  * registers. For a given CPU if the bit associated to a queue is not
139  * set, then for the register a read from this CPU will always return
140  * 0 and a write won't do anything
141  */
142 
143 #define MVNETA_INTR_NEW_CAUSE                    0x25a0
144 #define MVNETA_INTR_NEW_MASK                     0x25a4
145 
146 /* bits  0..7  = TXQ SENT, one bit per queue.
147  * bits  8..15 = RXQ OCCUP, one bit per queue.
148  * bits 16..23 = RXQ FREE, one bit per queue.
149  * bit  29 = OLD_REG_SUM, see old reg ?
150  * bit  30 = TX_ERR_SUM, one bit for 4 ports
151  * bit  31 = MISC_SUM,   one bit for 4 ports
152  */
153 #define      MVNETA_TX_INTR_MASK(nr_txqs)        (((1 << nr_txqs) - 1) << 0)
154 #define      MVNETA_TX_INTR_MASK_ALL             (0xff << 0)
155 #define      MVNETA_RX_INTR_MASK(nr_rxqs)        (((1 << nr_rxqs) - 1) << 8)
156 #define      MVNETA_RX_INTR_MASK_ALL             (0xff << 8)
157 #define      MVNETA_MISCINTR_INTR_MASK           BIT(31)
158 
159 #define MVNETA_INTR_OLD_CAUSE                    0x25a8
160 #define MVNETA_INTR_OLD_MASK                     0x25ac
161 
162 /* Data Path Port/Queue Cause Register */
163 #define MVNETA_INTR_MISC_CAUSE                   0x25b0
164 #define MVNETA_INTR_MISC_MASK                    0x25b4
165 
166 #define      MVNETA_CAUSE_PHY_STATUS_CHANGE      BIT(0)
167 #define      MVNETA_CAUSE_LINK_CHANGE            BIT(1)
168 #define      MVNETA_CAUSE_PTP                    BIT(4)
169 
170 #define      MVNETA_CAUSE_INTERNAL_ADDR_ERR      BIT(7)
171 #define      MVNETA_CAUSE_RX_OVERRUN             BIT(8)
172 #define      MVNETA_CAUSE_RX_CRC_ERROR           BIT(9)
173 #define      MVNETA_CAUSE_RX_LARGE_PKT           BIT(10)
174 #define      MVNETA_CAUSE_TX_UNDERUN             BIT(11)
175 #define      MVNETA_CAUSE_PRBS_ERR               BIT(12)
176 #define      MVNETA_CAUSE_PSC_SYNC_CHANGE        BIT(13)
177 #define      MVNETA_CAUSE_SERDES_SYNC_ERR        BIT(14)
178 
179 #define      MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT    16
180 #define      MVNETA_CAUSE_BMU_ALLOC_ERR_ALL_MASK   (0xF << MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT)
181 #define      MVNETA_CAUSE_BMU_ALLOC_ERR_MASK(pool) (1 << (MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT + (pool)))
182 
183 #define      MVNETA_CAUSE_TXQ_ERROR_SHIFT        24
184 #define      MVNETA_CAUSE_TXQ_ERROR_ALL_MASK     (0xFF << MVNETA_CAUSE_TXQ_ERROR_SHIFT)
185 #define      MVNETA_CAUSE_TXQ_ERROR_MASK(q)      (1 << (MVNETA_CAUSE_TXQ_ERROR_SHIFT + (q)))
186 
187 #define MVNETA_INTR_ENABLE                       0x25b8
188 #define      MVNETA_TXQ_INTR_ENABLE_ALL_MASK     0x0000ff00
189 #define      MVNETA_RXQ_INTR_ENABLE_ALL_MASK     0x000000ff
190 
191 #define MVNETA_RXQ_CMD                           0x2680
192 #define      MVNETA_RXQ_DISABLE_SHIFT            8
193 #define      MVNETA_RXQ_ENABLE_MASK              0x000000ff
194 #define MVETH_TXQ_TOKEN_COUNT_REG(q)             (0x2700 + ((q) << 4))
195 #define MVETH_TXQ_TOKEN_CFG_REG(q)               (0x2704 + ((q) << 4))
196 #define MVNETA_GMAC_CTRL_0                       0x2c00
197 #define      MVNETA_GMAC_MAX_RX_SIZE_SHIFT       2
198 #define      MVNETA_GMAC_MAX_RX_SIZE_MASK        0x7ffc
199 #define      MVNETA_GMAC0_PORT_1000BASE_X        BIT(1)
200 #define      MVNETA_GMAC0_PORT_ENABLE            BIT(0)
201 #define MVNETA_GMAC_CTRL_2                       0x2c08
202 #define      MVNETA_GMAC2_INBAND_AN_ENABLE       BIT(0)
203 #define      MVNETA_GMAC2_PCS_ENABLE             BIT(3)
204 #define      MVNETA_GMAC2_PORT_RGMII             BIT(4)
205 #define      MVNETA_GMAC2_PORT_RESET             BIT(6)
206 #define MVNETA_GMAC_STATUS                       0x2c10
207 #define      MVNETA_GMAC_LINK_UP                 BIT(0)
208 #define      MVNETA_GMAC_SPEED_1000              BIT(1)
209 #define      MVNETA_GMAC_SPEED_100               BIT(2)
210 #define      MVNETA_GMAC_FULL_DUPLEX             BIT(3)
211 #define      MVNETA_GMAC_RX_FLOW_CTRL_ENABLE     BIT(4)
212 #define      MVNETA_GMAC_TX_FLOW_CTRL_ENABLE     BIT(5)
213 #define      MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE     BIT(6)
214 #define      MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE     BIT(7)
215 #define      MVNETA_GMAC_AN_COMPLETE             BIT(11)
216 #define      MVNETA_GMAC_SYNC_OK                 BIT(14)
217 #define MVNETA_GMAC_AUTONEG_CONFIG               0x2c0c
218 #define      MVNETA_GMAC_FORCE_LINK_DOWN         BIT(0)
219 #define      MVNETA_GMAC_FORCE_LINK_PASS         BIT(1)
220 #define      MVNETA_GMAC_INBAND_AN_ENABLE        BIT(2)
221 #define      MVNETA_GMAC_AN_BYPASS_ENABLE        BIT(3)
222 #define      MVNETA_GMAC_INBAND_RESTART_AN       BIT(4)
223 #define      MVNETA_GMAC_CONFIG_MII_SPEED        BIT(5)
224 #define      MVNETA_GMAC_CONFIG_GMII_SPEED       BIT(6)
225 #define      MVNETA_GMAC_AN_SPEED_EN             BIT(7)
226 #define      MVNETA_GMAC_CONFIG_FLOW_CTRL        BIT(8)
227 #define      MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL    BIT(9)
228 #define      MVNETA_GMAC_AN_FLOW_CTRL_EN         BIT(11)
229 #define      MVNETA_GMAC_CONFIG_FULL_DUPLEX      BIT(12)
230 #define      MVNETA_GMAC_AN_DUPLEX_EN            BIT(13)
231 #define MVNETA_GMAC_CTRL_4                       0x2c90
232 #define      MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE  BIT(1)
233 #define MVNETA_MIB_COUNTERS_BASE                 0x3000
234 #define      MVNETA_MIB_LATE_COLLISION           0x7c
235 #define MVNETA_DA_FILT_SPEC_MCAST                0x3400
236 #define MVNETA_DA_FILT_OTH_MCAST                 0x3500
237 #define MVNETA_DA_FILT_UCAST_BASE                0x3600
238 #define MVNETA_TXQ_BASE_ADDR_REG(q)              (0x3c00 + ((q) << 2))
239 #define MVNETA_TXQ_SIZE_REG(q)                   (0x3c20 + ((q) << 2))
240 #define      MVNETA_TXQ_SENT_THRESH_ALL_MASK     0x3fff0000
241 #define      MVNETA_TXQ_SENT_THRESH_MASK(coal)   ((coal) << 16)
242 #define MVNETA_TXQ_UPDATE_REG(q)                 (0x3c60 + ((q) << 2))
243 #define      MVNETA_TXQ_DEC_SENT_SHIFT           16
244 #define      MVNETA_TXQ_DEC_SENT_MASK            0xff
245 #define MVNETA_TXQ_STATUS_REG(q)                 (0x3c40 + ((q) << 2))
246 #define      MVNETA_TXQ_SENT_DESC_SHIFT          16
247 #define      MVNETA_TXQ_SENT_DESC_MASK           0x3fff0000
248 #define MVNETA_PORT_TX_RESET                     0x3cf0
249 #define      MVNETA_PORT_TX_DMA_RESET            BIT(0)
250 #define MVNETA_TX_MTU                            0x3e0c
251 #define MVNETA_TX_TOKEN_SIZE                     0x3e14
252 #define      MVNETA_TX_TOKEN_SIZE_MAX            0xffffffff
253 #define MVNETA_TXQ_TOKEN_SIZE_REG(q)             (0x3e40 + ((q) << 2))
254 #define      MVNETA_TXQ_TOKEN_SIZE_MAX           0x7fffffff
255 
256 #define MVNETA_LPI_CTRL_0                        0x2cc0
257 #define MVNETA_LPI_CTRL_1                        0x2cc4
258 #define      MVNETA_LPI_REQUEST_ENABLE           BIT(0)
259 #define MVNETA_LPI_CTRL_2                        0x2cc8
260 #define MVNETA_LPI_STATUS                        0x2ccc
261 
262 #define MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK	 0xff
263 
264 /* Descriptor ring Macros */
265 #define MVNETA_QUEUE_NEXT_DESC(q, index)	\
266 	(((index) < (q)->last_desc) ? ((index) + 1) : 0)
267 
268 /* Various constants */
269 
270 /* Coalescing */
271 #define MVNETA_TXDONE_COAL_PKTS		0	/* interrupt per packet */
272 #define MVNETA_RX_COAL_PKTS		32
273 #define MVNETA_RX_COAL_USEC		100
274 
275 /* The two bytes Marvell header. Either contains a special value used
276  * by Marvell switches when a specific hardware mode is enabled (not
277  * supported by this driver) or is filled automatically by zeroes on
278  * the RX side. Those two bytes being at the front of the Ethernet
279  * header, they allow to have the IP header aligned on a 4 bytes
280  * boundary automatically: the hardware skips those two bytes on its
281  * own.
282  */
283 #define MVNETA_MH_SIZE			2
284 
285 #define MVNETA_VLAN_TAG_LEN             4
286 
287 #define MVNETA_TX_CSUM_DEF_SIZE		1600
288 #define MVNETA_TX_CSUM_MAX_SIZE		9800
289 #define MVNETA_ACC_MODE_EXT1		1
290 #define MVNETA_ACC_MODE_EXT2		2
291 
292 #define MVNETA_MAX_DECODE_WIN		6
293 
294 /* Timeout constants */
295 #define MVNETA_TX_DISABLE_TIMEOUT_MSEC	1000
296 #define MVNETA_RX_DISABLE_TIMEOUT_MSEC	1000
297 #define MVNETA_TX_FIFO_EMPTY_TIMEOUT	10000
298 
299 #define MVNETA_TX_MTU_MAX		0x3ffff
300 
301 /* The RSS lookup table actually has 256 entries but we do not use
302  * them yet
303  */
304 #define MVNETA_RSS_LU_TABLE_SIZE	1
305 
306 /* Max number of Rx descriptors */
307 #define MVNETA_MAX_RXD 512
308 
309 /* Max number of Tx descriptors */
310 #define MVNETA_MAX_TXD 1024
311 
312 /* Max number of allowed TCP segments for software TSO */
313 #define MVNETA_MAX_TSO_SEGS 100
314 
315 #define MVNETA_MAX_SKB_DESCS (MVNETA_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
316 
317 /* descriptor aligned size */
318 #define MVNETA_DESC_ALIGNED_SIZE	32
319 
320 /* Number of bytes to be taken into account by HW when putting incoming data
321  * to the buffers. It is needed in case NET_SKB_PAD exceeds maximum packet
322  * offset supported in MVNETA_RXQ_CONFIG_REG(q) registers.
323  */
324 #define MVNETA_RX_PKT_OFFSET_CORRECTION		64
325 
326 #define MVNETA_RX_PKT_SIZE(mtu) \
327 	ALIGN((mtu) + MVNETA_MH_SIZE + MVNETA_VLAN_TAG_LEN + \
328 	      ETH_HLEN + ETH_FCS_LEN,			     \
329 	      cache_line_size())
330 
331 /* Driver assumes that the last 3 bits are 0 */
332 #define MVNETA_SKB_HEADROOM	ALIGN(max(NET_SKB_PAD, XDP_PACKET_HEADROOM), 8)
333 #define MVNETA_SKB_PAD	(SKB_DATA_ALIGN(sizeof(struct skb_shared_info) + \
334 			 MVNETA_SKB_HEADROOM))
335 #define MVNETA_MAX_RX_BUF_SIZE	(PAGE_SIZE - MVNETA_SKB_PAD)
336 
337 #define IS_TSO_HEADER(txq, addr) \
338 	((addr >= txq->tso_hdrs_phys) && \
339 	 (addr < txq->tso_hdrs_phys + txq->size * TSO_HEADER_SIZE))
340 
341 #define MVNETA_RX_GET_BM_POOL_ID(rxd) \
342 	(((rxd)->status & MVNETA_RXD_BM_POOL_MASK) >> MVNETA_RXD_BM_POOL_SHIFT)
343 
344 enum {
345 	ETHTOOL_STAT_EEE_WAKEUP,
346 	ETHTOOL_STAT_SKB_ALLOC_ERR,
347 	ETHTOOL_STAT_REFILL_ERR,
348 	ETHTOOL_XDP_REDIRECT,
349 	ETHTOOL_XDP_PASS,
350 	ETHTOOL_XDP_DROP,
351 	ETHTOOL_XDP_TX,
352 	ETHTOOL_XDP_TX_ERR,
353 	ETHTOOL_XDP_XMIT,
354 	ETHTOOL_XDP_XMIT_ERR,
355 	ETHTOOL_MAX_STATS,
356 };
357 
358 struct mvneta_statistic {
359 	unsigned short offset;
360 	unsigned short type;
361 	const char name[ETH_GSTRING_LEN];
362 };
363 
364 #define T_REG_32	32
365 #define T_REG_64	64
366 #define T_SW		1
367 
368 #define MVNETA_XDP_PASS		0
369 #define MVNETA_XDP_DROPPED	BIT(0)
370 #define MVNETA_XDP_TX		BIT(1)
371 #define MVNETA_XDP_REDIR	BIT(2)
372 
373 static const struct mvneta_statistic mvneta_statistics[] = {
374 	{ 0x3000, T_REG_64, "good_octets_received", },
375 	{ 0x3010, T_REG_32, "good_frames_received", },
376 	{ 0x3008, T_REG_32, "bad_octets_received", },
377 	{ 0x3014, T_REG_32, "bad_frames_received", },
378 	{ 0x3018, T_REG_32, "broadcast_frames_received", },
379 	{ 0x301c, T_REG_32, "multicast_frames_received", },
380 	{ 0x3050, T_REG_32, "unrec_mac_control_received", },
381 	{ 0x3058, T_REG_32, "good_fc_received", },
382 	{ 0x305c, T_REG_32, "bad_fc_received", },
383 	{ 0x3060, T_REG_32, "undersize_received", },
384 	{ 0x3064, T_REG_32, "fragments_received", },
385 	{ 0x3068, T_REG_32, "oversize_received", },
386 	{ 0x306c, T_REG_32, "jabber_received", },
387 	{ 0x3070, T_REG_32, "mac_receive_error", },
388 	{ 0x3074, T_REG_32, "bad_crc_event", },
389 	{ 0x3078, T_REG_32, "collision", },
390 	{ 0x307c, T_REG_32, "late_collision", },
391 	{ 0x2484, T_REG_32, "rx_discard", },
392 	{ 0x2488, T_REG_32, "rx_overrun", },
393 	{ 0x3020, T_REG_32, "frames_64_octets", },
394 	{ 0x3024, T_REG_32, "frames_65_to_127_octets", },
395 	{ 0x3028, T_REG_32, "frames_128_to_255_octets", },
396 	{ 0x302c, T_REG_32, "frames_256_to_511_octets", },
397 	{ 0x3030, T_REG_32, "frames_512_to_1023_octets", },
398 	{ 0x3034, T_REG_32, "frames_1024_to_max_octets", },
399 	{ 0x3038, T_REG_64, "good_octets_sent", },
400 	{ 0x3040, T_REG_32, "good_frames_sent", },
401 	{ 0x3044, T_REG_32, "excessive_collision", },
402 	{ 0x3048, T_REG_32, "multicast_frames_sent", },
403 	{ 0x304c, T_REG_32, "broadcast_frames_sent", },
404 	{ 0x3054, T_REG_32, "fc_sent", },
405 	{ 0x300c, T_REG_32, "internal_mac_transmit_err", },
406 	{ ETHTOOL_STAT_EEE_WAKEUP, T_SW, "eee_wakeup_errors", },
407 	{ ETHTOOL_STAT_SKB_ALLOC_ERR, T_SW, "skb_alloc_errors", },
408 	{ ETHTOOL_STAT_REFILL_ERR, T_SW, "refill_errors", },
409 	{ ETHTOOL_XDP_REDIRECT, T_SW, "rx_xdp_redirect", },
410 	{ ETHTOOL_XDP_PASS, T_SW, "rx_xdp_pass", },
411 	{ ETHTOOL_XDP_DROP, T_SW, "rx_xdp_drop", },
412 	{ ETHTOOL_XDP_TX, T_SW, "rx_xdp_tx", },
413 	{ ETHTOOL_XDP_TX_ERR, T_SW, "rx_xdp_tx_errors", },
414 	{ ETHTOOL_XDP_XMIT, T_SW, "tx_xdp_xmit", },
415 	{ ETHTOOL_XDP_XMIT_ERR, T_SW, "tx_xdp_xmit_errors", },
416 };
417 
418 struct mvneta_stats {
419 	u64	rx_packets;
420 	u64	rx_bytes;
421 	u64	tx_packets;
422 	u64	tx_bytes;
423 	/* xdp */
424 	u64	xdp_redirect;
425 	u64	xdp_pass;
426 	u64	xdp_drop;
427 	u64	xdp_xmit;
428 	u64	xdp_xmit_err;
429 	u64	xdp_tx;
430 	u64	xdp_tx_err;
431 };
432 
433 struct mvneta_ethtool_stats {
434 	struct mvneta_stats ps;
435 	u64	skb_alloc_error;
436 	u64	refill_error;
437 };
438 
439 struct mvneta_pcpu_stats {
440 	struct u64_stats_sync syncp;
441 
442 	struct mvneta_ethtool_stats es;
443 	u64	rx_dropped;
444 	u64	rx_errors;
445 };
446 
447 struct mvneta_pcpu_port {
448 	/* Pointer to the shared port */
449 	struct mvneta_port	*pp;
450 
451 	/* Pointer to the CPU-local NAPI struct */
452 	struct napi_struct	napi;
453 
454 	/* Cause of the previous interrupt */
455 	u32			cause_rx_tx;
456 };
457 
458 enum {
459 	__MVNETA_DOWN,
460 };
461 
462 struct mvneta_port {
463 	u8 id;
464 	struct mvneta_pcpu_port __percpu	*ports;
465 	struct mvneta_pcpu_stats __percpu	*stats;
466 
467 	unsigned long state;
468 
469 	int pkt_size;
470 	void __iomem *base;
471 	struct mvneta_rx_queue *rxqs;
472 	struct mvneta_tx_queue *txqs;
473 	struct net_device *dev;
474 	struct hlist_node node_online;
475 	struct hlist_node node_dead;
476 	int rxq_def;
477 	/* Protect the access to the percpu interrupt registers,
478 	 * ensuring that the configuration remains coherent.
479 	 */
480 	spinlock_t lock;
481 	bool is_stopped;
482 
483 	u32 cause_rx_tx;
484 	struct napi_struct napi;
485 
486 	struct bpf_prog *xdp_prog;
487 
488 	/* Core clock */
489 	struct clk *clk;
490 	/* AXI clock */
491 	struct clk *clk_bus;
492 	u8 mcast_count[256];
493 	u16 tx_ring_size;
494 	u16 rx_ring_size;
495 	u8 prio_tc_map[8];
496 
497 	phy_interface_t phy_interface;
498 	struct device_node *dn;
499 	unsigned int tx_csum_limit;
500 	struct phylink *phylink;
501 	struct phylink_config phylink_config;
502 	struct phy *comphy;
503 
504 	struct mvneta_bm *bm_priv;
505 	struct mvneta_bm_pool *pool_long;
506 	struct mvneta_bm_pool *pool_short;
507 	int bm_win_id;
508 
509 	bool eee_enabled;
510 	bool eee_active;
511 	bool tx_lpi_enabled;
512 
513 	u64 ethtool_stats[ARRAY_SIZE(mvneta_statistics)];
514 
515 	u32 indir[MVNETA_RSS_LU_TABLE_SIZE];
516 
517 	/* Flags for special SoC configurations */
518 	bool neta_armada3700;
519 	u16 rx_offset_correction;
520 	const struct mbus_dram_target_info *dram_target_info;
521 };
522 
523 /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
524  * layout of the transmit and reception DMA descriptors, and their
525  * layout is therefore defined by the hardware design
526  */
527 
528 #define MVNETA_TX_L3_OFF_SHIFT	0
529 #define MVNETA_TX_IP_HLEN_SHIFT	8
530 #define MVNETA_TX_L4_UDP	BIT(16)
531 #define MVNETA_TX_L3_IP6	BIT(17)
532 #define MVNETA_TXD_IP_CSUM	BIT(18)
533 #define MVNETA_TXD_Z_PAD	BIT(19)
534 #define MVNETA_TXD_L_DESC	BIT(20)
535 #define MVNETA_TXD_F_DESC	BIT(21)
536 #define MVNETA_TXD_FLZ_DESC	(MVNETA_TXD_Z_PAD  | \
537 				 MVNETA_TXD_L_DESC | \
538 				 MVNETA_TXD_F_DESC)
539 #define MVNETA_TX_L4_CSUM_FULL	BIT(30)
540 #define MVNETA_TX_L4_CSUM_NOT	BIT(31)
541 
542 #define MVNETA_RXD_ERR_CRC		0x0
543 #define MVNETA_RXD_BM_POOL_SHIFT	13
544 #define MVNETA_RXD_BM_POOL_MASK		(BIT(13) | BIT(14))
545 #define MVNETA_RXD_ERR_SUMMARY		BIT(16)
546 #define MVNETA_RXD_ERR_OVERRUN		BIT(17)
547 #define MVNETA_RXD_ERR_LEN		BIT(18)
548 #define MVNETA_RXD_ERR_RESOURCE		(BIT(17) | BIT(18))
549 #define MVNETA_RXD_ERR_CODE_MASK	(BIT(17) | BIT(18))
550 #define MVNETA_RXD_L3_IP4		BIT(25)
551 #define MVNETA_RXD_LAST_DESC		BIT(26)
552 #define MVNETA_RXD_FIRST_DESC		BIT(27)
553 #define MVNETA_RXD_FIRST_LAST_DESC	(MVNETA_RXD_FIRST_DESC | \
554 					 MVNETA_RXD_LAST_DESC)
555 #define MVNETA_RXD_L4_CSUM_OK		BIT(30)
556 
557 #if defined(__LITTLE_ENDIAN)
558 struct mvneta_tx_desc {
559 	u32  command;		/* Options used by HW for packet transmitting.*/
560 	u16  reserved1;		/* csum_l4 (for future use)		*/
561 	u16  data_size;		/* Data size of transmitted packet in bytes */
562 	u32  buf_phys_addr;	/* Physical addr of transmitted buffer	*/
563 	u32  reserved2;		/* hw_cmd - (for future use, PMT)	*/
564 	u32  reserved3[4];	/* Reserved - (for future use)		*/
565 };
566 
567 struct mvneta_rx_desc {
568 	u32  status;		/* Info about received packet		*/
569 	u16  reserved1;		/* pnc_info - (for future use, PnC)	*/
570 	u16  data_size;		/* Size of received packet in bytes	*/
571 
572 	u32  buf_phys_addr;	/* Physical address of the buffer	*/
573 	u32  reserved2;		/* pnc_flow_id  (for future use, PnC)	*/
574 
575 	u32  buf_cookie;	/* cookie for access to RX buffer in rx path */
576 	u16  reserved3;		/* prefetch_cmd, for future use		*/
577 	u16  reserved4;		/* csum_l4 - (for future use, PnC)	*/
578 
579 	u32  reserved5;		/* pnc_extra PnC (for future use, PnC)	*/
580 	u32  reserved6;		/* hw_cmd (for future use, PnC and HWF)	*/
581 };
582 #else
583 struct mvneta_tx_desc {
584 	u16  data_size;		/* Data size of transmitted packet in bytes */
585 	u16  reserved1;		/* csum_l4 (for future use)		*/
586 	u32  command;		/* Options used by HW for packet transmitting.*/
587 	u32  reserved2;		/* hw_cmd - (for future use, PMT)	*/
588 	u32  buf_phys_addr;	/* Physical addr of transmitted buffer	*/
589 	u32  reserved3[4];	/* Reserved - (for future use)		*/
590 };
591 
592 struct mvneta_rx_desc {
593 	u16  data_size;		/* Size of received packet in bytes	*/
594 	u16  reserved1;		/* pnc_info - (for future use, PnC)	*/
595 	u32  status;		/* Info about received packet		*/
596 
597 	u32  reserved2;		/* pnc_flow_id  (for future use, PnC)	*/
598 	u32  buf_phys_addr;	/* Physical address of the buffer	*/
599 
600 	u16  reserved4;		/* csum_l4 - (for future use, PnC)	*/
601 	u16  reserved3;		/* prefetch_cmd, for future use		*/
602 	u32  buf_cookie;	/* cookie for access to RX buffer in rx path */
603 
604 	u32  reserved5;		/* pnc_extra PnC (for future use, PnC)	*/
605 	u32  reserved6;		/* hw_cmd (for future use, PnC and HWF)	*/
606 };
607 #endif
608 
609 enum mvneta_tx_buf_type {
610 	MVNETA_TYPE_SKB,
611 	MVNETA_TYPE_XDP_TX,
612 	MVNETA_TYPE_XDP_NDO,
613 };
614 
615 struct mvneta_tx_buf {
616 	enum mvneta_tx_buf_type type;
617 	union {
618 		struct xdp_frame *xdpf;
619 		struct sk_buff *skb;
620 	};
621 };
622 
623 struct mvneta_tx_queue {
624 	/* Number of this TX queue, in the range 0-7 */
625 	u8 id;
626 
627 	/* Number of TX DMA descriptors in the descriptor ring */
628 	int size;
629 
630 	/* Number of currently used TX DMA descriptor in the
631 	 * descriptor ring
632 	 */
633 	int count;
634 	int pending;
635 	int tx_stop_threshold;
636 	int tx_wake_threshold;
637 
638 	/* Array of transmitted buffers */
639 	struct mvneta_tx_buf *buf;
640 
641 	/* Index of last TX DMA descriptor that was inserted */
642 	int txq_put_index;
643 
644 	/* Index of the TX DMA descriptor to be cleaned up */
645 	int txq_get_index;
646 
647 	u32 done_pkts_coal;
648 
649 	/* Virtual address of the TX DMA descriptors array */
650 	struct mvneta_tx_desc *descs;
651 
652 	/* DMA address of the TX DMA descriptors array */
653 	dma_addr_t descs_phys;
654 
655 	/* Index of the last TX DMA descriptor */
656 	int last_desc;
657 
658 	/* Index of the next TX DMA descriptor to process */
659 	int next_desc_to_proc;
660 
661 	/* DMA buffers for TSO headers */
662 	char *tso_hdrs;
663 
664 	/* DMA address of TSO headers */
665 	dma_addr_t tso_hdrs_phys;
666 
667 	/* Affinity mask for CPUs*/
668 	cpumask_t affinity_mask;
669 };
670 
671 struct mvneta_rx_queue {
672 	/* rx queue number, in the range 0-7 */
673 	u8 id;
674 
675 	/* num of rx descriptors in the rx descriptor ring */
676 	int size;
677 
678 	u32 pkts_coal;
679 	u32 time_coal;
680 
681 	/* page_pool */
682 	struct page_pool *page_pool;
683 	struct xdp_rxq_info xdp_rxq;
684 
685 	/* Virtual address of the RX buffer */
686 	void  **buf_virt_addr;
687 
688 	/* Virtual address of the RX DMA descriptors array */
689 	struct mvneta_rx_desc *descs;
690 
691 	/* DMA address of the RX DMA descriptors array */
692 	dma_addr_t descs_phys;
693 
694 	/* Index of the last RX DMA descriptor */
695 	int last_desc;
696 
697 	/* Index of the next RX DMA descriptor to process */
698 	int next_desc_to_proc;
699 
700 	/* Index of first RX DMA descriptor to refill */
701 	int first_to_refill;
702 	u32 refill_num;
703 };
704 
705 static enum cpuhp_state online_hpstate;
706 /* The hardware supports eight (8) rx queues, but we are only allowing
707  * the first one to be used. Therefore, let's just allocate one queue.
708  */
709 static int rxq_number = 8;
710 static int txq_number = 8;
711 
712 static int rxq_def;
713 
714 static int rx_copybreak __read_mostly = 256;
715 
716 /* HW BM need that each port be identify by a unique ID */
717 static int global_port_id;
718 
719 #define MVNETA_DRIVER_NAME "mvneta"
720 #define MVNETA_DRIVER_VERSION "1.0"
721 
722 /* Utility/helper methods */
723 
724 /* Write helper method */
725 static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
726 {
727 	writel(data, pp->base + offset);
728 }
729 
730 /* Read helper method */
731 static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
732 {
733 	return readl(pp->base + offset);
734 }
735 
736 /* Increment txq get counter */
737 static void mvneta_txq_inc_get(struct mvneta_tx_queue *txq)
738 {
739 	txq->txq_get_index++;
740 	if (txq->txq_get_index == txq->size)
741 		txq->txq_get_index = 0;
742 }
743 
744 /* Increment txq put counter */
745 static void mvneta_txq_inc_put(struct mvneta_tx_queue *txq)
746 {
747 	txq->txq_put_index++;
748 	if (txq->txq_put_index == txq->size)
749 		txq->txq_put_index = 0;
750 }
751 
752 
753 /* Clear all MIB counters */
754 static void mvneta_mib_counters_clear(struct mvneta_port *pp)
755 {
756 	int i;
757 
758 	/* Perform dummy reads from MIB counters */
759 	for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
760 		mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
761 	mvreg_read(pp, MVNETA_RX_DISCARD_FRAME_COUNT);
762 	mvreg_read(pp, MVNETA_OVERRUN_FRAME_COUNT);
763 }
764 
765 /* Get System Network Statistics */
766 static void
767 mvneta_get_stats64(struct net_device *dev,
768 		   struct rtnl_link_stats64 *stats)
769 {
770 	struct mvneta_port *pp = netdev_priv(dev);
771 	unsigned int start;
772 	int cpu;
773 
774 	for_each_possible_cpu(cpu) {
775 		struct mvneta_pcpu_stats *cpu_stats;
776 		u64 rx_packets;
777 		u64 rx_bytes;
778 		u64 rx_dropped;
779 		u64 rx_errors;
780 		u64 tx_packets;
781 		u64 tx_bytes;
782 
783 		cpu_stats = per_cpu_ptr(pp->stats, cpu);
784 		do {
785 			start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
786 			rx_packets = cpu_stats->es.ps.rx_packets;
787 			rx_bytes   = cpu_stats->es.ps.rx_bytes;
788 			rx_dropped = cpu_stats->rx_dropped;
789 			rx_errors  = cpu_stats->rx_errors;
790 			tx_packets = cpu_stats->es.ps.tx_packets;
791 			tx_bytes   = cpu_stats->es.ps.tx_bytes;
792 		} while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
793 
794 		stats->rx_packets += rx_packets;
795 		stats->rx_bytes   += rx_bytes;
796 		stats->rx_dropped += rx_dropped;
797 		stats->rx_errors  += rx_errors;
798 		stats->tx_packets += tx_packets;
799 		stats->tx_bytes   += tx_bytes;
800 	}
801 
802 	stats->tx_dropped	= dev->stats.tx_dropped;
803 }
804 
805 /* Rx descriptors helper methods */
806 
807 /* Checks whether the RX descriptor having this status is both the first
808  * and the last descriptor for the RX packet. Each RX packet is currently
809  * received through a single RX descriptor, so not having each RX
810  * descriptor with its first and last bits set is an error
811  */
812 static int mvneta_rxq_desc_is_first_last(u32 status)
813 {
814 	return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
815 		MVNETA_RXD_FIRST_LAST_DESC;
816 }
817 
818 /* Add number of descriptors ready to receive new packets */
819 static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
820 					  struct mvneta_rx_queue *rxq,
821 					  int ndescs)
822 {
823 	/* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
824 	 * be added at once
825 	 */
826 	while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
827 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
828 			    (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
829 			     MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
830 		ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
831 	}
832 
833 	mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
834 		    (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
835 }
836 
837 /* Get number of RX descriptors occupied by received packets */
838 static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
839 					struct mvneta_rx_queue *rxq)
840 {
841 	u32 val;
842 
843 	val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
844 	return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
845 }
846 
847 /* Update num of rx desc called upon return from rx path or
848  * from mvneta_rxq_drop_pkts().
849  */
850 static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
851 				       struct mvneta_rx_queue *rxq,
852 				       int rx_done, int rx_filled)
853 {
854 	u32 val;
855 
856 	if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
857 		val = rx_done |
858 		  (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
859 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
860 		return;
861 	}
862 
863 	/* Only 255 descriptors can be added at once */
864 	while ((rx_done > 0) || (rx_filled > 0)) {
865 		if (rx_done <= 0xff) {
866 			val = rx_done;
867 			rx_done = 0;
868 		} else {
869 			val = 0xff;
870 			rx_done -= 0xff;
871 		}
872 		if (rx_filled <= 0xff) {
873 			val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
874 			rx_filled = 0;
875 		} else {
876 			val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
877 			rx_filled -= 0xff;
878 		}
879 		mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
880 	}
881 }
882 
883 /* Get pointer to next RX descriptor to be processed by SW */
884 static struct mvneta_rx_desc *
885 mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
886 {
887 	int rx_desc = rxq->next_desc_to_proc;
888 
889 	rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
890 	prefetch(rxq->descs + rxq->next_desc_to_proc);
891 	return rxq->descs + rx_desc;
892 }
893 
894 /* Change maximum receive size of the port. */
895 static void mvneta_max_rx_size_set(struct mvneta_port *pp, int max_rx_size)
896 {
897 	u32 val;
898 
899 	val =  mvreg_read(pp, MVNETA_GMAC_CTRL_0);
900 	val &= ~MVNETA_GMAC_MAX_RX_SIZE_MASK;
901 	val |= ((max_rx_size - MVNETA_MH_SIZE) / 2) <<
902 		MVNETA_GMAC_MAX_RX_SIZE_SHIFT;
903 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
904 }
905 
906 
907 /* Set rx queue offset */
908 static void mvneta_rxq_offset_set(struct mvneta_port *pp,
909 				  struct mvneta_rx_queue *rxq,
910 				  int offset)
911 {
912 	u32 val;
913 
914 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
915 	val &= ~MVNETA_RXQ_PKT_OFFSET_ALL_MASK;
916 
917 	/* Offset is in */
918 	val |= MVNETA_RXQ_PKT_OFFSET_MASK(offset >> 3);
919 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
920 }
921 
922 
923 /* Tx descriptors helper methods */
924 
925 /* Update HW with number of TX descriptors to be sent */
926 static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
927 				     struct mvneta_tx_queue *txq,
928 				     int pend_desc)
929 {
930 	u32 val;
931 
932 	pend_desc += txq->pending;
933 
934 	/* Only 255 Tx descriptors can be added at once */
935 	do {
936 		val = min(pend_desc, 255);
937 		mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
938 		pend_desc -= val;
939 	} while (pend_desc > 0);
940 	txq->pending = 0;
941 }
942 
943 /* Get pointer to next TX descriptor to be processed (send) by HW */
944 static struct mvneta_tx_desc *
945 mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
946 {
947 	int tx_desc = txq->next_desc_to_proc;
948 
949 	txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
950 	return txq->descs + tx_desc;
951 }
952 
953 /* Release the last allocated TX descriptor. Useful to handle DMA
954  * mapping failures in the TX path.
955  */
956 static void mvneta_txq_desc_put(struct mvneta_tx_queue *txq)
957 {
958 	if (txq->next_desc_to_proc == 0)
959 		txq->next_desc_to_proc = txq->last_desc - 1;
960 	else
961 		txq->next_desc_to_proc--;
962 }
963 
964 /* Set rxq buf size */
965 static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
966 				    struct mvneta_rx_queue *rxq,
967 				    int buf_size)
968 {
969 	u32 val;
970 
971 	val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
972 
973 	val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
974 	val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
975 
976 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
977 }
978 
979 /* Disable buffer management (BM) */
980 static void mvneta_rxq_bm_disable(struct mvneta_port *pp,
981 				  struct mvneta_rx_queue *rxq)
982 {
983 	u32 val;
984 
985 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
986 	val &= ~MVNETA_RXQ_HW_BUF_ALLOC;
987 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
988 }
989 
990 /* Enable buffer management (BM) */
991 static void mvneta_rxq_bm_enable(struct mvneta_port *pp,
992 				 struct mvneta_rx_queue *rxq)
993 {
994 	u32 val;
995 
996 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
997 	val |= MVNETA_RXQ_HW_BUF_ALLOC;
998 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
999 }
1000 
1001 /* Notify HW about port's assignment of pool for bigger packets */
1002 static void mvneta_rxq_long_pool_set(struct mvneta_port *pp,
1003 				     struct mvneta_rx_queue *rxq)
1004 {
1005 	u32 val;
1006 
1007 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
1008 	val &= ~MVNETA_RXQ_LONG_POOL_ID_MASK;
1009 	val |= (pp->pool_long->id << MVNETA_RXQ_LONG_POOL_ID_SHIFT);
1010 
1011 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
1012 }
1013 
1014 /* Notify HW about port's assignment of pool for smaller packets */
1015 static void mvneta_rxq_short_pool_set(struct mvneta_port *pp,
1016 				      struct mvneta_rx_queue *rxq)
1017 {
1018 	u32 val;
1019 
1020 	val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
1021 	val &= ~MVNETA_RXQ_SHORT_POOL_ID_MASK;
1022 	val |= (pp->pool_short->id << MVNETA_RXQ_SHORT_POOL_ID_SHIFT);
1023 
1024 	mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
1025 }
1026 
1027 /* Set port's receive buffer size for assigned BM pool */
1028 static inline void mvneta_bm_pool_bufsize_set(struct mvneta_port *pp,
1029 					      int buf_size,
1030 					      u8 pool_id)
1031 {
1032 	u32 val;
1033 
1034 	if (!IS_ALIGNED(buf_size, 8)) {
1035 		dev_warn(pp->dev->dev.parent,
1036 			 "illegal buf_size value %d, round to %d\n",
1037 			 buf_size, ALIGN(buf_size, 8));
1038 		buf_size = ALIGN(buf_size, 8);
1039 	}
1040 
1041 	val = mvreg_read(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id));
1042 	val |= buf_size & MVNETA_PORT_POOL_BUFFER_SZ_MASK;
1043 	mvreg_write(pp, MVNETA_PORT_POOL_BUFFER_SZ_REG(pool_id), val);
1044 }
1045 
1046 /* Configure MBUS window in order to enable access BM internal SRAM */
1047 static int mvneta_mbus_io_win_set(struct mvneta_port *pp, u32 base, u32 wsize,
1048 				  u8 target, u8 attr)
1049 {
1050 	u32 win_enable, win_protect;
1051 	int i;
1052 
1053 	win_enable = mvreg_read(pp, MVNETA_BASE_ADDR_ENABLE);
1054 
1055 	if (pp->bm_win_id < 0) {
1056 		/* Find first not occupied window */
1057 		for (i = 0; i < MVNETA_MAX_DECODE_WIN; i++) {
1058 			if (win_enable & (1 << i)) {
1059 				pp->bm_win_id = i;
1060 				break;
1061 			}
1062 		}
1063 		if (i == MVNETA_MAX_DECODE_WIN)
1064 			return -ENOMEM;
1065 	} else {
1066 		i = pp->bm_win_id;
1067 	}
1068 
1069 	mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
1070 	mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
1071 
1072 	if (i < 4)
1073 		mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
1074 
1075 	mvreg_write(pp, MVNETA_WIN_BASE(i), (base & 0xffff0000) |
1076 		    (attr << 8) | target);
1077 
1078 	mvreg_write(pp, MVNETA_WIN_SIZE(i), (wsize - 1) & 0xffff0000);
1079 
1080 	win_protect = mvreg_read(pp, MVNETA_ACCESS_PROTECT_ENABLE);
1081 	win_protect |= 3 << (2 * i);
1082 	mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
1083 
1084 	win_enable &= ~(1 << i);
1085 	mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
1086 
1087 	return 0;
1088 }
1089 
1090 static int mvneta_bm_port_mbus_init(struct mvneta_port *pp)
1091 {
1092 	u32 wsize;
1093 	u8 target, attr;
1094 	int err;
1095 
1096 	/* Get BM window information */
1097 	err = mvebu_mbus_get_io_win_info(pp->bm_priv->bppi_phys_addr, &wsize,
1098 					 &target, &attr);
1099 	if (err < 0)
1100 		return err;
1101 
1102 	pp->bm_win_id = -1;
1103 
1104 	/* Open NETA -> BM window */
1105 	err = mvneta_mbus_io_win_set(pp, pp->bm_priv->bppi_phys_addr, wsize,
1106 				     target, attr);
1107 	if (err < 0) {
1108 		netdev_info(pp->dev, "fail to configure mbus window to BM\n");
1109 		return err;
1110 	}
1111 	return 0;
1112 }
1113 
1114 /* Assign and initialize pools for port. In case of fail
1115  * buffer manager will remain disabled for current port.
1116  */
1117 static int mvneta_bm_port_init(struct platform_device *pdev,
1118 			       struct mvneta_port *pp)
1119 {
1120 	struct device_node *dn = pdev->dev.of_node;
1121 	u32 long_pool_id, short_pool_id;
1122 
1123 	if (!pp->neta_armada3700) {
1124 		int ret;
1125 
1126 		ret = mvneta_bm_port_mbus_init(pp);
1127 		if (ret)
1128 			return ret;
1129 	}
1130 
1131 	if (of_property_read_u32(dn, "bm,pool-long", &long_pool_id)) {
1132 		netdev_info(pp->dev, "missing long pool id\n");
1133 		return -EINVAL;
1134 	}
1135 
1136 	/* Create port's long pool depending on mtu */
1137 	pp->pool_long = mvneta_bm_pool_use(pp->bm_priv, long_pool_id,
1138 					   MVNETA_BM_LONG, pp->id,
1139 					   MVNETA_RX_PKT_SIZE(pp->dev->mtu));
1140 	if (!pp->pool_long) {
1141 		netdev_info(pp->dev, "fail to obtain long pool for port\n");
1142 		return -ENOMEM;
1143 	}
1144 
1145 	pp->pool_long->port_map |= 1 << pp->id;
1146 
1147 	mvneta_bm_pool_bufsize_set(pp, pp->pool_long->buf_size,
1148 				   pp->pool_long->id);
1149 
1150 	/* If short pool id is not defined, assume using single pool */
1151 	if (of_property_read_u32(dn, "bm,pool-short", &short_pool_id))
1152 		short_pool_id = long_pool_id;
1153 
1154 	/* Create port's short pool */
1155 	pp->pool_short = mvneta_bm_pool_use(pp->bm_priv, short_pool_id,
1156 					    MVNETA_BM_SHORT, pp->id,
1157 					    MVNETA_BM_SHORT_PKT_SIZE);
1158 	if (!pp->pool_short) {
1159 		netdev_info(pp->dev, "fail to obtain short pool for port\n");
1160 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1161 		return -ENOMEM;
1162 	}
1163 
1164 	if (short_pool_id != long_pool_id) {
1165 		pp->pool_short->port_map |= 1 << pp->id;
1166 		mvneta_bm_pool_bufsize_set(pp, pp->pool_short->buf_size,
1167 					   pp->pool_short->id);
1168 	}
1169 
1170 	return 0;
1171 }
1172 
1173 /* Update settings of a pool for bigger packets */
1174 static void mvneta_bm_update_mtu(struct mvneta_port *pp, int mtu)
1175 {
1176 	struct mvneta_bm_pool *bm_pool = pp->pool_long;
1177 	struct hwbm_pool *hwbm_pool = &bm_pool->hwbm_pool;
1178 	int num;
1179 
1180 	/* Release all buffers from long pool */
1181 	mvneta_bm_bufs_free(pp->bm_priv, bm_pool, 1 << pp->id);
1182 	if (hwbm_pool->buf_num) {
1183 		WARN(1, "cannot free all buffers in pool %d\n",
1184 		     bm_pool->id);
1185 		goto bm_mtu_err;
1186 	}
1187 
1188 	bm_pool->pkt_size = MVNETA_RX_PKT_SIZE(mtu);
1189 	bm_pool->buf_size = MVNETA_RX_BUF_SIZE(bm_pool->pkt_size);
1190 	hwbm_pool->frag_size = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1191 			SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(bm_pool->pkt_size));
1192 
1193 	/* Fill entire long pool */
1194 	num = hwbm_pool_add(hwbm_pool, hwbm_pool->size);
1195 	if (num != hwbm_pool->size) {
1196 		WARN(1, "pool %d: %d of %d allocated\n",
1197 		     bm_pool->id, num, hwbm_pool->size);
1198 		goto bm_mtu_err;
1199 	}
1200 	mvneta_bm_pool_bufsize_set(pp, bm_pool->buf_size, bm_pool->id);
1201 
1202 	return;
1203 
1204 bm_mtu_err:
1205 	mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
1206 	mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short, 1 << pp->id);
1207 
1208 	pp->bm_priv = NULL;
1209 	pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
1210 	mvreg_write(pp, MVNETA_ACC_MODE, MVNETA_ACC_MODE_EXT1);
1211 	netdev_info(pp->dev, "fail to update MTU, fall back to software BM\n");
1212 }
1213 
1214 /* Start the Ethernet port RX and TX activity */
1215 static void mvneta_port_up(struct mvneta_port *pp)
1216 {
1217 	int queue;
1218 	u32 q_map;
1219 
1220 	/* Enable all initialized TXs. */
1221 	q_map = 0;
1222 	for (queue = 0; queue < txq_number; queue++) {
1223 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
1224 		if (txq->descs)
1225 			q_map |= (1 << queue);
1226 	}
1227 	mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
1228 
1229 	q_map = 0;
1230 	/* Enable all initialized RXQs. */
1231 	for (queue = 0; queue < rxq_number; queue++) {
1232 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
1233 
1234 		if (rxq->descs)
1235 			q_map |= (1 << queue);
1236 	}
1237 	mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
1238 }
1239 
1240 /* Stop the Ethernet port activity */
1241 static void mvneta_port_down(struct mvneta_port *pp)
1242 {
1243 	u32 val;
1244 	int count;
1245 
1246 	/* Stop Rx port activity. Check port Rx activity. */
1247 	val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
1248 
1249 	/* Issue stop command for active channels only */
1250 	if (val != 0)
1251 		mvreg_write(pp, MVNETA_RXQ_CMD,
1252 			    val << MVNETA_RXQ_DISABLE_SHIFT);
1253 
1254 	/* Wait for all Rx activity to terminate. */
1255 	count = 0;
1256 	do {
1257 		if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
1258 			netdev_warn(pp->dev,
1259 				    "TIMEOUT for RX stopped ! rx_queue_cmd: 0x%08x\n",
1260 				    val);
1261 			break;
1262 		}
1263 		mdelay(1);
1264 
1265 		val = mvreg_read(pp, MVNETA_RXQ_CMD);
1266 	} while (val & MVNETA_RXQ_ENABLE_MASK);
1267 
1268 	/* Stop Tx port activity. Check port Tx activity. Issue stop
1269 	 * command for active channels only
1270 	 */
1271 	val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
1272 
1273 	if (val != 0)
1274 		mvreg_write(pp, MVNETA_TXQ_CMD,
1275 			    (val << MVNETA_TXQ_DISABLE_SHIFT));
1276 
1277 	/* Wait for all Tx activity to terminate. */
1278 	count = 0;
1279 	do {
1280 		if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
1281 			netdev_warn(pp->dev,
1282 				    "TIMEOUT for TX stopped status=0x%08x\n",
1283 				    val);
1284 			break;
1285 		}
1286 		mdelay(1);
1287 
1288 		/* Check TX Command reg that all Txqs are stopped */
1289 		val = mvreg_read(pp, MVNETA_TXQ_CMD);
1290 
1291 	} while (val & MVNETA_TXQ_ENABLE_MASK);
1292 
1293 	/* Double check to verify that TX FIFO is empty */
1294 	count = 0;
1295 	do {
1296 		if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
1297 			netdev_warn(pp->dev,
1298 				    "TX FIFO empty timeout status=0x%08x\n",
1299 				    val);
1300 			break;
1301 		}
1302 		mdelay(1);
1303 
1304 		val = mvreg_read(pp, MVNETA_PORT_STATUS);
1305 	} while (!(val & MVNETA_TX_FIFO_EMPTY) &&
1306 		 (val & MVNETA_TX_IN_PRGRS));
1307 
1308 	udelay(200);
1309 }
1310 
1311 /* Enable the port by setting the port enable bit of the MAC control register */
1312 static void mvneta_port_enable(struct mvneta_port *pp)
1313 {
1314 	u32 val;
1315 
1316 	/* Enable port */
1317 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1318 	val |= MVNETA_GMAC0_PORT_ENABLE;
1319 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1320 }
1321 
1322 /* Disable the port and wait for about 200 usec before retuning */
1323 static void mvneta_port_disable(struct mvneta_port *pp)
1324 {
1325 	u32 val;
1326 
1327 	/* Reset the Enable bit in the Serial Control Register */
1328 	val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
1329 	val &= ~MVNETA_GMAC0_PORT_ENABLE;
1330 	mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
1331 
1332 	udelay(200);
1333 }
1334 
1335 /* Multicast tables methods */
1336 
1337 /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
1338 static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
1339 {
1340 	int offset;
1341 	u32 val;
1342 
1343 	if (queue == -1) {
1344 		val = 0;
1345 	} else {
1346 		val = 0x1 | (queue << 1);
1347 		val |= (val << 24) | (val << 16) | (val << 8);
1348 	}
1349 
1350 	for (offset = 0; offset <= 0xc; offset += 4)
1351 		mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
1352 }
1353 
1354 /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
1355 static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
1356 {
1357 	int offset;
1358 	u32 val;
1359 
1360 	if (queue == -1) {
1361 		val = 0;
1362 	} else {
1363 		val = 0x1 | (queue << 1);
1364 		val |= (val << 24) | (val << 16) | (val << 8);
1365 	}
1366 
1367 	for (offset = 0; offset <= 0xfc; offset += 4)
1368 		mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
1369 
1370 }
1371 
1372 /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
1373 static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
1374 {
1375 	int offset;
1376 	u32 val;
1377 
1378 	if (queue == -1) {
1379 		memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
1380 		val = 0;
1381 	} else {
1382 		memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
1383 		val = 0x1 | (queue << 1);
1384 		val |= (val << 24) | (val << 16) | (val << 8);
1385 	}
1386 
1387 	for (offset = 0; offset <= 0xfc; offset += 4)
1388 		mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
1389 }
1390 
1391 static void mvneta_percpu_unmask_interrupt(void *arg)
1392 {
1393 	struct mvneta_port *pp = arg;
1394 
1395 	/* All the queue are unmasked, but actually only the ones
1396 	 * mapped to this CPU will be unmasked
1397 	 */
1398 	mvreg_write(pp, MVNETA_INTR_NEW_MASK,
1399 		    MVNETA_RX_INTR_MASK_ALL |
1400 		    MVNETA_TX_INTR_MASK_ALL |
1401 		    MVNETA_MISCINTR_INTR_MASK);
1402 }
1403 
1404 static void mvneta_percpu_mask_interrupt(void *arg)
1405 {
1406 	struct mvneta_port *pp = arg;
1407 
1408 	/* All the queue are masked, but actually only the ones
1409 	 * mapped to this CPU will be masked
1410 	 */
1411 	mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
1412 	mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
1413 	mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
1414 }
1415 
1416 static void mvneta_percpu_clear_intr_cause(void *arg)
1417 {
1418 	struct mvneta_port *pp = arg;
1419 
1420 	/* All the queue are cleared, but actually only the ones
1421 	 * mapped to this CPU will be cleared
1422 	 */
1423 	mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
1424 	mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
1425 	mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
1426 }
1427 
1428 /* This method sets defaults to the NETA port:
1429  *	Clears interrupt Cause and Mask registers.
1430  *	Clears all MAC tables.
1431  *	Sets defaults to all registers.
1432  *	Resets RX and TX descriptor rings.
1433  *	Resets PHY.
1434  * This method can be called after mvneta_port_down() to return the port
1435  *	settings to defaults.
1436  */
1437 static void mvneta_defaults_set(struct mvneta_port *pp)
1438 {
1439 	int cpu;
1440 	int queue;
1441 	u32 val;
1442 	int max_cpu = num_present_cpus();
1443 
1444 	/* Clear all Cause registers */
1445 	on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
1446 
1447 	/* Mask all interrupts */
1448 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
1449 	mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
1450 
1451 	/* Enable MBUS Retry bit16 */
1452 	mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
1453 
1454 	/* Set CPU queue access map. CPUs are assigned to the RX and
1455 	 * TX queues modulo their number. If there is only one TX
1456 	 * queue then it is assigned to the CPU associated to the
1457 	 * default RX queue.
1458 	 */
1459 	for_each_present_cpu(cpu) {
1460 		int rxq_map = 0, txq_map = 0;
1461 		int rxq, txq;
1462 		if (!pp->neta_armada3700) {
1463 			for (rxq = 0; rxq < rxq_number; rxq++)
1464 				if ((rxq % max_cpu) == cpu)
1465 					rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
1466 
1467 			for (txq = 0; txq < txq_number; txq++)
1468 				if ((txq % max_cpu) == cpu)
1469 					txq_map |= MVNETA_CPU_TXQ_ACCESS(txq);
1470 
1471 			/* With only one TX queue we configure a special case
1472 			 * which will allow to get all the irq on a single
1473 			 * CPU
1474 			 */
1475 			if (txq_number == 1)
1476 				txq_map = (cpu == pp->rxq_def) ?
1477 					MVNETA_CPU_TXQ_ACCESS(1) : 0;
1478 
1479 		} else {
1480 			txq_map = MVNETA_CPU_TXQ_ACCESS_ALL_MASK;
1481 			rxq_map = MVNETA_CPU_RXQ_ACCESS_ALL_MASK;
1482 		}
1483 
1484 		mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
1485 	}
1486 
1487 	/* Reset RX and TX DMAs */
1488 	mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
1489 	mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
1490 
1491 	/* Disable Legacy WRR, Disable EJP, Release from reset */
1492 	mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
1493 	for (queue = 0; queue < txq_number; queue++) {
1494 		mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
1495 		mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
1496 	}
1497 
1498 	mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
1499 	mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
1500 
1501 	/* Set Port Acceleration Mode */
1502 	if (pp->bm_priv)
1503 		/* HW buffer management + legacy parser */
1504 		val = MVNETA_ACC_MODE_EXT2;
1505 	else
1506 		/* SW buffer management + legacy parser */
1507 		val = MVNETA_ACC_MODE_EXT1;
1508 	mvreg_write(pp, MVNETA_ACC_MODE, val);
1509 
1510 	if (pp->bm_priv)
1511 		mvreg_write(pp, MVNETA_BM_ADDRESS, pp->bm_priv->bppi_phys_addr);
1512 
1513 	/* Update val of portCfg register accordingly with all RxQueue types */
1514 	val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
1515 	mvreg_write(pp, MVNETA_PORT_CONFIG, val);
1516 
1517 	val = 0;
1518 	mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
1519 	mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
1520 
1521 	/* Build PORT_SDMA_CONFIG_REG */
1522 	val = 0;
1523 
1524 	/* Default burst size */
1525 	val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1526 	val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1527 	val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
1528 
1529 #if defined(__BIG_ENDIAN)
1530 	val |= MVNETA_DESC_SWAP;
1531 #endif
1532 
1533 	/* Assign port SDMA configuration */
1534 	mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
1535 
1536 	/* Disable PHY polling in hardware, since we're using the
1537 	 * kernel phylib to do this.
1538 	 */
1539 	val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
1540 	val &= ~MVNETA_PHY_POLLING_ENABLE;
1541 	mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
1542 
1543 	mvneta_set_ucast_table(pp, -1);
1544 	mvneta_set_special_mcast_table(pp, -1);
1545 	mvneta_set_other_mcast_table(pp, -1);
1546 
1547 	/* Set port interrupt enable register - default enable all */
1548 	mvreg_write(pp, MVNETA_INTR_ENABLE,
1549 		    (MVNETA_RXQ_INTR_ENABLE_ALL_MASK
1550 		     | MVNETA_TXQ_INTR_ENABLE_ALL_MASK));
1551 
1552 	mvneta_mib_counters_clear(pp);
1553 }
1554 
1555 /* Set max sizes for tx queues */
1556 static void mvneta_txq_max_tx_size_set(struct mvneta_port *pp, int max_tx_size)
1557 
1558 {
1559 	u32 val, size, mtu;
1560 	int queue;
1561 
1562 	mtu = max_tx_size * 8;
1563 	if (mtu > MVNETA_TX_MTU_MAX)
1564 		mtu = MVNETA_TX_MTU_MAX;
1565 
1566 	/* Set MTU */
1567 	val = mvreg_read(pp, MVNETA_TX_MTU);
1568 	val &= ~MVNETA_TX_MTU_MAX;
1569 	val |= mtu;
1570 	mvreg_write(pp, MVNETA_TX_MTU, val);
1571 
1572 	/* TX token size and all TXQs token size must be larger that MTU */
1573 	val = mvreg_read(pp, MVNETA_TX_TOKEN_SIZE);
1574 
1575 	size = val & MVNETA_TX_TOKEN_SIZE_MAX;
1576 	if (size < mtu) {
1577 		size = mtu;
1578 		val &= ~MVNETA_TX_TOKEN_SIZE_MAX;
1579 		val |= size;
1580 		mvreg_write(pp, MVNETA_TX_TOKEN_SIZE, val);
1581 	}
1582 	for (queue = 0; queue < txq_number; queue++) {
1583 		val = mvreg_read(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue));
1584 
1585 		size = val & MVNETA_TXQ_TOKEN_SIZE_MAX;
1586 		if (size < mtu) {
1587 			size = mtu;
1588 			val &= ~MVNETA_TXQ_TOKEN_SIZE_MAX;
1589 			val |= size;
1590 			mvreg_write(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue), val);
1591 		}
1592 	}
1593 }
1594 
1595 /* Set unicast address */
1596 static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
1597 				  int queue)
1598 {
1599 	unsigned int unicast_reg;
1600 	unsigned int tbl_offset;
1601 	unsigned int reg_offset;
1602 
1603 	/* Locate the Unicast table entry */
1604 	last_nibble = (0xf & last_nibble);
1605 
1606 	/* offset from unicast tbl base */
1607 	tbl_offset = (last_nibble / 4) * 4;
1608 
1609 	/* offset within the above reg  */
1610 	reg_offset = last_nibble % 4;
1611 
1612 	unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
1613 
1614 	if (queue == -1) {
1615 		/* Clear accepts frame bit at specified unicast DA tbl entry */
1616 		unicast_reg &= ~(0xff << (8 * reg_offset));
1617 	} else {
1618 		unicast_reg &= ~(0xff << (8 * reg_offset));
1619 		unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
1620 	}
1621 
1622 	mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
1623 }
1624 
1625 /* Set mac address */
1626 static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
1627 				int queue)
1628 {
1629 	unsigned int mac_h;
1630 	unsigned int mac_l;
1631 
1632 	if (queue != -1) {
1633 		mac_l = (addr[4] << 8) | (addr[5]);
1634 		mac_h = (addr[0] << 24) | (addr[1] << 16) |
1635 			(addr[2] << 8) | (addr[3] << 0);
1636 
1637 		mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
1638 		mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
1639 	}
1640 
1641 	/* Accept frames of this address */
1642 	mvneta_set_ucast_addr(pp, addr[5], queue);
1643 }
1644 
1645 /* Set the number of packets that will be received before RX interrupt
1646  * will be generated by HW.
1647  */
1648 static void mvneta_rx_pkts_coal_set(struct mvneta_port *pp,
1649 				    struct mvneta_rx_queue *rxq, u32 value)
1650 {
1651 	mvreg_write(pp, MVNETA_RXQ_THRESHOLD_REG(rxq->id),
1652 		    value | MVNETA_RXQ_NON_OCCUPIED(0));
1653 }
1654 
1655 /* Set the time delay in usec before RX interrupt will be generated by
1656  * HW.
1657  */
1658 static void mvneta_rx_time_coal_set(struct mvneta_port *pp,
1659 				    struct mvneta_rx_queue *rxq, u32 value)
1660 {
1661 	u32 val;
1662 	unsigned long clk_rate;
1663 
1664 	clk_rate = clk_get_rate(pp->clk);
1665 	val = (clk_rate / 1000000) * value;
1666 
1667 	mvreg_write(pp, MVNETA_RXQ_TIME_COAL_REG(rxq->id), val);
1668 }
1669 
1670 /* Set threshold for TX_DONE pkts coalescing */
1671 static void mvneta_tx_done_pkts_coal_set(struct mvneta_port *pp,
1672 					 struct mvneta_tx_queue *txq, u32 value)
1673 {
1674 	u32 val;
1675 
1676 	val = mvreg_read(pp, MVNETA_TXQ_SIZE_REG(txq->id));
1677 
1678 	val &= ~MVNETA_TXQ_SENT_THRESH_ALL_MASK;
1679 	val |= MVNETA_TXQ_SENT_THRESH_MASK(value);
1680 
1681 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), val);
1682 }
1683 
1684 /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
1685 static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
1686 				u32 phys_addr, void *virt_addr,
1687 				struct mvneta_rx_queue *rxq)
1688 {
1689 	int i;
1690 
1691 	rx_desc->buf_phys_addr = phys_addr;
1692 	i = rx_desc - rxq->descs;
1693 	rxq->buf_virt_addr[i] = virt_addr;
1694 }
1695 
1696 /* Decrement sent descriptors counter */
1697 static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
1698 				     struct mvneta_tx_queue *txq,
1699 				     int sent_desc)
1700 {
1701 	u32 val;
1702 
1703 	/* Only 255 TX descriptors can be updated at once */
1704 	while (sent_desc > 0xff) {
1705 		val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
1706 		mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1707 		sent_desc = sent_desc - 0xff;
1708 	}
1709 
1710 	val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
1711 	mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1712 }
1713 
1714 /* Get number of TX descriptors already sent by HW */
1715 static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
1716 					struct mvneta_tx_queue *txq)
1717 {
1718 	u32 val;
1719 	int sent_desc;
1720 
1721 	val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
1722 	sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
1723 		MVNETA_TXQ_SENT_DESC_SHIFT;
1724 
1725 	return sent_desc;
1726 }
1727 
1728 /* Get number of sent descriptors and decrement counter.
1729  *  The number of sent descriptors is returned.
1730  */
1731 static int mvneta_txq_sent_desc_proc(struct mvneta_port *pp,
1732 				     struct mvneta_tx_queue *txq)
1733 {
1734 	int sent_desc;
1735 
1736 	/* Get number of sent descriptors */
1737 	sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1738 
1739 	/* Decrement sent descriptors counter */
1740 	if (sent_desc)
1741 		mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
1742 
1743 	return sent_desc;
1744 }
1745 
1746 /* Set TXQ descriptors fields relevant for CSUM calculation */
1747 static u32 mvneta_txq_desc_csum(int l3_offs, int l3_proto,
1748 				int ip_hdr_len, int l4_proto)
1749 {
1750 	u32 command;
1751 
1752 	/* Fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
1753 	 * G_L4_chk, L4_type; required only for checksum
1754 	 * calculation
1755 	 */
1756 	command =  l3_offs    << MVNETA_TX_L3_OFF_SHIFT;
1757 	command |= ip_hdr_len << MVNETA_TX_IP_HLEN_SHIFT;
1758 
1759 	if (l3_proto == htons(ETH_P_IP))
1760 		command |= MVNETA_TXD_IP_CSUM;
1761 	else
1762 		command |= MVNETA_TX_L3_IP6;
1763 
1764 	if (l4_proto == IPPROTO_TCP)
1765 		command |=  MVNETA_TX_L4_CSUM_FULL;
1766 	else if (l4_proto == IPPROTO_UDP)
1767 		command |= MVNETA_TX_L4_UDP | MVNETA_TX_L4_CSUM_FULL;
1768 	else
1769 		command |= MVNETA_TX_L4_CSUM_NOT;
1770 
1771 	return command;
1772 }
1773 
1774 
1775 /* Display more error info */
1776 static void mvneta_rx_error(struct mvneta_port *pp,
1777 			    struct mvneta_rx_desc *rx_desc)
1778 {
1779 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1780 	u32 status = rx_desc->status;
1781 
1782 	/* update per-cpu counter */
1783 	u64_stats_update_begin(&stats->syncp);
1784 	stats->rx_errors++;
1785 	u64_stats_update_end(&stats->syncp);
1786 
1787 	switch (status & MVNETA_RXD_ERR_CODE_MASK) {
1788 	case MVNETA_RXD_ERR_CRC:
1789 		netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
1790 			   status, rx_desc->data_size);
1791 		break;
1792 	case MVNETA_RXD_ERR_OVERRUN:
1793 		netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
1794 			   status, rx_desc->data_size);
1795 		break;
1796 	case MVNETA_RXD_ERR_LEN:
1797 		netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
1798 			   status, rx_desc->data_size);
1799 		break;
1800 	case MVNETA_RXD_ERR_RESOURCE:
1801 		netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
1802 			   status, rx_desc->data_size);
1803 		break;
1804 	}
1805 }
1806 
1807 /* Handle RX checksum offload based on the descriptor's status */
1808 static int mvneta_rx_csum(struct mvneta_port *pp, u32 status)
1809 {
1810 	if ((pp->dev->features & NETIF_F_RXCSUM) &&
1811 	    (status & MVNETA_RXD_L3_IP4) &&
1812 	    (status & MVNETA_RXD_L4_CSUM_OK))
1813 		return CHECKSUM_UNNECESSARY;
1814 
1815 	return CHECKSUM_NONE;
1816 }
1817 
1818 /* Return tx queue pointer (find last set bit) according to <cause> returned
1819  * form tx_done reg. <cause> must not be null. The return value is always a
1820  * valid queue for matching the first one found in <cause>.
1821  */
1822 static struct mvneta_tx_queue *mvneta_tx_done_policy(struct mvneta_port *pp,
1823 						     u32 cause)
1824 {
1825 	int queue = fls(cause) - 1;
1826 
1827 	return &pp->txqs[queue];
1828 }
1829 
1830 /* Free tx queue skbuffs */
1831 static void mvneta_txq_bufs_free(struct mvneta_port *pp,
1832 				 struct mvneta_tx_queue *txq, int num,
1833 				 struct netdev_queue *nq, bool napi)
1834 {
1835 	unsigned int bytes_compl = 0, pkts_compl = 0;
1836 	struct xdp_frame_bulk bq;
1837 	int i;
1838 
1839 	xdp_frame_bulk_init(&bq);
1840 
1841 	rcu_read_lock(); /* need for xdp_return_frame_bulk */
1842 
1843 	for (i = 0; i < num; i++) {
1844 		struct mvneta_tx_buf *buf = &txq->buf[txq->txq_get_index];
1845 		struct mvneta_tx_desc *tx_desc = txq->descs +
1846 			txq->txq_get_index;
1847 
1848 		mvneta_txq_inc_get(txq);
1849 
1850 		if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr) &&
1851 		    buf->type != MVNETA_TYPE_XDP_TX)
1852 			dma_unmap_single(pp->dev->dev.parent,
1853 					 tx_desc->buf_phys_addr,
1854 					 tx_desc->data_size, DMA_TO_DEVICE);
1855 		if (buf->type == MVNETA_TYPE_SKB && buf->skb) {
1856 			bytes_compl += buf->skb->len;
1857 			pkts_compl++;
1858 			dev_kfree_skb_any(buf->skb);
1859 		} else if (buf->type == MVNETA_TYPE_XDP_TX ||
1860 			   buf->type == MVNETA_TYPE_XDP_NDO) {
1861 			if (napi && buf->type == MVNETA_TYPE_XDP_TX)
1862 				xdp_return_frame_rx_napi(buf->xdpf);
1863 			else
1864 				xdp_return_frame_bulk(buf->xdpf, &bq);
1865 		}
1866 	}
1867 	xdp_flush_frame_bulk(&bq);
1868 
1869 	rcu_read_unlock();
1870 
1871 	netdev_tx_completed_queue(nq, pkts_compl, bytes_compl);
1872 }
1873 
1874 /* Handle end of transmission */
1875 static void mvneta_txq_done(struct mvneta_port *pp,
1876 			   struct mvneta_tx_queue *txq)
1877 {
1878 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
1879 	int tx_done;
1880 
1881 	tx_done = mvneta_txq_sent_desc_proc(pp, txq);
1882 	if (!tx_done)
1883 		return;
1884 
1885 	mvneta_txq_bufs_free(pp, txq, tx_done, nq, true);
1886 
1887 	txq->count -= tx_done;
1888 
1889 	if (netif_tx_queue_stopped(nq)) {
1890 		if (txq->count <= txq->tx_wake_threshold)
1891 			netif_tx_wake_queue(nq);
1892 	}
1893 }
1894 
1895 /* Refill processing for SW buffer management */
1896 /* Allocate page per descriptor */
1897 static int mvneta_rx_refill(struct mvneta_port *pp,
1898 			    struct mvneta_rx_desc *rx_desc,
1899 			    struct mvneta_rx_queue *rxq,
1900 			    gfp_t gfp_mask)
1901 {
1902 	dma_addr_t phys_addr;
1903 	struct page *page;
1904 
1905 	page = page_pool_alloc_pages(rxq->page_pool,
1906 				     gfp_mask | __GFP_NOWARN);
1907 	if (!page)
1908 		return -ENOMEM;
1909 
1910 	phys_addr = page_pool_get_dma_addr(page) + pp->rx_offset_correction;
1911 	mvneta_rx_desc_fill(rx_desc, phys_addr, page, rxq);
1912 
1913 	return 0;
1914 }
1915 
1916 /* Handle tx checksum */
1917 static u32 mvneta_skb_tx_csum(struct mvneta_port *pp, struct sk_buff *skb)
1918 {
1919 	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1920 		int ip_hdr_len = 0;
1921 		__be16 l3_proto = vlan_get_protocol(skb);
1922 		u8 l4_proto;
1923 
1924 		if (l3_proto == htons(ETH_P_IP)) {
1925 			struct iphdr *ip4h = ip_hdr(skb);
1926 
1927 			/* Calculate IPv4 checksum and L4 checksum */
1928 			ip_hdr_len = ip4h->ihl;
1929 			l4_proto = ip4h->protocol;
1930 		} else if (l3_proto == htons(ETH_P_IPV6)) {
1931 			struct ipv6hdr *ip6h = ipv6_hdr(skb);
1932 
1933 			/* Read l4_protocol from one of IPv6 extra headers */
1934 			if (skb_network_header_len(skb) > 0)
1935 				ip_hdr_len = (skb_network_header_len(skb) >> 2);
1936 			l4_proto = ip6h->nexthdr;
1937 		} else
1938 			return MVNETA_TX_L4_CSUM_NOT;
1939 
1940 		return mvneta_txq_desc_csum(skb_network_offset(skb),
1941 					    l3_proto, ip_hdr_len, l4_proto);
1942 	}
1943 
1944 	return MVNETA_TX_L4_CSUM_NOT;
1945 }
1946 
1947 /* Drop packets received by the RXQ and free buffers */
1948 static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
1949 				 struct mvneta_rx_queue *rxq)
1950 {
1951 	int rx_done, i;
1952 
1953 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
1954 	if (rx_done)
1955 		mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
1956 
1957 	if (pp->bm_priv) {
1958 		for (i = 0; i < rx_done; i++) {
1959 			struct mvneta_rx_desc *rx_desc =
1960 						  mvneta_rxq_next_desc_get(rxq);
1961 			u8 pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
1962 			struct mvneta_bm_pool *bm_pool;
1963 
1964 			bm_pool = &pp->bm_priv->bm_pools[pool_id];
1965 			/* Return dropped buffer to the pool */
1966 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
1967 					      rx_desc->buf_phys_addr);
1968 		}
1969 		return;
1970 	}
1971 
1972 	for (i = 0; i < rxq->size; i++) {
1973 		struct mvneta_rx_desc *rx_desc = rxq->descs + i;
1974 		void *data = rxq->buf_virt_addr[i];
1975 		if (!data || !(rx_desc->buf_phys_addr))
1976 			continue;
1977 
1978 		page_pool_put_full_page(rxq->page_pool, data, false);
1979 	}
1980 	if (xdp_rxq_info_is_reg(&rxq->xdp_rxq))
1981 		xdp_rxq_info_unreg(&rxq->xdp_rxq);
1982 	page_pool_destroy(rxq->page_pool);
1983 	rxq->page_pool = NULL;
1984 }
1985 
1986 static void
1987 mvneta_update_stats(struct mvneta_port *pp,
1988 		    struct mvneta_stats *ps)
1989 {
1990 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1991 
1992 	u64_stats_update_begin(&stats->syncp);
1993 	stats->es.ps.rx_packets += ps->rx_packets;
1994 	stats->es.ps.rx_bytes += ps->rx_bytes;
1995 	/* xdp */
1996 	stats->es.ps.xdp_redirect += ps->xdp_redirect;
1997 	stats->es.ps.xdp_pass += ps->xdp_pass;
1998 	stats->es.ps.xdp_drop += ps->xdp_drop;
1999 	u64_stats_update_end(&stats->syncp);
2000 }
2001 
2002 static inline
2003 int mvneta_rx_refill_queue(struct mvneta_port *pp, struct mvneta_rx_queue *rxq)
2004 {
2005 	struct mvneta_rx_desc *rx_desc;
2006 	int curr_desc = rxq->first_to_refill;
2007 	int i;
2008 
2009 	for (i = 0; (i < rxq->refill_num) && (i < 64); i++) {
2010 		rx_desc = rxq->descs + curr_desc;
2011 		if (!(rx_desc->buf_phys_addr)) {
2012 			if (mvneta_rx_refill(pp, rx_desc, rxq, GFP_ATOMIC)) {
2013 				struct mvneta_pcpu_stats *stats;
2014 
2015 				pr_err("Can't refill queue %d. Done %d from %d\n",
2016 				       rxq->id, i, rxq->refill_num);
2017 
2018 				stats = this_cpu_ptr(pp->stats);
2019 				u64_stats_update_begin(&stats->syncp);
2020 				stats->es.refill_error++;
2021 				u64_stats_update_end(&stats->syncp);
2022 				break;
2023 			}
2024 		}
2025 		curr_desc = MVNETA_QUEUE_NEXT_DESC(rxq, curr_desc);
2026 	}
2027 	rxq->refill_num -= i;
2028 	rxq->first_to_refill = curr_desc;
2029 
2030 	return i;
2031 }
2032 
2033 static void
2034 mvneta_xdp_put_buff(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2035 		    struct xdp_buff *xdp, struct skb_shared_info *sinfo,
2036 		    int sync_len)
2037 {
2038 	int i;
2039 
2040 	for (i = 0; i < sinfo->nr_frags; i++)
2041 		page_pool_put_full_page(rxq->page_pool,
2042 					skb_frag_page(&sinfo->frags[i]), true);
2043 	page_pool_put_page(rxq->page_pool, virt_to_head_page(xdp->data),
2044 			   sync_len, true);
2045 }
2046 
2047 static int
2048 mvneta_xdp_submit_frame(struct mvneta_port *pp, struct mvneta_tx_queue *txq,
2049 			struct xdp_frame *xdpf, bool dma_map)
2050 {
2051 	struct mvneta_tx_desc *tx_desc;
2052 	struct mvneta_tx_buf *buf;
2053 	dma_addr_t dma_addr;
2054 
2055 	if (txq->count >= txq->tx_stop_threshold)
2056 		return MVNETA_XDP_DROPPED;
2057 
2058 	tx_desc = mvneta_txq_next_desc_get(txq);
2059 
2060 	buf = &txq->buf[txq->txq_put_index];
2061 	if (dma_map) {
2062 		/* ndo_xdp_xmit */
2063 		dma_addr = dma_map_single(pp->dev->dev.parent, xdpf->data,
2064 					  xdpf->len, DMA_TO_DEVICE);
2065 		if (dma_mapping_error(pp->dev->dev.parent, dma_addr)) {
2066 			mvneta_txq_desc_put(txq);
2067 			return MVNETA_XDP_DROPPED;
2068 		}
2069 		buf->type = MVNETA_TYPE_XDP_NDO;
2070 	} else {
2071 		struct page *page = virt_to_page(xdpf->data);
2072 
2073 		dma_addr = page_pool_get_dma_addr(page) +
2074 			   sizeof(*xdpf) + xdpf->headroom;
2075 		dma_sync_single_for_device(pp->dev->dev.parent, dma_addr,
2076 					   xdpf->len, DMA_BIDIRECTIONAL);
2077 		buf->type = MVNETA_TYPE_XDP_TX;
2078 	}
2079 	buf->xdpf = xdpf;
2080 
2081 	tx_desc->command = MVNETA_TXD_FLZ_DESC;
2082 	tx_desc->buf_phys_addr = dma_addr;
2083 	tx_desc->data_size = xdpf->len;
2084 
2085 	mvneta_txq_inc_put(txq);
2086 	txq->pending++;
2087 	txq->count++;
2088 
2089 	return MVNETA_XDP_TX;
2090 }
2091 
2092 static int
2093 mvneta_xdp_xmit_back(struct mvneta_port *pp, struct xdp_buff *xdp)
2094 {
2095 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2096 	struct mvneta_tx_queue *txq;
2097 	struct netdev_queue *nq;
2098 	struct xdp_frame *xdpf;
2099 	int cpu;
2100 	u32 ret;
2101 
2102 	xdpf = xdp_convert_buff_to_frame(xdp);
2103 	if (unlikely(!xdpf))
2104 		return MVNETA_XDP_DROPPED;
2105 
2106 	cpu = smp_processor_id();
2107 	txq = &pp->txqs[cpu % txq_number];
2108 	nq = netdev_get_tx_queue(pp->dev, txq->id);
2109 
2110 	__netif_tx_lock(nq, cpu);
2111 	ret = mvneta_xdp_submit_frame(pp, txq, xdpf, false);
2112 	if (ret == MVNETA_XDP_TX) {
2113 		u64_stats_update_begin(&stats->syncp);
2114 		stats->es.ps.tx_bytes += xdpf->len;
2115 		stats->es.ps.tx_packets++;
2116 		stats->es.ps.xdp_tx++;
2117 		u64_stats_update_end(&stats->syncp);
2118 
2119 		mvneta_txq_pend_desc_add(pp, txq, 0);
2120 	} else {
2121 		u64_stats_update_begin(&stats->syncp);
2122 		stats->es.ps.xdp_tx_err++;
2123 		u64_stats_update_end(&stats->syncp);
2124 	}
2125 	__netif_tx_unlock(nq);
2126 
2127 	return ret;
2128 }
2129 
2130 static int
2131 mvneta_xdp_xmit(struct net_device *dev, int num_frame,
2132 		struct xdp_frame **frames, u32 flags)
2133 {
2134 	struct mvneta_port *pp = netdev_priv(dev);
2135 	struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2136 	int i, nxmit_byte = 0, nxmit = 0;
2137 	int cpu = smp_processor_id();
2138 	struct mvneta_tx_queue *txq;
2139 	struct netdev_queue *nq;
2140 	u32 ret;
2141 
2142 	if (unlikely(test_bit(__MVNETA_DOWN, &pp->state)))
2143 		return -ENETDOWN;
2144 
2145 	if (unlikely(flags & ~XDP_XMIT_FLAGS_MASK))
2146 		return -EINVAL;
2147 
2148 	txq = &pp->txqs[cpu % txq_number];
2149 	nq = netdev_get_tx_queue(pp->dev, txq->id);
2150 
2151 	__netif_tx_lock(nq, cpu);
2152 	for (i = 0; i < num_frame; i++) {
2153 		ret = mvneta_xdp_submit_frame(pp, txq, frames[i], true);
2154 		if (ret != MVNETA_XDP_TX)
2155 			break;
2156 
2157 		nxmit_byte += frames[i]->len;
2158 		nxmit++;
2159 	}
2160 
2161 	if (unlikely(flags & XDP_XMIT_FLUSH))
2162 		mvneta_txq_pend_desc_add(pp, txq, 0);
2163 	__netif_tx_unlock(nq);
2164 
2165 	u64_stats_update_begin(&stats->syncp);
2166 	stats->es.ps.tx_bytes += nxmit_byte;
2167 	stats->es.ps.tx_packets += nxmit;
2168 	stats->es.ps.xdp_xmit += nxmit;
2169 	stats->es.ps.xdp_xmit_err += num_frame - nxmit;
2170 	u64_stats_update_end(&stats->syncp);
2171 
2172 	return nxmit;
2173 }
2174 
2175 static int
2176 mvneta_run_xdp(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2177 	       struct bpf_prog *prog, struct xdp_buff *xdp,
2178 	       u32 frame_sz, struct mvneta_stats *stats)
2179 {
2180 	struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2181 	unsigned int len, data_len, sync;
2182 	u32 ret, act;
2183 
2184 	len = xdp->data_end - xdp->data_hard_start - pp->rx_offset_correction;
2185 	data_len = xdp->data_end - xdp->data;
2186 	act = bpf_prog_run_xdp(prog, xdp);
2187 
2188 	/* Due xdp_adjust_tail: DMA sync for_device cover max len CPU touch */
2189 	sync = xdp->data_end - xdp->data_hard_start - pp->rx_offset_correction;
2190 	sync = max(sync, len);
2191 
2192 	switch (act) {
2193 	case XDP_PASS:
2194 		stats->xdp_pass++;
2195 		return MVNETA_XDP_PASS;
2196 	case XDP_REDIRECT: {
2197 		int err;
2198 
2199 		err = xdp_do_redirect(pp->dev, xdp, prog);
2200 		if (unlikely(err)) {
2201 			mvneta_xdp_put_buff(pp, rxq, xdp, sinfo, sync);
2202 			ret = MVNETA_XDP_DROPPED;
2203 		} else {
2204 			ret = MVNETA_XDP_REDIR;
2205 			stats->xdp_redirect++;
2206 		}
2207 		break;
2208 	}
2209 	case XDP_TX:
2210 		ret = mvneta_xdp_xmit_back(pp, xdp);
2211 		if (ret != MVNETA_XDP_TX)
2212 			mvneta_xdp_put_buff(pp, rxq, xdp, sinfo, sync);
2213 		break;
2214 	default:
2215 		bpf_warn_invalid_xdp_action(act);
2216 		fallthrough;
2217 	case XDP_ABORTED:
2218 		trace_xdp_exception(pp->dev, prog, act);
2219 		fallthrough;
2220 	case XDP_DROP:
2221 		mvneta_xdp_put_buff(pp, rxq, xdp, sinfo, sync);
2222 		ret = MVNETA_XDP_DROPPED;
2223 		stats->xdp_drop++;
2224 		break;
2225 	}
2226 
2227 	stats->rx_bytes += frame_sz + xdp->data_end - xdp->data - data_len;
2228 	stats->rx_packets++;
2229 
2230 	return ret;
2231 }
2232 
2233 static void
2234 mvneta_swbm_rx_frame(struct mvneta_port *pp,
2235 		     struct mvneta_rx_desc *rx_desc,
2236 		     struct mvneta_rx_queue *rxq,
2237 		     struct xdp_buff *xdp, int *size,
2238 		     struct page *page)
2239 {
2240 	unsigned char *data = page_address(page);
2241 	int data_len = -MVNETA_MH_SIZE, len;
2242 	struct net_device *dev = pp->dev;
2243 	enum dma_data_direction dma_dir;
2244 	struct skb_shared_info *sinfo;
2245 
2246 	if (*size > MVNETA_MAX_RX_BUF_SIZE) {
2247 		len = MVNETA_MAX_RX_BUF_SIZE;
2248 		data_len += len;
2249 	} else {
2250 		len = *size;
2251 		data_len += len - ETH_FCS_LEN;
2252 	}
2253 	*size = *size - len;
2254 
2255 	dma_dir = page_pool_get_dma_dir(rxq->page_pool);
2256 	dma_sync_single_for_cpu(dev->dev.parent,
2257 				rx_desc->buf_phys_addr,
2258 				len, dma_dir);
2259 
2260 	rx_desc->buf_phys_addr = 0;
2261 
2262 	/* Prefetch header */
2263 	prefetch(data);
2264 	xdp_prepare_buff(xdp, data, pp->rx_offset_correction + MVNETA_MH_SIZE,
2265 			 data_len, false);
2266 
2267 	sinfo = xdp_get_shared_info_from_buff(xdp);
2268 	sinfo->nr_frags = 0;
2269 }
2270 
2271 static void
2272 mvneta_swbm_add_rx_fragment(struct mvneta_port *pp,
2273 			    struct mvneta_rx_desc *rx_desc,
2274 			    struct mvneta_rx_queue *rxq,
2275 			    struct xdp_buff *xdp, int *size,
2276 			    struct skb_shared_info *xdp_sinfo,
2277 			    struct page *page)
2278 {
2279 	struct net_device *dev = pp->dev;
2280 	enum dma_data_direction dma_dir;
2281 	int data_len, len;
2282 
2283 	if (*size > MVNETA_MAX_RX_BUF_SIZE) {
2284 		len = MVNETA_MAX_RX_BUF_SIZE;
2285 		data_len = len;
2286 	} else {
2287 		len = *size;
2288 		data_len = len - ETH_FCS_LEN;
2289 	}
2290 	dma_dir = page_pool_get_dma_dir(rxq->page_pool);
2291 	dma_sync_single_for_cpu(dev->dev.parent,
2292 				rx_desc->buf_phys_addr,
2293 				len, dma_dir);
2294 	rx_desc->buf_phys_addr = 0;
2295 
2296 	if (data_len > 0 && xdp_sinfo->nr_frags < MAX_SKB_FRAGS) {
2297 		skb_frag_t *frag = &xdp_sinfo->frags[xdp_sinfo->nr_frags++];
2298 
2299 		skb_frag_off_set(frag, pp->rx_offset_correction);
2300 		skb_frag_size_set(frag, data_len);
2301 		__skb_frag_set_page(frag, page);
2302 
2303 		/* last fragment */
2304 		if (len == *size) {
2305 			struct skb_shared_info *sinfo;
2306 
2307 			sinfo = xdp_get_shared_info_from_buff(xdp);
2308 			sinfo->nr_frags = xdp_sinfo->nr_frags;
2309 			memcpy(sinfo->frags, xdp_sinfo->frags,
2310 			       sinfo->nr_frags * sizeof(skb_frag_t));
2311 		}
2312 	} else {
2313 		page_pool_put_full_page(rxq->page_pool, page, true);
2314 	}
2315 	*size -= len;
2316 }
2317 
2318 static struct sk_buff *
2319 mvneta_swbm_build_skb(struct mvneta_port *pp, struct page_pool *pool,
2320 		      struct xdp_buff *xdp, u32 desc_status)
2321 {
2322 	struct skb_shared_info *sinfo = xdp_get_shared_info_from_buff(xdp);
2323 	int i, num_frags = sinfo->nr_frags;
2324 	struct sk_buff *skb;
2325 
2326 	skb = build_skb(xdp->data_hard_start, PAGE_SIZE);
2327 	if (!skb)
2328 		return ERR_PTR(-ENOMEM);
2329 
2330 	skb_mark_for_recycle(skb, virt_to_page(xdp->data), pool);
2331 
2332 	skb_reserve(skb, xdp->data - xdp->data_hard_start);
2333 	skb_put(skb, xdp->data_end - xdp->data);
2334 	skb->ip_summed = mvneta_rx_csum(pp, desc_status);
2335 
2336 	for (i = 0; i < num_frags; i++) {
2337 		skb_frag_t *frag = &sinfo->frags[i];
2338 
2339 		skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
2340 				skb_frag_page(frag), skb_frag_off(frag),
2341 				skb_frag_size(frag), PAGE_SIZE);
2342 		/* We don't need to reset pp_recycle here. It's already set, so
2343 		 * just mark fragments for recycling.
2344 		 */
2345 		page_pool_store_mem_info(skb_frag_page(frag), pool);
2346 	}
2347 
2348 	return skb;
2349 }
2350 
2351 /* Main rx processing when using software buffer management */
2352 static int mvneta_rx_swbm(struct napi_struct *napi,
2353 			  struct mvneta_port *pp, int budget,
2354 			  struct mvneta_rx_queue *rxq)
2355 {
2356 	int rx_proc = 0, rx_todo, refill, size = 0;
2357 	struct net_device *dev = pp->dev;
2358 	struct skb_shared_info sinfo;
2359 	struct mvneta_stats ps = {};
2360 	struct bpf_prog *xdp_prog;
2361 	u32 desc_status, frame_sz;
2362 	struct xdp_buff xdp_buf;
2363 
2364 	xdp_init_buff(&xdp_buf, PAGE_SIZE, &rxq->xdp_rxq);
2365 	xdp_buf.data_hard_start = NULL;
2366 
2367 	sinfo.nr_frags = 0;
2368 
2369 	/* Get number of received packets */
2370 	rx_todo = mvneta_rxq_busy_desc_num_get(pp, rxq);
2371 
2372 	xdp_prog = READ_ONCE(pp->xdp_prog);
2373 
2374 	/* Fairness NAPI loop */
2375 	while (rx_proc < budget && rx_proc < rx_todo) {
2376 		struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
2377 		u32 rx_status, index;
2378 		struct sk_buff *skb;
2379 		struct page *page;
2380 
2381 		index = rx_desc - rxq->descs;
2382 		page = (struct page *)rxq->buf_virt_addr[index];
2383 
2384 		rx_status = rx_desc->status;
2385 		rx_proc++;
2386 		rxq->refill_num++;
2387 
2388 		if (rx_status & MVNETA_RXD_FIRST_DESC) {
2389 			/* Check errors only for FIRST descriptor */
2390 			if (rx_status & MVNETA_RXD_ERR_SUMMARY) {
2391 				mvneta_rx_error(pp, rx_desc);
2392 				goto next;
2393 			}
2394 
2395 			size = rx_desc->data_size;
2396 			frame_sz = size - ETH_FCS_LEN;
2397 			desc_status = rx_status;
2398 
2399 			mvneta_swbm_rx_frame(pp, rx_desc, rxq, &xdp_buf,
2400 					     &size, page);
2401 		} else {
2402 			if (unlikely(!xdp_buf.data_hard_start)) {
2403 				rx_desc->buf_phys_addr = 0;
2404 				page_pool_put_full_page(rxq->page_pool, page,
2405 							true);
2406 				goto next;
2407 			}
2408 
2409 			mvneta_swbm_add_rx_fragment(pp, rx_desc, rxq, &xdp_buf,
2410 						    &size, &sinfo, page);
2411 		} /* Middle or Last descriptor */
2412 
2413 		if (!(rx_status & MVNETA_RXD_LAST_DESC))
2414 			/* no last descriptor this time */
2415 			continue;
2416 
2417 		if (size) {
2418 			mvneta_xdp_put_buff(pp, rxq, &xdp_buf, &sinfo, -1);
2419 			goto next;
2420 		}
2421 
2422 		if (xdp_prog &&
2423 		    mvneta_run_xdp(pp, rxq, xdp_prog, &xdp_buf, frame_sz, &ps))
2424 			goto next;
2425 
2426 		skb = mvneta_swbm_build_skb(pp, rxq->page_pool, &xdp_buf, desc_status);
2427 		if (IS_ERR(skb)) {
2428 			struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2429 
2430 			mvneta_xdp_put_buff(pp, rxq, &xdp_buf, &sinfo, -1);
2431 
2432 			u64_stats_update_begin(&stats->syncp);
2433 			stats->es.skb_alloc_error++;
2434 			stats->rx_dropped++;
2435 			u64_stats_update_end(&stats->syncp);
2436 
2437 			goto next;
2438 		}
2439 
2440 		ps.rx_bytes += skb->len;
2441 		ps.rx_packets++;
2442 
2443 		skb->protocol = eth_type_trans(skb, dev);
2444 		napi_gro_receive(napi, skb);
2445 next:
2446 		xdp_buf.data_hard_start = NULL;
2447 		sinfo.nr_frags = 0;
2448 	}
2449 
2450 	if (xdp_buf.data_hard_start)
2451 		mvneta_xdp_put_buff(pp, rxq, &xdp_buf, &sinfo, -1);
2452 
2453 	if (ps.xdp_redirect)
2454 		xdp_do_flush_map();
2455 
2456 	if (ps.rx_packets)
2457 		mvneta_update_stats(pp, &ps);
2458 
2459 	/* return some buffers to hardware queue, one at a time is too slow */
2460 	refill = mvneta_rx_refill_queue(pp, rxq);
2461 
2462 	/* Update rxq management counters */
2463 	mvneta_rxq_desc_num_update(pp, rxq, rx_proc, refill);
2464 
2465 	return ps.rx_packets;
2466 }
2467 
2468 /* Main rx processing when using hardware buffer management */
2469 static int mvneta_rx_hwbm(struct napi_struct *napi,
2470 			  struct mvneta_port *pp, int rx_todo,
2471 			  struct mvneta_rx_queue *rxq)
2472 {
2473 	struct net_device *dev = pp->dev;
2474 	int rx_done;
2475 	u32 rcvd_pkts = 0;
2476 	u32 rcvd_bytes = 0;
2477 
2478 	/* Get number of received packets */
2479 	rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
2480 
2481 	if (rx_todo > rx_done)
2482 		rx_todo = rx_done;
2483 
2484 	rx_done = 0;
2485 
2486 	/* Fairness NAPI loop */
2487 	while (rx_done < rx_todo) {
2488 		struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
2489 		struct mvneta_bm_pool *bm_pool = NULL;
2490 		struct sk_buff *skb;
2491 		unsigned char *data;
2492 		dma_addr_t phys_addr;
2493 		u32 rx_status, frag_size;
2494 		int rx_bytes, err;
2495 		u8 pool_id;
2496 
2497 		rx_done++;
2498 		rx_status = rx_desc->status;
2499 		rx_bytes = rx_desc->data_size - (ETH_FCS_LEN + MVNETA_MH_SIZE);
2500 		data = (u8 *)(uintptr_t)rx_desc->buf_cookie;
2501 		phys_addr = rx_desc->buf_phys_addr;
2502 		pool_id = MVNETA_RX_GET_BM_POOL_ID(rx_desc);
2503 		bm_pool = &pp->bm_priv->bm_pools[pool_id];
2504 
2505 		if (!mvneta_rxq_desc_is_first_last(rx_status) ||
2506 		    (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
2507 err_drop_frame_ret_pool:
2508 			/* Return the buffer to the pool */
2509 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2510 					      rx_desc->buf_phys_addr);
2511 err_drop_frame:
2512 			mvneta_rx_error(pp, rx_desc);
2513 			/* leave the descriptor untouched */
2514 			continue;
2515 		}
2516 
2517 		if (rx_bytes <= rx_copybreak) {
2518 			/* better copy a small frame and not unmap the DMA region */
2519 			skb = netdev_alloc_skb_ip_align(dev, rx_bytes);
2520 			if (unlikely(!skb))
2521 				goto err_drop_frame_ret_pool;
2522 
2523 			dma_sync_single_range_for_cpu(&pp->bm_priv->pdev->dev,
2524 			                              rx_desc->buf_phys_addr,
2525 			                              MVNETA_MH_SIZE + NET_SKB_PAD,
2526 			                              rx_bytes,
2527 			                              DMA_FROM_DEVICE);
2528 			skb_put_data(skb, data + MVNETA_MH_SIZE + NET_SKB_PAD,
2529 				     rx_bytes);
2530 
2531 			skb->protocol = eth_type_trans(skb, dev);
2532 			skb->ip_summed = mvneta_rx_csum(pp, rx_status);
2533 			napi_gro_receive(napi, skb);
2534 
2535 			rcvd_pkts++;
2536 			rcvd_bytes += rx_bytes;
2537 
2538 			/* Return the buffer to the pool */
2539 			mvneta_bm_pool_put_bp(pp->bm_priv, bm_pool,
2540 					      rx_desc->buf_phys_addr);
2541 
2542 			/* leave the descriptor and buffer untouched */
2543 			continue;
2544 		}
2545 
2546 		/* Refill processing */
2547 		err = hwbm_pool_refill(&bm_pool->hwbm_pool, GFP_ATOMIC);
2548 		if (err) {
2549 			struct mvneta_pcpu_stats *stats;
2550 
2551 			netdev_err(dev, "Linux processing - Can't refill\n");
2552 
2553 			stats = this_cpu_ptr(pp->stats);
2554 			u64_stats_update_begin(&stats->syncp);
2555 			stats->es.refill_error++;
2556 			u64_stats_update_end(&stats->syncp);
2557 
2558 			goto err_drop_frame_ret_pool;
2559 		}
2560 
2561 		frag_size = bm_pool->hwbm_pool.frag_size;
2562 
2563 		skb = build_skb(data, frag_size > PAGE_SIZE ? 0 : frag_size);
2564 
2565 		/* After refill old buffer has to be unmapped regardless
2566 		 * the skb is successfully built or not.
2567 		 */
2568 		dma_unmap_single(&pp->bm_priv->pdev->dev, phys_addr,
2569 				 bm_pool->buf_size, DMA_FROM_DEVICE);
2570 		if (!skb)
2571 			goto err_drop_frame;
2572 
2573 		rcvd_pkts++;
2574 		rcvd_bytes += rx_bytes;
2575 
2576 		/* Linux processing */
2577 		skb_reserve(skb, MVNETA_MH_SIZE + NET_SKB_PAD);
2578 		skb_put(skb, rx_bytes);
2579 
2580 		skb->protocol = eth_type_trans(skb, dev);
2581 		skb->ip_summed = mvneta_rx_csum(pp, rx_status);
2582 
2583 		napi_gro_receive(napi, skb);
2584 	}
2585 
2586 	if (rcvd_pkts) {
2587 		struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2588 
2589 		u64_stats_update_begin(&stats->syncp);
2590 		stats->es.ps.rx_packets += rcvd_pkts;
2591 		stats->es.ps.rx_bytes += rcvd_bytes;
2592 		u64_stats_update_end(&stats->syncp);
2593 	}
2594 
2595 	/* Update rxq management counters */
2596 	mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
2597 
2598 	return rx_done;
2599 }
2600 
2601 static inline void
2602 mvneta_tso_put_hdr(struct sk_buff *skb,
2603 		   struct mvneta_port *pp, struct mvneta_tx_queue *txq)
2604 {
2605 	int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2606 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2607 	struct mvneta_tx_desc *tx_desc;
2608 
2609 	tx_desc = mvneta_txq_next_desc_get(txq);
2610 	tx_desc->data_size = hdr_len;
2611 	tx_desc->command = mvneta_skb_tx_csum(pp, skb);
2612 	tx_desc->command |= MVNETA_TXD_F_DESC;
2613 	tx_desc->buf_phys_addr = txq->tso_hdrs_phys +
2614 				 txq->txq_put_index * TSO_HEADER_SIZE;
2615 	buf->type = MVNETA_TYPE_SKB;
2616 	buf->skb = NULL;
2617 
2618 	mvneta_txq_inc_put(txq);
2619 }
2620 
2621 static inline int
2622 mvneta_tso_put_data(struct net_device *dev, struct mvneta_tx_queue *txq,
2623 		    struct sk_buff *skb, char *data, int size,
2624 		    bool last_tcp, bool is_last)
2625 {
2626 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2627 	struct mvneta_tx_desc *tx_desc;
2628 
2629 	tx_desc = mvneta_txq_next_desc_get(txq);
2630 	tx_desc->data_size = size;
2631 	tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, data,
2632 						size, DMA_TO_DEVICE);
2633 	if (unlikely(dma_mapping_error(dev->dev.parent,
2634 		     tx_desc->buf_phys_addr))) {
2635 		mvneta_txq_desc_put(txq);
2636 		return -ENOMEM;
2637 	}
2638 
2639 	tx_desc->command = 0;
2640 	buf->type = MVNETA_TYPE_SKB;
2641 	buf->skb = NULL;
2642 
2643 	if (last_tcp) {
2644 		/* last descriptor in the TCP packet */
2645 		tx_desc->command = MVNETA_TXD_L_DESC;
2646 
2647 		/* last descriptor in SKB */
2648 		if (is_last)
2649 			buf->skb = skb;
2650 	}
2651 	mvneta_txq_inc_put(txq);
2652 	return 0;
2653 }
2654 
2655 static int mvneta_tx_tso(struct sk_buff *skb, struct net_device *dev,
2656 			 struct mvneta_tx_queue *txq)
2657 {
2658 	int hdr_len, total_len, data_left;
2659 	int desc_count = 0;
2660 	struct mvneta_port *pp = netdev_priv(dev);
2661 	struct tso_t tso;
2662 	int i;
2663 
2664 	/* Count needed descriptors */
2665 	if ((txq->count + tso_count_descs(skb)) >= txq->size)
2666 		return 0;
2667 
2668 	if (skb_headlen(skb) < (skb_transport_offset(skb) + tcp_hdrlen(skb))) {
2669 		pr_info("*** Is this even  possible???!?!?\n");
2670 		return 0;
2671 	}
2672 
2673 	/* Initialize the TSO handler, and prepare the first payload */
2674 	hdr_len = tso_start(skb, &tso);
2675 
2676 	total_len = skb->len - hdr_len;
2677 	while (total_len > 0) {
2678 		char *hdr;
2679 
2680 		data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
2681 		total_len -= data_left;
2682 		desc_count++;
2683 
2684 		/* prepare packet headers: MAC + IP + TCP */
2685 		hdr = txq->tso_hdrs + txq->txq_put_index * TSO_HEADER_SIZE;
2686 		tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
2687 
2688 		mvneta_tso_put_hdr(skb, pp, txq);
2689 
2690 		while (data_left > 0) {
2691 			int size;
2692 			desc_count++;
2693 
2694 			size = min_t(int, tso.size, data_left);
2695 
2696 			if (mvneta_tso_put_data(dev, txq, skb,
2697 						 tso.data, size,
2698 						 size == data_left,
2699 						 total_len == 0))
2700 				goto err_release;
2701 			data_left -= size;
2702 
2703 			tso_build_data(skb, &tso, size);
2704 		}
2705 	}
2706 
2707 	return desc_count;
2708 
2709 err_release:
2710 	/* Release all used data descriptors; header descriptors must not
2711 	 * be DMA-unmapped.
2712 	 */
2713 	for (i = desc_count - 1; i >= 0; i--) {
2714 		struct mvneta_tx_desc *tx_desc = txq->descs + i;
2715 		if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr))
2716 			dma_unmap_single(pp->dev->dev.parent,
2717 					 tx_desc->buf_phys_addr,
2718 					 tx_desc->data_size,
2719 					 DMA_TO_DEVICE);
2720 		mvneta_txq_desc_put(txq);
2721 	}
2722 	return 0;
2723 }
2724 
2725 /* Handle tx fragmentation processing */
2726 static int mvneta_tx_frag_process(struct mvneta_port *pp, struct sk_buff *skb,
2727 				  struct mvneta_tx_queue *txq)
2728 {
2729 	struct mvneta_tx_desc *tx_desc;
2730 	int i, nr_frags = skb_shinfo(skb)->nr_frags;
2731 
2732 	for (i = 0; i < nr_frags; i++) {
2733 		struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2734 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2735 		void *addr = skb_frag_address(frag);
2736 
2737 		tx_desc = mvneta_txq_next_desc_get(txq);
2738 		tx_desc->data_size = skb_frag_size(frag);
2739 
2740 		tx_desc->buf_phys_addr =
2741 			dma_map_single(pp->dev->dev.parent, addr,
2742 				       tx_desc->data_size, DMA_TO_DEVICE);
2743 
2744 		if (dma_mapping_error(pp->dev->dev.parent,
2745 				      tx_desc->buf_phys_addr)) {
2746 			mvneta_txq_desc_put(txq);
2747 			goto error;
2748 		}
2749 
2750 		if (i == nr_frags - 1) {
2751 			/* Last descriptor */
2752 			tx_desc->command = MVNETA_TXD_L_DESC | MVNETA_TXD_Z_PAD;
2753 			buf->skb = skb;
2754 		} else {
2755 			/* Descriptor in the middle: Not First, Not Last */
2756 			tx_desc->command = 0;
2757 			buf->skb = NULL;
2758 		}
2759 		buf->type = MVNETA_TYPE_SKB;
2760 		mvneta_txq_inc_put(txq);
2761 	}
2762 
2763 	return 0;
2764 
2765 error:
2766 	/* Release all descriptors that were used to map fragments of
2767 	 * this packet, as well as the corresponding DMA mappings
2768 	 */
2769 	for (i = i - 1; i >= 0; i--) {
2770 		tx_desc = txq->descs + i;
2771 		dma_unmap_single(pp->dev->dev.parent,
2772 				 tx_desc->buf_phys_addr,
2773 				 tx_desc->data_size,
2774 				 DMA_TO_DEVICE);
2775 		mvneta_txq_desc_put(txq);
2776 	}
2777 
2778 	return -ENOMEM;
2779 }
2780 
2781 /* Main tx processing */
2782 static netdev_tx_t mvneta_tx(struct sk_buff *skb, struct net_device *dev)
2783 {
2784 	struct mvneta_port *pp = netdev_priv(dev);
2785 	u16 txq_id = skb_get_queue_mapping(skb);
2786 	struct mvneta_tx_queue *txq = &pp->txqs[txq_id];
2787 	struct mvneta_tx_buf *buf = &txq->buf[txq->txq_put_index];
2788 	struct mvneta_tx_desc *tx_desc;
2789 	int len = skb->len;
2790 	int frags = 0;
2791 	u32 tx_cmd;
2792 
2793 	if (!netif_running(dev))
2794 		goto out;
2795 
2796 	if (skb_is_gso(skb)) {
2797 		frags = mvneta_tx_tso(skb, dev, txq);
2798 		goto out;
2799 	}
2800 
2801 	frags = skb_shinfo(skb)->nr_frags + 1;
2802 
2803 	/* Get a descriptor for the first part of the packet */
2804 	tx_desc = mvneta_txq_next_desc_get(txq);
2805 
2806 	tx_cmd = mvneta_skb_tx_csum(pp, skb);
2807 
2808 	tx_desc->data_size = skb_headlen(skb);
2809 
2810 	tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, skb->data,
2811 						tx_desc->data_size,
2812 						DMA_TO_DEVICE);
2813 	if (unlikely(dma_mapping_error(dev->dev.parent,
2814 				       tx_desc->buf_phys_addr))) {
2815 		mvneta_txq_desc_put(txq);
2816 		frags = 0;
2817 		goto out;
2818 	}
2819 
2820 	buf->type = MVNETA_TYPE_SKB;
2821 	if (frags == 1) {
2822 		/* First and Last descriptor */
2823 		tx_cmd |= MVNETA_TXD_FLZ_DESC;
2824 		tx_desc->command = tx_cmd;
2825 		buf->skb = skb;
2826 		mvneta_txq_inc_put(txq);
2827 	} else {
2828 		/* First but not Last */
2829 		tx_cmd |= MVNETA_TXD_F_DESC;
2830 		buf->skb = NULL;
2831 		mvneta_txq_inc_put(txq);
2832 		tx_desc->command = tx_cmd;
2833 		/* Continue with other skb fragments */
2834 		if (mvneta_tx_frag_process(pp, skb, txq)) {
2835 			dma_unmap_single(dev->dev.parent,
2836 					 tx_desc->buf_phys_addr,
2837 					 tx_desc->data_size,
2838 					 DMA_TO_DEVICE);
2839 			mvneta_txq_desc_put(txq);
2840 			frags = 0;
2841 			goto out;
2842 		}
2843 	}
2844 
2845 out:
2846 	if (frags > 0) {
2847 		struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
2848 		struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
2849 
2850 		netdev_tx_sent_queue(nq, len);
2851 
2852 		txq->count += frags;
2853 		if (txq->count >= txq->tx_stop_threshold)
2854 			netif_tx_stop_queue(nq);
2855 
2856 		if (!netdev_xmit_more() || netif_xmit_stopped(nq) ||
2857 		    txq->pending + frags > MVNETA_TXQ_DEC_SENT_MASK)
2858 			mvneta_txq_pend_desc_add(pp, txq, frags);
2859 		else
2860 			txq->pending += frags;
2861 
2862 		u64_stats_update_begin(&stats->syncp);
2863 		stats->es.ps.tx_bytes += len;
2864 		stats->es.ps.tx_packets++;
2865 		u64_stats_update_end(&stats->syncp);
2866 	} else {
2867 		dev->stats.tx_dropped++;
2868 		dev_kfree_skb_any(skb);
2869 	}
2870 
2871 	return NETDEV_TX_OK;
2872 }
2873 
2874 
2875 /* Free tx resources, when resetting a port */
2876 static void mvneta_txq_done_force(struct mvneta_port *pp,
2877 				  struct mvneta_tx_queue *txq)
2878 
2879 {
2880 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
2881 	int tx_done = txq->count;
2882 
2883 	mvneta_txq_bufs_free(pp, txq, tx_done, nq, false);
2884 
2885 	/* reset txq */
2886 	txq->count = 0;
2887 	txq->txq_put_index = 0;
2888 	txq->txq_get_index = 0;
2889 }
2890 
2891 /* Handle tx done - called in softirq context. The <cause_tx_done> argument
2892  * must be a valid cause according to MVNETA_TXQ_INTR_MASK_ALL.
2893  */
2894 static void mvneta_tx_done_gbe(struct mvneta_port *pp, u32 cause_tx_done)
2895 {
2896 	struct mvneta_tx_queue *txq;
2897 	struct netdev_queue *nq;
2898 	int cpu = smp_processor_id();
2899 
2900 	while (cause_tx_done) {
2901 		txq = mvneta_tx_done_policy(pp, cause_tx_done);
2902 
2903 		nq = netdev_get_tx_queue(pp->dev, txq->id);
2904 		__netif_tx_lock(nq, cpu);
2905 
2906 		if (txq->count)
2907 			mvneta_txq_done(pp, txq);
2908 
2909 		__netif_tx_unlock(nq);
2910 		cause_tx_done &= ~((1 << txq->id));
2911 	}
2912 }
2913 
2914 /* Compute crc8 of the specified address, using a unique algorithm ,
2915  * according to hw spec, different than generic crc8 algorithm
2916  */
2917 static int mvneta_addr_crc(unsigned char *addr)
2918 {
2919 	int crc = 0;
2920 	int i;
2921 
2922 	for (i = 0; i < ETH_ALEN; i++) {
2923 		int j;
2924 
2925 		crc = (crc ^ addr[i]) << 8;
2926 		for (j = 7; j >= 0; j--) {
2927 			if (crc & (0x100 << j))
2928 				crc ^= 0x107 << j;
2929 		}
2930 	}
2931 
2932 	return crc;
2933 }
2934 
2935 /* This method controls the net device special MAC multicast support.
2936  * The Special Multicast Table for MAC addresses supports MAC of the form
2937  * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
2938  * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
2939  * Table entries in the DA-Filter table. This method set the Special
2940  * Multicast Table appropriate entry.
2941  */
2942 static void mvneta_set_special_mcast_addr(struct mvneta_port *pp,
2943 					  unsigned char last_byte,
2944 					  int queue)
2945 {
2946 	unsigned int smc_table_reg;
2947 	unsigned int tbl_offset;
2948 	unsigned int reg_offset;
2949 
2950 	/* Register offset from SMC table base    */
2951 	tbl_offset = (last_byte / 4);
2952 	/* Entry offset within the above reg */
2953 	reg_offset = last_byte % 4;
2954 
2955 	smc_table_reg = mvreg_read(pp, (MVNETA_DA_FILT_SPEC_MCAST
2956 					+ tbl_offset * 4));
2957 
2958 	if (queue == -1)
2959 		smc_table_reg &= ~(0xff << (8 * reg_offset));
2960 	else {
2961 		smc_table_reg &= ~(0xff << (8 * reg_offset));
2962 		smc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
2963 	}
2964 
2965 	mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + tbl_offset * 4,
2966 		    smc_table_reg);
2967 }
2968 
2969 /* This method controls the network device Other MAC multicast support.
2970  * The Other Multicast Table is used for multicast of another type.
2971  * A CRC-8 is used as an index to the Other Multicast Table entries
2972  * in the DA-Filter table.
2973  * The method gets the CRC-8 value from the calling routine and
2974  * sets the Other Multicast Table appropriate entry according to the
2975  * specified CRC-8 .
2976  */
2977 static void mvneta_set_other_mcast_addr(struct mvneta_port *pp,
2978 					unsigned char crc8,
2979 					int queue)
2980 {
2981 	unsigned int omc_table_reg;
2982 	unsigned int tbl_offset;
2983 	unsigned int reg_offset;
2984 
2985 	tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */
2986 	reg_offset = crc8 % 4;	     /* Entry offset within the above reg   */
2987 
2988 	omc_table_reg = mvreg_read(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset);
2989 
2990 	if (queue == -1) {
2991 		/* Clear accepts frame bit at specified Other DA table entry */
2992 		omc_table_reg &= ~(0xff << (8 * reg_offset));
2993 	} else {
2994 		omc_table_reg &= ~(0xff << (8 * reg_offset));
2995 		omc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
2996 	}
2997 
2998 	mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset, omc_table_reg);
2999 }
3000 
3001 /* The network device supports multicast using two tables:
3002  *    1) Special Multicast Table for MAC addresses of the form
3003  *       0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
3004  *       The MAC DA[7:0] bits are used as a pointer to the Special Multicast
3005  *       Table entries in the DA-Filter table.
3006  *    2) Other Multicast Table for multicast of another type. A CRC-8 value
3007  *       is used as an index to the Other Multicast Table entries in the
3008  *       DA-Filter table.
3009  */
3010 static int mvneta_mcast_addr_set(struct mvneta_port *pp, unsigned char *p_addr,
3011 				 int queue)
3012 {
3013 	unsigned char crc_result = 0;
3014 
3015 	if (memcmp(p_addr, "\x01\x00\x5e\x00\x00", 5) == 0) {
3016 		mvneta_set_special_mcast_addr(pp, p_addr[5], queue);
3017 		return 0;
3018 	}
3019 
3020 	crc_result = mvneta_addr_crc(p_addr);
3021 	if (queue == -1) {
3022 		if (pp->mcast_count[crc_result] == 0) {
3023 			netdev_info(pp->dev, "No valid Mcast for crc8=0x%02x\n",
3024 				    crc_result);
3025 			return -EINVAL;
3026 		}
3027 
3028 		pp->mcast_count[crc_result]--;
3029 		if (pp->mcast_count[crc_result] != 0) {
3030 			netdev_info(pp->dev,
3031 				    "After delete there are %d valid Mcast for crc8=0x%02x\n",
3032 				    pp->mcast_count[crc_result], crc_result);
3033 			return -EINVAL;
3034 		}
3035 	} else
3036 		pp->mcast_count[crc_result]++;
3037 
3038 	mvneta_set_other_mcast_addr(pp, crc_result, queue);
3039 
3040 	return 0;
3041 }
3042 
3043 /* Configure Fitering mode of Ethernet port */
3044 static void mvneta_rx_unicast_promisc_set(struct mvneta_port *pp,
3045 					  int is_promisc)
3046 {
3047 	u32 port_cfg_reg, val;
3048 
3049 	port_cfg_reg = mvreg_read(pp, MVNETA_PORT_CONFIG);
3050 
3051 	val = mvreg_read(pp, MVNETA_TYPE_PRIO);
3052 
3053 	/* Set / Clear UPM bit in port configuration register */
3054 	if (is_promisc) {
3055 		/* Accept all Unicast addresses */
3056 		port_cfg_reg |= MVNETA_UNI_PROMISC_MODE;
3057 		val |= MVNETA_FORCE_UNI;
3058 		mvreg_write(pp, MVNETA_MAC_ADDR_LOW, 0xffff);
3059 		mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, 0xffffffff);
3060 	} else {
3061 		/* Reject all Unicast addresses */
3062 		port_cfg_reg &= ~MVNETA_UNI_PROMISC_MODE;
3063 		val &= ~MVNETA_FORCE_UNI;
3064 	}
3065 
3066 	mvreg_write(pp, MVNETA_PORT_CONFIG, port_cfg_reg);
3067 	mvreg_write(pp, MVNETA_TYPE_PRIO, val);
3068 }
3069 
3070 /* register unicast and multicast addresses */
3071 static void mvneta_set_rx_mode(struct net_device *dev)
3072 {
3073 	struct mvneta_port *pp = netdev_priv(dev);
3074 	struct netdev_hw_addr *ha;
3075 
3076 	if (dev->flags & IFF_PROMISC) {
3077 		/* Accept all: Multicast + Unicast */
3078 		mvneta_rx_unicast_promisc_set(pp, 1);
3079 		mvneta_set_ucast_table(pp, pp->rxq_def);
3080 		mvneta_set_special_mcast_table(pp, pp->rxq_def);
3081 		mvneta_set_other_mcast_table(pp, pp->rxq_def);
3082 	} else {
3083 		/* Accept single Unicast */
3084 		mvneta_rx_unicast_promisc_set(pp, 0);
3085 		mvneta_set_ucast_table(pp, -1);
3086 		mvneta_mac_addr_set(pp, dev->dev_addr, pp->rxq_def);
3087 
3088 		if (dev->flags & IFF_ALLMULTI) {
3089 			/* Accept all multicast */
3090 			mvneta_set_special_mcast_table(pp, pp->rxq_def);
3091 			mvneta_set_other_mcast_table(pp, pp->rxq_def);
3092 		} else {
3093 			/* Accept only initialized multicast */
3094 			mvneta_set_special_mcast_table(pp, -1);
3095 			mvneta_set_other_mcast_table(pp, -1);
3096 
3097 			if (!netdev_mc_empty(dev)) {
3098 				netdev_for_each_mc_addr(ha, dev) {
3099 					mvneta_mcast_addr_set(pp, ha->addr,
3100 							      pp->rxq_def);
3101 				}
3102 			}
3103 		}
3104 	}
3105 }
3106 
3107 /* Interrupt handling - the callback for request_irq() */
3108 static irqreturn_t mvneta_isr(int irq, void *dev_id)
3109 {
3110 	struct mvneta_port *pp = (struct mvneta_port *)dev_id;
3111 
3112 	mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
3113 	napi_schedule(&pp->napi);
3114 
3115 	return IRQ_HANDLED;
3116 }
3117 
3118 /* Interrupt handling - the callback for request_percpu_irq() */
3119 static irqreturn_t mvneta_percpu_isr(int irq, void *dev_id)
3120 {
3121 	struct mvneta_pcpu_port *port = (struct mvneta_pcpu_port *)dev_id;
3122 
3123 	disable_percpu_irq(port->pp->dev->irq);
3124 	napi_schedule(&port->napi);
3125 
3126 	return IRQ_HANDLED;
3127 }
3128 
3129 static void mvneta_link_change(struct mvneta_port *pp)
3130 {
3131 	u32 gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
3132 
3133 	phylink_mac_change(pp->phylink, !!(gmac_stat & MVNETA_GMAC_LINK_UP));
3134 }
3135 
3136 /* NAPI handler
3137  * Bits 0 - 7 of the causeRxTx register indicate that are transmitted
3138  * packets on the corresponding TXQ (Bit 0 is for TX queue 1).
3139  * Bits 8 -15 of the cause Rx Tx register indicate that are received
3140  * packets on the corresponding RXQ (Bit 8 is for RX queue 0).
3141  * Each CPU has its own causeRxTx register
3142  */
3143 static int mvneta_poll(struct napi_struct *napi, int budget)
3144 {
3145 	int rx_done = 0;
3146 	u32 cause_rx_tx;
3147 	int rx_queue;
3148 	struct mvneta_port *pp = netdev_priv(napi->dev);
3149 	struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
3150 
3151 	if (!netif_running(pp->dev)) {
3152 		napi_complete(napi);
3153 		return rx_done;
3154 	}
3155 
3156 	/* Read cause register */
3157 	cause_rx_tx = mvreg_read(pp, MVNETA_INTR_NEW_CAUSE);
3158 	if (cause_rx_tx & MVNETA_MISCINTR_INTR_MASK) {
3159 		u32 cause_misc = mvreg_read(pp, MVNETA_INTR_MISC_CAUSE);
3160 
3161 		mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
3162 
3163 		if (cause_misc & (MVNETA_CAUSE_PHY_STATUS_CHANGE |
3164 				  MVNETA_CAUSE_LINK_CHANGE))
3165 			mvneta_link_change(pp);
3166 	}
3167 
3168 	/* Release Tx descriptors */
3169 	if (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL) {
3170 		mvneta_tx_done_gbe(pp, (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL));
3171 		cause_rx_tx &= ~MVNETA_TX_INTR_MASK_ALL;
3172 	}
3173 
3174 	/* For the case where the last mvneta_poll did not process all
3175 	 * RX packets
3176 	 */
3177 	cause_rx_tx |= pp->neta_armada3700 ? pp->cause_rx_tx :
3178 		port->cause_rx_tx;
3179 
3180 	rx_queue = fls(((cause_rx_tx >> 8) & 0xff));
3181 	if (rx_queue) {
3182 		rx_queue = rx_queue - 1;
3183 		if (pp->bm_priv)
3184 			rx_done = mvneta_rx_hwbm(napi, pp, budget,
3185 						 &pp->rxqs[rx_queue]);
3186 		else
3187 			rx_done = mvneta_rx_swbm(napi, pp, budget,
3188 						 &pp->rxqs[rx_queue]);
3189 	}
3190 
3191 	if (rx_done < budget) {
3192 		cause_rx_tx = 0;
3193 		napi_complete_done(napi, rx_done);
3194 
3195 		if (pp->neta_armada3700) {
3196 			unsigned long flags;
3197 
3198 			local_irq_save(flags);
3199 			mvreg_write(pp, MVNETA_INTR_NEW_MASK,
3200 				    MVNETA_RX_INTR_MASK(rxq_number) |
3201 				    MVNETA_TX_INTR_MASK(txq_number) |
3202 				    MVNETA_MISCINTR_INTR_MASK);
3203 			local_irq_restore(flags);
3204 		} else {
3205 			enable_percpu_irq(pp->dev->irq, 0);
3206 		}
3207 	}
3208 
3209 	if (pp->neta_armada3700)
3210 		pp->cause_rx_tx = cause_rx_tx;
3211 	else
3212 		port->cause_rx_tx = cause_rx_tx;
3213 
3214 	return rx_done;
3215 }
3216 
3217 static int mvneta_create_page_pool(struct mvneta_port *pp,
3218 				   struct mvneta_rx_queue *rxq, int size)
3219 {
3220 	struct bpf_prog *xdp_prog = READ_ONCE(pp->xdp_prog);
3221 	struct page_pool_params pp_params = {
3222 		.order = 0,
3223 		.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV,
3224 		.pool_size = size,
3225 		.nid = NUMA_NO_NODE,
3226 		.dev = pp->dev->dev.parent,
3227 		.dma_dir = xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE,
3228 		.offset = pp->rx_offset_correction,
3229 		.max_len = MVNETA_MAX_RX_BUF_SIZE,
3230 	};
3231 	int err;
3232 
3233 	rxq->page_pool = page_pool_create(&pp_params);
3234 	if (IS_ERR(rxq->page_pool)) {
3235 		err = PTR_ERR(rxq->page_pool);
3236 		rxq->page_pool = NULL;
3237 		return err;
3238 	}
3239 
3240 	err = xdp_rxq_info_reg(&rxq->xdp_rxq, pp->dev, rxq->id, 0);
3241 	if (err < 0)
3242 		goto err_free_pp;
3243 
3244 	err = xdp_rxq_info_reg_mem_model(&rxq->xdp_rxq, MEM_TYPE_PAGE_POOL,
3245 					 rxq->page_pool);
3246 	if (err)
3247 		goto err_unregister_rxq;
3248 
3249 	return 0;
3250 
3251 err_unregister_rxq:
3252 	xdp_rxq_info_unreg(&rxq->xdp_rxq);
3253 err_free_pp:
3254 	page_pool_destroy(rxq->page_pool);
3255 	rxq->page_pool = NULL;
3256 	return err;
3257 }
3258 
3259 /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
3260 static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
3261 			   int num)
3262 {
3263 	int i, err;
3264 
3265 	err = mvneta_create_page_pool(pp, rxq, num);
3266 	if (err < 0)
3267 		return err;
3268 
3269 	for (i = 0; i < num; i++) {
3270 		memset(rxq->descs + i, 0, sizeof(struct mvneta_rx_desc));
3271 		if (mvneta_rx_refill(pp, rxq->descs + i, rxq,
3272 				     GFP_KERNEL) != 0) {
3273 			netdev_err(pp->dev,
3274 				   "%s:rxq %d, %d of %d buffs  filled\n",
3275 				   __func__, rxq->id, i, num);
3276 			break;
3277 		}
3278 	}
3279 
3280 	/* Add this number of RX descriptors as non occupied (ready to
3281 	 * get packets)
3282 	 */
3283 	mvneta_rxq_non_occup_desc_add(pp, rxq, i);
3284 
3285 	return i;
3286 }
3287 
3288 /* Free all packets pending transmit from all TXQs and reset TX port */
3289 static void mvneta_tx_reset(struct mvneta_port *pp)
3290 {
3291 	int queue;
3292 
3293 	/* free the skb's in the tx ring */
3294 	for (queue = 0; queue < txq_number; queue++)
3295 		mvneta_txq_done_force(pp, &pp->txqs[queue]);
3296 
3297 	mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
3298 	mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
3299 }
3300 
3301 static void mvneta_rx_reset(struct mvneta_port *pp)
3302 {
3303 	mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
3304 	mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
3305 }
3306 
3307 /* Rx/Tx queue initialization/cleanup methods */
3308 
3309 static int mvneta_rxq_sw_init(struct mvneta_port *pp,
3310 			      struct mvneta_rx_queue *rxq)
3311 {
3312 	rxq->size = pp->rx_ring_size;
3313 
3314 	/* Allocate memory for RX descriptors */
3315 	rxq->descs = dma_alloc_coherent(pp->dev->dev.parent,
3316 					rxq->size * MVNETA_DESC_ALIGNED_SIZE,
3317 					&rxq->descs_phys, GFP_KERNEL);
3318 	if (!rxq->descs)
3319 		return -ENOMEM;
3320 
3321 	rxq->last_desc = rxq->size - 1;
3322 
3323 	return 0;
3324 }
3325 
3326 static void mvneta_rxq_hw_init(struct mvneta_port *pp,
3327 			       struct mvneta_rx_queue *rxq)
3328 {
3329 	/* Set Rx descriptors queue starting address */
3330 	mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
3331 	mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
3332 
3333 	/* Set coalescing pkts and time */
3334 	mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
3335 	mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
3336 
3337 	if (!pp->bm_priv) {
3338 		/* Set Offset */
3339 		mvneta_rxq_offset_set(pp, rxq, 0);
3340 		mvneta_rxq_buf_size_set(pp, rxq, PAGE_SIZE < SZ_64K ?
3341 					MVNETA_MAX_RX_BUF_SIZE :
3342 					MVNETA_RX_BUF_SIZE(pp->pkt_size));
3343 		mvneta_rxq_bm_disable(pp, rxq);
3344 		mvneta_rxq_fill(pp, rxq, rxq->size);
3345 	} else {
3346 		/* Set Offset */
3347 		mvneta_rxq_offset_set(pp, rxq,
3348 				      NET_SKB_PAD - pp->rx_offset_correction);
3349 
3350 		mvneta_rxq_bm_enable(pp, rxq);
3351 		/* Fill RXQ with buffers from RX pool */
3352 		mvneta_rxq_long_pool_set(pp, rxq);
3353 		mvneta_rxq_short_pool_set(pp, rxq);
3354 		mvneta_rxq_non_occup_desc_add(pp, rxq, rxq->size);
3355 	}
3356 }
3357 
3358 /* Create a specified RX queue */
3359 static int mvneta_rxq_init(struct mvneta_port *pp,
3360 			   struct mvneta_rx_queue *rxq)
3361 
3362 {
3363 	int ret;
3364 
3365 	ret = mvneta_rxq_sw_init(pp, rxq);
3366 	if (ret < 0)
3367 		return ret;
3368 
3369 	mvneta_rxq_hw_init(pp, rxq);
3370 
3371 	return 0;
3372 }
3373 
3374 /* Cleanup Rx queue */
3375 static void mvneta_rxq_deinit(struct mvneta_port *pp,
3376 			      struct mvneta_rx_queue *rxq)
3377 {
3378 	mvneta_rxq_drop_pkts(pp, rxq);
3379 
3380 	if (rxq->descs)
3381 		dma_free_coherent(pp->dev->dev.parent,
3382 				  rxq->size * MVNETA_DESC_ALIGNED_SIZE,
3383 				  rxq->descs,
3384 				  rxq->descs_phys);
3385 
3386 	rxq->descs             = NULL;
3387 	rxq->last_desc         = 0;
3388 	rxq->next_desc_to_proc = 0;
3389 	rxq->descs_phys        = 0;
3390 	rxq->first_to_refill   = 0;
3391 	rxq->refill_num        = 0;
3392 }
3393 
3394 static int mvneta_txq_sw_init(struct mvneta_port *pp,
3395 			      struct mvneta_tx_queue *txq)
3396 {
3397 	int cpu;
3398 
3399 	txq->size = pp->tx_ring_size;
3400 
3401 	/* A queue must always have room for at least one skb.
3402 	 * Therefore, stop the queue when the free entries reaches
3403 	 * the maximum number of descriptors per skb.
3404 	 */
3405 	txq->tx_stop_threshold = txq->size - MVNETA_MAX_SKB_DESCS;
3406 	txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
3407 
3408 	/* Allocate memory for TX descriptors */
3409 	txq->descs = dma_alloc_coherent(pp->dev->dev.parent,
3410 					txq->size * MVNETA_DESC_ALIGNED_SIZE,
3411 					&txq->descs_phys, GFP_KERNEL);
3412 	if (!txq->descs)
3413 		return -ENOMEM;
3414 
3415 	txq->last_desc = txq->size - 1;
3416 
3417 	txq->buf = kmalloc_array(txq->size, sizeof(*txq->buf), GFP_KERNEL);
3418 	if (!txq->buf)
3419 		return -ENOMEM;
3420 
3421 	/* Allocate DMA buffers for TSO MAC/IP/TCP headers */
3422 	txq->tso_hdrs = dma_alloc_coherent(pp->dev->dev.parent,
3423 					   txq->size * TSO_HEADER_SIZE,
3424 					   &txq->tso_hdrs_phys, GFP_KERNEL);
3425 	if (!txq->tso_hdrs)
3426 		return -ENOMEM;
3427 
3428 	/* Setup XPS mapping */
3429 	if (pp->neta_armada3700)
3430 		cpu = 0;
3431 	else if (txq_number > 1)
3432 		cpu = txq->id % num_present_cpus();
3433 	else
3434 		cpu = pp->rxq_def % num_present_cpus();
3435 	cpumask_set_cpu(cpu, &txq->affinity_mask);
3436 	netif_set_xps_queue(pp->dev, &txq->affinity_mask, txq->id);
3437 
3438 	return 0;
3439 }
3440 
3441 static void mvneta_txq_hw_init(struct mvneta_port *pp,
3442 			       struct mvneta_tx_queue *txq)
3443 {
3444 	/* Set maximum bandwidth for enabled TXQs */
3445 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
3446 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
3447 
3448 	/* Set Tx descriptors queue starting address */
3449 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
3450 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
3451 
3452 	mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
3453 }
3454 
3455 /* Create and initialize a tx queue */
3456 static int mvneta_txq_init(struct mvneta_port *pp,
3457 			   struct mvneta_tx_queue *txq)
3458 {
3459 	int ret;
3460 
3461 	ret = mvneta_txq_sw_init(pp, txq);
3462 	if (ret < 0)
3463 		return ret;
3464 
3465 	mvneta_txq_hw_init(pp, txq);
3466 
3467 	return 0;
3468 }
3469 
3470 /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
3471 static void mvneta_txq_sw_deinit(struct mvneta_port *pp,
3472 				 struct mvneta_tx_queue *txq)
3473 {
3474 	struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
3475 
3476 	kfree(txq->buf);
3477 
3478 	if (txq->tso_hdrs)
3479 		dma_free_coherent(pp->dev->dev.parent,
3480 				  txq->size * TSO_HEADER_SIZE,
3481 				  txq->tso_hdrs, txq->tso_hdrs_phys);
3482 	if (txq->descs)
3483 		dma_free_coherent(pp->dev->dev.parent,
3484 				  txq->size * MVNETA_DESC_ALIGNED_SIZE,
3485 				  txq->descs, txq->descs_phys);
3486 
3487 	netdev_tx_reset_queue(nq);
3488 
3489 	txq->descs             = NULL;
3490 	txq->last_desc         = 0;
3491 	txq->next_desc_to_proc = 0;
3492 	txq->descs_phys        = 0;
3493 }
3494 
3495 static void mvneta_txq_hw_deinit(struct mvneta_port *pp,
3496 				 struct mvneta_tx_queue *txq)
3497 {
3498 	/* Set minimum bandwidth for disabled TXQs */
3499 	mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
3500 	mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
3501 
3502 	/* Set Tx descriptors queue starting address and size */
3503 	mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
3504 	mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
3505 }
3506 
3507 static void mvneta_txq_deinit(struct mvneta_port *pp,
3508 			      struct mvneta_tx_queue *txq)
3509 {
3510 	mvneta_txq_sw_deinit(pp, txq);
3511 	mvneta_txq_hw_deinit(pp, txq);
3512 }
3513 
3514 /* Cleanup all Tx queues */
3515 static void mvneta_cleanup_txqs(struct mvneta_port *pp)
3516 {
3517 	int queue;
3518 
3519 	for (queue = 0; queue < txq_number; queue++)
3520 		mvneta_txq_deinit(pp, &pp->txqs[queue]);
3521 }
3522 
3523 /* Cleanup all Rx queues */
3524 static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
3525 {
3526 	int queue;
3527 
3528 	for (queue = 0; queue < rxq_number; queue++)
3529 		mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
3530 }
3531 
3532 
3533 /* Init all Rx queues */
3534 static int mvneta_setup_rxqs(struct mvneta_port *pp)
3535 {
3536 	int queue;
3537 
3538 	for (queue = 0; queue < rxq_number; queue++) {
3539 		int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
3540 
3541 		if (err) {
3542 			netdev_err(pp->dev, "%s: can't create rxq=%d\n",
3543 				   __func__, queue);
3544 			mvneta_cleanup_rxqs(pp);
3545 			return err;
3546 		}
3547 	}
3548 
3549 	return 0;
3550 }
3551 
3552 /* Init all tx queues */
3553 static int mvneta_setup_txqs(struct mvneta_port *pp)
3554 {
3555 	int queue;
3556 
3557 	for (queue = 0; queue < txq_number; queue++) {
3558 		int err = mvneta_txq_init(pp, &pp->txqs[queue]);
3559 		if (err) {
3560 			netdev_err(pp->dev, "%s: can't create txq=%d\n",
3561 				   __func__, queue);
3562 			mvneta_cleanup_txqs(pp);
3563 			return err;
3564 		}
3565 	}
3566 
3567 	return 0;
3568 }
3569 
3570 static int mvneta_comphy_init(struct mvneta_port *pp, phy_interface_t interface)
3571 {
3572 	int ret;
3573 
3574 	ret = phy_set_mode_ext(pp->comphy, PHY_MODE_ETHERNET, interface);
3575 	if (ret)
3576 		return ret;
3577 
3578 	return phy_power_on(pp->comphy);
3579 }
3580 
3581 static int mvneta_config_interface(struct mvneta_port *pp,
3582 				   phy_interface_t interface)
3583 {
3584 	int ret = 0;
3585 
3586 	if (pp->comphy) {
3587 		if (interface == PHY_INTERFACE_MODE_SGMII ||
3588 		    interface == PHY_INTERFACE_MODE_1000BASEX ||
3589 		    interface == PHY_INTERFACE_MODE_2500BASEX) {
3590 			ret = mvneta_comphy_init(pp, interface);
3591 		}
3592 	} else {
3593 		switch (interface) {
3594 		case PHY_INTERFACE_MODE_QSGMII:
3595 			mvreg_write(pp, MVNETA_SERDES_CFG,
3596 				    MVNETA_QSGMII_SERDES_PROTO);
3597 			break;
3598 
3599 		case PHY_INTERFACE_MODE_SGMII:
3600 		case PHY_INTERFACE_MODE_1000BASEX:
3601 			mvreg_write(pp, MVNETA_SERDES_CFG,
3602 				    MVNETA_SGMII_SERDES_PROTO);
3603 			break;
3604 
3605 		case PHY_INTERFACE_MODE_2500BASEX:
3606 			mvreg_write(pp, MVNETA_SERDES_CFG,
3607 				    MVNETA_HSGMII_SERDES_PROTO);
3608 			break;
3609 		default:
3610 			break;
3611 		}
3612 	}
3613 
3614 	pp->phy_interface = interface;
3615 
3616 	return ret;
3617 }
3618 
3619 static void mvneta_start_dev(struct mvneta_port *pp)
3620 {
3621 	int cpu;
3622 
3623 	WARN_ON(mvneta_config_interface(pp, pp->phy_interface));
3624 
3625 	mvneta_max_rx_size_set(pp, pp->pkt_size);
3626 	mvneta_txq_max_tx_size_set(pp, pp->pkt_size);
3627 
3628 	/* start the Rx/Tx activity */
3629 	mvneta_port_enable(pp);
3630 
3631 	if (!pp->neta_armada3700) {
3632 		/* Enable polling on the port */
3633 		for_each_online_cpu(cpu) {
3634 			struct mvneta_pcpu_port *port =
3635 				per_cpu_ptr(pp->ports, cpu);
3636 
3637 			napi_enable(&port->napi);
3638 		}
3639 	} else {
3640 		napi_enable(&pp->napi);
3641 	}
3642 
3643 	/* Unmask interrupts. It has to be done from each CPU */
3644 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
3645 
3646 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
3647 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
3648 		    MVNETA_CAUSE_LINK_CHANGE);
3649 
3650 	phylink_start(pp->phylink);
3651 
3652 	/* We may have called phylink_speed_down before */
3653 	phylink_speed_up(pp->phylink);
3654 
3655 	netif_tx_start_all_queues(pp->dev);
3656 
3657 	clear_bit(__MVNETA_DOWN, &pp->state);
3658 }
3659 
3660 static void mvneta_stop_dev(struct mvneta_port *pp)
3661 {
3662 	unsigned int cpu;
3663 
3664 	set_bit(__MVNETA_DOWN, &pp->state);
3665 
3666 	if (device_may_wakeup(&pp->dev->dev))
3667 		phylink_speed_down(pp->phylink, false);
3668 
3669 	phylink_stop(pp->phylink);
3670 
3671 	if (!pp->neta_armada3700) {
3672 		for_each_online_cpu(cpu) {
3673 			struct mvneta_pcpu_port *port =
3674 				per_cpu_ptr(pp->ports, cpu);
3675 
3676 			napi_disable(&port->napi);
3677 		}
3678 	} else {
3679 		napi_disable(&pp->napi);
3680 	}
3681 
3682 	netif_carrier_off(pp->dev);
3683 
3684 	mvneta_port_down(pp);
3685 	netif_tx_stop_all_queues(pp->dev);
3686 
3687 	/* Stop the port activity */
3688 	mvneta_port_disable(pp);
3689 
3690 	/* Clear all ethernet port interrupts */
3691 	on_each_cpu(mvneta_percpu_clear_intr_cause, pp, true);
3692 
3693 	/* Mask all ethernet port interrupts */
3694 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
3695 
3696 	mvneta_tx_reset(pp);
3697 	mvneta_rx_reset(pp);
3698 
3699 	WARN_ON(phy_power_off(pp->comphy));
3700 }
3701 
3702 static void mvneta_percpu_enable(void *arg)
3703 {
3704 	struct mvneta_port *pp = arg;
3705 
3706 	enable_percpu_irq(pp->dev->irq, IRQ_TYPE_NONE);
3707 }
3708 
3709 static void mvneta_percpu_disable(void *arg)
3710 {
3711 	struct mvneta_port *pp = arg;
3712 
3713 	disable_percpu_irq(pp->dev->irq);
3714 }
3715 
3716 /* Change the device mtu */
3717 static int mvneta_change_mtu(struct net_device *dev, int mtu)
3718 {
3719 	struct mvneta_port *pp = netdev_priv(dev);
3720 	int ret;
3721 
3722 	if (!IS_ALIGNED(MVNETA_RX_PKT_SIZE(mtu), 8)) {
3723 		netdev_info(dev, "Illegal MTU value %d, rounding to %d\n",
3724 			    mtu, ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8));
3725 		mtu = ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8);
3726 	}
3727 
3728 	if (pp->xdp_prog && mtu > MVNETA_MAX_RX_BUF_SIZE) {
3729 		netdev_info(dev, "Illegal MTU value %d for XDP mode\n", mtu);
3730 		return -EINVAL;
3731 	}
3732 
3733 	dev->mtu = mtu;
3734 
3735 	if (!netif_running(dev)) {
3736 		if (pp->bm_priv)
3737 			mvneta_bm_update_mtu(pp, mtu);
3738 
3739 		netdev_update_features(dev);
3740 		return 0;
3741 	}
3742 
3743 	/* The interface is running, so we have to force a
3744 	 * reallocation of the queues
3745 	 */
3746 	mvneta_stop_dev(pp);
3747 	on_each_cpu(mvneta_percpu_disable, pp, true);
3748 
3749 	mvneta_cleanup_txqs(pp);
3750 	mvneta_cleanup_rxqs(pp);
3751 
3752 	if (pp->bm_priv)
3753 		mvneta_bm_update_mtu(pp, mtu);
3754 
3755 	pp->pkt_size = MVNETA_RX_PKT_SIZE(dev->mtu);
3756 
3757 	ret = mvneta_setup_rxqs(pp);
3758 	if (ret) {
3759 		netdev_err(dev, "unable to setup rxqs after MTU change\n");
3760 		return ret;
3761 	}
3762 
3763 	ret = mvneta_setup_txqs(pp);
3764 	if (ret) {
3765 		netdev_err(dev, "unable to setup txqs after MTU change\n");
3766 		return ret;
3767 	}
3768 
3769 	on_each_cpu(mvneta_percpu_enable, pp, true);
3770 	mvneta_start_dev(pp);
3771 
3772 	netdev_update_features(dev);
3773 
3774 	return 0;
3775 }
3776 
3777 static netdev_features_t mvneta_fix_features(struct net_device *dev,
3778 					     netdev_features_t features)
3779 {
3780 	struct mvneta_port *pp = netdev_priv(dev);
3781 
3782 	if (pp->tx_csum_limit && dev->mtu > pp->tx_csum_limit) {
3783 		features &= ~(NETIF_F_IP_CSUM | NETIF_F_TSO);
3784 		netdev_info(dev,
3785 			    "Disable IP checksum for MTU greater than %dB\n",
3786 			    pp->tx_csum_limit);
3787 	}
3788 
3789 	return features;
3790 }
3791 
3792 /* Get mac address */
3793 static void mvneta_get_mac_addr(struct mvneta_port *pp, unsigned char *addr)
3794 {
3795 	u32 mac_addr_l, mac_addr_h;
3796 
3797 	mac_addr_l = mvreg_read(pp, MVNETA_MAC_ADDR_LOW);
3798 	mac_addr_h = mvreg_read(pp, MVNETA_MAC_ADDR_HIGH);
3799 	addr[0] = (mac_addr_h >> 24) & 0xFF;
3800 	addr[1] = (mac_addr_h >> 16) & 0xFF;
3801 	addr[2] = (mac_addr_h >> 8) & 0xFF;
3802 	addr[3] = mac_addr_h & 0xFF;
3803 	addr[4] = (mac_addr_l >> 8) & 0xFF;
3804 	addr[5] = mac_addr_l & 0xFF;
3805 }
3806 
3807 /* Handle setting mac address */
3808 static int mvneta_set_mac_addr(struct net_device *dev, void *addr)
3809 {
3810 	struct mvneta_port *pp = netdev_priv(dev);
3811 	struct sockaddr *sockaddr = addr;
3812 	int ret;
3813 
3814 	ret = eth_prepare_mac_addr_change(dev, addr);
3815 	if (ret < 0)
3816 		return ret;
3817 	/* Remove previous address table entry */
3818 	mvneta_mac_addr_set(pp, dev->dev_addr, -1);
3819 
3820 	/* Set new addr in hw */
3821 	mvneta_mac_addr_set(pp, sockaddr->sa_data, pp->rxq_def);
3822 
3823 	eth_commit_mac_addr_change(dev, addr);
3824 	return 0;
3825 }
3826 
3827 static void mvneta_validate(struct phylink_config *config,
3828 			    unsigned long *supported,
3829 			    struct phylink_link_state *state)
3830 {
3831 	struct net_device *ndev = to_net_dev(config->dev);
3832 	struct mvneta_port *pp = netdev_priv(ndev);
3833 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
3834 
3835 	/* We only support QSGMII, SGMII, 802.3z and RGMII modes */
3836 	if (state->interface != PHY_INTERFACE_MODE_NA &&
3837 	    state->interface != PHY_INTERFACE_MODE_QSGMII &&
3838 	    state->interface != PHY_INTERFACE_MODE_SGMII &&
3839 	    !phy_interface_mode_is_8023z(state->interface) &&
3840 	    !phy_interface_mode_is_rgmii(state->interface)) {
3841 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
3842 		return;
3843 	}
3844 
3845 	/* Allow all the expected bits */
3846 	phylink_set(mask, Autoneg);
3847 	phylink_set_port_modes(mask);
3848 
3849 	/* Asymmetric pause is unsupported */
3850 	phylink_set(mask, Pause);
3851 
3852 	/* Half-duplex at speeds higher than 100Mbit is unsupported */
3853 	if (pp->comphy || state->interface != PHY_INTERFACE_MODE_2500BASEX) {
3854 		phylink_set(mask, 1000baseT_Full);
3855 		phylink_set(mask, 1000baseX_Full);
3856 	}
3857 	if (pp->comphy || state->interface == PHY_INTERFACE_MODE_2500BASEX) {
3858 		phylink_set(mask, 2500baseT_Full);
3859 		phylink_set(mask, 2500baseX_Full);
3860 	}
3861 
3862 	if (!phy_interface_mode_is_8023z(state->interface)) {
3863 		/* 10M and 100M are only supported in non-802.3z mode */
3864 		phylink_set(mask, 10baseT_Half);
3865 		phylink_set(mask, 10baseT_Full);
3866 		phylink_set(mask, 100baseT_Half);
3867 		phylink_set(mask, 100baseT_Full);
3868 	}
3869 
3870 	bitmap_and(supported, supported, mask,
3871 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
3872 	bitmap_and(state->advertising, state->advertising, mask,
3873 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
3874 
3875 	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
3876 	 * to advertise both, only report advertising at 2500BaseX.
3877 	 */
3878 	phylink_helper_basex_speed(state);
3879 }
3880 
3881 static void mvneta_mac_pcs_get_state(struct phylink_config *config,
3882 				     struct phylink_link_state *state)
3883 {
3884 	struct net_device *ndev = to_net_dev(config->dev);
3885 	struct mvneta_port *pp = netdev_priv(ndev);
3886 	u32 gmac_stat;
3887 
3888 	gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
3889 
3890 	if (gmac_stat & MVNETA_GMAC_SPEED_1000)
3891 		state->speed =
3892 			state->interface == PHY_INTERFACE_MODE_2500BASEX ?
3893 			SPEED_2500 : SPEED_1000;
3894 	else if (gmac_stat & MVNETA_GMAC_SPEED_100)
3895 		state->speed = SPEED_100;
3896 	else
3897 		state->speed = SPEED_10;
3898 
3899 	state->an_complete = !!(gmac_stat & MVNETA_GMAC_AN_COMPLETE);
3900 	state->link = !!(gmac_stat & MVNETA_GMAC_LINK_UP);
3901 	state->duplex = !!(gmac_stat & MVNETA_GMAC_FULL_DUPLEX);
3902 
3903 	state->pause = 0;
3904 	if (gmac_stat & MVNETA_GMAC_RX_FLOW_CTRL_ENABLE)
3905 		state->pause |= MLO_PAUSE_RX;
3906 	if (gmac_stat & MVNETA_GMAC_TX_FLOW_CTRL_ENABLE)
3907 		state->pause |= MLO_PAUSE_TX;
3908 }
3909 
3910 static void mvneta_mac_an_restart(struct phylink_config *config)
3911 {
3912 	struct net_device *ndev = to_net_dev(config->dev);
3913 	struct mvneta_port *pp = netdev_priv(ndev);
3914 	u32 gmac_an = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3915 
3916 	mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3917 		    gmac_an | MVNETA_GMAC_INBAND_RESTART_AN);
3918 	mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3919 		    gmac_an & ~MVNETA_GMAC_INBAND_RESTART_AN);
3920 }
3921 
3922 static void mvneta_mac_config(struct phylink_config *config, unsigned int mode,
3923 			      const struct phylink_link_state *state)
3924 {
3925 	struct net_device *ndev = to_net_dev(config->dev);
3926 	struct mvneta_port *pp = netdev_priv(ndev);
3927 	u32 new_ctrl0, gmac_ctrl0 = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
3928 	u32 new_ctrl2, gmac_ctrl2 = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
3929 	u32 new_ctrl4, gmac_ctrl4 = mvreg_read(pp, MVNETA_GMAC_CTRL_4);
3930 	u32 new_clk, gmac_clk = mvreg_read(pp, MVNETA_GMAC_CLOCK_DIVIDER);
3931 	u32 new_an, gmac_an = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
3932 
3933 	new_ctrl0 = gmac_ctrl0 & ~MVNETA_GMAC0_PORT_1000BASE_X;
3934 	new_ctrl2 = gmac_ctrl2 & ~(MVNETA_GMAC2_INBAND_AN_ENABLE |
3935 				   MVNETA_GMAC2_PORT_RESET);
3936 	new_ctrl4 = gmac_ctrl4 & ~(MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE);
3937 	new_clk = gmac_clk & ~MVNETA_GMAC_1MS_CLOCK_ENABLE;
3938 	new_an = gmac_an & ~(MVNETA_GMAC_INBAND_AN_ENABLE |
3939 			     MVNETA_GMAC_INBAND_RESTART_AN |
3940 			     MVNETA_GMAC_AN_SPEED_EN |
3941 			     MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL |
3942 			     MVNETA_GMAC_AN_FLOW_CTRL_EN |
3943 			     MVNETA_GMAC_AN_DUPLEX_EN);
3944 
3945 	/* Even though it might look weird, when we're configured in
3946 	 * SGMII or QSGMII mode, the RGMII bit needs to be set.
3947 	 */
3948 	new_ctrl2 |= MVNETA_GMAC2_PORT_RGMII;
3949 
3950 	if (state->interface == PHY_INTERFACE_MODE_QSGMII ||
3951 	    state->interface == PHY_INTERFACE_MODE_SGMII ||
3952 	    phy_interface_mode_is_8023z(state->interface))
3953 		new_ctrl2 |= MVNETA_GMAC2_PCS_ENABLE;
3954 
3955 	if (phylink_test(state->advertising, Pause))
3956 		new_an |= MVNETA_GMAC_ADVERT_SYM_FLOW_CTRL;
3957 
3958 	if (!phylink_autoneg_inband(mode)) {
3959 		/* Phy or fixed speed - nothing to do, leave the
3960 		 * configured speed, duplex and flow control as-is.
3961 		 */
3962 	} else if (state->interface == PHY_INTERFACE_MODE_SGMII) {
3963 		/* SGMII mode receives the state from the PHY */
3964 		new_ctrl2 |= MVNETA_GMAC2_INBAND_AN_ENABLE;
3965 		new_clk |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
3966 		new_an = (new_an & ~(MVNETA_GMAC_FORCE_LINK_DOWN |
3967 				     MVNETA_GMAC_FORCE_LINK_PASS |
3968 				     MVNETA_GMAC_CONFIG_MII_SPEED |
3969 				     MVNETA_GMAC_CONFIG_GMII_SPEED |
3970 				     MVNETA_GMAC_CONFIG_FULL_DUPLEX)) |
3971 			 MVNETA_GMAC_INBAND_AN_ENABLE |
3972 			 MVNETA_GMAC_AN_SPEED_EN |
3973 			 MVNETA_GMAC_AN_DUPLEX_EN;
3974 	} else {
3975 		/* 802.3z negotiation - only 1000base-X */
3976 		new_ctrl0 |= MVNETA_GMAC0_PORT_1000BASE_X;
3977 		new_clk |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
3978 		new_an = (new_an & ~(MVNETA_GMAC_FORCE_LINK_DOWN |
3979 				     MVNETA_GMAC_FORCE_LINK_PASS |
3980 				     MVNETA_GMAC_CONFIG_MII_SPEED)) |
3981 			 MVNETA_GMAC_INBAND_AN_ENABLE |
3982 			 MVNETA_GMAC_CONFIG_GMII_SPEED |
3983 			 /* The MAC only supports FD mode */
3984 			 MVNETA_GMAC_CONFIG_FULL_DUPLEX;
3985 
3986 		if (state->pause & MLO_PAUSE_AN && state->an_enabled)
3987 			new_an |= MVNETA_GMAC_AN_FLOW_CTRL_EN;
3988 	}
3989 
3990 	/* Armada 370 documentation says we can only change the port mode
3991 	 * and in-band enable when the link is down, so force it down
3992 	 * while making these changes. We also do this for GMAC_CTRL2
3993 	 */
3994 	if ((new_ctrl0 ^ gmac_ctrl0) & MVNETA_GMAC0_PORT_1000BASE_X ||
3995 	    (new_ctrl2 ^ gmac_ctrl2) & MVNETA_GMAC2_INBAND_AN_ENABLE ||
3996 	    (new_an  ^ gmac_an) & MVNETA_GMAC_INBAND_AN_ENABLE) {
3997 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
3998 			    (gmac_an & ~MVNETA_GMAC_FORCE_LINK_PASS) |
3999 			    MVNETA_GMAC_FORCE_LINK_DOWN);
4000 	}
4001 
4002 
4003 	/* When at 2.5G, the link partner can send frames with shortened
4004 	 * preambles.
4005 	 */
4006 	if (state->interface == PHY_INTERFACE_MODE_2500BASEX)
4007 		new_ctrl4 |= MVNETA_GMAC4_SHORT_PREAMBLE_ENABLE;
4008 
4009 	if (pp->phy_interface != state->interface) {
4010 		if (pp->comphy)
4011 			WARN_ON(phy_power_off(pp->comphy));
4012 		WARN_ON(mvneta_config_interface(pp, state->interface));
4013 	}
4014 
4015 	if (new_ctrl0 != gmac_ctrl0)
4016 		mvreg_write(pp, MVNETA_GMAC_CTRL_0, new_ctrl0);
4017 	if (new_ctrl2 != gmac_ctrl2)
4018 		mvreg_write(pp, MVNETA_GMAC_CTRL_2, new_ctrl2);
4019 	if (new_ctrl4 != gmac_ctrl4)
4020 		mvreg_write(pp, MVNETA_GMAC_CTRL_4, new_ctrl4);
4021 	if (new_clk != gmac_clk)
4022 		mvreg_write(pp, MVNETA_GMAC_CLOCK_DIVIDER, new_clk);
4023 	if (new_an != gmac_an)
4024 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, new_an);
4025 
4026 	if (gmac_ctrl2 & MVNETA_GMAC2_PORT_RESET) {
4027 		while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
4028 			MVNETA_GMAC2_PORT_RESET) != 0)
4029 			continue;
4030 	}
4031 }
4032 
4033 static void mvneta_set_eee(struct mvneta_port *pp, bool enable)
4034 {
4035 	u32 lpi_ctl1;
4036 
4037 	lpi_ctl1 = mvreg_read(pp, MVNETA_LPI_CTRL_1);
4038 	if (enable)
4039 		lpi_ctl1 |= MVNETA_LPI_REQUEST_ENABLE;
4040 	else
4041 		lpi_ctl1 &= ~MVNETA_LPI_REQUEST_ENABLE;
4042 	mvreg_write(pp, MVNETA_LPI_CTRL_1, lpi_ctl1);
4043 }
4044 
4045 static void mvneta_mac_link_down(struct phylink_config *config,
4046 				 unsigned int mode, phy_interface_t interface)
4047 {
4048 	struct net_device *ndev = to_net_dev(config->dev);
4049 	struct mvneta_port *pp = netdev_priv(ndev);
4050 	u32 val;
4051 
4052 	mvneta_port_down(pp);
4053 
4054 	if (!phylink_autoneg_inband(mode)) {
4055 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4056 		val &= ~MVNETA_GMAC_FORCE_LINK_PASS;
4057 		val |= MVNETA_GMAC_FORCE_LINK_DOWN;
4058 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4059 	}
4060 
4061 	pp->eee_active = false;
4062 	mvneta_set_eee(pp, false);
4063 }
4064 
4065 static void mvneta_mac_link_up(struct phylink_config *config,
4066 			       struct phy_device *phy,
4067 			       unsigned int mode, phy_interface_t interface,
4068 			       int speed, int duplex,
4069 			       bool tx_pause, bool rx_pause)
4070 {
4071 	struct net_device *ndev = to_net_dev(config->dev);
4072 	struct mvneta_port *pp = netdev_priv(ndev);
4073 	u32 val;
4074 
4075 	if (!phylink_autoneg_inband(mode)) {
4076 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4077 		val &= ~(MVNETA_GMAC_FORCE_LINK_DOWN |
4078 			 MVNETA_GMAC_CONFIG_MII_SPEED |
4079 			 MVNETA_GMAC_CONFIG_GMII_SPEED |
4080 			 MVNETA_GMAC_CONFIG_FLOW_CTRL |
4081 			 MVNETA_GMAC_CONFIG_FULL_DUPLEX);
4082 		val |= MVNETA_GMAC_FORCE_LINK_PASS;
4083 
4084 		if (speed == SPEED_1000 || speed == SPEED_2500)
4085 			val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
4086 		else if (speed == SPEED_100)
4087 			val |= MVNETA_GMAC_CONFIG_MII_SPEED;
4088 
4089 		if (duplex == DUPLEX_FULL)
4090 			val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
4091 
4092 		if (tx_pause || rx_pause)
4093 			val |= MVNETA_GMAC_CONFIG_FLOW_CTRL;
4094 
4095 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4096 	} else {
4097 		/* When inband doesn't cover flow control or flow control is
4098 		 * disabled, we need to manually configure it. This bit will
4099 		 * only have effect if MVNETA_GMAC_AN_FLOW_CTRL_EN is unset.
4100 		 */
4101 		val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
4102 		val &= ~MVNETA_GMAC_CONFIG_FLOW_CTRL;
4103 
4104 		if (tx_pause || rx_pause)
4105 			val |= MVNETA_GMAC_CONFIG_FLOW_CTRL;
4106 
4107 		mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
4108 	}
4109 
4110 	mvneta_port_up(pp);
4111 
4112 	if (phy && pp->eee_enabled) {
4113 		pp->eee_active = phy_init_eee(phy, 0) >= 0;
4114 		mvneta_set_eee(pp, pp->eee_active && pp->tx_lpi_enabled);
4115 	}
4116 }
4117 
4118 static const struct phylink_mac_ops mvneta_phylink_ops = {
4119 	.validate = mvneta_validate,
4120 	.mac_pcs_get_state = mvneta_mac_pcs_get_state,
4121 	.mac_an_restart = mvneta_mac_an_restart,
4122 	.mac_config = mvneta_mac_config,
4123 	.mac_link_down = mvneta_mac_link_down,
4124 	.mac_link_up = mvneta_mac_link_up,
4125 };
4126 
4127 static int mvneta_mdio_probe(struct mvneta_port *pp)
4128 {
4129 	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
4130 	int err = phylink_of_phy_connect(pp->phylink, pp->dn, 0);
4131 
4132 	if (err)
4133 		netdev_err(pp->dev, "could not attach PHY: %d\n", err);
4134 
4135 	phylink_ethtool_get_wol(pp->phylink, &wol);
4136 	device_set_wakeup_capable(&pp->dev->dev, !!wol.supported);
4137 
4138 	/* PHY WoL may be enabled but device wakeup disabled */
4139 	if (wol.supported)
4140 		device_set_wakeup_enable(&pp->dev->dev, !!wol.wolopts);
4141 
4142 	return err;
4143 }
4144 
4145 static void mvneta_mdio_remove(struct mvneta_port *pp)
4146 {
4147 	phylink_disconnect_phy(pp->phylink);
4148 }
4149 
4150 /* Electing a CPU must be done in an atomic way: it should be done
4151  * after or before the removal/insertion of a CPU and this function is
4152  * not reentrant.
4153  */
4154 static void mvneta_percpu_elect(struct mvneta_port *pp)
4155 {
4156 	int elected_cpu = 0, max_cpu, cpu, i = 0;
4157 
4158 	/* Use the cpu associated to the rxq when it is online, in all
4159 	 * the other cases, use the cpu 0 which can't be offline.
4160 	 */
4161 	if (cpu_online(pp->rxq_def))
4162 		elected_cpu = pp->rxq_def;
4163 
4164 	max_cpu = num_present_cpus();
4165 
4166 	for_each_online_cpu(cpu) {
4167 		int rxq_map = 0, txq_map = 0;
4168 		int rxq;
4169 
4170 		for (rxq = 0; rxq < rxq_number; rxq++)
4171 			if ((rxq % max_cpu) == cpu)
4172 				rxq_map |= MVNETA_CPU_RXQ_ACCESS(rxq);
4173 
4174 		if (cpu == elected_cpu)
4175 			/* Map the default receive queue to the elected CPU */
4176 			rxq_map |= MVNETA_CPU_RXQ_ACCESS(pp->rxq_def);
4177 
4178 		/* We update the TX queue map only if we have one
4179 		 * queue. In this case we associate the TX queue to
4180 		 * the CPU bound to the default RX queue
4181 		 */
4182 		if (txq_number == 1)
4183 			txq_map = (cpu == elected_cpu) ?
4184 				MVNETA_CPU_TXQ_ACCESS(1) : 0;
4185 		else
4186 			txq_map = mvreg_read(pp, MVNETA_CPU_MAP(cpu)) &
4187 				MVNETA_CPU_TXQ_ACCESS_ALL_MASK;
4188 
4189 		mvreg_write(pp, MVNETA_CPU_MAP(cpu), rxq_map | txq_map);
4190 
4191 		/* Update the interrupt mask on each CPU according the
4192 		 * new mapping
4193 		 */
4194 		smp_call_function_single(cpu, mvneta_percpu_unmask_interrupt,
4195 					 pp, true);
4196 		i++;
4197 
4198 	}
4199 };
4200 
4201 static int mvneta_cpu_online(unsigned int cpu, struct hlist_node *node)
4202 {
4203 	int other_cpu;
4204 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4205 						  node_online);
4206 	struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
4207 
4208 	/* Armada 3700's per-cpu interrupt for mvneta is broken, all interrupts
4209 	 * are routed to CPU 0, so we don't need all the cpu-hotplug support
4210 	 */
4211 	if (pp->neta_armada3700)
4212 		return 0;
4213 
4214 	spin_lock(&pp->lock);
4215 	/*
4216 	 * Configuring the driver for a new CPU while the driver is
4217 	 * stopping is racy, so just avoid it.
4218 	 */
4219 	if (pp->is_stopped) {
4220 		spin_unlock(&pp->lock);
4221 		return 0;
4222 	}
4223 	netif_tx_stop_all_queues(pp->dev);
4224 
4225 	/*
4226 	 * We have to synchronise on tha napi of each CPU except the one
4227 	 * just being woken up
4228 	 */
4229 	for_each_online_cpu(other_cpu) {
4230 		if (other_cpu != cpu) {
4231 			struct mvneta_pcpu_port *other_port =
4232 				per_cpu_ptr(pp->ports, other_cpu);
4233 
4234 			napi_synchronize(&other_port->napi);
4235 		}
4236 	}
4237 
4238 	/* Mask all ethernet port interrupts */
4239 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4240 	napi_enable(&port->napi);
4241 
4242 	/*
4243 	 * Enable per-CPU interrupts on the CPU that is
4244 	 * brought up.
4245 	 */
4246 	mvneta_percpu_enable(pp);
4247 
4248 	/*
4249 	 * Enable per-CPU interrupt on the one CPU we care
4250 	 * about.
4251 	 */
4252 	mvneta_percpu_elect(pp);
4253 
4254 	/* Unmask all ethernet port interrupts */
4255 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
4256 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
4257 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
4258 		    MVNETA_CAUSE_LINK_CHANGE);
4259 	netif_tx_start_all_queues(pp->dev);
4260 	spin_unlock(&pp->lock);
4261 	return 0;
4262 }
4263 
4264 static int mvneta_cpu_down_prepare(unsigned int cpu, struct hlist_node *node)
4265 {
4266 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4267 						  node_online);
4268 	struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
4269 
4270 	/*
4271 	 * Thanks to this lock we are sure that any pending cpu election is
4272 	 * done.
4273 	 */
4274 	spin_lock(&pp->lock);
4275 	/* Mask all ethernet port interrupts */
4276 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4277 	spin_unlock(&pp->lock);
4278 
4279 	napi_synchronize(&port->napi);
4280 	napi_disable(&port->napi);
4281 	/* Disable per-CPU interrupts on the CPU that is brought down. */
4282 	mvneta_percpu_disable(pp);
4283 	return 0;
4284 }
4285 
4286 static int mvneta_cpu_dead(unsigned int cpu, struct hlist_node *node)
4287 {
4288 	struct mvneta_port *pp = hlist_entry_safe(node, struct mvneta_port,
4289 						  node_dead);
4290 
4291 	/* Check if a new CPU must be elected now this on is down */
4292 	spin_lock(&pp->lock);
4293 	mvneta_percpu_elect(pp);
4294 	spin_unlock(&pp->lock);
4295 	/* Unmask all ethernet port interrupts */
4296 	on_each_cpu(mvneta_percpu_unmask_interrupt, pp, true);
4297 	mvreg_write(pp, MVNETA_INTR_MISC_MASK,
4298 		    MVNETA_CAUSE_PHY_STATUS_CHANGE |
4299 		    MVNETA_CAUSE_LINK_CHANGE);
4300 	netif_tx_start_all_queues(pp->dev);
4301 	return 0;
4302 }
4303 
4304 static int mvneta_open(struct net_device *dev)
4305 {
4306 	struct mvneta_port *pp = netdev_priv(dev);
4307 	int ret;
4308 
4309 	pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu);
4310 
4311 	ret = mvneta_setup_rxqs(pp);
4312 	if (ret)
4313 		return ret;
4314 
4315 	ret = mvneta_setup_txqs(pp);
4316 	if (ret)
4317 		goto err_cleanup_rxqs;
4318 
4319 	/* Connect to port interrupt line */
4320 	if (pp->neta_armada3700)
4321 		ret = request_irq(pp->dev->irq, mvneta_isr, 0,
4322 				  dev->name, pp);
4323 	else
4324 		ret = request_percpu_irq(pp->dev->irq, mvneta_percpu_isr,
4325 					 dev->name, pp->ports);
4326 	if (ret) {
4327 		netdev_err(pp->dev, "cannot request irq %d\n", pp->dev->irq);
4328 		goto err_cleanup_txqs;
4329 	}
4330 
4331 	if (!pp->neta_armada3700) {
4332 		/* Enable per-CPU interrupt on all the CPU to handle our RX
4333 		 * queue interrupts
4334 		 */
4335 		on_each_cpu(mvneta_percpu_enable, pp, true);
4336 
4337 		pp->is_stopped = false;
4338 		/* Register a CPU notifier to handle the case where our CPU
4339 		 * might be taken offline.
4340 		 */
4341 		ret = cpuhp_state_add_instance_nocalls(online_hpstate,
4342 						       &pp->node_online);
4343 		if (ret)
4344 			goto err_free_irq;
4345 
4346 		ret = cpuhp_state_add_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4347 						       &pp->node_dead);
4348 		if (ret)
4349 			goto err_free_online_hp;
4350 	}
4351 
4352 	ret = mvneta_mdio_probe(pp);
4353 	if (ret < 0) {
4354 		netdev_err(dev, "cannot probe MDIO bus\n");
4355 		goto err_free_dead_hp;
4356 	}
4357 
4358 	mvneta_start_dev(pp);
4359 
4360 	return 0;
4361 
4362 err_free_dead_hp:
4363 	if (!pp->neta_armada3700)
4364 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4365 						    &pp->node_dead);
4366 err_free_online_hp:
4367 	if (!pp->neta_armada3700)
4368 		cpuhp_state_remove_instance_nocalls(online_hpstate,
4369 						    &pp->node_online);
4370 err_free_irq:
4371 	if (pp->neta_armada3700) {
4372 		free_irq(pp->dev->irq, pp);
4373 	} else {
4374 		on_each_cpu(mvneta_percpu_disable, pp, true);
4375 		free_percpu_irq(pp->dev->irq, pp->ports);
4376 	}
4377 err_cleanup_txqs:
4378 	mvneta_cleanup_txqs(pp);
4379 err_cleanup_rxqs:
4380 	mvneta_cleanup_rxqs(pp);
4381 	return ret;
4382 }
4383 
4384 /* Stop the port, free port interrupt line */
4385 static int mvneta_stop(struct net_device *dev)
4386 {
4387 	struct mvneta_port *pp = netdev_priv(dev);
4388 
4389 	if (!pp->neta_armada3700) {
4390 		/* Inform that we are stopping so we don't want to setup the
4391 		 * driver for new CPUs in the notifiers. The code of the
4392 		 * notifier for CPU online is protected by the same spinlock,
4393 		 * so when we get the lock, the notifer work is done.
4394 		 */
4395 		spin_lock(&pp->lock);
4396 		pp->is_stopped = true;
4397 		spin_unlock(&pp->lock);
4398 
4399 		mvneta_stop_dev(pp);
4400 		mvneta_mdio_remove(pp);
4401 
4402 		cpuhp_state_remove_instance_nocalls(online_hpstate,
4403 						    &pp->node_online);
4404 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
4405 						    &pp->node_dead);
4406 		on_each_cpu(mvneta_percpu_disable, pp, true);
4407 		free_percpu_irq(dev->irq, pp->ports);
4408 	} else {
4409 		mvneta_stop_dev(pp);
4410 		mvneta_mdio_remove(pp);
4411 		free_irq(dev->irq, pp);
4412 	}
4413 
4414 	mvneta_cleanup_rxqs(pp);
4415 	mvneta_cleanup_txqs(pp);
4416 
4417 	return 0;
4418 }
4419 
4420 static int mvneta_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4421 {
4422 	struct mvneta_port *pp = netdev_priv(dev);
4423 
4424 	return phylink_mii_ioctl(pp->phylink, ifr, cmd);
4425 }
4426 
4427 static int mvneta_xdp_setup(struct net_device *dev, struct bpf_prog *prog,
4428 			    struct netlink_ext_ack *extack)
4429 {
4430 	bool need_update, running = netif_running(dev);
4431 	struct mvneta_port *pp = netdev_priv(dev);
4432 	struct bpf_prog *old_prog;
4433 
4434 	if (prog && dev->mtu > MVNETA_MAX_RX_BUF_SIZE) {
4435 		NL_SET_ERR_MSG_MOD(extack, "MTU too large for XDP");
4436 		return -EOPNOTSUPP;
4437 	}
4438 
4439 	if (pp->bm_priv) {
4440 		NL_SET_ERR_MSG_MOD(extack,
4441 				   "Hardware Buffer Management not supported on XDP");
4442 		return -EOPNOTSUPP;
4443 	}
4444 
4445 	need_update = !!pp->xdp_prog != !!prog;
4446 	if (running && need_update)
4447 		mvneta_stop(dev);
4448 
4449 	old_prog = xchg(&pp->xdp_prog, prog);
4450 	if (old_prog)
4451 		bpf_prog_put(old_prog);
4452 
4453 	if (running && need_update)
4454 		return mvneta_open(dev);
4455 
4456 	return 0;
4457 }
4458 
4459 static int mvneta_xdp(struct net_device *dev, struct netdev_bpf *xdp)
4460 {
4461 	switch (xdp->command) {
4462 	case XDP_SETUP_PROG:
4463 		return mvneta_xdp_setup(dev, xdp->prog, xdp->extack);
4464 	default:
4465 		return -EINVAL;
4466 	}
4467 }
4468 
4469 /* Ethtool methods */
4470 
4471 /* Set link ksettings (phy address, speed) for ethtools */
4472 static int
4473 mvneta_ethtool_set_link_ksettings(struct net_device *ndev,
4474 				  const struct ethtool_link_ksettings *cmd)
4475 {
4476 	struct mvneta_port *pp = netdev_priv(ndev);
4477 
4478 	return phylink_ethtool_ksettings_set(pp->phylink, cmd);
4479 }
4480 
4481 /* Get link ksettings for ethtools */
4482 static int
4483 mvneta_ethtool_get_link_ksettings(struct net_device *ndev,
4484 				  struct ethtool_link_ksettings *cmd)
4485 {
4486 	struct mvneta_port *pp = netdev_priv(ndev);
4487 
4488 	return phylink_ethtool_ksettings_get(pp->phylink, cmd);
4489 }
4490 
4491 static int mvneta_ethtool_nway_reset(struct net_device *dev)
4492 {
4493 	struct mvneta_port *pp = netdev_priv(dev);
4494 
4495 	return phylink_ethtool_nway_reset(pp->phylink);
4496 }
4497 
4498 /* Set interrupt coalescing for ethtools */
4499 static int mvneta_ethtool_set_coalesce(struct net_device *dev,
4500 				       struct ethtool_coalesce *c)
4501 {
4502 	struct mvneta_port *pp = netdev_priv(dev);
4503 	int queue;
4504 
4505 	for (queue = 0; queue < rxq_number; queue++) {
4506 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
4507 		rxq->time_coal = c->rx_coalesce_usecs;
4508 		rxq->pkts_coal = c->rx_max_coalesced_frames;
4509 		mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
4510 		mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
4511 	}
4512 
4513 	for (queue = 0; queue < txq_number; queue++) {
4514 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
4515 		txq->done_pkts_coal = c->tx_max_coalesced_frames;
4516 		mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
4517 	}
4518 
4519 	return 0;
4520 }
4521 
4522 /* get coalescing for ethtools */
4523 static int mvneta_ethtool_get_coalesce(struct net_device *dev,
4524 				       struct ethtool_coalesce *c)
4525 {
4526 	struct mvneta_port *pp = netdev_priv(dev);
4527 
4528 	c->rx_coalesce_usecs        = pp->rxqs[0].time_coal;
4529 	c->rx_max_coalesced_frames  = pp->rxqs[0].pkts_coal;
4530 
4531 	c->tx_max_coalesced_frames =  pp->txqs[0].done_pkts_coal;
4532 	return 0;
4533 }
4534 
4535 
4536 static void mvneta_ethtool_get_drvinfo(struct net_device *dev,
4537 				    struct ethtool_drvinfo *drvinfo)
4538 {
4539 	strlcpy(drvinfo->driver, MVNETA_DRIVER_NAME,
4540 		sizeof(drvinfo->driver));
4541 	strlcpy(drvinfo->version, MVNETA_DRIVER_VERSION,
4542 		sizeof(drvinfo->version));
4543 	strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
4544 		sizeof(drvinfo->bus_info));
4545 }
4546 
4547 
4548 static void mvneta_ethtool_get_ringparam(struct net_device *netdev,
4549 					 struct ethtool_ringparam *ring)
4550 {
4551 	struct mvneta_port *pp = netdev_priv(netdev);
4552 
4553 	ring->rx_max_pending = MVNETA_MAX_RXD;
4554 	ring->tx_max_pending = MVNETA_MAX_TXD;
4555 	ring->rx_pending = pp->rx_ring_size;
4556 	ring->tx_pending = pp->tx_ring_size;
4557 }
4558 
4559 static int mvneta_ethtool_set_ringparam(struct net_device *dev,
4560 					struct ethtool_ringparam *ring)
4561 {
4562 	struct mvneta_port *pp = netdev_priv(dev);
4563 
4564 	if ((ring->rx_pending == 0) || (ring->tx_pending == 0))
4565 		return -EINVAL;
4566 	pp->rx_ring_size = ring->rx_pending < MVNETA_MAX_RXD ?
4567 		ring->rx_pending : MVNETA_MAX_RXD;
4568 
4569 	pp->tx_ring_size = clamp_t(u16, ring->tx_pending,
4570 				   MVNETA_MAX_SKB_DESCS * 2, MVNETA_MAX_TXD);
4571 	if (pp->tx_ring_size != ring->tx_pending)
4572 		netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
4573 			    pp->tx_ring_size, ring->tx_pending);
4574 
4575 	if (netif_running(dev)) {
4576 		mvneta_stop(dev);
4577 		if (mvneta_open(dev)) {
4578 			netdev_err(dev,
4579 				   "error on opening device after ring param change\n");
4580 			return -ENOMEM;
4581 		}
4582 	}
4583 
4584 	return 0;
4585 }
4586 
4587 static void mvneta_ethtool_get_pauseparam(struct net_device *dev,
4588 					  struct ethtool_pauseparam *pause)
4589 {
4590 	struct mvneta_port *pp = netdev_priv(dev);
4591 
4592 	phylink_ethtool_get_pauseparam(pp->phylink, pause);
4593 }
4594 
4595 static int mvneta_ethtool_set_pauseparam(struct net_device *dev,
4596 					 struct ethtool_pauseparam *pause)
4597 {
4598 	struct mvneta_port *pp = netdev_priv(dev);
4599 
4600 	return phylink_ethtool_set_pauseparam(pp->phylink, pause);
4601 }
4602 
4603 static void mvneta_ethtool_get_strings(struct net_device *netdev, u32 sset,
4604 				       u8 *data)
4605 {
4606 	if (sset == ETH_SS_STATS) {
4607 		int i;
4608 
4609 		for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
4610 			memcpy(data + i * ETH_GSTRING_LEN,
4611 			       mvneta_statistics[i].name, ETH_GSTRING_LEN);
4612 	}
4613 }
4614 
4615 static void
4616 mvneta_ethtool_update_pcpu_stats(struct mvneta_port *pp,
4617 				 struct mvneta_ethtool_stats *es)
4618 {
4619 	unsigned int start;
4620 	int cpu;
4621 
4622 	for_each_possible_cpu(cpu) {
4623 		struct mvneta_pcpu_stats *stats;
4624 		u64 skb_alloc_error;
4625 		u64 refill_error;
4626 		u64 xdp_redirect;
4627 		u64 xdp_xmit_err;
4628 		u64 xdp_tx_err;
4629 		u64 xdp_pass;
4630 		u64 xdp_drop;
4631 		u64 xdp_xmit;
4632 		u64 xdp_tx;
4633 
4634 		stats = per_cpu_ptr(pp->stats, cpu);
4635 		do {
4636 			start = u64_stats_fetch_begin_irq(&stats->syncp);
4637 			skb_alloc_error = stats->es.skb_alloc_error;
4638 			refill_error = stats->es.refill_error;
4639 			xdp_redirect = stats->es.ps.xdp_redirect;
4640 			xdp_pass = stats->es.ps.xdp_pass;
4641 			xdp_drop = stats->es.ps.xdp_drop;
4642 			xdp_xmit = stats->es.ps.xdp_xmit;
4643 			xdp_xmit_err = stats->es.ps.xdp_xmit_err;
4644 			xdp_tx = stats->es.ps.xdp_tx;
4645 			xdp_tx_err = stats->es.ps.xdp_tx_err;
4646 		} while (u64_stats_fetch_retry_irq(&stats->syncp, start));
4647 
4648 		es->skb_alloc_error += skb_alloc_error;
4649 		es->refill_error += refill_error;
4650 		es->ps.xdp_redirect += xdp_redirect;
4651 		es->ps.xdp_pass += xdp_pass;
4652 		es->ps.xdp_drop += xdp_drop;
4653 		es->ps.xdp_xmit += xdp_xmit;
4654 		es->ps.xdp_xmit_err += xdp_xmit_err;
4655 		es->ps.xdp_tx += xdp_tx;
4656 		es->ps.xdp_tx_err += xdp_tx_err;
4657 	}
4658 }
4659 
4660 static void mvneta_ethtool_update_stats(struct mvneta_port *pp)
4661 {
4662 	struct mvneta_ethtool_stats stats = {};
4663 	const struct mvneta_statistic *s;
4664 	void __iomem *base = pp->base;
4665 	u32 high, low;
4666 	u64 val;
4667 	int i;
4668 
4669 	mvneta_ethtool_update_pcpu_stats(pp, &stats);
4670 	for (i = 0, s = mvneta_statistics;
4671 	     s < mvneta_statistics + ARRAY_SIZE(mvneta_statistics);
4672 	     s++, i++) {
4673 		switch (s->type) {
4674 		case T_REG_32:
4675 			val = readl_relaxed(base + s->offset);
4676 			pp->ethtool_stats[i] += val;
4677 			break;
4678 		case T_REG_64:
4679 			/* Docs say to read low 32-bit then high */
4680 			low = readl_relaxed(base + s->offset);
4681 			high = readl_relaxed(base + s->offset + 4);
4682 			val = (u64)high << 32 | low;
4683 			pp->ethtool_stats[i] += val;
4684 			break;
4685 		case T_SW:
4686 			switch (s->offset) {
4687 			case ETHTOOL_STAT_EEE_WAKEUP:
4688 				val = phylink_get_eee_err(pp->phylink);
4689 				pp->ethtool_stats[i] += val;
4690 				break;
4691 			case ETHTOOL_STAT_SKB_ALLOC_ERR:
4692 				pp->ethtool_stats[i] = stats.skb_alloc_error;
4693 				break;
4694 			case ETHTOOL_STAT_REFILL_ERR:
4695 				pp->ethtool_stats[i] = stats.refill_error;
4696 				break;
4697 			case ETHTOOL_XDP_REDIRECT:
4698 				pp->ethtool_stats[i] = stats.ps.xdp_redirect;
4699 				break;
4700 			case ETHTOOL_XDP_PASS:
4701 				pp->ethtool_stats[i] = stats.ps.xdp_pass;
4702 				break;
4703 			case ETHTOOL_XDP_DROP:
4704 				pp->ethtool_stats[i] = stats.ps.xdp_drop;
4705 				break;
4706 			case ETHTOOL_XDP_TX:
4707 				pp->ethtool_stats[i] = stats.ps.xdp_tx;
4708 				break;
4709 			case ETHTOOL_XDP_TX_ERR:
4710 				pp->ethtool_stats[i] = stats.ps.xdp_tx_err;
4711 				break;
4712 			case ETHTOOL_XDP_XMIT:
4713 				pp->ethtool_stats[i] = stats.ps.xdp_xmit;
4714 				break;
4715 			case ETHTOOL_XDP_XMIT_ERR:
4716 				pp->ethtool_stats[i] = stats.ps.xdp_xmit_err;
4717 				break;
4718 			}
4719 			break;
4720 		}
4721 	}
4722 }
4723 
4724 static void mvneta_ethtool_get_stats(struct net_device *dev,
4725 				     struct ethtool_stats *stats, u64 *data)
4726 {
4727 	struct mvneta_port *pp = netdev_priv(dev);
4728 	int i;
4729 
4730 	mvneta_ethtool_update_stats(pp);
4731 
4732 	for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
4733 		*data++ = pp->ethtool_stats[i];
4734 }
4735 
4736 static int mvneta_ethtool_get_sset_count(struct net_device *dev, int sset)
4737 {
4738 	if (sset == ETH_SS_STATS)
4739 		return ARRAY_SIZE(mvneta_statistics);
4740 	return -EOPNOTSUPP;
4741 }
4742 
4743 static u32 mvneta_ethtool_get_rxfh_indir_size(struct net_device *dev)
4744 {
4745 	return MVNETA_RSS_LU_TABLE_SIZE;
4746 }
4747 
4748 static int mvneta_ethtool_get_rxnfc(struct net_device *dev,
4749 				    struct ethtool_rxnfc *info,
4750 				    u32 *rules __always_unused)
4751 {
4752 	switch (info->cmd) {
4753 	case ETHTOOL_GRXRINGS:
4754 		info->data =  rxq_number;
4755 		return 0;
4756 	case ETHTOOL_GRXFH:
4757 		return -EOPNOTSUPP;
4758 	default:
4759 		return -EOPNOTSUPP;
4760 	}
4761 }
4762 
4763 static int  mvneta_config_rss(struct mvneta_port *pp)
4764 {
4765 	int cpu;
4766 	u32 val;
4767 
4768 	netif_tx_stop_all_queues(pp->dev);
4769 
4770 	on_each_cpu(mvneta_percpu_mask_interrupt, pp, true);
4771 
4772 	if (!pp->neta_armada3700) {
4773 		/* We have to synchronise on the napi of each CPU */
4774 		for_each_online_cpu(cpu) {
4775 			struct mvneta_pcpu_port *pcpu_port =
4776 				per_cpu_ptr(pp->ports, cpu);
4777 
4778 			napi_synchronize(&pcpu_port->napi);
4779 			napi_disable(&pcpu_port->napi);
4780 		}
4781 	} else {
4782 		napi_synchronize(&pp->napi);
4783 		napi_disable(&pp->napi);
4784 	}
4785 
4786 	pp->rxq_def = pp->indir[0];
4787 
4788 	/* Update unicast mapping */
4789 	mvneta_set_rx_mode(pp->dev);
4790 
4791 	/* Update val of portCfg register accordingly with all RxQueue types */
4792 	val = MVNETA_PORT_CONFIG_DEFL_VALUE(pp->rxq_def);
4793 	mvreg_write(pp, MVNETA_PORT_CONFIG, val);
4794 
4795 	/* Update the elected CPU matching the new rxq_def */
4796 	spin_lock(&pp->lock);
4797 	mvneta_percpu_elect(pp);
4798 	spin_unlock(&pp->lock);
4799 
4800 	if (!pp->neta_armada3700) {
4801 		/* We have to synchronise on the napi of each CPU */
4802 		for_each_online_cpu(cpu) {
4803 			struct mvneta_pcpu_port *pcpu_port =
4804 				per_cpu_ptr(pp->ports, cpu);
4805 
4806 			napi_enable(&pcpu_port->napi);
4807 		}
4808 	} else {
4809 		napi_enable(&pp->napi);
4810 	}
4811 
4812 	netif_tx_start_all_queues(pp->dev);
4813 
4814 	return 0;
4815 }
4816 
4817 static int mvneta_ethtool_set_rxfh(struct net_device *dev, const u32 *indir,
4818 				   const u8 *key, const u8 hfunc)
4819 {
4820 	struct mvneta_port *pp = netdev_priv(dev);
4821 
4822 	/* Current code for Armada 3700 doesn't support RSS features yet */
4823 	if (pp->neta_armada3700)
4824 		return -EOPNOTSUPP;
4825 
4826 	/* We require at least one supported parameter to be changed
4827 	 * and no change in any of the unsupported parameters
4828 	 */
4829 	if (key ||
4830 	    (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
4831 		return -EOPNOTSUPP;
4832 
4833 	if (!indir)
4834 		return 0;
4835 
4836 	memcpy(pp->indir, indir, MVNETA_RSS_LU_TABLE_SIZE);
4837 
4838 	return mvneta_config_rss(pp);
4839 }
4840 
4841 static int mvneta_ethtool_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
4842 				   u8 *hfunc)
4843 {
4844 	struct mvneta_port *pp = netdev_priv(dev);
4845 
4846 	/* Current code for Armada 3700 doesn't support RSS features yet */
4847 	if (pp->neta_armada3700)
4848 		return -EOPNOTSUPP;
4849 
4850 	if (hfunc)
4851 		*hfunc = ETH_RSS_HASH_TOP;
4852 
4853 	if (!indir)
4854 		return 0;
4855 
4856 	memcpy(indir, pp->indir, MVNETA_RSS_LU_TABLE_SIZE);
4857 
4858 	return 0;
4859 }
4860 
4861 static void mvneta_ethtool_get_wol(struct net_device *dev,
4862 				   struct ethtool_wolinfo *wol)
4863 {
4864 	struct mvneta_port *pp = netdev_priv(dev);
4865 
4866 	phylink_ethtool_get_wol(pp->phylink, wol);
4867 }
4868 
4869 static int mvneta_ethtool_set_wol(struct net_device *dev,
4870 				  struct ethtool_wolinfo *wol)
4871 {
4872 	struct mvneta_port *pp = netdev_priv(dev);
4873 	int ret;
4874 
4875 	ret = phylink_ethtool_set_wol(pp->phylink, wol);
4876 	if (!ret)
4877 		device_set_wakeup_enable(&dev->dev, !!wol->wolopts);
4878 
4879 	return ret;
4880 }
4881 
4882 static int mvneta_ethtool_get_eee(struct net_device *dev,
4883 				  struct ethtool_eee *eee)
4884 {
4885 	struct mvneta_port *pp = netdev_priv(dev);
4886 	u32 lpi_ctl0;
4887 
4888 	lpi_ctl0 = mvreg_read(pp, MVNETA_LPI_CTRL_0);
4889 
4890 	eee->eee_enabled = pp->eee_enabled;
4891 	eee->eee_active = pp->eee_active;
4892 	eee->tx_lpi_enabled = pp->tx_lpi_enabled;
4893 	eee->tx_lpi_timer = (lpi_ctl0) >> 8; // * scale;
4894 
4895 	return phylink_ethtool_get_eee(pp->phylink, eee);
4896 }
4897 
4898 static int mvneta_ethtool_set_eee(struct net_device *dev,
4899 				  struct ethtool_eee *eee)
4900 {
4901 	struct mvneta_port *pp = netdev_priv(dev);
4902 	u32 lpi_ctl0;
4903 
4904 	/* The Armada 37x documents do not give limits for this other than
4905 	 * it being an 8-bit register.
4906 	 */
4907 	if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4908 		return -EINVAL;
4909 
4910 	lpi_ctl0 = mvreg_read(pp, MVNETA_LPI_CTRL_0);
4911 	lpi_ctl0 &= ~(0xff << 8);
4912 	lpi_ctl0 |= eee->tx_lpi_timer << 8;
4913 	mvreg_write(pp, MVNETA_LPI_CTRL_0, lpi_ctl0);
4914 
4915 	pp->eee_enabled = eee->eee_enabled;
4916 	pp->tx_lpi_enabled = eee->tx_lpi_enabled;
4917 
4918 	mvneta_set_eee(pp, eee->tx_lpi_enabled && eee->eee_enabled);
4919 
4920 	return phylink_ethtool_set_eee(pp->phylink, eee);
4921 }
4922 
4923 static void mvneta_clear_rx_prio_map(struct mvneta_port *pp)
4924 {
4925 	mvreg_write(pp, MVNETA_VLAN_PRIO_TO_RXQ, 0);
4926 }
4927 
4928 static void mvneta_setup_rx_prio_map(struct mvneta_port *pp)
4929 {
4930 	u32 val = 0;
4931 	int i;
4932 
4933 	for (i = 0; i < rxq_number; i++)
4934 		val |= MVNETA_VLAN_PRIO_RXQ_MAP(i, pp->prio_tc_map[i]);
4935 
4936 	mvreg_write(pp, MVNETA_VLAN_PRIO_TO_RXQ, val);
4937 }
4938 
4939 static int mvneta_setup_mqprio(struct net_device *dev,
4940 			       struct tc_mqprio_qopt *qopt)
4941 {
4942 	struct mvneta_port *pp = netdev_priv(dev);
4943 	u8 num_tc;
4944 	int i;
4945 
4946 	qopt->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
4947 	num_tc = qopt->num_tc;
4948 
4949 	if (num_tc > rxq_number)
4950 		return -EINVAL;
4951 
4952 	if (!num_tc) {
4953 		mvneta_clear_rx_prio_map(pp);
4954 		netdev_reset_tc(dev);
4955 		return 0;
4956 	}
4957 
4958 	memcpy(pp->prio_tc_map, qopt->prio_tc_map, sizeof(pp->prio_tc_map));
4959 
4960 	mvneta_setup_rx_prio_map(pp);
4961 
4962 	netdev_set_num_tc(dev, qopt->num_tc);
4963 	for (i = 0; i < qopt->num_tc; i++)
4964 		netdev_set_tc_queue(dev, i, qopt->count[i], qopt->offset[i]);
4965 
4966 	return 0;
4967 }
4968 
4969 static int mvneta_setup_tc(struct net_device *dev, enum tc_setup_type type,
4970 			   void *type_data)
4971 {
4972 	switch (type) {
4973 	case TC_SETUP_QDISC_MQPRIO:
4974 		return mvneta_setup_mqprio(dev, type_data);
4975 	default:
4976 		return -EOPNOTSUPP;
4977 	}
4978 }
4979 
4980 static const struct net_device_ops mvneta_netdev_ops = {
4981 	.ndo_open            = mvneta_open,
4982 	.ndo_stop            = mvneta_stop,
4983 	.ndo_start_xmit      = mvneta_tx,
4984 	.ndo_set_rx_mode     = mvneta_set_rx_mode,
4985 	.ndo_set_mac_address = mvneta_set_mac_addr,
4986 	.ndo_change_mtu      = mvneta_change_mtu,
4987 	.ndo_fix_features    = mvneta_fix_features,
4988 	.ndo_get_stats64     = mvneta_get_stats64,
4989 	.ndo_do_ioctl        = mvneta_ioctl,
4990 	.ndo_bpf	     = mvneta_xdp,
4991 	.ndo_xdp_xmit        = mvneta_xdp_xmit,
4992 	.ndo_setup_tc	     = mvneta_setup_tc,
4993 };
4994 
4995 static const struct ethtool_ops mvneta_eth_tool_ops = {
4996 	.supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS |
4997 				     ETHTOOL_COALESCE_MAX_FRAMES,
4998 	.nway_reset	= mvneta_ethtool_nway_reset,
4999 	.get_link       = ethtool_op_get_link,
5000 	.set_coalesce   = mvneta_ethtool_set_coalesce,
5001 	.get_coalesce   = mvneta_ethtool_get_coalesce,
5002 	.get_drvinfo    = mvneta_ethtool_get_drvinfo,
5003 	.get_ringparam  = mvneta_ethtool_get_ringparam,
5004 	.set_ringparam	= mvneta_ethtool_set_ringparam,
5005 	.get_pauseparam	= mvneta_ethtool_get_pauseparam,
5006 	.set_pauseparam	= mvneta_ethtool_set_pauseparam,
5007 	.get_strings	= mvneta_ethtool_get_strings,
5008 	.get_ethtool_stats = mvneta_ethtool_get_stats,
5009 	.get_sset_count	= mvneta_ethtool_get_sset_count,
5010 	.get_rxfh_indir_size = mvneta_ethtool_get_rxfh_indir_size,
5011 	.get_rxnfc	= mvneta_ethtool_get_rxnfc,
5012 	.get_rxfh	= mvneta_ethtool_get_rxfh,
5013 	.set_rxfh	= mvneta_ethtool_set_rxfh,
5014 	.get_link_ksettings = mvneta_ethtool_get_link_ksettings,
5015 	.set_link_ksettings = mvneta_ethtool_set_link_ksettings,
5016 	.get_wol        = mvneta_ethtool_get_wol,
5017 	.set_wol        = mvneta_ethtool_set_wol,
5018 	.get_eee	= mvneta_ethtool_get_eee,
5019 	.set_eee	= mvneta_ethtool_set_eee,
5020 };
5021 
5022 /* Initialize hw */
5023 static int mvneta_init(struct device *dev, struct mvneta_port *pp)
5024 {
5025 	int queue;
5026 
5027 	/* Disable port */
5028 	mvneta_port_disable(pp);
5029 
5030 	/* Set port default values */
5031 	mvneta_defaults_set(pp);
5032 
5033 	pp->txqs = devm_kcalloc(dev, txq_number, sizeof(*pp->txqs), GFP_KERNEL);
5034 	if (!pp->txqs)
5035 		return -ENOMEM;
5036 
5037 	/* Initialize TX descriptor rings */
5038 	for (queue = 0; queue < txq_number; queue++) {
5039 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5040 		txq->id = queue;
5041 		txq->size = pp->tx_ring_size;
5042 		txq->done_pkts_coal = MVNETA_TXDONE_COAL_PKTS;
5043 	}
5044 
5045 	pp->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*pp->rxqs), GFP_KERNEL);
5046 	if (!pp->rxqs)
5047 		return -ENOMEM;
5048 
5049 	/* Create Rx descriptor rings */
5050 	for (queue = 0; queue < rxq_number; queue++) {
5051 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5052 		rxq->id = queue;
5053 		rxq->size = pp->rx_ring_size;
5054 		rxq->pkts_coal = MVNETA_RX_COAL_PKTS;
5055 		rxq->time_coal = MVNETA_RX_COAL_USEC;
5056 		rxq->buf_virt_addr
5057 			= devm_kmalloc_array(pp->dev->dev.parent,
5058 					     rxq->size,
5059 					     sizeof(*rxq->buf_virt_addr),
5060 					     GFP_KERNEL);
5061 		if (!rxq->buf_virt_addr)
5062 			return -ENOMEM;
5063 	}
5064 
5065 	return 0;
5066 }
5067 
5068 /* platform glue : initialize decoding windows */
5069 static void mvneta_conf_mbus_windows(struct mvneta_port *pp,
5070 				     const struct mbus_dram_target_info *dram)
5071 {
5072 	u32 win_enable;
5073 	u32 win_protect;
5074 	int i;
5075 
5076 	for (i = 0; i < 6; i++) {
5077 		mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
5078 		mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
5079 
5080 		if (i < 4)
5081 			mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
5082 	}
5083 
5084 	win_enable = 0x3f;
5085 	win_protect = 0;
5086 
5087 	if (dram) {
5088 		for (i = 0; i < dram->num_cs; i++) {
5089 			const struct mbus_dram_window *cs = dram->cs + i;
5090 
5091 			mvreg_write(pp, MVNETA_WIN_BASE(i),
5092 				    (cs->base & 0xffff0000) |
5093 				    (cs->mbus_attr << 8) |
5094 				    dram->mbus_dram_target_id);
5095 
5096 			mvreg_write(pp, MVNETA_WIN_SIZE(i),
5097 				    (cs->size - 1) & 0xffff0000);
5098 
5099 			win_enable &= ~(1 << i);
5100 			win_protect |= 3 << (2 * i);
5101 		}
5102 	} else {
5103 		/* For Armada3700 open default 4GB Mbus window, leaving
5104 		 * arbitration of target/attribute to a different layer
5105 		 * of configuration.
5106 		 */
5107 		mvreg_write(pp, MVNETA_WIN_SIZE(0), 0xffff0000);
5108 		win_enable &= ~BIT(0);
5109 		win_protect = 3;
5110 	}
5111 
5112 	mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
5113 	mvreg_write(pp, MVNETA_ACCESS_PROTECT_ENABLE, win_protect);
5114 }
5115 
5116 /* Power up the port */
5117 static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
5118 {
5119 	/* MAC Cause register should be cleared */
5120 	mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
5121 
5122 	if (phy_mode != PHY_INTERFACE_MODE_QSGMII &&
5123 	    phy_mode != PHY_INTERFACE_MODE_SGMII &&
5124 	    !phy_interface_mode_is_8023z(phy_mode) &&
5125 	    !phy_interface_mode_is_rgmii(phy_mode))
5126 		return -EINVAL;
5127 
5128 	return 0;
5129 }
5130 
5131 /* Device initialization routine */
5132 static int mvneta_probe(struct platform_device *pdev)
5133 {
5134 	struct device_node *dn = pdev->dev.of_node;
5135 	struct device_node *bm_node;
5136 	struct mvneta_port *pp;
5137 	struct net_device *dev;
5138 	struct phylink *phylink;
5139 	struct phy *comphy;
5140 	char hw_mac_addr[ETH_ALEN];
5141 	phy_interface_t phy_mode;
5142 	const char *mac_from;
5143 	int tx_csum_limit;
5144 	int err;
5145 	int cpu;
5146 
5147 	dev = devm_alloc_etherdev_mqs(&pdev->dev, sizeof(struct mvneta_port),
5148 				      txq_number, rxq_number);
5149 	if (!dev)
5150 		return -ENOMEM;
5151 
5152 	dev->irq = irq_of_parse_and_map(dn, 0);
5153 	if (dev->irq == 0)
5154 		return -EINVAL;
5155 
5156 	err = of_get_phy_mode(dn, &phy_mode);
5157 	if (err) {
5158 		dev_err(&pdev->dev, "incorrect phy-mode\n");
5159 		goto err_free_irq;
5160 	}
5161 
5162 	comphy = devm_of_phy_get(&pdev->dev, dn, NULL);
5163 	if (comphy == ERR_PTR(-EPROBE_DEFER)) {
5164 		err = -EPROBE_DEFER;
5165 		goto err_free_irq;
5166 	} else if (IS_ERR(comphy)) {
5167 		comphy = NULL;
5168 	}
5169 
5170 	pp = netdev_priv(dev);
5171 	spin_lock_init(&pp->lock);
5172 
5173 	pp->phylink_config.dev = &dev->dev;
5174 	pp->phylink_config.type = PHYLINK_NETDEV;
5175 
5176 	phylink = phylink_create(&pp->phylink_config, pdev->dev.fwnode,
5177 				 phy_mode, &mvneta_phylink_ops);
5178 	if (IS_ERR(phylink)) {
5179 		err = PTR_ERR(phylink);
5180 		goto err_free_irq;
5181 	}
5182 
5183 	dev->tx_queue_len = MVNETA_MAX_TXD;
5184 	dev->watchdog_timeo = 5 * HZ;
5185 	dev->netdev_ops = &mvneta_netdev_ops;
5186 
5187 	dev->ethtool_ops = &mvneta_eth_tool_ops;
5188 
5189 	pp->phylink = phylink;
5190 	pp->comphy = comphy;
5191 	pp->phy_interface = phy_mode;
5192 	pp->dn = dn;
5193 
5194 	pp->rxq_def = rxq_def;
5195 	pp->indir[0] = rxq_def;
5196 
5197 	/* Get special SoC configurations */
5198 	if (of_device_is_compatible(dn, "marvell,armada-3700-neta"))
5199 		pp->neta_armada3700 = true;
5200 
5201 	pp->clk = devm_clk_get(&pdev->dev, "core");
5202 	if (IS_ERR(pp->clk))
5203 		pp->clk = devm_clk_get(&pdev->dev, NULL);
5204 	if (IS_ERR(pp->clk)) {
5205 		err = PTR_ERR(pp->clk);
5206 		goto err_free_phylink;
5207 	}
5208 
5209 	clk_prepare_enable(pp->clk);
5210 
5211 	pp->clk_bus = devm_clk_get(&pdev->dev, "bus");
5212 	if (!IS_ERR(pp->clk_bus))
5213 		clk_prepare_enable(pp->clk_bus);
5214 
5215 	pp->base = devm_platform_ioremap_resource(pdev, 0);
5216 	if (IS_ERR(pp->base)) {
5217 		err = PTR_ERR(pp->base);
5218 		goto err_clk;
5219 	}
5220 
5221 	/* Alloc per-cpu port structure */
5222 	pp->ports = alloc_percpu(struct mvneta_pcpu_port);
5223 	if (!pp->ports) {
5224 		err = -ENOMEM;
5225 		goto err_clk;
5226 	}
5227 
5228 	/* Alloc per-cpu stats */
5229 	pp->stats = netdev_alloc_pcpu_stats(struct mvneta_pcpu_stats);
5230 	if (!pp->stats) {
5231 		err = -ENOMEM;
5232 		goto err_free_ports;
5233 	}
5234 
5235 	err = of_get_mac_address(dn, dev->dev_addr);
5236 	if (!err) {
5237 		mac_from = "device tree";
5238 	} else {
5239 		mvneta_get_mac_addr(pp, hw_mac_addr);
5240 		if (is_valid_ether_addr(hw_mac_addr)) {
5241 			mac_from = "hardware";
5242 			memcpy(dev->dev_addr, hw_mac_addr, ETH_ALEN);
5243 		} else {
5244 			mac_from = "random";
5245 			eth_hw_addr_random(dev);
5246 		}
5247 	}
5248 
5249 	if (!of_property_read_u32(dn, "tx-csum-limit", &tx_csum_limit)) {
5250 		if (tx_csum_limit < 0 ||
5251 		    tx_csum_limit > MVNETA_TX_CSUM_MAX_SIZE) {
5252 			tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
5253 			dev_info(&pdev->dev,
5254 				 "Wrong TX csum limit in DT, set to %dB\n",
5255 				 MVNETA_TX_CSUM_DEF_SIZE);
5256 		}
5257 	} else if (of_device_is_compatible(dn, "marvell,armada-370-neta")) {
5258 		tx_csum_limit = MVNETA_TX_CSUM_DEF_SIZE;
5259 	} else {
5260 		tx_csum_limit = MVNETA_TX_CSUM_MAX_SIZE;
5261 	}
5262 
5263 	pp->tx_csum_limit = tx_csum_limit;
5264 
5265 	pp->dram_target_info = mv_mbus_dram_info();
5266 	/* Armada3700 requires setting default configuration of Mbus
5267 	 * windows, however without using filled mbus_dram_target_info
5268 	 * structure.
5269 	 */
5270 	if (pp->dram_target_info || pp->neta_armada3700)
5271 		mvneta_conf_mbus_windows(pp, pp->dram_target_info);
5272 
5273 	pp->tx_ring_size = MVNETA_MAX_TXD;
5274 	pp->rx_ring_size = MVNETA_MAX_RXD;
5275 
5276 	pp->dev = dev;
5277 	SET_NETDEV_DEV(dev, &pdev->dev);
5278 
5279 	pp->id = global_port_id++;
5280 
5281 	/* Obtain access to BM resources if enabled and already initialized */
5282 	bm_node = of_parse_phandle(dn, "buffer-manager", 0);
5283 	if (bm_node) {
5284 		pp->bm_priv = mvneta_bm_get(bm_node);
5285 		if (pp->bm_priv) {
5286 			err = mvneta_bm_port_init(pdev, pp);
5287 			if (err < 0) {
5288 				dev_info(&pdev->dev,
5289 					 "use SW buffer management\n");
5290 				mvneta_bm_put(pp->bm_priv);
5291 				pp->bm_priv = NULL;
5292 			}
5293 		}
5294 		/* Set RX packet offset correction for platforms, whose
5295 		 * NET_SKB_PAD, exceeds 64B. It should be 64B for 64-bit
5296 		 * platforms and 0B for 32-bit ones.
5297 		 */
5298 		pp->rx_offset_correction = max(0,
5299 					       NET_SKB_PAD -
5300 					       MVNETA_RX_PKT_OFFSET_CORRECTION);
5301 	}
5302 	of_node_put(bm_node);
5303 
5304 	/* sw buffer management */
5305 	if (!pp->bm_priv)
5306 		pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
5307 
5308 	err = mvneta_init(&pdev->dev, pp);
5309 	if (err < 0)
5310 		goto err_netdev;
5311 
5312 	err = mvneta_port_power_up(pp, pp->phy_interface);
5313 	if (err < 0) {
5314 		dev_err(&pdev->dev, "can't power up port\n");
5315 		goto err_netdev;
5316 	}
5317 
5318 	/* Armada3700 network controller does not support per-cpu
5319 	 * operation, so only single NAPI should be initialized.
5320 	 */
5321 	if (pp->neta_armada3700) {
5322 		netif_napi_add(dev, &pp->napi, mvneta_poll, NAPI_POLL_WEIGHT);
5323 	} else {
5324 		for_each_present_cpu(cpu) {
5325 			struct mvneta_pcpu_port *port =
5326 				per_cpu_ptr(pp->ports, cpu);
5327 
5328 			netif_napi_add(dev, &port->napi, mvneta_poll,
5329 				       NAPI_POLL_WEIGHT);
5330 			port->pp = pp;
5331 		}
5332 	}
5333 
5334 	dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
5335 			NETIF_F_TSO | NETIF_F_RXCSUM;
5336 	dev->hw_features |= dev->features;
5337 	dev->vlan_features |= dev->features;
5338 	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
5339 	dev->gso_max_segs = MVNETA_MAX_TSO_SEGS;
5340 
5341 	/* MTU range: 68 - 9676 */
5342 	dev->min_mtu = ETH_MIN_MTU;
5343 	/* 9676 == 9700 - 20 and rounding to 8 */
5344 	dev->max_mtu = 9676;
5345 
5346 	err = register_netdev(dev);
5347 	if (err < 0) {
5348 		dev_err(&pdev->dev, "failed to register\n");
5349 		goto err_netdev;
5350 	}
5351 
5352 	netdev_info(dev, "Using %s mac address %pM\n", mac_from,
5353 		    dev->dev_addr);
5354 
5355 	platform_set_drvdata(pdev, pp->dev);
5356 
5357 	return 0;
5358 
5359 err_netdev:
5360 	if (pp->bm_priv) {
5361 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
5362 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
5363 				       1 << pp->id);
5364 		mvneta_bm_put(pp->bm_priv);
5365 	}
5366 	free_percpu(pp->stats);
5367 err_free_ports:
5368 	free_percpu(pp->ports);
5369 err_clk:
5370 	clk_disable_unprepare(pp->clk_bus);
5371 	clk_disable_unprepare(pp->clk);
5372 err_free_phylink:
5373 	if (pp->phylink)
5374 		phylink_destroy(pp->phylink);
5375 err_free_irq:
5376 	irq_dispose_mapping(dev->irq);
5377 	return err;
5378 }
5379 
5380 /* Device removal routine */
5381 static int mvneta_remove(struct platform_device *pdev)
5382 {
5383 	struct net_device  *dev = platform_get_drvdata(pdev);
5384 	struct mvneta_port *pp = netdev_priv(dev);
5385 
5386 	unregister_netdev(dev);
5387 	clk_disable_unprepare(pp->clk_bus);
5388 	clk_disable_unprepare(pp->clk);
5389 	free_percpu(pp->ports);
5390 	free_percpu(pp->stats);
5391 	irq_dispose_mapping(dev->irq);
5392 	phylink_destroy(pp->phylink);
5393 
5394 	if (pp->bm_priv) {
5395 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_long, 1 << pp->id);
5396 		mvneta_bm_pool_destroy(pp->bm_priv, pp->pool_short,
5397 				       1 << pp->id);
5398 		mvneta_bm_put(pp->bm_priv);
5399 	}
5400 
5401 	return 0;
5402 }
5403 
5404 #ifdef CONFIG_PM_SLEEP
5405 static int mvneta_suspend(struct device *device)
5406 {
5407 	int queue;
5408 	struct net_device *dev = dev_get_drvdata(device);
5409 	struct mvneta_port *pp = netdev_priv(dev);
5410 
5411 	if (!netif_running(dev))
5412 		goto clean_exit;
5413 
5414 	if (!pp->neta_armada3700) {
5415 		spin_lock(&pp->lock);
5416 		pp->is_stopped = true;
5417 		spin_unlock(&pp->lock);
5418 
5419 		cpuhp_state_remove_instance_nocalls(online_hpstate,
5420 						    &pp->node_online);
5421 		cpuhp_state_remove_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
5422 						    &pp->node_dead);
5423 	}
5424 
5425 	rtnl_lock();
5426 	mvneta_stop_dev(pp);
5427 	rtnl_unlock();
5428 
5429 	for (queue = 0; queue < rxq_number; queue++) {
5430 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5431 
5432 		mvneta_rxq_drop_pkts(pp, rxq);
5433 	}
5434 
5435 	for (queue = 0; queue < txq_number; queue++) {
5436 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5437 
5438 		mvneta_txq_hw_deinit(pp, txq);
5439 	}
5440 
5441 clean_exit:
5442 	netif_device_detach(dev);
5443 	clk_disable_unprepare(pp->clk_bus);
5444 	clk_disable_unprepare(pp->clk);
5445 
5446 	return 0;
5447 }
5448 
5449 static int mvneta_resume(struct device *device)
5450 {
5451 	struct platform_device *pdev = to_platform_device(device);
5452 	struct net_device *dev = dev_get_drvdata(device);
5453 	struct mvneta_port *pp = netdev_priv(dev);
5454 	int err, queue;
5455 
5456 	clk_prepare_enable(pp->clk);
5457 	if (!IS_ERR(pp->clk_bus))
5458 		clk_prepare_enable(pp->clk_bus);
5459 	if (pp->dram_target_info || pp->neta_armada3700)
5460 		mvneta_conf_mbus_windows(pp, pp->dram_target_info);
5461 	if (pp->bm_priv) {
5462 		err = mvneta_bm_port_init(pdev, pp);
5463 		if (err < 0) {
5464 			dev_info(&pdev->dev, "use SW buffer management\n");
5465 			pp->rx_offset_correction = MVNETA_SKB_HEADROOM;
5466 			pp->bm_priv = NULL;
5467 		}
5468 	}
5469 	mvneta_defaults_set(pp);
5470 	err = mvneta_port_power_up(pp, pp->phy_interface);
5471 	if (err < 0) {
5472 		dev_err(device, "can't power up port\n");
5473 		return err;
5474 	}
5475 
5476 	netif_device_attach(dev);
5477 
5478 	if (!netif_running(dev))
5479 		return 0;
5480 
5481 	for (queue = 0; queue < rxq_number; queue++) {
5482 		struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
5483 
5484 		rxq->next_desc_to_proc = 0;
5485 		mvneta_rxq_hw_init(pp, rxq);
5486 	}
5487 
5488 	for (queue = 0; queue < txq_number; queue++) {
5489 		struct mvneta_tx_queue *txq = &pp->txqs[queue];
5490 
5491 		txq->next_desc_to_proc = 0;
5492 		mvneta_txq_hw_init(pp, txq);
5493 	}
5494 
5495 	if (!pp->neta_armada3700) {
5496 		spin_lock(&pp->lock);
5497 		pp->is_stopped = false;
5498 		spin_unlock(&pp->lock);
5499 		cpuhp_state_add_instance_nocalls(online_hpstate,
5500 						 &pp->node_online);
5501 		cpuhp_state_add_instance_nocalls(CPUHP_NET_MVNETA_DEAD,
5502 						 &pp->node_dead);
5503 	}
5504 
5505 	rtnl_lock();
5506 	mvneta_start_dev(pp);
5507 	rtnl_unlock();
5508 	mvneta_set_rx_mode(dev);
5509 
5510 	return 0;
5511 }
5512 #endif
5513 
5514 static SIMPLE_DEV_PM_OPS(mvneta_pm_ops, mvneta_suspend, mvneta_resume);
5515 
5516 static const struct of_device_id mvneta_match[] = {
5517 	{ .compatible = "marvell,armada-370-neta" },
5518 	{ .compatible = "marvell,armada-xp-neta" },
5519 	{ .compatible = "marvell,armada-3700-neta" },
5520 	{ }
5521 };
5522 MODULE_DEVICE_TABLE(of, mvneta_match);
5523 
5524 static struct platform_driver mvneta_driver = {
5525 	.probe = mvneta_probe,
5526 	.remove = mvneta_remove,
5527 	.driver = {
5528 		.name = MVNETA_DRIVER_NAME,
5529 		.of_match_table = mvneta_match,
5530 		.pm = &mvneta_pm_ops,
5531 	},
5532 };
5533 
5534 static int __init mvneta_driver_init(void)
5535 {
5536 	int ret;
5537 
5538 	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, "net/mvneta:online",
5539 				      mvneta_cpu_online,
5540 				      mvneta_cpu_down_prepare);
5541 	if (ret < 0)
5542 		goto out;
5543 	online_hpstate = ret;
5544 	ret = cpuhp_setup_state_multi(CPUHP_NET_MVNETA_DEAD, "net/mvneta:dead",
5545 				      NULL, mvneta_cpu_dead);
5546 	if (ret)
5547 		goto err_dead;
5548 
5549 	ret = platform_driver_register(&mvneta_driver);
5550 	if (ret)
5551 		goto err;
5552 	return 0;
5553 
5554 err:
5555 	cpuhp_remove_multi_state(CPUHP_NET_MVNETA_DEAD);
5556 err_dead:
5557 	cpuhp_remove_multi_state(online_hpstate);
5558 out:
5559 	return ret;
5560 }
5561 module_init(mvneta_driver_init);
5562 
5563 static void __exit mvneta_driver_exit(void)
5564 {
5565 	platform_driver_unregister(&mvneta_driver);
5566 	cpuhp_remove_multi_state(CPUHP_NET_MVNETA_DEAD);
5567 	cpuhp_remove_multi_state(online_hpstate);
5568 }
5569 module_exit(mvneta_driver_exit);
5570 
5571 MODULE_DESCRIPTION("Marvell NETA Ethernet Driver - www.marvell.com");
5572 MODULE_AUTHOR("Rami Rosen <rosenr@marvell.com>, Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
5573 MODULE_LICENSE("GPL");
5574 
5575 module_param(rxq_number, int, 0444);
5576 module_param(txq_number, int, 0444);
5577 
5578 module_param(rxq_def, int, 0444);
5579 module_param(rx_copybreak, int, 0644);
5580