xref: /openbmc/linux/drivers/net/ethernet/intel/igc/igc.h (revision 55b24334)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /* Copyright (c)  2018 Intel Corporation */
3 
4 #ifndef _IGC_H_
5 #define _IGC_H_
6 
7 #include <linux/kobject.h>
8 #include <linux/pci.h>
9 #include <linux/netdevice.h>
10 #include <linux/vmalloc.h>
11 #include <linux/ethtool.h>
12 #include <linux/sctp.h>
13 #include <linux/ptp_clock_kernel.h>
14 #include <linux/timecounter.h>
15 #include <linux/net_tstamp.h>
16 #include <linux/bitfield.h>
17 
18 #include "igc_hw.h"
19 
20 void igc_ethtool_set_ops(struct net_device *);
21 
22 /* Transmit and receive queues */
23 #define IGC_MAX_RX_QUEUES		4
24 #define IGC_MAX_TX_QUEUES		4
25 
26 #define MAX_Q_VECTORS			8
27 #define MAX_STD_JUMBO_FRAME_SIZE	9216
28 
29 #define MAX_ETYPE_FILTER		8
30 #define IGC_RETA_SIZE			128
31 
32 /* SDP support */
33 #define IGC_N_EXTTS	2
34 #define IGC_N_PEROUT	2
35 #define IGC_N_SDP	4
36 
37 #define MAX_FLEX_FILTER			32
38 
39 enum igc_mac_filter_type {
40 	IGC_MAC_FILTER_TYPE_DST = 0,
41 	IGC_MAC_FILTER_TYPE_SRC
42 };
43 
44 struct igc_tx_queue_stats {
45 	u64 packets;
46 	u64 bytes;
47 	u64 restart_queue;
48 	u64 restart_queue2;
49 };
50 
51 struct igc_rx_queue_stats {
52 	u64 packets;
53 	u64 bytes;
54 	u64 drops;
55 	u64 csum_err;
56 	u64 alloc_failed;
57 };
58 
59 struct igc_rx_packet_stats {
60 	u64 ipv4_packets;      /* IPv4 headers processed */
61 	u64 ipv4e_packets;     /* IPv4E headers with extensions processed */
62 	u64 ipv6_packets;      /* IPv6 headers processed */
63 	u64 ipv6e_packets;     /* IPv6E headers with extensions processed */
64 	u64 tcp_packets;       /* TCP headers processed */
65 	u64 udp_packets;       /* UDP headers processed */
66 	u64 sctp_packets;      /* SCTP headers processed */
67 	u64 nfs_packets;       /* NFS headers processe */
68 	u64 other_packets;
69 };
70 
71 struct igc_ring_container {
72 	struct igc_ring *ring;          /* pointer to linked list of rings */
73 	unsigned int total_bytes;       /* total bytes processed this int */
74 	unsigned int total_packets;     /* total packets processed this int */
75 	u16 work_limit;                 /* total work allowed per interrupt */
76 	u8 count;                       /* total number of rings in vector */
77 	u8 itr;                         /* current ITR setting for ring */
78 };
79 
80 struct igc_ring {
81 	struct igc_q_vector *q_vector;  /* backlink to q_vector */
82 	struct net_device *netdev;      /* back pointer to net_device */
83 	struct device *dev;             /* device for dma mapping */
84 	union {                         /* array of buffer info structs */
85 		struct igc_tx_buffer *tx_buffer_info;
86 		struct igc_rx_buffer *rx_buffer_info;
87 	};
88 	void *desc;                     /* descriptor ring memory */
89 	unsigned long flags;            /* ring specific flags */
90 	void __iomem *tail;             /* pointer to ring tail register */
91 	dma_addr_t dma;                 /* phys address of the ring */
92 	unsigned int size;              /* length of desc. ring in bytes */
93 
94 	u16 count;                      /* number of desc. in the ring */
95 	u8 queue_index;                 /* logical index of the ring*/
96 	u8 reg_idx;                     /* physical index of the ring */
97 	bool launchtime_enable;         /* true if LaunchTime is enabled */
98 	ktime_t last_tx_cycle;          /* end of the cycle with a launchtime transmission */
99 	ktime_t last_ff_cycle;          /* Last cycle with an active first flag */
100 
101 	u32 start_time;
102 	u32 end_time;
103 	u32 max_sdu;
104 
105 	/* CBS parameters */
106 	bool cbs_enable;                /* indicates if CBS is enabled */
107 	s32 idleslope;                  /* idleSlope in kbps */
108 	s32 sendslope;                  /* sendSlope in kbps */
109 	s32 hicredit;                   /* hiCredit in bytes */
110 	s32 locredit;                   /* loCredit in bytes */
111 
112 	/* everything past this point are written often */
113 	u16 next_to_clean;
114 	u16 next_to_use;
115 	u16 next_to_alloc;
116 
117 	union {
118 		/* TX */
119 		struct {
120 			struct igc_tx_queue_stats tx_stats;
121 			struct u64_stats_sync tx_syncp;
122 			struct u64_stats_sync tx_syncp2;
123 		};
124 		/* RX */
125 		struct {
126 			struct igc_rx_queue_stats rx_stats;
127 			struct igc_rx_packet_stats pkt_stats;
128 			struct u64_stats_sync rx_syncp;
129 			struct sk_buff *skb;
130 		};
131 	};
132 
133 	struct xdp_rxq_info xdp_rxq;
134 	struct xsk_buff_pool *xsk_pool;
135 } ____cacheline_internodealigned_in_smp;
136 
137 /* Board specific private data structure */
138 struct igc_adapter {
139 	struct net_device *netdev;
140 
141 	struct ethtool_eee eee;
142 	u16 eee_advert;
143 
144 	unsigned long state;
145 	unsigned int flags;
146 	unsigned int num_q_vectors;
147 
148 	struct msix_entry *msix_entries;
149 
150 	/* TX */
151 	u16 tx_work_limit;
152 	u32 tx_timeout_count;
153 	int num_tx_queues;
154 	struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
155 
156 	/* RX */
157 	int num_rx_queues;
158 	struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
159 
160 	struct timer_list watchdog_timer;
161 	struct timer_list dma_err_timer;
162 	struct timer_list phy_info_timer;
163 
164 	u32 wol;
165 	u32 en_mng_pt;
166 	u16 link_speed;
167 	u16 link_duplex;
168 
169 	u8 port_num;
170 
171 	u8 __iomem *io_addr;
172 	/* Interrupt Throttle Rate */
173 	u32 rx_itr_setting;
174 	u32 tx_itr_setting;
175 
176 	struct work_struct reset_task;
177 	struct work_struct watchdog_task;
178 	struct work_struct dma_err_task;
179 	bool fc_autoneg;
180 
181 	u8 tx_timeout_factor;
182 
183 	int msg_enable;
184 	u32 max_frame_size;
185 	u32 min_frame_size;
186 
187 	ktime_t base_time;
188 	ktime_t cycle_time;
189 	bool qbv_enable;
190 	u32 qbv_config_change_errors;
191 
192 	/* OS defined structs */
193 	struct pci_dev *pdev;
194 	/* lock for statistics */
195 	spinlock_t stats64_lock;
196 	struct rtnl_link_stats64 stats64;
197 
198 	/* structs defined in igc_hw.h */
199 	struct igc_hw hw;
200 	struct igc_hw_stats stats;
201 
202 	struct igc_q_vector *q_vector[MAX_Q_VECTORS];
203 	u32 eims_enable_mask;
204 	u32 eims_other;
205 
206 	u16 tx_ring_count;
207 	u16 rx_ring_count;
208 
209 	u32 tx_hwtstamp_timeouts;
210 	u32 tx_hwtstamp_skipped;
211 	u32 rx_hwtstamp_cleared;
212 
213 	u32 rss_queues;
214 	u32 rss_indir_tbl_init;
215 
216 	/* Any access to elements in nfc_rule_list is protected by the
217 	 * nfc_rule_lock.
218 	 */
219 	struct mutex nfc_rule_lock;
220 	struct list_head nfc_rule_list;
221 	unsigned int nfc_rule_count;
222 
223 	u8 rss_indir_tbl[IGC_RETA_SIZE];
224 
225 	unsigned long link_check_timeout;
226 	struct igc_info ei;
227 
228 	u32 test_icr;
229 
230 	struct ptp_clock *ptp_clock;
231 	struct ptp_clock_info ptp_caps;
232 	struct work_struct ptp_tx_work;
233 	struct sk_buff *ptp_tx_skb;
234 	struct hwtstamp_config tstamp_config;
235 	unsigned long ptp_tx_start;
236 	unsigned int ptp_flags;
237 	/* System time value lock */
238 	spinlock_t tmreg_lock;
239 	struct cyclecounter cc;
240 	struct timecounter tc;
241 	struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
242 	ktime_t ptp_reset_start; /* Reset time in clock mono */
243 	struct system_time_snapshot snapshot;
244 
245 	char fw_version[32];
246 
247 	struct bpf_prog *xdp_prog;
248 
249 	bool pps_sys_wrap_on;
250 
251 	struct ptp_pin_desc sdp_config[IGC_N_SDP];
252 	struct {
253 		struct timespec64 start;
254 		struct timespec64 period;
255 	} perout[IGC_N_PEROUT];
256 };
257 
258 void igc_up(struct igc_adapter *adapter);
259 void igc_down(struct igc_adapter *adapter);
260 int igc_open(struct net_device *netdev);
261 int igc_close(struct net_device *netdev);
262 int igc_setup_tx_resources(struct igc_ring *ring);
263 int igc_setup_rx_resources(struct igc_ring *ring);
264 void igc_free_tx_resources(struct igc_ring *ring);
265 void igc_free_rx_resources(struct igc_ring *ring);
266 unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
267 void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
268 			      const u32 max_rss_queues);
269 int igc_reinit_queues(struct igc_adapter *adapter);
270 void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
271 bool igc_has_link(struct igc_adapter *adapter);
272 void igc_reset(struct igc_adapter *adapter);
273 void igc_update_stats(struct igc_adapter *adapter);
274 void igc_disable_rx_ring(struct igc_ring *ring);
275 void igc_enable_rx_ring(struct igc_ring *ring);
276 void igc_disable_tx_ring(struct igc_ring *ring);
277 void igc_enable_tx_ring(struct igc_ring *ring);
278 int igc_xsk_wakeup(struct net_device *dev, u32 queue_id, u32 flags);
279 
280 /* igc_dump declarations */
281 void igc_rings_dump(struct igc_adapter *adapter);
282 void igc_regs_dump(struct igc_adapter *adapter);
283 
284 extern char igc_driver_name[];
285 
286 #define IGC_REGS_LEN			740
287 
288 /* flags controlling PTP/1588 function */
289 #define IGC_PTP_ENABLED		BIT(0)
290 
291 /* Flags definitions */
292 #define IGC_FLAG_HAS_MSI		BIT(0)
293 #define IGC_FLAG_QUEUE_PAIRS		BIT(3)
294 #define IGC_FLAG_DMAC			BIT(4)
295 #define IGC_FLAG_PTP			BIT(8)
296 #define IGC_FLAG_WOL_SUPPORTED		BIT(8)
297 #define IGC_FLAG_NEED_LINK_UPDATE	BIT(9)
298 #define IGC_FLAG_HAS_MSIX		BIT(13)
299 #define IGC_FLAG_EEE			BIT(14)
300 #define IGC_FLAG_VLAN_PROMISC		BIT(15)
301 #define IGC_FLAG_RX_LEGACY		BIT(16)
302 #define IGC_FLAG_TSN_QBV_ENABLED	BIT(17)
303 #define IGC_FLAG_TSN_QAV_ENABLED	BIT(18)
304 
305 #define IGC_FLAG_TSN_ANY_ENABLED \
306 	(IGC_FLAG_TSN_QBV_ENABLED | IGC_FLAG_TSN_QAV_ENABLED)
307 
308 #define IGC_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
309 #define IGC_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
310 
311 #define IGC_MRQC_ENABLE_RSS_MQ		0x00000002
312 #define IGC_MRQC_RSS_FIELD_IPV4_UDP	0x00400000
313 #define IGC_MRQC_RSS_FIELD_IPV6_UDP	0x00800000
314 
315 /* RX-desc Write-Back format RSS Type's */
316 enum igc_rss_type_num {
317 	IGC_RSS_TYPE_NO_HASH		= 0,
318 	IGC_RSS_TYPE_HASH_TCP_IPV4	= 1,
319 	IGC_RSS_TYPE_HASH_IPV4		= 2,
320 	IGC_RSS_TYPE_HASH_TCP_IPV6	= 3,
321 	IGC_RSS_TYPE_HASH_IPV6_EX	= 4,
322 	IGC_RSS_TYPE_HASH_IPV6		= 5,
323 	IGC_RSS_TYPE_HASH_TCP_IPV6_EX	= 6,
324 	IGC_RSS_TYPE_HASH_UDP_IPV4	= 7,
325 	IGC_RSS_TYPE_HASH_UDP_IPV6	= 8,
326 	IGC_RSS_TYPE_HASH_UDP_IPV6_EX	= 9,
327 	IGC_RSS_TYPE_MAX		= 10,
328 };
329 #define IGC_RSS_TYPE_MAX_TABLE		16
330 #define IGC_RSS_TYPE_MASK		GENMASK(3,0) /* 4-bits (3:0) = mask 0x0F */
331 
332 /* igc_rss_type - Rx descriptor RSS type field */
333 static inline u32 igc_rss_type(const union igc_adv_rx_desc *rx_desc)
334 {
335 	/* RSS Type 4-bits (3:0) number: 0-9 (above 9 is reserved)
336 	 * Accessing the same bits via u16 (wb.lower.lo_dword.hs_rss.pkt_info)
337 	 * is slightly slower than via u32 (wb.lower.lo_dword.data)
338 	 */
339 	return le32_get_bits(rx_desc->wb.lower.lo_dword.data, IGC_RSS_TYPE_MASK);
340 }
341 
342 /* Interrupt defines */
343 #define IGC_START_ITR			648 /* ~6000 ints/sec */
344 #define IGC_4K_ITR			980
345 #define IGC_20K_ITR			196
346 #define IGC_70K_ITR			56
347 
348 #define IGC_DEFAULT_ITR		3 /* dynamic */
349 #define IGC_MAX_ITR_USECS	10000
350 #define IGC_MIN_ITR_USECS	10
351 #define NON_Q_VECTORS		1
352 #define MAX_MSIX_ENTRIES	10
353 
354 /* TX/RX descriptor defines */
355 #define IGC_DEFAULT_TXD		256
356 #define IGC_DEFAULT_TX_WORK	128
357 #define IGC_MIN_TXD		80
358 #define IGC_MAX_TXD		4096
359 
360 #define IGC_DEFAULT_RXD		256
361 #define IGC_MIN_RXD		80
362 #define IGC_MAX_RXD		4096
363 
364 /* Supported Rx Buffer Sizes */
365 #define IGC_RXBUFFER_256		256
366 #define IGC_RXBUFFER_2048		2048
367 #define IGC_RXBUFFER_3072		3072
368 
369 #define AUTO_ALL_MODES		0
370 #define IGC_RX_HDR_LEN			IGC_RXBUFFER_256
371 
372 /* Transmit and receive latency (for PTP timestamps) */
373 #define IGC_I225_TX_LATENCY_10		240
374 #define IGC_I225_TX_LATENCY_100		58
375 #define IGC_I225_TX_LATENCY_1000	80
376 #define IGC_I225_TX_LATENCY_2500	1325
377 #define IGC_I225_RX_LATENCY_10		6450
378 #define IGC_I225_RX_LATENCY_100		185
379 #define IGC_I225_RX_LATENCY_1000	300
380 #define IGC_I225_RX_LATENCY_2500	1485
381 
382 /* RX and TX descriptor control thresholds.
383  * PTHRESH - MAC will consider prefetch if it has fewer than this number of
384  *           descriptors available in its onboard memory.
385  *           Setting this to 0 disables RX descriptor prefetch.
386  * HTHRESH - MAC will only prefetch if there are at least this many descriptors
387  *           available in host memory.
388  *           If PTHRESH is 0, this should also be 0.
389  * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
390  *           descriptors until either it has this many to write back, or the
391  *           ITR timer expires.
392  */
393 #define IGC_RX_PTHRESH			8
394 #define IGC_RX_HTHRESH			8
395 #define IGC_TX_PTHRESH			8
396 #define IGC_TX_HTHRESH			1
397 #define IGC_RX_WTHRESH			4
398 #define IGC_TX_WTHRESH			16
399 
400 #define IGC_RX_DMA_ATTR \
401 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
402 
403 #define IGC_TS_HDR_LEN			16
404 
405 #define IGC_SKB_PAD			(NET_SKB_PAD + NET_IP_ALIGN)
406 
407 #if (PAGE_SIZE < 8192)
408 #define IGC_MAX_FRAME_BUILD_SKB \
409 	(SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
410 #else
411 #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
412 #endif
413 
414 /* How many Rx Buffers do we bundle into one write to the hardware ? */
415 #define IGC_RX_BUFFER_WRITE	16 /* Must be power of 2 */
416 
417 /* VLAN info */
418 #define IGC_TX_FLAGS_VLAN_MASK	0xffff0000
419 #define IGC_TX_FLAGS_VLAN_SHIFT	16
420 
421 /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
422 static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
423 				      const u32 stat_err_bits)
424 {
425 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
426 }
427 
428 enum igc_state_t {
429 	__IGC_TESTING,
430 	__IGC_RESETTING,
431 	__IGC_DOWN,
432 	__IGC_PTP_TX_IN_PROGRESS,
433 };
434 
435 enum igc_tx_flags {
436 	/* cmd_type flags */
437 	IGC_TX_FLAGS_VLAN	= 0x01,
438 	IGC_TX_FLAGS_TSO	= 0x02,
439 	IGC_TX_FLAGS_TSTAMP	= 0x04,
440 
441 	/* olinfo flags */
442 	IGC_TX_FLAGS_IPV4	= 0x10,
443 	IGC_TX_FLAGS_CSUM	= 0x20,
444 };
445 
446 enum igc_boards {
447 	board_base,
448 };
449 
450 /* The largest size we can write to the descriptor is 65535.  In order to
451  * maintain a power of two alignment we have to limit ourselves to 32K.
452  */
453 #define IGC_MAX_TXD_PWR		15
454 #define IGC_MAX_DATA_PER_TXD	BIT(IGC_MAX_TXD_PWR)
455 
456 /* Tx Descriptors needed, worst case */
457 #define TXD_USE_COUNT(S)	DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
458 #define DESC_NEEDED	(MAX_SKB_FRAGS + 4)
459 
460 enum igc_tx_buffer_type {
461 	IGC_TX_BUFFER_TYPE_SKB,
462 	IGC_TX_BUFFER_TYPE_XDP,
463 	IGC_TX_BUFFER_TYPE_XSK,
464 };
465 
466 /* wrapper around a pointer to a socket buffer,
467  * so a DMA handle can be stored along with the buffer
468  */
469 struct igc_tx_buffer {
470 	union igc_adv_tx_desc *next_to_watch;
471 	unsigned long time_stamp;
472 	enum igc_tx_buffer_type type;
473 	union {
474 		struct sk_buff *skb;
475 		struct xdp_frame *xdpf;
476 	};
477 	unsigned int bytecount;
478 	u16 gso_segs;
479 	__be16 protocol;
480 
481 	DEFINE_DMA_UNMAP_ADDR(dma);
482 	DEFINE_DMA_UNMAP_LEN(len);
483 	u32 tx_flags;
484 };
485 
486 struct igc_rx_buffer {
487 	union {
488 		struct {
489 			dma_addr_t dma;
490 			struct page *page;
491 #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
492 			__u32 page_offset;
493 #else
494 			__u16 page_offset;
495 #endif
496 			__u16 pagecnt_bias;
497 		};
498 		struct xdp_buff *xdp;
499 	};
500 };
501 
502 /* context wrapper around xdp_buff to provide access to descriptor metadata */
503 struct igc_xdp_buff {
504 	struct xdp_buff xdp;
505 	union igc_adv_rx_desc *rx_desc;
506 	ktime_t rx_ts; /* data indication bit IGC_RXDADV_STAT_TSIP */
507 };
508 
509 struct igc_q_vector {
510 	struct igc_adapter *adapter;    /* backlink */
511 	void __iomem *itr_register;
512 	u32 eims_value;                 /* EIMS mask value */
513 
514 	u16 itr_val;
515 	u8 set_itr;
516 
517 	struct igc_ring_container rx, tx;
518 
519 	struct napi_struct napi;
520 
521 	struct rcu_head rcu;    /* to avoid race with update stats on free */
522 	char name[IFNAMSIZ + 9];
523 	struct net_device poll_dev;
524 
525 	/* for dynamic allocation of rings associated with this q_vector */
526 	struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
527 };
528 
529 enum igc_filter_match_flags {
530 	IGC_FILTER_FLAG_ETHER_TYPE =	BIT(0),
531 	IGC_FILTER_FLAG_VLAN_TCI   =	BIT(1),
532 	IGC_FILTER_FLAG_SRC_MAC_ADDR =	BIT(2),
533 	IGC_FILTER_FLAG_DST_MAC_ADDR =	BIT(3),
534 	IGC_FILTER_FLAG_USER_DATA =	BIT(4),
535 	IGC_FILTER_FLAG_VLAN_ETYPE =	BIT(5),
536 };
537 
538 struct igc_nfc_filter {
539 	u8 match_flags;
540 	u16 etype;
541 	__be16 vlan_etype;
542 	u16 vlan_tci;
543 	u8 src_addr[ETH_ALEN];
544 	u8 dst_addr[ETH_ALEN];
545 	u8 user_data[8];
546 	u8 user_mask[8];
547 	u8 flex_index;
548 	u8 rx_queue;
549 	u8 prio;
550 	u8 immediate_irq;
551 	u8 drop;
552 };
553 
554 struct igc_nfc_rule {
555 	struct list_head list;
556 	struct igc_nfc_filter filter;
557 	u32 location;
558 	u16 action;
559 	bool flex;
560 };
561 
562 /* IGC supports a total of 32 NFC rules: 16 MAC address based, 8 VLAN priority
563  * based, 8 ethertype based and 32 Flex filter based rules.
564  */
565 #define IGC_MAX_RXNFC_RULES		64
566 
567 struct igc_flex_filter {
568 	u8 index;
569 	u8 data[128];
570 	u8 mask[16];
571 	u8 length;
572 	u8 rx_queue;
573 	u8 prio;
574 	u8 immediate_irq;
575 	u8 drop;
576 };
577 
578 /* igc_desc_unused - calculate if we have unused descriptors */
579 static inline u16 igc_desc_unused(const struct igc_ring *ring)
580 {
581 	u16 ntc = ring->next_to_clean;
582 	u16 ntu = ring->next_to_use;
583 
584 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
585 }
586 
587 static inline s32 igc_get_phy_info(struct igc_hw *hw)
588 {
589 	if (hw->phy.ops.get_phy_info)
590 		return hw->phy.ops.get_phy_info(hw);
591 
592 	return 0;
593 }
594 
595 static inline s32 igc_reset_phy(struct igc_hw *hw)
596 {
597 	if (hw->phy.ops.reset)
598 		return hw->phy.ops.reset(hw);
599 
600 	return 0;
601 }
602 
603 static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
604 {
605 	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
606 }
607 
608 enum igc_ring_flags_t {
609 	IGC_RING_FLAG_RX_3K_BUFFER,
610 	IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
611 	IGC_RING_FLAG_RX_SCTP_CSUM,
612 	IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
613 	IGC_RING_FLAG_TX_CTX_IDX,
614 	IGC_RING_FLAG_TX_DETECT_HANG,
615 	IGC_RING_FLAG_AF_XDP_ZC,
616 };
617 
618 #define ring_uses_large_buffer(ring) \
619 	test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
620 #define set_ring_uses_large_buffer(ring) \
621 	set_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
622 #define clear_ring_uses_large_buffer(ring) \
623 	clear_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
624 
625 #define ring_uses_build_skb(ring) \
626 	test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
627 
628 static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
629 {
630 #if (PAGE_SIZE < 8192)
631 	if (ring_uses_large_buffer(ring))
632 		return IGC_RXBUFFER_3072;
633 
634 	if (ring_uses_build_skb(ring))
635 		return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
636 #endif
637 	return IGC_RXBUFFER_2048;
638 }
639 
640 static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
641 {
642 #if (PAGE_SIZE < 8192)
643 	if (ring_uses_large_buffer(ring))
644 		return 1;
645 #endif
646 	return 0;
647 }
648 
649 static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
650 {
651 	if (hw->phy.ops.read_reg)
652 		return hw->phy.ops.read_reg(hw, offset, data);
653 
654 	return -EOPNOTSUPP;
655 }
656 
657 void igc_reinit_locked(struct igc_adapter *);
658 struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
659 				      u32 location);
660 int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
661 void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
662 
663 void igc_ptp_init(struct igc_adapter *adapter);
664 void igc_ptp_reset(struct igc_adapter *adapter);
665 void igc_ptp_suspend(struct igc_adapter *adapter);
666 void igc_ptp_stop(struct igc_adapter *adapter);
667 ktime_t igc_ptp_rx_pktstamp(struct igc_adapter *adapter, __le32 *buf);
668 int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
669 int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
670 void igc_ptp_tx_hang(struct igc_adapter *adapter);
671 void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
672 
673 #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
674 
675 #define IGC_TXD_DCMD	(IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
676 
677 #define IGC_RX_DESC(R, i)       \
678 	(&(((union igc_adv_rx_desc *)((R)->desc))[i]))
679 #define IGC_TX_DESC(R, i)       \
680 	(&(((union igc_adv_tx_desc *)((R)->desc))[i]))
681 #define IGC_TX_CTXTDESC(R, i)   \
682 	(&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
683 
684 #endif /* _IGC_H_ */
685