xref: /openbmc/linux/drivers/net/ethernet/intel/igc/igc.h (revision 93ec439a)
1d89f8841SSasha Neftin /* SPDX-License-Identifier: GPL-2.0 */
2d89f8841SSasha Neftin /* Copyright (c)  2018 Intel Corporation */
3d89f8841SSasha Neftin 
4d89f8841SSasha Neftin #ifndef _IGC_H_
5d89f8841SSasha Neftin #define _IGC_H_
6d89f8841SSasha Neftin 
7d89f8841SSasha Neftin #include <linux/kobject.h>
8d89f8841SSasha Neftin #include <linux/pci.h>
9d89f8841SSasha Neftin #include <linux/netdevice.h>
10d89f8841SSasha Neftin #include <linux/vmalloc.h>
11d89f8841SSasha Neftin #include <linux/ethtool.h>
12d89f8841SSasha Neftin #include <linux/sctp.h>
135f295805SVinicius Costa Gomes #include <linux/ptp_clock_kernel.h>
145f295805SVinicius Costa Gomes #include <linux/timecounter.h>
155f295805SVinicius Costa Gomes #include <linux/net_tstamp.h>
16d89f8841SSasha Neftin 
17146740f9SSasha Neftin #include "igc_hw.h"
18146740f9SSasha Neftin 
197df76bd1SAndre Guedes void igc_ethtool_set_ops(struct net_device *);
208c5ad0daSSasha Neftin 
2189d35511SSasha Neftin /* Transmit and receive queues */
2289d35511SSasha Neftin #define IGC_MAX_RX_QUEUES		4
2389d35511SSasha Neftin #define IGC_MAX_TX_QUEUES		4
2489d35511SSasha Neftin 
2589d35511SSasha Neftin #define MAX_Q_VECTORS			8
2689d35511SSasha Neftin #define MAX_STD_JUMBO_FRAME_SIZE	9216
2789d35511SSasha Neftin 
28b4d48d96SAndre Guedes #define MAX_ETYPE_FILTER		8
2989d35511SSasha Neftin #define IGC_RETA_SIZE			128
3089d35511SSasha Neftin 
31750433d0SAndre Guedes enum igc_mac_filter_type {
32750433d0SAndre Guedes 	IGC_MAC_FILTER_TYPE_DST = 0,
33750433d0SAndre Guedes 	IGC_MAC_FILTER_TYPE_SRC
34750433d0SAndre Guedes };
35750433d0SAndre Guedes 
3689d35511SSasha Neftin struct igc_tx_queue_stats {
3789d35511SSasha Neftin 	u64 packets;
3889d35511SSasha Neftin 	u64 bytes;
3989d35511SSasha Neftin 	u64 restart_queue;
4089d35511SSasha Neftin 	u64 restart_queue2;
4189d35511SSasha Neftin };
4289d35511SSasha Neftin 
4389d35511SSasha Neftin struct igc_rx_queue_stats {
4489d35511SSasha Neftin 	u64 packets;
4589d35511SSasha Neftin 	u64 bytes;
4689d35511SSasha Neftin 	u64 drops;
4789d35511SSasha Neftin 	u64 csum_err;
4889d35511SSasha Neftin 	u64 alloc_failed;
4989d35511SSasha Neftin };
5089d35511SSasha Neftin 
5189d35511SSasha Neftin struct igc_rx_packet_stats {
5289d35511SSasha Neftin 	u64 ipv4_packets;      /* IPv4 headers processed */
5389d35511SSasha Neftin 	u64 ipv4e_packets;     /* IPv4E headers with extensions processed */
5489d35511SSasha Neftin 	u64 ipv6_packets;      /* IPv6 headers processed */
5589d35511SSasha Neftin 	u64 ipv6e_packets;     /* IPv6E headers with extensions processed */
5689d35511SSasha Neftin 	u64 tcp_packets;       /* TCP headers processed */
5789d35511SSasha Neftin 	u64 udp_packets;       /* UDP headers processed */
5889d35511SSasha Neftin 	u64 sctp_packets;      /* SCTP headers processed */
5989d35511SSasha Neftin 	u64 nfs_packets;       /* NFS headers processe */
6089d35511SSasha Neftin 	u64 other_packets;
6189d35511SSasha Neftin };
6289d35511SSasha Neftin 
6389d35511SSasha Neftin struct igc_ring_container {
6489d35511SSasha Neftin 	struct igc_ring *ring;          /* pointer to linked list of rings */
6589d35511SSasha Neftin 	unsigned int total_bytes;       /* total bytes processed this int */
6689d35511SSasha Neftin 	unsigned int total_packets;     /* total packets processed this int */
6789d35511SSasha Neftin 	u16 work_limit;                 /* total work allowed per interrupt */
6889d35511SSasha Neftin 	u8 count;                       /* total number of rings in vector */
6989d35511SSasha Neftin 	u8 itr;                         /* current ITR setting for ring */
7089d35511SSasha Neftin };
7189d35511SSasha Neftin 
7289d35511SSasha Neftin struct igc_ring {
7389d35511SSasha Neftin 	struct igc_q_vector *q_vector;  /* backlink to q_vector */
7489d35511SSasha Neftin 	struct net_device *netdev;      /* back pointer to net_device */
7589d35511SSasha Neftin 	struct device *dev;             /* device for dma mapping */
7689d35511SSasha Neftin 	union {                         /* array of buffer info structs */
7789d35511SSasha Neftin 		struct igc_tx_buffer *tx_buffer_info;
7889d35511SSasha Neftin 		struct igc_rx_buffer *rx_buffer_info;
7989d35511SSasha Neftin 	};
8089d35511SSasha Neftin 	void *desc;                     /* descriptor ring memory */
8189d35511SSasha Neftin 	unsigned long flags;            /* ring specific flags */
8289d35511SSasha Neftin 	void __iomem *tail;             /* pointer to ring tail register */
8389d35511SSasha Neftin 	dma_addr_t dma;                 /* phys address of the ring */
8489d35511SSasha Neftin 	unsigned int size;              /* length of desc. ring in bytes */
8589d35511SSasha Neftin 
8689d35511SSasha Neftin 	u16 count;                      /* number of desc. in the ring */
8789d35511SSasha Neftin 	u8 queue_index;                 /* logical index of the ring*/
8889d35511SSasha Neftin 	u8 reg_idx;                     /* physical index of the ring */
8989d35511SSasha Neftin 	bool launchtime_enable;         /* true if LaunchTime is enabled */
9089d35511SSasha Neftin 
9189d35511SSasha Neftin 	u32 start_time;
9289d35511SSasha Neftin 	u32 end_time;
9389d35511SSasha Neftin 
9489d35511SSasha Neftin 	/* everything past this point are written often */
9589d35511SSasha Neftin 	u16 next_to_clean;
9689d35511SSasha Neftin 	u16 next_to_use;
9789d35511SSasha Neftin 	u16 next_to_alloc;
9889d35511SSasha Neftin 
9989d35511SSasha Neftin 	union {
10089d35511SSasha Neftin 		/* TX */
10189d35511SSasha Neftin 		struct {
10289d35511SSasha Neftin 			struct igc_tx_queue_stats tx_stats;
10389d35511SSasha Neftin 			struct u64_stats_sync tx_syncp;
10489d35511SSasha Neftin 			struct u64_stats_sync tx_syncp2;
10589d35511SSasha Neftin 		};
10689d35511SSasha Neftin 		/* RX */
10789d35511SSasha Neftin 		struct {
10889d35511SSasha Neftin 			struct igc_rx_queue_stats rx_stats;
10989d35511SSasha Neftin 			struct igc_rx_packet_stats pkt_stats;
11089d35511SSasha Neftin 			struct u64_stats_sync rx_syncp;
11189d35511SSasha Neftin 			struct sk_buff *skb;
11289d35511SSasha Neftin 		};
11389d35511SSasha Neftin 	};
11489d35511SSasha Neftin } ____cacheline_internodealigned_in_smp;
11589d35511SSasha Neftin 
11689d35511SSasha Neftin /* Board specific private data structure */
11789d35511SSasha Neftin struct igc_adapter {
11889d35511SSasha Neftin 	struct net_device *netdev;
11989d35511SSasha Neftin 
12093ec439aSSasha Neftin 	struct ethtool_eee eee;
12193ec439aSSasha Neftin 	u16 eee_advert;
12293ec439aSSasha Neftin 
12389d35511SSasha Neftin 	unsigned long state;
12489d35511SSasha Neftin 	unsigned int flags;
12589d35511SSasha Neftin 	unsigned int num_q_vectors;
12689d35511SSasha Neftin 
12789d35511SSasha Neftin 	struct msix_entry *msix_entries;
12889d35511SSasha Neftin 
12989d35511SSasha Neftin 	/* TX */
13089d35511SSasha Neftin 	u16 tx_work_limit;
13189d35511SSasha Neftin 	u32 tx_timeout_count;
13289d35511SSasha Neftin 	int num_tx_queues;
13389d35511SSasha Neftin 	struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
13489d35511SSasha Neftin 
13589d35511SSasha Neftin 	/* RX */
13689d35511SSasha Neftin 	int num_rx_queues;
13789d35511SSasha Neftin 	struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
13889d35511SSasha Neftin 
13989d35511SSasha Neftin 	struct timer_list watchdog_timer;
14089d35511SSasha Neftin 	struct timer_list dma_err_timer;
14189d35511SSasha Neftin 	struct timer_list phy_info_timer;
14289d35511SSasha Neftin 
14389d35511SSasha Neftin 	u32 wol;
14489d35511SSasha Neftin 	u32 en_mng_pt;
14589d35511SSasha Neftin 	u16 link_speed;
14689d35511SSasha Neftin 	u16 link_duplex;
14789d35511SSasha Neftin 
14889d35511SSasha Neftin 	u8 port_num;
14989d35511SSasha Neftin 
15089d35511SSasha Neftin 	u8 __iomem *io_addr;
15189d35511SSasha Neftin 	/* Interrupt Throttle Rate */
15289d35511SSasha Neftin 	u32 rx_itr_setting;
15389d35511SSasha Neftin 	u32 tx_itr_setting;
15489d35511SSasha Neftin 
15589d35511SSasha Neftin 	struct work_struct reset_task;
15689d35511SSasha Neftin 	struct work_struct watchdog_task;
15789d35511SSasha Neftin 	struct work_struct dma_err_task;
15889d35511SSasha Neftin 	bool fc_autoneg;
15989d35511SSasha Neftin 
16089d35511SSasha Neftin 	u8 tx_timeout_factor;
16189d35511SSasha Neftin 
16289d35511SSasha Neftin 	int msg_enable;
16389d35511SSasha Neftin 	u32 max_frame_size;
16489d35511SSasha Neftin 	u32 min_frame_size;
16589d35511SSasha Neftin 
16689d35511SSasha Neftin 	ktime_t base_time;
16789d35511SSasha Neftin 	ktime_t cycle_time;
16889d35511SSasha Neftin 
16989d35511SSasha Neftin 	/* OS defined structs */
17089d35511SSasha Neftin 	struct pci_dev *pdev;
17189d35511SSasha Neftin 	/* lock for statistics */
17289d35511SSasha Neftin 	spinlock_t stats64_lock;
17389d35511SSasha Neftin 	struct rtnl_link_stats64 stats64;
17489d35511SSasha Neftin 
17589d35511SSasha Neftin 	/* structs defined in igc_hw.h */
17689d35511SSasha Neftin 	struct igc_hw hw;
17789d35511SSasha Neftin 	struct igc_hw_stats stats;
17889d35511SSasha Neftin 
17989d35511SSasha Neftin 	struct igc_q_vector *q_vector[MAX_Q_VECTORS];
18089d35511SSasha Neftin 	u32 eims_enable_mask;
18189d35511SSasha Neftin 	u32 eims_other;
18289d35511SSasha Neftin 
18389d35511SSasha Neftin 	u16 tx_ring_count;
18489d35511SSasha Neftin 	u16 rx_ring_count;
18589d35511SSasha Neftin 
18689d35511SSasha Neftin 	u32 tx_hwtstamp_timeouts;
18789d35511SSasha Neftin 	u32 tx_hwtstamp_skipped;
18889d35511SSasha Neftin 	u32 rx_hwtstamp_cleared;
18989d35511SSasha Neftin 
19089d35511SSasha Neftin 	u32 rss_queues;
19189d35511SSasha Neftin 	u32 rss_indir_tbl_init;
19289d35511SSasha Neftin 
19397700bc8SAndre Guedes 	/* Any access to elements in nfc_rule_list is protected by the
19497700bc8SAndre Guedes 	 * nfc_rule_lock.
19597700bc8SAndre Guedes 	 */
19642fc5dc0SAndre Guedes 	struct mutex nfc_rule_lock;
197d957c601SAndre Guedes 	struct list_head nfc_rule_list;
19897700bc8SAndre Guedes 	unsigned int nfc_rule_count;
19989d35511SSasha Neftin 
20089d35511SSasha Neftin 	u8 rss_indir_tbl[IGC_RETA_SIZE];
20189d35511SSasha Neftin 
20289d35511SSasha Neftin 	unsigned long link_check_timeout;
20389d35511SSasha Neftin 	struct igc_info ei;
20489d35511SSasha Neftin 
205f026d8caSVitaly Lifshits 	u32 test_icr;
206f026d8caSVitaly Lifshits 
20789d35511SSasha Neftin 	struct ptp_clock *ptp_clock;
20889d35511SSasha Neftin 	struct ptp_clock_info ptp_caps;
20989d35511SSasha Neftin 	struct work_struct ptp_tx_work;
21089d35511SSasha Neftin 	struct sk_buff *ptp_tx_skb;
21189d35511SSasha Neftin 	struct hwtstamp_config tstamp_config;
21289d35511SSasha Neftin 	unsigned long ptp_tx_start;
21389d35511SSasha Neftin 	unsigned long last_rx_ptp_check;
21489d35511SSasha Neftin 	unsigned long last_rx_timestamp;
21589d35511SSasha Neftin 	unsigned int ptp_flags;
21689d35511SSasha Neftin 	/* System time value lock */
21789d35511SSasha Neftin 	spinlock_t tmreg_lock;
21889d35511SSasha Neftin 	struct cyclecounter cc;
21989d35511SSasha Neftin 	struct timecounter tc;
22089d35511SSasha Neftin };
2218c5ad0daSSasha Neftin 
2228c5ad0daSSasha Neftin void igc_up(struct igc_adapter *adapter);
2238c5ad0daSSasha Neftin void igc_down(struct igc_adapter *adapter);
224f026d8caSVitaly Lifshits int igc_open(struct net_device *netdev);
225f026d8caSVitaly Lifshits int igc_close(struct net_device *netdev);
2268c5ad0daSSasha Neftin int igc_setup_tx_resources(struct igc_ring *ring);
2278c5ad0daSSasha Neftin int igc_setup_rx_resources(struct igc_ring *ring);
2288c5ad0daSSasha Neftin void igc_free_tx_resources(struct igc_ring *ring);
2298c5ad0daSSasha Neftin void igc_free_rx_resources(struct igc_ring *ring);
2308c5ad0daSSasha Neftin unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
2318c5ad0daSSasha Neftin void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
2328c5ad0daSSasha Neftin 			      const u32 max_rss_queues);
2338c5ad0daSSasha Neftin int igc_reinit_queues(struct igc_adapter *adapter);
2342121c271SSasha Neftin void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
2358c5ad0daSSasha Neftin bool igc_has_link(struct igc_adapter *adapter);
2368c5ad0daSSasha Neftin void igc_reset(struct igc_adapter *adapter);
2378c5ad0daSSasha Neftin int igc_set_spd_dplx(struct igc_adapter *adapter, u32 spd, u8 dplx);
23836b9fea6SSasha Neftin void igc_update_stats(struct igc_adapter *adapter);
2398c5ad0daSSasha Neftin 
2409c384ee3SSasha Neftin /* igc_dump declarations */
2419c384ee3SSasha Neftin void igc_rings_dump(struct igc_adapter *adapter);
2429c384ee3SSasha Neftin void igc_regs_dump(struct igc_adapter *adapter);
2439c384ee3SSasha Neftin 
244d89f8841SSasha Neftin extern char igc_driver_name[];
245d89f8841SSasha Neftin 
2468c5ad0daSSasha Neftin #define IGC_REGS_LEN			740
2478c5ad0daSSasha Neftin 
2485f295805SVinicius Costa Gomes /* flags controlling PTP/1588 function */
2495f295805SVinicius Costa Gomes #define IGC_PTP_ENABLED		BIT(0)
2505f295805SVinicius Costa Gomes 
25167082b53SSasha Neftin /* Flags definitions */
2523df25e4cSSasha Neftin #define IGC_FLAG_HAS_MSI		BIT(0)
2538c5ad0daSSasha Neftin #define IGC_FLAG_QUEUE_PAIRS		BIT(3)
2548c5ad0daSSasha Neftin #define IGC_FLAG_DMAC			BIT(4)
2555f295805SVinicius Costa Gomes #define IGC_FLAG_PTP			BIT(8)
256e055600dSSasha Neftin #define IGC_FLAG_WOL_SUPPORTED		BIT(8)
2570507ef8aSSasha Neftin #define IGC_FLAG_NEED_LINK_UPDATE	BIT(9)
258208983f0SSasha Neftin #define IGC_FLAG_MEDIA_RESET		BIT(10)
259208983f0SSasha Neftin #define IGC_FLAG_MAS_ENABLE		BIT(12)
2603df25e4cSSasha Neftin #define IGC_FLAG_HAS_MSIX		BIT(13)
26193ec439aSSasha Neftin #define IGC_FLAG_EEE			BIT(14)
2620507ef8aSSasha Neftin #define IGC_FLAG_VLAN_PROMISC		BIT(15)
2638c5ad0daSSasha Neftin #define IGC_FLAG_RX_LEGACY		BIT(16)
264ec50a9d4SVinicius Costa Gomes #define IGC_FLAG_TSN_QBV_ENABLED	BIT(17)
2653df25e4cSSasha Neftin 
2662121c271SSasha Neftin #define IGC_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
2672121c271SSasha Neftin #define IGC_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
2682121c271SSasha Neftin 
2692121c271SSasha Neftin #define IGC_MRQC_ENABLE_RSS_MQ		0x00000002
2702121c271SSasha Neftin #define IGC_MRQC_RSS_FIELD_IPV4_UDP	0x00400000
2712121c271SSasha Neftin #define IGC_MRQC_RSS_FIELD_IPV6_UDP	0x00800000
2722121c271SSasha Neftin 
27364900e8fSSasha Neftin /* Interrupt defines */
2743df25e4cSSasha Neftin #define IGC_START_ITR			648 /* ~6000 ints/sec */
2753df25e4cSSasha Neftin #define IGC_4K_ITR			980
2763df25e4cSSasha Neftin #define IGC_20K_ITR			196
2773df25e4cSSasha Neftin #define IGC_70K_ITR			56
2783df25e4cSSasha Neftin 
2790507ef8aSSasha Neftin #define IGC_DEFAULT_ITR		3 /* dynamic */
2800507ef8aSSasha Neftin #define IGC_MAX_ITR_USECS	10000
2810507ef8aSSasha Neftin #define IGC_MIN_ITR_USECS	10
2820507ef8aSSasha Neftin #define NON_Q_VECTORS		1
2830507ef8aSSasha Neftin #define MAX_MSIX_ENTRIES	10
2840507ef8aSSasha Neftin 
2850507ef8aSSasha Neftin /* TX/RX descriptor defines */
2860507ef8aSSasha Neftin #define IGC_DEFAULT_TXD		256
2870507ef8aSSasha Neftin #define IGC_DEFAULT_TX_WORK	128
2880507ef8aSSasha Neftin #define IGC_MIN_TXD		80
2890507ef8aSSasha Neftin #define IGC_MAX_TXD		4096
2900507ef8aSSasha Neftin 
2910507ef8aSSasha Neftin #define IGC_DEFAULT_RXD		256
2920507ef8aSSasha Neftin #define IGC_MIN_RXD		80
2930507ef8aSSasha Neftin #define IGC_MAX_RXD		4096
2940507ef8aSSasha Neftin 
29513b5b7fdSSasha Neftin /* Supported Rx Buffer Sizes */
29613b5b7fdSSasha Neftin #define IGC_RXBUFFER_256		256
29713b5b7fdSSasha Neftin #define IGC_RXBUFFER_2048		2048
29813b5b7fdSSasha Neftin #define IGC_RXBUFFER_3072		3072
29913b5b7fdSSasha Neftin 
3008c5ad0daSSasha Neftin #define AUTO_ALL_MODES		0
30113b5b7fdSSasha Neftin #define IGC_RX_HDR_LEN			IGC_RXBUFFER_256
30213b5b7fdSSasha Neftin 
30381b05520SVinicius Costa Gomes /* Transmit and receive latency (for PTP timestamps) */
304e7d0f4b3SSasha Neftin /* FIXME: These values were estimated using the ones that i225 has as
30581b05520SVinicius Costa Gomes  * basis, they seem to provide good numbers with ptp4l/phc2sys, but we
30681b05520SVinicius Costa Gomes  * need to confirm them.
30781b05520SVinicius Costa Gomes  */
30881b05520SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_10		9542
30981b05520SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_100		1024
31081b05520SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_1000	178
31181b05520SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_2500	64
31281b05520SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_10		20662
31381b05520SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_100		2213
31481b05520SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_1000	448
31581b05520SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_2500	160
31681b05520SVinicius Costa Gomes 
31713b5b7fdSSasha Neftin /* RX and TX descriptor control thresholds.
31813b5b7fdSSasha Neftin  * PTHRESH - MAC will consider prefetch if it has fewer than this number of
31913b5b7fdSSasha Neftin  *           descriptors available in its onboard memory.
32013b5b7fdSSasha Neftin  *           Setting this to 0 disables RX descriptor prefetch.
32113b5b7fdSSasha Neftin  * HTHRESH - MAC will only prefetch if there are at least this many descriptors
32213b5b7fdSSasha Neftin  *           available in host memory.
32313b5b7fdSSasha Neftin  *           If PTHRESH is 0, this should also be 0.
32413b5b7fdSSasha Neftin  * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
32513b5b7fdSSasha Neftin  *           descriptors until either it has this many to write back, or the
32613b5b7fdSSasha Neftin  *           ITR timer expires.
32713b5b7fdSSasha Neftin  */
32813b5b7fdSSasha Neftin #define IGC_RX_PTHRESH			8
32913b5b7fdSSasha Neftin #define IGC_RX_HTHRESH			8
33013b5b7fdSSasha Neftin #define IGC_TX_PTHRESH			8
33113b5b7fdSSasha Neftin #define IGC_TX_HTHRESH			1
33213b5b7fdSSasha Neftin #define IGC_RX_WTHRESH			4
33313b5b7fdSSasha Neftin #define IGC_TX_WTHRESH			16
33413b5b7fdSSasha Neftin 
33513b5b7fdSSasha Neftin #define IGC_RX_DMA_ATTR \
33613b5b7fdSSasha Neftin 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
33713b5b7fdSSasha Neftin 
33813b5b7fdSSasha Neftin #define IGC_TS_HDR_LEN			16
33913b5b7fdSSasha Neftin 
34013b5b7fdSSasha Neftin #define IGC_SKB_PAD			(NET_SKB_PAD + NET_IP_ALIGN)
34113b5b7fdSSasha Neftin 
34213b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
34313b5b7fdSSasha Neftin #define IGC_MAX_FRAME_BUILD_SKB \
34413b5b7fdSSasha Neftin 	(SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
34513b5b7fdSSasha Neftin #else
34613b5b7fdSSasha Neftin #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
34713b5b7fdSSasha Neftin #endif
34813b5b7fdSSasha Neftin 
3490507ef8aSSasha Neftin /* How many Rx Buffers do we bundle into one write to the hardware ? */
3500507ef8aSSasha Neftin #define IGC_RX_BUFFER_WRITE	16 /* Must be power of 2 */
3510507ef8aSSasha Neftin 
352d3ae3cfbSSasha Neftin /* VLAN info */
353d3ae3cfbSSasha Neftin #define IGC_TX_FLAGS_VLAN_MASK	0xffff0000
354d3ae3cfbSSasha Neftin 
3550507ef8aSSasha Neftin /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
3560507ef8aSSasha Neftin static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
3570507ef8aSSasha Neftin 				      const u32 stat_err_bits)
3580507ef8aSSasha Neftin {
3590507ef8aSSasha Neftin 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
3600507ef8aSSasha Neftin }
3610507ef8aSSasha Neftin 
362c9a11c23SSasha Neftin enum igc_state_t {
363c9a11c23SSasha Neftin 	__IGC_TESTING,
364c9a11c23SSasha Neftin 	__IGC_RESETTING,
365c9a11c23SSasha Neftin 	__IGC_DOWN,
366c9a11c23SSasha Neftin 	__IGC_PTP_TX_IN_PROGRESS,
367c9a11c23SSasha Neftin };
368c9a11c23SSasha Neftin 
3690507ef8aSSasha Neftin enum igc_tx_flags {
3700507ef8aSSasha Neftin 	/* cmd_type flags */
3710507ef8aSSasha Neftin 	IGC_TX_FLAGS_VLAN	= 0x01,
3720507ef8aSSasha Neftin 	IGC_TX_FLAGS_TSO	= 0x02,
3730507ef8aSSasha Neftin 	IGC_TX_FLAGS_TSTAMP	= 0x04,
3740507ef8aSSasha Neftin 
3750507ef8aSSasha Neftin 	/* olinfo flags */
3760507ef8aSSasha Neftin 	IGC_TX_FLAGS_IPV4	= 0x10,
3770507ef8aSSasha Neftin 	IGC_TX_FLAGS_CSUM	= 0x20,
3780507ef8aSSasha Neftin };
3790507ef8aSSasha Neftin 
380ab405612SSasha Neftin enum igc_boards {
381ab405612SSasha Neftin 	board_base,
382ab405612SSasha Neftin };
383ab405612SSasha Neftin 
3840507ef8aSSasha Neftin /* The largest size we can write to the descriptor is 65535.  In order to
3850507ef8aSSasha Neftin  * maintain a power of two alignment we have to limit ourselves to 32K.
3860507ef8aSSasha Neftin  */
3870507ef8aSSasha Neftin #define IGC_MAX_TXD_PWR		15
3880507ef8aSSasha Neftin #define IGC_MAX_DATA_PER_TXD	BIT(IGC_MAX_TXD_PWR)
3890507ef8aSSasha Neftin 
3900507ef8aSSasha Neftin /* Tx Descriptors needed, worst case */
3910507ef8aSSasha Neftin #define TXD_USE_COUNT(S)	DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
3920507ef8aSSasha Neftin #define DESC_NEEDED	(MAX_SKB_FRAGS + 4)
3930507ef8aSSasha Neftin 
39413b5b7fdSSasha Neftin /* wrapper around a pointer to a socket buffer,
39513b5b7fdSSasha Neftin  * so a DMA handle can be stored along with the buffer
39613b5b7fdSSasha Neftin  */
39713b5b7fdSSasha Neftin struct igc_tx_buffer {
39813b5b7fdSSasha Neftin 	union igc_adv_tx_desc *next_to_watch;
39913b5b7fdSSasha Neftin 	unsigned long time_stamp;
40013b5b7fdSSasha Neftin 	struct sk_buff *skb;
40113b5b7fdSSasha Neftin 	unsigned int bytecount;
40213b5b7fdSSasha Neftin 	u16 gso_segs;
40313b5b7fdSSasha Neftin 	__be16 protocol;
40413b5b7fdSSasha Neftin 
40513b5b7fdSSasha Neftin 	DEFINE_DMA_UNMAP_ADDR(dma);
40613b5b7fdSSasha Neftin 	DEFINE_DMA_UNMAP_LEN(len);
40713b5b7fdSSasha Neftin 	u32 tx_flags;
40813b5b7fdSSasha Neftin };
40913b5b7fdSSasha Neftin 
41013b5b7fdSSasha Neftin struct igc_rx_buffer {
41113b5b7fdSSasha Neftin 	dma_addr_t dma;
41213b5b7fdSSasha Neftin 	struct page *page;
41313b5b7fdSSasha Neftin #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
41413b5b7fdSSasha Neftin 	__u32 page_offset;
41513b5b7fdSSasha Neftin #else
41613b5b7fdSSasha Neftin 	__u16 page_offset;
41713b5b7fdSSasha Neftin #endif
41813b5b7fdSSasha Neftin 	__u16 pagecnt_bias;
41913b5b7fdSSasha Neftin };
42013b5b7fdSSasha Neftin 
421c9a11c23SSasha Neftin struct igc_q_vector {
422c9a11c23SSasha Neftin 	struct igc_adapter *adapter;    /* backlink */
4233df25e4cSSasha Neftin 	void __iomem *itr_register;
4243df25e4cSSasha Neftin 	u32 eims_value;                 /* EIMS mask value */
4253df25e4cSSasha Neftin 
4263df25e4cSSasha Neftin 	u16 itr_val;
4273df25e4cSSasha Neftin 	u8 set_itr;
4283df25e4cSSasha Neftin 
4293df25e4cSSasha Neftin 	struct igc_ring_container rx, tx;
430c9a11c23SSasha Neftin 
431c9a11c23SSasha Neftin 	struct napi_struct napi;
4323df25e4cSSasha Neftin 
4333df25e4cSSasha Neftin 	struct rcu_head rcu;    /* to avoid race with update stats on free */
4343df25e4cSSasha Neftin 	char name[IFNAMSIZ + 9];
4353df25e4cSSasha Neftin 	struct net_device poll_dev;
4363df25e4cSSasha Neftin 
4373df25e4cSSasha Neftin 	/* for dynamic allocation of rings associated with this q_vector */
438040efdb1SGustavo A. R. Silva 	struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
439c9a11c23SSasha Neftin };
440c9a11c23SSasha Neftin 
4416245c848SSasha Neftin enum igc_filter_match_flags {
4426245c848SSasha Neftin 	IGC_FILTER_FLAG_ETHER_TYPE =	0x1,
4436245c848SSasha Neftin 	IGC_FILTER_FLAG_VLAN_TCI   =	0x2,
4446245c848SSasha Neftin 	IGC_FILTER_FLAG_SRC_MAC_ADDR =	0x4,
4456245c848SSasha Neftin 	IGC_FILTER_FLAG_DST_MAC_ADDR =	0x8,
4466245c848SSasha Neftin };
4476245c848SSasha Neftin 
44897700bc8SAndre Guedes struct igc_nfc_filter {
4496245c848SSasha Neftin 	u8 match_flags;
450c983e327SAndre Guedes 	u16 etype;
451c983e327SAndre Guedes 	u16 vlan_tci;
4526245c848SSasha Neftin 	u8 src_addr[ETH_ALEN];
4536245c848SSasha Neftin 	u8 dst_addr[ETH_ALEN];
4546245c848SSasha Neftin };
4556245c848SSasha Neftin 
45697700bc8SAndre Guedes struct igc_nfc_rule {
457d957c601SAndre Guedes 	struct list_head list;
45897700bc8SAndre Guedes 	struct igc_nfc_filter filter;
459d3ba9e6fSAndre Guedes 	u32 location;
4606245c848SSasha Neftin 	u16 action;
4616245c848SSasha Neftin };
4626245c848SSasha Neftin 
463e087d3bbSAndre Guedes /* IGC supports a total of 32 NFC rules: 16 MAC address based,, 8 VLAN priority
464e087d3bbSAndre Guedes  * based, and 8 ethertype based.
465e087d3bbSAndre Guedes  */
466e087d3bbSAndre Guedes #define IGC_MAX_RXNFC_RULES		32
467c9a11c23SSasha Neftin 
46813b5b7fdSSasha Neftin /* igc_desc_unused - calculate if we have unused descriptors */
46913b5b7fdSSasha Neftin static inline u16 igc_desc_unused(const struct igc_ring *ring)
47013b5b7fdSSasha Neftin {
47113b5b7fdSSasha Neftin 	u16 ntc = ring->next_to_clean;
47213b5b7fdSSasha Neftin 	u16 ntu = ring->next_to_use;
47313b5b7fdSSasha Neftin 
47413b5b7fdSSasha Neftin 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
47513b5b7fdSSasha Neftin }
47613b5b7fdSSasha Neftin 
4775586838fSSasha Neftin static inline s32 igc_get_phy_info(struct igc_hw *hw)
4785586838fSSasha Neftin {
4795586838fSSasha Neftin 	if (hw->phy.ops.get_phy_info)
4805586838fSSasha Neftin 		return hw->phy.ops.get_phy_info(hw);
4815586838fSSasha Neftin 
4825586838fSSasha Neftin 	return 0;
4835586838fSSasha Neftin }
4845586838fSSasha Neftin 
4855586838fSSasha Neftin static inline s32 igc_reset_phy(struct igc_hw *hw)
4865586838fSSasha Neftin {
4875586838fSSasha Neftin 	if (hw->phy.ops.reset)
4885586838fSSasha Neftin 		return hw->phy.ops.reset(hw);
4895586838fSSasha Neftin 
4905586838fSSasha Neftin 	return 0;
4915586838fSSasha Neftin }
4925586838fSSasha Neftin 
49313b5b7fdSSasha Neftin static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
49413b5b7fdSSasha Neftin {
49513b5b7fdSSasha Neftin 	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
49613b5b7fdSSasha Neftin }
49713b5b7fdSSasha Neftin 
49813b5b7fdSSasha Neftin enum igc_ring_flags_t {
49913b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_3K_BUFFER,
50013b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
50113b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_SCTP_CSUM,
50213b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
50313b5b7fdSSasha Neftin 	IGC_RING_FLAG_TX_CTX_IDX,
50413b5b7fdSSasha Neftin 	IGC_RING_FLAG_TX_DETECT_HANG
50513b5b7fdSSasha Neftin };
50613b5b7fdSSasha Neftin 
50713b5b7fdSSasha Neftin #define ring_uses_large_buffer(ring) \
50813b5b7fdSSasha Neftin 	test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
50913b5b7fdSSasha Neftin 
51013b5b7fdSSasha Neftin #define ring_uses_build_skb(ring) \
51113b5b7fdSSasha Neftin 	test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
51213b5b7fdSSasha Neftin 
51313b5b7fdSSasha Neftin static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
51413b5b7fdSSasha Neftin {
51513b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
51613b5b7fdSSasha Neftin 	if (ring_uses_large_buffer(ring))
51713b5b7fdSSasha Neftin 		return IGC_RXBUFFER_3072;
51813b5b7fdSSasha Neftin 
51913b5b7fdSSasha Neftin 	if (ring_uses_build_skb(ring))
52013b5b7fdSSasha Neftin 		return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
52113b5b7fdSSasha Neftin #endif
52213b5b7fdSSasha Neftin 	return IGC_RXBUFFER_2048;
52313b5b7fdSSasha Neftin }
52413b5b7fdSSasha Neftin 
52513b5b7fdSSasha Neftin static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
52613b5b7fdSSasha Neftin {
52713b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
52813b5b7fdSSasha Neftin 	if (ring_uses_large_buffer(ring))
52913b5b7fdSSasha Neftin 		return 1;
53013b5b7fdSSasha Neftin #endif
53113b5b7fdSSasha Neftin 	return 0;
53213b5b7fdSSasha Neftin }
53313b5b7fdSSasha Neftin 
534208983f0SSasha Neftin static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
535208983f0SSasha Neftin {
536208983f0SSasha Neftin 	if (hw->phy.ops.read_reg)
537208983f0SSasha Neftin 		return hw->phy.ops.read_reg(hw, offset, data);
538208983f0SSasha Neftin 
539208983f0SSasha Neftin 	return 0;
540208983f0SSasha Neftin }
541208983f0SSasha Neftin 
5428c5ad0daSSasha Neftin void igc_reinit_locked(struct igc_adapter *);
54336fa2152SAndre Guedes struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
54436fa2152SAndre Guedes 				      u32 location);
54536fa2152SAndre Guedes int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
54636fa2152SAndre Guedes void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
5478c5ad0daSSasha Neftin 
5485f295805SVinicius Costa Gomes void igc_ptp_init(struct igc_adapter *adapter);
5495f295805SVinicius Costa Gomes void igc_ptp_reset(struct igc_adapter *adapter);
550a5136f76SSasha Neftin void igc_ptp_suspend(struct igc_adapter *adapter);
5515f295805SVinicius Costa Gomes void igc_ptp_stop(struct igc_adapter *adapter);
55281b05520SVinicius Costa Gomes void igc_ptp_rx_rgtstamp(struct igc_q_vector *q_vector, struct sk_buff *skb);
55381b05520SVinicius Costa Gomes void igc_ptp_rx_pktstamp(struct igc_q_vector *q_vector, void *va,
55481b05520SVinicius Costa Gomes 			 struct sk_buff *skb);
5555f295805SVinicius Costa Gomes int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
5565f295805SVinicius Costa Gomes int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
5572c344ae2SVinicius Costa Gomes void igc_ptp_tx_hang(struct igc_adapter *adapter);
5582c344ae2SVinicius Costa Gomes 
55913b5b7fdSSasha Neftin #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
56013b5b7fdSSasha Neftin 
5610507ef8aSSasha Neftin #define IGC_TXD_DCMD	(IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
5620507ef8aSSasha Neftin 
56313b5b7fdSSasha Neftin #define IGC_RX_DESC(R, i)       \
56413b5b7fdSSasha Neftin 	(&(((union igc_adv_rx_desc *)((R)->desc))[i]))
56513b5b7fdSSasha Neftin #define IGC_TX_DESC(R, i)       \
56613b5b7fdSSasha Neftin 	(&(((union igc_adv_tx_desc *)((R)->desc))[i]))
56713b5b7fdSSasha Neftin #define IGC_TX_CTXTDESC(R, i)   \
56813b5b7fdSSasha Neftin 	(&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
56913b5b7fdSSasha Neftin 
570d89f8841SSasha Neftin #endif /* _IGC_H_ */
571