xref: /openbmc/linux/drivers/net/ethernet/intel/igc/igc.h (revision 92272ec4)
1d89f8841SSasha Neftin /* SPDX-License-Identifier: GPL-2.0 */
2d89f8841SSasha Neftin /* Copyright (c)  2018 Intel Corporation */
3d89f8841SSasha Neftin 
4d89f8841SSasha Neftin #ifndef _IGC_H_
5d89f8841SSasha Neftin #define _IGC_H_
6d89f8841SSasha Neftin 
7d89f8841SSasha Neftin #include <linux/kobject.h>
8d89f8841SSasha Neftin #include <linux/pci.h>
9d89f8841SSasha Neftin #include <linux/netdevice.h>
10d89f8841SSasha Neftin #include <linux/vmalloc.h>
11d89f8841SSasha Neftin #include <linux/ethtool.h>
12d89f8841SSasha Neftin #include <linux/sctp.h>
135f295805SVinicius Costa Gomes #include <linux/ptp_clock_kernel.h>
145f295805SVinicius Costa Gomes #include <linux/timecounter.h>
155f295805SVinicius Costa Gomes #include <linux/net_tstamp.h>
1684214ab4SJesper Dangaard Brouer #include <linux/bitfield.h>
17175c2412SMuhammad Husaini Zulkifli #include <linux/hrtimer.h>
18*92272ec4SJakub Kicinski #include <net/xdp.h>
19d89f8841SSasha Neftin 
20146740f9SSasha Neftin #include "igc_hw.h"
21146740f9SSasha Neftin 
227df76bd1SAndre Guedes void igc_ethtool_set_ops(struct net_device *);
238c5ad0daSSasha Neftin 
2489d35511SSasha Neftin /* Transmit and receive queues */
2589d35511SSasha Neftin #define IGC_MAX_RX_QUEUES		4
2689d35511SSasha Neftin #define IGC_MAX_TX_QUEUES		4
2789d35511SSasha Neftin 
2889d35511SSasha Neftin #define MAX_Q_VECTORS			8
2989d35511SSasha Neftin #define MAX_STD_JUMBO_FRAME_SIZE	9216
3089d35511SSasha Neftin 
31b4d48d96SAndre Guedes #define MAX_ETYPE_FILTER		8
3289d35511SSasha Neftin #define IGC_RETA_SIZE			128
3389d35511SSasha Neftin 
3487938851SEderson de Souza /* SDP support */
3587938851SEderson de Souza #define IGC_N_EXTTS	2
3687938851SEderson de Souza #define IGC_N_PEROUT	2
3787938851SEderson de Souza #define IGC_N_SDP	4
3887938851SEderson de Souza 
396574631bSKurt Kanzenbach #define MAX_FLEX_FILTER			32
406574631bSKurt Kanzenbach 
41750433d0SAndre Guedes enum igc_mac_filter_type {
42750433d0SAndre Guedes 	IGC_MAC_FILTER_TYPE_DST = 0,
43750433d0SAndre Guedes 	IGC_MAC_FILTER_TYPE_SRC
44750433d0SAndre Guedes };
45750433d0SAndre Guedes 
4689d35511SSasha Neftin struct igc_tx_queue_stats {
4789d35511SSasha Neftin 	u64 packets;
4889d35511SSasha Neftin 	u64 bytes;
4989d35511SSasha Neftin 	u64 restart_queue;
5089d35511SSasha Neftin 	u64 restart_queue2;
5189d35511SSasha Neftin };
5289d35511SSasha Neftin 
5389d35511SSasha Neftin struct igc_rx_queue_stats {
5489d35511SSasha Neftin 	u64 packets;
5589d35511SSasha Neftin 	u64 bytes;
5689d35511SSasha Neftin 	u64 drops;
5789d35511SSasha Neftin 	u64 csum_err;
5889d35511SSasha Neftin 	u64 alloc_failed;
5989d35511SSasha Neftin };
6089d35511SSasha Neftin 
6189d35511SSasha Neftin struct igc_rx_packet_stats {
6289d35511SSasha Neftin 	u64 ipv4_packets;      /* IPv4 headers processed */
6389d35511SSasha Neftin 	u64 ipv4e_packets;     /* IPv4E headers with extensions processed */
6489d35511SSasha Neftin 	u64 ipv6_packets;      /* IPv6 headers processed */
6589d35511SSasha Neftin 	u64 ipv6e_packets;     /* IPv6E headers with extensions processed */
6689d35511SSasha Neftin 	u64 tcp_packets;       /* TCP headers processed */
6789d35511SSasha Neftin 	u64 udp_packets;       /* UDP headers processed */
6889d35511SSasha Neftin 	u64 sctp_packets;      /* SCTP headers processed */
6989d35511SSasha Neftin 	u64 nfs_packets;       /* NFS headers processe */
7089d35511SSasha Neftin 	u64 other_packets;
7189d35511SSasha Neftin };
7289d35511SSasha Neftin 
7389d35511SSasha Neftin struct igc_ring_container {
7489d35511SSasha Neftin 	struct igc_ring *ring;          /* pointer to linked list of rings */
7589d35511SSasha Neftin 	unsigned int total_bytes;       /* total bytes processed this int */
7689d35511SSasha Neftin 	unsigned int total_packets;     /* total packets processed this int */
7789d35511SSasha Neftin 	u16 work_limit;                 /* total work allowed per interrupt */
7889d35511SSasha Neftin 	u8 count;                       /* total number of rings in vector */
7989d35511SSasha Neftin 	u8 itr;                         /* current ITR setting for ring */
8089d35511SSasha Neftin };
8189d35511SSasha Neftin 
8289d35511SSasha Neftin struct igc_ring {
8389d35511SSasha Neftin 	struct igc_q_vector *q_vector;  /* backlink to q_vector */
8489d35511SSasha Neftin 	struct net_device *netdev;      /* back pointer to net_device */
8589d35511SSasha Neftin 	struct device *dev;             /* device for dma mapping */
8689d35511SSasha Neftin 	union {                         /* array of buffer info structs */
8789d35511SSasha Neftin 		struct igc_tx_buffer *tx_buffer_info;
8889d35511SSasha Neftin 		struct igc_rx_buffer *rx_buffer_info;
8989d35511SSasha Neftin 	};
9089d35511SSasha Neftin 	void *desc;                     /* descriptor ring memory */
9189d35511SSasha Neftin 	unsigned long flags;            /* ring specific flags */
9289d35511SSasha Neftin 	void __iomem *tail;             /* pointer to ring tail register */
9389d35511SSasha Neftin 	dma_addr_t dma;                 /* phys address of the ring */
9489d35511SSasha Neftin 	unsigned int size;              /* length of desc. ring in bytes */
9589d35511SSasha Neftin 
9689d35511SSasha Neftin 	u16 count;                      /* number of desc. in the ring */
9789d35511SSasha Neftin 	u8 queue_index;                 /* logical index of the ring*/
9889d35511SSasha Neftin 	u8 reg_idx;                     /* physical index of the ring */
9989d35511SSasha Neftin 	bool launchtime_enable;         /* true if LaunchTime is enabled */
100db0b124fSVinicius Costa Gomes 	ktime_t last_tx_cycle;          /* end of the cycle with a launchtime transmission */
101db0b124fSVinicius Costa Gomes 	ktime_t last_ff_cycle;          /* Last cycle with an active first flag */
10289d35511SSasha Neftin 
10389d35511SSasha Neftin 	u32 start_time;
10489d35511SSasha Neftin 	u32 end_time;
10592a0dcb8STan Tee Min 	u32 max_sdu;
106175c2412SMuhammad Husaini Zulkifli 	bool oper_gate_closed;		/* Operating gate. True if the TX Queue is closed */
107175c2412SMuhammad Husaini Zulkifli 	bool admin_gate_closed;		/* Future gate. True if the TX Queue will be closed */
10889d35511SSasha Neftin 
1091ab011b0SAravindhan Gunasekaran 	/* CBS parameters */
1101ab011b0SAravindhan Gunasekaran 	bool cbs_enable;                /* indicates if CBS is enabled */
1111ab011b0SAravindhan Gunasekaran 	s32 idleslope;                  /* idleSlope in kbps */
1121ab011b0SAravindhan Gunasekaran 	s32 sendslope;                  /* sendSlope in kbps */
1131ab011b0SAravindhan Gunasekaran 	s32 hicredit;                   /* hiCredit in bytes */
1141ab011b0SAravindhan Gunasekaran 	s32 locredit;                   /* loCredit in bytes */
1151ab011b0SAravindhan Gunasekaran 
11689d35511SSasha Neftin 	/* everything past this point are written often */
11789d35511SSasha Neftin 	u16 next_to_clean;
11889d35511SSasha Neftin 	u16 next_to_use;
11989d35511SSasha Neftin 	u16 next_to_alloc;
12089d35511SSasha Neftin 
12189d35511SSasha Neftin 	union {
12289d35511SSasha Neftin 		/* TX */
12389d35511SSasha Neftin 		struct {
12489d35511SSasha Neftin 			struct igc_tx_queue_stats tx_stats;
12589d35511SSasha Neftin 			struct u64_stats_sync tx_syncp;
12689d35511SSasha Neftin 			struct u64_stats_sync tx_syncp2;
12789d35511SSasha Neftin 		};
12889d35511SSasha Neftin 		/* RX */
12989d35511SSasha Neftin 		struct {
13089d35511SSasha Neftin 			struct igc_rx_queue_stats rx_stats;
13189d35511SSasha Neftin 			struct igc_rx_packet_stats pkt_stats;
13289d35511SSasha Neftin 			struct u64_stats_sync rx_syncp;
13389d35511SSasha Neftin 			struct sk_buff *skb;
13489d35511SSasha Neftin 		};
13589d35511SSasha Neftin 	};
13673f1071cSAndre Guedes 
13773f1071cSAndre Guedes 	struct xdp_rxq_info xdp_rxq;
138fc9df2a0SAndre Guedes 	struct xsk_buff_pool *xsk_pool;
13989d35511SSasha Neftin } ____cacheline_internodealigned_in_smp;
14089d35511SSasha Neftin 
14189d35511SSasha Neftin /* Board specific private data structure */
14289d35511SSasha Neftin struct igc_adapter {
14389d35511SSasha Neftin 	struct net_device *netdev;
14489d35511SSasha Neftin 
14593ec439aSSasha Neftin 	struct ethtool_eee eee;
14693ec439aSSasha Neftin 	u16 eee_advert;
14793ec439aSSasha Neftin 
14889d35511SSasha Neftin 	unsigned long state;
14989d35511SSasha Neftin 	unsigned int flags;
15089d35511SSasha Neftin 	unsigned int num_q_vectors;
15189d35511SSasha Neftin 
15289d35511SSasha Neftin 	struct msix_entry *msix_entries;
15389d35511SSasha Neftin 
15489d35511SSasha Neftin 	/* TX */
15589d35511SSasha Neftin 	u16 tx_work_limit;
15689d35511SSasha Neftin 	u32 tx_timeout_count;
15789d35511SSasha Neftin 	int num_tx_queues;
15889d35511SSasha Neftin 	struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
15989d35511SSasha Neftin 
16089d35511SSasha Neftin 	/* RX */
16189d35511SSasha Neftin 	int num_rx_queues;
16289d35511SSasha Neftin 	struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
16389d35511SSasha Neftin 
16489d35511SSasha Neftin 	struct timer_list watchdog_timer;
16589d35511SSasha Neftin 	struct timer_list dma_err_timer;
16689d35511SSasha Neftin 	struct timer_list phy_info_timer;
167175c2412SMuhammad Husaini Zulkifli 	struct hrtimer hrtimer;
16889d35511SSasha Neftin 
16989d35511SSasha Neftin 	u32 wol;
17089d35511SSasha Neftin 	u32 en_mng_pt;
17189d35511SSasha Neftin 	u16 link_speed;
17289d35511SSasha Neftin 	u16 link_duplex;
17389d35511SSasha Neftin 
17489d35511SSasha Neftin 	u8 port_num;
17589d35511SSasha Neftin 
17689d35511SSasha Neftin 	u8 __iomem *io_addr;
17789d35511SSasha Neftin 	/* Interrupt Throttle Rate */
17889d35511SSasha Neftin 	u32 rx_itr_setting;
17989d35511SSasha Neftin 	u32 tx_itr_setting;
18089d35511SSasha Neftin 
18189d35511SSasha Neftin 	struct work_struct reset_task;
18289d35511SSasha Neftin 	struct work_struct watchdog_task;
18389d35511SSasha Neftin 	struct work_struct dma_err_task;
18489d35511SSasha Neftin 	bool fc_autoneg;
18589d35511SSasha Neftin 
18689d35511SSasha Neftin 	u8 tx_timeout_factor;
18789d35511SSasha Neftin 
18889d35511SSasha Neftin 	int msg_enable;
18989d35511SSasha Neftin 	u32 max_frame_size;
19089d35511SSasha Neftin 	u32 min_frame_size;
19189d35511SSasha Neftin 
192ed89b74dSMuhammad Husaini Zulkifli 	int tc_setup_type;
19389d35511SSasha Neftin 	ktime_t base_time;
19489d35511SSasha Neftin 	ktime_t cycle_time;
1958046063dSFlorian Kauer 	bool taprio_offload_enable;
196ae4fe469SMuhammad Husaini Zulkifli 	u32 qbv_config_change_errors;
197175c2412SMuhammad Husaini Zulkifli 	bool qbv_transition;
198175c2412SMuhammad Husaini Zulkifli 	unsigned int qbv_count;
19989d35511SSasha Neftin 
20089d35511SSasha Neftin 	/* OS defined structs */
20189d35511SSasha Neftin 	struct pci_dev *pdev;
20289d35511SSasha Neftin 	/* lock for statistics */
20389d35511SSasha Neftin 	spinlock_t stats64_lock;
20489d35511SSasha Neftin 	struct rtnl_link_stats64 stats64;
20589d35511SSasha Neftin 
20689d35511SSasha Neftin 	/* structs defined in igc_hw.h */
20789d35511SSasha Neftin 	struct igc_hw hw;
20889d35511SSasha Neftin 	struct igc_hw_stats stats;
20989d35511SSasha Neftin 
21089d35511SSasha Neftin 	struct igc_q_vector *q_vector[MAX_Q_VECTORS];
21189d35511SSasha Neftin 	u32 eims_enable_mask;
21289d35511SSasha Neftin 	u32 eims_other;
21389d35511SSasha Neftin 
21489d35511SSasha Neftin 	u16 tx_ring_count;
21589d35511SSasha Neftin 	u16 rx_ring_count;
21689d35511SSasha Neftin 
21789d35511SSasha Neftin 	u32 tx_hwtstamp_timeouts;
21889d35511SSasha Neftin 	u32 tx_hwtstamp_skipped;
21989d35511SSasha Neftin 	u32 rx_hwtstamp_cleared;
22089d35511SSasha Neftin 
22189d35511SSasha Neftin 	u32 rss_queues;
22289d35511SSasha Neftin 	u32 rss_indir_tbl_init;
22389d35511SSasha Neftin 
22497700bc8SAndre Guedes 	/* Any access to elements in nfc_rule_list is protected by the
22597700bc8SAndre Guedes 	 * nfc_rule_lock.
22697700bc8SAndre Guedes 	 */
22742fc5dc0SAndre Guedes 	struct mutex nfc_rule_lock;
228d957c601SAndre Guedes 	struct list_head nfc_rule_list;
22997700bc8SAndre Guedes 	unsigned int nfc_rule_count;
23089d35511SSasha Neftin 
23189d35511SSasha Neftin 	u8 rss_indir_tbl[IGC_RETA_SIZE];
23289d35511SSasha Neftin 
23389d35511SSasha Neftin 	unsigned long link_check_timeout;
23489d35511SSasha Neftin 	struct igc_info ei;
23589d35511SSasha Neftin 
236f026d8caSVitaly Lifshits 	u32 test_icr;
237f026d8caSVitaly Lifshits 
23889d35511SSasha Neftin 	struct ptp_clock *ptp_clock;
23989d35511SSasha Neftin 	struct ptp_clock_info ptp_caps;
2409c50e2b1SVinicius Costa Gomes 	/* Access to ptp_tx_skb and ptp_tx_start are protected by the
2419c50e2b1SVinicius Costa Gomes 	 * ptp_tx_lock.
2429c50e2b1SVinicius Costa Gomes 	 */
2439c50e2b1SVinicius Costa Gomes 	spinlock_t ptp_tx_lock;
24489d35511SSasha Neftin 	struct sk_buff *ptp_tx_skb;
24589d35511SSasha Neftin 	struct hwtstamp_config tstamp_config;
24689d35511SSasha Neftin 	unsigned long ptp_tx_start;
24789d35511SSasha Neftin 	unsigned int ptp_flags;
24889d35511SSasha Neftin 	/* System time value lock */
24989d35511SSasha Neftin 	spinlock_t tmreg_lock;
25089d35511SSasha Neftin 	struct cyclecounter cc;
25189d35511SSasha Neftin 	struct timecounter tc;
252b03c49cdSVinicius Costa Gomes 	struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
253b03c49cdSVinicius Costa Gomes 	ktime_t ptp_reset_start; /* Reset time in clock mono */
254a90ec848SVinicius Costa Gomes 	struct system_time_snapshot snapshot;
25501bb6129SSasha Neftin 
25694f794d1SSasha Neftin 	char fw_version[32];
25726575105SAndre Guedes 
25826575105SAndre Guedes 	struct bpf_prog *xdp_prog;
25964433e5bSEderson de Souza 
26064433e5bSEderson de Souza 	bool pps_sys_wrap_on;
26187938851SEderson de Souza 
26287938851SEderson de Souza 	struct ptp_pin_desc sdp_config[IGC_N_SDP];
26387938851SEderson de Souza 	struct {
26487938851SEderson de Souza 		struct timespec64 start;
26587938851SEderson de Souza 		struct timespec64 period;
26687938851SEderson de Souza 	} perout[IGC_N_PEROUT];
26789d35511SSasha Neftin };
2688c5ad0daSSasha Neftin 
2698c5ad0daSSasha Neftin void igc_up(struct igc_adapter *adapter);
2708c5ad0daSSasha Neftin void igc_down(struct igc_adapter *adapter);
271f026d8caSVitaly Lifshits int igc_open(struct net_device *netdev);
272f026d8caSVitaly Lifshits int igc_close(struct net_device *netdev);
2738c5ad0daSSasha Neftin int igc_setup_tx_resources(struct igc_ring *ring);
2748c5ad0daSSasha Neftin int igc_setup_rx_resources(struct igc_ring *ring);
2758c5ad0daSSasha Neftin void igc_free_tx_resources(struct igc_ring *ring);
2768c5ad0daSSasha Neftin void igc_free_rx_resources(struct igc_ring *ring);
2778c5ad0daSSasha Neftin unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
2788c5ad0daSSasha Neftin void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
2798c5ad0daSSasha Neftin 			      const u32 max_rss_queues);
2808c5ad0daSSasha Neftin int igc_reinit_queues(struct igc_adapter *adapter);
2812121c271SSasha Neftin void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
2828c5ad0daSSasha Neftin bool igc_has_link(struct igc_adapter *adapter);
2838c5ad0daSSasha Neftin void igc_reset(struct igc_adapter *adapter);
28436b9fea6SSasha Neftin void igc_update_stats(struct igc_adapter *adapter);
285fc9df2a0SAndre Guedes void igc_disable_rx_ring(struct igc_ring *ring);
286fc9df2a0SAndre Guedes void igc_enable_rx_ring(struct igc_ring *ring);
2879acf59a7SAndre Guedes void igc_disable_tx_ring(struct igc_ring *ring);
2889acf59a7SAndre Guedes void igc_enable_tx_ring(struct igc_ring *ring);
289fc9df2a0SAndre Guedes int igc_xsk_wakeup(struct net_device *dev, u32 queue_id, u32 flags);
2908c5ad0daSSasha Neftin 
2919c384ee3SSasha Neftin /* igc_dump declarations */
2929c384ee3SSasha Neftin void igc_rings_dump(struct igc_adapter *adapter);
2939c384ee3SSasha Neftin void igc_regs_dump(struct igc_adapter *adapter);
2949c384ee3SSasha Neftin 
295d89f8841SSasha Neftin extern char igc_driver_name[];
296d89f8841SSasha Neftin 
2978c5ad0daSSasha Neftin #define IGC_REGS_LEN			740
2988c5ad0daSSasha Neftin 
2995f295805SVinicius Costa Gomes /* flags controlling PTP/1588 function */
3005f295805SVinicius Costa Gomes #define IGC_PTP_ENABLED		BIT(0)
3015f295805SVinicius Costa Gomes 
30267082b53SSasha Neftin /* Flags definitions */
3033df25e4cSSasha Neftin #define IGC_FLAG_HAS_MSI		BIT(0)
3048c5ad0daSSasha Neftin #define IGC_FLAG_QUEUE_PAIRS		BIT(3)
3058c5ad0daSSasha Neftin #define IGC_FLAG_DMAC			BIT(4)
3065f295805SVinicius Costa Gomes #define IGC_FLAG_PTP			BIT(8)
307e055600dSSasha Neftin #define IGC_FLAG_WOL_SUPPORTED		BIT(8)
3080507ef8aSSasha Neftin #define IGC_FLAG_NEED_LINK_UPDATE	BIT(9)
3093df25e4cSSasha Neftin #define IGC_FLAG_HAS_MSIX		BIT(13)
31093ec439aSSasha Neftin #define IGC_FLAG_EEE			BIT(14)
3110507ef8aSSasha Neftin #define IGC_FLAG_VLAN_PROMISC		BIT(15)
3128c5ad0daSSasha Neftin #define IGC_FLAG_RX_LEGACY		BIT(16)
313ec50a9d4SVinicius Costa Gomes #define IGC_FLAG_TSN_QBV_ENABLED	BIT(17)
3141ab011b0SAravindhan Gunasekaran #define IGC_FLAG_TSN_QAV_ENABLED	BIT(18)
3153df25e4cSSasha Neftin 
3161ab011b0SAravindhan Gunasekaran #define IGC_FLAG_TSN_ANY_ENABLED \
3171ab011b0SAravindhan Gunasekaran 	(IGC_FLAG_TSN_QBV_ENABLED | IGC_FLAG_TSN_QAV_ENABLED)
31861572d5fSVinicius Costa Gomes 
3192121c271SSasha Neftin #define IGC_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
3202121c271SSasha Neftin #define IGC_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
3212121c271SSasha Neftin 
3222121c271SSasha Neftin #define IGC_MRQC_ENABLE_RSS_MQ		0x00000002
3232121c271SSasha Neftin #define IGC_MRQC_RSS_FIELD_IPV4_UDP	0x00400000
3242121c271SSasha Neftin #define IGC_MRQC_RSS_FIELD_IPV6_UDP	0x00800000
3252121c271SSasha Neftin 
32684214ab4SJesper Dangaard Brouer /* RX-desc Write-Back format RSS Type's */
32784214ab4SJesper Dangaard Brouer enum igc_rss_type_num {
32884214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_NO_HASH		= 0,
32984214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_TCP_IPV4	= 1,
33084214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_IPV4		= 2,
33184214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_TCP_IPV6	= 3,
33284214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_IPV6_EX	= 4,
33384214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_IPV6		= 5,
33484214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_TCP_IPV6_EX	= 6,
33584214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_UDP_IPV4	= 7,
33684214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_UDP_IPV6	= 8,
33784214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_UDP_IPV6_EX	= 9,
33884214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_MAX		= 10,
33984214ab4SJesper Dangaard Brouer };
34084214ab4SJesper Dangaard Brouer #define IGC_RSS_TYPE_MAX_TABLE		16
34184214ab4SJesper Dangaard Brouer #define IGC_RSS_TYPE_MASK		GENMASK(3,0) /* 4-bits (3:0) = mask 0x0F */
34284214ab4SJesper Dangaard Brouer 
34384214ab4SJesper Dangaard Brouer /* igc_rss_type - Rx descriptor RSS type field */
34484214ab4SJesper Dangaard Brouer static inline u32 igc_rss_type(const union igc_adv_rx_desc *rx_desc)
34584214ab4SJesper Dangaard Brouer {
34684214ab4SJesper Dangaard Brouer 	/* RSS Type 4-bits (3:0) number: 0-9 (above 9 is reserved)
34784214ab4SJesper Dangaard Brouer 	 * Accessing the same bits via u16 (wb.lower.lo_dword.hs_rss.pkt_info)
34884214ab4SJesper Dangaard Brouer 	 * is slightly slower than via u32 (wb.lower.lo_dword.data)
34984214ab4SJesper Dangaard Brouer 	 */
35084214ab4SJesper Dangaard Brouer 	return le32_get_bits(rx_desc->wb.lower.lo_dword.data, IGC_RSS_TYPE_MASK);
35184214ab4SJesper Dangaard Brouer }
35284214ab4SJesper Dangaard Brouer 
35364900e8fSSasha Neftin /* Interrupt defines */
3543df25e4cSSasha Neftin #define IGC_START_ITR			648 /* ~6000 ints/sec */
3553df25e4cSSasha Neftin #define IGC_4K_ITR			980
3563df25e4cSSasha Neftin #define IGC_20K_ITR			196
3573df25e4cSSasha Neftin #define IGC_70K_ITR			56
3583df25e4cSSasha Neftin 
3590507ef8aSSasha Neftin #define IGC_DEFAULT_ITR		3 /* dynamic */
3600507ef8aSSasha Neftin #define IGC_MAX_ITR_USECS	10000
3610507ef8aSSasha Neftin #define IGC_MIN_ITR_USECS	10
3620507ef8aSSasha Neftin #define NON_Q_VECTORS		1
3630507ef8aSSasha Neftin #define MAX_MSIX_ENTRIES	10
3640507ef8aSSasha Neftin 
3650507ef8aSSasha Neftin /* TX/RX descriptor defines */
3660507ef8aSSasha Neftin #define IGC_DEFAULT_TXD		256
3670507ef8aSSasha Neftin #define IGC_DEFAULT_TX_WORK	128
3680507ef8aSSasha Neftin #define IGC_MIN_TXD		80
3690507ef8aSSasha Neftin #define IGC_MAX_TXD		4096
3700507ef8aSSasha Neftin 
3710507ef8aSSasha Neftin #define IGC_DEFAULT_RXD		256
3720507ef8aSSasha Neftin #define IGC_MIN_RXD		80
3730507ef8aSSasha Neftin #define IGC_MAX_RXD		4096
3740507ef8aSSasha Neftin 
37513b5b7fdSSasha Neftin /* Supported Rx Buffer Sizes */
37613b5b7fdSSasha Neftin #define IGC_RXBUFFER_256		256
37713b5b7fdSSasha Neftin #define IGC_RXBUFFER_2048		2048
37813b5b7fdSSasha Neftin #define IGC_RXBUFFER_3072		3072
37913b5b7fdSSasha Neftin 
3808c5ad0daSSasha Neftin #define AUTO_ALL_MODES		0
38113b5b7fdSSasha Neftin #define IGC_RX_HDR_LEN			IGC_RXBUFFER_256
38213b5b7fdSSasha Neftin 
38381b05520SVinicius Costa Gomes /* Transmit and receive latency (for PTP timestamps) */
384f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_10		240
385f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_100		58
386f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_1000	80
387f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_2500	1325
388f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_10		6450
389f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_100		185
390f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_1000	300
391f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_2500	1485
39281b05520SVinicius Costa Gomes 
39313b5b7fdSSasha Neftin /* RX and TX descriptor control thresholds.
39413b5b7fdSSasha Neftin  * PTHRESH - MAC will consider prefetch if it has fewer than this number of
39513b5b7fdSSasha Neftin  *           descriptors available in its onboard memory.
39613b5b7fdSSasha Neftin  *           Setting this to 0 disables RX descriptor prefetch.
39713b5b7fdSSasha Neftin  * HTHRESH - MAC will only prefetch if there are at least this many descriptors
39813b5b7fdSSasha Neftin  *           available in host memory.
39913b5b7fdSSasha Neftin  *           If PTHRESH is 0, this should also be 0.
40013b5b7fdSSasha Neftin  * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
40113b5b7fdSSasha Neftin  *           descriptors until either it has this many to write back, or the
40213b5b7fdSSasha Neftin  *           ITR timer expires.
40313b5b7fdSSasha Neftin  */
40413b5b7fdSSasha Neftin #define IGC_RX_PTHRESH			8
40513b5b7fdSSasha Neftin #define IGC_RX_HTHRESH			8
40613b5b7fdSSasha Neftin #define IGC_TX_PTHRESH			8
40713b5b7fdSSasha Neftin #define IGC_TX_HTHRESH			1
40813b5b7fdSSasha Neftin #define IGC_RX_WTHRESH			4
40913b5b7fdSSasha Neftin #define IGC_TX_WTHRESH			16
41013b5b7fdSSasha Neftin 
41113b5b7fdSSasha Neftin #define IGC_RX_DMA_ATTR \
41213b5b7fdSSasha Neftin 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
41313b5b7fdSSasha Neftin 
41413b5b7fdSSasha Neftin #define IGC_TS_HDR_LEN			16
41513b5b7fdSSasha Neftin 
41613b5b7fdSSasha Neftin #define IGC_SKB_PAD			(NET_SKB_PAD + NET_IP_ALIGN)
41713b5b7fdSSasha Neftin 
41813b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
41913b5b7fdSSasha Neftin #define IGC_MAX_FRAME_BUILD_SKB \
42013b5b7fdSSasha Neftin 	(SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
42113b5b7fdSSasha Neftin #else
42213b5b7fdSSasha Neftin #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
42313b5b7fdSSasha Neftin #endif
42413b5b7fdSSasha Neftin 
4250507ef8aSSasha Neftin /* How many Rx Buffers do we bundle into one write to the hardware ? */
4260507ef8aSSasha Neftin #define IGC_RX_BUFFER_WRITE	16 /* Must be power of 2 */
4270507ef8aSSasha Neftin 
428d3ae3cfbSSasha Neftin /* VLAN info */
429d3ae3cfbSSasha Neftin #define IGC_TX_FLAGS_VLAN_MASK	0xffff0000
4308d744963SMuhammad Husaini Zulkifli #define IGC_TX_FLAGS_VLAN_SHIFT	16
431d3ae3cfbSSasha Neftin 
4320507ef8aSSasha Neftin /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
4330507ef8aSSasha Neftin static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
4340507ef8aSSasha Neftin 				      const u32 stat_err_bits)
4350507ef8aSSasha Neftin {
4360507ef8aSSasha Neftin 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
4370507ef8aSSasha Neftin }
4380507ef8aSSasha Neftin 
439c9a11c23SSasha Neftin enum igc_state_t {
440c9a11c23SSasha Neftin 	__IGC_TESTING,
441c9a11c23SSasha Neftin 	__IGC_RESETTING,
442c9a11c23SSasha Neftin 	__IGC_DOWN,
443c9a11c23SSasha Neftin };
444c9a11c23SSasha Neftin 
4450507ef8aSSasha Neftin enum igc_tx_flags {
4460507ef8aSSasha Neftin 	/* cmd_type flags */
4470507ef8aSSasha Neftin 	IGC_TX_FLAGS_VLAN	= 0x01,
4480507ef8aSSasha Neftin 	IGC_TX_FLAGS_TSO	= 0x02,
4490507ef8aSSasha Neftin 	IGC_TX_FLAGS_TSTAMP	= 0x04,
4500507ef8aSSasha Neftin 
4510507ef8aSSasha Neftin 	/* olinfo flags */
4520507ef8aSSasha Neftin 	IGC_TX_FLAGS_IPV4	= 0x10,
4530507ef8aSSasha Neftin 	IGC_TX_FLAGS_CSUM	= 0x20,
4540507ef8aSSasha Neftin };
4550507ef8aSSasha Neftin 
456ab405612SSasha Neftin enum igc_boards {
457ab405612SSasha Neftin 	board_base,
458ab405612SSasha Neftin };
459ab405612SSasha Neftin 
4600507ef8aSSasha Neftin /* The largest size we can write to the descriptor is 65535.  In order to
4610507ef8aSSasha Neftin  * maintain a power of two alignment we have to limit ourselves to 32K.
4620507ef8aSSasha Neftin  */
4630507ef8aSSasha Neftin #define IGC_MAX_TXD_PWR		15
4640507ef8aSSasha Neftin #define IGC_MAX_DATA_PER_TXD	BIT(IGC_MAX_TXD_PWR)
4650507ef8aSSasha Neftin 
4660507ef8aSSasha Neftin /* Tx Descriptors needed, worst case */
4670507ef8aSSasha Neftin #define TXD_USE_COUNT(S)	DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
4680507ef8aSSasha Neftin #define DESC_NEEDED	(MAX_SKB_FRAGS + 4)
4690507ef8aSSasha Neftin 
470859b4dfaSAndre Guedes enum igc_tx_buffer_type {
471859b4dfaSAndre Guedes 	IGC_TX_BUFFER_TYPE_SKB,
472859b4dfaSAndre Guedes 	IGC_TX_BUFFER_TYPE_XDP,
4739acf59a7SAndre Guedes 	IGC_TX_BUFFER_TYPE_XSK,
474859b4dfaSAndre Guedes };
475859b4dfaSAndre Guedes 
47613b5b7fdSSasha Neftin /* wrapper around a pointer to a socket buffer,
47713b5b7fdSSasha Neftin  * so a DMA handle can be stored along with the buffer
47813b5b7fdSSasha Neftin  */
47913b5b7fdSSasha Neftin struct igc_tx_buffer {
48013b5b7fdSSasha Neftin 	union igc_adv_tx_desc *next_to_watch;
48113b5b7fdSSasha Neftin 	unsigned long time_stamp;
482859b4dfaSAndre Guedes 	enum igc_tx_buffer_type type;
48373f1071cSAndre Guedes 	union {
48413b5b7fdSSasha Neftin 		struct sk_buff *skb;
48573f1071cSAndre Guedes 		struct xdp_frame *xdpf;
48673f1071cSAndre Guedes 	};
48713b5b7fdSSasha Neftin 	unsigned int bytecount;
48813b5b7fdSSasha Neftin 	u16 gso_segs;
48913b5b7fdSSasha Neftin 	__be16 protocol;
49013b5b7fdSSasha Neftin 
49113b5b7fdSSasha Neftin 	DEFINE_DMA_UNMAP_ADDR(dma);
49213b5b7fdSSasha Neftin 	DEFINE_DMA_UNMAP_LEN(len);
49313b5b7fdSSasha Neftin 	u32 tx_flags;
49413b5b7fdSSasha Neftin };
49513b5b7fdSSasha Neftin 
49613b5b7fdSSasha Neftin struct igc_rx_buffer {
497fc9df2a0SAndre Guedes 	union {
498fc9df2a0SAndre Guedes 		struct {
49913b5b7fdSSasha Neftin 			dma_addr_t dma;
50013b5b7fdSSasha Neftin 			struct page *page;
50113b5b7fdSSasha Neftin #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
50213b5b7fdSSasha Neftin 			__u32 page_offset;
50313b5b7fdSSasha Neftin #else
50413b5b7fdSSasha Neftin 			__u16 page_offset;
50513b5b7fdSSasha Neftin #endif
50613b5b7fdSSasha Neftin 			__u16 pagecnt_bias;
50713b5b7fdSSasha Neftin 		};
508fc9df2a0SAndre Guedes 		struct xdp_buff *xdp;
509fc9df2a0SAndre Guedes 	};
510fc9df2a0SAndre Guedes };
51113b5b7fdSSasha Neftin 
51273b7123dSJesper Dangaard Brouer /* context wrapper around xdp_buff to provide access to descriptor metadata */
51373b7123dSJesper Dangaard Brouer struct igc_xdp_buff {
51473b7123dSJesper Dangaard Brouer 	struct xdp_buff xdp;
5158416814fSJesper Dangaard Brouer 	union igc_adv_rx_desc *rx_desc;
516d6772667SJesper Dangaard Brouer 	ktime_t rx_ts; /* data indication bit IGC_RXDADV_STAT_TSIP */
51773b7123dSJesper Dangaard Brouer };
51873b7123dSJesper Dangaard Brouer 
519c9a11c23SSasha Neftin struct igc_q_vector {
520c9a11c23SSasha Neftin 	struct igc_adapter *adapter;    /* backlink */
5213df25e4cSSasha Neftin 	void __iomem *itr_register;
5223df25e4cSSasha Neftin 	u32 eims_value;                 /* EIMS mask value */
5233df25e4cSSasha Neftin 
5243df25e4cSSasha Neftin 	u16 itr_val;
5253df25e4cSSasha Neftin 	u8 set_itr;
5263df25e4cSSasha Neftin 
5273df25e4cSSasha Neftin 	struct igc_ring_container rx, tx;
528c9a11c23SSasha Neftin 
529c9a11c23SSasha Neftin 	struct napi_struct napi;
5303df25e4cSSasha Neftin 
5313df25e4cSSasha Neftin 	struct rcu_head rcu;    /* to avoid race with update stats on free */
5323df25e4cSSasha Neftin 	char name[IFNAMSIZ + 9];
5333df25e4cSSasha Neftin 	struct net_device poll_dev;
5343df25e4cSSasha Neftin 
5353df25e4cSSasha Neftin 	/* for dynamic allocation of rings associated with this q_vector */
536040efdb1SGustavo A. R. Silva 	struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
537c9a11c23SSasha Neftin };
538c9a11c23SSasha Neftin 
5396245c848SSasha Neftin enum igc_filter_match_flags {
5402b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_ETHER_TYPE =	BIT(0),
5412b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_VLAN_TCI   =	BIT(1),
5422b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_SRC_MAC_ADDR =	BIT(2),
5432b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_DST_MAC_ADDR =	BIT(3),
5442b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_USER_DATA =	BIT(4),
5452b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_VLAN_ETYPE =	BIT(5),
5466245c848SSasha Neftin };
5476245c848SSasha Neftin 
54897700bc8SAndre Guedes struct igc_nfc_filter {
5496245c848SSasha Neftin 	u8 match_flags;
550c983e327SAndre Guedes 	u16 etype;
5512b477d05SKurt Kanzenbach 	__be16 vlan_etype;
552c983e327SAndre Guedes 	u16 vlan_tci;
5536245c848SSasha Neftin 	u8 src_addr[ETH_ALEN];
5546245c848SSasha Neftin 	u8 dst_addr[ETH_ALEN];
5552b477d05SKurt Kanzenbach 	u8 user_data[8];
5562b477d05SKurt Kanzenbach 	u8 user_mask[8];
5572b477d05SKurt Kanzenbach 	u8 flex_index;
5582b477d05SKurt Kanzenbach 	u8 rx_queue;
5592b477d05SKurt Kanzenbach 	u8 prio;
5602b477d05SKurt Kanzenbach 	u8 immediate_irq;
5612b477d05SKurt Kanzenbach 	u8 drop;
5626245c848SSasha Neftin };
5636245c848SSasha Neftin 
56497700bc8SAndre Guedes struct igc_nfc_rule {
565d957c601SAndre Guedes 	struct list_head list;
56697700bc8SAndre Guedes 	struct igc_nfc_filter filter;
567d3ba9e6fSAndre Guedes 	u32 location;
5686245c848SSasha Neftin 	u16 action;
56973744262SKurt Kanzenbach 	bool flex;
5706245c848SSasha Neftin };
5716245c848SSasha Neftin 
5722b477d05SKurt Kanzenbach /* IGC supports a total of 32 NFC rules: 16 MAC address based, 8 VLAN priority
5732b477d05SKurt Kanzenbach  * based, 8 ethertype based and 32 Flex filter based rules.
574e087d3bbSAndre Guedes  */
5752b477d05SKurt Kanzenbach #define IGC_MAX_RXNFC_RULES		64
576c9a11c23SSasha Neftin 
5776574631bSKurt Kanzenbach struct igc_flex_filter {
5786574631bSKurt Kanzenbach 	u8 index;
5796574631bSKurt Kanzenbach 	u8 data[128];
5806574631bSKurt Kanzenbach 	u8 mask[16];
5816574631bSKurt Kanzenbach 	u8 length;
5826574631bSKurt Kanzenbach 	u8 rx_queue;
5836574631bSKurt Kanzenbach 	u8 prio;
5846574631bSKurt Kanzenbach 	u8 immediate_irq;
5856574631bSKurt Kanzenbach 	u8 drop;
5866574631bSKurt Kanzenbach };
5876574631bSKurt Kanzenbach 
58813b5b7fdSSasha Neftin /* igc_desc_unused - calculate if we have unused descriptors */
58913b5b7fdSSasha Neftin static inline u16 igc_desc_unused(const struct igc_ring *ring)
59013b5b7fdSSasha Neftin {
59113b5b7fdSSasha Neftin 	u16 ntc = ring->next_to_clean;
59213b5b7fdSSasha Neftin 	u16 ntu = ring->next_to_use;
59313b5b7fdSSasha Neftin 
59413b5b7fdSSasha Neftin 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
59513b5b7fdSSasha Neftin }
59613b5b7fdSSasha Neftin 
5975586838fSSasha Neftin static inline s32 igc_get_phy_info(struct igc_hw *hw)
5985586838fSSasha Neftin {
5995586838fSSasha Neftin 	if (hw->phy.ops.get_phy_info)
6005586838fSSasha Neftin 		return hw->phy.ops.get_phy_info(hw);
6015586838fSSasha Neftin 
6025586838fSSasha Neftin 	return 0;
6035586838fSSasha Neftin }
6045586838fSSasha Neftin 
6055586838fSSasha Neftin static inline s32 igc_reset_phy(struct igc_hw *hw)
6065586838fSSasha Neftin {
6075586838fSSasha Neftin 	if (hw->phy.ops.reset)
6085586838fSSasha Neftin 		return hw->phy.ops.reset(hw);
6095586838fSSasha Neftin 
6105586838fSSasha Neftin 	return 0;
6115586838fSSasha Neftin }
6125586838fSSasha Neftin 
61313b5b7fdSSasha Neftin static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
61413b5b7fdSSasha Neftin {
61513b5b7fdSSasha Neftin 	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
61613b5b7fdSSasha Neftin }
61713b5b7fdSSasha Neftin 
61813b5b7fdSSasha Neftin enum igc_ring_flags_t {
61913b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_3K_BUFFER,
62013b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
62113b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_SCTP_CSUM,
62213b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
62313b5b7fdSSasha Neftin 	IGC_RING_FLAG_TX_CTX_IDX,
624fc9df2a0SAndre Guedes 	IGC_RING_FLAG_TX_DETECT_HANG,
625fc9df2a0SAndre Guedes 	IGC_RING_FLAG_AF_XDP_ZC,
626ce58c7ccSVinicius Costa Gomes 	IGC_RING_FLAG_TX_HWTSTAMP,
62713b5b7fdSSasha Neftin };
62813b5b7fdSSasha Neftin 
62913b5b7fdSSasha Neftin #define ring_uses_large_buffer(ring) \
63013b5b7fdSSasha Neftin 	test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
6311bf33f71SAndre Guedes #define set_ring_uses_large_buffer(ring) \
6321bf33f71SAndre Guedes 	set_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
6331bf33f71SAndre Guedes #define clear_ring_uses_large_buffer(ring) \
6341bf33f71SAndre Guedes 	clear_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
63513b5b7fdSSasha Neftin 
63613b5b7fdSSasha Neftin #define ring_uses_build_skb(ring) \
63713b5b7fdSSasha Neftin 	test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
63813b5b7fdSSasha Neftin 
63913b5b7fdSSasha Neftin static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
64013b5b7fdSSasha Neftin {
64113b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
64213b5b7fdSSasha Neftin 	if (ring_uses_large_buffer(ring))
64313b5b7fdSSasha Neftin 		return IGC_RXBUFFER_3072;
64413b5b7fdSSasha Neftin 
64513b5b7fdSSasha Neftin 	if (ring_uses_build_skb(ring))
64613b5b7fdSSasha Neftin 		return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
64713b5b7fdSSasha Neftin #endif
64813b5b7fdSSasha Neftin 	return IGC_RXBUFFER_2048;
64913b5b7fdSSasha Neftin }
65013b5b7fdSSasha Neftin 
65113b5b7fdSSasha Neftin static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
65213b5b7fdSSasha Neftin {
65313b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
65413b5b7fdSSasha Neftin 	if (ring_uses_large_buffer(ring))
65513b5b7fdSSasha Neftin 		return 1;
65613b5b7fdSSasha Neftin #endif
65713b5b7fdSSasha Neftin 	return 0;
65813b5b7fdSSasha Neftin }
65913b5b7fdSSasha Neftin 
660208983f0SSasha Neftin static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
661208983f0SSasha Neftin {
662208983f0SSasha Neftin 	if (hw->phy.ops.read_reg)
663208983f0SSasha Neftin 		return hw->phy.ops.read_reg(hw, offset, data);
664208983f0SSasha Neftin 
66505682a0aSTom Rix 	return -EOPNOTSUPP;
666208983f0SSasha Neftin }
667208983f0SSasha Neftin 
6688c5ad0daSSasha Neftin void igc_reinit_locked(struct igc_adapter *);
66936fa2152SAndre Guedes struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
67036fa2152SAndre Guedes 				      u32 location);
67136fa2152SAndre Guedes int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
67236fa2152SAndre Guedes void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
6738c5ad0daSSasha Neftin 
6745f295805SVinicius Costa Gomes void igc_ptp_init(struct igc_adapter *adapter);
6755f295805SVinicius Costa Gomes void igc_ptp_reset(struct igc_adapter *adapter);
676a5136f76SSasha Neftin void igc_ptp_suspend(struct igc_adapter *adapter);
6775f295805SVinicius Costa Gomes void igc_ptp_stop(struct igc_adapter *adapter);
678e1ed4f92SAndre Guedes ktime_t igc_ptp_rx_pktstamp(struct igc_adapter *adapter, __le32 *buf);
6795f295805SVinicius Costa Gomes int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
6805f295805SVinicius Costa Gomes int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
6812c344ae2SVinicius Costa Gomes void igc_ptp_tx_hang(struct igc_adapter *adapter);
682fec49eb4SVinicius Costa Gomes void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
683afa14158SVinicius Costa Gomes void igc_ptp_tx_tstamp_event(struct igc_adapter *adapter);
6842c344ae2SVinicius Costa Gomes 
68513b5b7fdSSasha Neftin #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
68613b5b7fdSSasha Neftin 
6870507ef8aSSasha Neftin #define IGC_TXD_DCMD	(IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
6880507ef8aSSasha Neftin 
68913b5b7fdSSasha Neftin #define IGC_RX_DESC(R, i)       \
69013b5b7fdSSasha Neftin 	(&(((union igc_adv_rx_desc *)((R)->desc))[i]))
69113b5b7fdSSasha Neftin #define IGC_TX_DESC(R, i)       \
69213b5b7fdSSasha Neftin 	(&(((union igc_adv_tx_desc *)((R)->desc))[i]))
69313b5b7fdSSasha Neftin #define IGC_TX_CTXTDESC(R, i)   \
69413b5b7fdSSasha Neftin 	(&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
69513b5b7fdSSasha Neftin 
696d89f8841SSasha Neftin #endif /* _IGC_H_ */
697