xref: /openbmc/linux/drivers/net/ethernet/intel/igc/igc.h (revision 06b41258)
1d89f8841SSasha Neftin /* SPDX-License-Identifier: GPL-2.0 */
2d89f8841SSasha Neftin /* Copyright (c)  2018 Intel Corporation */
3d89f8841SSasha Neftin 
4d89f8841SSasha Neftin #ifndef _IGC_H_
5d89f8841SSasha Neftin #define _IGC_H_
6d89f8841SSasha Neftin 
7d89f8841SSasha Neftin #include <linux/kobject.h>
8d89f8841SSasha Neftin #include <linux/pci.h>
9d89f8841SSasha Neftin #include <linux/netdevice.h>
10d89f8841SSasha Neftin #include <linux/vmalloc.h>
11d89f8841SSasha Neftin #include <linux/ethtool.h>
12d89f8841SSasha Neftin #include <linux/sctp.h>
135f295805SVinicius Costa Gomes #include <linux/ptp_clock_kernel.h>
145f295805SVinicius Costa Gomes #include <linux/timecounter.h>
155f295805SVinicius Costa Gomes #include <linux/net_tstamp.h>
1684214ab4SJesper Dangaard Brouer #include <linux/bitfield.h>
17175c2412SMuhammad Husaini Zulkifli #include <linux/hrtimer.h>
18d89f8841SSasha Neftin 
19146740f9SSasha Neftin #include "igc_hw.h"
20146740f9SSasha Neftin 
217df76bd1SAndre Guedes void igc_ethtool_set_ops(struct net_device *);
228c5ad0daSSasha Neftin 
2389d35511SSasha Neftin /* Transmit and receive queues */
2489d35511SSasha Neftin #define IGC_MAX_RX_QUEUES		4
2589d35511SSasha Neftin #define IGC_MAX_TX_QUEUES		4
2689d35511SSasha Neftin 
2789d35511SSasha Neftin #define MAX_Q_VECTORS			8
2889d35511SSasha Neftin #define MAX_STD_JUMBO_FRAME_SIZE	9216
2989d35511SSasha Neftin 
30b4d48d96SAndre Guedes #define MAX_ETYPE_FILTER		8
3189d35511SSasha Neftin #define IGC_RETA_SIZE			128
3289d35511SSasha Neftin 
3387938851SEderson de Souza /* SDP support */
3487938851SEderson de Souza #define IGC_N_EXTTS	2
3587938851SEderson de Souza #define IGC_N_PEROUT	2
3687938851SEderson de Souza #define IGC_N_SDP	4
3787938851SEderson de Souza 
386574631bSKurt Kanzenbach #define MAX_FLEX_FILTER			32
396574631bSKurt Kanzenbach 
40750433d0SAndre Guedes enum igc_mac_filter_type {
41750433d0SAndre Guedes 	IGC_MAC_FILTER_TYPE_DST = 0,
42750433d0SAndre Guedes 	IGC_MAC_FILTER_TYPE_SRC
43750433d0SAndre Guedes };
44750433d0SAndre Guedes 
4589d35511SSasha Neftin struct igc_tx_queue_stats {
4689d35511SSasha Neftin 	u64 packets;
4789d35511SSasha Neftin 	u64 bytes;
4889d35511SSasha Neftin 	u64 restart_queue;
4989d35511SSasha Neftin 	u64 restart_queue2;
5089d35511SSasha Neftin };
5189d35511SSasha Neftin 
5289d35511SSasha Neftin struct igc_rx_queue_stats {
5389d35511SSasha Neftin 	u64 packets;
5489d35511SSasha Neftin 	u64 bytes;
5589d35511SSasha Neftin 	u64 drops;
5689d35511SSasha Neftin 	u64 csum_err;
5789d35511SSasha Neftin 	u64 alloc_failed;
5889d35511SSasha Neftin };
5989d35511SSasha Neftin 
6089d35511SSasha Neftin struct igc_rx_packet_stats {
6189d35511SSasha Neftin 	u64 ipv4_packets;      /* IPv4 headers processed */
6289d35511SSasha Neftin 	u64 ipv4e_packets;     /* IPv4E headers with extensions processed */
6389d35511SSasha Neftin 	u64 ipv6_packets;      /* IPv6 headers processed */
6489d35511SSasha Neftin 	u64 ipv6e_packets;     /* IPv6E headers with extensions processed */
6589d35511SSasha Neftin 	u64 tcp_packets;       /* TCP headers processed */
6689d35511SSasha Neftin 	u64 udp_packets;       /* UDP headers processed */
6789d35511SSasha Neftin 	u64 sctp_packets;      /* SCTP headers processed */
6889d35511SSasha Neftin 	u64 nfs_packets;       /* NFS headers processe */
6989d35511SSasha Neftin 	u64 other_packets;
7089d35511SSasha Neftin };
7189d35511SSasha Neftin 
7289d35511SSasha Neftin struct igc_ring_container {
7389d35511SSasha Neftin 	struct igc_ring *ring;          /* pointer to linked list of rings */
7489d35511SSasha Neftin 	unsigned int total_bytes;       /* total bytes processed this int */
7589d35511SSasha Neftin 	unsigned int total_packets;     /* total packets processed this int */
7689d35511SSasha Neftin 	u16 work_limit;                 /* total work allowed per interrupt */
7789d35511SSasha Neftin 	u8 count;                       /* total number of rings in vector */
7889d35511SSasha Neftin 	u8 itr;                         /* current ITR setting for ring */
7989d35511SSasha Neftin };
8089d35511SSasha Neftin 
8189d35511SSasha Neftin struct igc_ring {
8289d35511SSasha Neftin 	struct igc_q_vector *q_vector;  /* backlink to q_vector */
8389d35511SSasha Neftin 	struct net_device *netdev;      /* back pointer to net_device */
8489d35511SSasha Neftin 	struct device *dev;             /* device for dma mapping */
8589d35511SSasha Neftin 	union {                         /* array of buffer info structs */
8689d35511SSasha Neftin 		struct igc_tx_buffer *tx_buffer_info;
8789d35511SSasha Neftin 		struct igc_rx_buffer *rx_buffer_info;
8889d35511SSasha Neftin 	};
8989d35511SSasha Neftin 	void *desc;                     /* descriptor ring memory */
9089d35511SSasha Neftin 	unsigned long flags;            /* ring specific flags */
9189d35511SSasha Neftin 	void __iomem *tail;             /* pointer to ring tail register */
9289d35511SSasha Neftin 	dma_addr_t dma;                 /* phys address of the ring */
9389d35511SSasha Neftin 	unsigned int size;              /* length of desc. ring in bytes */
9489d35511SSasha Neftin 
9589d35511SSasha Neftin 	u16 count;                      /* number of desc. in the ring */
9689d35511SSasha Neftin 	u8 queue_index;                 /* logical index of the ring*/
9789d35511SSasha Neftin 	u8 reg_idx;                     /* physical index of the ring */
9889d35511SSasha Neftin 	bool launchtime_enable;         /* true if LaunchTime is enabled */
99db0b124fSVinicius Costa Gomes 	ktime_t last_tx_cycle;          /* end of the cycle with a launchtime transmission */
100db0b124fSVinicius Costa Gomes 	ktime_t last_ff_cycle;          /* Last cycle with an active first flag */
10189d35511SSasha Neftin 
10289d35511SSasha Neftin 	u32 start_time;
10389d35511SSasha Neftin 	u32 end_time;
10492a0dcb8STan Tee Min 	u32 max_sdu;
105175c2412SMuhammad Husaini Zulkifli 	bool oper_gate_closed;		/* Operating gate. True if the TX Queue is closed */
106175c2412SMuhammad Husaini Zulkifli 	bool admin_gate_closed;		/* Future gate. True if the TX Queue will be closed */
10789d35511SSasha Neftin 
1081ab011b0SAravindhan Gunasekaran 	/* CBS parameters */
1091ab011b0SAravindhan Gunasekaran 	bool cbs_enable;                /* indicates if CBS is enabled */
1101ab011b0SAravindhan Gunasekaran 	s32 idleslope;                  /* idleSlope in kbps */
1111ab011b0SAravindhan Gunasekaran 	s32 sendslope;                  /* sendSlope in kbps */
1121ab011b0SAravindhan Gunasekaran 	s32 hicredit;                   /* hiCredit in bytes */
1131ab011b0SAravindhan Gunasekaran 	s32 locredit;                   /* loCredit in bytes */
1141ab011b0SAravindhan Gunasekaran 
11589d35511SSasha Neftin 	/* everything past this point are written often */
11689d35511SSasha Neftin 	u16 next_to_clean;
11789d35511SSasha Neftin 	u16 next_to_use;
11889d35511SSasha Neftin 	u16 next_to_alloc;
11989d35511SSasha Neftin 
12089d35511SSasha Neftin 	union {
12189d35511SSasha Neftin 		/* TX */
12289d35511SSasha Neftin 		struct {
12389d35511SSasha Neftin 			struct igc_tx_queue_stats tx_stats;
12489d35511SSasha Neftin 			struct u64_stats_sync tx_syncp;
12589d35511SSasha Neftin 			struct u64_stats_sync tx_syncp2;
12689d35511SSasha Neftin 		};
12789d35511SSasha Neftin 		/* RX */
12889d35511SSasha Neftin 		struct {
12989d35511SSasha Neftin 			struct igc_rx_queue_stats rx_stats;
13089d35511SSasha Neftin 			struct igc_rx_packet_stats pkt_stats;
13189d35511SSasha Neftin 			struct u64_stats_sync rx_syncp;
13289d35511SSasha Neftin 			struct sk_buff *skb;
13389d35511SSasha Neftin 		};
13489d35511SSasha Neftin 	};
13573f1071cSAndre Guedes 
13673f1071cSAndre Guedes 	struct xdp_rxq_info xdp_rxq;
137fc9df2a0SAndre Guedes 	struct xsk_buff_pool *xsk_pool;
13889d35511SSasha Neftin } ____cacheline_internodealigned_in_smp;
13989d35511SSasha Neftin 
14089d35511SSasha Neftin /* Board specific private data structure */
14189d35511SSasha Neftin struct igc_adapter {
14289d35511SSasha Neftin 	struct net_device *netdev;
14389d35511SSasha Neftin 
14493ec439aSSasha Neftin 	struct ethtool_eee eee;
14593ec439aSSasha Neftin 	u16 eee_advert;
14693ec439aSSasha Neftin 
14789d35511SSasha Neftin 	unsigned long state;
14889d35511SSasha Neftin 	unsigned int flags;
14989d35511SSasha Neftin 	unsigned int num_q_vectors;
15089d35511SSasha Neftin 
15189d35511SSasha Neftin 	struct msix_entry *msix_entries;
15289d35511SSasha Neftin 
15389d35511SSasha Neftin 	/* TX */
15489d35511SSasha Neftin 	u16 tx_work_limit;
15589d35511SSasha Neftin 	u32 tx_timeout_count;
15689d35511SSasha Neftin 	int num_tx_queues;
15789d35511SSasha Neftin 	struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
15889d35511SSasha Neftin 
15989d35511SSasha Neftin 	/* RX */
16089d35511SSasha Neftin 	int num_rx_queues;
16189d35511SSasha Neftin 	struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
16289d35511SSasha Neftin 
16389d35511SSasha Neftin 	struct timer_list watchdog_timer;
16489d35511SSasha Neftin 	struct timer_list dma_err_timer;
16589d35511SSasha Neftin 	struct timer_list phy_info_timer;
166175c2412SMuhammad Husaini Zulkifli 	struct hrtimer hrtimer;
16789d35511SSasha Neftin 
16889d35511SSasha Neftin 	u32 wol;
16989d35511SSasha Neftin 	u32 en_mng_pt;
17089d35511SSasha Neftin 	u16 link_speed;
17189d35511SSasha Neftin 	u16 link_duplex;
17289d35511SSasha Neftin 
17389d35511SSasha Neftin 	u8 port_num;
17489d35511SSasha Neftin 
17589d35511SSasha Neftin 	u8 __iomem *io_addr;
17689d35511SSasha Neftin 	/* Interrupt Throttle Rate */
17789d35511SSasha Neftin 	u32 rx_itr_setting;
17889d35511SSasha Neftin 	u32 tx_itr_setting;
17989d35511SSasha Neftin 
18089d35511SSasha Neftin 	struct work_struct reset_task;
18189d35511SSasha Neftin 	struct work_struct watchdog_task;
18289d35511SSasha Neftin 	struct work_struct dma_err_task;
18389d35511SSasha Neftin 	bool fc_autoneg;
18489d35511SSasha Neftin 
18589d35511SSasha Neftin 	u8 tx_timeout_factor;
18689d35511SSasha Neftin 
18789d35511SSasha Neftin 	int msg_enable;
18889d35511SSasha Neftin 	u32 max_frame_size;
18989d35511SSasha Neftin 	u32 min_frame_size;
19089d35511SSasha Neftin 
191ed89b74dSMuhammad Husaini Zulkifli 	int tc_setup_type;
19289d35511SSasha Neftin 	ktime_t base_time;
19389d35511SSasha Neftin 	ktime_t cycle_time;
1948046063dSFlorian Kauer 	bool taprio_offload_enable;
195ae4fe469SMuhammad Husaini Zulkifli 	u32 qbv_config_change_errors;
196175c2412SMuhammad Husaini Zulkifli 	bool qbv_transition;
197175c2412SMuhammad Husaini Zulkifli 	unsigned int qbv_count;
198*06b41258SMuhammad Husaini Zulkifli 	/* Access to oper_gate_closed, admin_gate_closed and qbv_transition
199*06b41258SMuhammad Husaini Zulkifli 	 * are protected by the qbv_tx_lock.
200*06b41258SMuhammad Husaini Zulkifli 	 */
201*06b41258SMuhammad Husaini Zulkifli 	spinlock_t qbv_tx_lock;
20289d35511SSasha Neftin 
20389d35511SSasha Neftin 	/* OS defined structs */
20489d35511SSasha Neftin 	struct pci_dev *pdev;
20589d35511SSasha Neftin 	/* lock for statistics */
20689d35511SSasha Neftin 	spinlock_t stats64_lock;
20789d35511SSasha Neftin 	struct rtnl_link_stats64 stats64;
20889d35511SSasha Neftin 
20989d35511SSasha Neftin 	/* structs defined in igc_hw.h */
21089d35511SSasha Neftin 	struct igc_hw hw;
21189d35511SSasha Neftin 	struct igc_hw_stats stats;
21289d35511SSasha Neftin 
21389d35511SSasha Neftin 	struct igc_q_vector *q_vector[MAX_Q_VECTORS];
21489d35511SSasha Neftin 	u32 eims_enable_mask;
21589d35511SSasha Neftin 	u32 eims_other;
21689d35511SSasha Neftin 
21789d35511SSasha Neftin 	u16 tx_ring_count;
21889d35511SSasha Neftin 	u16 rx_ring_count;
21989d35511SSasha Neftin 
22089d35511SSasha Neftin 	u32 tx_hwtstamp_timeouts;
22189d35511SSasha Neftin 	u32 tx_hwtstamp_skipped;
22289d35511SSasha Neftin 	u32 rx_hwtstamp_cleared;
22389d35511SSasha Neftin 
22489d35511SSasha Neftin 	u32 rss_queues;
22589d35511SSasha Neftin 	u32 rss_indir_tbl_init;
22689d35511SSasha Neftin 
22797700bc8SAndre Guedes 	/* Any access to elements in nfc_rule_list is protected by the
22897700bc8SAndre Guedes 	 * nfc_rule_lock.
22997700bc8SAndre Guedes 	 */
23042fc5dc0SAndre Guedes 	struct mutex nfc_rule_lock;
231d957c601SAndre Guedes 	struct list_head nfc_rule_list;
23297700bc8SAndre Guedes 	unsigned int nfc_rule_count;
23389d35511SSasha Neftin 
23489d35511SSasha Neftin 	u8 rss_indir_tbl[IGC_RETA_SIZE];
23589d35511SSasha Neftin 
23689d35511SSasha Neftin 	unsigned long link_check_timeout;
23789d35511SSasha Neftin 	struct igc_info ei;
23889d35511SSasha Neftin 
239f026d8caSVitaly Lifshits 	u32 test_icr;
240f026d8caSVitaly Lifshits 
24189d35511SSasha Neftin 	struct ptp_clock *ptp_clock;
24289d35511SSasha Neftin 	struct ptp_clock_info ptp_caps;
2439c50e2b1SVinicius Costa Gomes 	/* Access to ptp_tx_skb and ptp_tx_start are protected by the
2449c50e2b1SVinicius Costa Gomes 	 * ptp_tx_lock.
2459c50e2b1SVinicius Costa Gomes 	 */
2469c50e2b1SVinicius Costa Gomes 	spinlock_t ptp_tx_lock;
24789d35511SSasha Neftin 	struct sk_buff *ptp_tx_skb;
24889d35511SSasha Neftin 	struct hwtstamp_config tstamp_config;
24989d35511SSasha Neftin 	unsigned long ptp_tx_start;
25089d35511SSasha Neftin 	unsigned int ptp_flags;
25189d35511SSasha Neftin 	/* System time value lock */
25289d35511SSasha Neftin 	spinlock_t tmreg_lock;
25389d35511SSasha Neftin 	struct cyclecounter cc;
25489d35511SSasha Neftin 	struct timecounter tc;
255b03c49cdSVinicius Costa Gomes 	struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
256b03c49cdSVinicius Costa Gomes 	ktime_t ptp_reset_start; /* Reset time in clock mono */
257a90ec848SVinicius Costa Gomes 	struct system_time_snapshot snapshot;
25801bb6129SSasha Neftin 
25994f794d1SSasha Neftin 	char fw_version[32];
26026575105SAndre Guedes 
26126575105SAndre Guedes 	struct bpf_prog *xdp_prog;
26264433e5bSEderson de Souza 
26364433e5bSEderson de Souza 	bool pps_sys_wrap_on;
26487938851SEderson de Souza 
26587938851SEderson de Souza 	struct ptp_pin_desc sdp_config[IGC_N_SDP];
26687938851SEderson de Souza 	struct {
26787938851SEderson de Souza 		struct timespec64 start;
26887938851SEderson de Souza 		struct timespec64 period;
26987938851SEderson de Souza 	} perout[IGC_N_PEROUT];
27089d35511SSasha Neftin };
2718c5ad0daSSasha Neftin 
2728c5ad0daSSasha Neftin void igc_up(struct igc_adapter *adapter);
2738c5ad0daSSasha Neftin void igc_down(struct igc_adapter *adapter);
274f026d8caSVitaly Lifshits int igc_open(struct net_device *netdev);
275f026d8caSVitaly Lifshits int igc_close(struct net_device *netdev);
2768c5ad0daSSasha Neftin int igc_setup_tx_resources(struct igc_ring *ring);
2778c5ad0daSSasha Neftin int igc_setup_rx_resources(struct igc_ring *ring);
2788c5ad0daSSasha Neftin void igc_free_tx_resources(struct igc_ring *ring);
2798c5ad0daSSasha Neftin void igc_free_rx_resources(struct igc_ring *ring);
2808c5ad0daSSasha Neftin unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
2818c5ad0daSSasha Neftin void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
2828c5ad0daSSasha Neftin 			      const u32 max_rss_queues);
2838c5ad0daSSasha Neftin int igc_reinit_queues(struct igc_adapter *adapter);
2842121c271SSasha Neftin void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
2858c5ad0daSSasha Neftin bool igc_has_link(struct igc_adapter *adapter);
2868c5ad0daSSasha Neftin void igc_reset(struct igc_adapter *adapter);
28736b9fea6SSasha Neftin void igc_update_stats(struct igc_adapter *adapter);
288fc9df2a0SAndre Guedes void igc_disable_rx_ring(struct igc_ring *ring);
289fc9df2a0SAndre Guedes void igc_enable_rx_ring(struct igc_ring *ring);
2909acf59a7SAndre Guedes void igc_disable_tx_ring(struct igc_ring *ring);
2919acf59a7SAndre Guedes void igc_enable_tx_ring(struct igc_ring *ring);
292fc9df2a0SAndre Guedes int igc_xsk_wakeup(struct net_device *dev, u32 queue_id, u32 flags);
2938c5ad0daSSasha Neftin 
2949c384ee3SSasha Neftin /* igc_dump declarations */
2959c384ee3SSasha Neftin void igc_rings_dump(struct igc_adapter *adapter);
2969c384ee3SSasha Neftin void igc_regs_dump(struct igc_adapter *adapter);
2979c384ee3SSasha Neftin 
298d89f8841SSasha Neftin extern char igc_driver_name[];
299d89f8841SSasha Neftin 
3008c5ad0daSSasha Neftin #define IGC_REGS_LEN			740
3018c5ad0daSSasha Neftin 
3025f295805SVinicius Costa Gomes /* flags controlling PTP/1588 function */
3035f295805SVinicius Costa Gomes #define IGC_PTP_ENABLED		BIT(0)
3045f295805SVinicius Costa Gomes 
30567082b53SSasha Neftin /* Flags definitions */
3063df25e4cSSasha Neftin #define IGC_FLAG_HAS_MSI		BIT(0)
3078c5ad0daSSasha Neftin #define IGC_FLAG_QUEUE_PAIRS		BIT(3)
3088c5ad0daSSasha Neftin #define IGC_FLAG_DMAC			BIT(4)
3095f295805SVinicius Costa Gomes #define IGC_FLAG_PTP			BIT(8)
310e055600dSSasha Neftin #define IGC_FLAG_WOL_SUPPORTED		BIT(8)
3110507ef8aSSasha Neftin #define IGC_FLAG_NEED_LINK_UPDATE	BIT(9)
3123df25e4cSSasha Neftin #define IGC_FLAG_HAS_MSIX		BIT(13)
31393ec439aSSasha Neftin #define IGC_FLAG_EEE			BIT(14)
3140507ef8aSSasha Neftin #define IGC_FLAG_VLAN_PROMISC		BIT(15)
3158c5ad0daSSasha Neftin #define IGC_FLAG_RX_LEGACY		BIT(16)
316ec50a9d4SVinicius Costa Gomes #define IGC_FLAG_TSN_QBV_ENABLED	BIT(17)
3171ab011b0SAravindhan Gunasekaran #define IGC_FLAG_TSN_QAV_ENABLED	BIT(18)
3183df25e4cSSasha Neftin 
3191ab011b0SAravindhan Gunasekaran #define IGC_FLAG_TSN_ANY_ENABLED \
3201ab011b0SAravindhan Gunasekaran 	(IGC_FLAG_TSN_QBV_ENABLED | IGC_FLAG_TSN_QAV_ENABLED)
32161572d5fSVinicius Costa Gomes 
3222121c271SSasha Neftin #define IGC_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
3232121c271SSasha Neftin #define IGC_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
3242121c271SSasha Neftin 
3252121c271SSasha Neftin #define IGC_MRQC_ENABLE_RSS_MQ		0x00000002
3262121c271SSasha Neftin #define IGC_MRQC_RSS_FIELD_IPV4_UDP	0x00400000
3272121c271SSasha Neftin #define IGC_MRQC_RSS_FIELD_IPV6_UDP	0x00800000
3282121c271SSasha Neftin 
32984214ab4SJesper Dangaard Brouer /* RX-desc Write-Back format RSS Type's */
33084214ab4SJesper Dangaard Brouer enum igc_rss_type_num {
33184214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_NO_HASH		= 0,
33284214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_TCP_IPV4	= 1,
33384214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_IPV4		= 2,
33484214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_TCP_IPV6	= 3,
33584214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_IPV6_EX	= 4,
33684214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_IPV6		= 5,
33784214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_TCP_IPV6_EX	= 6,
33884214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_UDP_IPV4	= 7,
33984214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_UDP_IPV6	= 8,
34084214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_HASH_UDP_IPV6_EX	= 9,
34184214ab4SJesper Dangaard Brouer 	IGC_RSS_TYPE_MAX		= 10,
34284214ab4SJesper Dangaard Brouer };
34384214ab4SJesper Dangaard Brouer #define IGC_RSS_TYPE_MAX_TABLE		16
34484214ab4SJesper Dangaard Brouer #define IGC_RSS_TYPE_MASK		GENMASK(3,0) /* 4-bits (3:0) = mask 0x0F */
34584214ab4SJesper Dangaard Brouer 
34684214ab4SJesper Dangaard Brouer /* igc_rss_type - Rx descriptor RSS type field */
34784214ab4SJesper Dangaard Brouer static inline u32 igc_rss_type(const union igc_adv_rx_desc *rx_desc)
34884214ab4SJesper Dangaard Brouer {
34984214ab4SJesper Dangaard Brouer 	/* RSS Type 4-bits (3:0) number: 0-9 (above 9 is reserved)
35084214ab4SJesper Dangaard Brouer 	 * Accessing the same bits via u16 (wb.lower.lo_dword.hs_rss.pkt_info)
35184214ab4SJesper Dangaard Brouer 	 * is slightly slower than via u32 (wb.lower.lo_dword.data)
35284214ab4SJesper Dangaard Brouer 	 */
35384214ab4SJesper Dangaard Brouer 	return le32_get_bits(rx_desc->wb.lower.lo_dword.data, IGC_RSS_TYPE_MASK);
35484214ab4SJesper Dangaard Brouer }
35584214ab4SJesper Dangaard Brouer 
35664900e8fSSasha Neftin /* Interrupt defines */
3573df25e4cSSasha Neftin #define IGC_START_ITR			648 /* ~6000 ints/sec */
3583df25e4cSSasha Neftin #define IGC_4K_ITR			980
3593df25e4cSSasha Neftin #define IGC_20K_ITR			196
3603df25e4cSSasha Neftin #define IGC_70K_ITR			56
3613df25e4cSSasha Neftin 
3620507ef8aSSasha Neftin #define IGC_DEFAULT_ITR		3 /* dynamic */
3630507ef8aSSasha Neftin #define IGC_MAX_ITR_USECS	10000
3640507ef8aSSasha Neftin #define IGC_MIN_ITR_USECS	10
3650507ef8aSSasha Neftin #define NON_Q_VECTORS		1
3660507ef8aSSasha Neftin #define MAX_MSIX_ENTRIES	10
3670507ef8aSSasha Neftin 
3680507ef8aSSasha Neftin /* TX/RX descriptor defines */
3690507ef8aSSasha Neftin #define IGC_DEFAULT_TXD		256
3700507ef8aSSasha Neftin #define IGC_DEFAULT_TX_WORK	128
3710507ef8aSSasha Neftin #define IGC_MIN_TXD		80
3720507ef8aSSasha Neftin #define IGC_MAX_TXD		4096
3730507ef8aSSasha Neftin 
3740507ef8aSSasha Neftin #define IGC_DEFAULT_RXD		256
3750507ef8aSSasha Neftin #define IGC_MIN_RXD		80
3760507ef8aSSasha Neftin #define IGC_MAX_RXD		4096
3770507ef8aSSasha Neftin 
37813b5b7fdSSasha Neftin /* Supported Rx Buffer Sizes */
37913b5b7fdSSasha Neftin #define IGC_RXBUFFER_256		256
38013b5b7fdSSasha Neftin #define IGC_RXBUFFER_2048		2048
38113b5b7fdSSasha Neftin #define IGC_RXBUFFER_3072		3072
38213b5b7fdSSasha Neftin 
3838c5ad0daSSasha Neftin #define AUTO_ALL_MODES		0
38413b5b7fdSSasha Neftin #define IGC_RX_HDR_LEN			IGC_RXBUFFER_256
38513b5b7fdSSasha Neftin 
38681b05520SVinicius Costa Gomes /* Transmit and receive latency (for PTP timestamps) */
387f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_10		240
388f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_100		58
389f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_1000	80
390f03369b9SVinicius Costa Gomes #define IGC_I225_TX_LATENCY_2500	1325
391f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_10		6450
392f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_100		185
393f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_1000	300
394f03369b9SVinicius Costa Gomes #define IGC_I225_RX_LATENCY_2500	1485
39581b05520SVinicius Costa Gomes 
39613b5b7fdSSasha Neftin /* RX and TX descriptor control thresholds.
39713b5b7fdSSasha Neftin  * PTHRESH - MAC will consider prefetch if it has fewer than this number of
39813b5b7fdSSasha Neftin  *           descriptors available in its onboard memory.
39913b5b7fdSSasha Neftin  *           Setting this to 0 disables RX descriptor prefetch.
40013b5b7fdSSasha Neftin  * HTHRESH - MAC will only prefetch if there are at least this many descriptors
40113b5b7fdSSasha Neftin  *           available in host memory.
40213b5b7fdSSasha Neftin  *           If PTHRESH is 0, this should also be 0.
40313b5b7fdSSasha Neftin  * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
40413b5b7fdSSasha Neftin  *           descriptors until either it has this many to write back, or the
40513b5b7fdSSasha Neftin  *           ITR timer expires.
40613b5b7fdSSasha Neftin  */
40713b5b7fdSSasha Neftin #define IGC_RX_PTHRESH			8
40813b5b7fdSSasha Neftin #define IGC_RX_HTHRESH			8
40913b5b7fdSSasha Neftin #define IGC_TX_PTHRESH			8
41013b5b7fdSSasha Neftin #define IGC_TX_HTHRESH			1
41113b5b7fdSSasha Neftin #define IGC_RX_WTHRESH			4
41213b5b7fdSSasha Neftin #define IGC_TX_WTHRESH			16
41313b5b7fdSSasha Neftin 
41413b5b7fdSSasha Neftin #define IGC_RX_DMA_ATTR \
41513b5b7fdSSasha Neftin 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
41613b5b7fdSSasha Neftin 
41713b5b7fdSSasha Neftin #define IGC_TS_HDR_LEN			16
41813b5b7fdSSasha Neftin 
41913b5b7fdSSasha Neftin #define IGC_SKB_PAD			(NET_SKB_PAD + NET_IP_ALIGN)
42013b5b7fdSSasha Neftin 
42113b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
42213b5b7fdSSasha Neftin #define IGC_MAX_FRAME_BUILD_SKB \
42313b5b7fdSSasha Neftin 	(SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
42413b5b7fdSSasha Neftin #else
42513b5b7fdSSasha Neftin #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
42613b5b7fdSSasha Neftin #endif
42713b5b7fdSSasha Neftin 
4280507ef8aSSasha Neftin /* How many Rx Buffers do we bundle into one write to the hardware ? */
4290507ef8aSSasha Neftin #define IGC_RX_BUFFER_WRITE	16 /* Must be power of 2 */
4300507ef8aSSasha Neftin 
431d3ae3cfbSSasha Neftin /* VLAN info */
432d3ae3cfbSSasha Neftin #define IGC_TX_FLAGS_VLAN_MASK	0xffff0000
4338d744963SMuhammad Husaini Zulkifli #define IGC_TX_FLAGS_VLAN_SHIFT	16
434d3ae3cfbSSasha Neftin 
4350507ef8aSSasha Neftin /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
4360507ef8aSSasha Neftin static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
4370507ef8aSSasha Neftin 				      const u32 stat_err_bits)
4380507ef8aSSasha Neftin {
4390507ef8aSSasha Neftin 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
4400507ef8aSSasha Neftin }
4410507ef8aSSasha Neftin 
442c9a11c23SSasha Neftin enum igc_state_t {
443c9a11c23SSasha Neftin 	__IGC_TESTING,
444c9a11c23SSasha Neftin 	__IGC_RESETTING,
445c9a11c23SSasha Neftin 	__IGC_DOWN,
446c9a11c23SSasha Neftin };
447c9a11c23SSasha Neftin 
4480507ef8aSSasha Neftin enum igc_tx_flags {
4490507ef8aSSasha Neftin 	/* cmd_type flags */
4500507ef8aSSasha Neftin 	IGC_TX_FLAGS_VLAN	= 0x01,
4510507ef8aSSasha Neftin 	IGC_TX_FLAGS_TSO	= 0x02,
4520507ef8aSSasha Neftin 	IGC_TX_FLAGS_TSTAMP	= 0x04,
4530507ef8aSSasha Neftin 
4540507ef8aSSasha Neftin 	/* olinfo flags */
4550507ef8aSSasha Neftin 	IGC_TX_FLAGS_IPV4	= 0x10,
4560507ef8aSSasha Neftin 	IGC_TX_FLAGS_CSUM	= 0x20,
4570507ef8aSSasha Neftin };
4580507ef8aSSasha Neftin 
459ab405612SSasha Neftin enum igc_boards {
460ab405612SSasha Neftin 	board_base,
461ab405612SSasha Neftin };
462ab405612SSasha Neftin 
4630507ef8aSSasha Neftin /* The largest size we can write to the descriptor is 65535.  In order to
4640507ef8aSSasha Neftin  * maintain a power of two alignment we have to limit ourselves to 32K.
4650507ef8aSSasha Neftin  */
4660507ef8aSSasha Neftin #define IGC_MAX_TXD_PWR		15
4670507ef8aSSasha Neftin #define IGC_MAX_DATA_PER_TXD	BIT(IGC_MAX_TXD_PWR)
4680507ef8aSSasha Neftin 
4690507ef8aSSasha Neftin /* Tx Descriptors needed, worst case */
4700507ef8aSSasha Neftin #define TXD_USE_COUNT(S)	DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
4710507ef8aSSasha Neftin #define DESC_NEEDED	(MAX_SKB_FRAGS + 4)
4720507ef8aSSasha Neftin 
473859b4dfaSAndre Guedes enum igc_tx_buffer_type {
474859b4dfaSAndre Guedes 	IGC_TX_BUFFER_TYPE_SKB,
475859b4dfaSAndre Guedes 	IGC_TX_BUFFER_TYPE_XDP,
4769acf59a7SAndre Guedes 	IGC_TX_BUFFER_TYPE_XSK,
477859b4dfaSAndre Guedes };
478859b4dfaSAndre Guedes 
47913b5b7fdSSasha Neftin /* wrapper around a pointer to a socket buffer,
48013b5b7fdSSasha Neftin  * so a DMA handle can be stored along with the buffer
48113b5b7fdSSasha Neftin  */
48213b5b7fdSSasha Neftin struct igc_tx_buffer {
48313b5b7fdSSasha Neftin 	union igc_adv_tx_desc *next_to_watch;
48413b5b7fdSSasha Neftin 	unsigned long time_stamp;
485859b4dfaSAndre Guedes 	enum igc_tx_buffer_type type;
48673f1071cSAndre Guedes 	union {
48713b5b7fdSSasha Neftin 		struct sk_buff *skb;
48873f1071cSAndre Guedes 		struct xdp_frame *xdpf;
48973f1071cSAndre Guedes 	};
49013b5b7fdSSasha Neftin 	unsigned int bytecount;
49113b5b7fdSSasha Neftin 	u16 gso_segs;
49213b5b7fdSSasha Neftin 	__be16 protocol;
49313b5b7fdSSasha Neftin 
49413b5b7fdSSasha Neftin 	DEFINE_DMA_UNMAP_ADDR(dma);
49513b5b7fdSSasha Neftin 	DEFINE_DMA_UNMAP_LEN(len);
49613b5b7fdSSasha Neftin 	u32 tx_flags;
49713b5b7fdSSasha Neftin };
49813b5b7fdSSasha Neftin 
49913b5b7fdSSasha Neftin struct igc_rx_buffer {
500fc9df2a0SAndre Guedes 	union {
501fc9df2a0SAndre Guedes 		struct {
50213b5b7fdSSasha Neftin 			dma_addr_t dma;
50313b5b7fdSSasha Neftin 			struct page *page;
50413b5b7fdSSasha Neftin #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
50513b5b7fdSSasha Neftin 			__u32 page_offset;
50613b5b7fdSSasha Neftin #else
50713b5b7fdSSasha Neftin 			__u16 page_offset;
50813b5b7fdSSasha Neftin #endif
50913b5b7fdSSasha Neftin 			__u16 pagecnt_bias;
51013b5b7fdSSasha Neftin 		};
511fc9df2a0SAndre Guedes 		struct xdp_buff *xdp;
512fc9df2a0SAndre Guedes 	};
513fc9df2a0SAndre Guedes };
51413b5b7fdSSasha Neftin 
51573b7123dSJesper Dangaard Brouer /* context wrapper around xdp_buff to provide access to descriptor metadata */
51673b7123dSJesper Dangaard Brouer struct igc_xdp_buff {
51773b7123dSJesper Dangaard Brouer 	struct xdp_buff xdp;
5188416814fSJesper Dangaard Brouer 	union igc_adv_rx_desc *rx_desc;
519d6772667SJesper Dangaard Brouer 	ktime_t rx_ts; /* data indication bit IGC_RXDADV_STAT_TSIP */
52073b7123dSJesper Dangaard Brouer };
52173b7123dSJesper Dangaard Brouer 
522c9a11c23SSasha Neftin struct igc_q_vector {
523c9a11c23SSasha Neftin 	struct igc_adapter *adapter;    /* backlink */
5243df25e4cSSasha Neftin 	void __iomem *itr_register;
5253df25e4cSSasha Neftin 	u32 eims_value;                 /* EIMS mask value */
5263df25e4cSSasha Neftin 
5273df25e4cSSasha Neftin 	u16 itr_val;
5283df25e4cSSasha Neftin 	u8 set_itr;
5293df25e4cSSasha Neftin 
5303df25e4cSSasha Neftin 	struct igc_ring_container rx, tx;
531c9a11c23SSasha Neftin 
532c9a11c23SSasha Neftin 	struct napi_struct napi;
5333df25e4cSSasha Neftin 
5343df25e4cSSasha Neftin 	struct rcu_head rcu;    /* to avoid race with update stats on free */
5353df25e4cSSasha Neftin 	char name[IFNAMSIZ + 9];
5363df25e4cSSasha Neftin 	struct net_device poll_dev;
5373df25e4cSSasha Neftin 
5383df25e4cSSasha Neftin 	/* for dynamic allocation of rings associated with this q_vector */
539040efdb1SGustavo A. R. Silva 	struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
540c9a11c23SSasha Neftin };
541c9a11c23SSasha Neftin 
5426245c848SSasha Neftin enum igc_filter_match_flags {
5432b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_ETHER_TYPE =	BIT(0),
5442b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_VLAN_TCI   =	BIT(1),
5452b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_SRC_MAC_ADDR =	BIT(2),
5462b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_DST_MAC_ADDR =	BIT(3),
5472b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_USER_DATA =	BIT(4),
5482b477d05SKurt Kanzenbach 	IGC_FILTER_FLAG_VLAN_ETYPE =	BIT(5),
5496245c848SSasha Neftin };
5506245c848SSasha Neftin 
55197700bc8SAndre Guedes struct igc_nfc_filter {
5526245c848SSasha Neftin 	u8 match_flags;
553c983e327SAndre Guedes 	u16 etype;
5542b477d05SKurt Kanzenbach 	__be16 vlan_etype;
555c983e327SAndre Guedes 	u16 vlan_tci;
5566245c848SSasha Neftin 	u8 src_addr[ETH_ALEN];
5576245c848SSasha Neftin 	u8 dst_addr[ETH_ALEN];
5582b477d05SKurt Kanzenbach 	u8 user_data[8];
5592b477d05SKurt Kanzenbach 	u8 user_mask[8];
5602b477d05SKurt Kanzenbach 	u8 flex_index;
5612b477d05SKurt Kanzenbach 	u8 rx_queue;
5622b477d05SKurt Kanzenbach 	u8 prio;
5632b477d05SKurt Kanzenbach 	u8 immediate_irq;
5642b477d05SKurt Kanzenbach 	u8 drop;
5656245c848SSasha Neftin };
5666245c848SSasha Neftin 
56797700bc8SAndre Guedes struct igc_nfc_rule {
568d957c601SAndre Guedes 	struct list_head list;
56997700bc8SAndre Guedes 	struct igc_nfc_filter filter;
570d3ba9e6fSAndre Guedes 	u32 location;
5716245c848SSasha Neftin 	u16 action;
57273744262SKurt Kanzenbach 	bool flex;
5736245c848SSasha Neftin };
5746245c848SSasha Neftin 
5752b477d05SKurt Kanzenbach /* IGC supports a total of 32 NFC rules: 16 MAC address based, 8 VLAN priority
5762b477d05SKurt Kanzenbach  * based, 8 ethertype based and 32 Flex filter based rules.
577e087d3bbSAndre Guedes  */
5782b477d05SKurt Kanzenbach #define IGC_MAX_RXNFC_RULES		64
579c9a11c23SSasha Neftin 
5806574631bSKurt Kanzenbach struct igc_flex_filter {
5816574631bSKurt Kanzenbach 	u8 index;
5826574631bSKurt Kanzenbach 	u8 data[128];
5836574631bSKurt Kanzenbach 	u8 mask[16];
5846574631bSKurt Kanzenbach 	u8 length;
5856574631bSKurt Kanzenbach 	u8 rx_queue;
5866574631bSKurt Kanzenbach 	u8 prio;
5876574631bSKurt Kanzenbach 	u8 immediate_irq;
5886574631bSKurt Kanzenbach 	u8 drop;
5896574631bSKurt Kanzenbach };
5906574631bSKurt Kanzenbach 
59113b5b7fdSSasha Neftin /* igc_desc_unused - calculate if we have unused descriptors */
59213b5b7fdSSasha Neftin static inline u16 igc_desc_unused(const struct igc_ring *ring)
59313b5b7fdSSasha Neftin {
59413b5b7fdSSasha Neftin 	u16 ntc = ring->next_to_clean;
59513b5b7fdSSasha Neftin 	u16 ntu = ring->next_to_use;
59613b5b7fdSSasha Neftin 
59713b5b7fdSSasha Neftin 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
59813b5b7fdSSasha Neftin }
59913b5b7fdSSasha Neftin 
6005586838fSSasha Neftin static inline s32 igc_get_phy_info(struct igc_hw *hw)
6015586838fSSasha Neftin {
6025586838fSSasha Neftin 	if (hw->phy.ops.get_phy_info)
6035586838fSSasha Neftin 		return hw->phy.ops.get_phy_info(hw);
6045586838fSSasha Neftin 
6055586838fSSasha Neftin 	return 0;
6065586838fSSasha Neftin }
6075586838fSSasha Neftin 
6085586838fSSasha Neftin static inline s32 igc_reset_phy(struct igc_hw *hw)
6095586838fSSasha Neftin {
6105586838fSSasha Neftin 	if (hw->phy.ops.reset)
6115586838fSSasha Neftin 		return hw->phy.ops.reset(hw);
6125586838fSSasha Neftin 
6135586838fSSasha Neftin 	return 0;
6145586838fSSasha Neftin }
6155586838fSSasha Neftin 
61613b5b7fdSSasha Neftin static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
61713b5b7fdSSasha Neftin {
61813b5b7fdSSasha Neftin 	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
61913b5b7fdSSasha Neftin }
62013b5b7fdSSasha Neftin 
62113b5b7fdSSasha Neftin enum igc_ring_flags_t {
62213b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_3K_BUFFER,
62313b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
62413b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_SCTP_CSUM,
62513b5b7fdSSasha Neftin 	IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
62613b5b7fdSSasha Neftin 	IGC_RING_FLAG_TX_CTX_IDX,
627fc9df2a0SAndre Guedes 	IGC_RING_FLAG_TX_DETECT_HANG,
628fc9df2a0SAndre Guedes 	IGC_RING_FLAG_AF_XDP_ZC,
629ce58c7ccSVinicius Costa Gomes 	IGC_RING_FLAG_TX_HWTSTAMP,
63013b5b7fdSSasha Neftin };
63113b5b7fdSSasha Neftin 
63213b5b7fdSSasha Neftin #define ring_uses_large_buffer(ring) \
63313b5b7fdSSasha Neftin 	test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
6341bf33f71SAndre Guedes #define set_ring_uses_large_buffer(ring) \
6351bf33f71SAndre Guedes 	set_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
6361bf33f71SAndre Guedes #define clear_ring_uses_large_buffer(ring) \
6371bf33f71SAndre Guedes 	clear_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
63813b5b7fdSSasha Neftin 
63913b5b7fdSSasha Neftin #define ring_uses_build_skb(ring) \
64013b5b7fdSSasha Neftin 	test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
64113b5b7fdSSasha Neftin 
64213b5b7fdSSasha Neftin static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
64313b5b7fdSSasha Neftin {
64413b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
64513b5b7fdSSasha Neftin 	if (ring_uses_large_buffer(ring))
64613b5b7fdSSasha Neftin 		return IGC_RXBUFFER_3072;
64713b5b7fdSSasha Neftin 
64813b5b7fdSSasha Neftin 	if (ring_uses_build_skb(ring))
64913b5b7fdSSasha Neftin 		return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
65013b5b7fdSSasha Neftin #endif
65113b5b7fdSSasha Neftin 	return IGC_RXBUFFER_2048;
65213b5b7fdSSasha Neftin }
65313b5b7fdSSasha Neftin 
65413b5b7fdSSasha Neftin static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
65513b5b7fdSSasha Neftin {
65613b5b7fdSSasha Neftin #if (PAGE_SIZE < 8192)
65713b5b7fdSSasha Neftin 	if (ring_uses_large_buffer(ring))
65813b5b7fdSSasha Neftin 		return 1;
65913b5b7fdSSasha Neftin #endif
66013b5b7fdSSasha Neftin 	return 0;
66113b5b7fdSSasha Neftin }
66213b5b7fdSSasha Neftin 
663208983f0SSasha Neftin static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
664208983f0SSasha Neftin {
665208983f0SSasha Neftin 	if (hw->phy.ops.read_reg)
666208983f0SSasha Neftin 		return hw->phy.ops.read_reg(hw, offset, data);
667208983f0SSasha Neftin 
66805682a0aSTom Rix 	return -EOPNOTSUPP;
669208983f0SSasha Neftin }
670208983f0SSasha Neftin 
6718c5ad0daSSasha Neftin void igc_reinit_locked(struct igc_adapter *);
67236fa2152SAndre Guedes struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
67336fa2152SAndre Guedes 				      u32 location);
67436fa2152SAndre Guedes int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
67536fa2152SAndre Guedes void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
6768c5ad0daSSasha Neftin 
6775f295805SVinicius Costa Gomes void igc_ptp_init(struct igc_adapter *adapter);
6785f295805SVinicius Costa Gomes void igc_ptp_reset(struct igc_adapter *adapter);
679a5136f76SSasha Neftin void igc_ptp_suspend(struct igc_adapter *adapter);
6805f295805SVinicius Costa Gomes void igc_ptp_stop(struct igc_adapter *adapter);
681e1ed4f92SAndre Guedes ktime_t igc_ptp_rx_pktstamp(struct igc_adapter *adapter, __le32 *buf);
6825f295805SVinicius Costa Gomes int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
6835f295805SVinicius Costa Gomes int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
6842c344ae2SVinicius Costa Gomes void igc_ptp_tx_hang(struct igc_adapter *adapter);
685fec49eb4SVinicius Costa Gomes void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
686afa14158SVinicius Costa Gomes void igc_ptp_tx_tstamp_event(struct igc_adapter *adapter);
6872c344ae2SVinicius Costa Gomes 
68813b5b7fdSSasha Neftin #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
68913b5b7fdSSasha Neftin 
6900507ef8aSSasha Neftin #define IGC_TXD_DCMD	(IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
6910507ef8aSSasha Neftin 
69213b5b7fdSSasha Neftin #define IGC_RX_DESC(R, i)       \
69313b5b7fdSSasha Neftin 	(&(((union igc_adv_rx_desc *)((R)->desc))[i]))
69413b5b7fdSSasha Neftin #define IGC_TX_DESC(R, i)       \
69513b5b7fdSSasha Neftin 	(&(((union igc_adv_tx_desc *)((R)->desc))[i]))
69613b5b7fdSSasha Neftin #define IGC_TX_CTXTDESC(R, i)   \
69713b5b7fdSSasha Neftin 	(&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
69813b5b7fdSSasha Neftin 
699d89f8841SSasha Neftin #endif /* _IGC_H_ */
700