1cdedef59SAnirudh Venkataramanan /* SPDX-License-Identifier: GPL-2.0 */
2cdedef59SAnirudh Venkataramanan /* Copyright (c) 2018, Intel Corporation. */
3cdedef59SAnirudh Venkataramanan 
4cdedef59SAnirudh Venkataramanan #ifndef _ICE_LAN_TX_RX_H_
5cdedef59SAnirudh Venkataramanan #define _ICE_LAN_TX_RX_H_
6cdedef59SAnirudh Venkataramanan 
7cdedef59SAnirudh Venkataramanan union ice_32byte_rx_desc {
8cdedef59SAnirudh Venkataramanan 	struct {
9cdedef59SAnirudh Venkataramanan 		__le64 pkt_addr; /* Packet buffer address */
10cdedef59SAnirudh Venkataramanan 		__le64 hdr_addr; /* Header buffer address */
11cdedef59SAnirudh Venkataramanan 			/* bit 0 of hdr_addr is DD bit */
12cdedef59SAnirudh Venkataramanan 		__le64 rsvd1;
13cdedef59SAnirudh Venkataramanan 		__le64 rsvd2;
14cdedef59SAnirudh Venkataramanan 	} read;
15cdedef59SAnirudh Venkataramanan 	struct {
16cdedef59SAnirudh Venkataramanan 		struct {
17cdedef59SAnirudh Venkataramanan 			struct {
18cdedef59SAnirudh Venkataramanan 				__le16 mirroring_status;
19cdedef59SAnirudh Venkataramanan 				__le16 l2tag1;
20cdedef59SAnirudh Venkataramanan 			} lo_dword;
21cdedef59SAnirudh Venkataramanan 			union {
22cdedef59SAnirudh Venkataramanan 				__le32 rss; /* RSS Hash */
23f9867df6SAnirudh Venkataramanan 				__le32 fd_id; /* Flow Director filter ID */
24cdedef59SAnirudh Venkataramanan 			} hi_dword;
25cdedef59SAnirudh Venkataramanan 		} qword0;
26cdedef59SAnirudh Venkataramanan 		struct {
27cdedef59SAnirudh Venkataramanan 			/* status/error/PTYPE/length */
28cdedef59SAnirudh Venkataramanan 			__le64 status_error_len;
29cdedef59SAnirudh Venkataramanan 		} qword1;
30cdedef59SAnirudh Venkataramanan 		struct {
31cdedef59SAnirudh Venkataramanan 			__le16 ext_status; /* extended status */
32cdedef59SAnirudh Venkataramanan 			__le16 rsvd;
33cdedef59SAnirudh Venkataramanan 			__le16 l2tag2_1;
34cdedef59SAnirudh Venkataramanan 			__le16 l2tag2_2;
35cdedef59SAnirudh Venkataramanan 		} qword2;
36cdedef59SAnirudh Venkataramanan 		struct {
37cdedef59SAnirudh Venkataramanan 			__le32 reserved;
38cdedef59SAnirudh Venkataramanan 			__le32 fd_id;
39cdedef59SAnirudh Venkataramanan 		} qword3;
40cdedef59SAnirudh Venkataramanan 	} wb; /* writeback */
41cdedef59SAnirudh Venkataramanan };
42cdedef59SAnirudh Venkataramanan 
43d76a60baSAnirudh Venkataramanan struct ice_rx_ptype_decoded {
44d76a60baSAnirudh Venkataramanan 	u32 ptype:10;
45d76a60baSAnirudh Venkataramanan 	u32 known:1;
46d76a60baSAnirudh Venkataramanan 	u32 outer_ip:1;
47d76a60baSAnirudh Venkataramanan 	u32 outer_ip_ver:2;
48d76a60baSAnirudh Venkataramanan 	u32 outer_frag:1;
49d76a60baSAnirudh Venkataramanan 	u32 tunnel_type:3;
50d76a60baSAnirudh Venkataramanan 	u32 tunnel_end_prot:2;
51d76a60baSAnirudh Venkataramanan 	u32 tunnel_end_frag:1;
52d76a60baSAnirudh Venkataramanan 	u32 inner_prot:4;
53d76a60baSAnirudh Venkataramanan 	u32 payload_layer:3;
54d76a60baSAnirudh Venkataramanan };
55d76a60baSAnirudh Venkataramanan 
56d76a60baSAnirudh Venkataramanan enum ice_rx_ptype_outer_ip {
57d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_OUTER_L2	= 0,
58d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_OUTER_IP	= 1,
59d76a60baSAnirudh Venkataramanan };
60d76a60baSAnirudh Venkataramanan 
61d76a60baSAnirudh Venkataramanan enum ice_rx_ptype_outer_ip_ver {
62d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_OUTER_NONE	= 0,
63d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_OUTER_IPV4	= 1,
64d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_OUTER_IPV6	= 2,
65d76a60baSAnirudh Venkataramanan };
66d76a60baSAnirudh Venkataramanan 
67d76a60baSAnirudh Venkataramanan enum ice_rx_ptype_outer_fragmented {
68d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_NOT_FRAG	= 0,
69d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_FRAG	= 1,
70d76a60baSAnirudh Venkataramanan };
71d76a60baSAnirudh Venkataramanan 
72d76a60baSAnirudh Venkataramanan enum ice_rx_ptype_tunnel_type {
73d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_NONE		= 0,
74d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_IP_IP		= 1,
75d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_IP_GRENAT		= 2,
76d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_IP_GRENAT_MAC	= 3,
77d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN	= 4,
78d76a60baSAnirudh Venkataramanan };
79d76a60baSAnirudh Venkataramanan 
80d76a60baSAnirudh Venkataramanan enum ice_rx_ptype_tunnel_end_prot {
81d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_END_NONE	= 0,
82d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_END_IPV4	= 1,
83d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_TUNNEL_END_IPV6	= 2,
84d76a60baSAnirudh Venkataramanan };
85d76a60baSAnirudh Venkataramanan 
86d76a60baSAnirudh Venkataramanan enum ice_rx_ptype_inner_prot {
87d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_INNER_PROT_NONE		= 0,
88d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_INNER_PROT_UDP		= 1,
89d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_INNER_PROT_TCP		= 2,
90d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_INNER_PROT_SCTP		= 3,
91d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_INNER_PROT_ICMP		= 4,
92d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_INNER_PROT_TIMESYNC	= 5,
93d76a60baSAnirudh Venkataramanan };
94d76a60baSAnirudh Venkataramanan 
95d76a60baSAnirudh Venkataramanan enum ice_rx_ptype_payload_layer {
96d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_PAYLOAD_LAYER_NONE	= 0,
97d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_PAYLOAD_LAYER_PAY2	= 1,
98d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_PAYLOAD_LAYER_PAY3	= 2,
99d76a60baSAnirudh Venkataramanan 	ICE_RX_PTYPE_PAYLOAD_LAYER_PAY4	= 3,
100d76a60baSAnirudh Venkataramanan };
101d76a60baSAnirudh Venkataramanan 
102f9867df6SAnirudh Venkataramanan /* Rx Flex Descriptor
103cdedef59SAnirudh Venkataramanan  * This descriptor is used instead of the legacy version descriptor when
104cdedef59SAnirudh Venkataramanan  * ice_rlan_ctx.adv_desc is set
105cdedef59SAnirudh Venkataramanan  */
106cdedef59SAnirudh Venkataramanan union ice_32b_rx_flex_desc {
107cdedef59SAnirudh Venkataramanan 	struct {
108cdedef59SAnirudh Venkataramanan 		__le64 pkt_addr; /* Packet buffer address */
109cdedef59SAnirudh Venkataramanan 		__le64 hdr_addr; /* Header buffer address */
110cdedef59SAnirudh Venkataramanan 				 /* bit 0 of hdr_addr is DD bit */
111cdedef59SAnirudh Venkataramanan 		__le64 rsvd1;
112cdedef59SAnirudh Venkataramanan 		__le64 rsvd2;
113cdedef59SAnirudh Venkataramanan 	} read;
114cdedef59SAnirudh Venkataramanan 	struct {
115cdedef59SAnirudh Venkataramanan 		/* Qword 0 */
116f9867df6SAnirudh Venkataramanan 		u8 rxdid; /* descriptor builder profile ID */
117cdedef59SAnirudh Venkataramanan 		u8 mir_id_umb_cast; /* mirror=[5:0], umb=[7:6] */
118cdedef59SAnirudh Venkataramanan 		__le16 ptype_flex_flags0; /* ptype=[9:0], ff0=[15:10] */
119cdedef59SAnirudh Venkataramanan 		__le16 pkt_len; /* [15:14] are reserved */
120cdedef59SAnirudh Venkataramanan 		__le16 hdr_len_sph_flex_flags1; /* header=[10:0] */
121cdedef59SAnirudh Venkataramanan 						/* sph=[11:11] */
122cdedef59SAnirudh Venkataramanan 						/* ff1/ext=[15:12] */
123cdedef59SAnirudh Venkataramanan 
124cdedef59SAnirudh Venkataramanan 		/* Qword 1 */
125cdedef59SAnirudh Venkataramanan 		__le16 status_error0;
126cdedef59SAnirudh Venkataramanan 		__le16 l2tag1;
127cdedef59SAnirudh Venkataramanan 		__le16 flex_meta0;
128cdedef59SAnirudh Venkataramanan 		__le16 flex_meta1;
129cdedef59SAnirudh Venkataramanan 
130cdedef59SAnirudh Venkataramanan 		/* Qword 2 */
131cdedef59SAnirudh Venkataramanan 		__le16 status_error1;
132cdedef59SAnirudh Venkataramanan 		u8 flex_flags2;
133cdedef59SAnirudh Venkataramanan 		u8 time_stamp_low;
134cdedef59SAnirudh Venkataramanan 		__le16 l2tag2_1st;
135cdedef59SAnirudh Venkataramanan 		__le16 l2tag2_2nd;
136cdedef59SAnirudh Venkataramanan 
137cdedef59SAnirudh Venkataramanan 		/* Qword 3 */
138cdedef59SAnirudh Venkataramanan 		__le16 flex_meta2;
139cdedef59SAnirudh Venkataramanan 		__le16 flex_meta3;
140cdedef59SAnirudh Venkataramanan 		union {
141cdedef59SAnirudh Venkataramanan 			struct {
142cdedef59SAnirudh Venkataramanan 				__le16 flex_meta4;
143cdedef59SAnirudh Venkataramanan 				__le16 flex_meta5;
144cdedef59SAnirudh Venkataramanan 			} flex;
145cdedef59SAnirudh Venkataramanan 			__le32 ts_high;
146cdedef59SAnirudh Venkataramanan 		} flex_ts;
147cdedef59SAnirudh Venkataramanan 	} wb; /* writeback */
148cdedef59SAnirudh Venkataramanan };
149cdedef59SAnirudh Venkataramanan 
150d76a60baSAnirudh Venkataramanan /* Rx Flex Descriptor NIC Profile
151d76a60baSAnirudh Venkataramanan  * This descriptor corresponds to RxDID 2 which contains
152f9867df6SAnirudh Venkataramanan  * metadata fields for RSS, flow ID and timestamp info
153d76a60baSAnirudh Venkataramanan  */
154d76a60baSAnirudh Venkataramanan struct ice_32b_rx_flex_desc_nic {
155d76a60baSAnirudh Venkataramanan 	/* Qword 0 */
156d76a60baSAnirudh Venkataramanan 	u8 rxdid;
157d76a60baSAnirudh Venkataramanan 	u8 mir_id_umb_cast;
158d76a60baSAnirudh Venkataramanan 	__le16 ptype_flexi_flags0;
159d76a60baSAnirudh Venkataramanan 	__le16 pkt_len;
160d76a60baSAnirudh Venkataramanan 	__le16 hdr_len_sph_flex_flags1;
161d76a60baSAnirudh Venkataramanan 
162d76a60baSAnirudh Venkataramanan 	/* Qword 1 */
163d76a60baSAnirudh Venkataramanan 	__le16 status_error0;
164d76a60baSAnirudh Venkataramanan 	__le16 l2tag1;
165d76a60baSAnirudh Venkataramanan 	__le32 rss_hash;
166d76a60baSAnirudh Venkataramanan 
167d76a60baSAnirudh Venkataramanan 	/* Qword 2 */
168d76a60baSAnirudh Venkataramanan 	__le16 status_error1;
169d76a60baSAnirudh Venkataramanan 	u8 flexi_flags2;
170d76a60baSAnirudh Venkataramanan 	u8 ts_low;
171d76a60baSAnirudh Venkataramanan 	__le16 l2tag2_1st;
172d76a60baSAnirudh Venkataramanan 	__le16 l2tag2_2nd;
173d76a60baSAnirudh Venkataramanan 
174d76a60baSAnirudh Venkataramanan 	/* Qword 3 */
175d76a60baSAnirudh Venkataramanan 	__le32 flow_id;
176d76a60baSAnirudh Venkataramanan 	union {
177d76a60baSAnirudh Venkataramanan 		struct {
178d76a60baSAnirudh Venkataramanan 			__le16 vlan_id;
179d76a60baSAnirudh Venkataramanan 			__le16 flow_id_ipv6;
180d76a60baSAnirudh Venkataramanan 		} flex;
181d76a60baSAnirudh Venkataramanan 		__le32 ts_high;
182d76a60baSAnirudh Venkataramanan 	} flex_ts;
183d76a60baSAnirudh Venkataramanan };
184d76a60baSAnirudh Venkataramanan 
185cdedef59SAnirudh Venkataramanan /* Receive Flex Descriptor profile IDs: There are a total
186cdedef59SAnirudh Venkataramanan  * of 64 profiles where profile IDs 0/1 are for legacy; and
187cdedef59SAnirudh Venkataramanan  * profiles 2-63 are flex profiles that can be programmed
188cdedef59SAnirudh Venkataramanan  * with a specific metadata (profile 7 reserved for HW)
189cdedef59SAnirudh Venkataramanan  */
190cdedef59SAnirudh Venkataramanan enum ice_rxdid {
19122ef683bSAnirudh Venkataramanan 	ICE_RXDID_LEGACY_0		= 0,
19222ef683bSAnirudh Venkataramanan 	ICE_RXDID_LEGACY_1		= 1,
19322ef683bSAnirudh Venkataramanan 	ICE_RXDID_FLEX_NIC		= 2,
19422ef683bSAnirudh Venkataramanan 	ICE_RXDID_FLEX_NIC_2		= 6,
19522ef683bSAnirudh Venkataramanan 	ICE_RXDID_HW			= 7,
19622ef683bSAnirudh Venkataramanan 	ICE_RXDID_LAST			= 63,
197cdedef59SAnirudh Venkataramanan };
198cdedef59SAnirudh Venkataramanan 
199cdedef59SAnirudh Venkataramanan /* Receive Flex Descriptor Rx opcode values */
200cdedef59SAnirudh Venkataramanan #define ICE_RX_OPC_MDID		0x01
201cdedef59SAnirudh Venkataramanan 
20231ad4e4eSTony Nguyen /* Receive Descriptor MDID values that access packet flags */
20331ad4e4eSTony Nguyen enum ice_flex_mdid_pkt_flags {
20431ad4e4eSTony Nguyen 	ICE_RX_MDID_PKT_FLAGS_15_0	= 20,
20531ad4e4eSTony Nguyen 	ICE_RX_MDID_PKT_FLAGS_31_16,
20631ad4e4eSTony Nguyen 	ICE_RX_MDID_PKT_FLAGS_47_32,
20731ad4e4eSTony Nguyen 	ICE_RX_MDID_PKT_FLAGS_63_48,
20831ad4e4eSTony Nguyen };
20931ad4e4eSTony Nguyen 
210cdedef59SAnirudh Venkataramanan /* Receive Descriptor MDID values */
21122ef683bSAnirudh Venkataramanan enum ice_flex_rx_mdid {
21222ef683bSAnirudh Venkataramanan 	ICE_RX_MDID_FLOW_ID_LOWER	= 5,
21322ef683bSAnirudh Venkataramanan 	ICE_RX_MDID_FLOW_ID_HIGH,
21422ef683bSAnirudh Venkataramanan 	ICE_RX_MDID_SRC_VSI		= 19,
21522ef683bSAnirudh Venkataramanan 	ICE_RX_MDID_HASH_LOW		= 56,
21622ef683bSAnirudh Venkataramanan 	ICE_RX_MDID_HASH_HIGH,
21722ef683bSAnirudh Venkataramanan };
218cdedef59SAnirudh Venkataramanan 
219f9867df6SAnirudh Venkataramanan /* Rx/Tx Flag64 packet flag bits */
22086e81794SChinh T Cao enum ice_flg64_bits {
22186e81794SChinh T Cao 	ICE_FLG_PKT_DSI		= 0,
222893869d5SBrett Creeley 	ICE_FLG_EVLAN_x8100	= 14,
22386e81794SChinh T Cao 	ICE_FLG_EVLAN_x9100,
22486e81794SChinh T Cao 	ICE_FLG_VLAN_x8100,
22586e81794SChinh T Cao 	ICE_FLG_TNL_MAC		= 22,
22686e81794SChinh T Cao 	ICE_FLG_TNL_VLAN,
22786e81794SChinh T Cao 	ICE_FLG_PKT_FRG,
22886e81794SChinh T Cao 	ICE_FLG_FIN		= 32,
22986e81794SChinh T Cao 	ICE_FLG_SYN,
23086e81794SChinh T Cao 	ICE_FLG_RST,
23186e81794SChinh T Cao 	ICE_FLG_TNL0		= 38,
23286e81794SChinh T Cao 	ICE_FLG_TNL1,
23386e81794SChinh T Cao 	ICE_FLG_TNL2,
23486e81794SChinh T Cao 	ICE_FLG_UDP_GRE,
23586e81794SChinh T Cao 	ICE_FLG_RSVD		= 63
236cdedef59SAnirudh Venkataramanan };
237cdedef59SAnirudh Venkataramanan 
2382b245cb2SAnirudh Venkataramanan /* for ice_32byte_rx_flex_desc.ptype_flexi_flags0 member */
2392b245cb2SAnirudh Venkataramanan #define ICE_RX_FLEX_DESC_PTYPE_M	(0x3FF) /* 10-bits */
2402b245cb2SAnirudh Venkataramanan 
2412b245cb2SAnirudh Venkataramanan /* for ice_32byte_rx_flex_desc.pkt_length member */
2422b245cb2SAnirudh Venkataramanan #define ICE_RX_FLX_DESC_PKT_LEN_M	(0x3FFF) /* 14-bits */
2432b245cb2SAnirudh Venkataramanan 
2442b245cb2SAnirudh Venkataramanan enum ice_rx_flex_desc_status_error_0_bits {
2452b245cb2SAnirudh Venkataramanan 	/* Note: These are predefined bit offsets */
2462b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_DD_S = 0,
2472b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_EOF_S,
2482b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_HBO_S,
2492b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_L3L4P_S,
2502b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_XSUM_IPE_S,
2512b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_XSUM_L4E_S,
2522b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_XSUM_EIPE_S,
2532b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_XSUM_EUDPE_S,
2542b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_LPBK_S,
2552b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_IPV6EXADD_S,
2562b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_RXE_S,
2572b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_CRCP_S,
2582b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_RSS_VALID_S,
2592b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_L2TAG1P_S,
2602b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_XTRMD0_VALID_S,
2612b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_XTRMD1_VALID_S,
2622b245cb2SAnirudh Venkataramanan 	ICE_RX_FLEX_DESC_STATUS0_LAST /* this entry must be last!!! */
2632b245cb2SAnirudh Venkataramanan };
2642b245cb2SAnirudh Venkataramanan 
265cdedef59SAnirudh Venkataramanan #define ICE_RXQ_CTX_SIZE_DWORDS		8
266cdedef59SAnirudh Venkataramanan #define ICE_RXQ_CTX_SZ			(ICE_RXQ_CTX_SIZE_DWORDS * sizeof(u32))
267df17b7e0SAnirudh Venkataramanan #define ICE_TX_CMPLTNQ_CTX_SIZE_DWORDS	22
268df17b7e0SAnirudh Venkataramanan #define ICE_TX_DRBELL_Q_CTX_SIZE_DWORDS	5
269df17b7e0SAnirudh Venkataramanan #define GLTCLAN_CQ_CNTX(i, CQ)		(GLTCLAN_CQ_CNTX0(CQ) + ((i) * 0x0800))
270cdedef59SAnirudh Venkataramanan 
271cdedef59SAnirudh Venkataramanan /* RLAN Rx queue context data
272cdedef59SAnirudh Venkataramanan  *
273cdedef59SAnirudh Venkataramanan  * The sizes of the variables may be larger than needed due to crossing byte
274cdedef59SAnirudh Venkataramanan  * boundaries. If we do not have the width of the variable set to the correct
275cdedef59SAnirudh Venkataramanan  * size then we could end up shifting bits off the top of the variable when the
276cdedef59SAnirudh Venkataramanan  * variable is at the top of a byte and crosses over into the next byte.
277cdedef59SAnirudh Venkataramanan  */
278cdedef59SAnirudh Venkataramanan struct ice_rlan_ctx {
279cdedef59SAnirudh Venkataramanan 	u16 head;
280cdedef59SAnirudh Venkataramanan 	u16 cpuid; /* bigger than needed, see above for reason */
2815ab52244SAnirudh Venkataramanan #define ICE_RLAN_BASE_S 7
282cdedef59SAnirudh Venkataramanan 	u64 base;
283cdedef59SAnirudh Venkataramanan 	u16 qlen;
284cdedef59SAnirudh Venkataramanan #define ICE_RLAN_CTX_DBUF_S 7
285cdedef59SAnirudh Venkataramanan 	u16 dbuf; /* bigger than needed, see above for reason */
286cdedef59SAnirudh Venkataramanan #define ICE_RLAN_CTX_HBUF_S 6
287cdedef59SAnirudh Venkataramanan 	u16 hbuf; /* bigger than needed, see above for reason */
288cdedef59SAnirudh Venkataramanan 	u8 dtype;
289cdedef59SAnirudh Venkataramanan 	u8 dsize;
290cdedef59SAnirudh Venkataramanan 	u8 crcstrip;
291cdedef59SAnirudh Venkataramanan 	u8 l2tsel;
292cdedef59SAnirudh Venkataramanan 	u8 hsplit_0;
293cdedef59SAnirudh Venkataramanan 	u8 hsplit_1;
294cdedef59SAnirudh Venkataramanan 	u8 showiv;
295cdedef59SAnirudh Venkataramanan 	u32 rxmax; /* bigger than needed, see above for reason */
296cdedef59SAnirudh Venkataramanan 	u8 tphrdesc_ena;
297cdedef59SAnirudh Venkataramanan 	u8 tphwdesc_ena;
298cdedef59SAnirudh Venkataramanan 	u8 tphdata_ena;
299cdedef59SAnirudh Venkataramanan 	u8 tphhead_ena;
300cdedef59SAnirudh Venkataramanan 	u16 lrxqthresh; /* bigger than needed, see above for reason */
301c31a5c25SBrett Creeley 	u8 prefena;	/* NOTE: normally must be set to 1 at init */
302cdedef59SAnirudh Venkataramanan };
303cdedef59SAnirudh Venkataramanan 
304cdedef59SAnirudh Venkataramanan struct ice_ctx_ele {
305cdedef59SAnirudh Venkataramanan 	u16 offset;
306cdedef59SAnirudh Venkataramanan 	u16 size_of;
307cdedef59SAnirudh Venkataramanan 	u16 width;
308cdedef59SAnirudh Venkataramanan 	u16 lsb;
309cdedef59SAnirudh Venkataramanan };
310cdedef59SAnirudh Venkataramanan 
311cdedef59SAnirudh Venkataramanan #define ICE_CTX_STORE(_struct, _ele, _width, _lsb) {	\
312cdedef59SAnirudh Venkataramanan 	.offset = offsetof(struct _struct, _ele),	\
313c593642cSPankaj Bharadiya 	.size_of = sizeof_field(struct _struct, _ele),	\
314cdedef59SAnirudh Venkataramanan 	.width = _width,				\
315cdedef59SAnirudh Venkataramanan 	.lsb = _lsb,					\
316cdedef59SAnirudh Venkataramanan }
317cdedef59SAnirudh Venkataramanan 
318cdedef59SAnirudh Venkataramanan /* for hsplit_0 field of Rx RLAN context */
319cdedef59SAnirudh Venkataramanan enum ice_rlan_ctx_rx_hsplit_0 {
320cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_0_NO_SPLIT		= 0,
321cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_0_SPLIT_L2		= 1,
322cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_0_SPLIT_IP		= 2,
323cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_0_SPLIT_TCP_UDP	= 4,
324cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_0_SPLIT_SCTP		= 8,
325cdedef59SAnirudh Venkataramanan };
326cdedef59SAnirudh Venkataramanan 
327cdedef59SAnirudh Venkataramanan /* for hsplit_1 field of Rx RLAN context */
328cdedef59SAnirudh Venkataramanan enum ice_rlan_ctx_rx_hsplit_1 {
329cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_1_NO_SPLIT		= 0,
330cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_1_SPLIT_L2		= 1,
331cdedef59SAnirudh Venkataramanan 	ICE_RLAN_RX_HSPLIT_1_SPLIT_ALWAYS	= 2,
332cdedef59SAnirudh Venkataramanan };
333cdedef59SAnirudh Venkataramanan 
334f9867df6SAnirudh Venkataramanan /* Tx Descriptor */
335cdedef59SAnirudh Venkataramanan struct ice_tx_desc {
336cdedef59SAnirudh Venkataramanan 	__le64 buf_addr; /* Address of descriptor's data buf */
337cdedef59SAnirudh Venkataramanan 	__le64 cmd_type_offset_bsz;
338cdedef59SAnirudh Venkataramanan };
339cdedef59SAnirudh Venkataramanan 
3402b245cb2SAnirudh Venkataramanan enum ice_tx_desc_dtype_value {
3412b245cb2SAnirudh Venkataramanan 	ICE_TX_DESC_DTYPE_DATA		= 0x0,
3422b245cb2SAnirudh Venkataramanan 	ICE_TX_DESC_DTYPE_CTX		= 0x1,
3432b245cb2SAnirudh Venkataramanan 	/* DESC_DONE - HW has completed write-back of descriptor */
3442b245cb2SAnirudh Venkataramanan 	ICE_TX_DESC_DTYPE_DESC_DONE	= 0xF,
3452b245cb2SAnirudh Venkataramanan };
3462b245cb2SAnirudh Venkataramanan 
3472b245cb2SAnirudh Venkataramanan #define ICE_TXD_QW1_CMD_S	4
3482b245cb2SAnirudh Venkataramanan #define ICE_TXD_QW1_CMD_M	(0xFFFUL << ICE_TXD_QW1_CMD_S)
3492b245cb2SAnirudh Venkataramanan 
3502b245cb2SAnirudh Venkataramanan enum ice_tx_desc_cmd_bits {
3512b245cb2SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_EOP			= 0x0001,
3522b245cb2SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_RS			= 0x0002,
353d76a60baSAnirudh Venkataramanan 	ICE_TX_DESC_CMD_IL2TAG1			= 0x0008,
35464f4b943SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_IIPT_IPV6		= 0x0020,
35564f4b943SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_IIPT_IPV4		= 0x0040,
35664f4b943SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_IIPT_IPV4_CSUM		= 0x0060,
35764f4b943SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_L4T_EOFT_TCP		= 0x0100,
35864f4b943SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_L4T_EOFT_SCTP		= 0x0200,
35964f4b943SAnirudh Venkataramanan 	ICE_TX_DESC_CMD_L4T_EOFT_UDP		= 0x0300,
3602b245cb2SAnirudh Venkataramanan };
3612b245cb2SAnirudh Venkataramanan 
3622b245cb2SAnirudh Venkataramanan #define ICE_TXD_QW1_OFFSET_S	16
363d76a60baSAnirudh Venkataramanan #define ICE_TXD_QW1_OFFSET_M	(0x3FFFFULL << ICE_TXD_QW1_OFFSET_S)
364d76a60baSAnirudh Venkataramanan 
365d76a60baSAnirudh Venkataramanan enum ice_tx_desc_len_fields {
366d76a60baSAnirudh Venkataramanan 	/* Note: These are predefined bit offsets */
367d76a60baSAnirudh Venkataramanan 	ICE_TX_DESC_LEN_MACLEN_S	= 0, /* 7 BITS */
368d76a60baSAnirudh Venkataramanan 	ICE_TX_DESC_LEN_IPLEN_S	= 7, /* 7 BITS */
369d76a60baSAnirudh Venkataramanan 	ICE_TX_DESC_LEN_L4_LEN_S	= 14 /* 4 BITS */
370d76a60baSAnirudh Venkataramanan };
371d76a60baSAnirudh Venkataramanan 
372e94d4478SAnirudh Venkataramanan #define ICE_TXD_QW1_MACLEN_M (0x7FUL << ICE_TX_DESC_LEN_MACLEN_S)
373e94d4478SAnirudh Venkataramanan #define ICE_TXD_QW1_IPLEN_M  (0x7FUL << ICE_TX_DESC_LEN_IPLEN_S)
374e94d4478SAnirudh Venkataramanan #define ICE_TXD_QW1_L4LEN_M  (0xFUL << ICE_TX_DESC_LEN_L4_LEN_S)
375e94d4478SAnirudh Venkataramanan 
376e94d4478SAnirudh Venkataramanan /* Tx descriptor field limits in bytes */
377e94d4478SAnirudh Venkataramanan #define ICE_TXD_MACLEN_MAX ((ICE_TXD_QW1_MACLEN_M >> \
378e94d4478SAnirudh Venkataramanan 			     ICE_TX_DESC_LEN_MACLEN_S) * ICE_BYTES_PER_WORD)
379e94d4478SAnirudh Venkataramanan #define ICE_TXD_IPLEN_MAX ((ICE_TXD_QW1_IPLEN_M >> \
380e94d4478SAnirudh Venkataramanan 			    ICE_TX_DESC_LEN_IPLEN_S) * ICE_BYTES_PER_DWORD)
381e94d4478SAnirudh Venkataramanan #define ICE_TXD_L4LEN_MAX ((ICE_TXD_QW1_L4LEN_M >> \
382e94d4478SAnirudh Venkataramanan 			    ICE_TX_DESC_LEN_L4_LEN_S) * ICE_BYTES_PER_DWORD)
383e94d4478SAnirudh Venkataramanan 
3842b245cb2SAnirudh Venkataramanan #define ICE_TXD_QW1_TX_BUF_SZ_S	34
3852b245cb2SAnirudh Venkataramanan #define ICE_TXD_QW1_L2TAG1_S	48
3862b245cb2SAnirudh Venkataramanan 
387d76a60baSAnirudh Venkataramanan /* Context descriptors */
388d76a60baSAnirudh Venkataramanan struct ice_tx_ctx_desc {
389d76a60baSAnirudh Venkataramanan 	__le32 tunneling_params;
390d76a60baSAnirudh Venkataramanan 	__le16 l2tag2;
391d76a60baSAnirudh Venkataramanan 	__le16 rsvd;
392d76a60baSAnirudh Venkataramanan 	__le64 qw1;
393d76a60baSAnirudh Venkataramanan };
394d76a60baSAnirudh Venkataramanan 
395d76a60baSAnirudh Venkataramanan #define ICE_TXD_CTX_QW1_CMD_S	4
396d76a60baSAnirudh Venkataramanan #define ICE_TXD_CTX_QW1_CMD_M	(0x7FUL << ICE_TXD_CTX_QW1_CMD_S)
397d76a60baSAnirudh Venkataramanan 
398d76a60baSAnirudh Venkataramanan #define ICE_TXD_CTX_QW1_TSO_LEN_S	30
399d76a60baSAnirudh Venkataramanan #define ICE_TXD_CTX_QW1_TSO_LEN_M	\
400d76a60baSAnirudh Venkataramanan 			(0x3FFFFULL << ICE_TXD_CTX_QW1_TSO_LEN_S)
401d76a60baSAnirudh Venkataramanan 
402d76a60baSAnirudh Venkataramanan #define ICE_TXD_CTX_QW1_MSS_S	50
403d76a60baSAnirudh Venkataramanan 
404d76a60baSAnirudh Venkataramanan enum ice_tx_ctx_desc_cmd_bits {
405d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_TSO		= 0x01,
406d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_TSYN		= 0x02,
407d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_IL2TAG2		= 0x04,
408d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_IL2TAG2_IL2H	= 0x08,
409d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_SWTCH_NOTAG	= 0x00,
410d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_SWTCH_UPLINK	= 0x10,
411d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_SWTCH_LOCAL	= 0x20,
412d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_SWTCH_VSI	= 0x30,
413d76a60baSAnirudh Venkataramanan 	ICE_TX_CTX_DESC_RESERVED	= 0x40
414d76a60baSAnirudh Venkataramanan };
415d76a60baSAnirudh Venkataramanan 
416cdedef59SAnirudh Venkataramanan #define ICE_LAN_TXQ_MAX_QGRPS	127
417cdedef59SAnirudh Venkataramanan #define ICE_LAN_TXQ_MAX_QDIS	1023
418cdedef59SAnirudh Venkataramanan 
419cdedef59SAnirudh Venkataramanan /* Tx queue context data
420cdedef59SAnirudh Venkataramanan  *
421cdedef59SAnirudh Venkataramanan  * The sizes of the variables may be larger than needed due to crossing byte
422cdedef59SAnirudh Venkataramanan  * boundaries. If we do not have the width of the variable set to the correct
423cdedef59SAnirudh Venkataramanan  * size then we could end up shifting bits off the top of the variable when the
424cdedef59SAnirudh Venkataramanan  * variable is at the top of a byte and crosses over into the next byte.
425cdedef59SAnirudh Venkataramanan  */
426cdedef59SAnirudh Venkataramanan struct ice_tlan_ctx {
427cdedef59SAnirudh Venkataramanan #define ICE_TLAN_CTX_BASE_S	7
428cdedef59SAnirudh Venkataramanan 	u64 base;		/* base is defined in 128-byte units */
429cdedef59SAnirudh Venkataramanan 	u8 port_num;
430cdedef59SAnirudh Venkataramanan 	u16 cgd_num;		/* bigger than needed, see above for reason */
431cdedef59SAnirudh Venkataramanan 	u8 pf_num;
432cdedef59SAnirudh Venkataramanan 	u16 vmvf_num;
433cdedef59SAnirudh Venkataramanan 	u8 vmvf_type;
4348ede0178SAnirudh Venkataramanan #define ICE_TLAN_CTX_VMVF_TYPE_VF	0
435cdedef59SAnirudh Venkataramanan #define ICE_TLAN_CTX_VMVF_TYPE_VMQ	1
436cdedef59SAnirudh Venkataramanan #define ICE_TLAN_CTX_VMVF_TYPE_PF	2
437cdedef59SAnirudh Venkataramanan 	u16 src_vsi;
438cdedef59SAnirudh Venkataramanan 	u8 tsyn_ena;
439201beeb7SAshish Shah 	u8 internal_usage_flag;
440cdedef59SAnirudh Venkataramanan 	u8 alt_vlan;
441cdedef59SAnirudh Venkataramanan 	u16 cpuid;		/* bigger than needed, see above for reason */
442cdedef59SAnirudh Venkataramanan 	u8 wb_mode;
443cdedef59SAnirudh Venkataramanan 	u8 tphrd_desc;
444cdedef59SAnirudh Venkataramanan 	u8 tphrd;
445cdedef59SAnirudh Venkataramanan 	u8 tphwr_desc;
446cdedef59SAnirudh Venkataramanan 	u16 cmpq_id;
447cdedef59SAnirudh Venkataramanan 	u16 qnum_in_func;
448cdedef59SAnirudh Venkataramanan 	u8 itr_notification_mode;
449cdedef59SAnirudh Venkataramanan 	u8 adjust_prof_id;
450cdedef59SAnirudh Venkataramanan 	u32 qlen;		/* bigger than needed, see above for reason */
451cdedef59SAnirudh Venkataramanan 	u8 quanta_prof_idx;
452cdedef59SAnirudh Venkataramanan 	u8 tso_ena;
453cdedef59SAnirudh Venkataramanan 	u16 tso_qnum;
454cdedef59SAnirudh Venkataramanan 	u8 legacy_int;
455cdedef59SAnirudh Venkataramanan 	u8 drop_ena;
456cdedef59SAnirudh Venkataramanan 	u8 cache_prof_idx;
457cdedef59SAnirudh Venkataramanan 	u8 pkt_shaper_prof_idx;
458cdedef59SAnirudh Venkataramanan 	u8 int_q_state;	/* width not needed - internal do not write */
459cdedef59SAnirudh Venkataramanan };
460d76a60baSAnirudh Venkataramanan 
461d76a60baSAnirudh Venkataramanan /* macro to make the table lines short */
462d76a60baSAnirudh Venkataramanan #define ICE_PTT(PTYPE, OUTER_IP, OUTER_IP_VER, OUTER_FRAG, T, TE, TEF, I, PL)\
463d76a60baSAnirudh Venkataramanan 	{	PTYPE, \
464d76a60baSAnirudh Venkataramanan 		1, \
465d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_OUTER_##OUTER_IP, \
466d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_OUTER_##OUTER_IP_VER, \
467d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_##OUTER_FRAG, \
468d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_TUNNEL_##T, \
469d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_TUNNEL_END_##TE, \
470d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_##TEF, \
471d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_INNER_PROT_##I, \
472d76a60baSAnirudh Venkataramanan 		ICE_RX_PTYPE_PAYLOAD_LAYER_##PL }
473d76a60baSAnirudh Venkataramanan 
474d76a60baSAnirudh Venkataramanan #define ICE_PTT_UNUSED_ENTRY(PTYPE) { PTYPE, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
475d76a60baSAnirudh Venkataramanan 
476d76a60baSAnirudh Venkataramanan /* shorter macros makes the table fit but are terse */
477d76a60baSAnirudh Venkataramanan #define ICE_RX_PTYPE_NOF		ICE_RX_PTYPE_NOT_FRAG
478d76a60baSAnirudh Venkataramanan 
479d76a60baSAnirudh Venkataramanan /* Lookup table mapping the HW PTYPE to the bit field for decoding */
480d76a60baSAnirudh Venkataramanan static const struct ice_rx_ptype_decoded ice_ptype_lkup[] = {
481d76a60baSAnirudh Venkataramanan 	/* L2 Packet types */
482d76a60baSAnirudh Venkataramanan 	ICE_PTT_UNUSED_ENTRY(0),
483d76a60baSAnirudh Venkataramanan 	ICE_PTT(1, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
484d76a60baSAnirudh Venkataramanan 	ICE_PTT(2, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
485d76a60baSAnirudh Venkataramanan };
486d76a60baSAnirudh Venkataramanan 
487d76a60baSAnirudh Venkataramanan static inline struct ice_rx_ptype_decoded ice_decode_rx_desc_ptype(u16 ptype)
488d76a60baSAnirudh Venkataramanan {
489d76a60baSAnirudh Venkataramanan 	return ice_ptype_lkup[ptype];
490d76a60baSAnirudh Venkataramanan }
4917c710869SAnirudh Venkataramanan 
4927c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_UNKNOWN		0
4937c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_10MBPS		10
4947c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_100MBPS		100
4957c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_1000MBPS		1000
4967c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_2500MBPS		2500
4977c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_5000MBPS		5000
4987c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_10000MBPS	10000
4997c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_20000MBPS	20000
5007c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_25000MBPS	25000
5017c710869SAnirudh Venkataramanan #define ICE_LINK_SPEED_40000MBPS	40000
502aef74145SAnirudh Venkataramanan #define ICE_LINK_SPEED_50000MBPS	50000
503aef74145SAnirudh Venkataramanan #define ICE_LINK_SPEED_100000MBPS	100000
5047c710869SAnirudh Venkataramanan 
505cdedef59SAnirudh Venkataramanan #endif /* _ICE_LAN_TX_RX_H_ */
506