1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Copyright (c) 2018, Intel Corporation. */ 3 4 /* Machine-generated file */ 5 6 #ifndef _ICE_HW_AUTOGEN_H_ 7 #define _ICE_HW_AUTOGEN_H_ 8 9 #define PF0INT_ITR_0(_i) (0x03000004 + ((_i) * 4096)) 10 #define PF0INT_ITR_1(_i) (0x03000008 + ((_i) * 4096)) 11 #define PF0INT_ITR_2(_i) (0x0300000C + ((_i) * 4096)) 12 #define QTX_COMM_DBELL(_DBQM) (0x002C0000 + ((_DBQM) * 4)) 13 #define QTX_COMM_HEAD(_DBQM) (0x000E0000 + ((_DBQM) * 4)) 14 #define QTX_COMM_HEAD_HEAD_S 0 15 #define QTX_COMM_HEAD_HEAD_M ICE_M(0x1FFF, 0) 16 #define PF_FW_ARQBAH 0x00080180 17 #define PF_FW_ARQBAL 0x00080080 18 #define PF_FW_ARQH 0x00080380 19 #define PF_FW_ARQH_ARQH_M ICE_M(0x3FF, 0) 20 #define PF_FW_ARQLEN 0x00080280 21 #define PF_FW_ARQLEN_ARQLEN_M ICE_M(0x3FF, 0) 22 #define PF_FW_ARQLEN_ARQVFE_M BIT(28) 23 #define PF_FW_ARQLEN_ARQOVFL_M BIT(29) 24 #define PF_FW_ARQLEN_ARQCRIT_M BIT(30) 25 #define PF_FW_ARQLEN_ARQENABLE_M BIT(31) 26 #define PF_FW_ARQT 0x00080480 27 #define PF_FW_ATQBAH 0x00080100 28 #define PF_FW_ATQBAL 0x00080000 29 #define PF_FW_ATQH 0x00080300 30 #define PF_FW_ATQH_ATQH_M ICE_M(0x3FF, 0) 31 #define PF_FW_ATQLEN 0x00080200 32 #define PF_FW_ATQLEN_ATQLEN_M ICE_M(0x3FF, 0) 33 #define PF_FW_ATQLEN_ATQVFE_M BIT(28) 34 #define PF_FW_ATQLEN_ATQOVFL_M BIT(29) 35 #define PF_FW_ATQLEN_ATQCRIT_M BIT(30) 36 #define VF_MBX_ARQLEN(_VF) (0x0022BC00 + ((_VF) * 4)) 37 #define PF_FW_ATQLEN_ATQENABLE_M BIT(31) 38 #define PF_FW_ATQT 0x00080400 39 #define PF_MBX_ARQBAH 0x0022E400 40 #define PF_MBX_ARQBAL 0x0022E380 41 #define PF_MBX_ARQH 0x0022E500 42 #define PF_MBX_ARQH_ARQH_M ICE_M(0x3FF, 0) 43 #define PF_MBX_ARQLEN 0x0022E480 44 #define PF_MBX_ARQLEN_ARQLEN_M ICE_M(0x3FF, 0) 45 #define PF_MBX_ARQLEN_ARQENABLE_M BIT(31) 46 #define PF_MBX_ARQT 0x0022E580 47 #define PF_MBX_ATQBAH 0x0022E180 48 #define PF_MBX_ATQBAL 0x0022E100 49 #define PF_MBX_ATQH 0x0022E280 50 #define PF_MBX_ATQH_ATQH_M ICE_M(0x3FF, 0) 51 #define PF_MBX_ATQLEN 0x0022E200 52 #define PF_MBX_ATQLEN_ATQLEN_M ICE_M(0x3FF, 0) 53 #define PF_MBX_ATQLEN_ATQENABLE_M BIT(31) 54 #define PF_MBX_ATQT 0x0022E300 55 #define PRTDCB_GENC 0x00083000 56 #define PRTDCB_GENC_PFCLDA_S 16 57 #define PRTDCB_GENC_PFCLDA_M ICE_M(0xFFFF, 16) 58 #define PRTDCB_GENS 0x00083020 59 #define PRTDCB_GENS_DCBX_STATUS_S 0 60 #define PRTDCB_GENS_DCBX_STATUS_M ICE_M(0x7, 0) 61 #define GL_PREEXT_L2_PMASK0(_i) (0x0020F0FC + ((_i) * 4)) 62 #define GL_PREEXT_L2_PMASK1(_i) (0x0020F108 + ((_i) * 4)) 63 #define GLFLXP_RXDID_FLAGS(_i, _j) (0x0045D000 + ((_i) * 4 + (_j) * 256)) 64 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_S 0 65 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_M ICE_M(0x3F, 0) 66 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_1_S 8 67 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_1_M ICE_M(0x3F, 8) 68 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_2_S 16 69 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_2_M ICE_M(0x3F, 16) 70 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_3_S 24 71 #define GLFLXP_RXDID_FLAGS_FLEXIFLAG_4N_3_M ICE_M(0x3F, 24) 72 #define GLFLXP_RXDID_FLX_WRD_0(_i) (0x0045c800 + ((_i) * 4)) 73 #define GLFLXP_RXDID_FLX_WRD_0_PROT_MDID_S 0 74 #define GLFLXP_RXDID_FLX_WRD_0_PROT_MDID_M ICE_M(0xFF, 0) 75 #define GLFLXP_RXDID_FLX_WRD_0_RXDID_OPCODE_S 30 76 #define GLFLXP_RXDID_FLX_WRD_0_RXDID_OPCODE_M ICE_M(0x3, 30) 77 #define GLFLXP_RXDID_FLX_WRD_1(_i) (0x0045c900 + ((_i) * 4)) 78 #define GLFLXP_RXDID_FLX_WRD_1_PROT_MDID_S 0 79 #define GLFLXP_RXDID_FLX_WRD_1_PROT_MDID_M ICE_M(0xFF, 0) 80 #define GLFLXP_RXDID_FLX_WRD_1_RXDID_OPCODE_S 30 81 #define GLFLXP_RXDID_FLX_WRD_1_RXDID_OPCODE_M ICE_M(0x3, 30) 82 #define GLFLXP_RXDID_FLX_WRD_2(_i) (0x0045ca00 + ((_i) * 4)) 83 #define GLFLXP_RXDID_FLX_WRD_2_PROT_MDID_S 0 84 #define GLFLXP_RXDID_FLX_WRD_2_PROT_MDID_M ICE_M(0xFF, 0) 85 #define GLFLXP_RXDID_FLX_WRD_2_RXDID_OPCODE_S 30 86 #define GLFLXP_RXDID_FLX_WRD_2_RXDID_OPCODE_M ICE_M(0x3, 30) 87 #define GLFLXP_RXDID_FLX_WRD_3(_i) (0x0045cb00 + ((_i) * 4)) 88 #define GLFLXP_RXDID_FLX_WRD_3_PROT_MDID_S 0 89 #define GLFLXP_RXDID_FLX_WRD_3_PROT_MDID_M ICE_M(0xFF, 0) 90 #define GLFLXP_RXDID_FLX_WRD_3_RXDID_OPCODE_S 30 91 #define GLFLXP_RXDID_FLX_WRD_3_RXDID_OPCODE_M ICE_M(0x3, 30) 92 #define QRXFLXP_CNTXT(_QRX) (0x00480000 + ((_QRX) * 4)) 93 #define QRXFLXP_CNTXT_RXDID_IDX_S 0 94 #define QRXFLXP_CNTXT_RXDID_IDX_M ICE_M(0x3F, 0) 95 #define QRXFLXP_CNTXT_RXDID_PRIO_S 8 96 #define QRXFLXP_CNTXT_RXDID_PRIO_M ICE_M(0x7, 8) 97 #define GLGEN_RSTAT 0x000B8188 98 #define GLGEN_RSTAT_DEVSTATE_M ICE_M(0x3, 0) 99 #define GLGEN_RSTCTL 0x000B8180 100 #define GLGEN_RSTCTL_GRSTDEL_S 0 101 #define GLGEN_RSTCTL_GRSTDEL_M ICE_M(0x3F, GLGEN_RSTCTL_GRSTDEL_S) 102 #define GLGEN_RSTAT_RESET_TYPE_S 2 103 #define GLGEN_RSTAT_RESET_TYPE_M ICE_M(0x3, 2) 104 #define GLGEN_RTRIG 0x000B8190 105 #define GLGEN_RTRIG_CORER_M BIT(0) 106 #define GLGEN_RTRIG_GLOBR_M BIT(1) 107 #define GLGEN_STAT 0x000B612C 108 #define GLGEN_VFLRSTAT(_i) (0x00093A04 + ((_i) * 4)) 109 #define PFGEN_CTRL 0x00091000 110 #define PFGEN_CTRL_PFSWR_M BIT(0) 111 #define PFGEN_STATE 0x00088000 112 #define PRTGEN_STATUS 0x000B8100 113 #define VFGEN_RSTAT(_VF) (0x00074000 + ((_VF) * 4)) 114 #define VPGEN_VFRSTAT(_VF) (0x00090800 + ((_VF) * 4)) 115 #define VPGEN_VFRSTAT_VFRD_M BIT(0) 116 #define VPGEN_VFRTRIG(_VF) (0x00090000 + ((_VF) * 4)) 117 #define VPGEN_VFRTRIG_VFSWR_M BIT(0) 118 #define PFHMC_ERRORDATA 0x00520500 119 #define PFHMC_ERRORINFO 0x00520400 120 #define GLINT_CTL 0x0016CC54 121 #define GLINT_CTL_DIS_AUTOMASK_M BIT(0) 122 #define GLINT_CTL_ITR_GRAN_200_S 16 123 #define GLINT_CTL_ITR_GRAN_200_M ICE_M(0xF, 16) 124 #define GLINT_CTL_ITR_GRAN_100_S 20 125 #define GLINT_CTL_ITR_GRAN_100_M ICE_M(0xF, 20) 126 #define GLINT_CTL_ITR_GRAN_50_S 24 127 #define GLINT_CTL_ITR_GRAN_50_M ICE_M(0xF, 24) 128 #define GLINT_CTL_ITR_GRAN_25_S 28 129 #define GLINT_CTL_ITR_GRAN_25_M ICE_M(0xF, 28) 130 #define GLINT_DYN_CTL(_INT) (0x00160000 + ((_INT) * 4)) 131 #define GLINT_DYN_CTL_INTENA_M BIT(0) 132 #define GLINT_DYN_CTL_CLEARPBA_M BIT(1) 133 #define GLINT_DYN_CTL_SWINT_TRIG_M BIT(2) 134 #define GLINT_DYN_CTL_ITR_INDX_S 3 135 #define GLINT_DYN_CTL_ITR_INDX_M ICE_M(0x3, 3) 136 #define GLINT_DYN_CTL_INTERVAL_S 5 137 #define GLINT_DYN_CTL_INTERVAL_M ICE_M(0xFFF, 5) 138 #define GLINT_DYN_CTL_SW_ITR_INDX_M ICE_M(0x3, 25) 139 #define GLINT_DYN_CTL_WB_ON_ITR_M BIT(30) 140 #define GLINT_DYN_CTL_INTENA_MSK_M BIT(31) 141 #define GLINT_ITR(_i, _INT) (0x00154000 + ((_i) * 8192 + (_INT) * 4)) 142 #define GLINT_RATE(_INT) (0x0015A000 + ((_INT) * 4)) 143 #define GLINT_RATE_INTRL_ENA_M BIT(6) 144 #define GLINT_VECT2FUNC(_INT) (0x00162000 + ((_INT) * 4)) 145 #define GLINT_VECT2FUNC_VF_NUM_S 0 146 #define GLINT_VECT2FUNC_VF_NUM_M ICE_M(0xFF, 0) 147 #define GLINT_VECT2FUNC_PF_NUM_S 12 148 #define GLINT_VECT2FUNC_PF_NUM_M ICE_M(0x7, 12) 149 #define GLINT_VECT2FUNC_IS_PF_S 16 150 #define GLINT_VECT2FUNC_IS_PF_M BIT(16) 151 #define PFINT_FW_CTL 0x0016C800 152 #define PFINT_FW_CTL_MSIX_INDX_M ICE_M(0x7FF, 0) 153 #define PFINT_FW_CTL_ITR_INDX_S 11 154 #define PFINT_FW_CTL_ITR_INDX_M ICE_M(0x3, 11) 155 #define PFINT_FW_CTL_CAUSE_ENA_M BIT(30) 156 #define PFINT_MBX_CTL 0x0016B280 157 #define PFINT_MBX_CTL_MSIX_INDX_M ICE_M(0x7FF, 0) 158 #define PFINT_MBX_CTL_ITR_INDX_S 11 159 #define PFINT_MBX_CTL_ITR_INDX_M ICE_M(0x3, 11) 160 #define PFINT_MBX_CTL_CAUSE_ENA_M BIT(30) 161 #define PFINT_OICR 0x0016CA00 162 #define PFINT_OICR_ECC_ERR_M BIT(16) 163 #define PFINT_OICR_MAL_DETECT_M BIT(19) 164 #define PFINT_OICR_GRST_M BIT(20) 165 #define PFINT_OICR_PCI_EXCEPTION_M BIT(21) 166 #define PFINT_OICR_HMC_ERR_M BIT(26) 167 #define PFINT_OICR_PE_CRITERR_M BIT(28) 168 #define PFINT_OICR_VFLR_M BIT(29) 169 #define PFINT_OICR_SWINT_M BIT(31) 170 #define PFINT_OICR_CTL 0x0016CA80 171 #define PFINT_OICR_CTL_MSIX_INDX_M ICE_M(0x7FF, 0) 172 #define PFINT_OICR_CTL_ITR_INDX_S 11 173 #define PFINT_OICR_CTL_ITR_INDX_M ICE_M(0x3, 11) 174 #define PFINT_OICR_CTL_CAUSE_ENA_M BIT(30) 175 #define PFINT_OICR_ENA 0x0016C900 176 #define QINT_RQCTL(_QRX) (0x00150000 + ((_QRX) * 4)) 177 #define QINT_RQCTL_MSIX_INDX_S 0 178 #define QINT_RQCTL_MSIX_INDX_M ICE_M(0x7FF, 0) 179 #define QINT_RQCTL_ITR_INDX_S 11 180 #define QINT_RQCTL_ITR_INDX_M ICE_M(0x3, 11) 181 #define QINT_RQCTL_CAUSE_ENA_M BIT(30) 182 #define QINT_TQCTL(_DBQM) (0x00140000 + ((_DBQM) * 4)) 183 #define QINT_TQCTL_MSIX_INDX_S 0 184 #define QINT_TQCTL_MSIX_INDX_M ICE_M(0x7FF, 0) 185 #define QINT_TQCTL_ITR_INDX_S 11 186 #define QINT_TQCTL_ITR_INDX_M ICE_M(0x3, 11) 187 #define QINT_TQCTL_CAUSE_ENA_M BIT(30) 188 #define VPINT_ALLOC(_VF) (0x001D1000 + ((_VF) * 4)) 189 #define VPINT_ALLOC_FIRST_S 0 190 #define VPINT_ALLOC_FIRST_M ICE_M(0x7FF, 0) 191 #define VPINT_ALLOC_LAST_S 12 192 #define VPINT_ALLOC_LAST_M ICE_M(0x7FF, 12) 193 #define VPINT_ALLOC_VALID_M BIT(31) 194 #define VPINT_ALLOC_PCI(_VF) (0x0009D000 + ((_VF) * 4)) 195 #define VPINT_ALLOC_PCI_FIRST_S 0 196 #define VPINT_ALLOC_PCI_FIRST_M ICE_M(0x7FF, 0) 197 #define VPINT_ALLOC_PCI_LAST_S 12 198 #define VPINT_ALLOC_PCI_LAST_M ICE_M(0x7FF, 12) 199 #define VPINT_ALLOC_PCI_VALID_M BIT(31) 200 #define VPINT_MBX_CTL(_VSI) (0x0016A000 + ((_VSI) * 4)) 201 #define VPINT_MBX_CTL_CAUSE_ENA_M BIT(30) 202 #define GLLAN_RCTL_0 0x002941F8 203 #define QRX_CONTEXT(_i, _QRX) (0x00280000 + ((_i) * 8192 + (_QRX) * 4)) 204 #define QRX_CTRL(_QRX) (0x00120000 + ((_QRX) * 4)) 205 #define QRX_CTRL_MAX_INDEX 2047 206 #define QRX_CTRL_QENA_REQ_S 0 207 #define QRX_CTRL_QENA_REQ_M BIT(0) 208 #define QRX_CTRL_QENA_STAT_S 2 209 #define QRX_CTRL_QENA_STAT_M BIT(2) 210 #define QRX_ITR(_QRX) (0x00292000 + ((_QRX) * 4)) 211 #define QRX_TAIL(_QRX) (0x00290000 + ((_QRX) * 4)) 212 #define QRX_TAIL_MAX_INDEX 2047 213 #define QRX_TAIL_TAIL_S 0 214 #define QRX_TAIL_TAIL_M ICE_M(0x1FFF, 0) 215 #define VPLAN_RX_QBASE(_VF) (0x00072000 + ((_VF) * 4)) 216 #define VPLAN_RX_QBASE_VFFIRSTQ_S 0 217 #define VPLAN_RX_QBASE_VFFIRSTQ_M ICE_M(0x7FF, 0) 218 #define VPLAN_RX_QBASE_VFNUMQ_S 16 219 #define VPLAN_RX_QBASE_VFNUMQ_M ICE_M(0xFF, 16) 220 #define VPLAN_RXQ_MAPENA(_VF) (0x00073000 + ((_VF) * 4)) 221 #define VPLAN_RXQ_MAPENA_RX_ENA_M BIT(0) 222 #define VPLAN_TX_QBASE(_VF) (0x001D1800 + ((_VF) * 4)) 223 #define VPLAN_TX_QBASE_VFFIRSTQ_S 0 224 #define VPLAN_TX_QBASE_VFFIRSTQ_M ICE_M(0x3FFF, 0) 225 #define VPLAN_TX_QBASE_VFNUMQ_S 16 226 #define VPLAN_TX_QBASE_VFNUMQ_M ICE_M(0xFF, 16) 227 #define VPLAN_TXQ_MAPENA(_VF) (0x00073800 + ((_VF) * 4)) 228 #define VPLAN_TXQ_MAPENA_TX_ENA_M BIT(0) 229 #define GL_MDET_RX 0x00294C00 230 #define GL_MDET_RX_QNUM_S 0 231 #define GL_MDET_RX_QNUM_M ICE_M(0x7FFF, 0) 232 #define GL_MDET_RX_VF_NUM_S 15 233 #define GL_MDET_RX_VF_NUM_M ICE_M(0xFF, 15) 234 #define GL_MDET_RX_PF_NUM_S 23 235 #define GL_MDET_RX_PF_NUM_M ICE_M(0x7, 23) 236 #define GL_MDET_RX_MAL_TYPE_S 26 237 #define GL_MDET_RX_MAL_TYPE_M ICE_M(0x1F, 26) 238 #define GL_MDET_RX_VALID_M BIT(31) 239 #define GL_MDET_TX_PQM 0x002D2E00 240 #define GL_MDET_TX_PQM_PF_NUM_S 0 241 #define GL_MDET_TX_PQM_PF_NUM_M ICE_M(0x7, 0) 242 #define GL_MDET_TX_PQM_VF_NUM_S 4 243 #define GL_MDET_TX_PQM_VF_NUM_M ICE_M(0xFF, 4) 244 #define GL_MDET_TX_PQM_QNUM_S 12 245 #define GL_MDET_TX_PQM_QNUM_M ICE_M(0x3FFF, 12) 246 #define GL_MDET_TX_PQM_MAL_TYPE_S 26 247 #define GL_MDET_TX_PQM_MAL_TYPE_M ICE_M(0x1F, 26) 248 #define GL_MDET_TX_PQM_VALID_M BIT(31) 249 #define GL_MDET_TX_TCLAN 0x000FC068 250 #define GL_MDET_TX_TCLAN_QNUM_S 0 251 #define GL_MDET_TX_TCLAN_QNUM_M ICE_M(0x7FFF, 0) 252 #define GL_MDET_TX_TCLAN_VF_NUM_S 15 253 #define GL_MDET_TX_TCLAN_VF_NUM_M ICE_M(0xFF, 15) 254 #define GL_MDET_TX_TCLAN_PF_NUM_S 23 255 #define GL_MDET_TX_TCLAN_PF_NUM_M ICE_M(0x7, 23) 256 #define GL_MDET_TX_TCLAN_MAL_TYPE_S 26 257 #define GL_MDET_TX_TCLAN_MAL_TYPE_M ICE_M(0x1F, 26) 258 #define GL_MDET_TX_TCLAN_VALID_M BIT(31) 259 #define PF_MDET_RX 0x00294280 260 #define PF_MDET_RX_VALID_M BIT(0) 261 #define PF_MDET_TX_PQM 0x002D2C80 262 #define PF_MDET_TX_PQM_VALID_M BIT(0) 263 #define PF_MDET_TX_TCLAN 0x000FC000 264 #define PF_MDET_TX_TCLAN_VALID_M BIT(0) 265 #define VP_MDET_RX(_VF) (0x00294400 + ((_VF) * 4)) 266 #define VP_MDET_RX_VALID_M BIT(0) 267 #define VP_MDET_TX_PQM(_VF) (0x002D2000 + ((_VF) * 4)) 268 #define VP_MDET_TX_PQM_VALID_M BIT(0) 269 #define VP_MDET_TX_TCLAN(_VF) (0x000FB800 + ((_VF) * 4)) 270 #define VP_MDET_TX_TCLAN_VALID_M BIT(0) 271 #define VP_MDET_TX_TDPU(_VF) (0x00040000 + ((_VF) * 4)) 272 #define VP_MDET_TX_TDPU_VALID_M BIT(0) 273 #define GLNVM_FLA 0x000B6108 274 #define GLNVM_FLA_LOCKED_M BIT(6) 275 #define GLNVM_GENS 0x000B6100 276 #define GLNVM_GENS_SR_SIZE_S 5 277 #define GLNVM_GENS_SR_SIZE_M ICE_M(0x7, 5) 278 #define GLNVM_ULD 0x000B6008 279 #define GLNVM_ULD_CORER_DONE_M BIT(3) 280 #define GLNVM_ULD_GLOBR_DONE_M BIT(4) 281 #define GLPCI_CNF2 0x000BE004 282 #define GLPCI_CNF2_CACHELINE_SIZE_M BIT(1) 283 #define PF_FUNC_RID 0x0009E880 284 #define PF_FUNC_RID_FUNC_NUM_S 0 285 #define PF_FUNC_RID_FUNC_NUM_M ICE_M(0x7, 0) 286 #define PF_PCI_CIAA 0x0009E580 287 #define PF_PCI_CIAA_VF_NUM_S 12 288 #define PF_PCI_CIAD 0x0009E500 289 #define GL_PWR_MODE_CTL 0x000B820C 290 #define GL_PWR_MODE_CTL_CAR_MAX_BW_S 30 291 #define GL_PWR_MODE_CTL_CAR_MAX_BW_M ICE_M(0x3, 30) 292 #define GLPRT_BPRCL(_i) (0x00381380 + ((_i) * 8)) 293 #define GLPRT_BPTCL(_i) (0x00381240 + ((_i) * 8)) 294 #define GLPRT_CRCERRS(_i) (0x00380100 + ((_i) * 8)) 295 #define GLPRT_GORCL(_i) (0x00380000 + ((_i) * 8)) 296 #define GLPRT_GOTCL(_i) (0x00380B40 + ((_i) * 8)) 297 #define GLPRT_ILLERRC(_i) (0x003801C0 + ((_i) * 8)) 298 #define GLPRT_LXOFFRXC(_i) (0x003802C0 + ((_i) * 8)) 299 #define GLPRT_LXOFFTXC(_i) (0x00381180 + ((_i) * 8)) 300 #define GLPRT_LXONRXC(_i) (0x00380280 + ((_i) * 8)) 301 #define GLPRT_LXONTXC(_i) (0x00381140 + ((_i) * 8)) 302 #define GLPRT_MLFC(_i) (0x00380040 + ((_i) * 8)) 303 #define GLPRT_MPRCL(_i) (0x00381340 + ((_i) * 8)) 304 #define GLPRT_MPTCL(_i) (0x00381200 + ((_i) * 8)) 305 #define GLPRT_MRFC(_i) (0x00380080 + ((_i) * 8)) 306 #define GLPRT_PRC1023L(_i) (0x00380A00 + ((_i) * 8)) 307 #define GLPRT_PRC127L(_i) (0x00380940 + ((_i) * 8)) 308 #define GLPRT_PRC1522L(_i) (0x00380A40 + ((_i) * 8)) 309 #define GLPRT_PRC255L(_i) (0x00380980 + ((_i) * 8)) 310 #define GLPRT_PRC511L(_i) (0x003809C0 + ((_i) * 8)) 311 #define GLPRT_PRC64L(_i) (0x00380900 + ((_i) * 8)) 312 #define GLPRT_PRC9522L(_i) (0x00380A80 + ((_i) * 8)) 313 #define GLPRT_PTC1023L(_i) (0x00380C80 + ((_i) * 8)) 314 #define GLPRT_PTC127L(_i) (0x00380BC0 + ((_i) * 8)) 315 #define GLPRT_PTC1522L(_i) (0x00380CC0 + ((_i) * 8)) 316 #define GLPRT_PTC255L(_i) (0x00380C00 + ((_i) * 8)) 317 #define GLPRT_PTC511L(_i) (0x00380C40 + ((_i) * 8)) 318 #define GLPRT_PTC64L(_i) (0x00380B80 + ((_i) * 8)) 319 #define GLPRT_PTC9522L(_i) (0x00380D00 + ((_i) * 8)) 320 #define GLPRT_PXOFFRXC(_i, _j) (0x00380500 + ((_i) * 8 + (_j) * 64)) 321 #define GLPRT_PXOFFTXC(_i, _j) (0x00380F40 + ((_i) * 8 + (_j) * 64)) 322 #define GLPRT_PXONRXC(_i, _j) (0x00380300 + ((_i) * 8 + (_j) * 64)) 323 #define GLPRT_PXONTXC(_i, _j) (0x00380D40 + ((_i) * 8 + (_j) * 64)) 324 #define GLPRT_RFC(_i) (0x00380AC0 + ((_i) * 8)) 325 #define GLPRT_RJC(_i) (0x00380B00 + ((_i) * 8)) 326 #define GLPRT_RLEC(_i) (0x00380140 + ((_i) * 8)) 327 #define GLPRT_ROC(_i) (0x00380240 + ((_i) * 8)) 328 #define GLPRT_RUC(_i) (0x00380200 + ((_i) * 8)) 329 #define GLPRT_RXON2OFFCNT(_i, _j) (0x00380700 + ((_i) * 8 + (_j) * 64)) 330 #define GLPRT_TDOLD(_i) (0x00381280 + ((_i) * 8)) 331 #define GLPRT_UPRCL(_i) (0x00381300 + ((_i) * 8)) 332 #define GLPRT_UPTCL(_i) (0x003811C0 + ((_i) * 8)) 333 #define GLV_BPRCL(_i) (0x003B6000 + ((_i) * 8)) 334 #define GLV_BPTCL(_i) (0x0030E000 + ((_i) * 8)) 335 #define GLV_GORCL(_i) (0x003B0000 + ((_i) * 8)) 336 #define GLV_GOTCL(_i) (0x00300000 + ((_i) * 8)) 337 #define GLV_MPRCL(_i) (0x003B4000 + ((_i) * 8)) 338 #define GLV_MPTCL(_i) (0x0030C000 + ((_i) * 8)) 339 #define GLV_RDPC(_i) (0x00294C04 + ((_i) * 4)) 340 #define GLV_TEPC(_VSI) (0x00312000 + ((_VSI) * 4)) 341 #define GLV_UPRCL(_i) (0x003B2000 + ((_i) * 8)) 342 #define GLV_UPTCL(_i) (0x0030A000 + ((_i) * 8)) 343 #define PF_VT_PFALLOC_HIF 0x0009DD80 344 #define VSIQF_HKEY_MAX_INDEX 12 345 #define VSIQF_HLUT_MAX_INDEX 15 346 #define VFINT_DYN_CTLN(_i) (0x00003800 + ((_i) * 4)) 347 #define VFINT_DYN_CTLN_CLEARPBA_M BIT(1) 348 #define PRTRPB_RDPC 0x000AC260 349 350 #endif /* _ICE_HW_AUTOGEN_H_ */ 351