1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Copyright (c) 2018, Intel Corporation. */ 3 4 #ifndef _ICE_H_ 5 #define _ICE_H_ 6 7 #include <linux/types.h> 8 #include <linux/errno.h> 9 #include <linux/kernel.h> 10 #include <linux/module.h> 11 #include <linux/netdevice.h> 12 #include <linux/compiler.h> 13 #include <linux/etherdevice.h> 14 #include <linux/skbuff.h> 15 #include <linux/cpumask.h> 16 #include <linux/rtnetlink.h> 17 #include <linux/if_vlan.h> 18 #include <linux/dma-mapping.h> 19 #include <linux/pci.h> 20 #include <linux/workqueue.h> 21 #include <linux/aer.h> 22 #include <linux/interrupt.h> 23 #include <linux/ethtool.h> 24 #include <linux/timer.h> 25 #include <linux/delay.h> 26 #include <linux/bitmap.h> 27 #include <linux/log2.h> 28 #include <linux/ip.h> 29 #include <linux/sctp.h> 30 #include <linux/ipv6.h> 31 #include <linux/if_bridge.h> 32 #include <linux/avf/virtchnl.h> 33 #include <net/ipv6.h> 34 #include "ice_devids.h" 35 #include "ice_type.h" 36 #include "ice_txrx.h" 37 #include "ice_dcb.h" 38 #include "ice_switch.h" 39 #include "ice_common.h" 40 #include "ice_sched.h" 41 #include "ice_virtchnl_pf.h" 42 #include "ice_sriov.h" 43 44 extern const char ice_drv_ver[]; 45 #define ICE_BAR0 0 46 #define ICE_REQ_DESC_MULTIPLE 32 47 #define ICE_MIN_NUM_DESC ICE_REQ_DESC_MULTIPLE 48 #define ICE_MAX_NUM_DESC 8160 49 /* set default number of Rx/Tx descriptors to the minimum between 50 * ICE_MAX_NUM_DESC and the number of descriptors to fill up an entire page 51 */ 52 #define ICE_DFLT_NUM_RX_DESC min_t(u16, ICE_MAX_NUM_DESC, \ 53 ALIGN(PAGE_SIZE / \ 54 sizeof(union ice_32byte_rx_desc), \ 55 ICE_REQ_DESC_MULTIPLE)) 56 #define ICE_DFLT_NUM_TX_DESC min_t(u16, ICE_MAX_NUM_DESC, \ 57 ALIGN(PAGE_SIZE / \ 58 sizeof(struct ice_tx_desc), \ 59 ICE_REQ_DESC_MULTIPLE)) 60 61 #define ICE_DFLT_TRAFFIC_CLASS BIT(0) 62 #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) 63 #define ICE_ETHTOOL_FWVER_LEN 32 64 #define ICE_AQ_LEN 64 65 #define ICE_MBXQ_LEN 64 66 #define ICE_MIN_MSIX 2 67 #define ICE_NO_VSI 0xffff 68 #define ICE_MAX_TXQS 2048 69 #define ICE_MAX_RXQS 2048 70 #define ICE_VSI_MAP_CONTIG 0 71 #define ICE_VSI_MAP_SCATTER 1 72 #define ICE_MAX_SCATTER_TXQS 16 73 #define ICE_MAX_SCATTER_RXQS 16 74 #define ICE_Q_WAIT_RETRY_LIMIT 10 75 #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) 76 #define ICE_MAX_LG_RSS_QS 256 77 #define ICE_MAX_SMALL_RSS_QS 8 78 #define ICE_RES_VALID_BIT 0x8000 79 #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) 80 #define ICE_INVAL_Q_INDEX 0xffff 81 #define ICE_INVAL_VFID 256 82 #define ICE_MAX_VF_COUNT 256 83 #define ICE_MAX_QS_PER_VF 256 84 #define ICE_MIN_QS_PER_VF 1 85 #define ICE_DFLT_QS_PER_VF 4 86 #define ICE_MAX_BASE_QS_PER_VF 16 87 #define ICE_MAX_INTR_PER_VF 65 88 #define ICE_MIN_INTR_PER_VF (ICE_MIN_QS_PER_VF + 1) 89 #define ICE_DFLT_INTR_PER_VF (ICE_DFLT_QS_PER_VF + 1) 90 91 #define ICE_MAX_RESET_WAIT 20 92 93 #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) 94 95 #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) 96 97 #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \ 98 (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))) 99 100 #define ICE_UP_TABLE_TRANSLATE(val, i) \ 101 (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ 102 ICE_AQ_VSI_UP_TABLE_UP##i##_M) 103 104 #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) 105 #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) 106 #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) 107 108 /* Macro for each VSI in a PF */ 109 #define ice_for_each_vsi(pf, i) \ 110 for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) 111 112 /* Macros for each Tx/Rx ring in a VSI */ 113 #define ice_for_each_txq(vsi, i) \ 114 for ((i) = 0; (i) < (vsi)->num_txq; (i)++) 115 116 #define ice_for_each_rxq(vsi, i) \ 117 for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) 118 119 /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ 120 #define ice_for_each_alloc_txq(vsi, i) \ 121 for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) 122 123 #define ice_for_each_alloc_rxq(vsi, i) \ 124 for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) 125 126 #define ice_for_each_q_vector(vsi, i) \ 127 for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) 128 129 #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ 130 ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) 131 132 #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ 133 ICE_PROMISC_MCAST_TX | \ 134 ICE_PROMISC_UCAST_RX | \ 135 ICE_PROMISC_MCAST_RX | \ 136 ICE_PROMISC_VLAN_TX | \ 137 ICE_PROMISC_VLAN_RX) 138 139 #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) 140 141 #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ 142 ICE_PROMISC_MCAST_RX | \ 143 ICE_PROMISC_VLAN_TX | \ 144 ICE_PROMISC_VLAN_RX) 145 146 struct ice_tc_info { 147 u16 qoffset; 148 u16 qcount_tx; 149 u16 qcount_rx; 150 u8 netdev_tc; 151 }; 152 153 struct ice_tc_cfg { 154 u8 numtc; /* Total number of enabled TCs */ 155 u8 ena_tc; /* Tx map */ 156 struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; 157 }; 158 159 struct ice_res_tracker { 160 u16 num_entries; 161 u16 search_hint; 162 u16 list[1]; 163 }; 164 165 struct ice_qs_cfg { 166 struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ 167 unsigned long *pf_map; 168 unsigned long pf_map_size; 169 unsigned int q_count; 170 unsigned int scatter_count; 171 u16 *vsi_map; 172 u16 vsi_map_offset; 173 u8 mapping_mode; 174 }; 175 176 struct ice_sw { 177 struct ice_pf *pf; 178 u16 sw_id; /* switch ID for this switch */ 179 u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ 180 }; 181 182 enum ice_state { 183 __ICE_DOWN, 184 __ICE_NEEDS_RESTART, 185 __ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ 186 __ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ 187 __ICE_PFR_REQ, /* set by driver and peers */ 188 __ICE_CORER_REQ, /* set by driver and peers */ 189 __ICE_GLOBR_REQ, /* set by driver and peers */ 190 __ICE_CORER_RECV, /* set by OICR handler */ 191 __ICE_GLOBR_RECV, /* set by OICR handler */ 192 __ICE_EMPR_RECV, /* set by OICR handler */ 193 __ICE_SUSPENDED, /* set on module remove path */ 194 __ICE_RESET_FAILED, /* set by reset/rebuild */ 195 /* When checking for the PF to be in a nominal operating state, the 196 * bits that are grouped at the beginning of the list need to be 197 * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will 198 * be checked. If you need to add a bit into consideration for nominal 199 * operating state, it must be added before 200 * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position 201 * without appropriate consideration. 202 */ 203 __ICE_STATE_NOMINAL_CHECK_BITS, 204 __ICE_ADMINQ_EVENT_PENDING, 205 __ICE_MAILBOXQ_EVENT_PENDING, 206 __ICE_MDD_EVENT_PENDING, 207 __ICE_VFLR_EVENT_PENDING, 208 __ICE_FLTR_OVERFLOW_PROMISC, 209 __ICE_VF_DIS, 210 __ICE_CFG_BUSY, 211 __ICE_SERVICE_SCHED, 212 __ICE_SERVICE_DIS, 213 __ICE_STATE_NBITS /* must be last */ 214 }; 215 216 enum ice_vsi_flags { 217 ICE_VSI_FLAG_UMAC_FLTR_CHANGED, 218 ICE_VSI_FLAG_MMAC_FLTR_CHANGED, 219 ICE_VSI_FLAG_VLAN_FLTR_CHANGED, 220 ICE_VSI_FLAG_PROMISC_CHANGED, 221 ICE_VSI_FLAG_NBITS /* must be last */ 222 }; 223 224 /* struct that defines a VSI, associated with a dev */ 225 struct ice_vsi { 226 struct net_device *netdev; 227 struct ice_sw *vsw; /* switch this VSI is on */ 228 struct ice_pf *back; /* back pointer to PF */ 229 struct ice_port_info *port_info; /* back pointer to port_info */ 230 struct ice_ring **rx_rings; /* Rx ring array */ 231 struct ice_ring **tx_rings; /* Tx ring array */ 232 struct ice_q_vector **q_vectors; /* q_vector array */ 233 234 irqreturn_t (*irq_handler)(int irq, void *data); 235 236 u64 tx_linearize; 237 DECLARE_BITMAP(state, __ICE_STATE_NBITS); 238 DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS); 239 unsigned int current_netdev_flags; 240 u32 tx_restart; 241 u32 tx_busy; 242 u32 rx_buf_failed; 243 u32 rx_page_failed; 244 int num_q_vectors; 245 int sw_base_vector; /* Irq base for OS reserved vectors */ 246 int hw_base_vector; /* HW (absolute) index of a vector */ 247 enum ice_vsi_type type; 248 u16 vsi_num; /* HW (absolute) index of this VSI */ 249 u16 idx; /* software index in pf->vsi[] */ 250 251 /* Interrupt thresholds */ 252 u16 work_lmt; 253 254 s16 vf_id; /* VF ID for SR-IOV VSIs */ 255 256 /* RSS config */ 257 u16 rss_table_size; /* HW RSS table size */ 258 u16 rss_size; /* Allocated RSS queues */ 259 u8 *rss_hkey_user; /* User configured hash keys */ 260 u8 *rss_lut_user; /* User configured lookup table entries */ 261 u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ 262 263 u16 max_frame; 264 u16 rx_buf_len; 265 266 struct ice_aqc_vsi_props info; /* VSI properties */ 267 268 /* VSI stats */ 269 struct rtnl_link_stats64 net_stats; 270 struct ice_eth_stats eth_stats; 271 struct ice_eth_stats eth_stats_prev; 272 273 struct list_head tmp_sync_list; /* MAC filters to be synced */ 274 struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ 275 276 u8 irqs_ready; 277 u8 current_isup; /* Sync 'link up' logging */ 278 u8 stat_offsets_loaded; 279 u8 vlan_ena; 280 281 /* queue information */ 282 u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 283 u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 284 u16 txq_map[ICE_MAX_TXQS]; /* index in pf->avail_txqs */ 285 u16 rxq_map[ICE_MAX_RXQS]; /* index in pf->avail_rxqs */ 286 u16 alloc_txq; /* Allocated Tx queues */ 287 u16 num_txq; /* Used Tx queues */ 288 u16 alloc_rxq; /* Allocated Rx queues */ 289 u16 num_rxq; /* Used Rx queues */ 290 u16 num_rx_desc; 291 u16 num_tx_desc; 292 struct ice_tc_cfg tc_cfg; 293 } ____cacheline_internodealigned_in_smp; 294 295 /* struct that defines an interrupt vector */ 296 struct ice_q_vector { 297 struct ice_vsi *vsi; 298 299 u16 v_idx; /* index in the vsi->q_vector array. */ 300 u8 num_ring_rx; /* total number of Rx rings in vector */ 301 u8 num_ring_tx; /* total number of Tx rings in vector */ 302 u8 itr_countdown; /* when 0 should adjust adaptive ITR */ 303 /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this 304 * value to the device 305 */ 306 u8 intrl; 307 308 struct napi_struct napi; 309 310 struct ice_ring_container rx; 311 struct ice_ring_container tx; 312 313 cpumask_t affinity_mask; 314 struct irq_affinity_notify affinity_notify; 315 316 char name[ICE_INT_NAME_STR_LEN]; 317 } ____cacheline_internodealigned_in_smp; 318 319 enum ice_pf_flags { 320 ICE_FLAG_MSIX_ENA, 321 ICE_FLAG_FLTR_SYNC, 322 ICE_FLAG_RSS_ENA, 323 ICE_FLAG_SRIOV_ENA, 324 ICE_FLAG_SRIOV_CAPABLE, 325 ICE_FLAG_DCB_CAPABLE, 326 ICE_FLAG_DCB_ENA, 327 ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, 328 ICE_FLAG_DISABLE_FW_LLDP, 329 ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */ 330 ICE_PF_FLAGS_NBITS /* must be last */ 331 }; 332 333 struct ice_pf { 334 struct pci_dev *pdev; 335 336 /* OS reserved IRQ details */ 337 struct msix_entry *msix_entries; 338 struct ice_res_tracker *sw_irq_tracker; 339 340 /* HW reserved Interrupts for this PF */ 341 struct ice_res_tracker *hw_irq_tracker; 342 343 struct ice_vsi **vsi; /* VSIs created by the driver */ 344 struct ice_sw *first_sw; /* first switch created by firmware */ 345 /* Virtchnl/SR-IOV config info */ 346 struct ice_vf *vf; 347 int num_alloc_vfs; /* actual number of VFs allocated */ 348 u16 num_vfs_supported; /* num VFs supported for this PF */ 349 u16 num_vf_qps; /* num queue pairs per VF */ 350 u16 num_vf_msix; /* num vectors per VF */ 351 DECLARE_BITMAP(state, __ICE_STATE_NBITS); 352 DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS); 353 DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS); 354 DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); 355 unsigned long serv_tmr_period; 356 unsigned long serv_tmr_prev; 357 struct timer_list serv_tmr; 358 struct work_struct serv_task; 359 struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ 360 struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ 361 u32 msg_enable; 362 u32 hw_csum_rx_error; 363 u32 sw_oicr_idx; /* Other interrupt cause SW vector index */ 364 u32 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ 365 u32 hw_oicr_idx; /* Other interrupt cause vector HW index */ 366 u32 num_avail_hw_msix; /* remaining HW MSIX vectors left unclaimed */ 367 u32 num_lan_msix; /* Total MSIX vectors for base driver */ 368 u16 num_lan_tx; /* num LAN Tx queues setup */ 369 u16 num_lan_rx; /* num LAN Rx queues setup */ 370 u16 q_left_tx; /* remaining num Tx queues left unclaimed */ 371 u16 q_left_rx; /* remaining num Rx queues left unclaimed */ 372 u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ 373 u16 num_alloc_vsi; 374 u16 corer_count; /* Core reset count */ 375 u16 globr_count; /* Global reset count */ 376 u16 empr_count; /* EMP reset count */ 377 u16 pfr_count; /* PF reset count */ 378 379 struct ice_hw_port_stats stats; 380 struct ice_hw_port_stats stats_prev; 381 struct ice_hw hw; 382 u8 stat_prev_loaded; /* has previous stats been loaded */ 383 #ifdef CONFIG_DCB 384 u16 dcbx_cap; 385 #endif /* CONFIG_DCB */ 386 u32 tx_timeout_count; 387 unsigned long tx_timeout_last_recovery; 388 u32 tx_timeout_recovery_level; 389 char int_name[ICE_INT_NAME_STR_LEN]; 390 }; 391 392 struct ice_netdev_priv { 393 struct ice_vsi *vsi; 394 }; 395 396 /** 397 * ice_irq_dynamic_ena - Enable default interrupt generation settings 398 * @hw: pointer to HW struct 399 * @vsi: pointer to VSI struct, can be NULL 400 * @q_vector: pointer to q_vector, can be NULL 401 */ 402 static inline void 403 ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, 404 struct ice_q_vector *q_vector) 405 { 406 u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx : 407 ((struct ice_pf *)hw->back)->hw_oicr_idx; 408 int itr = ICE_ITR_NONE; 409 u32 val; 410 411 /* clear the PBA here, as this function is meant to clean out all 412 * previous interrupts and enable the interrupt 413 */ 414 val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | 415 (itr << GLINT_DYN_CTL_ITR_INDX_S); 416 if (vsi) 417 if (test_bit(__ICE_DOWN, vsi->state)) 418 return; 419 wr32(hw, GLINT_DYN_CTL(vector), val); 420 } 421 422 void ice_set_ethtool_ops(struct net_device *netdev); 423 int ice_up(struct ice_vsi *vsi); 424 int ice_down(struct ice_vsi *vsi); 425 int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 426 int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 427 void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); 428 void ice_print_link_msg(struct ice_vsi *vsi, bool isup); 429 void ice_napi_del(struct ice_vsi *vsi); 430 #ifdef CONFIG_DCB 431 int ice_pf_ena_all_vsi(struct ice_pf *pf, bool locked); 432 void ice_pf_dis_all_vsi(struct ice_pf *pf, bool locked); 433 #endif /* CONFIG_DCB */ 434 435 #endif /* _ICE_H_ */ 436