1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Copyright (c) 2018, Intel Corporation. */ 3 4 #ifndef _ICE_H_ 5 #define _ICE_H_ 6 7 #include <linux/types.h> 8 #include <linux/errno.h> 9 #include <linux/kernel.h> 10 #include <linux/module.h> 11 #include <linux/netdevice.h> 12 #include <linux/compiler.h> 13 #include <linux/etherdevice.h> 14 #include <linux/skbuff.h> 15 #include <linux/cpumask.h> 16 #include <linux/rtnetlink.h> 17 #include <linux/if_vlan.h> 18 #include <linux/dma-mapping.h> 19 #include <linux/pci.h> 20 #include <linux/workqueue.h> 21 #include <linux/aer.h> 22 #include <linux/interrupt.h> 23 #include <linux/ethtool.h> 24 #include <linux/timer.h> 25 #include <linux/delay.h> 26 #include <linux/bitmap.h> 27 #include <linux/log2.h> 28 #include <linux/ip.h> 29 #include <linux/ipv6.h> 30 #include <linux/if_bridge.h> 31 #include <linux/avf/virtchnl.h> 32 #include <net/ipv6.h> 33 #include "ice_devids.h" 34 #include "ice_type.h" 35 #include "ice_txrx.h" 36 #include "ice_switch.h" 37 #include "ice_common.h" 38 #include "ice_sched.h" 39 #include "ice_virtchnl_pf.h" 40 #include "ice_sriov.h" 41 42 extern const char ice_drv_ver[]; 43 #define ICE_BAR0 0 44 #define ICE_DFLT_NUM_DESC 128 45 #define ICE_REQ_DESC_MULTIPLE 32 46 #define ICE_MIN_NUM_DESC ICE_REQ_DESC_MULTIPLE 47 #define ICE_MAX_NUM_DESC 8160 48 #define ICE_DFLT_TRAFFIC_CLASS BIT(0) 49 #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) 50 #define ICE_ETHTOOL_FWVER_LEN 32 51 #define ICE_AQ_LEN 64 52 #define ICE_MBXQ_LEN 64 53 #define ICE_MIN_MSIX 2 54 #define ICE_NO_VSI 0xffff 55 #define ICE_MAX_VSI_ALLOC 130 56 #define ICE_MAX_TXQS 2048 57 #define ICE_MAX_RXQS 2048 58 #define ICE_VSI_MAP_CONTIG 0 59 #define ICE_VSI_MAP_SCATTER 1 60 #define ICE_MAX_SCATTER_TXQS 16 61 #define ICE_MAX_SCATTER_RXQS 16 62 #define ICE_Q_WAIT_RETRY_LIMIT 10 63 #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) 64 #define ICE_MAX_LG_RSS_QS 256 65 #define ICE_MAX_SMALL_RSS_QS 8 66 #define ICE_RES_VALID_BIT 0x8000 67 #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) 68 #define ICE_INVAL_Q_INDEX 0xffff 69 #define ICE_INVAL_VFID 256 70 #define ICE_MAX_VF_COUNT 256 71 #define ICE_MAX_QS_PER_VF 256 72 #define ICE_MIN_QS_PER_VF 1 73 #define ICE_DFLT_QS_PER_VF 4 74 #define ICE_MAX_BASE_QS_PER_VF 16 75 #define ICE_MAX_INTR_PER_VF 65 76 #define ICE_MIN_INTR_PER_VF (ICE_MIN_QS_PER_VF + 1) 77 #define ICE_DFLT_INTR_PER_VF (ICE_DFLT_QS_PER_VF + 1) 78 79 #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) 80 81 #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) 82 83 #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \ 84 ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN) 85 86 #define ICE_UP_TABLE_TRANSLATE(val, i) \ 87 (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ 88 ICE_AQ_VSI_UP_TABLE_UP##i##_M) 89 90 #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) 91 #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) 92 #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) 93 94 /* Macro for each VSI in a PF */ 95 #define ice_for_each_vsi(pf, i) \ 96 for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) 97 98 /* Macros for each tx/rx ring in a VSI */ 99 #define ice_for_each_txq(vsi, i) \ 100 for ((i) = 0; (i) < (vsi)->num_txq; (i)++) 101 102 #define ice_for_each_rxq(vsi, i) \ 103 for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) 104 105 /* Macros for each allocated tx/rx ring whether used or not in a VSI */ 106 #define ice_for_each_alloc_txq(vsi, i) \ 107 for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) 108 109 #define ice_for_each_alloc_rxq(vsi, i) \ 110 for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) 111 112 struct ice_tc_info { 113 u16 qoffset; 114 u16 qcount; 115 }; 116 117 struct ice_tc_cfg { 118 u8 numtc; /* Total number of enabled TCs */ 119 u8 ena_tc; /* TX map */ 120 struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; 121 }; 122 123 struct ice_res_tracker { 124 u16 num_entries; 125 u16 search_hint; 126 u16 list[1]; 127 }; 128 129 struct ice_sw { 130 struct ice_pf *pf; 131 u16 sw_id; /* switch ID for this switch */ 132 u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ 133 }; 134 135 enum ice_state { 136 __ICE_DOWN, 137 __ICE_NEEDS_RESTART, 138 __ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ 139 __ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ 140 __ICE_PFR_REQ, /* set by driver and peers */ 141 __ICE_CORER_REQ, /* set by driver and peers */ 142 __ICE_GLOBR_REQ, /* set by driver and peers */ 143 __ICE_CORER_RECV, /* set by OICR handler */ 144 __ICE_GLOBR_RECV, /* set by OICR handler */ 145 __ICE_EMPR_RECV, /* set by OICR handler */ 146 __ICE_SUSPENDED, /* set on module remove path */ 147 __ICE_RESET_FAILED, /* set by reset/rebuild */ 148 /* When checking for the PF to be in a nominal operating state, the 149 * bits that are grouped at the beginning of the list need to be 150 * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will 151 * be checked. If you need to add a bit into consideration for nominal 152 * operating state, it must be added before 153 * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position 154 * without appropriate consideration. 155 */ 156 __ICE_STATE_NOMINAL_CHECK_BITS, 157 __ICE_ADMINQ_EVENT_PENDING, 158 __ICE_MAILBOXQ_EVENT_PENDING, 159 __ICE_MDD_EVENT_PENDING, 160 __ICE_VFLR_EVENT_PENDING, 161 __ICE_FLTR_OVERFLOW_PROMISC, 162 __ICE_VF_DIS, 163 __ICE_CFG_BUSY, 164 __ICE_SERVICE_SCHED, 165 __ICE_SERVICE_DIS, 166 __ICE_STATE_NBITS /* must be last */ 167 }; 168 169 enum ice_vsi_flags { 170 ICE_VSI_FLAG_UMAC_FLTR_CHANGED, 171 ICE_VSI_FLAG_MMAC_FLTR_CHANGED, 172 ICE_VSI_FLAG_VLAN_FLTR_CHANGED, 173 ICE_VSI_FLAG_PROMISC_CHANGED, 174 ICE_VSI_FLAG_NBITS /* must be last */ 175 }; 176 177 /* struct that defines a VSI, associated with a dev */ 178 struct ice_vsi { 179 struct net_device *netdev; 180 struct ice_sw *vsw; /* switch this VSI is on */ 181 struct ice_pf *back; /* back pointer to PF */ 182 struct ice_port_info *port_info; /* back pointer to port_info */ 183 struct ice_ring **rx_rings; /* rx ring array */ 184 struct ice_ring **tx_rings; /* tx ring array */ 185 struct ice_q_vector **q_vectors; /* q_vector array */ 186 187 irqreturn_t (*irq_handler)(int irq, void *data); 188 189 u64 tx_linearize; 190 DECLARE_BITMAP(state, __ICE_STATE_NBITS); 191 DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS); 192 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 193 unsigned int current_netdev_flags; 194 u32 tx_restart; 195 u32 tx_busy; 196 u32 rx_buf_failed; 197 u32 rx_page_failed; 198 int num_q_vectors; 199 int sw_base_vector; /* Irq base for OS reserved vectors */ 200 int hw_base_vector; /* HW (absolute) index of a vector */ 201 enum ice_vsi_type type; 202 u16 vsi_num; /* HW (absolute) index of this VSI */ 203 u16 idx; /* software index in pf->vsi[] */ 204 205 /* Interrupt thresholds */ 206 u16 work_lmt; 207 208 s16 vf_id; /* VF ID for SR-IOV VSIs */ 209 210 /* RSS config */ 211 u16 rss_table_size; /* HW RSS table size */ 212 u16 rss_size; /* Allocated RSS queues */ 213 u8 *rss_hkey_user; /* User configured hash keys */ 214 u8 *rss_lut_user; /* User configured lookup table entries */ 215 u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ 216 217 u16 max_frame; 218 u16 rx_buf_len; 219 220 struct ice_aqc_vsi_props info; /* VSI properties */ 221 222 /* VSI stats */ 223 struct rtnl_link_stats64 net_stats; 224 struct ice_eth_stats eth_stats; 225 struct ice_eth_stats eth_stats_prev; 226 227 struct list_head tmp_sync_list; /* MAC filters to be synced */ 228 struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ 229 230 u8 irqs_ready; 231 u8 current_isup; /* Sync 'link up' logging */ 232 u8 stat_offsets_loaded; 233 234 /* queue information */ 235 u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 236 u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ 237 u16 txq_map[ICE_MAX_TXQS]; /* index in pf->avail_txqs */ 238 u16 rxq_map[ICE_MAX_RXQS]; /* index in pf->avail_rxqs */ 239 u16 alloc_txq; /* Allocated Tx queues */ 240 u16 num_txq; /* Used Tx queues */ 241 u16 alloc_rxq; /* Allocated Rx queues */ 242 u16 num_rxq; /* Used Rx queues */ 243 u16 num_desc; 244 struct ice_tc_cfg tc_cfg; 245 } ____cacheline_internodealigned_in_smp; 246 247 /* struct that defines an interrupt vector */ 248 struct ice_q_vector { 249 struct ice_vsi *vsi; 250 cpumask_t affinity_mask; 251 struct napi_struct napi; 252 struct ice_ring_container rx; 253 struct ice_ring_container tx; 254 struct irq_affinity_notify affinity_notify; 255 u16 v_idx; /* index in the vsi->q_vector array. */ 256 u8 num_ring_tx; /* total number of tx rings in vector */ 257 u8 num_ring_rx; /* total number of rx rings in vector */ 258 char name[ICE_INT_NAME_STR_LEN]; 259 /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this 260 * value to the device 261 */ 262 u8 intrl; 263 } ____cacheline_internodealigned_in_smp; 264 265 enum ice_pf_flags { 266 ICE_FLAG_MSIX_ENA, 267 ICE_FLAG_FLTR_SYNC, 268 ICE_FLAG_RSS_ENA, 269 ICE_FLAG_SRIOV_ENA, 270 ICE_FLAG_SRIOV_CAPABLE, 271 ICE_PF_FLAGS_NBITS /* must be last */ 272 }; 273 274 struct ice_pf { 275 struct pci_dev *pdev; 276 277 /* OS reserved IRQ details */ 278 struct msix_entry *msix_entries; 279 struct ice_res_tracker *sw_irq_tracker; 280 281 /* HW reserved Interrupts for this PF */ 282 struct ice_res_tracker *hw_irq_tracker; 283 284 struct ice_vsi **vsi; /* VSIs created by the driver */ 285 struct ice_sw *first_sw; /* first switch created by firmware */ 286 /* Virtchnl/SR-IOV config info */ 287 struct ice_vf *vf; 288 int num_alloc_vfs; /* actual number of VFs allocated */ 289 u16 num_vfs_supported; /* num VFs supported for this PF */ 290 u16 num_vf_qps; /* num queue pairs per VF */ 291 u16 num_vf_msix; /* num vectors per VF */ 292 DECLARE_BITMAP(state, __ICE_STATE_NBITS); 293 DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS); 294 DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS); 295 DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); 296 unsigned long serv_tmr_period; 297 unsigned long serv_tmr_prev; 298 struct timer_list serv_tmr; 299 struct work_struct serv_task; 300 struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ 301 struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ 302 u32 msg_enable; 303 u32 hw_csum_rx_error; 304 u32 sw_oicr_idx; /* Other interrupt cause SW vector index */ 305 u32 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ 306 u32 hw_oicr_idx; /* Other interrupt cause vector HW index */ 307 u32 num_avail_hw_msix; /* remaining HW MSIX vectors left unclaimed */ 308 u32 num_lan_msix; /* Total MSIX vectors for base driver */ 309 u16 num_lan_tx; /* num lan tx queues setup */ 310 u16 num_lan_rx; /* num lan rx queues setup */ 311 u16 q_left_tx; /* remaining num tx queues left unclaimed */ 312 u16 q_left_rx; /* remaining num rx queues left unclaimed */ 313 u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ 314 u16 num_alloc_vsi; 315 u16 corer_count; /* Core reset count */ 316 u16 globr_count; /* Global reset count */ 317 u16 empr_count; /* EMP reset count */ 318 u16 pfr_count; /* PF reset count */ 319 320 struct ice_hw_port_stats stats; 321 struct ice_hw_port_stats stats_prev; 322 struct ice_hw hw; 323 u8 stat_prev_loaded; /* has previous stats been loaded */ 324 u32 tx_timeout_count; 325 unsigned long tx_timeout_last_recovery; 326 u32 tx_timeout_recovery_level; 327 char int_name[ICE_INT_NAME_STR_LEN]; 328 }; 329 330 struct ice_netdev_priv { 331 struct ice_vsi *vsi; 332 }; 333 334 /** 335 * ice_irq_dynamic_ena - Enable default interrupt generation settings 336 * @hw: pointer to hw struct 337 * @vsi: pointer to vsi struct, can be NULL 338 * @q_vector: pointer to q_vector, can be NULL 339 */ 340 static inline void ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, 341 struct ice_q_vector *q_vector) 342 { 343 u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx : 344 ((struct ice_pf *)hw->back)->hw_oicr_idx; 345 int itr = ICE_ITR_NONE; 346 u32 val; 347 348 /* clear the PBA here, as this function is meant to clean out all 349 * previous interrupts and enable the interrupt 350 */ 351 val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | 352 (itr << GLINT_DYN_CTL_ITR_INDX_S); 353 if (vsi) 354 if (test_bit(__ICE_DOWN, vsi->state)) 355 return; 356 wr32(hw, GLINT_DYN_CTL(vector), val); 357 } 358 359 static inline void ice_vsi_set_tc_cfg(struct ice_vsi *vsi) 360 { 361 vsi->tc_cfg.ena_tc = ICE_DFLT_TRAFFIC_CLASS; 362 vsi->tc_cfg.numtc = 1; 363 } 364 365 void ice_set_ethtool_ops(struct net_device *netdev); 366 int ice_up(struct ice_vsi *vsi); 367 int ice_down(struct ice_vsi *vsi); 368 int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 369 int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 370 void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); 371 void ice_print_link_msg(struct ice_vsi *vsi, bool isup); 372 373 #endif /* _ICE_H_ */ 374