1 /******************************************************************************* 2 * 3 * Intel Ethernet Controller XL710 Family Linux Driver 4 * Copyright(c) 2013 - 2017 Intel Corporation. 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms and conditions of the GNU General Public License, 8 * version 2, as published by the Free Software Foundation. 9 * 10 * This program is distributed in the hope it will be useful, but WITHOUT 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13 * more details. 14 * 15 * You should have received a copy of the GNU General Public License along 16 * with this program. If not, see <http://www.gnu.org/licenses/>. 17 * 18 * The full GNU General Public License is included in this distribution in 19 * the file called "COPYING". 20 * 21 * Contact Information: 22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 24 * 25 ******************************************************************************/ 26 27 #ifndef _I40E_H_ 28 #define _I40E_H_ 29 30 #include <net/tcp.h> 31 #include <net/udp.h> 32 #include <linux/types.h> 33 #include <linux/errno.h> 34 #include <linux/module.h> 35 #include <linux/pci.h> 36 #include <linux/aer.h> 37 #include <linux/netdevice.h> 38 #include <linux/ioport.h> 39 #include <linux/iommu.h> 40 #include <linux/slab.h> 41 #include <linux/list.h> 42 #include <linux/hashtable.h> 43 #include <linux/string.h> 44 #include <linux/in.h> 45 #include <linux/ip.h> 46 #include <linux/sctp.h> 47 #include <linux/pkt_sched.h> 48 #include <linux/ipv6.h> 49 #include <net/checksum.h> 50 #include <net/ip6_checksum.h> 51 #include <linux/ethtool.h> 52 #include <linux/if_vlan.h> 53 #include <linux/if_bridge.h> 54 #include <linux/clocksource.h> 55 #include <linux/net_tstamp.h> 56 #include <linux/ptp_clock_kernel.h> 57 #include "i40e_type.h" 58 #include "i40e_prototype.h" 59 #include "i40e_client.h" 60 #include <linux/avf/virtchnl.h> 61 #include "i40e_virtchnl_pf.h" 62 #include "i40e_txrx.h" 63 #include "i40e_dcb.h" 64 65 /* Useful i40e defaults */ 66 #define I40E_MAX_VEB 16 67 68 #define I40E_MAX_NUM_DESCRIPTORS 4096 69 #define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024) 70 #define I40E_DEFAULT_NUM_DESCRIPTORS 512 71 #define I40E_REQ_DESCRIPTOR_MULTIPLE 32 72 #define I40E_MIN_NUM_DESCRIPTORS 64 73 #define I40E_MIN_MSIX 2 74 #define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */ 75 #define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */ 76 /* max 16 qps */ 77 #define i40e_default_queues_per_vmdq(pf) \ 78 (((pf)->flags & I40E_FLAG_RSS_AQ_CAPABLE) ? 4 : 1) 79 #define I40E_DEFAULT_QUEUES_PER_VF 4 80 #define I40E_DEFAULT_QUEUES_PER_TC 1 /* should be a power of 2 */ 81 #define i40e_pf_get_max_q_per_tc(pf) \ 82 (((pf)->flags & I40E_FLAG_128_QP_RSS_CAPABLE) ? 128 : 64) 83 #define I40E_FDIR_RING 0 84 #define I40E_FDIR_RING_COUNT 32 85 #define I40E_MAX_AQ_BUF_SIZE 4096 86 #define I40E_AQ_LEN 256 87 #define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */ 88 #define I40E_MAX_USER_PRIORITY 8 89 #define I40E_DEFAULT_TRAFFIC_CLASS BIT(0) 90 #define I40E_DEFAULT_MSG_ENABLE 4 91 #define I40E_QUEUE_WAIT_RETRY_LIMIT 10 92 #define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16) 93 94 #define I40E_NVM_VERSION_LO_SHIFT 0 95 #define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT) 96 #define I40E_NVM_VERSION_HI_SHIFT 12 97 #define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT) 98 #define I40E_OEM_VER_BUILD_MASK 0xffff 99 #define I40E_OEM_VER_PATCH_MASK 0xff 100 #define I40E_OEM_VER_BUILD_SHIFT 8 101 #define I40E_OEM_VER_SHIFT 24 102 #define I40E_PHY_DEBUG_ALL \ 103 (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \ 104 I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW) 105 106 #define I40E_OEM_EETRACK_ID 0xffffffff 107 #define I40E_OEM_GEN_SHIFT 24 108 #define I40E_OEM_SNAP_MASK 0x00ff0000 109 #define I40E_OEM_SNAP_SHIFT 16 110 #define I40E_OEM_RELEASE_MASK 0x0000ffff 111 112 /* The values in here are decimal coded as hex as is the case in the NVM map*/ 113 #define I40E_CURRENT_NVM_VERSION_HI 0x2 114 #define I40E_CURRENT_NVM_VERSION_LO 0x40 115 116 #define I40E_RX_DESC(R, i) \ 117 (&(((union i40e_32byte_rx_desc *)((R)->desc))[i])) 118 #define I40E_TX_DESC(R, i) \ 119 (&(((struct i40e_tx_desc *)((R)->desc))[i])) 120 #define I40E_TX_CTXTDESC(R, i) \ 121 (&(((struct i40e_tx_context_desc *)((R)->desc))[i])) 122 #define I40E_TX_FDIRDESC(R, i) \ 123 (&(((struct i40e_filter_program_desc *)((R)->desc))[i])) 124 125 /* default to trying for four seconds */ 126 #define I40E_TRY_LINK_TIMEOUT (4 * HZ) 127 128 /* driver state flags */ 129 enum i40e_state_t { 130 __I40E_TESTING, 131 __I40E_CONFIG_BUSY, 132 __I40E_CONFIG_DONE, 133 __I40E_DOWN, 134 __I40E_SERVICE_SCHED, 135 __I40E_ADMINQ_EVENT_PENDING, 136 __I40E_MDD_EVENT_PENDING, 137 __I40E_VFLR_EVENT_PENDING, 138 __I40E_RESET_RECOVERY_PENDING, 139 __I40E_RESET_INTR_RECEIVED, 140 __I40E_REINIT_REQUESTED, 141 __I40E_PF_RESET_REQUESTED, 142 __I40E_CORE_RESET_REQUESTED, 143 __I40E_GLOBAL_RESET_REQUESTED, 144 __I40E_EMP_RESET_REQUESTED, 145 __I40E_EMP_RESET_INTR_RECEIVED, 146 __I40E_SUSPENDED, 147 __I40E_PTP_TX_IN_PROGRESS, 148 __I40E_BAD_EEPROM, 149 __I40E_DOWN_REQUESTED, 150 __I40E_FD_FLUSH_REQUESTED, 151 __I40E_RESET_FAILED, 152 __I40E_PORT_SUSPENDED, 153 __I40E_VF_DISABLE, 154 /* This must be last as it determines the size of the BITMAP */ 155 __I40E_STATE_SIZE__, 156 }; 157 158 /* VSI state flags */ 159 enum i40e_vsi_state_t { 160 __I40E_VSI_DOWN, 161 __I40E_VSI_NEEDS_RESTART, 162 __I40E_VSI_SYNCING_FILTERS, 163 __I40E_VSI_OVERFLOW_PROMISC, 164 __I40E_VSI_REINIT_REQUESTED, 165 __I40E_VSI_DOWN_REQUESTED, 166 /* This must be last as it determines the size of the BITMAP */ 167 __I40E_VSI_STATE_SIZE__, 168 }; 169 170 enum i40e_interrupt_policy { 171 I40E_INTERRUPT_BEST_CASE, 172 I40E_INTERRUPT_MEDIUM, 173 I40E_INTERRUPT_LOWEST 174 }; 175 176 struct i40e_lump_tracking { 177 u16 num_entries; 178 u16 search_hint; 179 u16 list[0]; 180 #define I40E_PILE_VALID_BIT 0x8000 181 #define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2) 182 }; 183 184 #define I40E_DEFAULT_ATR_SAMPLE_RATE 20 185 #define I40E_FDIR_MAX_RAW_PACKET_SIZE 512 186 #define I40E_FDIR_BUFFER_FULL_MARGIN 10 187 #define I40E_FDIR_BUFFER_HEAD_ROOM 32 188 #define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4) 189 190 #define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4) 191 #define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4) 192 #define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4) 193 194 enum i40e_fd_stat_idx { 195 I40E_FD_STAT_ATR, 196 I40E_FD_STAT_SB, 197 I40E_FD_STAT_ATR_TUNNEL, 198 I40E_FD_STAT_PF_COUNT 199 }; 200 #define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT) 201 #define I40E_FD_ATR_STAT_IDX(pf_id) \ 202 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR) 203 #define I40E_FD_SB_STAT_IDX(pf_id) \ 204 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB) 205 #define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \ 206 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL) 207 208 /* The following structure contains the data parsed from the user-defined 209 * field of the ethtool_rx_flow_spec structure. 210 */ 211 struct i40e_rx_flow_userdef { 212 bool flex_filter; 213 u16 flex_word; 214 u16 flex_offset; 215 }; 216 217 struct i40e_fdir_filter { 218 struct hlist_node fdir_node; 219 /* filter ipnut set */ 220 u8 flow_type; 221 u8 ip4_proto; 222 /* TX packet view of src and dst */ 223 __be32 dst_ip; 224 __be32 src_ip; 225 __be16 src_port; 226 __be16 dst_port; 227 __be32 sctp_v_tag; 228 229 /* Flexible data to match within the packet payload */ 230 __be16 flex_word; 231 u16 flex_offset; 232 bool flex_filter; 233 234 /* filter control */ 235 u16 q_index; 236 u8 flex_off; 237 u8 pctype; 238 u16 dest_vsi; 239 u8 dest_ctl; 240 u8 fd_status; 241 u16 cnt_index; 242 u32 fd_id; 243 }; 244 245 #define I40E_ETH_P_LLDP 0x88cc 246 247 #define I40E_DCB_PRIO_TYPE_STRICT 0 248 #define I40E_DCB_PRIO_TYPE_ETS 1 249 #define I40E_DCB_STRICT_PRIO_CREDITS 127 250 /* DCB per TC information data structure */ 251 struct i40e_tc_info { 252 u16 qoffset; /* Queue offset from base queue */ 253 u16 qcount; /* Total Queues */ 254 u8 netdev_tc; /* Netdev TC index if netdev associated */ 255 }; 256 257 /* TC configuration data structure */ 258 struct i40e_tc_configuration { 259 u8 numtc; /* Total number of enabled TCs */ 260 u8 enabled_tc; /* TC map */ 261 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS]; 262 }; 263 264 struct i40e_udp_port_config { 265 /* AdminQ command interface expects port number in Host byte order */ 266 u16 port; 267 u8 type; 268 }; 269 270 /* macros related to FLX_PIT */ 271 #define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \ 272 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \ 273 I40E_PRTQF_FLX_PIT_FSIZE_MASK) 274 #define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \ 275 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \ 276 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) 277 #define I40E_FLEX_SET_SRC_WORD(src) (((src) << \ 278 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \ 279 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) 280 #define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \ 281 I40E_FLEX_SET_FSIZE(fsize) | \ 282 I40E_FLEX_SET_SRC_WORD(src)) 283 284 #define I40E_FLEX_PIT_GET_SRC(flex) (((flex) & \ 285 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) >> \ 286 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) 287 #define I40E_FLEX_PIT_GET_DST(flex) (((flex) & \ 288 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) >> \ 289 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) 290 #define I40E_FLEX_PIT_GET_FSIZE(flex) (((flex) & \ 291 I40E_PRTQF_FLX_PIT_FSIZE_MASK) >> \ 292 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) 293 294 #define I40E_MAX_FLEX_SRC_OFFSET 0x1F 295 296 /* macros related to GLQF_ORT */ 297 #define I40E_ORT_SET_IDX(idx) (((idx) << \ 298 I40E_GLQF_ORT_PIT_INDX_SHIFT) & \ 299 I40E_GLQF_ORT_PIT_INDX_MASK) 300 301 #define I40E_ORT_SET_COUNT(count) (((count) << \ 302 I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \ 303 I40E_GLQF_ORT_FIELD_CNT_MASK) 304 305 #define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \ 306 I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \ 307 I40E_GLQF_ORT_FLX_PAYLOAD_MASK) 308 309 #define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \ 310 I40E_ORT_SET_COUNT(count) | \ 311 I40E_ORT_SET_PAYLOAD(payload)) 312 313 #define I40E_L3_GLQF_ORT_IDX 34 314 #define I40E_L4_GLQF_ORT_IDX 35 315 316 /* Flex PIT register index */ 317 #define I40E_FLEX_PIT_IDX_START_L2 0 318 #define I40E_FLEX_PIT_IDX_START_L3 3 319 #define I40E_FLEX_PIT_IDX_START_L4 6 320 321 #define I40E_FLEX_PIT_TABLE_SIZE 3 322 323 #define I40E_FLEX_DEST_UNUSED 63 324 325 #define I40E_FLEX_INDEX_ENTRIES 8 326 327 /* Flex MASK to disable all flexible entries */ 328 #define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \ 329 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \ 330 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \ 331 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK) 332 333 struct i40e_flex_pit { 334 struct list_head list; 335 u16 src_offset; 336 u8 pit_index; 337 }; 338 339 /* struct that defines the Ethernet device */ 340 struct i40e_pf { 341 struct pci_dev *pdev; 342 struct i40e_hw hw; 343 DECLARE_BITMAP(state, __I40E_STATE_SIZE__); 344 struct msix_entry *msix_entries; 345 bool fc_autoneg_status; 346 347 u16 eeprom_version; 348 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */ 349 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */ 350 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */ 351 u16 num_req_vfs; /* num VFs requested for this VF */ 352 u16 num_vf_qps; /* num queue pairs per VF */ 353 u16 num_lan_qps; /* num lan queues this PF has set up */ 354 u16 num_lan_msix; /* num queue vectors for the base PF vsi */ 355 u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */ 356 u16 num_iwarp_msix; /* num of iwarp vectors for this PF */ 357 int iwarp_base_vector; 358 int queues_left; /* queues left unclaimed */ 359 u16 alloc_rss_size; /* allocated RSS queues */ 360 u16 rss_size_max; /* HW defined max RSS queues */ 361 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */ 362 u16 num_alloc_vsi; /* num VSIs this driver supports */ 363 u8 atr_sample_rate; 364 bool wol_en; 365 366 struct hlist_head fdir_filter_list; 367 u16 fdir_pf_active_filters; 368 unsigned long fd_flush_timestamp; 369 u32 fd_flush_cnt; 370 u32 fd_add_err; 371 u32 fd_atr_cnt; 372 373 /* Book-keeping of side-band filter count per flow-type. 374 * This is used to detect and handle input set changes for 375 * respective flow-type. 376 */ 377 u16 fd_tcp4_filter_cnt; 378 u16 fd_udp4_filter_cnt; 379 u16 fd_sctp4_filter_cnt; 380 u16 fd_ip4_filter_cnt; 381 382 /* Flexible filter table values that need to be programmed into 383 * hardware, which expects L3 and L4 to be programmed separately. We 384 * need to ensure that the values are in ascended order and don't have 385 * duplicates, so we track each L3 and L4 values in separate lists. 386 */ 387 struct list_head l3_flex_pit_list; 388 struct list_head l4_flex_pit_list; 389 390 struct i40e_udp_port_config udp_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS]; 391 u16 pending_udp_bitmap; 392 393 enum i40e_interrupt_policy int_policy; 394 u16 rx_itr_default; 395 u16 tx_itr_default; 396 u32 msg_enable; 397 char int_name[I40E_INT_NAME_STR_LEN]; 398 u16 adminq_work_limit; /* num of admin receive queue desc to process */ 399 unsigned long service_timer_period; 400 unsigned long service_timer_previous; 401 struct timer_list service_timer; 402 struct work_struct service_task; 403 404 u64 flags; 405 #define I40E_FLAG_RX_CSUM_ENABLED BIT_ULL(1) 406 #define I40E_FLAG_MSI_ENABLED BIT_ULL(2) 407 #define I40E_FLAG_MSIX_ENABLED BIT_ULL(3) 408 #define I40E_FLAG_HW_ATR_EVICT_ENABLED BIT_ULL(4) 409 #define I40E_FLAG_RSS_ENABLED BIT_ULL(6) 410 #define I40E_FLAG_VMDQ_ENABLED BIT_ULL(7) 411 #define I40E_FLAG_IWARP_ENABLED BIT_ULL(10) 412 #define I40E_FLAG_FILTER_SYNC BIT_ULL(15) 413 #define I40E_FLAG_SERVICE_CLIENT_REQUESTED BIT_ULL(16) 414 #define I40E_FLAG_SRIOV_ENABLED BIT_ULL(19) 415 #define I40E_FLAG_DCB_ENABLED BIT_ULL(20) 416 #define I40E_FLAG_FD_SB_ENABLED BIT_ULL(21) 417 #define I40E_FLAG_FD_ATR_ENABLED BIT_ULL(22) 418 #define I40E_FLAG_FD_SB_AUTO_DISABLED BIT_ULL(23) 419 #define I40E_FLAG_FD_ATR_AUTO_DISABLED BIT_ULL(24) 420 #define I40E_FLAG_PTP BIT_ULL(25) 421 #define I40E_FLAG_MFP_ENABLED BIT_ULL(26) 422 #define I40E_FLAG_UDP_FILTER_SYNC BIT_ULL(27) 423 #define I40E_FLAG_PORT_ID_VALID BIT_ULL(28) 424 #define I40E_FLAG_DCB_CAPABLE BIT_ULL(29) 425 #define I40E_FLAG_RSS_AQ_CAPABLE BIT_ULL(31) 426 #define I40E_FLAG_HW_ATR_EVICT_CAPABLE BIT_ULL(32) 427 #define I40E_FLAG_OUTER_UDP_CSUM_CAPABLE BIT_ULL(33) 428 #define I40E_FLAG_128_QP_RSS_CAPABLE BIT_ULL(34) 429 #define I40E_FLAG_WB_ON_ITR_CAPABLE BIT_ULL(35) 430 #define I40E_FLAG_VEB_STATS_ENABLED BIT_ULL(37) 431 #define I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT_ULL(38) 432 #define I40E_FLAG_LINK_POLLING_ENABLED BIT_ULL(39) 433 #define I40E_FLAG_VEB_MODE_ENABLED BIT_ULL(40) 434 #define I40E_FLAG_GENEVE_OFFLOAD_CAPABLE BIT_ULL(41) 435 #define I40E_FLAG_NO_PCI_LINK_CHECK BIT_ULL(42) 436 #define I40E_FLAG_100M_SGMII_CAPABLE BIT_ULL(43) 437 #define I40E_FLAG_RESTART_AUTONEG BIT_ULL(44) 438 #define I40E_FLAG_NO_DCB_SUPPORT BIT_ULL(45) 439 #define I40E_FLAG_USE_SET_LLDP_MIB BIT_ULL(46) 440 #define I40E_FLAG_STOP_FW_LLDP BIT_ULL(47) 441 #define I40E_FLAG_PHY_CONTROLS_LEDS BIT_ULL(48) 442 #define I40E_FLAG_PF_MAC BIT_ULL(50) 443 #define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT_ULL(51) 444 #define I40E_FLAG_HAVE_CRT_RETIMER BIT_ULL(52) 445 #define I40E_FLAG_PTP_L4_CAPABLE BIT_ULL(53) 446 #define I40E_FLAG_CLIENT_RESET BIT_ULL(54) 447 #define I40E_FLAG_TEMP_LINK_POLLING BIT_ULL(55) 448 #define I40E_FLAG_CLIENT_L2_CHANGE BIT_ULL(56) 449 #define I40E_FLAG_WOL_MC_MAGIC_PKT_WAKE BIT_ULL(57) 450 #define I40E_FLAG_LEGACY_RX BIT_ULL(58) 451 452 struct i40e_client_instance *cinst; 453 bool stat_offsets_loaded; 454 struct i40e_hw_port_stats stats; 455 struct i40e_hw_port_stats stats_offsets; 456 u32 tx_timeout_count; 457 u32 tx_timeout_recovery_level; 458 unsigned long tx_timeout_last_recovery; 459 u32 tx_sluggish_count; 460 u32 hw_csum_rx_error; 461 u32 led_status; 462 u16 corer_count; /* Core reset count */ 463 u16 globr_count; /* Global reset count */ 464 u16 empr_count; /* EMP reset count */ 465 u16 pfr_count; /* PF reset count */ 466 u16 sw_int_count; /* SW interrupt count */ 467 468 struct mutex switch_mutex; 469 u16 lan_vsi; /* our default LAN VSI */ 470 u16 lan_veb; /* initial relay, if exists */ 471 #define I40E_NO_VEB 0xffff 472 #define I40E_NO_VSI 0xffff 473 u16 next_vsi; /* Next unallocated VSI - 0-based! */ 474 struct i40e_vsi **vsi; 475 struct i40e_veb *veb[I40E_MAX_VEB]; 476 477 struct i40e_lump_tracking *qp_pile; 478 struct i40e_lump_tracking *irq_pile; 479 480 /* switch config info */ 481 u16 pf_seid; 482 u16 main_vsi_seid; 483 u16 mac_seid; 484 struct kobject *switch_kobj; 485 #ifdef CONFIG_DEBUG_FS 486 struct dentry *i40e_dbg_pf; 487 #endif /* CONFIG_DEBUG_FS */ 488 bool cur_promisc; 489 490 u16 instance; /* A unique number per i40e_pf instance in the system */ 491 492 /* sr-iov config info */ 493 struct i40e_vf *vf; 494 int num_alloc_vfs; /* actual number of VFs allocated */ 495 u32 vf_aq_requests; 496 u32 arq_overflows; /* Not fatal, possibly indicative of problems */ 497 498 /* DCBx/DCBNL capability for PF that indicates 499 * whether DCBx is managed by firmware or host 500 * based agent (LLDPAD). Also, indicates what 501 * flavor of DCBx protocol (IEEE/CEE) is supported 502 * by the device. For now we're supporting IEEE 503 * mode only. 504 */ 505 u16 dcbx_cap; 506 507 struct i40e_filter_control_settings filter_settings; 508 509 struct ptp_clock *ptp_clock; 510 struct ptp_clock_info ptp_caps; 511 struct sk_buff *ptp_tx_skb; 512 unsigned long ptp_tx_start; 513 struct hwtstamp_config tstamp_config; 514 struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */ 515 u64 ptp_base_adj; 516 u32 tx_hwtstamp_timeouts; 517 u32 tx_hwtstamp_skipped; 518 u32 rx_hwtstamp_cleared; 519 u32 latch_event_flags; 520 spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */ 521 unsigned long latch_events[4]; 522 bool ptp_tx; 523 bool ptp_rx; 524 u16 rss_table_size; /* HW RSS table size */ 525 u32 max_bw; 526 u32 min_bw; 527 528 u32 ioremap_len; 529 u32 fd_inv; 530 u16 phy_led_val; 531 }; 532 533 /** 534 * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key 535 * @macaddr: the MAC Address as the base key 536 * 537 * Simply copies the address and returns it as a u64 for hashing 538 **/ 539 static inline u64 i40e_addr_to_hkey(const u8 *macaddr) 540 { 541 u64 key = 0; 542 543 ether_addr_copy((u8 *)&key, macaddr); 544 return key; 545 } 546 547 enum i40e_filter_state { 548 I40E_FILTER_INVALID = 0, /* Invalid state */ 549 I40E_FILTER_NEW, /* New, not sent to FW yet */ 550 I40E_FILTER_ACTIVE, /* Added to switch by FW */ 551 I40E_FILTER_FAILED, /* Rejected by FW */ 552 I40E_FILTER_REMOVE, /* To be removed */ 553 /* There is no 'removed' state; the filter struct is freed */ 554 }; 555 struct i40e_mac_filter { 556 struct hlist_node hlist; 557 u8 macaddr[ETH_ALEN]; 558 #define I40E_VLAN_ANY -1 559 s16 vlan; 560 enum i40e_filter_state state; 561 }; 562 563 /* Wrapper structure to keep track of filters while we are preparing to send 564 * firmware commands. We cannot send firmware commands while holding a 565 * spinlock, since it might sleep. To avoid this, we wrap the added filters in 566 * a separate structure, which will track the state change and update the real 567 * filter while under lock. We can't simply hold the filters in a separate 568 * list, as this opens a window for a race condition when adding new MAC 569 * addresses to all VLANs, or when adding new VLANs to all MAC addresses. 570 */ 571 struct i40e_new_mac_filter { 572 struct hlist_node hlist; 573 struct i40e_mac_filter *f; 574 575 /* Track future changes to state separately */ 576 enum i40e_filter_state state; 577 }; 578 579 struct i40e_veb { 580 struct i40e_pf *pf; 581 u16 idx; 582 u16 veb_idx; /* index of VEB parent */ 583 u16 seid; 584 u16 uplink_seid; 585 u16 stats_idx; /* index of VEB parent */ 586 u8 enabled_tc; 587 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */ 588 u16 flags; 589 u16 bw_limit; 590 u8 bw_max_quanta; 591 bool is_abs_credits; 592 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS]; 593 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS]; 594 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS]; 595 struct kobject *kobj; 596 bool stat_offsets_loaded; 597 struct i40e_eth_stats stats; 598 struct i40e_eth_stats stats_offsets; 599 struct i40e_veb_tc_stats tc_stats; 600 struct i40e_veb_tc_stats tc_stats_offsets; 601 }; 602 603 /* struct that defines a VSI, associated with a dev */ 604 struct i40e_vsi { 605 struct net_device *netdev; 606 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 607 bool netdev_registered; 608 bool stat_offsets_loaded; 609 610 u32 current_netdev_flags; 611 DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__); 612 #define I40E_VSI_FLAG_FILTER_CHANGED BIT(0) 613 #define I40E_VSI_FLAG_VEB_OWNER BIT(1) 614 unsigned long flags; 615 616 /* Per VSI lock to protect elements/hash (MAC filter) */ 617 spinlock_t mac_filter_hash_lock; 618 /* Fixed size hash table with 2^8 buckets for MAC filters */ 619 DECLARE_HASHTABLE(mac_filter_hash, 8); 620 bool has_vlan_filter; 621 622 /* VSI stats */ 623 struct rtnl_link_stats64 net_stats; 624 struct rtnl_link_stats64 net_stats_offsets; 625 struct i40e_eth_stats eth_stats; 626 struct i40e_eth_stats eth_stats_offsets; 627 u32 tx_restart; 628 u32 tx_busy; 629 u64 tx_linearize; 630 u64 tx_force_wb; 631 u32 rx_buf_failed; 632 u32 rx_page_failed; 633 634 /* These are containers of ring pointers, allocated at run-time */ 635 struct i40e_ring **rx_rings; 636 struct i40e_ring **tx_rings; 637 struct i40e_ring **xdp_rings; /* XDP Tx rings */ 638 639 u32 active_filters; 640 u32 promisc_threshold; 641 642 u16 work_limit; 643 u16 int_rate_limit; /* value in usecs */ 644 645 u16 rss_table_size; /* HW RSS table size */ 646 u16 rss_size; /* Allocated RSS queues */ 647 u8 *rss_hkey_user; /* User configured hash keys */ 648 u8 *rss_lut_user; /* User configured lookup table entries */ 649 650 651 u16 max_frame; 652 u16 rx_buf_len; 653 654 struct bpf_prog *xdp_prog; 655 656 /* List of q_vectors allocated to this VSI */ 657 struct i40e_q_vector **q_vectors; 658 int num_q_vectors; 659 int base_vector; 660 bool irqs_ready; 661 662 u16 seid; /* HW index of this VSI (absolute index) */ 663 u16 id; /* VSI number */ 664 u16 uplink_seid; 665 666 u16 base_queue; /* vsi's first queue in hw array */ 667 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */ 668 u16 req_queue_pairs; /* User requested queue pairs */ 669 u16 num_queue_pairs; /* Used tx and rx pairs */ 670 u16 num_desc; 671 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */ 672 s16 vf_id; /* Virtual function ID for SRIOV VSIs */ 673 674 struct i40e_tc_configuration tc_config; 675 struct i40e_aqc_vsi_properties_data info; 676 677 /* VSI BW limit (absolute across all TCs) */ 678 u16 bw_limit; /* VSI BW Limit (0 = disabled) */ 679 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */ 680 681 /* Relative TC credits across VSIs */ 682 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS]; 683 /* TC BW limit credits within VSI */ 684 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS]; 685 /* TC BW limit max quanta within VSI */ 686 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS]; 687 688 struct i40e_pf *back; /* Backreference to associated PF */ 689 u16 idx; /* index in pf->vsi[] */ 690 u16 veb_idx; /* index of VEB parent */ 691 struct kobject *kobj; /* sysfs object */ 692 bool current_isup; /* Sync 'link up' logging */ 693 enum i40e_aq_link_speed current_speed; /* Sync link speed logging */ 694 695 void *priv; /* client driver data reference. */ 696 697 /* VSI specific handlers */ 698 irqreturn_t (*irq_handler)(int irq, void *data); 699 } ____cacheline_internodealigned_in_smp; 700 701 struct i40e_netdev_priv { 702 struct i40e_vsi *vsi; 703 }; 704 705 /* struct that defines an interrupt vector */ 706 struct i40e_q_vector { 707 struct i40e_vsi *vsi; 708 709 u16 v_idx; /* index in the vsi->q_vector array. */ 710 u16 reg_idx; /* register index of the interrupt */ 711 712 struct napi_struct napi; 713 714 struct i40e_ring_container rx; 715 struct i40e_ring_container tx; 716 717 u8 num_ringpairs; /* total number of ring pairs in vector */ 718 719 cpumask_t affinity_mask; 720 struct irq_affinity_notify affinity_notify; 721 722 struct rcu_head rcu; /* to avoid race with update stats on free */ 723 char name[I40E_INT_NAME_STR_LEN]; 724 bool arm_wb_state; 725 #define ITR_COUNTDOWN_START 100 726 u8 itr_countdown; /* when 0 should adjust ITR */ 727 } ____cacheline_internodealigned_in_smp; 728 729 /* lan device */ 730 struct i40e_device { 731 struct list_head list; 732 struct i40e_pf *pf; 733 }; 734 735 /** 736 * i40e_nvm_version_str - format the NVM version strings 737 * @hw: ptr to the hardware info 738 **/ 739 static inline char *i40e_nvm_version_str(struct i40e_hw *hw) 740 { 741 static char buf[32]; 742 u32 full_ver; 743 744 full_ver = hw->nvm.oem_ver; 745 746 if (hw->nvm.eetrack == I40E_OEM_EETRACK_ID) { 747 u8 gen, snap; 748 u16 release; 749 750 gen = (u8)(full_ver >> I40E_OEM_GEN_SHIFT); 751 snap = (u8)((full_ver & I40E_OEM_SNAP_MASK) >> 752 I40E_OEM_SNAP_SHIFT); 753 release = (u16)(full_ver & I40E_OEM_RELEASE_MASK); 754 755 snprintf(buf, sizeof(buf), "%x.%x.%x", gen, snap, release); 756 } else { 757 u8 ver, patch; 758 u16 build; 759 760 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT); 761 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) & 762 I40E_OEM_VER_BUILD_MASK); 763 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK); 764 765 snprintf(buf, sizeof(buf), 766 "%x.%02x 0x%x %d.%d.%d", 767 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >> 768 I40E_NVM_VERSION_HI_SHIFT, 769 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >> 770 I40E_NVM_VERSION_LO_SHIFT, 771 hw->nvm.eetrack, ver, build, patch); 772 } 773 774 return buf; 775 } 776 777 /** 778 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev 779 * @netdev: the corresponding netdev 780 * 781 * Return the PF struct for the given netdev 782 **/ 783 static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev) 784 { 785 struct i40e_netdev_priv *np = netdev_priv(netdev); 786 struct i40e_vsi *vsi = np->vsi; 787 788 return vsi->back; 789 } 790 791 static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi, 792 irqreturn_t (*irq_handler)(int, void *)) 793 { 794 vsi->irq_handler = irq_handler; 795 } 796 797 /** 798 * i40e_get_fd_cnt_all - get the total FD filter space available 799 * @pf: pointer to the PF struct 800 **/ 801 static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf) 802 { 803 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count; 804 } 805 806 /** 807 * i40e_read_fd_input_set - reads value of flow director input set register 808 * @pf: pointer to the PF struct 809 * @addr: register addr 810 * 811 * This function reads value of flow director input set register 812 * specified by 'addr' (which is specific to flow-type) 813 **/ 814 static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr) 815 { 816 u64 val; 817 818 val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1)); 819 val <<= 32; 820 val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0)); 821 822 return val; 823 } 824 825 /** 826 * i40e_write_fd_input_set - writes value into flow director input set register 827 * @pf: pointer to the PF struct 828 * @addr: register addr 829 * @val: value to be written 830 * 831 * This function writes specified value to the register specified by 'addr'. 832 * This register is input set register based on flow-type. 833 **/ 834 static inline void i40e_write_fd_input_set(struct i40e_pf *pf, 835 u16 addr, u64 val) 836 { 837 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1), 838 (u32)(val >> 32)); 839 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0), 840 (u32)(val & 0xFFFFFFFFULL)); 841 } 842 843 /* needed by i40e_ethtool.c */ 844 int i40e_up(struct i40e_vsi *vsi); 845 void i40e_down(struct i40e_vsi *vsi); 846 extern const char i40e_driver_name[]; 847 extern const char i40e_driver_version_str[]; 848 void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags); 849 void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired); 850 int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 851 int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); 852 void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut, 853 u16 rss_table_size, u16 rss_size); 854 struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id); 855 /** 856 * i40e_find_vsi_by_type - Find and return Flow Director VSI 857 * @pf: PF to search for VSI 858 * @type: Value indicating type of VSI we are looking for 859 **/ 860 static inline struct i40e_vsi * 861 i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type) 862 { 863 int i; 864 865 for (i = 0; i < pf->num_alloc_vsi; i++) { 866 struct i40e_vsi *vsi = pf->vsi[i]; 867 868 if (vsi && vsi->type == type) 869 return vsi; 870 } 871 872 return NULL; 873 } 874 void i40e_update_stats(struct i40e_vsi *vsi); 875 void i40e_update_eth_stats(struct i40e_vsi *vsi); 876 struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi); 877 int i40e_fetch_switch_configuration(struct i40e_pf *pf, 878 bool printconfig); 879 880 int i40e_add_del_fdir(struct i40e_vsi *vsi, 881 struct i40e_fdir_filter *input, bool add); 882 void i40e_fdir_check_and_reenable(struct i40e_pf *pf); 883 u32 i40e_get_current_fd_count(struct i40e_pf *pf); 884 u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf); 885 u32 i40e_get_current_atr_cnt(struct i40e_pf *pf); 886 u32 i40e_get_global_fd_count(struct i40e_pf *pf); 887 bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features); 888 void i40e_set_ethtool_ops(struct net_device *netdev); 889 struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi, 890 const u8 *macaddr, s16 vlan); 891 void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f); 892 void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan); 893 int i40e_sync_vsi_filters(struct i40e_vsi *vsi); 894 struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type, 895 u16 uplink, u32 param1); 896 int i40e_vsi_release(struct i40e_vsi *vsi); 897 void i40e_service_event_schedule(struct i40e_pf *pf); 898 void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id, 899 u8 *msg, u16 len); 900 901 int i40e_vsi_start_rings(struct i40e_vsi *vsi); 902 void i40e_vsi_stop_rings(struct i40e_vsi *vsi); 903 void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi); 904 int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi); 905 int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count); 906 struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid, 907 u16 downlink_seid, u8 enabled_tc); 908 void i40e_veb_release(struct i40e_veb *veb); 909 910 int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc); 911 int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid); 912 void i40e_vsi_remove_pvid(struct i40e_vsi *vsi); 913 void i40e_vsi_reset_stats(struct i40e_vsi *vsi); 914 void i40e_pf_reset_stats(struct i40e_pf *pf); 915 #ifdef CONFIG_DEBUG_FS 916 void i40e_dbg_pf_init(struct i40e_pf *pf); 917 void i40e_dbg_pf_exit(struct i40e_pf *pf); 918 void i40e_dbg_init(void); 919 void i40e_dbg_exit(void); 920 #else 921 static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {} 922 static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {} 923 static inline void i40e_dbg_init(void) {} 924 static inline void i40e_dbg_exit(void) {} 925 #endif /* CONFIG_DEBUG_FS*/ 926 /* needed by client drivers */ 927 int i40e_lan_add_device(struct i40e_pf *pf); 928 int i40e_lan_del_device(struct i40e_pf *pf); 929 void i40e_client_subtask(struct i40e_pf *pf); 930 void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi); 931 void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset); 932 void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs); 933 void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id); 934 int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id); 935 /** 936 * i40e_irq_dynamic_enable - Enable default interrupt generation settings 937 * @vsi: pointer to a vsi 938 * @vector: enable a particular Hw Interrupt vector, without base_vector 939 **/ 940 static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector) 941 { 942 struct i40e_pf *pf = vsi->back; 943 struct i40e_hw *hw = &pf->hw; 944 u32 val; 945 946 /* definitely clear the PBA here, as this function is meant to 947 * clean out all previous interrupts AND enable the interrupt 948 */ 949 val = I40E_PFINT_DYN_CTLN_INTENA_MASK | 950 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK | 951 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT); 952 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val); 953 /* skip the flush */ 954 } 955 956 void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf); 957 void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf, bool clearpba); 958 int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd); 959 int i40e_open(struct net_device *netdev); 960 int i40e_close(struct net_device *netdev); 961 int i40e_vsi_open(struct i40e_vsi *vsi); 962 void i40e_vlan_stripping_disable(struct i40e_vsi *vsi); 963 int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid); 964 int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid); 965 void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid); 966 void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid); 967 struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi, 968 const u8 *macaddr); 969 int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr); 970 bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi); 971 struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr); 972 void i40e_vlan_stripping_enable(struct i40e_vsi *vsi); 973 #ifdef CONFIG_I40E_DCB 974 void i40e_dcbnl_flush_apps(struct i40e_pf *pf, 975 struct i40e_dcbx_config *old_cfg, 976 struct i40e_dcbx_config *new_cfg); 977 void i40e_dcbnl_set_all(struct i40e_vsi *vsi); 978 void i40e_dcbnl_setup(struct i40e_vsi *vsi); 979 bool i40e_dcb_need_reconfig(struct i40e_pf *pf, 980 struct i40e_dcbx_config *old_cfg, 981 struct i40e_dcbx_config *new_cfg); 982 #endif /* CONFIG_I40E_DCB */ 983 void i40e_ptp_rx_hang(struct i40e_pf *pf); 984 void i40e_ptp_tx_hang(struct i40e_pf *pf); 985 void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf); 986 void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index); 987 void i40e_ptp_set_increment(struct i40e_pf *pf); 988 int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr); 989 int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr); 990 void i40e_ptp_init(struct i40e_pf *pf); 991 void i40e_ptp_stop(struct i40e_pf *pf); 992 int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi); 993 i40e_status i40e_get_partition_bw_setting(struct i40e_pf *pf); 994 i40e_status i40e_set_partition_bw_setting(struct i40e_pf *pf); 995 i40e_status i40e_commit_partition_bw_setting(struct i40e_pf *pf); 996 void i40e_print_link_message(struct i40e_vsi *vsi, bool isup); 997 998 static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi) 999 { 1000 return !!vsi->xdp_prog; 1001 } 1002 #endif /* _I40E_H_ */ 1003