1 /* SPDX-License-Identifier: GPL-2.0 */
2 /* Copyright(c) 2013 - 2018 Intel Corporation. */
3 
4 #ifndef _I40E_H_
5 #define _I40E_H_
6 
7 #include <net/tcp.h>
8 #include <net/udp.h>
9 #include <linux/types.h>
10 #include <linux/errno.h>
11 #include <linux/module.h>
12 #include <linux/pci.h>
13 #include <linux/aer.h>
14 #include <linux/netdevice.h>
15 #include <linux/ioport.h>
16 #include <linux/iommu.h>
17 #include <linux/slab.h>
18 #include <linux/list.h>
19 #include <linux/hashtable.h>
20 #include <linux/string.h>
21 #include <linux/in.h>
22 #include <linux/ip.h>
23 #include <linux/sctp.h>
24 #include <linux/pkt_sched.h>
25 #include <linux/ipv6.h>
26 #include <net/checksum.h>
27 #include <net/ip6_checksum.h>
28 #include <linux/ethtool.h>
29 #include <linux/if_vlan.h>
30 #include <linux/if_bridge.h>
31 #include <linux/clocksource.h>
32 #include <linux/net_tstamp.h>
33 #include <linux/ptp_clock_kernel.h>
34 #include <net/pkt_cls.h>
35 #include <net/tc_act/tc_gact.h>
36 #include <net/tc_act/tc_mirred.h>
37 #include <net/xdp_sock.h>
38 #include "i40e_type.h"
39 #include "i40e_prototype.h"
40 #include "i40e_client.h"
41 #include <linux/avf/virtchnl.h>
42 #include "i40e_virtchnl_pf.h"
43 #include "i40e_txrx.h"
44 #include "i40e_dcb.h"
45 
46 /* Useful i40e defaults */
47 #define I40E_MAX_VEB			16
48 
49 #define I40E_MAX_NUM_DESCRIPTORS	4096
50 #define I40E_MAX_CSR_SPACE		(4 * 1024 * 1024 - 64 * 1024)
51 #define I40E_DEFAULT_NUM_DESCRIPTORS	512
52 #define I40E_REQ_DESCRIPTOR_MULTIPLE	32
53 #define I40E_MIN_NUM_DESCRIPTORS	64
54 #define I40E_MIN_MSIX			2
55 #define I40E_DEFAULT_NUM_VMDQ_VSI	8 /* max 256 VSIs */
56 #define I40E_MIN_VSI_ALLOC		83 /* LAN, ATR, FCOE, 64 VF */
57 /* max 16 qps */
58 #define i40e_default_queues_per_vmdq(pf) \
59 		(((pf)->hw_features & I40E_HW_RSS_AQ_CAPABLE) ? 4 : 1)
60 #define I40E_DEFAULT_QUEUES_PER_VF	4
61 #define I40E_MAX_VF_QUEUES		16
62 #define I40E_DEFAULT_QUEUES_PER_TC	1 /* should be a power of 2 */
63 #define i40e_pf_get_max_q_per_tc(pf) \
64 		(((pf)->hw_features & I40E_HW_128_QP_RSS_CAPABLE) ? 128 : 64)
65 #define I40E_FDIR_RING			0
66 #define I40E_FDIR_RING_COUNT		32
67 #define I40E_MAX_AQ_BUF_SIZE		4096
68 #define I40E_AQ_LEN			256
69 #define I40E_AQ_WORK_LIMIT		66 /* max number of VFs + a little */
70 #define I40E_MAX_USER_PRIORITY		8
71 #define I40E_DEFAULT_TRAFFIC_CLASS	BIT(0)
72 #define I40E_DEFAULT_MSG_ENABLE		4
73 #define I40E_QUEUE_WAIT_RETRY_LIMIT	10
74 #define I40E_INT_NAME_STR_LEN		(IFNAMSIZ + 16)
75 
76 #define I40E_NVM_VERSION_LO_SHIFT	0
77 #define I40E_NVM_VERSION_LO_MASK	(0xff << I40E_NVM_VERSION_LO_SHIFT)
78 #define I40E_NVM_VERSION_HI_SHIFT	12
79 #define I40E_NVM_VERSION_HI_MASK	(0xf << I40E_NVM_VERSION_HI_SHIFT)
80 #define I40E_OEM_VER_BUILD_MASK		0xffff
81 #define I40E_OEM_VER_PATCH_MASK		0xff
82 #define I40E_OEM_VER_BUILD_SHIFT	8
83 #define I40E_OEM_VER_SHIFT		24
84 #define I40E_PHY_DEBUG_ALL \
85 	(I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
86 	I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
87 
88 #define I40E_OEM_EETRACK_ID		0xffffffff
89 #define I40E_OEM_GEN_SHIFT		24
90 #define I40E_OEM_SNAP_MASK		0x00ff0000
91 #define I40E_OEM_SNAP_SHIFT		16
92 #define I40E_OEM_RELEASE_MASK		0x0000ffff
93 
94 /* The values in here are decimal coded as hex as is the case in the NVM map*/
95 #define I40E_CURRENT_NVM_VERSION_HI	0x2
96 #define I40E_CURRENT_NVM_VERSION_LO	0x40
97 
98 #define I40E_RX_DESC(R, i)	\
99 	(&(((union i40e_32byte_rx_desc *)((R)->desc))[i]))
100 #define I40E_TX_DESC(R, i)	\
101 	(&(((struct i40e_tx_desc *)((R)->desc))[i]))
102 #define I40E_TX_CTXTDESC(R, i)	\
103 	(&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
104 #define I40E_TX_FDIRDESC(R, i)	\
105 	(&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
106 
107 /* default to trying for four seconds */
108 #define I40E_TRY_LINK_TIMEOUT	(4 * HZ)
109 
110 /* BW rate limiting */
111 #define I40E_BW_CREDIT_DIVISOR		50 /* 50Mbps per BW credit */
112 #define I40E_BW_MBPS_DIVISOR		125000 /* rate / (1000000 / 8) Mbps */
113 #define I40E_MAX_BW_INACTIVE_ACCUM	4 /* accumulate 4 credits max */
114 
115 /* driver state flags */
116 enum i40e_state_t {
117 	__I40E_TESTING,
118 	__I40E_CONFIG_BUSY,
119 	__I40E_CONFIG_DONE,
120 	__I40E_DOWN,
121 	__I40E_SERVICE_SCHED,
122 	__I40E_ADMINQ_EVENT_PENDING,
123 	__I40E_MDD_EVENT_PENDING,
124 	__I40E_VFLR_EVENT_PENDING,
125 	__I40E_RESET_RECOVERY_PENDING,
126 	__I40E_TIMEOUT_RECOVERY_PENDING,
127 	__I40E_MISC_IRQ_REQUESTED,
128 	__I40E_RESET_INTR_RECEIVED,
129 	__I40E_REINIT_REQUESTED,
130 	__I40E_PF_RESET_REQUESTED,
131 	__I40E_CORE_RESET_REQUESTED,
132 	__I40E_GLOBAL_RESET_REQUESTED,
133 	__I40E_EMP_RESET_REQUESTED,
134 	__I40E_EMP_RESET_INTR_RECEIVED,
135 	__I40E_SUSPENDED,
136 	__I40E_PTP_TX_IN_PROGRESS,
137 	__I40E_BAD_EEPROM,
138 	__I40E_DOWN_REQUESTED,
139 	__I40E_FD_FLUSH_REQUESTED,
140 	__I40E_FD_ATR_AUTO_DISABLED,
141 	__I40E_FD_SB_AUTO_DISABLED,
142 	__I40E_RESET_FAILED,
143 	__I40E_PORT_SUSPENDED,
144 	__I40E_VF_DISABLE,
145 	__I40E_MACVLAN_SYNC_PENDING,
146 	__I40E_UDP_FILTER_SYNC_PENDING,
147 	__I40E_TEMP_LINK_POLLING,
148 	__I40E_CLIENT_SERVICE_REQUESTED,
149 	__I40E_CLIENT_L2_CHANGE,
150 	__I40E_CLIENT_RESET,
151 	__I40E_VIRTCHNL_OP_PENDING,
152 	__I40E_RECOVERY_MODE,
153 	/* This must be last as it determines the size of the BITMAP */
154 	__I40E_STATE_SIZE__,
155 };
156 
157 #define I40E_PF_RESET_FLAG	BIT_ULL(__I40E_PF_RESET_REQUESTED)
158 
159 /* VSI state flags */
160 enum i40e_vsi_state_t {
161 	__I40E_VSI_DOWN,
162 	__I40E_VSI_NEEDS_RESTART,
163 	__I40E_VSI_SYNCING_FILTERS,
164 	__I40E_VSI_OVERFLOW_PROMISC,
165 	__I40E_VSI_REINIT_REQUESTED,
166 	__I40E_VSI_DOWN_REQUESTED,
167 	/* This must be last as it determines the size of the BITMAP */
168 	__I40E_VSI_STATE_SIZE__,
169 };
170 
171 enum i40e_interrupt_policy {
172 	I40E_INTERRUPT_BEST_CASE,
173 	I40E_INTERRUPT_MEDIUM,
174 	I40E_INTERRUPT_LOWEST
175 };
176 
177 struct i40e_lump_tracking {
178 	u16 num_entries;
179 	u16 search_hint;
180 	u16 list[0];
181 #define I40E_PILE_VALID_BIT  0x8000
182 #define I40E_IWARP_IRQ_PILE_ID  (I40E_PILE_VALID_BIT - 2)
183 };
184 
185 #define I40E_DEFAULT_ATR_SAMPLE_RATE	20
186 #define I40E_FDIR_MAX_RAW_PACKET_SIZE	512
187 #define I40E_FDIR_BUFFER_FULL_MARGIN	10
188 #define I40E_FDIR_BUFFER_HEAD_ROOM	32
189 #define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
190 
191 #define I40E_HKEY_ARRAY_SIZE	((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
192 #define I40E_HLUT_ARRAY_SIZE	((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
193 #define I40E_VF_HLUT_ARRAY_SIZE	((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
194 
195 enum i40e_fd_stat_idx {
196 	I40E_FD_STAT_ATR,
197 	I40E_FD_STAT_SB,
198 	I40E_FD_STAT_ATR_TUNNEL,
199 	I40E_FD_STAT_PF_COUNT
200 };
201 #define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
202 #define I40E_FD_ATR_STAT_IDX(pf_id) \
203 			(I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
204 #define I40E_FD_SB_STAT_IDX(pf_id)  \
205 			(I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
206 #define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
207 			(I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
208 
209 /* The following structure contains the data parsed from the user-defined
210  * field of the ethtool_rx_flow_spec structure.
211  */
212 struct i40e_rx_flow_userdef {
213 	bool flex_filter;
214 	u16 flex_word;
215 	u16 flex_offset;
216 };
217 
218 struct i40e_fdir_filter {
219 	struct hlist_node fdir_node;
220 	/* filter ipnut set */
221 	u8 flow_type;
222 	u8 ip4_proto;
223 	/* TX packet view of src and dst */
224 	__be32 dst_ip;
225 	__be32 src_ip;
226 	__be16 src_port;
227 	__be16 dst_port;
228 	__be32 sctp_v_tag;
229 
230 	/* Flexible data to match within the packet payload */
231 	__be16 flex_word;
232 	u16 flex_offset;
233 	bool flex_filter;
234 
235 	/* filter control */
236 	u16 q_index;
237 	u8  flex_off;
238 	u8  pctype;
239 	u16 dest_vsi;
240 	u8  dest_ctl;
241 	u8  fd_status;
242 	u16 cnt_index;
243 	u32 fd_id;
244 };
245 
246 #define I40E_CLOUD_FIELD_OMAC	0x01
247 #define I40E_CLOUD_FIELD_IMAC	0x02
248 #define I40E_CLOUD_FIELD_IVLAN	0x04
249 #define I40E_CLOUD_FIELD_TEN_ID	0x08
250 #define I40E_CLOUD_FIELD_IIP	0x10
251 
252 #define I40E_CLOUD_FILTER_FLAGS_OMAC	I40E_CLOUD_FIELD_OMAC
253 #define I40E_CLOUD_FILTER_FLAGS_IMAC	I40E_CLOUD_FIELD_IMAC
254 #define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN	(I40E_CLOUD_FIELD_IMAC | \
255 						 I40E_CLOUD_FIELD_IVLAN)
256 #define I40E_CLOUD_FILTER_FLAGS_IMAC_TEN_ID	(I40E_CLOUD_FIELD_IMAC | \
257 						 I40E_CLOUD_FIELD_TEN_ID)
258 #define I40E_CLOUD_FILTER_FLAGS_OMAC_TEN_ID_IMAC (I40E_CLOUD_FIELD_OMAC | \
259 						  I40E_CLOUD_FIELD_IMAC | \
260 						  I40E_CLOUD_FIELD_TEN_ID)
261 #define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
262 						   I40E_CLOUD_FIELD_IVLAN | \
263 						   I40E_CLOUD_FIELD_TEN_ID)
264 #define I40E_CLOUD_FILTER_FLAGS_IIP	I40E_CLOUD_FIELD_IIP
265 
266 struct i40e_cloud_filter {
267 	struct hlist_node cloud_node;
268 	unsigned long cookie;
269 	/* cloud filter input set follows */
270 	u8 dst_mac[ETH_ALEN];
271 	u8 src_mac[ETH_ALEN];
272 	__be16 vlan_id;
273 	u16 seid;       /* filter control */
274 	__be16 dst_port;
275 	__be16 src_port;
276 	u32 tenant_id;
277 	union {
278 		struct {
279 			struct in_addr dst_ip;
280 			struct in_addr src_ip;
281 		} v4;
282 		struct {
283 			struct in6_addr dst_ip6;
284 			struct in6_addr src_ip6;
285 		} v6;
286 	} ip;
287 #define dst_ipv6	ip.v6.dst_ip6.s6_addr32
288 #define src_ipv6	ip.v6.src_ip6.s6_addr32
289 #define dst_ipv4	ip.v4.dst_ip.s_addr
290 #define src_ipv4	ip.v4.src_ip.s_addr
291 	u16 n_proto;    /* Ethernet Protocol */
292 	u8 ip_proto;    /* IPPROTO value */
293 	u8 flags;
294 #define I40E_CLOUD_TNL_TYPE_NONE        0xff
295 	u8 tunnel_type;
296 };
297 
298 #define I40E_ETH_P_LLDP			0x88cc
299 
300 #define I40E_DCB_PRIO_TYPE_STRICT	0
301 #define I40E_DCB_PRIO_TYPE_ETS		1
302 #define I40E_DCB_STRICT_PRIO_CREDITS	127
303 /* DCB per TC information data structure */
304 struct i40e_tc_info {
305 	u16	qoffset;	/* Queue offset from base queue */
306 	u16	qcount;		/* Total Queues */
307 	u8	netdev_tc;	/* Netdev TC index if netdev associated */
308 };
309 
310 /* TC configuration data structure */
311 struct i40e_tc_configuration {
312 	u8	numtc;		/* Total number of enabled TCs */
313 	u8	enabled_tc;	/* TC map */
314 	struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
315 };
316 
317 #define I40E_UDP_PORT_INDEX_UNUSED	255
318 struct i40e_udp_port_config {
319 	/* AdminQ command interface expects port number in Host byte order */
320 	u16 port;
321 	u8 type;
322 	u8 filter_index;
323 };
324 
325 #define I40_DDP_FLASH_REGION 100
326 #define I40E_PROFILE_INFO_SIZE 48
327 #define I40E_MAX_PROFILE_NUM 16
328 #define I40E_PROFILE_LIST_SIZE \
329 	(I40E_PROFILE_INFO_SIZE * I40E_MAX_PROFILE_NUM + 4)
330 #define I40E_DDP_PROFILE_PATH "intel/i40e/ddp/"
331 #define I40E_DDP_PROFILE_NAME_MAX 64
332 
333 int i40e_ddp_load(struct net_device *netdev, const u8 *data, size_t size,
334 		  bool is_add);
335 int i40e_ddp_flash(struct net_device *netdev, struct ethtool_flash *flash);
336 
337 struct i40e_ddp_profile_list {
338 	u32 p_count;
339 	struct i40e_profile_info p_info[0];
340 };
341 
342 struct i40e_ddp_old_profile_list {
343 	struct list_head list;
344 	size_t old_ddp_size;
345 	u8 old_ddp_buf[0];
346 };
347 
348 /* macros related to FLX_PIT */
349 #define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
350 				    I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
351 				    I40E_PRTQF_FLX_PIT_FSIZE_MASK)
352 #define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
353 				     I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
354 				     I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
355 #define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
356 				     I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
357 				     I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
358 #define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
359 					     I40E_FLEX_SET_FSIZE(fsize) | \
360 					     I40E_FLEX_SET_SRC_WORD(src))
361 
362 #define I40E_FLEX_PIT_GET_SRC(flex) (((flex) & \
363 				     I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) >> \
364 				     I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
365 #define I40E_FLEX_PIT_GET_DST(flex) (((flex) & \
366 				     I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) >> \
367 				     I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
368 #define I40E_FLEX_PIT_GET_FSIZE(flex) (((flex) & \
369 				       I40E_PRTQF_FLX_PIT_FSIZE_MASK) >> \
370 				       I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
371 
372 #define I40E_MAX_FLEX_SRC_OFFSET 0x1F
373 
374 /* macros related to GLQF_ORT */
375 #define I40E_ORT_SET_IDX(idx)		(((idx) << \
376 					  I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
377 					 I40E_GLQF_ORT_PIT_INDX_MASK)
378 
379 #define I40E_ORT_SET_COUNT(count)	(((count) << \
380 					  I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
381 					 I40E_GLQF_ORT_FIELD_CNT_MASK)
382 
383 #define I40E_ORT_SET_PAYLOAD(payload)	(((payload) << \
384 					  I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
385 					 I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
386 
387 #define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
388 						I40E_ORT_SET_COUNT(count) | \
389 						I40E_ORT_SET_PAYLOAD(payload))
390 
391 #define I40E_L3_GLQF_ORT_IDX		34
392 #define I40E_L4_GLQF_ORT_IDX		35
393 
394 /* Flex PIT register index */
395 #define I40E_FLEX_PIT_IDX_START_L2	0
396 #define I40E_FLEX_PIT_IDX_START_L3	3
397 #define I40E_FLEX_PIT_IDX_START_L4	6
398 
399 #define I40E_FLEX_PIT_TABLE_SIZE	3
400 
401 #define I40E_FLEX_DEST_UNUSED		63
402 
403 #define I40E_FLEX_INDEX_ENTRIES		8
404 
405 /* Flex MASK to disable all flexible entries */
406 #define I40E_FLEX_INPUT_MASK	(I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
407 				 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
408 				 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
409 				 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
410 
411 struct i40e_flex_pit {
412 	struct list_head list;
413 	u16 src_offset;
414 	u8 pit_index;
415 };
416 
417 struct i40e_channel {
418 	struct list_head list;
419 	bool initialized;
420 	u8 type;
421 	u16 vsi_number; /* Assigned VSI number from AQ 'Add VSI' response */
422 	u16 stat_counter_idx;
423 	u16 base_queue;
424 	u16 num_queue_pairs; /* Requested by user */
425 	u16 seid;
426 
427 	u8 enabled_tc;
428 	struct i40e_aqc_vsi_properties_data info;
429 
430 	u64 max_tx_rate;
431 
432 	/* track this channel belongs to which VSI */
433 	struct i40e_vsi *parent_vsi;
434 };
435 
436 /* struct that defines the Ethernet device */
437 struct i40e_pf {
438 	struct pci_dev *pdev;
439 	struct i40e_hw hw;
440 	DECLARE_BITMAP(state, __I40E_STATE_SIZE__);
441 	struct msix_entry *msix_entries;
442 	bool fc_autoneg_status;
443 
444 	u16 eeprom_version;
445 	u16 num_vmdq_vsis;         /* num vmdq vsis this PF has set up */
446 	u16 num_vmdq_qps;          /* num queue pairs per vmdq pool */
447 	u16 num_vmdq_msix;         /* num queue vectors per vmdq pool */
448 	u16 num_req_vfs;           /* num VFs requested for this PF */
449 	u16 num_vf_qps;            /* num queue pairs per VF */
450 	u16 num_lan_qps;           /* num lan queues this PF has set up */
451 	u16 num_lan_msix;          /* num queue vectors for the base PF vsi */
452 	u16 num_fdsb_msix;         /* num queue vectors for sideband Fdir */
453 	u16 num_iwarp_msix;        /* num of iwarp vectors for this PF */
454 	int iwarp_base_vector;
455 	int queues_left;           /* queues left unclaimed */
456 	u16 alloc_rss_size;        /* allocated RSS queues */
457 	u16 rss_size_max;          /* HW defined max RSS queues */
458 	u16 fdir_pf_filter_count;  /* num of guaranteed filters for this PF */
459 	u16 num_alloc_vsi;         /* num VSIs this driver supports */
460 	u8 atr_sample_rate;
461 	bool wol_en;
462 
463 	struct hlist_head fdir_filter_list;
464 	u16 fdir_pf_active_filters;
465 	unsigned long fd_flush_timestamp;
466 	u32 fd_flush_cnt;
467 	u32 fd_add_err;
468 	u32 fd_atr_cnt;
469 
470 	/* Book-keeping of side-band filter count per flow-type.
471 	 * This is used to detect and handle input set changes for
472 	 * respective flow-type.
473 	 */
474 	u16 fd_tcp4_filter_cnt;
475 	u16 fd_udp4_filter_cnt;
476 	u16 fd_sctp4_filter_cnt;
477 	u16 fd_ip4_filter_cnt;
478 
479 	/* Flexible filter table values that need to be programmed into
480 	 * hardware, which expects L3 and L4 to be programmed separately. We
481 	 * need to ensure that the values are in ascended order and don't have
482 	 * duplicates, so we track each L3 and L4 values in separate lists.
483 	 */
484 	struct list_head l3_flex_pit_list;
485 	struct list_head l4_flex_pit_list;
486 
487 	struct i40e_udp_port_config udp_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
488 	u16 pending_udp_bitmap;
489 
490 	struct hlist_head cloud_filter_list;
491 	u16 num_cloud_filters;
492 
493 	enum i40e_interrupt_policy int_policy;
494 	u16 rx_itr_default;
495 	u16 tx_itr_default;
496 	u32 msg_enable;
497 	char int_name[I40E_INT_NAME_STR_LEN];
498 	u16 adminq_work_limit; /* num of admin receive queue desc to process */
499 	unsigned long service_timer_period;
500 	unsigned long service_timer_previous;
501 	struct timer_list service_timer;
502 	struct work_struct service_task;
503 
504 	u32 hw_features;
505 #define I40E_HW_RSS_AQ_CAPABLE			BIT(0)
506 #define I40E_HW_128_QP_RSS_CAPABLE		BIT(1)
507 #define I40E_HW_ATR_EVICT_CAPABLE		BIT(2)
508 #define I40E_HW_WB_ON_ITR_CAPABLE		BIT(3)
509 #define I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE	BIT(4)
510 #define I40E_HW_NO_PCI_LINK_CHECK		BIT(5)
511 #define I40E_HW_100M_SGMII_CAPABLE		BIT(6)
512 #define I40E_HW_NO_DCB_SUPPORT			BIT(7)
513 #define I40E_HW_USE_SET_LLDP_MIB		BIT(8)
514 #define I40E_HW_GENEVE_OFFLOAD_CAPABLE		BIT(9)
515 #define I40E_HW_PTP_L4_CAPABLE			BIT(10)
516 #define I40E_HW_WOL_MC_MAGIC_PKT_WAKE		BIT(11)
517 #define I40E_HW_MPLS_HDR_OFFLOAD_CAPABLE	BIT(12)
518 #define I40E_HW_HAVE_CRT_RETIMER		BIT(13)
519 #define I40E_HW_OUTER_UDP_CSUM_CAPABLE		BIT(14)
520 #define I40E_HW_PHY_CONTROLS_LEDS		BIT(15)
521 #define I40E_HW_STOP_FW_LLDP			BIT(16)
522 #define I40E_HW_PORT_ID_VALID			BIT(17)
523 #define I40E_HW_RESTART_AUTONEG			BIT(18)
524 
525 	u32 flags;
526 #define I40E_FLAG_RX_CSUM_ENABLED		BIT(0)
527 #define I40E_FLAG_MSI_ENABLED			BIT(1)
528 #define I40E_FLAG_MSIX_ENABLED			BIT(2)
529 #define I40E_FLAG_RSS_ENABLED			BIT(3)
530 #define I40E_FLAG_VMDQ_ENABLED			BIT(4)
531 #define I40E_FLAG_SRIOV_ENABLED			BIT(5)
532 #define I40E_FLAG_DCB_CAPABLE			BIT(6)
533 #define I40E_FLAG_DCB_ENABLED			BIT(7)
534 #define I40E_FLAG_FD_SB_ENABLED			BIT(8)
535 #define I40E_FLAG_FD_ATR_ENABLED		BIT(9)
536 #define I40E_FLAG_MFP_ENABLED			BIT(10)
537 #define I40E_FLAG_HW_ATR_EVICT_ENABLED		BIT(11)
538 #define I40E_FLAG_VEB_MODE_ENABLED		BIT(12)
539 #define I40E_FLAG_VEB_STATS_ENABLED		BIT(13)
540 #define I40E_FLAG_LINK_POLLING_ENABLED		BIT(14)
541 #define I40E_FLAG_TRUE_PROMISC_SUPPORT		BIT(15)
542 #define I40E_FLAG_LEGACY_RX			BIT(16)
543 #define I40E_FLAG_PTP				BIT(17)
544 #define I40E_FLAG_IWARP_ENABLED			BIT(18)
545 #define I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED	BIT(19)
546 #define I40E_FLAG_SOURCE_PRUNING_DISABLED       BIT(20)
547 #define I40E_FLAG_TC_MQPRIO			BIT(21)
548 #define I40E_FLAG_FD_SB_INACTIVE		BIT(22)
549 #define I40E_FLAG_FD_SB_TO_CLOUD_FILTER		BIT(23)
550 #define I40E_FLAG_DISABLE_FW_LLDP		BIT(24)
551 #define I40E_FLAG_RS_FEC			BIT(25)
552 #define I40E_FLAG_BASE_R_FEC			BIT(26)
553 
554 	struct i40e_client_instance *cinst;
555 	bool stat_offsets_loaded;
556 	struct i40e_hw_port_stats stats;
557 	struct i40e_hw_port_stats stats_offsets;
558 	u32 tx_timeout_count;
559 	u32 tx_timeout_recovery_level;
560 	unsigned long tx_timeout_last_recovery;
561 	u32 tx_sluggish_count;
562 	u32 hw_csum_rx_error;
563 	u32 led_status;
564 	u16 corer_count; /* Core reset count */
565 	u16 globr_count; /* Global reset count */
566 	u16 empr_count; /* EMP reset count */
567 	u16 pfr_count; /* PF reset count */
568 	u16 sw_int_count; /* SW interrupt count */
569 
570 	struct mutex switch_mutex;
571 	u16 lan_vsi;       /* our default LAN VSI */
572 	u16 lan_veb;       /* initial relay, if exists */
573 #define I40E_NO_VEB	0xffff
574 #define I40E_NO_VSI	0xffff
575 	u16 next_vsi;      /* Next unallocated VSI - 0-based! */
576 	struct i40e_vsi **vsi;
577 	struct i40e_veb *veb[I40E_MAX_VEB];
578 
579 	struct i40e_lump_tracking *qp_pile;
580 	struct i40e_lump_tracking *irq_pile;
581 
582 	/* switch config info */
583 	u16 pf_seid;
584 	u16 main_vsi_seid;
585 	u16 mac_seid;
586 	struct kobject *switch_kobj;
587 #ifdef CONFIG_DEBUG_FS
588 	struct dentry *i40e_dbg_pf;
589 #endif /* CONFIG_DEBUG_FS */
590 	bool cur_promisc;
591 
592 	u16 instance; /* A unique number per i40e_pf instance in the system */
593 
594 	/* sr-iov config info */
595 	struct i40e_vf *vf;
596 	int num_alloc_vfs;	/* actual number of VFs allocated */
597 	u32 vf_aq_requests;
598 	u32 arq_overflows;	/* Not fatal, possibly indicative of problems */
599 
600 	/* DCBx/DCBNL capability for PF that indicates
601 	 * whether DCBx is managed by firmware or host
602 	 * based agent (LLDPAD). Also, indicates what
603 	 * flavor of DCBx protocol (IEEE/CEE) is supported
604 	 * by the device. For now we're supporting IEEE
605 	 * mode only.
606 	 */
607 	u16 dcbx_cap;
608 
609 	struct i40e_filter_control_settings filter_settings;
610 
611 	struct ptp_clock *ptp_clock;
612 	struct ptp_clock_info ptp_caps;
613 	struct sk_buff *ptp_tx_skb;
614 	unsigned long ptp_tx_start;
615 	struct hwtstamp_config tstamp_config;
616 	struct timespec64 ptp_prev_hw_time;
617 	ktime_t ptp_reset_start;
618 	struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
619 	u32 ptp_adj_mult;
620 	u32 tx_hwtstamp_timeouts;
621 	u32 tx_hwtstamp_skipped;
622 	u32 rx_hwtstamp_cleared;
623 	u32 latch_event_flags;
624 	spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
625 	unsigned long latch_events[4];
626 	bool ptp_tx;
627 	bool ptp_rx;
628 	u16 rss_table_size; /* HW RSS table size */
629 	u32 max_bw;
630 	u32 min_bw;
631 
632 	u32 ioremap_len;
633 	u32 fd_inv;
634 	u16 phy_led_val;
635 
636 	u16 override_q_count;
637 	u16 last_sw_conf_flags;
638 	u16 last_sw_conf_valid_flags;
639 	/* List to keep previous DDP profiles to be rolled back in the future */
640 	struct list_head ddp_old_prof;
641 };
642 
643 /**
644  * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
645  * @macaddr: the MAC Address as the base key
646  *
647  * Simply copies the address and returns it as a u64 for hashing
648  **/
649 static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
650 {
651 	u64 key = 0;
652 
653 	ether_addr_copy((u8 *)&key, macaddr);
654 	return key;
655 }
656 
657 enum i40e_filter_state {
658 	I40E_FILTER_INVALID = 0,	/* Invalid state */
659 	I40E_FILTER_NEW,		/* New, not sent to FW yet */
660 	I40E_FILTER_ACTIVE,		/* Added to switch by FW */
661 	I40E_FILTER_FAILED,		/* Rejected by FW */
662 	I40E_FILTER_REMOVE,		/* To be removed */
663 /* There is no 'removed' state; the filter struct is freed */
664 };
665 struct i40e_mac_filter {
666 	struct hlist_node hlist;
667 	u8 macaddr[ETH_ALEN];
668 #define I40E_VLAN_ANY -1
669 	s16 vlan;
670 	enum i40e_filter_state state;
671 };
672 
673 /* Wrapper structure to keep track of filters while we are preparing to send
674  * firmware commands. We cannot send firmware commands while holding a
675  * spinlock, since it might sleep. To avoid this, we wrap the added filters in
676  * a separate structure, which will track the state change and update the real
677  * filter while under lock. We can't simply hold the filters in a separate
678  * list, as this opens a window for a race condition when adding new MAC
679  * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
680  */
681 struct i40e_new_mac_filter {
682 	struct hlist_node hlist;
683 	struct i40e_mac_filter *f;
684 
685 	/* Track future changes to state separately */
686 	enum i40e_filter_state state;
687 };
688 
689 struct i40e_veb {
690 	struct i40e_pf *pf;
691 	u16 idx;
692 	u16 veb_idx;		/* index of VEB parent */
693 	u16 seid;
694 	u16 uplink_seid;
695 	u16 stats_idx;		/* index of VEB parent */
696 	u8  enabled_tc;
697 	u16 bridge_mode;	/* Bridge Mode (VEB/VEPA) */
698 	u16 flags;
699 	u16 bw_limit;
700 	u8  bw_max_quanta;
701 	bool is_abs_credits;
702 	u8  bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
703 	u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
704 	u8  bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
705 	struct kobject *kobj;
706 	bool stat_offsets_loaded;
707 	struct i40e_eth_stats stats;
708 	struct i40e_eth_stats stats_offsets;
709 	struct i40e_veb_tc_stats tc_stats;
710 	struct i40e_veb_tc_stats tc_stats_offsets;
711 };
712 
713 /* struct that defines a VSI, associated with a dev */
714 struct i40e_vsi {
715 	struct net_device *netdev;
716 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
717 	bool netdev_registered;
718 	bool stat_offsets_loaded;
719 
720 	u32 current_netdev_flags;
721 	DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__);
722 #define I40E_VSI_FLAG_FILTER_CHANGED	BIT(0)
723 #define I40E_VSI_FLAG_VEB_OWNER		BIT(1)
724 	unsigned long flags;
725 
726 	/* Per VSI lock to protect elements/hash (MAC filter) */
727 	spinlock_t mac_filter_hash_lock;
728 	/* Fixed size hash table with 2^8 buckets for MAC filters */
729 	DECLARE_HASHTABLE(mac_filter_hash, 8);
730 	bool has_vlan_filter;
731 
732 	/* VSI stats */
733 	struct rtnl_link_stats64 net_stats;
734 	struct rtnl_link_stats64 net_stats_offsets;
735 	struct i40e_eth_stats eth_stats;
736 	struct i40e_eth_stats eth_stats_offsets;
737 	u32 tx_restart;
738 	u32 tx_busy;
739 	u64 tx_linearize;
740 	u64 tx_force_wb;
741 	u32 rx_buf_failed;
742 	u32 rx_page_failed;
743 
744 	/* These are containers of ring pointers, allocated at run-time */
745 	struct i40e_ring **rx_rings;
746 	struct i40e_ring **tx_rings;
747 	struct i40e_ring **xdp_rings; /* XDP Tx rings */
748 
749 	u32  active_filters;
750 	u32  promisc_threshold;
751 
752 	u16 work_limit;
753 	u16 int_rate_limit;	/* value in usecs */
754 
755 	u16 rss_table_size;	/* HW RSS table size */
756 	u16 rss_size;		/* Allocated RSS queues */
757 	u8  *rss_hkey_user;	/* User configured hash keys */
758 	u8  *rss_lut_user;	/* User configured lookup table entries */
759 
760 
761 	u16 max_frame;
762 	u16 rx_buf_len;
763 
764 	struct bpf_prog *xdp_prog;
765 
766 	/* List of q_vectors allocated to this VSI */
767 	struct i40e_q_vector **q_vectors;
768 	int num_q_vectors;
769 	int base_vector;
770 	bool irqs_ready;
771 
772 	u16 seid;		/* HW index of this VSI (absolute index) */
773 	u16 id;			/* VSI number */
774 	u16 uplink_seid;
775 
776 	u16 base_queue;		/* vsi's first queue in hw array */
777 	u16 alloc_queue_pairs;	/* Allocated Tx/Rx queues */
778 	u16 req_queue_pairs;	/* User requested queue pairs */
779 	u16 num_queue_pairs;	/* Used tx and rx pairs */
780 	u16 num_desc;
781 	enum i40e_vsi_type type;  /* VSI type, e.g., LAN, FCoE, etc */
782 	s16 vf_id;		/* Virtual function ID for SRIOV VSIs */
783 
784 	struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
785 	struct i40e_tc_configuration tc_config;
786 	struct i40e_aqc_vsi_properties_data info;
787 
788 	/* VSI BW limit (absolute across all TCs) */
789 	u16 bw_limit;		/* VSI BW Limit (0 = disabled) */
790 	u8  bw_max_quanta;	/* Max Quanta when BW limit is enabled */
791 
792 	/* Relative TC credits across VSIs */
793 	u8  bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
794 	/* TC BW limit credits within VSI */
795 	u16  bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
796 	/* TC BW limit max quanta within VSI */
797 	u8  bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
798 
799 	struct i40e_pf *back;	/* Backreference to associated PF */
800 	u16 idx;		/* index in pf->vsi[] */
801 	u16 veb_idx;		/* index of VEB parent */
802 	struct kobject *kobj;	/* sysfs object */
803 	bool current_isup;	/* Sync 'link up' logging */
804 	enum i40e_aq_link_speed current_speed;	/* Sync link speed logging */
805 
806 	/* channel specific fields */
807 	u16 cnt_q_avail;	/* num of queues available for channel usage */
808 	u16 orig_rss_size;
809 	u16 current_rss_size;
810 	bool reconfig_rss;
811 
812 	u16 next_base_queue;	/* next queue to be used for channel setup */
813 
814 	struct list_head ch_list;
815 	u16 tc_seid_map[I40E_MAX_TRAFFIC_CLASS];
816 
817 	void *priv;	/* client driver data reference. */
818 
819 	/* VSI specific handlers */
820 	irqreturn_t (*irq_handler)(int irq, void *data);
821 
822 	unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled qps */
823 } ____cacheline_internodealigned_in_smp;
824 
825 struct i40e_netdev_priv {
826 	struct i40e_vsi *vsi;
827 };
828 
829 /* struct that defines an interrupt vector */
830 struct i40e_q_vector {
831 	struct i40e_vsi *vsi;
832 
833 	u16 v_idx;		/* index in the vsi->q_vector array. */
834 	u16 reg_idx;		/* register index of the interrupt */
835 
836 	struct napi_struct napi;
837 
838 	struct i40e_ring_container rx;
839 	struct i40e_ring_container tx;
840 
841 	u8 itr_countdown;	/* when 0 should adjust adaptive ITR */
842 	u8 num_ringpairs;	/* total number of ring pairs in vector */
843 
844 	cpumask_t affinity_mask;
845 	struct irq_affinity_notify affinity_notify;
846 
847 	struct rcu_head rcu;	/* to avoid race with update stats on free */
848 	char name[I40E_INT_NAME_STR_LEN];
849 	bool arm_wb_state;
850 } ____cacheline_internodealigned_in_smp;
851 
852 /* lan device */
853 struct i40e_device {
854 	struct list_head list;
855 	struct i40e_pf *pf;
856 };
857 
858 /**
859  * i40e_nvm_version_str - format the NVM version strings
860  * @hw: ptr to the hardware info
861  **/
862 static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
863 {
864 	static char buf[32];
865 	u32 full_ver;
866 
867 	full_ver = hw->nvm.oem_ver;
868 
869 	if (hw->nvm.eetrack == I40E_OEM_EETRACK_ID) {
870 		u8 gen, snap;
871 		u16 release;
872 
873 		gen = (u8)(full_ver >> I40E_OEM_GEN_SHIFT);
874 		snap = (u8)((full_ver & I40E_OEM_SNAP_MASK) >>
875 			I40E_OEM_SNAP_SHIFT);
876 		release = (u16)(full_ver & I40E_OEM_RELEASE_MASK);
877 
878 		snprintf(buf, sizeof(buf), "%x.%x.%x", gen, snap, release);
879 	} else {
880 		u8 ver, patch;
881 		u16 build;
882 
883 		ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
884 		build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
885 			 I40E_OEM_VER_BUILD_MASK);
886 		patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
887 
888 		snprintf(buf, sizeof(buf),
889 			 "%x.%02x 0x%x %d.%d.%d",
890 			 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
891 				I40E_NVM_VERSION_HI_SHIFT,
892 			 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
893 				I40E_NVM_VERSION_LO_SHIFT,
894 			 hw->nvm.eetrack, ver, build, patch);
895 	}
896 
897 	return buf;
898 }
899 
900 /**
901  * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
902  * @netdev: the corresponding netdev
903  *
904  * Return the PF struct for the given netdev
905  **/
906 static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
907 {
908 	struct i40e_netdev_priv *np = netdev_priv(netdev);
909 	struct i40e_vsi *vsi = np->vsi;
910 
911 	return vsi->back;
912 }
913 
914 static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
915 				irqreturn_t (*irq_handler)(int, void *))
916 {
917 	vsi->irq_handler = irq_handler;
918 }
919 
920 /**
921  * i40e_get_fd_cnt_all - get the total FD filter space available
922  * @pf: pointer to the PF struct
923  **/
924 static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
925 {
926 	return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
927 }
928 
929 /**
930  * i40e_read_fd_input_set - reads value of flow director input set register
931  * @pf: pointer to the PF struct
932  * @addr: register addr
933  *
934  * This function reads value of flow director input set register
935  * specified by 'addr' (which is specific to flow-type)
936  **/
937 static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
938 {
939 	u64 val;
940 
941 	val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
942 	val <<= 32;
943 	val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
944 
945 	return val;
946 }
947 
948 /**
949  * i40e_write_fd_input_set - writes value into flow director input set register
950  * @pf: pointer to the PF struct
951  * @addr: register addr
952  * @val: value to be written
953  *
954  * This function writes specified value to the register specified by 'addr'.
955  * This register is input set register based on flow-type.
956  **/
957 static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
958 					   u16 addr, u64 val)
959 {
960 	i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
961 			  (u32)(val >> 32));
962 	i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
963 			  (u32)(val & 0xFFFFFFFFULL));
964 }
965 
966 /* needed by i40e_ethtool.c */
967 int i40e_up(struct i40e_vsi *vsi);
968 void i40e_down(struct i40e_vsi *vsi);
969 extern const char i40e_driver_name[];
970 extern const char i40e_driver_version_str[];
971 void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
972 void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
973 int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
974 int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
975 void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
976 		       u16 rss_table_size, u16 rss_size);
977 struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
978 /**
979  * i40e_find_vsi_by_type - Find and return Flow Director VSI
980  * @pf: PF to search for VSI
981  * @type: Value indicating type of VSI we are looking for
982  **/
983 static inline struct i40e_vsi *
984 i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
985 {
986 	int i;
987 
988 	for (i = 0; i < pf->num_alloc_vsi; i++) {
989 		struct i40e_vsi *vsi = pf->vsi[i];
990 
991 		if (vsi && vsi->type == type)
992 			return vsi;
993 	}
994 
995 	return NULL;
996 }
997 void i40e_update_stats(struct i40e_vsi *vsi);
998 void i40e_update_eth_stats(struct i40e_vsi *vsi);
999 struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
1000 int i40e_fetch_switch_configuration(struct i40e_pf *pf,
1001 				    bool printconfig);
1002 
1003 int i40e_add_del_fdir(struct i40e_vsi *vsi,
1004 		      struct i40e_fdir_filter *input, bool add);
1005 void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
1006 u32 i40e_get_current_fd_count(struct i40e_pf *pf);
1007 u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
1008 u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
1009 u32 i40e_get_global_fd_count(struct i40e_pf *pf);
1010 bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
1011 void i40e_set_ethtool_ops(struct net_device *netdev);
1012 struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
1013 					const u8 *macaddr, s16 vlan);
1014 void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
1015 void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
1016 int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
1017 struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
1018 				u16 uplink, u32 param1);
1019 int i40e_vsi_release(struct i40e_vsi *vsi);
1020 void i40e_service_event_schedule(struct i40e_pf *pf);
1021 void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
1022 				  u8 *msg, u16 len);
1023 
1024 int i40e_control_wait_tx_q(int seid, struct i40e_pf *pf, int pf_q, bool is_xdp,
1025 			   bool enable);
1026 int i40e_control_wait_rx_q(struct i40e_pf *pf, int pf_q, bool enable);
1027 int i40e_vsi_start_rings(struct i40e_vsi *vsi);
1028 void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
1029 void i40e_vsi_stop_rings_no_wait(struct  i40e_vsi *vsi);
1030 int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
1031 int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
1032 struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
1033 				u16 downlink_seid, u8 enabled_tc);
1034 void i40e_veb_release(struct i40e_veb *veb);
1035 
1036 int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
1037 int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
1038 void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
1039 void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
1040 void i40e_pf_reset_stats(struct i40e_pf *pf);
1041 #ifdef CONFIG_DEBUG_FS
1042 void i40e_dbg_pf_init(struct i40e_pf *pf);
1043 void i40e_dbg_pf_exit(struct i40e_pf *pf);
1044 void i40e_dbg_init(void);
1045 void i40e_dbg_exit(void);
1046 #else
1047 static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
1048 static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
1049 static inline void i40e_dbg_init(void) {}
1050 static inline void i40e_dbg_exit(void) {}
1051 #endif /* CONFIG_DEBUG_FS*/
1052 /* needed by client drivers */
1053 int i40e_lan_add_device(struct i40e_pf *pf);
1054 int i40e_lan_del_device(struct i40e_pf *pf);
1055 void i40e_client_subtask(struct i40e_pf *pf);
1056 void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
1057 void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
1058 void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
1059 void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
1060 void i40e_client_update_msix_info(struct i40e_pf *pf);
1061 int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
1062 /**
1063  * i40e_irq_dynamic_enable - Enable default interrupt generation settings
1064  * @vsi: pointer to a vsi
1065  * @vector: enable a particular Hw Interrupt vector, without base_vector
1066  **/
1067 static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
1068 {
1069 	struct i40e_pf *pf = vsi->back;
1070 	struct i40e_hw *hw = &pf->hw;
1071 	u32 val;
1072 
1073 	val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1074 	      I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1075 	      (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1076 	wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
1077 	/* skip the flush */
1078 }
1079 
1080 void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
1081 void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf);
1082 int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
1083 int i40e_open(struct net_device *netdev);
1084 int i40e_close(struct net_device *netdev);
1085 int i40e_vsi_open(struct i40e_vsi *vsi);
1086 void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
1087 int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
1088 int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
1089 void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
1090 void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
1091 struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
1092 					    const u8 *macaddr);
1093 int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
1094 bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
1095 struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
1096 void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
1097 #ifdef CONFIG_I40E_DCB
1098 void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
1099 			   struct i40e_dcbx_config *old_cfg,
1100 			   struct i40e_dcbx_config *new_cfg);
1101 void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
1102 void i40e_dcbnl_setup(struct i40e_vsi *vsi);
1103 bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
1104 			    struct i40e_dcbx_config *old_cfg,
1105 			    struct i40e_dcbx_config *new_cfg);
1106 #endif /* CONFIG_I40E_DCB */
1107 void i40e_ptp_rx_hang(struct i40e_pf *pf);
1108 void i40e_ptp_tx_hang(struct i40e_pf *pf);
1109 void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
1110 void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
1111 void i40e_ptp_set_increment(struct i40e_pf *pf);
1112 int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1113 int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
1114 void i40e_ptp_save_hw_time(struct i40e_pf *pf);
1115 void i40e_ptp_restore_hw_time(struct i40e_pf *pf);
1116 void i40e_ptp_init(struct i40e_pf *pf);
1117 void i40e_ptp_stop(struct i40e_pf *pf);
1118 int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
1119 i40e_status i40e_get_partition_bw_setting(struct i40e_pf *pf);
1120 i40e_status i40e_set_partition_bw_setting(struct i40e_pf *pf);
1121 i40e_status i40e_commit_partition_bw_setting(struct i40e_pf *pf);
1122 void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
1123 
1124 void i40e_set_fec_in_flags(u8 fec_cfg, u32 *flags);
1125 
1126 static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi)
1127 {
1128 	return !!vsi->xdp_prog;
1129 }
1130 
1131 int i40e_create_queue_channel(struct i40e_vsi *vsi, struct i40e_channel *ch);
1132 int i40e_set_bw_limit(struct i40e_vsi *vsi, u16 seid, u64 max_tx_rate);
1133 int i40e_add_del_cloud_filter(struct i40e_vsi *vsi,
1134 			      struct i40e_cloud_filter *filter,
1135 			      bool add);
1136 int i40e_add_del_cloud_filter_big_buf(struct i40e_vsi *vsi,
1137 				      struct i40e_cloud_filter *filter,
1138 				      bool add);
1139 #endif /* _I40E_H_ */
1140