xref: /openbmc/linux/drivers/net/ethernet/intel/fm10k/fm10k_pci.c (revision 206e8c00752fbe9cc463184236ac64b2a532cda5)
1 /* Intel Ethernet Switch Host Interface Driver
2  * Copyright(c) 2013 - 2015 Intel Corporation.
3  *
4  * This program is free software; you can redistribute it and/or modify it
5  * under the terms and conditions of the GNU General Public License,
6  * version 2, as published by the Free Software Foundation.
7  *
8  * This program is distributed in the hope it will be useful, but WITHOUT
9  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11  * more details.
12  *
13  * The full GNU General Public License is included in this distribution in
14  * the file called "COPYING".
15  *
16  * Contact Information:
17  * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
18  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
19  */
20 
21 #include <linux/module.h>
22 #include <linux/aer.h>
23 
24 #include "fm10k.h"
25 
26 static const struct fm10k_info *fm10k_info_tbl[] = {
27 	[fm10k_device_pf] = &fm10k_pf_info,
28 	[fm10k_device_vf] = &fm10k_vf_info,
29 };
30 
31 /**
32  * fm10k_pci_tbl - PCI Device ID Table
33  *
34  * Wildcard entries (PCI_ANY_ID) should come last
35  * Last entry must be all 0s
36  *
37  * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
38  *   Class, Class Mask, private data (not used) }
39  */
40 static const struct pci_device_id fm10k_pci_tbl[] = {
41 	{ PCI_VDEVICE(INTEL, FM10K_DEV_ID_PF), fm10k_device_pf },
42 	{ PCI_VDEVICE(INTEL, FM10K_DEV_ID_VF), fm10k_device_vf },
43 	/* required last entry */
44 	{ 0, }
45 };
46 MODULE_DEVICE_TABLE(pci, fm10k_pci_tbl);
47 
48 u16 fm10k_read_pci_cfg_word(struct fm10k_hw *hw, u32 reg)
49 {
50 	struct fm10k_intfc *interface = hw->back;
51 	u16 value = 0;
52 
53 	if (FM10K_REMOVED(hw->hw_addr))
54 		return ~value;
55 
56 	pci_read_config_word(interface->pdev, reg, &value);
57 	if (value == 0xFFFF)
58 		fm10k_write_flush(hw);
59 
60 	return value;
61 }
62 
63 u32 fm10k_read_reg(struct fm10k_hw *hw, int reg)
64 {
65 	u32 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
66 	u32 value = 0;
67 
68 	if (FM10K_REMOVED(hw_addr))
69 		return ~value;
70 
71 	value = readl(&hw_addr[reg]);
72 	if (!(~value) && (!reg || !(~readl(hw_addr)))) {
73 		struct fm10k_intfc *interface = hw->back;
74 		struct net_device *netdev = interface->netdev;
75 
76 		hw->hw_addr = NULL;
77 		netif_device_detach(netdev);
78 		netdev_err(netdev, "PCIe link lost, device now detached\n");
79 	}
80 
81 	return value;
82 }
83 
84 static int fm10k_hw_ready(struct fm10k_intfc *interface)
85 {
86 	struct fm10k_hw *hw = &interface->hw;
87 
88 	fm10k_write_flush(hw);
89 
90 	return FM10K_REMOVED(hw->hw_addr) ? -ENODEV : 0;
91 }
92 
93 void fm10k_service_event_schedule(struct fm10k_intfc *interface)
94 {
95 	if (!test_bit(__FM10K_SERVICE_DISABLE, &interface->state) &&
96 	    !test_and_set_bit(__FM10K_SERVICE_SCHED, &interface->state))
97 		queue_work(fm10k_workqueue, &interface->service_task);
98 }
99 
100 static void fm10k_service_event_complete(struct fm10k_intfc *interface)
101 {
102 	BUG_ON(!test_bit(__FM10K_SERVICE_SCHED, &interface->state));
103 
104 	/* flush memory to make sure state is correct before next watchog */
105 	smp_mb__before_atomic();
106 	clear_bit(__FM10K_SERVICE_SCHED, &interface->state);
107 }
108 
109 /**
110  * fm10k_service_timer - Timer Call-back
111  * @data: pointer to interface cast into an unsigned long
112  **/
113 static void fm10k_service_timer(unsigned long data)
114 {
115 	struct fm10k_intfc *interface = (struct fm10k_intfc *)data;
116 
117 	/* Reset the timer */
118 	mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
119 
120 	fm10k_service_event_schedule(interface);
121 }
122 
123 static void fm10k_detach_subtask(struct fm10k_intfc *interface)
124 {
125 	struct net_device *netdev = interface->netdev;
126 
127 	/* do nothing if device is still present or hw_addr is set */
128 	if (netif_device_present(netdev) || interface->hw.hw_addr)
129 		return;
130 
131 	rtnl_lock();
132 
133 	if (netif_running(netdev))
134 		dev_close(netdev);
135 
136 	rtnl_unlock();
137 }
138 
139 static void fm10k_reinit(struct fm10k_intfc *interface)
140 {
141 	struct net_device *netdev = interface->netdev;
142 	struct fm10k_hw *hw = &interface->hw;
143 	int err;
144 
145 	WARN_ON(in_interrupt());
146 
147 	/* put off any impending NetWatchDogTimeout */
148 	netdev->trans_start = jiffies;
149 
150 	while (test_and_set_bit(__FM10K_RESETTING, &interface->state))
151 		usleep_range(1000, 2000);
152 
153 	rtnl_lock();
154 
155 	fm10k_iov_suspend(interface->pdev);
156 
157 	if (netif_running(netdev))
158 		fm10k_close(netdev);
159 
160 	fm10k_mbx_free_irq(interface);
161 
162 	/* delay any future reset requests */
163 	interface->last_reset = jiffies + (10 * HZ);
164 
165 	/* reset and initialize the hardware so it is in a known state */
166 	err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
167 	if (err)
168 		dev_err(&interface->pdev->dev, "init_hw failed: %d\n", err);
169 
170 	/* reassociate interrupts */
171 	fm10k_mbx_request_irq(interface);
172 
173 	/* update hardware address for VFs if perm_addr has changed */
174 	if (hw->mac.type == fm10k_mac_vf) {
175 		if (is_valid_ether_addr(hw->mac.perm_addr)) {
176 			ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
177 			ether_addr_copy(netdev->perm_addr, hw->mac.perm_addr);
178 			ether_addr_copy(netdev->dev_addr, hw->mac.perm_addr);
179 			netdev->addr_assign_type &= ~NET_ADDR_RANDOM;
180 		}
181 
182 		if (hw->mac.vlan_override)
183 			netdev->features &= ~NETIF_F_HW_VLAN_CTAG_RX;
184 		else
185 			netdev->features |= NETIF_F_HW_VLAN_CTAG_RX;
186 	}
187 
188 	/* reset clock */
189 	fm10k_ts_reset(interface);
190 
191 	if (netif_running(netdev))
192 		fm10k_open(netdev);
193 
194 	fm10k_iov_resume(interface->pdev);
195 
196 	rtnl_unlock();
197 
198 	clear_bit(__FM10K_RESETTING, &interface->state);
199 }
200 
201 static void fm10k_reset_subtask(struct fm10k_intfc *interface)
202 {
203 	if (!(interface->flags & FM10K_FLAG_RESET_REQUESTED))
204 		return;
205 
206 	interface->flags &= ~FM10K_FLAG_RESET_REQUESTED;
207 
208 	netdev_err(interface->netdev, "Reset interface\n");
209 
210 	fm10k_reinit(interface);
211 }
212 
213 /**
214  * fm10k_configure_swpri_map - Configure Receive SWPRI to PC mapping
215  * @interface: board private structure
216  *
217  * Configure the SWPRI to PC mapping for the port.
218  **/
219 static void fm10k_configure_swpri_map(struct fm10k_intfc *interface)
220 {
221 	struct net_device *netdev = interface->netdev;
222 	struct fm10k_hw *hw = &interface->hw;
223 	int i;
224 
225 	/* clear flag indicating update is needed */
226 	interface->flags &= ~FM10K_FLAG_SWPRI_CONFIG;
227 
228 	/* these registers are only available on the PF */
229 	if (hw->mac.type != fm10k_mac_pf)
230 		return;
231 
232 	/* configure SWPRI to PC map */
233 	for (i = 0; i < FM10K_SWPRI_MAX; i++)
234 		fm10k_write_reg(hw, FM10K_SWPRI_MAP(i),
235 				netdev_get_prio_tc_map(netdev, i));
236 }
237 
238 /**
239  * fm10k_watchdog_update_host_state - Update the link status based on host.
240  * @interface: board private structure
241  **/
242 static void fm10k_watchdog_update_host_state(struct fm10k_intfc *interface)
243 {
244 	struct fm10k_hw *hw = &interface->hw;
245 	s32 err;
246 
247 	if (test_bit(__FM10K_LINK_DOWN, &interface->state)) {
248 		interface->host_ready = false;
249 		if (time_is_after_jiffies(interface->link_down_event))
250 			return;
251 		clear_bit(__FM10K_LINK_DOWN, &interface->state);
252 	}
253 
254 	if (interface->flags & FM10K_FLAG_SWPRI_CONFIG) {
255 		if (rtnl_trylock()) {
256 			fm10k_configure_swpri_map(interface);
257 			rtnl_unlock();
258 		}
259 	}
260 
261 	/* lock the mailbox for transmit and receive */
262 	fm10k_mbx_lock(interface);
263 
264 	err = hw->mac.ops.get_host_state(hw, &interface->host_ready);
265 	if (err && time_is_before_jiffies(interface->last_reset))
266 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
267 
268 	/* free the lock */
269 	fm10k_mbx_unlock(interface);
270 }
271 
272 /**
273  * fm10k_mbx_subtask - Process upstream and downstream mailboxes
274  * @interface: board private structure
275  *
276  * This function will process both the upstream and downstream mailboxes.
277  * It is necessary for us to hold the rtnl_lock while doing this as the
278  * mailbox accesses are protected by this lock.
279  **/
280 static void fm10k_mbx_subtask(struct fm10k_intfc *interface)
281 {
282 	/* process upstream mailbox and update device state */
283 	fm10k_watchdog_update_host_state(interface);
284 
285 	/* process downstream mailboxes */
286 	fm10k_iov_mbx(interface);
287 }
288 
289 /**
290  * fm10k_watchdog_host_is_ready - Update netdev status based on host ready
291  * @interface: board private structure
292  **/
293 static void fm10k_watchdog_host_is_ready(struct fm10k_intfc *interface)
294 {
295 	struct net_device *netdev = interface->netdev;
296 
297 	/* only continue if link state is currently down */
298 	if (netif_carrier_ok(netdev))
299 		return;
300 
301 	netif_info(interface, drv, netdev, "NIC Link is up\n");
302 
303 	netif_carrier_on(netdev);
304 	netif_tx_wake_all_queues(netdev);
305 }
306 
307 /**
308  * fm10k_watchdog_host_not_ready - Update netdev status based on host not ready
309  * @interface: board private structure
310  **/
311 static void fm10k_watchdog_host_not_ready(struct fm10k_intfc *interface)
312 {
313 	struct net_device *netdev = interface->netdev;
314 
315 	/* only continue if link state is currently up */
316 	if (!netif_carrier_ok(netdev))
317 		return;
318 
319 	netif_info(interface, drv, netdev, "NIC Link is down\n");
320 
321 	netif_carrier_off(netdev);
322 	netif_tx_stop_all_queues(netdev);
323 }
324 
325 /**
326  * fm10k_update_stats - Update the board statistics counters.
327  * @interface: board private structure
328  **/
329 void fm10k_update_stats(struct fm10k_intfc *interface)
330 {
331 	struct net_device_stats *net_stats = &interface->netdev->stats;
332 	struct fm10k_hw *hw = &interface->hw;
333 	u64 rx_errors = 0, rx_csum_errors = 0, tx_csum_errors = 0;
334 	u64 restart_queue = 0, tx_busy = 0, alloc_failed = 0;
335 	u64 rx_bytes_nic = 0, rx_pkts_nic = 0, rx_drops_nic = 0;
336 	u64 tx_bytes_nic = 0, tx_pkts_nic = 0;
337 	u64 bytes, pkts;
338 	int i;
339 
340 	/* do not allow stats update via service task for next second */
341 	interface->next_stats_update = jiffies + HZ;
342 
343 	/* gather some stats to the interface struct that are per queue */
344 	for (bytes = 0, pkts = 0, i = 0; i < interface->num_tx_queues; i++) {
345 		struct fm10k_ring *tx_ring = interface->tx_ring[i];
346 
347 		restart_queue += tx_ring->tx_stats.restart_queue;
348 		tx_busy += tx_ring->tx_stats.tx_busy;
349 		tx_csum_errors += tx_ring->tx_stats.csum_err;
350 		bytes += tx_ring->stats.bytes;
351 		pkts += tx_ring->stats.packets;
352 	}
353 
354 	interface->restart_queue = restart_queue;
355 	interface->tx_busy = tx_busy;
356 	net_stats->tx_bytes = bytes;
357 	net_stats->tx_packets = pkts;
358 	interface->tx_csum_errors = tx_csum_errors;
359 	/* gather some stats to the interface struct that are per queue */
360 	for (bytes = 0, pkts = 0, i = 0; i < interface->num_rx_queues; i++) {
361 		struct fm10k_ring *rx_ring = interface->rx_ring[i];
362 
363 		bytes += rx_ring->stats.bytes;
364 		pkts += rx_ring->stats.packets;
365 		alloc_failed += rx_ring->rx_stats.alloc_failed;
366 		rx_csum_errors += rx_ring->rx_stats.csum_err;
367 		rx_errors += rx_ring->rx_stats.errors;
368 	}
369 
370 	net_stats->rx_bytes = bytes;
371 	net_stats->rx_packets = pkts;
372 	interface->alloc_failed = alloc_failed;
373 	interface->rx_csum_errors = rx_csum_errors;
374 
375 	hw->mac.ops.update_hw_stats(hw, &interface->stats);
376 
377 	for (i = 0; i < hw->mac.max_queues; i++) {
378 		struct fm10k_hw_stats_q *q = &interface->stats.q[i];
379 
380 		tx_bytes_nic += q->tx_bytes.count;
381 		tx_pkts_nic += q->tx_packets.count;
382 		rx_bytes_nic += q->rx_bytes.count;
383 		rx_pkts_nic += q->rx_packets.count;
384 		rx_drops_nic += q->rx_drops.count;
385 	}
386 
387 	interface->tx_bytes_nic = tx_bytes_nic;
388 	interface->tx_packets_nic = tx_pkts_nic;
389 	interface->rx_bytes_nic = rx_bytes_nic;
390 	interface->rx_packets_nic = rx_pkts_nic;
391 	interface->rx_drops_nic = rx_drops_nic;
392 
393 	/* Fill out the OS statistics structure */
394 	net_stats->rx_errors = rx_errors;
395 	net_stats->rx_dropped = interface->stats.nodesc_drop.count;
396 }
397 
398 /**
399  * fm10k_watchdog_flush_tx - flush queues on host not ready
400  * @interface - pointer to the device interface structure
401  **/
402 static void fm10k_watchdog_flush_tx(struct fm10k_intfc *interface)
403 {
404 	int some_tx_pending = 0;
405 	int i;
406 
407 	/* nothing to do if carrier is up */
408 	if (netif_carrier_ok(interface->netdev))
409 		return;
410 
411 	for (i = 0; i < interface->num_tx_queues; i++) {
412 		struct fm10k_ring *tx_ring = interface->tx_ring[i];
413 
414 		if (tx_ring->next_to_use != tx_ring->next_to_clean) {
415 			some_tx_pending = 1;
416 			break;
417 		}
418 	}
419 
420 	/* We've lost link, so the controller stops DMA, but we've got
421 	 * queued Tx work that's never going to get done, so reset
422 	 * controller to flush Tx.
423 	 */
424 	if (some_tx_pending)
425 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
426 }
427 
428 /**
429  * fm10k_watchdog_subtask - check and bring link up
430  * @interface - pointer to the device interface structure
431  **/
432 static void fm10k_watchdog_subtask(struct fm10k_intfc *interface)
433 {
434 	/* if interface is down do nothing */
435 	if (test_bit(__FM10K_DOWN, &interface->state) ||
436 	    test_bit(__FM10K_RESETTING, &interface->state))
437 		return;
438 
439 	if (interface->host_ready)
440 		fm10k_watchdog_host_is_ready(interface);
441 	else
442 		fm10k_watchdog_host_not_ready(interface);
443 
444 	/* update stats only once every second */
445 	if (time_is_before_jiffies(interface->next_stats_update))
446 		fm10k_update_stats(interface);
447 
448 	/* flush any uncompleted work */
449 	fm10k_watchdog_flush_tx(interface);
450 }
451 
452 /**
453  * fm10k_check_hang_subtask - check for hung queues and dropped interrupts
454  * @interface - pointer to the device interface structure
455  *
456  * This function serves two purposes.  First it strobes the interrupt lines
457  * in order to make certain interrupts are occurring.  Secondly it sets the
458  * bits needed to check for TX hangs.  As a result we should immediately
459  * determine if a hang has occurred.
460  */
461 static void fm10k_check_hang_subtask(struct fm10k_intfc *interface)
462 {
463 	int i;
464 
465 	/* If we're down or resetting, just bail */
466 	if (test_bit(__FM10K_DOWN, &interface->state) ||
467 	    test_bit(__FM10K_RESETTING, &interface->state))
468 		return;
469 
470 	/* rate limit tx hang checks to only once every 2 seconds */
471 	if (time_is_after_eq_jiffies(interface->next_tx_hang_check))
472 		return;
473 	interface->next_tx_hang_check = jiffies + (2 * HZ);
474 
475 	if (netif_carrier_ok(interface->netdev)) {
476 		/* Force detection of hung controller */
477 		for (i = 0; i < interface->num_tx_queues; i++)
478 			set_check_for_tx_hang(interface->tx_ring[i]);
479 
480 		/* Rearm all in-use q_vectors for immediate firing */
481 		for (i = 0; i < interface->num_q_vectors; i++) {
482 			struct fm10k_q_vector *qv = interface->q_vector[i];
483 
484 			if (!qv->tx.count && !qv->rx.count)
485 				continue;
486 			writel(FM10K_ITR_ENABLE | FM10K_ITR_PENDING2, qv->itr);
487 		}
488 	}
489 }
490 
491 /**
492  * fm10k_service_task - manages and runs subtasks
493  * @work: pointer to work_struct containing our data
494  **/
495 static void fm10k_service_task(struct work_struct *work)
496 {
497 	struct fm10k_intfc *interface;
498 
499 	interface = container_of(work, struct fm10k_intfc, service_task);
500 
501 	/* tasks always capable of running, but must be rtnl protected */
502 	fm10k_mbx_subtask(interface);
503 	fm10k_detach_subtask(interface);
504 	fm10k_reset_subtask(interface);
505 
506 	/* tasks only run when interface is up */
507 	fm10k_watchdog_subtask(interface);
508 	fm10k_check_hang_subtask(interface);
509 	fm10k_ts_tx_subtask(interface);
510 
511 	/* release lock on service events to allow scheduling next event */
512 	fm10k_service_event_complete(interface);
513 }
514 
515 /**
516  * fm10k_configure_tx_ring - Configure Tx ring after Reset
517  * @interface: board private structure
518  * @ring: structure containing ring specific data
519  *
520  * Configure the Tx descriptor ring after a reset.
521  **/
522 static void fm10k_configure_tx_ring(struct fm10k_intfc *interface,
523 				    struct fm10k_ring *ring)
524 {
525 	struct fm10k_hw *hw = &interface->hw;
526 	u64 tdba = ring->dma;
527 	u32 size = ring->count * sizeof(struct fm10k_tx_desc);
528 	u32 txint = FM10K_INT_MAP_DISABLE;
529 	u32 txdctl = FM10K_TXDCTL_ENABLE | (1 << FM10K_TXDCTL_MAX_TIME_SHIFT);
530 	u8 reg_idx = ring->reg_idx;
531 
532 	/* disable queue to avoid issues while updating state */
533 	fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), 0);
534 	fm10k_write_flush(hw);
535 
536 	/* possible poll here to verify ring resources have been cleaned */
537 
538 	/* set location and size for descriptor ring */
539 	fm10k_write_reg(hw, FM10K_TDBAL(reg_idx), tdba & DMA_BIT_MASK(32));
540 	fm10k_write_reg(hw, FM10K_TDBAH(reg_idx), tdba >> 32);
541 	fm10k_write_reg(hw, FM10K_TDLEN(reg_idx), size);
542 
543 	/* reset head and tail pointers */
544 	fm10k_write_reg(hw, FM10K_TDH(reg_idx), 0);
545 	fm10k_write_reg(hw, FM10K_TDT(reg_idx), 0);
546 
547 	/* store tail pointer */
548 	ring->tail = &interface->uc_addr[FM10K_TDT(reg_idx)];
549 
550 	/* reset ntu and ntc to place SW in sync with hardwdare */
551 	ring->next_to_clean = 0;
552 	ring->next_to_use = 0;
553 
554 	/* Map interrupt */
555 	if (ring->q_vector) {
556 		txint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
557 		txint |= FM10K_INT_MAP_TIMER0;
558 	}
559 
560 	fm10k_write_reg(hw, FM10K_TXINT(reg_idx), txint);
561 
562 	/* enable use of FTAG bit in Tx descriptor, register is RO for VF */
563 	fm10k_write_reg(hw, FM10K_PFVTCTL(reg_idx),
564 			FM10K_PFVTCTL_FTAG_DESC_ENABLE);
565 
566 	/* enable queue */
567 	fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), txdctl);
568 }
569 
570 /**
571  * fm10k_enable_tx_ring - Verify Tx ring is enabled after configuration
572  * @interface: board private structure
573  * @ring: structure containing ring specific data
574  *
575  * Verify the Tx descriptor ring is ready for transmit.
576  **/
577 static void fm10k_enable_tx_ring(struct fm10k_intfc *interface,
578 				 struct fm10k_ring *ring)
579 {
580 	struct fm10k_hw *hw = &interface->hw;
581 	int wait_loop = 10;
582 	u32 txdctl;
583 	u8 reg_idx = ring->reg_idx;
584 
585 	/* if we are already enabled just exit */
586 	if (fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx)) & FM10K_TXDCTL_ENABLE)
587 		return;
588 
589 	/* poll to verify queue is enabled */
590 	do {
591 		usleep_range(1000, 2000);
592 		txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx));
593 	} while (!(txdctl & FM10K_TXDCTL_ENABLE) && --wait_loop);
594 	if (!wait_loop)
595 		netif_err(interface, drv, interface->netdev,
596 			  "Could not enable Tx Queue %d\n", reg_idx);
597 }
598 
599 /**
600  * fm10k_configure_tx - Configure Transmit Unit after Reset
601  * @interface: board private structure
602  *
603  * Configure the Tx unit of the MAC after a reset.
604  **/
605 static void fm10k_configure_tx(struct fm10k_intfc *interface)
606 {
607 	int i;
608 
609 	/* Setup the HW Tx Head and Tail descriptor pointers */
610 	for (i = 0; i < interface->num_tx_queues; i++)
611 		fm10k_configure_tx_ring(interface, interface->tx_ring[i]);
612 
613 	/* poll here to verify that Tx rings are now enabled */
614 	for (i = 0; i < interface->num_tx_queues; i++)
615 		fm10k_enable_tx_ring(interface, interface->tx_ring[i]);
616 }
617 
618 /**
619  * fm10k_configure_rx_ring - Configure Rx ring after Reset
620  * @interface: board private structure
621  * @ring: structure containing ring specific data
622  *
623  * Configure the Rx descriptor ring after a reset.
624  **/
625 static void fm10k_configure_rx_ring(struct fm10k_intfc *interface,
626 				    struct fm10k_ring *ring)
627 {
628 	u64 rdba = ring->dma;
629 	struct fm10k_hw *hw = &interface->hw;
630 	u32 size = ring->count * sizeof(union fm10k_rx_desc);
631 	u32 rxqctl = FM10K_RXQCTL_ENABLE | FM10K_RXQCTL_PF;
632 	u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
633 	u32 srrctl = FM10K_SRRCTL_BUFFER_CHAINING_EN;
634 	u32 rxint = FM10K_INT_MAP_DISABLE;
635 	u8 rx_pause = interface->rx_pause;
636 	u8 reg_idx = ring->reg_idx;
637 
638 	/* disable queue to avoid issues while updating state */
639 	fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), 0);
640 	fm10k_write_flush(hw);
641 
642 	/* possible poll here to verify ring resources have been cleaned */
643 
644 	/* set location and size for descriptor ring */
645 	fm10k_write_reg(hw, FM10K_RDBAL(reg_idx), rdba & DMA_BIT_MASK(32));
646 	fm10k_write_reg(hw, FM10K_RDBAH(reg_idx), rdba >> 32);
647 	fm10k_write_reg(hw, FM10K_RDLEN(reg_idx), size);
648 
649 	/* reset head and tail pointers */
650 	fm10k_write_reg(hw, FM10K_RDH(reg_idx), 0);
651 	fm10k_write_reg(hw, FM10K_RDT(reg_idx), 0);
652 
653 	/* store tail pointer */
654 	ring->tail = &interface->uc_addr[FM10K_RDT(reg_idx)];
655 
656 	/* reset ntu and ntc to place SW in sync with hardwdare */
657 	ring->next_to_clean = 0;
658 	ring->next_to_use = 0;
659 	ring->next_to_alloc = 0;
660 
661 	/* Configure the Rx buffer size for one buff without split */
662 	srrctl |= FM10K_RX_BUFSZ >> FM10K_SRRCTL_BSIZEPKT_SHIFT;
663 
664 	/* Configure the Rx ring to suppress loopback packets */
665 	srrctl |= FM10K_SRRCTL_LOOPBACK_SUPPRESS;
666 	fm10k_write_reg(hw, FM10K_SRRCTL(reg_idx), srrctl);
667 
668 	/* Enable drop on empty */
669 #ifdef CONFIG_DCB
670 	if (interface->pfc_en)
671 		rx_pause = interface->pfc_en;
672 #endif
673 	if (!(rx_pause & (1 << ring->qos_pc)))
674 		rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
675 
676 	fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
677 
678 	/* assign default VLAN to queue */
679 	ring->vid = hw->mac.default_vid;
680 
681 	/* if we have an active VLAN, disable default VID */
682 	if (test_bit(hw->mac.default_vid, interface->active_vlans))
683 		ring->vid |= FM10K_VLAN_CLEAR;
684 
685 	/* Map interrupt */
686 	if (ring->q_vector) {
687 		rxint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
688 		rxint |= FM10K_INT_MAP_TIMER1;
689 	}
690 
691 	fm10k_write_reg(hw, FM10K_RXINT(reg_idx), rxint);
692 
693 	/* enable queue */
694 	fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
695 
696 	/* place buffers on ring for receive data */
697 	fm10k_alloc_rx_buffers(ring, fm10k_desc_unused(ring));
698 }
699 
700 /**
701  * fm10k_update_rx_drop_en - Configures the drop enable bits for Rx rings
702  * @interface: board private structure
703  *
704  * Configure the drop enable bits for the Rx rings.
705  **/
706 void fm10k_update_rx_drop_en(struct fm10k_intfc *interface)
707 {
708 	struct fm10k_hw *hw = &interface->hw;
709 	u8 rx_pause = interface->rx_pause;
710 	int i;
711 
712 #ifdef CONFIG_DCB
713 	if (interface->pfc_en)
714 		rx_pause = interface->pfc_en;
715 
716 #endif
717 	for (i = 0; i < interface->num_rx_queues; i++) {
718 		struct fm10k_ring *ring = interface->rx_ring[i];
719 		u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
720 		u8 reg_idx = ring->reg_idx;
721 
722 		if (!(rx_pause & (1 << ring->qos_pc)))
723 			rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
724 
725 		fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
726 	}
727 }
728 
729 /**
730  * fm10k_configure_dglort - Configure Receive DGLORT after reset
731  * @interface: board private structure
732  *
733  * Configure the DGLORT description and RSS tables.
734  **/
735 static void fm10k_configure_dglort(struct fm10k_intfc *interface)
736 {
737 	struct fm10k_dglort_cfg dglort = { 0 };
738 	struct fm10k_hw *hw = &interface->hw;
739 	int i;
740 	u32 mrqc;
741 
742 	/* Fill out hash function seeds */
743 	for (i = 0; i < FM10K_RSSRK_SIZE; i++)
744 		fm10k_write_reg(hw, FM10K_RSSRK(0, i), interface->rssrk[i]);
745 
746 	/* Write RETA table to hardware */
747 	for (i = 0; i < FM10K_RETA_SIZE; i++)
748 		fm10k_write_reg(hw, FM10K_RETA(0, i), interface->reta[i]);
749 
750 	/* Generate RSS hash based on packet types, TCP/UDP
751 	 * port numbers and/or IPv4/v6 src and dst addresses
752 	 */
753 	mrqc = FM10K_MRQC_IPV4 |
754 	       FM10K_MRQC_TCP_IPV4 |
755 	       FM10K_MRQC_IPV6 |
756 	       FM10K_MRQC_TCP_IPV6;
757 
758 	if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV4_UDP)
759 		mrqc |= FM10K_MRQC_UDP_IPV4;
760 	if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV6_UDP)
761 		mrqc |= FM10K_MRQC_UDP_IPV6;
762 
763 	fm10k_write_reg(hw, FM10K_MRQC(0), mrqc);
764 
765 	/* configure default DGLORT mapping for RSS/DCB */
766 	dglort.inner_rss = 1;
767 	dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
768 	dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
769 	hw->mac.ops.configure_dglort_map(hw, &dglort);
770 
771 	/* assign GLORT per queue for queue mapped testing */
772 	if (interface->glort_count > 64) {
773 		memset(&dglort, 0, sizeof(dglort));
774 		dglort.inner_rss = 1;
775 		dglort.glort = interface->glort + 64;
776 		dglort.idx = fm10k_dglort_pf_queue;
777 		dglort.queue_l = fls(interface->num_rx_queues - 1);
778 		hw->mac.ops.configure_dglort_map(hw, &dglort);
779 	}
780 
781 	/* assign glort value for RSS/DCB specific to this interface */
782 	memset(&dglort, 0, sizeof(dglort));
783 	dglort.inner_rss = 1;
784 	dglort.glort = interface->glort;
785 	dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
786 	dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
787 	/* configure DGLORT mapping for RSS/DCB */
788 	dglort.idx = fm10k_dglort_pf_rss;
789 	if (interface->l2_accel)
790 		dglort.shared_l = fls(interface->l2_accel->size);
791 	hw->mac.ops.configure_dglort_map(hw, &dglort);
792 }
793 
794 /**
795  * fm10k_configure_rx - Configure Receive Unit after Reset
796  * @interface: board private structure
797  *
798  * Configure the Rx unit of the MAC after a reset.
799  **/
800 static void fm10k_configure_rx(struct fm10k_intfc *interface)
801 {
802 	int i;
803 
804 	/* Configure SWPRI to PC map */
805 	fm10k_configure_swpri_map(interface);
806 
807 	/* Configure RSS and DGLORT map */
808 	fm10k_configure_dglort(interface);
809 
810 	/* Setup the HW Rx Head and Tail descriptor pointers */
811 	for (i = 0; i < interface->num_rx_queues; i++)
812 		fm10k_configure_rx_ring(interface, interface->rx_ring[i]);
813 
814 	/* possible poll here to verify that Rx rings are now enabled */
815 }
816 
817 static void fm10k_napi_enable_all(struct fm10k_intfc *interface)
818 {
819 	struct fm10k_q_vector *q_vector;
820 	int q_idx;
821 
822 	for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
823 		q_vector = interface->q_vector[q_idx];
824 		napi_enable(&q_vector->napi);
825 	}
826 }
827 
828 static irqreturn_t fm10k_msix_clean_rings(int __always_unused irq, void *data)
829 {
830 	struct fm10k_q_vector *q_vector = data;
831 
832 	if (q_vector->rx.count || q_vector->tx.count)
833 		napi_schedule(&q_vector->napi);
834 
835 	return IRQ_HANDLED;
836 }
837 
838 static irqreturn_t fm10k_msix_mbx_vf(int __always_unused irq, void *data)
839 {
840 	struct fm10k_intfc *interface = data;
841 	struct fm10k_hw *hw = &interface->hw;
842 	struct fm10k_mbx_info *mbx = &hw->mbx;
843 
844 	/* re-enable mailbox interrupt and indicate 20us delay */
845 	fm10k_write_reg(hw, FM10K_VFITR(FM10K_MBX_VECTOR),
846 			FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
847 
848 	/* service upstream mailbox */
849 	if (fm10k_mbx_trylock(interface)) {
850 		mbx->ops.process(hw, mbx);
851 		fm10k_mbx_unlock(interface);
852 	}
853 
854 	hw->mac.get_host_state = 1;
855 	fm10k_service_event_schedule(interface);
856 
857 	return IRQ_HANDLED;
858 }
859 
860 #ifdef CONFIG_NET_POLL_CONTROLLER
861 /**
862  *  fm10k_netpoll - A Polling 'interrupt' handler
863  *  @netdev: network interface device structure
864  *
865  *  This is used by netconsole to send skbs without having to re-enable
866  *  interrupts. It's not called while the normal interrupt routine is executing.
867  **/
868 void fm10k_netpoll(struct net_device *netdev)
869 {
870 	struct fm10k_intfc *interface = netdev_priv(netdev);
871 	int i;
872 
873 	/* if interface is down do nothing */
874 	if (test_bit(__FM10K_DOWN, &interface->state))
875 		return;
876 
877 	for (i = 0; i < interface->num_q_vectors; i++)
878 		fm10k_msix_clean_rings(0, interface->q_vector[i]);
879 }
880 
881 #endif
882 #define FM10K_ERR_MSG(type) case (type): error = #type; break
883 static void fm10k_handle_fault(struct fm10k_intfc *interface, int type,
884 			      struct fm10k_fault *fault)
885 {
886 	struct pci_dev *pdev = interface->pdev;
887 	struct fm10k_hw *hw = &interface->hw;
888 	struct fm10k_iov_data *iov_data = interface->iov_data;
889 	char *error;
890 
891 	switch (type) {
892 	case FM10K_PCA_FAULT:
893 		switch (fault->type) {
894 		default:
895 			error = "Unknown PCA error";
896 			break;
897 		FM10K_ERR_MSG(PCA_NO_FAULT);
898 		FM10K_ERR_MSG(PCA_UNMAPPED_ADDR);
899 		FM10K_ERR_MSG(PCA_BAD_QACCESS_PF);
900 		FM10K_ERR_MSG(PCA_BAD_QACCESS_VF);
901 		FM10K_ERR_MSG(PCA_MALICIOUS_REQ);
902 		FM10K_ERR_MSG(PCA_POISONED_TLP);
903 		FM10K_ERR_MSG(PCA_TLP_ABORT);
904 		}
905 		break;
906 	case FM10K_THI_FAULT:
907 		switch (fault->type) {
908 		default:
909 			error = "Unknown THI error";
910 			break;
911 		FM10K_ERR_MSG(THI_NO_FAULT);
912 		FM10K_ERR_MSG(THI_MAL_DIS_Q_FAULT);
913 		}
914 		break;
915 	case FM10K_FUM_FAULT:
916 		switch (fault->type) {
917 		default:
918 			error = "Unknown FUM error";
919 			break;
920 		FM10K_ERR_MSG(FUM_NO_FAULT);
921 		FM10K_ERR_MSG(FUM_UNMAPPED_ADDR);
922 		FM10K_ERR_MSG(FUM_BAD_VF_QACCESS);
923 		FM10K_ERR_MSG(FUM_ADD_DECODE_ERR);
924 		FM10K_ERR_MSG(FUM_RO_ERROR);
925 		FM10K_ERR_MSG(FUM_QPRC_CRC_ERROR);
926 		FM10K_ERR_MSG(FUM_CSR_TIMEOUT);
927 		FM10K_ERR_MSG(FUM_INVALID_TYPE);
928 		FM10K_ERR_MSG(FUM_INVALID_LENGTH);
929 		FM10K_ERR_MSG(FUM_INVALID_BE);
930 		FM10K_ERR_MSG(FUM_INVALID_ALIGN);
931 		}
932 		break;
933 	default:
934 		error = "Undocumented fault";
935 		break;
936 	}
937 
938 	dev_warn(&pdev->dev,
939 		 "%s Address: 0x%llx SpecInfo: 0x%x Func: %02x.%0x\n",
940 		 error, fault->address, fault->specinfo,
941 		 PCI_SLOT(fault->func), PCI_FUNC(fault->func));
942 
943 	/* For VF faults, clear out the respective LPORT, reset the queue
944 	 * resources, and then reconnect to the mailbox. This allows the
945 	 * VF in question to resume behavior. For transient faults that are
946 	 * the result of non-malicious behavior this will log the fault and
947 	 * allow the VF to resume functionality. Obviously for malicious VFs
948 	 * they will be able to attempt malicious behavior again. In this
949 	 * case, the system administrator will need to step in and manually
950 	 * remove or disable the VF in question.
951 	 */
952 	if (fault->func && iov_data) {
953 		int vf = fault->func - 1;
954 		struct fm10k_vf_info *vf_info = &iov_data->vf_info[vf];
955 
956 		hw->iov.ops.reset_lport(hw, vf_info);
957 		hw->iov.ops.reset_resources(hw, vf_info);
958 
959 		/* reset_lport disables the VF, so re-enable it */
960 		hw->iov.ops.set_lport(hw, vf_info, vf,
961 				      FM10K_VF_FLAG_MULTI_CAPABLE);
962 
963 		/* reset_resources will disconnect from the mbx  */
964 		vf_info->mbx.ops.connect(hw, &vf_info->mbx);
965 	}
966 }
967 
968 static void fm10k_report_fault(struct fm10k_intfc *interface, u32 eicr)
969 {
970 	struct fm10k_hw *hw = &interface->hw;
971 	struct fm10k_fault fault = { 0 };
972 	int type, err;
973 
974 	for (eicr &= FM10K_EICR_FAULT_MASK, type = FM10K_PCA_FAULT;
975 	     eicr;
976 	     eicr >>= 1, type += FM10K_FAULT_SIZE) {
977 		/* only check if there is an error reported */
978 		if (!(eicr & 0x1))
979 			continue;
980 
981 		/* retrieve fault info */
982 		err = hw->mac.ops.get_fault(hw, type, &fault);
983 		if (err) {
984 			dev_err(&interface->pdev->dev,
985 				"error reading fault\n");
986 			continue;
987 		}
988 
989 		fm10k_handle_fault(interface, type, &fault);
990 	}
991 }
992 
993 static void fm10k_reset_drop_on_empty(struct fm10k_intfc *interface, u32 eicr)
994 {
995 	struct fm10k_hw *hw = &interface->hw;
996 	const u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
997 	u32 maxholdq;
998 	int q;
999 
1000 	if (!(eicr & FM10K_EICR_MAXHOLDTIME))
1001 		return;
1002 
1003 	maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(7));
1004 	if (maxholdq)
1005 		fm10k_write_reg(hw, FM10K_MAXHOLDQ(7), maxholdq);
1006 	for (q = 255;;) {
1007 		if (maxholdq & (1 << 31)) {
1008 			if (q < FM10K_MAX_QUEUES_PF) {
1009 				interface->rx_overrun_pf++;
1010 				fm10k_write_reg(hw, FM10K_RXDCTL(q), rxdctl);
1011 			} else {
1012 				interface->rx_overrun_vf++;
1013 			}
1014 		}
1015 
1016 		maxholdq *= 2;
1017 		if (!maxholdq)
1018 			q &= ~(32 - 1);
1019 
1020 		if (!q)
1021 			break;
1022 
1023 		if (q-- % 32)
1024 			continue;
1025 
1026 		maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(q / 32));
1027 		if (maxholdq)
1028 			fm10k_write_reg(hw, FM10K_MAXHOLDQ(q / 32), maxholdq);
1029 	}
1030 }
1031 
1032 static irqreturn_t fm10k_msix_mbx_pf(int __always_unused irq, void *data)
1033 {
1034 	struct fm10k_intfc *interface = data;
1035 	struct fm10k_hw *hw = &interface->hw;
1036 	struct fm10k_mbx_info *mbx = &hw->mbx;
1037 	u32 eicr;
1038 
1039 	/* unmask any set bits related to this interrupt */
1040 	eicr = fm10k_read_reg(hw, FM10K_EICR);
1041 	fm10k_write_reg(hw, FM10K_EICR, eicr & (FM10K_EICR_MAILBOX |
1042 						FM10K_EICR_SWITCHREADY |
1043 						FM10K_EICR_SWITCHNOTREADY));
1044 
1045 	/* report any faults found to the message log */
1046 	fm10k_report_fault(interface, eicr);
1047 
1048 	/* reset any queues disabled due to receiver overrun */
1049 	fm10k_reset_drop_on_empty(interface, eicr);
1050 
1051 	/* service mailboxes */
1052 	if (fm10k_mbx_trylock(interface)) {
1053 		mbx->ops.process(hw, mbx);
1054 		/* handle VFLRE events */
1055 		fm10k_iov_event(interface);
1056 		fm10k_mbx_unlock(interface);
1057 	}
1058 
1059 	/* if switch toggled state we should reset GLORTs */
1060 	if (eicr & FM10K_EICR_SWITCHNOTREADY) {
1061 		/* force link down for at least 4 seconds */
1062 		interface->link_down_event = jiffies + (4 * HZ);
1063 		set_bit(__FM10K_LINK_DOWN, &interface->state);
1064 
1065 		/* reset dglort_map back to no config */
1066 		hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
1067 	}
1068 
1069 	/* we should validate host state after interrupt event */
1070 	hw->mac.get_host_state = 1;
1071 
1072 	/* validate host state, and handle VF mailboxes in the service task */
1073 	fm10k_service_event_schedule(interface);
1074 
1075 	/* re-enable mailbox interrupt and indicate 20us delay */
1076 	fm10k_write_reg(hw, FM10K_ITR(FM10K_MBX_VECTOR),
1077 			FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
1078 
1079 	return IRQ_HANDLED;
1080 }
1081 
1082 void fm10k_mbx_free_irq(struct fm10k_intfc *interface)
1083 {
1084 	struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
1085 	struct fm10k_hw *hw = &interface->hw;
1086 	int itr_reg;
1087 
1088 	/* disconnect the mailbox */
1089 	hw->mbx.ops.disconnect(hw, &hw->mbx);
1090 
1091 	/* disable Mailbox cause */
1092 	if (hw->mac.type == fm10k_mac_pf) {
1093 		fm10k_write_reg(hw, FM10K_EIMR,
1094 				FM10K_EIMR_DISABLE(PCA_FAULT) |
1095 				FM10K_EIMR_DISABLE(FUM_FAULT) |
1096 				FM10K_EIMR_DISABLE(MAILBOX) |
1097 				FM10K_EIMR_DISABLE(SWITCHREADY) |
1098 				FM10K_EIMR_DISABLE(SWITCHNOTREADY) |
1099 				FM10K_EIMR_DISABLE(SRAMERROR) |
1100 				FM10K_EIMR_DISABLE(VFLR) |
1101 				FM10K_EIMR_DISABLE(MAXHOLDTIME));
1102 		itr_reg = FM10K_ITR(FM10K_MBX_VECTOR);
1103 	} else {
1104 		itr_reg = FM10K_VFITR(FM10K_MBX_VECTOR);
1105 	}
1106 
1107 	fm10k_write_reg(hw, itr_reg, FM10K_ITR_MASK_SET);
1108 
1109 	free_irq(entry->vector, interface);
1110 }
1111 
1112 static s32 fm10k_mbx_mac_addr(struct fm10k_hw *hw, u32 **results,
1113 			      struct fm10k_mbx_info *mbx)
1114 {
1115 	bool vlan_override = hw->mac.vlan_override;
1116 	u16 default_vid = hw->mac.default_vid;
1117 	struct fm10k_intfc *interface;
1118 	s32 err;
1119 
1120 	err = fm10k_msg_mac_vlan_vf(hw, results, mbx);
1121 	if (err)
1122 		return err;
1123 
1124 	interface = container_of(hw, struct fm10k_intfc, hw);
1125 
1126 	/* MAC was changed so we need reset */
1127 	if (is_valid_ether_addr(hw->mac.perm_addr) &&
1128 	    memcmp(hw->mac.perm_addr, hw->mac.addr, ETH_ALEN))
1129 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1130 
1131 	/* VLAN override was changed, or default VLAN changed */
1132 	if ((vlan_override != hw->mac.vlan_override) ||
1133 	    (default_vid != hw->mac.default_vid))
1134 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1135 
1136 	return 0;
1137 }
1138 
1139 static s32 fm10k_1588_msg_vf(struct fm10k_hw *hw, u32 **results,
1140 			     struct fm10k_mbx_info __always_unused *mbx)
1141 {
1142 	struct fm10k_intfc *interface;
1143 	u64 timestamp;
1144 	s32 err;
1145 
1146 	err = fm10k_tlv_attr_get_u64(results[FM10K_1588_MSG_TIMESTAMP],
1147 				     &timestamp);
1148 	if (err)
1149 		return err;
1150 
1151 	interface = container_of(hw, struct fm10k_intfc, hw);
1152 
1153 	fm10k_ts_tx_hwtstamp(interface, 0, timestamp);
1154 
1155 	return 0;
1156 }
1157 
1158 /* generic error handler for mailbox issues */
1159 static s32 fm10k_mbx_error(struct fm10k_hw *hw, u32 **results,
1160 			   struct fm10k_mbx_info __always_unused *mbx)
1161 {
1162 	struct fm10k_intfc *interface;
1163 	struct pci_dev *pdev;
1164 
1165 	interface = container_of(hw, struct fm10k_intfc, hw);
1166 	pdev = interface->pdev;
1167 
1168 	dev_err(&pdev->dev, "Unknown message ID %u\n",
1169 		**results & FM10K_TLV_ID_MASK);
1170 
1171 	return 0;
1172 }
1173 
1174 static const struct fm10k_msg_data vf_mbx_data[] = {
1175 	FM10K_TLV_MSG_TEST_HANDLER(fm10k_tlv_msg_test),
1176 	FM10K_VF_MSG_MAC_VLAN_HANDLER(fm10k_mbx_mac_addr),
1177 	FM10K_VF_MSG_LPORT_STATE_HANDLER(fm10k_msg_lport_state_vf),
1178 	FM10K_VF_MSG_1588_HANDLER(fm10k_1588_msg_vf),
1179 	FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
1180 };
1181 
1182 static int fm10k_mbx_request_irq_vf(struct fm10k_intfc *interface)
1183 {
1184 	struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
1185 	struct net_device *dev = interface->netdev;
1186 	struct fm10k_hw *hw = &interface->hw;
1187 	int err;
1188 
1189 	/* Use timer0 for interrupt moderation on the mailbox */
1190 	u32 itr = FM10K_INT_MAP_TIMER0 | entry->entry;
1191 
1192 	/* register mailbox handlers */
1193 	err = hw->mbx.ops.register_handlers(&hw->mbx, vf_mbx_data);
1194 	if (err)
1195 		return err;
1196 
1197 	/* request the IRQ */
1198 	err = request_irq(entry->vector, fm10k_msix_mbx_vf, 0,
1199 			  dev->name, interface);
1200 	if (err) {
1201 		netif_err(interface, probe, dev,
1202 			  "request_irq for msix_mbx failed: %d\n", err);
1203 		return err;
1204 	}
1205 
1206 	/* map all of the interrupt sources */
1207 	fm10k_write_reg(hw, FM10K_VFINT_MAP, itr);
1208 
1209 	/* enable interrupt */
1210 	fm10k_write_reg(hw, FM10K_VFITR(entry->entry), FM10K_ITR_ENABLE);
1211 
1212 	return 0;
1213 }
1214 
1215 static s32 fm10k_lport_map(struct fm10k_hw *hw, u32 **results,
1216 			   struct fm10k_mbx_info *mbx)
1217 {
1218 	struct fm10k_intfc *interface;
1219 	u32 dglort_map = hw->mac.dglort_map;
1220 	s32 err;
1221 
1222 	err = fm10k_msg_lport_map_pf(hw, results, mbx);
1223 	if (err)
1224 		return err;
1225 
1226 	interface = container_of(hw, struct fm10k_intfc, hw);
1227 
1228 	/* we need to reset if port count was just updated */
1229 	if (dglort_map != hw->mac.dglort_map)
1230 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1231 
1232 	return 0;
1233 }
1234 
1235 static s32 fm10k_update_pvid(struct fm10k_hw *hw, u32 **results,
1236 			     struct fm10k_mbx_info __always_unused *mbx)
1237 {
1238 	struct fm10k_intfc *interface;
1239 	u16 glort, pvid;
1240 	u32 pvid_update;
1241 	s32 err;
1242 
1243 	err = fm10k_tlv_attr_get_u32(results[FM10K_PF_ATTR_ID_UPDATE_PVID],
1244 				     &pvid_update);
1245 	if (err)
1246 		return err;
1247 
1248 	/* extract values from the pvid update */
1249 	glort = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_GLORT);
1250 	pvid = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_PVID);
1251 
1252 	/* if glort is not valid return error */
1253 	if (!fm10k_glort_valid_pf(hw, glort))
1254 		return FM10K_ERR_PARAM;
1255 
1256 	/* verify VID is valid */
1257 	if (pvid >= FM10K_VLAN_TABLE_VID_MAX)
1258 		return FM10K_ERR_PARAM;
1259 
1260 	interface = container_of(hw, struct fm10k_intfc, hw);
1261 
1262 	/* check to see if this belongs to one of the VFs */
1263 	err = fm10k_iov_update_pvid(interface, glort, pvid);
1264 	if (!err)
1265 		return 0;
1266 
1267 	/* we need to reset if default VLAN was just updated */
1268 	if (pvid != hw->mac.default_vid)
1269 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1270 
1271 	hw->mac.default_vid = pvid;
1272 
1273 	return 0;
1274 }
1275 
1276 static s32 fm10k_1588_msg_pf(struct fm10k_hw *hw, u32 **results,
1277 			     struct fm10k_mbx_info __always_unused *mbx)
1278 {
1279 	struct fm10k_swapi_1588_timestamp timestamp;
1280 	struct fm10k_iov_data *iov_data;
1281 	struct fm10k_intfc *interface;
1282 	u16 sglort, vf_idx;
1283 	s32 err;
1284 
1285 	err = fm10k_tlv_attr_get_le_struct(
1286 				results[FM10K_PF_ATTR_ID_1588_TIMESTAMP],
1287 				&timestamp, sizeof(timestamp));
1288 	if (err)
1289 		return err;
1290 
1291 	interface = container_of(hw, struct fm10k_intfc, hw);
1292 
1293 	if (timestamp.dglort) {
1294 		fm10k_ts_tx_hwtstamp(interface, timestamp.dglort,
1295 				     le64_to_cpu(timestamp.egress));
1296 		return 0;
1297 	}
1298 
1299 	/* either dglort or sglort must be set */
1300 	if (!timestamp.sglort)
1301 		return FM10K_ERR_PARAM;
1302 
1303 	/* verify GLORT is at least one of the ones we own */
1304 	sglort = le16_to_cpu(timestamp.sglort);
1305 	if (!fm10k_glort_valid_pf(hw, sglort))
1306 		return FM10K_ERR_PARAM;
1307 
1308 	if (sglort == interface->glort) {
1309 		fm10k_ts_tx_hwtstamp(interface, 0,
1310 				     le64_to_cpu(timestamp.ingress));
1311 		return 0;
1312 	}
1313 
1314 	/* if there is no iov_data then there is no mailboxes to process */
1315 	if (!ACCESS_ONCE(interface->iov_data))
1316 		return FM10K_ERR_PARAM;
1317 
1318 	rcu_read_lock();
1319 
1320 	/* notify VF if this timestamp belongs to it */
1321 	iov_data = interface->iov_data;
1322 	vf_idx = (hw->mac.dglort_map & FM10K_DGLORTMAP_NONE) - sglort;
1323 
1324 	if (!iov_data || vf_idx >= iov_data->num_vfs) {
1325 		err = FM10K_ERR_PARAM;
1326 		goto err_unlock;
1327 	}
1328 
1329 	err = hw->iov.ops.report_timestamp(hw, &iov_data->vf_info[vf_idx],
1330 					   le64_to_cpu(timestamp.ingress));
1331 
1332 err_unlock:
1333 	rcu_read_unlock();
1334 
1335 	return err;
1336 }
1337 
1338 static const struct fm10k_msg_data pf_mbx_data[] = {
1339 	FM10K_PF_MSG_ERR_HANDLER(XCAST_MODES, fm10k_msg_err_pf),
1340 	FM10K_PF_MSG_ERR_HANDLER(UPDATE_MAC_FWD_RULE, fm10k_msg_err_pf),
1341 	FM10K_PF_MSG_LPORT_MAP_HANDLER(fm10k_lport_map),
1342 	FM10K_PF_MSG_ERR_HANDLER(LPORT_CREATE, fm10k_msg_err_pf),
1343 	FM10K_PF_MSG_ERR_HANDLER(LPORT_DELETE, fm10k_msg_err_pf),
1344 	FM10K_PF_MSG_UPDATE_PVID_HANDLER(fm10k_update_pvid),
1345 	FM10K_PF_MSG_1588_TIMESTAMP_HANDLER(fm10k_1588_msg_pf),
1346 	FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
1347 };
1348 
1349 static int fm10k_mbx_request_irq_pf(struct fm10k_intfc *interface)
1350 {
1351 	struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
1352 	struct net_device *dev = interface->netdev;
1353 	struct fm10k_hw *hw = &interface->hw;
1354 	int err;
1355 
1356 	/* Use timer0 for interrupt moderation on the mailbox */
1357 	u32 mbx_itr = FM10K_INT_MAP_TIMER0 | entry->entry;
1358 	u32 other_itr = FM10K_INT_MAP_IMMEDIATE | entry->entry;
1359 
1360 	/* register mailbox handlers */
1361 	err = hw->mbx.ops.register_handlers(&hw->mbx, pf_mbx_data);
1362 	if (err)
1363 		return err;
1364 
1365 	/* request the IRQ */
1366 	err = request_irq(entry->vector, fm10k_msix_mbx_pf, 0,
1367 			  dev->name, interface);
1368 	if (err) {
1369 		netif_err(interface, probe, dev,
1370 			  "request_irq for msix_mbx failed: %d\n", err);
1371 		return err;
1372 	}
1373 
1374 	/* Enable interrupts w/ no moderation for "other" interrupts */
1375 	fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_PCIeFault), other_itr);
1376 	fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SwitchUpDown), other_itr);
1377 	fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SRAM), other_itr);
1378 	fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_MaxHoldTime), other_itr);
1379 	fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_VFLR), other_itr);
1380 
1381 	/* Enable interrupts w/ moderation for mailbox */
1382 	fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_Mailbox), mbx_itr);
1383 
1384 	/* Enable individual interrupt causes */
1385 	fm10k_write_reg(hw, FM10K_EIMR, FM10K_EIMR_ENABLE(PCA_FAULT) |
1386 					FM10K_EIMR_ENABLE(FUM_FAULT) |
1387 					FM10K_EIMR_ENABLE(MAILBOX) |
1388 					FM10K_EIMR_ENABLE(SWITCHREADY) |
1389 					FM10K_EIMR_ENABLE(SWITCHNOTREADY) |
1390 					FM10K_EIMR_ENABLE(SRAMERROR) |
1391 					FM10K_EIMR_ENABLE(VFLR) |
1392 					FM10K_EIMR_ENABLE(MAXHOLDTIME));
1393 
1394 	/* enable interrupt */
1395 	fm10k_write_reg(hw, FM10K_ITR(entry->entry), FM10K_ITR_ENABLE);
1396 
1397 	return 0;
1398 }
1399 
1400 int fm10k_mbx_request_irq(struct fm10k_intfc *interface)
1401 {
1402 	struct fm10k_hw *hw = &interface->hw;
1403 	int err;
1404 
1405 	/* enable Mailbox cause */
1406 	if (hw->mac.type == fm10k_mac_pf)
1407 		err = fm10k_mbx_request_irq_pf(interface);
1408 	else
1409 		err = fm10k_mbx_request_irq_vf(interface);
1410 
1411 	/* connect mailbox */
1412 	if (!err)
1413 		err = hw->mbx.ops.connect(hw, &hw->mbx);
1414 
1415 	return err;
1416 }
1417 
1418 /**
1419  * fm10k_qv_free_irq - release interrupts associated with queue vectors
1420  * @interface: board private structure
1421  *
1422  * Release all interrupts associated with this interface
1423  **/
1424 void fm10k_qv_free_irq(struct fm10k_intfc *interface)
1425 {
1426 	int vector = interface->num_q_vectors;
1427 	struct fm10k_hw *hw = &interface->hw;
1428 	struct msix_entry *entry;
1429 
1430 	entry = &interface->msix_entries[NON_Q_VECTORS(hw) + vector];
1431 
1432 	while (vector) {
1433 		struct fm10k_q_vector *q_vector;
1434 
1435 		vector--;
1436 		entry--;
1437 		q_vector = interface->q_vector[vector];
1438 
1439 		if (!q_vector->tx.count && !q_vector->rx.count)
1440 			continue;
1441 
1442 		/* disable interrupts */
1443 
1444 		writel(FM10K_ITR_MASK_SET, q_vector->itr);
1445 
1446 		free_irq(entry->vector, q_vector);
1447 	}
1448 }
1449 
1450 /**
1451  * fm10k_qv_request_irq - initialize interrupts for queue vectors
1452  * @interface: board private structure
1453  *
1454  * Attempts to configure interrupts using the best available
1455  * capabilities of the hardware and kernel.
1456  **/
1457 int fm10k_qv_request_irq(struct fm10k_intfc *interface)
1458 {
1459 	struct net_device *dev = interface->netdev;
1460 	struct fm10k_hw *hw = &interface->hw;
1461 	struct msix_entry *entry;
1462 	int ri = 0, ti = 0;
1463 	int vector, err;
1464 
1465 	entry = &interface->msix_entries[NON_Q_VECTORS(hw)];
1466 
1467 	for (vector = 0; vector < interface->num_q_vectors; vector++) {
1468 		struct fm10k_q_vector *q_vector = interface->q_vector[vector];
1469 
1470 		/* name the vector */
1471 		if (q_vector->tx.count && q_vector->rx.count) {
1472 			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
1473 				 "%s-TxRx-%d", dev->name, ri++);
1474 			ti++;
1475 		} else if (q_vector->rx.count) {
1476 			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
1477 				 "%s-rx-%d", dev->name, ri++);
1478 		} else if (q_vector->tx.count) {
1479 			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
1480 				 "%s-tx-%d", dev->name, ti++);
1481 		} else {
1482 			/* skip this unused q_vector */
1483 			continue;
1484 		}
1485 
1486 		/* Assign ITR register to q_vector */
1487 		q_vector->itr = (hw->mac.type == fm10k_mac_pf) ?
1488 				&interface->uc_addr[FM10K_ITR(entry->entry)] :
1489 				&interface->uc_addr[FM10K_VFITR(entry->entry)];
1490 
1491 		/* request the IRQ */
1492 		err = request_irq(entry->vector, &fm10k_msix_clean_rings, 0,
1493 				  q_vector->name, q_vector);
1494 		if (err) {
1495 			netif_err(interface, probe, dev,
1496 				  "request_irq failed for MSIX interrupt Error: %d\n",
1497 				  err);
1498 			goto err_out;
1499 		}
1500 
1501 		/* Enable q_vector */
1502 		writel(FM10K_ITR_ENABLE, q_vector->itr);
1503 
1504 		entry++;
1505 	}
1506 
1507 	return 0;
1508 
1509 err_out:
1510 	/* wind through the ring freeing all entries and vectors */
1511 	while (vector) {
1512 		struct fm10k_q_vector *q_vector;
1513 
1514 		entry--;
1515 		vector--;
1516 		q_vector = interface->q_vector[vector];
1517 
1518 		if (!q_vector->tx.count && !q_vector->rx.count)
1519 			continue;
1520 
1521 		/* disable interrupts */
1522 
1523 		writel(FM10K_ITR_MASK_SET, q_vector->itr);
1524 
1525 		free_irq(entry->vector, q_vector);
1526 	}
1527 
1528 	return err;
1529 }
1530 
1531 void fm10k_up(struct fm10k_intfc *interface)
1532 {
1533 	struct fm10k_hw *hw = &interface->hw;
1534 
1535 	/* Enable Tx/Rx DMA */
1536 	hw->mac.ops.start_hw(hw);
1537 
1538 	/* configure Tx descriptor rings */
1539 	fm10k_configure_tx(interface);
1540 
1541 	/* configure Rx descriptor rings */
1542 	fm10k_configure_rx(interface);
1543 
1544 	/* configure interrupts */
1545 	hw->mac.ops.update_int_moderator(hw);
1546 
1547 	/* clear down bit to indicate we are ready to go */
1548 	clear_bit(__FM10K_DOWN, &interface->state);
1549 
1550 	/* enable polling cleanups */
1551 	fm10k_napi_enable_all(interface);
1552 
1553 	/* re-establish Rx filters */
1554 	fm10k_restore_rx_state(interface);
1555 
1556 	/* enable transmits */
1557 	netif_tx_start_all_queues(interface->netdev);
1558 
1559 	/* kick off the service timer now */
1560 	hw->mac.get_host_state = 1;
1561 	mod_timer(&interface->service_timer, jiffies);
1562 }
1563 
1564 static void fm10k_napi_disable_all(struct fm10k_intfc *interface)
1565 {
1566 	struct fm10k_q_vector *q_vector;
1567 	int q_idx;
1568 
1569 	for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
1570 		q_vector = interface->q_vector[q_idx];
1571 		napi_disable(&q_vector->napi);
1572 	}
1573 }
1574 
1575 void fm10k_down(struct fm10k_intfc *interface)
1576 {
1577 	struct net_device *netdev = interface->netdev;
1578 	struct fm10k_hw *hw = &interface->hw;
1579 
1580 	/* signal that we are down to the interrupt handler and service task */
1581 	set_bit(__FM10K_DOWN, &interface->state);
1582 
1583 	/* call carrier off first to avoid false dev_watchdog timeouts */
1584 	netif_carrier_off(netdev);
1585 
1586 	/* disable transmits */
1587 	netif_tx_stop_all_queues(netdev);
1588 	netif_tx_disable(netdev);
1589 
1590 	/* reset Rx filters */
1591 	fm10k_reset_rx_state(interface);
1592 
1593 	/* allow 10ms for device to quiesce */
1594 	usleep_range(10000, 20000);
1595 
1596 	/* disable polling routines */
1597 	fm10k_napi_disable_all(interface);
1598 
1599 	/* capture stats one last time before stopping interface */
1600 	fm10k_update_stats(interface);
1601 
1602 	/* Disable DMA engine for Tx/Rx */
1603 	hw->mac.ops.stop_hw(hw);
1604 
1605 	/* free any buffers still on the rings */
1606 	fm10k_clean_all_tx_rings(interface);
1607 	fm10k_clean_all_rx_rings(interface);
1608 }
1609 
1610 /**
1611  * fm10k_sw_init - Initialize general software structures
1612  * @interface: host interface private structure to initialize
1613  *
1614  * fm10k_sw_init initializes the interface private data structure.
1615  * Fields are initialized based on PCI device information and
1616  * OS network device settings (MTU size).
1617  **/
1618 static int fm10k_sw_init(struct fm10k_intfc *interface,
1619 			 const struct pci_device_id *ent)
1620 {
1621 	const struct fm10k_info *fi = fm10k_info_tbl[ent->driver_data];
1622 	struct fm10k_hw *hw = &interface->hw;
1623 	struct pci_dev *pdev = interface->pdev;
1624 	struct net_device *netdev = interface->netdev;
1625 	u32 rss_key[FM10K_RSSRK_SIZE];
1626 	unsigned int rss;
1627 	int err;
1628 
1629 	/* initialize back pointer */
1630 	hw->back = interface;
1631 	hw->hw_addr = interface->uc_addr;
1632 
1633 	/* PCI config space info */
1634 	hw->vendor_id = pdev->vendor;
1635 	hw->device_id = pdev->device;
1636 	hw->revision_id = pdev->revision;
1637 	hw->subsystem_vendor_id = pdev->subsystem_vendor;
1638 	hw->subsystem_device_id = pdev->subsystem_device;
1639 
1640 	/* Setup hw api */
1641 	memcpy(&hw->mac.ops, fi->mac_ops, sizeof(hw->mac.ops));
1642 	hw->mac.type = fi->mac;
1643 
1644 	/* Setup IOV handlers */
1645 	if (fi->iov_ops)
1646 		memcpy(&hw->iov.ops, fi->iov_ops, sizeof(hw->iov.ops));
1647 
1648 	/* Set common capability flags and settings */
1649 	rss = min_t(int, FM10K_MAX_RSS_INDICES, num_online_cpus());
1650 	interface->ring_feature[RING_F_RSS].limit = rss;
1651 	fi->get_invariants(hw);
1652 
1653 	/* pick up the PCIe bus settings for reporting later */
1654 	if (hw->mac.ops.get_bus_info)
1655 		hw->mac.ops.get_bus_info(hw);
1656 
1657 	/* limit the usable DMA range */
1658 	if (hw->mac.ops.set_dma_mask)
1659 		hw->mac.ops.set_dma_mask(hw, dma_get_mask(&pdev->dev));
1660 
1661 	/* update netdev with DMA restrictions */
1662 	if (dma_get_mask(&pdev->dev) > DMA_BIT_MASK(32)) {
1663 		netdev->features |= NETIF_F_HIGHDMA;
1664 		netdev->vlan_features |= NETIF_F_HIGHDMA;
1665 	}
1666 
1667 	/* delay any future reset requests */
1668 	interface->last_reset = jiffies + (10 * HZ);
1669 
1670 	/* reset and initialize the hardware so it is in a known state */
1671 	err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
1672 	if (err) {
1673 		dev_err(&pdev->dev, "init_hw failed: %d\n", err);
1674 		return err;
1675 	}
1676 
1677 	/* initialize hardware statistics */
1678 	hw->mac.ops.update_hw_stats(hw, &interface->stats);
1679 
1680 	/* Set upper limit on IOV VFs that can be allocated */
1681 	pci_sriov_set_totalvfs(pdev, hw->iov.total_vfs);
1682 
1683 	/* Start with random Ethernet address */
1684 	eth_random_addr(hw->mac.addr);
1685 
1686 	/* Initialize MAC address from hardware */
1687 	err = hw->mac.ops.read_mac_addr(hw);
1688 	if (err) {
1689 		dev_warn(&pdev->dev,
1690 			 "Failed to obtain MAC address defaulting to random\n");
1691 		/* tag address assignment as random */
1692 		netdev->addr_assign_type |= NET_ADDR_RANDOM;
1693 	}
1694 
1695 	memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
1696 	memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
1697 
1698 	if (!is_valid_ether_addr(netdev->perm_addr)) {
1699 		dev_err(&pdev->dev, "Invalid MAC Address\n");
1700 		return -EIO;
1701 	}
1702 
1703 	/* assign BAR 4 resources for use with PTP */
1704 	if (fm10k_read_reg(hw, FM10K_CTRL) & FM10K_CTRL_BAR4_ALLOWED)
1705 		interface->sw_addr = ioremap(pci_resource_start(pdev, 4),
1706 					     pci_resource_len(pdev, 4));
1707 	hw->sw_addr = interface->sw_addr;
1708 
1709 	/* Only the PF can support VXLAN and NVGRE offloads */
1710 	if (hw->mac.type != fm10k_mac_pf) {
1711 		netdev->hw_enc_features = 0;
1712 		netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
1713 		netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL;
1714 	}
1715 
1716 	/* initialize DCBNL interface */
1717 	fm10k_dcbnl_set_ops(netdev);
1718 
1719 	/* Initialize service timer and service task */
1720 	set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
1721 	setup_timer(&interface->service_timer, &fm10k_service_timer,
1722 		    (unsigned long)interface);
1723 	INIT_WORK(&interface->service_task, fm10k_service_task);
1724 
1725 	/* kick off service timer now, even when interface is down */
1726 	mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
1727 
1728 	/* Intitialize timestamp data */
1729 	fm10k_ts_init(interface);
1730 
1731 	/* set default ring sizes */
1732 	interface->tx_ring_count = FM10K_DEFAULT_TXD;
1733 	interface->rx_ring_count = FM10K_DEFAULT_RXD;
1734 
1735 	/* set default interrupt moderation */
1736 	interface->tx_itr = FM10K_ITR_10K;
1737 	interface->rx_itr = FM10K_ITR_ADAPTIVE | FM10K_ITR_20K;
1738 
1739 	/* initialize vxlan_port list */
1740 	INIT_LIST_HEAD(&interface->vxlan_port);
1741 
1742 	netdev_rss_key_fill(rss_key, sizeof(rss_key));
1743 	memcpy(interface->rssrk, rss_key, sizeof(rss_key));
1744 
1745 	/* Start off interface as being down */
1746 	set_bit(__FM10K_DOWN, &interface->state);
1747 
1748 	return 0;
1749 }
1750 
1751 static void fm10k_slot_warn(struct fm10k_intfc *interface)
1752 {
1753 	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
1754 	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
1755 	struct fm10k_hw *hw = &interface->hw;
1756 	int max_gts = 0, expected_gts = 0;
1757 
1758 	if (pcie_get_minimum_link(interface->pdev, &speed, &width) ||
1759 	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
1760 		dev_warn(&interface->pdev->dev,
1761 			 "Unable to determine PCI Express bandwidth.\n");
1762 		return;
1763 	}
1764 
1765 	switch (speed) {
1766 	case PCIE_SPEED_2_5GT:
1767 		/* 8b/10b encoding reduces max throughput by 20% */
1768 		max_gts = 2 * width;
1769 		break;
1770 	case PCIE_SPEED_5_0GT:
1771 		/* 8b/10b encoding reduces max throughput by 20% */
1772 		max_gts = 4 * width;
1773 		break;
1774 	case PCIE_SPEED_8_0GT:
1775 		/* 128b/130b encoding has less than 2% impact on throughput */
1776 		max_gts = 8 * width;
1777 		break;
1778 	default:
1779 		dev_warn(&interface->pdev->dev,
1780 			 "Unable to determine PCI Express bandwidth.\n");
1781 		return;
1782 	}
1783 
1784 	dev_info(&interface->pdev->dev,
1785 		 "PCI Express bandwidth of %dGT/s available\n",
1786 		 max_gts);
1787 	dev_info(&interface->pdev->dev,
1788 		 "(Speed:%s, Width: x%d, Encoding Loss:%s, Payload:%s)\n",
1789 		 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
1790 		  speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
1791 		  speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
1792 		  "Unknown"),
1793 		 hw->bus.width,
1794 		 (speed == PCIE_SPEED_2_5GT ? "20%" :
1795 		  speed == PCIE_SPEED_5_0GT ? "20%" :
1796 		  speed == PCIE_SPEED_8_0GT ? "<2%" :
1797 		  "Unknown"),
1798 		 (hw->bus.payload == fm10k_bus_payload_128 ? "128B" :
1799 		  hw->bus.payload == fm10k_bus_payload_256 ? "256B" :
1800 		  hw->bus.payload == fm10k_bus_payload_512 ? "512B" :
1801 		  "Unknown"));
1802 
1803 	switch (hw->bus_caps.speed) {
1804 	case fm10k_bus_speed_2500:
1805 		/* 8b/10b encoding reduces max throughput by 20% */
1806 		expected_gts = 2 * hw->bus_caps.width;
1807 		break;
1808 	case fm10k_bus_speed_5000:
1809 		/* 8b/10b encoding reduces max throughput by 20% */
1810 		expected_gts = 4 * hw->bus_caps.width;
1811 		break;
1812 	case fm10k_bus_speed_8000:
1813 		/* 128b/130b encoding has less than 2% impact on throughput */
1814 		expected_gts = 8 * hw->bus_caps.width;
1815 		break;
1816 	default:
1817 		dev_warn(&interface->pdev->dev,
1818 			 "Unable to determine expected PCI Express bandwidth.\n");
1819 		return;
1820 	}
1821 
1822 	if (max_gts < expected_gts) {
1823 		dev_warn(&interface->pdev->dev,
1824 			 "This device requires %dGT/s of bandwidth for optimal performance.\n",
1825 			 expected_gts);
1826 		dev_warn(&interface->pdev->dev,
1827 			 "A %sslot with x%d lanes is suggested.\n",
1828 			 (hw->bus_caps.speed == fm10k_bus_speed_2500 ? "2.5GT/s " :
1829 			  hw->bus_caps.speed == fm10k_bus_speed_5000 ? "5.0GT/s " :
1830 			  hw->bus_caps.speed == fm10k_bus_speed_8000 ? "8.0GT/s " : ""),
1831 			 hw->bus_caps.width);
1832 	}
1833 }
1834 
1835 /**
1836  * fm10k_probe - Device Initialization Routine
1837  * @pdev: PCI device information struct
1838  * @ent: entry in fm10k_pci_tbl
1839  *
1840  * Returns 0 on success, negative on failure
1841  *
1842  * fm10k_probe initializes an interface identified by a pci_dev structure.
1843  * The OS initialization, configuring of the interface private structure,
1844  * and a hardware reset occur.
1845  **/
1846 static int fm10k_probe(struct pci_dev *pdev,
1847 		       const struct pci_device_id *ent)
1848 {
1849 	struct net_device *netdev;
1850 	struct fm10k_intfc *interface;
1851 	int err;
1852 
1853 	err = pci_enable_device_mem(pdev);
1854 	if (err)
1855 		return err;
1856 
1857 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(48));
1858 	if (err)
1859 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1860 	if (err) {
1861 		dev_err(&pdev->dev,
1862 			"DMA configuration failed: %d\n", err);
1863 		goto err_dma;
1864 	}
1865 
1866 	err = pci_request_selected_regions(pdev,
1867 					   pci_select_bars(pdev,
1868 							   IORESOURCE_MEM),
1869 					   fm10k_driver_name);
1870 	if (err) {
1871 		dev_err(&pdev->dev,
1872 			"pci_request_selected_regions failed: %d\n", err);
1873 		goto err_pci_reg;
1874 	}
1875 
1876 	pci_enable_pcie_error_reporting(pdev);
1877 
1878 	pci_set_master(pdev);
1879 	pci_save_state(pdev);
1880 
1881 	netdev = fm10k_alloc_netdev();
1882 	if (!netdev) {
1883 		err = -ENOMEM;
1884 		goto err_alloc_netdev;
1885 	}
1886 
1887 	SET_NETDEV_DEV(netdev, &pdev->dev);
1888 
1889 	interface = netdev_priv(netdev);
1890 	pci_set_drvdata(pdev, interface);
1891 
1892 	interface->netdev = netdev;
1893 	interface->pdev = pdev;
1894 
1895 	interface->uc_addr = ioremap(pci_resource_start(pdev, 0),
1896 				     FM10K_UC_ADDR_SIZE);
1897 	if (!interface->uc_addr) {
1898 		err = -EIO;
1899 		goto err_ioremap;
1900 	}
1901 
1902 	err = fm10k_sw_init(interface, ent);
1903 	if (err)
1904 		goto err_sw_init;
1905 
1906 	/* enable debugfs support */
1907 	fm10k_dbg_intfc_init(interface);
1908 
1909 	err = fm10k_init_queueing_scheme(interface);
1910 	if (err)
1911 		goto err_sw_init;
1912 
1913 	err = fm10k_mbx_request_irq(interface);
1914 	if (err)
1915 		goto err_mbx_interrupt;
1916 
1917 	/* final check of hardware state before registering the interface */
1918 	err = fm10k_hw_ready(interface);
1919 	if (err)
1920 		goto err_register;
1921 
1922 	err = register_netdev(netdev);
1923 	if (err)
1924 		goto err_register;
1925 
1926 	/* carrier off reporting is important to ethtool even BEFORE open */
1927 	netif_carrier_off(netdev);
1928 
1929 	/* stop all the transmit queues from transmitting until link is up */
1930 	netif_tx_stop_all_queues(netdev);
1931 
1932 	/* Register PTP interface */
1933 	fm10k_ptp_register(interface);
1934 
1935 	/* print warning for non-optimal configurations */
1936 	fm10k_slot_warn(interface);
1937 
1938 	/* report MAC address for logging */
1939 	dev_info(&pdev->dev, "%pM\n", netdev->dev_addr);
1940 
1941 	/* enable SR-IOV after registering netdev to enforce PF/VF ordering */
1942 	fm10k_iov_configure(pdev, 0);
1943 
1944 	/* clear the service task disable bit to allow service task to start */
1945 	clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
1946 
1947 	return 0;
1948 
1949 err_register:
1950 	fm10k_mbx_free_irq(interface);
1951 err_mbx_interrupt:
1952 	fm10k_clear_queueing_scheme(interface);
1953 err_sw_init:
1954 	if (interface->sw_addr)
1955 		iounmap(interface->sw_addr);
1956 	iounmap(interface->uc_addr);
1957 err_ioremap:
1958 	free_netdev(netdev);
1959 err_alloc_netdev:
1960 	pci_release_selected_regions(pdev,
1961 				     pci_select_bars(pdev, IORESOURCE_MEM));
1962 err_pci_reg:
1963 err_dma:
1964 	pci_disable_device(pdev);
1965 	return err;
1966 }
1967 
1968 /**
1969  * fm10k_remove - Device Removal Routine
1970  * @pdev: PCI device information struct
1971  *
1972  * fm10k_remove is called by the PCI subsystem to alert the driver
1973  * that it should release a PCI device.  The could be caused by a
1974  * Hot-Plug event, or because the driver is going to be removed from
1975  * memory.
1976  **/
1977 static void fm10k_remove(struct pci_dev *pdev)
1978 {
1979 	struct fm10k_intfc *interface = pci_get_drvdata(pdev);
1980 	struct net_device *netdev = interface->netdev;
1981 
1982 	del_timer_sync(&interface->service_timer);
1983 
1984 	set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
1985 	cancel_work_sync(&interface->service_task);
1986 
1987 	/* free netdev, this may bounce the interrupts due to setup_tc */
1988 	if (netdev->reg_state == NETREG_REGISTERED)
1989 		unregister_netdev(netdev);
1990 
1991 	/* cleanup timestamp handling */
1992 	fm10k_ptp_unregister(interface);
1993 
1994 	/* release VFs */
1995 	fm10k_iov_disable(pdev);
1996 
1997 	/* disable mailbox interrupt */
1998 	fm10k_mbx_free_irq(interface);
1999 
2000 	/* free interrupts */
2001 	fm10k_clear_queueing_scheme(interface);
2002 
2003 	/* remove any debugfs interfaces */
2004 	fm10k_dbg_intfc_exit(interface);
2005 
2006 	if (interface->sw_addr)
2007 		iounmap(interface->sw_addr);
2008 	iounmap(interface->uc_addr);
2009 
2010 	free_netdev(netdev);
2011 
2012 	pci_release_selected_regions(pdev,
2013 				     pci_select_bars(pdev, IORESOURCE_MEM));
2014 
2015 	pci_disable_pcie_error_reporting(pdev);
2016 
2017 	pci_disable_device(pdev);
2018 }
2019 
2020 #ifdef CONFIG_PM
2021 /**
2022  * fm10k_resume - Restore device to pre-sleep state
2023  * @pdev: PCI device information struct
2024  *
2025  * fm10k_resume is called after the system has powered back up from a sleep
2026  * state and is ready to resume operation.  This function is meant to restore
2027  * the device back to its pre-sleep state.
2028  **/
2029 static int fm10k_resume(struct pci_dev *pdev)
2030 {
2031 	struct fm10k_intfc *interface = pci_get_drvdata(pdev);
2032 	struct net_device *netdev = interface->netdev;
2033 	struct fm10k_hw *hw = &interface->hw;
2034 	u32 err;
2035 
2036 	pci_set_power_state(pdev, PCI_D0);
2037 	pci_restore_state(pdev);
2038 
2039 	/* pci_restore_state clears dev->state_saved so call
2040 	 * pci_save_state to restore it.
2041 	 */
2042 	pci_save_state(pdev);
2043 
2044 	err = pci_enable_device_mem(pdev);
2045 	if (err) {
2046 		dev_err(&pdev->dev, "Cannot enable PCI device from suspend\n");
2047 		return err;
2048 	}
2049 	pci_set_master(pdev);
2050 
2051 	pci_wake_from_d3(pdev, false);
2052 
2053 	/* refresh hw_addr in case it was dropped */
2054 	hw->hw_addr = interface->uc_addr;
2055 
2056 	/* reset hardware to known state */
2057 	err = hw->mac.ops.init_hw(&interface->hw);
2058 	if (err)
2059 		return err;
2060 
2061 	/* reset statistics starting values */
2062 	hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
2063 
2064 	/* reset clock */
2065 	fm10k_ts_reset(interface);
2066 
2067 	rtnl_lock();
2068 
2069 	err = fm10k_init_queueing_scheme(interface);
2070 	if (!err) {
2071 		fm10k_mbx_request_irq(interface);
2072 		if (netif_running(netdev))
2073 			err = fm10k_open(netdev);
2074 	}
2075 
2076 	rtnl_unlock();
2077 
2078 	if (err)
2079 		return err;
2080 
2081 	/* assume host is not ready, to prevent race with watchdog in case we
2082 	 * actually don't have connection to the switch
2083 	 */
2084 	interface->host_ready = false;
2085 	fm10k_watchdog_host_not_ready(interface);
2086 
2087 	/* clear the service task disable bit to allow service task to start */
2088 	clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
2089 	fm10k_service_event_schedule(interface);
2090 
2091 	/* restore SR-IOV interface */
2092 	fm10k_iov_resume(pdev);
2093 
2094 	netif_device_attach(netdev);
2095 
2096 	return 0;
2097 }
2098 
2099 /**
2100  * fm10k_suspend - Prepare the device for a system sleep state
2101  * @pdev: PCI device information struct
2102  *
2103  * fm10k_suspend is meant to shutdown the device prior to the system entering
2104  * a sleep state.  The fm10k hardware does not support wake on lan so the
2105  * driver simply needs to shut down the device so it is in a low power state.
2106  **/
2107 static int fm10k_suspend(struct pci_dev *pdev,
2108 			 pm_message_t __always_unused state)
2109 {
2110 	struct fm10k_intfc *interface = pci_get_drvdata(pdev);
2111 	struct net_device *netdev = interface->netdev;
2112 	int err = 0;
2113 
2114 	netif_device_detach(netdev);
2115 
2116 	fm10k_iov_suspend(pdev);
2117 
2118 	/* the watchdog tasks may read registers, which will appear like a
2119 	 * surprise-remove event once the PCI device is disabled. This will
2120 	 * cause us to close the netdevice, so we don't retain the open/closed
2121 	 * state post-resume. Prevent this by disabling the service task while
2122 	 * suspended, until we actually resume.
2123 	 */
2124 	set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
2125 	cancel_work_sync(&interface->service_task);
2126 
2127 	rtnl_lock();
2128 
2129 	if (netif_running(netdev))
2130 		fm10k_close(netdev);
2131 
2132 	fm10k_mbx_free_irq(interface);
2133 
2134 	fm10k_clear_queueing_scheme(interface);
2135 
2136 	rtnl_unlock();
2137 
2138 	err = pci_save_state(pdev);
2139 	if (err)
2140 		return err;
2141 
2142 	pci_disable_device(pdev);
2143 	pci_wake_from_d3(pdev, false);
2144 	pci_set_power_state(pdev, PCI_D3hot);
2145 
2146 	return 0;
2147 }
2148 
2149 #endif /* CONFIG_PM */
2150 /**
2151  * fm10k_io_error_detected - called when PCI error is detected
2152  * @pdev: Pointer to PCI device
2153  * @state: The current pci connection state
2154  *
2155  * This function is called after a PCI bus error affecting
2156  * this device has been detected.
2157  */
2158 static pci_ers_result_t fm10k_io_error_detected(struct pci_dev *pdev,
2159 						pci_channel_state_t state)
2160 {
2161 	struct fm10k_intfc *interface = pci_get_drvdata(pdev);
2162 	struct net_device *netdev = interface->netdev;
2163 
2164 	netif_device_detach(netdev);
2165 
2166 	if (state == pci_channel_io_perm_failure)
2167 		return PCI_ERS_RESULT_DISCONNECT;
2168 
2169 	if (netif_running(netdev))
2170 		fm10k_close(netdev);
2171 
2172 	fm10k_mbx_free_irq(interface);
2173 
2174 	pci_disable_device(pdev);
2175 
2176 	/* Request a slot reset. */
2177 	return PCI_ERS_RESULT_NEED_RESET;
2178 }
2179 
2180 /**
2181  * fm10k_io_slot_reset - called after the pci bus has been reset.
2182  * @pdev: Pointer to PCI device
2183  *
2184  * Restart the card from scratch, as if from a cold-boot.
2185  */
2186 static pci_ers_result_t fm10k_io_slot_reset(struct pci_dev *pdev)
2187 {
2188 	struct fm10k_intfc *interface = pci_get_drvdata(pdev);
2189 	pci_ers_result_t result;
2190 
2191 	if (pci_enable_device_mem(pdev)) {
2192 		dev_err(&pdev->dev,
2193 			"Cannot re-enable PCI device after reset.\n");
2194 		result = PCI_ERS_RESULT_DISCONNECT;
2195 	} else {
2196 		pci_set_master(pdev);
2197 		pci_restore_state(pdev);
2198 
2199 		/* After second error pci->state_saved is false, this
2200 		 * resets it so EEH doesn't break.
2201 		 */
2202 		pci_save_state(pdev);
2203 
2204 		pci_wake_from_d3(pdev, false);
2205 
2206 		/* refresh hw_addr in case it was dropped */
2207 		interface->hw.hw_addr = interface->uc_addr;
2208 
2209 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
2210 		fm10k_service_event_schedule(interface);
2211 
2212 		result = PCI_ERS_RESULT_RECOVERED;
2213 	}
2214 
2215 	pci_cleanup_aer_uncorrect_error_status(pdev);
2216 
2217 	return result;
2218 }
2219 
2220 /**
2221  * fm10k_io_resume - called when traffic can start flowing again.
2222  * @pdev: Pointer to PCI device
2223  *
2224  * This callback is called when the error recovery driver tells us that
2225  * its OK to resume normal operation.
2226  */
2227 static void fm10k_io_resume(struct pci_dev *pdev)
2228 {
2229 	struct fm10k_intfc *interface = pci_get_drvdata(pdev);
2230 	struct net_device *netdev = interface->netdev;
2231 	struct fm10k_hw *hw = &interface->hw;
2232 	int err = 0;
2233 
2234 	/* reset hardware to known state */
2235 	hw->mac.ops.init_hw(&interface->hw);
2236 
2237 	/* reset statistics starting values */
2238 	hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
2239 
2240 	/* reassociate interrupts */
2241 	fm10k_mbx_request_irq(interface);
2242 
2243 	/* reset clock */
2244 	fm10k_ts_reset(interface);
2245 
2246 	if (netif_running(netdev))
2247 		err = fm10k_open(netdev);
2248 
2249 	/* final check of hardware state before registering the interface */
2250 	err = err ? : fm10k_hw_ready(interface);
2251 
2252 	if (!err)
2253 		netif_device_attach(netdev);
2254 }
2255 
2256 static const struct pci_error_handlers fm10k_err_handler = {
2257 	.error_detected = fm10k_io_error_detected,
2258 	.slot_reset = fm10k_io_slot_reset,
2259 	.resume = fm10k_io_resume,
2260 };
2261 
2262 static struct pci_driver fm10k_driver = {
2263 	.name			= fm10k_driver_name,
2264 	.id_table		= fm10k_pci_tbl,
2265 	.probe			= fm10k_probe,
2266 	.remove			= fm10k_remove,
2267 #ifdef CONFIG_PM
2268 	.suspend		= fm10k_suspend,
2269 	.resume			= fm10k_resume,
2270 #endif
2271 	.sriov_configure	= fm10k_iov_configure,
2272 	.err_handler		= &fm10k_err_handler
2273 };
2274 
2275 /**
2276  * fm10k_register_pci_driver - register driver interface
2277  *
2278  * This funciton is called on module load in order to register the driver.
2279  **/
2280 int fm10k_register_pci_driver(void)
2281 {
2282 	return pci_register_driver(&fm10k_driver);
2283 }
2284 
2285 /**
2286  * fm10k_unregister_pci_driver - unregister driver interface
2287  *
2288  * This funciton is called on module unload in order to remove the driver.
2289  **/
2290 void fm10k_unregister_pci_driver(void)
2291 {
2292 	pci_unregister_driver(&fm10k_driver);
2293 }
2294