1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright(c) 2013 - 2018 Intel Corporation. */
3 
4 #include <linux/types.h>
5 #include <linux/module.h>
6 #include <net/ipv6.h>
7 #include <net/ip.h>
8 #include <net/tcp.h>
9 #include <linux/if_macvlan.h>
10 #include <linux/prefetch.h>
11 
12 #include "fm10k.h"
13 
14 #define DRV_VERSION	"0.26.1-k"
15 #define DRV_SUMMARY	"Intel(R) Ethernet Switch Host Interface Driver"
16 const char fm10k_driver_version[] = DRV_VERSION;
17 char fm10k_driver_name[] = "fm10k";
18 static const char fm10k_driver_string[] = DRV_SUMMARY;
19 static const char fm10k_copyright[] =
20 	"Copyright(c) 2013 - 2018 Intel Corporation.";
21 
22 MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
23 MODULE_DESCRIPTION(DRV_SUMMARY);
24 MODULE_LICENSE("GPL v2");
25 MODULE_VERSION(DRV_VERSION);
26 
27 /* single workqueue for entire fm10k driver */
28 struct workqueue_struct *fm10k_workqueue;
29 
30 /**
31  * fm10k_init_module - Driver Registration Routine
32  *
33  * fm10k_init_module is the first routine called when the driver is
34  * loaded.  All it does is register with the PCI subsystem.
35  **/
36 static int __init fm10k_init_module(void)
37 {
38 	pr_info("%s - version %s\n", fm10k_driver_string, fm10k_driver_version);
39 	pr_info("%s\n", fm10k_copyright);
40 
41 	/* create driver workqueue */
42 	fm10k_workqueue = alloc_workqueue("%s", WQ_MEM_RECLAIM, 0,
43 					  fm10k_driver_name);
44 	if (!fm10k_workqueue)
45 		return -ENOMEM;
46 
47 	fm10k_dbg_init();
48 
49 	return fm10k_register_pci_driver();
50 }
51 module_init(fm10k_init_module);
52 
53 /**
54  * fm10k_exit_module - Driver Exit Cleanup Routine
55  *
56  * fm10k_exit_module is called just before the driver is removed
57  * from memory.
58  **/
59 static void __exit fm10k_exit_module(void)
60 {
61 	fm10k_unregister_pci_driver();
62 
63 	fm10k_dbg_exit();
64 
65 	/* destroy driver workqueue */
66 	destroy_workqueue(fm10k_workqueue);
67 }
68 module_exit(fm10k_exit_module);
69 
70 static bool fm10k_alloc_mapped_page(struct fm10k_ring *rx_ring,
71 				    struct fm10k_rx_buffer *bi)
72 {
73 	struct page *page = bi->page;
74 	dma_addr_t dma;
75 
76 	/* Only page will be NULL if buffer was consumed */
77 	if (likely(page))
78 		return true;
79 
80 	/* alloc new page for storage */
81 	page = dev_alloc_page();
82 	if (unlikely(!page)) {
83 		rx_ring->rx_stats.alloc_failed++;
84 		return false;
85 	}
86 
87 	/* map page for use */
88 	dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
89 
90 	/* if mapping failed free memory back to system since
91 	 * there isn't much point in holding memory we can't use
92 	 */
93 	if (dma_mapping_error(rx_ring->dev, dma)) {
94 		__free_page(page);
95 
96 		rx_ring->rx_stats.alloc_failed++;
97 		return false;
98 	}
99 
100 	bi->dma = dma;
101 	bi->page = page;
102 	bi->page_offset = 0;
103 
104 	return true;
105 }
106 
107 /**
108  * fm10k_alloc_rx_buffers - Replace used receive buffers
109  * @rx_ring: ring to place buffers on
110  * @cleaned_count: number of buffers to replace
111  **/
112 void fm10k_alloc_rx_buffers(struct fm10k_ring *rx_ring, u16 cleaned_count)
113 {
114 	union fm10k_rx_desc *rx_desc;
115 	struct fm10k_rx_buffer *bi;
116 	u16 i = rx_ring->next_to_use;
117 
118 	/* nothing to do */
119 	if (!cleaned_count)
120 		return;
121 
122 	rx_desc = FM10K_RX_DESC(rx_ring, i);
123 	bi = &rx_ring->rx_buffer[i];
124 	i -= rx_ring->count;
125 
126 	do {
127 		if (!fm10k_alloc_mapped_page(rx_ring, bi))
128 			break;
129 
130 		/* Refresh the desc even if buffer_addrs didn't change
131 		 * because each write-back erases this info.
132 		 */
133 		rx_desc->q.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
134 
135 		rx_desc++;
136 		bi++;
137 		i++;
138 		if (unlikely(!i)) {
139 			rx_desc = FM10K_RX_DESC(rx_ring, 0);
140 			bi = rx_ring->rx_buffer;
141 			i -= rx_ring->count;
142 		}
143 
144 		/* clear the status bits for the next_to_use descriptor */
145 		rx_desc->d.staterr = 0;
146 
147 		cleaned_count--;
148 	} while (cleaned_count);
149 
150 	i += rx_ring->count;
151 
152 	if (rx_ring->next_to_use != i) {
153 		/* record the next descriptor to use */
154 		rx_ring->next_to_use = i;
155 
156 		/* update next to alloc since we have filled the ring */
157 		rx_ring->next_to_alloc = i;
158 
159 		/* Force memory writes to complete before letting h/w
160 		 * know there are new descriptors to fetch.  (Only
161 		 * applicable for weak-ordered memory model archs,
162 		 * such as IA-64).
163 		 */
164 		wmb();
165 
166 		/* notify hardware of new descriptors */
167 		writel(i, rx_ring->tail);
168 	}
169 }
170 
171 /**
172  * fm10k_reuse_rx_page - page flip buffer and store it back on the ring
173  * @rx_ring: rx descriptor ring to store buffers on
174  * @old_buff: donor buffer to have page reused
175  *
176  * Synchronizes page for reuse by the interface
177  **/
178 static void fm10k_reuse_rx_page(struct fm10k_ring *rx_ring,
179 				struct fm10k_rx_buffer *old_buff)
180 {
181 	struct fm10k_rx_buffer *new_buff;
182 	u16 nta = rx_ring->next_to_alloc;
183 
184 	new_buff = &rx_ring->rx_buffer[nta];
185 
186 	/* update, and store next to alloc */
187 	nta++;
188 	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
189 
190 	/* transfer page from old buffer to new buffer */
191 	*new_buff = *old_buff;
192 
193 	/* sync the buffer for use by the device */
194 	dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
195 					 old_buff->page_offset,
196 					 FM10K_RX_BUFSZ,
197 					 DMA_FROM_DEVICE);
198 }
199 
200 static inline bool fm10k_page_is_reserved(struct page *page)
201 {
202 	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
203 }
204 
205 static bool fm10k_can_reuse_rx_page(struct fm10k_rx_buffer *rx_buffer,
206 				    struct page *page,
207 				    unsigned int __maybe_unused truesize)
208 {
209 	/* avoid re-using remote pages */
210 	if (unlikely(fm10k_page_is_reserved(page)))
211 		return false;
212 
213 #if (PAGE_SIZE < 8192)
214 	/* if we are only owner of page we can reuse it */
215 	if (unlikely(page_count(page) != 1))
216 		return false;
217 
218 	/* flip page offset to other buffer */
219 	rx_buffer->page_offset ^= FM10K_RX_BUFSZ;
220 #else
221 	/* move offset up to the next cache line */
222 	rx_buffer->page_offset += truesize;
223 
224 	if (rx_buffer->page_offset > (PAGE_SIZE - FM10K_RX_BUFSZ))
225 		return false;
226 #endif
227 
228 	/* Even if we own the page, we are not allowed to use atomic_set()
229 	 * This would break get_page_unless_zero() users.
230 	 */
231 	page_ref_inc(page);
232 
233 	return true;
234 }
235 
236 /**
237  * fm10k_add_rx_frag - Add contents of Rx buffer to sk_buff
238  * @rx_buffer: buffer containing page to add
239  * @size: packet size from rx_desc
240  * @rx_desc: descriptor containing length of buffer written by hardware
241  * @skb: sk_buff to place the data into
242  *
243  * This function will add the data contained in rx_buffer->page to the skb.
244  * This is done either through a direct copy if the data in the buffer is
245  * less than the skb header size, otherwise it will just attach the page as
246  * a frag to the skb.
247  *
248  * The function will then update the page offset if necessary and return
249  * true if the buffer can be reused by the interface.
250  **/
251 static bool fm10k_add_rx_frag(struct fm10k_rx_buffer *rx_buffer,
252 			      unsigned int size,
253 			      union fm10k_rx_desc *rx_desc,
254 			      struct sk_buff *skb)
255 {
256 	struct page *page = rx_buffer->page;
257 	unsigned char *va = page_address(page) + rx_buffer->page_offset;
258 #if (PAGE_SIZE < 8192)
259 	unsigned int truesize = FM10K_RX_BUFSZ;
260 #else
261 	unsigned int truesize = ALIGN(size, 512);
262 #endif
263 	unsigned int pull_len;
264 
265 	if (unlikely(skb_is_nonlinear(skb)))
266 		goto add_tail_frag;
267 
268 	if (likely(size <= FM10K_RX_HDR_LEN)) {
269 		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
270 
271 		/* page is not reserved, we can reuse buffer as-is */
272 		if (likely(!fm10k_page_is_reserved(page)))
273 			return true;
274 
275 		/* this page cannot be reused so discard it */
276 		__free_page(page);
277 		return false;
278 	}
279 
280 	/* we need the header to contain the greater of either ETH_HLEN or
281 	 * 60 bytes if the skb->len is less than 60 for skb_pad.
282 	 */
283 	pull_len = eth_get_headlen(skb->dev, va, FM10K_RX_HDR_LEN);
284 
285 	/* align pull length to size of long to optimize memcpy performance */
286 	memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
287 
288 	/* update all of the pointers */
289 	va += pull_len;
290 	size -= pull_len;
291 
292 add_tail_frag:
293 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
294 			(unsigned long)va & ~PAGE_MASK, size, truesize);
295 
296 	return fm10k_can_reuse_rx_page(rx_buffer, page, truesize);
297 }
298 
299 static struct sk_buff *fm10k_fetch_rx_buffer(struct fm10k_ring *rx_ring,
300 					     union fm10k_rx_desc *rx_desc,
301 					     struct sk_buff *skb)
302 {
303 	unsigned int size = le16_to_cpu(rx_desc->w.length);
304 	struct fm10k_rx_buffer *rx_buffer;
305 	struct page *page;
306 
307 	rx_buffer = &rx_ring->rx_buffer[rx_ring->next_to_clean];
308 	page = rx_buffer->page;
309 	prefetchw(page);
310 
311 	if (likely(!skb)) {
312 		void *page_addr = page_address(page) +
313 				  rx_buffer->page_offset;
314 
315 		/* prefetch first cache line of first page */
316 		prefetch(page_addr);
317 #if L1_CACHE_BYTES < 128
318 		prefetch(page_addr + L1_CACHE_BYTES);
319 #endif
320 
321 		/* allocate a skb to store the frags */
322 		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
323 				     FM10K_RX_HDR_LEN);
324 		if (unlikely(!skb)) {
325 			rx_ring->rx_stats.alloc_failed++;
326 			return NULL;
327 		}
328 
329 		/* we will be copying header into skb->data in
330 		 * pskb_may_pull so it is in our interest to prefetch
331 		 * it now to avoid a possible cache miss
332 		 */
333 		prefetchw(skb->data);
334 	}
335 
336 	/* we are reusing so sync this buffer for CPU use */
337 	dma_sync_single_range_for_cpu(rx_ring->dev,
338 				      rx_buffer->dma,
339 				      rx_buffer->page_offset,
340 				      size,
341 				      DMA_FROM_DEVICE);
342 
343 	/* pull page into skb */
344 	if (fm10k_add_rx_frag(rx_buffer, size, rx_desc, skb)) {
345 		/* hand second half of page back to the ring */
346 		fm10k_reuse_rx_page(rx_ring, rx_buffer);
347 	} else {
348 		/* we are not reusing the buffer so unmap it */
349 		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
350 			       PAGE_SIZE, DMA_FROM_DEVICE);
351 	}
352 
353 	/* clear contents of rx_buffer */
354 	rx_buffer->page = NULL;
355 
356 	return skb;
357 }
358 
359 static inline void fm10k_rx_checksum(struct fm10k_ring *ring,
360 				     union fm10k_rx_desc *rx_desc,
361 				     struct sk_buff *skb)
362 {
363 	skb_checksum_none_assert(skb);
364 
365 	/* Rx checksum disabled via ethtool */
366 	if (!(ring->netdev->features & NETIF_F_RXCSUM))
367 		return;
368 
369 	/* TCP/UDP checksum error bit is set */
370 	if (fm10k_test_staterr(rx_desc,
371 			       FM10K_RXD_STATUS_L4E |
372 			       FM10K_RXD_STATUS_L4E2 |
373 			       FM10K_RXD_STATUS_IPE |
374 			       FM10K_RXD_STATUS_IPE2)) {
375 		ring->rx_stats.csum_err++;
376 		return;
377 	}
378 
379 	/* It must be a TCP or UDP packet with a valid checksum */
380 	if (fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_L4CS2))
381 		skb->encapsulation = true;
382 	else if (!fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_L4CS))
383 		return;
384 
385 	skb->ip_summed = CHECKSUM_UNNECESSARY;
386 
387 	ring->rx_stats.csum_good++;
388 }
389 
390 #define FM10K_RSS_L4_TYPES_MASK \
391 	(BIT(FM10K_RSSTYPE_IPV4_TCP) | \
392 	 BIT(FM10K_RSSTYPE_IPV4_UDP) | \
393 	 BIT(FM10K_RSSTYPE_IPV6_TCP) | \
394 	 BIT(FM10K_RSSTYPE_IPV6_UDP))
395 
396 static inline void fm10k_rx_hash(struct fm10k_ring *ring,
397 				 union fm10k_rx_desc *rx_desc,
398 				 struct sk_buff *skb)
399 {
400 	u16 rss_type;
401 
402 	if (!(ring->netdev->features & NETIF_F_RXHASH))
403 		return;
404 
405 	rss_type = le16_to_cpu(rx_desc->w.pkt_info) & FM10K_RXD_RSSTYPE_MASK;
406 	if (!rss_type)
407 		return;
408 
409 	skb_set_hash(skb, le32_to_cpu(rx_desc->d.rss),
410 		     (BIT(rss_type) & FM10K_RSS_L4_TYPES_MASK) ?
411 		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
412 }
413 
414 static void fm10k_type_trans(struct fm10k_ring *rx_ring,
415 			     union fm10k_rx_desc __maybe_unused *rx_desc,
416 			     struct sk_buff *skb)
417 {
418 	struct net_device *dev = rx_ring->netdev;
419 	struct fm10k_l2_accel *l2_accel = rcu_dereference_bh(rx_ring->l2_accel);
420 
421 	/* check to see if DGLORT belongs to a MACVLAN */
422 	if (l2_accel) {
423 		u16 idx = le16_to_cpu(FM10K_CB(skb)->fi.w.dglort) - 1;
424 
425 		idx -= l2_accel->dglort;
426 		if (idx < l2_accel->size && l2_accel->macvlan[idx])
427 			dev = l2_accel->macvlan[idx];
428 		else
429 			l2_accel = NULL;
430 	}
431 
432 	/* Record Rx queue, or update macvlan statistics */
433 	if (!l2_accel)
434 		skb_record_rx_queue(skb, rx_ring->queue_index);
435 	else
436 		macvlan_count_rx(netdev_priv(dev), skb->len + ETH_HLEN, true,
437 				 false);
438 
439 	skb->protocol = eth_type_trans(skb, dev);
440 }
441 
442 /**
443  * fm10k_process_skb_fields - Populate skb header fields from Rx descriptor
444  * @rx_ring: rx descriptor ring packet is being transacted on
445  * @rx_desc: pointer to the EOP Rx descriptor
446  * @skb: pointer to current skb being populated
447  *
448  * This function checks the ring, descriptor, and packet information in
449  * order to populate the hash, checksum, VLAN, timestamp, protocol, and
450  * other fields within the skb.
451  **/
452 static unsigned int fm10k_process_skb_fields(struct fm10k_ring *rx_ring,
453 					     union fm10k_rx_desc *rx_desc,
454 					     struct sk_buff *skb)
455 {
456 	unsigned int len = skb->len;
457 
458 	fm10k_rx_hash(rx_ring, rx_desc, skb);
459 
460 	fm10k_rx_checksum(rx_ring, rx_desc, skb);
461 
462 	FM10K_CB(skb)->tstamp = rx_desc->q.timestamp;
463 
464 	FM10K_CB(skb)->fi.w.vlan = rx_desc->w.vlan;
465 
466 	FM10K_CB(skb)->fi.d.glort = rx_desc->d.glort;
467 
468 	if (rx_desc->w.vlan) {
469 		u16 vid = le16_to_cpu(rx_desc->w.vlan);
470 
471 		if ((vid & VLAN_VID_MASK) != rx_ring->vid)
472 			__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
473 		else if (vid & VLAN_PRIO_MASK)
474 			__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
475 					       vid & VLAN_PRIO_MASK);
476 	}
477 
478 	fm10k_type_trans(rx_ring, rx_desc, skb);
479 
480 	return len;
481 }
482 
483 /**
484  * fm10k_is_non_eop - process handling of non-EOP buffers
485  * @rx_ring: Rx ring being processed
486  * @rx_desc: Rx descriptor for current buffer
487  *
488  * This function updates next to clean.  If the buffer is an EOP buffer
489  * this function exits returning false, otherwise it will place the
490  * sk_buff in the next buffer to be chained and return true indicating
491  * that this is in fact a non-EOP buffer.
492  **/
493 static bool fm10k_is_non_eop(struct fm10k_ring *rx_ring,
494 			     union fm10k_rx_desc *rx_desc)
495 {
496 	u32 ntc = rx_ring->next_to_clean + 1;
497 
498 	/* fetch, update, and store next to clean */
499 	ntc = (ntc < rx_ring->count) ? ntc : 0;
500 	rx_ring->next_to_clean = ntc;
501 
502 	prefetch(FM10K_RX_DESC(rx_ring, ntc));
503 
504 	if (likely(fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_EOP)))
505 		return false;
506 
507 	return true;
508 }
509 
510 /**
511  * fm10k_cleanup_headers - Correct corrupted or empty headers
512  * @rx_ring: rx descriptor ring packet is being transacted on
513  * @rx_desc: pointer to the EOP Rx descriptor
514  * @skb: pointer to current skb being fixed
515  *
516  * Address the case where we are pulling data in on pages only
517  * and as such no data is present in the skb header.
518  *
519  * In addition if skb is not at least 60 bytes we need to pad it so that
520  * it is large enough to qualify as a valid Ethernet frame.
521  *
522  * Returns true if an error was encountered and skb was freed.
523  **/
524 static bool fm10k_cleanup_headers(struct fm10k_ring *rx_ring,
525 				  union fm10k_rx_desc *rx_desc,
526 				  struct sk_buff *skb)
527 {
528 	if (unlikely((fm10k_test_staterr(rx_desc,
529 					 FM10K_RXD_STATUS_RXE)))) {
530 #define FM10K_TEST_RXD_BIT(rxd, bit) \
531 	((rxd)->w.csum_err & cpu_to_le16(bit))
532 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_SWITCH_ERROR))
533 			rx_ring->rx_stats.switch_errors++;
534 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_NO_DESCRIPTOR))
535 			rx_ring->rx_stats.drops++;
536 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_PP_ERROR))
537 			rx_ring->rx_stats.pp_errors++;
538 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_SWITCH_READY))
539 			rx_ring->rx_stats.link_errors++;
540 		if (FM10K_TEST_RXD_BIT(rx_desc, FM10K_RXD_ERR_TOO_BIG))
541 			rx_ring->rx_stats.length_errors++;
542 		dev_kfree_skb_any(skb);
543 		rx_ring->rx_stats.errors++;
544 		return true;
545 	}
546 
547 	/* if eth_skb_pad returns an error the skb was freed */
548 	if (eth_skb_pad(skb))
549 		return true;
550 
551 	return false;
552 }
553 
554 /**
555  * fm10k_receive_skb - helper function to handle rx indications
556  * @q_vector: structure containing interrupt and ring information
557  * @skb: packet to send up
558  **/
559 static void fm10k_receive_skb(struct fm10k_q_vector *q_vector,
560 			      struct sk_buff *skb)
561 {
562 	napi_gro_receive(&q_vector->napi, skb);
563 }
564 
565 static int fm10k_clean_rx_irq(struct fm10k_q_vector *q_vector,
566 			      struct fm10k_ring *rx_ring,
567 			      int budget)
568 {
569 	struct sk_buff *skb = rx_ring->skb;
570 	unsigned int total_bytes = 0, total_packets = 0;
571 	u16 cleaned_count = fm10k_desc_unused(rx_ring);
572 
573 	while (likely(total_packets < budget)) {
574 		union fm10k_rx_desc *rx_desc;
575 
576 		/* return some buffers to hardware, one at a time is too slow */
577 		if (cleaned_count >= FM10K_RX_BUFFER_WRITE) {
578 			fm10k_alloc_rx_buffers(rx_ring, cleaned_count);
579 			cleaned_count = 0;
580 		}
581 
582 		rx_desc = FM10K_RX_DESC(rx_ring, rx_ring->next_to_clean);
583 
584 		if (!rx_desc->d.staterr)
585 			break;
586 
587 		/* This memory barrier is needed to keep us from reading
588 		 * any other fields out of the rx_desc until we know the
589 		 * descriptor has been written back
590 		 */
591 		dma_rmb();
592 
593 		/* retrieve a buffer from the ring */
594 		skb = fm10k_fetch_rx_buffer(rx_ring, rx_desc, skb);
595 
596 		/* exit if we failed to retrieve a buffer */
597 		if (!skb)
598 			break;
599 
600 		cleaned_count++;
601 
602 		/* fetch next buffer in frame if non-eop */
603 		if (fm10k_is_non_eop(rx_ring, rx_desc))
604 			continue;
605 
606 		/* verify the packet layout is correct */
607 		if (fm10k_cleanup_headers(rx_ring, rx_desc, skb)) {
608 			skb = NULL;
609 			continue;
610 		}
611 
612 		/* populate checksum, timestamp, VLAN, and protocol */
613 		total_bytes += fm10k_process_skb_fields(rx_ring, rx_desc, skb);
614 
615 		fm10k_receive_skb(q_vector, skb);
616 
617 		/* reset skb pointer */
618 		skb = NULL;
619 
620 		/* update budget accounting */
621 		total_packets++;
622 	}
623 
624 	/* place incomplete frames back on ring for completion */
625 	rx_ring->skb = skb;
626 
627 	u64_stats_update_begin(&rx_ring->syncp);
628 	rx_ring->stats.packets += total_packets;
629 	rx_ring->stats.bytes += total_bytes;
630 	u64_stats_update_end(&rx_ring->syncp);
631 	q_vector->rx.total_packets += total_packets;
632 	q_vector->rx.total_bytes += total_bytes;
633 
634 	return total_packets;
635 }
636 
637 #define VXLAN_HLEN (sizeof(struct udphdr) + 8)
638 static struct ethhdr *fm10k_port_is_vxlan(struct sk_buff *skb)
639 {
640 	struct fm10k_intfc *interface = netdev_priv(skb->dev);
641 	struct fm10k_udp_port *vxlan_port;
642 
643 	/* we can only offload a vxlan if we recognize it as such */
644 	vxlan_port = list_first_entry_or_null(&interface->vxlan_port,
645 					      struct fm10k_udp_port, list);
646 
647 	if (!vxlan_port)
648 		return NULL;
649 	if (vxlan_port->port != udp_hdr(skb)->dest)
650 		return NULL;
651 
652 	/* return offset of udp_hdr plus 8 bytes for VXLAN header */
653 	return (struct ethhdr *)(skb_transport_header(skb) + VXLAN_HLEN);
654 }
655 
656 #define FM10K_NVGRE_RESERVED0_FLAGS htons(0x9FFF)
657 #define NVGRE_TNI htons(0x2000)
658 struct fm10k_nvgre_hdr {
659 	__be16 flags;
660 	__be16 proto;
661 	__be32 tni;
662 };
663 
664 static struct ethhdr *fm10k_gre_is_nvgre(struct sk_buff *skb)
665 {
666 	struct fm10k_nvgre_hdr *nvgre_hdr;
667 	int hlen = ip_hdrlen(skb);
668 
669 	/* currently only IPv4 is supported due to hlen above */
670 	if (vlan_get_protocol(skb) != htons(ETH_P_IP))
671 		return NULL;
672 
673 	/* our transport header should be NVGRE */
674 	nvgre_hdr = (struct fm10k_nvgre_hdr *)(skb_network_header(skb) + hlen);
675 
676 	/* verify all reserved flags are 0 */
677 	if (nvgre_hdr->flags & FM10K_NVGRE_RESERVED0_FLAGS)
678 		return NULL;
679 
680 	/* report start of ethernet header */
681 	if (nvgre_hdr->flags & NVGRE_TNI)
682 		return (struct ethhdr *)(nvgre_hdr + 1);
683 
684 	return (struct ethhdr *)(&nvgre_hdr->tni);
685 }
686 
687 __be16 fm10k_tx_encap_offload(struct sk_buff *skb)
688 {
689 	u8 l4_hdr = 0, inner_l4_hdr = 0, inner_l4_hlen;
690 	struct ethhdr *eth_hdr;
691 
692 	if (skb->inner_protocol_type != ENCAP_TYPE_ETHER ||
693 	    skb->inner_protocol != htons(ETH_P_TEB))
694 		return 0;
695 
696 	switch (vlan_get_protocol(skb)) {
697 	case htons(ETH_P_IP):
698 		l4_hdr = ip_hdr(skb)->protocol;
699 		break;
700 	case htons(ETH_P_IPV6):
701 		l4_hdr = ipv6_hdr(skb)->nexthdr;
702 		break;
703 	default:
704 		return 0;
705 	}
706 
707 	switch (l4_hdr) {
708 	case IPPROTO_UDP:
709 		eth_hdr = fm10k_port_is_vxlan(skb);
710 		break;
711 	case IPPROTO_GRE:
712 		eth_hdr = fm10k_gre_is_nvgre(skb);
713 		break;
714 	default:
715 		return 0;
716 	}
717 
718 	if (!eth_hdr)
719 		return 0;
720 
721 	switch (eth_hdr->h_proto) {
722 	case htons(ETH_P_IP):
723 		inner_l4_hdr = inner_ip_hdr(skb)->protocol;
724 		break;
725 	case htons(ETH_P_IPV6):
726 		inner_l4_hdr = inner_ipv6_hdr(skb)->nexthdr;
727 		break;
728 	default:
729 		return 0;
730 	}
731 
732 	switch (inner_l4_hdr) {
733 	case IPPROTO_TCP:
734 		inner_l4_hlen = inner_tcp_hdrlen(skb);
735 		break;
736 	case IPPROTO_UDP:
737 		inner_l4_hlen = 8;
738 		break;
739 	default:
740 		return 0;
741 	}
742 
743 	/* The hardware allows tunnel offloads only if the combined inner and
744 	 * outer header is 184 bytes or less
745 	 */
746 	if (skb_inner_transport_header(skb) + inner_l4_hlen -
747 	    skb_mac_header(skb) > FM10K_TUNNEL_HEADER_LENGTH)
748 		return 0;
749 
750 	return eth_hdr->h_proto;
751 }
752 
753 static int fm10k_tso(struct fm10k_ring *tx_ring,
754 		     struct fm10k_tx_buffer *first)
755 {
756 	struct sk_buff *skb = first->skb;
757 	struct fm10k_tx_desc *tx_desc;
758 	unsigned char *th;
759 	u8 hdrlen;
760 
761 	if (skb->ip_summed != CHECKSUM_PARTIAL)
762 		return 0;
763 
764 	if (!skb_is_gso(skb))
765 		return 0;
766 
767 	/* compute header lengths */
768 	if (skb->encapsulation) {
769 		if (!fm10k_tx_encap_offload(skb))
770 			goto err_vxlan;
771 		th = skb_inner_transport_header(skb);
772 	} else {
773 		th = skb_transport_header(skb);
774 	}
775 
776 	/* compute offset from SOF to transport header and add header len */
777 	hdrlen = (th - skb->data) + (((struct tcphdr *)th)->doff << 2);
778 
779 	first->tx_flags |= FM10K_TX_FLAGS_CSUM;
780 
781 	/* update gso size and bytecount with header size */
782 	first->gso_segs = skb_shinfo(skb)->gso_segs;
783 	first->bytecount += (first->gso_segs - 1) * hdrlen;
784 
785 	/* populate Tx descriptor header size and mss */
786 	tx_desc = FM10K_TX_DESC(tx_ring, tx_ring->next_to_use);
787 	tx_desc->hdrlen = hdrlen;
788 	tx_desc->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
789 
790 	return 1;
791 
792 err_vxlan:
793 	tx_ring->netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
794 	if (net_ratelimit())
795 		netdev_err(tx_ring->netdev,
796 			   "TSO requested for unsupported tunnel, disabling offload\n");
797 	return -1;
798 }
799 
800 static void fm10k_tx_csum(struct fm10k_ring *tx_ring,
801 			  struct fm10k_tx_buffer *first)
802 {
803 	struct sk_buff *skb = first->skb;
804 	struct fm10k_tx_desc *tx_desc;
805 	union {
806 		struct iphdr *ipv4;
807 		struct ipv6hdr *ipv6;
808 		u8 *raw;
809 	} network_hdr;
810 	u8 *transport_hdr;
811 	__be16 frag_off;
812 	__be16 protocol;
813 	u8 l4_hdr = 0;
814 
815 	if (skb->ip_summed != CHECKSUM_PARTIAL)
816 		goto no_csum;
817 
818 	if (skb->encapsulation) {
819 		protocol = fm10k_tx_encap_offload(skb);
820 		if (!protocol) {
821 			if (skb_checksum_help(skb)) {
822 				dev_warn(tx_ring->dev,
823 					 "failed to offload encap csum!\n");
824 				tx_ring->tx_stats.csum_err++;
825 			}
826 			goto no_csum;
827 		}
828 		network_hdr.raw = skb_inner_network_header(skb);
829 		transport_hdr = skb_inner_transport_header(skb);
830 	} else {
831 		protocol = vlan_get_protocol(skb);
832 		network_hdr.raw = skb_network_header(skb);
833 		transport_hdr = skb_transport_header(skb);
834 	}
835 
836 	switch (protocol) {
837 	case htons(ETH_P_IP):
838 		l4_hdr = network_hdr.ipv4->protocol;
839 		break;
840 	case htons(ETH_P_IPV6):
841 		l4_hdr = network_hdr.ipv6->nexthdr;
842 		if (likely((transport_hdr - network_hdr.raw) ==
843 			   sizeof(struct ipv6hdr)))
844 			break;
845 		ipv6_skip_exthdr(skb, network_hdr.raw - skb->data +
846 				      sizeof(struct ipv6hdr),
847 				 &l4_hdr, &frag_off);
848 		if (unlikely(frag_off))
849 			l4_hdr = NEXTHDR_FRAGMENT;
850 		break;
851 	default:
852 		break;
853 	}
854 
855 	switch (l4_hdr) {
856 	case IPPROTO_TCP:
857 	case IPPROTO_UDP:
858 		break;
859 	case IPPROTO_GRE:
860 		if (skb->encapsulation)
861 			break;
862 		/* fall through */
863 	default:
864 		if (unlikely(net_ratelimit())) {
865 			dev_warn(tx_ring->dev,
866 				 "partial checksum, version=%d l4 proto=%x\n",
867 				 protocol, l4_hdr);
868 		}
869 		skb_checksum_help(skb);
870 		tx_ring->tx_stats.csum_err++;
871 		goto no_csum;
872 	}
873 
874 	/* update TX checksum flag */
875 	first->tx_flags |= FM10K_TX_FLAGS_CSUM;
876 	tx_ring->tx_stats.csum_good++;
877 
878 no_csum:
879 	/* populate Tx descriptor header size and mss */
880 	tx_desc = FM10K_TX_DESC(tx_ring, tx_ring->next_to_use);
881 	tx_desc->hdrlen = 0;
882 	tx_desc->mss = 0;
883 }
884 
885 #define FM10K_SET_FLAG(_input, _flag, _result) \
886 	((_flag <= _result) ? \
887 	 ((u32)(_input & _flag) * (_result / _flag)) : \
888 	 ((u32)(_input & _flag) / (_flag / _result)))
889 
890 static u8 fm10k_tx_desc_flags(struct sk_buff *skb, u32 tx_flags)
891 {
892 	/* set type for advanced descriptor with frame checksum insertion */
893 	u32 desc_flags = 0;
894 
895 	/* set checksum offload bits */
896 	desc_flags |= FM10K_SET_FLAG(tx_flags, FM10K_TX_FLAGS_CSUM,
897 				     FM10K_TXD_FLAG_CSUM);
898 
899 	return desc_flags;
900 }
901 
902 static bool fm10k_tx_desc_push(struct fm10k_ring *tx_ring,
903 			       struct fm10k_tx_desc *tx_desc, u16 i,
904 			       dma_addr_t dma, unsigned int size, u8 desc_flags)
905 {
906 	/* set RS and INT for last frame in a cache line */
907 	if ((++i & (FM10K_TXD_WB_FIFO_SIZE - 1)) == 0)
908 		desc_flags |= FM10K_TXD_FLAG_RS | FM10K_TXD_FLAG_INT;
909 
910 	/* record values to descriptor */
911 	tx_desc->buffer_addr = cpu_to_le64(dma);
912 	tx_desc->flags = desc_flags;
913 	tx_desc->buflen = cpu_to_le16(size);
914 
915 	/* return true if we just wrapped the ring */
916 	return i == tx_ring->count;
917 }
918 
919 static int __fm10k_maybe_stop_tx(struct fm10k_ring *tx_ring, u16 size)
920 {
921 	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
922 
923 	/* Memory barrier before checking head and tail */
924 	smp_mb();
925 
926 	/* Check again in a case another CPU has just made room available */
927 	if (likely(fm10k_desc_unused(tx_ring) < size))
928 		return -EBUSY;
929 
930 	/* A reprieve! - use start_queue because it doesn't call schedule */
931 	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
932 	++tx_ring->tx_stats.restart_queue;
933 	return 0;
934 }
935 
936 static inline int fm10k_maybe_stop_tx(struct fm10k_ring *tx_ring, u16 size)
937 {
938 	if (likely(fm10k_desc_unused(tx_ring) >= size))
939 		return 0;
940 	return __fm10k_maybe_stop_tx(tx_ring, size);
941 }
942 
943 static void fm10k_tx_map(struct fm10k_ring *tx_ring,
944 			 struct fm10k_tx_buffer *first)
945 {
946 	struct sk_buff *skb = first->skb;
947 	struct fm10k_tx_buffer *tx_buffer;
948 	struct fm10k_tx_desc *tx_desc;
949 	skb_frag_t *frag;
950 	unsigned char *data;
951 	dma_addr_t dma;
952 	unsigned int data_len, size;
953 	u32 tx_flags = first->tx_flags;
954 	u16 i = tx_ring->next_to_use;
955 	u8 flags = fm10k_tx_desc_flags(skb, tx_flags);
956 
957 	tx_desc = FM10K_TX_DESC(tx_ring, i);
958 
959 	/* add HW VLAN tag */
960 	if (skb_vlan_tag_present(skb))
961 		tx_desc->vlan = cpu_to_le16(skb_vlan_tag_get(skb));
962 	else
963 		tx_desc->vlan = 0;
964 
965 	size = skb_headlen(skb);
966 	data = skb->data;
967 
968 	dma = dma_map_single(tx_ring->dev, data, size, DMA_TO_DEVICE);
969 
970 	data_len = skb->data_len;
971 	tx_buffer = first;
972 
973 	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
974 		if (dma_mapping_error(tx_ring->dev, dma))
975 			goto dma_error;
976 
977 		/* record length, and DMA address */
978 		dma_unmap_len_set(tx_buffer, len, size);
979 		dma_unmap_addr_set(tx_buffer, dma, dma);
980 
981 		while (unlikely(size > FM10K_MAX_DATA_PER_TXD)) {
982 			if (fm10k_tx_desc_push(tx_ring, tx_desc++, i++, dma,
983 					       FM10K_MAX_DATA_PER_TXD, flags)) {
984 				tx_desc = FM10K_TX_DESC(tx_ring, 0);
985 				i = 0;
986 			}
987 
988 			dma += FM10K_MAX_DATA_PER_TXD;
989 			size -= FM10K_MAX_DATA_PER_TXD;
990 		}
991 
992 		if (likely(!data_len))
993 			break;
994 
995 		if (fm10k_tx_desc_push(tx_ring, tx_desc++, i++,
996 				       dma, size, flags)) {
997 			tx_desc = FM10K_TX_DESC(tx_ring, 0);
998 			i = 0;
999 		}
1000 
1001 		size = skb_frag_size(frag);
1002 		data_len -= size;
1003 
1004 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
1005 				       DMA_TO_DEVICE);
1006 
1007 		tx_buffer = &tx_ring->tx_buffer[i];
1008 	}
1009 
1010 	/* write last descriptor with LAST bit set */
1011 	flags |= FM10K_TXD_FLAG_LAST;
1012 
1013 	if (fm10k_tx_desc_push(tx_ring, tx_desc, i++, dma, size, flags))
1014 		i = 0;
1015 
1016 	/* record bytecount for BQL */
1017 	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
1018 
1019 	/* record SW timestamp if HW timestamp is not available */
1020 	skb_tx_timestamp(first->skb);
1021 
1022 	/* Force memory writes to complete before letting h/w know there
1023 	 * are new descriptors to fetch.  (Only applicable for weak-ordered
1024 	 * memory model archs, such as IA-64).
1025 	 *
1026 	 * We also need this memory barrier to make certain all of the
1027 	 * status bits have been updated before next_to_watch is written.
1028 	 */
1029 	wmb();
1030 
1031 	/* set next_to_watch value indicating a packet is present */
1032 	first->next_to_watch = tx_desc;
1033 
1034 	tx_ring->next_to_use = i;
1035 
1036 	/* Make sure there is space in the ring for the next send. */
1037 	fm10k_maybe_stop_tx(tx_ring, DESC_NEEDED);
1038 
1039 	/* notify HW of packet */
1040 	if (netif_xmit_stopped(txring_txq(tx_ring)) || !netdev_xmit_more()) {
1041 		writel(i, tx_ring->tail);
1042 	}
1043 
1044 	return;
1045 dma_error:
1046 	dev_err(tx_ring->dev, "TX DMA map failed\n");
1047 
1048 	/* clear dma mappings for failed tx_buffer map */
1049 	for (;;) {
1050 		tx_buffer = &tx_ring->tx_buffer[i];
1051 		fm10k_unmap_and_free_tx_resource(tx_ring, tx_buffer);
1052 		if (tx_buffer == first)
1053 			break;
1054 		if (i == 0)
1055 			i = tx_ring->count;
1056 		i--;
1057 	}
1058 
1059 	tx_ring->next_to_use = i;
1060 }
1061 
1062 netdev_tx_t fm10k_xmit_frame_ring(struct sk_buff *skb,
1063 				  struct fm10k_ring *tx_ring)
1064 {
1065 	u16 count = TXD_USE_COUNT(skb_headlen(skb));
1066 	struct fm10k_tx_buffer *first;
1067 	unsigned short f;
1068 	u32 tx_flags = 0;
1069 	int tso;
1070 
1071 	/* need: 1 descriptor per page * PAGE_SIZE/FM10K_MAX_DATA_PER_TXD,
1072 	 *       + 1 desc for skb_headlen/FM10K_MAX_DATA_PER_TXD,
1073 	 *       + 2 desc gap to keep tail from touching head
1074 	 * otherwise try next time
1075 	 */
1076 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
1077 		count += TXD_USE_COUNT(skb_frag_size(
1078 						&skb_shinfo(skb)->frags[f]));
1079 
1080 	if (fm10k_maybe_stop_tx(tx_ring, count + 3)) {
1081 		tx_ring->tx_stats.tx_busy++;
1082 		return NETDEV_TX_BUSY;
1083 	}
1084 
1085 	/* record the location of the first descriptor for this packet */
1086 	first = &tx_ring->tx_buffer[tx_ring->next_to_use];
1087 	first->skb = skb;
1088 	first->bytecount = max_t(unsigned int, skb->len, ETH_ZLEN);
1089 	first->gso_segs = 1;
1090 
1091 	/* record initial flags and protocol */
1092 	first->tx_flags = tx_flags;
1093 
1094 	tso = fm10k_tso(tx_ring, first);
1095 	if (tso < 0)
1096 		goto out_drop;
1097 	else if (!tso)
1098 		fm10k_tx_csum(tx_ring, first);
1099 
1100 	fm10k_tx_map(tx_ring, first);
1101 
1102 	return NETDEV_TX_OK;
1103 
1104 out_drop:
1105 	dev_kfree_skb_any(first->skb);
1106 	first->skb = NULL;
1107 
1108 	return NETDEV_TX_OK;
1109 }
1110 
1111 static u64 fm10k_get_tx_completed(struct fm10k_ring *ring)
1112 {
1113 	return ring->stats.packets;
1114 }
1115 
1116 /**
1117  * fm10k_get_tx_pending - how many Tx descriptors not processed
1118  * @ring: the ring structure
1119  * @in_sw: is tx_pending being checked in SW or in HW?
1120  */
1121 u64 fm10k_get_tx_pending(struct fm10k_ring *ring, bool in_sw)
1122 {
1123 	struct fm10k_intfc *interface = ring->q_vector->interface;
1124 	struct fm10k_hw *hw = &interface->hw;
1125 	u32 head, tail;
1126 
1127 	if (likely(in_sw)) {
1128 		head = ring->next_to_clean;
1129 		tail = ring->next_to_use;
1130 	} else {
1131 		head = fm10k_read_reg(hw, FM10K_TDH(ring->reg_idx));
1132 		tail = fm10k_read_reg(hw, FM10K_TDT(ring->reg_idx));
1133 	}
1134 
1135 	return ((head <= tail) ? tail : tail + ring->count) - head;
1136 }
1137 
1138 bool fm10k_check_tx_hang(struct fm10k_ring *tx_ring)
1139 {
1140 	u32 tx_done = fm10k_get_tx_completed(tx_ring);
1141 	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
1142 	u32 tx_pending = fm10k_get_tx_pending(tx_ring, true);
1143 
1144 	clear_check_for_tx_hang(tx_ring);
1145 
1146 	/* Check for a hung queue, but be thorough. This verifies
1147 	 * that a transmit has been completed since the previous
1148 	 * check AND there is at least one packet pending. By
1149 	 * requiring this to fail twice we avoid races with
1150 	 * clearing the ARMED bit and conditions where we
1151 	 * run the check_tx_hang logic with a transmit completion
1152 	 * pending but without time to complete it yet.
1153 	 */
1154 	if (!tx_pending || (tx_done_old != tx_done)) {
1155 		/* update completed stats and continue */
1156 		tx_ring->tx_stats.tx_done_old = tx_done;
1157 		/* reset the countdown */
1158 		clear_bit(__FM10K_HANG_CHECK_ARMED, tx_ring->state);
1159 
1160 		return false;
1161 	}
1162 
1163 	/* make sure it is true for two checks in a row */
1164 	return test_and_set_bit(__FM10K_HANG_CHECK_ARMED, tx_ring->state);
1165 }
1166 
1167 /**
1168  * fm10k_tx_timeout_reset - initiate reset due to Tx timeout
1169  * @interface: driver private struct
1170  **/
1171 void fm10k_tx_timeout_reset(struct fm10k_intfc *interface)
1172 {
1173 	/* Do the reset outside of interrupt context */
1174 	if (!test_bit(__FM10K_DOWN, interface->state)) {
1175 		interface->tx_timeout_count++;
1176 		set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
1177 		fm10k_service_event_schedule(interface);
1178 	}
1179 }
1180 
1181 /**
1182  * fm10k_clean_tx_irq - Reclaim resources after transmit completes
1183  * @q_vector: structure containing interrupt and ring information
1184  * @tx_ring: tx ring to clean
1185  * @napi_budget: Used to determine if we are in netpoll
1186  **/
1187 static bool fm10k_clean_tx_irq(struct fm10k_q_vector *q_vector,
1188 			       struct fm10k_ring *tx_ring, int napi_budget)
1189 {
1190 	struct fm10k_intfc *interface = q_vector->interface;
1191 	struct fm10k_tx_buffer *tx_buffer;
1192 	struct fm10k_tx_desc *tx_desc;
1193 	unsigned int total_bytes = 0, total_packets = 0;
1194 	unsigned int budget = q_vector->tx.work_limit;
1195 	unsigned int i = tx_ring->next_to_clean;
1196 
1197 	if (test_bit(__FM10K_DOWN, interface->state))
1198 		return true;
1199 
1200 	tx_buffer = &tx_ring->tx_buffer[i];
1201 	tx_desc = FM10K_TX_DESC(tx_ring, i);
1202 	i -= tx_ring->count;
1203 
1204 	do {
1205 		struct fm10k_tx_desc *eop_desc = tx_buffer->next_to_watch;
1206 
1207 		/* if next_to_watch is not set then there is no work pending */
1208 		if (!eop_desc)
1209 			break;
1210 
1211 		/* prevent any other reads prior to eop_desc */
1212 		smp_rmb();
1213 
1214 		/* if DD is not set pending work has not been completed */
1215 		if (!(eop_desc->flags & FM10K_TXD_FLAG_DONE))
1216 			break;
1217 
1218 		/* clear next_to_watch to prevent false hangs */
1219 		tx_buffer->next_to_watch = NULL;
1220 
1221 		/* update the statistics for this packet */
1222 		total_bytes += tx_buffer->bytecount;
1223 		total_packets += tx_buffer->gso_segs;
1224 
1225 		/* free the skb */
1226 		napi_consume_skb(tx_buffer->skb, napi_budget);
1227 
1228 		/* unmap skb header data */
1229 		dma_unmap_single(tx_ring->dev,
1230 				 dma_unmap_addr(tx_buffer, dma),
1231 				 dma_unmap_len(tx_buffer, len),
1232 				 DMA_TO_DEVICE);
1233 
1234 		/* clear tx_buffer data */
1235 		tx_buffer->skb = NULL;
1236 		dma_unmap_len_set(tx_buffer, len, 0);
1237 
1238 		/* unmap remaining buffers */
1239 		while (tx_desc != eop_desc) {
1240 			tx_buffer++;
1241 			tx_desc++;
1242 			i++;
1243 			if (unlikely(!i)) {
1244 				i -= tx_ring->count;
1245 				tx_buffer = tx_ring->tx_buffer;
1246 				tx_desc = FM10K_TX_DESC(tx_ring, 0);
1247 			}
1248 
1249 			/* unmap any remaining paged data */
1250 			if (dma_unmap_len(tx_buffer, len)) {
1251 				dma_unmap_page(tx_ring->dev,
1252 					       dma_unmap_addr(tx_buffer, dma),
1253 					       dma_unmap_len(tx_buffer, len),
1254 					       DMA_TO_DEVICE);
1255 				dma_unmap_len_set(tx_buffer, len, 0);
1256 			}
1257 		}
1258 
1259 		/* move us one more past the eop_desc for start of next pkt */
1260 		tx_buffer++;
1261 		tx_desc++;
1262 		i++;
1263 		if (unlikely(!i)) {
1264 			i -= tx_ring->count;
1265 			tx_buffer = tx_ring->tx_buffer;
1266 			tx_desc = FM10K_TX_DESC(tx_ring, 0);
1267 		}
1268 
1269 		/* issue prefetch for next Tx descriptor */
1270 		prefetch(tx_desc);
1271 
1272 		/* update budget accounting */
1273 		budget--;
1274 	} while (likely(budget));
1275 
1276 	i += tx_ring->count;
1277 	tx_ring->next_to_clean = i;
1278 	u64_stats_update_begin(&tx_ring->syncp);
1279 	tx_ring->stats.bytes += total_bytes;
1280 	tx_ring->stats.packets += total_packets;
1281 	u64_stats_update_end(&tx_ring->syncp);
1282 	q_vector->tx.total_bytes += total_bytes;
1283 	q_vector->tx.total_packets += total_packets;
1284 
1285 	if (check_for_tx_hang(tx_ring) && fm10k_check_tx_hang(tx_ring)) {
1286 		/* schedule immediate reset if we believe we hung */
1287 		struct fm10k_hw *hw = &interface->hw;
1288 
1289 		netif_err(interface, drv, tx_ring->netdev,
1290 			  "Detected Tx Unit Hang\n"
1291 			  "  Tx Queue             <%d>\n"
1292 			  "  TDH, TDT             <%x>, <%x>\n"
1293 			  "  next_to_use          <%x>\n"
1294 			  "  next_to_clean        <%x>\n",
1295 			  tx_ring->queue_index,
1296 			  fm10k_read_reg(hw, FM10K_TDH(tx_ring->reg_idx)),
1297 			  fm10k_read_reg(hw, FM10K_TDT(tx_ring->reg_idx)),
1298 			  tx_ring->next_to_use, i);
1299 
1300 		netif_stop_subqueue(tx_ring->netdev,
1301 				    tx_ring->queue_index);
1302 
1303 		netif_info(interface, probe, tx_ring->netdev,
1304 			   "tx hang %d detected on queue %d, resetting interface\n",
1305 			   interface->tx_timeout_count + 1,
1306 			   tx_ring->queue_index);
1307 
1308 		fm10k_tx_timeout_reset(interface);
1309 
1310 		/* the netdev is about to reset, no point in enabling stuff */
1311 		return true;
1312 	}
1313 
1314 	/* notify netdev of completed buffers */
1315 	netdev_tx_completed_queue(txring_txq(tx_ring),
1316 				  total_packets, total_bytes);
1317 
1318 #define TX_WAKE_THRESHOLD min_t(u16, FM10K_MIN_TXD - 1, DESC_NEEDED * 2)
1319 	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1320 		     (fm10k_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1321 		/* Make sure that anybody stopping the queue after this
1322 		 * sees the new next_to_clean.
1323 		 */
1324 		smp_mb();
1325 		if (__netif_subqueue_stopped(tx_ring->netdev,
1326 					     tx_ring->queue_index) &&
1327 		    !test_bit(__FM10K_DOWN, interface->state)) {
1328 			netif_wake_subqueue(tx_ring->netdev,
1329 					    tx_ring->queue_index);
1330 			++tx_ring->tx_stats.restart_queue;
1331 		}
1332 	}
1333 
1334 	return !!budget;
1335 }
1336 
1337 /**
1338  * fm10k_update_itr - update the dynamic ITR value based on packet size
1339  *
1340  *      Stores a new ITR value based on strictly on packet size.  The
1341  *      divisors and thresholds used by this function were determined based
1342  *      on theoretical maximum wire speed and testing data, in order to
1343  *      minimize response time while increasing bulk throughput.
1344  *
1345  * @ring_container: Container for rings to have ITR updated
1346  **/
1347 static void fm10k_update_itr(struct fm10k_ring_container *ring_container)
1348 {
1349 	unsigned int avg_wire_size, packets, itr_round;
1350 
1351 	/* Only update ITR if we are using adaptive setting */
1352 	if (!ITR_IS_ADAPTIVE(ring_container->itr))
1353 		goto clear_counts;
1354 
1355 	packets = ring_container->total_packets;
1356 	if (!packets)
1357 		goto clear_counts;
1358 
1359 	avg_wire_size = ring_container->total_bytes / packets;
1360 
1361 	/* The following is a crude approximation of:
1362 	 *  wmem_default / (size + overhead) = desired_pkts_per_int
1363 	 *  rate / bits_per_byte / (size + ethernet overhead) = pkt_rate
1364 	 *  (desired_pkt_rate / pkt_rate) * usecs_per_sec = ITR value
1365 	 *
1366 	 * Assuming wmem_default is 212992 and overhead is 640 bytes per
1367 	 * packet, (256 skb, 64 headroom, 320 shared info), we can reduce the
1368 	 * formula down to
1369 	 *
1370 	 *  (34 * (size + 24)) / (size + 640) = ITR
1371 	 *
1372 	 * We first do some math on the packet size and then finally bitshift
1373 	 * by 8 after rounding up. We also have to account for PCIe link speed
1374 	 * difference as ITR scales based on this.
1375 	 */
1376 	if (avg_wire_size <= 360) {
1377 		/* Start at 250K ints/sec and gradually drop to 77K ints/sec */
1378 		avg_wire_size *= 8;
1379 		avg_wire_size += 376;
1380 	} else if (avg_wire_size <= 1152) {
1381 		/* 77K ints/sec to 45K ints/sec */
1382 		avg_wire_size *= 3;
1383 		avg_wire_size += 2176;
1384 	} else if (avg_wire_size <= 1920) {
1385 		/* 45K ints/sec to 38K ints/sec */
1386 		avg_wire_size += 4480;
1387 	} else {
1388 		/* plateau at a limit of 38K ints/sec */
1389 		avg_wire_size = 6656;
1390 	}
1391 
1392 	/* Perform final bitshift for division after rounding up to ensure
1393 	 * that the calculation will never get below a 1. The bit shift
1394 	 * accounts for changes in the ITR due to PCIe link speed.
1395 	 */
1396 	itr_round = READ_ONCE(ring_container->itr_scale) + 8;
1397 	avg_wire_size += BIT(itr_round) - 1;
1398 	avg_wire_size >>= itr_round;
1399 
1400 	/* write back value and retain adaptive flag */
1401 	ring_container->itr = avg_wire_size | FM10K_ITR_ADAPTIVE;
1402 
1403 clear_counts:
1404 	ring_container->total_bytes = 0;
1405 	ring_container->total_packets = 0;
1406 }
1407 
1408 static void fm10k_qv_enable(struct fm10k_q_vector *q_vector)
1409 {
1410 	/* Enable auto-mask and clear the current mask */
1411 	u32 itr = FM10K_ITR_ENABLE;
1412 
1413 	/* Update Tx ITR */
1414 	fm10k_update_itr(&q_vector->tx);
1415 
1416 	/* Update Rx ITR */
1417 	fm10k_update_itr(&q_vector->rx);
1418 
1419 	/* Store Tx itr in timer slot 0 */
1420 	itr |= (q_vector->tx.itr & FM10K_ITR_MAX);
1421 
1422 	/* Shift Rx itr to timer slot 1 */
1423 	itr |= (q_vector->rx.itr & FM10K_ITR_MAX) << FM10K_ITR_INTERVAL1_SHIFT;
1424 
1425 	/* Write the final value to the ITR register */
1426 	writel(itr, q_vector->itr);
1427 }
1428 
1429 static int fm10k_poll(struct napi_struct *napi, int budget)
1430 {
1431 	struct fm10k_q_vector *q_vector =
1432 			       container_of(napi, struct fm10k_q_vector, napi);
1433 	struct fm10k_ring *ring;
1434 	int per_ring_budget, work_done = 0;
1435 	bool clean_complete = true;
1436 
1437 	fm10k_for_each_ring(ring, q_vector->tx) {
1438 		if (!fm10k_clean_tx_irq(q_vector, ring, budget))
1439 			clean_complete = false;
1440 	}
1441 
1442 	/* Handle case where we are called by netpoll with a budget of 0 */
1443 	if (budget <= 0)
1444 		return budget;
1445 
1446 	/* attempt to distribute budget to each queue fairly, but don't
1447 	 * allow the budget to go below 1 because we'll exit polling
1448 	 */
1449 	if (q_vector->rx.count > 1)
1450 		per_ring_budget = max(budget / q_vector->rx.count, 1);
1451 	else
1452 		per_ring_budget = budget;
1453 
1454 	fm10k_for_each_ring(ring, q_vector->rx) {
1455 		int work = fm10k_clean_rx_irq(q_vector, ring, per_ring_budget);
1456 
1457 		work_done += work;
1458 		if (work >= per_ring_budget)
1459 			clean_complete = false;
1460 	}
1461 
1462 	/* If all work not completed, return budget and keep polling */
1463 	if (!clean_complete)
1464 		return budget;
1465 
1466 	/* Exit the polling mode, but don't re-enable interrupts if stack might
1467 	 * poll us due to busy-polling
1468 	 */
1469 	if (likely(napi_complete_done(napi, work_done)))
1470 		fm10k_qv_enable(q_vector);
1471 
1472 	return min(work_done, budget - 1);
1473 }
1474 
1475 /**
1476  * fm10k_set_qos_queues: Allocate queues for a QOS-enabled device
1477  * @interface: board private structure to initialize
1478  *
1479  * When QoS (Quality of Service) is enabled, allocate queues for
1480  * each traffic class.  If multiqueue isn't available,then abort QoS
1481  * initialization.
1482  *
1483  * This function handles all combinations of Qos and RSS.
1484  *
1485  **/
1486 static bool fm10k_set_qos_queues(struct fm10k_intfc *interface)
1487 {
1488 	struct net_device *dev = interface->netdev;
1489 	struct fm10k_ring_feature *f;
1490 	int rss_i, i;
1491 	int pcs;
1492 
1493 	/* Map queue offset and counts onto allocated tx queues */
1494 	pcs = netdev_get_num_tc(dev);
1495 
1496 	if (pcs <= 1)
1497 		return false;
1498 
1499 	/* set QoS mask and indices */
1500 	f = &interface->ring_feature[RING_F_QOS];
1501 	f->indices = pcs;
1502 	f->mask = BIT(fls(pcs - 1)) - 1;
1503 
1504 	/* determine the upper limit for our current DCB mode */
1505 	rss_i = interface->hw.mac.max_queues / pcs;
1506 	rss_i = BIT(fls(rss_i) - 1);
1507 
1508 	/* set RSS mask and indices */
1509 	f = &interface->ring_feature[RING_F_RSS];
1510 	rss_i = min_t(u16, rss_i, f->limit);
1511 	f->indices = rss_i;
1512 	f->mask = BIT(fls(rss_i - 1)) - 1;
1513 
1514 	/* configure pause class to queue mapping */
1515 	for (i = 0; i < pcs; i++)
1516 		netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
1517 
1518 	interface->num_rx_queues = rss_i * pcs;
1519 	interface->num_tx_queues = rss_i * pcs;
1520 
1521 	return true;
1522 }
1523 
1524 /**
1525  * fm10k_set_rss_queues: Allocate queues for RSS
1526  * @interface: board private structure to initialize
1527  *
1528  * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
1529  * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
1530  *
1531  **/
1532 static bool fm10k_set_rss_queues(struct fm10k_intfc *interface)
1533 {
1534 	struct fm10k_ring_feature *f;
1535 	u16 rss_i;
1536 
1537 	f = &interface->ring_feature[RING_F_RSS];
1538 	rss_i = min_t(u16, interface->hw.mac.max_queues, f->limit);
1539 
1540 	/* record indices and power of 2 mask for RSS */
1541 	f->indices = rss_i;
1542 	f->mask = BIT(fls(rss_i - 1)) - 1;
1543 
1544 	interface->num_rx_queues = rss_i;
1545 	interface->num_tx_queues = rss_i;
1546 
1547 	return true;
1548 }
1549 
1550 /**
1551  * fm10k_set_num_queues: Allocate queues for device, feature dependent
1552  * @interface: board private structure to initialize
1553  *
1554  * This is the top level queue allocation routine.  The order here is very
1555  * important, starting with the "most" number of features turned on at once,
1556  * and ending with the smallest set of features.  This way large combinations
1557  * can be allocated if they're turned on, and smaller combinations are the
1558  * fallthrough conditions.
1559  *
1560  **/
1561 static void fm10k_set_num_queues(struct fm10k_intfc *interface)
1562 {
1563 	/* Attempt to setup QoS and RSS first */
1564 	if (fm10k_set_qos_queues(interface))
1565 		return;
1566 
1567 	/* If we don't have QoS, just fallback to only RSS. */
1568 	fm10k_set_rss_queues(interface);
1569 }
1570 
1571 /**
1572  * fm10k_reset_num_queues - Reset the number of queues to zero
1573  * @interface: board private structure
1574  *
1575  * This function should be called whenever we need to reset the number of
1576  * queues after an error condition.
1577  */
1578 static void fm10k_reset_num_queues(struct fm10k_intfc *interface)
1579 {
1580 	interface->num_tx_queues = 0;
1581 	interface->num_rx_queues = 0;
1582 	interface->num_q_vectors = 0;
1583 }
1584 
1585 /**
1586  * fm10k_alloc_q_vector - Allocate memory for a single interrupt vector
1587  * @interface: board private structure to initialize
1588  * @v_count: q_vectors allocated on interface, used for ring interleaving
1589  * @v_idx: index of vector in interface struct
1590  * @txr_count: total number of Tx rings to allocate
1591  * @txr_idx: index of first Tx ring to allocate
1592  * @rxr_count: total number of Rx rings to allocate
1593  * @rxr_idx: index of first Rx ring to allocate
1594  *
1595  * We allocate one q_vector.  If allocation fails we return -ENOMEM.
1596  **/
1597 static int fm10k_alloc_q_vector(struct fm10k_intfc *interface,
1598 				unsigned int v_count, unsigned int v_idx,
1599 				unsigned int txr_count, unsigned int txr_idx,
1600 				unsigned int rxr_count, unsigned int rxr_idx)
1601 {
1602 	struct fm10k_q_vector *q_vector;
1603 	struct fm10k_ring *ring;
1604 	int ring_count;
1605 
1606 	ring_count = txr_count + rxr_count;
1607 
1608 	/* allocate q_vector and rings */
1609 	q_vector = kzalloc(struct_size(q_vector, ring, ring_count), GFP_KERNEL);
1610 	if (!q_vector)
1611 		return -ENOMEM;
1612 
1613 	/* initialize NAPI */
1614 	netif_napi_add(interface->netdev, &q_vector->napi,
1615 		       fm10k_poll, NAPI_POLL_WEIGHT);
1616 
1617 	/* tie q_vector and interface together */
1618 	interface->q_vector[v_idx] = q_vector;
1619 	q_vector->interface = interface;
1620 	q_vector->v_idx = v_idx;
1621 
1622 	/* initialize pointer to rings */
1623 	ring = q_vector->ring;
1624 
1625 	/* save Tx ring container info */
1626 	q_vector->tx.ring = ring;
1627 	q_vector->tx.work_limit = FM10K_DEFAULT_TX_WORK;
1628 	q_vector->tx.itr = interface->tx_itr;
1629 	q_vector->tx.itr_scale = interface->hw.mac.itr_scale;
1630 	q_vector->tx.count = txr_count;
1631 
1632 	while (txr_count) {
1633 		/* assign generic ring traits */
1634 		ring->dev = &interface->pdev->dev;
1635 		ring->netdev = interface->netdev;
1636 
1637 		/* configure backlink on ring */
1638 		ring->q_vector = q_vector;
1639 
1640 		/* apply Tx specific ring traits */
1641 		ring->count = interface->tx_ring_count;
1642 		ring->queue_index = txr_idx;
1643 
1644 		/* assign ring to interface */
1645 		interface->tx_ring[txr_idx] = ring;
1646 
1647 		/* update count and index */
1648 		txr_count--;
1649 		txr_idx += v_count;
1650 
1651 		/* push pointer to next ring */
1652 		ring++;
1653 	}
1654 
1655 	/* save Rx ring container info */
1656 	q_vector->rx.ring = ring;
1657 	q_vector->rx.itr = interface->rx_itr;
1658 	q_vector->rx.itr_scale = interface->hw.mac.itr_scale;
1659 	q_vector->rx.count = rxr_count;
1660 
1661 	while (rxr_count) {
1662 		/* assign generic ring traits */
1663 		ring->dev = &interface->pdev->dev;
1664 		ring->netdev = interface->netdev;
1665 		rcu_assign_pointer(ring->l2_accel, interface->l2_accel);
1666 
1667 		/* configure backlink on ring */
1668 		ring->q_vector = q_vector;
1669 
1670 		/* apply Rx specific ring traits */
1671 		ring->count = interface->rx_ring_count;
1672 		ring->queue_index = rxr_idx;
1673 
1674 		/* assign ring to interface */
1675 		interface->rx_ring[rxr_idx] = ring;
1676 
1677 		/* update count and index */
1678 		rxr_count--;
1679 		rxr_idx += v_count;
1680 
1681 		/* push pointer to next ring */
1682 		ring++;
1683 	}
1684 
1685 	fm10k_dbg_q_vector_init(q_vector);
1686 
1687 	return 0;
1688 }
1689 
1690 /**
1691  * fm10k_free_q_vector - Free memory allocated for specific interrupt vector
1692  * @interface: board private structure to initialize
1693  * @v_idx: Index of vector to be freed
1694  *
1695  * This function frees the memory allocated to the q_vector.  In addition if
1696  * NAPI is enabled it will delete any references to the NAPI struct prior
1697  * to freeing the q_vector.
1698  **/
1699 static void fm10k_free_q_vector(struct fm10k_intfc *interface, int v_idx)
1700 {
1701 	struct fm10k_q_vector *q_vector = interface->q_vector[v_idx];
1702 	struct fm10k_ring *ring;
1703 
1704 	fm10k_dbg_q_vector_exit(q_vector);
1705 
1706 	fm10k_for_each_ring(ring, q_vector->tx)
1707 		interface->tx_ring[ring->queue_index] = NULL;
1708 
1709 	fm10k_for_each_ring(ring, q_vector->rx)
1710 		interface->rx_ring[ring->queue_index] = NULL;
1711 
1712 	interface->q_vector[v_idx] = NULL;
1713 	netif_napi_del(&q_vector->napi);
1714 	kfree_rcu(q_vector, rcu);
1715 }
1716 
1717 /**
1718  * fm10k_alloc_q_vectors - Allocate memory for interrupt vectors
1719  * @interface: board private structure to initialize
1720  *
1721  * We allocate one q_vector per queue interrupt.  If allocation fails we
1722  * return -ENOMEM.
1723  **/
1724 static int fm10k_alloc_q_vectors(struct fm10k_intfc *interface)
1725 {
1726 	unsigned int q_vectors = interface->num_q_vectors;
1727 	unsigned int rxr_remaining = interface->num_rx_queues;
1728 	unsigned int txr_remaining = interface->num_tx_queues;
1729 	unsigned int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1730 	int err;
1731 
1732 	if (q_vectors >= (rxr_remaining + txr_remaining)) {
1733 		for (; rxr_remaining; v_idx++) {
1734 			err = fm10k_alloc_q_vector(interface, q_vectors, v_idx,
1735 						   0, 0, 1, rxr_idx);
1736 			if (err)
1737 				goto err_out;
1738 
1739 			/* update counts and index */
1740 			rxr_remaining--;
1741 			rxr_idx++;
1742 		}
1743 	}
1744 
1745 	for (; v_idx < q_vectors; v_idx++) {
1746 		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1747 		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1748 
1749 		err = fm10k_alloc_q_vector(interface, q_vectors, v_idx,
1750 					   tqpv, txr_idx,
1751 					   rqpv, rxr_idx);
1752 
1753 		if (err)
1754 			goto err_out;
1755 
1756 		/* update counts and index */
1757 		rxr_remaining -= rqpv;
1758 		txr_remaining -= tqpv;
1759 		rxr_idx++;
1760 		txr_idx++;
1761 	}
1762 
1763 	return 0;
1764 
1765 err_out:
1766 	fm10k_reset_num_queues(interface);
1767 
1768 	while (v_idx--)
1769 		fm10k_free_q_vector(interface, v_idx);
1770 
1771 	return -ENOMEM;
1772 }
1773 
1774 /**
1775  * fm10k_free_q_vectors - Free memory allocated for interrupt vectors
1776  * @interface: board private structure to initialize
1777  *
1778  * This function frees the memory allocated to the q_vectors.  In addition if
1779  * NAPI is enabled it will delete any references to the NAPI struct prior
1780  * to freeing the q_vector.
1781  **/
1782 static void fm10k_free_q_vectors(struct fm10k_intfc *interface)
1783 {
1784 	int v_idx = interface->num_q_vectors;
1785 
1786 	fm10k_reset_num_queues(interface);
1787 
1788 	while (v_idx--)
1789 		fm10k_free_q_vector(interface, v_idx);
1790 }
1791 
1792 /**
1793  * f10k_reset_msix_capability - reset MSI-X capability
1794  * @interface: board private structure to initialize
1795  *
1796  * Reset the MSI-X capability back to its starting state
1797  **/
1798 static void fm10k_reset_msix_capability(struct fm10k_intfc *interface)
1799 {
1800 	pci_disable_msix(interface->pdev);
1801 	kfree(interface->msix_entries);
1802 	interface->msix_entries = NULL;
1803 }
1804 
1805 /**
1806  * f10k_init_msix_capability - configure MSI-X capability
1807  * @interface: board private structure to initialize
1808  *
1809  * Attempt to configure the interrupts using the best available
1810  * capabilities of the hardware and the kernel.
1811  **/
1812 static int fm10k_init_msix_capability(struct fm10k_intfc *interface)
1813 {
1814 	struct fm10k_hw *hw = &interface->hw;
1815 	int v_budget, vector;
1816 
1817 	/* It's easy to be greedy for MSI-X vectors, but it really
1818 	 * doesn't do us much good if we have a lot more vectors
1819 	 * than CPU's.  So let's be conservative and only ask for
1820 	 * (roughly) the same number of vectors as there are CPU's.
1821 	 * the default is to use pairs of vectors
1822 	 */
1823 	v_budget = max(interface->num_rx_queues, interface->num_tx_queues);
1824 	v_budget = min_t(u16, v_budget, num_online_cpus());
1825 
1826 	/* account for vectors not related to queues */
1827 	v_budget += NON_Q_VECTORS(hw);
1828 
1829 	/* At the same time, hardware can only support a maximum of
1830 	 * hw.mac->max_msix_vectors vectors.  With features
1831 	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
1832 	 * descriptor queues supported by our device.  Thus, we cap it off in
1833 	 * those rare cases where the cpu count also exceeds our vector limit.
1834 	 */
1835 	v_budget = min_t(int, v_budget, hw->mac.max_msix_vectors);
1836 
1837 	/* A failure in MSI-X entry allocation is fatal. */
1838 	interface->msix_entries = kcalloc(v_budget, sizeof(struct msix_entry),
1839 					  GFP_KERNEL);
1840 	if (!interface->msix_entries)
1841 		return -ENOMEM;
1842 
1843 	/* populate entry values */
1844 	for (vector = 0; vector < v_budget; vector++)
1845 		interface->msix_entries[vector].entry = vector;
1846 
1847 	/* Attempt to enable MSI-X with requested value */
1848 	v_budget = pci_enable_msix_range(interface->pdev,
1849 					 interface->msix_entries,
1850 					 MIN_MSIX_COUNT(hw),
1851 					 v_budget);
1852 	if (v_budget < 0) {
1853 		kfree(interface->msix_entries);
1854 		interface->msix_entries = NULL;
1855 		return v_budget;
1856 	}
1857 
1858 	/* record the number of queues available for q_vectors */
1859 	interface->num_q_vectors = v_budget - NON_Q_VECTORS(hw);
1860 
1861 	return 0;
1862 }
1863 
1864 /**
1865  * fm10k_cache_ring_qos - Descriptor ring to register mapping for QoS
1866  * @interface: Interface structure continaining rings and devices
1867  *
1868  * Cache the descriptor ring offsets for Qos
1869  **/
1870 static bool fm10k_cache_ring_qos(struct fm10k_intfc *interface)
1871 {
1872 	struct net_device *dev = interface->netdev;
1873 	int pc, offset, rss_i, i, q_idx;
1874 	u16 pc_stride = interface->ring_feature[RING_F_QOS].mask + 1;
1875 	u8 num_pcs = netdev_get_num_tc(dev);
1876 
1877 	if (num_pcs <= 1)
1878 		return false;
1879 
1880 	rss_i = interface->ring_feature[RING_F_RSS].indices;
1881 
1882 	for (pc = 0, offset = 0; pc < num_pcs; pc++, offset += rss_i) {
1883 		q_idx = pc;
1884 		for (i = 0; i < rss_i; i++) {
1885 			interface->tx_ring[offset + i]->reg_idx = q_idx;
1886 			interface->tx_ring[offset + i]->qos_pc = pc;
1887 			interface->rx_ring[offset + i]->reg_idx = q_idx;
1888 			interface->rx_ring[offset + i]->qos_pc = pc;
1889 			q_idx += pc_stride;
1890 		}
1891 	}
1892 
1893 	return true;
1894 }
1895 
1896 /**
1897  * fm10k_cache_ring_rss - Descriptor ring to register mapping for RSS
1898  * @interface: Interface structure continaining rings and devices
1899  *
1900  * Cache the descriptor ring offsets for RSS
1901  **/
1902 static void fm10k_cache_ring_rss(struct fm10k_intfc *interface)
1903 {
1904 	int i;
1905 
1906 	for (i = 0; i < interface->num_rx_queues; i++)
1907 		interface->rx_ring[i]->reg_idx = i;
1908 
1909 	for (i = 0; i < interface->num_tx_queues; i++)
1910 		interface->tx_ring[i]->reg_idx = i;
1911 }
1912 
1913 /**
1914  * fm10k_assign_rings - Map rings to network devices
1915  * @interface: Interface structure containing rings and devices
1916  *
1917  * This function is meant to go though and configure both the network
1918  * devices so that they contain rings, and configure the rings so that
1919  * they function with their network devices.
1920  **/
1921 static void fm10k_assign_rings(struct fm10k_intfc *interface)
1922 {
1923 	if (fm10k_cache_ring_qos(interface))
1924 		return;
1925 
1926 	fm10k_cache_ring_rss(interface);
1927 }
1928 
1929 static void fm10k_init_reta(struct fm10k_intfc *interface)
1930 {
1931 	u16 i, rss_i = interface->ring_feature[RING_F_RSS].indices;
1932 	u32 reta;
1933 
1934 	/* If the Rx flow indirection table has been configured manually, we
1935 	 * need to maintain it when possible.
1936 	 */
1937 	if (netif_is_rxfh_configured(interface->netdev)) {
1938 		for (i = FM10K_RETA_SIZE; i--;) {
1939 			reta = interface->reta[i];
1940 			if ((((reta << 24) >> 24) < rss_i) &&
1941 			    (((reta << 16) >> 24) < rss_i) &&
1942 			    (((reta <<  8) >> 24) < rss_i) &&
1943 			    (((reta)       >> 24) < rss_i))
1944 				continue;
1945 
1946 			/* this should never happen */
1947 			dev_err(&interface->pdev->dev,
1948 				"RSS indirection table assigned flows out of queue bounds. Reconfiguring.\n");
1949 			goto repopulate_reta;
1950 		}
1951 
1952 		/* do nothing if all of the elements are in bounds */
1953 		return;
1954 	}
1955 
1956 repopulate_reta:
1957 	fm10k_write_reta(interface, NULL);
1958 }
1959 
1960 /**
1961  * fm10k_init_queueing_scheme - Determine proper queueing scheme
1962  * @interface: board private structure to initialize
1963  *
1964  * We determine which queueing scheme to use based on...
1965  * - Hardware queue count (num_*_queues)
1966  *   - defined by miscellaneous hardware support/features (RSS, etc.)
1967  **/
1968 int fm10k_init_queueing_scheme(struct fm10k_intfc *interface)
1969 {
1970 	int err;
1971 
1972 	/* Number of supported queues */
1973 	fm10k_set_num_queues(interface);
1974 
1975 	/* Configure MSI-X capability */
1976 	err = fm10k_init_msix_capability(interface);
1977 	if (err) {
1978 		dev_err(&interface->pdev->dev,
1979 			"Unable to initialize MSI-X capability\n");
1980 		goto err_init_msix;
1981 	}
1982 
1983 	/* Allocate memory for queues */
1984 	err = fm10k_alloc_q_vectors(interface);
1985 	if (err) {
1986 		dev_err(&interface->pdev->dev,
1987 			"Unable to allocate queue vectors\n");
1988 		goto err_alloc_q_vectors;
1989 	}
1990 
1991 	/* Map rings to devices, and map devices to physical queues */
1992 	fm10k_assign_rings(interface);
1993 
1994 	/* Initialize RSS redirection table */
1995 	fm10k_init_reta(interface);
1996 
1997 	return 0;
1998 
1999 err_alloc_q_vectors:
2000 	fm10k_reset_msix_capability(interface);
2001 err_init_msix:
2002 	fm10k_reset_num_queues(interface);
2003 	return err;
2004 }
2005 
2006 /**
2007  * fm10k_clear_queueing_scheme - Clear the current queueing scheme settings
2008  * @interface: board private structure to clear queueing scheme on
2009  *
2010  * We go through and clear queueing specific resources and reset the structure
2011  * to pre-load conditions
2012  **/
2013 void fm10k_clear_queueing_scheme(struct fm10k_intfc *interface)
2014 {
2015 	fm10k_free_q_vectors(interface);
2016 	fm10k_reset_msix_capability(interface);
2017 }
2018