1b3890e30SAlexander Duyck /* Intel Ethernet Switch Host Interface Driver
2b3890e30SAlexander Duyck  * Copyright(c) 2013 - 2014 Intel Corporation.
3b3890e30SAlexander Duyck  *
4b3890e30SAlexander Duyck  * This program is free software; you can redistribute it and/or modify it
5b3890e30SAlexander Duyck  * under the terms and conditions of the GNU General Public License,
6b3890e30SAlexander Duyck  * version 2, as published by the Free Software Foundation.
7b3890e30SAlexander Duyck  *
8b3890e30SAlexander Duyck  * This program is distributed in the hope it will be useful, but WITHOUT
9b3890e30SAlexander Duyck  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10b3890e30SAlexander Duyck  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11b3890e30SAlexander Duyck  * more details.
12b3890e30SAlexander Duyck  *
13b3890e30SAlexander Duyck  * The full GNU General Public License is included in this distribution in
14b3890e30SAlexander Duyck  * the file called "COPYING".
15b3890e30SAlexander Duyck  *
16b3890e30SAlexander Duyck  * Contact Information:
17b3890e30SAlexander Duyck  * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
18b3890e30SAlexander Duyck  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
19b3890e30SAlexander Duyck  */
20b3890e30SAlexander Duyck 
21b3890e30SAlexander Duyck #include <linux/types.h>
22b3890e30SAlexander Duyck #include <linux/module.h>
23b3890e30SAlexander Duyck #include <net/ipv6.h>
24b3890e30SAlexander Duyck #include <net/ip.h>
25b3890e30SAlexander Duyck #include <net/tcp.h>
26b3890e30SAlexander Duyck #include <linux/if_macvlan.h>
27b101c962SAlexander Duyck #include <linux/prefetch.h>
28b3890e30SAlexander Duyck 
29b3890e30SAlexander Duyck #include "fm10k.h"
30b3890e30SAlexander Duyck 
31f4f88c6dSJeff Kirsher #define DRV_VERSION	"0.15.2-k"
32b3890e30SAlexander Duyck const char fm10k_driver_version[] = DRV_VERSION;
33b3890e30SAlexander Duyck char fm10k_driver_name[] = "fm10k";
34b3890e30SAlexander Duyck static const char fm10k_driver_string[] =
35b3890e30SAlexander Duyck 	"Intel(R) Ethernet Switch Host Interface Driver";
36b3890e30SAlexander Duyck static const char fm10k_copyright[] =
37b3890e30SAlexander Duyck 	"Copyright (c) 2013 Intel Corporation.";
38b3890e30SAlexander Duyck 
39b3890e30SAlexander Duyck MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
40b3890e30SAlexander Duyck MODULE_DESCRIPTION("Intel(R) Ethernet Switch Host Interface Driver");
41b3890e30SAlexander Duyck MODULE_LICENSE("GPL");
42b3890e30SAlexander Duyck MODULE_VERSION(DRV_VERSION);
43b3890e30SAlexander Duyck 
44b382bb1bSJeff Kirsher /* single workqueue for entire fm10k driver */
45b382bb1bSJeff Kirsher struct workqueue_struct *fm10k_workqueue = NULL;
46b382bb1bSJeff Kirsher 
476d2ce900SAlexander Duyck /**
486d2ce900SAlexander Duyck  * fm10k_init_module - Driver Registration Routine
49b3890e30SAlexander Duyck  *
50b3890e30SAlexander Duyck  * fm10k_init_module is the first routine called when the driver is
51b3890e30SAlexander Duyck  * loaded.  All it does is register with the PCI subsystem.
52b3890e30SAlexander Duyck  **/
53b3890e30SAlexander Duyck static int __init fm10k_init_module(void)
54b3890e30SAlexander Duyck {
55b3890e30SAlexander Duyck 	pr_info("%s - version %s\n", fm10k_driver_string, fm10k_driver_version);
56b3890e30SAlexander Duyck 	pr_info("%s\n", fm10k_copyright);
57b3890e30SAlexander Duyck 
58b382bb1bSJeff Kirsher 	/* create driver workqueue */
59b382bb1bSJeff Kirsher 	if (!fm10k_workqueue)
60b382bb1bSJeff Kirsher 		fm10k_workqueue = create_workqueue("fm10k");
61b382bb1bSJeff Kirsher 
627461fd91SAlexander Duyck 	fm10k_dbg_init();
637461fd91SAlexander Duyck 
64b3890e30SAlexander Duyck 	return fm10k_register_pci_driver();
65b3890e30SAlexander Duyck }
66b3890e30SAlexander Duyck module_init(fm10k_init_module);
67b3890e30SAlexander Duyck 
68b3890e30SAlexander Duyck /**
69b3890e30SAlexander Duyck  * fm10k_exit_module - Driver Exit Cleanup Routine
70b3890e30SAlexander Duyck  *
71b3890e30SAlexander Duyck  * fm10k_exit_module is called just before the driver is removed
72b3890e30SAlexander Duyck  * from memory.
73b3890e30SAlexander Duyck  **/
74b3890e30SAlexander Duyck static void __exit fm10k_exit_module(void)
75b3890e30SAlexander Duyck {
76b3890e30SAlexander Duyck 	fm10k_unregister_pci_driver();
777461fd91SAlexander Duyck 
787461fd91SAlexander Duyck 	fm10k_dbg_exit();
79b382bb1bSJeff Kirsher 
80b382bb1bSJeff Kirsher 	/* destroy driver workqueue */
81b382bb1bSJeff Kirsher 	flush_workqueue(fm10k_workqueue);
82b382bb1bSJeff Kirsher 	destroy_workqueue(fm10k_workqueue);
83b382bb1bSJeff Kirsher 	fm10k_workqueue = NULL;
84b3890e30SAlexander Duyck }
85b3890e30SAlexander Duyck module_exit(fm10k_exit_module);
8618283cadSAlexander Duyck 
87b101c962SAlexander Duyck static bool fm10k_alloc_mapped_page(struct fm10k_ring *rx_ring,
88b101c962SAlexander Duyck 				    struct fm10k_rx_buffer *bi)
89b101c962SAlexander Duyck {
90b101c962SAlexander Duyck 	struct page *page = bi->page;
91b101c962SAlexander Duyck 	dma_addr_t dma;
92b101c962SAlexander Duyck 
93b101c962SAlexander Duyck 	/* Only page will be NULL if buffer was consumed */
94b101c962SAlexander Duyck 	if (likely(page))
95b101c962SAlexander Duyck 		return true;
96b101c962SAlexander Duyck 
97b101c962SAlexander Duyck 	/* alloc new page for storage */
9842b17f09SAlexander Duyck 	page = dev_alloc_page();
99b101c962SAlexander Duyck 	if (unlikely(!page)) {
100b101c962SAlexander Duyck 		rx_ring->rx_stats.alloc_failed++;
101b101c962SAlexander Duyck 		return false;
102b101c962SAlexander Duyck 	}
103b101c962SAlexander Duyck 
104b101c962SAlexander Duyck 	/* map page for use */
105b101c962SAlexander Duyck 	dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
106b101c962SAlexander Duyck 
107b101c962SAlexander Duyck 	/* if mapping failed free memory back to system since
108b101c962SAlexander Duyck 	 * there isn't much point in holding memory we can't use
109b101c962SAlexander Duyck 	 */
110b101c962SAlexander Duyck 	if (dma_mapping_error(rx_ring->dev, dma)) {
111b101c962SAlexander Duyck 		__free_page(page);
112b101c962SAlexander Duyck 
113b101c962SAlexander Duyck 		rx_ring->rx_stats.alloc_failed++;
114b101c962SAlexander Duyck 		return false;
115b101c962SAlexander Duyck 	}
116b101c962SAlexander Duyck 
117b101c962SAlexander Duyck 	bi->dma = dma;
118b101c962SAlexander Duyck 	bi->page = page;
119b101c962SAlexander Duyck 	bi->page_offset = 0;
120b101c962SAlexander Duyck 
121b101c962SAlexander Duyck 	return true;
122b101c962SAlexander Duyck }
123b101c962SAlexander Duyck 
124b101c962SAlexander Duyck /**
125b101c962SAlexander Duyck  * fm10k_alloc_rx_buffers - Replace used receive buffers
126b101c962SAlexander Duyck  * @rx_ring: ring to place buffers on
127b101c962SAlexander Duyck  * @cleaned_count: number of buffers to replace
128b101c962SAlexander Duyck  **/
129b101c962SAlexander Duyck void fm10k_alloc_rx_buffers(struct fm10k_ring *rx_ring, u16 cleaned_count)
130b101c962SAlexander Duyck {
131b101c962SAlexander Duyck 	union fm10k_rx_desc *rx_desc;
132b101c962SAlexander Duyck 	struct fm10k_rx_buffer *bi;
133b101c962SAlexander Duyck 	u16 i = rx_ring->next_to_use;
134b101c962SAlexander Duyck 
135b101c962SAlexander Duyck 	/* nothing to do */
136b101c962SAlexander Duyck 	if (!cleaned_count)
137b101c962SAlexander Duyck 		return;
138b101c962SAlexander Duyck 
139b101c962SAlexander Duyck 	rx_desc = FM10K_RX_DESC(rx_ring, i);
140b101c962SAlexander Duyck 	bi = &rx_ring->rx_buffer[i];
141b101c962SAlexander Duyck 	i -= rx_ring->count;
142b101c962SAlexander Duyck 
143b101c962SAlexander Duyck 	do {
144b101c962SAlexander Duyck 		if (!fm10k_alloc_mapped_page(rx_ring, bi))
145b101c962SAlexander Duyck 			break;
146b101c962SAlexander Duyck 
147b101c962SAlexander Duyck 		/* Refresh the desc even if buffer_addrs didn't change
148b101c962SAlexander Duyck 		 * because each write-back erases this info.
149b101c962SAlexander Duyck 		 */
150b101c962SAlexander Duyck 		rx_desc->q.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
151b101c962SAlexander Duyck 
152b101c962SAlexander Duyck 		rx_desc++;
153b101c962SAlexander Duyck 		bi++;
154b101c962SAlexander Duyck 		i++;
155b101c962SAlexander Duyck 		if (unlikely(!i)) {
156b101c962SAlexander Duyck 			rx_desc = FM10K_RX_DESC(rx_ring, 0);
157b101c962SAlexander Duyck 			bi = rx_ring->rx_buffer;
158b101c962SAlexander Duyck 			i -= rx_ring->count;
159b101c962SAlexander Duyck 		}
160b101c962SAlexander Duyck 
161ba5b8dcdSAlexander Duyck 		/* clear the status bits for the next_to_use descriptor */
162ba5b8dcdSAlexander Duyck 		rx_desc->d.staterr = 0;
163b101c962SAlexander Duyck 
164b101c962SAlexander Duyck 		cleaned_count--;
165b101c962SAlexander Duyck 	} while (cleaned_count);
166b101c962SAlexander Duyck 
167b101c962SAlexander Duyck 	i += rx_ring->count;
168b101c962SAlexander Duyck 
169b101c962SAlexander Duyck 	if (rx_ring->next_to_use != i) {
170b101c962SAlexander Duyck 		/* record the next descriptor to use */
171b101c962SAlexander Duyck 		rx_ring->next_to_use = i;
172b101c962SAlexander Duyck 
173b101c962SAlexander Duyck 		/* update next to alloc since we have filled the ring */
174b101c962SAlexander Duyck 		rx_ring->next_to_alloc = i;
175b101c962SAlexander Duyck 
176b101c962SAlexander Duyck 		/* Force memory writes to complete before letting h/w
177b101c962SAlexander Duyck 		 * know there are new descriptors to fetch.  (Only
178b101c962SAlexander Duyck 		 * applicable for weak-ordered memory model archs,
179b101c962SAlexander Duyck 		 * such as IA-64).
180b101c962SAlexander Duyck 		 */
181b101c962SAlexander Duyck 		wmb();
182b101c962SAlexander Duyck 
183b101c962SAlexander Duyck 		/* notify hardware of new descriptors */
184b101c962SAlexander Duyck 		writel(i, rx_ring->tail);
185b101c962SAlexander Duyck 	}
186b101c962SAlexander Duyck }
187b101c962SAlexander Duyck 
188b101c962SAlexander Duyck /**
189b101c962SAlexander Duyck  * fm10k_reuse_rx_page - page flip buffer and store it back on the ring
190b101c962SAlexander Duyck  * @rx_ring: rx descriptor ring to store buffers on
191b101c962SAlexander Duyck  * @old_buff: donor buffer to have page reused
192b101c962SAlexander Duyck  *
193b101c962SAlexander Duyck  * Synchronizes page for reuse by the interface
194b101c962SAlexander Duyck  **/
195b101c962SAlexander Duyck static void fm10k_reuse_rx_page(struct fm10k_ring *rx_ring,
196b101c962SAlexander Duyck 				struct fm10k_rx_buffer *old_buff)
197b101c962SAlexander Duyck {
198b101c962SAlexander Duyck 	struct fm10k_rx_buffer *new_buff;
199b101c962SAlexander Duyck 	u16 nta = rx_ring->next_to_alloc;
200b101c962SAlexander Duyck 
201b101c962SAlexander Duyck 	new_buff = &rx_ring->rx_buffer[nta];
202b101c962SAlexander Duyck 
203b101c962SAlexander Duyck 	/* update, and store next to alloc */
204b101c962SAlexander Duyck 	nta++;
205b101c962SAlexander Duyck 	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
206b101c962SAlexander Duyck 
207b101c962SAlexander Duyck 	/* transfer page from old buffer to new buffer */
208ba5b8dcdSAlexander Duyck 	*new_buff = *old_buff;
209b101c962SAlexander Duyck 
210b101c962SAlexander Duyck 	/* sync the buffer for use by the device */
211b101c962SAlexander Duyck 	dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
212b101c962SAlexander Duyck 					 old_buff->page_offset,
213b101c962SAlexander Duyck 					 FM10K_RX_BUFSZ,
214b101c962SAlexander Duyck 					 DMA_FROM_DEVICE);
215b101c962SAlexander Duyck }
216b101c962SAlexander Duyck 
217ba5b8dcdSAlexander Duyck static inline bool fm10k_page_is_reserved(struct page *page)
218ba5b8dcdSAlexander Duyck {
2192f064f34SMichal Hocko 	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
220ba5b8dcdSAlexander Duyck }
221ba5b8dcdSAlexander Duyck 
222b101c962SAlexander Duyck static bool fm10k_can_reuse_rx_page(struct fm10k_rx_buffer *rx_buffer,
223b101c962SAlexander Duyck 				    struct page *page,
224de445199SJeff Kirsher 				    unsigned int __maybe_unused truesize)
225b101c962SAlexander Duyck {
226b101c962SAlexander Duyck 	/* avoid re-using remote pages */
227ba5b8dcdSAlexander Duyck 	if (unlikely(fm10k_page_is_reserved(page)))
228b101c962SAlexander Duyck 		return false;
229b101c962SAlexander Duyck 
230b101c962SAlexander Duyck #if (PAGE_SIZE < 8192)
231b101c962SAlexander Duyck 	/* if we are only owner of page we can reuse it */
232b101c962SAlexander Duyck 	if (unlikely(page_count(page) != 1))
233b101c962SAlexander Duyck 		return false;
234b101c962SAlexander Duyck 
235b101c962SAlexander Duyck 	/* flip page offset to other buffer */
236b101c962SAlexander Duyck 	rx_buffer->page_offset ^= FM10K_RX_BUFSZ;
237b101c962SAlexander Duyck #else
238b101c962SAlexander Duyck 	/* move offset up to the next cache line */
239b101c962SAlexander Duyck 	rx_buffer->page_offset += truesize;
240b101c962SAlexander Duyck 
241b101c962SAlexander Duyck 	if (rx_buffer->page_offset > (PAGE_SIZE - FM10K_RX_BUFSZ))
242b101c962SAlexander Duyck 		return false;
243b101c962SAlexander Duyck #endif
244b101c962SAlexander Duyck 
245ba5b8dcdSAlexander Duyck 	/* Even if we own the page, we are not allowed to use atomic_set()
246ba5b8dcdSAlexander Duyck 	 * This would break get_page_unless_zero() users.
247ba5b8dcdSAlexander Duyck 	 */
248ba5b8dcdSAlexander Duyck 	atomic_inc(&page->_count);
249ba5b8dcdSAlexander Duyck 
250b101c962SAlexander Duyck 	return true;
251b101c962SAlexander Duyck }
252b101c962SAlexander Duyck 
253b101c962SAlexander Duyck /**
254b101c962SAlexander Duyck  * fm10k_add_rx_frag - Add contents of Rx buffer to sk_buff
255b101c962SAlexander Duyck  * @rx_buffer: buffer containing page to add
256b101c962SAlexander Duyck  * @rx_desc: descriptor containing length of buffer written by hardware
257b101c962SAlexander Duyck  * @skb: sk_buff to place the data into
258b101c962SAlexander Duyck  *
259b101c962SAlexander Duyck  * This function will add the data contained in rx_buffer->page to the skb.
260b101c962SAlexander Duyck  * This is done either through a direct copy if the data in the buffer is
261b101c962SAlexander Duyck  * less than the skb header size, otherwise it will just attach the page as
262b101c962SAlexander Duyck  * a frag to the skb.
263b101c962SAlexander Duyck  *
264b101c962SAlexander Duyck  * The function will then update the page offset if necessary and return
265b101c962SAlexander Duyck  * true if the buffer can be reused by the interface.
266b101c962SAlexander Duyck  **/
267de445199SJeff Kirsher static bool fm10k_add_rx_frag(struct fm10k_rx_buffer *rx_buffer,
268b101c962SAlexander Duyck 			      union fm10k_rx_desc *rx_desc,
269b101c962SAlexander Duyck 			      struct sk_buff *skb)
270b101c962SAlexander Duyck {
271b101c962SAlexander Duyck 	struct page *page = rx_buffer->page;
2721a8782e5SAlexander Duyck 	unsigned char *va = page_address(page) + rx_buffer->page_offset;
273b101c962SAlexander Duyck 	unsigned int size = le16_to_cpu(rx_desc->w.length);
274b101c962SAlexander Duyck #if (PAGE_SIZE < 8192)
275b101c962SAlexander Duyck 	unsigned int truesize = FM10K_RX_BUFSZ;
276b101c962SAlexander Duyck #else
2771a8782e5SAlexander Duyck 	unsigned int truesize = SKB_DATA_ALIGN(size);
278b101c962SAlexander Duyck #endif
2791a8782e5SAlexander Duyck 	unsigned int pull_len;
280b101c962SAlexander Duyck 
2811a8782e5SAlexander Duyck 	if (unlikely(skb_is_nonlinear(skb)))
2821a8782e5SAlexander Duyck 		goto add_tail_frag;
283b101c962SAlexander Duyck 
2841a8782e5SAlexander Duyck 	if (likely(size <= FM10K_RX_HDR_LEN)) {
285b101c962SAlexander Duyck 		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
286b101c962SAlexander Duyck 
287ba5b8dcdSAlexander Duyck 		/* page is not reserved, we can reuse buffer as-is */
288ba5b8dcdSAlexander Duyck 		if (likely(!fm10k_page_is_reserved(page)))
289b101c962SAlexander Duyck 			return true;
290b101c962SAlexander Duyck 
291b101c962SAlexander Duyck 		/* this page cannot be reused so discard it */
292ba5b8dcdSAlexander Duyck 		__free_page(page);
293b101c962SAlexander Duyck 		return false;
294b101c962SAlexander Duyck 	}
295b101c962SAlexander Duyck 
2961a8782e5SAlexander Duyck 	/* we need the header to contain the greater of either ETH_HLEN or
2971a8782e5SAlexander Duyck 	 * 60 bytes if the skb->len is less than 60 for skb_pad.
2981a8782e5SAlexander Duyck 	 */
2991a8782e5SAlexander Duyck 	pull_len = eth_get_headlen(va, FM10K_RX_HDR_LEN);
3001a8782e5SAlexander Duyck 
3011a8782e5SAlexander Duyck 	/* align pull length to size of long to optimize memcpy performance */
3021a8782e5SAlexander Duyck 	memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
3031a8782e5SAlexander Duyck 
3041a8782e5SAlexander Duyck 	/* update all of the pointers */
3051a8782e5SAlexander Duyck 	va += pull_len;
3061a8782e5SAlexander Duyck 	size -= pull_len;
3071a8782e5SAlexander Duyck 
3081a8782e5SAlexander Duyck add_tail_frag:
309b101c962SAlexander Duyck 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
3101a8782e5SAlexander Duyck 			(unsigned long)va & ~PAGE_MASK, size, truesize);
311b101c962SAlexander Duyck 
312b101c962SAlexander Duyck 	return fm10k_can_reuse_rx_page(rx_buffer, page, truesize);
313b101c962SAlexander Duyck }
314b101c962SAlexander Duyck 
315b101c962SAlexander Duyck static struct sk_buff *fm10k_fetch_rx_buffer(struct fm10k_ring *rx_ring,
316b101c962SAlexander Duyck 					     union fm10k_rx_desc *rx_desc,
317b101c962SAlexander Duyck 					     struct sk_buff *skb)
318b101c962SAlexander Duyck {
319b101c962SAlexander Duyck 	struct fm10k_rx_buffer *rx_buffer;
320b101c962SAlexander Duyck 	struct page *page;
321b101c962SAlexander Duyck 
322b101c962SAlexander Duyck 	rx_buffer = &rx_ring->rx_buffer[rx_ring->next_to_clean];
323b101c962SAlexander Duyck 	page = rx_buffer->page;
324b101c962SAlexander Duyck 	prefetchw(page);
325b101c962SAlexander Duyck 
326b101c962SAlexander Duyck 	if (likely(!skb)) {
327b101c962SAlexander Duyck 		void *page_addr = page_address(page) +
328b101c962SAlexander Duyck 				  rx_buffer->page_offset;
329b101c962SAlexander Duyck 
330b101c962SAlexander Duyck 		/* prefetch first cache line of first page */
331b101c962SAlexander Duyck 		prefetch(page_addr);
332b101c962SAlexander Duyck #if L1_CACHE_BYTES < 128
333b101c962SAlexander Duyck 		prefetch(page_addr + L1_CACHE_BYTES);
334b101c962SAlexander Duyck #endif
335b101c962SAlexander Duyck 
336b101c962SAlexander Duyck 		/* allocate a skb to store the frags */
33767fd893eSAlexander Duyck 		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
338b101c962SAlexander Duyck 				     FM10K_RX_HDR_LEN);
339b101c962SAlexander Duyck 		if (unlikely(!skb)) {
340b101c962SAlexander Duyck 			rx_ring->rx_stats.alloc_failed++;
341b101c962SAlexander Duyck 			return NULL;
342b101c962SAlexander Duyck 		}
343b101c962SAlexander Duyck 
344b101c962SAlexander Duyck 		/* we will be copying header into skb->data in
345b101c962SAlexander Duyck 		 * pskb_may_pull so it is in our interest to prefetch
346b101c962SAlexander Duyck 		 * it now to avoid a possible cache miss
347b101c962SAlexander Duyck 		 */
348b101c962SAlexander Duyck 		prefetchw(skb->data);
349b101c962SAlexander Duyck 	}
350b101c962SAlexander Duyck 
351b101c962SAlexander Duyck 	/* we are reusing so sync this buffer for CPU use */
352b101c962SAlexander Duyck 	dma_sync_single_range_for_cpu(rx_ring->dev,
353b101c962SAlexander Duyck 				      rx_buffer->dma,
354b101c962SAlexander Duyck 				      rx_buffer->page_offset,
355b101c962SAlexander Duyck 				      FM10K_RX_BUFSZ,
356b101c962SAlexander Duyck 				      DMA_FROM_DEVICE);
357b101c962SAlexander Duyck 
358b101c962SAlexander Duyck 	/* pull page into skb */
359de445199SJeff Kirsher 	if (fm10k_add_rx_frag(rx_buffer, rx_desc, skb)) {
360b101c962SAlexander Duyck 		/* hand second half of page back to the ring */
361b101c962SAlexander Duyck 		fm10k_reuse_rx_page(rx_ring, rx_buffer);
362b101c962SAlexander Duyck 	} else {
363b101c962SAlexander Duyck 		/* we are not reusing the buffer so unmap it */
364b101c962SAlexander Duyck 		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
365b101c962SAlexander Duyck 			       PAGE_SIZE, DMA_FROM_DEVICE);
366b101c962SAlexander Duyck 	}
367b101c962SAlexander Duyck 
368b101c962SAlexander Duyck 	/* clear contents of rx_buffer */
369b101c962SAlexander Duyck 	rx_buffer->page = NULL;
370b101c962SAlexander Duyck 
371b101c962SAlexander Duyck 	return skb;
372b101c962SAlexander Duyck }
373b101c962SAlexander Duyck 
37476a540d4SAlexander Duyck static inline void fm10k_rx_checksum(struct fm10k_ring *ring,
37576a540d4SAlexander Duyck 				     union fm10k_rx_desc *rx_desc,
37676a540d4SAlexander Duyck 				     struct sk_buff *skb)
37776a540d4SAlexander Duyck {
37876a540d4SAlexander Duyck 	skb_checksum_none_assert(skb);
37976a540d4SAlexander Duyck 
38076a540d4SAlexander Duyck 	/* Rx checksum disabled via ethtool */
38176a540d4SAlexander Duyck 	if (!(ring->netdev->features & NETIF_F_RXCSUM))
38276a540d4SAlexander Duyck 		return;
38376a540d4SAlexander Duyck 
38476a540d4SAlexander Duyck 	/* TCP/UDP checksum error bit is set */
38576a540d4SAlexander Duyck 	if (fm10k_test_staterr(rx_desc,
38676a540d4SAlexander Duyck 			       FM10K_RXD_STATUS_L4E |
38776a540d4SAlexander Duyck 			       FM10K_RXD_STATUS_L4E2 |
38876a540d4SAlexander Duyck 			       FM10K_RXD_STATUS_IPE |
38976a540d4SAlexander Duyck 			       FM10K_RXD_STATUS_IPE2)) {
39076a540d4SAlexander Duyck 		ring->rx_stats.csum_err++;
39176a540d4SAlexander Duyck 		return;
39276a540d4SAlexander Duyck 	}
39376a540d4SAlexander Duyck 
39476a540d4SAlexander Duyck 	/* It must be a TCP or UDP packet with a valid checksum */
39576a540d4SAlexander Duyck 	if (fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_L4CS2))
39676a540d4SAlexander Duyck 		skb->encapsulation = true;
39776a540d4SAlexander Duyck 	else if (!fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_L4CS))
39876a540d4SAlexander Duyck 		return;
39976a540d4SAlexander Duyck 
40076a540d4SAlexander Duyck 	skb->ip_summed = CHECKSUM_UNNECESSARY;
40176a540d4SAlexander Duyck }
40276a540d4SAlexander Duyck 
40376a540d4SAlexander Duyck #define FM10K_RSS_L4_TYPES_MASK \
40476a540d4SAlexander Duyck 	((1ul << FM10K_RSSTYPE_IPV4_TCP) | \
40576a540d4SAlexander Duyck 	 (1ul << FM10K_RSSTYPE_IPV4_UDP) | \
40676a540d4SAlexander Duyck 	 (1ul << FM10K_RSSTYPE_IPV6_TCP) | \
40776a540d4SAlexander Duyck 	 (1ul << FM10K_RSSTYPE_IPV6_UDP))
40876a540d4SAlexander Duyck 
40976a540d4SAlexander Duyck static inline void fm10k_rx_hash(struct fm10k_ring *ring,
41076a540d4SAlexander Duyck 				 union fm10k_rx_desc *rx_desc,
41176a540d4SAlexander Duyck 				 struct sk_buff *skb)
41276a540d4SAlexander Duyck {
41376a540d4SAlexander Duyck 	u16 rss_type;
41476a540d4SAlexander Duyck 
41576a540d4SAlexander Duyck 	if (!(ring->netdev->features & NETIF_F_RXHASH))
41676a540d4SAlexander Duyck 		return;
41776a540d4SAlexander Duyck 
41876a540d4SAlexander Duyck 	rss_type = le16_to_cpu(rx_desc->w.pkt_info) & FM10K_RXD_RSSTYPE_MASK;
41976a540d4SAlexander Duyck 	if (!rss_type)
42076a540d4SAlexander Duyck 		return;
42176a540d4SAlexander Duyck 
42276a540d4SAlexander Duyck 	skb_set_hash(skb, le32_to_cpu(rx_desc->d.rss),
42376a540d4SAlexander Duyck 		     (FM10K_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
42476a540d4SAlexander Duyck 		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
42576a540d4SAlexander Duyck }
42676a540d4SAlexander Duyck 
427a211e013SAlexander Duyck static void fm10k_rx_hwtstamp(struct fm10k_ring *rx_ring,
428a211e013SAlexander Duyck 			      union fm10k_rx_desc *rx_desc,
429a211e013SAlexander Duyck 			      struct sk_buff *skb)
430a211e013SAlexander Duyck {
431a211e013SAlexander Duyck 	struct fm10k_intfc *interface = rx_ring->q_vector->interface;
432a211e013SAlexander Duyck 
433a211e013SAlexander Duyck 	FM10K_CB(skb)->tstamp = rx_desc->q.timestamp;
434a211e013SAlexander Duyck 
435a211e013SAlexander Duyck 	if (unlikely(interface->flags & FM10K_FLAG_RX_TS_ENABLED))
436a211e013SAlexander Duyck 		fm10k_systime_to_hwtstamp(interface, skb_hwtstamps(skb),
437a211e013SAlexander Duyck 					  le64_to_cpu(rx_desc->q.timestamp));
438a211e013SAlexander Duyck }
439a211e013SAlexander Duyck 
4405cd5e2e9SAlexander Duyck static void fm10k_type_trans(struct fm10k_ring *rx_ring,
441de445199SJeff Kirsher 			     union fm10k_rx_desc __maybe_unused *rx_desc,
4425cd5e2e9SAlexander Duyck 			     struct sk_buff *skb)
4435cd5e2e9SAlexander Duyck {
4445cd5e2e9SAlexander Duyck 	struct net_device *dev = rx_ring->netdev;
4455cd5e2e9SAlexander Duyck 	struct fm10k_l2_accel *l2_accel = rcu_dereference_bh(rx_ring->l2_accel);
4465cd5e2e9SAlexander Duyck 
4475cd5e2e9SAlexander Duyck 	/* check to see if DGLORT belongs to a MACVLAN */
4485cd5e2e9SAlexander Duyck 	if (l2_accel) {
4495cd5e2e9SAlexander Duyck 		u16 idx = le16_to_cpu(FM10K_CB(skb)->fi.w.dglort) - 1;
4505cd5e2e9SAlexander Duyck 
4515cd5e2e9SAlexander Duyck 		idx -= l2_accel->dglort;
4525cd5e2e9SAlexander Duyck 		if (idx < l2_accel->size && l2_accel->macvlan[idx])
4535cd5e2e9SAlexander Duyck 			dev = l2_accel->macvlan[idx];
4545cd5e2e9SAlexander Duyck 		else
4555cd5e2e9SAlexander Duyck 			l2_accel = NULL;
4565cd5e2e9SAlexander Duyck 	}
4575cd5e2e9SAlexander Duyck 
4585cd5e2e9SAlexander Duyck 	skb->protocol = eth_type_trans(skb, dev);
4595cd5e2e9SAlexander Duyck 
4605cd5e2e9SAlexander Duyck 	if (!l2_accel)
4615cd5e2e9SAlexander Duyck 		return;
4625cd5e2e9SAlexander Duyck 
4635cd5e2e9SAlexander Duyck 	/* update MACVLAN statistics */
4645cd5e2e9SAlexander Duyck 	macvlan_count_rx(netdev_priv(dev), skb->len + ETH_HLEN, 1,
4655cd5e2e9SAlexander Duyck 			 !!(rx_desc->w.hdr_info &
4665cd5e2e9SAlexander Duyck 			    cpu_to_le16(FM10K_RXD_HDR_INFO_XC_MASK)));
4675cd5e2e9SAlexander Duyck }
4685cd5e2e9SAlexander Duyck 
469b101c962SAlexander Duyck /**
470b101c962SAlexander Duyck  * fm10k_process_skb_fields - Populate skb header fields from Rx descriptor
471b101c962SAlexander Duyck  * @rx_ring: rx descriptor ring packet is being transacted on
472b101c962SAlexander Duyck  * @rx_desc: pointer to the EOP Rx descriptor
473b101c962SAlexander Duyck  * @skb: pointer to current skb being populated
474b101c962SAlexander Duyck  *
475b101c962SAlexander Duyck  * This function checks the ring, descriptor, and packet information in
476b101c962SAlexander Duyck  * order to populate the hash, checksum, VLAN, timestamp, protocol, and
477b101c962SAlexander Duyck  * other fields within the skb.
478b101c962SAlexander Duyck  **/
479b101c962SAlexander Duyck static unsigned int fm10k_process_skb_fields(struct fm10k_ring *rx_ring,
480b101c962SAlexander Duyck 					     union fm10k_rx_desc *rx_desc,
481b101c962SAlexander Duyck 					     struct sk_buff *skb)
482b101c962SAlexander Duyck {
483b101c962SAlexander Duyck 	unsigned int len = skb->len;
484b101c962SAlexander Duyck 
48576a540d4SAlexander Duyck 	fm10k_rx_hash(rx_ring, rx_desc, skb);
48676a540d4SAlexander Duyck 
48776a540d4SAlexander Duyck 	fm10k_rx_checksum(rx_ring, rx_desc, skb);
48876a540d4SAlexander Duyck 
489a211e013SAlexander Duyck 	fm10k_rx_hwtstamp(rx_ring, rx_desc, skb);
490a211e013SAlexander Duyck 
491b101c962SAlexander Duyck 	FM10K_CB(skb)->fi.w.vlan = rx_desc->w.vlan;
492b101c962SAlexander Duyck 
493b101c962SAlexander Duyck 	skb_record_rx_queue(skb, rx_ring->queue_index);
494b101c962SAlexander Duyck 
495b101c962SAlexander Duyck 	FM10K_CB(skb)->fi.d.glort = rx_desc->d.glort;
496b101c962SAlexander Duyck 
497b101c962SAlexander Duyck 	if (rx_desc->w.vlan) {
498b101c962SAlexander Duyck 		u16 vid = le16_to_cpu(rx_desc->w.vlan);
499b101c962SAlexander Duyck 
500b101c962SAlexander Duyck 		if (vid != rx_ring->vid)
501b101c962SAlexander Duyck 			__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
502b101c962SAlexander Duyck 	}
503b101c962SAlexander Duyck 
5045cd5e2e9SAlexander Duyck 	fm10k_type_trans(rx_ring, rx_desc, skb);
505b101c962SAlexander Duyck 
506b101c962SAlexander Duyck 	return len;
507b101c962SAlexander Duyck }
508b101c962SAlexander Duyck 
509b101c962SAlexander Duyck /**
510b101c962SAlexander Duyck  * fm10k_is_non_eop - process handling of non-EOP buffers
511b101c962SAlexander Duyck  * @rx_ring: Rx ring being processed
512b101c962SAlexander Duyck  * @rx_desc: Rx descriptor for current buffer
513b101c962SAlexander Duyck  *
514b101c962SAlexander Duyck  * This function updates next to clean.  If the buffer is an EOP buffer
515b101c962SAlexander Duyck  * this function exits returning false, otherwise it will place the
516b101c962SAlexander Duyck  * sk_buff in the next buffer to be chained and return true indicating
517b101c962SAlexander Duyck  * that this is in fact a non-EOP buffer.
518b101c962SAlexander Duyck  **/
519b101c962SAlexander Duyck static bool fm10k_is_non_eop(struct fm10k_ring *rx_ring,
520b101c962SAlexander Duyck 			     union fm10k_rx_desc *rx_desc)
521b101c962SAlexander Duyck {
522b101c962SAlexander Duyck 	u32 ntc = rx_ring->next_to_clean + 1;
523b101c962SAlexander Duyck 
524b101c962SAlexander Duyck 	/* fetch, update, and store next to clean */
525b101c962SAlexander Duyck 	ntc = (ntc < rx_ring->count) ? ntc : 0;
526b101c962SAlexander Duyck 	rx_ring->next_to_clean = ntc;
527b101c962SAlexander Duyck 
528b101c962SAlexander Duyck 	prefetch(FM10K_RX_DESC(rx_ring, ntc));
529b101c962SAlexander Duyck 
530b101c962SAlexander Duyck 	if (likely(fm10k_test_staterr(rx_desc, FM10K_RXD_STATUS_EOP)))
531b101c962SAlexander Duyck 		return false;
532b101c962SAlexander Duyck 
533b101c962SAlexander Duyck 	return true;
534b101c962SAlexander Duyck }
535b101c962SAlexander Duyck 
536b101c962SAlexander Duyck /**
537b101c962SAlexander Duyck  * fm10k_cleanup_headers - Correct corrupted or empty headers
538b101c962SAlexander Duyck  * @rx_ring: rx descriptor ring packet is being transacted on
539b101c962SAlexander Duyck  * @rx_desc: pointer to the EOP Rx descriptor
540b101c962SAlexander Duyck  * @skb: pointer to current skb being fixed
541b101c962SAlexander Duyck  *
542b101c962SAlexander Duyck  * Address the case where we are pulling data in on pages only
543b101c962SAlexander Duyck  * and as such no data is present in the skb header.
544b101c962SAlexander Duyck  *
545b101c962SAlexander Duyck  * In addition if skb is not at least 60 bytes we need to pad it so that
546b101c962SAlexander Duyck  * it is large enough to qualify as a valid Ethernet frame.
547b101c962SAlexander Duyck  *
548b101c962SAlexander Duyck  * Returns true if an error was encountered and skb was freed.
549b101c962SAlexander Duyck  **/
550b101c962SAlexander Duyck static bool fm10k_cleanup_headers(struct fm10k_ring *rx_ring,
551b101c962SAlexander Duyck 				  union fm10k_rx_desc *rx_desc,
552b101c962SAlexander Duyck 				  struct sk_buff *skb)
553b101c962SAlexander Duyck {
554b101c962SAlexander Duyck 	if (unlikely((fm10k_test_staterr(rx_desc,
555b101c962SAlexander Duyck 					 FM10K_RXD_STATUS_RXE)))) {
556b101c962SAlexander Duyck 		dev_kfree_skb_any(skb);
557b101c962SAlexander Duyck 		rx_ring->rx_stats.errors++;
558b101c962SAlexander Duyck 		return true;
559b101c962SAlexander Duyck 	}
560b101c962SAlexander Duyck 
561a94d9e22SAlexander Duyck 	/* if eth_skb_pad returns an error the skb was freed */
562a94d9e22SAlexander Duyck 	if (eth_skb_pad(skb))
563b101c962SAlexander Duyck 		return true;
564b101c962SAlexander Duyck 
565b101c962SAlexander Duyck 	return false;
566b101c962SAlexander Duyck }
567b101c962SAlexander Duyck 
568b101c962SAlexander Duyck /**
569b101c962SAlexander Duyck  * fm10k_receive_skb - helper function to handle rx indications
570b101c962SAlexander Duyck  * @q_vector: structure containing interrupt and ring information
571b101c962SAlexander Duyck  * @skb: packet to send up
572b101c962SAlexander Duyck  **/
573b101c962SAlexander Duyck static void fm10k_receive_skb(struct fm10k_q_vector *q_vector,
574b101c962SAlexander Duyck 			      struct sk_buff *skb)
575b101c962SAlexander Duyck {
576b101c962SAlexander Duyck 	napi_gro_receive(&q_vector->napi, skb);
577b101c962SAlexander Duyck }
578b101c962SAlexander Duyck 
579b101c962SAlexander Duyck static bool fm10k_clean_rx_irq(struct fm10k_q_vector *q_vector,
580b101c962SAlexander Duyck 			       struct fm10k_ring *rx_ring,
581b101c962SAlexander Duyck 			       int budget)
582b101c962SAlexander Duyck {
583b101c962SAlexander Duyck 	struct sk_buff *skb = rx_ring->skb;
584b101c962SAlexander Duyck 	unsigned int total_bytes = 0, total_packets = 0;
585b101c962SAlexander Duyck 	u16 cleaned_count = fm10k_desc_unused(rx_ring);
586b101c962SAlexander Duyck 
58759486329SAlexander Duyck 	while (likely(total_packets < budget)) {
588b101c962SAlexander Duyck 		union fm10k_rx_desc *rx_desc;
589b101c962SAlexander Duyck 
590b101c962SAlexander Duyck 		/* return some buffers to hardware, one at a time is too slow */
591b101c962SAlexander Duyck 		if (cleaned_count >= FM10K_RX_BUFFER_WRITE) {
592b101c962SAlexander Duyck 			fm10k_alloc_rx_buffers(rx_ring, cleaned_count);
593b101c962SAlexander Duyck 			cleaned_count = 0;
594b101c962SAlexander Duyck 		}
595b101c962SAlexander Duyck 
596b101c962SAlexander Duyck 		rx_desc = FM10K_RX_DESC(rx_ring, rx_ring->next_to_clean);
597b101c962SAlexander Duyck 
598124b74c1SAlexander Duyck 		if (!rx_desc->d.staterr)
599b101c962SAlexander Duyck 			break;
600b101c962SAlexander Duyck 
601b101c962SAlexander Duyck 		/* This memory barrier is needed to keep us from reading
602b101c962SAlexander Duyck 		 * any other fields out of the rx_desc until we know the
603124b74c1SAlexander Duyck 		 * descriptor has been written back
604b101c962SAlexander Duyck 		 */
605124b74c1SAlexander Duyck 		dma_rmb();
606b101c962SAlexander Duyck 
607b101c962SAlexander Duyck 		/* retrieve a buffer from the ring */
608b101c962SAlexander Duyck 		skb = fm10k_fetch_rx_buffer(rx_ring, rx_desc, skb);
609b101c962SAlexander Duyck 
610b101c962SAlexander Duyck 		/* exit if we failed to retrieve a buffer */
611b101c962SAlexander Duyck 		if (!skb)
612b101c962SAlexander Duyck 			break;
613b101c962SAlexander Duyck 
614b101c962SAlexander Duyck 		cleaned_count++;
615b101c962SAlexander Duyck 
616b101c962SAlexander Duyck 		/* fetch next buffer in frame if non-eop */
617b101c962SAlexander Duyck 		if (fm10k_is_non_eop(rx_ring, rx_desc))
618b101c962SAlexander Duyck 			continue;
619b101c962SAlexander Duyck 
620b101c962SAlexander Duyck 		/* verify the packet layout is correct */
621b101c962SAlexander Duyck 		if (fm10k_cleanup_headers(rx_ring, rx_desc, skb)) {
622b101c962SAlexander Duyck 			skb = NULL;
623b101c962SAlexander Duyck 			continue;
624b101c962SAlexander Duyck 		}
625b101c962SAlexander Duyck 
626b101c962SAlexander Duyck 		/* populate checksum, timestamp, VLAN, and protocol */
627b101c962SAlexander Duyck 		total_bytes += fm10k_process_skb_fields(rx_ring, rx_desc, skb);
628b101c962SAlexander Duyck 
629b101c962SAlexander Duyck 		fm10k_receive_skb(q_vector, skb);
630b101c962SAlexander Duyck 
631b101c962SAlexander Duyck 		/* reset skb pointer */
632b101c962SAlexander Duyck 		skb = NULL;
633b101c962SAlexander Duyck 
634b101c962SAlexander Duyck 		/* update budget accounting */
635b101c962SAlexander Duyck 		total_packets++;
63659486329SAlexander Duyck 	}
637b101c962SAlexander Duyck 
638b101c962SAlexander Duyck 	/* place incomplete frames back on ring for completion */
639b101c962SAlexander Duyck 	rx_ring->skb = skb;
640b101c962SAlexander Duyck 
641b101c962SAlexander Duyck 	u64_stats_update_begin(&rx_ring->syncp);
642b101c962SAlexander Duyck 	rx_ring->stats.packets += total_packets;
643b101c962SAlexander Duyck 	rx_ring->stats.bytes += total_bytes;
644b101c962SAlexander Duyck 	u64_stats_update_end(&rx_ring->syncp);
645b101c962SAlexander Duyck 	q_vector->rx.total_packets += total_packets;
646b101c962SAlexander Duyck 	q_vector->rx.total_bytes += total_bytes;
647b101c962SAlexander Duyck 
648b101c962SAlexander Duyck 	return total_packets < budget;
649b101c962SAlexander Duyck }
650b101c962SAlexander Duyck 
65176a540d4SAlexander Duyck #define VXLAN_HLEN (sizeof(struct udphdr) + 8)
65276a540d4SAlexander Duyck static struct ethhdr *fm10k_port_is_vxlan(struct sk_buff *skb)
65376a540d4SAlexander Duyck {
65476a540d4SAlexander Duyck 	struct fm10k_intfc *interface = netdev_priv(skb->dev);
65576a540d4SAlexander Duyck 	struct fm10k_vxlan_port *vxlan_port;
65676a540d4SAlexander Duyck 
65776a540d4SAlexander Duyck 	/* we can only offload a vxlan if we recognize it as such */
65876a540d4SAlexander Duyck 	vxlan_port = list_first_entry_or_null(&interface->vxlan_port,
65976a540d4SAlexander Duyck 					      struct fm10k_vxlan_port, list);
66076a540d4SAlexander Duyck 
66176a540d4SAlexander Duyck 	if (!vxlan_port)
66276a540d4SAlexander Duyck 		return NULL;
66376a540d4SAlexander Duyck 	if (vxlan_port->port != udp_hdr(skb)->dest)
66476a540d4SAlexander Duyck 		return NULL;
66576a540d4SAlexander Duyck 
66676a540d4SAlexander Duyck 	/* return offset of udp_hdr plus 8 bytes for VXLAN header */
66776a540d4SAlexander Duyck 	return (struct ethhdr *)(skb_transport_header(skb) + VXLAN_HLEN);
66876a540d4SAlexander Duyck }
66976a540d4SAlexander Duyck 
67076a540d4SAlexander Duyck #define FM10K_NVGRE_RESERVED0_FLAGS htons(0x9FFF)
67176a540d4SAlexander Duyck #define NVGRE_TNI htons(0x2000)
67276a540d4SAlexander Duyck struct fm10k_nvgre_hdr {
67376a540d4SAlexander Duyck 	__be16 flags;
67476a540d4SAlexander Duyck 	__be16 proto;
67576a540d4SAlexander Duyck 	__be32 tni;
67676a540d4SAlexander Duyck };
67776a540d4SAlexander Duyck 
67876a540d4SAlexander Duyck static struct ethhdr *fm10k_gre_is_nvgre(struct sk_buff *skb)
67976a540d4SAlexander Duyck {
68076a540d4SAlexander Duyck 	struct fm10k_nvgre_hdr *nvgre_hdr;
68176a540d4SAlexander Duyck 	int hlen = ip_hdrlen(skb);
68276a540d4SAlexander Duyck 
68376a540d4SAlexander Duyck 	/* currently only IPv4 is supported due to hlen above */
68476a540d4SAlexander Duyck 	if (vlan_get_protocol(skb) != htons(ETH_P_IP))
68576a540d4SAlexander Duyck 		return NULL;
68676a540d4SAlexander Duyck 
68776a540d4SAlexander Duyck 	/* our transport header should be NVGRE */
68876a540d4SAlexander Duyck 	nvgre_hdr = (struct fm10k_nvgre_hdr *)(skb_network_header(skb) + hlen);
68976a540d4SAlexander Duyck 
69076a540d4SAlexander Duyck 	/* verify all reserved flags are 0 */
69176a540d4SAlexander Duyck 	if (nvgre_hdr->flags & FM10K_NVGRE_RESERVED0_FLAGS)
69276a540d4SAlexander Duyck 		return NULL;
69376a540d4SAlexander Duyck 
69476a540d4SAlexander Duyck 	/* report start of ethernet header */
69576a540d4SAlexander Duyck 	if (nvgre_hdr->flags & NVGRE_TNI)
69676a540d4SAlexander Duyck 		return (struct ethhdr *)(nvgre_hdr + 1);
69776a540d4SAlexander Duyck 
69876a540d4SAlexander Duyck 	return (struct ethhdr *)(&nvgre_hdr->tni);
69976a540d4SAlexander Duyck }
70076a540d4SAlexander Duyck 
7015bf33dc6SMatthew Vick __be16 fm10k_tx_encap_offload(struct sk_buff *skb)
70276a540d4SAlexander Duyck {
7038c1a90aaSMatthew Vick 	u8 l4_hdr = 0, inner_l4_hdr = 0, inner_l4_hlen;
70476a540d4SAlexander Duyck 	struct ethhdr *eth_hdr;
70576a540d4SAlexander Duyck 
7068c1a90aaSMatthew Vick 	if (skb->inner_protocol_type != ENCAP_TYPE_ETHER ||
7078c1a90aaSMatthew Vick 	    skb->inner_protocol != htons(ETH_P_TEB))
708b66b6d9fSJoe Stringer 		return 0;
709b66b6d9fSJoe Stringer 
71076a540d4SAlexander Duyck 	switch (vlan_get_protocol(skb)) {
71176a540d4SAlexander Duyck 	case htons(ETH_P_IP):
71276a540d4SAlexander Duyck 		l4_hdr = ip_hdr(skb)->protocol;
71376a540d4SAlexander Duyck 		break;
71476a540d4SAlexander Duyck 	case htons(ETH_P_IPV6):
71576a540d4SAlexander Duyck 		l4_hdr = ipv6_hdr(skb)->nexthdr;
71676a540d4SAlexander Duyck 		break;
71776a540d4SAlexander Duyck 	default:
71876a540d4SAlexander Duyck 		return 0;
71976a540d4SAlexander Duyck 	}
72076a540d4SAlexander Duyck 
72176a540d4SAlexander Duyck 	switch (l4_hdr) {
72276a540d4SAlexander Duyck 	case IPPROTO_UDP:
72376a540d4SAlexander Duyck 		eth_hdr = fm10k_port_is_vxlan(skb);
72476a540d4SAlexander Duyck 		break;
72576a540d4SAlexander Duyck 	case IPPROTO_GRE:
72676a540d4SAlexander Duyck 		eth_hdr = fm10k_gre_is_nvgre(skb);
72776a540d4SAlexander Duyck 		break;
72876a540d4SAlexander Duyck 	default:
72976a540d4SAlexander Duyck 		return 0;
73076a540d4SAlexander Duyck 	}
73176a540d4SAlexander Duyck 
73276a540d4SAlexander Duyck 	if (!eth_hdr)
73376a540d4SAlexander Duyck 		return 0;
73476a540d4SAlexander Duyck 
73576a540d4SAlexander Duyck 	switch (eth_hdr->h_proto) {
73676a540d4SAlexander Duyck 	case htons(ETH_P_IP):
7378c1a90aaSMatthew Vick 		inner_l4_hdr = inner_ip_hdr(skb)->protocol;
7388c1a90aaSMatthew Vick 		break;
73976a540d4SAlexander Duyck 	case htons(ETH_P_IPV6):
7408c1a90aaSMatthew Vick 		inner_l4_hdr = inner_ipv6_hdr(skb)->nexthdr;
74176a540d4SAlexander Duyck 		break;
74276a540d4SAlexander Duyck 	default:
74376a540d4SAlexander Duyck 		return 0;
74476a540d4SAlexander Duyck 	}
74576a540d4SAlexander Duyck 
7468c1a90aaSMatthew Vick 	switch (inner_l4_hdr) {
7478c1a90aaSMatthew Vick 	case IPPROTO_TCP:
7488c1a90aaSMatthew Vick 		inner_l4_hlen = inner_tcp_hdrlen(skb);
7498c1a90aaSMatthew Vick 		break;
7508c1a90aaSMatthew Vick 	case IPPROTO_UDP:
7518c1a90aaSMatthew Vick 		inner_l4_hlen = 8;
7528c1a90aaSMatthew Vick 		break;
7538c1a90aaSMatthew Vick 	default:
7548c1a90aaSMatthew Vick 		return 0;
7558c1a90aaSMatthew Vick 	}
7568c1a90aaSMatthew Vick 
7578c1a90aaSMatthew Vick 	/* The hardware allows tunnel offloads only if the combined inner and
7588c1a90aaSMatthew Vick 	 * outer header is 184 bytes or less
7598c1a90aaSMatthew Vick 	 */
7608c1a90aaSMatthew Vick 	if (skb_inner_transport_header(skb) + inner_l4_hlen -
7618c1a90aaSMatthew Vick 	    skb_mac_header(skb) > FM10K_TUNNEL_HEADER_LENGTH)
7628c1a90aaSMatthew Vick 		return 0;
7638c1a90aaSMatthew Vick 
76476a540d4SAlexander Duyck 	return eth_hdr->h_proto;
76576a540d4SAlexander Duyck }
76676a540d4SAlexander Duyck 
76776a540d4SAlexander Duyck static int fm10k_tso(struct fm10k_ring *tx_ring,
76876a540d4SAlexander Duyck 		     struct fm10k_tx_buffer *first)
76976a540d4SAlexander Duyck {
77076a540d4SAlexander Duyck 	struct sk_buff *skb = first->skb;
77176a540d4SAlexander Duyck 	struct fm10k_tx_desc *tx_desc;
77276a540d4SAlexander Duyck 	unsigned char *th;
77376a540d4SAlexander Duyck 	u8 hdrlen;
77476a540d4SAlexander Duyck 
77576a540d4SAlexander Duyck 	if (skb->ip_summed != CHECKSUM_PARTIAL)
77676a540d4SAlexander Duyck 		return 0;
77776a540d4SAlexander Duyck 
77876a540d4SAlexander Duyck 	if (!skb_is_gso(skb))
77976a540d4SAlexander Duyck 		return 0;
78076a540d4SAlexander Duyck 
78176a540d4SAlexander Duyck 	/* compute header lengths */
78276a540d4SAlexander Duyck 	if (skb->encapsulation) {
78376a540d4SAlexander Duyck 		if (!fm10k_tx_encap_offload(skb))
78476a540d4SAlexander Duyck 			goto err_vxlan;
78576a540d4SAlexander Duyck 		th = skb_inner_transport_header(skb);
78676a540d4SAlexander Duyck 	} else {
78776a540d4SAlexander Duyck 		th = skb_transport_header(skb);
78876a540d4SAlexander Duyck 	}
78976a540d4SAlexander Duyck 
79076a540d4SAlexander Duyck 	/* compute offset from SOF to transport header and add header len */
79176a540d4SAlexander Duyck 	hdrlen = (th - skb->data) + (((struct tcphdr *)th)->doff << 2);
79276a540d4SAlexander Duyck 
79376a540d4SAlexander Duyck 	first->tx_flags |= FM10K_TX_FLAGS_CSUM;
79476a540d4SAlexander Duyck 
79576a540d4SAlexander Duyck 	/* update gso size and bytecount with header size */
79676a540d4SAlexander Duyck 	first->gso_segs = skb_shinfo(skb)->gso_segs;
79776a540d4SAlexander Duyck 	first->bytecount += (first->gso_segs - 1) * hdrlen;
79876a540d4SAlexander Duyck 
79976a540d4SAlexander Duyck 	/* populate Tx descriptor header size and mss */
80076a540d4SAlexander Duyck 	tx_desc = FM10K_TX_DESC(tx_ring, tx_ring->next_to_use);
80176a540d4SAlexander Duyck 	tx_desc->hdrlen = hdrlen;
80276a540d4SAlexander Duyck 	tx_desc->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
80376a540d4SAlexander Duyck 
80476a540d4SAlexander Duyck 	return 1;
80576a540d4SAlexander Duyck err_vxlan:
80676a540d4SAlexander Duyck 	tx_ring->netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
80776a540d4SAlexander Duyck 	if (!net_ratelimit())
80876a540d4SAlexander Duyck 		netdev_err(tx_ring->netdev,
80976a540d4SAlexander Duyck 			   "TSO requested for unsupported tunnel, disabling offload\n");
81076a540d4SAlexander Duyck 	return -1;
81176a540d4SAlexander Duyck }
81276a540d4SAlexander Duyck 
81376a540d4SAlexander Duyck static void fm10k_tx_csum(struct fm10k_ring *tx_ring,
81476a540d4SAlexander Duyck 			  struct fm10k_tx_buffer *first)
81576a540d4SAlexander Duyck {
81676a540d4SAlexander Duyck 	struct sk_buff *skb = first->skb;
81776a540d4SAlexander Duyck 	struct fm10k_tx_desc *tx_desc;
81876a540d4SAlexander Duyck 	union {
81976a540d4SAlexander Duyck 		struct iphdr *ipv4;
82076a540d4SAlexander Duyck 		struct ipv6hdr *ipv6;
82176a540d4SAlexander Duyck 		u8 *raw;
82276a540d4SAlexander Duyck 	} network_hdr;
82376a540d4SAlexander Duyck 	__be16 protocol;
82476a540d4SAlexander Duyck 	u8 l4_hdr = 0;
82576a540d4SAlexander Duyck 
82676a540d4SAlexander Duyck 	if (skb->ip_summed != CHECKSUM_PARTIAL)
82776a540d4SAlexander Duyck 		goto no_csum;
82876a540d4SAlexander Duyck 
82976a540d4SAlexander Duyck 	if (skb->encapsulation) {
83076a540d4SAlexander Duyck 		protocol = fm10k_tx_encap_offload(skb);
83176a540d4SAlexander Duyck 		if (!protocol) {
83276a540d4SAlexander Duyck 			if (skb_checksum_help(skb)) {
83376a540d4SAlexander Duyck 				dev_warn(tx_ring->dev,
83476a540d4SAlexander Duyck 					 "failed to offload encap csum!\n");
83576a540d4SAlexander Duyck 				tx_ring->tx_stats.csum_err++;
83676a540d4SAlexander Duyck 			}
83776a540d4SAlexander Duyck 			goto no_csum;
83876a540d4SAlexander Duyck 		}
83976a540d4SAlexander Duyck 		network_hdr.raw = skb_inner_network_header(skb);
84076a540d4SAlexander Duyck 	} else {
84176a540d4SAlexander Duyck 		protocol = vlan_get_protocol(skb);
84276a540d4SAlexander Duyck 		network_hdr.raw = skb_network_header(skb);
84376a540d4SAlexander Duyck 	}
84476a540d4SAlexander Duyck 
84576a540d4SAlexander Duyck 	switch (protocol) {
84676a540d4SAlexander Duyck 	case htons(ETH_P_IP):
84776a540d4SAlexander Duyck 		l4_hdr = network_hdr.ipv4->protocol;
84876a540d4SAlexander Duyck 		break;
84976a540d4SAlexander Duyck 	case htons(ETH_P_IPV6):
85076a540d4SAlexander Duyck 		l4_hdr = network_hdr.ipv6->nexthdr;
85176a540d4SAlexander Duyck 		break;
85276a540d4SAlexander Duyck 	default:
85376a540d4SAlexander Duyck 		if (unlikely(net_ratelimit())) {
85476a540d4SAlexander Duyck 			dev_warn(tx_ring->dev,
85576a540d4SAlexander Duyck 				 "partial checksum but ip version=%x!\n",
85676a540d4SAlexander Duyck 				 protocol);
85776a540d4SAlexander Duyck 		}
85876a540d4SAlexander Duyck 		tx_ring->tx_stats.csum_err++;
85976a540d4SAlexander Duyck 		goto no_csum;
86076a540d4SAlexander Duyck 	}
86176a540d4SAlexander Duyck 
86276a540d4SAlexander Duyck 	switch (l4_hdr) {
86376a540d4SAlexander Duyck 	case IPPROTO_TCP:
86476a540d4SAlexander Duyck 	case IPPROTO_UDP:
86576a540d4SAlexander Duyck 		break;
86676a540d4SAlexander Duyck 	case IPPROTO_GRE:
86776a540d4SAlexander Duyck 		if (skb->encapsulation)
86876a540d4SAlexander Duyck 			break;
86976a540d4SAlexander Duyck 	default:
87076a540d4SAlexander Duyck 		if (unlikely(net_ratelimit())) {
87176a540d4SAlexander Duyck 			dev_warn(tx_ring->dev,
87276a540d4SAlexander Duyck 				 "partial checksum but l4 proto=%x!\n",
87376a540d4SAlexander Duyck 				 l4_hdr);
87476a540d4SAlexander Duyck 		}
87576a540d4SAlexander Duyck 		tx_ring->tx_stats.csum_err++;
87676a540d4SAlexander Duyck 		goto no_csum;
87776a540d4SAlexander Duyck 	}
87876a540d4SAlexander Duyck 
87976a540d4SAlexander Duyck 	/* update TX checksum flag */
88076a540d4SAlexander Duyck 	first->tx_flags |= FM10K_TX_FLAGS_CSUM;
88176a540d4SAlexander Duyck 
88276a540d4SAlexander Duyck no_csum:
88376a540d4SAlexander Duyck 	/* populate Tx descriptor header size and mss */
88476a540d4SAlexander Duyck 	tx_desc = FM10K_TX_DESC(tx_ring, tx_ring->next_to_use);
88576a540d4SAlexander Duyck 	tx_desc->hdrlen = 0;
88676a540d4SAlexander Duyck 	tx_desc->mss = 0;
88776a540d4SAlexander Duyck }
88876a540d4SAlexander Duyck 
88976a540d4SAlexander Duyck #define FM10K_SET_FLAG(_input, _flag, _result) \
89076a540d4SAlexander Duyck 	((_flag <= _result) ? \
89176a540d4SAlexander Duyck 	 ((u32)(_input & _flag) * (_result / _flag)) : \
89276a540d4SAlexander Duyck 	 ((u32)(_input & _flag) / (_flag / _result)))
89376a540d4SAlexander Duyck 
89476a540d4SAlexander Duyck static u8 fm10k_tx_desc_flags(struct sk_buff *skb, u32 tx_flags)
89576a540d4SAlexander Duyck {
89676a540d4SAlexander Duyck 	/* set type for advanced descriptor with frame checksum insertion */
89776a540d4SAlexander Duyck 	u32 desc_flags = 0;
89876a540d4SAlexander Duyck 
899a211e013SAlexander Duyck 	/* set timestamping bits */
900a211e013SAlexander Duyck 	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
901a211e013SAlexander Duyck 	    likely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
902a211e013SAlexander Duyck 			desc_flags |= FM10K_TXD_FLAG_TIME;
903a211e013SAlexander Duyck 
90476a540d4SAlexander Duyck 	/* set checksum offload bits */
90576a540d4SAlexander Duyck 	desc_flags |= FM10K_SET_FLAG(tx_flags, FM10K_TX_FLAGS_CSUM,
90676a540d4SAlexander Duyck 				     FM10K_TXD_FLAG_CSUM);
90776a540d4SAlexander Duyck 
90876a540d4SAlexander Duyck 	return desc_flags;
90976a540d4SAlexander Duyck }
91076a540d4SAlexander Duyck 
911b101c962SAlexander Duyck static bool fm10k_tx_desc_push(struct fm10k_ring *tx_ring,
912b101c962SAlexander Duyck 			       struct fm10k_tx_desc *tx_desc, u16 i,
913b101c962SAlexander Duyck 			       dma_addr_t dma, unsigned int size, u8 desc_flags)
914b101c962SAlexander Duyck {
915b101c962SAlexander Duyck 	/* set RS and INT for last frame in a cache line */
916b101c962SAlexander Duyck 	if ((++i & (FM10K_TXD_WB_FIFO_SIZE - 1)) == 0)
917b101c962SAlexander Duyck 		desc_flags |= FM10K_TXD_FLAG_RS | FM10K_TXD_FLAG_INT;
918b101c962SAlexander Duyck 
919b101c962SAlexander Duyck 	/* record values to descriptor */
920b101c962SAlexander Duyck 	tx_desc->buffer_addr = cpu_to_le64(dma);
921b101c962SAlexander Duyck 	tx_desc->flags = desc_flags;
922b101c962SAlexander Duyck 	tx_desc->buflen = cpu_to_le16(size);
923b101c962SAlexander Duyck 
924b101c962SAlexander Duyck 	/* return true if we just wrapped the ring */
925b101c962SAlexander Duyck 	return i == tx_ring->count;
926b101c962SAlexander Duyck }
927b101c962SAlexander Duyck 
9282c2b2f0cSAlexander Duyck static int __fm10k_maybe_stop_tx(struct fm10k_ring *tx_ring, u16 size)
9292c2b2f0cSAlexander Duyck {
9302c2b2f0cSAlexander Duyck 	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
9312c2b2f0cSAlexander Duyck 
932eca32047SMatthew Vick 	/* Memory barrier before checking head and tail */
9332c2b2f0cSAlexander Duyck 	smp_mb();
9342c2b2f0cSAlexander Duyck 
935eca32047SMatthew Vick 	/* Check again in a case another CPU has just made room available */
9362c2b2f0cSAlexander Duyck 	if (likely(fm10k_desc_unused(tx_ring) < size))
9372c2b2f0cSAlexander Duyck 		return -EBUSY;
9382c2b2f0cSAlexander Duyck 
9392c2b2f0cSAlexander Duyck 	/* A reprieve! - use start_queue because it doesn't call schedule */
9402c2b2f0cSAlexander Duyck 	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
9412c2b2f0cSAlexander Duyck 	++tx_ring->tx_stats.restart_queue;
9422c2b2f0cSAlexander Duyck 	return 0;
9432c2b2f0cSAlexander Duyck }
9442c2b2f0cSAlexander Duyck 
9452c2b2f0cSAlexander Duyck static inline int fm10k_maybe_stop_tx(struct fm10k_ring *tx_ring, u16 size)
9462c2b2f0cSAlexander Duyck {
9472c2b2f0cSAlexander Duyck 	if (likely(fm10k_desc_unused(tx_ring) >= size))
9482c2b2f0cSAlexander Duyck 		return 0;
9492c2b2f0cSAlexander Duyck 	return __fm10k_maybe_stop_tx(tx_ring, size);
9502c2b2f0cSAlexander Duyck }
9512c2b2f0cSAlexander Duyck 
952b101c962SAlexander Duyck static void fm10k_tx_map(struct fm10k_ring *tx_ring,
953b101c962SAlexander Duyck 			 struct fm10k_tx_buffer *first)
954b101c962SAlexander Duyck {
955b101c962SAlexander Duyck 	struct sk_buff *skb = first->skb;
956b101c962SAlexander Duyck 	struct fm10k_tx_buffer *tx_buffer;
957b101c962SAlexander Duyck 	struct fm10k_tx_desc *tx_desc;
958b101c962SAlexander Duyck 	struct skb_frag_struct *frag;
959b101c962SAlexander Duyck 	unsigned char *data;
960b101c962SAlexander Duyck 	dma_addr_t dma;
961b101c962SAlexander Duyck 	unsigned int data_len, size;
96276a540d4SAlexander Duyck 	u32 tx_flags = first->tx_flags;
963b101c962SAlexander Duyck 	u16 i = tx_ring->next_to_use;
96476a540d4SAlexander Duyck 	u8 flags = fm10k_tx_desc_flags(skb, tx_flags);
965b101c962SAlexander Duyck 
966b101c962SAlexander Duyck 	tx_desc = FM10K_TX_DESC(tx_ring, i);
967b101c962SAlexander Duyck 
968b101c962SAlexander Duyck 	/* add HW VLAN tag */
969df8a39deSJiri Pirko 	if (skb_vlan_tag_present(skb))
970df8a39deSJiri Pirko 		tx_desc->vlan = cpu_to_le16(skb_vlan_tag_get(skb));
971b101c962SAlexander Duyck 	else
972b101c962SAlexander Duyck 		tx_desc->vlan = 0;
973b101c962SAlexander Duyck 
974b101c962SAlexander Duyck 	size = skb_headlen(skb);
975b101c962SAlexander Duyck 	data = skb->data;
976b101c962SAlexander Duyck 
977b101c962SAlexander Duyck 	dma = dma_map_single(tx_ring->dev, data, size, DMA_TO_DEVICE);
978b101c962SAlexander Duyck 
979b101c962SAlexander Duyck 	data_len = skb->data_len;
980b101c962SAlexander Duyck 	tx_buffer = first;
981b101c962SAlexander Duyck 
982b101c962SAlexander Duyck 	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
983b101c962SAlexander Duyck 		if (dma_mapping_error(tx_ring->dev, dma))
984b101c962SAlexander Duyck 			goto dma_error;
985b101c962SAlexander Duyck 
986b101c962SAlexander Duyck 		/* record length, and DMA address */
987b101c962SAlexander Duyck 		dma_unmap_len_set(tx_buffer, len, size);
988b101c962SAlexander Duyck 		dma_unmap_addr_set(tx_buffer, dma, dma);
989b101c962SAlexander Duyck 
990b101c962SAlexander Duyck 		while (unlikely(size > FM10K_MAX_DATA_PER_TXD)) {
991b101c962SAlexander Duyck 			if (fm10k_tx_desc_push(tx_ring, tx_desc++, i++, dma,
992b101c962SAlexander Duyck 					       FM10K_MAX_DATA_PER_TXD, flags)) {
993b101c962SAlexander Duyck 				tx_desc = FM10K_TX_DESC(tx_ring, 0);
994b101c962SAlexander Duyck 				i = 0;
995b101c962SAlexander Duyck 			}
996b101c962SAlexander Duyck 
997b101c962SAlexander Duyck 			dma += FM10K_MAX_DATA_PER_TXD;
998b101c962SAlexander Duyck 			size -= FM10K_MAX_DATA_PER_TXD;
999b101c962SAlexander Duyck 		}
1000b101c962SAlexander Duyck 
1001b101c962SAlexander Duyck 		if (likely(!data_len))
1002b101c962SAlexander Duyck 			break;
1003b101c962SAlexander Duyck 
1004b101c962SAlexander Duyck 		if (fm10k_tx_desc_push(tx_ring, tx_desc++, i++,
1005b101c962SAlexander Duyck 				       dma, size, flags)) {
1006b101c962SAlexander Duyck 			tx_desc = FM10K_TX_DESC(tx_ring, 0);
1007b101c962SAlexander Duyck 			i = 0;
1008b101c962SAlexander Duyck 		}
1009b101c962SAlexander Duyck 
1010b101c962SAlexander Duyck 		size = skb_frag_size(frag);
1011b101c962SAlexander Duyck 		data_len -= size;
1012b101c962SAlexander Duyck 
1013b101c962SAlexander Duyck 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
1014b101c962SAlexander Duyck 				       DMA_TO_DEVICE);
1015b101c962SAlexander Duyck 
1016b101c962SAlexander Duyck 		tx_buffer = &tx_ring->tx_buffer[i];
1017b101c962SAlexander Duyck 	}
1018b101c962SAlexander Duyck 
1019b101c962SAlexander Duyck 	/* write last descriptor with LAST bit set */
1020b101c962SAlexander Duyck 	flags |= FM10K_TXD_FLAG_LAST;
1021b101c962SAlexander Duyck 
1022b101c962SAlexander Duyck 	if (fm10k_tx_desc_push(tx_ring, tx_desc, i++, dma, size, flags))
1023b101c962SAlexander Duyck 		i = 0;
1024b101c962SAlexander Duyck 
1025b101c962SAlexander Duyck 	/* record bytecount for BQL */
1026b101c962SAlexander Duyck 	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
1027b101c962SAlexander Duyck 
1028b101c962SAlexander Duyck 	/* record SW timestamp if HW timestamp is not available */
1029b101c962SAlexander Duyck 	skb_tx_timestamp(first->skb);
1030b101c962SAlexander Duyck 
1031b101c962SAlexander Duyck 	/* Force memory writes to complete before letting h/w know there
1032b101c962SAlexander Duyck 	 * are new descriptors to fetch.  (Only applicable for weak-ordered
1033b101c962SAlexander Duyck 	 * memory model archs, such as IA-64).
1034b101c962SAlexander Duyck 	 *
1035b101c962SAlexander Duyck 	 * We also need this memory barrier to make certain all of the
1036b101c962SAlexander Duyck 	 * status bits have been updated before next_to_watch is written.
1037b101c962SAlexander Duyck 	 */
1038b101c962SAlexander Duyck 	wmb();
1039b101c962SAlexander Duyck 
1040b101c962SAlexander Duyck 	/* set next_to_watch value indicating a packet is present */
1041b101c962SAlexander Duyck 	first->next_to_watch = tx_desc;
1042b101c962SAlexander Duyck 
1043b101c962SAlexander Duyck 	tx_ring->next_to_use = i;
1044b101c962SAlexander Duyck 
10452c2b2f0cSAlexander Duyck 	/* Make sure there is space in the ring for the next send. */
10462c2b2f0cSAlexander Duyck 	fm10k_maybe_stop_tx(tx_ring, DESC_NEEDED);
10472c2b2f0cSAlexander Duyck 
1048b101c962SAlexander Duyck 	/* notify HW of packet */
10492c2b2f0cSAlexander Duyck 	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
1050b101c962SAlexander Duyck 		writel(i, tx_ring->tail);
1051b101c962SAlexander Duyck 
1052b101c962SAlexander Duyck 		/* we need this if more than one processor can write to our tail
1053b101c962SAlexander Duyck 		 * at a time, it synchronizes IO on IA64/Altix systems
1054b101c962SAlexander Duyck 		 */
1055b101c962SAlexander Duyck 		mmiowb();
10562c2b2f0cSAlexander Duyck 	}
1057b101c962SAlexander Duyck 
1058b101c962SAlexander Duyck 	return;
1059b101c962SAlexander Duyck dma_error:
1060b101c962SAlexander Duyck 	dev_err(tx_ring->dev, "TX DMA map failed\n");
1061b101c962SAlexander Duyck 
1062b101c962SAlexander Duyck 	/* clear dma mappings for failed tx_buffer map */
1063b101c962SAlexander Duyck 	for (;;) {
1064b101c962SAlexander Duyck 		tx_buffer = &tx_ring->tx_buffer[i];
1065b101c962SAlexander Duyck 		fm10k_unmap_and_free_tx_resource(tx_ring, tx_buffer);
1066b101c962SAlexander Duyck 		if (tx_buffer == first)
1067b101c962SAlexander Duyck 			break;
1068b101c962SAlexander Duyck 		if (i == 0)
1069b101c962SAlexander Duyck 			i = tx_ring->count;
1070b101c962SAlexander Duyck 		i--;
1071b101c962SAlexander Duyck 	}
1072b101c962SAlexander Duyck 
1073b101c962SAlexander Duyck 	tx_ring->next_to_use = i;
1074b101c962SAlexander Duyck }
1075b101c962SAlexander Duyck 
1076b101c962SAlexander Duyck netdev_tx_t fm10k_xmit_frame_ring(struct sk_buff *skb,
1077b101c962SAlexander Duyck 				  struct fm10k_ring *tx_ring)
1078b101c962SAlexander Duyck {
1079b101c962SAlexander Duyck 	struct fm10k_tx_buffer *first;
108076a540d4SAlexander Duyck 	int tso;
1081b101c962SAlexander Duyck 	u32 tx_flags = 0;
1082b101c962SAlexander Duyck 	unsigned short f;
1083b101c962SAlexander Duyck 	u16 count = TXD_USE_COUNT(skb_headlen(skb));
1084b101c962SAlexander Duyck 
1085b101c962SAlexander Duyck 	/* need: 1 descriptor per page * PAGE_SIZE/FM10K_MAX_DATA_PER_TXD,
1086b101c962SAlexander Duyck 	 *       + 1 desc for skb_headlen/FM10K_MAX_DATA_PER_TXD,
1087b101c962SAlexander Duyck 	 *       + 2 desc gap to keep tail from touching head
1088b101c962SAlexander Duyck 	 * otherwise try next time
1089b101c962SAlexander Duyck 	 */
1090b101c962SAlexander Duyck 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
1091b101c962SAlexander Duyck 		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
1092aae072e3SAlexander Duyck 
1093b101c962SAlexander Duyck 	if (fm10k_maybe_stop_tx(tx_ring, count + 3)) {
1094b101c962SAlexander Duyck 		tx_ring->tx_stats.tx_busy++;
1095b101c962SAlexander Duyck 		return NETDEV_TX_BUSY;
1096b101c962SAlexander Duyck 	}
1097b101c962SAlexander Duyck 
1098b101c962SAlexander Duyck 	/* record the location of the first descriptor for this packet */
1099b101c962SAlexander Duyck 	first = &tx_ring->tx_buffer[tx_ring->next_to_use];
1100b101c962SAlexander Duyck 	first->skb = skb;
1101b101c962SAlexander Duyck 	first->bytecount = max_t(unsigned int, skb->len, ETH_ZLEN);
1102b101c962SAlexander Duyck 	first->gso_segs = 1;
1103b101c962SAlexander Duyck 
1104b101c962SAlexander Duyck 	/* record initial flags and protocol */
1105b101c962SAlexander Duyck 	first->tx_flags = tx_flags;
1106b101c962SAlexander Duyck 
110776a540d4SAlexander Duyck 	tso = fm10k_tso(tx_ring, first);
110876a540d4SAlexander Duyck 	if (tso < 0)
110976a540d4SAlexander Duyck 		goto out_drop;
111076a540d4SAlexander Duyck 	else if (!tso)
111176a540d4SAlexander Duyck 		fm10k_tx_csum(tx_ring, first);
111276a540d4SAlexander Duyck 
1113b101c962SAlexander Duyck 	fm10k_tx_map(tx_ring, first);
1114b101c962SAlexander Duyck 
1115b101c962SAlexander Duyck 	return NETDEV_TX_OK;
111676a540d4SAlexander Duyck 
111776a540d4SAlexander Duyck out_drop:
111876a540d4SAlexander Duyck 	dev_kfree_skb_any(first->skb);
111976a540d4SAlexander Duyck 	first->skb = NULL;
112076a540d4SAlexander Duyck 
112176a540d4SAlexander Duyck 	return NETDEV_TX_OK;
1122b101c962SAlexander Duyck }
1123b101c962SAlexander Duyck 
1124b101c962SAlexander Duyck static u64 fm10k_get_tx_completed(struct fm10k_ring *ring)
1125b101c962SAlexander Duyck {
1126b101c962SAlexander Duyck 	return ring->stats.packets;
1127b101c962SAlexander Duyck }
1128b101c962SAlexander Duyck 
1129b101c962SAlexander Duyck static u64 fm10k_get_tx_pending(struct fm10k_ring *ring)
1130b101c962SAlexander Duyck {
1131b101c962SAlexander Duyck 	/* use SW head and tail until we have real hardware */
1132b101c962SAlexander Duyck 	u32 head = ring->next_to_clean;
1133b101c962SAlexander Duyck 	u32 tail = ring->next_to_use;
1134b101c962SAlexander Duyck 
1135b101c962SAlexander Duyck 	return ((head <= tail) ? tail : tail + ring->count) - head;
1136b101c962SAlexander Duyck }
1137b101c962SAlexander Duyck 
1138b101c962SAlexander Duyck bool fm10k_check_tx_hang(struct fm10k_ring *tx_ring)
1139b101c962SAlexander Duyck {
1140b101c962SAlexander Duyck 	u32 tx_done = fm10k_get_tx_completed(tx_ring);
1141b101c962SAlexander Duyck 	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
1142b101c962SAlexander Duyck 	u32 tx_pending = fm10k_get_tx_pending(tx_ring);
1143b101c962SAlexander Duyck 
1144b101c962SAlexander Duyck 	clear_check_for_tx_hang(tx_ring);
1145b101c962SAlexander Duyck 
1146b101c962SAlexander Duyck 	/* Check for a hung queue, but be thorough. This verifies
1147b101c962SAlexander Duyck 	 * that a transmit has been completed since the previous
1148b101c962SAlexander Duyck 	 * check AND there is at least one packet pending. By
1149b101c962SAlexander Duyck 	 * requiring this to fail twice we avoid races with
1150b101c962SAlexander Duyck 	 * clearing the ARMED bit and conditions where we
1151b101c962SAlexander Duyck 	 * run the check_tx_hang logic with a transmit completion
1152b101c962SAlexander Duyck 	 * pending but without time to complete it yet.
1153b101c962SAlexander Duyck 	 */
1154b101c962SAlexander Duyck 	if (!tx_pending || (tx_done_old != tx_done)) {
1155b101c962SAlexander Duyck 		/* update completed stats and continue */
1156b101c962SAlexander Duyck 		tx_ring->tx_stats.tx_done_old = tx_done;
1157b101c962SAlexander Duyck 		/* reset the countdown */
1158b101c962SAlexander Duyck 		clear_bit(__FM10K_HANG_CHECK_ARMED, &tx_ring->state);
1159b101c962SAlexander Duyck 
1160b101c962SAlexander Duyck 		return false;
1161b101c962SAlexander Duyck 	}
1162b101c962SAlexander Duyck 
1163b101c962SAlexander Duyck 	/* make sure it is true for two checks in a row */
1164b101c962SAlexander Duyck 	return test_and_set_bit(__FM10K_HANG_CHECK_ARMED, &tx_ring->state);
1165b101c962SAlexander Duyck }
1166b101c962SAlexander Duyck 
1167b101c962SAlexander Duyck /**
1168b101c962SAlexander Duyck  * fm10k_tx_timeout_reset - initiate reset due to Tx timeout
1169b101c962SAlexander Duyck  * @interface: driver private struct
1170b101c962SAlexander Duyck  **/
1171b101c962SAlexander Duyck void fm10k_tx_timeout_reset(struct fm10k_intfc *interface)
1172b101c962SAlexander Duyck {
1173b101c962SAlexander Duyck 	/* Do the reset outside of interrupt context */
1174b101c962SAlexander Duyck 	if (!test_bit(__FM10K_DOWN, &interface->state)) {
1175b101c962SAlexander Duyck 		interface->tx_timeout_count++;
1176b101c962SAlexander Duyck 		interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1177b101c962SAlexander Duyck 		fm10k_service_event_schedule(interface);
1178b101c962SAlexander Duyck 	}
1179b101c962SAlexander Duyck }
1180b101c962SAlexander Duyck 
1181b101c962SAlexander Duyck /**
1182b101c962SAlexander Duyck  * fm10k_clean_tx_irq - Reclaim resources after transmit completes
1183b101c962SAlexander Duyck  * @q_vector: structure containing interrupt and ring information
1184b101c962SAlexander Duyck  * @tx_ring: tx ring to clean
1185b101c962SAlexander Duyck  **/
1186b101c962SAlexander Duyck static bool fm10k_clean_tx_irq(struct fm10k_q_vector *q_vector,
1187b101c962SAlexander Duyck 			       struct fm10k_ring *tx_ring)
1188b101c962SAlexander Duyck {
1189b101c962SAlexander Duyck 	struct fm10k_intfc *interface = q_vector->interface;
1190b101c962SAlexander Duyck 	struct fm10k_tx_buffer *tx_buffer;
1191b101c962SAlexander Duyck 	struct fm10k_tx_desc *tx_desc;
1192b101c962SAlexander Duyck 	unsigned int total_bytes = 0, total_packets = 0;
1193b101c962SAlexander Duyck 	unsigned int budget = q_vector->tx.work_limit;
1194b101c962SAlexander Duyck 	unsigned int i = tx_ring->next_to_clean;
1195b101c962SAlexander Duyck 
1196b101c962SAlexander Duyck 	if (test_bit(__FM10K_DOWN, &interface->state))
1197b101c962SAlexander Duyck 		return true;
1198b101c962SAlexander Duyck 
1199b101c962SAlexander Duyck 	tx_buffer = &tx_ring->tx_buffer[i];
1200b101c962SAlexander Duyck 	tx_desc = FM10K_TX_DESC(tx_ring, i);
1201b101c962SAlexander Duyck 	i -= tx_ring->count;
1202b101c962SAlexander Duyck 
1203b101c962SAlexander Duyck 	do {
1204b101c962SAlexander Duyck 		struct fm10k_tx_desc *eop_desc = tx_buffer->next_to_watch;
1205b101c962SAlexander Duyck 
1206b101c962SAlexander Duyck 		/* if next_to_watch is not set then there is no work pending */
1207b101c962SAlexander Duyck 		if (!eop_desc)
1208b101c962SAlexander Duyck 			break;
1209b101c962SAlexander Duyck 
1210b101c962SAlexander Duyck 		/* prevent any other reads prior to eop_desc */
1211b101c962SAlexander Duyck 		read_barrier_depends();
1212b101c962SAlexander Duyck 
1213b101c962SAlexander Duyck 		/* if DD is not set pending work has not been completed */
1214b101c962SAlexander Duyck 		if (!(eop_desc->flags & FM10K_TXD_FLAG_DONE))
1215b101c962SAlexander Duyck 			break;
1216b101c962SAlexander Duyck 
1217b101c962SAlexander Duyck 		/* clear next_to_watch to prevent false hangs */
1218b101c962SAlexander Duyck 		tx_buffer->next_to_watch = NULL;
1219b101c962SAlexander Duyck 
1220b101c962SAlexander Duyck 		/* update the statistics for this packet */
1221b101c962SAlexander Duyck 		total_bytes += tx_buffer->bytecount;
1222b101c962SAlexander Duyck 		total_packets += tx_buffer->gso_segs;
1223b101c962SAlexander Duyck 
1224b101c962SAlexander Duyck 		/* free the skb */
1225b101c962SAlexander Duyck 		dev_consume_skb_any(tx_buffer->skb);
1226b101c962SAlexander Duyck 
1227b101c962SAlexander Duyck 		/* unmap skb header data */
1228b101c962SAlexander Duyck 		dma_unmap_single(tx_ring->dev,
1229b101c962SAlexander Duyck 				 dma_unmap_addr(tx_buffer, dma),
1230b101c962SAlexander Duyck 				 dma_unmap_len(tx_buffer, len),
1231b101c962SAlexander Duyck 				 DMA_TO_DEVICE);
1232b101c962SAlexander Duyck 
1233b101c962SAlexander Duyck 		/* clear tx_buffer data */
1234b101c962SAlexander Duyck 		tx_buffer->skb = NULL;
1235b101c962SAlexander Duyck 		dma_unmap_len_set(tx_buffer, len, 0);
1236b101c962SAlexander Duyck 
1237b101c962SAlexander Duyck 		/* unmap remaining buffers */
1238b101c962SAlexander Duyck 		while (tx_desc != eop_desc) {
1239b101c962SAlexander Duyck 			tx_buffer++;
1240b101c962SAlexander Duyck 			tx_desc++;
1241b101c962SAlexander Duyck 			i++;
1242b101c962SAlexander Duyck 			if (unlikely(!i)) {
1243b101c962SAlexander Duyck 				i -= tx_ring->count;
1244b101c962SAlexander Duyck 				tx_buffer = tx_ring->tx_buffer;
1245b101c962SAlexander Duyck 				tx_desc = FM10K_TX_DESC(tx_ring, 0);
1246b101c962SAlexander Duyck 			}
1247b101c962SAlexander Duyck 
1248b101c962SAlexander Duyck 			/* unmap any remaining paged data */
1249b101c962SAlexander Duyck 			if (dma_unmap_len(tx_buffer, len)) {
1250b101c962SAlexander Duyck 				dma_unmap_page(tx_ring->dev,
1251b101c962SAlexander Duyck 					       dma_unmap_addr(tx_buffer, dma),
1252b101c962SAlexander Duyck 					       dma_unmap_len(tx_buffer, len),
1253b101c962SAlexander Duyck 					       DMA_TO_DEVICE);
1254b101c962SAlexander Duyck 				dma_unmap_len_set(tx_buffer, len, 0);
1255b101c962SAlexander Duyck 			}
1256b101c962SAlexander Duyck 		}
1257b101c962SAlexander Duyck 
1258b101c962SAlexander Duyck 		/* move us one more past the eop_desc for start of next pkt */
1259b101c962SAlexander Duyck 		tx_buffer++;
1260b101c962SAlexander Duyck 		tx_desc++;
1261b101c962SAlexander Duyck 		i++;
1262b101c962SAlexander Duyck 		if (unlikely(!i)) {
1263b101c962SAlexander Duyck 			i -= tx_ring->count;
1264b101c962SAlexander Duyck 			tx_buffer = tx_ring->tx_buffer;
1265b101c962SAlexander Duyck 			tx_desc = FM10K_TX_DESC(tx_ring, 0);
1266b101c962SAlexander Duyck 		}
1267b101c962SAlexander Duyck 
1268b101c962SAlexander Duyck 		/* issue prefetch for next Tx descriptor */
1269b101c962SAlexander Duyck 		prefetch(tx_desc);
1270b101c962SAlexander Duyck 
1271b101c962SAlexander Duyck 		/* update budget accounting */
1272b101c962SAlexander Duyck 		budget--;
1273b101c962SAlexander Duyck 	} while (likely(budget));
1274b101c962SAlexander Duyck 
1275b101c962SAlexander Duyck 	i += tx_ring->count;
1276b101c962SAlexander Duyck 	tx_ring->next_to_clean = i;
1277b101c962SAlexander Duyck 	u64_stats_update_begin(&tx_ring->syncp);
1278b101c962SAlexander Duyck 	tx_ring->stats.bytes += total_bytes;
1279b101c962SAlexander Duyck 	tx_ring->stats.packets += total_packets;
1280b101c962SAlexander Duyck 	u64_stats_update_end(&tx_ring->syncp);
1281b101c962SAlexander Duyck 	q_vector->tx.total_bytes += total_bytes;
1282b101c962SAlexander Duyck 	q_vector->tx.total_packets += total_packets;
1283b101c962SAlexander Duyck 
1284b101c962SAlexander Duyck 	if (check_for_tx_hang(tx_ring) && fm10k_check_tx_hang(tx_ring)) {
1285b101c962SAlexander Duyck 		/* schedule immediate reset if we believe we hung */
1286b101c962SAlexander Duyck 		struct fm10k_hw *hw = &interface->hw;
1287b101c962SAlexander Duyck 
1288b101c962SAlexander Duyck 		netif_err(interface, drv, tx_ring->netdev,
1289b101c962SAlexander Duyck 			  "Detected Tx Unit Hang\n"
1290b101c962SAlexander Duyck 			  "  Tx Queue             <%d>\n"
1291b101c962SAlexander Duyck 			  "  TDH, TDT             <%x>, <%x>\n"
1292b101c962SAlexander Duyck 			  "  next_to_use          <%x>\n"
1293b101c962SAlexander Duyck 			  "  next_to_clean        <%x>\n",
1294b101c962SAlexander Duyck 			  tx_ring->queue_index,
1295b101c962SAlexander Duyck 			  fm10k_read_reg(hw, FM10K_TDH(tx_ring->reg_idx)),
1296b101c962SAlexander Duyck 			  fm10k_read_reg(hw, FM10K_TDT(tx_ring->reg_idx)),
1297b101c962SAlexander Duyck 			  tx_ring->next_to_use, i);
1298b101c962SAlexander Duyck 
1299b101c962SAlexander Duyck 		netif_stop_subqueue(tx_ring->netdev,
1300b101c962SAlexander Duyck 				    tx_ring->queue_index);
1301b101c962SAlexander Duyck 
1302b101c962SAlexander Duyck 		netif_info(interface, probe, tx_ring->netdev,
1303b101c962SAlexander Duyck 			   "tx hang %d detected on queue %d, resetting interface\n",
1304b101c962SAlexander Duyck 			   interface->tx_timeout_count + 1,
1305b101c962SAlexander Duyck 			   tx_ring->queue_index);
1306b101c962SAlexander Duyck 
1307b101c962SAlexander Duyck 		fm10k_tx_timeout_reset(interface);
1308b101c962SAlexander Duyck 
1309b101c962SAlexander Duyck 		/* the netdev is about to reset, no point in enabling stuff */
1310b101c962SAlexander Duyck 		return true;
1311b101c962SAlexander Duyck 	}
1312b101c962SAlexander Duyck 
1313b101c962SAlexander Duyck 	/* notify netdev of completed buffers */
1314b101c962SAlexander Duyck 	netdev_tx_completed_queue(txring_txq(tx_ring),
1315b101c962SAlexander Duyck 				  total_packets, total_bytes);
1316b101c962SAlexander Duyck 
1317b101c962SAlexander Duyck #define TX_WAKE_THRESHOLD min_t(u16, FM10K_MIN_TXD - 1, DESC_NEEDED * 2)
1318b101c962SAlexander Duyck 	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1319b101c962SAlexander Duyck 		     (fm10k_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1320b101c962SAlexander Duyck 		/* Make sure that anybody stopping the queue after this
1321b101c962SAlexander Duyck 		 * sees the new next_to_clean.
1322b101c962SAlexander Duyck 		 */
1323b101c962SAlexander Duyck 		smp_mb();
1324b101c962SAlexander Duyck 		if (__netif_subqueue_stopped(tx_ring->netdev,
1325b101c962SAlexander Duyck 					     tx_ring->queue_index) &&
1326b101c962SAlexander Duyck 		    !test_bit(__FM10K_DOWN, &interface->state)) {
1327b101c962SAlexander Duyck 			netif_wake_subqueue(tx_ring->netdev,
1328b101c962SAlexander Duyck 					    tx_ring->queue_index);
1329b101c962SAlexander Duyck 			++tx_ring->tx_stats.restart_queue;
1330b101c962SAlexander Duyck 		}
1331b101c962SAlexander Duyck 	}
1332b101c962SAlexander Duyck 
1333b101c962SAlexander Duyck 	return !!budget;
1334b101c962SAlexander Duyck }
1335b101c962SAlexander Duyck 
133618283cadSAlexander Duyck /**
133718283cadSAlexander Duyck  * fm10k_update_itr - update the dynamic ITR value based on packet size
133818283cadSAlexander Duyck  *
133918283cadSAlexander Duyck  *      Stores a new ITR value based on strictly on packet size.  The
134018283cadSAlexander Duyck  *      divisors and thresholds used by this function were determined based
134118283cadSAlexander Duyck  *      on theoretical maximum wire speed and testing data, in order to
134218283cadSAlexander Duyck  *      minimize response time while increasing bulk throughput.
134318283cadSAlexander Duyck  *
134418283cadSAlexander Duyck  * @ring_container: Container for rings to have ITR updated
134518283cadSAlexander Duyck  **/
134618283cadSAlexander Duyck static void fm10k_update_itr(struct fm10k_ring_container *ring_container)
134718283cadSAlexander Duyck {
134818283cadSAlexander Duyck 	unsigned int avg_wire_size, packets;
134918283cadSAlexander Duyck 
135018283cadSAlexander Duyck 	/* Only update ITR if we are using adaptive setting */
135118283cadSAlexander Duyck 	if (!(ring_container->itr & FM10K_ITR_ADAPTIVE))
135218283cadSAlexander Duyck 		goto clear_counts;
135318283cadSAlexander Duyck 
135418283cadSAlexander Duyck 	packets = ring_container->total_packets;
135518283cadSAlexander Duyck 	if (!packets)
135618283cadSAlexander Duyck 		goto clear_counts;
135718283cadSAlexander Duyck 
135818283cadSAlexander Duyck 	avg_wire_size = ring_container->total_bytes / packets;
135918283cadSAlexander Duyck 
136018283cadSAlexander Duyck 	/* Add 24 bytes to size to account for CRC, preamble, and gap */
136118283cadSAlexander Duyck 	avg_wire_size += 24;
136218283cadSAlexander Duyck 
136318283cadSAlexander Duyck 	/* Don't starve jumbo frames */
136418283cadSAlexander Duyck 	if (avg_wire_size > 3000)
136518283cadSAlexander Duyck 		avg_wire_size = 3000;
136618283cadSAlexander Duyck 
136718283cadSAlexander Duyck 	/* Give a little boost to mid-size frames */
136818283cadSAlexander Duyck 	if ((avg_wire_size > 300) && (avg_wire_size < 1200))
136918283cadSAlexander Duyck 		avg_wire_size /= 3;
137018283cadSAlexander Duyck 	else
137118283cadSAlexander Duyck 		avg_wire_size /= 2;
137218283cadSAlexander Duyck 
137318283cadSAlexander Duyck 	/* write back value and retain adaptive flag */
137418283cadSAlexander Duyck 	ring_container->itr = avg_wire_size | FM10K_ITR_ADAPTIVE;
137518283cadSAlexander Duyck 
137618283cadSAlexander Duyck clear_counts:
137718283cadSAlexander Duyck 	ring_container->total_bytes = 0;
137818283cadSAlexander Duyck 	ring_container->total_packets = 0;
137918283cadSAlexander Duyck }
138018283cadSAlexander Duyck 
138118283cadSAlexander Duyck static void fm10k_qv_enable(struct fm10k_q_vector *q_vector)
138218283cadSAlexander Duyck {
138318283cadSAlexander Duyck 	/* Enable auto-mask and clear the current mask */
138418283cadSAlexander Duyck 	u32 itr = FM10K_ITR_ENABLE;
138518283cadSAlexander Duyck 
138618283cadSAlexander Duyck 	/* Update Tx ITR */
138718283cadSAlexander Duyck 	fm10k_update_itr(&q_vector->tx);
138818283cadSAlexander Duyck 
138918283cadSAlexander Duyck 	/* Update Rx ITR */
139018283cadSAlexander Duyck 	fm10k_update_itr(&q_vector->rx);
139118283cadSAlexander Duyck 
139218283cadSAlexander Duyck 	/* Store Tx itr in timer slot 0 */
139318283cadSAlexander Duyck 	itr |= (q_vector->tx.itr & FM10K_ITR_MAX);
139418283cadSAlexander Duyck 
139518283cadSAlexander Duyck 	/* Shift Rx itr to timer slot 1 */
139618283cadSAlexander Duyck 	itr |= (q_vector->rx.itr & FM10K_ITR_MAX) << FM10K_ITR_INTERVAL1_SHIFT;
139718283cadSAlexander Duyck 
139818283cadSAlexander Duyck 	/* Write the final value to the ITR register */
139918283cadSAlexander Duyck 	writel(itr, q_vector->itr);
140018283cadSAlexander Duyck }
140118283cadSAlexander Duyck 
140218283cadSAlexander Duyck static int fm10k_poll(struct napi_struct *napi, int budget)
140318283cadSAlexander Duyck {
140418283cadSAlexander Duyck 	struct fm10k_q_vector *q_vector =
140518283cadSAlexander Duyck 			       container_of(napi, struct fm10k_q_vector, napi);
1406b101c962SAlexander Duyck 	struct fm10k_ring *ring;
1407b101c962SAlexander Duyck 	int per_ring_budget;
1408b101c962SAlexander Duyck 	bool clean_complete = true;
1409b101c962SAlexander Duyck 
1410b101c962SAlexander Duyck 	fm10k_for_each_ring(ring, q_vector->tx)
1411b101c962SAlexander Duyck 		clean_complete &= fm10k_clean_tx_irq(q_vector, ring);
1412b101c962SAlexander Duyck 
1413b101c962SAlexander Duyck 	/* attempt to distribute budget to each queue fairly, but don't
1414b101c962SAlexander Duyck 	 * allow the budget to go below 1 because we'll exit polling
1415b101c962SAlexander Duyck 	 */
1416b101c962SAlexander Duyck 	if (q_vector->rx.count > 1)
1417b101c962SAlexander Duyck 		per_ring_budget = max(budget/q_vector->rx.count, 1);
1418b101c962SAlexander Duyck 	else
1419b101c962SAlexander Duyck 		per_ring_budget = budget;
1420b101c962SAlexander Duyck 
1421b101c962SAlexander Duyck 	fm10k_for_each_ring(ring, q_vector->rx)
1422b101c962SAlexander Duyck 		clean_complete &= fm10k_clean_rx_irq(q_vector, ring,
1423b101c962SAlexander Duyck 						     per_ring_budget);
1424b101c962SAlexander Duyck 
1425b101c962SAlexander Duyck 	/* If all work not completed, return budget and keep polling */
1426b101c962SAlexander Duyck 	if (!clean_complete)
1427b101c962SAlexander Duyck 		return budget;
142818283cadSAlexander Duyck 
142918283cadSAlexander Duyck 	/* all work done, exit the polling mode */
143018283cadSAlexander Duyck 	napi_complete(napi);
143118283cadSAlexander Duyck 
143218283cadSAlexander Duyck 	/* re-enable the q_vector */
143318283cadSAlexander Duyck 	fm10k_qv_enable(q_vector);
143418283cadSAlexander Duyck 
143518283cadSAlexander Duyck 	return 0;
143618283cadSAlexander Duyck }
143718283cadSAlexander Duyck 
143818283cadSAlexander Duyck /**
1439aa3ac822SAlexander Duyck  * fm10k_set_qos_queues: Allocate queues for a QOS-enabled device
1440aa3ac822SAlexander Duyck  * @interface: board private structure to initialize
1441aa3ac822SAlexander Duyck  *
1442aa3ac822SAlexander Duyck  * When QoS (Quality of Service) is enabled, allocate queues for
1443aa3ac822SAlexander Duyck  * each traffic class.  If multiqueue isn't available,then abort QoS
1444aa3ac822SAlexander Duyck  * initialization.
1445aa3ac822SAlexander Duyck  *
1446aa3ac822SAlexander Duyck  * This function handles all combinations of Qos and RSS.
1447aa3ac822SAlexander Duyck  *
1448aa3ac822SAlexander Duyck  **/
1449aa3ac822SAlexander Duyck static bool fm10k_set_qos_queues(struct fm10k_intfc *interface)
1450aa3ac822SAlexander Duyck {
1451aa3ac822SAlexander Duyck 	struct net_device *dev = interface->netdev;
1452aa3ac822SAlexander Duyck 	struct fm10k_ring_feature *f;
1453aa3ac822SAlexander Duyck 	int rss_i, i;
1454aa3ac822SAlexander Duyck 	int pcs;
1455aa3ac822SAlexander Duyck 
1456aa3ac822SAlexander Duyck 	/* Map queue offset and counts onto allocated tx queues */
1457aa3ac822SAlexander Duyck 	pcs = netdev_get_num_tc(dev);
1458aa3ac822SAlexander Duyck 
1459aa3ac822SAlexander Duyck 	if (pcs <= 1)
1460aa3ac822SAlexander Duyck 		return false;
1461aa3ac822SAlexander Duyck 
1462aa3ac822SAlexander Duyck 	/* set QoS mask and indices */
1463aa3ac822SAlexander Duyck 	f = &interface->ring_feature[RING_F_QOS];
1464aa3ac822SAlexander Duyck 	f->indices = pcs;
1465aa3ac822SAlexander Duyck 	f->mask = (1 << fls(pcs - 1)) - 1;
1466aa3ac822SAlexander Duyck 
1467aa3ac822SAlexander Duyck 	/* determine the upper limit for our current DCB mode */
1468aa3ac822SAlexander Duyck 	rss_i = interface->hw.mac.max_queues / pcs;
1469aa3ac822SAlexander Duyck 	rss_i = 1 << (fls(rss_i) - 1);
1470aa3ac822SAlexander Duyck 
1471aa3ac822SAlexander Duyck 	/* set RSS mask and indices */
1472aa3ac822SAlexander Duyck 	f = &interface->ring_feature[RING_F_RSS];
1473aa3ac822SAlexander Duyck 	rss_i = min_t(u16, rss_i, f->limit);
1474aa3ac822SAlexander Duyck 	f->indices = rss_i;
1475aa3ac822SAlexander Duyck 	f->mask = (1 << fls(rss_i - 1)) - 1;
1476aa3ac822SAlexander Duyck 
1477aa3ac822SAlexander Duyck 	/* configure pause class to queue mapping */
1478aa3ac822SAlexander Duyck 	for (i = 0; i < pcs; i++)
1479aa3ac822SAlexander Duyck 		netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
1480aa3ac822SAlexander Duyck 
1481aa3ac822SAlexander Duyck 	interface->num_rx_queues = rss_i * pcs;
1482aa3ac822SAlexander Duyck 	interface->num_tx_queues = rss_i * pcs;
1483aa3ac822SAlexander Duyck 
1484aa3ac822SAlexander Duyck 	return true;
1485aa3ac822SAlexander Duyck }
1486aa3ac822SAlexander Duyck 
1487aa3ac822SAlexander Duyck /**
1488aa3ac822SAlexander Duyck  * fm10k_set_rss_queues: Allocate queues for RSS
1489aa3ac822SAlexander Duyck  * @interface: board private structure to initialize
1490aa3ac822SAlexander Duyck  *
1491aa3ac822SAlexander Duyck  * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
1492aa3ac822SAlexander Duyck  * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
1493aa3ac822SAlexander Duyck  *
1494aa3ac822SAlexander Duyck  **/
1495aa3ac822SAlexander Duyck static bool fm10k_set_rss_queues(struct fm10k_intfc *interface)
1496aa3ac822SAlexander Duyck {
1497aa3ac822SAlexander Duyck 	struct fm10k_ring_feature *f;
1498aa3ac822SAlexander Duyck 	u16 rss_i;
1499aa3ac822SAlexander Duyck 
1500aa3ac822SAlexander Duyck 	f = &interface->ring_feature[RING_F_RSS];
1501aa3ac822SAlexander Duyck 	rss_i = min_t(u16, interface->hw.mac.max_queues, f->limit);
1502aa3ac822SAlexander Duyck 
1503aa3ac822SAlexander Duyck 	/* record indices and power of 2 mask for RSS */
1504aa3ac822SAlexander Duyck 	f->indices = rss_i;
1505aa3ac822SAlexander Duyck 	f->mask = (1 << fls(rss_i - 1)) - 1;
1506aa3ac822SAlexander Duyck 
1507aa3ac822SAlexander Duyck 	interface->num_rx_queues = rss_i;
1508aa3ac822SAlexander Duyck 	interface->num_tx_queues = rss_i;
1509aa3ac822SAlexander Duyck 
1510aa3ac822SAlexander Duyck 	return true;
1511aa3ac822SAlexander Duyck }
1512aa3ac822SAlexander Duyck 
1513aa3ac822SAlexander Duyck /**
151418283cadSAlexander Duyck  * fm10k_set_num_queues: Allocate queues for device, feature dependent
151518283cadSAlexander Duyck  * @interface: board private structure to initialize
151618283cadSAlexander Duyck  *
151718283cadSAlexander Duyck  * This is the top level queue allocation routine.  The order here is very
151818283cadSAlexander Duyck  * important, starting with the "most" number of features turned on at once,
151918283cadSAlexander Duyck  * and ending with the smallest set of features.  This way large combinations
152018283cadSAlexander Duyck  * can be allocated if they're turned on, and smaller combinations are the
152118283cadSAlexander Duyck  * fallthrough conditions.
152218283cadSAlexander Duyck  *
152318283cadSAlexander Duyck  **/
152418283cadSAlexander Duyck static void fm10k_set_num_queues(struct fm10k_intfc *interface)
152518283cadSAlexander Duyck {
152618283cadSAlexander Duyck 	/* Start with base case */
152718283cadSAlexander Duyck 	interface->num_rx_queues = 1;
152818283cadSAlexander Duyck 	interface->num_tx_queues = 1;
1529aa3ac822SAlexander Duyck 
1530aa3ac822SAlexander Duyck 	if (fm10k_set_qos_queues(interface))
1531aa3ac822SAlexander Duyck 		return;
1532aa3ac822SAlexander Duyck 
1533aa3ac822SAlexander Duyck 	fm10k_set_rss_queues(interface);
153418283cadSAlexander Duyck }
153518283cadSAlexander Duyck 
153618283cadSAlexander Duyck /**
153718283cadSAlexander Duyck  * fm10k_alloc_q_vector - Allocate memory for a single interrupt vector
153818283cadSAlexander Duyck  * @interface: board private structure to initialize
153918283cadSAlexander Duyck  * @v_count: q_vectors allocated on interface, used for ring interleaving
154018283cadSAlexander Duyck  * @v_idx: index of vector in interface struct
154118283cadSAlexander Duyck  * @txr_count: total number of Tx rings to allocate
154218283cadSAlexander Duyck  * @txr_idx: index of first Tx ring to allocate
154318283cadSAlexander Duyck  * @rxr_count: total number of Rx rings to allocate
154418283cadSAlexander Duyck  * @rxr_idx: index of first Rx ring to allocate
154518283cadSAlexander Duyck  *
154618283cadSAlexander Duyck  * We allocate one q_vector.  If allocation fails we return -ENOMEM.
154718283cadSAlexander Duyck  **/
154818283cadSAlexander Duyck static int fm10k_alloc_q_vector(struct fm10k_intfc *interface,
154918283cadSAlexander Duyck 				unsigned int v_count, unsigned int v_idx,
155018283cadSAlexander Duyck 				unsigned int txr_count, unsigned int txr_idx,
155118283cadSAlexander Duyck 				unsigned int rxr_count, unsigned int rxr_idx)
155218283cadSAlexander Duyck {
155318283cadSAlexander Duyck 	struct fm10k_q_vector *q_vector;
1554e27ef599SAlexander Duyck 	struct fm10k_ring *ring;
155518283cadSAlexander Duyck 	int ring_count, size;
155618283cadSAlexander Duyck 
155718283cadSAlexander Duyck 	ring_count = txr_count + rxr_count;
1558e27ef599SAlexander Duyck 	size = sizeof(struct fm10k_q_vector) +
1559e27ef599SAlexander Duyck 	       (sizeof(struct fm10k_ring) * ring_count);
156018283cadSAlexander Duyck 
156118283cadSAlexander Duyck 	/* allocate q_vector and rings */
156218283cadSAlexander Duyck 	q_vector = kzalloc(size, GFP_KERNEL);
156318283cadSAlexander Duyck 	if (!q_vector)
156418283cadSAlexander Duyck 		return -ENOMEM;
156518283cadSAlexander Duyck 
156618283cadSAlexander Duyck 	/* initialize NAPI */
156718283cadSAlexander Duyck 	netif_napi_add(interface->netdev, &q_vector->napi,
156818283cadSAlexander Duyck 		       fm10k_poll, NAPI_POLL_WEIGHT);
156918283cadSAlexander Duyck 
157018283cadSAlexander Duyck 	/* tie q_vector and interface together */
157118283cadSAlexander Duyck 	interface->q_vector[v_idx] = q_vector;
157218283cadSAlexander Duyck 	q_vector->interface = interface;
157318283cadSAlexander Duyck 	q_vector->v_idx = v_idx;
157418283cadSAlexander Duyck 
1575e27ef599SAlexander Duyck 	/* initialize pointer to rings */
1576e27ef599SAlexander Duyck 	ring = q_vector->ring;
1577e27ef599SAlexander Duyck 
157818283cadSAlexander Duyck 	/* save Tx ring container info */
1579e27ef599SAlexander Duyck 	q_vector->tx.ring = ring;
1580e27ef599SAlexander Duyck 	q_vector->tx.work_limit = FM10K_DEFAULT_TX_WORK;
158118283cadSAlexander Duyck 	q_vector->tx.itr = interface->tx_itr;
158218283cadSAlexander Duyck 	q_vector->tx.count = txr_count;
158318283cadSAlexander Duyck 
1584e27ef599SAlexander Duyck 	while (txr_count) {
1585e27ef599SAlexander Duyck 		/* assign generic ring traits */
1586e27ef599SAlexander Duyck 		ring->dev = &interface->pdev->dev;
1587e27ef599SAlexander Duyck 		ring->netdev = interface->netdev;
1588e27ef599SAlexander Duyck 
1589e27ef599SAlexander Duyck 		/* configure backlink on ring */
1590e27ef599SAlexander Duyck 		ring->q_vector = q_vector;
1591e27ef599SAlexander Duyck 
1592e27ef599SAlexander Duyck 		/* apply Tx specific ring traits */
1593e27ef599SAlexander Duyck 		ring->count = interface->tx_ring_count;
1594e27ef599SAlexander Duyck 		ring->queue_index = txr_idx;
1595e27ef599SAlexander Duyck 
1596e27ef599SAlexander Duyck 		/* assign ring to interface */
1597e27ef599SAlexander Duyck 		interface->tx_ring[txr_idx] = ring;
1598e27ef599SAlexander Duyck 
1599e27ef599SAlexander Duyck 		/* update count and index */
1600e27ef599SAlexander Duyck 		txr_count--;
1601e27ef599SAlexander Duyck 		txr_idx += v_count;
1602e27ef599SAlexander Duyck 
1603e27ef599SAlexander Duyck 		/* push pointer to next ring */
1604e27ef599SAlexander Duyck 		ring++;
1605e27ef599SAlexander Duyck 	}
1606e27ef599SAlexander Duyck 
160718283cadSAlexander Duyck 	/* save Rx ring container info */
1608e27ef599SAlexander Duyck 	q_vector->rx.ring = ring;
160918283cadSAlexander Duyck 	q_vector->rx.itr = interface->rx_itr;
161018283cadSAlexander Duyck 	q_vector->rx.count = rxr_count;
161118283cadSAlexander Duyck 
1612e27ef599SAlexander Duyck 	while (rxr_count) {
1613e27ef599SAlexander Duyck 		/* assign generic ring traits */
1614e27ef599SAlexander Duyck 		ring->dev = &interface->pdev->dev;
1615e27ef599SAlexander Duyck 		ring->netdev = interface->netdev;
16165cd5e2e9SAlexander Duyck 		rcu_assign_pointer(ring->l2_accel, interface->l2_accel);
1617e27ef599SAlexander Duyck 
1618e27ef599SAlexander Duyck 		/* configure backlink on ring */
1619e27ef599SAlexander Duyck 		ring->q_vector = q_vector;
1620e27ef599SAlexander Duyck 
1621e27ef599SAlexander Duyck 		/* apply Rx specific ring traits */
1622e27ef599SAlexander Duyck 		ring->count = interface->rx_ring_count;
1623e27ef599SAlexander Duyck 		ring->queue_index = rxr_idx;
1624e27ef599SAlexander Duyck 
1625e27ef599SAlexander Duyck 		/* assign ring to interface */
1626e27ef599SAlexander Duyck 		interface->rx_ring[rxr_idx] = ring;
1627e27ef599SAlexander Duyck 
1628e27ef599SAlexander Duyck 		/* update count and index */
1629e27ef599SAlexander Duyck 		rxr_count--;
1630e27ef599SAlexander Duyck 		rxr_idx += v_count;
1631e27ef599SAlexander Duyck 
1632e27ef599SAlexander Duyck 		/* push pointer to next ring */
1633e27ef599SAlexander Duyck 		ring++;
1634e27ef599SAlexander Duyck 	}
1635e27ef599SAlexander Duyck 
16367461fd91SAlexander Duyck 	fm10k_dbg_q_vector_init(q_vector);
16377461fd91SAlexander Duyck 
163818283cadSAlexander Duyck 	return 0;
163918283cadSAlexander Duyck }
164018283cadSAlexander Duyck 
164118283cadSAlexander Duyck /**
164218283cadSAlexander Duyck  * fm10k_free_q_vector - Free memory allocated for specific interrupt vector
164318283cadSAlexander Duyck  * @interface: board private structure to initialize
164418283cadSAlexander Duyck  * @v_idx: Index of vector to be freed
164518283cadSAlexander Duyck  *
164618283cadSAlexander Duyck  * This function frees the memory allocated to the q_vector.  In addition if
164718283cadSAlexander Duyck  * NAPI is enabled it will delete any references to the NAPI struct prior
164818283cadSAlexander Duyck  * to freeing the q_vector.
164918283cadSAlexander Duyck  **/
165018283cadSAlexander Duyck static void fm10k_free_q_vector(struct fm10k_intfc *interface, int v_idx)
165118283cadSAlexander Duyck {
165218283cadSAlexander Duyck 	struct fm10k_q_vector *q_vector = interface->q_vector[v_idx];
1653e27ef599SAlexander Duyck 	struct fm10k_ring *ring;
1654e27ef599SAlexander Duyck 
16557461fd91SAlexander Duyck 	fm10k_dbg_q_vector_exit(q_vector);
16567461fd91SAlexander Duyck 
1657e27ef599SAlexander Duyck 	fm10k_for_each_ring(ring, q_vector->tx)
1658e27ef599SAlexander Duyck 		interface->tx_ring[ring->queue_index] = NULL;
1659e27ef599SAlexander Duyck 
1660e27ef599SAlexander Duyck 	fm10k_for_each_ring(ring, q_vector->rx)
1661e27ef599SAlexander Duyck 		interface->rx_ring[ring->queue_index] = NULL;
166218283cadSAlexander Duyck 
166318283cadSAlexander Duyck 	interface->q_vector[v_idx] = NULL;
166418283cadSAlexander Duyck 	netif_napi_del(&q_vector->napi);
166518283cadSAlexander Duyck 	kfree_rcu(q_vector, rcu);
166618283cadSAlexander Duyck }
166718283cadSAlexander Duyck 
166818283cadSAlexander Duyck /**
166918283cadSAlexander Duyck  * fm10k_alloc_q_vectors - Allocate memory for interrupt vectors
167018283cadSAlexander Duyck  * @interface: board private structure to initialize
167118283cadSAlexander Duyck  *
167218283cadSAlexander Duyck  * We allocate one q_vector per queue interrupt.  If allocation fails we
167318283cadSAlexander Duyck  * return -ENOMEM.
167418283cadSAlexander Duyck  **/
167518283cadSAlexander Duyck static int fm10k_alloc_q_vectors(struct fm10k_intfc *interface)
167618283cadSAlexander Duyck {
167718283cadSAlexander Duyck 	unsigned int q_vectors = interface->num_q_vectors;
167818283cadSAlexander Duyck 	unsigned int rxr_remaining = interface->num_rx_queues;
167918283cadSAlexander Duyck 	unsigned int txr_remaining = interface->num_tx_queues;
168018283cadSAlexander Duyck 	unsigned int rxr_idx = 0, txr_idx = 0, v_idx = 0;
168118283cadSAlexander Duyck 	int err;
168218283cadSAlexander Duyck 
168318283cadSAlexander Duyck 	if (q_vectors >= (rxr_remaining + txr_remaining)) {
168418283cadSAlexander Duyck 		for (; rxr_remaining; v_idx++) {
168518283cadSAlexander Duyck 			err = fm10k_alloc_q_vector(interface, q_vectors, v_idx,
168618283cadSAlexander Duyck 						   0, 0, 1, rxr_idx);
168718283cadSAlexander Duyck 			if (err)
168818283cadSAlexander Duyck 				goto err_out;
168918283cadSAlexander Duyck 
169018283cadSAlexander Duyck 			/* update counts and index */
169118283cadSAlexander Duyck 			rxr_remaining--;
169218283cadSAlexander Duyck 			rxr_idx++;
169318283cadSAlexander Duyck 		}
169418283cadSAlexander Duyck 	}
169518283cadSAlexander Duyck 
169618283cadSAlexander Duyck 	for (; v_idx < q_vectors; v_idx++) {
169718283cadSAlexander Duyck 		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
169818283cadSAlexander Duyck 		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
169918283cadSAlexander Duyck 
170018283cadSAlexander Duyck 		err = fm10k_alloc_q_vector(interface, q_vectors, v_idx,
170118283cadSAlexander Duyck 					   tqpv, txr_idx,
170218283cadSAlexander Duyck 					   rqpv, rxr_idx);
170318283cadSAlexander Duyck 
170418283cadSAlexander Duyck 		if (err)
170518283cadSAlexander Duyck 			goto err_out;
170618283cadSAlexander Duyck 
170718283cadSAlexander Duyck 		/* update counts and index */
170818283cadSAlexander Duyck 		rxr_remaining -= rqpv;
170918283cadSAlexander Duyck 		txr_remaining -= tqpv;
171018283cadSAlexander Duyck 		rxr_idx++;
171118283cadSAlexander Duyck 		txr_idx++;
171218283cadSAlexander Duyck 	}
171318283cadSAlexander Duyck 
171418283cadSAlexander Duyck 	return 0;
171518283cadSAlexander Duyck 
171618283cadSAlexander Duyck err_out:
171718283cadSAlexander Duyck 	interface->num_tx_queues = 0;
171818283cadSAlexander Duyck 	interface->num_rx_queues = 0;
171918283cadSAlexander Duyck 	interface->num_q_vectors = 0;
172018283cadSAlexander Duyck 
172118283cadSAlexander Duyck 	while (v_idx--)
172218283cadSAlexander Duyck 		fm10k_free_q_vector(interface, v_idx);
172318283cadSAlexander Duyck 
172418283cadSAlexander Duyck 	return -ENOMEM;
172518283cadSAlexander Duyck }
172618283cadSAlexander Duyck 
172718283cadSAlexander Duyck /**
172818283cadSAlexander Duyck  * fm10k_free_q_vectors - Free memory allocated for interrupt vectors
172918283cadSAlexander Duyck  * @interface: board private structure to initialize
173018283cadSAlexander Duyck  *
173118283cadSAlexander Duyck  * This function frees the memory allocated to the q_vectors.  In addition if
173218283cadSAlexander Duyck  * NAPI is enabled it will delete any references to the NAPI struct prior
173318283cadSAlexander Duyck  * to freeing the q_vector.
173418283cadSAlexander Duyck  **/
173518283cadSAlexander Duyck static void fm10k_free_q_vectors(struct fm10k_intfc *interface)
173618283cadSAlexander Duyck {
173718283cadSAlexander Duyck 	int v_idx = interface->num_q_vectors;
173818283cadSAlexander Duyck 
173918283cadSAlexander Duyck 	interface->num_tx_queues = 0;
174018283cadSAlexander Duyck 	interface->num_rx_queues = 0;
174118283cadSAlexander Duyck 	interface->num_q_vectors = 0;
174218283cadSAlexander Duyck 
174318283cadSAlexander Duyck 	while (v_idx--)
174418283cadSAlexander Duyck 		fm10k_free_q_vector(interface, v_idx);
174518283cadSAlexander Duyck }
174618283cadSAlexander Duyck 
174718283cadSAlexander Duyck /**
174818283cadSAlexander Duyck  * f10k_reset_msix_capability - reset MSI-X capability
174918283cadSAlexander Duyck  * @interface: board private structure to initialize
175018283cadSAlexander Duyck  *
175118283cadSAlexander Duyck  * Reset the MSI-X capability back to its starting state
175218283cadSAlexander Duyck  **/
175318283cadSAlexander Duyck static void fm10k_reset_msix_capability(struct fm10k_intfc *interface)
175418283cadSAlexander Duyck {
175518283cadSAlexander Duyck 	pci_disable_msix(interface->pdev);
175618283cadSAlexander Duyck 	kfree(interface->msix_entries);
175718283cadSAlexander Duyck 	interface->msix_entries = NULL;
175818283cadSAlexander Duyck }
175918283cadSAlexander Duyck 
176018283cadSAlexander Duyck /**
176118283cadSAlexander Duyck  * f10k_init_msix_capability - configure MSI-X capability
176218283cadSAlexander Duyck  * @interface: board private structure to initialize
176318283cadSAlexander Duyck  *
176418283cadSAlexander Duyck  * Attempt to configure the interrupts using the best available
176518283cadSAlexander Duyck  * capabilities of the hardware and the kernel.
176618283cadSAlexander Duyck  **/
176718283cadSAlexander Duyck static int fm10k_init_msix_capability(struct fm10k_intfc *interface)
176818283cadSAlexander Duyck {
176918283cadSAlexander Duyck 	struct fm10k_hw *hw = &interface->hw;
177018283cadSAlexander Duyck 	int v_budget, vector;
177118283cadSAlexander Duyck 
177218283cadSAlexander Duyck 	/* It's easy to be greedy for MSI-X vectors, but it really
177318283cadSAlexander Duyck 	 * doesn't do us much good if we have a lot more vectors
177418283cadSAlexander Duyck 	 * than CPU's.  So let's be conservative and only ask for
177518283cadSAlexander Duyck 	 * (roughly) the same number of vectors as there are CPU's.
177618283cadSAlexander Duyck 	 * the default is to use pairs of vectors
177718283cadSAlexander Duyck 	 */
177818283cadSAlexander Duyck 	v_budget = max(interface->num_rx_queues, interface->num_tx_queues);
177918283cadSAlexander Duyck 	v_budget = min_t(u16, v_budget, num_online_cpus());
178018283cadSAlexander Duyck 
178118283cadSAlexander Duyck 	/* account for vectors not related to queues */
178218283cadSAlexander Duyck 	v_budget += NON_Q_VECTORS(hw);
178318283cadSAlexander Duyck 
178418283cadSAlexander Duyck 	/* At the same time, hardware can only support a maximum of
178518283cadSAlexander Duyck 	 * hw.mac->max_msix_vectors vectors.  With features
178618283cadSAlexander Duyck 	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
178718283cadSAlexander Duyck 	 * descriptor queues supported by our device.  Thus, we cap it off in
178818283cadSAlexander Duyck 	 * those rare cases where the cpu count also exceeds our vector limit.
178918283cadSAlexander Duyck 	 */
179018283cadSAlexander Duyck 	v_budget = min_t(int, v_budget, hw->mac.max_msix_vectors);
179118283cadSAlexander Duyck 
179218283cadSAlexander Duyck 	/* A failure in MSI-X entry allocation is fatal. */
179318283cadSAlexander Duyck 	interface->msix_entries = kcalloc(v_budget, sizeof(struct msix_entry),
179418283cadSAlexander Duyck 					  GFP_KERNEL);
179518283cadSAlexander Duyck 	if (!interface->msix_entries)
179618283cadSAlexander Duyck 		return -ENOMEM;
179718283cadSAlexander Duyck 
179818283cadSAlexander Duyck 	/* populate entry values */
179918283cadSAlexander Duyck 	for (vector = 0; vector < v_budget; vector++)
180018283cadSAlexander Duyck 		interface->msix_entries[vector].entry = vector;
180118283cadSAlexander Duyck 
180218283cadSAlexander Duyck 	/* Attempt to enable MSI-X with requested value */
180318283cadSAlexander Duyck 	v_budget = pci_enable_msix_range(interface->pdev,
180418283cadSAlexander Duyck 					 interface->msix_entries,
180518283cadSAlexander Duyck 					 MIN_MSIX_COUNT(hw),
180618283cadSAlexander Duyck 					 v_budget);
180718283cadSAlexander Duyck 	if (v_budget < 0) {
180818283cadSAlexander Duyck 		kfree(interface->msix_entries);
180918283cadSAlexander Duyck 		interface->msix_entries = NULL;
181018283cadSAlexander Duyck 		return -ENOMEM;
181118283cadSAlexander Duyck 	}
181218283cadSAlexander Duyck 
181318283cadSAlexander Duyck 	/* record the number of queues available for q_vectors */
181418283cadSAlexander Duyck 	interface->num_q_vectors = v_budget - NON_Q_VECTORS(hw);
181518283cadSAlexander Duyck 
181618283cadSAlexander Duyck 	return 0;
181718283cadSAlexander Duyck }
181818283cadSAlexander Duyck 
1819aa3ac822SAlexander Duyck /**
1820aa3ac822SAlexander Duyck  * fm10k_cache_ring_qos - Descriptor ring to register mapping for QoS
1821aa3ac822SAlexander Duyck  * @interface: Interface structure continaining rings and devices
1822aa3ac822SAlexander Duyck  *
1823aa3ac822SAlexander Duyck  * Cache the descriptor ring offsets for Qos
1824aa3ac822SAlexander Duyck  **/
1825aa3ac822SAlexander Duyck static bool fm10k_cache_ring_qos(struct fm10k_intfc *interface)
1826aa3ac822SAlexander Duyck {
1827aa3ac822SAlexander Duyck 	struct net_device *dev = interface->netdev;
1828aa3ac822SAlexander Duyck 	int pc, offset, rss_i, i, q_idx;
1829aa3ac822SAlexander Duyck 	u16 pc_stride = interface->ring_feature[RING_F_QOS].mask + 1;
1830aa3ac822SAlexander Duyck 	u8 num_pcs = netdev_get_num_tc(dev);
1831aa3ac822SAlexander Duyck 
1832aa3ac822SAlexander Duyck 	if (num_pcs <= 1)
1833aa3ac822SAlexander Duyck 		return false;
1834aa3ac822SAlexander Duyck 
1835aa3ac822SAlexander Duyck 	rss_i = interface->ring_feature[RING_F_RSS].indices;
1836aa3ac822SAlexander Duyck 
1837aa3ac822SAlexander Duyck 	for (pc = 0, offset = 0; pc < num_pcs; pc++, offset += rss_i) {
1838aa3ac822SAlexander Duyck 		q_idx = pc;
1839aa3ac822SAlexander Duyck 		for (i = 0; i < rss_i; i++) {
1840aa3ac822SAlexander Duyck 			interface->tx_ring[offset + i]->reg_idx = q_idx;
1841aa3ac822SAlexander Duyck 			interface->tx_ring[offset + i]->qos_pc = pc;
1842aa3ac822SAlexander Duyck 			interface->rx_ring[offset + i]->reg_idx = q_idx;
1843aa3ac822SAlexander Duyck 			interface->rx_ring[offset + i]->qos_pc = pc;
1844aa3ac822SAlexander Duyck 			q_idx += pc_stride;
1845aa3ac822SAlexander Duyck 		}
1846aa3ac822SAlexander Duyck 	}
1847aa3ac822SAlexander Duyck 
1848aa3ac822SAlexander Duyck 	return true;
1849aa3ac822SAlexander Duyck }
1850aa3ac822SAlexander Duyck 
1851aa3ac822SAlexander Duyck /**
1852aa3ac822SAlexander Duyck  * fm10k_cache_ring_rss - Descriptor ring to register mapping for RSS
1853aa3ac822SAlexander Duyck  * @interface: Interface structure continaining rings and devices
1854aa3ac822SAlexander Duyck  *
1855aa3ac822SAlexander Duyck  * Cache the descriptor ring offsets for RSS
1856aa3ac822SAlexander Duyck  **/
1857aa3ac822SAlexander Duyck static void fm10k_cache_ring_rss(struct fm10k_intfc *interface)
1858aa3ac822SAlexander Duyck {
1859aa3ac822SAlexander Duyck 	int i;
1860aa3ac822SAlexander Duyck 
1861aa3ac822SAlexander Duyck 	for (i = 0; i < interface->num_rx_queues; i++)
1862aa3ac822SAlexander Duyck 		interface->rx_ring[i]->reg_idx = i;
1863aa3ac822SAlexander Duyck 
1864aa3ac822SAlexander Duyck 	for (i = 0; i < interface->num_tx_queues; i++)
1865aa3ac822SAlexander Duyck 		interface->tx_ring[i]->reg_idx = i;
1866aa3ac822SAlexander Duyck }
1867aa3ac822SAlexander Duyck 
1868aa3ac822SAlexander Duyck /**
1869aa3ac822SAlexander Duyck  * fm10k_assign_rings - Map rings to network devices
1870aa3ac822SAlexander Duyck  * @interface: Interface structure containing rings and devices
1871aa3ac822SAlexander Duyck  *
1872aa3ac822SAlexander Duyck  * This function is meant to go though and configure both the network
1873aa3ac822SAlexander Duyck  * devices so that they contain rings, and configure the rings so that
1874aa3ac822SAlexander Duyck  * they function with their network devices.
1875aa3ac822SAlexander Duyck  **/
1876aa3ac822SAlexander Duyck static void fm10k_assign_rings(struct fm10k_intfc *interface)
1877aa3ac822SAlexander Duyck {
1878aa3ac822SAlexander Duyck 	if (fm10k_cache_ring_qos(interface))
1879aa3ac822SAlexander Duyck 		return;
1880aa3ac822SAlexander Duyck 
1881aa3ac822SAlexander Duyck 	fm10k_cache_ring_rss(interface);
1882aa3ac822SAlexander Duyck }
1883aa3ac822SAlexander Duyck 
188418283cadSAlexander Duyck static void fm10k_init_reta(struct fm10k_intfc *interface)
188518283cadSAlexander Duyck {
188618283cadSAlexander Duyck 	u16 i, rss_i = interface->ring_feature[RING_F_RSS].indices;
188718283cadSAlexander Duyck 	u32 reta, base;
188818283cadSAlexander Duyck 
188918283cadSAlexander Duyck 	/* If the netdev is initialized we have to maintain table if possible */
189018283cadSAlexander Duyck 	if (interface->netdev->reg_state) {
189118283cadSAlexander Duyck 		for (i = FM10K_RETA_SIZE; i--;) {
189218283cadSAlexander Duyck 			reta = interface->reta[i];
189318283cadSAlexander Duyck 			if ((((reta << 24) >> 24) < rss_i) &&
189418283cadSAlexander Duyck 			    (((reta << 16) >> 24) < rss_i) &&
189518283cadSAlexander Duyck 			    (((reta <<  8) >> 24) < rss_i) &&
189618283cadSAlexander Duyck 			    (((reta)       >> 24) < rss_i))
189718283cadSAlexander Duyck 				continue;
189818283cadSAlexander Duyck 			goto repopulate_reta;
189918283cadSAlexander Duyck 		}
190018283cadSAlexander Duyck 
190118283cadSAlexander Duyck 		/* do nothing if all of the elements are in bounds */
190218283cadSAlexander Duyck 		return;
190318283cadSAlexander Duyck 	}
190418283cadSAlexander Duyck 
190518283cadSAlexander Duyck repopulate_reta:
190618283cadSAlexander Duyck 	/* Populate the redirection table 4 entries at a time.  To do this
190718283cadSAlexander Duyck 	 * we are generating the results for n and n+2 and then interleaving
190818283cadSAlexander Duyck 	 * those with the results with n+1 and n+3.
190918283cadSAlexander Duyck 	 */
191018283cadSAlexander Duyck 	for (i = FM10K_RETA_SIZE; i--;) {
191118283cadSAlexander Duyck 		/* first pass generates n and n+2 */
191218283cadSAlexander Duyck 		base = ((i * 0x00040004) + 0x00020000) * rss_i;
191318283cadSAlexander Duyck 		reta = (base & 0x3F803F80) >> 7;
191418283cadSAlexander Duyck 
191518283cadSAlexander Duyck 		/* second pass generates n+1 and n+3 */
191618283cadSAlexander Duyck 		base += 0x00010001 * rss_i;
191718283cadSAlexander Duyck 		reta |= (base & 0x3F803F80) << 1;
191818283cadSAlexander Duyck 
191918283cadSAlexander Duyck 		interface->reta[i] = reta;
192018283cadSAlexander Duyck 	}
192118283cadSAlexander Duyck }
192218283cadSAlexander Duyck 
192318283cadSAlexander Duyck /**
192418283cadSAlexander Duyck  * fm10k_init_queueing_scheme - Determine proper queueing scheme
192518283cadSAlexander Duyck  * @interface: board private structure to initialize
192618283cadSAlexander Duyck  *
192718283cadSAlexander Duyck  * We determine which queueing scheme to use based on...
192818283cadSAlexander Duyck  * - Hardware queue count (num_*_queues)
192918283cadSAlexander Duyck  *   - defined by miscellaneous hardware support/features (RSS, etc.)
193018283cadSAlexander Duyck  **/
193118283cadSAlexander Duyck int fm10k_init_queueing_scheme(struct fm10k_intfc *interface)
193218283cadSAlexander Duyck {
193318283cadSAlexander Duyck 	int err;
193418283cadSAlexander Duyck 
193518283cadSAlexander Duyck 	/* Number of supported queues */
193618283cadSAlexander Duyck 	fm10k_set_num_queues(interface);
193718283cadSAlexander Duyck 
193818283cadSAlexander Duyck 	/* Configure MSI-X capability */
193918283cadSAlexander Duyck 	err = fm10k_init_msix_capability(interface);
194018283cadSAlexander Duyck 	if (err) {
194118283cadSAlexander Duyck 		dev_err(&interface->pdev->dev,
194218283cadSAlexander Duyck 			"Unable to initialize MSI-X capability\n");
194318283cadSAlexander Duyck 		return err;
194418283cadSAlexander Duyck 	}
194518283cadSAlexander Duyck 
194618283cadSAlexander Duyck 	/* Allocate memory for queues */
194718283cadSAlexander Duyck 	err = fm10k_alloc_q_vectors(interface);
194818283cadSAlexander Duyck 	if (err)
194918283cadSAlexander Duyck 		return err;
195018283cadSAlexander Duyck 
1951aa3ac822SAlexander Duyck 	/* Map rings to devices, and map devices to physical queues */
1952aa3ac822SAlexander Duyck 	fm10k_assign_rings(interface);
1953aa3ac822SAlexander Duyck 
195418283cadSAlexander Duyck 	/* Initialize RSS redirection table */
195518283cadSAlexander Duyck 	fm10k_init_reta(interface);
195618283cadSAlexander Duyck 
195718283cadSAlexander Duyck 	return 0;
195818283cadSAlexander Duyck }
195918283cadSAlexander Duyck 
196018283cadSAlexander Duyck /**
196118283cadSAlexander Duyck  * fm10k_clear_queueing_scheme - Clear the current queueing scheme settings
196218283cadSAlexander Duyck  * @interface: board private structure to clear queueing scheme on
196318283cadSAlexander Duyck  *
196418283cadSAlexander Duyck  * We go through and clear queueing specific resources and reset the structure
196518283cadSAlexander Duyck  * to pre-load conditions
196618283cadSAlexander Duyck  **/
196718283cadSAlexander Duyck void fm10k_clear_queueing_scheme(struct fm10k_intfc *interface)
196818283cadSAlexander Duyck {
196918283cadSAlexander Duyck 	fm10k_free_q_vectors(interface);
197018283cadSAlexander Duyck 	fm10k_reset_msix_capability(interface);
197118283cadSAlexander Duyck }
1972