1 // SPDX-License-Identifier: GPL-2.0+
2 // Copyright (c) 2016-2017 Hisilicon Limited.
3 
4 #include <linux/etherdevice.h>
5 #include <linux/iopoll.h>
6 #include <net/rtnetlink.h>
7 #include "hclgevf_cmd.h"
8 #include "hclgevf_main.h"
9 #include "hclge_mbx.h"
10 #include "hnae3.h"
11 
12 #define HCLGEVF_NAME	"hclgevf"
13 
14 #define HCLGEVF_RESET_MAX_FAIL_CNT	5
15 
16 static int hclgevf_reset_hdev(struct hclgevf_dev *hdev);
17 static struct hnae3_ae_algo ae_algovf;
18 
19 static const struct pci_device_id ae_algovf_pci_tbl[] = {
20 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_VF), 0},
21 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_DCB_PFC_VF), 0},
22 	/* required last entry */
23 	{0, }
24 };
25 
26 static const u8 hclgevf_hash_key[] = {
27 	0x6D, 0x5A, 0x56, 0xDA, 0x25, 0x5B, 0x0E, 0xC2,
28 	0x41, 0x67, 0x25, 0x3D, 0x43, 0xA3, 0x8F, 0xB0,
29 	0xD0, 0xCA, 0x2B, 0xCB, 0xAE, 0x7B, 0x30, 0xB4,
30 	0x77, 0xCB, 0x2D, 0xA3, 0x80, 0x30, 0xF2, 0x0C,
31 	0x6A, 0x42, 0xB7, 0x3B, 0xBE, 0xAC, 0x01, 0xFA
32 };
33 
34 MODULE_DEVICE_TABLE(pci, ae_algovf_pci_tbl);
35 
36 static const u32 cmdq_reg_addr_list[] = {HCLGEVF_CMDQ_TX_ADDR_L_REG,
37 					 HCLGEVF_CMDQ_TX_ADDR_H_REG,
38 					 HCLGEVF_CMDQ_TX_DEPTH_REG,
39 					 HCLGEVF_CMDQ_TX_TAIL_REG,
40 					 HCLGEVF_CMDQ_TX_HEAD_REG,
41 					 HCLGEVF_CMDQ_RX_ADDR_L_REG,
42 					 HCLGEVF_CMDQ_RX_ADDR_H_REG,
43 					 HCLGEVF_CMDQ_RX_DEPTH_REG,
44 					 HCLGEVF_CMDQ_RX_TAIL_REG,
45 					 HCLGEVF_CMDQ_RX_HEAD_REG,
46 					 HCLGEVF_VECTOR0_CMDQ_SRC_REG,
47 					 HCLGEVF_CMDQ_INTR_STS_REG,
48 					 HCLGEVF_CMDQ_INTR_EN_REG,
49 					 HCLGEVF_CMDQ_INTR_GEN_REG};
50 
51 static const u32 common_reg_addr_list[] = {HCLGEVF_MISC_VECTOR_REG_BASE,
52 					   HCLGEVF_RST_ING,
53 					   HCLGEVF_GRO_EN_REG};
54 
55 static const u32 ring_reg_addr_list[] = {HCLGEVF_RING_RX_ADDR_L_REG,
56 					 HCLGEVF_RING_RX_ADDR_H_REG,
57 					 HCLGEVF_RING_RX_BD_NUM_REG,
58 					 HCLGEVF_RING_RX_BD_LENGTH_REG,
59 					 HCLGEVF_RING_RX_MERGE_EN_REG,
60 					 HCLGEVF_RING_RX_TAIL_REG,
61 					 HCLGEVF_RING_RX_HEAD_REG,
62 					 HCLGEVF_RING_RX_FBD_NUM_REG,
63 					 HCLGEVF_RING_RX_OFFSET_REG,
64 					 HCLGEVF_RING_RX_FBD_OFFSET_REG,
65 					 HCLGEVF_RING_RX_STASH_REG,
66 					 HCLGEVF_RING_RX_BD_ERR_REG,
67 					 HCLGEVF_RING_TX_ADDR_L_REG,
68 					 HCLGEVF_RING_TX_ADDR_H_REG,
69 					 HCLGEVF_RING_TX_BD_NUM_REG,
70 					 HCLGEVF_RING_TX_PRIORITY_REG,
71 					 HCLGEVF_RING_TX_TC_REG,
72 					 HCLGEVF_RING_TX_MERGE_EN_REG,
73 					 HCLGEVF_RING_TX_TAIL_REG,
74 					 HCLGEVF_RING_TX_HEAD_REG,
75 					 HCLGEVF_RING_TX_FBD_NUM_REG,
76 					 HCLGEVF_RING_TX_OFFSET_REG,
77 					 HCLGEVF_RING_TX_EBD_NUM_REG,
78 					 HCLGEVF_RING_TX_EBD_OFFSET_REG,
79 					 HCLGEVF_RING_TX_BD_ERR_REG,
80 					 HCLGEVF_RING_EN_REG};
81 
82 static const u32 tqp_intr_reg_addr_list[] = {HCLGEVF_TQP_INTR_CTRL_REG,
83 					     HCLGEVF_TQP_INTR_GL0_REG,
84 					     HCLGEVF_TQP_INTR_GL1_REG,
85 					     HCLGEVF_TQP_INTR_GL2_REG,
86 					     HCLGEVF_TQP_INTR_RL_REG};
87 
88 static struct hclgevf_dev *hclgevf_ae_get_hdev(struct hnae3_handle *handle)
89 {
90 	if (!handle->client)
91 		return container_of(handle, struct hclgevf_dev, nic);
92 	else if (handle->client->type == HNAE3_CLIENT_ROCE)
93 		return container_of(handle, struct hclgevf_dev, roce);
94 	else
95 		return container_of(handle, struct hclgevf_dev, nic);
96 }
97 
98 static int hclgevf_tqps_update_stats(struct hnae3_handle *handle)
99 {
100 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
101 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
102 	struct hclgevf_desc desc;
103 	struct hclgevf_tqp *tqp;
104 	int status;
105 	int i;
106 
107 	for (i = 0; i < kinfo->num_tqps; i++) {
108 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
109 		hclgevf_cmd_setup_basic_desc(&desc,
110 					     HCLGEVF_OPC_QUERY_RX_STATUS,
111 					     true);
112 
113 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
114 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
115 		if (status) {
116 			dev_err(&hdev->pdev->dev,
117 				"Query tqp stat fail, status = %d,queue = %d\n",
118 				status,	i);
119 			return status;
120 		}
121 		tqp->tqp_stats.rcb_rx_ring_pktnum_rcd +=
122 			le32_to_cpu(desc.data[1]);
123 
124 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_TX_STATUS,
125 					     true);
126 
127 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
128 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
129 		if (status) {
130 			dev_err(&hdev->pdev->dev,
131 				"Query tqp stat fail, status = %d,queue = %d\n",
132 				status, i);
133 			return status;
134 		}
135 		tqp->tqp_stats.rcb_tx_ring_pktnum_rcd +=
136 			le32_to_cpu(desc.data[1]);
137 	}
138 
139 	return 0;
140 }
141 
142 static u64 *hclgevf_tqps_get_stats(struct hnae3_handle *handle, u64 *data)
143 {
144 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
145 	struct hclgevf_tqp *tqp;
146 	u64 *buff = data;
147 	int i;
148 
149 	for (i = 0; i < kinfo->num_tqps; i++) {
150 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
151 		*buff++ = tqp->tqp_stats.rcb_tx_ring_pktnum_rcd;
152 	}
153 	for (i = 0; i < kinfo->num_tqps; i++) {
154 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
155 		*buff++ = tqp->tqp_stats.rcb_rx_ring_pktnum_rcd;
156 	}
157 
158 	return buff;
159 }
160 
161 static int hclgevf_tqps_get_sset_count(struct hnae3_handle *handle, int strset)
162 {
163 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
164 
165 	return kinfo->num_tqps * 2;
166 }
167 
168 static u8 *hclgevf_tqps_get_strings(struct hnae3_handle *handle, u8 *data)
169 {
170 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
171 	u8 *buff = data;
172 	int i = 0;
173 
174 	for (i = 0; i < kinfo->num_tqps; i++) {
175 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
176 						       struct hclgevf_tqp, q);
177 		snprintf(buff, ETH_GSTRING_LEN, "txq%d_pktnum_rcd",
178 			 tqp->index);
179 		buff += ETH_GSTRING_LEN;
180 	}
181 
182 	for (i = 0; i < kinfo->num_tqps; i++) {
183 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
184 						       struct hclgevf_tqp, q);
185 		snprintf(buff, ETH_GSTRING_LEN, "rxq%d_pktnum_rcd",
186 			 tqp->index);
187 		buff += ETH_GSTRING_LEN;
188 	}
189 
190 	return buff;
191 }
192 
193 static void hclgevf_update_stats(struct hnae3_handle *handle,
194 				 struct net_device_stats *net_stats)
195 {
196 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
197 	int status;
198 
199 	status = hclgevf_tqps_update_stats(handle);
200 	if (status)
201 		dev_err(&hdev->pdev->dev,
202 			"VF update of TQPS stats fail, status = %d.\n",
203 			status);
204 }
205 
206 static int hclgevf_get_sset_count(struct hnae3_handle *handle, int strset)
207 {
208 	if (strset == ETH_SS_TEST)
209 		return -EOPNOTSUPP;
210 	else if (strset == ETH_SS_STATS)
211 		return hclgevf_tqps_get_sset_count(handle, strset);
212 
213 	return 0;
214 }
215 
216 static void hclgevf_get_strings(struct hnae3_handle *handle, u32 strset,
217 				u8 *data)
218 {
219 	u8 *p = (char *)data;
220 
221 	if (strset == ETH_SS_STATS)
222 		p = hclgevf_tqps_get_strings(handle, p);
223 }
224 
225 static void hclgevf_get_stats(struct hnae3_handle *handle, u64 *data)
226 {
227 	hclgevf_tqps_get_stats(handle, data);
228 }
229 
230 static int hclgevf_get_tc_info(struct hclgevf_dev *hdev)
231 {
232 	u8 resp_msg;
233 	int status;
234 
235 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_TCINFO, 0, NULL, 0,
236 				      true, &resp_msg, sizeof(resp_msg));
237 	if (status) {
238 		dev_err(&hdev->pdev->dev,
239 			"VF request to get TC info from PF failed %d",
240 			status);
241 		return status;
242 	}
243 
244 	hdev->hw_tc_map = resp_msg;
245 
246 	return 0;
247 }
248 
249 static int hclgevf_get_port_base_vlan_filter_state(struct hclgevf_dev *hdev)
250 {
251 	struct hnae3_handle *nic = &hdev->nic;
252 	u8 resp_msg;
253 	int ret;
254 
255 	ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_VLAN,
256 				   HCLGE_MBX_GET_PORT_BASE_VLAN_STATE,
257 				   NULL, 0, true, &resp_msg, sizeof(u8));
258 	if (ret) {
259 		dev_err(&hdev->pdev->dev,
260 			"VF request to get port based vlan state failed %d",
261 			ret);
262 		return ret;
263 	}
264 
265 	nic->port_base_vlan_state = resp_msg;
266 
267 	return 0;
268 }
269 
270 static int hclgevf_get_queue_info(struct hclgevf_dev *hdev)
271 {
272 #define HCLGEVF_TQPS_RSS_INFO_LEN	6
273 	u8 resp_msg[HCLGEVF_TQPS_RSS_INFO_LEN];
274 	int status;
275 
276 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_QINFO, 0, NULL, 0,
277 				      true, resp_msg,
278 				      HCLGEVF_TQPS_RSS_INFO_LEN);
279 	if (status) {
280 		dev_err(&hdev->pdev->dev,
281 			"VF request to get tqp info from PF failed %d",
282 			status);
283 		return status;
284 	}
285 
286 	memcpy(&hdev->num_tqps, &resp_msg[0], sizeof(u16));
287 	memcpy(&hdev->rss_size_max, &resp_msg[2], sizeof(u16));
288 	memcpy(&hdev->rx_buf_len, &resp_msg[4], sizeof(u16));
289 
290 	return 0;
291 }
292 
293 static int hclgevf_get_queue_depth(struct hclgevf_dev *hdev)
294 {
295 #define HCLGEVF_TQPS_DEPTH_INFO_LEN	4
296 	u8 resp_msg[HCLGEVF_TQPS_DEPTH_INFO_LEN];
297 	int ret;
298 
299 	ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_QDEPTH, 0, NULL, 0,
300 				   true, resp_msg,
301 				   HCLGEVF_TQPS_DEPTH_INFO_LEN);
302 	if (ret) {
303 		dev_err(&hdev->pdev->dev,
304 			"VF request to get tqp depth info from PF failed %d",
305 			ret);
306 		return ret;
307 	}
308 
309 	memcpy(&hdev->num_tx_desc, &resp_msg[0], sizeof(u16));
310 	memcpy(&hdev->num_rx_desc, &resp_msg[2], sizeof(u16));
311 
312 	return 0;
313 }
314 
315 static u16 hclgevf_get_qid_global(struct hnae3_handle *handle, u16 queue_id)
316 {
317 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
318 	u8 msg_data[2], resp_data[2];
319 	u16 qid_in_pf = 0;
320 	int ret;
321 
322 	memcpy(&msg_data[0], &queue_id, sizeof(queue_id));
323 
324 	ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_QID_IN_PF, 0, msg_data,
325 				   sizeof(msg_data), true, resp_data,
326 				   sizeof(resp_data));
327 	if (!ret)
328 		qid_in_pf = *(u16 *)resp_data;
329 
330 	return qid_in_pf;
331 }
332 
333 static int hclgevf_get_pf_media_type(struct hclgevf_dev *hdev)
334 {
335 	u8 resp_msg[2];
336 	int ret;
337 
338 	ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_MEDIA_TYPE, 0, NULL, 0,
339 				   true, resp_msg, sizeof(resp_msg));
340 	if (ret) {
341 		dev_err(&hdev->pdev->dev,
342 			"VF request to get the pf port media type failed %d",
343 			ret);
344 		return ret;
345 	}
346 
347 	hdev->hw.mac.media_type = resp_msg[0];
348 	hdev->hw.mac.module_type = resp_msg[1];
349 
350 	return 0;
351 }
352 
353 static int hclgevf_alloc_tqps(struct hclgevf_dev *hdev)
354 {
355 	struct hclgevf_tqp *tqp;
356 	int i;
357 
358 	hdev->htqp = devm_kcalloc(&hdev->pdev->dev, hdev->num_tqps,
359 				  sizeof(struct hclgevf_tqp), GFP_KERNEL);
360 	if (!hdev->htqp)
361 		return -ENOMEM;
362 
363 	tqp = hdev->htqp;
364 
365 	for (i = 0; i < hdev->num_tqps; i++) {
366 		tqp->dev = &hdev->pdev->dev;
367 		tqp->index = i;
368 
369 		tqp->q.ae_algo = &ae_algovf;
370 		tqp->q.buf_size = hdev->rx_buf_len;
371 		tqp->q.tx_desc_num = hdev->num_tx_desc;
372 		tqp->q.rx_desc_num = hdev->num_rx_desc;
373 		tqp->q.io_base = hdev->hw.io_base + HCLGEVF_TQP_REG_OFFSET +
374 			i * HCLGEVF_TQP_REG_SIZE;
375 
376 		tqp++;
377 	}
378 
379 	return 0;
380 }
381 
382 static int hclgevf_knic_setup(struct hclgevf_dev *hdev)
383 {
384 	struct hnae3_handle *nic = &hdev->nic;
385 	struct hnae3_knic_private_info *kinfo;
386 	u16 new_tqps = hdev->num_tqps;
387 	unsigned int i;
388 
389 	kinfo = &nic->kinfo;
390 	kinfo->num_tc = 0;
391 	kinfo->num_tx_desc = hdev->num_tx_desc;
392 	kinfo->num_rx_desc = hdev->num_rx_desc;
393 	kinfo->rx_buf_len = hdev->rx_buf_len;
394 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++)
395 		if (hdev->hw_tc_map & BIT(i))
396 			kinfo->num_tc++;
397 
398 	kinfo->rss_size
399 		= min_t(u16, hdev->rss_size_max, new_tqps / kinfo->num_tc);
400 	new_tqps = kinfo->rss_size * kinfo->num_tc;
401 	kinfo->num_tqps = min(new_tqps, hdev->num_tqps);
402 
403 	kinfo->tqp = devm_kcalloc(&hdev->pdev->dev, kinfo->num_tqps,
404 				  sizeof(struct hnae3_queue *), GFP_KERNEL);
405 	if (!kinfo->tqp)
406 		return -ENOMEM;
407 
408 	for (i = 0; i < kinfo->num_tqps; i++) {
409 		hdev->htqp[i].q.handle = &hdev->nic;
410 		hdev->htqp[i].q.tqp_index = i;
411 		kinfo->tqp[i] = &hdev->htqp[i].q;
412 	}
413 
414 	return 0;
415 }
416 
417 static void hclgevf_request_link_info(struct hclgevf_dev *hdev)
418 {
419 	int status;
420 	u8 resp_msg;
421 
422 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_LINK_STATUS, 0, NULL,
423 				      0, false, &resp_msg, sizeof(resp_msg));
424 	if (status)
425 		dev_err(&hdev->pdev->dev,
426 			"VF failed to fetch link status(%d) from PF", status);
427 }
428 
429 void hclgevf_update_link_status(struct hclgevf_dev *hdev, int link_state)
430 {
431 	struct hnae3_handle *rhandle = &hdev->roce;
432 	struct hnae3_handle *handle = &hdev->nic;
433 	struct hnae3_client *rclient;
434 	struct hnae3_client *client;
435 
436 	client = handle->client;
437 	rclient = hdev->roce_client;
438 
439 	link_state =
440 		test_bit(HCLGEVF_STATE_DOWN, &hdev->state) ? 0 : link_state;
441 
442 	if (link_state != hdev->hw.mac.link) {
443 		client->ops->link_status_change(handle, !!link_state);
444 		if (rclient && rclient->ops->link_status_change)
445 			rclient->ops->link_status_change(rhandle, !!link_state);
446 		hdev->hw.mac.link = link_state;
447 	}
448 }
449 
450 static void hclgevf_update_link_mode(struct hclgevf_dev *hdev)
451 {
452 #define HCLGEVF_ADVERTISING 0
453 #define HCLGEVF_SUPPORTED   1
454 	u8 send_msg;
455 	u8 resp_msg;
456 
457 	send_msg = HCLGEVF_ADVERTISING;
458 	hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_LINK_MODE, 0,
459 			     &send_msg, sizeof(send_msg), false,
460 			     &resp_msg, sizeof(resp_msg));
461 	send_msg = HCLGEVF_SUPPORTED;
462 	hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_LINK_MODE, 0,
463 			     &send_msg, sizeof(send_msg), false,
464 			     &resp_msg, sizeof(resp_msg));
465 }
466 
467 static int hclgevf_set_handle_info(struct hclgevf_dev *hdev)
468 {
469 	struct hnae3_handle *nic = &hdev->nic;
470 	int ret;
471 
472 	nic->ae_algo = &ae_algovf;
473 	nic->pdev = hdev->pdev;
474 	nic->numa_node_mask = hdev->numa_node_mask;
475 	nic->flags |= HNAE3_SUPPORT_VF;
476 
477 	ret = hclgevf_knic_setup(hdev);
478 	if (ret)
479 		dev_err(&hdev->pdev->dev, "VF knic setup failed %d\n",
480 			ret);
481 	return ret;
482 }
483 
484 static void hclgevf_free_vector(struct hclgevf_dev *hdev, int vector_id)
485 {
486 	if (hdev->vector_status[vector_id] == HCLGEVF_INVALID_VPORT) {
487 		dev_warn(&hdev->pdev->dev,
488 			 "vector(vector_id %d) has been freed.\n", vector_id);
489 		return;
490 	}
491 
492 	hdev->vector_status[vector_id] = HCLGEVF_INVALID_VPORT;
493 	hdev->num_msi_left += 1;
494 	hdev->num_msi_used -= 1;
495 }
496 
497 static int hclgevf_get_vector(struct hnae3_handle *handle, u16 vector_num,
498 			      struct hnae3_vector_info *vector_info)
499 {
500 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
501 	struct hnae3_vector_info *vector = vector_info;
502 	int alloc = 0;
503 	int i, j;
504 
505 	vector_num = min(hdev->num_msi_left, vector_num);
506 
507 	for (j = 0; j < vector_num; j++) {
508 		for (i = HCLGEVF_MISC_VECTOR_NUM + 1; i < hdev->num_msi; i++) {
509 			if (hdev->vector_status[i] == HCLGEVF_INVALID_VPORT) {
510 				vector->vector = pci_irq_vector(hdev->pdev, i);
511 				vector->io_addr = hdev->hw.io_base +
512 					HCLGEVF_VECTOR_REG_BASE +
513 					(i - 1) * HCLGEVF_VECTOR_REG_OFFSET;
514 				hdev->vector_status[i] = 0;
515 				hdev->vector_irq[i] = vector->vector;
516 
517 				vector++;
518 				alloc++;
519 
520 				break;
521 			}
522 		}
523 	}
524 	hdev->num_msi_left -= alloc;
525 	hdev->num_msi_used += alloc;
526 
527 	return alloc;
528 }
529 
530 static int hclgevf_get_vector_index(struct hclgevf_dev *hdev, int vector)
531 {
532 	int i;
533 
534 	for (i = 0; i < hdev->num_msi; i++)
535 		if (vector == hdev->vector_irq[i])
536 			return i;
537 
538 	return -EINVAL;
539 }
540 
541 static int hclgevf_set_rss_algo_key(struct hclgevf_dev *hdev,
542 				    const u8 hfunc, const u8 *key)
543 {
544 	struct hclgevf_rss_config_cmd *req;
545 	unsigned int key_offset = 0;
546 	struct hclgevf_desc desc;
547 	int key_counts;
548 	int key_size;
549 	int ret;
550 
551 	key_counts = HCLGEVF_RSS_KEY_SIZE;
552 	req = (struct hclgevf_rss_config_cmd *)desc.data;
553 
554 	while (key_counts) {
555 		hclgevf_cmd_setup_basic_desc(&desc,
556 					     HCLGEVF_OPC_RSS_GENERIC_CONFIG,
557 					     false);
558 
559 		req->hash_config |= (hfunc & HCLGEVF_RSS_HASH_ALGO_MASK);
560 		req->hash_config |=
561 			(key_offset << HCLGEVF_RSS_HASH_KEY_OFFSET_B);
562 
563 		key_size = min(HCLGEVF_RSS_HASH_KEY_NUM, key_counts);
564 		memcpy(req->hash_key,
565 		       key + key_offset * HCLGEVF_RSS_HASH_KEY_NUM, key_size);
566 
567 		key_counts -= key_size;
568 		key_offset++;
569 		ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
570 		if (ret) {
571 			dev_err(&hdev->pdev->dev,
572 				"Configure RSS config fail, status = %d\n",
573 				ret);
574 			return ret;
575 		}
576 	}
577 
578 	return 0;
579 }
580 
581 static u32 hclgevf_get_rss_key_size(struct hnae3_handle *handle)
582 {
583 	return HCLGEVF_RSS_KEY_SIZE;
584 }
585 
586 static u32 hclgevf_get_rss_indir_size(struct hnae3_handle *handle)
587 {
588 	return HCLGEVF_RSS_IND_TBL_SIZE;
589 }
590 
591 static int hclgevf_set_rss_indir_table(struct hclgevf_dev *hdev)
592 {
593 	const u8 *indir = hdev->rss_cfg.rss_indirection_tbl;
594 	struct hclgevf_rss_indirection_table_cmd *req;
595 	struct hclgevf_desc desc;
596 	int status;
597 	int i, j;
598 
599 	req = (struct hclgevf_rss_indirection_table_cmd *)desc.data;
600 
601 	for (i = 0; i < HCLGEVF_RSS_CFG_TBL_NUM; i++) {
602 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INDIR_TABLE,
603 					     false);
604 		req->start_table_index = i * HCLGEVF_RSS_CFG_TBL_SIZE;
605 		req->rss_set_bitmap = HCLGEVF_RSS_SET_BITMAP_MSK;
606 		for (j = 0; j < HCLGEVF_RSS_CFG_TBL_SIZE; j++)
607 			req->rss_result[j] =
608 				indir[i * HCLGEVF_RSS_CFG_TBL_SIZE + j];
609 
610 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
611 		if (status) {
612 			dev_err(&hdev->pdev->dev,
613 				"VF failed(=%d) to set RSS indirection table\n",
614 				status);
615 			return status;
616 		}
617 	}
618 
619 	return 0;
620 }
621 
622 static int hclgevf_set_rss_tc_mode(struct hclgevf_dev *hdev,  u16 rss_size)
623 {
624 	struct hclgevf_rss_tc_mode_cmd *req;
625 	u16 tc_offset[HCLGEVF_MAX_TC_NUM];
626 	u16 tc_valid[HCLGEVF_MAX_TC_NUM];
627 	u16 tc_size[HCLGEVF_MAX_TC_NUM];
628 	struct hclgevf_desc desc;
629 	u16 roundup_size;
630 	int status;
631 	unsigned int i;
632 
633 	req = (struct hclgevf_rss_tc_mode_cmd *)desc.data;
634 
635 	roundup_size = roundup_pow_of_two(rss_size);
636 	roundup_size = ilog2(roundup_size);
637 
638 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
639 		tc_valid[i] = !!(hdev->hw_tc_map & BIT(i));
640 		tc_size[i] = roundup_size;
641 		tc_offset[i] = rss_size * i;
642 	}
643 
644 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_TC_MODE, false);
645 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
646 		hnae3_set_bit(req->rss_tc_mode[i], HCLGEVF_RSS_TC_VALID_B,
647 			      (tc_valid[i] & 0x1));
648 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_SIZE_M,
649 				HCLGEVF_RSS_TC_SIZE_S, tc_size[i]);
650 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_OFFSET_M,
651 				HCLGEVF_RSS_TC_OFFSET_S, tc_offset[i]);
652 	}
653 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
654 	if (status)
655 		dev_err(&hdev->pdev->dev,
656 			"VF failed(=%d) to set rss tc mode\n", status);
657 
658 	return status;
659 }
660 
661 /* for revision 0x20, vf shared the same rss config with pf */
662 static int hclgevf_get_rss_hash_key(struct hclgevf_dev *hdev)
663 {
664 #define HCLGEVF_RSS_MBX_RESP_LEN	8
665 
666 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
667 	u8 resp_msg[HCLGEVF_RSS_MBX_RESP_LEN];
668 	u16 msg_num, hash_key_index;
669 	u8 index;
670 	int ret;
671 
672 	msg_num = (HCLGEVF_RSS_KEY_SIZE + HCLGEVF_RSS_MBX_RESP_LEN - 1) /
673 			HCLGEVF_RSS_MBX_RESP_LEN;
674 	for (index = 0; index < msg_num; index++) {
675 		ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_RSS_KEY, 0,
676 					   &index, sizeof(index),
677 					   true, resp_msg,
678 					   HCLGEVF_RSS_MBX_RESP_LEN);
679 		if (ret) {
680 			dev_err(&hdev->pdev->dev,
681 				"VF get rss hash key from PF failed, ret=%d",
682 				ret);
683 			return ret;
684 		}
685 
686 		hash_key_index = HCLGEVF_RSS_MBX_RESP_LEN * index;
687 		if (index == msg_num - 1)
688 			memcpy(&rss_cfg->rss_hash_key[hash_key_index],
689 			       &resp_msg[0],
690 			       HCLGEVF_RSS_KEY_SIZE - hash_key_index);
691 		else
692 			memcpy(&rss_cfg->rss_hash_key[hash_key_index],
693 			       &resp_msg[0], HCLGEVF_RSS_MBX_RESP_LEN);
694 	}
695 
696 	return 0;
697 }
698 
699 static int hclgevf_get_rss(struct hnae3_handle *handle, u32 *indir, u8 *key,
700 			   u8 *hfunc)
701 {
702 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
703 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
704 	int i, ret;
705 
706 	if (handle->pdev->revision >= 0x21) {
707 		/* Get hash algorithm */
708 		if (hfunc) {
709 			switch (rss_cfg->hash_algo) {
710 			case HCLGEVF_RSS_HASH_ALGO_TOEPLITZ:
711 				*hfunc = ETH_RSS_HASH_TOP;
712 				break;
713 			case HCLGEVF_RSS_HASH_ALGO_SIMPLE:
714 				*hfunc = ETH_RSS_HASH_XOR;
715 				break;
716 			default:
717 				*hfunc = ETH_RSS_HASH_UNKNOWN;
718 				break;
719 			}
720 		}
721 
722 		/* Get the RSS Key required by the user */
723 		if (key)
724 			memcpy(key, rss_cfg->rss_hash_key,
725 			       HCLGEVF_RSS_KEY_SIZE);
726 	} else {
727 		if (hfunc)
728 			*hfunc = ETH_RSS_HASH_TOP;
729 		if (key) {
730 			ret = hclgevf_get_rss_hash_key(hdev);
731 			if (ret)
732 				return ret;
733 			memcpy(key, rss_cfg->rss_hash_key,
734 			       HCLGEVF_RSS_KEY_SIZE);
735 		}
736 	}
737 
738 	if (indir)
739 		for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
740 			indir[i] = rss_cfg->rss_indirection_tbl[i];
741 
742 	return 0;
743 }
744 
745 static int hclgevf_set_rss(struct hnae3_handle *handle, const u32 *indir,
746 			   const  u8 *key, const  u8 hfunc)
747 {
748 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
749 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
750 	int ret, i;
751 
752 	if (handle->pdev->revision >= 0x21) {
753 		/* Set the RSS Hash Key if specififed by the user */
754 		if (key) {
755 			switch (hfunc) {
756 			case ETH_RSS_HASH_TOP:
757 				rss_cfg->hash_algo =
758 					HCLGEVF_RSS_HASH_ALGO_TOEPLITZ;
759 				break;
760 			case ETH_RSS_HASH_XOR:
761 				rss_cfg->hash_algo =
762 					HCLGEVF_RSS_HASH_ALGO_SIMPLE;
763 				break;
764 			case ETH_RSS_HASH_NO_CHANGE:
765 				break;
766 			default:
767 				return -EINVAL;
768 			}
769 
770 			ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
771 						       key);
772 			if (ret)
773 				return ret;
774 
775 			/* Update the shadow RSS key with user specified qids */
776 			memcpy(rss_cfg->rss_hash_key, key,
777 			       HCLGEVF_RSS_KEY_SIZE);
778 		}
779 	}
780 
781 	/* update the shadow RSS table with user specified qids */
782 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
783 		rss_cfg->rss_indirection_tbl[i] = indir[i];
784 
785 	/* update the hardware */
786 	return hclgevf_set_rss_indir_table(hdev);
787 }
788 
789 static u8 hclgevf_get_rss_hash_bits(struct ethtool_rxnfc *nfc)
790 {
791 	u8 hash_sets = nfc->data & RXH_L4_B_0_1 ? HCLGEVF_S_PORT_BIT : 0;
792 
793 	if (nfc->data & RXH_L4_B_2_3)
794 		hash_sets |= HCLGEVF_D_PORT_BIT;
795 	else
796 		hash_sets &= ~HCLGEVF_D_PORT_BIT;
797 
798 	if (nfc->data & RXH_IP_SRC)
799 		hash_sets |= HCLGEVF_S_IP_BIT;
800 	else
801 		hash_sets &= ~HCLGEVF_S_IP_BIT;
802 
803 	if (nfc->data & RXH_IP_DST)
804 		hash_sets |= HCLGEVF_D_IP_BIT;
805 	else
806 		hash_sets &= ~HCLGEVF_D_IP_BIT;
807 
808 	if (nfc->flow_type == SCTP_V4_FLOW || nfc->flow_type == SCTP_V6_FLOW)
809 		hash_sets |= HCLGEVF_V_TAG_BIT;
810 
811 	return hash_sets;
812 }
813 
814 static int hclgevf_set_rss_tuple(struct hnae3_handle *handle,
815 				 struct ethtool_rxnfc *nfc)
816 {
817 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
818 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
819 	struct hclgevf_rss_input_tuple_cmd *req;
820 	struct hclgevf_desc desc;
821 	u8 tuple_sets;
822 	int ret;
823 
824 	if (handle->pdev->revision == 0x20)
825 		return -EOPNOTSUPP;
826 
827 	if (nfc->data &
828 	    ~(RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 | RXH_L4_B_2_3))
829 		return -EINVAL;
830 
831 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
832 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
833 
834 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
835 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
836 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
837 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
838 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
839 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
840 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
841 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
842 
843 	tuple_sets = hclgevf_get_rss_hash_bits(nfc);
844 	switch (nfc->flow_type) {
845 	case TCP_V4_FLOW:
846 		req->ipv4_tcp_en = tuple_sets;
847 		break;
848 	case TCP_V6_FLOW:
849 		req->ipv6_tcp_en = tuple_sets;
850 		break;
851 	case UDP_V4_FLOW:
852 		req->ipv4_udp_en = tuple_sets;
853 		break;
854 	case UDP_V6_FLOW:
855 		req->ipv6_udp_en = tuple_sets;
856 		break;
857 	case SCTP_V4_FLOW:
858 		req->ipv4_sctp_en = tuple_sets;
859 		break;
860 	case SCTP_V6_FLOW:
861 		if ((nfc->data & RXH_L4_B_0_1) ||
862 		    (nfc->data & RXH_L4_B_2_3))
863 			return -EINVAL;
864 
865 		req->ipv6_sctp_en = tuple_sets;
866 		break;
867 	case IPV4_FLOW:
868 		req->ipv4_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
869 		break;
870 	case IPV6_FLOW:
871 		req->ipv6_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
872 		break;
873 	default:
874 		return -EINVAL;
875 	}
876 
877 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
878 	if (ret) {
879 		dev_err(&hdev->pdev->dev,
880 			"Set rss tuple fail, status = %d\n", ret);
881 		return ret;
882 	}
883 
884 	rss_cfg->rss_tuple_sets.ipv4_tcp_en = req->ipv4_tcp_en;
885 	rss_cfg->rss_tuple_sets.ipv4_udp_en = req->ipv4_udp_en;
886 	rss_cfg->rss_tuple_sets.ipv4_sctp_en = req->ipv4_sctp_en;
887 	rss_cfg->rss_tuple_sets.ipv4_fragment_en = req->ipv4_fragment_en;
888 	rss_cfg->rss_tuple_sets.ipv6_tcp_en = req->ipv6_tcp_en;
889 	rss_cfg->rss_tuple_sets.ipv6_udp_en = req->ipv6_udp_en;
890 	rss_cfg->rss_tuple_sets.ipv6_sctp_en = req->ipv6_sctp_en;
891 	rss_cfg->rss_tuple_sets.ipv6_fragment_en = req->ipv6_fragment_en;
892 	return 0;
893 }
894 
895 static int hclgevf_get_rss_tuple(struct hnae3_handle *handle,
896 				 struct ethtool_rxnfc *nfc)
897 {
898 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
899 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
900 	u8 tuple_sets;
901 
902 	if (handle->pdev->revision == 0x20)
903 		return -EOPNOTSUPP;
904 
905 	nfc->data = 0;
906 
907 	switch (nfc->flow_type) {
908 	case TCP_V4_FLOW:
909 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
910 		break;
911 	case UDP_V4_FLOW:
912 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_udp_en;
913 		break;
914 	case TCP_V6_FLOW:
915 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
916 		break;
917 	case UDP_V6_FLOW:
918 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_udp_en;
919 		break;
920 	case SCTP_V4_FLOW:
921 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
922 		break;
923 	case SCTP_V6_FLOW:
924 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
925 		break;
926 	case IPV4_FLOW:
927 	case IPV6_FLOW:
928 		tuple_sets = HCLGEVF_S_IP_BIT | HCLGEVF_D_IP_BIT;
929 		break;
930 	default:
931 		return -EINVAL;
932 	}
933 
934 	if (!tuple_sets)
935 		return 0;
936 
937 	if (tuple_sets & HCLGEVF_D_PORT_BIT)
938 		nfc->data |= RXH_L4_B_2_3;
939 	if (tuple_sets & HCLGEVF_S_PORT_BIT)
940 		nfc->data |= RXH_L4_B_0_1;
941 	if (tuple_sets & HCLGEVF_D_IP_BIT)
942 		nfc->data |= RXH_IP_DST;
943 	if (tuple_sets & HCLGEVF_S_IP_BIT)
944 		nfc->data |= RXH_IP_SRC;
945 
946 	return 0;
947 }
948 
949 static int hclgevf_set_rss_input_tuple(struct hclgevf_dev *hdev,
950 				       struct hclgevf_rss_cfg *rss_cfg)
951 {
952 	struct hclgevf_rss_input_tuple_cmd *req;
953 	struct hclgevf_desc desc;
954 	int ret;
955 
956 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
957 
958 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
959 
960 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
961 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
962 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
963 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
964 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
965 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
966 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
967 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
968 
969 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
970 	if (ret)
971 		dev_err(&hdev->pdev->dev,
972 			"Configure rss input fail, status = %d\n", ret);
973 	return ret;
974 }
975 
976 static int hclgevf_get_tc_size(struct hnae3_handle *handle)
977 {
978 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
979 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
980 
981 	return rss_cfg->rss_size;
982 }
983 
984 static int hclgevf_bind_ring_to_vector(struct hnae3_handle *handle, bool en,
985 				       int vector_id,
986 				       struct hnae3_ring_chain_node *ring_chain)
987 {
988 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
989 	struct hnae3_ring_chain_node *node;
990 	struct hclge_mbx_vf_to_pf_cmd *req;
991 	struct hclgevf_desc desc;
992 	int i = 0;
993 	int status;
994 	u8 type;
995 
996 	req = (struct hclge_mbx_vf_to_pf_cmd *)desc.data;
997 	type = en ? HCLGE_MBX_MAP_RING_TO_VECTOR :
998 		HCLGE_MBX_UNMAP_RING_TO_VECTOR;
999 
1000 	for (node = ring_chain; node; node = node->next) {
1001 		int idx_offset = HCLGE_MBX_RING_MAP_BASIC_MSG_NUM +
1002 					HCLGE_MBX_RING_NODE_VARIABLE_NUM * i;
1003 
1004 		if (i == 0) {
1005 			hclgevf_cmd_setup_basic_desc(&desc,
1006 						     HCLGEVF_OPC_MBX_VF_TO_PF,
1007 						     false);
1008 			req->msg[0] = type;
1009 			req->msg[1] = vector_id;
1010 		}
1011 
1012 		req->msg[idx_offset] =
1013 				hnae3_get_bit(node->flag, HNAE3_RING_TYPE_B);
1014 		req->msg[idx_offset + 1] = node->tqp_index;
1015 		req->msg[idx_offset + 2] = hnae3_get_field(node->int_gl_idx,
1016 							   HNAE3_RING_GL_IDX_M,
1017 							   HNAE3_RING_GL_IDX_S);
1018 
1019 		i++;
1020 		if ((i == (HCLGE_MBX_VF_MSG_DATA_NUM -
1021 		     HCLGE_MBX_RING_MAP_BASIC_MSG_NUM) /
1022 		     HCLGE_MBX_RING_NODE_VARIABLE_NUM) ||
1023 		    !node->next) {
1024 			req->msg[2] = i;
1025 
1026 			status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
1027 			if (status) {
1028 				dev_err(&hdev->pdev->dev,
1029 					"Map TQP fail, status is %d.\n",
1030 					status);
1031 				return status;
1032 			}
1033 			i = 0;
1034 			hclgevf_cmd_setup_basic_desc(&desc,
1035 						     HCLGEVF_OPC_MBX_VF_TO_PF,
1036 						     false);
1037 			req->msg[0] = type;
1038 			req->msg[1] = vector_id;
1039 		}
1040 	}
1041 
1042 	return 0;
1043 }
1044 
1045 static int hclgevf_map_ring_to_vector(struct hnae3_handle *handle, int vector,
1046 				      struct hnae3_ring_chain_node *ring_chain)
1047 {
1048 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1049 	int vector_id;
1050 
1051 	vector_id = hclgevf_get_vector_index(hdev, vector);
1052 	if (vector_id < 0) {
1053 		dev_err(&handle->pdev->dev,
1054 			"Get vector index fail. ret =%d\n", vector_id);
1055 		return vector_id;
1056 	}
1057 
1058 	return hclgevf_bind_ring_to_vector(handle, true, vector_id, ring_chain);
1059 }
1060 
1061 static int hclgevf_unmap_ring_from_vector(
1062 				struct hnae3_handle *handle,
1063 				int vector,
1064 				struct hnae3_ring_chain_node *ring_chain)
1065 {
1066 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1067 	int ret, vector_id;
1068 
1069 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state))
1070 		return 0;
1071 
1072 	vector_id = hclgevf_get_vector_index(hdev, vector);
1073 	if (vector_id < 0) {
1074 		dev_err(&handle->pdev->dev,
1075 			"Get vector index fail. ret =%d\n", vector_id);
1076 		return vector_id;
1077 	}
1078 
1079 	ret = hclgevf_bind_ring_to_vector(handle, false, vector_id, ring_chain);
1080 	if (ret)
1081 		dev_err(&handle->pdev->dev,
1082 			"Unmap ring from vector fail. vector=%d, ret =%d\n",
1083 			vector_id,
1084 			ret);
1085 
1086 	return ret;
1087 }
1088 
1089 static int hclgevf_put_vector(struct hnae3_handle *handle, int vector)
1090 {
1091 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1092 	int vector_id;
1093 
1094 	vector_id = hclgevf_get_vector_index(hdev, vector);
1095 	if (vector_id < 0) {
1096 		dev_err(&handle->pdev->dev,
1097 			"hclgevf_put_vector get vector index fail. ret =%d\n",
1098 			vector_id);
1099 		return vector_id;
1100 	}
1101 
1102 	hclgevf_free_vector(hdev, vector_id);
1103 
1104 	return 0;
1105 }
1106 
1107 static int hclgevf_cmd_set_promisc_mode(struct hclgevf_dev *hdev,
1108 					bool en_bc_pmc)
1109 {
1110 	struct hclge_mbx_vf_to_pf_cmd *req;
1111 	struct hclgevf_desc desc;
1112 	int ret;
1113 
1114 	req = (struct hclge_mbx_vf_to_pf_cmd *)desc.data;
1115 
1116 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_MBX_VF_TO_PF, false);
1117 	req->msg[0] = HCLGE_MBX_SET_PROMISC_MODE;
1118 	req->msg[1] = en_bc_pmc ? 1 : 0;
1119 
1120 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
1121 	if (ret)
1122 		dev_err(&hdev->pdev->dev,
1123 			"Set promisc mode fail, status is %d.\n", ret);
1124 
1125 	return ret;
1126 }
1127 
1128 static int hclgevf_set_promisc_mode(struct hclgevf_dev *hdev, bool en_bc_pmc)
1129 {
1130 	return hclgevf_cmd_set_promisc_mode(hdev, en_bc_pmc);
1131 }
1132 
1133 static int hclgevf_tqp_enable(struct hclgevf_dev *hdev, unsigned int tqp_id,
1134 			      int stream_id, bool enable)
1135 {
1136 	struct hclgevf_cfg_com_tqp_queue_cmd *req;
1137 	struct hclgevf_desc desc;
1138 	int status;
1139 
1140 	req = (struct hclgevf_cfg_com_tqp_queue_cmd *)desc.data;
1141 
1142 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_CFG_COM_TQP_QUEUE,
1143 				     false);
1144 	req->tqp_id = cpu_to_le16(tqp_id & HCLGEVF_RING_ID_MASK);
1145 	req->stream_id = cpu_to_le16(stream_id);
1146 	if (enable)
1147 		req->enable |= 1U << HCLGEVF_TQP_ENABLE_B;
1148 
1149 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
1150 	if (status)
1151 		dev_err(&hdev->pdev->dev,
1152 			"TQP enable fail, status =%d.\n", status);
1153 
1154 	return status;
1155 }
1156 
1157 static void hclgevf_reset_tqp_stats(struct hnae3_handle *handle)
1158 {
1159 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
1160 	struct hclgevf_tqp *tqp;
1161 	int i;
1162 
1163 	for (i = 0; i < kinfo->num_tqps; i++) {
1164 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
1165 		memset(&tqp->tqp_stats, 0, sizeof(tqp->tqp_stats));
1166 	}
1167 }
1168 
1169 static void hclgevf_get_mac_addr(struct hnae3_handle *handle, u8 *p)
1170 {
1171 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1172 
1173 	ether_addr_copy(p, hdev->hw.mac.mac_addr);
1174 }
1175 
1176 static int hclgevf_set_mac_addr(struct hnae3_handle *handle, void *p,
1177 				bool is_first)
1178 {
1179 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1180 	u8 *old_mac_addr = (u8 *)hdev->hw.mac.mac_addr;
1181 	u8 *new_mac_addr = (u8 *)p;
1182 	u8 msg_data[ETH_ALEN * 2];
1183 	u16 subcode;
1184 	int status;
1185 
1186 	ether_addr_copy(msg_data, new_mac_addr);
1187 	ether_addr_copy(&msg_data[ETH_ALEN], old_mac_addr);
1188 
1189 	subcode = is_first ? HCLGE_MBX_MAC_VLAN_UC_ADD :
1190 			HCLGE_MBX_MAC_VLAN_UC_MODIFY;
1191 
1192 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_UNICAST,
1193 				      subcode, msg_data, sizeof(msg_data),
1194 				      true, NULL, 0);
1195 	if (!status)
1196 		ether_addr_copy(hdev->hw.mac.mac_addr, new_mac_addr);
1197 
1198 	return status;
1199 }
1200 
1201 static int hclgevf_add_uc_addr(struct hnae3_handle *handle,
1202 			       const unsigned char *addr)
1203 {
1204 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1205 
1206 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_UNICAST,
1207 				    HCLGE_MBX_MAC_VLAN_UC_ADD,
1208 				    addr, ETH_ALEN, false, NULL, 0);
1209 }
1210 
1211 static int hclgevf_rm_uc_addr(struct hnae3_handle *handle,
1212 			      const unsigned char *addr)
1213 {
1214 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1215 
1216 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_UNICAST,
1217 				    HCLGE_MBX_MAC_VLAN_UC_REMOVE,
1218 				    addr, ETH_ALEN, false, NULL, 0);
1219 }
1220 
1221 static int hclgevf_add_mc_addr(struct hnae3_handle *handle,
1222 			       const unsigned char *addr)
1223 {
1224 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1225 
1226 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_MULTICAST,
1227 				    HCLGE_MBX_MAC_VLAN_MC_ADD,
1228 				    addr, ETH_ALEN, false, NULL, 0);
1229 }
1230 
1231 static int hclgevf_rm_mc_addr(struct hnae3_handle *handle,
1232 			      const unsigned char *addr)
1233 {
1234 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1235 
1236 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_MULTICAST,
1237 				    HCLGE_MBX_MAC_VLAN_MC_REMOVE,
1238 				    addr, ETH_ALEN, false, NULL, 0);
1239 }
1240 
1241 static int hclgevf_set_vlan_filter(struct hnae3_handle *handle,
1242 				   __be16 proto, u16 vlan_id,
1243 				   bool is_kill)
1244 {
1245 #define HCLGEVF_VLAN_MBX_MSG_LEN 5
1246 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1247 	u8 msg_data[HCLGEVF_VLAN_MBX_MSG_LEN];
1248 	int ret;
1249 
1250 	if (vlan_id > HCLGEVF_MAX_VLAN_ID)
1251 		return -EINVAL;
1252 
1253 	if (proto != htons(ETH_P_8021Q))
1254 		return -EPROTONOSUPPORT;
1255 
1256 	/* When device is resetting, firmware is unable to handle
1257 	 * mailbox. Just record the vlan id, and remove it after
1258 	 * reset finished.
1259 	 */
1260 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state) && is_kill) {
1261 		set_bit(vlan_id, hdev->vlan_del_fail_bmap);
1262 		return -EBUSY;
1263 	}
1264 
1265 	msg_data[0] = is_kill;
1266 	memcpy(&msg_data[1], &vlan_id, sizeof(vlan_id));
1267 	memcpy(&msg_data[3], &proto, sizeof(proto));
1268 	ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_VLAN,
1269 				   HCLGE_MBX_VLAN_FILTER, msg_data,
1270 				   HCLGEVF_VLAN_MBX_MSG_LEN, false, NULL, 0);
1271 
1272 	/* When remove hw vlan filter failed, record the vlan id,
1273 	 * and try to remove it from hw later, to be consistence
1274 	 * with stack.
1275 	 */
1276 	if (is_kill && ret)
1277 		set_bit(vlan_id, hdev->vlan_del_fail_bmap);
1278 
1279 	return ret;
1280 }
1281 
1282 static void hclgevf_sync_vlan_filter(struct hclgevf_dev *hdev)
1283 {
1284 #define HCLGEVF_MAX_SYNC_COUNT	60
1285 	struct hnae3_handle *handle = &hdev->nic;
1286 	int ret, sync_cnt = 0;
1287 	u16 vlan_id;
1288 
1289 	vlan_id = find_first_bit(hdev->vlan_del_fail_bmap, VLAN_N_VID);
1290 	while (vlan_id != VLAN_N_VID) {
1291 		ret = hclgevf_set_vlan_filter(handle, htons(ETH_P_8021Q),
1292 					      vlan_id, true);
1293 		if (ret)
1294 			return;
1295 
1296 		clear_bit(vlan_id, hdev->vlan_del_fail_bmap);
1297 		sync_cnt++;
1298 		if (sync_cnt >= HCLGEVF_MAX_SYNC_COUNT)
1299 			return;
1300 
1301 		vlan_id = find_first_bit(hdev->vlan_del_fail_bmap, VLAN_N_VID);
1302 	}
1303 }
1304 
1305 static int hclgevf_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable)
1306 {
1307 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1308 	u8 msg_data;
1309 
1310 	msg_data = enable ? 1 : 0;
1311 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_VLAN,
1312 				    HCLGE_MBX_VLAN_RX_OFF_CFG, &msg_data,
1313 				    1, false, NULL, 0);
1314 }
1315 
1316 static int hclgevf_reset_tqp(struct hnae3_handle *handle, u16 queue_id)
1317 {
1318 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1319 	u8 msg_data[2];
1320 	int ret;
1321 
1322 	memcpy(msg_data, &queue_id, sizeof(queue_id));
1323 
1324 	/* disable vf queue before send queue reset msg to PF */
1325 	ret = hclgevf_tqp_enable(hdev, queue_id, 0, false);
1326 	if (ret)
1327 		return ret;
1328 
1329 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_QUEUE_RESET, 0, msg_data,
1330 				    sizeof(msg_data), true, NULL, 0);
1331 }
1332 
1333 static int hclgevf_set_mtu(struct hnae3_handle *handle, int new_mtu)
1334 {
1335 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1336 
1337 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_MTU, 0, (u8 *)&new_mtu,
1338 				    sizeof(new_mtu), true, NULL, 0);
1339 }
1340 
1341 static int hclgevf_notify_client(struct hclgevf_dev *hdev,
1342 				 enum hnae3_reset_notify_type type)
1343 {
1344 	struct hnae3_client *client = hdev->nic_client;
1345 	struct hnae3_handle *handle = &hdev->nic;
1346 	int ret;
1347 
1348 	if (!test_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state) ||
1349 	    !client)
1350 		return 0;
1351 
1352 	if (!client->ops->reset_notify)
1353 		return -EOPNOTSUPP;
1354 
1355 	ret = client->ops->reset_notify(handle, type);
1356 	if (ret)
1357 		dev_err(&hdev->pdev->dev, "notify nic client failed %d(%d)\n",
1358 			type, ret);
1359 
1360 	return ret;
1361 }
1362 
1363 static void hclgevf_flr_done(struct hnae3_ae_dev *ae_dev)
1364 {
1365 	struct hclgevf_dev *hdev = ae_dev->priv;
1366 
1367 	set_bit(HNAE3_FLR_DONE, &hdev->flr_state);
1368 }
1369 
1370 static int hclgevf_flr_poll_timeout(struct hclgevf_dev *hdev,
1371 				    unsigned long delay_us,
1372 				    unsigned long wait_cnt)
1373 {
1374 	unsigned long cnt = 0;
1375 
1376 	while (!test_bit(HNAE3_FLR_DONE, &hdev->flr_state) &&
1377 	       cnt++ < wait_cnt)
1378 		usleep_range(delay_us, delay_us * 2);
1379 
1380 	if (!test_bit(HNAE3_FLR_DONE, &hdev->flr_state)) {
1381 		dev_err(&hdev->pdev->dev,
1382 			"flr wait timeout\n");
1383 		return -ETIMEDOUT;
1384 	}
1385 
1386 	return 0;
1387 }
1388 
1389 static int hclgevf_reset_wait(struct hclgevf_dev *hdev)
1390 {
1391 #define HCLGEVF_RESET_WAIT_US	20000
1392 #define HCLGEVF_RESET_WAIT_CNT	2000
1393 #define HCLGEVF_RESET_WAIT_TIMEOUT_US	\
1394 	(HCLGEVF_RESET_WAIT_US * HCLGEVF_RESET_WAIT_CNT)
1395 
1396 	u32 val;
1397 	int ret;
1398 
1399 	if (hdev->reset_type == HNAE3_FLR_RESET)
1400 		return hclgevf_flr_poll_timeout(hdev,
1401 						HCLGEVF_RESET_WAIT_US,
1402 						HCLGEVF_RESET_WAIT_CNT);
1403 	else if (hdev->reset_type == HNAE3_VF_RESET)
1404 		ret = readl_poll_timeout(hdev->hw.io_base +
1405 					 HCLGEVF_VF_RST_ING, val,
1406 					 !(val & HCLGEVF_VF_RST_ING_BIT),
1407 					 HCLGEVF_RESET_WAIT_US,
1408 					 HCLGEVF_RESET_WAIT_TIMEOUT_US);
1409 	else
1410 		ret = readl_poll_timeout(hdev->hw.io_base +
1411 					 HCLGEVF_RST_ING, val,
1412 					 !(val & HCLGEVF_RST_ING_BITS),
1413 					 HCLGEVF_RESET_WAIT_US,
1414 					 HCLGEVF_RESET_WAIT_TIMEOUT_US);
1415 
1416 	/* hardware completion status should be available by this time */
1417 	if (ret) {
1418 		dev_err(&hdev->pdev->dev,
1419 			"could'nt get reset done status from h/w, timeout!\n");
1420 		return ret;
1421 	}
1422 
1423 	/* we will wait a bit more to let reset of the stack to complete. This
1424 	 * might happen in case reset assertion was made by PF. Yes, this also
1425 	 * means we might end up waiting bit more even for VF reset.
1426 	 */
1427 	msleep(5000);
1428 
1429 	return 0;
1430 }
1431 
1432 static void hclgevf_reset_handshake(struct hclgevf_dev *hdev, bool enable)
1433 {
1434 	u32 reg_val;
1435 
1436 	reg_val = hclgevf_read_dev(&hdev->hw, HCLGEVF_NIC_CSQ_DEPTH_REG);
1437 	if (enable)
1438 		reg_val |= HCLGEVF_NIC_SW_RST_RDY;
1439 	else
1440 		reg_val &= ~HCLGEVF_NIC_SW_RST_RDY;
1441 
1442 	hclgevf_write_dev(&hdev->hw, HCLGEVF_NIC_CSQ_DEPTH_REG,
1443 			  reg_val);
1444 }
1445 
1446 static int hclgevf_reset_stack(struct hclgevf_dev *hdev)
1447 {
1448 	int ret;
1449 
1450 	/* uninitialize the nic client */
1451 	ret = hclgevf_notify_client(hdev, HNAE3_UNINIT_CLIENT);
1452 	if (ret)
1453 		return ret;
1454 
1455 	/* re-initialize the hclge device */
1456 	ret = hclgevf_reset_hdev(hdev);
1457 	if (ret) {
1458 		dev_err(&hdev->pdev->dev,
1459 			"hclge device re-init failed, VF is disabled!\n");
1460 		return ret;
1461 	}
1462 
1463 	/* bring up the nic client again */
1464 	ret = hclgevf_notify_client(hdev, HNAE3_INIT_CLIENT);
1465 	if (ret)
1466 		return ret;
1467 
1468 	ret = hclgevf_notify_client(hdev, HNAE3_RESTORE_CLIENT);
1469 	if (ret)
1470 		return ret;
1471 
1472 	/* clear handshake status with IMP */
1473 	hclgevf_reset_handshake(hdev, false);
1474 
1475 	return 0;
1476 }
1477 
1478 static int hclgevf_reset_prepare_wait(struct hclgevf_dev *hdev)
1479 {
1480 #define HCLGEVF_RESET_SYNC_TIME 100
1481 
1482 	int ret = 0;
1483 
1484 	switch (hdev->reset_type) {
1485 	case HNAE3_VF_FUNC_RESET:
1486 		ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_RESET, 0, NULL,
1487 					   0, true, NULL, sizeof(u8));
1488 		hdev->rst_stats.vf_func_rst_cnt++;
1489 		break;
1490 	case HNAE3_FLR_RESET:
1491 		set_bit(HNAE3_FLR_DOWN, &hdev->flr_state);
1492 		hdev->rst_stats.flr_rst_cnt++;
1493 		break;
1494 	default:
1495 		break;
1496 	}
1497 
1498 	set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
1499 	/* inform hardware that preparatory work is done */
1500 	msleep(HCLGEVF_RESET_SYNC_TIME);
1501 	hclgevf_reset_handshake(hdev, true);
1502 	dev_info(&hdev->pdev->dev, "prepare reset(%d) wait done, ret:%d\n",
1503 		 hdev->reset_type, ret);
1504 
1505 	return ret;
1506 }
1507 
1508 static void hclgevf_reset_err_handle(struct hclgevf_dev *hdev)
1509 {
1510 	/* recover handshake status with IMP when reset fail */
1511 	hclgevf_reset_handshake(hdev, true);
1512 	hdev->rst_stats.rst_fail_cnt++;
1513 	dev_err(&hdev->pdev->dev, "failed to reset VF(%d)\n",
1514 		hdev->rst_stats.rst_fail_cnt);
1515 
1516 	if (hdev->rst_stats.rst_fail_cnt < HCLGEVF_RESET_MAX_FAIL_CNT)
1517 		set_bit(hdev->reset_type, &hdev->reset_pending);
1518 
1519 	if (hclgevf_is_reset_pending(hdev)) {
1520 		set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1521 		hclgevf_reset_task_schedule(hdev);
1522 	}
1523 }
1524 
1525 static int hclgevf_reset(struct hclgevf_dev *hdev)
1526 {
1527 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(hdev->pdev);
1528 	int ret;
1529 
1530 	/* Initialize ae_dev reset status as well, in case enet layer wants to
1531 	 * know if device is undergoing reset
1532 	 */
1533 	ae_dev->reset_type = hdev->reset_type;
1534 	hdev->rst_stats.rst_cnt++;
1535 	rtnl_lock();
1536 
1537 	/* bring down the nic to stop any ongoing TX/RX */
1538 	ret = hclgevf_notify_client(hdev, HNAE3_DOWN_CLIENT);
1539 	if (ret)
1540 		goto err_reset_lock;
1541 
1542 	rtnl_unlock();
1543 
1544 	ret = hclgevf_reset_prepare_wait(hdev);
1545 	if (ret)
1546 		goto err_reset;
1547 
1548 	/* check if VF could successfully fetch the hardware reset completion
1549 	 * status from the hardware
1550 	 */
1551 	ret = hclgevf_reset_wait(hdev);
1552 	if (ret) {
1553 		/* can't do much in this situation, will disable VF */
1554 		dev_err(&hdev->pdev->dev,
1555 			"VF failed(=%d) to fetch H/W reset completion status\n",
1556 			ret);
1557 		goto err_reset;
1558 	}
1559 
1560 	hdev->rst_stats.hw_rst_done_cnt++;
1561 
1562 	rtnl_lock();
1563 
1564 	/* now, re-initialize the nic client and ae device*/
1565 	ret = hclgevf_reset_stack(hdev);
1566 	if (ret) {
1567 		dev_err(&hdev->pdev->dev, "failed to reset VF stack\n");
1568 		goto err_reset_lock;
1569 	}
1570 
1571 	/* bring up the nic to enable TX/RX again */
1572 	ret = hclgevf_notify_client(hdev, HNAE3_UP_CLIENT);
1573 	if (ret)
1574 		goto err_reset_lock;
1575 
1576 	rtnl_unlock();
1577 
1578 	hdev->last_reset_time = jiffies;
1579 	ae_dev->reset_type = HNAE3_NONE_RESET;
1580 	hdev->rst_stats.rst_done_cnt++;
1581 	hdev->rst_stats.rst_fail_cnt = 0;
1582 
1583 	return ret;
1584 err_reset_lock:
1585 	rtnl_unlock();
1586 err_reset:
1587 	hclgevf_reset_err_handle(hdev);
1588 
1589 	return ret;
1590 }
1591 
1592 static enum hnae3_reset_type hclgevf_get_reset_level(struct hclgevf_dev *hdev,
1593 						     unsigned long *addr)
1594 {
1595 	enum hnae3_reset_type rst_level = HNAE3_NONE_RESET;
1596 
1597 	/* return the highest priority reset level amongst all */
1598 	if (test_bit(HNAE3_VF_RESET, addr)) {
1599 		rst_level = HNAE3_VF_RESET;
1600 		clear_bit(HNAE3_VF_RESET, addr);
1601 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1602 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1603 	} else if (test_bit(HNAE3_VF_FULL_RESET, addr)) {
1604 		rst_level = HNAE3_VF_FULL_RESET;
1605 		clear_bit(HNAE3_VF_FULL_RESET, addr);
1606 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1607 	} else if (test_bit(HNAE3_VF_PF_FUNC_RESET, addr)) {
1608 		rst_level = HNAE3_VF_PF_FUNC_RESET;
1609 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1610 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1611 	} else if (test_bit(HNAE3_VF_FUNC_RESET, addr)) {
1612 		rst_level = HNAE3_VF_FUNC_RESET;
1613 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1614 	} else if (test_bit(HNAE3_FLR_RESET, addr)) {
1615 		rst_level = HNAE3_FLR_RESET;
1616 		clear_bit(HNAE3_FLR_RESET, addr);
1617 	}
1618 
1619 	return rst_level;
1620 }
1621 
1622 static void hclgevf_reset_event(struct pci_dev *pdev,
1623 				struct hnae3_handle *handle)
1624 {
1625 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
1626 	struct hclgevf_dev *hdev = ae_dev->priv;
1627 
1628 	dev_info(&hdev->pdev->dev, "received reset request from VF enet\n");
1629 
1630 	if (hdev->default_reset_request)
1631 		hdev->reset_level =
1632 			hclgevf_get_reset_level(hdev,
1633 						&hdev->default_reset_request);
1634 	else
1635 		hdev->reset_level = HNAE3_VF_FUNC_RESET;
1636 
1637 	/* reset of this VF requested */
1638 	set_bit(HCLGEVF_RESET_REQUESTED, &hdev->reset_state);
1639 	hclgevf_reset_task_schedule(hdev);
1640 
1641 	hdev->last_reset_time = jiffies;
1642 }
1643 
1644 static void hclgevf_set_def_reset_request(struct hnae3_ae_dev *ae_dev,
1645 					  enum hnae3_reset_type rst_type)
1646 {
1647 	struct hclgevf_dev *hdev = ae_dev->priv;
1648 
1649 	set_bit(rst_type, &hdev->default_reset_request);
1650 }
1651 
1652 static void hclgevf_flr_prepare(struct hnae3_ae_dev *ae_dev)
1653 {
1654 #define HCLGEVF_FLR_WAIT_MS	100
1655 #define HCLGEVF_FLR_WAIT_CNT	50
1656 	struct hclgevf_dev *hdev = ae_dev->priv;
1657 	int cnt = 0;
1658 
1659 	clear_bit(HNAE3_FLR_DOWN, &hdev->flr_state);
1660 	clear_bit(HNAE3_FLR_DONE, &hdev->flr_state);
1661 	set_bit(HNAE3_FLR_RESET, &hdev->default_reset_request);
1662 	hclgevf_reset_event(hdev->pdev, NULL);
1663 
1664 	while (!test_bit(HNAE3_FLR_DOWN, &hdev->flr_state) &&
1665 	       cnt++ < HCLGEVF_FLR_WAIT_CNT)
1666 		msleep(HCLGEVF_FLR_WAIT_MS);
1667 
1668 	if (!test_bit(HNAE3_FLR_DOWN, &hdev->flr_state))
1669 		dev_err(&hdev->pdev->dev,
1670 			"flr wait down timeout: %d\n", cnt);
1671 }
1672 
1673 static u32 hclgevf_get_fw_version(struct hnae3_handle *handle)
1674 {
1675 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1676 
1677 	return hdev->fw_version;
1678 }
1679 
1680 static void hclgevf_get_misc_vector(struct hclgevf_dev *hdev)
1681 {
1682 	struct hclgevf_misc_vector *vector = &hdev->misc_vector;
1683 
1684 	vector->vector_irq = pci_irq_vector(hdev->pdev,
1685 					    HCLGEVF_MISC_VECTOR_NUM);
1686 	vector->addr = hdev->hw.io_base + HCLGEVF_MISC_VECTOR_REG_BASE;
1687 	/* vector status always valid for Vector 0 */
1688 	hdev->vector_status[HCLGEVF_MISC_VECTOR_NUM] = 0;
1689 	hdev->vector_irq[HCLGEVF_MISC_VECTOR_NUM] = vector->vector_irq;
1690 
1691 	hdev->num_msi_left -= 1;
1692 	hdev->num_msi_used += 1;
1693 }
1694 
1695 void hclgevf_reset_task_schedule(struct hclgevf_dev *hdev)
1696 {
1697 	if (!test_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state) &&
1698 	    !test_bit(HCLGEVF_STATE_REMOVING, &hdev->state)) {
1699 		set_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state);
1700 		schedule_work(&hdev->rst_service_task);
1701 	}
1702 }
1703 
1704 void hclgevf_mbx_task_schedule(struct hclgevf_dev *hdev)
1705 {
1706 	if (!test_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state) &&
1707 	    !test_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state)) {
1708 		set_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
1709 		schedule_work(&hdev->mbx_service_task);
1710 	}
1711 }
1712 
1713 static void hclgevf_task_schedule(struct hclgevf_dev *hdev)
1714 {
1715 	if (!test_bit(HCLGEVF_STATE_DOWN, &hdev->state)  &&
1716 	    !test_and_set_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state))
1717 		schedule_work(&hdev->service_task);
1718 }
1719 
1720 static void hclgevf_deferred_task_schedule(struct hclgevf_dev *hdev)
1721 {
1722 	/* if we have any pending mailbox event then schedule the mbx task */
1723 	if (hdev->mbx_event_pending)
1724 		hclgevf_mbx_task_schedule(hdev);
1725 
1726 	if (test_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state))
1727 		hclgevf_reset_task_schedule(hdev);
1728 }
1729 
1730 static void hclgevf_service_timer(struct timer_list *t)
1731 {
1732 	struct hclgevf_dev *hdev = from_timer(hdev, t, service_timer);
1733 
1734 	mod_timer(&hdev->service_timer, jiffies +
1735 		  HCLGEVF_GENERAL_TASK_INTERVAL * HZ);
1736 
1737 	hdev->stats_timer++;
1738 	hclgevf_task_schedule(hdev);
1739 }
1740 
1741 static void hclgevf_reset_service_task(struct work_struct *work)
1742 {
1743 	struct hclgevf_dev *hdev =
1744 		container_of(work, struct hclgevf_dev, rst_service_task);
1745 	int ret;
1746 
1747 	if (test_and_set_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state))
1748 		return;
1749 
1750 	clear_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state);
1751 
1752 	if (test_and_clear_bit(HCLGEVF_RESET_PENDING,
1753 			       &hdev->reset_state)) {
1754 		/* PF has initmated that it is about to reset the hardware.
1755 		 * We now have to poll & check if hardware has actually
1756 		 * completed the reset sequence. On hardware reset completion,
1757 		 * VF needs to reset the client and ae device.
1758 		 */
1759 		hdev->reset_attempts = 0;
1760 
1761 		hdev->last_reset_time = jiffies;
1762 		while ((hdev->reset_type =
1763 			hclgevf_get_reset_level(hdev, &hdev->reset_pending))
1764 		       != HNAE3_NONE_RESET) {
1765 			ret = hclgevf_reset(hdev);
1766 			if (ret)
1767 				dev_err(&hdev->pdev->dev,
1768 					"VF stack reset failed %d.\n", ret);
1769 		}
1770 	} else if (test_and_clear_bit(HCLGEVF_RESET_REQUESTED,
1771 				      &hdev->reset_state)) {
1772 		/* we could be here when either of below happens:
1773 		 * 1. reset was initiated due to watchdog timeout caused by
1774 		 *    a. IMP was earlier reset and our TX got choked down and
1775 		 *       which resulted in watchdog reacting and inducing VF
1776 		 *       reset. This also means our cmdq would be unreliable.
1777 		 *    b. problem in TX due to other lower layer(example link
1778 		 *       layer not functioning properly etc.)
1779 		 * 2. VF reset might have been initiated due to some config
1780 		 *    change.
1781 		 *
1782 		 * NOTE: Theres no clear way to detect above cases than to react
1783 		 * to the response of PF for this reset request. PF will ack the
1784 		 * 1b and 2. cases but we will not get any intimation about 1a
1785 		 * from PF as cmdq would be in unreliable state i.e. mailbox
1786 		 * communication between PF and VF would be broken.
1787 		 */
1788 
1789 		/* if we are never geting into pending state it means either:
1790 		 * 1. PF is not receiving our request which could be due to IMP
1791 		 *    reset
1792 		 * 2. PF is screwed
1793 		 * We cannot do much for 2. but to check first we can try reset
1794 		 * our PCIe + stack and see if it alleviates the problem.
1795 		 */
1796 		if (hdev->reset_attempts > 3) {
1797 			/* prepare for full reset of stack + pcie interface */
1798 			set_bit(HNAE3_VF_FULL_RESET, &hdev->reset_pending);
1799 
1800 			/* "defer" schedule the reset task again */
1801 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1802 		} else {
1803 			hdev->reset_attempts++;
1804 
1805 			set_bit(hdev->reset_level, &hdev->reset_pending);
1806 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1807 		}
1808 		hclgevf_reset_task_schedule(hdev);
1809 	}
1810 
1811 	clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
1812 }
1813 
1814 static void hclgevf_mailbox_service_task(struct work_struct *work)
1815 {
1816 	struct hclgevf_dev *hdev;
1817 
1818 	hdev = container_of(work, struct hclgevf_dev, mbx_service_task);
1819 
1820 	if (test_and_set_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state))
1821 		return;
1822 
1823 	clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
1824 
1825 	hclgevf_mbx_async_handler(hdev);
1826 
1827 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
1828 }
1829 
1830 static void hclgevf_keep_alive_timer(struct timer_list *t)
1831 {
1832 	struct hclgevf_dev *hdev = from_timer(hdev, t, keep_alive_timer);
1833 
1834 	schedule_work(&hdev->keep_alive_task);
1835 	mod_timer(&hdev->keep_alive_timer, jiffies +
1836 		  HCLGEVF_KEEP_ALIVE_TASK_INTERVAL * HZ);
1837 }
1838 
1839 static void hclgevf_keep_alive_task(struct work_struct *work)
1840 {
1841 	struct hclgevf_dev *hdev;
1842 	u8 respmsg;
1843 	int ret;
1844 
1845 	hdev = container_of(work, struct hclgevf_dev, keep_alive_task);
1846 
1847 	if (test_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state))
1848 		return;
1849 
1850 	ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_KEEP_ALIVE, 0, NULL,
1851 				   0, false, &respmsg, sizeof(respmsg));
1852 	if (ret)
1853 		dev_err(&hdev->pdev->dev,
1854 			"VF sends keep alive cmd failed(=%d)\n", ret);
1855 }
1856 
1857 static void hclgevf_service_task(struct work_struct *work)
1858 {
1859 	struct hnae3_handle *handle;
1860 	struct hclgevf_dev *hdev;
1861 
1862 	hdev = container_of(work, struct hclgevf_dev, service_task);
1863 	handle = &hdev->nic;
1864 
1865 	if (hdev->stats_timer >= HCLGEVF_STATS_TIMER_INTERVAL) {
1866 		hclgevf_tqps_update_stats(handle);
1867 		hdev->stats_timer = 0;
1868 	}
1869 
1870 	/* request the link status from the PF. PF would be able to tell VF
1871 	 * about such updates in future so we might remove this later
1872 	 */
1873 	hclgevf_request_link_info(hdev);
1874 
1875 	hclgevf_update_link_mode(hdev);
1876 
1877 	hclgevf_sync_vlan_filter(hdev);
1878 
1879 	hclgevf_deferred_task_schedule(hdev);
1880 
1881 	clear_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state);
1882 }
1883 
1884 static void hclgevf_clear_event_cause(struct hclgevf_dev *hdev, u32 regclr)
1885 {
1886 	hclgevf_write_dev(&hdev->hw, HCLGEVF_VECTOR0_CMDQ_SRC_REG, regclr);
1887 }
1888 
1889 static enum hclgevf_evt_cause hclgevf_check_evt_cause(struct hclgevf_dev *hdev,
1890 						      u32 *clearval)
1891 {
1892 	u32 val, cmdq_src_reg, rst_ing_reg;
1893 
1894 	/* fetch the events from their corresponding regs */
1895 	cmdq_src_reg = hclgevf_read_dev(&hdev->hw,
1896 					HCLGEVF_VECTOR0_CMDQ_SRC_REG);
1897 
1898 	if (BIT(HCLGEVF_VECTOR0_RST_INT_B) & cmdq_src_reg) {
1899 		rst_ing_reg = hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
1900 		dev_info(&hdev->pdev->dev,
1901 			 "receive reset interrupt 0x%x!\n", rst_ing_reg);
1902 		set_bit(HNAE3_VF_RESET, &hdev->reset_pending);
1903 		set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1904 		set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
1905 		cmdq_src_reg &= ~BIT(HCLGEVF_VECTOR0_RST_INT_B);
1906 		*clearval = cmdq_src_reg;
1907 		hdev->rst_stats.vf_rst_cnt++;
1908 		/* set up VF hardware reset status, its PF will clear
1909 		 * this status when PF has initialized done.
1910 		 */
1911 		val = hclgevf_read_dev(&hdev->hw, HCLGEVF_VF_RST_ING);
1912 		hclgevf_write_dev(&hdev->hw, HCLGEVF_VF_RST_ING,
1913 				  val | HCLGEVF_VF_RST_ING_BIT);
1914 		return HCLGEVF_VECTOR0_EVENT_RST;
1915 	}
1916 
1917 	/* check for vector0 mailbox(=CMDQ RX) event source */
1918 	if (BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B) & cmdq_src_reg) {
1919 		cmdq_src_reg &= ~BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B);
1920 		*clearval = cmdq_src_reg;
1921 		return HCLGEVF_VECTOR0_EVENT_MBX;
1922 	}
1923 
1924 	dev_dbg(&hdev->pdev->dev, "vector 0 interrupt from unknown source\n");
1925 
1926 	return HCLGEVF_VECTOR0_EVENT_OTHER;
1927 }
1928 
1929 static void hclgevf_enable_vector(struct hclgevf_misc_vector *vector, bool en)
1930 {
1931 	writel(en ? 1 : 0, vector->addr);
1932 }
1933 
1934 static irqreturn_t hclgevf_misc_irq_handle(int irq, void *data)
1935 {
1936 	enum hclgevf_evt_cause event_cause;
1937 	struct hclgevf_dev *hdev = data;
1938 	u32 clearval;
1939 
1940 	hclgevf_enable_vector(&hdev->misc_vector, false);
1941 	event_cause = hclgevf_check_evt_cause(hdev, &clearval);
1942 
1943 	switch (event_cause) {
1944 	case HCLGEVF_VECTOR0_EVENT_RST:
1945 		hclgevf_reset_task_schedule(hdev);
1946 		break;
1947 	case HCLGEVF_VECTOR0_EVENT_MBX:
1948 		hclgevf_mbx_handler(hdev);
1949 		break;
1950 	default:
1951 		break;
1952 	}
1953 
1954 	if (event_cause != HCLGEVF_VECTOR0_EVENT_OTHER) {
1955 		hclgevf_clear_event_cause(hdev, clearval);
1956 		hclgevf_enable_vector(&hdev->misc_vector, true);
1957 	}
1958 
1959 	return IRQ_HANDLED;
1960 }
1961 
1962 static int hclgevf_configure(struct hclgevf_dev *hdev)
1963 {
1964 	int ret;
1965 
1966 	/* get current port based vlan state from PF */
1967 	ret = hclgevf_get_port_base_vlan_filter_state(hdev);
1968 	if (ret)
1969 		return ret;
1970 
1971 	/* get queue configuration from PF */
1972 	ret = hclgevf_get_queue_info(hdev);
1973 	if (ret)
1974 		return ret;
1975 
1976 	/* get queue depth info from PF */
1977 	ret = hclgevf_get_queue_depth(hdev);
1978 	if (ret)
1979 		return ret;
1980 
1981 	ret = hclgevf_get_pf_media_type(hdev);
1982 	if (ret)
1983 		return ret;
1984 
1985 	/* get tc configuration from PF */
1986 	return hclgevf_get_tc_info(hdev);
1987 }
1988 
1989 static int hclgevf_alloc_hdev(struct hnae3_ae_dev *ae_dev)
1990 {
1991 	struct pci_dev *pdev = ae_dev->pdev;
1992 	struct hclgevf_dev *hdev;
1993 
1994 	hdev = devm_kzalloc(&pdev->dev, sizeof(*hdev), GFP_KERNEL);
1995 	if (!hdev)
1996 		return -ENOMEM;
1997 
1998 	hdev->pdev = pdev;
1999 	hdev->ae_dev = ae_dev;
2000 	ae_dev->priv = hdev;
2001 
2002 	return 0;
2003 }
2004 
2005 static int hclgevf_init_roce_base_info(struct hclgevf_dev *hdev)
2006 {
2007 	struct hnae3_handle *roce = &hdev->roce;
2008 	struct hnae3_handle *nic = &hdev->nic;
2009 
2010 	roce->rinfo.num_vectors = hdev->num_roce_msix;
2011 
2012 	if (hdev->num_msi_left < roce->rinfo.num_vectors ||
2013 	    hdev->num_msi_left == 0)
2014 		return -EINVAL;
2015 
2016 	roce->rinfo.base_vector = hdev->roce_base_vector;
2017 
2018 	roce->rinfo.netdev = nic->kinfo.netdev;
2019 	roce->rinfo.roce_io_base = hdev->hw.io_base;
2020 
2021 	roce->pdev = nic->pdev;
2022 	roce->ae_algo = nic->ae_algo;
2023 	roce->numa_node_mask = nic->numa_node_mask;
2024 
2025 	return 0;
2026 }
2027 
2028 static int hclgevf_config_gro(struct hclgevf_dev *hdev, bool en)
2029 {
2030 	struct hclgevf_cfg_gro_status_cmd *req;
2031 	struct hclgevf_desc desc;
2032 	int ret;
2033 
2034 	if (!hnae3_dev_gro_supported(hdev))
2035 		return 0;
2036 
2037 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_GRO_GENERIC_CONFIG,
2038 				     false);
2039 	req = (struct hclgevf_cfg_gro_status_cmd *)desc.data;
2040 
2041 	req->gro_en = cpu_to_le16(en ? 1 : 0);
2042 
2043 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
2044 	if (ret)
2045 		dev_err(&hdev->pdev->dev,
2046 			"VF GRO hardware config cmd failed, ret = %d.\n", ret);
2047 
2048 	return ret;
2049 }
2050 
2051 static int hclgevf_rss_init_hw(struct hclgevf_dev *hdev)
2052 {
2053 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
2054 	int i, ret;
2055 
2056 	rss_cfg->rss_size = hdev->rss_size_max;
2057 
2058 	if (hdev->pdev->revision >= 0x21) {
2059 		rss_cfg->hash_algo = HCLGEVF_RSS_HASH_ALGO_SIMPLE;
2060 		memcpy(rss_cfg->rss_hash_key, hclgevf_hash_key,
2061 		       HCLGEVF_RSS_KEY_SIZE);
2062 
2063 		ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
2064 					       rss_cfg->rss_hash_key);
2065 		if (ret)
2066 			return ret;
2067 
2068 		rss_cfg->rss_tuple_sets.ipv4_tcp_en =
2069 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2070 		rss_cfg->rss_tuple_sets.ipv4_udp_en =
2071 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2072 		rss_cfg->rss_tuple_sets.ipv4_sctp_en =
2073 					HCLGEVF_RSS_INPUT_TUPLE_SCTP;
2074 		rss_cfg->rss_tuple_sets.ipv4_fragment_en =
2075 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2076 		rss_cfg->rss_tuple_sets.ipv6_tcp_en =
2077 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2078 		rss_cfg->rss_tuple_sets.ipv6_udp_en =
2079 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2080 		rss_cfg->rss_tuple_sets.ipv6_sctp_en =
2081 					HCLGEVF_RSS_INPUT_TUPLE_SCTP;
2082 		rss_cfg->rss_tuple_sets.ipv6_fragment_en =
2083 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2084 
2085 		ret = hclgevf_set_rss_input_tuple(hdev, rss_cfg);
2086 		if (ret)
2087 			return ret;
2088 
2089 	}
2090 
2091 	/* Initialize RSS indirect table */
2092 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
2093 		rss_cfg->rss_indirection_tbl[i] = i % hdev->rss_size_max;
2094 
2095 	ret = hclgevf_set_rss_indir_table(hdev);
2096 	if (ret)
2097 		return ret;
2098 
2099 	return hclgevf_set_rss_tc_mode(hdev, hdev->rss_size_max);
2100 }
2101 
2102 static int hclgevf_init_vlan_config(struct hclgevf_dev *hdev)
2103 {
2104 	return hclgevf_set_vlan_filter(&hdev->nic, htons(ETH_P_8021Q), 0,
2105 				       false);
2106 }
2107 
2108 static void hclgevf_set_timer_task(struct hnae3_handle *handle, bool enable)
2109 {
2110 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2111 
2112 	if (enable) {
2113 		mod_timer(&hdev->service_timer, jiffies + HZ);
2114 	} else {
2115 		del_timer_sync(&hdev->service_timer);
2116 		cancel_work_sync(&hdev->service_task);
2117 		clear_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state);
2118 	}
2119 }
2120 
2121 static int hclgevf_ae_start(struct hnae3_handle *handle)
2122 {
2123 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2124 
2125 	hclgevf_reset_tqp_stats(handle);
2126 
2127 	hclgevf_request_link_info(hdev);
2128 
2129 	hclgevf_update_link_mode(hdev);
2130 
2131 	clear_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2132 
2133 	return 0;
2134 }
2135 
2136 static void hclgevf_ae_stop(struct hnae3_handle *handle)
2137 {
2138 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2139 	int i;
2140 
2141 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2142 
2143 	if (hdev->reset_type != HNAE3_VF_RESET)
2144 		for (i = 0; i < handle->kinfo.num_tqps; i++)
2145 			if (hclgevf_reset_tqp(handle, i))
2146 				break;
2147 
2148 	hclgevf_reset_tqp_stats(handle);
2149 	hclgevf_update_link_status(hdev, 0);
2150 }
2151 
2152 static int hclgevf_set_alive(struct hnae3_handle *handle, bool alive)
2153 {
2154 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2155 	u8 msg_data;
2156 
2157 	msg_data = alive ? 1 : 0;
2158 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_ALIVE,
2159 				    0, &msg_data, 1, false, NULL, 0);
2160 }
2161 
2162 static int hclgevf_client_start(struct hnae3_handle *handle)
2163 {
2164 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2165 	int ret;
2166 
2167 	ret = hclgevf_set_alive(handle, true);
2168 	if (ret)
2169 		return ret;
2170 
2171 	mod_timer(&hdev->keep_alive_timer, jiffies +
2172 		  HCLGEVF_KEEP_ALIVE_TASK_INTERVAL * HZ);
2173 
2174 	return 0;
2175 }
2176 
2177 static void hclgevf_client_stop(struct hnae3_handle *handle)
2178 {
2179 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2180 	int ret;
2181 
2182 	ret = hclgevf_set_alive(handle, false);
2183 	if (ret)
2184 		dev_warn(&hdev->pdev->dev,
2185 			 "%s failed %d\n", __func__, ret);
2186 
2187 	del_timer_sync(&hdev->keep_alive_timer);
2188 	cancel_work_sync(&hdev->keep_alive_task);
2189 }
2190 
2191 static void hclgevf_state_init(struct hclgevf_dev *hdev)
2192 {
2193 	/* setup tasks for the MBX */
2194 	INIT_WORK(&hdev->mbx_service_task, hclgevf_mailbox_service_task);
2195 	clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
2196 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
2197 
2198 	/* setup tasks for service timer */
2199 	timer_setup(&hdev->service_timer, hclgevf_service_timer, 0);
2200 
2201 	INIT_WORK(&hdev->service_task, hclgevf_service_task);
2202 	clear_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state);
2203 
2204 	INIT_WORK(&hdev->rst_service_task, hclgevf_reset_service_task);
2205 
2206 	mutex_init(&hdev->mbx_resp.mbx_mutex);
2207 
2208 	/* bring the device down */
2209 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2210 }
2211 
2212 static void hclgevf_state_uninit(struct hclgevf_dev *hdev)
2213 {
2214 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2215 	set_bit(HCLGEVF_STATE_REMOVING, &hdev->state);
2216 
2217 	if (hdev->keep_alive_timer.function)
2218 		del_timer_sync(&hdev->keep_alive_timer);
2219 	if (hdev->keep_alive_task.func)
2220 		cancel_work_sync(&hdev->keep_alive_task);
2221 	if (hdev->service_timer.function)
2222 		del_timer_sync(&hdev->service_timer);
2223 	if (hdev->service_task.func)
2224 		cancel_work_sync(&hdev->service_task);
2225 	if (hdev->mbx_service_task.func)
2226 		cancel_work_sync(&hdev->mbx_service_task);
2227 	if (hdev->rst_service_task.func)
2228 		cancel_work_sync(&hdev->rst_service_task);
2229 
2230 	mutex_destroy(&hdev->mbx_resp.mbx_mutex);
2231 }
2232 
2233 static int hclgevf_init_msi(struct hclgevf_dev *hdev)
2234 {
2235 	struct pci_dev *pdev = hdev->pdev;
2236 	int vectors;
2237 	int i;
2238 
2239 	if (hnae3_get_bit(hdev->ae_dev->flag, HNAE3_DEV_SUPPORT_ROCE_B))
2240 		vectors = pci_alloc_irq_vectors(pdev,
2241 						hdev->roce_base_msix_offset + 1,
2242 						hdev->num_msi,
2243 						PCI_IRQ_MSIX);
2244 	else
2245 		vectors = pci_alloc_irq_vectors(pdev, 1, hdev->num_msi,
2246 						PCI_IRQ_MSI | PCI_IRQ_MSIX);
2247 
2248 	if (vectors < 0) {
2249 		dev_err(&pdev->dev,
2250 			"failed(%d) to allocate MSI/MSI-X vectors\n",
2251 			vectors);
2252 		return vectors;
2253 	}
2254 	if (vectors < hdev->num_msi)
2255 		dev_warn(&hdev->pdev->dev,
2256 			 "requested %d MSI/MSI-X, but allocated %d MSI/MSI-X\n",
2257 			 hdev->num_msi, vectors);
2258 
2259 	hdev->num_msi = vectors;
2260 	hdev->num_msi_left = vectors;
2261 	hdev->base_msi_vector = pdev->irq;
2262 	hdev->roce_base_vector = pdev->irq + hdev->roce_base_msix_offset;
2263 
2264 	hdev->vector_status = devm_kcalloc(&pdev->dev, hdev->num_msi,
2265 					   sizeof(u16), GFP_KERNEL);
2266 	if (!hdev->vector_status) {
2267 		pci_free_irq_vectors(pdev);
2268 		return -ENOMEM;
2269 	}
2270 
2271 	for (i = 0; i < hdev->num_msi; i++)
2272 		hdev->vector_status[i] = HCLGEVF_INVALID_VPORT;
2273 
2274 	hdev->vector_irq = devm_kcalloc(&pdev->dev, hdev->num_msi,
2275 					sizeof(int), GFP_KERNEL);
2276 	if (!hdev->vector_irq) {
2277 		devm_kfree(&pdev->dev, hdev->vector_status);
2278 		pci_free_irq_vectors(pdev);
2279 		return -ENOMEM;
2280 	}
2281 
2282 	return 0;
2283 }
2284 
2285 static void hclgevf_uninit_msi(struct hclgevf_dev *hdev)
2286 {
2287 	struct pci_dev *pdev = hdev->pdev;
2288 
2289 	devm_kfree(&pdev->dev, hdev->vector_status);
2290 	devm_kfree(&pdev->dev, hdev->vector_irq);
2291 	pci_free_irq_vectors(pdev);
2292 }
2293 
2294 static int hclgevf_misc_irq_init(struct hclgevf_dev *hdev)
2295 {
2296 	int ret = 0;
2297 
2298 	hclgevf_get_misc_vector(hdev);
2299 
2300 	ret = request_irq(hdev->misc_vector.vector_irq, hclgevf_misc_irq_handle,
2301 			  0, "hclgevf_cmd", hdev);
2302 	if (ret) {
2303 		dev_err(&hdev->pdev->dev, "VF failed to request misc irq(%d)\n",
2304 			hdev->misc_vector.vector_irq);
2305 		return ret;
2306 	}
2307 
2308 	hclgevf_clear_event_cause(hdev, 0);
2309 
2310 	/* enable misc. vector(vector 0) */
2311 	hclgevf_enable_vector(&hdev->misc_vector, true);
2312 
2313 	return ret;
2314 }
2315 
2316 static void hclgevf_misc_irq_uninit(struct hclgevf_dev *hdev)
2317 {
2318 	/* disable misc vector(vector 0) */
2319 	hclgevf_enable_vector(&hdev->misc_vector, false);
2320 	synchronize_irq(hdev->misc_vector.vector_irq);
2321 	free_irq(hdev->misc_vector.vector_irq, hdev);
2322 	hclgevf_free_vector(hdev, 0);
2323 }
2324 
2325 static void hclgevf_info_show(struct hclgevf_dev *hdev)
2326 {
2327 	struct device *dev = &hdev->pdev->dev;
2328 
2329 	dev_info(dev, "VF info begin:\n");
2330 
2331 	dev_info(dev, "Task queue pairs numbers: %d\n", hdev->num_tqps);
2332 	dev_info(dev, "Desc num per TX queue: %d\n", hdev->num_tx_desc);
2333 	dev_info(dev, "Desc num per RX queue: %d\n", hdev->num_rx_desc);
2334 	dev_info(dev, "Numbers of vports: %d\n", hdev->num_alloc_vport);
2335 	dev_info(dev, "HW tc map: %d\n", hdev->hw_tc_map);
2336 	dev_info(dev, "PF media type of this VF: %d\n",
2337 		 hdev->hw.mac.media_type);
2338 
2339 	dev_info(dev, "VF info end.\n");
2340 }
2341 
2342 static int hclgevf_init_nic_client_instance(struct hnae3_ae_dev *ae_dev,
2343 					    struct hnae3_client *client)
2344 {
2345 	struct hclgevf_dev *hdev = ae_dev->priv;
2346 	int ret;
2347 
2348 	ret = client->ops->init_instance(&hdev->nic);
2349 	if (ret)
2350 		return ret;
2351 
2352 	set_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state);
2353 	hnae3_set_client_init_flag(client, ae_dev, 1);
2354 
2355 	if (netif_msg_drv(&hdev->nic))
2356 		hclgevf_info_show(hdev);
2357 
2358 	return 0;
2359 }
2360 
2361 static int hclgevf_init_roce_client_instance(struct hnae3_ae_dev *ae_dev,
2362 					     struct hnae3_client *client)
2363 {
2364 	struct hclgevf_dev *hdev = ae_dev->priv;
2365 	int ret;
2366 
2367 	if (!hnae3_dev_roce_supported(hdev) || !hdev->roce_client ||
2368 	    !hdev->nic_client)
2369 		return 0;
2370 
2371 	ret = hclgevf_init_roce_base_info(hdev);
2372 	if (ret)
2373 		return ret;
2374 
2375 	ret = client->ops->init_instance(&hdev->roce);
2376 	if (ret)
2377 		return ret;
2378 
2379 	hnae3_set_client_init_flag(client, ae_dev, 1);
2380 
2381 	return 0;
2382 }
2383 
2384 static int hclgevf_init_client_instance(struct hnae3_client *client,
2385 					struct hnae3_ae_dev *ae_dev)
2386 {
2387 	struct hclgevf_dev *hdev = ae_dev->priv;
2388 	int ret;
2389 
2390 	switch (client->type) {
2391 	case HNAE3_CLIENT_KNIC:
2392 		hdev->nic_client = client;
2393 		hdev->nic.client = client;
2394 
2395 		ret = hclgevf_init_nic_client_instance(ae_dev, client);
2396 		if (ret)
2397 			goto clear_nic;
2398 
2399 		ret = hclgevf_init_roce_client_instance(ae_dev,
2400 							hdev->roce_client);
2401 		if (ret)
2402 			goto clear_roce;
2403 
2404 		break;
2405 	case HNAE3_CLIENT_ROCE:
2406 		if (hnae3_dev_roce_supported(hdev)) {
2407 			hdev->roce_client = client;
2408 			hdev->roce.client = client;
2409 		}
2410 
2411 		ret = hclgevf_init_roce_client_instance(ae_dev, client);
2412 		if (ret)
2413 			goto clear_roce;
2414 
2415 		break;
2416 	default:
2417 		return -EINVAL;
2418 	}
2419 
2420 	return 0;
2421 
2422 clear_nic:
2423 	hdev->nic_client = NULL;
2424 	hdev->nic.client = NULL;
2425 	return ret;
2426 clear_roce:
2427 	hdev->roce_client = NULL;
2428 	hdev->roce.client = NULL;
2429 	return ret;
2430 }
2431 
2432 static void hclgevf_uninit_client_instance(struct hnae3_client *client,
2433 					   struct hnae3_ae_dev *ae_dev)
2434 {
2435 	struct hclgevf_dev *hdev = ae_dev->priv;
2436 
2437 	/* un-init roce, if it exists */
2438 	if (hdev->roce_client) {
2439 		hdev->roce_client->ops->uninit_instance(&hdev->roce, 0);
2440 		hdev->roce_client = NULL;
2441 		hdev->roce.client = NULL;
2442 	}
2443 
2444 	/* un-init nic/unic, if this was not called by roce client */
2445 	if (client->ops->uninit_instance && hdev->nic_client &&
2446 	    client->type != HNAE3_CLIENT_ROCE) {
2447 		clear_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state);
2448 
2449 		client->ops->uninit_instance(&hdev->nic, 0);
2450 		hdev->nic_client = NULL;
2451 		hdev->nic.client = NULL;
2452 	}
2453 }
2454 
2455 static int hclgevf_pci_init(struct hclgevf_dev *hdev)
2456 {
2457 	struct pci_dev *pdev = hdev->pdev;
2458 	struct hclgevf_hw *hw;
2459 	int ret;
2460 
2461 	ret = pci_enable_device(pdev);
2462 	if (ret) {
2463 		dev_err(&pdev->dev, "failed to enable PCI device\n");
2464 		return ret;
2465 	}
2466 
2467 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
2468 	if (ret) {
2469 		dev_err(&pdev->dev, "can't set consistent PCI DMA, exiting");
2470 		goto err_disable_device;
2471 	}
2472 
2473 	ret = pci_request_regions(pdev, HCLGEVF_DRIVER_NAME);
2474 	if (ret) {
2475 		dev_err(&pdev->dev, "PCI request regions failed %d\n", ret);
2476 		goto err_disable_device;
2477 	}
2478 
2479 	pci_set_master(pdev);
2480 	hw = &hdev->hw;
2481 	hw->hdev = hdev;
2482 	hw->io_base = pci_iomap(pdev, 2, 0);
2483 	if (!hw->io_base) {
2484 		dev_err(&pdev->dev, "can't map configuration register space\n");
2485 		ret = -ENOMEM;
2486 		goto err_clr_master;
2487 	}
2488 
2489 	return 0;
2490 
2491 err_clr_master:
2492 	pci_clear_master(pdev);
2493 	pci_release_regions(pdev);
2494 err_disable_device:
2495 	pci_disable_device(pdev);
2496 
2497 	return ret;
2498 }
2499 
2500 static void hclgevf_pci_uninit(struct hclgevf_dev *hdev)
2501 {
2502 	struct pci_dev *pdev = hdev->pdev;
2503 
2504 	pci_iounmap(pdev, hdev->hw.io_base);
2505 	pci_clear_master(pdev);
2506 	pci_release_regions(pdev);
2507 	pci_disable_device(pdev);
2508 }
2509 
2510 static int hclgevf_query_vf_resource(struct hclgevf_dev *hdev)
2511 {
2512 	struct hclgevf_query_res_cmd *req;
2513 	struct hclgevf_desc desc;
2514 	int ret;
2515 
2516 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_VF_RSRC, true);
2517 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
2518 	if (ret) {
2519 		dev_err(&hdev->pdev->dev,
2520 			"query vf resource failed, ret = %d.\n", ret);
2521 		return ret;
2522 	}
2523 
2524 	req = (struct hclgevf_query_res_cmd *)desc.data;
2525 
2526 	if (hnae3_get_bit(hdev->ae_dev->flag, HNAE3_DEV_SUPPORT_ROCE_B)) {
2527 		hdev->roce_base_msix_offset =
2528 		hnae3_get_field(__le16_to_cpu(req->msixcap_localid_ba_rocee),
2529 				HCLGEVF_MSIX_OFT_ROCEE_M,
2530 				HCLGEVF_MSIX_OFT_ROCEE_S);
2531 		hdev->num_roce_msix =
2532 		hnae3_get_field(__le16_to_cpu(req->vf_intr_vector_number),
2533 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
2534 
2535 		/* VF should have NIC vectors and Roce vectors, NIC vectors
2536 		 * are queued before Roce vectors. The offset is fixed to 64.
2537 		 */
2538 		hdev->num_msi = hdev->num_roce_msix +
2539 				hdev->roce_base_msix_offset;
2540 	} else {
2541 		hdev->num_msi =
2542 		hnae3_get_field(__le16_to_cpu(req->vf_intr_vector_number),
2543 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
2544 	}
2545 
2546 	return 0;
2547 }
2548 
2549 static int hclgevf_pci_reset(struct hclgevf_dev *hdev)
2550 {
2551 	struct pci_dev *pdev = hdev->pdev;
2552 	int ret = 0;
2553 
2554 	if (hdev->reset_type == HNAE3_VF_FULL_RESET &&
2555 	    test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2556 		hclgevf_misc_irq_uninit(hdev);
2557 		hclgevf_uninit_msi(hdev);
2558 		clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2559 	}
2560 
2561 	if (!test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2562 		pci_set_master(pdev);
2563 		ret = hclgevf_init_msi(hdev);
2564 		if (ret) {
2565 			dev_err(&pdev->dev,
2566 				"failed(%d) to init MSI/MSI-X\n", ret);
2567 			return ret;
2568 		}
2569 
2570 		ret = hclgevf_misc_irq_init(hdev);
2571 		if (ret) {
2572 			hclgevf_uninit_msi(hdev);
2573 			dev_err(&pdev->dev, "failed(%d) to init Misc IRQ(vector0)\n",
2574 				ret);
2575 			return ret;
2576 		}
2577 
2578 		set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2579 	}
2580 
2581 	return ret;
2582 }
2583 
2584 static int hclgevf_reset_hdev(struct hclgevf_dev *hdev)
2585 {
2586 	struct pci_dev *pdev = hdev->pdev;
2587 	int ret;
2588 
2589 	ret = hclgevf_pci_reset(hdev);
2590 	if (ret) {
2591 		dev_err(&pdev->dev, "pci reset failed %d\n", ret);
2592 		return ret;
2593 	}
2594 
2595 	ret = hclgevf_cmd_init(hdev);
2596 	if (ret) {
2597 		dev_err(&pdev->dev, "cmd failed %d\n", ret);
2598 		return ret;
2599 	}
2600 
2601 	ret = hclgevf_rss_init_hw(hdev);
2602 	if (ret) {
2603 		dev_err(&hdev->pdev->dev,
2604 			"failed(%d) to initialize RSS\n", ret);
2605 		return ret;
2606 	}
2607 
2608 	ret = hclgevf_config_gro(hdev, true);
2609 	if (ret)
2610 		return ret;
2611 
2612 	ret = hclgevf_init_vlan_config(hdev);
2613 	if (ret) {
2614 		dev_err(&hdev->pdev->dev,
2615 			"failed(%d) to initialize VLAN config\n", ret);
2616 		return ret;
2617 	}
2618 
2619 	if (pdev->revision >= 0x21) {
2620 		ret = hclgevf_set_promisc_mode(hdev, true);
2621 		if (ret)
2622 			return ret;
2623 	}
2624 
2625 	dev_info(&hdev->pdev->dev, "Reset done\n");
2626 
2627 	return 0;
2628 }
2629 
2630 static int hclgevf_init_hdev(struct hclgevf_dev *hdev)
2631 {
2632 	struct pci_dev *pdev = hdev->pdev;
2633 	int ret;
2634 
2635 	ret = hclgevf_pci_init(hdev);
2636 	if (ret) {
2637 		dev_err(&pdev->dev, "PCI initialization failed\n");
2638 		return ret;
2639 	}
2640 
2641 	ret = hclgevf_cmd_queue_init(hdev);
2642 	if (ret) {
2643 		dev_err(&pdev->dev, "Cmd queue init failed: %d\n", ret);
2644 		goto err_cmd_queue_init;
2645 	}
2646 
2647 	ret = hclgevf_cmd_init(hdev);
2648 	if (ret)
2649 		goto err_cmd_init;
2650 
2651 	/* Get vf resource */
2652 	ret = hclgevf_query_vf_resource(hdev);
2653 	if (ret) {
2654 		dev_err(&hdev->pdev->dev,
2655 			"Query vf status error, ret = %d.\n", ret);
2656 		goto err_cmd_init;
2657 	}
2658 
2659 	ret = hclgevf_init_msi(hdev);
2660 	if (ret) {
2661 		dev_err(&pdev->dev, "failed(%d) to init MSI/MSI-X\n", ret);
2662 		goto err_cmd_init;
2663 	}
2664 
2665 	hclgevf_state_init(hdev);
2666 	hdev->reset_level = HNAE3_VF_FUNC_RESET;
2667 
2668 	ret = hclgevf_misc_irq_init(hdev);
2669 	if (ret) {
2670 		dev_err(&pdev->dev, "failed(%d) to init Misc IRQ(vector0)\n",
2671 			ret);
2672 		goto err_misc_irq_init;
2673 	}
2674 
2675 	set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2676 
2677 	ret = hclgevf_configure(hdev);
2678 	if (ret) {
2679 		dev_err(&pdev->dev, "failed(%d) to fetch configuration\n", ret);
2680 		goto err_config;
2681 	}
2682 
2683 	ret = hclgevf_alloc_tqps(hdev);
2684 	if (ret) {
2685 		dev_err(&pdev->dev, "failed(%d) to allocate TQPs\n", ret);
2686 		goto err_config;
2687 	}
2688 
2689 	ret = hclgevf_set_handle_info(hdev);
2690 	if (ret) {
2691 		dev_err(&pdev->dev, "failed(%d) to set handle info\n", ret);
2692 		goto err_config;
2693 	}
2694 
2695 	ret = hclgevf_config_gro(hdev, true);
2696 	if (ret)
2697 		goto err_config;
2698 
2699 	/* vf is not allowed to enable unicast/multicast promisc mode.
2700 	 * For revision 0x20, default to disable broadcast promisc mode,
2701 	 * firmware makes sure broadcast packets can be accepted.
2702 	 * For revision 0x21, default to enable broadcast promisc mode.
2703 	 */
2704 	if (pdev->revision >= 0x21) {
2705 		ret = hclgevf_set_promisc_mode(hdev, true);
2706 		if (ret)
2707 			goto err_config;
2708 	}
2709 
2710 	/* Initialize RSS for this VF */
2711 	ret = hclgevf_rss_init_hw(hdev);
2712 	if (ret) {
2713 		dev_err(&hdev->pdev->dev,
2714 			"failed(%d) to initialize RSS\n", ret);
2715 		goto err_config;
2716 	}
2717 
2718 	ret = hclgevf_init_vlan_config(hdev);
2719 	if (ret) {
2720 		dev_err(&hdev->pdev->dev,
2721 			"failed(%d) to initialize VLAN config\n", ret);
2722 		goto err_config;
2723 	}
2724 
2725 	hdev->last_reset_time = jiffies;
2726 	dev_info(&hdev->pdev->dev, "finished initializing %s driver\n",
2727 		 HCLGEVF_DRIVER_NAME);
2728 
2729 	return 0;
2730 
2731 err_config:
2732 	hclgevf_misc_irq_uninit(hdev);
2733 err_misc_irq_init:
2734 	hclgevf_state_uninit(hdev);
2735 	hclgevf_uninit_msi(hdev);
2736 err_cmd_init:
2737 	hclgevf_cmd_uninit(hdev);
2738 err_cmd_queue_init:
2739 	hclgevf_pci_uninit(hdev);
2740 	clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2741 	return ret;
2742 }
2743 
2744 static void hclgevf_uninit_hdev(struct hclgevf_dev *hdev)
2745 {
2746 	hclgevf_state_uninit(hdev);
2747 
2748 	if (test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2749 		hclgevf_misc_irq_uninit(hdev);
2750 		hclgevf_uninit_msi(hdev);
2751 	}
2752 
2753 	hclgevf_pci_uninit(hdev);
2754 	hclgevf_cmd_uninit(hdev);
2755 }
2756 
2757 static int hclgevf_init_ae_dev(struct hnae3_ae_dev *ae_dev)
2758 {
2759 	struct pci_dev *pdev = ae_dev->pdev;
2760 	struct hclgevf_dev *hdev;
2761 	int ret;
2762 
2763 	ret = hclgevf_alloc_hdev(ae_dev);
2764 	if (ret) {
2765 		dev_err(&pdev->dev, "hclge device allocation failed\n");
2766 		return ret;
2767 	}
2768 
2769 	ret = hclgevf_init_hdev(ae_dev->priv);
2770 	if (ret) {
2771 		dev_err(&pdev->dev, "hclge device initialization failed\n");
2772 		return ret;
2773 	}
2774 
2775 	hdev = ae_dev->priv;
2776 	timer_setup(&hdev->keep_alive_timer, hclgevf_keep_alive_timer, 0);
2777 	INIT_WORK(&hdev->keep_alive_task, hclgevf_keep_alive_task);
2778 
2779 	return 0;
2780 }
2781 
2782 static void hclgevf_uninit_ae_dev(struct hnae3_ae_dev *ae_dev)
2783 {
2784 	struct hclgevf_dev *hdev = ae_dev->priv;
2785 
2786 	hclgevf_uninit_hdev(hdev);
2787 	ae_dev->priv = NULL;
2788 }
2789 
2790 static u32 hclgevf_get_max_channels(struct hclgevf_dev *hdev)
2791 {
2792 	struct hnae3_handle *nic = &hdev->nic;
2793 	struct hnae3_knic_private_info *kinfo = &nic->kinfo;
2794 
2795 	return min_t(u32, hdev->rss_size_max,
2796 		     hdev->num_tqps / kinfo->num_tc);
2797 }
2798 
2799 /**
2800  * hclgevf_get_channels - Get the current channels enabled and max supported.
2801  * @handle: hardware information for network interface
2802  * @ch: ethtool channels structure
2803  *
2804  * We don't support separate tx and rx queues as channels. The other count
2805  * represents how many queues are being used for control. max_combined counts
2806  * how many queue pairs we can support. They may not be mapped 1 to 1 with
2807  * q_vectors since we support a lot more queue pairs than q_vectors.
2808  **/
2809 static void hclgevf_get_channels(struct hnae3_handle *handle,
2810 				 struct ethtool_channels *ch)
2811 {
2812 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2813 
2814 	ch->max_combined = hclgevf_get_max_channels(hdev);
2815 	ch->other_count = 0;
2816 	ch->max_other = 0;
2817 	ch->combined_count = handle->kinfo.rss_size;
2818 }
2819 
2820 static void hclgevf_get_tqps_and_rss_info(struct hnae3_handle *handle,
2821 					  u16 *alloc_tqps, u16 *max_rss_size)
2822 {
2823 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2824 
2825 	*alloc_tqps = hdev->num_tqps;
2826 	*max_rss_size = hdev->rss_size_max;
2827 }
2828 
2829 static int hclgevf_get_status(struct hnae3_handle *handle)
2830 {
2831 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2832 
2833 	return hdev->hw.mac.link;
2834 }
2835 
2836 static void hclgevf_get_ksettings_an_result(struct hnae3_handle *handle,
2837 					    u8 *auto_neg, u32 *speed,
2838 					    u8 *duplex)
2839 {
2840 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2841 
2842 	if (speed)
2843 		*speed = hdev->hw.mac.speed;
2844 	if (duplex)
2845 		*duplex = hdev->hw.mac.duplex;
2846 	if (auto_neg)
2847 		*auto_neg = AUTONEG_DISABLE;
2848 }
2849 
2850 void hclgevf_update_speed_duplex(struct hclgevf_dev *hdev, u32 speed,
2851 				 u8 duplex)
2852 {
2853 	hdev->hw.mac.speed = speed;
2854 	hdev->hw.mac.duplex = duplex;
2855 }
2856 
2857 static int hclgevf_gro_en(struct hnae3_handle *handle, bool enable)
2858 {
2859 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2860 
2861 	return hclgevf_config_gro(hdev, enable);
2862 }
2863 
2864 static void hclgevf_get_media_type(struct hnae3_handle *handle, u8 *media_type,
2865 				   u8 *module_type)
2866 {
2867 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2868 
2869 	if (media_type)
2870 		*media_type = hdev->hw.mac.media_type;
2871 
2872 	if (module_type)
2873 		*module_type = hdev->hw.mac.module_type;
2874 }
2875 
2876 static bool hclgevf_get_hw_reset_stat(struct hnae3_handle *handle)
2877 {
2878 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2879 
2880 	return !!hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
2881 }
2882 
2883 static bool hclgevf_ae_dev_resetting(struct hnae3_handle *handle)
2884 {
2885 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2886 
2887 	return test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
2888 }
2889 
2890 static unsigned long hclgevf_ae_dev_reset_cnt(struct hnae3_handle *handle)
2891 {
2892 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2893 
2894 	return hdev->rst_stats.hw_rst_done_cnt;
2895 }
2896 
2897 static void hclgevf_get_link_mode(struct hnae3_handle *handle,
2898 				  unsigned long *supported,
2899 				  unsigned long *advertising)
2900 {
2901 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2902 
2903 	*supported = hdev->hw.mac.supported;
2904 	*advertising = hdev->hw.mac.advertising;
2905 }
2906 
2907 #define MAX_SEPARATE_NUM	4
2908 #define SEPARATOR_VALUE		0xFFFFFFFF
2909 #define REG_NUM_PER_LINE	4
2910 #define REG_LEN_PER_LINE	(REG_NUM_PER_LINE * sizeof(u32))
2911 
2912 static int hclgevf_get_regs_len(struct hnae3_handle *handle)
2913 {
2914 	int cmdq_lines, common_lines, ring_lines, tqp_intr_lines;
2915 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2916 
2917 	cmdq_lines = sizeof(cmdq_reg_addr_list) / REG_LEN_PER_LINE + 1;
2918 	common_lines = sizeof(common_reg_addr_list) / REG_LEN_PER_LINE + 1;
2919 	ring_lines = sizeof(ring_reg_addr_list) / REG_LEN_PER_LINE + 1;
2920 	tqp_intr_lines = sizeof(tqp_intr_reg_addr_list) / REG_LEN_PER_LINE + 1;
2921 
2922 	return (cmdq_lines + common_lines + ring_lines * hdev->num_tqps +
2923 		tqp_intr_lines * (hdev->num_msi_used - 1)) * REG_LEN_PER_LINE;
2924 }
2925 
2926 static void hclgevf_get_regs(struct hnae3_handle *handle, u32 *version,
2927 			     void *data)
2928 {
2929 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2930 	int i, j, reg_um, separator_num;
2931 	u32 *reg = data;
2932 
2933 	*version = hdev->fw_version;
2934 
2935 	/* fetching per-VF registers values from VF PCIe register space */
2936 	reg_um = sizeof(cmdq_reg_addr_list) / sizeof(u32);
2937 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
2938 	for (i = 0; i < reg_um; i++)
2939 		*reg++ = hclgevf_read_dev(&hdev->hw, cmdq_reg_addr_list[i]);
2940 	for (i = 0; i < separator_num; i++)
2941 		*reg++ = SEPARATOR_VALUE;
2942 
2943 	reg_um = sizeof(common_reg_addr_list) / sizeof(u32);
2944 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
2945 	for (i = 0; i < reg_um; i++)
2946 		*reg++ = hclgevf_read_dev(&hdev->hw, common_reg_addr_list[i]);
2947 	for (i = 0; i < separator_num; i++)
2948 		*reg++ = SEPARATOR_VALUE;
2949 
2950 	reg_um = sizeof(ring_reg_addr_list) / sizeof(u32);
2951 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
2952 	for (j = 0; j < hdev->num_tqps; j++) {
2953 		for (i = 0; i < reg_um; i++)
2954 			*reg++ = hclgevf_read_dev(&hdev->hw,
2955 						  ring_reg_addr_list[i] +
2956 						  0x200 * j);
2957 		for (i = 0; i < separator_num; i++)
2958 			*reg++ = SEPARATOR_VALUE;
2959 	}
2960 
2961 	reg_um = sizeof(tqp_intr_reg_addr_list) / sizeof(u32);
2962 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
2963 	for (j = 0; j < hdev->num_msi_used - 1; j++) {
2964 		for (i = 0; i < reg_um; i++)
2965 			*reg++ = hclgevf_read_dev(&hdev->hw,
2966 						  tqp_intr_reg_addr_list[i] +
2967 						  4 * j);
2968 		for (i = 0; i < separator_num; i++)
2969 			*reg++ = SEPARATOR_VALUE;
2970 	}
2971 }
2972 
2973 void hclgevf_update_port_base_vlan_info(struct hclgevf_dev *hdev, u16 state,
2974 					u8 *port_base_vlan_info, u8 data_size)
2975 {
2976 	struct hnae3_handle *nic = &hdev->nic;
2977 
2978 	rtnl_lock();
2979 	hclgevf_notify_client(hdev, HNAE3_DOWN_CLIENT);
2980 	rtnl_unlock();
2981 
2982 	/* send msg to PF and wait update port based vlan info */
2983 	hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_VLAN,
2984 			     HCLGE_MBX_PORT_BASE_VLAN_CFG,
2985 			     port_base_vlan_info, data_size,
2986 			     false, NULL, 0);
2987 
2988 	if (state == HNAE3_PORT_BASE_VLAN_DISABLE)
2989 		nic->port_base_vlan_state = HNAE3_PORT_BASE_VLAN_DISABLE;
2990 	else
2991 		nic->port_base_vlan_state = HNAE3_PORT_BASE_VLAN_ENABLE;
2992 
2993 	rtnl_lock();
2994 	hclgevf_notify_client(hdev, HNAE3_UP_CLIENT);
2995 	rtnl_unlock();
2996 }
2997 
2998 static const struct hnae3_ae_ops hclgevf_ops = {
2999 	.init_ae_dev = hclgevf_init_ae_dev,
3000 	.uninit_ae_dev = hclgevf_uninit_ae_dev,
3001 	.flr_prepare = hclgevf_flr_prepare,
3002 	.flr_done = hclgevf_flr_done,
3003 	.init_client_instance = hclgevf_init_client_instance,
3004 	.uninit_client_instance = hclgevf_uninit_client_instance,
3005 	.start = hclgevf_ae_start,
3006 	.stop = hclgevf_ae_stop,
3007 	.client_start = hclgevf_client_start,
3008 	.client_stop = hclgevf_client_stop,
3009 	.map_ring_to_vector = hclgevf_map_ring_to_vector,
3010 	.unmap_ring_from_vector = hclgevf_unmap_ring_from_vector,
3011 	.get_vector = hclgevf_get_vector,
3012 	.put_vector = hclgevf_put_vector,
3013 	.reset_queue = hclgevf_reset_tqp,
3014 	.get_mac_addr = hclgevf_get_mac_addr,
3015 	.set_mac_addr = hclgevf_set_mac_addr,
3016 	.add_uc_addr = hclgevf_add_uc_addr,
3017 	.rm_uc_addr = hclgevf_rm_uc_addr,
3018 	.add_mc_addr = hclgevf_add_mc_addr,
3019 	.rm_mc_addr = hclgevf_rm_mc_addr,
3020 	.get_stats = hclgevf_get_stats,
3021 	.update_stats = hclgevf_update_stats,
3022 	.get_strings = hclgevf_get_strings,
3023 	.get_sset_count = hclgevf_get_sset_count,
3024 	.get_rss_key_size = hclgevf_get_rss_key_size,
3025 	.get_rss_indir_size = hclgevf_get_rss_indir_size,
3026 	.get_rss = hclgevf_get_rss,
3027 	.set_rss = hclgevf_set_rss,
3028 	.get_rss_tuple = hclgevf_get_rss_tuple,
3029 	.set_rss_tuple = hclgevf_set_rss_tuple,
3030 	.get_tc_size = hclgevf_get_tc_size,
3031 	.get_fw_version = hclgevf_get_fw_version,
3032 	.set_vlan_filter = hclgevf_set_vlan_filter,
3033 	.enable_hw_strip_rxvtag = hclgevf_en_hw_strip_rxvtag,
3034 	.reset_event = hclgevf_reset_event,
3035 	.set_default_reset_request = hclgevf_set_def_reset_request,
3036 	.get_channels = hclgevf_get_channels,
3037 	.get_tqps_and_rss_info = hclgevf_get_tqps_and_rss_info,
3038 	.get_regs_len = hclgevf_get_regs_len,
3039 	.get_regs = hclgevf_get_regs,
3040 	.get_status = hclgevf_get_status,
3041 	.get_ksettings_an_result = hclgevf_get_ksettings_an_result,
3042 	.get_media_type = hclgevf_get_media_type,
3043 	.get_hw_reset_stat = hclgevf_get_hw_reset_stat,
3044 	.ae_dev_resetting = hclgevf_ae_dev_resetting,
3045 	.ae_dev_reset_cnt = hclgevf_ae_dev_reset_cnt,
3046 	.set_gro_en = hclgevf_gro_en,
3047 	.set_mtu = hclgevf_set_mtu,
3048 	.get_global_queue_id = hclgevf_get_qid_global,
3049 	.set_timer_task = hclgevf_set_timer_task,
3050 	.get_link_mode = hclgevf_get_link_mode,
3051 };
3052 
3053 static struct hnae3_ae_algo ae_algovf = {
3054 	.ops = &hclgevf_ops,
3055 	.pdev_id_table = ae_algovf_pci_tbl,
3056 };
3057 
3058 static int hclgevf_init(void)
3059 {
3060 	pr_info("%s is initializing\n", HCLGEVF_NAME);
3061 
3062 	hnae3_register_ae_algo(&ae_algovf);
3063 
3064 	return 0;
3065 }
3066 
3067 static void hclgevf_exit(void)
3068 {
3069 	hnae3_unregister_ae_algo(&ae_algovf);
3070 }
3071 module_init(hclgevf_init);
3072 module_exit(hclgevf_exit);
3073 
3074 MODULE_LICENSE("GPL");
3075 MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
3076 MODULE_DESCRIPTION("HCLGEVF Driver");
3077 MODULE_VERSION(HCLGEVF_MOD_VERSION);
3078