1e2cb1decSSalil Mehta // SPDX-License-Identifier: GPL-2.0+
2e2cb1decSSalil Mehta // Copyright (c) 2016-2017 Hisilicon Limited.
3e2cb1decSSalil Mehta 
4e2cb1decSSalil Mehta #include <linux/etherdevice.h>
5aa5c4f17SHuazhong Tan #include <linux/iopoll.h>
66988eb2aSSalil Mehta #include <net/rtnetlink.h>
7e2cb1decSSalil Mehta #include "hclgevf_cmd.h"
8e2cb1decSSalil Mehta #include "hclgevf_main.h"
9e2cb1decSSalil Mehta #include "hclge_mbx.h"
10e2cb1decSSalil Mehta #include "hnae3.h"
11e2cb1decSSalil Mehta 
12e2cb1decSSalil Mehta #define HCLGEVF_NAME	"hclgevf"
13e2cb1decSSalil Mehta 
14bbe6540eSHuazhong Tan #define HCLGEVF_RESET_MAX_FAIL_CNT	5
15bbe6540eSHuazhong Tan 
169c6f7085SHuazhong Tan static int hclgevf_reset_hdev(struct hclgevf_dev *hdev);
17e2cb1decSSalil Mehta static struct hnae3_ae_algo ae_algovf;
18e2cb1decSSalil Mehta 
190ea68902SYunsheng Lin static struct workqueue_struct *hclgevf_wq;
200ea68902SYunsheng Lin 
21e2cb1decSSalil Mehta static const struct pci_device_id ae_algovf_pci_tbl[] = {
22e2cb1decSSalil Mehta 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_VF), 0},
23e2cb1decSSalil Mehta 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_DCB_PFC_VF), 0},
24e2cb1decSSalil Mehta 	/* required last entry */
25e2cb1decSSalil Mehta 	{0, }
26e2cb1decSSalil Mehta };
27e2cb1decSSalil Mehta 
28472d7eceSJian Shen static const u8 hclgevf_hash_key[] = {
29472d7eceSJian Shen 	0x6D, 0x5A, 0x56, 0xDA, 0x25, 0x5B, 0x0E, 0xC2,
30472d7eceSJian Shen 	0x41, 0x67, 0x25, 0x3D, 0x43, 0xA3, 0x8F, 0xB0,
31472d7eceSJian Shen 	0xD0, 0xCA, 0x2B, 0xCB, 0xAE, 0x7B, 0x30, 0xB4,
32472d7eceSJian Shen 	0x77, 0xCB, 0x2D, 0xA3, 0x80, 0x30, 0xF2, 0x0C,
33472d7eceSJian Shen 	0x6A, 0x42, 0xB7, 0x3B, 0xBE, 0xAC, 0x01, 0xFA
34472d7eceSJian Shen };
35472d7eceSJian Shen 
362f550a46SYunsheng Lin MODULE_DEVICE_TABLE(pci, ae_algovf_pci_tbl);
372f550a46SYunsheng Lin 
381600c3e5SJian Shen static const u32 cmdq_reg_addr_list[] = {HCLGEVF_CMDQ_TX_ADDR_L_REG,
391600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_ADDR_H_REG,
401600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_DEPTH_REG,
411600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_TAIL_REG,
421600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_HEAD_REG,
431600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_ADDR_L_REG,
441600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_ADDR_H_REG,
451600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_DEPTH_REG,
461600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_TAIL_REG,
471600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_HEAD_REG,
481600c3e5SJian Shen 					 HCLGEVF_VECTOR0_CMDQ_SRC_REG,
491600c3e5SJian Shen 					 HCLGEVF_CMDQ_INTR_STS_REG,
501600c3e5SJian Shen 					 HCLGEVF_CMDQ_INTR_EN_REG,
511600c3e5SJian Shen 					 HCLGEVF_CMDQ_INTR_GEN_REG};
521600c3e5SJian Shen 
531600c3e5SJian Shen static const u32 common_reg_addr_list[] = {HCLGEVF_MISC_VECTOR_REG_BASE,
541600c3e5SJian Shen 					   HCLGEVF_RST_ING,
551600c3e5SJian Shen 					   HCLGEVF_GRO_EN_REG};
561600c3e5SJian Shen 
571600c3e5SJian Shen static const u32 ring_reg_addr_list[] = {HCLGEVF_RING_RX_ADDR_L_REG,
581600c3e5SJian Shen 					 HCLGEVF_RING_RX_ADDR_H_REG,
591600c3e5SJian Shen 					 HCLGEVF_RING_RX_BD_NUM_REG,
601600c3e5SJian Shen 					 HCLGEVF_RING_RX_BD_LENGTH_REG,
611600c3e5SJian Shen 					 HCLGEVF_RING_RX_MERGE_EN_REG,
621600c3e5SJian Shen 					 HCLGEVF_RING_RX_TAIL_REG,
631600c3e5SJian Shen 					 HCLGEVF_RING_RX_HEAD_REG,
641600c3e5SJian Shen 					 HCLGEVF_RING_RX_FBD_NUM_REG,
651600c3e5SJian Shen 					 HCLGEVF_RING_RX_OFFSET_REG,
661600c3e5SJian Shen 					 HCLGEVF_RING_RX_FBD_OFFSET_REG,
671600c3e5SJian Shen 					 HCLGEVF_RING_RX_STASH_REG,
681600c3e5SJian Shen 					 HCLGEVF_RING_RX_BD_ERR_REG,
691600c3e5SJian Shen 					 HCLGEVF_RING_TX_ADDR_L_REG,
701600c3e5SJian Shen 					 HCLGEVF_RING_TX_ADDR_H_REG,
711600c3e5SJian Shen 					 HCLGEVF_RING_TX_BD_NUM_REG,
721600c3e5SJian Shen 					 HCLGEVF_RING_TX_PRIORITY_REG,
731600c3e5SJian Shen 					 HCLGEVF_RING_TX_TC_REG,
741600c3e5SJian Shen 					 HCLGEVF_RING_TX_MERGE_EN_REG,
751600c3e5SJian Shen 					 HCLGEVF_RING_TX_TAIL_REG,
761600c3e5SJian Shen 					 HCLGEVF_RING_TX_HEAD_REG,
771600c3e5SJian Shen 					 HCLGEVF_RING_TX_FBD_NUM_REG,
781600c3e5SJian Shen 					 HCLGEVF_RING_TX_OFFSET_REG,
791600c3e5SJian Shen 					 HCLGEVF_RING_TX_EBD_NUM_REG,
801600c3e5SJian Shen 					 HCLGEVF_RING_TX_EBD_OFFSET_REG,
811600c3e5SJian Shen 					 HCLGEVF_RING_TX_BD_ERR_REG,
821600c3e5SJian Shen 					 HCLGEVF_RING_EN_REG};
831600c3e5SJian Shen 
841600c3e5SJian Shen static const u32 tqp_intr_reg_addr_list[] = {HCLGEVF_TQP_INTR_CTRL_REG,
851600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_GL0_REG,
861600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_GL1_REG,
871600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_GL2_REG,
881600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_RL_REG};
891600c3e5SJian Shen 
909b2f3477SWeihang Li static struct hclgevf_dev *hclgevf_ae_get_hdev(struct hnae3_handle *handle)
91e2cb1decSSalil Mehta {
92eed9535fSPeng Li 	if (!handle->client)
93eed9535fSPeng Li 		return container_of(handle, struct hclgevf_dev, nic);
94eed9535fSPeng Li 	else if (handle->client->type == HNAE3_CLIENT_ROCE)
95eed9535fSPeng Li 		return container_of(handle, struct hclgevf_dev, roce);
96eed9535fSPeng Li 	else
97e2cb1decSSalil Mehta 		return container_of(handle, struct hclgevf_dev, nic);
98e2cb1decSSalil Mehta }
99e2cb1decSSalil Mehta 
100e2cb1decSSalil Mehta static int hclgevf_tqps_update_stats(struct hnae3_handle *handle)
101e2cb1decSSalil Mehta {
102b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
103e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
104e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
105e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
106e2cb1decSSalil Mehta 	int status;
107e2cb1decSSalil Mehta 	int i;
108e2cb1decSSalil Mehta 
109b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
110b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
111e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc,
112e2cb1decSSalil Mehta 					     HCLGEVF_OPC_QUERY_RX_STATUS,
113e2cb1decSSalil Mehta 					     true);
114e2cb1decSSalil Mehta 
115e2cb1decSSalil Mehta 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
116e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
117e2cb1decSSalil Mehta 		if (status) {
118e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
119e2cb1decSSalil Mehta 				"Query tqp stat fail, status = %d,queue = %d\n",
120e2cb1decSSalil Mehta 				status,	i);
121e2cb1decSSalil Mehta 			return status;
122e2cb1decSSalil Mehta 		}
123e2cb1decSSalil Mehta 		tqp->tqp_stats.rcb_rx_ring_pktnum_rcd +=
124cf72fa63SJian Shen 			le32_to_cpu(desc.data[1]);
125e2cb1decSSalil Mehta 
126e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_TX_STATUS,
127e2cb1decSSalil Mehta 					     true);
128e2cb1decSSalil Mehta 
129e2cb1decSSalil Mehta 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
130e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
131e2cb1decSSalil Mehta 		if (status) {
132e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
133e2cb1decSSalil Mehta 				"Query tqp stat fail, status = %d,queue = %d\n",
134e2cb1decSSalil Mehta 				status, i);
135e2cb1decSSalil Mehta 			return status;
136e2cb1decSSalil Mehta 		}
137e2cb1decSSalil Mehta 		tqp->tqp_stats.rcb_tx_ring_pktnum_rcd +=
138cf72fa63SJian Shen 			le32_to_cpu(desc.data[1]);
139e2cb1decSSalil Mehta 	}
140e2cb1decSSalil Mehta 
141e2cb1decSSalil Mehta 	return 0;
142e2cb1decSSalil Mehta }
143e2cb1decSSalil Mehta 
144e2cb1decSSalil Mehta static u64 *hclgevf_tqps_get_stats(struct hnae3_handle *handle, u64 *data)
145e2cb1decSSalil Mehta {
146e2cb1decSSalil Mehta 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
147e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
148e2cb1decSSalil Mehta 	u64 *buff = data;
149e2cb1decSSalil Mehta 	int i;
150e2cb1decSSalil Mehta 
151b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
152b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
153e2cb1decSSalil Mehta 		*buff++ = tqp->tqp_stats.rcb_tx_ring_pktnum_rcd;
154e2cb1decSSalil Mehta 	}
155e2cb1decSSalil Mehta 	for (i = 0; i < kinfo->num_tqps; i++) {
156b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
157e2cb1decSSalil Mehta 		*buff++ = tqp->tqp_stats.rcb_rx_ring_pktnum_rcd;
158e2cb1decSSalil Mehta 	}
159e2cb1decSSalil Mehta 
160e2cb1decSSalil Mehta 	return buff;
161e2cb1decSSalil Mehta }
162e2cb1decSSalil Mehta 
163e2cb1decSSalil Mehta static int hclgevf_tqps_get_sset_count(struct hnae3_handle *handle, int strset)
164e2cb1decSSalil Mehta {
165b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
166e2cb1decSSalil Mehta 
167b4f1d303SJian Shen 	return kinfo->num_tqps * 2;
168e2cb1decSSalil Mehta }
169e2cb1decSSalil Mehta 
170e2cb1decSSalil Mehta static u8 *hclgevf_tqps_get_strings(struct hnae3_handle *handle, u8 *data)
171e2cb1decSSalil Mehta {
172b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
173e2cb1decSSalil Mehta 	u8 *buff = data;
174e2cb1decSSalil Mehta 	int i = 0;
175e2cb1decSSalil Mehta 
176b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
177b4f1d303SJian Shen 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
178e2cb1decSSalil Mehta 						       struct hclgevf_tqp, q);
1790c218123SJian Shen 		snprintf(buff, ETH_GSTRING_LEN, "txq%d_pktnum_rcd",
180e2cb1decSSalil Mehta 			 tqp->index);
181e2cb1decSSalil Mehta 		buff += ETH_GSTRING_LEN;
182e2cb1decSSalil Mehta 	}
183e2cb1decSSalil Mehta 
184b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
185b4f1d303SJian Shen 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
186e2cb1decSSalil Mehta 						       struct hclgevf_tqp, q);
1870c218123SJian Shen 		snprintf(buff, ETH_GSTRING_LEN, "rxq%d_pktnum_rcd",
188e2cb1decSSalil Mehta 			 tqp->index);
189e2cb1decSSalil Mehta 		buff += ETH_GSTRING_LEN;
190e2cb1decSSalil Mehta 	}
191e2cb1decSSalil Mehta 
192e2cb1decSSalil Mehta 	return buff;
193e2cb1decSSalil Mehta }
194e2cb1decSSalil Mehta 
195e2cb1decSSalil Mehta static void hclgevf_update_stats(struct hnae3_handle *handle,
196e2cb1decSSalil Mehta 				 struct net_device_stats *net_stats)
197e2cb1decSSalil Mehta {
198e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
199e2cb1decSSalil Mehta 	int status;
200e2cb1decSSalil Mehta 
201e2cb1decSSalil Mehta 	status = hclgevf_tqps_update_stats(handle);
202e2cb1decSSalil Mehta 	if (status)
203e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
204e2cb1decSSalil Mehta 			"VF update of TQPS stats fail, status = %d.\n",
205e2cb1decSSalil Mehta 			status);
206e2cb1decSSalil Mehta }
207e2cb1decSSalil Mehta 
208e2cb1decSSalil Mehta static int hclgevf_get_sset_count(struct hnae3_handle *handle, int strset)
209e2cb1decSSalil Mehta {
210e2cb1decSSalil Mehta 	if (strset == ETH_SS_TEST)
211e2cb1decSSalil Mehta 		return -EOPNOTSUPP;
212e2cb1decSSalil Mehta 	else if (strset == ETH_SS_STATS)
213e2cb1decSSalil Mehta 		return hclgevf_tqps_get_sset_count(handle, strset);
214e2cb1decSSalil Mehta 
215e2cb1decSSalil Mehta 	return 0;
216e2cb1decSSalil Mehta }
217e2cb1decSSalil Mehta 
218e2cb1decSSalil Mehta static void hclgevf_get_strings(struct hnae3_handle *handle, u32 strset,
219e2cb1decSSalil Mehta 				u8 *data)
220e2cb1decSSalil Mehta {
221e2cb1decSSalil Mehta 	u8 *p = (char *)data;
222e2cb1decSSalil Mehta 
223e2cb1decSSalil Mehta 	if (strset == ETH_SS_STATS)
224e2cb1decSSalil Mehta 		p = hclgevf_tqps_get_strings(handle, p);
225e2cb1decSSalil Mehta }
226e2cb1decSSalil Mehta 
227e2cb1decSSalil Mehta static void hclgevf_get_stats(struct hnae3_handle *handle, u64 *data)
228e2cb1decSSalil Mehta {
229e2cb1decSSalil Mehta 	hclgevf_tqps_get_stats(handle, data);
230e2cb1decSSalil Mehta }
231e2cb1decSSalil Mehta 
232d3410018SYufeng Mo static void hclgevf_build_send_msg(struct hclge_vf_to_pf_msg *msg, u8 code,
233d3410018SYufeng Mo 				   u8 subcode)
234d3410018SYufeng Mo {
235d3410018SYufeng Mo 	if (msg) {
236d3410018SYufeng Mo 		memset(msg, 0, sizeof(struct hclge_vf_to_pf_msg));
237d3410018SYufeng Mo 		msg->code = code;
238d3410018SYufeng Mo 		msg->subcode = subcode;
239d3410018SYufeng Mo 	}
240d3410018SYufeng Mo }
241d3410018SYufeng Mo 
242e2cb1decSSalil Mehta static int hclgevf_get_tc_info(struct hclgevf_dev *hdev)
243e2cb1decSSalil Mehta {
244d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
245e2cb1decSSalil Mehta 	u8 resp_msg;
246e2cb1decSSalil Mehta 	int status;
247e2cb1decSSalil Mehta 
248d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_TCINFO, 0);
249d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, &resp_msg,
250d3410018SYufeng Mo 				      sizeof(resp_msg));
251e2cb1decSSalil Mehta 	if (status) {
252e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
253e2cb1decSSalil Mehta 			"VF request to get TC info from PF failed %d",
254e2cb1decSSalil Mehta 			status);
255e2cb1decSSalil Mehta 		return status;
256e2cb1decSSalil Mehta 	}
257e2cb1decSSalil Mehta 
258e2cb1decSSalil Mehta 	hdev->hw_tc_map = resp_msg;
259e2cb1decSSalil Mehta 
260e2cb1decSSalil Mehta 	return 0;
261e2cb1decSSalil Mehta }
262e2cb1decSSalil Mehta 
26392f11ea1SJian Shen static int hclgevf_get_port_base_vlan_filter_state(struct hclgevf_dev *hdev)
26492f11ea1SJian Shen {
26592f11ea1SJian Shen 	struct hnae3_handle *nic = &hdev->nic;
266d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
26792f11ea1SJian Shen 	u8 resp_msg;
26892f11ea1SJian Shen 	int ret;
26992f11ea1SJian Shen 
270d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
271d3410018SYufeng Mo 			       HCLGE_MBX_GET_PORT_BASE_VLAN_STATE);
272d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, &resp_msg,
273d3410018SYufeng Mo 				   sizeof(u8));
27492f11ea1SJian Shen 	if (ret) {
27592f11ea1SJian Shen 		dev_err(&hdev->pdev->dev,
27692f11ea1SJian Shen 			"VF request to get port based vlan state failed %d",
27792f11ea1SJian Shen 			ret);
27892f11ea1SJian Shen 		return ret;
27992f11ea1SJian Shen 	}
28092f11ea1SJian Shen 
28192f11ea1SJian Shen 	nic->port_base_vlan_state = resp_msg;
28292f11ea1SJian Shen 
28392f11ea1SJian Shen 	return 0;
28492f11ea1SJian Shen }
28592f11ea1SJian Shen 
2866cee6fc3SJian Shen static int hclgevf_get_queue_info(struct hclgevf_dev *hdev)
287e2cb1decSSalil Mehta {
288c0425944SPeng Li #define HCLGEVF_TQPS_RSS_INFO_LEN	6
289d3410018SYufeng Mo #define HCLGEVF_TQPS_ALLOC_OFFSET	0
290d3410018SYufeng Mo #define HCLGEVF_TQPS_RSS_SIZE_OFFSET	2
291d3410018SYufeng Mo #define HCLGEVF_TQPS_RX_BUFFER_LEN_OFFSET	4
292d3410018SYufeng Mo 
293e2cb1decSSalil Mehta 	u8 resp_msg[HCLGEVF_TQPS_RSS_INFO_LEN];
294d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
295e2cb1decSSalil Mehta 	int status;
296e2cb1decSSalil Mehta 
297d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_QINFO, 0);
298d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
299e2cb1decSSalil Mehta 				      HCLGEVF_TQPS_RSS_INFO_LEN);
300e2cb1decSSalil Mehta 	if (status) {
301e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
302e2cb1decSSalil Mehta 			"VF request to get tqp info from PF failed %d",
303e2cb1decSSalil Mehta 			status);
304e2cb1decSSalil Mehta 		return status;
305e2cb1decSSalil Mehta 	}
306e2cb1decSSalil Mehta 
307d3410018SYufeng Mo 	memcpy(&hdev->num_tqps, &resp_msg[HCLGEVF_TQPS_ALLOC_OFFSET],
308d3410018SYufeng Mo 	       sizeof(u16));
309d3410018SYufeng Mo 	memcpy(&hdev->rss_size_max, &resp_msg[HCLGEVF_TQPS_RSS_SIZE_OFFSET],
310d3410018SYufeng Mo 	       sizeof(u16));
311d3410018SYufeng Mo 	memcpy(&hdev->rx_buf_len, &resp_msg[HCLGEVF_TQPS_RX_BUFFER_LEN_OFFSET],
312d3410018SYufeng Mo 	       sizeof(u16));
313c0425944SPeng Li 
314c0425944SPeng Li 	return 0;
315c0425944SPeng Li }
316c0425944SPeng Li 
317c0425944SPeng Li static int hclgevf_get_queue_depth(struct hclgevf_dev *hdev)
318c0425944SPeng Li {
319c0425944SPeng Li #define HCLGEVF_TQPS_DEPTH_INFO_LEN	4
320d3410018SYufeng Mo #define HCLGEVF_TQPS_NUM_TX_DESC_OFFSET	0
321d3410018SYufeng Mo #define HCLGEVF_TQPS_NUM_RX_DESC_OFFSET	2
322d3410018SYufeng Mo 
323c0425944SPeng Li 	u8 resp_msg[HCLGEVF_TQPS_DEPTH_INFO_LEN];
324d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
325c0425944SPeng Li 	int ret;
326c0425944SPeng Li 
327d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_QDEPTH, 0);
328d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
329c0425944SPeng Li 				   HCLGEVF_TQPS_DEPTH_INFO_LEN);
330c0425944SPeng Li 	if (ret) {
331c0425944SPeng Li 		dev_err(&hdev->pdev->dev,
332c0425944SPeng Li 			"VF request to get tqp depth info from PF failed %d",
333c0425944SPeng Li 			ret);
334c0425944SPeng Li 		return ret;
335c0425944SPeng Li 	}
336c0425944SPeng Li 
337d3410018SYufeng Mo 	memcpy(&hdev->num_tx_desc, &resp_msg[HCLGEVF_TQPS_NUM_TX_DESC_OFFSET],
338d3410018SYufeng Mo 	       sizeof(u16));
339d3410018SYufeng Mo 	memcpy(&hdev->num_rx_desc, &resp_msg[HCLGEVF_TQPS_NUM_RX_DESC_OFFSET],
340d3410018SYufeng Mo 	       sizeof(u16));
341e2cb1decSSalil Mehta 
342e2cb1decSSalil Mehta 	return 0;
343e2cb1decSSalil Mehta }
344e2cb1decSSalil Mehta 
3450c29d191Sliuzhongzhu static u16 hclgevf_get_qid_global(struct hnae3_handle *handle, u16 queue_id)
3460c29d191Sliuzhongzhu {
3470c29d191Sliuzhongzhu 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
348d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
3490c29d191Sliuzhongzhu 	u16 qid_in_pf = 0;
350d3410018SYufeng Mo 	u8 resp_data[2];
3510c29d191Sliuzhongzhu 	int ret;
3520c29d191Sliuzhongzhu 
353d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_QID_IN_PF, 0);
354d3410018SYufeng Mo 	memcpy(send_msg.data, &queue_id, sizeof(queue_id));
355d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_data,
35663cbf7a9SYufeng Mo 				   sizeof(resp_data));
3570c29d191Sliuzhongzhu 	if (!ret)
3580c29d191Sliuzhongzhu 		qid_in_pf = *(u16 *)resp_data;
3590c29d191Sliuzhongzhu 
3600c29d191Sliuzhongzhu 	return qid_in_pf;
3610c29d191Sliuzhongzhu }
3620c29d191Sliuzhongzhu 
3639c3e7130Sliuzhongzhu static int hclgevf_get_pf_media_type(struct hclgevf_dev *hdev)
3649c3e7130Sliuzhongzhu {
365d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
36688d10bd6SJian Shen 	u8 resp_msg[2];
3679c3e7130Sliuzhongzhu 	int ret;
3689c3e7130Sliuzhongzhu 
369d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_MEDIA_TYPE, 0);
370d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
371d3410018SYufeng Mo 				   sizeof(resp_msg));
3729c3e7130Sliuzhongzhu 	if (ret) {
3739c3e7130Sliuzhongzhu 		dev_err(&hdev->pdev->dev,
3749c3e7130Sliuzhongzhu 			"VF request to get the pf port media type failed %d",
3759c3e7130Sliuzhongzhu 			ret);
3769c3e7130Sliuzhongzhu 		return ret;
3779c3e7130Sliuzhongzhu 	}
3789c3e7130Sliuzhongzhu 
37988d10bd6SJian Shen 	hdev->hw.mac.media_type = resp_msg[0];
38088d10bd6SJian Shen 	hdev->hw.mac.module_type = resp_msg[1];
3819c3e7130Sliuzhongzhu 
3829c3e7130Sliuzhongzhu 	return 0;
3839c3e7130Sliuzhongzhu }
3849c3e7130Sliuzhongzhu 
385e2cb1decSSalil Mehta static int hclgevf_alloc_tqps(struct hclgevf_dev *hdev)
386e2cb1decSSalil Mehta {
387e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
388e2cb1decSSalil Mehta 	int i;
389e2cb1decSSalil Mehta 
390e2cb1decSSalil Mehta 	hdev->htqp = devm_kcalloc(&hdev->pdev->dev, hdev->num_tqps,
391e2cb1decSSalil Mehta 				  sizeof(struct hclgevf_tqp), GFP_KERNEL);
392e2cb1decSSalil Mehta 	if (!hdev->htqp)
393e2cb1decSSalil Mehta 		return -ENOMEM;
394e2cb1decSSalil Mehta 
395e2cb1decSSalil Mehta 	tqp = hdev->htqp;
396e2cb1decSSalil Mehta 
397e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_tqps; i++) {
398e2cb1decSSalil Mehta 		tqp->dev = &hdev->pdev->dev;
399e2cb1decSSalil Mehta 		tqp->index = i;
400e2cb1decSSalil Mehta 
401e2cb1decSSalil Mehta 		tqp->q.ae_algo = &ae_algovf;
402e2cb1decSSalil Mehta 		tqp->q.buf_size = hdev->rx_buf_len;
403c0425944SPeng Li 		tqp->q.tx_desc_num = hdev->num_tx_desc;
404c0425944SPeng Li 		tqp->q.rx_desc_num = hdev->num_rx_desc;
405e2cb1decSSalil Mehta 		tqp->q.io_base = hdev->hw.io_base + HCLGEVF_TQP_REG_OFFSET +
406e2cb1decSSalil Mehta 			i * HCLGEVF_TQP_REG_SIZE;
407e2cb1decSSalil Mehta 
408e2cb1decSSalil Mehta 		tqp++;
409e2cb1decSSalil Mehta 	}
410e2cb1decSSalil Mehta 
411e2cb1decSSalil Mehta 	return 0;
412e2cb1decSSalil Mehta }
413e2cb1decSSalil Mehta 
414e2cb1decSSalil Mehta static int hclgevf_knic_setup(struct hclgevf_dev *hdev)
415e2cb1decSSalil Mehta {
416e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
417e2cb1decSSalil Mehta 	struct hnae3_knic_private_info *kinfo;
418e2cb1decSSalil Mehta 	u16 new_tqps = hdev->num_tqps;
419ebaf1908SWeihang Li 	unsigned int i;
420e2cb1decSSalil Mehta 
421e2cb1decSSalil Mehta 	kinfo = &nic->kinfo;
422e2cb1decSSalil Mehta 	kinfo->num_tc = 0;
423c0425944SPeng Li 	kinfo->num_tx_desc = hdev->num_tx_desc;
424c0425944SPeng Li 	kinfo->num_rx_desc = hdev->num_rx_desc;
425e2cb1decSSalil Mehta 	kinfo->rx_buf_len = hdev->rx_buf_len;
426e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++)
427e2cb1decSSalil Mehta 		if (hdev->hw_tc_map & BIT(i))
428e2cb1decSSalil Mehta 			kinfo->num_tc++;
429e2cb1decSSalil Mehta 
430e2cb1decSSalil Mehta 	kinfo->rss_size
431e2cb1decSSalil Mehta 		= min_t(u16, hdev->rss_size_max, new_tqps / kinfo->num_tc);
432e2cb1decSSalil Mehta 	new_tqps = kinfo->rss_size * kinfo->num_tc;
433e2cb1decSSalil Mehta 	kinfo->num_tqps = min(new_tqps, hdev->num_tqps);
434e2cb1decSSalil Mehta 
435e2cb1decSSalil Mehta 	kinfo->tqp = devm_kcalloc(&hdev->pdev->dev, kinfo->num_tqps,
436e2cb1decSSalil Mehta 				  sizeof(struct hnae3_queue *), GFP_KERNEL);
437e2cb1decSSalil Mehta 	if (!kinfo->tqp)
438e2cb1decSSalil Mehta 		return -ENOMEM;
439e2cb1decSSalil Mehta 
440e2cb1decSSalil Mehta 	for (i = 0; i < kinfo->num_tqps; i++) {
441e2cb1decSSalil Mehta 		hdev->htqp[i].q.handle = &hdev->nic;
442e2cb1decSSalil Mehta 		hdev->htqp[i].q.tqp_index = i;
443e2cb1decSSalil Mehta 		kinfo->tqp[i] = &hdev->htqp[i].q;
444e2cb1decSSalil Mehta 	}
445e2cb1decSSalil Mehta 
446580a05f9SYonglong Liu 	/* after init the max rss_size and tqps, adjust the default tqp numbers
447580a05f9SYonglong Liu 	 * and rss size with the actual vector numbers
448580a05f9SYonglong Liu 	 */
449580a05f9SYonglong Liu 	kinfo->num_tqps = min_t(u16, hdev->num_nic_msix - 1, kinfo->num_tqps);
450580a05f9SYonglong Liu 	kinfo->rss_size = min_t(u16, kinfo->num_tqps / kinfo->num_tc,
451580a05f9SYonglong Liu 				kinfo->rss_size);
452580a05f9SYonglong Liu 
453e2cb1decSSalil Mehta 	return 0;
454e2cb1decSSalil Mehta }
455e2cb1decSSalil Mehta 
456e2cb1decSSalil Mehta static void hclgevf_request_link_info(struct hclgevf_dev *hdev)
457e2cb1decSSalil Mehta {
458d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
459e2cb1decSSalil Mehta 	int status;
460e2cb1decSSalil Mehta 
461d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_LINK_STATUS, 0);
462d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
463e2cb1decSSalil Mehta 	if (status)
464e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
465e2cb1decSSalil Mehta 			"VF failed to fetch link status(%d) from PF", status);
466e2cb1decSSalil Mehta }
467e2cb1decSSalil Mehta 
468e2cb1decSSalil Mehta void hclgevf_update_link_status(struct hclgevf_dev *hdev, int link_state)
469e2cb1decSSalil Mehta {
47045e92b7eSPeng Li 	struct hnae3_handle *rhandle = &hdev->roce;
471e2cb1decSSalil Mehta 	struct hnae3_handle *handle = &hdev->nic;
47245e92b7eSPeng Li 	struct hnae3_client *rclient;
473e2cb1decSSalil Mehta 	struct hnae3_client *client;
474e2cb1decSSalil Mehta 
475ff200099SYunsheng Lin 	if (test_and_set_bit(HCLGEVF_STATE_LINK_UPDATING, &hdev->state))
476ff200099SYunsheng Lin 		return;
477ff200099SYunsheng Lin 
478e2cb1decSSalil Mehta 	client = handle->client;
47945e92b7eSPeng Li 	rclient = hdev->roce_client;
480e2cb1decSSalil Mehta 
481582d37bbSPeng Li 	link_state =
482582d37bbSPeng Li 		test_bit(HCLGEVF_STATE_DOWN, &hdev->state) ? 0 : link_state;
483582d37bbSPeng Li 
484e2cb1decSSalil Mehta 	if (link_state != hdev->hw.mac.link) {
485e2cb1decSSalil Mehta 		client->ops->link_status_change(handle, !!link_state);
48645e92b7eSPeng Li 		if (rclient && rclient->ops->link_status_change)
48745e92b7eSPeng Li 			rclient->ops->link_status_change(rhandle, !!link_state);
488e2cb1decSSalil Mehta 		hdev->hw.mac.link = link_state;
489e2cb1decSSalil Mehta 	}
490ff200099SYunsheng Lin 
491ff200099SYunsheng Lin 	clear_bit(HCLGEVF_STATE_LINK_UPDATING, &hdev->state);
492e2cb1decSSalil Mehta }
493e2cb1decSSalil Mehta 
494538abaf3SYueHaibing static void hclgevf_update_link_mode(struct hclgevf_dev *hdev)
4959194d18bSliuzhongzhu {
4969194d18bSliuzhongzhu #define HCLGEVF_ADVERTISING	0
4979194d18bSliuzhongzhu #define HCLGEVF_SUPPORTED	1
4989194d18bSliuzhongzhu 
499d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
500d3410018SYufeng Mo 
501d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_LINK_MODE, 0);
502d3410018SYufeng Mo 	send_msg.data[0] = HCLGEVF_ADVERTISING;
503d3410018SYufeng Mo 	hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
504d3410018SYufeng Mo 	send_msg.data[0] = HCLGEVF_SUPPORTED;
505d3410018SYufeng Mo 	hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
5069194d18bSliuzhongzhu }
5079194d18bSliuzhongzhu 
508e2cb1decSSalil Mehta static int hclgevf_set_handle_info(struct hclgevf_dev *hdev)
509e2cb1decSSalil Mehta {
510e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
511e2cb1decSSalil Mehta 	int ret;
512e2cb1decSSalil Mehta 
513e2cb1decSSalil Mehta 	nic->ae_algo = &ae_algovf;
514e2cb1decSSalil Mehta 	nic->pdev = hdev->pdev;
515e2cb1decSSalil Mehta 	nic->numa_node_mask = hdev->numa_node_mask;
516424eb834SSalil Mehta 	nic->flags |= HNAE3_SUPPORT_VF;
517e2cb1decSSalil Mehta 
518e2cb1decSSalil Mehta 	ret = hclgevf_knic_setup(hdev);
519e2cb1decSSalil Mehta 	if (ret)
520e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev, "VF knic setup failed %d\n",
521e2cb1decSSalil Mehta 			ret);
522e2cb1decSSalil Mehta 	return ret;
523e2cb1decSSalil Mehta }
524e2cb1decSSalil Mehta 
525e2cb1decSSalil Mehta static void hclgevf_free_vector(struct hclgevf_dev *hdev, int vector_id)
526e2cb1decSSalil Mehta {
52736cbbdf6SPeng Li 	if (hdev->vector_status[vector_id] == HCLGEVF_INVALID_VPORT) {
52836cbbdf6SPeng Li 		dev_warn(&hdev->pdev->dev,
52936cbbdf6SPeng Li 			 "vector(vector_id %d) has been freed.\n", vector_id);
53036cbbdf6SPeng Li 		return;
53136cbbdf6SPeng Li 	}
53236cbbdf6SPeng Li 
533e2cb1decSSalil Mehta 	hdev->vector_status[vector_id] = HCLGEVF_INVALID_VPORT;
534e2cb1decSSalil Mehta 	hdev->num_msi_left += 1;
535e2cb1decSSalil Mehta 	hdev->num_msi_used -= 1;
536e2cb1decSSalil Mehta }
537e2cb1decSSalil Mehta 
538e2cb1decSSalil Mehta static int hclgevf_get_vector(struct hnae3_handle *handle, u16 vector_num,
539e2cb1decSSalil Mehta 			      struct hnae3_vector_info *vector_info)
540e2cb1decSSalil Mehta {
541e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
542e2cb1decSSalil Mehta 	struct hnae3_vector_info *vector = vector_info;
543e2cb1decSSalil Mehta 	int alloc = 0;
544e2cb1decSSalil Mehta 	int i, j;
545e2cb1decSSalil Mehta 
546580a05f9SYonglong Liu 	vector_num = min_t(u16, hdev->num_nic_msix - 1, vector_num);
547e2cb1decSSalil Mehta 	vector_num = min(hdev->num_msi_left, vector_num);
548e2cb1decSSalil Mehta 
549e2cb1decSSalil Mehta 	for (j = 0; j < vector_num; j++) {
550e2cb1decSSalil Mehta 		for (i = HCLGEVF_MISC_VECTOR_NUM + 1; i < hdev->num_msi; i++) {
551e2cb1decSSalil Mehta 			if (hdev->vector_status[i] == HCLGEVF_INVALID_VPORT) {
552e2cb1decSSalil Mehta 				vector->vector = pci_irq_vector(hdev->pdev, i);
553e2cb1decSSalil Mehta 				vector->io_addr = hdev->hw.io_base +
554e2cb1decSSalil Mehta 					HCLGEVF_VECTOR_REG_BASE +
555e2cb1decSSalil Mehta 					(i - 1) * HCLGEVF_VECTOR_REG_OFFSET;
556e2cb1decSSalil Mehta 				hdev->vector_status[i] = 0;
557e2cb1decSSalil Mehta 				hdev->vector_irq[i] = vector->vector;
558e2cb1decSSalil Mehta 
559e2cb1decSSalil Mehta 				vector++;
560e2cb1decSSalil Mehta 				alloc++;
561e2cb1decSSalil Mehta 
562e2cb1decSSalil Mehta 				break;
563e2cb1decSSalil Mehta 			}
564e2cb1decSSalil Mehta 		}
565e2cb1decSSalil Mehta 	}
566e2cb1decSSalil Mehta 	hdev->num_msi_left -= alloc;
567e2cb1decSSalil Mehta 	hdev->num_msi_used += alloc;
568e2cb1decSSalil Mehta 
569e2cb1decSSalil Mehta 	return alloc;
570e2cb1decSSalil Mehta }
571e2cb1decSSalil Mehta 
572e2cb1decSSalil Mehta static int hclgevf_get_vector_index(struct hclgevf_dev *hdev, int vector)
573e2cb1decSSalil Mehta {
574e2cb1decSSalil Mehta 	int i;
575e2cb1decSSalil Mehta 
576e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_msi; i++)
577e2cb1decSSalil Mehta 		if (vector == hdev->vector_irq[i])
578e2cb1decSSalil Mehta 			return i;
579e2cb1decSSalil Mehta 
580e2cb1decSSalil Mehta 	return -EINVAL;
581e2cb1decSSalil Mehta }
582e2cb1decSSalil Mehta 
583374ad291SJian Shen static int hclgevf_set_rss_algo_key(struct hclgevf_dev *hdev,
584374ad291SJian Shen 				    const u8 hfunc, const u8 *key)
585374ad291SJian Shen {
586374ad291SJian Shen 	struct hclgevf_rss_config_cmd *req;
587ebaf1908SWeihang Li 	unsigned int key_offset = 0;
588374ad291SJian Shen 	struct hclgevf_desc desc;
5893caf772bSYufeng Mo 	int key_counts;
590374ad291SJian Shen 	int key_size;
591374ad291SJian Shen 	int ret;
592374ad291SJian Shen 
5933caf772bSYufeng Mo 	key_counts = HCLGEVF_RSS_KEY_SIZE;
594374ad291SJian Shen 	req = (struct hclgevf_rss_config_cmd *)desc.data;
595374ad291SJian Shen 
5963caf772bSYufeng Mo 	while (key_counts) {
597374ad291SJian Shen 		hclgevf_cmd_setup_basic_desc(&desc,
598374ad291SJian Shen 					     HCLGEVF_OPC_RSS_GENERIC_CONFIG,
599374ad291SJian Shen 					     false);
600374ad291SJian Shen 
601374ad291SJian Shen 		req->hash_config |= (hfunc & HCLGEVF_RSS_HASH_ALGO_MASK);
602374ad291SJian Shen 		req->hash_config |=
603374ad291SJian Shen 			(key_offset << HCLGEVF_RSS_HASH_KEY_OFFSET_B);
604374ad291SJian Shen 
6053caf772bSYufeng Mo 		key_size = min(HCLGEVF_RSS_HASH_KEY_NUM, key_counts);
606374ad291SJian Shen 		memcpy(req->hash_key,
607374ad291SJian Shen 		       key + key_offset * HCLGEVF_RSS_HASH_KEY_NUM, key_size);
608374ad291SJian Shen 
6093caf772bSYufeng Mo 		key_counts -= key_size;
6103caf772bSYufeng Mo 		key_offset++;
611374ad291SJian Shen 		ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
612374ad291SJian Shen 		if (ret) {
613374ad291SJian Shen 			dev_err(&hdev->pdev->dev,
614374ad291SJian Shen 				"Configure RSS config fail, status = %d\n",
615374ad291SJian Shen 				ret);
616374ad291SJian Shen 			return ret;
617374ad291SJian Shen 		}
618374ad291SJian Shen 	}
619374ad291SJian Shen 
620374ad291SJian Shen 	return 0;
621374ad291SJian Shen }
622374ad291SJian Shen 
623e2cb1decSSalil Mehta static u32 hclgevf_get_rss_key_size(struct hnae3_handle *handle)
624e2cb1decSSalil Mehta {
625e2cb1decSSalil Mehta 	return HCLGEVF_RSS_KEY_SIZE;
626e2cb1decSSalil Mehta }
627e2cb1decSSalil Mehta 
628e2cb1decSSalil Mehta static u32 hclgevf_get_rss_indir_size(struct hnae3_handle *handle)
629e2cb1decSSalil Mehta {
630e2cb1decSSalil Mehta 	return HCLGEVF_RSS_IND_TBL_SIZE;
631e2cb1decSSalil Mehta }
632e2cb1decSSalil Mehta 
633e2cb1decSSalil Mehta static int hclgevf_set_rss_indir_table(struct hclgevf_dev *hdev)
634e2cb1decSSalil Mehta {
635e2cb1decSSalil Mehta 	const u8 *indir = hdev->rss_cfg.rss_indirection_tbl;
636e2cb1decSSalil Mehta 	struct hclgevf_rss_indirection_table_cmd *req;
637e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
638e2cb1decSSalil Mehta 	int status;
639e2cb1decSSalil Mehta 	int i, j;
640e2cb1decSSalil Mehta 
641e2cb1decSSalil Mehta 	req = (struct hclgevf_rss_indirection_table_cmd *)desc.data;
642e2cb1decSSalil Mehta 
643e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_CFG_TBL_NUM; i++) {
644e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INDIR_TABLE,
645e2cb1decSSalil Mehta 					     false);
646e2cb1decSSalil Mehta 		req->start_table_index = i * HCLGEVF_RSS_CFG_TBL_SIZE;
647e2cb1decSSalil Mehta 		req->rss_set_bitmap = HCLGEVF_RSS_SET_BITMAP_MSK;
648e2cb1decSSalil Mehta 		for (j = 0; j < HCLGEVF_RSS_CFG_TBL_SIZE; j++)
649e2cb1decSSalil Mehta 			req->rss_result[j] =
650e2cb1decSSalil Mehta 				indir[i * HCLGEVF_RSS_CFG_TBL_SIZE + j];
651e2cb1decSSalil Mehta 
652e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
653e2cb1decSSalil Mehta 		if (status) {
654e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
655e2cb1decSSalil Mehta 				"VF failed(=%d) to set RSS indirection table\n",
656e2cb1decSSalil Mehta 				status);
657e2cb1decSSalil Mehta 			return status;
658e2cb1decSSalil Mehta 		}
659e2cb1decSSalil Mehta 	}
660e2cb1decSSalil Mehta 
661e2cb1decSSalil Mehta 	return 0;
662e2cb1decSSalil Mehta }
663e2cb1decSSalil Mehta 
664e2cb1decSSalil Mehta static int hclgevf_set_rss_tc_mode(struct hclgevf_dev *hdev,  u16 rss_size)
665e2cb1decSSalil Mehta {
666e2cb1decSSalil Mehta 	struct hclgevf_rss_tc_mode_cmd *req;
667e2cb1decSSalil Mehta 	u16 tc_offset[HCLGEVF_MAX_TC_NUM];
668e2cb1decSSalil Mehta 	u16 tc_valid[HCLGEVF_MAX_TC_NUM];
669e2cb1decSSalil Mehta 	u16 tc_size[HCLGEVF_MAX_TC_NUM];
670e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
671e2cb1decSSalil Mehta 	u16 roundup_size;
672e2cb1decSSalil Mehta 	int status;
673ebaf1908SWeihang Li 	unsigned int i;
674e2cb1decSSalil Mehta 
675e2cb1decSSalil Mehta 	req = (struct hclgevf_rss_tc_mode_cmd *)desc.data;
676e2cb1decSSalil Mehta 
677e2cb1decSSalil Mehta 	roundup_size = roundup_pow_of_two(rss_size);
678e2cb1decSSalil Mehta 	roundup_size = ilog2(roundup_size);
679e2cb1decSSalil Mehta 
680e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
681e2cb1decSSalil Mehta 		tc_valid[i] = !!(hdev->hw_tc_map & BIT(i));
682e2cb1decSSalil Mehta 		tc_size[i] = roundup_size;
683e2cb1decSSalil Mehta 		tc_offset[i] = rss_size * i;
684e2cb1decSSalil Mehta 	}
685e2cb1decSSalil Mehta 
686e2cb1decSSalil Mehta 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_TC_MODE, false);
687e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
688e4e87715SPeng Li 		hnae3_set_bit(req->rss_tc_mode[i], HCLGEVF_RSS_TC_VALID_B,
689e2cb1decSSalil Mehta 			      (tc_valid[i] & 0x1));
690e4e87715SPeng Li 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_SIZE_M,
691e2cb1decSSalil Mehta 				HCLGEVF_RSS_TC_SIZE_S, tc_size[i]);
692e4e87715SPeng Li 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_OFFSET_M,
693e2cb1decSSalil Mehta 				HCLGEVF_RSS_TC_OFFSET_S, tc_offset[i]);
694e2cb1decSSalil Mehta 	}
695e2cb1decSSalil Mehta 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
696e2cb1decSSalil Mehta 	if (status)
697e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
698e2cb1decSSalil Mehta 			"VF failed(=%d) to set rss tc mode\n", status);
699e2cb1decSSalil Mehta 
700e2cb1decSSalil Mehta 	return status;
701e2cb1decSSalil Mehta }
702e2cb1decSSalil Mehta 
703a638b1d8SJian Shen /* for revision 0x20, vf shared the same rss config with pf */
704a638b1d8SJian Shen static int hclgevf_get_rss_hash_key(struct hclgevf_dev *hdev)
705a638b1d8SJian Shen {
706a638b1d8SJian Shen #define HCLGEVF_RSS_MBX_RESP_LEN	8
707a638b1d8SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
708a638b1d8SJian Shen 	u8 resp_msg[HCLGEVF_RSS_MBX_RESP_LEN];
709d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
710a638b1d8SJian Shen 	u16 msg_num, hash_key_index;
711a638b1d8SJian Shen 	u8 index;
712a638b1d8SJian Shen 	int ret;
713a638b1d8SJian Shen 
714d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_RSS_KEY, 0);
715a638b1d8SJian Shen 	msg_num = (HCLGEVF_RSS_KEY_SIZE + HCLGEVF_RSS_MBX_RESP_LEN - 1) /
716a638b1d8SJian Shen 			HCLGEVF_RSS_MBX_RESP_LEN;
717a638b1d8SJian Shen 	for (index = 0; index < msg_num; index++) {
718d3410018SYufeng Mo 		send_msg.data[0] = index;
719d3410018SYufeng Mo 		ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
720a638b1d8SJian Shen 					   HCLGEVF_RSS_MBX_RESP_LEN);
721a638b1d8SJian Shen 		if (ret) {
722a638b1d8SJian Shen 			dev_err(&hdev->pdev->dev,
723a638b1d8SJian Shen 				"VF get rss hash key from PF failed, ret=%d",
724a638b1d8SJian Shen 				ret);
725a638b1d8SJian Shen 			return ret;
726a638b1d8SJian Shen 		}
727a638b1d8SJian Shen 
728a638b1d8SJian Shen 		hash_key_index = HCLGEVF_RSS_MBX_RESP_LEN * index;
729a638b1d8SJian Shen 		if (index == msg_num - 1)
730a638b1d8SJian Shen 			memcpy(&rss_cfg->rss_hash_key[hash_key_index],
731a638b1d8SJian Shen 			       &resp_msg[0],
732a638b1d8SJian Shen 			       HCLGEVF_RSS_KEY_SIZE - hash_key_index);
733a638b1d8SJian Shen 		else
734a638b1d8SJian Shen 			memcpy(&rss_cfg->rss_hash_key[hash_key_index],
735a638b1d8SJian Shen 			       &resp_msg[0], HCLGEVF_RSS_MBX_RESP_LEN);
736a638b1d8SJian Shen 	}
737a638b1d8SJian Shen 
738a638b1d8SJian Shen 	return 0;
739a638b1d8SJian Shen }
740a638b1d8SJian Shen 
741e2cb1decSSalil Mehta static int hclgevf_get_rss(struct hnae3_handle *handle, u32 *indir, u8 *key,
742e2cb1decSSalil Mehta 			   u8 *hfunc)
743e2cb1decSSalil Mehta {
744e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
745e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
746a638b1d8SJian Shen 	int i, ret;
747e2cb1decSSalil Mehta 
748374ad291SJian Shen 	if (handle->pdev->revision >= 0x21) {
749374ad291SJian Shen 		/* Get hash algorithm */
750374ad291SJian Shen 		if (hfunc) {
751374ad291SJian Shen 			switch (rss_cfg->hash_algo) {
752374ad291SJian Shen 			case HCLGEVF_RSS_HASH_ALGO_TOEPLITZ:
753374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_TOP;
754374ad291SJian Shen 				break;
755374ad291SJian Shen 			case HCLGEVF_RSS_HASH_ALGO_SIMPLE:
756374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_XOR;
757374ad291SJian Shen 				break;
758374ad291SJian Shen 			default:
759374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_UNKNOWN;
760374ad291SJian Shen 				break;
761374ad291SJian Shen 			}
762374ad291SJian Shen 		}
763374ad291SJian Shen 
764374ad291SJian Shen 		/* Get the RSS Key required by the user */
765374ad291SJian Shen 		if (key)
766374ad291SJian Shen 			memcpy(key, rss_cfg->rss_hash_key,
767374ad291SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
768a638b1d8SJian Shen 	} else {
769a638b1d8SJian Shen 		if (hfunc)
770a638b1d8SJian Shen 			*hfunc = ETH_RSS_HASH_TOP;
771a638b1d8SJian Shen 		if (key) {
772a638b1d8SJian Shen 			ret = hclgevf_get_rss_hash_key(hdev);
773a638b1d8SJian Shen 			if (ret)
774a638b1d8SJian Shen 				return ret;
775a638b1d8SJian Shen 			memcpy(key, rss_cfg->rss_hash_key,
776a638b1d8SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
777a638b1d8SJian Shen 		}
778374ad291SJian Shen 	}
779374ad291SJian Shen 
780e2cb1decSSalil Mehta 	if (indir)
781e2cb1decSSalil Mehta 		for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
782e2cb1decSSalil Mehta 			indir[i] = rss_cfg->rss_indirection_tbl[i];
783e2cb1decSSalil Mehta 
784374ad291SJian Shen 	return 0;
785e2cb1decSSalil Mehta }
786e2cb1decSSalil Mehta 
787e2cb1decSSalil Mehta static int hclgevf_set_rss(struct hnae3_handle *handle, const u32 *indir,
788e2cb1decSSalil Mehta 			   const u8 *key, const u8 hfunc)
789e2cb1decSSalil Mehta {
790e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
791e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
792374ad291SJian Shen 	int ret, i;
793374ad291SJian Shen 
794374ad291SJian Shen 	if (handle->pdev->revision >= 0x21) {
795374ad291SJian Shen 		/* Set the RSS Hash Key if specififed by the user */
796374ad291SJian Shen 		if (key) {
797374ad291SJian Shen 			switch (hfunc) {
798374ad291SJian Shen 			case ETH_RSS_HASH_TOP:
799374ad291SJian Shen 				rss_cfg->hash_algo =
800374ad291SJian Shen 					HCLGEVF_RSS_HASH_ALGO_TOEPLITZ;
801374ad291SJian Shen 				break;
802374ad291SJian Shen 			case ETH_RSS_HASH_XOR:
803374ad291SJian Shen 				rss_cfg->hash_algo =
804374ad291SJian Shen 					HCLGEVF_RSS_HASH_ALGO_SIMPLE;
805374ad291SJian Shen 				break;
806374ad291SJian Shen 			case ETH_RSS_HASH_NO_CHANGE:
807374ad291SJian Shen 				break;
808374ad291SJian Shen 			default:
809374ad291SJian Shen 				return -EINVAL;
810374ad291SJian Shen 			}
811374ad291SJian Shen 
812374ad291SJian Shen 			ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
813374ad291SJian Shen 						       key);
814374ad291SJian Shen 			if (ret)
815374ad291SJian Shen 				return ret;
816374ad291SJian Shen 
817374ad291SJian Shen 			/* Update the shadow RSS key with user specified qids */
818374ad291SJian Shen 			memcpy(rss_cfg->rss_hash_key, key,
819374ad291SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
820374ad291SJian Shen 		}
821374ad291SJian Shen 	}
822e2cb1decSSalil Mehta 
823e2cb1decSSalil Mehta 	/* update the shadow RSS table with user specified qids */
824e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
825e2cb1decSSalil Mehta 		rss_cfg->rss_indirection_tbl[i] = indir[i];
826e2cb1decSSalil Mehta 
827e2cb1decSSalil Mehta 	/* update the hardware */
828e2cb1decSSalil Mehta 	return hclgevf_set_rss_indir_table(hdev);
829e2cb1decSSalil Mehta }
830e2cb1decSSalil Mehta 
831d97b3072SJian Shen static u8 hclgevf_get_rss_hash_bits(struct ethtool_rxnfc *nfc)
832d97b3072SJian Shen {
833d97b3072SJian Shen 	u8 hash_sets = nfc->data & RXH_L4_B_0_1 ? HCLGEVF_S_PORT_BIT : 0;
834d97b3072SJian Shen 
835d97b3072SJian Shen 	if (nfc->data & RXH_L4_B_2_3)
836d97b3072SJian Shen 		hash_sets |= HCLGEVF_D_PORT_BIT;
837d97b3072SJian Shen 	else
838d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_D_PORT_BIT;
839d97b3072SJian Shen 
840d97b3072SJian Shen 	if (nfc->data & RXH_IP_SRC)
841d97b3072SJian Shen 		hash_sets |= HCLGEVF_S_IP_BIT;
842d97b3072SJian Shen 	else
843d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_S_IP_BIT;
844d97b3072SJian Shen 
845d97b3072SJian Shen 	if (nfc->data & RXH_IP_DST)
846d97b3072SJian Shen 		hash_sets |= HCLGEVF_D_IP_BIT;
847d97b3072SJian Shen 	else
848d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_D_IP_BIT;
849d97b3072SJian Shen 
850d97b3072SJian Shen 	if (nfc->flow_type == SCTP_V4_FLOW || nfc->flow_type == SCTP_V6_FLOW)
851d97b3072SJian Shen 		hash_sets |= HCLGEVF_V_TAG_BIT;
852d97b3072SJian Shen 
853d97b3072SJian Shen 	return hash_sets;
854d97b3072SJian Shen }
855d97b3072SJian Shen 
856d97b3072SJian Shen static int hclgevf_set_rss_tuple(struct hnae3_handle *handle,
857d97b3072SJian Shen 				 struct ethtool_rxnfc *nfc)
858d97b3072SJian Shen {
859d97b3072SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
860d97b3072SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
861d97b3072SJian Shen 	struct hclgevf_rss_input_tuple_cmd *req;
862d97b3072SJian Shen 	struct hclgevf_desc desc;
863d97b3072SJian Shen 	u8 tuple_sets;
864d97b3072SJian Shen 	int ret;
865d97b3072SJian Shen 
866d97b3072SJian Shen 	if (handle->pdev->revision == 0x20)
867d97b3072SJian Shen 		return -EOPNOTSUPP;
868d97b3072SJian Shen 
869d97b3072SJian Shen 	if (nfc->data &
870d97b3072SJian Shen 	    ~(RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 | RXH_L4_B_2_3))
871d97b3072SJian Shen 		return -EINVAL;
872d97b3072SJian Shen 
873d97b3072SJian Shen 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
874d97b3072SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
875d97b3072SJian Shen 
876d97b3072SJian Shen 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
877d97b3072SJian Shen 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
878d97b3072SJian Shen 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
879d97b3072SJian Shen 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
880d97b3072SJian Shen 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
881d97b3072SJian Shen 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
882d97b3072SJian Shen 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
883d97b3072SJian Shen 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
884d97b3072SJian Shen 
885d97b3072SJian Shen 	tuple_sets = hclgevf_get_rss_hash_bits(nfc);
886d97b3072SJian Shen 	switch (nfc->flow_type) {
887d97b3072SJian Shen 	case TCP_V4_FLOW:
888d97b3072SJian Shen 		req->ipv4_tcp_en = tuple_sets;
889d97b3072SJian Shen 		break;
890d97b3072SJian Shen 	case TCP_V6_FLOW:
891d97b3072SJian Shen 		req->ipv6_tcp_en = tuple_sets;
892d97b3072SJian Shen 		break;
893d97b3072SJian Shen 	case UDP_V4_FLOW:
894d97b3072SJian Shen 		req->ipv4_udp_en = tuple_sets;
895d97b3072SJian Shen 		break;
896d97b3072SJian Shen 	case UDP_V6_FLOW:
897d97b3072SJian Shen 		req->ipv6_udp_en = tuple_sets;
898d97b3072SJian Shen 		break;
899d97b3072SJian Shen 	case SCTP_V4_FLOW:
900d97b3072SJian Shen 		req->ipv4_sctp_en = tuple_sets;
901d97b3072SJian Shen 		break;
902d97b3072SJian Shen 	case SCTP_V6_FLOW:
903d97b3072SJian Shen 		if ((nfc->data & RXH_L4_B_0_1) ||
904d97b3072SJian Shen 		    (nfc->data & RXH_L4_B_2_3))
905d97b3072SJian Shen 			return -EINVAL;
906d97b3072SJian Shen 
907d97b3072SJian Shen 		req->ipv6_sctp_en = tuple_sets;
908d97b3072SJian Shen 		break;
909d97b3072SJian Shen 	case IPV4_FLOW:
910d97b3072SJian Shen 		req->ipv4_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
911d97b3072SJian Shen 		break;
912d97b3072SJian Shen 	case IPV6_FLOW:
913d97b3072SJian Shen 		req->ipv6_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
914d97b3072SJian Shen 		break;
915d97b3072SJian Shen 	default:
916d97b3072SJian Shen 		return -EINVAL;
917d97b3072SJian Shen 	}
918d97b3072SJian Shen 
919d97b3072SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
920d97b3072SJian Shen 	if (ret) {
921d97b3072SJian Shen 		dev_err(&hdev->pdev->dev,
922d97b3072SJian Shen 			"Set rss tuple fail, status = %d\n", ret);
923d97b3072SJian Shen 		return ret;
924d97b3072SJian Shen 	}
925d97b3072SJian Shen 
926d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_tcp_en = req->ipv4_tcp_en;
927d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_udp_en = req->ipv4_udp_en;
928d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_sctp_en = req->ipv4_sctp_en;
929d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_fragment_en = req->ipv4_fragment_en;
930d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_tcp_en = req->ipv6_tcp_en;
931d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_udp_en = req->ipv6_udp_en;
932d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_sctp_en = req->ipv6_sctp_en;
933d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_fragment_en = req->ipv6_fragment_en;
934d97b3072SJian Shen 	return 0;
935d97b3072SJian Shen }
936d97b3072SJian Shen 
937d97b3072SJian Shen static int hclgevf_get_rss_tuple(struct hnae3_handle *handle,
938d97b3072SJian Shen 				 struct ethtool_rxnfc *nfc)
939d97b3072SJian Shen {
940d97b3072SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
941d97b3072SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
942d97b3072SJian Shen 	u8 tuple_sets;
943d97b3072SJian Shen 
944d97b3072SJian Shen 	if (handle->pdev->revision == 0x20)
945d97b3072SJian Shen 		return -EOPNOTSUPP;
946d97b3072SJian Shen 
947d97b3072SJian Shen 	nfc->data = 0;
948d97b3072SJian Shen 
949d97b3072SJian Shen 	switch (nfc->flow_type) {
950d97b3072SJian Shen 	case TCP_V4_FLOW:
951d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
952d97b3072SJian Shen 		break;
953d97b3072SJian Shen 	case UDP_V4_FLOW:
954d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_udp_en;
955d97b3072SJian Shen 		break;
956d97b3072SJian Shen 	case TCP_V6_FLOW:
957d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
958d97b3072SJian Shen 		break;
959d97b3072SJian Shen 	case UDP_V6_FLOW:
960d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_udp_en;
961d97b3072SJian Shen 		break;
962d97b3072SJian Shen 	case SCTP_V4_FLOW:
963d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
964d97b3072SJian Shen 		break;
965d97b3072SJian Shen 	case SCTP_V6_FLOW:
966d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
967d97b3072SJian Shen 		break;
968d97b3072SJian Shen 	case IPV4_FLOW:
969d97b3072SJian Shen 	case IPV6_FLOW:
970d97b3072SJian Shen 		tuple_sets = HCLGEVF_S_IP_BIT | HCLGEVF_D_IP_BIT;
971d97b3072SJian Shen 		break;
972d97b3072SJian Shen 	default:
973d97b3072SJian Shen 		return -EINVAL;
974d97b3072SJian Shen 	}
975d97b3072SJian Shen 
976d97b3072SJian Shen 	if (!tuple_sets)
977d97b3072SJian Shen 		return 0;
978d97b3072SJian Shen 
979d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_D_PORT_BIT)
980d97b3072SJian Shen 		nfc->data |= RXH_L4_B_2_3;
981d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_S_PORT_BIT)
982d97b3072SJian Shen 		nfc->data |= RXH_L4_B_0_1;
983d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_D_IP_BIT)
984d97b3072SJian Shen 		nfc->data |= RXH_IP_DST;
985d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_S_IP_BIT)
986d97b3072SJian Shen 		nfc->data |= RXH_IP_SRC;
987d97b3072SJian Shen 
988d97b3072SJian Shen 	return 0;
989d97b3072SJian Shen }
990d97b3072SJian Shen 
991d97b3072SJian Shen static int hclgevf_set_rss_input_tuple(struct hclgevf_dev *hdev,
992d97b3072SJian Shen 				       struct hclgevf_rss_cfg *rss_cfg)
993d97b3072SJian Shen {
994d97b3072SJian Shen 	struct hclgevf_rss_input_tuple_cmd *req;
995d97b3072SJian Shen 	struct hclgevf_desc desc;
996d97b3072SJian Shen 	int ret;
997d97b3072SJian Shen 
998d97b3072SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
999d97b3072SJian Shen 
1000d97b3072SJian Shen 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
1001d97b3072SJian Shen 
1002d97b3072SJian Shen 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
1003d97b3072SJian Shen 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
1004d97b3072SJian Shen 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
1005d97b3072SJian Shen 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
1006d97b3072SJian Shen 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
1007d97b3072SJian Shen 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
1008d97b3072SJian Shen 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
1009d97b3072SJian Shen 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
1010d97b3072SJian Shen 
1011d97b3072SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
1012d97b3072SJian Shen 	if (ret)
1013d97b3072SJian Shen 		dev_err(&hdev->pdev->dev,
1014d97b3072SJian Shen 			"Configure rss input fail, status = %d\n", ret);
1015d97b3072SJian Shen 	return ret;
1016d97b3072SJian Shen }
1017d97b3072SJian Shen 
1018e2cb1decSSalil Mehta static int hclgevf_get_tc_size(struct hnae3_handle *handle)
1019e2cb1decSSalil Mehta {
1020e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1021e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
1022e2cb1decSSalil Mehta 
1023e2cb1decSSalil Mehta 	return rss_cfg->rss_size;
1024e2cb1decSSalil Mehta }
1025e2cb1decSSalil Mehta 
1026e2cb1decSSalil Mehta static int hclgevf_bind_ring_to_vector(struct hnae3_handle *handle, bool en,
1027b204bc74SPeng Li 				       int vector_id,
1028e2cb1decSSalil Mehta 				       struct hnae3_ring_chain_node *ring_chain)
1029e2cb1decSSalil Mehta {
1030e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1031d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1032e2cb1decSSalil Mehta 	struct hnae3_ring_chain_node *node;
1033e2cb1decSSalil Mehta 	int status;
1034d3410018SYufeng Mo 	int i = 0;
1035e2cb1decSSalil Mehta 
1036d3410018SYufeng Mo 	memset(&send_msg, 0, sizeof(send_msg));
1037d3410018SYufeng Mo 	send_msg.code = en ? HCLGE_MBX_MAP_RING_TO_VECTOR :
1038c09ba484SPeng Li 		HCLGE_MBX_UNMAP_RING_TO_VECTOR;
1039d3410018SYufeng Mo 	send_msg.vector_id = vector_id;
1040e2cb1decSSalil Mehta 
1041e2cb1decSSalil Mehta 	for (node = ring_chain; node; node = node->next) {
1042d3410018SYufeng Mo 		send_msg.param[i].ring_type =
1043e4e87715SPeng Li 				hnae3_get_bit(node->flag, HNAE3_RING_TYPE_B);
1044d3410018SYufeng Mo 
1045d3410018SYufeng Mo 		send_msg.param[i].tqp_index = node->tqp_index;
1046d3410018SYufeng Mo 		send_msg.param[i].int_gl_index =
1047d3410018SYufeng Mo 					hnae3_get_field(node->int_gl_idx,
104879eee410SFuyun Liang 							HNAE3_RING_GL_IDX_M,
104979eee410SFuyun Liang 							HNAE3_RING_GL_IDX_S);
105079eee410SFuyun Liang 
10515d02a58dSYunsheng Lin 		i++;
1052d3410018SYufeng Mo 		if (i == HCLGE_MBX_MAX_RING_CHAIN_PARAM_NUM || !node->next) {
1053d3410018SYufeng Mo 			send_msg.ring_num = i;
1054e2cb1decSSalil Mehta 
1055d3410018SYufeng Mo 			status = hclgevf_send_mbx_msg(hdev, &send_msg, false,
1056d3410018SYufeng Mo 						      NULL, 0);
1057e2cb1decSSalil Mehta 			if (status) {
1058e2cb1decSSalil Mehta 				dev_err(&hdev->pdev->dev,
1059e2cb1decSSalil Mehta 					"Map TQP fail, status is %d.\n",
1060e2cb1decSSalil Mehta 					status);
1061e2cb1decSSalil Mehta 				return status;
1062e2cb1decSSalil Mehta 			}
1063e2cb1decSSalil Mehta 			i = 0;
1064e2cb1decSSalil Mehta 		}
1065e2cb1decSSalil Mehta 	}
1066e2cb1decSSalil Mehta 
1067e2cb1decSSalil Mehta 	return 0;
1068e2cb1decSSalil Mehta }
1069e2cb1decSSalil Mehta 
1070e2cb1decSSalil Mehta static int hclgevf_map_ring_to_vector(struct hnae3_handle *handle, int vector,
1071e2cb1decSSalil Mehta 				      struct hnae3_ring_chain_node *ring_chain)
1072e2cb1decSSalil Mehta {
1073b204bc74SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1074b204bc74SPeng Li 	int vector_id;
1075b204bc74SPeng Li 
1076b204bc74SPeng Li 	vector_id = hclgevf_get_vector_index(hdev, vector);
1077b204bc74SPeng Li 	if (vector_id < 0) {
1078b204bc74SPeng Li 		dev_err(&handle->pdev->dev,
1079b204bc74SPeng Li 			"Get vector index fail. ret =%d\n", vector_id);
1080b204bc74SPeng Li 		return vector_id;
1081b204bc74SPeng Li 	}
1082b204bc74SPeng Li 
1083b204bc74SPeng Li 	return hclgevf_bind_ring_to_vector(handle, true, vector_id, ring_chain);
1084e2cb1decSSalil Mehta }
1085e2cb1decSSalil Mehta 
1086e2cb1decSSalil Mehta static int hclgevf_unmap_ring_from_vector(
1087e2cb1decSSalil Mehta 				struct hnae3_handle *handle,
1088e2cb1decSSalil Mehta 				int vector,
1089e2cb1decSSalil Mehta 				struct hnae3_ring_chain_node *ring_chain)
1090e2cb1decSSalil Mehta {
1091e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1092e2cb1decSSalil Mehta 	int ret, vector_id;
1093e2cb1decSSalil Mehta 
1094dea846e8SHuazhong Tan 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state))
1095dea846e8SHuazhong Tan 		return 0;
1096dea846e8SHuazhong Tan 
1097e2cb1decSSalil Mehta 	vector_id = hclgevf_get_vector_index(hdev, vector);
1098e2cb1decSSalil Mehta 	if (vector_id < 0) {
1099e2cb1decSSalil Mehta 		dev_err(&handle->pdev->dev,
1100e2cb1decSSalil Mehta 			"Get vector index fail. ret =%d\n", vector_id);
1101e2cb1decSSalil Mehta 		return vector_id;
1102e2cb1decSSalil Mehta 	}
1103e2cb1decSSalil Mehta 
1104b204bc74SPeng Li 	ret = hclgevf_bind_ring_to_vector(handle, false, vector_id, ring_chain);
11050d3e6631SYunsheng Lin 	if (ret)
1106e2cb1decSSalil Mehta 		dev_err(&handle->pdev->dev,
1107e2cb1decSSalil Mehta 			"Unmap ring from vector fail. vector=%d, ret =%d\n",
1108e2cb1decSSalil Mehta 			vector_id,
1109e2cb1decSSalil Mehta 			ret);
11100d3e6631SYunsheng Lin 
1111e2cb1decSSalil Mehta 	return ret;
1112e2cb1decSSalil Mehta }
1113e2cb1decSSalil Mehta 
11140d3e6631SYunsheng Lin static int hclgevf_put_vector(struct hnae3_handle *handle, int vector)
11150d3e6631SYunsheng Lin {
11160d3e6631SYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
111703718db9SYunsheng Lin 	int vector_id;
11180d3e6631SYunsheng Lin 
111903718db9SYunsheng Lin 	vector_id = hclgevf_get_vector_index(hdev, vector);
112003718db9SYunsheng Lin 	if (vector_id < 0) {
112103718db9SYunsheng Lin 		dev_err(&handle->pdev->dev,
112203718db9SYunsheng Lin 			"hclgevf_put_vector get vector index fail. ret =%d\n",
112303718db9SYunsheng Lin 			vector_id);
112403718db9SYunsheng Lin 		return vector_id;
112503718db9SYunsheng Lin 	}
112603718db9SYunsheng Lin 
112703718db9SYunsheng Lin 	hclgevf_free_vector(hdev, vector_id);
1128e2cb1decSSalil Mehta 
1129e2cb1decSSalil Mehta 	return 0;
1130e2cb1decSSalil Mehta }
1131e2cb1decSSalil Mehta 
11323b75c3dfSPeng Li static int hclgevf_cmd_set_promisc_mode(struct hclgevf_dev *hdev,
1133e196ec75SJian Shen 					bool en_uc_pmc, bool en_mc_pmc,
1134f01f5559SJian Shen 					bool en_bc_pmc)
1135e2cb1decSSalil Mehta {
1136d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1137f01f5559SJian Shen 	int ret;
1138e2cb1decSSalil Mehta 
1139d3410018SYufeng Mo 	memset(&send_msg, 0, sizeof(send_msg));
1140d3410018SYufeng Mo 	send_msg.code = HCLGE_MBX_SET_PROMISC_MODE;
1141d3410018SYufeng Mo 	send_msg.en_bc = en_bc_pmc ? 1 : 0;
1142d3410018SYufeng Mo 	send_msg.en_uc = en_uc_pmc ? 1 : 0;
1143d3410018SYufeng Mo 	send_msg.en_mc = en_mc_pmc ? 1 : 0;
1144e2cb1decSSalil Mehta 
1145d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
1146d3410018SYufeng Mo 
1147f01f5559SJian Shen 	if (ret)
1148e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
1149f01f5559SJian Shen 			"Set promisc mode fail, status is %d.\n", ret);
1150e2cb1decSSalil Mehta 
1151f01f5559SJian Shen 	return ret;
1152e2cb1decSSalil Mehta }
1153e2cb1decSSalil Mehta 
1154e196ec75SJian Shen static int hclgevf_set_promisc_mode(struct hnae3_handle *handle, bool en_uc_pmc,
1155e196ec75SJian Shen 				    bool en_mc_pmc)
1156e2cb1decSSalil Mehta {
1157e196ec75SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1158e196ec75SJian Shen 	struct pci_dev *pdev = hdev->pdev;
1159e196ec75SJian Shen 	bool en_bc_pmc;
1160e196ec75SJian Shen 
1161e196ec75SJian Shen 	en_bc_pmc = pdev->revision != 0x20;
1162e196ec75SJian Shen 
1163e196ec75SJian Shen 	return hclgevf_cmd_set_promisc_mode(hdev, en_uc_pmc, en_mc_pmc,
1164e196ec75SJian Shen 					    en_bc_pmc);
1165e2cb1decSSalil Mehta }
1166e2cb1decSSalil Mehta 
1167ebaf1908SWeihang Li static int hclgevf_tqp_enable(struct hclgevf_dev *hdev, unsigned int tqp_id,
1168e2cb1decSSalil Mehta 			      int stream_id, bool enable)
1169e2cb1decSSalil Mehta {
1170e2cb1decSSalil Mehta 	struct hclgevf_cfg_com_tqp_queue_cmd *req;
1171e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
1172e2cb1decSSalil Mehta 	int status;
1173e2cb1decSSalil Mehta 
1174e2cb1decSSalil Mehta 	req = (struct hclgevf_cfg_com_tqp_queue_cmd *)desc.data;
1175e2cb1decSSalil Mehta 
1176e2cb1decSSalil Mehta 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_CFG_COM_TQP_QUEUE,
1177e2cb1decSSalil Mehta 				     false);
1178e2cb1decSSalil Mehta 	req->tqp_id = cpu_to_le16(tqp_id & HCLGEVF_RING_ID_MASK);
1179e2cb1decSSalil Mehta 	req->stream_id = cpu_to_le16(stream_id);
1180ebaf1908SWeihang Li 	if (enable)
1181ebaf1908SWeihang Li 		req->enable |= 1U << HCLGEVF_TQP_ENABLE_B;
1182e2cb1decSSalil Mehta 
1183e2cb1decSSalil Mehta 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
1184e2cb1decSSalil Mehta 	if (status)
1185e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
1186e2cb1decSSalil Mehta 			"TQP enable fail, status =%d.\n", status);
1187e2cb1decSSalil Mehta 
1188e2cb1decSSalil Mehta 	return status;
1189e2cb1decSSalil Mehta }
1190e2cb1decSSalil Mehta 
1191e2cb1decSSalil Mehta static void hclgevf_reset_tqp_stats(struct hnae3_handle *handle)
1192e2cb1decSSalil Mehta {
1193b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
1194e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
1195e2cb1decSSalil Mehta 	int i;
1196e2cb1decSSalil Mehta 
1197b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
1198b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
1199e2cb1decSSalil Mehta 		memset(&tqp->tqp_stats, 0, sizeof(tqp->tqp_stats));
1200e2cb1decSSalil Mehta 	}
1201e2cb1decSSalil Mehta }
1202e2cb1decSSalil Mehta 
12038e6de441SHuazhong Tan static int hclgevf_get_host_mac_addr(struct hclgevf_dev *hdev, u8 *p)
12048e6de441SHuazhong Tan {
1205d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
12068e6de441SHuazhong Tan 	u8 host_mac[ETH_ALEN];
12078e6de441SHuazhong Tan 	int status;
12088e6de441SHuazhong Tan 
1209d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_MAC_ADDR, 0);
1210d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, host_mac,
1211d3410018SYufeng Mo 				      ETH_ALEN);
12128e6de441SHuazhong Tan 	if (status) {
12138e6de441SHuazhong Tan 		dev_err(&hdev->pdev->dev,
12148e6de441SHuazhong Tan 			"fail to get VF MAC from host %d", status);
12158e6de441SHuazhong Tan 		return status;
12168e6de441SHuazhong Tan 	}
12178e6de441SHuazhong Tan 
12188e6de441SHuazhong Tan 	ether_addr_copy(p, host_mac);
12198e6de441SHuazhong Tan 
12208e6de441SHuazhong Tan 	return 0;
12218e6de441SHuazhong Tan }
12228e6de441SHuazhong Tan 
1223e2cb1decSSalil Mehta static void hclgevf_get_mac_addr(struct hnae3_handle *handle, u8 *p)
1224e2cb1decSSalil Mehta {
1225e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
12268e6de441SHuazhong Tan 	u8 host_mac_addr[ETH_ALEN];
1227e2cb1decSSalil Mehta 
12288e6de441SHuazhong Tan 	if (hclgevf_get_host_mac_addr(hdev, host_mac_addr))
12298e6de441SHuazhong Tan 		return;
12308e6de441SHuazhong Tan 
12318e6de441SHuazhong Tan 	hdev->has_pf_mac = !is_zero_ether_addr(host_mac_addr);
12328e6de441SHuazhong Tan 	if (hdev->has_pf_mac)
12338e6de441SHuazhong Tan 		ether_addr_copy(p, host_mac_addr);
12348e6de441SHuazhong Tan 	else
1235e2cb1decSSalil Mehta 		ether_addr_copy(p, hdev->hw.mac.mac_addr);
1236e2cb1decSSalil Mehta }
1237e2cb1decSSalil Mehta 
123859098055SFuyun Liang static int hclgevf_set_mac_addr(struct hnae3_handle *handle, void *p,
123959098055SFuyun Liang 				bool is_first)
1240e2cb1decSSalil Mehta {
1241e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1242e2cb1decSSalil Mehta 	u8 *old_mac_addr = (u8 *)hdev->hw.mac.mac_addr;
1243d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1244e2cb1decSSalil Mehta 	u8 *new_mac_addr = (u8 *)p;
1245e2cb1decSSalil Mehta 	int status;
1246e2cb1decSSalil Mehta 
1247d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_UNICAST, 0);
1248ee4bcd3bSJian Shen 	send_msg.subcode = HCLGE_MBX_MAC_VLAN_UC_MODIFY;
1249d3410018SYufeng Mo 	ether_addr_copy(send_msg.data, new_mac_addr);
1250ee4bcd3bSJian Shen 	if (is_first && !hdev->has_pf_mac)
1251ee4bcd3bSJian Shen 		eth_zero_addr(&send_msg.data[ETH_ALEN]);
1252ee4bcd3bSJian Shen 	else
1253d3410018SYufeng Mo 		ether_addr_copy(&send_msg.data[ETH_ALEN], old_mac_addr);
1254d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1255e2cb1decSSalil Mehta 	if (!status)
1256e2cb1decSSalil Mehta 		ether_addr_copy(hdev->hw.mac.mac_addr, new_mac_addr);
1257e2cb1decSSalil Mehta 
1258e2cb1decSSalil Mehta 	return status;
1259e2cb1decSSalil Mehta }
1260e2cb1decSSalil Mehta 
1261ee4bcd3bSJian Shen static struct hclgevf_mac_addr_node *
1262ee4bcd3bSJian Shen hclgevf_find_mac_node(struct list_head *list, const u8 *mac_addr)
1263ee4bcd3bSJian Shen {
1264ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp;
1265ee4bcd3bSJian Shen 
1266ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node)
1267ee4bcd3bSJian Shen 		if (ether_addr_equal(mac_addr, mac_node->mac_addr))
1268ee4bcd3bSJian Shen 			return mac_node;
1269ee4bcd3bSJian Shen 
1270ee4bcd3bSJian Shen 	return NULL;
1271ee4bcd3bSJian Shen }
1272ee4bcd3bSJian Shen 
1273ee4bcd3bSJian Shen static void hclgevf_update_mac_node(struct hclgevf_mac_addr_node *mac_node,
1274ee4bcd3bSJian Shen 				    enum HCLGEVF_MAC_NODE_STATE state)
1275ee4bcd3bSJian Shen {
1276ee4bcd3bSJian Shen 	switch (state) {
1277ee4bcd3bSJian Shen 	/* from set_rx_mode or tmp_add_list */
1278ee4bcd3bSJian Shen 	case HCLGEVF_MAC_TO_ADD:
1279ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_DEL)
1280ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_ACTIVE;
1281ee4bcd3bSJian Shen 		break;
1282ee4bcd3bSJian Shen 	/* only from set_rx_mode */
1283ee4bcd3bSJian Shen 	case HCLGEVF_MAC_TO_DEL:
1284ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD) {
1285ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1286ee4bcd3bSJian Shen 			kfree(mac_node);
1287ee4bcd3bSJian Shen 		} else {
1288ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_TO_DEL;
1289ee4bcd3bSJian Shen 		}
1290ee4bcd3bSJian Shen 		break;
1291ee4bcd3bSJian Shen 	/* only from tmp_add_list, the mac_node->state won't be
1292ee4bcd3bSJian Shen 	 * HCLGEVF_MAC_ACTIVE
1293ee4bcd3bSJian Shen 	 */
1294ee4bcd3bSJian Shen 	case HCLGEVF_MAC_ACTIVE:
1295ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD)
1296ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_ACTIVE;
1297ee4bcd3bSJian Shen 		break;
1298ee4bcd3bSJian Shen 	}
1299ee4bcd3bSJian Shen }
1300ee4bcd3bSJian Shen 
1301ee4bcd3bSJian Shen static int hclgevf_update_mac_list(struct hnae3_handle *handle,
1302ee4bcd3bSJian Shen 				   enum HCLGEVF_MAC_NODE_STATE state,
1303ee4bcd3bSJian Shen 				   enum HCLGEVF_MAC_ADDR_TYPE mac_type,
1304e2cb1decSSalil Mehta 				   const unsigned char *addr)
1305e2cb1decSSalil Mehta {
1306e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1307ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node;
1308ee4bcd3bSJian Shen 	struct list_head *list;
1309e2cb1decSSalil Mehta 
1310ee4bcd3bSJian Shen 	list = (mac_type == HCLGEVF_MAC_ADDR_UC) ?
1311ee4bcd3bSJian Shen 	       &hdev->mac_table.uc_mac_list : &hdev->mac_table.mc_mac_list;
1312ee4bcd3bSJian Shen 
1313ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1314ee4bcd3bSJian Shen 
1315ee4bcd3bSJian Shen 	/* if the mac addr is already in the mac list, no need to add a new
1316ee4bcd3bSJian Shen 	 * one into it, just check the mac addr state, convert it to a new
1317ee4bcd3bSJian Shen 	 * new state, or just remove it, or do nothing.
1318ee4bcd3bSJian Shen 	 */
1319ee4bcd3bSJian Shen 	mac_node = hclgevf_find_mac_node(list, addr);
1320ee4bcd3bSJian Shen 	if (mac_node) {
1321ee4bcd3bSJian Shen 		hclgevf_update_mac_node(mac_node, state);
1322ee4bcd3bSJian Shen 		spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1323ee4bcd3bSJian Shen 		return 0;
1324ee4bcd3bSJian Shen 	}
1325ee4bcd3bSJian Shen 	/* if this address is never added, unnecessary to delete */
1326ee4bcd3bSJian Shen 	if (state == HCLGEVF_MAC_TO_DEL) {
1327ee4bcd3bSJian Shen 		spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1328ee4bcd3bSJian Shen 		return -ENOENT;
1329ee4bcd3bSJian Shen 	}
1330ee4bcd3bSJian Shen 
1331ee4bcd3bSJian Shen 	mac_node = kzalloc(sizeof(*mac_node), GFP_ATOMIC);
1332ee4bcd3bSJian Shen 	if (!mac_node) {
1333ee4bcd3bSJian Shen 		spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1334ee4bcd3bSJian Shen 		return -ENOMEM;
1335ee4bcd3bSJian Shen 	}
1336ee4bcd3bSJian Shen 
1337ee4bcd3bSJian Shen 	mac_node->state = state;
1338ee4bcd3bSJian Shen 	ether_addr_copy(mac_node->mac_addr, addr);
1339ee4bcd3bSJian Shen 	list_add_tail(&mac_node->node, list);
1340ee4bcd3bSJian Shen 
1341ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1342ee4bcd3bSJian Shen 	return 0;
1343ee4bcd3bSJian Shen }
1344ee4bcd3bSJian Shen 
1345ee4bcd3bSJian Shen static int hclgevf_add_uc_addr(struct hnae3_handle *handle,
1346ee4bcd3bSJian Shen 			       const unsigned char *addr)
1347ee4bcd3bSJian Shen {
1348ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_ADD,
1349ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_UC, addr);
1350e2cb1decSSalil Mehta }
1351e2cb1decSSalil Mehta 
1352e2cb1decSSalil Mehta static int hclgevf_rm_uc_addr(struct hnae3_handle *handle,
1353e2cb1decSSalil Mehta 			      const unsigned char *addr)
1354e2cb1decSSalil Mehta {
1355ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_DEL,
1356ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_UC, addr);
1357e2cb1decSSalil Mehta }
1358e2cb1decSSalil Mehta 
1359e2cb1decSSalil Mehta static int hclgevf_add_mc_addr(struct hnae3_handle *handle,
1360e2cb1decSSalil Mehta 			       const unsigned char *addr)
1361e2cb1decSSalil Mehta {
1362ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_ADD,
1363ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_MC, addr);
1364e2cb1decSSalil Mehta }
1365e2cb1decSSalil Mehta 
1366e2cb1decSSalil Mehta static int hclgevf_rm_mc_addr(struct hnae3_handle *handle,
1367e2cb1decSSalil Mehta 			      const unsigned char *addr)
1368e2cb1decSSalil Mehta {
1369ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_DEL,
1370ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_MC, addr);
1371ee4bcd3bSJian Shen }
1372e2cb1decSSalil Mehta 
1373ee4bcd3bSJian Shen static int hclgevf_add_del_mac_addr(struct hclgevf_dev *hdev,
1374ee4bcd3bSJian Shen 				    struct hclgevf_mac_addr_node *mac_node,
1375ee4bcd3bSJian Shen 				    enum HCLGEVF_MAC_ADDR_TYPE mac_type)
1376ee4bcd3bSJian Shen {
1377ee4bcd3bSJian Shen 	struct hclge_vf_to_pf_msg send_msg;
1378ee4bcd3bSJian Shen 	u8 code, subcode;
1379ee4bcd3bSJian Shen 
1380ee4bcd3bSJian Shen 	if (mac_type == HCLGEVF_MAC_ADDR_UC) {
1381ee4bcd3bSJian Shen 		code = HCLGE_MBX_SET_UNICAST;
1382ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD)
1383ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_UC_ADD;
1384ee4bcd3bSJian Shen 		else
1385ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_UC_REMOVE;
1386ee4bcd3bSJian Shen 	} else {
1387ee4bcd3bSJian Shen 		code = HCLGE_MBX_SET_MULTICAST;
1388ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD)
1389ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_MC_ADD;
1390ee4bcd3bSJian Shen 		else
1391ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_MC_REMOVE;
1392ee4bcd3bSJian Shen 	}
1393ee4bcd3bSJian Shen 
1394ee4bcd3bSJian Shen 	hclgevf_build_send_msg(&send_msg, code, subcode);
1395ee4bcd3bSJian Shen 	ether_addr_copy(send_msg.data, mac_node->mac_addr);
1396d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
1397e2cb1decSSalil Mehta }
1398e2cb1decSSalil Mehta 
1399ee4bcd3bSJian Shen static void hclgevf_config_mac_list(struct hclgevf_dev *hdev,
1400ee4bcd3bSJian Shen 				    struct list_head *list,
1401ee4bcd3bSJian Shen 				    enum HCLGEVF_MAC_ADDR_TYPE mac_type)
1402ee4bcd3bSJian Shen {
1403ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp;
1404ee4bcd3bSJian Shen 	int ret;
1405ee4bcd3bSJian Shen 
1406ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node) {
1407ee4bcd3bSJian Shen 		ret = hclgevf_add_del_mac_addr(hdev, mac_node, mac_type);
1408ee4bcd3bSJian Shen 		if  (ret) {
1409ee4bcd3bSJian Shen 			dev_err(&hdev->pdev->dev,
1410ee4bcd3bSJian Shen 				"failed to configure mac %pM, state = %d, ret = %d\n",
1411ee4bcd3bSJian Shen 				mac_node->mac_addr, mac_node->state, ret);
1412ee4bcd3bSJian Shen 			return;
1413ee4bcd3bSJian Shen 		}
1414ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD) {
1415ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_ACTIVE;
1416ee4bcd3bSJian Shen 		} else {
1417ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1418ee4bcd3bSJian Shen 			kfree(mac_node);
1419ee4bcd3bSJian Shen 		}
1420ee4bcd3bSJian Shen 	}
1421ee4bcd3bSJian Shen }
1422ee4bcd3bSJian Shen 
1423ee4bcd3bSJian Shen static void hclgevf_sync_from_add_list(struct list_head *add_list,
1424ee4bcd3bSJian Shen 				       struct list_head *mac_list)
1425ee4bcd3bSJian Shen {
1426ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp, *new_node;
1427ee4bcd3bSJian Shen 
1428ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, add_list, node) {
1429ee4bcd3bSJian Shen 		/* if the mac address from tmp_add_list is not in the
1430ee4bcd3bSJian Shen 		 * uc/mc_mac_list, it means have received a TO_DEL request
1431ee4bcd3bSJian Shen 		 * during the time window of sending mac config request to PF
1432ee4bcd3bSJian Shen 		 * If mac_node state is ACTIVE, then change its state to TO_DEL,
1433ee4bcd3bSJian Shen 		 * then it will be removed at next time. If is TO_ADD, it means
1434ee4bcd3bSJian Shen 		 * send TO_ADD request failed, so just remove the mac node.
1435ee4bcd3bSJian Shen 		 */
1436ee4bcd3bSJian Shen 		new_node = hclgevf_find_mac_node(mac_list, mac_node->mac_addr);
1437ee4bcd3bSJian Shen 		if (new_node) {
1438ee4bcd3bSJian Shen 			hclgevf_update_mac_node(new_node, mac_node->state);
1439ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1440ee4bcd3bSJian Shen 			kfree(mac_node);
1441ee4bcd3bSJian Shen 		} else if (mac_node->state == HCLGEVF_MAC_ACTIVE) {
1442ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_TO_DEL;
1443ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1444ee4bcd3bSJian Shen 			list_add_tail(&mac_node->node, mac_list);
1445ee4bcd3bSJian Shen 		} else {
1446ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1447ee4bcd3bSJian Shen 			kfree(mac_node);
1448ee4bcd3bSJian Shen 		}
1449ee4bcd3bSJian Shen 	}
1450ee4bcd3bSJian Shen }
1451ee4bcd3bSJian Shen 
1452ee4bcd3bSJian Shen static void hclgevf_sync_from_del_list(struct list_head *del_list,
1453ee4bcd3bSJian Shen 				       struct list_head *mac_list)
1454ee4bcd3bSJian Shen {
1455ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp, *new_node;
1456ee4bcd3bSJian Shen 
1457ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, del_list, node) {
1458ee4bcd3bSJian Shen 		new_node = hclgevf_find_mac_node(mac_list, mac_node->mac_addr);
1459ee4bcd3bSJian Shen 		if (new_node) {
1460ee4bcd3bSJian Shen 			/* If the mac addr is exist in the mac list, it means
1461ee4bcd3bSJian Shen 			 * received a new request TO_ADD during the time window
1462ee4bcd3bSJian Shen 			 * of sending mac addr configurrequest to PF, so just
1463ee4bcd3bSJian Shen 			 * change the mac state to ACTIVE.
1464ee4bcd3bSJian Shen 			 */
1465ee4bcd3bSJian Shen 			new_node->state = HCLGEVF_MAC_ACTIVE;
1466ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1467ee4bcd3bSJian Shen 			kfree(mac_node);
1468ee4bcd3bSJian Shen 		} else {
1469ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1470ee4bcd3bSJian Shen 			list_add_tail(&mac_node->node, mac_list);
1471ee4bcd3bSJian Shen 		}
1472ee4bcd3bSJian Shen 	}
1473ee4bcd3bSJian Shen }
1474ee4bcd3bSJian Shen 
1475ee4bcd3bSJian Shen static void hclgevf_clear_list(struct list_head *list)
1476ee4bcd3bSJian Shen {
1477ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp;
1478ee4bcd3bSJian Shen 
1479ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node) {
1480ee4bcd3bSJian Shen 		list_del(&mac_node->node);
1481ee4bcd3bSJian Shen 		kfree(mac_node);
1482ee4bcd3bSJian Shen 	}
1483ee4bcd3bSJian Shen }
1484ee4bcd3bSJian Shen 
1485ee4bcd3bSJian Shen static void hclgevf_sync_mac_list(struct hclgevf_dev *hdev,
1486ee4bcd3bSJian Shen 				  enum HCLGEVF_MAC_ADDR_TYPE mac_type)
1487ee4bcd3bSJian Shen {
1488ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp, *new_node;
1489ee4bcd3bSJian Shen 	struct list_head tmp_add_list, tmp_del_list;
1490ee4bcd3bSJian Shen 	struct list_head *list;
1491ee4bcd3bSJian Shen 
1492ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&tmp_add_list);
1493ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&tmp_del_list);
1494ee4bcd3bSJian Shen 
1495ee4bcd3bSJian Shen 	/* move the mac addr to the tmp_add_list and tmp_del_list, then
1496ee4bcd3bSJian Shen 	 * we can add/delete these mac addr outside the spin lock
1497ee4bcd3bSJian Shen 	 */
1498ee4bcd3bSJian Shen 	list = (mac_type == HCLGEVF_MAC_ADDR_UC) ?
1499ee4bcd3bSJian Shen 		&hdev->mac_table.uc_mac_list : &hdev->mac_table.mc_mac_list;
1500ee4bcd3bSJian Shen 
1501ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1502ee4bcd3bSJian Shen 
1503ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node) {
1504ee4bcd3bSJian Shen 		switch (mac_node->state) {
1505ee4bcd3bSJian Shen 		case HCLGEVF_MAC_TO_DEL:
1506ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1507ee4bcd3bSJian Shen 			list_add_tail(&mac_node->node, &tmp_del_list);
1508ee4bcd3bSJian Shen 			break;
1509ee4bcd3bSJian Shen 		case HCLGEVF_MAC_TO_ADD:
1510ee4bcd3bSJian Shen 			new_node = kzalloc(sizeof(*new_node), GFP_ATOMIC);
1511ee4bcd3bSJian Shen 			if (!new_node)
1512ee4bcd3bSJian Shen 				goto stop_traverse;
1513ee4bcd3bSJian Shen 
1514ee4bcd3bSJian Shen 			ether_addr_copy(new_node->mac_addr, mac_node->mac_addr);
1515ee4bcd3bSJian Shen 			new_node->state = mac_node->state;
1516ee4bcd3bSJian Shen 			list_add_tail(&new_node->node, &tmp_add_list);
1517ee4bcd3bSJian Shen 			break;
1518ee4bcd3bSJian Shen 		default:
1519ee4bcd3bSJian Shen 			break;
1520ee4bcd3bSJian Shen 		}
1521ee4bcd3bSJian Shen 	}
1522ee4bcd3bSJian Shen 
1523ee4bcd3bSJian Shen stop_traverse:
1524ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1525ee4bcd3bSJian Shen 
1526ee4bcd3bSJian Shen 	/* delete first, in order to get max mac table space for adding */
1527ee4bcd3bSJian Shen 	hclgevf_config_mac_list(hdev, &tmp_del_list, mac_type);
1528ee4bcd3bSJian Shen 	hclgevf_config_mac_list(hdev, &tmp_add_list, mac_type);
1529ee4bcd3bSJian Shen 
1530ee4bcd3bSJian Shen 	/* if some mac addresses were added/deleted fail, move back to the
1531ee4bcd3bSJian Shen 	 * mac_list, and retry at next time.
1532ee4bcd3bSJian Shen 	 */
1533ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1534ee4bcd3bSJian Shen 
1535ee4bcd3bSJian Shen 	hclgevf_sync_from_del_list(&tmp_del_list, list);
1536ee4bcd3bSJian Shen 	hclgevf_sync_from_add_list(&tmp_add_list, list);
1537ee4bcd3bSJian Shen 
1538ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1539ee4bcd3bSJian Shen }
1540ee4bcd3bSJian Shen 
1541ee4bcd3bSJian Shen static void hclgevf_sync_mac_table(struct hclgevf_dev *hdev)
1542ee4bcd3bSJian Shen {
1543ee4bcd3bSJian Shen 	hclgevf_sync_mac_list(hdev, HCLGEVF_MAC_ADDR_UC);
1544ee4bcd3bSJian Shen 	hclgevf_sync_mac_list(hdev, HCLGEVF_MAC_ADDR_MC);
1545ee4bcd3bSJian Shen }
1546ee4bcd3bSJian Shen 
1547ee4bcd3bSJian Shen static void hclgevf_uninit_mac_list(struct hclgevf_dev *hdev)
1548ee4bcd3bSJian Shen {
1549ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1550ee4bcd3bSJian Shen 
1551ee4bcd3bSJian Shen 	hclgevf_clear_list(&hdev->mac_table.uc_mac_list);
1552ee4bcd3bSJian Shen 	hclgevf_clear_list(&hdev->mac_table.mc_mac_list);
1553ee4bcd3bSJian Shen 
1554ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1555ee4bcd3bSJian Shen }
1556ee4bcd3bSJian Shen 
1557e2cb1decSSalil Mehta static int hclgevf_set_vlan_filter(struct hnae3_handle *handle,
1558e2cb1decSSalil Mehta 				   __be16 proto, u16 vlan_id,
1559e2cb1decSSalil Mehta 				   bool is_kill)
1560e2cb1decSSalil Mehta {
1561d3410018SYufeng Mo #define HCLGEVF_VLAN_MBX_IS_KILL_OFFSET	0
1562d3410018SYufeng Mo #define HCLGEVF_VLAN_MBX_VLAN_ID_OFFSET	1
1563d3410018SYufeng Mo #define HCLGEVF_VLAN_MBX_PROTO_OFFSET	3
1564d3410018SYufeng Mo 
1565e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1566d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1567fe4144d4SJian Shen 	int ret;
1568e2cb1decSSalil Mehta 
1569b37ce587SYufeng Mo 	if (vlan_id > HCLGEVF_MAX_VLAN_ID)
1570e2cb1decSSalil Mehta 		return -EINVAL;
1571e2cb1decSSalil Mehta 
1572e2cb1decSSalil Mehta 	if (proto != htons(ETH_P_8021Q))
1573e2cb1decSSalil Mehta 		return -EPROTONOSUPPORT;
1574e2cb1decSSalil Mehta 
1575fe4144d4SJian Shen 	/* When device is resetting, firmware is unable to handle
1576fe4144d4SJian Shen 	 * mailbox. Just record the vlan id, and remove it after
1577fe4144d4SJian Shen 	 * reset finished.
1578fe4144d4SJian Shen 	 */
1579fe4144d4SJian Shen 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state) && is_kill) {
1580fe4144d4SJian Shen 		set_bit(vlan_id, hdev->vlan_del_fail_bmap);
1581fe4144d4SJian Shen 		return -EBUSY;
1582fe4144d4SJian Shen 	}
1583fe4144d4SJian Shen 
1584d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
1585d3410018SYufeng Mo 			       HCLGE_MBX_VLAN_FILTER);
1586d3410018SYufeng Mo 	send_msg.data[HCLGEVF_VLAN_MBX_IS_KILL_OFFSET] = is_kill;
1587d3410018SYufeng Mo 	memcpy(&send_msg.data[HCLGEVF_VLAN_MBX_VLAN_ID_OFFSET], &vlan_id,
1588d3410018SYufeng Mo 	       sizeof(vlan_id));
1589d3410018SYufeng Mo 	memcpy(&send_msg.data[HCLGEVF_VLAN_MBX_PROTO_OFFSET], &proto,
1590d3410018SYufeng Mo 	       sizeof(proto));
159146ee7350SGuojia Liao 	/* when remove hw vlan filter failed, record the vlan id,
1592fe4144d4SJian Shen 	 * and try to remove it from hw later, to be consistence
1593fe4144d4SJian Shen 	 * with stack.
1594fe4144d4SJian Shen 	 */
1595d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1596fe4144d4SJian Shen 	if (is_kill && ret)
1597fe4144d4SJian Shen 		set_bit(vlan_id, hdev->vlan_del_fail_bmap);
1598fe4144d4SJian Shen 
1599fe4144d4SJian Shen 	return ret;
1600fe4144d4SJian Shen }
1601fe4144d4SJian Shen 
1602fe4144d4SJian Shen static void hclgevf_sync_vlan_filter(struct hclgevf_dev *hdev)
1603fe4144d4SJian Shen {
1604fe4144d4SJian Shen #define HCLGEVF_MAX_SYNC_COUNT	60
1605fe4144d4SJian Shen 	struct hnae3_handle *handle = &hdev->nic;
1606fe4144d4SJian Shen 	int ret, sync_cnt = 0;
1607fe4144d4SJian Shen 	u16 vlan_id;
1608fe4144d4SJian Shen 
1609fe4144d4SJian Shen 	vlan_id = find_first_bit(hdev->vlan_del_fail_bmap, VLAN_N_VID);
1610fe4144d4SJian Shen 	while (vlan_id != VLAN_N_VID) {
1611fe4144d4SJian Shen 		ret = hclgevf_set_vlan_filter(handle, htons(ETH_P_8021Q),
1612fe4144d4SJian Shen 					      vlan_id, true);
1613fe4144d4SJian Shen 		if (ret)
1614fe4144d4SJian Shen 			return;
1615fe4144d4SJian Shen 
1616fe4144d4SJian Shen 		clear_bit(vlan_id, hdev->vlan_del_fail_bmap);
1617fe4144d4SJian Shen 		sync_cnt++;
1618fe4144d4SJian Shen 		if (sync_cnt >= HCLGEVF_MAX_SYNC_COUNT)
1619fe4144d4SJian Shen 			return;
1620fe4144d4SJian Shen 
1621fe4144d4SJian Shen 		vlan_id = find_first_bit(hdev->vlan_del_fail_bmap, VLAN_N_VID);
1622fe4144d4SJian Shen 	}
1623e2cb1decSSalil Mehta }
1624e2cb1decSSalil Mehta 
1625b2641e2aSYunsheng Lin static int hclgevf_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable)
1626b2641e2aSYunsheng Lin {
1627b2641e2aSYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1628d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1629b2641e2aSYunsheng Lin 
1630d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
1631d3410018SYufeng Mo 			       HCLGE_MBX_VLAN_RX_OFF_CFG);
1632d3410018SYufeng Mo 	send_msg.data[0] = enable ? 1 : 0;
1633d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
1634b2641e2aSYunsheng Lin }
1635b2641e2aSYunsheng Lin 
16367fa6be4fSHuazhong Tan static int hclgevf_reset_tqp(struct hnae3_handle *handle, u16 queue_id)
1637e2cb1decSSalil Mehta {
1638e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1639d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
16401a426f8bSPeng Li 	int ret;
1641e2cb1decSSalil Mehta 
16421a426f8bSPeng Li 	/* disable vf queue before send queue reset msg to PF */
16431a426f8bSPeng Li 	ret = hclgevf_tqp_enable(hdev, queue_id, 0, false);
16441a426f8bSPeng Li 	if (ret)
16457fa6be4fSHuazhong Tan 		return ret;
16461a426f8bSPeng Li 
1647d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_QUEUE_RESET, 0);
1648d3410018SYufeng Mo 	memcpy(send_msg.data, &queue_id, sizeof(queue_id));
1649d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1650e2cb1decSSalil Mehta }
1651e2cb1decSSalil Mehta 
1652818f1675SYunsheng Lin static int hclgevf_set_mtu(struct hnae3_handle *handle, int new_mtu)
1653818f1675SYunsheng Lin {
1654818f1675SYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1655d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1656818f1675SYunsheng Lin 
1657d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_MTU, 0);
1658d3410018SYufeng Mo 	memcpy(send_msg.data, &new_mtu, sizeof(new_mtu));
1659d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1660818f1675SYunsheng Lin }
1661818f1675SYunsheng Lin 
16626988eb2aSSalil Mehta static int hclgevf_notify_client(struct hclgevf_dev *hdev,
16636988eb2aSSalil Mehta 				 enum hnae3_reset_notify_type type)
16646988eb2aSSalil Mehta {
16656988eb2aSSalil Mehta 	struct hnae3_client *client = hdev->nic_client;
16666988eb2aSSalil Mehta 	struct hnae3_handle *handle = &hdev->nic;
16676a5f6fa3SHuazhong Tan 	int ret;
16686988eb2aSSalil Mehta 
166925d1817cSHuazhong Tan 	if (!test_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state) ||
167025d1817cSHuazhong Tan 	    !client)
167125d1817cSHuazhong Tan 		return 0;
167225d1817cSHuazhong Tan 
16736988eb2aSSalil Mehta 	if (!client->ops->reset_notify)
16746988eb2aSSalil Mehta 		return -EOPNOTSUPP;
16756988eb2aSSalil Mehta 
16766a5f6fa3SHuazhong Tan 	ret = client->ops->reset_notify(handle, type);
16776a5f6fa3SHuazhong Tan 	if (ret)
16786a5f6fa3SHuazhong Tan 		dev_err(&hdev->pdev->dev, "notify nic client failed %d(%d)\n",
16796a5f6fa3SHuazhong Tan 			type, ret);
16806a5f6fa3SHuazhong Tan 
16816a5f6fa3SHuazhong Tan 	return ret;
16826988eb2aSSalil Mehta }
16836988eb2aSSalil Mehta 
16846988eb2aSSalil Mehta static int hclgevf_reset_wait(struct hclgevf_dev *hdev)
16856988eb2aSSalil Mehta {
1686aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_US	20000
1687aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_CNT	2000
1688aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_TIMEOUT_US	\
1689aa5c4f17SHuazhong Tan 	(HCLGEVF_RESET_WAIT_US * HCLGEVF_RESET_WAIT_CNT)
1690aa5c4f17SHuazhong Tan 
1691aa5c4f17SHuazhong Tan 	u32 val;
1692aa5c4f17SHuazhong Tan 	int ret;
16936988eb2aSSalil Mehta 
1694f28368bbSHuazhong Tan 	if (hdev->reset_type == HNAE3_VF_RESET)
169572e2fb07SHuazhong Tan 		ret = readl_poll_timeout(hdev->hw.io_base +
169672e2fb07SHuazhong Tan 					 HCLGEVF_VF_RST_ING, val,
169772e2fb07SHuazhong Tan 					 !(val & HCLGEVF_VF_RST_ING_BIT),
169872e2fb07SHuazhong Tan 					 HCLGEVF_RESET_WAIT_US,
169972e2fb07SHuazhong Tan 					 HCLGEVF_RESET_WAIT_TIMEOUT_US);
170072e2fb07SHuazhong Tan 	else
170172e2fb07SHuazhong Tan 		ret = readl_poll_timeout(hdev->hw.io_base +
170272e2fb07SHuazhong Tan 					 HCLGEVF_RST_ING, val,
1703aa5c4f17SHuazhong Tan 					 !(val & HCLGEVF_RST_ING_BITS),
1704aa5c4f17SHuazhong Tan 					 HCLGEVF_RESET_WAIT_US,
1705aa5c4f17SHuazhong Tan 					 HCLGEVF_RESET_WAIT_TIMEOUT_US);
17066988eb2aSSalil Mehta 
17076988eb2aSSalil Mehta 	/* hardware completion status should be available by this time */
1708aa5c4f17SHuazhong Tan 	if (ret) {
1709aa5c4f17SHuazhong Tan 		dev_err(&hdev->pdev->dev,
17106988eb2aSSalil Mehta 			"could'nt get reset done status from h/w, timeout!\n");
1711aa5c4f17SHuazhong Tan 		return ret;
17126988eb2aSSalil Mehta 	}
17136988eb2aSSalil Mehta 
17146988eb2aSSalil Mehta 	/* we will wait a bit more to let reset of the stack to complete. This
17156988eb2aSSalil Mehta 	 * might happen in case reset assertion was made by PF. Yes, this also
17166988eb2aSSalil Mehta 	 * means we might end up waiting bit more even for VF reset.
17176988eb2aSSalil Mehta 	 */
17186988eb2aSSalil Mehta 	msleep(5000);
17196988eb2aSSalil Mehta 
17206988eb2aSSalil Mehta 	return 0;
17216988eb2aSSalil Mehta }
17226988eb2aSSalil Mehta 
17236b428b4fSHuazhong Tan static void hclgevf_reset_handshake(struct hclgevf_dev *hdev, bool enable)
17246b428b4fSHuazhong Tan {
17256b428b4fSHuazhong Tan 	u32 reg_val;
17266b428b4fSHuazhong Tan 
17276b428b4fSHuazhong Tan 	reg_val = hclgevf_read_dev(&hdev->hw, HCLGEVF_NIC_CSQ_DEPTH_REG);
17286b428b4fSHuazhong Tan 	if (enable)
17296b428b4fSHuazhong Tan 		reg_val |= HCLGEVF_NIC_SW_RST_RDY;
17306b428b4fSHuazhong Tan 	else
17316b428b4fSHuazhong Tan 		reg_val &= ~HCLGEVF_NIC_SW_RST_RDY;
17326b428b4fSHuazhong Tan 
17336b428b4fSHuazhong Tan 	hclgevf_write_dev(&hdev->hw, HCLGEVF_NIC_CSQ_DEPTH_REG,
17346b428b4fSHuazhong Tan 			  reg_val);
17356b428b4fSHuazhong Tan }
17366b428b4fSHuazhong Tan 
17376988eb2aSSalil Mehta static int hclgevf_reset_stack(struct hclgevf_dev *hdev)
17386988eb2aSSalil Mehta {
17397a01c897SSalil Mehta 	int ret;
17407a01c897SSalil Mehta 
17416988eb2aSSalil Mehta 	/* uninitialize the nic client */
17426a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_UNINIT_CLIENT);
17436a5f6fa3SHuazhong Tan 	if (ret)
17446a5f6fa3SHuazhong Tan 		return ret;
17456988eb2aSSalil Mehta 
17467a01c897SSalil Mehta 	/* re-initialize the hclge device */
17479c6f7085SHuazhong Tan 	ret = hclgevf_reset_hdev(hdev);
17487a01c897SSalil Mehta 	if (ret) {
17497a01c897SSalil Mehta 		dev_err(&hdev->pdev->dev,
17507a01c897SSalil Mehta 			"hclge device re-init failed, VF is disabled!\n");
17517a01c897SSalil Mehta 		return ret;
17527a01c897SSalil Mehta 	}
17536988eb2aSSalil Mehta 
17546988eb2aSSalil Mehta 	/* bring up the nic client again */
17556a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_INIT_CLIENT);
17566a5f6fa3SHuazhong Tan 	if (ret)
17576a5f6fa3SHuazhong Tan 		return ret;
17586988eb2aSSalil Mehta 
17596b428b4fSHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_RESTORE_CLIENT);
17606b428b4fSHuazhong Tan 	if (ret)
17616b428b4fSHuazhong Tan 		return ret;
17626b428b4fSHuazhong Tan 
17636b428b4fSHuazhong Tan 	/* clear handshake status with IMP */
17646b428b4fSHuazhong Tan 	hclgevf_reset_handshake(hdev, false);
17656b428b4fSHuazhong Tan 
17661cc9bc6eSHuazhong Tan 	/* bring up the nic to enable TX/RX again */
17671cc9bc6eSHuazhong Tan 	return hclgevf_notify_client(hdev, HNAE3_UP_CLIENT);
17686988eb2aSSalil Mehta }
17696988eb2aSSalil Mehta 
1770dea846e8SHuazhong Tan static int hclgevf_reset_prepare_wait(struct hclgevf_dev *hdev)
1771dea846e8SHuazhong Tan {
1772ada13ee3SHuazhong Tan #define HCLGEVF_RESET_SYNC_TIME 100
1773ada13ee3SHuazhong Tan 
1774d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1775dea846e8SHuazhong Tan 	int ret = 0;
1776dea846e8SHuazhong Tan 
1777f28368bbSHuazhong Tan 	if (hdev->reset_type == HNAE3_VF_FUNC_RESET) {
1778d3410018SYufeng Mo 		hclgevf_build_send_msg(&send_msg, HCLGE_MBX_RESET, 0);
1779d3410018SYufeng Mo 		ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1780c88a6e7dSHuazhong Tan 		hdev->rst_stats.vf_func_rst_cnt++;
1781dea846e8SHuazhong Tan 	}
1782dea846e8SHuazhong Tan 
1783ef5f8e50SHuazhong Tan 	set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
1784ada13ee3SHuazhong Tan 	/* inform hardware that preparatory work is done */
1785ada13ee3SHuazhong Tan 	msleep(HCLGEVF_RESET_SYNC_TIME);
17866b428b4fSHuazhong Tan 	hclgevf_reset_handshake(hdev, true);
1787dea846e8SHuazhong Tan 	dev_info(&hdev->pdev->dev, "prepare reset(%d) wait done, ret:%d\n",
1788dea846e8SHuazhong Tan 		 hdev->reset_type, ret);
1789dea846e8SHuazhong Tan 
1790dea846e8SHuazhong Tan 	return ret;
1791dea846e8SHuazhong Tan }
1792dea846e8SHuazhong Tan 
17933d77d0cbSHuazhong Tan static void hclgevf_dump_rst_info(struct hclgevf_dev *hdev)
17943d77d0cbSHuazhong Tan {
17953d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "VF function reset count: %u\n",
17963d77d0cbSHuazhong Tan 		 hdev->rst_stats.vf_func_rst_cnt);
17973d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "FLR reset count: %u\n",
17983d77d0cbSHuazhong Tan 		 hdev->rst_stats.flr_rst_cnt);
17993d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "VF reset count: %u\n",
18003d77d0cbSHuazhong Tan 		 hdev->rst_stats.vf_rst_cnt);
18013d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "reset done count: %u\n",
18023d77d0cbSHuazhong Tan 		 hdev->rst_stats.rst_done_cnt);
18033d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "HW reset done count: %u\n",
18043d77d0cbSHuazhong Tan 		 hdev->rst_stats.hw_rst_done_cnt);
18053d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "reset count: %u\n",
18063d77d0cbSHuazhong Tan 		 hdev->rst_stats.rst_cnt);
18073d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "reset fail count: %u\n",
18083d77d0cbSHuazhong Tan 		 hdev->rst_stats.rst_fail_cnt);
18093d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "vector0 interrupt enable status: 0x%x\n",
18103d77d0cbSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_MISC_VECTOR_REG_BASE));
18113d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "vector0 interrupt status: 0x%x\n",
18123d77d0cbSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_VECTOR0_CMDQ_STAT_REG));
18133d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "handshake status: 0x%x\n",
18143d77d0cbSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_CMDQ_TX_DEPTH_REG));
18153d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "function reset status: 0x%x\n",
18163d77d0cbSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING));
18173d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "hdev state: 0x%lx\n", hdev->state);
18183d77d0cbSHuazhong Tan }
18193d77d0cbSHuazhong Tan 
1820bbe6540eSHuazhong Tan static void hclgevf_reset_err_handle(struct hclgevf_dev *hdev)
1821bbe6540eSHuazhong Tan {
18226b428b4fSHuazhong Tan 	/* recover handshake status with IMP when reset fail */
18236b428b4fSHuazhong Tan 	hclgevf_reset_handshake(hdev, true);
1824bbe6540eSHuazhong Tan 	hdev->rst_stats.rst_fail_cnt++;
1825adcf738bSGuojia Liao 	dev_err(&hdev->pdev->dev, "failed to reset VF(%u)\n",
1826bbe6540eSHuazhong Tan 		hdev->rst_stats.rst_fail_cnt);
1827bbe6540eSHuazhong Tan 
1828bbe6540eSHuazhong Tan 	if (hdev->rst_stats.rst_fail_cnt < HCLGEVF_RESET_MAX_FAIL_CNT)
1829bbe6540eSHuazhong Tan 		set_bit(hdev->reset_type, &hdev->reset_pending);
1830bbe6540eSHuazhong Tan 
1831bbe6540eSHuazhong Tan 	if (hclgevf_is_reset_pending(hdev)) {
1832bbe6540eSHuazhong Tan 		set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1833bbe6540eSHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
18343d77d0cbSHuazhong Tan 	} else {
1835d5432455SGuojia Liao 		set_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state);
18363d77d0cbSHuazhong Tan 		hclgevf_dump_rst_info(hdev);
1837bbe6540eSHuazhong Tan 	}
1838bbe6540eSHuazhong Tan }
1839bbe6540eSHuazhong Tan 
18401cc9bc6eSHuazhong Tan static int hclgevf_reset_prepare(struct hclgevf_dev *hdev)
18416988eb2aSSalil Mehta {
1842dea846e8SHuazhong Tan 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(hdev->pdev);
18436988eb2aSSalil Mehta 	int ret;
18446988eb2aSSalil Mehta 
1845dea846e8SHuazhong Tan 	/* Initialize ae_dev reset status as well, in case enet layer wants to
1846dea846e8SHuazhong Tan 	 * know if device is undergoing reset
1847dea846e8SHuazhong Tan 	 */
1848dea846e8SHuazhong Tan 	ae_dev->reset_type = hdev->reset_type;
1849c88a6e7dSHuazhong Tan 	hdev->rst_stats.rst_cnt++;
18506988eb2aSSalil Mehta 
18511cc9bc6eSHuazhong Tan 	rtnl_lock();
18526988eb2aSSalil Mehta 	/* bring down the nic to stop any ongoing TX/RX */
18536a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_DOWN_CLIENT);
185429118ab9SHuazhong Tan 	rtnl_unlock();
18556a5f6fa3SHuazhong Tan 	if (ret)
18561cc9bc6eSHuazhong Tan 		return ret;
1857dea846e8SHuazhong Tan 
18581cc9bc6eSHuazhong Tan 	return hclgevf_reset_prepare_wait(hdev);
18596988eb2aSSalil Mehta }
18606988eb2aSSalil Mehta 
18611cc9bc6eSHuazhong Tan static int hclgevf_reset_rebuild(struct hclgevf_dev *hdev)
18621cc9bc6eSHuazhong Tan {
18631cc9bc6eSHuazhong Tan 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(hdev->pdev);
18641cc9bc6eSHuazhong Tan 	int ret;
18651cc9bc6eSHuazhong Tan 
1866c88a6e7dSHuazhong Tan 	hdev->rst_stats.hw_rst_done_cnt++;
1867c88a6e7dSHuazhong Tan 
186829118ab9SHuazhong Tan 	rtnl_lock();
18696988eb2aSSalil Mehta 	/* now, re-initialize the nic client and ae device */
18706988eb2aSSalil Mehta 	ret = hclgevf_reset_stack(hdev);
18711cc9bc6eSHuazhong Tan 	rtnl_unlock();
18726a5f6fa3SHuazhong Tan 	if (ret) {
18736988eb2aSSalil Mehta 		dev_err(&hdev->pdev->dev, "failed to reset VF stack\n");
18741cc9bc6eSHuazhong Tan 		return ret;
18756a5f6fa3SHuazhong Tan 	}
18766988eb2aSSalil Mehta 
1877b644a8d4SHuazhong Tan 	hdev->last_reset_time = jiffies;
1878b644a8d4SHuazhong Tan 	ae_dev->reset_type = HNAE3_NONE_RESET;
1879c88a6e7dSHuazhong Tan 	hdev->rst_stats.rst_done_cnt++;
1880bbe6540eSHuazhong Tan 	hdev->rst_stats.rst_fail_cnt = 0;
1881d5432455SGuojia Liao 	clear_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state);
1882b644a8d4SHuazhong Tan 
18831cc9bc6eSHuazhong Tan 	return 0;
18841cc9bc6eSHuazhong Tan }
18851cc9bc6eSHuazhong Tan 
18861cc9bc6eSHuazhong Tan static void hclgevf_reset(struct hclgevf_dev *hdev)
18871cc9bc6eSHuazhong Tan {
18881cc9bc6eSHuazhong Tan 	if (hclgevf_reset_prepare(hdev))
18891cc9bc6eSHuazhong Tan 		goto err_reset;
18901cc9bc6eSHuazhong Tan 
18911cc9bc6eSHuazhong Tan 	/* check if VF could successfully fetch the hardware reset completion
18921cc9bc6eSHuazhong Tan 	 * status from the hardware
18931cc9bc6eSHuazhong Tan 	 */
18941cc9bc6eSHuazhong Tan 	if (hclgevf_reset_wait(hdev)) {
18951cc9bc6eSHuazhong Tan 		/* can't do much in this situation, will disable VF */
18961cc9bc6eSHuazhong Tan 		dev_err(&hdev->pdev->dev,
18971cc9bc6eSHuazhong Tan 			"failed to fetch H/W reset completion status\n");
18981cc9bc6eSHuazhong Tan 		goto err_reset;
18991cc9bc6eSHuazhong Tan 	}
19001cc9bc6eSHuazhong Tan 
19011cc9bc6eSHuazhong Tan 	if (hclgevf_reset_rebuild(hdev))
19021cc9bc6eSHuazhong Tan 		goto err_reset;
19031cc9bc6eSHuazhong Tan 
19041cc9bc6eSHuazhong Tan 	return;
19051cc9bc6eSHuazhong Tan 
19066a5f6fa3SHuazhong Tan err_reset:
1907bbe6540eSHuazhong Tan 	hclgevf_reset_err_handle(hdev);
19086988eb2aSSalil Mehta }
19096988eb2aSSalil Mehta 
1910720bd583SHuazhong Tan static enum hnae3_reset_type hclgevf_get_reset_level(struct hclgevf_dev *hdev,
1911720bd583SHuazhong Tan 						     unsigned long *addr)
1912720bd583SHuazhong Tan {
1913720bd583SHuazhong Tan 	enum hnae3_reset_type rst_level = HNAE3_NONE_RESET;
1914720bd583SHuazhong Tan 
1915dea846e8SHuazhong Tan 	/* return the highest priority reset level amongst all */
1916b90fcc5bSHuazhong Tan 	if (test_bit(HNAE3_VF_RESET, addr)) {
1917b90fcc5bSHuazhong Tan 		rst_level = HNAE3_VF_RESET;
1918b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_RESET, addr);
1919b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1920b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1921b90fcc5bSHuazhong Tan 	} else if (test_bit(HNAE3_VF_FULL_RESET, addr)) {
1922dea846e8SHuazhong Tan 		rst_level = HNAE3_VF_FULL_RESET;
1923dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FULL_RESET, addr);
1924dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1925aa5c4f17SHuazhong Tan 	} else if (test_bit(HNAE3_VF_PF_FUNC_RESET, addr)) {
1926aa5c4f17SHuazhong Tan 		rst_level = HNAE3_VF_PF_FUNC_RESET;
1927aa5c4f17SHuazhong Tan 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1928aa5c4f17SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1929dea846e8SHuazhong Tan 	} else if (test_bit(HNAE3_VF_FUNC_RESET, addr)) {
1930dea846e8SHuazhong Tan 		rst_level = HNAE3_VF_FUNC_RESET;
1931dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
19326ff3cf07SHuazhong Tan 	} else if (test_bit(HNAE3_FLR_RESET, addr)) {
19336ff3cf07SHuazhong Tan 		rst_level = HNAE3_FLR_RESET;
19346ff3cf07SHuazhong Tan 		clear_bit(HNAE3_FLR_RESET, addr);
1935720bd583SHuazhong Tan 	}
1936720bd583SHuazhong Tan 
1937720bd583SHuazhong Tan 	return rst_level;
1938720bd583SHuazhong Tan }
1939720bd583SHuazhong Tan 
19406ae4e733SShiju Jose static void hclgevf_reset_event(struct pci_dev *pdev,
19416ae4e733SShiju Jose 				struct hnae3_handle *handle)
19426d4c3981SSalil Mehta {
19436ff3cf07SHuazhong Tan 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
19446ff3cf07SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
19456d4c3981SSalil Mehta 
19466d4c3981SSalil Mehta 	dev_info(&hdev->pdev->dev, "received reset request from VF enet\n");
19476d4c3981SSalil Mehta 
19486ff3cf07SHuazhong Tan 	if (hdev->default_reset_request)
19490742ed7cSHuazhong Tan 		hdev->reset_level =
1950720bd583SHuazhong Tan 			hclgevf_get_reset_level(hdev,
1951720bd583SHuazhong Tan 						&hdev->default_reset_request);
1952720bd583SHuazhong Tan 	else
1953dea846e8SHuazhong Tan 		hdev->reset_level = HNAE3_VF_FUNC_RESET;
19546d4c3981SSalil Mehta 
1955436667d2SSalil Mehta 	/* reset of this VF requested */
1956436667d2SSalil Mehta 	set_bit(HCLGEVF_RESET_REQUESTED, &hdev->reset_state);
1957436667d2SSalil Mehta 	hclgevf_reset_task_schedule(hdev);
19586d4c3981SSalil Mehta 
19590742ed7cSHuazhong Tan 	hdev->last_reset_time = jiffies;
19606d4c3981SSalil Mehta }
19616d4c3981SSalil Mehta 
1962720bd583SHuazhong Tan static void hclgevf_set_def_reset_request(struct hnae3_ae_dev *ae_dev,
1963720bd583SHuazhong Tan 					  enum hnae3_reset_type rst_type)
1964720bd583SHuazhong Tan {
1965720bd583SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
1966720bd583SHuazhong Tan 
1967720bd583SHuazhong Tan 	set_bit(rst_type, &hdev->default_reset_request);
1968720bd583SHuazhong Tan }
1969720bd583SHuazhong Tan 
1970f28368bbSHuazhong Tan static void hclgevf_enable_vector(struct hclgevf_misc_vector *vector, bool en)
1971f28368bbSHuazhong Tan {
1972f28368bbSHuazhong Tan 	writel(en ? 1 : 0, vector->addr);
1973f28368bbSHuazhong Tan }
1974f28368bbSHuazhong Tan 
19756ff3cf07SHuazhong Tan static void hclgevf_flr_prepare(struct hnae3_ae_dev *ae_dev)
19766ff3cf07SHuazhong Tan {
1977f28368bbSHuazhong Tan #define HCLGEVF_FLR_RETRY_WAIT_MS	500
1978f28368bbSHuazhong Tan #define HCLGEVF_FLR_RETRY_CNT		5
1979f28368bbSHuazhong Tan 
19806ff3cf07SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
1981f28368bbSHuazhong Tan 	int retry_cnt = 0;
1982f28368bbSHuazhong Tan 	int ret;
19836ff3cf07SHuazhong Tan 
1984f28368bbSHuazhong Tan retry:
1985f28368bbSHuazhong Tan 	down(&hdev->reset_sem);
1986f28368bbSHuazhong Tan 	set_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
1987f28368bbSHuazhong Tan 	hdev->reset_type = HNAE3_FLR_RESET;
1988f28368bbSHuazhong Tan 	ret = hclgevf_reset_prepare(hdev);
1989f28368bbSHuazhong Tan 	if (ret) {
1990f28368bbSHuazhong Tan 		dev_err(&hdev->pdev->dev, "fail to prepare FLR, ret=%d\n",
1991f28368bbSHuazhong Tan 			ret);
1992f28368bbSHuazhong Tan 		if (hdev->reset_pending ||
1993f28368bbSHuazhong Tan 		    retry_cnt++ < HCLGEVF_FLR_RETRY_CNT) {
19946ff3cf07SHuazhong Tan 			dev_err(&hdev->pdev->dev,
1995f28368bbSHuazhong Tan 				"reset_pending:0x%lx, retry_cnt:%d\n",
1996f28368bbSHuazhong Tan 				hdev->reset_pending, retry_cnt);
1997f28368bbSHuazhong Tan 			clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
1998f28368bbSHuazhong Tan 			up(&hdev->reset_sem);
1999f28368bbSHuazhong Tan 			msleep(HCLGEVF_FLR_RETRY_WAIT_MS);
2000f28368bbSHuazhong Tan 			goto retry;
2001f28368bbSHuazhong Tan 		}
2002f28368bbSHuazhong Tan 	}
2003f28368bbSHuazhong Tan 
2004f28368bbSHuazhong Tan 	/* disable misc vector before FLR done */
2005f28368bbSHuazhong Tan 	hclgevf_enable_vector(&hdev->misc_vector, false);
2006f28368bbSHuazhong Tan 	hdev->rst_stats.flr_rst_cnt++;
2007f28368bbSHuazhong Tan }
2008f28368bbSHuazhong Tan 
2009f28368bbSHuazhong Tan static void hclgevf_flr_done(struct hnae3_ae_dev *ae_dev)
2010f28368bbSHuazhong Tan {
2011f28368bbSHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
2012f28368bbSHuazhong Tan 	int ret;
2013f28368bbSHuazhong Tan 
2014f28368bbSHuazhong Tan 	hclgevf_enable_vector(&hdev->misc_vector, true);
2015f28368bbSHuazhong Tan 
2016f28368bbSHuazhong Tan 	ret = hclgevf_reset_rebuild(hdev);
2017f28368bbSHuazhong Tan 	if (ret)
2018f28368bbSHuazhong Tan 		dev_warn(&hdev->pdev->dev, "fail to rebuild, ret=%d\n",
2019f28368bbSHuazhong Tan 			 ret);
2020f28368bbSHuazhong Tan 
2021f28368bbSHuazhong Tan 	hdev->reset_type = HNAE3_NONE_RESET;
2022f28368bbSHuazhong Tan 	clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
2023f28368bbSHuazhong Tan 	up(&hdev->reset_sem);
20246ff3cf07SHuazhong Tan }
20256ff3cf07SHuazhong Tan 
2026e2cb1decSSalil Mehta static u32 hclgevf_get_fw_version(struct hnae3_handle *handle)
2027e2cb1decSSalil Mehta {
2028e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2029e2cb1decSSalil Mehta 
2030e2cb1decSSalil Mehta 	return hdev->fw_version;
2031e2cb1decSSalil Mehta }
2032e2cb1decSSalil Mehta 
2033e2cb1decSSalil Mehta static void hclgevf_get_misc_vector(struct hclgevf_dev *hdev)
2034e2cb1decSSalil Mehta {
2035e2cb1decSSalil Mehta 	struct hclgevf_misc_vector *vector = &hdev->misc_vector;
2036e2cb1decSSalil Mehta 
2037e2cb1decSSalil Mehta 	vector->vector_irq = pci_irq_vector(hdev->pdev,
2038e2cb1decSSalil Mehta 					    HCLGEVF_MISC_VECTOR_NUM);
2039e2cb1decSSalil Mehta 	vector->addr = hdev->hw.io_base + HCLGEVF_MISC_VECTOR_REG_BASE;
2040e2cb1decSSalil Mehta 	/* vector status always valid for Vector 0 */
2041e2cb1decSSalil Mehta 	hdev->vector_status[HCLGEVF_MISC_VECTOR_NUM] = 0;
2042e2cb1decSSalil Mehta 	hdev->vector_irq[HCLGEVF_MISC_VECTOR_NUM] = vector->vector_irq;
2043e2cb1decSSalil Mehta 
2044e2cb1decSSalil Mehta 	hdev->num_msi_left -= 1;
2045e2cb1decSSalil Mehta 	hdev->num_msi_used += 1;
2046e2cb1decSSalil Mehta }
2047e2cb1decSSalil Mehta 
204835a1e503SSalil Mehta void hclgevf_reset_task_schedule(struct hclgevf_dev *hdev)
204935a1e503SSalil Mehta {
2050ff200099SYunsheng Lin 	if (!test_bit(HCLGEVF_STATE_REMOVING, &hdev->state) &&
2051ff200099SYunsheng Lin 	    !test_and_set_bit(HCLGEVF_STATE_RST_SERVICE_SCHED,
2052ff200099SYunsheng Lin 			      &hdev->state))
20530ea68902SYunsheng Lin 		mod_delayed_work(hclgevf_wq, &hdev->service_task, 0);
205435a1e503SSalil Mehta }
205535a1e503SSalil Mehta 
205607a0556aSSalil Mehta void hclgevf_mbx_task_schedule(struct hclgevf_dev *hdev)
2057e2cb1decSSalil Mehta {
2058ff200099SYunsheng Lin 	if (!test_bit(HCLGEVF_STATE_REMOVING, &hdev->state) &&
2059ff200099SYunsheng Lin 	    !test_and_set_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED,
2060ff200099SYunsheng Lin 			      &hdev->state))
20610ea68902SYunsheng Lin 		mod_delayed_work(hclgevf_wq, &hdev->service_task, 0);
206207a0556aSSalil Mehta }
2063e2cb1decSSalil Mehta 
2064ff200099SYunsheng Lin static void hclgevf_task_schedule(struct hclgevf_dev *hdev,
2065ff200099SYunsheng Lin 				  unsigned long delay)
2066e2cb1decSSalil Mehta {
2067d5432455SGuojia Liao 	if (!test_bit(HCLGEVF_STATE_REMOVING, &hdev->state) &&
2068d5432455SGuojia Liao 	    !test_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state))
20690ea68902SYunsheng Lin 		mod_delayed_work(hclgevf_wq, &hdev->service_task, delay);
2070e2cb1decSSalil Mehta }
2071e2cb1decSSalil Mehta 
2072ff200099SYunsheng Lin static void hclgevf_reset_service_task(struct hclgevf_dev *hdev)
207335a1e503SSalil Mehta {
2074d6ad7c53SGuojia Liao #define	HCLGEVF_MAX_RESET_ATTEMPTS_CNT	3
2075d6ad7c53SGuojia Liao 
2076ff200099SYunsheng Lin 	if (!test_and_clear_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state))
2077ff200099SYunsheng Lin 		return;
2078ff200099SYunsheng Lin 
2079f28368bbSHuazhong Tan 	down(&hdev->reset_sem);
2080f28368bbSHuazhong Tan 	set_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
208135a1e503SSalil Mehta 
2082436667d2SSalil Mehta 	if (test_and_clear_bit(HCLGEVF_RESET_PENDING,
2083436667d2SSalil Mehta 			       &hdev->reset_state)) {
2084436667d2SSalil Mehta 		/* PF has initmated that it is about to reset the hardware.
20859b2f3477SWeihang Li 		 * We now have to poll & check if hardware has actually
20869b2f3477SWeihang Li 		 * completed the reset sequence. On hardware reset completion,
20879b2f3477SWeihang Li 		 * VF needs to reset the client and ae device.
208835a1e503SSalil Mehta 		 */
2089436667d2SSalil Mehta 		hdev->reset_attempts = 0;
2090436667d2SSalil Mehta 
2091dea846e8SHuazhong Tan 		hdev->last_reset_time = jiffies;
2092dea846e8SHuazhong Tan 		while ((hdev->reset_type =
2093dea846e8SHuazhong Tan 			hclgevf_get_reset_level(hdev, &hdev->reset_pending))
20941cc9bc6eSHuazhong Tan 		       != HNAE3_NONE_RESET)
20951cc9bc6eSHuazhong Tan 			hclgevf_reset(hdev);
2096436667d2SSalil Mehta 	} else if (test_and_clear_bit(HCLGEVF_RESET_REQUESTED,
2097436667d2SSalil Mehta 				      &hdev->reset_state)) {
2098436667d2SSalil Mehta 		/* we could be here when either of below happens:
20999b2f3477SWeihang Li 		 * 1. reset was initiated due to watchdog timeout caused by
2100436667d2SSalil Mehta 		 *    a. IMP was earlier reset and our TX got choked down and
2101436667d2SSalil Mehta 		 *       which resulted in watchdog reacting and inducing VF
2102436667d2SSalil Mehta 		 *       reset. This also means our cmdq would be unreliable.
2103436667d2SSalil Mehta 		 *    b. problem in TX due to other lower layer(example link
2104436667d2SSalil Mehta 		 *       layer not functioning properly etc.)
2105436667d2SSalil Mehta 		 * 2. VF reset might have been initiated due to some config
2106436667d2SSalil Mehta 		 *    change.
2107436667d2SSalil Mehta 		 *
2108436667d2SSalil Mehta 		 * NOTE: Theres no clear way to detect above cases than to react
2109436667d2SSalil Mehta 		 * to the response of PF for this reset request. PF will ack the
2110436667d2SSalil Mehta 		 * 1b and 2. cases but we will not get any intimation about 1a
2111436667d2SSalil Mehta 		 * from PF as cmdq would be in unreliable state i.e. mailbox
2112436667d2SSalil Mehta 		 * communication between PF and VF would be broken.
211346ee7350SGuojia Liao 		 *
211446ee7350SGuojia Liao 		 * if we are never geting into pending state it means either:
2115436667d2SSalil Mehta 		 * 1. PF is not receiving our request which could be due to IMP
2116436667d2SSalil Mehta 		 *    reset
2117436667d2SSalil Mehta 		 * 2. PF is screwed
2118436667d2SSalil Mehta 		 * We cannot do much for 2. but to check first we can try reset
2119436667d2SSalil Mehta 		 * our PCIe + stack and see if it alleviates the problem.
2120436667d2SSalil Mehta 		 */
2121d6ad7c53SGuojia Liao 		if (hdev->reset_attempts > HCLGEVF_MAX_RESET_ATTEMPTS_CNT) {
2122436667d2SSalil Mehta 			/* prepare for full reset of stack + pcie interface */
2123dea846e8SHuazhong Tan 			set_bit(HNAE3_VF_FULL_RESET, &hdev->reset_pending);
2124436667d2SSalil Mehta 
2125436667d2SSalil Mehta 			/* "defer" schedule the reset task again */
2126436667d2SSalil Mehta 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
2127436667d2SSalil Mehta 		} else {
2128436667d2SSalil Mehta 			hdev->reset_attempts++;
2129436667d2SSalil Mehta 
2130dea846e8SHuazhong Tan 			set_bit(hdev->reset_level, &hdev->reset_pending);
2131dea846e8SHuazhong Tan 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
2132436667d2SSalil Mehta 		}
2133dea846e8SHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
2134436667d2SSalil Mehta 	}
213535a1e503SSalil Mehta 
2136afb6afdbSHuazhong Tan 	hdev->reset_type = HNAE3_NONE_RESET;
213735a1e503SSalil Mehta 	clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
2138f28368bbSHuazhong Tan 	up(&hdev->reset_sem);
213935a1e503SSalil Mehta }
214035a1e503SSalil Mehta 
2141ff200099SYunsheng Lin static void hclgevf_mailbox_service_task(struct hclgevf_dev *hdev)
2142e2cb1decSSalil Mehta {
2143ff200099SYunsheng Lin 	if (!test_and_clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state))
2144ff200099SYunsheng Lin 		return;
2145e2cb1decSSalil Mehta 
2146e2cb1decSSalil Mehta 	if (test_and_set_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state))
2147e2cb1decSSalil Mehta 		return;
2148e2cb1decSSalil Mehta 
214907a0556aSSalil Mehta 	hclgevf_mbx_async_handler(hdev);
2150e2cb1decSSalil Mehta 
2151e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
2152e2cb1decSSalil Mehta }
2153e2cb1decSSalil Mehta 
2154ff200099SYunsheng Lin static void hclgevf_keep_alive(struct hclgevf_dev *hdev)
2155a6d818e3SYunsheng Lin {
2156d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
2157a6d818e3SYunsheng Lin 	int ret;
2158a6d818e3SYunsheng Lin 
21591416d333SHuazhong Tan 	if (test_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state))
2160c59a85c0SJian Shen 		return;
2161c59a85c0SJian Shen 
2162d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_KEEP_ALIVE, 0);
2163d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
2164a6d818e3SYunsheng Lin 	if (ret)
2165a6d818e3SYunsheng Lin 		dev_err(&hdev->pdev->dev,
2166a6d818e3SYunsheng Lin 			"VF sends keep alive cmd failed(=%d)\n", ret);
2167a6d818e3SYunsheng Lin }
2168a6d818e3SYunsheng Lin 
2169ff200099SYunsheng Lin static void hclgevf_periodic_service_task(struct hclgevf_dev *hdev)
2170e2cb1decSSalil Mehta {
2171ff200099SYunsheng Lin 	unsigned long delta = round_jiffies_relative(HZ);
2172ff200099SYunsheng Lin 	struct hnae3_handle *handle = &hdev->nic;
2173e2cb1decSSalil Mehta 
2174ff200099SYunsheng Lin 	if (time_is_after_jiffies(hdev->last_serv_processed + HZ)) {
2175ff200099SYunsheng Lin 		delta = jiffies - hdev->last_serv_processed;
2176db01afebSliuzhongzhu 
2177ff200099SYunsheng Lin 		if (delta < round_jiffies_relative(HZ)) {
2178ff200099SYunsheng Lin 			delta = round_jiffies_relative(HZ) - delta;
2179ff200099SYunsheng Lin 			goto out;
2180db01afebSliuzhongzhu 		}
2181ff200099SYunsheng Lin 	}
2182ff200099SYunsheng Lin 
2183ff200099SYunsheng Lin 	hdev->serv_processed_cnt++;
2184ff200099SYunsheng Lin 	if (!(hdev->serv_processed_cnt % HCLGEVF_KEEP_ALIVE_TASK_INTERVAL))
2185ff200099SYunsheng Lin 		hclgevf_keep_alive(hdev);
2186ff200099SYunsheng Lin 
2187ff200099SYunsheng Lin 	if (test_bit(HCLGEVF_STATE_DOWN, &hdev->state)) {
2188ff200099SYunsheng Lin 		hdev->last_serv_processed = jiffies;
2189ff200099SYunsheng Lin 		goto out;
2190ff200099SYunsheng Lin 	}
2191ff200099SYunsheng Lin 
2192ff200099SYunsheng Lin 	if (!(hdev->serv_processed_cnt % HCLGEVF_STATS_TIMER_INTERVAL))
2193ff200099SYunsheng Lin 		hclgevf_tqps_update_stats(handle);
2194e2cb1decSSalil Mehta 
2195e2cb1decSSalil Mehta 	/* request the link status from the PF. PF would be able to tell VF
2196e2cb1decSSalil Mehta 	 * about such updates in future so we might remove this later
2197e2cb1decSSalil Mehta 	 */
2198e2cb1decSSalil Mehta 	hclgevf_request_link_info(hdev);
2199e2cb1decSSalil Mehta 
22009194d18bSliuzhongzhu 	hclgevf_update_link_mode(hdev);
22019194d18bSliuzhongzhu 
2202fe4144d4SJian Shen 	hclgevf_sync_vlan_filter(hdev);
2203fe4144d4SJian Shen 
2204ee4bcd3bSJian Shen 	hclgevf_sync_mac_table(hdev);
2205ee4bcd3bSJian Shen 
2206ff200099SYunsheng Lin 	hdev->last_serv_processed = jiffies;
2207436667d2SSalil Mehta 
2208ff200099SYunsheng Lin out:
2209ff200099SYunsheng Lin 	hclgevf_task_schedule(hdev, delta);
2210ff200099SYunsheng Lin }
2211b3c3fe8eSYunsheng Lin 
2212ff200099SYunsheng Lin static void hclgevf_service_task(struct work_struct *work)
2213ff200099SYunsheng Lin {
2214ff200099SYunsheng Lin 	struct hclgevf_dev *hdev = container_of(work, struct hclgevf_dev,
2215ff200099SYunsheng Lin 						service_task.work);
2216ff200099SYunsheng Lin 
2217ff200099SYunsheng Lin 	hclgevf_reset_service_task(hdev);
2218ff200099SYunsheng Lin 	hclgevf_mailbox_service_task(hdev);
2219ff200099SYunsheng Lin 	hclgevf_periodic_service_task(hdev);
2220ff200099SYunsheng Lin 
2221ff200099SYunsheng Lin 	/* Handle reset and mbx again in case periodical task delays the
2222ff200099SYunsheng Lin 	 * handling by calling hclgevf_task_schedule() in
2223ff200099SYunsheng Lin 	 * hclgevf_periodic_service_task()
2224ff200099SYunsheng Lin 	 */
2225ff200099SYunsheng Lin 	hclgevf_reset_service_task(hdev);
2226ff200099SYunsheng Lin 	hclgevf_mailbox_service_task(hdev);
2227e2cb1decSSalil Mehta }
2228e2cb1decSSalil Mehta 
2229e2cb1decSSalil Mehta static void hclgevf_clear_event_cause(struct hclgevf_dev *hdev, u32 regclr)
2230e2cb1decSSalil Mehta {
2231e2cb1decSSalil Mehta 	hclgevf_write_dev(&hdev->hw, HCLGEVF_VECTOR0_CMDQ_SRC_REG, regclr);
2232e2cb1decSSalil Mehta }
2233e2cb1decSSalil Mehta 
2234b90fcc5bSHuazhong Tan static enum hclgevf_evt_cause hclgevf_check_evt_cause(struct hclgevf_dev *hdev,
2235b90fcc5bSHuazhong Tan 						      u32 *clearval)
2236e2cb1decSSalil Mehta {
223713050921SHuazhong Tan 	u32 val, cmdq_stat_reg, rst_ing_reg;
2238e2cb1decSSalil Mehta 
2239e2cb1decSSalil Mehta 	/* fetch the events from their corresponding regs */
224013050921SHuazhong Tan 	cmdq_stat_reg = hclgevf_read_dev(&hdev->hw,
224113050921SHuazhong Tan 					 HCLGEVF_VECTOR0_CMDQ_STAT_REG);
2242e2cb1decSSalil Mehta 
224313050921SHuazhong Tan 	if (BIT(HCLGEVF_VECTOR0_RST_INT_B) & cmdq_stat_reg) {
2244b90fcc5bSHuazhong Tan 		rst_ing_reg = hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
2245b90fcc5bSHuazhong Tan 		dev_info(&hdev->pdev->dev,
2246b90fcc5bSHuazhong Tan 			 "receive reset interrupt 0x%x!\n", rst_ing_reg);
2247b90fcc5bSHuazhong Tan 		set_bit(HNAE3_VF_RESET, &hdev->reset_pending);
2248b90fcc5bSHuazhong Tan 		set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
2249ef5f8e50SHuazhong Tan 		set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
225013050921SHuazhong Tan 		*clearval = ~(1U << HCLGEVF_VECTOR0_RST_INT_B);
2251c88a6e7dSHuazhong Tan 		hdev->rst_stats.vf_rst_cnt++;
225272e2fb07SHuazhong Tan 		/* set up VF hardware reset status, its PF will clear
225372e2fb07SHuazhong Tan 		 * this status when PF has initialized done.
225472e2fb07SHuazhong Tan 		 */
225572e2fb07SHuazhong Tan 		val = hclgevf_read_dev(&hdev->hw, HCLGEVF_VF_RST_ING);
225672e2fb07SHuazhong Tan 		hclgevf_write_dev(&hdev->hw, HCLGEVF_VF_RST_ING,
225772e2fb07SHuazhong Tan 				  val | HCLGEVF_VF_RST_ING_BIT);
2258b90fcc5bSHuazhong Tan 		return HCLGEVF_VECTOR0_EVENT_RST;
2259b90fcc5bSHuazhong Tan 	}
2260b90fcc5bSHuazhong Tan 
2261e2cb1decSSalil Mehta 	/* check for vector0 mailbox(=CMDQ RX) event source */
226213050921SHuazhong Tan 	if (BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B) & cmdq_stat_reg) {
226313050921SHuazhong Tan 		/* for revision 0x21, clearing interrupt is writing bit 0
226413050921SHuazhong Tan 		 * to the clear register, writing bit 1 means to keep the
226513050921SHuazhong Tan 		 * old value.
226613050921SHuazhong Tan 		 * for revision 0x20, the clear register is a read & write
226713050921SHuazhong Tan 		 * register, so we should just write 0 to the bit we are
226813050921SHuazhong Tan 		 * handling, and keep other bits as cmdq_stat_reg.
226913050921SHuazhong Tan 		 */
227013050921SHuazhong Tan 		if (hdev->pdev->revision >= 0x21)
227113050921SHuazhong Tan 			*clearval = ~(1U << HCLGEVF_VECTOR0_RX_CMDQ_INT_B);
227213050921SHuazhong Tan 		else
227313050921SHuazhong Tan 			*clearval = cmdq_stat_reg &
227413050921SHuazhong Tan 				    ~BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B);
227513050921SHuazhong Tan 
2276b90fcc5bSHuazhong Tan 		return HCLGEVF_VECTOR0_EVENT_MBX;
2277e2cb1decSSalil Mehta 	}
2278e2cb1decSSalil Mehta 
2279e45afb39SHuazhong Tan 	/* print other vector0 event source */
2280e45afb39SHuazhong Tan 	dev_info(&hdev->pdev->dev,
2281e45afb39SHuazhong Tan 		 "vector 0 interrupt from unknown source, cmdq_src = %#x\n",
2282e45afb39SHuazhong Tan 		 cmdq_stat_reg);
2283e2cb1decSSalil Mehta 
2284b90fcc5bSHuazhong Tan 	return HCLGEVF_VECTOR0_EVENT_OTHER;
2285e2cb1decSSalil Mehta }
2286e2cb1decSSalil Mehta 
2287e2cb1decSSalil Mehta static irqreturn_t hclgevf_misc_irq_handle(int irq, void *data)
2288e2cb1decSSalil Mehta {
2289b90fcc5bSHuazhong Tan 	enum hclgevf_evt_cause event_cause;
2290e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = data;
2291e2cb1decSSalil Mehta 	u32 clearval;
2292e2cb1decSSalil Mehta 
2293e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, false);
2294b90fcc5bSHuazhong Tan 	event_cause = hclgevf_check_evt_cause(hdev, &clearval);
2295e2cb1decSSalil Mehta 
2296b90fcc5bSHuazhong Tan 	switch (event_cause) {
2297b90fcc5bSHuazhong Tan 	case HCLGEVF_VECTOR0_EVENT_RST:
2298b90fcc5bSHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
2299b90fcc5bSHuazhong Tan 		break;
2300b90fcc5bSHuazhong Tan 	case HCLGEVF_VECTOR0_EVENT_MBX:
230107a0556aSSalil Mehta 		hclgevf_mbx_handler(hdev);
2302b90fcc5bSHuazhong Tan 		break;
2303b90fcc5bSHuazhong Tan 	default:
2304b90fcc5bSHuazhong Tan 		break;
2305b90fcc5bSHuazhong Tan 	}
2306e2cb1decSSalil Mehta 
2307b90fcc5bSHuazhong Tan 	if (event_cause != HCLGEVF_VECTOR0_EVENT_OTHER) {
2308e2cb1decSSalil Mehta 		hclgevf_clear_event_cause(hdev, clearval);
2309e2cb1decSSalil Mehta 		hclgevf_enable_vector(&hdev->misc_vector, true);
2310b90fcc5bSHuazhong Tan 	}
2311e2cb1decSSalil Mehta 
2312e2cb1decSSalil Mehta 	return IRQ_HANDLED;
2313e2cb1decSSalil Mehta }
2314e2cb1decSSalil Mehta 
2315e2cb1decSSalil Mehta static int hclgevf_configure(struct hclgevf_dev *hdev)
2316e2cb1decSSalil Mehta {
2317e2cb1decSSalil Mehta 	int ret;
2318e2cb1decSSalil Mehta 
231992f11ea1SJian Shen 	/* get current port based vlan state from PF */
232092f11ea1SJian Shen 	ret = hclgevf_get_port_base_vlan_filter_state(hdev);
232192f11ea1SJian Shen 	if (ret)
232292f11ea1SJian Shen 		return ret;
232392f11ea1SJian Shen 
2324e2cb1decSSalil Mehta 	/* get queue configuration from PF */
23256cee6fc3SJian Shen 	ret = hclgevf_get_queue_info(hdev);
2326e2cb1decSSalil Mehta 	if (ret)
2327e2cb1decSSalil Mehta 		return ret;
2328c0425944SPeng Li 
2329c0425944SPeng Li 	/* get queue depth info from PF */
2330c0425944SPeng Li 	ret = hclgevf_get_queue_depth(hdev);
2331c0425944SPeng Li 	if (ret)
2332c0425944SPeng Li 		return ret;
2333c0425944SPeng Li 
23349c3e7130Sliuzhongzhu 	ret = hclgevf_get_pf_media_type(hdev);
23359c3e7130Sliuzhongzhu 	if (ret)
23369c3e7130Sliuzhongzhu 		return ret;
23379c3e7130Sliuzhongzhu 
2338e2cb1decSSalil Mehta 	/* get tc configuration from PF */
2339e2cb1decSSalil Mehta 	return hclgevf_get_tc_info(hdev);
2340e2cb1decSSalil Mehta }
2341e2cb1decSSalil Mehta 
23427a01c897SSalil Mehta static int hclgevf_alloc_hdev(struct hnae3_ae_dev *ae_dev)
23437a01c897SSalil Mehta {
23447a01c897SSalil Mehta 	struct pci_dev *pdev = ae_dev->pdev;
23451154bb26SPeng Li 	struct hclgevf_dev *hdev;
23467a01c897SSalil Mehta 
23477a01c897SSalil Mehta 	hdev = devm_kzalloc(&pdev->dev, sizeof(*hdev), GFP_KERNEL);
23487a01c897SSalil Mehta 	if (!hdev)
23497a01c897SSalil Mehta 		return -ENOMEM;
23507a01c897SSalil Mehta 
23517a01c897SSalil Mehta 	hdev->pdev = pdev;
23527a01c897SSalil Mehta 	hdev->ae_dev = ae_dev;
23537a01c897SSalil Mehta 	ae_dev->priv = hdev;
23547a01c897SSalil Mehta 
23557a01c897SSalil Mehta 	return 0;
23567a01c897SSalil Mehta }
23577a01c897SSalil Mehta 
2358e2cb1decSSalil Mehta static int hclgevf_init_roce_base_info(struct hclgevf_dev *hdev)
2359e2cb1decSSalil Mehta {
2360e2cb1decSSalil Mehta 	struct hnae3_handle *roce = &hdev->roce;
2361e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
2362e2cb1decSSalil Mehta 
236307acf909SJian Shen 	roce->rinfo.num_vectors = hdev->num_roce_msix;
2364e2cb1decSSalil Mehta 
2365e2cb1decSSalil Mehta 	if (hdev->num_msi_left < roce->rinfo.num_vectors ||
2366e2cb1decSSalil Mehta 	    hdev->num_msi_left == 0)
2367e2cb1decSSalil Mehta 		return -EINVAL;
2368e2cb1decSSalil Mehta 
236907acf909SJian Shen 	roce->rinfo.base_vector = hdev->roce_base_vector;
2370e2cb1decSSalil Mehta 
2371e2cb1decSSalil Mehta 	roce->rinfo.netdev = nic->kinfo.netdev;
2372e2cb1decSSalil Mehta 	roce->rinfo.roce_io_base = hdev->hw.io_base;
2373e2cb1decSSalil Mehta 
2374e2cb1decSSalil Mehta 	roce->pdev = nic->pdev;
2375e2cb1decSSalil Mehta 	roce->ae_algo = nic->ae_algo;
2376e2cb1decSSalil Mehta 	roce->numa_node_mask = nic->numa_node_mask;
2377e2cb1decSSalil Mehta 
2378e2cb1decSSalil Mehta 	return 0;
2379e2cb1decSSalil Mehta }
2380e2cb1decSSalil Mehta 
2381b26a6feaSPeng Li static int hclgevf_config_gro(struct hclgevf_dev *hdev, bool en)
2382b26a6feaSPeng Li {
2383b26a6feaSPeng Li 	struct hclgevf_cfg_gro_status_cmd *req;
2384b26a6feaSPeng Li 	struct hclgevf_desc desc;
2385b26a6feaSPeng Li 	int ret;
2386b26a6feaSPeng Li 
2387b26a6feaSPeng Li 	if (!hnae3_dev_gro_supported(hdev))
2388b26a6feaSPeng Li 		return 0;
2389b26a6feaSPeng Li 
2390b26a6feaSPeng Li 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_GRO_GENERIC_CONFIG,
2391b26a6feaSPeng Li 				     false);
2392b26a6feaSPeng Li 	req = (struct hclgevf_cfg_gro_status_cmd *)desc.data;
2393b26a6feaSPeng Li 
2394b26a6feaSPeng Li 	req->gro_en = cpu_to_le16(en ? 1 : 0);
2395b26a6feaSPeng Li 
2396b26a6feaSPeng Li 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
2397b26a6feaSPeng Li 	if (ret)
2398b26a6feaSPeng Li 		dev_err(&hdev->pdev->dev,
2399b26a6feaSPeng Li 			"VF GRO hardware config cmd failed, ret = %d.\n", ret);
2400b26a6feaSPeng Li 
2401b26a6feaSPeng Li 	return ret;
2402b26a6feaSPeng Li }
2403b26a6feaSPeng Li 
2404944de484SGuojia Liao static void hclgevf_rss_init_cfg(struct hclgevf_dev *hdev)
2405e2cb1decSSalil Mehta {
2406e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
2407944de484SGuojia Liao 	struct hclgevf_rss_tuple_cfg *tuple_sets;
24084093d1a2SGuangbin Huang 	u32 i;
2409e2cb1decSSalil Mehta 
2410944de484SGuojia Liao 	rss_cfg->hash_algo = HCLGEVF_RSS_HASH_ALGO_TOEPLITZ;
24114093d1a2SGuangbin Huang 	rss_cfg->rss_size = hdev->nic.kinfo.rss_size;
2412944de484SGuojia Liao 	tuple_sets = &rss_cfg->rss_tuple_sets;
2413374ad291SJian Shen 	if (hdev->pdev->revision >= 0x21) {
2414472d7eceSJian Shen 		rss_cfg->hash_algo = HCLGEVF_RSS_HASH_ALGO_SIMPLE;
2415472d7eceSJian Shen 		memcpy(rss_cfg->rss_hash_key, hclgevf_hash_key,
2416374ad291SJian Shen 		       HCLGEVF_RSS_KEY_SIZE);
2417374ad291SJian Shen 
2418944de484SGuojia Liao 		tuple_sets->ipv4_tcp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2419944de484SGuojia Liao 		tuple_sets->ipv4_udp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2420944de484SGuojia Liao 		tuple_sets->ipv4_sctp_en = HCLGEVF_RSS_INPUT_TUPLE_SCTP;
2421944de484SGuojia Liao 		tuple_sets->ipv4_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2422944de484SGuojia Liao 		tuple_sets->ipv6_tcp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2423944de484SGuojia Liao 		tuple_sets->ipv6_udp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2424944de484SGuojia Liao 		tuple_sets->ipv6_sctp_en = HCLGEVF_RSS_INPUT_TUPLE_SCTP;
2425944de484SGuojia Liao 		tuple_sets->ipv6_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2426374ad291SJian Shen 	}
2427374ad291SJian Shen 
24289b2f3477SWeihang Li 	/* Initialize RSS indirect table */
2429e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
24304093d1a2SGuangbin Huang 		rss_cfg->rss_indirection_tbl[i] = i % rss_cfg->rss_size;
2431944de484SGuojia Liao }
2432944de484SGuojia Liao 
2433944de484SGuojia Liao static int hclgevf_rss_init_hw(struct hclgevf_dev *hdev)
2434944de484SGuojia Liao {
2435944de484SGuojia Liao 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
2436944de484SGuojia Liao 	int ret;
2437944de484SGuojia Liao 
2438944de484SGuojia Liao 	if (hdev->pdev->revision >= 0x21) {
2439944de484SGuojia Liao 		ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
2440944de484SGuojia Liao 					       rss_cfg->rss_hash_key);
2441944de484SGuojia Liao 		if (ret)
2442944de484SGuojia Liao 			return ret;
2443944de484SGuojia Liao 
2444944de484SGuojia Liao 		ret = hclgevf_set_rss_input_tuple(hdev, rss_cfg);
2445944de484SGuojia Liao 		if (ret)
2446944de484SGuojia Liao 			return ret;
2447944de484SGuojia Liao 	}
2448e2cb1decSSalil Mehta 
2449e2cb1decSSalil Mehta 	ret = hclgevf_set_rss_indir_table(hdev);
2450e2cb1decSSalil Mehta 	if (ret)
2451e2cb1decSSalil Mehta 		return ret;
2452e2cb1decSSalil Mehta 
24534093d1a2SGuangbin Huang 	return hclgevf_set_rss_tc_mode(hdev, rss_cfg->rss_size);
2454e2cb1decSSalil Mehta }
2455e2cb1decSSalil Mehta 
2456e2cb1decSSalil Mehta static int hclgevf_init_vlan_config(struct hclgevf_dev *hdev)
2457e2cb1decSSalil Mehta {
2458e2cb1decSSalil Mehta 	return hclgevf_set_vlan_filter(&hdev->nic, htons(ETH_P_8021Q), 0,
2459e2cb1decSSalil Mehta 				       false);
2460e2cb1decSSalil Mehta }
2461e2cb1decSSalil Mehta 
2462ff200099SYunsheng Lin static void hclgevf_flush_link_update(struct hclgevf_dev *hdev)
2463ff200099SYunsheng Lin {
2464ff200099SYunsheng Lin #define HCLGEVF_FLUSH_LINK_TIMEOUT	100000
2465ff200099SYunsheng Lin 
2466ff200099SYunsheng Lin 	unsigned long last = hdev->serv_processed_cnt;
2467ff200099SYunsheng Lin 	int i = 0;
2468ff200099SYunsheng Lin 
2469ff200099SYunsheng Lin 	while (test_bit(HCLGEVF_STATE_LINK_UPDATING, &hdev->state) &&
2470ff200099SYunsheng Lin 	       i++ < HCLGEVF_FLUSH_LINK_TIMEOUT &&
2471ff200099SYunsheng Lin 	       last == hdev->serv_processed_cnt)
2472ff200099SYunsheng Lin 		usleep_range(1, 1);
2473ff200099SYunsheng Lin }
2474ff200099SYunsheng Lin 
24758cdb992fSJian Shen static void hclgevf_set_timer_task(struct hnae3_handle *handle, bool enable)
24768cdb992fSJian Shen {
24778cdb992fSJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
24788cdb992fSJian Shen 
24798cdb992fSJian Shen 	if (enable) {
2480ff200099SYunsheng Lin 		hclgevf_task_schedule(hdev, 0);
24818cdb992fSJian Shen 	} else {
2482b3c3fe8eSYunsheng Lin 		set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2483ff200099SYunsheng Lin 
2484ff200099SYunsheng Lin 		/* flush memory to make sure DOWN is seen by service task */
2485ff200099SYunsheng Lin 		smp_mb__before_atomic();
2486ff200099SYunsheng Lin 		hclgevf_flush_link_update(hdev);
24878cdb992fSJian Shen 	}
24888cdb992fSJian Shen }
24898cdb992fSJian Shen 
2490e2cb1decSSalil Mehta static int hclgevf_ae_start(struct hnae3_handle *handle)
2491e2cb1decSSalil Mehta {
2492e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2493e2cb1decSSalil Mehta 
2494e2cb1decSSalil Mehta 	hclgevf_reset_tqp_stats(handle);
2495e2cb1decSSalil Mehta 
2496e2cb1decSSalil Mehta 	hclgevf_request_link_info(hdev);
2497e2cb1decSSalil Mehta 
24989194d18bSliuzhongzhu 	hclgevf_update_link_mode(hdev);
24999194d18bSliuzhongzhu 
2500e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2501e2cb1decSSalil Mehta 
2502e2cb1decSSalil Mehta 	return 0;
2503e2cb1decSSalil Mehta }
2504e2cb1decSSalil Mehta 
2505e2cb1decSSalil Mehta static void hclgevf_ae_stop(struct hnae3_handle *handle)
2506e2cb1decSSalil Mehta {
2507e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
250839cfbc9cSHuazhong Tan 	int i;
2509e2cb1decSSalil Mehta 
25102f7e4896SFuyun Liang 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
25112f7e4896SFuyun Liang 
2512146e92c1SHuazhong Tan 	if (hdev->reset_type != HNAE3_VF_RESET)
251339cfbc9cSHuazhong Tan 		for (i = 0; i < handle->kinfo.num_tqps; i++)
2514146e92c1SHuazhong Tan 			if (hclgevf_reset_tqp(handle, i))
2515146e92c1SHuazhong Tan 				break;
251639cfbc9cSHuazhong Tan 
2517e2cb1decSSalil Mehta 	hclgevf_reset_tqp_stats(handle);
25188cc6c1f7SFuyun Liang 	hclgevf_update_link_status(hdev, 0);
2519e2cb1decSSalil Mehta }
2520e2cb1decSSalil Mehta 
2521a6d818e3SYunsheng Lin static int hclgevf_set_alive(struct hnae3_handle *handle, bool alive)
2522a6d818e3SYunsheng Lin {
2523d3410018SYufeng Mo #define HCLGEVF_STATE_ALIVE	1
2524d3410018SYufeng Mo #define HCLGEVF_STATE_NOT_ALIVE	0
2525a6d818e3SYunsheng Lin 
2526d3410018SYufeng Mo 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2527d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
2528d3410018SYufeng Mo 
2529d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_ALIVE, 0);
2530d3410018SYufeng Mo 	send_msg.data[0] = alive ? HCLGEVF_STATE_ALIVE :
2531d3410018SYufeng Mo 				HCLGEVF_STATE_NOT_ALIVE;
2532d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
2533a6d818e3SYunsheng Lin }
2534a6d818e3SYunsheng Lin 
2535a6d818e3SYunsheng Lin static int hclgevf_client_start(struct hnae3_handle *handle)
2536a6d818e3SYunsheng Lin {
2537e233516eSHuazhong Tan 	int ret;
2538e233516eSHuazhong Tan 
2539e233516eSHuazhong Tan 	ret = hclgevf_set_alive(handle, true);
2540e233516eSHuazhong Tan 	if (ret)
2541e233516eSHuazhong Tan 		return ret;
2542a6d818e3SYunsheng Lin 
2543e233516eSHuazhong Tan 	return 0;
2544a6d818e3SYunsheng Lin }
2545a6d818e3SYunsheng Lin 
2546a6d818e3SYunsheng Lin static void hclgevf_client_stop(struct hnae3_handle *handle)
2547a6d818e3SYunsheng Lin {
2548a6d818e3SYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2549a6d818e3SYunsheng Lin 	int ret;
2550a6d818e3SYunsheng Lin 
2551a6d818e3SYunsheng Lin 	ret = hclgevf_set_alive(handle, false);
2552a6d818e3SYunsheng Lin 	if (ret)
2553a6d818e3SYunsheng Lin 		dev_warn(&hdev->pdev->dev,
2554a6d818e3SYunsheng Lin 			 "%s failed %d\n", __func__, ret);
2555a6d818e3SYunsheng Lin }
2556a6d818e3SYunsheng Lin 
2557e2cb1decSSalil Mehta static void hclgevf_state_init(struct hclgevf_dev *hdev)
2558e2cb1decSSalil Mehta {
2559e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
2560e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
2561d5432455SGuojia Liao 	clear_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state);
2562e2cb1decSSalil Mehta 
2563b3c3fe8eSYunsheng Lin 	INIT_DELAYED_WORK(&hdev->service_task, hclgevf_service_task);
256435a1e503SSalil Mehta 
2565e2cb1decSSalil Mehta 	mutex_init(&hdev->mbx_resp.mbx_mutex);
2566f28368bbSHuazhong Tan 	sema_init(&hdev->reset_sem, 1);
2567e2cb1decSSalil Mehta 
2568ee4bcd3bSJian Shen 	spin_lock_init(&hdev->mac_table.mac_list_lock);
2569ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&hdev->mac_table.uc_mac_list);
2570ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&hdev->mac_table.mc_mac_list);
2571ee4bcd3bSJian Shen 
2572e2cb1decSSalil Mehta 	/* bring the device down */
2573e2cb1decSSalil Mehta 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2574e2cb1decSSalil Mehta }
2575e2cb1decSSalil Mehta 
2576e2cb1decSSalil Mehta static void hclgevf_state_uninit(struct hclgevf_dev *hdev)
2577e2cb1decSSalil Mehta {
2578e2cb1decSSalil Mehta 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2579acfc3d55SHuazhong Tan 	set_bit(HCLGEVF_STATE_REMOVING, &hdev->state);
2580e2cb1decSSalil Mehta 
2581b3c3fe8eSYunsheng Lin 	if (hdev->service_task.work.func)
2582b3c3fe8eSYunsheng Lin 		cancel_delayed_work_sync(&hdev->service_task);
2583e2cb1decSSalil Mehta 
2584e2cb1decSSalil Mehta 	mutex_destroy(&hdev->mbx_resp.mbx_mutex);
2585e2cb1decSSalil Mehta }
2586e2cb1decSSalil Mehta 
2587e2cb1decSSalil Mehta static int hclgevf_init_msi(struct hclgevf_dev *hdev)
2588e2cb1decSSalil Mehta {
2589e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2590e2cb1decSSalil Mehta 	int vectors;
2591e2cb1decSSalil Mehta 	int i;
2592e2cb1decSSalil Mehta 
2593580a05f9SYonglong Liu 	if (hnae3_dev_roce_supported(hdev))
259407acf909SJian Shen 		vectors = pci_alloc_irq_vectors(pdev,
259507acf909SJian Shen 						hdev->roce_base_msix_offset + 1,
259607acf909SJian Shen 						hdev->num_msi,
259707acf909SJian Shen 						PCI_IRQ_MSIX);
259807acf909SJian Shen 	else
2599580a05f9SYonglong Liu 		vectors = pci_alloc_irq_vectors(pdev, HNAE3_MIN_VECTOR_NUM,
2600580a05f9SYonglong Liu 						hdev->num_msi,
2601e2cb1decSSalil Mehta 						PCI_IRQ_MSI | PCI_IRQ_MSIX);
260207acf909SJian Shen 
2603e2cb1decSSalil Mehta 	if (vectors < 0) {
2604e2cb1decSSalil Mehta 		dev_err(&pdev->dev,
2605e2cb1decSSalil Mehta 			"failed(%d) to allocate MSI/MSI-X vectors\n",
2606e2cb1decSSalil Mehta 			vectors);
2607e2cb1decSSalil Mehta 		return vectors;
2608e2cb1decSSalil Mehta 	}
2609e2cb1decSSalil Mehta 	if (vectors < hdev->num_msi)
2610e2cb1decSSalil Mehta 		dev_warn(&hdev->pdev->dev,
2611adcf738bSGuojia Liao 			 "requested %u MSI/MSI-X, but allocated %d MSI/MSI-X\n",
2612e2cb1decSSalil Mehta 			 hdev->num_msi, vectors);
2613e2cb1decSSalil Mehta 
2614e2cb1decSSalil Mehta 	hdev->num_msi = vectors;
2615e2cb1decSSalil Mehta 	hdev->num_msi_left = vectors;
2616580a05f9SYonglong Liu 
2617e2cb1decSSalil Mehta 	hdev->base_msi_vector = pdev->irq;
261807acf909SJian Shen 	hdev->roce_base_vector = pdev->irq + hdev->roce_base_msix_offset;
2619e2cb1decSSalil Mehta 
2620e2cb1decSSalil Mehta 	hdev->vector_status = devm_kcalloc(&pdev->dev, hdev->num_msi,
2621e2cb1decSSalil Mehta 					   sizeof(u16), GFP_KERNEL);
2622e2cb1decSSalil Mehta 	if (!hdev->vector_status) {
2623e2cb1decSSalil Mehta 		pci_free_irq_vectors(pdev);
2624e2cb1decSSalil Mehta 		return -ENOMEM;
2625e2cb1decSSalil Mehta 	}
2626e2cb1decSSalil Mehta 
2627e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_msi; i++)
2628e2cb1decSSalil Mehta 		hdev->vector_status[i] = HCLGEVF_INVALID_VPORT;
2629e2cb1decSSalil Mehta 
2630e2cb1decSSalil Mehta 	hdev->vector_irq = devm_kcalloc(&pdev->dev, hdev->num_msi,
2631e2cb1decSSalil Mehta 					sizeof(int), GFP_KERNEL);
2632e2cb1decSSalil Mehta 	if (!hdev->vector_irq) {
2633862d969aSHuazhong Tan 		devm_kfree(&pdev->dev, hdev->vector_status);
2634e2cb1decSSalil Mehta 		pci_free_irq_vectors(pdev);
2635e2cb1decSSalil Mehta 		return -ENOMEM;
2636e2cb1decSSalil Mehta 	}
2637e2cb1decSSalil Mehta 
2638e2cb1decSSalil Mehta 	return 0;
2639e2cb1decSSalil Mehta }
2640e2cb1decSSalil Mehta 
2641e2cb1decSSalil Mehta static void hclgevf_uninit_msi(struct hclgevf_dev *hdev)
2642e2cb1decSSalil Mehta {
2643e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2644e2cb1decSSalil Mehta 
2645862d969aSHuazhong Tan 	devm_kfree(&pdev->dev, hdev->vector_status);
2646862d969aSHuazhong Tan 	devm_kfree(&pdev->dev, hdev->vector_irq);
2647e2cb1decSSalil Mehta 	pci_free_irq_vectors(pdev);
2648e2cb1decSSalil Mehta }
2649e2cb1decSSalil Mehta 
2650e2cb1decSSalil Mehta static int hclgevf_misc_irq_init(struct hclgevf_dev *hdev)
2651e2cb1decSSalil Mehta {
2652cdd332acSGuojia Liao 	int ret;
2653e2cb1decSSalil Mehta 
2654e2cb1decSSalil Mehta 	hclgevf_get_misc_vector(hdev);
2655e2cb1decSSalil Mehta 
2656f97c4d82SYonglong Liu 	snprintf(hdev->misc_vector.name, HNAE3_INT_NAME_LEN, "%s-misc-%s",
2657f97c4d82SYonglong Liu 		 HCLGEVF_NAME, pci_name(hdev->pdev));
2658e2cb1decSSalil Mehta 	ret = request_irq(hdev->misc_vector.vector_irq, hclgevf_misc_irq_handle,
2659f97c4d82SYonglong Liu 			  0, hdev->misc_vector.name, hdev);
2660e2cb1decSSalil Mehta 	if (ret) {
2661e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev, "VF failed to request misc irq(%d)\n",
2662e2cb1decSSalil Mehta 			hdev->misc_vector.vector_irq);
2663e2cb1decSSalil Mehta 		return ret;
2664e2cb1decSSalil Mehta 	}
2665e2cb1decSSalil Mehta 
26661819e409SXi Wang 	hclgevf_clear_event_cause(hdev, 0);
26671819e409SXi Wang 
2668e2cb1decSSalil Mehta 	/* enable misc. vector(vector 0) */
2669e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, true);
2670e2cb1decSSalil Mehta 
2671e2cb1decSSalil Mehta 	return ret;
2672e2cb1decSSalil Mehta }
2673e2cb1decSSalil Mehta 
2674e2cb1decSSalil Mehta static void hclgevf_misc_irq_uninit(struct hclgevf_dev *hdev)
2675e2cb1decSSalil Mehta {
2676e2cb1decSSalil Mehta 	/* disable misc vector(vector 0) */
2677e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, false);
26781819e409SXi Wang 	synchronize_irq(hdev->misc_vector.vector_irq);
2679e2cb1decSSalil Mehta 	free_irq(hdev->misc_vector.vector_irq, hdev);
2680e2cb1decSSalil Mehta 	hclgevf_free_vector(hdev, 0);
2681e2cb1decSSalil Mehta }
2682e2cb1decSSalil Mehta 
2683bb87be87SYonglong Liu static void hclgevf_info_show(struct hclgevf_dev *hdev)
2684bb87be87SYonglong Liu {
2685bb87be87SYonglong Liu 	struct device *dev = &hdev->pdev->dev;
2686bb87be87SYonglong Liu 
2687bb87be87SYonglong Liu 	dev_info(dev, "VF info begin:\n");
2688bb87be87SYonglong Liu 
2689adcf738bSGuojia Liao 	dev_info(dev, "Task queue pairs numbers: %u\n", hdev->num_tqps);
2690adcf738bSGuojia Liao 	dev_info(dev, "Desc num per TX queue: %u\n", hdev->num_tx_desc);
2691adcf738bSGuojia Liao 	dev_info(dev, "Desc num per RX queue: %u\n", hdev->num_rx_desc);
2692adcf738bSGuojia Liao 	dev_info(dev, "Numbers of vports: %u\n", hdev->num_alloc_vport);
2693adcf738bSGuojia Liao 	dev_info(dev, "HW tc map: 0x%x\n", hdev->hw_tc_map);
2694adcf738bSGuojia Liao 	dev_info(dev, "PF media type of this VF: %u\n",
2695bb87be87SYonglong Liu 		 hdev->hw.mac.media_type);
2696bb87be87SYonglong Liu 
2697bb87be87SYonglong Liu 	dev_info(dev, "VF info end.\n");
2698bb87be87SYonglong Liu }
2699bb87be87SYonglong Liu 
27001db58f86SHuazhong Tan static int hclgevf_init_nic_client_instance(struct hnae3_ae_dev *ae_dev,
27011db58f86SHuazhong Tan 					    struct hnae3_client *client)
27021db58f86SHuazhong Tan {
27031db58f86SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
27041db58f86SHuazhong Tan 	int ret;
27051db58f86SHuazhong Tan 
27061db58f86SHuazhong Tan 	ret = client->ops->init_instance(&hdev->nic);
27071db58f86SHuazhong Tan 	if (ret)
27081db58f86SHuazhong Tan 		return ret;
27091db58f86SHuazhong Tan 
27101db58f86SHuazhong Tan 	set_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state);
27111db58f86SHuazhong Tan 	hnae3_set_client_init_flag(client, ae_dev, 1);
27121db58f86SHuazhong Tan 
27131db58f86SHuazhong Tan 	if (netif_msg_drv(&hdev->nic))
27141db58f86SHuazhong Tan 		hclgevf_info_show(hdev);
27151db58f86SHuazhong Tan 
27161db58f86SHuazhong Tan 	return 0;
27171db58f86SHuazhong Tan }
27181db58f86SHuazhong Tan 
27191db58f86SHuazhong Tan static int hclgevf_init_roce_client_instance(struct hnae3_ae_dev *ae_dev,
27201db58f86SHuazhong Tan 					     struct hnae3_client *client)
27211db58f86SHuazhong Tan {
27221db58f86SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
27231db58f86SHuazhong Tan 	int ret;
27241db58f86SHuazhong Tan 
27251db58f86SHuazhong Tan 	if (!hnae3_dev_roce_supported(hdev) || !hdev->roce_client ||
27261db58f86SHuazhong Tan 	    !hdev->nic_client)
27271db58f86SHuazhong Tan 		return 0;
27281db58f86SHuazhong Tan 
27291db58f86SHuazhong Tan 	ret = hclgevf_init_roce_base_info(hdev);
27301db58f86SHuazhong Tan 	if (ret)
27311db58f86SHuazhong Tan 		return ret;
27321db58f86SHuazhong Tan 
27331db58f86SHuazhong Tan 	ret = client->ops->init_instance(&hdev->roce);
27341db58f86SHuazhong Tan 	if (ret)
27351db58f86SHuazhong Tan 		return ret;
27361db58f86SHuazhong Tan 
27371db58f86SHuazhong Tan 	hnae3_set_client_init_flag(client, ae_dev, 1);
27381db58f86SHuazhong Tan 
27391db58f86SHuazhong Tan 	return 0;
27401db58f86SHuazhong Tan }
27411db58f86SHuazhong Tan 
2742e718a93fSPeng Li static int hclgevf_init_client_instance(struct hnae3_client *client,
2743e718a93fSPeng Li 					struct hnae3_ae_dev *ae_dev)
2744e2cb1decSSalil Mehta {
2745e718a93fSPeng Li 	struct hclgevf_dev *hdev = ae_dev->priv;
2746e2cb1decSSalil Mehta 	int ret;
2747e2cb1decSSalil Mehta 
2748e2cb1decSSalil Mehta 	switch (client->type) {
2749e2cb1decSSalil Mehta 	case HNAE3_CLIENT_KNIC:
2750e2cb1decSSalil Mehta 		hdev->nic_client = client;
2751e2cb1decSSalil Mehta 		hdev->nic.client = client;
2752e2cb1decSSalil Mehta 
27531db58f86SHuazhong Tan 		ret = hclgevf_init_nic_client_instance(ae_dev, client);
2754e2cb1decSSalil Mehta 		if (ret)
275549dd8054SJian Shen 			goto clear_nic;
2756e2cb1decSSalil Mehta 
27571db58f86SHuazhong Tan 		ret = hclgevf_init_roce_client_instance(ae_dev,
27581db58f86SHuazhong Tan 							hdev->roce_client);
2759e2cb1decSSalil Mehta 		if (ret)
276049dd8054SJian Shen 			goto clear_roce;
2761d9f28fc2SJian Shen 
2762e2cb1decSSalil Mehta 		break;
2763e2cb1decSSalil Mehta 	case HNAE3_CLIENT_ROCE:
2764544a7bcdSLijun Ou 		if (hnae3_dev_roce_supported(hdev)) {
2765e2cb1decSSalil Mehta 			hdev->roce_client = client;
2766e2cb1decSSalil Mehta 			hdev->roce.client = client;
2767544a7bcdSLijun Ou 		}
2768e2cb1decSSalil Mehta 
27691db58f86SHuazhong Tan 		ret = hclgevf_init_roce_client_instance(ae_dev, client);
2770e2cb1decSSalil Mehta 		if (ret)
277149dd8054SJian Shen 			goto clear_roce;
2772e2cb1decSSalil Mehta 
2773fa7a4bd5SJian Shen 		break;
2774fa7a4bd5SJian Shen 	default:
2775fa7a4bd5SJian Shen 		return -EINVAL;
2776e2cb1decSSalil Mehta 	}
2777e2cb1decSSalil Mehta 
2778e2cb1decSSalil Mehta 	return 0;
277949dd8054SJian Shen 
278049dd8054SJian Shen clear_nic:
278149dd8054SJian Shen 	hdev->nic_client = NULL;
278249dd8054SJian Shen 	hdev->nic.client = NULL;
278349dd8054SJian Shen 	return ret;
278449dd8054SJian Shen clear_roce:
278549dd8054SJian Shen 	hdev->roce_client = NULL;
278649dd8054SJian Shen 	hdev->roce.client = NULL;
278749dd8054SJian Shen 	return ret;
2788e2cb1decSSalil Mehta }
2789e2cb1decSSalil Mehta 
2790e718a93fSPeng Li static void hclgevf_uninit_client_instance(struct hnae3_client *client,
2791e718a93fSPeng Li 					   struct hnae3_ae_dev *ae_dev)
2792e2cb1decSSalil Mehta {
2793e718a93fSPeng Li 	struct hclgevf_dev *hdev = ae_dev->priv;
2794e718a93fSPeng Li 
2795e2cb1decSSalil Mehta 	/* un-init roce, if it exists */
279649dd8054SJian Shen 	if (hdev->roce_client) {
2797e2cb1decSSalil Mehta 		hdev->roce_client->ops->uninit_instance(&hdev->roce, 0);
279849dd8054SJian Shen 		hdev->roce_client = NULL;
279949dd8054SJian Shen 		hdev->roce.client = NULL;
280049dd8054SJian Shen 	}
2801e2cb1decSSalil Mehta 
2802e2cb1decSSalil Mehta 	/* un-init nic/unic, if this was not called by roce client */
280349dd8054SJian Shen 	if (client->ops->uninit_instance && hdev->nic_client &&
280449dd8054SJian Shen 	    client->type != HNAE3_CLIENT_ROCE) {
280525d1817cSHuazhong Tan 		clear_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state);
280625d1817cSHuazhong Tan 
2807e2cb1decSSalil Mehta 		client->ops->uninit_instance(&hdev->nic, 0);
280849dd8054SJian Shen 		hdev->nic_client = NULL;
280949dd8054SJian Shen 		hdev->nic.client = NULL;
281049dd8054SJian Shen 	}
2811e2cb1decSSalil Mehta }
2812e2cb1decSSalil Mehta 
2813e2cb1decSSalil Mehta static int hclgevf_pci_init(struct hclgevf_dev *hdev)
2814e2cb1decSSalil Mehta {
2815e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2816e2cb1decSSalil Mehta 	struct hclgevf_hw *hw;
2817e2cb1decSSalil Mehta 	int ret;
2818e2cb1decSSalil Mehta 
2819e2cb1decSSalil Mehta 	ret = pci_enable_device(pdev);
2820e2cb1decSSalil Mehta 	if (ret) {
2821e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed to enable PCI device\n");
28223e249d3bSFuyun Liang 		return ret;
2823e2cb1decSSalil Mehta 	}
2824e2cb1decSSalil Mehta 
2825e2cb1decSSalil Mehta 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
2826e2cb1decSSalil Mehta 	if (ret) {
2827e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "can't set consistent PCI DMA, exiting");
2828e2cb1decSSalil Mehta 		goto err_disable_device;
2829e2cb1decSSalil Mehta 	}
2830e2cb1decSSalil Mehta 
2831e2cb1decSSalil Mehta 	ret = pci_request_regions(pdev, HCLGEVF_DRIVER_NAME);
2832e2cb1decSSalil Mehta 	if (ret) {
2833e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "PCI request regions failed %d\n", ret);
2834e2cb1decSSalil Mehta 		goto err_disable_device;
2835e2cb1decSSalil Mehta 	}
2836e2cb1decSSalil Mehta 
2837e2cb1decSSalil Mehta 	pci_set_master(pdev);
2838e2cb1decSSalil Mehta 	hw = &hdev->hw;
2839e2cb1decSSalil Mehta 	hw->hdev = hdev;
28402e1ea493SPeng Li 	hw->io_base = pci_iomap(pdev, 2, 0);
2841e2cb1decSSalil Mehta 	if (!hw->io_base) {
2842e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "can't map configuration register space\n");
2843e2cb1decSSalil Mehta 		ret = -ENOMEM;
2844e2cb1decSSalil Mehta 		goto err_clr_master;
2845e2cb1decSSalil Mehta 	}
2846e2cb1decSSalil Mehta 
2847e2cb1decSSalil Mehta 	return 0;
2848e2cb1decSSalil Mehta 
2849e2cb1decSSalil Mehta err_clr_master:
2850e2cb1decSSalil Mehta 	pci_clear_master(pdev);
2851e2cb1decSSalil Mehta 	pci_release_regions(pdev);
2852e2cb1decSSalil Mehta err_disable_device:
2853e2cb1decSSalil Mehta 	pci_disable_device(pdev);
28543e249d3bSFuyun Liang 
2855e2cb1decSSalil Mehta 	return ret;
2856e2cb1decSSalil Mehta }
2857e2cb1decSSalil Mehta 
2858e2cb1decSSalil Mehta static void hclgevf_pci_uninit(struct hclgevf_dev *hdev)
2859e2cb1decSSalil Mehta {
2860e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2861e2cb1decSSalil Mehta 
2862e2cb1decSSalil Mehta 	pci_iounmap(pdev, hdev->hw.io_base);
2863e2cb1decSSalil Mehta 	pci_clear_master(pdev);
2864e2cb1decSSalil Mehta 	pci_release_regions(pdev);
2865e2cb1decSSalil Mehta 	pci_disable_device(pdev);
2866e2cb1decSSalil Mehta }
2867e2cb1decSSalil Mehta 
286807acf909SJian Shen static int hclgevf_query_vf_resource(struct hclgevf_dev *hdev)
286907acf909SJian Shen {
287007acf909SJian Shen 	struct hclgevf_query_res_cmd *req;
287107acf909SJian Shen 	struct hclgevf_desc desc;
287207acf909SJian Shen 	int ret;
287307acf909SJian Shen 
287407acf909SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_VF_RSRC, true);
287507acf909SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
287607acf909SJian Shen 	if (ret) {
287707acf909SJian Shen 		dev_err(&hdev->pdev->dev,
287807acf909SJian Shen 			"query vf resource failed, ret = %d.\n", ret);
287907acf909SJian Shen 		return ret;
288007acf909SJian Shen 	}
288107acf909SJian Shen 
288207acf909SJian Shen 	req = (struct hclgevf_query_res_cmd *)desc.data;
288307acf909SJian Shen 
2884580a05f9SYonglong Liu 	if (hnae3_dev_roce_supported(hdev)) {
288507acf909SJian Shen 		hdev->roce_base_msix_offset =
288660df7e91SHuazhong Tan 		hnae3_get_field(le16_to_cpu(req->msixcap_localid_ba_rocee),
288707acf909SJian Shen 				HCLGEVF_MSIX_OFT_ROCEE_M,
288807acf909SJian Shen 				HCLGEVF_MSIX_OFT_ROCEE_S);
288907acf909SJian Shen 		hdev->num_roce_msix =
289060df7e91SHuazhong Tan 		hnae3_get_field(le16_to_cpu(req->vf_intr_vector_number),
289107acf909SJian Shen 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
289207acf909SJian Shen 
2893580a05f9SYonglong Liu 		/* nic's msix numbers is always equals to the roce's. */
2894580a05f9SYonglong Liu 		hdev->num_nic_msix = hdev->num_roce_msix;
2895580a05f9SYonglong Liu 
289607acf909SJian Shen 		/* VF should have NIC vectors and Roce vectors, NIC vectors
289707acf909SJian Shen 		 * are queued before Roce vectors. The offset is fixed to 64.
289807acf909SJian Shen 		 */
289907acf909SJian Shen 		hdev->num_msi = hdev->num_roce_msix +
290007acf909SJian Shen 				hdev->roce_base_msix_offset;
290107acf909SJian Shen 	} else {
290207acf909SJian Shen 		hdev->num_msi =
290360df7e91SHuazhong Tan 		hnae3_get_field(le16_to_cpu(req->vf_intr_vector_number),
290407acf909SJian Shen 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
2905580a05f9SYonglong Liu 
2906580a05f9SYonglong Liu 		hdev->num_nic_msix = hdev->num_msi;
2907580a05f9SYonglong Liu 	}
2908580a05f9SYonglong Liu 
2909580a05f9SYonglong Liu 	if (hdev->num_nic_msix < HNAE3_MIN_VECTOR_NUM) {
2910580a05f9SYonglong Liu 		dev_err(&hdev->pdev->dev,
2911580a05f9SYonglong Liu 			"Just %u msi resources, not enough for vf(min:2).\n",
2912580a05f9SYonglong Liu 			hdev->num_nic_msix);
2913580a05f9SYonglong Liu 		return -EINVAL;
291407acf909SJian Shen 	}
291507acf909SJian Shen 
291607acf909SJian Shen 	return 0;
291707acf909SJian Shen }
291807acf909SJian Shen 
2919862d969aSHuazhong Tan static int hclgevf_pci_reset(struct hclgevf_dev *hdev)
2920862d969aSHuazhong Tan {
2921862d969aSHuazhong Tan 	struct pci_dev *pdev = hdev->pdev;
2922862d969aSHuazhong Tan 	int ret = 0;
2923862d969aSHuazhong Tan 
2924862d969aSHuazhong Tan 	if (hdev->reset_type == HNAE3_VF_FULL_RESET &&
2925862d969aSHuazhong Tan 	    test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2926862d969aSHuazhong Tan 		hclgevf_misc_irq_uninit(hdev);
2927862d969aSHuazhong Tan 		hclgevf_uninit_msi(hdev);
2928862d969aSHuazhong Tan 		clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2929862d969aSHuazhong Tan 	}
2930862d969aSHuazhong Tan 
2931862d969aSHuazhong Tan 	if (!test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2932862d969aSHuazhong Tan 		pci_set_master(pdev);
2933862d969aSHuazhong Tan 		ret = hclgevf_init_msi(hdev);
2934862d969aSHuazhong Tan 		if (ret) {
2935862d969aSHuazhong Tan 			dev_err(&pdev->dev,
2936862d969aSHuazhong Tan 				"failed(%d) to init MSI/MSI-X\n", ret);
2937862d969aSHuazhong Tan 			return ret;
2938862d969aSHuazhong Tan 		}
2939862d969aSHuazhong Tan 
2940862d969aSHuazhong Tan 		ret = hclgevf_misc_irq_init(hdev);
2941862d969aSHuazhong Tan 		if (ret) {
2942862d969aSHuazhong Tan 			hclgevf_uninit_msi(hdev);
2943862d969aSHuazhong Tan 			dev_err(&pdev->dev, "failed(%d) to init Misc IRQ(vector0)\n",
2944862d969aSHuazhong Tan 				ret);
2945862d969aSHuazhong Tan 			return ret;
2946862d969aSHuazhong Tan 		}
2947862d969aSHuazhong Tan 
2948862d969aSHuazhong Tan 		set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2949862d969aSHuazhong Tan 	}
2950862d969aSHuazhong Tan 
2951862d969aSHuazhong Tan 	return ret;
2952862d969aSHuazhong Tan }
2953862d969aSHuazhong Tan 
29549c6f7085SHuazhong Tan static int hclgevf_reset_hdev(struct hclgevf_dev *hdev)
2955e2cb1decSSalil Mehta {
29567a01c897SSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2957e2cb1decSSalil Mehta 	int ret;
2958e2cb1decSSalil Mehta 
2959862d969aSHuazhong Tan 	ret = hclgevf_pci_reset(hdev);
2960862d969aSHuazhong Tan 	if (ret) {
2961862d969aSHuazhong Tan 		dev_err(&pdev->dev, "pci reset failed %d\n", ret);
2962862d969aSHuazhong Tan 		return ret;
2963862d969aSHuazhong Tan 	}
2964862d969aSHuazhong Tan 
29659c6f7085SHuazhong Tan 	ret = hclgevf_cmd_init(hdev);
29669c6f7085SHuazhong Tan 	if (ret) {
29679c6f7085SHuazhong Tan 		dev_err(&pdev->dev, "cmd failed %d\n", ret);
29689c6f7085SHuazhong Tan 		return ret;
29697a01c897SSalil Mehta 	}
2970e2cb1decSSalil Mehta 
29719c6f7085SHuazhong Tan 	ret = hclgevf_rss_init_hw(hdev);
29729c6f7085SHuazhong Tan 	if (ret) {
29739c6f7085SHuazhong Tan 		dev_err(&hdev->pdev->dev,
29749c6f7085SHuazhong Tan 			"failed(%d) to initialize RSS\n", ret);
29759c6f7085SHuazhong Tan 		return ret;
29769c6f7085SHuazhong Tan 	}
29779c6f7085SHuazhong Tan 
2978b26a6feaSPeng Li 	ret = hclgevf_config_gro(hdev, true);
2979b26a6feaSPeng Li 	if (ret)
2980b26a6feaSPeng Li 		return ret;
2981b26a6feaSPeng Li 
29829c6f7085SHuazhong Tan 	ret = hclgevf_init_vlan_config(hdev);
29839c6f7085SHuazhong Tan 	if (ret) {
29849c6f7085SHuazhong Tan 		dev_err(&hdev->pdev->dev,
29859c6f7085SHuazhong Tan 			"failed(%d) to initialize VLAN config\n", ret);
29869c6f7085SHuazhong Tan 		return ret;
29879c6f7085SHuazhong Tan 	}
29889c6f7085SHuazhong Tan 
29899c6f7085SHuazhong Tan 	dev_info(&hdev->pdev->dev, "Reset done\n");
29909c6f7085SHuazhong Tan 
29919c6f7085SHuazhong Tan 	return 0;
29929c6f7085SHuazhong Tan }
29939c6f7085SHuazhong Tan 
29949c6f7085SHuazhong Tan static int hclgevf_init_hdev(struct hclgevf_dev *hdev)
29959c6f7085SHuazhong Tan {
29969c6f7085SHuazhong Tan 	struct pci_dev *pdev = hdev->pdev;
29979c6f7085SHuazhong Tan 	int ret;
29989c6f7085SHuazhong Tan 
2999e2cb1decSSalil Mehta 	ret = hclgevf_pci_init(hdev);
300060df7e91SHuazhong Tan 	if (ret)
3001e2cb1decSSalil Mehta 		return ret;
3002e2cb1decSSalil Mehta 
30038b0195a3SHuazhong Tan 	ret = hclgevf_cmd_queue_init(hdev);
300460df7e91SHuazhong Tan 	if (ret)
30058b0195a3SHuazhong Tan 		goto err_cmd_queue_init;
30068b0195a3SHuazhong Tan 
3007eddf0462SYunsheng Lin 	ret = hclgevf_cmd_init(hdev);
3008eddf0462SYunsheng Lin 	if (ret)
3009eddf0462SYunsheng Lin 		goto err_cmd_init;
3010eddf0462SYunsheng Lin 
301107acf909SJian Shen 	/* Get vf resource */
301207acf909SJian Shen 	ret = hclgevf_query_vf_resource(hdev);
301360df7e91SHuazhong Tan 	if (ret)
30148b0195a3SHuazhong Tan 		goto err_cmd_init;
301507acf909SJian Shen 
301607acf909SJian Shen 	ret = hclgevf_init_msi(hdev);
301707acf909SJian Shen 	if (ret) {
301807acf909SJian Shen 		dev_err(&pdev->dev, "failed(%d) to init MSI/MSI-X\n", ret);
30198b0195a3SHuazhong Tan 		goto err_cmd_init;
302007acf909SJian Shen 	}
302107acf909SJian Shen 
302207acf909SJian Shen 	hclgevf_state_init(hdev);
3023dea846e8SHuazhong Tan 	hdev->reset_level = HNAE3_VF_FUNC_RESET;
3024afb6afdbSHuazhong Tan 	hdev->reset_type = HNAE3_NONE_RESET;
302507acf909SJian Shen 
3026e2cb1decSSalil Mehta 	ret = hclgevf_misc_irq_init(hdev);
302760df7e91SHuazhong Tan 	if (ret)
3028e2cb1decSSalil Mehta 		goto err_misc_irq_init;
3029e2cb1decSSalil Mehta 
3030862d969aSHuazhong Tan 	set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
3031862d969aSHuazhong Tan 
3032e2cb1decSSalil Mehta 	ret = hclgevf_configure(hdev);
3033e2cb1decSSalil Mehta 	if (ret) {
3034e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to fetch configuration\n", ret);
3035e2cb1decSSalil Mehta 		goto err_config;
3036e2cb1decSSalil Mehta 	}
3037e2cb1decSSalil Mehta 
3038e2cb1decSSalil Mehta 	ret = hclgevf_alloc_tqps(hdev);
3039e2cb1decSSalil Mehta 	if (ret) {
3040e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to allocate TQPs\n", ret);
3041e2cb1decSSalil Mehta 		goto err_config;
3042e2cb1decSSalil Mehta 	}
3043e2cb1decSSalil Mehta 
3044e2cb1decSSalil Mehta 	ret = hclgevf_set_handle_info(hdev);
304560df7e91SHuazhong Tan 	if (ret)
3046e2cb1decSSalil Mehta 		goto err_config;
3047e2cb1decSSalil Mehta 
3048b26a6feaSPeng Li 	ret = hclgevf_config_gro(hdev, true);
3049b26a6feaSPeng Li 	if (ret)
3050b26a6feaSPeng Li 		goto err_config;
3051b26a6feaSPeng Li 
3052e2cb1decSSalil Mehta 	/* Initialize RSS for this VF */
3053944de484SGuojia Liao 	hclgevf_rss_init_cfg(hdev);
3054e2cb1decSSalil Mehta 	ret = hclgevf_rss_init_hw(hdev);
3055e2cb1decSSalil Mehta 	if (ret) {
3056e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
3057e2cb1decSSalil Mehta 			"failed(%d) to initialize RSS\n", ret);
3058e2cb1decSSalil Mehta 		goto err_config;
3059e2cb1decSSalil Mehta 	}
3060e2cb1decSSalil Mehta 
3061e2cb1decSSalil Mehta 	ret = hclgevf_init_vlan_config(hdev);
3062e2cb1decSSalil Mehta 	if (ret) {
3063e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
3064e2cb1decSSalil Mehta 			"failed(%d) to initialize VLAN config\n", ret);
3065e2cb1decSSalil Mehta 		goto err_config;
3066e2cb1decSSalil Mehta 	}
3067e2cb1decSSalil Mehta 
30680742ed7cSHuazhong Tan 	hdev->last_reset_time = jiffies;
306908d80a4cSHuazhong Tan 	dev_info(&hdev->pdev->dev, "finished initializing %s driver\n",
307008d80a4cSHuazhong Tan 		 HCLGEVF_DRIVER_NAME);
3071e2cb1decSSalil Mehta 
3072ff200099SYunsheng Lin 	hclgevf_task_schedule(hdev, round_jiffies_relative(HZ));
3073ff200099SYunsheng Lin 
3074e2cb1decSSalil Mehta 	return 0;
3075e2cb1decSSalil Mehta 
3076e2cb1decSSalil Mehta err_config:
3077e2cb1decSSalil Mehta 	hclgevf_misc_irq_uninit(hdev);
3078e2cb1decSSalil Mehta err_misc_irq_init:
3079e2cb1decSSalil Mehta 	hclgevf_state_uninit(hdev);
3080e2cb1decSSalil Mehta 	hclgevf_uninit_msi(hdev);
308107acf909SJian Shen err_cmd_init:
30828b0195a3SHuazhong Tan 	hclgevf_cmd_uninit(hdev);
30838b0195a3SHuazhong Tan err_cmd_queue_init:
3084e2cb1decSSalil Mehta 	hclgevf_pci_uninit(hdev);
3085862d969aSHuazhong Tan 	clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
3086e2cb1decSSalil Mehta 	return ret;
3087e2cb1decSSalil Mehta }
3088e2cb1decSSalil Mehta 
30897a01c897SSalil Mehta static void hclgevf_uninit_hdev(struct hclgevf_dev *hdev)
3090e2cb1decSSalil Mehta {
3091d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
3092d3410018SYufeng Mo 
3093e2cb1decSSalil Mehta 	hclgevf_state_uninit(hdev);
3094862d969aSHuazhong Tan 
3095d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_VF_UNINIT, 0);
3096d3410018SYufeng Mo 	hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
309723b4201dSJian Shen 
3098862d969aSHuazhong Tan 	if (test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
3099eddf0462SYunsheng Lin 		hclgevf_misc_irq_uninit(hdev);
3100e2cb1decSSalil Mehta 		hclgevf_uninit_msi(hdev);
31017a01c897SSalil Mehta 	}
31027a01c897SSalil Mehta 
3103e3338205SHuazhong Tan 	hclgevf_pci_uninit(hdev);
3104862d969aSHuazhong Tan 	hclgevf_cmd_uninit(hdev);
3105ee4bcd3bSJian Shen 	hclgevf_uninit_mac_list(hdev);
3106862d969aSHuazhong Tan }
3107862d969aSHuazhong Tan 
31087a01c897SSalil Mehta static int hclgevf_init_ae_dev(struct hnae3_ae_dev *ae_dev)
31097a01c897SSalil Mehta {
31107a01c897SSalil Mehta 	struct pci_dev *pdev = ae_dev->pdev;
31117a01c897SSalil Mehta 	int ret;
31127a01c897SSalil Mehta 
31137a01c897SSalil Mehta 	ret = hclgevf_alloc_hdev(ae_dev);
31147a01c897SSalil Mehta 	if (ret) {
31157a01c897SSalil Mehta 		dev_err(&pdev->dev, "hclge device allocation failed\n");
31167a01c897SSalil Mehta 		return ret;
31177a01c897SSalil Mehta 	}
31187a01c897SSalil Mehta 
31197a01c897SSalil Mehta 	ret = hclgevf_init_hdev(ae_dev->priv);
3120a6d818e3SYunsheng Lin 	if (ret) {
31217a01c897SSalil Mehta 		dev_err(&pdev->dev, "hclge device initialization failed\n");
31227a01c897SSalil Mehta 		return ret;
31237a01c897SSalil Mehta 	}
31247a01c897SSalil Mehta 
3125a6d818e3SYunsheng Lin 	return 0;
3126a6d818e3SYunsheng Lin }
3127a6d818e3SYunsheng Lin 
31287a01c897SSalil Mehta static void hclgevf_uninit_ae_dev(struct hnae3_ae_dev *ae_dev)
31297a01c897SSalil Mehta {
31307a01c897SSalil Mehta 	struct hclgevf_dev *hdev = ae_dev->priv;
31317a01c897SSalil Mehta 
31327a01c897SSalil Mehta 	hclgevf_uninit_hdev(hdev);
3133e2cb1decSSalil Mehta 	ae_dev->priv = NULL;
3134e2cb1decSSalil Mehta }
3135e2cb1decSSalil Mehta 
3136849e4607SPeng Li static u32 hclgevf_get_max_channels(struct hclgevf_dev *hdev)
3137849e4607SPeng Li {
3138849e4607SPeng Li 	struct hnae3_handle *nic = &hdev->nic;
3139849e4607SPeng Li 	struct hnae3_knic_private_info *kinfo = &nic->kinfo;
3140849e4607SPeng Li 
31418be73621SHuazhong Tan 	return min_t(u32, hdev->rss_size_max,
31428be73621SHuazhong Tan 		     hdev->num_tqps / kinfo->num_tc);
3143849e4607SPeng Li }
3144849e4607SPeng Li 
3145849e4607SPeng Li /**
3146849e4607SPeng Li  * hclgevf_get_channels - Get the current channels enabled and max supported.
3147849e4607SPeng Li  * @handle: hardware information for network interface
3148849e4607SPeng Li  * @ch: ethtool channels structure
3149849e4607SPeng Li  *
3150849e4607SPeng Li  * We don't support separate tx and rx queues as channels. The other count
3151849e4607SPeng Li  * represents how many queues are being used for control. max_combined counts
3152849e4607SPeng Li  * how many queue pairs we can support. They may not be mapped 1 to 1 with
3153849e4607SPeng Li  * q_vectors since we support a lot more queue pairs than q_vectors.
3154849e4607SPeng Li  **/
3155849e4607SPeng Li static void hclgevf_get_channels(struct hnae3_handle *handle,
3156849e4607SPeng Li 				 struct ethtool_channels *ch)
3157849e4607SPeng Li {
3158849e4607SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
3159849e4607SPeng Li 
3160849e4607SPeng Li 	ch->max_combined = hclgevf_get_max_channels(hdev);
3161849e4607SPeng Li 	ch->other_count = 0;
3162849e4607SPeng Li 	ch->max_other = 0;
31638be73621SHuazhong Tan 	ch->combined_count = handle->kinfo.rss_size;
3164849e4607SPeng Li }
3165849e4607SPeng Li 
3166cc719218SPeng Li static void hclgevf_get_tqps_and_rss_info(struct hnae3_handle *handle,
31670d43bf45SHuazhong Tan 					  u16 *alloc_tqps, u16 *max_rss_size)
3168cc719218SPeng Li {
3169cc719218SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
3170cc719218SPeng Li 
31710d43bf45SHuazhong Tan 	*alloc_tqps = hdev->num_tqps;
3172cc719218SPeng Li 	*max_rss_size = hdev->rss_size_max;
3173cc719218SPeng Li }
3174cc719218SPeng Li 
31754093d1a2SGuangbin Huang static void hclgevf_update_rss_size(struct hnae3_handle *handle,
31764093d1a2SGuangbin Huang 				    u32 new_tqps_num)
31774093d1a2SGuangbin Huang {
31784093d1a2SGuangbin Huang 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
31794093d1a2SGuangbin Huang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
31804093d1a2SGuangbin Huang 	u16 max_rss_size;
31814093d1a2SGuangbin Huang 
31824093d1a2SGuangbin Huang 	kinfo->req_rss_size = new_tqps_num;
31834093d1a2SGuangbin Huang 
31844093d1a2SGuangbin Huang 	max_rss_size = min_t(u16, hdev->rss_size_max,
31854093d1a2SGuangbin Huang 			     hdev->num_tqps / kinfo->num_tc);
31864093d1a2SGuangbin Huang 
31874093d1a2SGuangbin Huang 	/* Use the user's configuration when it is not larger than
31884093d1a2SGuangbin Huang 	 * max_rss_size, otherwise, use the maximum specification value.
31894093d1a2SGuangbin Huang 	 */
31904093d1a2SGuangbin Huang 	if (kinfo->req_rss_size != kinfo->rss_size && kinfo->req_rss_size &&
31914093d1a2SGuangbin Huang 	    kinfo->req_rss_size <= max_rss_size)
31924093d1a2SGuangbin Huang 		kinfo->rss_size = kinfo->req_rss_size;
31934093d1a2SGuangbin Huang 	else if (kinfo->rss_size > max_rss_size ||
31944093d1a2SGuangbin Huang 		 (!kinfo->req_rss_size && kinfo->rss_size < max_rss_size))
31954093d1a2SGuangbin Huang 		kinfo->rss_size = max_rss_size;
31964093d1a2SGuangbin Huang 
31974093d1a2SGuangbin Huang 	kinfo->num_tqps = kinfo->num_tc * kinfo->rss_size;
31984093d1a2SGuangbin Huang }
31994093d1a2SGuangbin Huang 
32004093d1a2SGuangbin Huang static int hclgevf_set_channels(struct hnae3_handle *handle, u32 new_tqps_num,
32014093d1a2SGuangbin Huang 				bool rxfh_configured)
32024093d1a2SGuangbin Huang {
32034093d1a2SGuangbin Huang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
32044093d1a2SGuangbin Huang 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
32054093d1a2SGuangbin Huang 	u16 cur_rss_size = kinfo->rss_size;
32064093d1a2SGuangbin Huang 	u16 cur_tqps = kinfo->num_tqps;
32074093d1a2SGuangbin Huang 	u32 *rss_indir;
32084093d1a2SGuangbin Huang 	unsigned int i;
32094093d1a2SGuangbin Huang 	int ret;
32104093d1a2SGuangbin Huang 
32114093d1a2SGuangbin Huang 	hclgevf_update_rss_size(handle, new_tqps_num);
32124093d1a2SGuangbin Huang 
32134093d1a2SGuangbin Huang 	ret = hclgevf_set_rss_tc_mode(hdev, kinfo->rss_size);
32144093d1a2SGuangbin Huang 	if (ret)
32154093d1a2SGuangbin Huang 		return ret;
32164093d1a2SGuangbin Huang 
32174093d1a2SGuangbin Huang 	/* RSS indirection table has been configuared by user */
32184093d1a2SGuangbin Huang 	if (rxfh_configured)
32194093d1a2SGuangbin Huang 		goto out;
32204093d1a2SGuangbin Huang 
32214093d1a2SGuangbin Huang 	/* Reinitializes the rss indirect table according to the new RSS size */
32224093d1a2SGuangbin Huang 	rss_indir = kcalloc(HCLGEVF_RSS_IND_TBL_SIZE, sizeof(u32), GFP_KERNEL);
32234093d1a2SGuangbin Huang 	if (!rss_indir)
32244093d1a2SGuangbin Huang 		return -ENOMEM;
32254093d1a2SGuangbin Huang 
32264093d1a2SGuangbin Huang 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
32274093d1a2SGuangbin Huang 		rss_indir[i] = i % kinfo->rss_size;
32284093d1a2SGuangbin Huang 
3229944de484SGuojia Liao 	hdev->rss_cfg.rss_size = kinfo->rss_size;
3230944de484SGuojia Liao 
32314093d1a2SGuangbin Huang 	ret = hclgevf_set_rss(handle, rss_indir, NULL, 0);
32324093d1a2SGuangbin Huang 	if (ret)
32334093d1a2SGuangbin Huang 		dev_err(&hdev->pdev->dev, "set rss indir table fail, ret=%d\n",
32344093d1a2SGuangbin Huang 			ret);
32354093d1a2SGuangbin Huang 
32364093d1a2SGuangbin Huang 	kfree(rss_indir);
32374093d1a2SGuangbin Huang 
32384093d1a2SGuangbin Huang out:
32394093d1a2SGuangbin Huang 	if (!ret)
32404093d1a2SGuangbin Huang 		dev_info(&hdev->pdev->dev,
32414093d1a2SGuangbin Huang 			 "Channels changed, rss_size from %u to %u, tqps from %u to %u",
32424093d1a2SGuangbin Huang 			 cur_rss_size, kinfo->rss_size,
32434093d1a2SGuangbin Huang 			 cur_tqps, kinfo->rss_size * kinfo->num_tc);
32444093d1a2SGuangbin Huang 
32454093d1a2SGuangbin Huang 	return ret;
32464093d1a2SGuangbin Huang }
32474093d1a2SGuangbin Huang 
3248175ec96bSFuyun Liang static int hclgevf_get_status(struct hnae3_handle *handle)
3249175ec96bSFuyun Liang {
3250175ec96bSFuyun Liang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
3251175ec96bSFuyun Liang 
3252175ec96bSFuyun Liang 	return hdev->hw.mac.link;
3253175ec96bSFuyun Liang }
3254175ec96bSFuyun Liang 
32554a152de9SFuyun Liang static void hclgevf_get_ksettings_an_result(struct hnae3_handle *handle,
32564a152de9SFuyun Liang 					    u8 *auto_neg, u32 *speed,
32574a152de9SFuyun Liang 					    u8 *duplex)
32584a152de9SFuyun Liang {
32594a152de9SFuyun Liang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
32604a152de9SFuyun Liang 
32614a152de9SFuyun Liang 	if (speed)
32624a152de9SFuyun Liang 		*speed = hdev->hw.mac.speed;
32634a152de9SFuyun Liang 	if (duplex)
32644a152de9SFuyun Liang 		*duplex = hdev->hw.mac.duplex;
32654a152de9SFuyun Liang 	if (auto_neg)
32664a152de9SFuyun Liang 		*auto_neg = AUTONEG_DISABLE;
32674a152de9SFuyun Liang }
32684a152de9SFuyun Liang 
32694a152de9SFuyun Liang void hclgevf_update_speed_duplex(struct hclgevf_dev *hdev, u32 speed,
32704a152de9SFuyun Liang 				 u8 duplex)
32714a152de9SFuyun Liang {
32724a152de9SFuyun Liang 	hdev->hw.mac.speed = speed;
32734a152de9SFuyun Liang 	hdev->hw.mac.duplex = duplex;
32744a152de9SFuyun Liang }
32754a152de9SFuyun Liang 
32761731be4cSYonglong Liu static int hclgevf_gro_en(struct hnae3_handle *handle, bool enable)
32775c9f6b39SPeng Li {
32785c9f6b39SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
32795c9f6b39SPeng Li 
32805c9f6b39SPeng Li 	return hclgevf_config_gro(hdev, enable);
32815c9f6b39SPeng Li }
32825c9f6b39SPeng Li 
328388d10bd6SJian Shen static void hclgevf_get_media_type(struct hnae3_handle *handle, u8 *media_type,
328488d10bd6SJian Shen 				   u8 *module_type)
3285c136b884SPeng Li {
3286c136b884SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
328788d10bd6SJian Shen 
3288c136b884SPeng Li 	if (media_type)
3289c136b884SPeng Li 		*media_type = hdev->hw.mac.media_type;
329088d10bd6SJian Shen 
329188d10bd6SJian Shen 	if (module_type)
329288d10bd6SJian Shen 		*module_type = hdev->hw.mac.module_type;
3293c136b884SPeng Li }
3294c136b884SPeng Li 
32954d60291bSHuazhong Tan static bool hclgevf_get_hw_reset_stat(struct hnae3_handle *handle)
32964d60291bSHuazhong Tan {
32974d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
32984d60291bSHuazhong Tan 
3299aa5c4f17SHuazhong Tan 	return !!hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
33004d60291bSHuazhong Tan }
33014d60291bSHuazhong Tan 
33024d60291bSHuazhong Tan static bool hclgevf_ae_dev_resetting(struct hnae3_handle *handle)
33034d60291bSHuazhong Tan {
33044d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
33054d60291bSHuazhong Tan 
33064d60291bSHuazhong Tan 	return test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
33074d60291bSHuazhong Tan }
33084d60291bSHuazhong Tan 
33094d60291bSHuazhong Tan static unsigned long hclgevf_ae_dev_reset_cnt(struct hnae3_handle *handle)
33104d60291bSHuazhong Tan {
33114d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
33124d60291bSHuazhong Tan 
3313c88a6e7dSHuazhong Tan 	return hdev->rst_stats.hw_rst_done_cnt;
33144d60291bSHuazhong Tan }
33154d60291bSHuazhong Tan 
33169194d18bSliuzhongzhu static void hclgevf_get_link_mode(struct hnae3_handle *handle,
33179194d18bSliuzhongzhu 				  unsigned long *supported,
33189194d18bSliuzhongzhu 				  unsigned long *advertising)
33199194d18bSliuzhongzhu {
33209194d18bSliuzhongzhu 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
33219194d18bSliuzhongzhu 
33229194d18bSliuzhongzhu 	*supported = hdev->hw.mac.supported;
33239194d18bSliuzhongzhu 	*advertising = hdev->hw.mac.advertising;
33249194d18bSliuzhongzhu }
33259194d18bSliuzhongzhu 
33261600c3e5SJian Shen #define MAX_SEPARATE_NUM	4
33271600c3e5SJian Shen #define SEPARATOR_VALUE		0xFFFFFFFF
33281600c3e5SJian Shen #define REG_NUM_PER_LINE	4
33291600c3e5SJian Shen #define REG_LEN_PER_LINE	(REG_NUM_PER_LINE * sizeof(u32))
33301600c3e5SJian Shen 
33311600c3e5SJian Shen static int hclgevf_get_regs_len(struct hnae3_handle *handle)
33321600c3e5SJian Shen {
33331600c3e5SJian Shen 	int cmdq_lines, common_lines, ring_lines, tqp_intr_lines;
33341600c3e5SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
33351600c3e5SJian Shen 
33361600c3e5SJian Shen 	cmdq_lines = sizeof(cmdq_reg_addr_list) / REG_LEN_PER_LINE + 1;
33371600c3e5SJian Shen 	common_lines = sizeof(common_reg_addr_list) / REG_LEN_PER_LINE + 1;
33381600c3e5SJian Shen 	ring_lines = sizeof(ring_reg_addr_list) / REG_LEN_PER_LINE + 1;
33391600c3e5SJian Shen 	tqp_intr_lines = sizeof(tqp_intr_reg_addr_list) / REG_LEN_PER_LINE + 1;
33401600c3e5SJian Shen 
33411600c3e5SJian Shen 	return (cmdq_lines + common_lines + ring_lines * hdev->num_tqps +
33421600c3e5SJian Shen 		tqp_intr_lines * (hdev->num_msi_used - 1)) * REG_LEN_PER_LINE;
33431600c3e5SJian Shen }
33441600c3e5SJian Shen 
33451600c3e5SJian Shen static void hclgevf_get_regs(struct hnae3_handle *handle, u32 *version,
33461600c3e5SJian Shen 			     void *data)
33471600c3e5SJian Shen {
33481600c3e5SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
33491600c3e5SJian Shen 	int i, j, reg_um, separator_num;
33501600c3e5SJian Shen 	u32 *reg = data;
33511600c3e5SJian Shen 
33521600c3e5SJian Shen 	*version = hdev->fw_version;
33531600c3e5SJian Shen 
33541600c3e5SJian Shen 	/* fetching per-VF registers values from VF PCIe register space */
33551600c3e5SJian Shen 	reg_um = sizeof(cmdq_reg_addr_list) / sizeof(u32);
33561600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
33571600c3e5SJian Shen 	for (i = 0; i < reg_um; i++)
33581600c3e5SJian Shen 		*reg++ = hclgevf_read_dev(&hdev->hw, cmdq_reg_addr_list[i]);
33591600c3e5SJian Shen 	for (i = 0; i < separator_num; i++)
33601600c3e5SJian Shen 		*reg++ = SEPARATOR_VALUE;
33611600c3e5SJian Shen 
33621600c3e5SJian Shen 	reg_um = sizeof(common_reg_addr_list) / sizeof(u32);
33631600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
33641600c3e5SJian Shen 	for (i = 0; i < reg_um; i++)
33651600c3e5SJian Shen 		*reg++ = hclgevf_read_dev(&hdev->hw, common_reg_addr_list[i]);
33661600c3e5SJian Shen 	for (i = 0; i < separator_num; i++)
33671600c3e5SJian Shen 		*reg++ = SEPARATOR_VALUE;
33681600c3e5SJian Shen 
33691600c3e5SJian Shen 	reg_um = sizeof(ring_reg_addr_list) / sizeof(u32);
33701600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
33711600c3e5SJian Shen 	for (j = 0; j < hdev->num_tqps; j++) {
33721600c3e5SJian Shen 		for (i = 0; i < reg_um; i++)
33731600c3e5SJian Shen 			*reg++ = hclgevf_read_dev(&hdev->hw,
33741600c3e5SJian Shen 						  ring_reg_addr_list[i] +
33751600c3e5SJian Shen 						  0x200 * j);
33761600c3e5SJian Shen 		for (i = 0; i < separator_num; i++)
33771600c3e5SJian Shen 			*reg++ = SEPARATOR_VALUE;
33781600c3e5SJian Shen 	}
33791600c3e5SJian Shen 
33801600c3e5SJian Shen 	reg_um = sizeof(tqp_intr_reg_addr_list) / sizeof(u32);
33811600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
33821600c3e5SJian Shen 	for (j = 0; j < hdev->num_msi_used - 1; j++) {
33831600c3e5SJian Shen 		for (i = 0; i < reg_um; i++)
33841600c3e5SJian Shen 			*reg++ = hclgevf_read_dev(&hdev->hw,
33851600c3e5SJian Shen 						  tqp_intr_reg_addr_list[i] +
33861600c3e5SJian Shen 						  4 * j);
33871600c3e5SJian Shen 		for (i = 0; i < separator_num; i++)
33881600c3e5SJian Shen 			*reg++ = SEPARATOR_VALUE;
33891600c3e5SJian Shen 	}
33901600c3e5SJian Shen }
33911600c3e5SJian Shen 
339292f11ea1SJian Shen void hclgevf_update_port_base_vlan_info(struct hclgevf_dev *hdev, u16 state,
339392f11ea1SJian Shen 					u8 *port_base_vlan_info, u8 data_size)
339492f11ea1SJian Shen {
339592f11ea1SJian Shen 	struct hnae3_handle *nic = &hdev->nic;
3396d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
339792f11ea1SJian Shen 
339892f11ea1SJian Shen 	rtnl_lock();
339992f11ea1SJian Shen 	hclgevf_notify_client(hdev, HNAE3_DOWN_CLIENT);
340092f11ea1SJian Shen 	rtnl_unlock();
340192f11ea1SJian Shen 
340292f11ea1SJian Shen 	/* send msg to PF and wait update port based vlan info */
3403d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
3404d3410018SYufeng Mo 			       HCLGE_MBX_PORT_BASE_VLAN_CFG);
3405d3410018SYufeng Mo 	memcpy(send_msg.data, port_base_vlan_info, data_size);
3406d3410018SYufeng Mo 	hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
340792f11ea1SJian Shen 
340892f11ea1SJian Shen 	if (state == HNAE3_PORT_BASE_VLAN_DISABLE)
340992f11ea1SJian Shen 		nic->port_base_vlan_state = HNAE3_PORT_BASE_VLAN_DISABLE;
341092f11ea1SJian Shen 	else
341192f11ea1SJian Shen 		nic->port_base_vlan_state = HNAE3_PORT_BASE_VLAN_ENABLE;
341292f11ea1SJian Shen 
341392f11ea1SJian Shen 	rtnl_lock();
341492f11ea1SJian Shen 	hclgevf_notify_client(hdev, HNAE3_UP_CLIENT);
341592f11ea1SJian Shen 	rtnl_unlock();
341692f11ea1SJian Shen }
341792f11ea1SJian Shen 
3418e2cb1decSSalil Mehta static const struct hnae3_ae_ops hclgevf_ops = {
3419e2cb1decSSalil Mehta 	.init_ae_dev = hclgevf_init_ae_dev,
3420e2cb1decSSalil Mehta 	.uninit_ae_dev = hclgevf_uninit_ae_dev,
34216ff3cf07SHuazhong Tan 	.flr_prepare = hclgevf_flr_prepare,
34226ff3cf07SHuazhong Tan 	.flr_done = hclgevf_flr_done,
3423e718a93fSPeng Li 	.init_client_instance = hclgevf_init_client_instance,
3424e718a93fSPeng Li 	.uninit_client_instance = hclgevf_uninit_client_instance,
3425e2cb1decSSalil Mehta 	.start = hclgevf_ae_start,
3426e2cb1decSSalil Mehta 	.stop = hclgevf_ae_stop,
3427a6d818e3SYunsheng Lin 	.client_start = hclgevf_client_start,
3428a6d818e3SYunsheng Lin 	.client_stop = hclgevf_client_stop,
3429e2cb1decSSalil Mehta 	.map_ring_to_vector = hclgevf_map_ring_to_vector,
3430e2cb1decSSalil Mehta 	.unmap_ring_from_vector = hclgevf_unmap_ring_from_vector,
3431e2cb1decSSalil Mehta 	.get_vector = hclgevf_get_vector,
34320d3e6631SYunsheng Lin 	.put_vector = hclgevf_put_vector,
3433e2cb1decSSalil Mehta 	.reset_queue = hclgevf_reset_tqp,
3434e2cb1decSSalil Mehta 	.get_mac_addr = hclgevf_get_mac_addr,
3435e2cb1decSSalil Mehta 	.set_mac_addr = hclgevf_set_mac_addr,
3436e2cb1decSSalil Mehta 	.add_uc_addr = hclgevf_add_uc_addr,
3437e2cb1decSSalil Mehta 	.rm_uc_addr = hclgevf_rm_uc_addr,
3438e2cb1decSSalil Mehta 	.add_mc_addr = hclgevf_add_mc_addr,
3439e2cb1decSSalil Mehta 	.rm_mc_addr = hclgevf_rm_mc_addr,
3440e2cb1decSSalil Mehta 	.get_stats = hclgevf_get_stats,
3441e2cb1decSSalil Mehta 	.update_stats = hclgevf_update_stats,
3442e2cb1decSSalil Mehta 	.get_strings = hclgevf_get_strings,
3443e2cb1decSSalil Mehta 	.get_sset_count = hclgevf_get_sset_count,
3444e2cb1decSSalil Mehta 	.get_rss_key_size = hclgevf_get_rss_key_size,
3445e2cb1decSSalil Mehta 	.get_rss_indir_size = hclgevf_get_rss_indir_size,
3446e2cb1decSSalil Mehta 	.get_rss = hclgevf_get_rss,
3447e2cb1decSSalil Mehta 	.set_rss = hclgevf_set_rss,
3448d97b3072SJian Shen 	.get_rss_tuple = hclgevf_get_rss_tuple,
3449d97b3072SJian Shen 	.set_rss_tuple = hclgevf_set_rss_tuple,
3450e2cb1decSSalil Mehta 	.get_tc_size = hclgevf_get_tc_size,
3451e2cb1decSSalil Mehta 	.get_fw_version = hclgevf_get_fw_version,
3452e2cb1decSSalil Mehta 	.set_vlan_filter = hclgevf_set_vlan_filter,
3453b2641e2aSYunsheng Lin 	.enable_hw_strip_rxvtag = hclgevf_en_hw_strip_rxvtag,
34546d4c3981SSalil Mehta 	.reset_event = hclgevf_reset_event,
3455720bd583SHuazhong Tan 	.set_default_reset_request = hclgevf_set_def_reset_request,
34564093d1a2SGuangbin Huang 	.set_channels = hclgevf_set_channels,
3457849e4607SPeng Li 	.get_channels = hclgevf_get_channels,
3458cc719218SPeng Li 	.get_tqps_and_rss_info = hclgevf_get_tqps_and_rss_info,
34591600c3e5SJian Shen 	.get_regs_len = hclgevf_get_regs_len,
34601600c3e5SJian Shen 	.get_regs = hclgevf_get_regs,
3461175ec96bSFuyun Liang 	.get_status = hclgevf_get_status,
34624a152de9SFuyun Liang 	.get_ksettings_an_result = hclgevf_get_ksettings_an_result,
3463c136b884SPeng Li 	.get_media_type = hclgevf_get_media_type,
34644d60291bSHuazhong Tan 	.get_hw_reset_stat = hclgevf_get_hw_reset_stat,
34654d60291bSHuazhong Tan 	.ae_dev_resetting = hclgevf_ae_dev_resetting,
34664d60291bSHuazhong Tan 	.ae_dev_reset_cnt = hclgevf_ae_dev_reset_cnt,
34675c9f6b39SPeng Li 	.set_gro_en = hclgevf_gro_en,
3468818f1675SYunsheng Lin 	.set_mtu = hclgevf_set_mtu,
34690c29d191Sliuzhongzhu 	.get_global_queue_id = hclgevf_get_qid_global,
34708cdb992fSJian Shen 	.set_timer_task = hclgevf_set_timer_task,
34719194d18bSliuzhongzhu 	.get_link_mode = hclgevf_get_link_mode,
3472e196ec75SJian Shen 	.set_promisc_mode = hclgevf_set_promisc_mode,
3473e2cb1decSSalil Mehta };
3474e2cb1decSSalil Mehta 
3475e2cb1decSSalil Mehta static struct hnae3_ae_algo ae_algovf = {
3476e2cb1decSSalil Mehta 	.ops = &hclgevf_ops,
3477e2cb1decSSalil Mehta 	.pdev_id_table = ae_algovf_pci_tbl,
3478e2cb1decSSalil Mehta };
3479e2cb1decSSalil Mehta 
3480e2cb1decSSalil Mehta static int hclgevf_init(void)
3481e2cb1decSSalil Mehta {
3482e2cb1decSSalil Mehta 	pr_info("%s is initializing\n", HCLGEVF_NAME);
3483e2cb1decSSalil Mehta 
348416deaef2SYunsheng Lin 	hclgevf_wq = alloc_workqueue("%s", 0, 0, HCLGEVF_NAME);
34850ea68902SYunsheng Lin 	if (!hclgevf_wq) {
34860ea68902SYunsheng Lin 		pr_err("%s: failed to create workqueue\n", HCLGEVF_NAME);
34870ea68902SYunsheng Lin 		return -ENOMEM;
34880ea68902SYunsheng Lin 	}
34890ea68902SYunsheng Lin 
3490854cf33aSFuyun Liang 	hnae3_register_ae_algo(&ae_algovf);
3491854cf33aSFuyun Liang 
3492854cf33aSFuyun Liang 	return 0;
3493e2cb1decSSalil Mehta }
3494e2cb1decSSalil Mehta 
3495e2cb1decSSalil Mehta static void hclgevf_exit(void)
3496e2cb1decSSalil Mehta {
3497e2cb1decSSalil Mehta 	hnae3_unregister_ae_algo(&ae_algovf);
34980ea68902SYunsheng Lin 	destroy_workqueue(hclgevf_wq);
3499e2cb1decSSalil Mehta }
3500e2cb1decSSalil Mehta module_init(hclgevf_init);
3501e2cb1decSSalil Mehta module_exit(hclgevf_exit);
3502e2cb1decSSalil Mehta 
3503e2cb1decSSalil Mehta MODULE_LICENSE("GPL");
3504e2cb1decSSalil Mehta MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
3505e2cb1decSSalil Mehta MODULE_DESCRIPTION("HCLGEVF Driver");
3506e2cb1decSSalil Mehta MODULE_VERSION(HCLGEVF_MOD_VERSION);
3507