1e2cb1decSSalil Mehta // SPDX-License-Identifier: GPL-2.0+
2e2cb1decSSalil Mehta // Copyright (c) 2016-2017 Hisilicon Limited.
3e2cb1decSSalil Mehta 
4e2cb1decSSalil Mehta #include <linux/etherdevice.h>
5aa5c4f17SHuazhong Tan #include <linux/iopoll.h>
66988eb2aSSalil Mehta #include <net/rtnetlink.h>
7e2cb1decSSalil Mehta #include "hclgevf_cmd.h"
8e2cb1decSSalil Mehta #include "hclgevf_main.h"
9e2cb1decSSalil Mehta #include "hclge_mbx.h"
10e2cb1decSSalil Mehta #include "hnae3.h"
11e2cb1decSSalil Mehta 
12e2cb1decSSalil Mehta #define HCLGEVF_NAME	"hclgevf"
13e2cb1decSSalil Mehta 
14bbe6540eSHuazhong Tan #define HCLGEVF_RESET_MAX_FAIL_CNT	5
15bbe6540eSHuazhong Tan 
169c6f7085SHuazhong Tan static int hclgevf_reset_hdev(struct hclgevf_dev *hdev);
17e2cb1decSSalil Mehta static struct hnae3_ae_algo ae_algovf;
18e2cb1decSSalil Mehta 
190ea68902SYunsheng Lin static struct workqueue_struct *hclgevf_wq;
200ea68902SYunsheng Lin 
21e2cb1decSSalil Mehta static const struct pci_device_id ae_algovf_pci_tbl[] = {
22c155e22bSGuangbin Huang 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_VF), 0},
23c155e22bSGuangbin Huang 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_RDMA_DCB_PFC_VF),
24c155e22bSGuangbin Huang 	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
25e2cb1decSSalil Mehta 	/* required last entry */
26e2cb1decSSalil Mehta 	{0, }
27e2cb1decSSalil Mehta };
28e2cb1decSSalil Mehta 
29472d7eceSJian Shen static const u8 hclgevf_hash_key[] = {
30472d7eceSJian Shen 	0x6D, 0x5A, 0x56, 0xDA, 0x25, 0x5B, 0x0E, 0xC2,
31472d7eceSJian Shen 	0x41, 0x67, 0x25, 0x3D, 0x43, 0xA3, 0x8F, 0xB0,
32472d7eceSJian Shen 	0xD0, 0xCA, 0x2B, 0xCB, 0xAE, 0x7B, 0x30, 0xB4,
33472d7eceSJian Shen 	0x77, 0xCB, 0x2D, 0xA3, 0x80, 0x30, 0xF2, 0x0C,
34472d7eceSJian Shen 	0x6A, 0x42, 0xB7, 0x3B, 0xBE, 0xAC, 0x01, 0xFA
35472d7eceSJian Shen };
36472d7eceSJian Shen 
372f550a46SYunsheng Lin MODULE_DEVICE_TABLE(pci, ae_algovf_pci_tbl);
382f550a46SYunsheng Lin 
391600c3e5SJian Shen static const u32 cmdq_reg_addr_list[] = {HCLGEVF_CMDQ_TX_ADDR_L_REG,
401600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_ADDR_H_REG,
411600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_DEPTH_REG,
421600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_TAIL_REG,
431600c3e5SJian Shen 					 HCLGEVF_CMDQ_TX_HEAD_REG,
441600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_ADDR_L_REG,
451600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_ADDR_H_REG,
461600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_DEPTH_REG,
471600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_TAIL_REG,
481600c3e5SJian Shen 					 HCLGEVF_CMDQ_RX_HEAD_REG,
491600c3e5SJian Shen 					 HCLGEVF_VECTOR0_CMDQ_SRC_REG,
509cee2e8dSHuazhong Tan 					 HCLGEVF_VECTOR0_CMDQ_STATE_REG,
511600c3e5SJian Shen 					 HCLGEVF_CMDQ_INTR_EN_REG,
521600c3e5SJian Shen 					 HCLGEVF_CMDQ_INTR_GEN_REG};
531600c3e5SJian Shen 
541600c3e5SJian Shen static const u32 common_reg_addr_list[] = {HCLGEVF_MISC_VECTOR_REG_BASE,
551600c3e5SJian Shen 					   HCLGEVF_RST_ING,
561600c3e5SJian Shen 					   HCLGEVF_GRO_EN_REG};
571600c3e5SJian Shen 
581600c3e5SJian Shen static const u32 ring_reg_addr_list[] = {HCLGEVF_RING_RX_ADDR_L_REG,
591600c3e5SJian Shen 					 HCLGEVF_RING_RX_ADDR_H_REG,
601600c3e5SJian Shen 					 HCLGEVF_RING_RX_BD_NUM_REG,
611600c3e5SJian Shen 					 HCLGEVF_RING_RX_BD_LENGTH_REG,
621600c3e5SJian Shen 					 HCLGEVF_RING_RX_MERGE_EN_REG,
631600c3e5SJian Shen 					 HCLGEVF_RING_RX_TAIL_REG,
641600c3e5SJian Shen 					 HCLGEVF_RING_RX_HEAD_REG,
651600c3e5SJian Shen 					 HCLGEVF_RING_RX_FBD_NUM_REG,
661600c3e5SJian Shen 					 HCLGEVF_RING_RX_OFFSET_REG,
671600c3e5SJian Shen 					 HCLGEVF_RING_RX_FBD_OFFSET_REG,
681600c3e5SJian Shen 					 HCLGEVF_RING_RX_STASH_REG,
691600c3e5SJian Shen 					 HCLGEVF_RING_RX_BD_ERR_REG,
701600c3e5SJian Shen 					 HCLGEVF_RING_TX_ADDR_L_REG,
711600c3e5SJian Shen 					 HCLGEVF_RING_TX_ADDR_H_REG,
721600c3e5SJian Shen 					 HCLGEVF_RING_TX_BD_NUM_REG,
731600c3e5SJian Shen 					 HCLGEVF_RING_TX_PRIORITY_REG,
741600c3e5SJian Shen 					 HCLGEVF_RING_TX_TC_REG,
751600c3e5SJian Shen 					 HCLGEVF_RING_TX_MERGE_EN_REG,
761600c3e5SJian Shen 					 HCLGEVF_RING_TX_TAIL_REG,
771600c3e5SJian Shen 					 HCLGEVF_RING_TX_HEAD_REG,
781600c3e5SJian Shen 					 HCLGEVF_RING_TX_FBD_NUM_REG,
791600c3e5SJian Shen 					 HCLGEVF_RING_TX_OFFSET_REG,
801600c3e5SJian Shen 					 HCLGEVF_RING_TX_EBD_NUM_REG,
811600c3e5SJian Shen 					 HCLGEVF_RING_TX_EBD_OFFSET_REG,
821600c3e5SJian Shen 					 HCLGEVF_RING_TX_BD_ERR_REG,
831600c3e5SJian Shen 					 HCLGEVF_RING_EN_REG};
841600c3e5SJian Shen 
851600c3e5SJian Shen static const u32 tqp_intr_reg_addr_list[] = {HCLGEVF_TQP_INTR_CTRL_REG,
861600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_GL0_REG,
871600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_GL1_REG,
881600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_GL2_REG,
891600c3e5SJian Shen 					     HCLGEVF_TQP_INTR_RL_REG};
901600c3e5SJian Shen 
919b2f3477SWeihang Li static struct hclgevf_dev *hclgevf_ae_get_hdev(struct hnae3_handle *handle)
92e2cb1decSSalil Mehta {
93eed9535fSPeng Li 	if (!handle->client)
94eed9535fSPeng Li 		return container_of(handle, struct hclgevf_dev, nic);
95eed9535fSPeng Li 	else if (handle->client->type == HNAE3_CLIENT_ROCE)
96eed9535fSPeng Li 		return container_of(handle, struct hclgevf_dev, roce);
97eed9535fSPeng Li 	else
98e2cb1decSSalil Mehta 		return container_of(handle, struct hclgevf_dev, nic);
99e2cb1decSSalil Mehta }
100e2cb1decSSalil Mehta 
101e2cb1decSSalil Mehta static int hclgevf_tqps_update_stats(struct hnae3_handle *handle)
102e2cb1decSSalil Mehta {
103b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
104e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
105e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
106e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
107e2cb1decSSalil Mehta 	int status;
108e2cb1decSSalil Mehta 	int i;
109e2cb1decSSalil Mehta 
110b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
111b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
112e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc,
113e2cb1decSSalil Mehta 					     HCLGEVF_OPC_QUERY_RX_STATUS,
114e2cb1decSSalil Mehta 					     true);
115e2cb1decSSalil Mehta 
116e2cb1decSSalil Mehta 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
117e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
118e2cb1decSSalil Mehta 		if (status) {
119e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
120e2cb1decSSalil Mehta 				"Query tqp stat fail, status = %d,queue = %d\n",
121e2cb1decSSalil Mehta 				status,	i);
122e2cb1decSSalil Mehta 			return status;
123e2cb1decSSalil Mehta 		}
124e2cb1decSSalil Mehta 		tqp->tqp_stats.rcb_rx_ring_pktnum_rcd +=
125cf72fa63SJian Shen 			le32_to_cpu(desc.data[1]);
126e2cb1decSSalil Mehta 
127e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_TX_STATUS,
128e2cb1decSSalil Mehta 					     true);
129e2cb1decSSalil Mehta 
130e2cb1decSSalil Mehta 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
131e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
132e2cb1decSSalil Mehta 		if (status) {
133e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
134e2cb1decSSalil Mehta 				"Query tqp stat fail, status = %d,queue = %d\n",
135e2cb1decSSalil Mehta 				status, i);
136e2cb1decSSalil Mehta 			return status;
137e2cb1decSSalil Mehta 		}
138e2cb1decSSalil Mehta 		tqp->tqp_stats.rcb_tx_ring_pktnum_rcd +=
139cf72fa63SJian Shen 			le32_to_cpu(desc.data[1]);
140e2cb1decSSalil Mehta 	}
141e2cb1decSSalil Mehta 
142e2cb1decSSalil Mehta 	return 0;
143e2cb1decSSalil Mehta }
144e2cb1decSSalil Mehta 
145e2cb1decSSalil Mehta static u64 *hclgevf_tqps_get_stats(struct hnae3_handle *handle, u64 *data)
146e2cb1decSSalil Mehta {
147e2cb1decSSalil Mehta 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
148e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
149e2cb1decSSalil Mehta 	u64 *buff = data;
150e2cb1decSSalil Mehta 	int i;
151e2cb1decSSalil Mehta 
152b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
153b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
154e2cb1decSSalil Mehta 		*buff++ = tqp->tqp_stats.rcb_tx_ring_pktnum_rcd;
155e2cb1decSSalil Mehta 	}
156e2cb1decSSalil Mehta 	for (i = 0; i < kinfo->num_tqps; i++) {
157b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
158e2cb1decSSalil Mehta 		*buff++ = tqp->tqp_stats.rcb_rx_ring_pktnum_rcd;
159e2cb1decSSalil Mehta 	}
160e2cb1decSSalil Mehta 
161e2cb1decSSalil Mehta 	return buff;
162e2cb1decSSalil Mehta }
163e2cb1decSSalil Mehta 
164e2cb1decSSalil Mehta static int hclgevf_tqps_get_sset_count(struct hnae3_handle *handle, int strset)
165e2cb1decSSalil Mehta {
166b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
167e2cb1decSSalil Mehta 
168b4f1d303SJian Shen 	return kinfo->num_tqps * 2;
169e2cb1decSSalil Mehta }
170e2cb1decSSalil Mehta 
171e2cb1decSSalil Mehta static u8 *hclgevf_tqps_get_strings(struct hnae3_handle *handle, u8 *data)
172e2cb1decSSalil Mehta {
173b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
174e2cb1decSSalil Mehta 	u8 *buff = data;
1759d8d5a36SYufeng Mo 	int i;
176e2cb1decSSalil Mehta 
177b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
178b4f1d303SJian Shen 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
179e2cb1decSSalil Mehta 						       struct hclgevf_tqp, q);
1800c218123SJian Shen 		snprintf(buff, ETH_GSTRING_LEN, "txq%d_pktnum_rcd",
181e2cb1decSSalil Mehta 			 tqp->index);
182e2cb1decSSalil Mehta 		buff += ETH_GSTRING_LEN;
183e2cb1decSSalil Mehta 	}
184e2cb1decSSalil Mehta 
185b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
186b4f1d303SJian Shen 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
187e2cb1decSSalil Mehta 						       struct hclgevf_tqp, q);
1880c218123SJian Shen 		snprintf(buff, ETH_GSTRING_LEN, "rxq%d_pktnum_rcd",
189e2cb1decSSalil Mehta 			 tqp->index);
190e2cb1decSSalil Mehta 		buff += ETH_GSTRING_LEN;
191e2cb1decSSalil Mehta 	}
192e2cb1decSSalil Mehta 
193e2cb1decSSalil Mehta 	return buff;
194e2cb1decSSalil Mehta }
195e2cb1decSSalil Mehta 
196e2cb1decSSalil Mehta static void hclgevf_update_stats(struct hnae3_handle *handle,
197e2cb1decSSalil Mehta 				 struct net_device_stats *net_stats)
198e2cb1decSSalil Mehta {
199e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
200e2cb1decSSalil Mehta 	int status;
201e2cb1decSSalil Mehta 
202e2cb1decSSalil Mehta 	status = hclgevf_tqps_update_stats(handle);
203e2cb1decSSalil Mehta 	if (status)
204e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
205e2cb1decSSalil Mehta 			"VF update of TQPS stats fail, status = %d.\n",
206e2cb1decSSalil Mehta 			status);
207e2cb1decSSalil Mehta }
208e2cb1decSSalil Mehta 
209e2cb1decSSalil Mehta static int hclgevf_get_sset_count(struct hnae3_handle *handle, int strset)
210e2cb1decSSalil Mehta {
211e2cb1decSSalil Mehta 	if (strset == ETH_SS_TEST)
212e2cb1decSSalil Mehta 		return -EOPNOTSUPP;
213e2cb1decSSalil Mehta 	else if (strset == ETH_SS_STATS)
214e2cb1decSSalil Mehta 		return hclgevf_tqps_get_sset_count(handle, strset);
215e2cb1decSSalil Mehta 
216e2cb1decSSalil Mehta 	return 0;
217e2cb1decSSalil Mehta }
218e2cb1decSSalil Mehta 
219e2cb1decSSalil Mehta static void hclgevf_get_strings(struct hnae3_handle *handle, u32 strset,
220e2cb1decSSalil Mehta 				u8 *data)
221e2cb1decSSalil Mehta {
222e2cb1decSSalil Mehta 	u8 *p = (char *)data;
223e2cb1decSSalil Mehta 
224e2cb1decSSalil Mehta 	if (strset == ETH_SS_STATS)
225e2cb1decSSalil Mehta 		p = hclgevf_tqps_get_strings(handle, p);
226e2cb1decSSalil Mehta }
227e2cb1decSSalil Mehta 
228e2cb1decSSalil Mehta static void hclgevf_get_stats(struct hnae3_handle *handle, u64 *data)
229e2cb1decSSalil Mehta {
230e2cb1decSSalil Mehta 	hclgevf_tqps_get_stats(handle, data);
231e2cb1decSSalil Mehta }
232e2cb1decSSalil Mehta 
233d3410018SYufeng Mo static void hclgevf_build_send_msg(struct hclge_vf_to_pf_msg *msg, u8 code,
234d3410018SYufeng Mo 				   u8 subcode)
235d3410018SYufeng Mo {
236d3410018SYufeng Mo 	if (msg) {
237d3410018SYufeng Mo 		memset(msg, 0, sizeof(struct hclge_vf_to_pf_msg));
238d3410018SYufeng Mo 		msg->code = code;
239d3410018SYufeng Mo 		msg->subcode = subcode;
240d3410018SYufeng Mo 	}
241d3410018SYufeng Mo }
242d3410018SYufeng Mo 
243e2cb1decSSalil Mehta static int hclgevf_get_tc_info(struct hclgevf_dev *hdev)
244e2cb1decSSalil Mehta {
245d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
246e2cb1decSSalil Mehta 	u8 resp_msg;
247e2cb1decSSalil Mehta 	int status;
248e2cb1decSSalil Mehta 
249d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_TCINFO, 0);
250d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, &resp_msg,
251d3410018SYufeng Mo 				      sizeof(resp_msg));
252e2cb1decSSalil Mehta 	if (status) {
253e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
254e2cb1decSSalil Mehta 			"VF request to get TC info from PF failed %d",
255e2cb1decSSalil Mehta 			status);
256e2cb1decSSalil Mehta 		return status;
257e2cb1decSSalil Mehta 	}
258e2cb1decSSalil Mehta 
259e2cb1decSSalil Mehta 	hdev->hw_tc_map = resp_msg;
260e2cb1decSSalil Mehta 
261e2cb1decSSalil Mehta 	return 0;
262e2cb1decSSalil Mehta }
263e2cb1decSSalil Mehta 
26492f11ea1SJian Shen static int hclgevf_get_port_base_vlan_filter_state(struct hclgevf_dev *hdev)
26592f11ea1SJian Shen {
26692f11ea1SJian Shen 	struct hnae3_handle *nic = &hdev->nic;
267d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
26892f11ea1SJian Shen 	u8 resp_msg;
26992f11ea1SJian Shen 	int ret;
27092f11ea1SJian Shen 
271d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
272d3410018SYufeng Mo 			       HCLGE_MBX_GET_PORT_BASE_VLAN_STATE);
273d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, &resp_msg,
274d3410018SYufeng Mo 				   sizeof(u8));
27592f11ea1SJian Shen 	if (ret) {
27692f11ea1SJian Shen 		dev_err(&hdev->pdev->dev,
27792f11ea1SJian Shen 			"VF request to get port based vlan state failed %d",
27892f11ea1SJian Shen 			ret);
27992f11ea1SJian Shen 		return ret;
28092f11ea1SJian Shen 	}
28192f11ea1SJian Shen 
28292f11ea1SJian Shen 	nic->port_base_vlan_state = resp_msg;
28392f11ea1SJian Shen 
28492f11ea1SJian Shen 	return 0;
28592f11ea1SJian Shen }
28692f11ea1SJian Shen 
2876cee6fc3SJian Shen static int hclgevf_get_queue_info(struct hclgevf_dev *hdev)
288e2cb1decSSalil Mehta {
289c0425944SPeng Li #define HCLGEVF_TQPS_RSS_INFO_LEN	6
290d3410018SYufeng Mo #define HCLGEVF_TQPS_ALLOC_OFFSET	0
291d3410018SYufeng Mo #define HCLGEVF_TQPS_RSS_SIZE_OFFSET	2
292d3410018SYufeng Mo #define HCLGEVF_TQPS_RX_BUFFER_LEN_OFFSET	4
293d3410018SYufeng Mo 
294e2cb1decSSalil Mehta 	u8 resp_msg[HCLGEVF_TQPS_RSS_INFO_LEN];
295d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
296e2cb1decSSalil Mehta 	int status;
297e2cb1decSSalil Mehta 
298d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_QINFO, 0);
299d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
300e2cb1decSSalil Mehta 				      HCLGEVF_TQPS_RSS_INFO_LEN);
301e2cb1decSSalil Mehta 	if (status) {
302e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
303e2cb1decSSalil Mehta 			"VF request to get tqp info from PF failed %d",
304e2cb1decSSalil Mehta 			status);
305e2cb1decSSalil Mehta 		return status;
306e2cb1decSSalil Mehta 	}
307e2cb1decSSalil Mehta 
308d3410018SYufeng Mo 	memcpy(&hdev->num_tqps, &resp_msg[HCLGEVF_TQPS_ALLOC_OFFSET],
309d3410018SYufeng Mo 	       sizeof(u16));
310d3410018SYufeng Mo 	memcpy(&hdev->rss_size_max, &resp_msg[HCLGEVF_TQPS_RSS_SIZE_OFFSET],
311d3410018SYufeng Mo 	       sizeof(u16));
312d3410018SYufeng Mo 	memcpy(&hdev->rx_buf_len, &resp_msg[HCLGEVF_TQPS_RX_BUFFER_LEN_OFFSET],
313d3410018SYufeng Mo 	       sizeof(u16));
314c0425944SPeng Li 
315c0425944SPeng Li 	return 0;
316c0425944SPeng Li }
317c0425944SPeng Li 
318c0425944SPeng Li static int hclgevf_get_queue_depth(struct hclgevf_dev *hdev)
319c0425944SPeng Li {
320c0425944SPeng Li #define HCLGEVF_TQPS_DEPTH_INFO_LEN	4
321d3410018SYufeng Mo #define HCLGEVF_TQPS_NUM_TX_DESC_OFFSET	0
322d3410018SYufeng Mo #define HCLGEVF_TQPS_NUM_RX_DESC_OFFSET	2
323d3410018SYufeng Mo 
324c0425944SPeng Li 	u8 resp_msg[HCLGEVF_TQPS_DEPTH_INFO_LEN];
325d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
326c0425944SPeng Li 	int ret;
327c0425944SPeng Li 
328d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_QDEPTH, 0);
329d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
330c0425944SPeng Li 				   HCLGEVF_TQPS_DEPTH_INFO_LEN);
331c0425944SPeng Li 	if (ret) {
332c0425944SPeng Li 		dev_err(&hdev->pdev->dev,
333c0425944SPeng Li 			"VF request to get tqp depth info from PF failed %d",
334c0425944SPeng Li 			ret);
335c0425944SPeng Li 		return ret;
336c0425944SPeng Li 	}
337c0425944SPeng Li 
338d3410018SYufeng Mo 	memcpy(&hdev->num_tx_desc, &resp_msg[HCLGEVF_TQPS_NUM_TX_DESC_OFFSET],
339d3410018SYufeng Mo 	       sizeof(u16));
340d3410018SYufeng Mo 	memcpy(&hdev->num_rx_desc, &resp_msg[HCLGEVF_TQPS_NUM_RX_DESC_OFFSET],
341d3410018SYufeng Mo 	       sizeof(u16));
342e2cb1decSSalil Mehta 
343e2cb1decSSalil Mehta 	return 0;
344e2cb1decSSalil Mehta }
345e2cb1decSSalil Mehta 
3460c29d191Sliuzhongzhu static u16 hclgevf_get_qid_global(struct hnae3_handle *handle, u16 queue_id)
3470c29d191Sliuzhongzhu {
3480c29d191Sliuzhongzhu 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
349d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
3500c29d191Sliuzhongzhu 	u16 qid_in_pf = 0;
351d3410018SYufeng Mo 	u8 resp_data[2];
3520c29d191Sliuzhongzhu 	int ret;
3530c29d191Sliuzhongzhu 
354d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_QID_IN_PF, 0);
355d3410018SYufeng Mo 	memcpy(send_msg.data, &queue_id, sizeof(queue_id));
356d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_data,
35763cbf7a9SYufeng Mo 				   sizeof(resp_data));
3580c29d191Sliuzhongzhu 	if (!ret)
3590c29d191Sliuzhongzhu 		qid_in_pf = *(u16 *)resp_data;
3600c29d191Sliuzhongzhu 
3610c29d191Sliuzhongzhu 	return qid_in_pf;
3620c29d191Sliuzhongzhu }
3630c29d191Sliuzhongzhu 
3649c3e7130Sliuzhongzhu static int hclgevf_get_pf_media_type(struct hclgevf_dev *hdev)
3659c3e7130Sliuzhongzhu {
366d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
36788d10bd6SJian Shen 	u8 resp_msg[2];
3689c3e7130Sliuzhongzhu 	int ret;
3699c3e7130Sliuzhongzhu 
370d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_MEDIA_TYPE, 0);
371d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
372d3410018SYufeng Mo 				   sizeof(resp_msg));
3739c3e7130Sliuzhongzhu 	if (ret) {
3749c3e7130Sliuzhongzhu 		dev_err(&hdev->pdev->dev,
3759c3e7130Sliuzhongzhu 			"VF request to get the pf port media type failed %d",
3769c3e7130Sliuzhongzhu 			ret);
3779c3e7130Sliuzhongzhu 		return ret;
3789c3e7130Sliuzhongzhu 	}
3799c3e7130Sliuzhongzhu 
38088d10bd6SJian Shen 	hdev->hw.mac.media_type = resp_msg[0];
38188d10bd6SJian Shen 	hdev->hw.mac.module_type = resp_msg[1];
3829c3e7130Sliuzhongzhu 
3839c3e7130Sliuzhongzhu 	return 0;
3849c3e7130Sliuzhongzhu }
3859c3e7130Sliuzhongzhu 
386e2cb1decSSalil Mehta static int hclgevf_alloc_tqps(struct hclgevf_dev *hdev)
387e2cb1decSSalil Mehta {
388e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
389e2cb1decSSalil Mehta 	int i;
390e2cb1decSSalil Mehta 
391e2cb1decSSalil Mehta 	hdev->htqp = devm_kcalloc(&hdev->pdev->dev, hdev->num_tqps,
392e2cb1decSSalil Mehta 				  sizeof(struct hclgevf_tqp), GFP_KERNEL);
393e2cb1decSSalil Mehta 	if (!hdev->htqp)
394e2cb1decSSalil Mehta 		return -ENOMEM;
395e2cb1decSSalil Mehta 
396e2cb1decSSalil Mehta 	tqp = hdev->htqp;
397e2cb1decSSalil Mehta 
398e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_tqps; i++) {
399e2cb1decSSalil Mehta 		tqp->dev = &hdev->pdev->dev;
400e2cb1decSSalil Mehta 		tqp->index = i;
401e2cb1decSSalil Mehta 
402e2cb1decSSalil Mehta 		tqp->q.ae_algo = &ae_algovf;
403e2cb1decSSalil Mehta 		tqp->q.buf_size = hdev->rx_buf_len;
404c0425944SPeng Li 		tqp->q.tx_desc_num = hdev->num_tx_desc;
405c0425944SPeng Li 		tqp->q.rx_desc_num = hdev->num_rx_desc;
406*9a5ef4aaSYonglong Liu 
407*9a5ef4aaSYonglong Liu 		/* need an extended offset to configure queues >=
408*9a5ef4aaSYonglong Liu 		 * HCLGEVF_TQP_MAX_SIZE_DEV_V2.
409*9a5ef4aaSYonglong Liu 		 */
410*9a5ef4aaSYonglong Liu 		if (i < HCLGEVF_TQP_MAX_SIZE_DEV_V2)
411*9a5ef4aaSYonglong Liu 			tqp->q.io_base = hdev->hw.io_base +
412*9a5ef4aaSYonglong Liu 					 HCLGEVF_TQP_REG_OFFSET +
413e2cb1decSSalil Mehta 					 i * HCLGEVF_TQP_REG_SIZE;
414*9a5ef4aaSYonglong Liu 		else
415*9a5ef4aaSYonglong Liu 			tqp->q.io_base = hdev->hw.io_base +
416*9a5ef4aaSYonglong Liu 					 HCLGEVF_TQP_REG_OFFSET +
417*9a5ef4aaSYonglong Liu 					 HCLGEVF_TQP_EXT_REG_OFFSET +
418*9a5ef4aaSYonglong Liu 					 (i - HCLGEVF_TQP_MAX_SIZE_DEV_V2) *
419*9a5ef4aaSYonglong Liu 					 HCLGEVF_TQP_REG_SIZE;
420e2cb1decSSalil Mehta 
421e2cb1decSSalil Mehta 		tqp++;
422e2cb1decSSalil Mehta 	}
423e2cb1decSSalil Mehta 
424e2cb1decSSalil Mehta 	return 0;
425e2cb1decSSalil Mehta }
426e2cb1decSSalil Mehta 
427e2cb1decSSalil Mehta static int hclgevf_knic_setup(struct hclgevf_dev *hdev)
428e2cb1decSSalil Mehta {
429e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
430e2cb1decSSalil Mehta 	struct hnae3_knic_private_info *kinfo;
431e2cb1decSSalil Mehta 	u16 new_tqps = hdev->num_tqps;
432ebaf1908SWeihang Li 	unsigned int i;
433e2cb1decSSalil Mehta 
434e2cb1decSSalil Mehta 	kinfo = &nic->kinfo;
435e2cb1decSSalil Mehta 	kinfo->num_tc = 0;
436c0425944SPeng Li 	kinfo->num_tx_desc = hdev->num_tx_desc;
437c0425944SPeng Li 	kinfo->num_rx_desc = hdev->num_rx_desc;
438e2cb1decSSalil Mehta 	kinfo->rx_buf_len = hdev->rx_buf_len;
439e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++)
440e2cb1decSSalil Mehta 		if (hdev->hw_tc_map & BIT(i))
441e2cb1decSSalil Mehta 			kinfo->num_tc++;
442e2cb1decSSalil Mehta 
443e2cb1decSSalil Mehta 	kinfo->rss_size
444e2cb1decSSalil Mehta 		= min_t(u16, hdev->rss_size_max, new_tqps / kinfo->num_tc);
445e2cb1decSSalil Mehta 	new_tqps = kinfo->rss_size * kinfo->num_tc;
446e2cb1decSSalil Mehta 	kinfo->num_tqps = min(new_tqps, hdev->num_tqps);
447e2cb1decSSalil Mehta 
448e2cb1decSSalil Mehta 	kinfo->tqp = devm_kcalloc(&hdev->pdev->dev, kinfo->num_tqps,
449e2cb1decSSalil Mehta 				  sizeof(struct hnae3_queue *), GFP_KERNEL);
450e2cb1decSSalil Mehta 	if (!kinfo->tqp)
451e2cb1decSSalil Mehta 		return -ENOMEM;
452e2cb1decSSalil Mehta 
453e2cb1decSSalil Mehta 	for (i = 0; i < kinfo->num_tqps; i++) {
454e2cb1decSSalil Mehta 		hdev->htqp[i].q.handle = &hdev->nic;
455e2cb1decSSalil Mehta 		hdev->htqp[i].q.tqp_index = i;
456e2cb1decSSalil Mehta 		kinfo->tqp[i] = &hdev->htqp[i].q;
457e2cb1decSSalil Mehta 	}
458e2cb1decSSalil Mehta 
459580a05f9SYonglong Liu 	/* after init the max rss_size and tqps, adjust the default tqp numbers
460580a05f9SYonglong Liu 	 * and rss size with the actual vector numbers
461580a05f9SYonglong Liu 	 */
462580a05f9SYonglong Liu 	kinfo->num_tqps = min_t(u16, hdev->num_nic_msix - 1, kinfo->num_tqps);
463580a05f9SYonglong Liu 	kinfo->rss_size = min_t(u16, kinfo->num_tqps / kinfo->num_tc,
464580a05f9SYonglong Liu 				kinfo->rss_size);
465580a05f9SYonglong Liu 
466e2cb1decSSalil Mehta 	return 0;
467e2cb1decSSalil Mehta }
468e2cb1decSSalil Mehta 
469e2cb1decSSalil Mehta static void hclgevf_request_link_info(struct hclgevf_dev *hdev)
470e2cb1decSSalil Mehta {
471d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
472e2cb1decSSalil Mehta 	int status;
473e2cb1decSSalil Mehta 
474d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_LINK_STATUS, 0);
475d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
476e2cb1decSSalil Mehta 	if (status)
477e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
478e2cb1decSSalil Mehta 			"VF failed to fetch link status(%d) from PF", status);
479e2cb1decSSalil Mehta }
480e2cb1decSSalil Mehta 
481e2cb1decSSalil Mehta void hclgevf_update_link_status(struct hclgevf_dev *hdev, int link_state)
482e2cb1decSSalil Mehta {
48345e92b7eSPeng Li 	struct hnae3_handle *rhandle = &hdev->roce;
484e2cb1decSSalil Mehta 	struct hnae3_handle *handle = &hdev->nic;
48545e92b7eSPeng Li 	struct hnae3_client *rclient;
486e2cb1decSSalil Mehta 	struct hnae3_client *client;
487e2cb1decSSalil Mehta 
488ff200099SYunsheng Lin 	if (test_and_set_bit(HCLGEVF_STATE_LINK_UPDATING, &hdev->state))
489ff200099SYunsheng Lin 		return;
490ff200099SYunsheng Lin 
491e2cb1decSSalil Mehta 	client = handle->client;
49245e92b7eSPeng Li 	rclient = hdev->roce_client;
493e2cb1decSSalil Mehta 
494582d37bbSPeng Li 	link_state =
495582d37bbSPeng Li 		test_bit(HCLGEVF_STATE_DOWN, &hdev->state) ? 0 : link_state;
496582d37bbSPeng Li 
497e2cb1decSSalil Mehta 	if (link_state != hdev->hw.mac.link) {
498e2cb1decSSalil Mehta 		client->ops->link_status_change(handle, !!link_state);
49945e92b7eSPeng Li 		if (rclient && rclient->ops->link_status_change)
50045e92b7eSPeng Li 			rclient->ops->link_status_change(rhandle, !!link_state);
501e2cb1decSSalil Mehta 		hdev->hw.mac.link = link_state;
502e2cb1decSSalil Mehta 	}
503ff200099SYunsheng Lin 
504ff200099SYunsheng Lin 	clear_bit(HCLGEVF_STATE_LINK_UPDATING, &hdev->state);
505e2cb1decSSalil Mehta }
506e2cb1decSSalil Mehta 
507538abaf3SYueHaibing static void hclgevf_update_link_mode(struct hclgevf_dev *hdev)
5089194d18bSliuzhongzhu {
5099194d18bSliuzhongzhu #define HCLGEVF_ADVERTISING	0
5109194d18bSliuzhongzhu #define HCLGEVF_SUPPORTED	1
5119194d18bSliuzhongzhu 
512d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
513d3410018SYufeng Mo 
514d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_LINK_MODE, 0);
515d3410018SYufeng Mo 	send_msg.data[0] = HCLGEVF_ADVERTISING;
516d3410018SYufeng Mo 	hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
517d3410018SYufeng Mo 	send_msg.data[0] = HCLGEVF_SUPPORTED;
518d3410018SYufeng Mo 	hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
5199194d18bSliuzhongzhu }
5209194d18bSliuzhongzhu 
521e2cb1decSSalil Mehta static int hclgevf_set_handle_info(struct hclgevf_dev *hdev)
522e2cb1decSSalil Mehta {
523e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
524e2cb1decSSalil Mehta 	int ret;
525e2cb1decSSalil Mehta 
526e2cb1decSSalil Mehta 	nic->ae_algo = &ae_algovf;
527e2cb1decSSalil Mehta 	nic->pdev = hdev->pdev;
528e2cb1decSSalil Mehta 	nic->numa_node_mask = hdev->numa_node_mask;
529424eb834SSalil Mehta 	nic->flags |= HNAE3_SUPPORT_VF;
530e2cb1decSSalil Mehta 
531e2cb1decSSalil Mehta 	ret = hclgevf_knic_setup(hdev);
532e2cb1decSSalil Mehta 	if (ret)
533e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev, "VF knic setup failed %d\n",
534e2cb1decSSalil Mehta 			ret);
535e2cb1decSSalil Mehta 	return ret;
536e2cb1decSSalil Mehta }
537e2cb1decSSalil Mehta 
538e2cb1decSSalil Mehta static void hclgevf_free_vector(struct hclgevf_dev *hdev, int vector_id)
539e2cb1decSSalil Mehta {
54036cbbdf6SPeng Li 	if (hdev->vector_status[vector_id] == HCLGEVF_INVALID_VPORT) {
54136cbbdf6SPeng Li 		dev_warn(&hdev->pdev->dev,
54236cbbdf6SPeng Li 			 "vector(vector_id %d) has been freed.\n", vector_id);
54336cbbdf6SPeng Li 		return;
54436cbbdf6SPeng Li 	}
54536cbbdf6SPeng Li 
546e2cb1decSSalil Mehta 	hdev->vector_status[vector_id] = HCLGEVF_INVALID_VPORT;
547e2cb1decSSalil Mehta 	hdev->num_msi_left += 1;
548e2cb1decSSalil Mehta 	hdev->num_msi_used -= 1;
549e2cb1decSSalil Mehta }
550e2cb1decSSalil Mehta 
551e2cb1decSSalil Mehta static int hclgevf_get_vector(struct hnae3_handle *handle, u16 vector_num,
552e2cb1decSSalil Mehta 			      struct hnae3_vector_info *vector_info)
553e2cb1decSSalil Mehta {
554e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
555e2cb1decSSalil Mehta 	struct hnae3_vector_info *vector = vector_info;
556e2cb1decSSalil Mehta 	int alloc = 0;
557e2cb1decSSalil Mehta 	int i, j;
558e2cb1decSSalil Mehta 
559580a05f9SYonglong Liu 	vector_num = min_t(u16, hdev->num_nic_msix - 1, vector_num);
560e2cb1decSSalil Mehta 	vector_num = min(hdev->num_msi_left, vector_num);
561e2cb1decSSalil Mehta 
562e2cb1decSSalil Mehta 	for (j = 0; j < vector_num; j++) {
563e2cb1decSSalil Mehta 		for (i = HCLGEVF_MISC_VECTOR_NUM + 1; i < hdev->num_msi; i++) {
564e2cb1decSSalil Mehta 			if (hdev->vector_status[i] == HCLGEVF_INVALID_VPORT) {
565e2cb1decSSalil Mehta 				vector->vector = pci_irq_vector(hdev->pdev, i);
566e2cb1decSSalil Mehta 				vector->io_addr = hdev->hw.io_base +
567e2cb1decSSalil Mehta 					HCLGEVF_VECTOR_REG_BASE +
568e2cb1decSSalil Mehta 					(i - 1) * HCLGEVF_VECTOR_REG_OFFSET;
569e2cb1decSSalil Mehta 				hdev->vector_status[i] = 0;
570e2cb1decSSalil Mehta 				hdev->vector_irq[i] = vector->vector;
571e2cb1decSSalil Mehta 
572e2cb1decSSalil Mehta 				vector++;
573e2cb1decSSalil Mehta 				alloc++;
574e2cb1decSSalil Mehta 
575e2cb1decSSalil Mehta 				break;
576e2cb1decSSalil Mehta 			}
577e2cb1decSSalil Mehta 		}
578e2cb1decSSalil Mehta 	}
579e2cb1decSSalil Mehta 	hdev->num_msi_left -= alloc;
580e2cb1decSSalil Mehta 	hdev->num_msi_used += alloc;
581e2cb1decSSalil Mehta 
582e2cb1decSSalil Mehta 	return alloc;
583e2cb1decSSalil Mehta }
584e2cb1decSSalil Mehta 
585e2cb1decSSalil Mehta static int hclgevf_get_vector_index(struct hclgevf_dev *hdev, int vector)
586e2cb1decSSalil Mehta {
587e2cb1decSSalil Mehta 	int i;
588e2cb1decSSalil Mehta 
589e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_msi; i++)
590e2cb1decSSalil Mehta 		if (vector == hdev->vector_irq[i])
591e2cb1decSSalil Mehta 			return i;
592e2cb1decSSalil Mehta 
593e2cb1decSSalil Mehta 	return -EINVAL;
594e2cb1decSSalil Mehta }
595e2cb1decSSalil Mehta 
596374ad291SJian Shen static int hclgevf_set_rss_algo_key(struct hclgevf_dev *hdev,
597374ad291SJian Shen 				    const u8 hfunc, const u8 *key)
598374ad291SJian Shen {
599374ad291SJian Shen 	struct hclgevf_rss_config_cmd *req;
600ebaf1908SWeihang Li 	unsigned int key_offset = 0;
601374ad291SJian Shen 	struct hclgevf_desc desc;
6023caf772bSYufeng Mo 	int key_counts;
603374ad291SJian Shen 	int key_size;
604374ad291SJian Shen 	int ret;
605374ad291SJian Shen 
6063caf772bSYufeng Mo 	key_counts = HCLGEVF_RSS_KEY_SIZE;
607374ad291SJian Shen 	req = (struct hclgevf_rss_config_cmd *)desc.data;
608374ad291SJian Shen 
6093caf772bSYufeng Mo 	while (key_counts) {
610374ad291SJian Shen 		hclgevf_cmd_setup_basic_desc(&desc,
611374ad291SJian Shen 					     HCLGEVF_OPC_RSS_GENERIC_CONFIG,
612374ad291SJian Shen 					     false);
613374ad291SJian Shen 
614374ad291SJian Shen 		req->hash_config |= (hfunc & HCLGEVF_RSS_HASH_ALGO_MASK);
615374ad291SJian Shen 		req->hash_config |=
616374ad291SJian Shen 			(key_offset << HCLGEVF_RSS_HASH_KEY_OFFSET_B);
617374ad291SJian Shen 
6183caf772bSYufeng Mo 		key_size = min(HCLGEVF_RSS_HASH_KEY_NUM, key_counts);
619374ad291SJian Shen 		memcpy(req->hash_key,
620374ad291SJian Shen 		       key + key_offset * HCLGEVF_RSS_HASH_KEY_NUM, key_size);
621374ad291SJian Shen 
6223caf772bSYufeng Mo 		key_counts -= key_size;
6233caf772bSYufeng Mo 		key_offset++;
624374ad291SJian Shen 		ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
625374ad291SJian Shen 		if (ret) {
626374ad291SJian Shen 			dev_err(&hdev->pdev->dev,
627374ad291SJian Shen 				"Configure RSS config fail, status = %d\n",
628374ad291SJian Shen 				ret);
629374ad291SJian Shen 			return ret;
630374ad291SJian Shen 		}
631374ad291SJian Shen 	}
632374ad291SJian Shen 
633374ad291SJian Shen 	return 0;
634374ad291SJian Shen }
635374ad291SJian Shen 
636e2cb1decSSalil Mehta static u32 hclgevf_get_rss_key_size(struct hnae3_handle *handle)
637e2cb1decSSalil Mehta {
638e2cb1decSSalil Mehta 	return HCLGEVF_RSS_KEY_SIZE;
639e2cb1decSSalil Mehta }
640e2cb1decSSalil Mehta 
641e2cb1decSSalil Mehta static u32 hclgevf_get_rss_indir_size(struct hnae3_handle *handle)
642e2cb1decSSalil Mehta {
643e2cb1decSSalil Mehta 	return HCLGEVF_RSS_IND_TBL_SIZE;
644e2cb1decSSalil Mehta }
645e2cb1decSSalil Mehta 
646e2cb1decSSalil Mehta static int hclgevf_set_rss_indir_table(struct hclgevf_dev *hdev)
647e2cb1decSSalil Mehta {
648e2cb1decSSalil Mehta 	const u8 *indir = hdev->rss_cfg.rss_indirection_tbl;
649e2cb1decSSalil Mehta 	struct hclgevf_rss_indirection_table_cmd *req;
650e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
651e2cb1decSSalil Mehta 	int status;
652e2cb1decSSalil Mehta 	int i, j;
653e2cb1decSSalil Mehta 
654e2cb1decSSalil Mehta 	req = (struct hclgevf_rss_indirection_table_cmd *)desc.data;
655e2cb1decSSalil Mehta 
656e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_CFG_TBL_NUM; i++) {
657e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INDIR_TABLE,
658e2cb1decSSalil Mehta 					     false);
659e2cb1decSSalil Mehta 		req->start_table_index = i * HCLGEVF_RSS_CFG_TBL_SIZE;
660e2cb1decSSalil Mehta 		req->rss_set_bitmap = HCLGEVF_RSS_SET_BITMAP_MSK;
661e2cb1decSSalil Mehta 		for (j = 0; j < HCLGEVF_RSS_CFG_TBL_SIZE; j++)
662e2cb1decSSalil Mehta 			req->rss_result[j] =
663e2cb1decSSalil Mehta 				indir[i * HCLGEVF_RSS_CFG_TBL_SIZE + j];
664e2cb1decSSalil Mehta 
665e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
666e2cb1decSSalil Mehta 		if (status) {
667e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
668e2cb1decSSalil Mehta 				"VF failed(=%d) to set RSS indirection table\n",
669e2cb1decSSalil Mehta 				status);
670e2cb1decSSalil Mehta 			return status;
671e2cb1decSSalil Mehta 		}
672e2cb1decSSalil Mehta 	}
673e2cb1decSSalil Mehta 
674e2cb1decSSalil Mehta 	return 0;
675e2cb1decSSalil Mehta }
676e2cb1decSSalil Mehta 
677e2cb1decSSalil Mehta static int hclgevf_set_rss_tc_mode(struct hclgevf_dev *hdev,  u16 rss_size)
678e2cb1decSSalil Mehta {
679e2cb1decSSalil Mehta 	struct hclgevf_rss_tc_mode_cmd *req;
680e2cb1decSSalil Mehta 	u16 tc_offset[HCLGEVF_MAX_TC_NUM];
681e2cb1decSSalil Mehta 	u16 tc_valid[HCLGEVF_MAX_TC_NUM];
682e2cb1decSSalil Mehta 	u16 tc_size[HCLGEVF_MAX_TC_NUM];
683e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
684e2cb1decSSalil Mehta 	u16 roundup_size;
685ebaf1908SWeihang Li 	unsigned int i;
6862adb8187SHuazhong Tan 	int status;
687e2cb1decSSalil Mehta 
688e2cb1decSSalil Mehta 	req = (struct hclgevf_rss_tc_mode_cmd *)desc.data;
689e2cb1decSSalil Mehta 
690e2cb1decSSalil Mehta 	roundup_size = roundup_pow_of_two(rss_size);
691e2cb1decSSalil Mehta 	roundup_size = ilog2(roundup_size);
692e2cb1decSSalil Mehta 
693e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
694e2cb1decSSalil Mehta 		tc_valid[i] = !!(hdev->hw_tc_map & BIT(i));
695e2cb1decSSalil Mehta 		tc_size[i] = roundup_size;
696e2cb1decSSalil Mehta 		tc_offset[i] = rss_size * i;
697e2cb1decSSalil Mehta 	}
698e2cb1decSSalil Mehta 
699e2cb1decSSalil Mehta 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_TC_MODE, false);
700e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
701e4e87715SPeng Li 		hnae3_set_bit(req->rss_tc_mode[i], HCLGEVF_RSS_TC_VALID_B,
702e2cb1decSSalil Mehta 			      (tc_valid[i] & 0x1));
703e4e87715SPeng Li 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_SIZE_M,
704e2cb1decSSalil Mehta 				HCLGEVF_RSS_TC_SIZE_S, tc_size[i]);
705e4e87715SPeng Li 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_OFFSET_M,
706e2cb1decSSalil Mehta 				HCLGEVF_RSS_TC_OFFSET_S, tc_offset[i]);
707e2cb1decSSalil Mehta 	}
708e2cb1decSSalil Mehta 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
709e2cb1decSSalil Mehta 	if (status)
710e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
711e2cb1decSSalil Mehta 			"VF failed(=%d) to set rss tc mode\n", status);
712e2cb1decSSalil Mehta 
713e2cb1decSSalil Mehta 	return status;
714e2cb1decSSalil Mehta }
715e2cb1decSSalil Mehta 
716a638b1d8SJian Shen /* for revision 0x20, vf shared the same rss config with pf */
717a638b1d8SJian Shen static int hclgevf_get_rss_hash_key(struct hclgevf_dev *hdev)
718a638b1d8SJian Shen {
719a638b1d8SJian Shen #define HCLGEVF_RSS_MBX_RESP_LEN	8
720a638b1d8SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
721a638b1d8SJian Shen 	u8 resp_msg[HCLGEVF_RSS_MBX_RESP_LEN];
722d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
723a638b1d8SJian Shen 	u16 msg_num, hash_key_index;
724a638b1d8SJian Shen 	u8 index;
725a638b1d8SJian Shen 	int ret;
726a638b1d8SJian Shen 
727d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_RSS_KEY, 0);
728a638b1d8SJian Shen 	msg_num = (HCLGEVF_RSS_KEY_SIZE + HCLGEVF_RSS_MBX_RESP_LEN - 1) /
729a638b1d8SJian Shen 			HCLGEVF_RSS_MBX_RESP_LEN;
730a638b1d8SJian Shen 	for (index = 0; index < msg_num; index++) {
731d3410018SYufeng Mo 		send_msg.data[0] = index;
732d3410018SYufeng Mo 		ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, resp_msg,
733a638b1d8SJian Shen 					   HCLGEVF_RSS_MBX_RESP_LEN);
734a638b1d8SJian Shen 		if (ret) {
735a638b1d8SJian Shen 			dev_err(&hdev->pdev->dev,
736a638b1d8SJian Shen 				"VF get rss hash key from PF failed, ret=%d",
737a638b1d8SJian Shen 				ret);
738a638b1d8SJian Shen 			return ret;
739a638b1d8SJian Shen 		}
740a638b1d8SJian Shen 
741a638b1d8SJian Shen 		hash_key_index = HCLGEVF_RSS_MBX_RESP_LEN * index;
742a638b1d8SJian Shen 		if (index == msg_num - 1)
743a638b1d8SJian Shen 			memcpy(&rss_cfg->rss_hash_key[hash_key_index],
744a638b1d8SJian Shen 			       &resp_msg[0],
745a638b1d8SJian Shen 			       HCLGEVF_RSS_KEY_SIZE - hash_key_index);
746a638b1d8SJian Shen 		else
747a638b1d8SJian Shen 			memcpy(&rss_cfg->rss_hash_key[hash_key_index],
748a638b1d8SJian Shen 			       &resp_msg[0], HCLGEVF_RSS_MBX_RESP_LEN);
749a638b1d8SJian Shen 	}
750a638b1d8SJian Shen 
751a638b1d8SJian Shen 	return 0;
752a638b1d8SJian Shen }
753a638b1d8SJian Shen 
754e2cb1decSSalil Mehta static int hclgevf_get_rss(struct hnae3_handle *handle, u32 *indir, u8 *key,
755e2cb1decSSalil Mehta 			   u8 *hfunc)
756e2cb1decSSalil Mehta {
757e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
758e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
759a638b1d8SJian Shen 	int i, ret;
760e2cb1decSSalil Mehta 
761295ba232SGuangbin Huang 	if (hdev->ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2) {
762374ad291SJian Shen 		/* Get hash algorithm */
763374ad291SJian Shen 		if (hfunc) {
764374ad291SJian Shen 			switch (rss_cfg->hash_algo) {
765374ad291SJian Shen 			case HCLGEVF_RSS_HASH_ALGO_TOEPLITZ:
766374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_TOP;
767374ad291SJian Shen 				break;
768374ad291SJian Shen 			case HCLGEVF_RSS_HASH_ALGO_SIMPLE:
769374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_XOR;
770374ad291SJian Shen 				break;
771374ad291SJian Shen 			default:
772374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_UNKNOWN;
773374ad291SJian Shen 				break;
774374ad291SJian Shen 			}
775374ad291SJian Shen 		}
776374ad291SJian Shen 
777374ad291SJian Shen 		/* Get the RSS Key required by the user */
778374ad291SJian Shen 		if (key)
779374ad291SJian Shen 			memcpy(key, rss_cfg->rss_hash_key,
780374ad291SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
781a638b1d8SJian Shen 	} else {
782a638b1d8SJian Shen 		if (hfunc)
783a638b1d8SJian Shen 			*hfunc = ETH_RSS_HASH_TOP;
784a638b1d8SJian Shen 		if (key) {
785a638b1d8SJian Shen 			ret = hclgevf_get_rss_hash_key(hdev);
786a638b1d8SJian Shen 			if (ret)
787a638b1d8SJian Shen 				return ret;
788a638b1d8SJian Shen 			memcpy(key, rss_cfg->rss_hash_key,
789a638b1d8SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
790a638b1d8SJian Shen 		}
791374ad291SJian Shen 	}
792374ad291SJian Shen 
793e2cb1decSSalil Mehta 	if (indir)
794e2cb1decSSalil Mehta 		for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
795e2cb1decSSalil Mehta 			indir[i] = rss_cfg->rss_indirection_tbl[i];
796e2cb1decSSalil Mehta 
797374ad291SJian Shen 	return 0;
798e2cb1decSSalil Mehta }
799e2cb1decSSalil Mehta 
800e2cb1decSSalil Mehta static int hclgevf_set_rss(struct hnae3_handle *handle, const u32 *indir,
801e2cb1decSSalil Mehta 			   const u8 *key, const u8 hfunc)
802e2cb1decSSalil Mehta {
803e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
804e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
805374ad291SJian Shen 	int ret, i;
806374ad291SJian Shen 
807295ba232SGuangbin Huang 	if (hdev->ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2) {
808374ad291SJian Shen 		/* Set the RSS Hash Key if specififed by the user */
809374ad291SJian Shen 		if (key) {
810374ad291SJian Shen 			switch (hfunc) {
811374ad291SJian Shen 			case ETH_RSS_HASH_TOP:
812374ad291SJian Shen 				rss_cfg->hash_algo =
813374ad291SJian Shen 					HCLGEVF_RSS_HASH_ALGO_TOEPLITZ;
814374ad291SJian Shen 				break;
815374ad291SJian Shen 			case ETH_RSS_HASH_XOR:
816374ad291SJian Shen 				rss_cfg->hash_algo =
817374ad291SJian Shen 					HCLGEVF_RSS_HASH_ALGO_SIMPLE;
818374ad291SJian Shen 				break;
819374ad291SJian Shen 			case ETH_RSS_HASH_NO_CHANGE:
820374ad291SJian Shen 				break;
821374ad291SJian Shen 			default:
822374ad291SJian Shen 				return -EINVAL;
823374ad291SJian Shen 			}
824374ad291SJian Shen 
825374ad291SJian Shen 			ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
826374ad291SJian Shen 						       key);
827374ad291SJian Shen 			if (ret)
828374ad291SJian Shen 				return ret;
829374ad291SJian Shen 
830374ad291SJian Shen 			/* Update the shadow RSS key with user specified qids */
831374ad291SJian Shen 			memcpy(rss_cfg->rss_hash_key, key,
832374ad291SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
833374ad291SJian Shen 		}
834374ad291SJian Shen 	}
835e2cb1decSSalil Mehta 
836e2cb1decSSalil Mehta 	/* update the shadow RSS table with user specified qids */
837e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
838e2cb1decSSalil Mehta 		rss_cfg->rss_indirection_tbl[i] = indir[i];
839e2cb1decSSalil Mehta 
840e2cb1decSSalil Mehta 	/* update the hardware */
841e2cb1decSSalil Mehta 	return hclgevf_set_rss_indir_table(hdev);
842e2cb1decSSalil Mehta }
843e2cb1decSSalil Mehta 
844d97b3072SJian Shen static u8 hclgevf_get_rss_hash_bits(struct ethtool_rxnfc *nfc)
845d97b3072SJian Shen {
846d97b3072SJian Shen 	u8 hash_sets = nfc->data & RXH_L4_B_0_1 ? HCLGEVF_S_PORT_BIT : 0;
847d97b3072SJian Shen 
848d97b3072SJian Shen 	if (nfc->data & RXH_L4_B_2_3)
849d97b3072SJian Shen 		hash_sets |= HCLGEVF_D_PORT_BIT;
850d97b3072SJian Shen 	else
851d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_D_PORT_BIT;
852d97b3072SJian Shen 
853d97b3072SJian Shen 	if (nfc->data & RXH_IP_SRC)
854d97b3072SJian Shen 		hash_sets |= HCLGEVF_S_IP_BIT;
855d97b3072SJian Shen 	else
856d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_S_IP_BIT;
857d97b3072SJian Shen 
858d97b3072SJian Shen 	if (nfc->data & RXH_IP_DST)
859d97b3072SJian Shen 		hash_sets |= HCLGEVF_D_IP_BIT;
860d97b3072SJian Shen 	else
861d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_D_IP_BIT;
862d97b3072SJian Shen 
863d97b3072SJian Shen 	if (nfc->flow_type == SCTP_V4_FLOW || nfc->flow_type == SCTP_V6_FLOW)
864d97b3072SJian Shen 		hash_sets |= HCLGEVF_V_TAG_BIT;
865d97b3072SJian Shen 
866d97b3072SJian Shen 	return hash_sets;
867d97b3072SJian Shen }
868d97b3072SJian Shen 
869d97b3072SJian Shen static int hclgevf_set_rss_tuple(struct hnae3_handle *handle,
870d97b3072SJian Shen 				 struct ethtool_rxnfc *nfc)
871d97b3072SJian Shen {
872d97b3072SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
873d97b3072SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
874d97b3072SJian Shen 	struct hclgevf_rss_input_tuple_cmd *req;
875d97b3072SJian Shen 	struct hclgevf_desc desc;
876d97b3072SJian Shen 	u8 tuple_sets;
877d97b3072SJian Shen 	int ret;
878d97b3072SJian Shen 
879295ba232SGuangbin Huang 	if (hdev->ae_dev->dev_version < HNAE3_DEVICE_VERSION_V2)
880d97b3072SJian Shen 		return -EOPNOTSUPP;
881d97b3072SJian Shen 
882d97b3072SJian Shen 	if (nfc->data &
883d97b3072SJian Shen 	    ~(RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 | RXH_L4_B_2_3))
884d97b3072SJian Shen 		return -EINVAL;
885d97b3072SJian Shen 
886d97b3072SJian Shen 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
887d97b3072SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
888d97b3072SJian Shen 
889d97b3072SJian Shen 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
890d97b3072SJian Shen 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
891d97b3072SJian Shen 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
892d97b3072SJian Shen 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
893d97b3072SJian Shen 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
894d97b3072SJian Shen 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
895d97b3072SJian Shen 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
896d97b3072SJian Shen 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
897d97b3072SJian Shen 
898d97b3072SJian Shen 	tuple_sets = hclgevf_get_rss_hash_bits(nfc);
899d97b3072SJian Shen 	switch (nfc->flow_type) {
900d97b3072SJian Shen 	case TCP_V4_FLOW:
901d97b3072SJian Shen 		req->ipv4_tcp_en = tuple_sets;
902d97b3072SJian Shen 		break;
903d97b3072SJian Shen 	case TCP_V6_FLOW:
904d97b3072SJian Shen 		req->ipv6_tcp_en = tuple_sets;
905d97b3072SJian Shen 		break;
906d97b3072SJian Shen 	case UDP_V4_FLOW:
907d97b3072SJian Shen 		req->ipv4_udp_en = tuple_sets;
908d97b3072SJian Shen 		break;
909d97b3072SJian Shen 	case UDP_V6_FLOW:
910d97b3072SJian Shen 		req->ipv6_udp_en = tuple_sets;
911d97b3072SJian Shen 		break;
912d97b3072SJian Shen 	case SCTP_V4_FLOW:
913d97b3072SJian Shen 		req->ipv4_sctp_en = tuple_sets;
914d97b3072SJian Shen 		break;
915d97b3072SJian Shen 	case SCTP_V6_FLOW:
916d97b3072SJian Shen 		if ((nfc->data & RXH_L4_B_0_1) ||
917d97b3072SJian Shen 		    (nfc->data & RXH_L4_B_2_3))
918d97b3072SJian Shen 			return -EINVAL;
919d97b3072SJian Shen 
920d97b3072SJian Shen 		req->ipv6_sctp_en = tuple_sets;
921d97b3072SJian Shen 		break;
922d97b3072SJian Shen 	case IPV4_FLOW:
923d97b3072SJian Shen 		req->ipv4_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
924d97b3072SJian Shen 		break;
925d97b3072SJian Shen 	case IPV6_FLOW:
926d97b3072SJian Shen 		req->ipv6_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
927d97b3072SJian Shen 		break;
928d97b3072SJian Shen 	default:
929d97b3072SJian Shen 		return -EINVAL;
930d97b3072SJian Shen 	}
931d97b3072SJian Shen 
932d97b3072SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
933d97b3072SJian Shen 	if (ret) {
934d97b3072SJian Shen 		dev_err(&hdev->pdev->dev,
935d97b3072SJian Shen 			"Set rss tuple fail, status = %d\n", ret);
936d97b3072SJian Shen 		return ret;
937d97b3072SJian Shen 	}
938d97b3072SJian Shen 
939d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_tcp_en = req->ipv4_tcp_en;
940d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_udp_en = req->ipv4_udp_en;
941d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_sctp_en = req->ipv4_sctp_en;
942d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_fragment_en = req->ipv4_fragment_en;
943d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_tcp_en = req->ipv6_tcp_en;
944d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_udp_en = req->ipv6_udp_en;
945d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_sctp_en = req->ipv6_sctp_en;
946d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_fragment_en = req->ipv6_fragment_en;
947d97b3072SJian Shen 	return 0;
948d97b3072SJian Shen }
949d97b3072SJian Shen 
950d97b3072SJian Shen static int hclgevf_get_rss_tuple(struct hnae3_handle *handle,
951d97b3072SJian Shen 				 struct ethtool_rxnfc *nfc)
952d97b3072SJian Shen {
953d97b3072SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
954d97b3072SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
955d97b3072SJian Shen 	u8 tuple_sets;
956d97b3072SJian Shen 
957295ba232SGuangbin Huang 	if (hdev->ae_dev->dev_version < HNAE3_DEVICE_VERSION_V2)
958d97b3072SJian Shen 		return -EOPNOTSUPP;
959d97b3072SJian Shen 
960d97b3072SJian Shen 	nfc->data = 0;
961d97b3072SJian Shen 
962d97b3072SJian Shen 	switch (nfc->flow_type) {
963d97b3072SJian Shen 	case TCP_V4_FLOW:
964d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
965d97b3072SJian Shen 		break;
966d97b3072SJian Shen 	case UDP_V4_FLOW:
967d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_udp_en;
968d97b3072SJian Shen 		break;
969d97b3072SJian Shen 	case TCP_V6_FLOW:
970d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
971d97b3072SJian Shen 		break;
972d97b3072SJian Shen 	case UDP_V6_FLOW:
973d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_udp_en;
974d97b3072SJian Shen 		break;
975d97b3072SJian Shen 	case SCTP_V4_FLOW:
976d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
977d97b3072SJian Shen 		break;
978d97b3072SJian Shen 	case SCTP_V6_FLOW:
979d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
980d97b3072SJian Shen 		break;
981d97b3072SJian Shen 	case IPV4_FLOW:
982d97b3072SJian Shen 	case IPV6_FLOW:
983d97b3072SJian Shen 		tuple_sets = HCLGEVF_S_IP_BIT | HCLGEVF_D_IP_BIT;
984d97b3072SJian Shen 		break;
985d97b3072SJian Shen 	default:
986d97b3072SJian Shen 		return -EINVAL;
987d97b3072SJian Shen 	}
988d97b3072SJian Shen 
989d97b3072SJian Shen 	if (!tuple_sets)
990d97b3072SJian Shen 		return 0;
991d97b3072SJian Shen 
992d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_D_PORT_BIT)
993d97b3072SJian Shen 		nfc->data |= RXH_L4_B_2_3;
994d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_S_PORT_BIT)
995d97b3072SJian Shen 		nfc->data |= RXH_L4_B_0_1;
996d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_D_IP_BIT)
997d97b3072SJian Shen 		nfc->data |= RXH_IP_DST;
998d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_S_IP_BIT)
999d97b3072SJian Shen 		nfc->data |= RXH_IP_SRC;
1000d97b3072SJian Shen 
1001d97b3072SJian Shen 	return 0;
1002d97b3072SJian Shen }
1003d97b3072SJian Shen 
1004d97b3072SJian Shen static int hclgevf_set_rss_input_tuple(struct hclgevf_dev *hdev,
1005d97b3072SJian Shen 				       struct hclgevf_rss_cfg *rss_cfg)
1006d97b3072SJian Shen {
1007d97b3072SJian Shen 	struct hclgevf_rss_input_tuple_cmd *req;
1008d97b3072SJian Shen 	struct hclgevf_desc desc;
1009d97b3072SJian Shen 	int ret;
1010d97b3072SJian Shen 
1011d97b3072SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
1012d97b3072SJian Shen 
1013d97b3072SJian Shen 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
1014d97b3072SJian Shen 
1015d97b3072SJian Shen 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
1016d97b3072SJian Shen 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
1017d97b3072SJian Shen 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
1018d97b3072SJian Shen 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
1019d97b3072SJian Shen 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
1020d97b3072SJian Shen 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
1021d97b3072SJian Shen 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
1022d97b3072SJian Shen 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
1023d97b3072SJian Shen 
1024d97b3072SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
1025d97b3072SJian Shen 	if (ret)
1026d97b3072SJian Shen 		dev_err(&hdev->pdev->dev,
1027d97b3072SJian Shen 			"Configure rss input fail, status = %d\n", ret);
1028d97b3072SJian Shen 	return ret;
1029d97b3072SJian Shen }
1030d97b3072SJian Shen 
1031e2cb1decSSalil Mehta static int hclgevf_get_tc_size(struct hnae3_handle *handle)
1032e2cb1decSSalil Mehta {
1033e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1034e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
1035e2cb1decSSalil Mehta 
1036e2cb1decSSalil Mehta 	return rss_cfg->rss_size;
1037e2cb1decSSalil Mehta }
1038e2cb1decSSalil Mehta 
1039e2cb1decSSalil Mehta static int hclgevf_bind_ring_to_vector(struct hnae3_handle *handle, bool en,
1040b204bc74SPeng Li 				       int vector_id,
1041e2cb1decSSalil Mehta 				       struct hnae3_ring_chain_node *ring_chain)
1042e2cb1decSSalil Mehta {
1043e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1044d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1045e2cb1decSSalil Mehta 	struct hnae3_ring_chain_node *node;
1046e2cb1decSSalil Mehta 	int status;
1047d3410018SYufeng Mo 	int i = 0;
1048e2cb1decSSalil Mehta 
1049d3410018SYufeng Mo 	memset(&send_msg, 0, sizeof(send_msg));
1050d3410018SYufeng Mo 	send_msg.code = en ? HCLGE_MBX_MAP_RING_TO_VECTOR :
1051c09ba484SPeng Li 		HCLGE_MBX_UNMAP_RING_TO_VECTOR;
1052d3410018SYufeng Mo 	send_msg.vector_id = vector_id;
1053e2cb1decSSalil Mehta 
1054e2cb1decSSalil Mehta 	for (node = ring_chain; node; node = node->next) {
1055d3410018SYufeng Mo 		send_msg.param[i].ring_type =
1056e4e87715SPeng Li 				hnae3_get_bit(node->flag, HNAE3_RING_TYPE_B);
1057d3410018SYufeng Mo 
1058d3410018SYufeng Mo 		send_msg.param[i].tqp_index = node->tqp_index;
1059d3410018SYufeng Mo 		send_msg.param[i].int_gl_index =
1060d3410018SYufeng Mo 					hnae3_get_field(node->int_gl_idx,
106179eee410SFuyun Liang 							HNAE3_RING_GL_IDX_M,
106279eee410SFuyun Liang 							HNAE3_RING_GL_IDX_S);
106379eee410SFuyun Liang 
10645d02a58dSYunsheng Lin 		i++;
1065d3410018SYufeng Mo 		if (i == HCLGE_MBX_MAX_RING_CHAIN_PARAM_NUM || !node->next) {
1066d3410018SYufeng Mo 			send_msg.ring_num = i;
1067e2cb1decSSalil Mehta 
1068d3410018SYufeng Mo 			status = hclgevf_send_mbx_msg(hdev, &send_msg, false,
1069d3410018SYufeng Mo 						      NULL, 0);
1070e2cb1decSSalil Mehta 			if (status) {
1071e2cb1decSSalil Mehta 				dev_err(&hdev->pdev->dev,
1072e2cb1decSSalil Mehta 					"Map TQP fail, status is %d.\n",
1073e2cb1decSSalil Mehta 					status);
1074e2cb1decSSalil Mehta 				return status;
1075e2cb1decSSalil Mehta 			}
1076e2cb1decSSalil Mehta 			i = 0;
1077e2cb1decSSalil Mehta 		}
1078e2cb1decSSalil Mehta 	}
1079e2cb1decSSalil Mehta 
1080e2cb1decSSalil Mehta 	return 0;
1081e2cb1decSSalil Mehta }
1082e2cb1decSSalil Mehta 
1083e2cb1decSSalil Mehta static int hclgevf_map_ring_to_vector(struct hnae3_handle *handle, int vector,
1084e2cb1decSSalil Mehta 				      struct hnae3_ring_chain_node *ring_chain)
1085e2cb1decSSalil Mehta {
1086b204bc74SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1087b204bc74SPeng Li 	int vector_id;
1088b204bc74SPeng Li 
1089b204bc74SPeng Li 	vector_id = hclgevf_get_vector_index(hdev, vector);
1090b204bc74SPeng Li 	if (vector_id < 0) {
1091b204bc74SPeng Li 		dev_err(&handle->pdev->dev,
1092b204bc74SPeng Li 			"Get vector index fail. ret =%d\n", vector_id);
1093b204bc74SPeng Li 		return vector_id;
1094b204bc74SPeng Li 	}
1095b204bc74SPeng Li 
1096b204bc74SPeng Li 	return hclgevf_bind_ring_to_vector(handle, true, vector_id, ring_chain);
1097e2cb1decSSalil Mehta }
1098e2cb1decSSalil Mehta 
1099e2cb1decSSalil Mehta static int hclgevf_unmap_ring_from_vector(
1100e2cb1decSSalil Mehta 				struct hnae3_handle *handle,
1101e2cb1decSSalil Mehta 				int vector,
1102e2cb1decSSalil Mehta 				struct hnae3_ring_chain_node *ring_chain)
1103e2cb1decSSalil Mehta {
1104e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1105e2cb1decSSalil Mehta 	int ret, vector_id;
1106e2cb1decSSalil Mehta 
1107dea846e8SHuazhong Tan 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state))
1108dea846e8SHuazhong Tan 		return 0;
1109dea846e8SHuazhong Tan 
1110e2cb1decSSalil Mehta 	vector_id = hclgevf_get_vector_index(hdev, vector);
1111e2cb1decSSalil Mehta 	if (vector_id < 0) {
1112e2cb1decSSalil Mehta 		dev_err(&handle->pdev->dev,
1113e2cb1decSSalil Mehta 			"Get vector index fail. ret =%d\n", vector_id);
1114e2cb1decSSalil Mehta 		return vector_id;
1115e2cb1decSSalil Mehta 	}
1116e2cb1decSSalil Mehta 
1117b204bc74SPeng Li 	ret = hclgevf_bind_ring_to_vector(handle, false, vector_id, ring_chain);
11180d3e6631SYunsheng Lin 	if (ret)
1119e2cb1decSSalil Mehta 		dev_err(&handle->pdev->dev,
1120e2cb1decSSalil Mehta 			"Unmap ring from vector fail. vector=%d, ret =%d\n",
1121e2cb1decSSalil Mehta 			vector_id,
1122e2cb1decSSalil Mehta 			ret);
11230d3e6631SYunsheng Lin 
1124e2cb1decSSalil Mehta 	return ret;
1125e2cb1decSSalil Mehta }
1126e2cb1decSSalil Mehta 
11270d3e6631SYunsheng Lin static int hclgevf_put_vector(struct hnae3_handle *handle, int vector)
11280d3e6631SYunsheng Lin {
11290d3e6631SYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
113003718db9SYunsheng Lin 	int vector_id;
11310d3e6631SYunsheng Lin 
113203718db9SYunsheng Lin 	vector_id = hclgevf_get_vector_index(hdev, vector);
113303718db9SYunsheng Lin 	if (vector_id < 0) {
113403718db9SYunsheng Lin 		dev_err(&handle->pdev->dev,
113503718db9SYunsheng Lin 			"hclgevf_put_vector get vector index fail. ret =%d\n",
113603718db9SYunsheng Lin 			vector_id);
113703718db9SYunsheng Lin 		return vector_id;
113803718db9SYunsheng Lin 	}
113903718db9SYunsheng Lin 
114003718db9SYunsheng Lin 	hclgevf_free_vector(hdev, vector_id);
1141e2cb1decSSalil Mehta 
1142e2cb1decSSalil Mehta 	return 0;
1143e2cb1decSSalil Mehta }
1144e2cb1decSSalil Mehta 
11453b75c3dfSPeng Li static int hclgevf_cmd_set_promisc_mode(struct hclgevf_dev *hdev,
1146e196ec75SJian Shen 					bool en_uc_pmc, bool en_mc_pmc,
1147f01f5559SJian Shen 					bool en_bc_pmc)
1148e2cb1decSSalil Mehta {
1149d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1150f01f5559SJian Shen 	int ret;
1151e2cb1decSSalil Mehta 
1152d3410018SYufeng Mo 	memset(&send_msg, 0, sizeof(send_msg));
1153d3410018SYufeng Mo 	send_msg.code = HCLGE_MBX_SET_PROMISC_MODE;
1154d3410018SYufeng Mo 	send_msg.en_bc = en_bc_pmc ? 1 : 0;
1155d3410018SYufeng Mo 	send_msg.en_uc = en_uc_pmc ? 1 : 0;
1156d3410018SYufeng Mo 	send_msg.en_mc = en_mc_pmc ? 1 : 0;
1157e2cb1decSSalil Mehta 
1158d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
1159f01f5559SJian Shen 	if (ret)
1160e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
1161f01f5559SJian Shen 			"Set promisc mode fail, status is %d.\n", ret);
1162e2cb1decSSalil Mehta 
1163f01f5559SJian Shen 	return ret;
1164e2cb1decSSalil Mehta }
1165e2cb1decSSalil Mehta 
1166e196ec75SJian Shen static int hclgevf_set_promisc_mode(struct hnae3_handle *handle, bool en_uc_pmc,
1167e196ec75SJian Shen 				    bool en_mc_pmc)
1168e2cb1decSSalil Mehta {
1169e196ec75SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1170e196ec75SJian Shen 	bool en_bc_pmc;
1171e196ec75SJian Shen 
1172295ba232SGuangbin Huang 	en_bc_pmc = hdev->ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2;
1173e196ec75SJian Shen 
1174e196ec75SJian Shen 	return hclgevf_cmd_set_promisc_mode(hdev, en_uc_pmc, en_mc_pmc,
1175e196ec75SJian Shen 					    en_bc_pmc);
1176e2cb1decSSalil Mehta }
1177e2cb1decSSalil Mehta 
1178c631c696SJian Shen static void hclgevf_request_update_promisc_mode(struct hnae3_handle *handle)
1179c631c696SJian Shen {
1180c631c696SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1181c631c696SJian Shen 
1182c631c696SJian Shen 	set_bit(HCLGEVF_STATE_PROMISC_CHANGED, &hdev->state);
1183c631c696SJian Shen }
1184c631c696SJian Shen 
1185c631c696SJian Shen static void hclgevf_sync_promisc_mode(struct hclgevf_dev *hdev)
1186c631c696SJian Shen {
1187c631c696SJian Shen 	struct hnae3_handle *handle = &hdev->nic;
1188c631c696SJian Shen 	bool en_uc_pmc = handle->netdev_flags & HNAE3_UPE;
1189c631c696SJian Shen 	bool en_mc_pmc = handle->netdev_flags & HNAE3_MPE;
1190c631c696SJian Shen 	int ret;
1191c631c696SJian Shen 
1192c631c696SJian Shen 	if (test_bit(HCLGEVF_STATE_PROMISC_CHANGED, &hdev->state)) {
1193c631c696SJian Shen 		ret = hclgevf_set_promisc_mode(handle, en_uc_pmc, en_mc_pmc);
1194c631c696SJian Shen 		if (!ret)
1195c631c696SJian Shen 			clear_bit(HCLGEVF_STATE_PROMISC_CHANGED, &hdev->state);
1196c631c696SJian Shen 	}
1197c631c696SJian Shen }
1198c631c696SJian Shen 
1199ebaf1908SWeihang Li static int hclgevf_tqp_enable(struct hclgevf_dev *hdev, unsigned int tqp_id,
1200e2cb1decSSalil Mehta 			      int stream_id, bool enable)
1201e2cb1decSSalil Mehta {
1202e2cb1decSSalil Mehta 	struct hclgevf_cfg_com_tqp_queue_cmd *req;
1203e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
1204e2cb1decSSalil Mehta 	int status;
1205e2cb1decSSalil Mehta 
1206e2cb1decSSalil Mehta 	req = (struct hclgevf_cfg_com_tqp_queue_cmd *)desc.data;
1207e2cb1decSSalil Mehta 
1208e2cb1decSSalil Mehta 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_CFG_COM_TQP_QUEUE,
1209e2cb1decSSalil Mehta 				     false);
1210e2cb1decSSalil Mehta 	req->tqp_id = cpu_to_le16(tqp_id & HCLGEVF_RING_ID_MASK);
1211e2cb1decSSalil Mehta 	req->stream_id = cpu_to_le16(stream_id);
1212ebaf1908SWeihang Li 	if (enable)
1213ebaf1908SWeihang Li 		req->enable |= 1U << HCLGEVF_TQP_ENABLE_B;
1214e2cb1decSSalil Mehta 
1215e2cb1decSSalil Mehta 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
1216e2cb1decSSalil Mehta 	if (status)
1217e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
1218e2cb1decSSalil Mehta 			"TQP enable fail, status =%d.\n", status);
1219e2cb1decSSalil Mehta 
1220e2cb1decSSalil Mehta 	return status;
1221e2cb1decSSalil Mehta }
1222e2cb1decSSalil Mehta 
1223e2cb1decSSalil Mehta static void hclgevf_reset_tqp_stats(struct hnae3_handle *handle)
1224e2cb1decSSalil Mehta {
1225b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
1226e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
1227e2cb1decSSalil Mehta 	int i;
1228e2cb1decSSalil Mehta 
1229b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
1230b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
1231e2cb1decSSalil Mehta 		memset(&tqp->tqp_stats, 0, sizeof(tqp->tqp_stats));
1232e2cb1decSSalil Mehta 	}
1233e2cb1decSSalil Mehta }
1234e2cb1decSSalil Mehta 
12358e6de441SHuazhong Tan static int hclgevf_get_host_mac_addr(struct hclgevf_dev *hdev, u8 *p)
12368e6de441SHuazhong Tan {
1237d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
12388e6de441SHuazhong Tan 	u8 host_mac[ETH_ALEN];
12398e6de441SHuazhong Tan 	int status;
12408e6de441SHuazhong Tan 
1241d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_GET_MAC_ADDR, 0);
1242d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, host_mac,
1243d3410018SYufeng Mo 				      ETH_ALEN);
12448e6de441SHuazhong Tan 	if (status) {
12458e6de441SHuazhong Tan 		dev_err(&hdev->pdev->dev,
12468e6de441SHuazhong Tan 			"fail to get VF MAC from host %d", status);
12478e6de441SHuazhong Tan 		return status;
12488e6de441SHuazhong Tan 	}
12498e6de441SHuazhong Tan 
12508e6de441SHuazhong Tan 	ether_addr_copy(p, host_mac);
12518e6de441SHuazhong Tan 
12528e6de441SHuazhong Tan 	return 0;
12538e6de441SHuazhong Tan }
12548e6de441SHuazhong Tan 
1255e2cb1decSSalil Mehta static void hclgevf_get_mac_addr(struct hnae3_handle *handle, u8 *p)
1256e2cb1decSSalil Mehta {
1257e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
12588e6de441SHuazhong Tan 	u8 host_mac_addr[ETH_ALEN];
1259e2cb1decSSalil Mehta 
12608e6de441SHuazhong Tan 	if (hclgevf_get_host_mac_addr(hdev, host_mac_addr))
12618e6de441SHuazhong Tan 		return;
12628e6de441SHuazhong Tan 
12638e6de441SHuazhong Tan 	hdev->has_pf_mac = !is_zero_ether_addr(host_mac_addr);
12648e6de441SHuazhong Tan 	if (hdev->has_pf_mac)
12658e6de441SHuazhong Tan 		ether_addr_copy(p, host_mac_addr);
12668e6de441SHuazhong Tan 	else
1267e2cb1decSSalil Mehta 		ether_addr_copy(p, hdev->hw.mac.mac_addr);
1268e2cb1decSSalil Mehta }
1269e2cb1decSSalil Mehta 
127059098055SFuyun Liang static int hclgevf_set_mac_addr(struct hnae3_handle *handle, void *p,
127159098055SFuyun Liang 				bool is_first)
1272e2cb1decSSalil Mehta {
1273e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1274e2cb1decSSalil Mehta 	u8 *old_mac_addr = (u8 *)hdev->hw.mac.mac_addr;
1275d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1276e2cb1decSSalil Mehta 	u8 *new_mac_addr = (u8 *)p;
1277e2cb1decSSalil Mehta 	int status;
1278e2cb1decSSalil Mehta 
1279d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_UNICAST, 0);
1280ee4bcd3bSJian Shen 	send_msg.subcode = HCLGE_MBX_MAC_VLAN_UC_MODIFY;
1281d3410018SYufeng Mo 	ether_addr_copy(send_msg.data, new_mac_addr);
1282ee4bcd3bSJian Shen 	if (is_first && !hdev->has_pf_mac)
1283ee4bcd3bSJian Shen 		eth_zero_addr(&send_msg.data[ETH_ALEN]);
1284ee4bcd3bSJian Shen 	else
1285d3410018SYufeng Mo 		ether_addr_copy(&send_msg.data[ETH_ALEN], old_mac_addr);
1286d3410018SYufeng Mo 	status = hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1287e2cb1decSSalil Mehta 	if (!status)
1288e2cb1decSSalil Mehta 		ether_addr_copy(hdev->hw.mac.mac_addr, new_mac_addr);
1289e2cb1decSSalil Mehta 
1290e2cb1decSSalil Mehta 	return status;
1291e2cb1decSSalil Mehta }
1292e2cb1decSSalil Mehta 
1293ee4bcd3bSJian Shen static struct hclgevf_mac_addr_node *
1294ee4bcd3bSJian Shen hclgevf_find_mac_node(struct list_head *list, const u8 *mac_addr)
1295ee4bcd3bSJian Shen {
1296ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp;
1297ee4bcd3bSJian Shen 
1298ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node)
1299ee4bcd3bSJian Shen 		if (ether_addr_equal(mac_addr, mac_node->mac_addr))
1300ee4bcd3bSJian Shen 			return mac_node;
1301ee4bcd3bSJian Shen 
1302ee4bcd3bSJian Shen 	return NULL;
1303ee4bcd3bSJian Shen }
1304ee4bcd3bSJian Shen 
1305ee4bcd3bSJian Shen static void hclgevf_update_mac_node(struct hclgevf_mac_addr_node *mac_node,
1306ee4bcd3bSJian Shen 				    enum HCLGEVF_MAC_NODE_STATE state)
1307ee4bcd3bSJian Shen {
1308ee4bcd3bSJian Shen 	switch (state) {
1309ee4bcd3bSJian Shen 	/* from set_rx_mode or tmp_add_list */
1310ee4bcd3bSJian Shen 	case HCLGEVF_MAC_TO_ADD:
1311ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_DEL)
1312ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_ACTIVE;
1313ee4bcd3bSJian Shen 		break;
1314ee4bcd3bSJian Shen 	/* only from set_rx_mode */
1315ee4bcd3bSJian Shen 	case HCLGEVF_MAC_TO_DEL:
1316ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD) {
1317ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1318ee4bcd3bSJian Shen 			kfree(mac_node);
1319ee4bcd3bSJian Shen 		} else {
1320ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_TO_DEL;
1321ee4bcd3bSJian Shen 		}
1322ee4bcd3bSJian Shen 		break;
1323ee4bcd3bSJian Shen 	/* only from tmp_add_list, the mac_node->state won't be
1324ee4bcd3bSJian Shen 	 * HCLGEVF_MAC_ACTIVE
1325ee4bcd3bSJian Shen 	 */
1326ee4bcd3bSJian Shen 	case HCLGEVF_MAC_ACTIVE:
1327ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD)
1328ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_ACTIVE;
1329ee4bcd3bSJian Shen 		break;
1330ee4bcd3bSJian Shen 	}
1331ee4bcd3bSJian Shen }
1332ee4bcd3bSJian Shen 
1333ee4bcd3bSJian Shen static int hclgevf_update_mac_list(struct hnae3_handle *handle,
1334ee4bcd3bSJian Shen 				   enum HCLGEVF_MAC_NODE_STATE state,
1335ee4bcd3bSJian Shen 				   enum HCLGEVF_MAC_ADDR_TYPE mac_type,
1336e2cb1decSSalil Mehta 				   const unsigned char *addr)
1337e2cb1decSSalil Mehta {
1338e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1339ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node;
1340ee4bcd3bSJian Shen 	struct list_head *list;
1341e2cb1decSSalil Mehta 
1342ee4bcd3bSJian Shen 	list = (mac_type == HCLGEVF_MAC_ADDR_UC) ?
1343ee4bcd3bSJian Shen 	       &hdev->mac_table.uc_mac_list : &hdev->mac_table.mc_mac_list;
1344ee4bcd3bSJian Shen 
1345ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1346ee4bcd3bSJian Shen 
1347ee4bcd3bSJian Shen 	/* if the mac addr is already in the mac list, no need to add a new
1348ee4bcd3bSJian Shen 	 * one into it, just check the mac addr state, convert it to a new
1349ee4bcd3bSJian Shen 	 * new state, or just remove it, or do nothing.
1350ee4bcd3bSJian Shen 	 */
1351ee4bcd3bSJian Shen 	mac_node = hclgevf_find_mac_node(list, addr);
1352ee4bcd3bSJian Shen 	if (mac_node) {
1353ee4bcd3bSJian Shen 		hclgevf_update_mac_node(mac_node, state);
1354ee4bcd3bSJian Shen 		spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1355ee4bcd3bSJian Shen 		return 0;
1356ee4bcd3bSJian Shen 	}
1357ee4bcd3bSJian Shen 	/* if this address is never added, unnecessary to delete */
1358ee4bcd3bSJian Shen 	if (state == HCLGEVF_MAC_TO_DEL) {
1359ee4bcd3bSJian Shen 		spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1360ee4bcd3bSJian Shen 		return -ENOENT;
1361ee4bcd3bSJian Shen 	}
1362ee4bcd3bSJian Shen 
1363ee4bcd3bSJian Shen 	mac_node = kzalloc(sizeof(*mac_node), GFP_ATOMIC);
1364ee4bcd3bSJian Shen 	if (!mac_node) {
1365ee4bcd3bSJian Shen 		spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1366ee4bcd3bSJian Shen 		return -ENOMEM;
1367ee4bcd3bSJian Shen 	}
1368ee4bcd3bSJian Shen 
1369ee4bcd3bSJian Shen 	mac_node->state = state;
1370ee4bcd3bSJian Shen 	ether_addr_copy(mac_node->mac_addr, addr);
1371ee4bcd3bSJian Shen 	list_add_tail(&mac_node->node, list);
1372ee4bcd3bSJian Shen 
1373ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1374ee4bcd3bSJian Shen 	return 0;
1375ee4bcd3bSJian Shen }
1376ee4bcd3bSJian Shen 
1377ee4bcd3bSJian Shen static int hclgevf_add_uc_addr(struct hnae3_handle *handle,
1378ee4bcd3bSJian Shen 			       const unsigned char *addr)
1379ee4bcd3bSJian Shen {
1380ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_ADD,
1381ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_UC, addr);
1382e2cb1decSSalil Mehta }
1383e2cb1decSSalil Mehta 
1384e2cb1decSSalil Mehta static int hclgevf_rm_uc_addr(struct hnae3_handle *handle,
1385e2cb1decSSalil Mehta 			      const unsigned char *addr)
1386e2cb1decSSalil Mehta {
1387ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_DEL,
1388ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_UC, addr);
1389e2cb1decSSalil Mehta }
1390e2cb1decSSalil Mehta 
1391e2cb1decSSalil Mehta static int hclgevf_add_mc_addr(struct hnae3_handle *handle,
1392e2cb1decSSalil Mehta 			       const unsigned char *addr)
1393e2cb1decSSalil Mehta {
1394ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_ADD,
1395ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_MC, addr);
1396e2cb1decSSalil Mehta }
1397e2cb1decSSalil Mehta 
1398e2cb1decSSalil Mehta static int hclgevf_rm_mc_addr(struct hnae3_handle *handle,
1399e2cb1decSSalil Mehta 			      const unsigned char *addr)
1400e2cb1decSSalil Mehta {
1401ee4bcd3bSJian Shen 	return hclgevf_update_mac_list(handle, HCLGEVF_MAC_TO_DEL,
1402ee4bcd3bSJian Shen 				       HCLGEVF_MAC_ADDR_MC, addr);
1403ee4bcd3bSJian Shen }
1404e2cb1decSSalil Mehta 
1405ee4bcd3bSJian Shen static int hclgevf_add_del_mac_addr(struct hclgevf_dev *hdev,
1406ee4bcd3bSJian Shen 				    struct hclgevf_mac_addr_node *mac_node,
1407ee4bcd3bSJian Shen 				    enum HCLGEVF_MAC_ADDR_TYPE mac_type)
1408ee4bcd3bSJian Shen {
1409ee4bcd3bSJian Shen 	struct hclge_vf_to_pf_msg send_msg;
1410ee4bcd3bSJian Shen 	u8 code, subcode;
1411ee4bcd3bSJian Shen 
1412ee4bcd3bSJian Shen 	if (mac_type == HCLGEVF_MAC_ADDR_UC) {
1413ee4bcd3bSJian Shen 		code = HCLGE_MBX_SET_UNICAST;
1414ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD)
1415ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_UC_ADD;
1416ee4bcd3bSJian Shen 		else
1417ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_UC_REMOVE;
1418ee4bcd3bSJian Shen 	} else {
1419ee4bcd3bSJian Shen 		code = HCLGE_MBX_SET_MULTICAST;
1420ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD)
1421ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_MC_ADD;
1422ee4bcd3bSJian Shen 		else
1423ee4bcd3bSJian Shen 			subcode = HCLGE_MBX_MAC_VLAN_MC_REMOVE;
1424ee4bcd3bSJian Shen 	}
1425ee4bcd3bSJian Shen 
1426ee4bcd3bSJian Shen 	hclgevf_build_send_msg(&send_msg, code, subcode);
1427ee4bcd3bSJian Shen 	ether_addr_copy(send_msg.data, mac_node->mac_addr);
1428d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
1429e2cb1decSSalil Mehta }
1430e2cb1decSSalil Mehta 
1431ee4bcd3bSJian Shen static void hclgevf_config_mac_list(struct hclgevf_dev *hdev,
1432ee4bcd3bSJian Shen 				    struct list_head *list,
1433ee4bcd3bSJian Shen 				    enum HCLGEVF_MAC_ADDR_TYPE mac_type)
1434ee4bcd3bSJian Shen {
1435ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp;
1436ee4bcd3bSJian Shen 	int ret;
1437ee4bcd3bSJian Shen 
1438ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node) {
1439ee4bcd3bSJian Shen 		ret = hclgevf_add_del_mac_addr(hdev, mac_node, mac_type);
1440ee4bcd3bSJian Shen 		if  (ret) {
1441ee4bcd3bSJian Shen 			dev_err(&hdev->pdev->dev,
1442ee4bcd3bSJian Shen 				"failed to configure mac %pM, state = %d, ret = %d\n",
1443ee4bcd3bSJian Shen 				mac_node->mac_addr, mac_node->state, ret);
1444ee4bcd3bSJian Shen 			return;
1445ee4bcd3bSJian Shen 		}
1446ee4bcd3bSJian Shen 		if (mac_node->state == HCLGEVF_MAC_TO_ADD) {
1447ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_ACTIVE;
1448ee4bcd3bSJian Shen 		} else {
1449ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1450ee4bcd3bSJian Shen 			kfree(mac_node);
1451ee4bcd3bSJian Shen 		}
1452ee4bcd3bSJian Shen 	}
1453ee4bcd3bSJian Shen }
1454ee4bcd3bSJian Shen 
1455ee4bcd3bSJian Shen static void hclgevf_sync_from_add_list(struct list_head *add_list,
1456ee4bcd3bSJian Shen 				       struct list_head *mac_list)
1457ee4bcd3bSJian Shen {
1458ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp, *new_node;
1459ee4bcd3bSJian Shen 
1460ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, add_list, node) {
1461ee4bcd3bSJian Shen 		/* if the mac address from tmp_add_list is not in the
1462ee4bcd3bSJian Shen 		 * uc/mc_mac_list, it means have received a TO_DEL request
1463ee4bcd3bSJian Shen 		 * during the time window of sending mac config request to PF
1464ee4bcd3bSJian Shen 		 * If mac_node state is ACTIVE, then change its state to TO_DEL,
1465ee4bcd3bSJian Shen 		 * then it will be removed at next time. If is TO_ADD, it means
1466ee4bcd3bSJian Shen 		 * send TO_ADD request failed, so just remove the mac node.
1467ee4bcd3bSJian Shen 		 */
1468ee4bcd3bSJian Shen 		new_node = hclgevf_find_mac_node(mac_list, mac_node->mac_addr);
1469ee4bcd3bSJian Shen 		if (new_node) {
1470ee4bcd3bSJian Shen 			hclgevf_update_mac_node(new_node, mac_node->state);
1471ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1472ee4bcd3bSJian Shen 			kfree(mac_node);
1473ee4bcd3bSJian Shen 		} else if (mac_node->state == HCLGEVF_MAC_ACTIVE) {
1474ee4bcd3bSJian Shen 			mac_node->state = HCLGEVF_MAC_TO_DEL;
1475ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1476ee4bcd3bSJian Shen 			list_add_tail(&mac_node->node, mac_list);
1477ee4bcd3bSJian Shen 		} else {
1478ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1479ee4bcd3bSJian Shen 			kfree(mac_node);
1480ee4bcd3bSJian Shen 		}
1481ee4bcd3bSJian Shen 	}
1482ee4bcd3bSJian Shen }
1483ee4bcd3bSJian Shen 
1484ee4bcd3bSJian Shen static void hclgevf_sync_from_del_list(struct list_head *del_list,
1485ee4bcd3bSJian Shen 				       struct list_head *mac_list)
1486ee4bcd3bSJian Shen {
1487ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp, *new_node;
1488ee4bcd3bSJian Shen 
1489ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, del_list, node) {
1490ee4bcd3bSJian Shen 		new_node = hclgevf_find_mac_node(mac_list, mac_node->mac_addr);
1491ee4bcd3bSJian Shen 		if (new_node) {
1492ee4bcd3bSJian Shen 			/* If the mac addr is exist in the mac list, it means
1493ee4bcd3bSJian Shen 			 * received a new request TO_ADD during the time window
1494ee4bcd3bSJian Shen 			 * of sending mac addr configurrequest to PF, so just
1495ee4bcd3bSJian Shen 			 * change the mac state to ACTIVE.
1496ee4bcd3bSJian Shen 			 */
1497ee4bcd3bSJian Shen 			new_node->state = HCLGEVF_MAC_ACTIVE;
1498ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1499ee4bcd3bSJian Shen 			kfree(mac_node);
1500ee4bcd3bSJian Shen 		} else {
1501ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1502ee4bcd3bSJian Shen 			list_add_tail(&mac_node->node, mac_list);
1503ee4bcd3bSJian Shen 		}
1504ee4bcd3bSJian Shen 	}
1505ee4bcd3bSJian Shen }
1506ee4bcd3bSJian Shen 
1507ee4bcd3bSJian Shen static void hclgevf_clear_list(struct list_head *list)
1508ee4bcd3bSJian Shen {
1509ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp;
1510ee4bcd3bSJian Shen 
1511ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node) {
1512ee4bcd3bSJian Shen 		list_del(&mac_node->node);
1513ee4bcd3bSJian Shen 		kfree(mac_node);
1514ee4bcd3bSJian Shen 	}
1515ee4bcd3bSJian Shen }
1516ee4bcd3bSJian Shen 
1517ee4bcd3bSJian Shen static void hclgevf_sync_mac_list(struct hclgevf_dev *hdev,
1518ee4bcd3bSJian Shen 				  enum HCLGEVF_MAC_ADDR_TYPE mac_type)
1519ee4bcd3bSJian Shen {
1520ee4bcd3bSJian Shen 	struct hclgevf_mac_addr_node *mac_node, *tmp, *new_node;
1521ee4bcd3bSJian Shen 	struct list_head tmp_add_list, tmp_del_list;
1522ee4bcd3bSJian Shen 	struct list_head *list;
1523ee4bcd3bSJian Shen 
1524ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&tmp_add_list);
1525ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&tmp_del_list);
1526ee4bcd3bSJian Shen 
1527ee4bcd3bSJian Shen 	/* move the mac addr to the tmp_add_list and tmp_del_list, then
1528ee4bcd3bSJian Shen 	 * we can add/delete these mac addr outside the spin lock
1529ee4bcd3bSJian Shen 	 */
1530ee4bcd3bSJian Shen 	list = (mac_type == HCLGEVF_MAC_ADDR_UC) ?
1531ee4bcd3bSJian Shen 		&hdev->mac_table.uc_mac_list : &hdev->mac_table.mc_mac_list;
1532ee4bcd3bSJian Shen 
1533ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1534ee4bcd3bSJian Shen 
1535ee4bcd3bSJian Shen 	list_for_each_entry_safe(mac_node, tmp, list, node) {
1536ee4bcd3bSJian Shen 		switch (mac_node->state) {
1537ee4bcd3bSJian Shen 		case HCLGEVF_MAC_TO_DEL:
1538ee4bcd3bSJian Shen 			list_del(&mac_node->node);
1539ee4bcd3bSJian Shen 			list_add_tail(&mac_node->node, &tmp_del_list);
1540ee4bcd3bSJian Shen 			break;
1541ee4bcd3bSJian Shen 		case HCLGEVF_MAC_TO_ADD:
1542ee4bcd3bSJian Shen 			new_node = kzalloc(sizeof(*new_node), GFP_ATOMIC);
1543ee4bcd3bSJian Shen 			if (!new_node)
1544ee4bcd3bSJian Shen 				goto stop_traverse;
1545ee4bcd3bSJian Shen 
1546ee4bcd3bSJian Shen 			ether_addr_copy(new_node->mac_addr, mac_node->mac_addr);
1547ee4bcd3bSJian Shen 			new_node->state = mac_node->state;
1548ee4bcd3bSJian Shen 			list_add_tail(&new_node->node, &tmp_add_list);
1549ee4bcd3bSJian Shen 			break;
1550ee4bcd3bSJian Shen 		default:
1551ee4bcd3bSJian Shen 			break;
1552ee4bcd3bSJian Shen 		}
1553ee4bcd3bSJian Shen 	}
1554ee4bcd3bSJian Shen 
1555ee4bcd3bSJian Shen stop_traverse:
1556ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1557ee4bcd3bSJian Shen 
1558ee4bcd3bSJian Shen 	/* delete first, in order to get max mac table space for adding */
1559ee4bcd3bSJian Shen 	hclgevf_config_mac_list(hdev, &tmp_del_list, mac_type);
1560ee4bcd3bSJian Shen 	hclgevf_config_mac_list(hdev, &tmp_add_list, mac_type);
1561ee4bcd3bSJian Shen 
1562ee4bcd3bSJian Shen 	/* if some mac addresses were added/deleted fail, move back to the
1563ee4bcd3bSJian Shen 	 * mac_list, and retry at next time.
1564ee4bcd3bSJian Shen 	 */
1565ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1566ee4bcd3bSJian Shen 
1567ee4bcd3bSJian Shen 	hclgevf_sync_from_del_list(&tmp_del_list, list);
1568ee4bcd3bSJian Shen 	hclgevf_sync_from_add_list(&tmp_add_list, list);
1569ee4bcd3bSJian Shen 
1570ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1571ee4bcd3bSJian Shen }
1572ee4bcd3bSJian Shen 
1573ee4bcd3bSJian Shen static void hclgevf_sync_mac_table(struct hclgevf_dev *hdev)
1574ee4bcd3bSJian Shen {
1575ee4bcd3bSJian Shen 	hclgevf_sync_mac_list(hdev, HCLGEVF_MAC_ADDR_UC);
1576ee4bcd3bSJian Shen 	hclgevf_sync_mac_list(hdev, HCLGEVF_MAC_ADDR_MC);
1577ee4bcd3bSJian Shen }
1578ee4bcd3bSJian Shen 
1579ee4bcd3bSJian Shen static void hclgevf_uninit_mac_list(struct hclgevf_dev *hdev)
1580ee4bcd3bSJian Shen {
1581ee4bcd3bSJian Shen 	spin_lock_bh(&hdev->mac_table.mac_list_lock);
1582ee4bcd3bSJian Shen 
1583ee4bcd3bSJian Shen 	hclgevf_clear_list(&hdev->mac_table.uc_mac_list);
1584ee4bcd3bSJian Shen 	hclgevf_clear_list(&hdev->mac_table.mc_mac_list);
1585ee4bcd3bSJian Shen 
1586ee4bcd3bSJian Shen 	spin_unlock_bh(&hdev->mac_table.mac_list_lock);
1587ee4bcd3bSJian Shen }
1588ee4bcd3bSJian Shen 
1589e2cb1decSSalil Mehta static int hclgevf_set_vlan_filter(struct hnae3_handle *handle,
1590e2cb1decSSalil Mehta 				   __be16 proto, u16 vlan_id,
1591e2cb1decSSalil Mehta 				   bool is_kill)
1592e2cb1decSSalil Mehta {
1593d3410018SYufeng Mo #define HCLGEVF_VLAN_MBX_IS_KILL_OFFSET	0
1594d3410018SYufeng Mo #define HCLGEVF_VLAN_MBX_VLAN_ID_OFFSET	1
1595d3410018SYufeng Mo #define HCLGEVF_VLAN_MBX_PROTO_OFFSET	3
1596d3410018SYufeng Mo 
1597e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1598d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1599fe4144d4SJian Shen 	int ret;
1600e2cb1decSSalil Mehta 
1601b37ce587SYufeng Mo 	if (vlan_id > HCLGEVF_MAX_VLAN_ID)
1602e2cb1decSSalil Mehta 		return -EINVAL;
1603e2cb1decSSalil Mehta 
1604e2cb1decSSalil Mehta 	if (proto != htons(ETH_P_8021Q))
1605e2cb1decSSalil Mehta 		return -EPROTONOSUPPORT;
1606e2cb1decSSalil Mehta 
1607b7b5d25bSGuojia Liao 	/* When device is resetting or reset failed, firmware is unable to
1608b7b5d25bSGuojia Liao 	 * handle mailbox. Just record the vlan id, and remove it after
1609fe4144d4SJian Shen 	 * reset finished.
1610fe4144d4SJian Shen 	 */
1611b7b5d25bSGuojia Liao 	if ((test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state) ||
1612b7b5d25bSGuojia Liao 	     test_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state)) && is_kill) {
1613fe4144d4SJian Shen 		set_bit(vlan_id, hdev->vlan_del_fail_bmap);
1614fe4144d4SJian Shen 		return -EBUSY;
1615fe4144d4SJian Shen 	}
1616fe4144d4SJian Shen 
1617d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
1618d3410018SYufeng Mo 			       HCLGE_MBX_VLAN_FILTER);
1619d3410018SYufeng Mo 	send_msg.data[HCLGEVF_VLAN_MBX_IS_KILL_OFFSET] = is_kill;
1620d3410018SYufeng Mo 	memcpy(&send_msg.data[HCLGEVF_VLAN_MBX_VLAN_ID_OFFSET], &vlan_id,
1621d3410018SYufeng Mo 	       sizeof(vlan_id));
1622d3410018SYufeng Mo 	memcpy(&send_msg.data[HCLGEVF_VLAN_MBX_PROTO_OFFSET], &proto,
1623d3410018SYufeng Mo 	       sizeof(proto));
162446ee7350SGuojia Liao 	/* when remove hw vlan filter failed, record the vlan id,
1625fe4144d4SJian Shen 	 * and try to remove it from hw later, to be consistence
1626fe4144d4SJian Shen 	 * with stack.
1627fe4144d4SJian Shen 	 */
1628d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1629fe4144d4SJian Shen 	if (is_kill && ret)
1630fe4144d4SJian Shen 		set_bit(vlan_id, hdev->vlan_del_fail_bmap);
1631fe4144d4SJian Shen 
1632fe4144d4SJian Shen 	return ret;
1633fe4144d4SJian Shen }
1634fe4144d4SJian Shen 
1635fe4144d4SJian Shen static void hclgevf_sync_vlan_filter(struct hclgevf_dev *hdev)
1636fe4144d4SJian Shen {
1637fe4144d4SJian Shen #define HCLGEVF_MAX_SYNC_COUNT	60
1638fe4144d4SJian Shen 	struct hnae3_handle *handle = &hdev->nic;
1639fe4144d4SJian Shen 	int ret, sync_cnt = 0;
1640fe4144d4SJian Shen 	u16 vlan_id;
1641fe4144d4SJian Shen 
1642fe4144d4SJian Shen 	vlan_id = find_first_bit(hdev->vlan_del_fail_bmap, VLAN_N_VID);
1643fe4144d4SJian Shen 	while (vlan_id != VLAN_N_VID) {
1644fe4144d4SJian Shen 		ret = hclgevf_set_vlan_filter(handle, htons(ETH_P_8021Q),
1645fe4144d4SJian Shen 					      vlan_id, true);
1646fe4144d4SJian Shen 		if (ret)
1647fe4144d4SJian Shen 			return;
1648fe4144d4SJian Shen 
1649fe4144d4SJian Shen 		clear_bit(vlan_id, hdev->vlan_del_fail_bmap);
1650fe4144d4SJian Shen 		sync_cnt++;
1651fe4144d4SJian Shen 		if (sync_cnt >= HCLGEVF_MAX_SYNC_COUNT)
1652fe4144d4SJian Shen 			return;
1653fe4144d4SJian Shen 
1654fe4144d4SJian Shen 		vlan_id = find_first_bit(hdev->vlan_del_fail_bmap, VLAN_N_VID);
1655fe4144d4SJian Shen 	}
1656e2cb1decSSalil Mehta }
1657e2cb1decSSalil Mehta 
1658b2641e2aSYunsheng Lin static int hclgevf_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable)
1659b2641e2aSYunsheng Lin {
1660b2641e2aSYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1661d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1662b2641e2aSYunsheng Lin 
1663d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
1664d3410018SYufeng Mo 			       HCLGE_MBX_VLAN_RX_OFF_CFG);
1665d3410018SYufeng Mo 	send_msg.data[0] = enable ? 1 : 0;
1666d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
1667b2641e2aSYunsheng Lin }
1668b2641e2aSYunsheng Lin 
16697fa6be4fSHuazhong Tan static int hclgevf_reset_tqp(struct hnae3_handle *handle, u16 queue_id)
1670e2cb1decSSalil Mehta {
1671e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1672d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
16731a426f8bSPeng Li 	int ret;
1674e2cb1decSSalil Mehta 
16751a426f8bSPeng Li 	/* disable vf queue before send queue reset msg to PF */
16761a426f8bSPeng Li 	ret = hclgevf_tqp_enable(hdev, queue_id, 0, false);
16771a426f8bSPeng Li 	if (ret)
16787fa6be4fSHuazhong Tan 		return ret;
16791a426f8bSPeng Li 
1680d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_QUEUE_RESET, 0);
1681d3410018SYufeng Mo 	memcpy(send_msg.data, &queue_id, sizeof(queue_id));
1682d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1683e2cb1decSSalil Mehta }
1684e2cb1decSSalil Mehta 
1685818f1675SYunsheng Lin static int hclgevf_set_mtu(struct hnae3_handle *handle, int new_mtu)
1686818f1675SYunsheng Lin {
1687818f1675SYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1688d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
1689818f1675SYunsheng Lin 
1690d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_MTU, 0);
1691d3410018SYufeng Mo 	memcpy(send_msg.data, &new_mtu, sizeof(new_mtu));
1692d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1693818f1675SYunsheng Lin }
1694818f1675SYunsheng Lin 
16956988eb2aSSalil Mehta static int hclgevf_notify_client(struct hclgevf_dev *hdev,
16966988eb2aSSalil Mehta 				 enum hnae3_reset_notify_type type)
16976988eb2aSSalil Mehta {
16986988eb2aSSalil Mehta 	struct hnae3_client *client = hdev->nic_client;
16996988eb2aSSalil Mehta 	struct hnae3_handle *handle = &hdev->nic;
17006a5f6fa3SHuazhong Tan 	int ret;
17016988eb2aSSalil Mehta 
170225d1817cSHuazhong Tan 	if (!test_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state) ||
170325d1817cSHuazhong Tan 	    !client)
170425d1817cSHuazhong Tan 		return 0;
170525d1817cSHuazhong Tan 
17066988eb2aSSalil Mehta 	if (!client->ops->reset_notify)
17076988eb2aSSalil Mehta 		return -EOPNOTSUPP;
17086988eb2aSSalil Mehta 
17096a5f6fa3SHuazhong Tan 	ret = client->ops->reset_notify(handle, type);
17106a5f6fa3SHuazhong Tan 	if (ret)
17116a5f6fa3SHuazhong Tan 		dev_err(&hdev->pdev->dev, "notify nic client failed %d(%d)\n",
17126a5f6fa3SHuazhong Tan 			type, ret);
17136a5f6fa3SHuazhong Tan 
17146a5f6fa3SHuazhong Tan 	return ret;
17156988eb2aSSalil Mehta }
17166988eb2aSSalil Mehta 
1717fe735c84SHuazhong Tan static int hclgevf_notify_roce_client(struct hclgevf_dev *hdev,
1718fe735c84SHuazhong Tan 				      enum hnae3_reset_notify_type type)
1719fe735c84SHuazhong Tan {
1720fe735c84SHuazhong Tan 	struct hnae3_client *client = hdev->roce_client;
1721fe735c84SHuazhong Tan 	struct hnae3_handle *handle = &hdev->roce;
1722fe735c84SHuazhong Tan 	int ret;
1723fe735c84SHuazhong Tan 
1724fe735c84SHuazhong Tan 	if (!test_bit(HCLGEVF_STATE_ROCE_REGISTERED, &hdev->state) || !client)
1725fe735c84SHuazhong Tan 		return 0;
1726fe735c84SHuazhong Tan 
1727fe735c84SHuazhong Tan 	if (!client->ops->reset_notify)
1728fe735c84SHuazhong Tan 		return -EOPNOTSUPP;
1729fe735c84SHuazhong Tan 
1730fe735c84SHuazhong Tan 	ret = client->ops->reset_notify(handle, type);
1731fe735c84SHuazhong Tan 	if (ret)
1732fe735c84SHuazhong Tan 		dev_err(&hdev->pdev->dev, "notify roce client failed %d(%d)",
1733fe735c84SHuazhong Tan 			type, ret);
1734fe735c84SHuazhong Tan 	return ret;
1735fe735c84SHuazhong Tan }
1736fe735c84SHuazhong Tan 
17376988eb2aSSalil Mehta static int hclgevf_reset_wait(struct hclgevf_dev *hdev)
17386988eb2aSSalil Mehta {
1739aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_US	20000
1740aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_CNT	2000
1741aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_TIMEOUT_US	\
1742aa5c4f17SHuazhong Tan 	(HCLGEVF_RESET_WAIT_US * HCLGEVF_RESET_WAIT_CNT)
1743aa5c4f17SHuazhong Tan 
1744aa5c4f17SHuazhong Tan 	u32 val;
1745aa5c4f17SHuazhong Tan 	int ret;
17466988eb2aSSalil Mehta 
1747f28368bbSHuazhong Tan 	if (hdev->reset_type == HNAE3_VF_RESET)
174872e2fb07SHuazhong Tan 		ret = readl_poll_timeout(hdev->hw.io_base +
174972e2fb07SHuazhong Tan 					 HCLGEVF_VF_RST_ING, val,
175072e2fb07SHuazhong Tan 					 !(val & HCLGEVF_VF_RST_ING_BIT),
175172e2fb07SHuazhong Tan 					 HCLGEVF_RESET_WAIT_US,
175272e2fb07SHuazhong Tan 					 HCLGEVF_RESET_WAIT_TIMEOUT_US);
175372e2fb07SHuazhong Tan 	else
175472e2fb07SHuazhong Tan 		ret = readl_poll_timeout(hdev->hw.io_base +
175572e2fb07SHuazhong Tan 					 HCLGEVF_RST_ING, val,
1756aa5c4f17SHuazhong Tan 					 !(val & HCLGEVF_RST_ING_BITS),
1757aa5c4f17SHuazhong Tan 					 HCLGEVF_RESET_WAIT_US,
1758aa5c4f17SHuazhong Tan 					 HCLGEVF_RESET_WAIT_TIMEOUT_US);
17596988eb2aSSalil Mehta 
17606988eb2aSSalil Mehta 	/* hardware completion status should be available by this time */
1761aa5c4f17SHuazhong Tan 	if (ret) {
1762aa5c4f17SHuazhong Tan 		dev_err(&hdev->pdev->dev,
17638912fd6aSColin Ian King 			"couldn't get reset done status from h/w, timeout!\n");
1764aa5c4f17SHuazhong Tan 		return ret;
17656988eb2aSSalil Mehta 	}
17666988eb2aSSalil Mehta 
17676988eb2aSSalil Mehta 	/* we will wait a bit more to let reset of the stack to complete. This
17686988eb2aSSalil Mehta 	 * might happen in case reset assertion was made by PF. Yes, this also
17696988eb2aSSalil Mehta 	 * means we might end up waiting bit more even for VF reset.
17706988eb2aSSalil Mehta 	 */
17716988eb2aSSalil Mehta 	msleep(5000);
17726988eb2aSSalil Mehta 
17736988eb2aSSalil Mehta 	return 0;
17746988eb2aSSalil Mehta }
17756988eb2aSSalil Mehta 
17766b428b4fSHuazhong Tan static void hclgevf_reset_handshake(struct hclgevf_dev *hdev, bool enable)
17776b428b4fSHuazhong Tan {
17786b428b4fSHuazhong Tan 	u32 reg_val;
17796b428b4fSHuazhong Tan 
17806b428b4fSHuazhong Tan 	reg_val = hclgevf_read_dev(&hdev->hw, HCLGEVF_NIC_CSQ_DEPTH_REG);
17816b428b4fSHuazhong Tan 	if (enable)
17826b428b4fSHuazhong Tan 		reg_val |= HCLGEVF_NIC_SW_RST_RDY;
17836b428b4fSHuazhong Tan 	else
17846b428b4fSHuazhong Tan 		reg_val &= ~HCLGEVF_NIC_SW_RST_RDY;
17856b428b4fSHuazhong Tan 
17866b428b4fSHuazhong Tan 	hclgevf_write_dev(&hdev->hw, HCLGEVF_NIC_CSQ_DEPTH_REG,
17876b428b4fSHuazhong Tan 			  reg_val);
17886b428b4fSHuazhong Tan }
17896b428b4fSHuazhong Tan 
17906988eb2aSSalil Mehta static int hclgevf_reset_stack(struct hclgevf_dev *hdev)
17916988eb2aSSalil Mehta {
17927a01c897SSalil Mehta 	int ret;
17937a01c897SSalil Mehta 
17946988eb2aSSalil Mehta 	/* uninitialize the nic client */
17956a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_UNINIT_CLIENT);
17966a5f6fa3SHuazhong Tan 	if (ret)
17976a5f6fa3SHuazhong Tan 		return ret;
17986988eb2aSSalil Mehta 
17997a01c897SSalil Mehta 	/* re-initialize the hclge device */
18009c6f7085SHuazhong Tan 	ret = hclgevf_reset_hdev(hdev);
18017a01c897SSalil Mehta 	if (ret) {
18027a01c897SSalil Mehta 		dev_err(&hdev->pdev->dev,
18037a01c897SSalil Mehta 			"hclge device re-init failed, VF is disabled!\n");
18047a01c897SSalil Mehta 		return ret;
18057a01c897SSalil Mehta 	}
18066988eb2aSSalil Mehta 
18076988eb2aSSalil Mehta 	/* bring up the nic client again */
18086a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_INIT_CLIENT);
18096a5f6fa3SHuazhong Tan 	if (ret)
18106a5f6fa3SHuazhong Tan 		return ret;
18116988eb2aSSalil Mehta 
18126b428b4fSHuazhong Tan 	/* clear handshake status with IMP */
18136b428b4fSHuazhong Tan 	hclgevf_reset_handshake(hdev, false);
18146b428b4fSHuazhong Tan 
18151cc9bc6eSHuazhong Tan 	/* bring up the nic to enable TX/RX again */
18161cc9bc6eSHuazhong Tan 	return hclgevf_notify_client(hdev, HNAE3_UP_CLIENT);
18176988eb2aSSalil Mehta }
18186988eb2aSSalil Mehta 
1819dea846e8SHuazhong Tan static int hclgevf_reset_prepare_wait(struct hclgevf_dev *hdev)
1820dea846e8SHuazhong Tan {
1821ada13ee3SHuazhong Tan #define HCLGEVF_RESET_SYNC_TIME 100
1822ada13ee3SHuazhong Tan 
1823f28368bbSHuazhong Tan 	if (hdev->reset_type == HNAE3_VF_FUNC_RESET) {
1824d41884eeSHuazhong Tan 		struct hclge_vf_to_pf_msg send_msg;
1825d41884eeSHuazhong Tan 		int ret;
1826d41884eeSHuazhong Tan 
1827d3410018SYufeng Mo 		hclgevf_build_send_msg(&send_msg, HCLGE_MBX_RESET, 0);
1828d3410018SYufeng Mo 		ret = hclgevf_send_mbx_msg(hdev, &send_msg, true, NULL, 0);
1829cddd5648SHuazhong Tan 		if (ret) {
1830cddd5648SHuazhong Tan 			dev_err(&hdev->pdev->dev,
1831cddd5648SHuazhong Tan 				"failed to assert VF reset, ret = %d\n", ret);
1832cddd5648SHuazhong Tan 			return ret;
1833cddd5648SHuazhong Tan 		}
1834c88a6e7dSHuazhong Tan 		hdev->rst_stats.vf_func_rst_cnt++;
1835dea846e8SHuazhong Tan 	}
1836dea846e8SHuazhong Tan 
1837ef5f8e50SHuazhong Tan 	set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
1838ada13ee3SHuazhong Tan 	/* inform hardware that preparatory work is done */
1839ada13ee3SHuazhong Tan 	msleep(HCLGEVF_RESET_SYNC_TIME);
18406b428b4fSHuazhong Tan 	hclgevf_reset_handshake(hdev, true);
1841d41884eeSHuazhong Tan 	dev_info(&hdev->pdev->dev, "prepare reset(%d) wait done\n",
1842d41884eeSHuazhong Tan 		 hdev->reset_type);
1843dea846e8SHuazhong Tan 
1844d41884eeSHuazhong Tan 	return 0;
1845dea846e8SHuazhong Tan }
1846dea846e8SHuazhong Tan 
18473d77d0cbSHuazhong Tan static void hclgevf_dump_rst_info(struct hclgevf_dev *hdev)
18483d77d0cbSHuazhong Tan {
18493d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "VF function reset count: %u\n",
18503d77d0cbSHuazhong Tan 		 hdev->rst_stats.vf_func_rst_cnt);
18513d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "FLR reset count: %u\n",
18523d77d0cbSHuazhong Tan 		 hdev->rst_stats.flr_rst_cnt);
18533d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "VF reset count: %u\n",
18543d77d0cbSHuazhong Tan 		 hdev->rst_stats.vf_rst_cnt);
18553d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "reset done count: %u\n",
18563d77d0cbSHuazhong Tan 		 hdev->rst_stats.rst_done_cnt);
18573d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "HW reset done count: %u\n",
18583d77d0cbSHuazhong Tan 		 hdev->rst_stats.hw_rst_done_cnt);
18593d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "reset count: %u\n",
18603d77d0cbSHuazhong Tan 		 hdev->rst_stats.rst_cnt);
18613d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "reset fail count: %u\n",
18623d77d0cbSHuazhong Tan 		 hdev->rst_stats.rst_fail_cnt);
18633d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "vector0 interrupt enable status: 0x%x\n",
18643d77d0cbSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_MISC_VECTOR_REG_BASE));
18653d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "vector0 interrupt status: 0x%x\n",
18669cee2e8dSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_VECTOR0_CMDQ_STATE_REG));
18673d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "handshake status: 0x%x\n",
18683d77d0cbSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_CMDQ_TX_DEPTH_REG));
18693d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "function reset status: 0x%x\n",
18703d77d0cbSHuazhong Tan 		 hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING));
18713d77d0cbSHuazhong Tan 	dev_info(&hdev->pdev->dev, "hdev state: 0x%lx\n", hdev->state);
18723d77d0cbSHuazhong Tan }
18733d77d0cbSHuazhong Tan 
1874bbe6540eSHuazhong Tan static void hclgevf_reset_err_handle(struct hclgevf_dev *hdev)
1875bbe6540eSHuazhong Tan {
18766b428b4fSHuazhong Tan 	/* recover handshake status with IMP when reset fail */
18776b428b4fSHuazhong Tan 	hclgevf_reset_handshake(hdev, true);
1878bbe6540eSHuazhong Tan 	hdev->rst_stats.rst_fail_cnt++;
1879adcf738bSGuojia Liao 	dev_err(&hdev->pdev->dev, "failed to reset VF(%u)\n",
1880bbe6540eSHuazhong Tan 		hdev->rst_stats.rst_fail_cnt);
1881bbe6540eSHuazhong Tan 
1882bbe6540eSHuazhong Tan 	if (hdev->rst_stats.rst_fail_cnt < HCLGEVF_RESET_MAX_FAIL_CNT)
1883bbe6540eSHuazhong Tan 		set_bit(hdev->reset_type, &hdev->reset_pending);
1884bbe6540eSHuazhong Tan 
1885bbe6540eSHuazhong Tan 	if (hclgevf_is_reset_pending(hdev)) {
1886bbe6540eSHuazhong Tan 		set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1887bbe6540eSHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
18883d77d0cbSHuazhong Tan 	} else {
1889d5432455SGuojia Liao 		set_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state);
18903d77d0cbSHuazhong Tan 		hclgevf_dump_rst_info(hdev);
1891bbe6540eSHuazhong Tan 	}
1892bbe6540eSHuazhong Tan }
1893bbe6540eSHuazhong Tan 
18941cc9bc6eSHuazhong Tan static int hclgevf_reset_prepare(struct hclgevf_dev *hdev)
18956988eb2aSSalil Mehta {
18966988eb2aSSalil Mehta 	int ret;
18976988eb2aSSalil Mehta 
1898c88a6e7dSHuazhong Tan 	hdev->rst_stats.rst_cnt++;
18996988eb2aSSalil Mehta 
1900fe735c84SHuazhong Tan 	/* perform reset of the stack & ae device for a client */
1901fe735c84SHuazhong Tan 	ret = hclgevf_notify_roce_client(hdev, HNAE3_DOWN_CLIENT);
1902fe735c84SHuazhong Tan 	if (ret)
1903fe735c84SHuazhong Tan 		return ret;
1904fe735c84SHuazhong Tan 
19051cc9bc6eSHuazhong Tan 	rtnl_lock();
19066988eb2aSSalil Mehta 	/* bring down the nic to stop any ongoing TX/RX */
19076a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_DOWN_CLIENT);
190829118ab9SHuazhong Tan 	rtnl_unlock();
19096a5f6fa3SHuazhong Tan 	if (ret)
19101cc9bc6eSHuazhong Tan 		return ret;
1911dea846e8SHuazhong Tan 
19121cc9bc6eSHuazhong Tan 	return hclgevf_reset_prepare_wait(hdev);
19136988eb2aSSalil Mehta }
19146988eb2aSSalil Mehta 
19151cc9bc6eSHuazhong Tan static int hclgevf_reset_rebuild(struct hclgevf_dev *hdev)
19161cc9bc6eSHuazhong Tan {
19171cc9bc6eSHuazhong Tan 	int ret;
19181cc9bc6eSHuazhong Tan 
1919c88a6e7dSHuazhong Tan 	hdev->rst_stats.hw_rst_done_cnt++;
1920fe735c84SHuazhong Tan 	ret = hclgevf_notify_roce_client(hdev, HNAE3_UNINIT_CLIENT);
1921fe735c84SHuazhong Tan 	if (ret)
1922fe735c84SHuazhong Tan 		return ret;
1923c88a6e7dSHuazhong Tan 
192429118ab9SHuazhong Tan 	rtnl_lock();
19256988eb2aSSalil Mehta 	/* now, re-initialize the nic client and ae device */
19266988eb2aSSalil Mehta 	ret = hclgevf_reset_stack(hdev);
19271cc9bc6eSHuazhong Tan 	rtnl_unlock();
19286a5f6fa3SHuazhong Tan 	if (ret) {
19296988eb2aSSalil Mehta 		dev_err(&hdev->pdev->dev, "failed to reset VF stack\n");
19301cc9bc6eSHuazhong Tan 		return ret;
19316a5f6fa3SHuazhong Tan 	}
19326988eb2aSSalil Mehta 
1933fe735c84SHuazhong Tan 	ret = hclgevf_notify_roce_client(hdev, HNAE3_INIT_CLIENT);
1934fe735c84SHuazhong Tan 	/* ignore RoCE notify error if it fails HCLGEVF_RESET_MAX_FAIL_CNT - 1
1935fe735c84SHuazhong Tan 	 * times
1936fe735c84SHuazhong Tan 	 */
1937fe735c84SHuazhong Tan 	if (ret &&
1938fe735c84SHuazhong Tan 	    hdev->rst_stats.rst_fail_cnt < HCLGEVF_RESET_MAX_FAIL_CNT - 1)
1939fe735c84SHuazhong Tan 		return ret;
1940fe735c84SHuazhong Tan 
1941fe735c84SHuazhong Tan 	ret = hclgevf_notify_roce_client(hdev, HNAE3_UP_CLIENT);
1942fe735c84SHuazhong Tan 	if (ret)
1943fe735c84SHuazhong Tan 		return ret;
1944fe735c84SHuazhong Tan 
1945b644a8d4SHuazhong Tan 	hdev->last_reset_time = jiffies;
1946c88a6e7dSHuazhong Tan 	hdev->rst_stats.rst_done_cnt++;
1947bbe6540eSHuazhong Tan 	hdev->rst_stats.rst_fail_cnt = 0;
1948d5432455SGuojia Liao 	clear_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state);
1949b644a8d4SHuazhong Tan 
19501cc9bc6eSHuazhong Tan 	return 0;
19511cc9bc6eSHuazhong Tan }
19521cc9bc6eSHuazhong Tan 
19531cc9bc6eSHuazhong Tan static void hclgevf_reset(struct hclgevf_dev *hdev)
19541cc9bc6eSHuazhong Tan {
19551cc9bc6eSHuazhong Tan 	if (hclgevf_reset_prepare(hdev))
19561cc9bc6eSHuazhong Tan 		goto err_reset;
19571cc9bc6eSHuazhong Tan 
19581cc9bc6eSHuazhong Tan 	/* check if VF could successfully fetch the hardware reset completion
19591cc9bc6eSHuazhong Tan 	 * status from the hardware
19601cc9bc6eSHuazhong Tan 	 */
19611cc9bc6eSHuazhong Tan 	if (hclgevf_reset_wait(hdev)) {
19621cc9bc6eSHuazhong Tan 		/* can't do much in this situation, will disable VF */
19631cc9bc6eSHuazhong Tan 		dev_err(&hdev->pdev->dev,
19641cc9bc6eSHuazhong Tan 			"failed to fetch H/W reset completion status\n");
19651cc9bc6eSHuazhong Tan 		goto err_reset;
19661cc9bc6eSHuazhong Tan 	}
19671cc9bc6eSHuazhong Tan 
19681cc9bc6eSHuazhong Tan 	if (hclgevf_reset_rebuild(hdev))
19691cc9bc6eSHuazhong Tan 		goto err_reset;
19701cc9bc6eSHuazhong Tan 
19711cc9bc6eSHuazhong Tan 	return;
19721cc9bc6eSHuazhong Tan 
19736a5f6fa3SHuazhong Tan err_reset:
1974bbe6540eSHuazhong Tan 	hclgevf_reset_err_handle(hdev);
19756988eb2aSSalil Mehta }
19766988eb2aSSalil Mehta 
1977720bd583SHuazhong Tan static enum hnae3_reset_type hclgevf_get_reset_level(struct hclgevf_dev *hdev,
1978720bd583SHuazhong Tan 						     unsigned long *addr)
1979720bd583SHuazhong Tan {
1980720bd583SHuazhong Tan 	enum hnae3_reset_type rst_level = HNAE3_NONE_RESET;
1981720bd583SHuazhong Tan 
1982dea846e8SHuazhong Tan 	/* return the highest priority reset level amongst all */
1983b90fcc5bSHuazhong Tan 	if (test_bit(HNAE3_VF_RESET, addr)) {
1984b90fcc5bSHuazhong Tan 		rst_level = HNAE3_VF_RESET;
1985b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_RESET, addr);
1986b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1987b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1988b90fcc5bSHuazhong Tan 	} else if (test_bit(HNAE3_VF_FULL_RESET, addr)) {
1989dea846e8SHuazhong Tan 		rst_level = HNAE3_VF_FULL_RESET;
1990dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FULL_RESET, addr);
1991dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1992aa5c4f17SHuazhong Tan 	} else if (test_bit(HNAE3_VF_PF_FUNC_RESET, addr)) {
1993aa5c4f17SHuazhong Tan 		rst_level = HNAE3_VF_PF_FUNC_RESET;
1994aa5c4f17SHuazhong Tan 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1995aa5c4f17SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1996dea846e8SHuazhong Tan 	} else if (test_bit(HNAE3_VF_FUNC_RESET, addr)) {
1997dea846e8SHuazhong Tan 		rst_level = HNAE3_VF_FUNC_RESET;
1998dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
19996ff3cf07SHuazhong Tan 	} else if (test_bit(HNAE3_FLR_RESET, addr)) {
20006ff3cf07SHuazhong Tan 		rst_level = HNAE3_FLR_RESET;
20016ff3cf07SHuazhong Tan 		clear_bit(HNAE3_FLR_RESET, addr);
2002720bd583SHuazhong Tan 	}
2003720bd583SHuazhong Tan 
2004720bd583SHuazhong Tan 	return rst_level;
2005720bd583SHuazhong Tan }
2006720bd583SHuazhong Tan 
20076ae4e733SShiju Jose static void hclgevf_reset_event(struct pci_dev *pdev,
20086ae4e733SShiju Jose 				struct hnae3_handle *handle)
20096d4c3981SSalil Mehta {
20106ff3cf07SHuazhong Tan 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
20116ff3cf07SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
20126d4c3981SSalil Mehta 
20136d4c3981SSalil Mehta 	dev_info(&hdev->pdev->dev, "received reset request from VF enet\n");
20146d4c3981SSalil Mehta 
20156ff3cf07SHuazhong Tan 	if (hdev->default_reset_request)
20160742ed7cSHuazhong Tan 		hdev->reset_level =
2017720bd583SHuazhong Tan 			hclgevf_get_reset_level(hdev,
2018720bd583SHuazhong Tan 						&hdev->default_reset_request);
2019720bd583SHuazhong Tan 	else
2020dea846e8SHuazhong Tan 		hdev->reset_level = HNAE3_VF_FUNC_RESET;
20216d4c3981SSalil Mehta 
2022436667d2SSalil Mehta 	/* reset of this VF requested */
2023436667d2SSalil Mehta 	set_bit(HCLGEVF_RESET_REQUESTED, &hdev->reset_state);
2024436667d2SSalil Mehta 	hclgevf_reset_task_schedule(hdev);
20256d4c3981SSalil Mehta 
20260742ed7cSHuazhong Tan 	hdev->last_reset_time = jiffies;
20276d4c3981SSalil Mehta }
20286d4c3981SSalil Mehta 
2029720bd583SHuazhong Tan static void hclgevf_set_def_reset_request(struct hnae3_ae_dev *ae_dev,
2030720bd583SHuazhong Tan 					  enum hnae3_reset_type rst_type)
2031720bd583SHuazhong Tan {
2032720bd583SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
2033720bd583SHuazhong Tan 
2034720bd583SHuazhong Tan 	set_bit(rst_type, &hdev->default_reset_request);
2035720bd583SHuazhong Tan }
2036720bd583SHuazhong Tan 
2037f28368bbSHuazhong Tan static void hclgevf_enable_vector(struct hclgevf_misc_vector *vector, bool en)
2038f28368bbSHuazhong Tan {
2039f28368bbSHuazhong Tan 	writel(en ? 1 : 0, vector->addr);
2040f28368bbSHuazhong Tan }
2041f28368bbSHuazhong Tan 
20426ff3cf07SHuazhong Tan static void hclgevf_flr_prepare(struct hnae3_ae_dev *ae_dev)
20436ff3cf07SHuazhong Tan {
2044f28368bbSHuazhong Tan #define HCLGEVF_FLR_RETRY_WAIT_MS	500
2045f28368bbSHuazhong Tan #define HCLGEVF_FLR_RETRY_CNT		5
2046f28368bbSHuazhong Tan 
20476ff3cf07SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
2048f28368bbSHuazhong Tan 	int retry_cnt = 0;
2049f28368bbSHuazhong Tan 	int ret;
20506ff3cf07SHuazhong Tan 
2051f28368bbSHuazhong Tan retry:
2052f28368bbSHuazhong Tan 	down(&hdev->reset_sem);
2053f28368bbSHuazhong Tan 	set_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
2054f28368bbSHuazhong Tan 	hdev->reset_type = HNAE3_FLR_RESET;
2055f28368bbSHuazhong Tan 	ret = hclgevf_reset_prepare(hdev);
2056f28368bbSHuazhong Tan 	if (ret) {
2057f28368bbSHuazhong Tan 		dev_err(&hdev->pdev->dev, "fail to prepare FLR, ret=%d\n",
2058f28368bbSHuazhong Tan 			ret);
2059f28368bbSHuazhong Tan 		if (hdev->reset_pending ||
2060f28368bbSHuazhong Tan 		    retry_cnt++ < HCLGEVF_FLR_RETRY_CNT) {
20616ff3cf07SHuazhong Tan 			dev_err(&hdev->pdev->dev,
2062f28368bbSHuazhong Tan 				"reset_pending:0x%lx, retry_cnt:%d\n",
2063f28368bbSHuazhong Tan 				hdev->reset_pending, retry_cnt);
2064f28368bbSHuazhong Tan 			clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
2065f28368bbSHuazhong Tan 			up(&hdev->reset_sem);
2066f28368bbSHuazhong Tan 			msleep(HCLGEVF_FLR_RETRY_WAIT_MS);
2067f28368bbSHuazhong Tan 			goto retry;
2068f28368bbSHuazhong Tan 		}
2069f28368bbSHuazhong Tan 	}
2070f28368bbSHuazhong Tan 
2071f28368bbSHuazhong Tan 	/* disable misc vector before FLR done */
2072f28368bbSHuazhong Tan 	hclgevf_enable_vector(&hdev->misc_vector, false);
2073f28368bbSHuazhong Tan 	hdev->rst_stats.flr_rst_cnt++;
2074f28368bbSHuazhong Tan }
2075f28368bbSHuazhong Tan 
2076f28368bbSHuazhong Tan static void hclgevf_flr_done(struct hnae3_ae_dev *ae_dev)
2077f28368bbSHuazhong Tan {
2078f28368bbSHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
2079f28368bbSHuazhong Tan 	int ret;
2080f28368bbSHuazhong Tan 
2081f28368bbSHuazhong Tan 	hclgevf_enable_vector(&hdev->misc_vector, true);
2082f28368bbSHuazhong Tan 
2083f28368bbSHuazhong Tan 	ret = hclgevf_reset_rebuild(hdev);
2084f28368bbSHuazhong Tan 	if (ret)
2085f28368bbSHuazhong Tan 		dev_warn(&hdev->pdev->dev, "fail to rebuild, ret=%d\n",
2086f28368bbSHuazhong Tan 			 ret);
2087f28368bbSHuazhong Tan 
2088f28368bbSHuazhong Tan 	hdev->reset_type = HNAE3_NONE_RESET;
2089f28368bbSHuazhong Tan 	clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
2090f28368bbSHuazhong Tan 	up(&hdev->reset_sem);
20916ff3cf07SHuazhong Tan }
20926ff3cf07SHuazhong Tan 
2093e2cb1decSSalil Mehta static u32 hclgevf_get_fw_version(struct hnae3_handle *handle)
2094e2cb1decSSalil Mehta {
2095e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2096e2cb1decSSalil Mehta 
2097e2cb1decSSalil Mehta 	return hdev->fw_version;
2098e2cb1decSSalil Mehta }
2099e2cb1decSSalil Mehta 
2100e2cb1decSSalil Mehta static void hclgevf_get_misc_vector(struct hclgevf_dev *hdev)
2101e2cb1decSSalil Mehta {
2102e2cb1decSSalil Mehta 	struct hclgevf_misc_vector *vector = &hdev->misc_vector;
2103e2cb1decSSalil Mehta 
2104e2cb1decSSalil Mehta 	vector->vector_irq = pci_irq_vector(hdev->pdev,
2105e2cb1decSSalil Mehta 					    HCLGEVF_MISC_VECTOR_NUM);
2106e2cb1decSSalil Mehta 	vector->addr = hdev->hw.io_base + HCLGEVF_MISC_VECTOR_REG_BASE;
2107e2cb1decSSalil Mehta 	/* vector status always valid for Vector 0 */
2108e2cb1decSSalil Mehta 	hdev->vector_status[HCLGEVF_MISC_VECTOR_NUM] = 0;
2109e2cb1decSSalil Mehta 	hdev->vector_irq[HCLGEVF_MISC_VECTOR_NUM] = vector->vector_irq;
2110e2cb1decSSalil Mehta 
2111e2cb1decSSalil Mehta 	hdev->num_msi_left -= 1;
2112e2cb1decSSalil Mehta 	hdev->num_msi_used += 1;
2113e2cb1decSSalil Mehta }
2114e2cb1decSSalil Mehta 
211535a1e503SSalil Mehta void hclgevf_reset_task_schedule(struct hclgevf_dev *hdev)
211635a1e503SSalil Mehta {
2117ff200099SYunsheng Lin 	if (!test_bit(HCLGEVF_STATE_REMOVING, &hdev->state) &&
2118ff200099SYunsheng Lin 	    !test_and_set_bit(HCLGEVF_STATE_RST_SERVICE_SCHED,
2119ff200099SYunsheng Lin 			      &hdev->state))
21200ea68902SYunsheng Lin 		mod_delayed_work(hclgevf_wq, &hdev->service_task, 0);
212135a1e503SSalil Mehta }
212235a1e503SSalil Mehta 
212307a0556aSSalil Mehta void hclgevf_mbx_task_schedule(struct hclgevf_dev *hdev)
2124e2cb1decSSalil Mehta {
2125ff200099SYunsheng Lin 	if (!test_bit(HCLGEVF_STATE_REMOVING, &hdev->state) &&
2126ff200099SYunsheng Lin 	    !test_and_set_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED,
2127ff200099SYunsheng Lin 			      &hdev->state))
21280ea68902SYunsheng Lin 		mod_delayed_work(hclgevf_wq, &hdev->service_task, 0);
212907a0556aSSalil Mehta }
2130e2cb1decSSalil Mehta 
2131ff200099SYunsheng Lin static void hclgevf_task_schedule(struct hclgevf_dev *hdev,
2132ff200099SYunsheng Lin 				  unsigned long delay)
2133e2cb1decSSalil Mehta {
2134d5432455SGuojia Liao 	if (!test_bit(HCLGEVF_STATE_REMOVING, &hdev->state) &&
2135d5432455SGuojia Liao 	    !test_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state))
21360ea68902SYunsheng Lin 		mod_delayed_work(hclgevf_wq, &hdev->service_task, delay);
2137e2cb1decSSalil Mehta }
2138e2cb1decSSalil Mehta 
2139ff200099SYunsheng Lin static void hclgevf_reset_service_task(struct hclgevf_dev *hdev)
214035a1e503SSalil Mehta {
2141d6ad7c53SGuojia Liao #define	HCLGEVF_MAX_RESET_ATTEMPTS_CNT	3
2142d6ad7c53SGuojia Liao 
2143ff200099SYunsheng Lin 	if (!test_and_clear_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state))
2144ff200099SYunsheng Lin 		return;
2145ff200099SYunsheng Lin 
2146f28368bbSHuazhong Tan 	down(&hdev->reset_sem);
2147f28368bbSHuazhong Tan 	set_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
214835a1e503SSalil Mehta 
2149436667d2SSalil Mehta 	if (test_and_clear_bit(HCLGEVF_RESET_PENDING,
2150436667d2SSalil Mehta 			       &hdev->reset_state)) {
2151436667d2SSalil Mehta 		/* PF has initmated that it is about to reset the hardware.
21529b2f3477SWeihang Li 		 * We now have to poll & check if hardware has actually
21539b2f3477SWeihang Li 		 * completed the reset sequence. On hardware reset completion,
21549b2f3477SWeihang Li 		 * VF needs to reset the client and ae device.
215535a1e503SSalil Mehta 		 */
2156436667d2SSalil Mehta 		hdev->reset_attempts = 0;
2157436667d2SSalil Mehta 
2158dea846e8SHuazhong Tan 		hdev->last_reset_time = jiffies;
2159dea846e8SHuazhong Tan 		while ((hdev->reset_type =
2160dea846e8SHuazhong Tan 			hclgevf_get_reset_level(hdev, &hdev->reset_pending))
21611cc9bc6eSHuazhong Tan 		       != HNAE3_NONE_RESET)
21621cc9bc6eSHuazhong Tan 			hclgevf_reset(hdev);
2163436667d2SSalil Mehta 	} else if (test_and_clear_bit(HCLGEVF_RESET_REQUESTED,
2164436667d2SSalil Mehta 				      &hdev->reset_state)) {
2165436667d2SSalil Mehta 		/* we could be here when either of below happens:
21669b2f3477SWeihang Li 		 * 1. reset was initiated due to watchdog timeout caused by
2167436667d2SSalil Mehta 		 *    a. IMP was earlier reset and our TX got choked down and
2168436667d2SSalil Mehta 		 *       which resulted in watchdog reacting and inducing VF
2169436667d2SSalil Mehta 		 *       reset. This also means our cmdq would be unreliable.
2170436667d2SSalil Mehta 		 *    b. problem in TX due to other lower layer(example link
2171436667d2SSalil Mehta 		 *       layer not functioning properly etc.)
2172436667d2SSalil Mehta 		 * 2. VF reset might have been initiated due to some config
2173436667d2SSalil Mehta 		 *    change.
2174436667d2SSalil Mehta 		 *
2175436667d2SSalil Mehta 		 * NOTE: Theres no clear way to detect above cases than to react
2176436667d2SSalil Mehta 		 * to the response of PF for this reset request. PF will ack the
2177436667d2SSalil Mehta 		 * 1b and 2. cases but we will not get any intimation about 1a
2178436667d2SSalil Mehta 		 * from PF as cmdq would be in unreliable state i.e. mailbox
2179436667d2SSalil Mehta 		 * communication between PF and VF would be broken.
218046ee7350SGuojia Liao 		 *
218146ee7350SGuojia Liao 		 * if we are never geting into pending state it means either:
2182436667d2SSalil Mehta 		 * 1. PF is not receiving our request which could be due to IMP
2183436667d2SSalil Mehta 		 *    reset
2184436667d2SSalil Mehta 		 * 2. PF is screwed
2185436667d2SSalil Mehta 		 * We cannot do much for 2. but to check first we can try reset
2186436667d2SSalil Mehta 		 * our PCIe + stack and see if it alleviates the problem.
2187436667d2SSalil Mehta 		 */
2188d6ad7c53SGuojia Liao 		if (hdev->reset_attempts > HCLGEVF_MAX_RESET_ATTEMPTS_CNT) {
2189436667d2SSalil Mehta 			/* prepare for full reset of stack + pcie interface */
2190dea846e8SHuazhong Tan 			set_bit(HNAE3_VF_FULL_RESET, &hdev->reset_pending);
2191436667d2SSalil Mehta 
2192436667d2SSalil Mehta 			/* "defer" schedule the reset task again */
2193436667d2SSalil Mehta 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
2194436667d2SSalil Mehta 		} else {
2195436667d2SSalil Mehta 			hdev->reset_attempts++;
2196436667d2SSalil Mehta 
2197dea846e8SHuazhong Tan 			set_bit(hdev->reset_level, &hdev->reset_pending);
2198dea846e8SHuazhong Tan 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
2199436667d2SSalil Mehta 		}
2200dea846e8SHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
2201436667d2SSalil Mehta 	}
220235a1e503SSalil Mehta 
2203afb6afdbSHuazhong Tan 	hdev->reset_type = HNAE3_NONE_RESET;
220435a1e503SSalil Mehta 	clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
2205f28368bbSHuazhong Tan 	up(&hdev->reset_sem);
220635a1e503SSalil Mehta }
220735a1e503SSalil Mehta 
2208ff200099SYunsheng Lin static void hclgevf_mailbox_service_task(struct hclgevf_dev *hdev)
2209e2cb1decSSalil Mehta {
2210ff200099SYunsheng Lin 	if (!test_and_clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state))
2211ff200099SYunsheng Lin 		return;
2212e2cb1decSSalil Mehta 
2213e2cb1decSSalil Mehta 	if (test_and_set_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state))
2214e2cb1decSSalil Mehta 		return;
2215e2cb1decSSalil Mehta 
221607a0556aSSalil Mehta 	hclgevf_mbx_async_handler(hdev);
2217e2cb1decSSalil Mehta 
2218e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
2219e2cb1decSSalil Mehta }
2220e2cb1decSSalil Mehta 
2221ff200099SYunsheng Lin static void hclgevf_keep_alive(struct hclgevf_dev *hdev)
2222a6d818e3SYunsheng Lin {
2223d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
2224a6d818e3SYunsheng Lin 	int ret;
2225a6d818e3SYunsheng Lin 
22261416d333SHuazhong Tan 	if (test_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state))
2227c59a85c0SJian Shen 		return;
2228c59a85c0SJian Shen 
2229d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_KEEP_ALIVE, 0);
2230d3410018SYufeng Mo 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
2231a6d818e3SYunsheng Lin 	if (ret)
2232a6d818e3SYunsheng Lin 		dev_err(&hdev->pdev->dev,
2233a6d818e3SYunsheng Lin 			"VF sends keep alive cmd failed(=%d)\n", ret);
2234a6d818e3SYunsheng Lin }
2235a6d818e3SYunsheng Lin 
2236ff200099SYunsheng Lin static void hclgevf_periodic_service_task(struct hclgevf_dev *hdev)
2237e2cb1decSSalil Mehta {
2238ff200099SYunsheng Lin 	unsigned long delta = round_jiffies_relative(HZ);
2239ff200099SYunsheng Lin 	struct hnae3_handle *handle = &hdev->nic;
2240e2cb1decSSalil Mehta 
2241e6394363SGuangbin Huang 	if (test_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state))
2242e6394363SGuangbin Huang 		return;
2243e6394363SGuangbin Huang 
2244ff200099SYunsheng Lin 	if (time_is_after_jiffies(hdev->last_serv_processed + HZ)) {
2245ff200099SYunsheng Lin 		delta = jiffies - hdev->last_serv_processed;
2246db01afebSliuzhongzhu 
2247ff200099SYunsheng Lin 		if (delta < round_jiffies_relative(HZ)) {
2248ff200099SYunsheng Lin 			delta = round_jiffies_relative(HZ) - delta;
2249ff200099SYunsheng Lin 			goto out;
2250db01afebSliuzhongzhu 		}
2251ff200099SYunsheng Lin 	}
2252ff200099SYunsheng Lin 
2253ff200099SYunsheng Lin 	hdev->serv_processed_cnt++;
2254ff200099SYunsheng Lin 	if (!(hdev->serv_processed_cnt % HCLGEVF_KEEP_ALIVE_TASK_INTERVAL))
2255ff200099SYunsheng Lin 		hclgevf_keep_alive(hdev);
2256ff200099SYunsheng Lin 
2257ff200099SYunsheng Lin 	if (test_bit(HCLGEVF_STATE_DOWN, &hdev->state)) {
2258ff200099SYunsheng Lin 		hdev->last_serv_processed = jiffies;
2259ff200099SYunsheng Lin 		goto out;
2260ff200099SYunsheng Lin 	}
2261ff200099SYunsheng Lin 
2262ff200099SYunsheng Lin 	if (!(hdev->serv_processed_cnt % HCLGEVF_STATS_TIMER_INTERVAL))
2263ff200099SYunsheng Lin 		hclgevf_tqps_update_stats(handle);
2264e2cb1decSSalil Mehta 
2265e2cb1decSSalil Mehta 	/* request the link status from the PF. PF would be able to tell VF
2266e2cb1decSSalil Mehta 	 * about such updates in future so we might remove this later
2267e2cb1decSSalil Mehta 	 */
2268e2cb1decSSalil Mehta 	hclgevf_request_link_info(hdev);
2269e2cb1decSSalil Mehta 
22709194d18bSliuzhongzhu 	hclgevf_update_link_mode(hdev);
22719194d18bSliuzhongzhu 
2272fe4144d4SJian Shen 	hclgevf_sync_vlan_filter(hdev);
2273fe4144d4SJian Shen 
2274ee4bcd3bSJian Shen 	hclgevf_sync_mac_table(hdev);
2275ee4bcd3bSJian Shen 
2276c631c696SJian Shen 	hclgevf_sync_promisc_mode(hdev);
2277c631c696SJian Shen 
2278ff200099SYunsheng Lin 	hdev->last_serv_processed = jiffies;
2279436667d2SSalil Mehta 
2280ff200099SYunsheng Lin out:
2281ff200099SYunsheng Lin 	hclgevf_task_schedule(hdev, delta);
2282ff200099SYunsheng Lin }
2283b3c3fe8eSYunsheng Lin 
2284ff200099SYunsheng Lin static void hclgevf_service_task(struct work_struct *work)
2285ff200099SYunsheng Lin {
2286ff200099SYunsheng Lin 	struct hclgevf_dev *hdev = container_of(work, struct hclgevf_dev,
2287ff200099SYunsheng Lin 						service_task.work);
2288ff200099SYunsheng Lin 
2289ff200099SYunsheng Lin 	hclgevf_reset_service_task(hdev);
2290ff200099SYunsheng Lin 	hclgevf_mailbox_service_task(hdev);
2291ff200099SYunsheng Lin 	hclgevf_periodic_service_task(hdev);
2292ff200099SYunsheng Lin 
2293ff200099SYunsheng Lin 	/* Handle reset and mbx again in case periodical task delays the
2294ff200099SYunsheng Lin 	 * handling by calling hclgevf_task_schedule() in
2295ff200099SYunsheng Lin 	 * hclgevf_periodic_service_task()
2296ff200099SYunsheng Lin 	 */
2297ff200099SYunsheng Lin 	hclgevf_reset_service_task(hdev);
2298ff200099SYunsheng Lin 	hclgevf_mailbox_service_task(hdev);
2299e2cb1decSSalil Mehta }
2300e2cb1decSSalil Mehta 
2301e2cb1decSSalil Mehta static void hclgevf_clear_event_cause(struct hclgevf_dev *hdev, u32 regclr)
2302e2cb1decSSalil Mehta {
2303e2cb1decSSalil Mehta 	hclgevf_write_dev(&hdev->hw, HCLGEVF_VECTOR0_CMDQ_SRC_REG, regclr);
2304e2cb1decSSalil Mehta }
2305e2cb1decSSalil Mehta 
2306b90fcc5bSHuazhong Tan static enum hclgevf_evt_cause hclgevf_check_evt_cause(struct hclgevf_dev *hdev,
2307b90fcc5bSHuazhong Tan 						      u32 *clearval)
2308e2cb1decSSalil Mehta {
230913050921SHuazhong Tan 	u32 val, cmdq_stat_reg, rst_ing_reg;
2310e2cb1decSSalil Mehta 
2311e2cb1decSSalil Mehta 	/* fetch the events from their corresponding regs */
231213050921SHuazhong Tan 	cmdq_stat_reg = hclgevf_read_dev(&hdev->hw,
23139cee2e8dSHuazhong Tan 					 HCLGEVF_VECTOR0_CMDQ_STATE_REG);
2314e2cb1decSSalil Mehta 
231513050921SHuazhong Tan 	if (BIT(HCLGEVF_VECTOR0_RST_INT_B) & cmdq_stat_reg) {
2316b90fcc5bSHuazhong Tan 		rst_ing_reg = hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
2317b90fcc5bSHuazhong Tan 		dev_info(&hdev->pdev->dev,
2318b90fcc5bSHuazhong Tan 			 "receive reset interrupt 0x%x!\n", rst_ing_reg);
2319b90fcc5bSHuazhong Tan 		set_bit(HNAE3_VF_RESET, &hdev->reset_pending);
2320b90fcc5bSHuazhong Tan 		set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
2321ef5f8e50SHuazhong Tan 		set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
232213050921SHuazhong Tan 		*clearval = ~(1U << HCLGEVF_VECTOR0_RST_INT_B);
2323c88a6e7dSHuazhong Tan 		hdev->rst_stats.vf_rst_cnt++;
232472e2fb07SHuazhong Tan 		/* set up VF hardware reset status, its PF will clear
232572e2fb07SHuazhong Tan 		 * this status when PF has initialized done.
232672e2fb07SHuazhong Tan 		 */
232772e2fb07SHuazhong Tan 		val = hclgevf_read_dev(&hdev->hw, HCLGEVF_VF_RST_ING);
232872e2fb07SHuazhong Tan 		hclgevf_write_dev(&hdev->hw, HCLGEVF_VF_RST_ING,
232972e2fb07SHuazhong Tan 				  val | HCLGEVF_VF_RST_ING_BIT);
2330b90fcc5bSHuazhong Tan 		return HCLGEVF_VECTOR0_EVENT_RST;
2331b90fcc5bSHuazhong Tan 	}
2332b90fcc5bSHuazhong Tan 
2333e2cb1decSSalil Mehta 	/* check for vector0 mailbox(=CMDQ RX) event source */
233413050921SHuazhong Tan 	if (BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B) & cmdq_stat_reg) {
233513050921SHuazhong Tan 		/* for revision 0x21, clearing interrupt is writing bit 0
233613050921SHuazhong Tan 		 * to the clear register, writing bit 1 means to keep the
233713050921SHuazhong Tan 		 * old value.
233813050921SHuazhong Tan 		 * for revision 0x20, the clear register is a read & write
233913050921SHuazhong Tan 		 * register, so we should just write 0 to the bit we are
234013050921SHuazhong Tan 		 * handling, and keep other bits as cmdq_stat_reg.
234113050921SHuazhong Tan 		 */
2342295ba232SGuangbin Huang 		if (hdev->ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2)
234313050921SHuazhong Tan 			*clearval = ~(1U << HCLGEVF_VECTOR0_RX_CMDQ_INT_B);
234413050921SHuazhong Tan 		else
234513050921SHuazhong Tan 			*clearval = cmdq_stat_reg &
234613050921SHuazhong Tan 				    ~BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B);
234713050921SHuazhong Tan 
2348b90fcc5bSHuazhong Tan 		return HCLGEVF_VECTOR0_EVENT_MBX;
2349e2cb1decSSalil Mehta 	}
2350e2cb1decSSalil Mehta 
2351e45afb39SHuazhong Tan 	/* print other vector0 event source */
2352e45afb39SHuazhong Tan 	dev_info(&hdev->pdev->dev,
2353e45afb39SHuazhong Tan 		 "vector 0 interrupt from unknown source, cmdq_src = %#x\n",
2354e45afb39SHuazhong Tan 		 cmdq_stat_reg);
2355e2cb1decSSalil Mehta 
2356b90fcc5bSHuazhong Tan 	return HCLGEVF_VECTOR0_EVENT_OTHER;
2357e2cb1decSSalil Mehta }
2358e2cb1decSSalil Mehta 
2359e2cb1decSSalil Mehta static irqreturn_t hclgevf_misc_irq_handle(int irq, void *data)
2360e2cb1decSSalil Mehta {
2361b90fcc5bSHuazhong Tan 	enum hclgevf_evt_cause event_cause;
2362e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = data;
2363e2cb1decSSalil Mehta 	u32 clearval;
2364e2cb1decSSalil Mehta 
2365e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, false);
2366b90fcc5bSHuazhong Tan 	event_cause = hclgevf_check_evt_cause(hdev, &clearval);
2367e2cb1decSSalil Mehta 
2368b90fcc5bSHuazhong Tan 	switch (event_cause) {
2369b90fcc5bSHuazhong Tan 	case HCLGEVF_VECTOR0_EVENT_RST:
2370b90fcc5bSHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
2371b90fcc5bSHuazhong Tan 		break;
2372b90fcc5bSHuazhong Tan 	case HCLGEVF_VECTOR0_EVENT_MBX:
237307a0556aSSalil Mehta 		hclgevf_mbx_handler(hdev);
2374b90fcc5bSHuazhong Tan 		break;
2375b90fcc5bSHuazhong Tan 	default:
2376b90fcc5bSHuazhong Tan 		break;
2377b90fcc5bSHuazhong Tan 	}
2378e2cb1decSSalil Mehta 
2379b90fcc5bSHuazhong Tan 	if (event_cause != HCLGEVF_VECTOR0_EVENT_OTHER) {
2380e2cb1decSSalil Mehta 		hclgevf_clear_event_cause(hdev, clearval);
2381e2cb1decSSalil Mehta 		hclgevf_enable_vector(&hdev->misc_vector, true);
2382b90fcc5bSHuazhong Tan 	}
2383e2cb1decSSalil Mehta 
2384e2cb1decSSalil Mehta 	return IRQ_HANDLED;
2385e2cb1decSSalil Mehta }
2386e2cb1decSSalil Mehta 
2387e2cb1decSSalil Mehta static int hclgevf_configure(struct hclgevf_dev *hdev)
2388e2cb1decSSalil Mehta {
2389e2cb1decSSalil Mehta 	int ret;
2390e2cb1decSSalil Mehta 
239192f11ea1SJian Shen 	/* get current port based vlan state from PF */
239292f11ea1SJian Shen 	ret = hclgevf_get_port_base_vlan_filter_state(hdev);
239392f11ea1SJian Shen 	if (ret)
239492f11ea1SJian Shen 		return ret;
239592f11ea1SJian Shen 
2396e2cb1decSSalil Mehta 	/* get queue configuration from PF */
23976cee6fc3SJian Shen 	ret = hclgevf_get_queue_info(hdev);
2398e2cb1decSSalil Mehta 	if (ret)
2399e2cb1decSSalil Mehta 		return ret;
2400c0425944SPeng Li 
2401c0425944SPeng Li 	/* get queue depth info from PF */
2402c0425944SPeng Li 	ret = hclgevf_get_queue_depth(hdev);
2403c0425944SPeng Li 	if (ret)
2404c0425944SPeng Li 		return ret;
2405c0425944SPeng Li 
24069c3e7130Sliuzhongzhu 	ret = hclgevf_get_pf_media_type(hdev);
24079c3e7130Sliuzhongzhu 	if (ret)
24089c3e7130Sliuzhongzhu 		return ret;
24099c3e7130Sliuzhongzhu 
2410e2cb1decSSalil Mehta 	/* get tc configuration from PF */
2411e2cb1decSSalil Mehta 	return hclgevf_get_tc_info(hdev);
2412e2cb1decSSalil Mehta }
2413e2cb1decSSalil Mehta 
24147a01c897SSalil Mehta static int hclgevf_alloc_hdev(struct hnae3_ae_dev *ae_dev)
24157a01c897SSalil Mehta {
24167a01c897SSalil Mehta 	struct pci_dev *pdev = ae_dev->pdev;
24171154bb26SPeng Li 	struct hclgevf_dev *hdev;
24187a01c897SSalil Mehta 
24197a01c897SSalil Mehta 	hdev = devm_kzalloc(&pdev->dev, sizeof(*hdev), GFP_KERNEL);
24207a01c897SSalil Mehta 	if (!hdev)
24217a01c897SSalil Mehta 		return -ENOMEM;
24227a01c897SSalil Mehta 
24237a01c897SSalil Mehta 	hdev->pdev = pdev;
24247a01c897SSalil Mehta 	hdev->ae_dev = ae_dev;
24257a01c897SSalil Mehta 	ae_dev->priv = hdev;
24267a01c897SSalil Mehta 
24277a01c897SSalil Mehta 	return 0;
24287a01c897SSalil Mehta }
24297a01c897SSalil Mehta 
2430e2cb1decSSalil Mehta static int hclgevf_init_roce_base_info(struct hclgevf_dev *hdev)
2431e2cb1decSSalil Mehta {
2432e2cb1decSSalil Mehta 	struct hnae3_handle *roce = &hdev->roce;
2433e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
2434e2cb1decSSalil Mehta 
243507acf909SJian Shen 	roce->rinfo.num_vectors = hdev->num_roce_msix;
2436e2cb1decSSalil Mehta 
2437e2cb1decSSalil Mehta 	if (hdev->num_msi_left < roce->rinfo.num_vectors ||
2438e2cb1decSSalil Mehta 	    hdev->num_msi_left == 0)
2439e2cb1decSSalil Mehta 		return -EINVAL;
2440e2cb1decSSalil Mehta 
244107acf909SJian Shen 	roce->rinfo.base_vector = hdev->roce_base_vector;
2442e2cb1decSSalil Mehta 
2443e2cb1decSSalil Mehta 	roce->rinfo.netdev = nic->kinfo.netdev;
2444e2cb1decSSalil Mehta 	roce->rinfo.roce_io_base = hdev->hw.io_base;
2445e2cb1decSSalil Mehta 
2446e2cb1decSSalil Mehta 	roce->pdev = nic->pdev;
2447e2cb1decSSalil Mehta 	roce->ae_algo = nic->ae_algo;
2448e2cb1decSSalil Mehta 	roce->numa_node_mask = nic->numa_node_mask;
2449e2cb1decSSalil Mehta 
2450e2cb1decSSalil Mehta 	return 0;
2451e2cb1decSSalil Mehta }
2452e2cb1decSSalil Mehta 
2453b26a6feaSPeng Li static int hclgevf_config_gro(struct hclgevf_dev *hdev, bool en)
2454b26a6feaSPeng Li {
2455b26a6feaSPeng Li 	struct hclgevf_cfg_gro_status_cmd *req;
2456b26a6feaSPeng Li 	struct hclgevf_desc desc;
2457b26a6feaSPeng Li 	int ret;
2458b26a6feaSPeng Li 
2459b26a6feaSPeng Li 	if (!hnae3_dev_gro_supported(hdev))
2460b26a6feaSPeng Li 		return 0;
2461b26a6feaSPeng Li 
2462b26a6feaSPeng Li 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_GRO_GENERIC_CONFIG,
2463b26a6feaSPeng Li 				     false);
2464b26a6feaSPeng Li 	req = (struct hclgevf_cfg_gro_status_cmd *)desc.data;
2465b26a6feaSPeng Li 
2466fb9e44d6SHuazhong Tan 	req->gro_en = en ? 1 : 0;
2467b26a6feaSPeng Li 
2468b26a6feaSPeng Li 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
2469b26a6feaSPeng Li 	if (ret)
2470b26a6feaSPeng Li 		dev_err(&hdev->pdev->dev,
2471b26a6feaSPeng Li 			"VF GRO hardware config cmd failed, ret = %d.\n", ret);
2472b26a6feaSPeng Li 
2473b26a6feaSPeng Li 	return ret;
2474b26a6feaSPeng Li }
2475b26a6feaSPeng Li 
2476944de484SGuojia Liao static void hclgevf_rss_init_cfg(struct hclgevf_dev *hdev)
2477e2cb1decSSalil Mehta {
2478e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
2479944de484SGuojia Liao 	struct hclgevf_rss_tuple_cfg *tuple_sets;
24804093d1a2SGuangbin Huang 	u32 i;
2481e2cb1decSSalil Mehta 
2482944de484SGuojia Liao 	rss_cfg->hash_algo = HCLGEVF_RSS_HASH_ALGO_TOEPLITZ;
24834093d1a2SGuangbin Huang 	rss_cfg->rss_size = hdev->nic.kinfo.rss_size;
2484944de484SGuojia Liao 	tuple_sets = &rss_cfg->rss_tuple_sets;
2485295ba232SGuangbin Huang 	if (hdev->ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2) {
2486472d7eceSJian Shen 		rss_cfg->hash_algo = HCLGEVF_RSS_HASH_ALGO_SIMPLE;
2487472d7eceSJian Shen 		memcpy(rss_cfg->rss_hash_key, hclgevf_hash_key,
2488374ad291SJian Shen 		       HCLGEVF_RSS_KEY_SIZE);
2489374ad291SJian Shen 
2490944de484SGuojia Liao 		tuple_sets->ipv4_tcp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2491944de484SGuojia Liao 		tuple_sets->ipv4_udp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2492944de484SGuojia Liao 		tuple_sets->ipv4_sctp_en = HCLGEVF_RSS_INPUT_TUPLE_SCTP;
2493944de484SGuojia Liao 		tuple_sets->ipv4_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2494944de484SGuojia Liao 		tuple_sets->ipv6_tcp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2495944de484SGuojia Liao 		tuple_sets->ipv6_udp_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2496944de484SGuojia Liao 		tuple_sets->ipv6_sctp_en = HCLGEVF_RSS_INPUT_TUPLE_SCTP;
2497944de484SGuojia Liao 		tuple_sets->ipv6_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
2498374ad291SJian Shen 	}
2499374ad291SJian Shen 
25009b2f3477SWeihang Li 	/* Initialize RSS indirect table */
2501e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
25024093d1a2SGuangbin Huang 		rss_cfg->rss_indirection_tbl[i] = i % rss_cfg->rss_size;
2503944de484SGuojia Liao }
2504944de484SGuojia Liao 
2505944de484SGuojia Liao static int hclgevf_rss_init_hw(struct hclgevf_dev *hdev)
2506944de484SGuojia Liao {
2507944de484SGuojia Liao 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
2508944de484SGuojia Liao 	int ret;
2509944de484SGuojia Liao 
2510295ba232SGuangbin Huang 	if (hdev->ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2) {
2511944de484SGuojia Liao 		ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
2512944de484SGuojia Liao 					       rss_cfg->rss_hash_key);
2513944de484SGuojia Liao 		if (ret)
2514944de484SGuojia Liao 			return ret;
2515944de484SGuojia Liao 
2516944de484SGuojia Liao 		ret = hclgevf_set_rss_input_tuple(hdev, rss_cfg);
2517944de484SGuojia Liao 		if (ret)
2518944de484SGuojia Liao 			return ret;
2519944de484SGuojia Liao 	}
2520e2cb1decSSalil Mehta 
2521e2cb1decSSalil Mehta 	ret = hclgevf_set_rss_indir_table(hdev);
2522e2cb1decSSalil Mehta 	if (ret)
2523e2cb1decSSalil Mehta 		return ret;
2524e2cb1decSSalil Mehta 
25254093d1a2SGuangbin Huang 	return hclgevf_set_rss_tc_mode(hdev, rss_cfg->rss_size);
2526e2cb1decSSalil Mehta }
2527e2cb1decSSalil Mehta 
2528e2cb1decSSalil Mehta static int hclgevf_init_vlan_config(struct hclgevf_dev *hdev)
2529e2cb1decSSalil Mehta {
2530e2cb1decSSalil Mehta 	return hclgevf_set_vlan_filter(&hdev->nic, htons(ETH_P_8021Q), 0,
2531e2cb1decSSalil Mehta 				       false);
2532e2cb1decSSalil Mehta }
2533e2cb1decSSalil Mehta 
2534ff200099SYunsheng Lin static void hclgevf_flush_link_update(struct hclgevf_dev *hdev)
2535ff200099SYunsheng Lin {
2536ff200099SYunsheng Lin #define HCLGEVF_FLUSH_LINK_TIMEOUT	100000
2537ff200099SYunsheng Lin 
2538ff200099SYunsheng Lin 	unsigned long last = hdev->serv_processed_cnt;
2539ff200099SYunsheng Lin 	int i = 0;
2540ff200099SYunsheng Lin 
2541ff200099SYunsheng Lin 	while (test_bit(HCLGEVF_STATE_LINK_UPDATING, &hdev->state) &&
2542ff200099SYunsheng Lin 	       i++ < HCLGEVF_FLUSH_LINK_TIMEOUT &&
2543ff200099SYunsheng Lin 	       last == hdev->serv_processed_cnt)
2544ff200099SYunsheng Lin 		usleep_range(1, 1);
2545ff200099SYunsheng Lin }
2546ff200099SYunsheng Lin 
25478cdb992fSJian Shen static void hclgevf_set_timer_task(struct hnae3_handle *handle, bool enable)
25488cdb992fSJian Shen {
25498cdb992fSJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
25508cdb992fSJian Shen 
25518cdb992fSJian Shen 	if (enable) {
2552ff200099SYunsheng Lin 		hclgevf_task_schedule(hdev, 0);
25538cdb992fSJian Shen 	} else {
2554b3c3fe8eSYunsheng Lin 		set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2555ff200099SYunsheng Lin 
2556ff200099SYunsheng Lin 		/* flush memory to make sure DOWN is seen by service task */
2557ff200099SYunsheng Lin 		smp_mb__before_atomic();
2558ff200099SYunsheng Lin 		hclgevf_flush_link_update(hdev);
25598cdb992fSJian Shen 	}
25608cdb992fSJian Shen }
25618cdb992fSJian Shen 
2562e2cb1decSSalil Mehta static int hclgevf_ae_start(struct hnae3_handle *handle)
2563e2cb1decSSalil Mehta {
2564e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2565e2cb1decSSalil Mehta 
2566e2cb1decSSalil Mehta 	hclgevf_reset_tqp_stats(handle);
2567e2cb1decSSalil Mehta 
2568e2cb1decSSalil Mehta 	hclgevf_request_link_info(hdev);
2569e2cb1decSSalil Mehta 
25709194d18bSliuzhongzhu 	hclgevf_update_link_mode(hdev);
25719194d18bSliuzhongzhu 
2572e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2573e2cb1decSSalil Mehta 
2574e2cb1decSSalil Mehta 	return 0;
2575e2cb1decSSalil Mehta }
2576e2cb1decSSalil Mehta 
2577e2cb1decSSalil Mehta static void hclgevf_ae_stop(struct hnae3_handle *handle)
2578e2cb1decSSalil Mehta {
2579e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
258039cfbc9cSHuazhong Tan 	int i;
2581e2cb1decSSalil Mehta 
25822f7e4896SFuyun Liang 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
25832f7e4896SFuyun Liang 
2584146e92c1SHuazhong Tan 	if (hdev->reset_type != HNAE3_VF_RESET)
258539cfbc9cSHuazhong Tan 		for (i = 0; i < handle->kinfo.num_tqps; i++)
2586146e92c1SHuazhong Tan 			if (hclgevf_reset_tqp(handle, i))
2587146e92c1SHuazhong Tan 				break;
258839cfbc9cSHuazhong Tan 
2589e2cb1decSSalil Mehta 	hclgevf_reset_tqp_stats(handle);
25908cc6c1f7SFuyun Liang 	hclgevf_update_link_status(hdev, 0);
2591e2cb1decSSalil Mehta }
2592e2cb1decSSalil Mehta 
2593a6d818e3SYunsheng Lin static int hclgevf_set_alive(struct hnae3_handle *handle, bool alive)
2594a6d818e3SYunsheng Lin {
2595d3410018SYufeng Mo #define HCLGEVF_STATE_ALIVE	1
2596d3410018SYufeng Mo #define HCLGEVF_STATE_NOT_ALIVE	0
2597a6d818e3SYunsheng Lin 
2598d3410018SYufeng Mo 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2599d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
2600d3410018SYufeng Mo 
2601d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_ALIVE, 0);
2602d3410018SYufeng Mo 	send_msg.data[0] = alive ? HCLGEVF_STATE_ALIVE :
2603d3410018SYufeng Mo 				HCLGEVF_STATE_NOT_ALIVE;
2604d3410018SYufeng Mo 	return hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
2605a6d818e3SYunsheng Lin }
2606a6d818e3SYunsheng Lin 
2607a6d818e3SYunsheng Lin static int hclgevf_client_start(struct hnae3_handle *handle)
2608a6d818e3SYunsheng Lin {
2609f621df96SQinglang Miao 	return hclgevf_set_alive(handle, true);
2610a6d818e3SYunsheng Lin }
2611a6d818e3SYunsheng Lin 
2612a6d818e3SYunsheng Lin static void hclgevf_client_stop(struct hnae3_handle *handle)
2613a6d818e3SYunsheng Lin {
2614a6d818e3SYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2615a6d818e3SYunsheng Lin 	int ret;
2616a6d818e3SYunsheng Lin 
2617a6d818e3SYunsheng Lin 	ret = hclgevf_set_alive(handle, false);
2618a6d818e3SYunsheng Lin 	if (ret)
2619a6d818e3SYunsheng Lin 		dev_warn(&hdev->pdev->dev,
2620a6d818e3SYunsheng Lin 			 "%s failed %d\n", __func__, ret);
2621a6d818e3SYunsheng Lin }
2622a6d818e3SYunsheng Lin 
2623e2cb1decSSalil Mehta static void hclgevf_state_init(struct hclgevf_dev *hdev)
2624e2cb1decSSalil Mehta {
2625e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
2626e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
2627d5432455SGuojia Liao 	clear_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state);
2628e2cb1decSSalil Mehta 
2629b3c3fe8eSYunsheng Lin 	INIT_DELAYED_WORK(&hdev->service_task, hclgevf_service_task);
263035a1e503SSalil Mehta 
2631e2cb1decSSalil Mehta 	mutex_init(&hdev->mbx_resp.mbx_mutex);
2632f28368bbSHuazhong Tan 	sema_init(&hdev->reset_sem, 1);
2633e2cb1decSSalil Mehta 
2634ee4bcd3bSJian Shen 	spin_lock_init(&hdev->mac_table.mac_list_lock);
2635ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&hdev->mac_table.uc_mac_list);
2636ee4bcd3bSJian Shen 	INIT_LIST_HEAD(&hdev->mac_table.mc_mac_list);
2637ee4bcd3bSJian Shen 
2638e2cb1decSSalil Mehta 	/* bring the device down */
2639e2cb1decSSalil Mehta 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2640e2cb1decSSalil Mehta }
2641e2cb1decSSalil Mehta 
2642e2cb1decSSalil Mehta static void hclgevf_state_uninit(struct hclgevf_dev *hdev)
2643e2cb1decSSalil Mehta {
2644e2cb1decSSalil Mehta 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
2645acfc3d55SHuazhong Tan 	set_bit(HCLGEVF_STATE_REMOVING, &hdev->state);
2646e2cb1decSSalil Mehta 
2647b3c3fe8eSYunsheng Lin 	if (hdev->service_task.work.func)
2648b3c3fe8eSYunsheng Lin 		cancel_delayed_work_sync(&hdev->service_task);
2649e2cb1decSSalil Mehta 
2650e2cb1decSSalil Mehta 	mutex_destroy(&hdev->mbx_resp.mbx_mutex);
2651e2cb1decSSalil Mehta }
2652e2cb1decSSalil Mehta 
2653e2cb1decSSalil Mehta static int hclgevf_init_msi(struct hclgevf_dev *hdev)
2654e2cb1decSSalil Mehta {
2655e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2656e2cb1decSSalil Mehta 	int vectors;
2657e2cb1decSSalil Mehta 	int i;
2658e2cb1decSSalil Mehta 
2659580a05f9SYonglong Liu 	if (hnae3_dev_roce_supported(hdev))
266007acf909SJian Shen 		vectors = pci_alloc_irq_vectors(pdev,
266107acf909SJian Shen 						hdev->roce_base_msix_offset + 1,
266207acf909SJian Shen 						hdev->num_msi,
266307acf909SJian Shen 						PCI_IRQ_MSIX);
266407acf909SJian Shen 	else
2665580a05f9SYonglong Liu 		vectors = pci_alloc_irq_vectors(pdev, HNAE3_MIN_VECTOR_NUM,
2666580a05f9SYonglong Liu 						hdev->num_msi,
2667e2cb1decSSalil Mehta 						PCI_IRQ_MSI | PCI_IRQ_MSIX);
266807acf909SJian Shen 
2669e2cb1decSSalil Mehta 	if (vectors < 0) {
2670e2cb1decSSalil Mehta 		dev_err(&pdev->dev,
2671e2cb1decSSalil Mehta 			"failed(%d) to allocate MSI/MSI-X vectors\n",
2672e2cb1decSSalil Mehta 			vectors);
2673e2cb1decSSalil Mehta 		return vectors;
2674e2cb1decSSalil Mehta 	}
2675e2cb1decSSalil Mehta 	if (vectors < hdev->num_msi)
2676e2cb1decSSalil Mehta 		dev_warn(&hdev->pdev->dev,
2677adcf738bSGuojia Liao 			 "requested %u MSI/MSI-X, but allocated %d MSI/MSI-X\n",
2678e2cb1decSSalil Mehta 			 hdev->num_msi, vectors);
2679e2cb1decSSalil Mehta 
2680e2cb1decSSalil Mehta 	hdev->num_msi = vectors;
2681e2cb1decSSalil Mehta 	hdev->num_msi_left = vectors;
2682580a05f9SYonglong Liu 
2683e2cb1decSSalil Mehta 	hdev->base_msi_vector = pdev->irq;
268407acf909SJian Shen 	hdev->roce_base_vector = pdev->irq + hdev->roce_base_msix_offset;
2685e2cb1decSSalil Mehta 
2686e2cb1decSSalil Mehta 	hdev->vector_status = devm_kcalloc(&pdev->dev, hdev->num_msi,
2687e2cb1decSSalil Mehta 					   sizeof(u16), GFP_KERNEL);
2688e2cb1decSSalil Mehta 	if (!hdev->vector_status) {
2689e2cb1decSSalil Mehta 		pci_free_irq_vectors(pdev);
2690e2cb1decSSalil Mehta 		return -ENOMEM;
2691e2cb1decSSalil Mehta 	}
2692e2cb1decSSalil Mehta 
2693e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_msi; i++)
2694e2cb1decSSalil Mehta 		hdev->vector_status[i] = HCLGEVF_INVALID_VPORT;
2695e2cb1decSSalil Mehta 
2696e2cb1decSSalil Mehta 	hdev->vector_irq = devm_kcalloc(&pdev->dev, hdev->num_msi,
2697e2cb1decSSalil Mehta 					sizeof(int), GFP_KERNEL);
2698e2cb1decSSalil Mehta 	if (!hdev->vector_irq) {
2699862d969aSHuazhong Tan 		devm_kfree(&pdev->dev, hdev->vector_status);
2700e2cb1decSSalil Mehta 		pci_free_irq_vectors(pdev);
2701e2cb1decSSalil Mehta 		return -ENOMEM;
2702e2cb1decSSalil Mehta 	}
2703e2cb1decSSalil Mehta 
2704e2cb1decSSalil Mehta 	return 0;
2705e2cb1decSSalil Mehta }
2706e2cb1decSSalil Mehta 
2707e2cb1decSSalil Mehta static void hclgevf_uninit_msi(struct hclgevf_dev *hdev)
2708e2cb1decSSalil Mehta {
2709e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2710e2cb1decSSalil Mehta 
2711862d969aSHuazhong Tan 	devm_kfree(&pdev->dev, hdev->vector_status);
2712862d969aSHuazhong Tan 	devm_kfree(&pdev->dev, hdev->vector_irq);
2713e2cb1decSSalil Mehta 	pci_free_irq_vectors(pdev);
2714e2cb1decSSalil Mehta }
2715e2cb1decSSalil Mehta 
2716e2cb1decSSalil Mehta static int hclgevf_misc_irq_init(struct hclgevf_dev *hdev)
2717e2cb1decSSalil Mehta {
2718cdd332acSGuojia Liao 	int ret;
2719e2cb1decSSalil Mehta 
2720e2cb1decSSalil Mehta 	hclgevf_get_misc_vector(hdev);
2721e2cb1decSSalil Mehta 
2722f97c4d82SYonglong Liu 	snprintf(hdev->misc_vector.name, HNAE3_INT_NAME_LEN, "%s-misc-%s",
2723f97c4d82SYonglong Liu 		 HCLGEVF_NAME, pci_name(hdev->pdev));
2724e2cb1decSSalil Mehta 	ret = request_irq(hdev->misc_vector.vector_irq, hclgevf_misc_irq_handle,
2725f97c4d82SYonglong Liu 			  0, hdev->misc_vector.name, hdev);
2726e2cb1decSSalil Mehta 	if (ret) {
2727e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev, "VF failed to request misc irq(%d)\n",
2728e2cb1decSSalil Mehta 			hdev->misc_vector.vector_irq);
2729e2cb1decSSalil Mehta 		return ret;
2730e2cb1decSSalil Mehta 	}
2731e2cb1decSSalil Mehta 
27321819e409SXi Wang 	hclgevf_clear_event_cause(hdev, 0);
27331819e409SXi Wang 
2734e2cb1decSSalil Mehta 	/* enable misc. vector(vector 0) */
2735e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, true);
2736e2cb1decSSalil Mehta 
2737e2cb1decSSalil Mehta 	return ret;
2738e2cb1decSSalil Mehta }
2739e2cb1decSSalil Mehta 
2740e2cb1decSSalil Mehta static void hclgevf_misc_irq_uninit(struct hclgevf_dev *hdev)
2741e2cb1decSSalil Mehta {
2742e2cb1decSSalil Mehta 	/* disable misc vector(vector 0) */
2743e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, false);
27441819e409SXi Wang 	synchronize_irq(hdev->misc_vector.vector_irq);
2745e2cb1decSSalil Mehta 	free_irq(hdev->misc_vector.vector_irq, hdev);
2746e2cb1decSSalil Mehta 	hclgevf_free_vector(hdev, 0);
2747e2cb1decSSalil Mehta }
2748e2cb1decSSalil Mehta 
2749bb87be87SYonglong Liu static void hclgevf_info_show(struct hclgevf_dev *hdev)
2750bb87be87SYonglong Liu {
2751bb87be87SYonglong Liu 	struct device *dev = &hdev->pdev->dev;
2752bb87be87SYonglong Liu 
2753bb87be87SYonglong Liu 	dev_info(dev, "VF info begin:\n");
2754bb87be87SYonglong Liu 
2755adcf738bSGuojia Liao 	dev_info(dev, "Task queue pairs numbers: %u\n", hdev->num_tqps);
2756adcf738bSGuojia Liao 	dev_info(dev, "Desc num per TX queue: %u\n", hdev->num_tx_desc);
2757adcf738bSGuojia Liao 	dev_info(dev, "Desc num per RX queue: %u\n", hdev->num_rx_desc);
2758adcf738bSGuojia Liao 	dev_info(dev, "Numbers of vports: %u\n", hdev->num_alloc_vport);
2759adcf738bSGuojia Liao 	dev_info(dev, "HW tc map: 0x%x\n", hdev->hw_tc_map);
2760adcf738bSGuojia Liao 	dev_info(dev, "PF media type of this VF: %u\n",
2761bb87be87SYonglong Liu 		 hdev->hw.mac.media_type);
2762bb87be87SYonglong Liu 
2763bb87be87SYonglong Liu 	dev_info(dev, "VF info end.\n");
2764bb87be87SYonglong Liu }
2765bb87be87SYonglong Liu 
27661db58f86SHuazhong Tan static int hclgevf_init_nic_client_instance(struct hnae3_ae_dev *ae_dev,
27671db58f86SHuazhong Tan 					    struct hnae3_client *client)
27681db58f86SHuazhong Tan {
27691db58f86SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
27704cd5beaaSGuangbin Huang 	int rst_cnt = hdev->rst_stats.rst_cnt;
27711db58f86SHuazhong Tan 	int ret;
27721db58f86SHuazhong Tan 
27731db58f86SHuazhong Tan 	ret = client->ops->init_instance(&hdev->nic);
27741db58f86SHuazhong Tan 	if (ret)
27751db58f86SHuazhong Tan 		return ret;
27761db58f86SHuazhong Tan 
27771db58f86SHuazhong Tan 	set_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state);
27784cd5beaaSGuangbin Huang 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state) ||
27794cd5beaaSGuangbin Huang 	    rst_cnt != hdev->rst_stats.rst_cnt) {
27804cd5beaaSGuangbin Huang 		clear_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state);
27814cd5beaaSGuangbin Huang 
27824cd5beaaSGuangbin Huang 		client->ops->uninit_instance(&hdev->nic, 0);
27834cd5beaaSGuangbin Huang 		return -EBUSY;
27844cd5beaaSGuangbin Huang 	}
27854cd5beaaSGuangbin Huang 
27861db58f86SHuazhong Tan 	hnae3_set_client_init_flag(client, ae_dev, 1);
27871db58f86SHuazhong Tan 
27881db58f86SHuazhong Tan 	if (netif_msg_drv(&hdev->nic))
27891db58f86SHuazhong Tan 		hclgevf_info_show(hdev);
27901db58f86SHuazhong Tan 
27911db58f86SHuazhong Tan 	return 0;
27921db58f86SHuazhong Tan }
27931db58f86SHuazhong Tan 
27941db58f86SHuazhong Tan static int hclgevf_init_roce_client_instance(struct hnae3_ae_dev *ae_dev,
27951db58f86SHuazhong Tan 					     struct hnae3_client *client)
27961db58f86SHuazhong Tan {
27971db58f86SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
27981db58f86SHuazhong Tan 	int ret;
27991db58f86SHuazhong Tan 
28001db58f86SHuazhong Tan 	if (!hnae3_dev_roce_supported(hdev) || !hdev->roce_client ||
28011db58f86SHuazhong Tan 	    !hdev->nic_client)
28021db58f86SHuazhong Tan 		return 0;
28031db58f86SHuazhong Tan 
28041db58f86SHuazhong Tan 	ret = hclgevf_init_roce_base_info(hdev);
28051db58f86SHuazhong Tan 	if (ret)
28061db58f86SHuazhong Tan 		return ret;
28071db58f86SHuazhong Tan 
28081db58f86SHuazhong Tan 	ret = client->ops->init_instance(&hdev->roce);
28091db58f86SHuazhong Tan 	if (ret)
28101db58f86SHuazhong Tan 		return ret;
28111db58f86SHuazhong Tan 
2812fe735c84SHuazhong Tan 	set_bit(HCLGEVF_STATE_ROCE_REGISTERED, &hdev->state);
28131db58f86SHuazhong Tan 	hnae3_set_client_init_flag(client, ae_dev, 1);
28141db58f86SHuazhong Tan 
28151db58f86SHuazhong Tan 	return 0;
28161db58f86SHuazhong Tan }
28171db58f86SHuazhong Tan 
2818e718a93fSPeng Li static int hclgevf_init_client_instance(struct hnae3_client *client,
2819e718a93fSPeng Li 					struct hnae3_ae_dev *ae_dev)
2820e2cb1decSSalil Mehta {
2821e718a93fSPeng Li 	struct hclgevf_dev *hdev = ae_dev->priv;
2822e2cb1decSSalil Mehta 	int ret;
2823e2cb1decSSalil Mehta 
2824e2cb1decSSalil Mehta 	switch (client->type) {
2825e2cb1decSSalil Mehta 	case HNAE3_CLIENT_KNIC:
2826e2cb1decSSalil Mehta 		hdev->nic_client = client;
2827e2cb1decSSalil Mehta 		hdev->nic.client = client;
2828e2cb1decSSalil Mehta 
28291db58f86SHuazhong Tan 		ret = hclgevf_init_nic_client_instance(ae_dev, client);
2830e2cb1decSSalil Mehta 		if (ret)
283149dd8054SJian Shen 			goto clear_nic;
2832e2cb1decSSalil Mehta 
28331db58f86SHuazhong Tan 		ret = hclgevf_init_roce_client_instance(ae_dev,
28341db58f86SHuazhong Tan 							hdev->roce_client);
2835e2cb1decSSalil Mehta 		if (ret)
283649dd8054SJian Shen 			goto clear_roce;
2837d9f28fc2SJian Shen 
2838e2cb1decSSalil Mehta 		break;
2839e2cb1decSSalil Mehta 	case HNAE3_CLIENT_ROCE:
2840544a7bcdSLijun Ou 		if (hnae3_dev_roce_supported(hdev)) {
2841e2cb1decSSalil Mehta 			hdev->roce_client = client;
2842e2cb1decSSalil Mehta 			hdev->roce.client = client;
2843544a7bcdSLijun Ou 		}
2844e2cb1decSSalil Mehta 
28451db58f86SHuazhong Tan 		ret = hclgevf_init_roce_client_instance(ae_dev, client);
2846e2cb1decSSalil Mehta 		if (ret)
284749dd8054SJian Shen 			goto clear_roce;
2848e2cb1decSSalil Mehta 
2849fa7a4bd5SJian Shen 		break;
2850fa7a4bd5SJian Shen 	default:
2851fa7a4bd5SJian Shen 		return -EINVAL;
2852e2cb1decSSalil Mehta 	}
2853e2cb1decSSalil Mehta 
2854e2cb1decSSalil Mehta 	return 0;
285549dd8054SJian Shen 
285649dd8054SJian Shen clear_nic:
285749dd8054SJian Shen 	hdev->nic_client = NULL;
285849dd8054SJian Shen 	hdev->nic.client = NULL;
285949dd8054SJian Shen 	return ret;
286049dd8054SJian Shen clear_roce:
286149dd8054SJian Shen 	hdev->roce_client = NULL;
286249dd8054SJian Shen 	hdev->roce.client = NULL;
286349dd8054SJian Shen 	return ret;
2864e2cb1decSSalil Mehta }
2865e2cb1decSSalil Mehta 
2866e718a93fSPeng Li static void hclgevf_uninit_client_instance(struct hnae3_client *client,
2867e718a93fSPeng Li 					   struct hnae3_ae_dev *ae_dev)
2868e2cb1decSSalil Mehta {
2869e718a93fSPeng Li 	struct hclgevf_dev *hdev = ae_dev->priv;
2870e718a93fSPeng Li 
2871e2cb1decSSalil Mehta 	/* un-init roce, if it exists */
287249dd8054SJian Shen 	if (hdev->roce_client) {
2873fe735c84SHuazhong Tan 		clear_bit(HCLGEVF_STATE_ROCE_REGISTERED, &hdev->state);
2874e2cb1decSSalil Mehta 		hdev->roce_client->ops->uninit_instance(&hdev->roce, 0);
287549dd8054SJian Shen 		hdev->roce_client = NULL;
287649dd8054SJian Shen 		hdev->roce.client = NULL;
287749dd8054SJian Shen 	}
2878e2cb1decSSalil Mehta 
2879e2cb1decSSalil Mehta 	/* un-init nic/unic, if this was not called by roce client */
288049dd8054SJian Shen 	if (client->ops->uninit_instance && hdev->nic_client &&
288149dd8054SJian Shen 	    client->type != HNAE3_CLIENT_ROCE) {
288225d1817cSHuazhong Tan 		clear_bit(HCLGEVF_STATE_NIC_REGISTERED, &hdev->state);
288325d1817cSHuazhong Tan 
2884e2cb1decSSalil Mehta 		client->ops->uninit_instance(&hdev->nic, 0);
288549dd8054SJian Shen 		hdev->nic_client = NULL;
288649dd8054SJian Shen 		hdev->nic.client = NULL;
288749dd8054SJian Shen 	}
2888e2cb1decSSalil Mehta }
2889e2cb1decSSalil Mehta 
2890e2cb1decSSalil Mehta static int hclgevf_pci_init(struct hclgevf_dev *hdev)
2891e2cb1decSSalil Mehta {
2892e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2893e2cb1decSSalil Mehta 	struct hclgevf_hw *hw;
2894e2cb1decSSalil Mehta 	int ret;
2895e2cb1decSSalil Mehta 
2896e2cb1decSSalil Mehta 	ret = pci_enable_device(pdev);
2897e2cb1decSSalil Mehta 	if (ret) {
2898e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed to enable PCI device\n");
28993e249d3bSFuyun Liang 		return ret;
2900e2cb1decSSalil Mehta 	}
2901e2cb1decSSalil Mehta 
2902e2cb1decSSalil Mehta 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
2903e2cb1decSSalil Mehta 	if (ret) {
2904e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "can't set consistent PCI DMA, exiting");
2905e2cb1decSSalil Mehta 		goto err_disable_device;
2906e2cb1decSSalil Mehta 	}
2907e2cb1decSSalil Mehta 
2908e2cb1decSSalil Mehta 	ret = pci_request_regions(pdev, HCLGEVF_DRIVER_NAME);
2909e2cb1decSSalil Mehta 	if (ret) {
2910e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "PCI request regions failed %d\n", ret);
2911e2cb1decSSalil Mehta 		goto err_disable_device;
2912e2cb1decSSalil Mehta 	}
2913e2cb1decSSalil Mehta 
2914e2cb1decSSalil Mehta 	pci_set_master(pdev);
2915e2cb1decSSalil Mehta 	hw = &hdev->hw;
2916e2cb1decSSalil Mehta 	hw->hdev = hdev;
29172e1ea493SPeng Li 	hw->io_base = pci_iomap(pdev, 2, 0);
2918e2cb1decSSalil Mehta 	if (!hw->io_base) {
2919e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "can't map configuration register space\n");
2920e2cb1decSSalil Mehta 		ret = -ENOMEM;
2921e2cb1decSSalil Mehta 		goto err_clr_master;
2922e2cb1decSSalil Mehta 	}
2923e2cb1decSSalil Mehta 
2924e2cb1decSSalil Mehta 	return 0;
2925e2cb1decSSalil Mehta 
2926e2cb1decSSalil Mehta err_clr_master:
2927e2cb1decSSalil Mehta 	pci_clear_master(pdev);
2928e2cb1decSSalil Mehta 	pci_release_regions(pdev);
2929e2cb1decSSalil Mehta err_disable_device:
2930e2cb1decSSalil Mehta 	pci_disable_device(pdev);
29313e249d3bSFuyun Liang 
2932e2cb1decSSalil Mehta 	return ret;
2933e2cb1decSSalil Mehta }
2934e2cb1decSSalil Mehta 
2935e2cb1decSSalil Mehta static void hclgevf_pci_uninit(struct hclgevf_dev *hdev)
2936e2cb1decSSalil Mehta {
2937e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2938e2cb1decSSalil Mehta 
2939e2cb1decSSalil Mehta 	pci_iounmap(pdev, hdev->hw.io_base);
2940e2cb1decSSalil Mehta 	pci_clear_master(pdev);
2941e2cb1decSSalil Mehta 	pci_release_regions(pdev);
2942e2cb1decSSalil Mehta 	pci_disable_device(pdev);
2943e2cb1decSSalil Mehta }
2944e2cb1decSSalil Mehta 
294507acf909SJian Shen static int hclgevf_query_vf_resource(struct hclgevf_dev *hdev)
294607acf909SJian Shen {
294707acf909SJian Shen 	struct hclgevf_query_res_cmd *req;
294807acf909SJian Shen 	struct hclgevf_desc desc;
294907acf909SJian Shen 	int ret;
295007acf909SJian Shen 
295107acf909SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_VF_RSRC, true);
295207acf909SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
295307acf909SJian Shen 	if (ret) {
295407acf909SJian Shen 		dev_err(&hdev->pdev->dev,
295507acf909SJian Shen 			"query vf resource failed, ret = %d.\n", ret);
295607acf909SJian Shen 		return ret;
295707acf909SJian Shen 	}
295807acf909SJian Shen 
295907acf909SJian Shen 	req = (struct hclgevf_query_res_cmd *)desc.data;
296007acf909SJian Shen 
2961580a05f9SYonglong Liu 	if (hnae3_dev_roce_supported(hdev)) {
296207acf909SJian Shen 		hdev->roce_base_msix_offset =
296360df7e91SHuazhong Tan 		hnae3_get_field(le16_to_cpu(req->msixcap_localid_ba_rocee),
296407acf909SJian Shen 				HCLGEVF_MSIX_OFT_ROCEE_M,
296507acf909SJian Shen 				HCLGEVF_MSIX_OFT_ROCEE_S);
296607acf909SJian Shen 		hdev->num_roce_msix =
296760df7e91SHuazhong Tan 		hnae3_get_field(le16_to_cpu(req->vf_intr_vector_number),
296807acf909SJian Shen 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
296907acf909SJian Shen 
2970580a05f9SYonglong Liu 		/* nic's msix numbers is always equals to the roce's. */
2971580a05f9SYonglong Liu 		hdev->num_nic_msix = hdev->num_roce_msix;
2972580a05f9SYonglong Liu 
297307acf909SJian Shen 		/* VF should have NIC vectors and Roce vectors, NIC vectors
297407acf909SJian Shen 		 * are queued before Roce vectors. The offset is fixed to 64.
297507acf909SJian Shen 		 */
297607acf909SJian Shen 		hdev->num_msi = hdev->num_roce_msix +
297707acf909SJian Shen 				hdev->roce_base_msix_offset;
297807acf909SJian Shen 	} else {
297907acf909SJian Shen 		hdev->num_msi =
298060df7e91SHuazhong Tan 		hnae3_get_field(le16_to_cpu(req->vf_intr_vector_number),
298107acf909SJian Shen 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
2982580a05f9SYonglong Liu 
2983580a05f9SYonglong Liu 		hdev->num_nic_msix = hdev->num_msi;
2984580a05f9SYonglong Liu 	}
2985580a05f9SYonglong Liu 
2986580a05f9SYonglong Liu 	if (hdev->num_nic_msix < HNAE3_MIN_VECTOR_NUM) {
2987580a05f9SYonglong Liu 		dev_err(&hdev->pdev->dev,
2988580a05f9SYonglong Liu 			"Just %u msi resources, not enough for vf(min:2).\n",
2989580a05f9SYonglong Liu 			hdev->num_nic_msix);
2990580a05f9SYonglong Liu 		return -EINVAL;
299107acf909SJian Shen 	}
299207acf909SJian Shen 
299307acf909SJian Shen 	return 0;
299407acf909SJian Shen }
299507acf909SJian Shen 
2996af2aedc5SGuangbin Huang static void hclgevf_set_default_dev_specs(struct hclgevf_dev *hdev)
2997af2aedc5SGuangbin Huang {
2998af2aedc5SGuangbin Huang #define HCLGEVF_MAX_NON_TSO_BD_NUM			8U
2999af2aedc5SGuangbin Huang 
3000af2aedc5SGuangbin Huang 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(hdev->pdev);
3001af2aedc5SGuangbin Huang 
3002af2aedc5SGuangbin Huang 	ae_dev->dev_specs.max_non_tso_bd_num =
3003af2aedc5SGuangbin Huang 					HCLGEVF_MAX_NON_TSO_BD_NUM;
3004af2aedc5SGuangbin Huang 	ae_dev->dev_specs.rss_ind_tbl_size = HCLGEVF_RSS_IND_TBL_SIZE;
3005af2aedc5SGuangbin Huang 	ae_dev->dev_specs.rss_key_size = HCLGEVF_RSS_KEY_SIZE;
3006ab16b49cSHuazhong Tan 	ae_dev->dev_specs.max_int_gl = HCLGEVF_DEF_MAX_INT_GL;
3007af2aedc5SGuangbin Huang }
3008af2aedc5SGuangbin Huang 
3009af2aedc5SGuangbin Huang static void hclgevf_parse_dev_specs(struct hclgevf_dev *hdev,
3010af2aedc5SGuangbin Huang 				    struct hclgevf_desc *desc)
3011af2aedc5SGuangbin Huang {
3012af2aedc5SGuangbin Huang 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(hdev->pdev);
3013af2aedc5SGuangbin Huang 	struct hclgevf_dev_specs_0_cmd *req0;
3014ab16b49cSHuazhong Tan 	struct hclgevf_dev_specs_1_cmd *req1;
3015af2aedc5SGuangbin Huang 
3016af2aedc5SGuangbin Huang 	req0 = (struct hclgevf_dev_specs_0_cmd *)desc[0].data;
3017ab16b49cSHuazhong Tan 	req1 = (struct hclgevf_dev_specs_1_cmd *)desc[1].data;
3018af2aedc5SGuangbin Huang 
3019af2aedc5SGuangbin Huang 	ae_dev->dev_specs.max_non_tso_bd_num = req0->max_non_tso_bd_num;
3020af2aedc5SGuangbin Huang 	ae_dev->dev_specs.rss_ind_tbl_size =
3021af2aedc5SGuangbin Huang 					le16_to_cpu(req0->rss_ind_tbl_size);
302291bfae25SHuazhong Tan 	ae_dev->dev_specs.int_ql_max = le16_to_cpu(req0->int_ql_max);
3023af2aedc5SGuangbin Huang 	ae_dev->dev_specs.rss_key_size = le16_to_cpu(req0->rss_key_size);
3024ab16b49cSHuazhong Tan 	ae_dev->dev_specs.max_int_gl = le16_to_cpu(req1->max_int_gl);
3025af2aedc5SGuangbin Huang }
3026af2aedc5SGuangbin Huang 
302713297028SGuangbin Huang static void hclgevf_check_dev_specs(struct hclgevf_dev *hdev)
302813297028SGuangbin Huang {
302913297028SGuangbin Huang 	struct hnae3_dev_specs *dev_specs = &hdev->ae_dev->dev_specs;
303013297028SGuangbin Huang 
303113297028SGuangbin Huang 	if (!dev_specs->max_non_tso_bd_num)
303213297028SGuangbin Huang 		dev_specs->max_non_tso_bd_num = HCLGEVF_MAX_NON_TSO_BD_NUM;
303313297028SGuangbin Huang 	if (!dev_specs->rss_ind_tbl_size)
303413297028SGuangbin Huang 		dev_specs->rss_ind_tbl_size = HCLGEVF_RSS_IND_TBL_SIZE;
303513297028SGuangbin Huang 	if (!dev_specs->rss_key_size)
303613297028SGuangbin Huang 		dev_specs->rss_key_size = HCLGEVF_RSS_KEY_SIZE;
3037ab16b49cSHuazhong Tan 	if (!dev_specs->max_int_gl)
3038ab16b49cSHuazhong Tan 		dev_specs->max_int_gl = HCLGEVF_DEF_MAX_INT_GL;
303913297028SGuangbin Huang }
304013297028SGuangbin Huang 
3041af2aedc5SGuangbin Huang static int hclgevf_query_dev_specs(struct hclgevf_dev *hdev)
3042af2aedc5SGuangbin Huang {
3043af2aedc5SGuangbin Huang 	struct hclgevf_desc desc[HCLGEVF_QUERY_DEV_SPECS_BD_NUM];
3044af2aedc5SGuangbin Huang 	int ret;
3045af2aedc5SGuangbin Huang 	int i;
3046af2aedc5SGuangbin Huang 
3047af2aedc5SGuangbin Huang 	/* set default specifications as devices lower than version V3 do not
3048af2aedc5SGuangbin Huang 	 * support querying specifications from firmware.
3049af2aedc5SGuangbin Huang 	 */
3050af2aedc5SGuangbin Huang 	if (hdev->ae_dev->dev_version < HNAE3_DEVICE_VERSION_V3) {
3051af2aedc5SGuangbin Huang 		hclgevf_set_default_dev_specs(hdev);
3052af2aedc5SGuangbin Huang 		return 0;
3053af2aedc5SGuangbin Huang 	}
3054af2aedc5SGuangbin Huang 
3055af2aedc5SGuangbin Huang 	for (i = 0; i < HCLGEVF_QUERY_DEV_SPECS_BD_NUM - 1; i++) {
3056af2aedc5SGuangbin Huang 		hclgevf_cmd_setup_basic_desc(&desc[i],
3057af2aedc5SGuangbin Huang 					     HCLGEVF_OPC_QUERY_DEV_SPECS, true);
3058af2aedc5SGuangbin Huang 		desc[i].flag |= cpu_to_le16(HCLGEVF_CMD_FLAG_NEXT);
3059af2aedc5SGuangbin Huang 	}
3060af2aedc5SGuangbin Huang 	hclgevf_cmd_setup_basic_desc(&desc[i], HCLGEVF_OPC_QUERY_DEV_SPECS,
3061af2aedc5SGuangbin Huang 				     true);
3062af2aedc5SGuangbin Huang 
3063af2aedc5SGuangbin Huang 	ret = hclgevf_cmd_send(&hdev->hw, desc, HCLGEVF_QUERY_DEV_SPECS_BD_NUM);
3064af2aedc5SGuangbin Huang 	if (ret)
3065af2aedc5SGuangbin Huang 		return ret;
3066af2aedc5SGuangbin Huang 
3067af2aedc5SGuangbin Huang 	hclgevf_parse_dev_specs(hdev, desc);
306813297028SGuangbin Huang 	hclgevf_check_dev_specs(hdev);
3069af2aedc5SGuangbin Huang 
3070af2aedc5SGuangbin Huang 	return 0;
3071af2aedc5SGuangbin Huang }
3072af2aedc5SGuangbin Huang 
3073862d969aSHuazhong Tan static int hclgevf_pci_reset(struct hclgevf_dev *hdev)
3074862d969aSHuazhong Tan {
3075862d969aSHuazhong Tan 	struct pci_dev *pdev = hdev->pdev;
3076862d969aSHuazhong Tan 	int ret = 0;
3077862d969aSHuazhong Tan 
3078862d969aSHuazhong Tan 	if (hdev->reset_type == HNAE3_VF_FULL_RESET &&
3079862d969aSHuazhong Tan 	    test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
3080862d969aSHuazhong Tan 		hclgevf_misc_irq_uninit(hdev);
3081862d969aSHuazhong Tan 		hclgevf_uninit_msi(hdev);
3082862d969aSHuazhong Tan 		clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
3083862d969aSHuazhong Tan 	}
3084862d969aSHuazhong Tan 
3085862d969aSHuazhong Tan 	if (!test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
3086862d969aSHuazhong Tan 		pci_set_master(pdev);
3087862d969aSHuazhong Tan 		ret = hclgevf_init_msi(hdev);
3088862d969aSHuazhong Tan 		if (ret) {
3089862d969aSHuazhong Tan 			dev_err(&pdev->dev,
3090862d969aSHuazhong Tan 				"failed(%d) to init MSI/MSI-X\n", ret);
3091862d969aSHuazhong Tan 			return ret;
3092862d969aSHuazhong Tan 		}
3093862d969aSHuazhong Tan 
3094862d969aSHuazhong Tan 		ret = hclgevf_misc_irq_init(hdev);
3095862d969aSHuazhong Tan 		if (ret) {
3096862d969aSHuazhong Tan 			hclgevf_uninit_msi(hdev);
3097862d969aSHuazhong Tan 			dev_err(&pdev->dev, "failed(%d) to init Misc IRQ(vector0)\n",
3098862d969aSHuazhong Tan 				ret);
3099862d969aSHuazhong Tan 			return ret;
3100862d969aSHuazhong Tan 		}
3101862d969aSHuazhong Tan 
3102862d969aSHuazhong Tan 		set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
3103862d969aSHuazhong Tan 	}
3104862d969aSHuazhong Tan 
3105862d969aSHuazhong Tan 	return ret;
3106862d969aSHuazhong Tan }
3107862d969aSHuazhong Tan 
3108039ba863SJian Shen static int hclgevf_clear_vport_list(struct hclgevf_dev *hdev)
3109039ba863SJian Shen {
3110039ba863SJian Shen 	struct hclge_vf_to_pf_msg send_msg;
3111039ba863SJian Shen 
3112039ba863SJian Shen 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_HANDLE_VF_TBL,
3113039ba863SJian Shen 			       HCLGE_MBX_VPORT_LIST_CLEAR);
3114039ba863SJian Shen 	return hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
3115039ba863SJian Shen }
3116039ba863SJian Shen 
31179c6f7085SHuazhong Tan static int hclgevf_reset_hdev(struct hclgevf_dev *hdev)
3118e2cb1decSSalil Mehta {
31197a01c897SSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
3120e2cb1decSSalil Mehta 	int ret;
3121e2cb1decSSalil Mehta 
3122862d969aSHuazhong Tan 	ret = hclgevf_pci_reset(hdev);
3123862d969aSHuazhong Tan 	if (ret) {
3124862d969aSHuazhong Tan 		dev_err(&pdev->dev, "pci reset failed %d\n", ret);
3125862d969aSHuazhong Tan 		return ret;
3126862d969aSHuazhong Tan 	}
3127862d969aSHuazhong Tan 
31289c6f7085SHuazhong Tan 	ret = hclgevf_cmd_init(hdev);
31299c6f7085SHuazhong Tan 	if (ret) {
31309c6f7085SHuazhong Tan 		dev_err(&pdev->dev, "cmd failed %d\n", ret);
31319c6f7085SHuazhong Tan 		return ret;
31327a01c897SSalil Mehta 	}
3133e2cb1decSSalil Mehta 
31349c6f7085SHuazhong Tan 	ret = hclgevf_rss_init_hw(hdev);
31359c6f7085SHuazhong Tan 	if (ret) {
31369c6f7085SHuazhong Tan 		dev_err(&hdev->pdev->dev,
31379c6f7085SHuazhong Tan 			"failed(%d) to initialize RSS\n", ret);
31389c6f7085SHuazhong Tan 		return ret;
31399c6f7085SHuazhong Tan 	}
31409c6f7085SHuazhong Tan 
3141b26a6feaSPeng Li 	ret = hclgevf_config_gro(hdev, true);
3142b26a6feaSPeng Li 	if (ret)
3143b26a6feaSPeng Li 		return ret;
3144b26a6feaSPeng Li 
31459c6f7085SHuazhong Tan 	ret = hclgevf_init_vlan_config(hdev);
31469c6f7085SHuazhong Tan 	if (ret) {
31479c6f7085SHuazhong Tan 		dev_err(&hdev->pdev->dev,
31489c6f7085SHuazhong Tan 			"failed(%d) to initialize VLAN config\n", ret);
31499c6f7085SHuazhong Tan 		return ret;
31509c6f7085SHuazhong Tan 	}
31519c6f7085SHuazhong Tan 
3152c631c696SJian Shen 	set_bit(HCLGEVF_STATE_PROMISC_CHANGED, &hdev->state);
3153c631c696SJian Shen 
31549c6f7085SHuazhong Tan 	dev_info(&hdev->pdev->dev, "Reset done\n");
31559c6f7085SHuazhong Tan 
31569c6f7085SHuazhong Tan 	return 0;
31579c6f7085SHuazhong Tan }
31589c6f7085SHuazhong Tan 
31599c6f7085SHuazhong Tan static int hclgevf_init_hdev(struct hclgevf_dev *hdev)
31609c6f7085SHuazhong Tan {
31619c6f7085SHuazhong Tan 	struct pci_dev *pdev = hdev->pdev;
31629c6f7085SHuazhong Tan 	int ret;
31639c6f7085SHuazhong Tan 
3164e2cb1decSSalil Mehta 	ret = hclgevf_pci_init(hdev);
316560df7e91SHuazhong Tan 	if (ret)
3166e2cb1decSSalil Mehta 		return ret;
3167e2cb1decSSalil Mehta 
31688b0195a3SHuazhong Tan 	ret = hclgevf_cmd_queue_init(hdev);
316960df7e91SHuazhong Tan 	if (ret)
31708b0195a3SHuazhong Tan 		goto err_cmd_queue_init;
31718b0195a3SHuazhong Tan 
3172eddf0462SYunsheng Lin 	ret = hclgevf_cmd_init(hdev);
3173eddf0462SYunsheng Lin 	if (ret)
3174eddf0462SYunsheng Lin 		goto err_cmd_init;
3175eddf0462SYunsheng Lin 
317607acf909SJian Shen 	/* Get vf resource */
317707acf909SJian Shen 	ret = hclgevf_query_vf_resource(hdev);
317860df7e91SHuazhong Tan 	if (ret)
31798b0195a3SHuazhong Tan 		goto err_cmd_init;
318007acf909SJian Shen 
3181af2aedc5SGuangbin Huang 	ret = hclgevf_query_dev_specs(hdev);
3182af2aedc5SGuangbin Huang 	if (ret) {
3183af2aedc5SGuangbin Huang 		dev_err(&pdev->dev,
3184af2aedc5SGuangbin Huang 			"failed to query dev specifications, ret = %d\n", ret);
3185af2aedc5SGuangbin Huang 		goto err_cmd_init;
3186af2aedc5SGuangbin Huang 	}
3187af2aedc5SGuangbin Huang 
318807acf909SJian Shen 	ret = hclgevf_init_msi(hdev);
318907acf909SJian Shen 	if (ret) {
319007acf909SJian Shen 		dev_err(&pdev->dev, "failed(%d) to init MSI/MSI-X\n", ret);
31918b0195a3SHuazhong Tan 		goto err_cmd_init;
319207acf909SJian Shen 	}
319307acf909SJian Shen 
319407acf909SJian Shen 	hclgevf_state_init(hdev);
3195dea846e8SHuazhong Tan 	hdev->reset_level = HNAE3_VF_FUNC_RESET;
3196afb6afdbSHuazhong Tan 	hdev->reset_type = HNAE3_NONE_RESET;
319707acf909SJian Shen 
3198e2cb1decSSalil Mehta 	ret = hclgevf_misc_irq_init(hdev);
319960df7e91SHuazhong Tan 	if (ret)
3200e2cb1decSSalil Mehta 		goto err_misc_irq_init;
3201e2cb1decSSalil Mehta 
3202862d969aSHuazhong Tan 	set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
3203862d969aSHuazhong Tan 
3204e2cb1decSSalil Mehta 	ret = hclgevf_configure(hdev);
3205e2cb1decSSalil Mehta 	if (ret) {
3206e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to fetch configuration\n", ret);
3207e2cb1decSSalil Mehta 		goto err_config;
3208e2cb1decSSalil Mehta 	}
3209e2cb1decSSalil Mehta 
3210e2cb1decSSalil Mehta 	ret = hclgevf_alloc_tqps(hdev);
3211e2cb1decSSalil Mehta 	if (ret) {
3212e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to allocate TQPs\n", ret);
3213e2cb1decSSalil Mehta 		goto err_config;
3214e2cb1decSSalil Mehta 	}
3215e2cb1decSSalil Mehta 
3216e2cb1decSSalil Mehta 	ret = hclgevf_set_handle_info(hdev);
321760df7e91SHuazhong Tan 	if (ret)
3218e2cb1decSSalil Mehta 		goto err_config;
3219e2cb1decSSalil Mehta 
3220b26a6feaSPeng Li 	ret = hclgevf_config_gro(hdev, true);
3221b26a6feaSPeng Li 	if (ret)
3222b26a6feaSPeng Li 		goto err_config;
3223b26a6feaSPeng Li 
3224e2cb1decSSalil Mehta 	/* Initialize RSS for this VF */
3225944de484SGuojia Liao 	hclgevf_rss_init_cfg(hdev);
3226e2cb1decSSalil Mehta 	ret = hclgevf_rss_init_hw(hdev);
3227e2cb1decSSalil Mehta 	if (ret) {
3228e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
3229e2cb1decSSalil Mehta 			"failed(%d) to initialize RSS\n", ret);
3230e2cb1decSSalil Mehta 		goto err_config;
3231e2cb1decSSalil Mehta 	}
3232e2cb1decSSalil Mehta 
3233039ba863SJian Shen 	/* ensure vf tbl list as empty before init*/
3234039ba863SJian Shen 	ret = hclgevf_clear_vport_list(hdev);
3235039ba863SJian Shen 	if (ret) {
3236039ba863SJian Shen 		dev_err(&pdev->dev,
3237039ba863SJian Shen 			"failed to clear tbl list configuration, ret = %d.\n",
3238039ba863SJian Shen 			ret);
3239039ba863SJian Shen 		goto err_config;
3240039ba863SJian Shen 	}
3241039ba863SJian Shen 
3242e2cb1decSSalil Mehta 	ret = hclgevf_init_vlan_config(hdev);
3243e2cb1decSSalil Mehta 	if (ret) {
3244e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
3245e2cb1decSSalil Mehta 			"failed(%d) to initialize VLAN config\n", ret);
3246e2cb1decSSalil Mehta 		goto err_config;
3247e2cb1decSSalil Mehta 	}
3248e2cb1decSSalil Mehta 
32490742ed7cSHuazhong Tan 	hdev->last_reset_time = jiffies;
325008d80a4cSHuazhong Tan 	dev_info(&hdev->pdev->dev, "finished initializing %s driver\n",
325108d80a4cSHuazhong Tan 		 HCLGEVF_DRIVER_NAME);
3252e2cb1decSSalil Mehta 
3253ff200099SYunsheng Lin 	hclgevf_task_schedule(hdev, round_jiffies_relative(HZ));
3254ff200099SYunsheng Lin 
3255e2cb1decSSalil Mehta 	return 0;
3256e2cb1decSSalil Mehta 
3257e2cb1decSSalil Mehta err_config:
3258e2cb1decSSalil Mehta 	hclgevf_misc_irq_uninit(hdev);
3259e2cb1decSSalil Mehta err_misc_irq_init:
3260e2cb1decSSalil Mehta 	hclgevf_state_uninit(hdev);
3261e2cb1decSSalil Mehta 	hclgevf_uninit_msi(hdev);
326207acf909SJian Shen err_cmd_init:
32638b0195a3SHuazhong Tan 	hclgevf_cmd_uninit(hdev);
32648b0195a3SHuazhong Tan err_cmd_queue_init:
3265e2cb1decSSalil Mehta 	hclgevf_pci_uninit(hdev);
3266862d969aSHuazhong Tan 	clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
3267e2cb1decSSalil Mehta 	return ret;
3268e2cb1decSSalil Mehta }
3269e2cb1decSSalil Mehta 
32707a01c897SSalil Mehta static void hclgevf_uninit_hdev(struct hclgevf_dev *hdev)
3271e2cb1decSSalil Mehta {
3272d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
3273d3410018SYufeng Mo 
3274e2cb1decSSalil Mehta 	hclgevf_state_uninit(hdev);
3275862d969aSHuazhong Tan 
3276d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_VF_UNINIT, 0);
3277d3410018SYufeng Mo 	hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
327823b4201dSJian Shen 
3279862d969aSHuazhong Tan 	if (test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
3280eddf0462SYunsheng Lin 		hclgevf_misc_irq_uninit(hdev);
3281e2cb1decSSalil Mehta 		hclgevf_uninit_msi(hdev);
32827a01c897SSalil Mehta 	}
32837a01c897SSalil Mehta 
3284862d969aSHuazhong Tan 	hclgevf_cmd_uninit(hdev);
3285e3364c5fSZenghui Yu 	hclgevf_pci_uninit(hdev);
3286ee4bcd3bSJian Shen 	hclgevf_uninit_mac_list(hdev);
3287862d969aSHuazhong Tan }
3288862d969aSHuazhong Tan 
32897a01c897SSalil Mehta static int hclgevf_init_ae_dev(struct hnae3_ae_dev *ae_dev)
32907a01c897SSalil Mehta {
32917a01c897SSalil Mehta 	struct pci_dev *pdev = ae_dev->pdev;
32927a01c897SSalil Mehta 	int ret;
32937a01c897SSalil Mehta 
32947a01c897SSalil Mehta 	ret = hclgevf_alloc_hdev(ae_dev);
32957a01c897SSalil Mehta 	if (ret) {
32967a01c897SSalil Mehta 		dev_err(&pdev->dev, "hclge device allocation failed\n");
32977a01c897SSalil Mehta 		return ret;
32987a01c897SSalil Mehta 	}
32997a01c897SSalil Mehta 
33007a01c897SSalil Mehta 	ret = hclgevf_init_hdev(ae_dev->priv);
3301a6d818e3SYunsheng Lin 	if (ret) {
33027a01c897SSalil Mehta 		dev_err(&pdev->dev, "hclge device initialization failed\n");
33037a01c897SSalil Mehta 		return ret;
33047a01c897SSalil Mehta 	}
33057a01c897SSalil Mehta 
3306a6d818e3SYunsheng Lin 	return 0;
3307a6d818e3SYunsheng Lin }
3308a6d818e3SYunsheng Lin 
33097a01c897SSalil Mehta static void hclgevf_uninit_ae_dev(struct hnae3_ae_dev *ae_dev)
33107a01c897SSalil Mehta {
33117a01c897SSalil Mehta 	struct hclgevf_dev *hdev = ae_dev->priv;
33127a01c897SSalil Mehta 
33137a01c897SSalil Mehta 	hclgevf_uninit_hdev(hdev);
3314e2cb1decSSalil Mehta 	ae_dev->priv = NULL;
3315e2cb1decSSalil Mehta }
3316e2cb1decSSalil Mehta 
3317849e4607SPeng Li static u32 hclgevf_get_max_channels(struct hclgevf_dev *hdev)
3318849e4607SPeng Li {
3319849e4607SPeng Li 	struct hnae3_handle *nic = &hdev->nic;
3320849e4607SPeng Li 	struct hnae3_knic_private_info *kinfo = &nic->kinfo;
3321849e4607SPeng Li 
33228be73621SHuazhong Tan 	return min_t(u32, hdev->rss_size_max,
33238be73621SHuazhong Tan 		     hdev->num_tqps / kinfo->num_tc);
3324849e4607SPeng Li }
3325849e4607SPeng Li 
3326849e4607SPeng Li /**
3327849e4607SPeng Li  * hclgevf_get_channels - Get the current channels enabled and max supported.
3328849e4607SPeng Li  * @handle: hardware information for network interface
3329849e4607SPeng Li  * @ch: ethtool channels structure
3330849e4607SPeng Li  *
3331849e4607SPeng Li  * We don't support separate tx and rx queues as channels. The other count
3332849e4607SPeng Li  * represents how many queues are being used for control. max_combined counts
3333849e4607SPeng Li  * how many queue pairs we can support. They may not be mapped 1 to 1 with
3334849e4607SPeng Li  * q_vectors since we support a lot more queue pairs than q_vectors.
3335849e4607SPeng Li  **/
3336849e4607SPeng Li static void hclgevf_get_channels(struct hnae3_handle *handle,
3337849e4607SPeng Li 				 struct ethtool_channels *ch)
3338849e4607SPeng Li {
3339849e4607SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
3340849e4607SPeng Li 
3341849e4607SPeng Li 	ch->max_combined = hclgevf_get_max_channels(hdev);
3342849e4607SPeng Li 	ch->other_count = 0;
3343849e4607SPeng Li 	ch->max_other = 0;
33448be73621SHuazhong Tan 	ch->combined_count = handle->kinfo.rss_size;
3345849e4607SPeng Li }
3346849e4607SPeng Li 
3347cc719218SPeng Li static void hclgevf_get_tqps_and_rss_info(struct hnae3_handle *handle,
33480d43bf45SHuazhong Tan 					  u16 *alloc_tqps, u16 *max_rss_size)
3349cc719218SPeng Li {
3350cc719218SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
3351cc719218SPeng Li 
33520d43bf45SHuazhong Tan 	*alloc_tqps = hdev->num_tqps;
3353cc719218SPeng Li 	*max_rss_size = hdev->rss_size_max;
3354cc719218SPeng Li }
3355cc719218SPeng Li 
33564093d1a2SGuangbin Huang static void hclgevf_update_rss_size(struct hnae3_handle *handle,
33574093d1a2SGuangbin Huang 				    u32 new_tqps_num)
33584093d1a2SGuangbin Huang {
33594093d1a2SGuangbin Huang 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
33604093d1a2SGuangbin Huang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
33614093d1a2SGuangbin Huang 	u16 max_rss_size;
33624093d1a2SGuangbin Huang 
33634093d1a2SGuangbin Huang 	kinfo->req_rss_size = new_tqps_num;
33644093d1a2SGuangbin Huang 
33654093d1a2SGuangbin Huang 	max_rss_size = min_t(u16, hdev->rss_size_max,
33664093d1a2SGuangbin Huang 			     hdev->num_tqps / kinfo->num_tc);
33674093d1a2SGuangbin Huang 
33684093d1a2SGuangbin Huang 	/* Use the user's configuration when it is not larger than
33694093d1a2SGuangbin Huang 	 * max_rss_size, otherwise, use the maximum specification value.
33704093d1a2SGuangbin Huang 	 */
33714093d1a2SGuangbin Huang 	if (kinfo->req_rss_size != kinfo->rss_size && kinfo->req_rss_size &&
33724093d1a2SGuangbin Huang 	    kinfo->req_rss_size <= max_rss_size)
33734093d1a2SGuangbin Huang 		kinfo->rss_size = kinfo->req_rss_size;
33744093d1a2SGuangbin Huang 	else if (kinfo->rss_size > max_rss_size ||
33754093d1a2SGuangbin Huang 		 (!kinfo->req_rss_size && kinfo->rss_size < max_rss_size))
33764093d1a2SGuangbin Huang 		kinfo->rss_size = max_rss_size;
33774093d1a2SGuangbin Huang 
33784093d1a2SGuangbin Huang 	kinfo->num_tqps = kinfo->num_tc * kinfo->rss_size;
33794093d1a2SGuangbin Huang }
33804093d1a2SGuangbin Huang 
33814093d1a2SGuangbin Huang static int hclgevf_set_channels(struct hnae3_handle *handle, u32 new_tqps_num,
33824093d1a2SGuangbin Huang 				bool rxfh_configured)
33834093d1a2SGuangbin Huang {
33844093d1a2SGuangbin Huang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
33854093d1a2SGuangbin Huang 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
33864093d1a2SGuangbin Huang 	u16 cur_rss_size = kinfo->rss_size;
33874093d1a2SGuangbin Huang 	u16 cur_tqps = kinfo->num_tqps;
33884093d1a2SGuangbin Huang 	u32 *rss_indir;
33894093d1a2SGuangbin Huang 	unsigned int i;
33904093d1a2SGuangbin Huang 	int ret;
33914093d1a2SGuangbin Huang 
33924093d1a2SGuangbin Huang 	hclgevf_update_rss_size(handle, new_tqps_num);
33934093d1a2SGuangbin Huang 
33944093d1a2SGuangbin Huang 	ret = hclgevf_set_rss_tc_mode(hdev, kinfo->rss_size);
33954093d1a2SGuangbin Huang 	if (ret)
33964093d1a2SGuangbin Huang 		return ret;
33974093d1a2SGuangbin Huang 
33984093d1a2SGuangbin Huang 	/* RSS indirection table has been configuared by user */
33994093d1a2SGuangbin Huang 	if (rxfh_configured)
34004093d1a2SGuangbin Huang 		goto out;
34014093d1a2SGuangbin Huang 
34024093d1a2SGuangbin Huang 	/* Reinitializes the rss indirect table according to the new RSS size */
34034093d1a2SGuangbin Huang 	rss_indir = kcalloc(HCLGEVF_RSS_IND_TBL_SIZE, sizeof(u32), GFP_KERNEL);
34044093d1a2SGuangbin Huang 	if (!rss_indir)
34054093d1a2SGuangbin Huang 		return -ENOMEM;
34064093d1a2SGuangbin Huang 
34074093d1a2SGuangbin Huang 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
34084093d1a2SGuangbin Huang 		rss_indir[i] = i % kinfo->rss_size;
34094093d1a2SGuangbin Huang 
3410944de484SGuojia Liao 	hdev->rss_cfg.rss_size = kinfo->rss_size;
3411944de484SGuojia Liao 
34124093d1a2SGuangbin Huang 	ret = hclgevf_set_rss(handle, rss_indir, NULL, 0);
34134093d1a2SGuangbin Huang 	if (ret)
34144093d1a2SGuangbin Huang 		dev_err(&hdev->pdev->dev, "set rss indir table fail, ret=%d\n",
34154093d1a2SGuangbin Huang 			ret);
34164093d1a2SGuangbin Huang 
34174093d1a2SGuangbin Huang 	kfree(rss_indir);
34184093d1a2SGuangbin Huang 
34194093d1a2SGuangbin Huang out:
34204093d1a2SGuangbin Huang 	if (!ret)
34214093d1a2SGuangbin Huang 		dev_info(&hdev->pdev->dev,
34224093d1a2SGuangbin Huang 			 "Channels changed, rss_size from %u to %u, tqps from %u to %u",
34234093d1a2SGuangbin Huang 			 cur_rss_size, kinfo->rss_size,
34244093d1a2SGuangbin Huang 			 cur_tqps, kinfo->rss_size * kinfo->num_tc);
34254093d1a2SGuangbin Huang 
34264093d1a2SGuangbin Huang 	return ret;
34274093d1a2SGuangbin Huang }
34284093d1a2SGuangbin Huang 
3429175ec96bSFuyun Liang static int hclgevf_get_status(struct hnae3_handle *handle)
3430175ec96bSFuyun Liang {
3431175ec96bSFuyun Liang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
3432175ec96bSFuyun Liang 
3433175ec96bSFuyun Liang 	return hdev->hw.mac.link;
3434175ec96bSFuyun Liang }
3435175ec96bSFuyun Liang 
34364a152de9SFuyun Liang static void hclgevf_get_ksettings_an_result(struct hnae3_handle *handle,
34374a152de9SFuyun Liang 					    u8 *auto_neg, u32 *speed,
34384a152de9SFuyun Liang 					    u8 *duplex)
34394a152de9SFuyun Liang {
34404a152de9SFuyun Liang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
34414a152de9SFuyun Liang 
34424a152de9SFuyun Liang 	if (speed)
34434a152de9SFuyun Liang 		*speed = hdev->hw.mac.speed;
34444a152de9SFuyun Liang 	if (duplex)
34454a152de9SFuyun Liang 		*duplex = hdev->hw.mac.duplex;
34464a152de9SFuyun Liang 	if (auto_neg)
34474a152de9SFuyun Liang 		*auto_neg = AUTONEG_DISABLE;
34484a152de9SFuyun Liang }
34494a152de9SFuyun Liang 
34504a152de9SFuyun Liang void hclgevf_update_speed_duplex(struct hclgevf_dev *hdev, u32 speed,
34514a152de9SFuyun Liang 				 u8 duplex)
34524a152de9SFuyun Liang {
34534a152de9SFuyun Liang 	hdev->hw.mac.speed = speed;
34544a152de9SFuyun Liang 	hdev->hw.mac.duplex = duplex;
34554a152de9SFuyun Liang }
34564a152de9SFuyun Liang 
34571731be4cSYonglong Liu static int hclgevf_gro_en(struct hnae3_handle *handle, bool enable)
34585c9f6b39SPeng Li {
34595c9f6b39SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
34605c9f6b39SPeng Li 
34615c9f6b39SPeng Li 	return hclgevf_config_gro(hdev, enable);
34625c9f6b39SPeng Li }
34635c9f6b39SPeng Li 
346488d10bd6SJian Shen static void hclgevf_get_media_type(struct hnae3_handle *handle, u8 *media_type,
346588d10bd6SJian Shen 				   u8 *module_type)
3466c136b884SPeng Li {
3467c136b884SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
346888d10bd6SJian Shen 
3469c136b884SPeng Li 	if (media_type)
3470c136b884SPeng Li 		*media_type = hdev->hw.mac.media_type;
347188d10bd6SJian Shen 
347288d10bd6SJian Shen 	if (module_type)
347388d10bd6SJian Shen 		*module_type = hdev->hw.mac.module_type;
3474c136b884SPeng Li }
3475c136b884SPeng Li 
34764d60291bSHuazhong Tan static bool hclgevf_get_hw_reset_stat(struct hnae3_handle *handle)
34774d60291bSHuazhong Tan {
34784d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
34794d60291bSHuazhong Tan 
3480aa5c4f17SHuazhong Tan 	return !!hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
34814d60291bSHuazhong Tan }
34824d60291bSHuazhong Tan 
3483fe735c84SHuazhong Tan static bool hclgevf_get_cmdq_stat(struct hnae3_handle *handle)
3484fe735c84SHuazhong Tan {
3485fe735c84SHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
3486fe735c84SHuazhong Tan 
3487fe735c84SHuazhong Tan 	return test_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
3488fe735c84SHuazhong Tan }
3489fe735c84SHuazhong Tan 
34904d60291bSHuazhong Tan static bool hclgevf_ae_dev_resetting(struct hnae3_handle *handle)
34914d60291bSHuazhong Tan {
34924d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
34934d60291bSHuazhong Tan 
34944d60291bSHuazhong Tan 	return test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
34954d60291bSHuazhong Tan }
34964d60291bSHuazhong Tan 
34974d60291bSHuazhong Tan static unsigned long hclgevf_ae_dev_reset_cnt(struct hnae3_handle *handle)
34984d60291bSHuazhong Tan {
34994d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
35004d60291bSHuazhong Tan 
3501c88a6e7dSHuazhong Tan 	return hdev->rst_stats.hw_rst_done_cnt;
35024d60291bSHuazhong Tan }
35034d60291bSHuazhong Tan 
35049194d18bSliuzhongzhu static void hclgevf_get_link_mode(struct hnae3_handle *handle,
35059194d18bSliuzhongzhu 				  unsigned long *supported,
35069194d18bSliuzhongzhu 				  unsigned long *advertising)
35079194d18bSliuzhongzhu {
35089194d18bSliuzhongzhu 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
35099194d18bSliuzhongzhu 
35109194d18bSliuzhongzhu 	*supported = hdev->hw.mac.supported;
35119194d18bSliuzhongzhu 	*advertising = hdev->hw.mac.advertising;
35129194d18bSliuzhongzhu }
35139194d18bSliuzhongzhu 
35141600c3e5SJian Shen #define MAX_SEPARATE_NUM	4
35151600c3e5SJian Shen #define SEPARATOR_VALUE		0xFFFFFFFF
35161600c3e5SJian Shen #define REG_NUM_PER_LINE	4
35171600c3e5SJian Shen #define REG_LEN_PER_LINE	(REG_NUM_PER_LINE * sizeof(u32))
35181600c3e5SJian Shen 
35191600c3e5SJian Shen static int hclgevf_get_regs_len(struct hnae3_handle *handle)
35201600c3e5SJian Shen {
35211600c3e5SJian Shen 	int cmdq_lines, common_lines, ring_lines, tqp_intr_lines;
35221600c3e5SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
35231600c3e5SJian Shen 
35241600c3e5SJian Shen 	cmdq_lines = sizeof(cmdq_reg_addr_list) / REG_LEN_PER_LINE + 1;
35251600c3e5SJian Shen 	common_lines = sizeof(common_reg_addr_list) / REG_LEN_PER_LINE + 1;
35261600c3e5SJian Shen 	ring_lines = sizeof(ring_reg_addr_list) / REG_LEN_PER_LINE + 1;
35271600c3e5SJian Shen 	tqp_intr_lines = sizeof(tqp_intr_reg_addr_list) / REG_LEN_PER_LINE + 1;
35281600c3e5SJian Shen 
35291600c3e5SJian Shen 	return (cmdq_lines + common_lines + ring_lines * hdev->num_tqps +
35301600c3e5SJian Shen 		tqp_intr_lines * (hdev->num_msi_used - 1)) * REG_LEN_PER_LINE;
35311600c3e5SJian Shen }
35321600c3e5SJian Shen 
35331600c3e5SJian Shen static void hclgevf_get_regs(struct hnae3_handle *handle, u32 *version,
35341600c3e5SJian Shen 			     void *data)
35351600c3e5SJian Shen {
35361600c3e5SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
35371600c3e5SJian Shen 	int i, j, reg_um, separator_num;
35381600c3e5SJian Shen 	u32 *reg = data;
35391600c3e5SJian Shen 
35401600c3e5SJian Shen 	*version = hdev->fw_version;
35411600c3e5SJian Shen 
35421600c3e5SJian Shen 	/* fetching per-VF registers values from VF PCIe register space */
35431600c3e5SJian Shen 	reg_um = sizeof(cmdq_reg_addr_list) / sizeof(u32);
35441600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
35451600c3e5SJian Shen 	for (i = 0; i < reg_um; i++)
35461600c3e5SJian Shen 		*reg++ = hclgevf_read_dev(&hdev->hw, cmdq_reg_addr_list[i]);
35471600c3e5SJian Shen 	for (i = 0; i < separator_num; i++)
35481600c3e5SJian Shen 		*reg++ = SEPARATOR_VALUE;
35491600c3e5SJian Shen 
35501600c3e5SJian Shen 	reg_um = sizeof(common_reg_addr_list) / sizeof(u32);
35511600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
35521600c3e5SJian Shen 	for (i = 0; i < reg_um; i++)
35531600c3e5SJian Shen 		*reg++ = hclgevf_read_dev(&hdev->hw, common_reg_addr_list[i]);
35541600c3e5SJian Shen 	for (i = 0; i < separator_num; i++)
35551600c3e5SJian Shen 		*reg++ = SEPARATOR_VALUE;
35561600c3e5SJian Shen 
35571600c3e5SJian Shen 	reg_um = sizeof(ring_reg_addr_list) / sizeof(u32);
35581600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
35591600c3e5SJian Shen 	for (j = 0; j < hdev->num_tqps; j++) {
35601600c3e5SJian Shen 		for (i = 0; i < reg_um; i++)
35611600c3e5SJian Shen 			*reg++ = hclgevf_read_dev(&hdev->hw,
35621600c3e5SJian Shen 						  ring_reg_addr_list[i] +
35631600c3e5SJian Shen 						  0x200 * j);
35641600c3e5SJian Shen 		for (i = 0; i < separator_num; i++)
35651600c3e5SJian Shen 			*reg++ = SEPARATOR_VALUE;
35661600c3e5SJian Shen 	}
35671600c3e5SJian Shen 
35681600c3e5SJian Shen 	reg_um = sizeof(tqp_intr_reg_addr_list) / sizeof(u32);
35691600c3e5SJian Shen 	separator_num = MAX_SEPARATE_NUM - reg_um % REG_NUM_PER_LINE;
35701600c3e5SJian Shen 	for (j = 0; j < hdev->num_msi_used - 1; j++) {
35711600c3e5SJian Shen 		for (i = 0; i < reg_um; i++)
35721600c3e5SJian Shen 			*reg++ = hclgevf_read_dev(&hdev->hw,
35731600c3e5SJian Shen 						  tqp_intr_reg_addr_list[i] +
35741600c3e5SJian Shen 						  4 * j);
35751600c3e5SJian Shen 		for (i = 0; i < separator_num; i++)
35761600c3e5SJian Shen 			*reg++ = SEPARATOR_VALUE;
35771600c3e5SJian Shen 	}
35781600c3e5SJian Shen }
35791600c3e5SJian Shen 
358092f11ea1SJian Shen void hclgevf_update_port_base_vlan_info(struct hclgevf_dev *hdev, u16 state,
358192f11ea1SJian Shen 					u8 *port_base_vlan_info, u8 data_size)
358292f11ea1SJian Shen {
358392f11ea1SJian Shen 	struct hnae3_handle *nic = &hdev->nic;
3584d3410018SYufeng Mo 	struct hclge_vf_to_pf_msg send_msg;
3585a6f7bfdcSJian Shen 	int ret;
358692f11ea1SJian Shen 
358792f11ea1SJian Shen 	rtnl_lock();
3588a6f7bfdcSJian Shen 
3589b7b5d25bSGuojia Liao 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state) ||
3590b7b5d25bSGuojia Liao 	    test_bit(HCLGEVF_STATE_RST_FAIL, &hdev->state)) {
3591a6f7bfdcSJian Shen 		dev_warn(&hdev->pdev->dev,
3592a6f7bfdcSJian Shen 			 "is resetting when updating port based vlan info\n");
359392f11ea1SJian Shen 		rtnl_unlock();
3594a6f7bfdcSJian Shen 		return;
3595a6f7bfdcSJian Shen 	}
3596a6f7bfdcSJian Shen 
3597a6f7bfdcSJian Shen 	ret = hclgevf_notify_client(hdev, HNAE3_DOWN_CLIENT);
3598a6f7bfdcSJian Shen 	if (ret) {
3599a6f7bfdcSJian Shen 		rtnl_unlock();
3600a6f7bfdcSJian Shen 		return;
3601a6f7bfdcSJian Shen 	}
360292f11ea1SJian Shen 
360392f11ea1SJian Shen 	/* send msg to PF and wait update port based vlan info */
3604d3410018SYufeng Mo 	hclgevf_build_send_msg(&send_msg, HCLGE_MBX_SET_VLAN,
3605d3410018SYufeng Mo 			       HCLGE_MBX_PORT_BASE_VLAN_CFG);
3606d3410018SYufeng Mo 	memcpy(send_msg.data, port_base_vlan_info, data_size);
3607a6f7bfdcSJian Shen 	ret = hclgevf_send_mbx_msg(hdev, &send_msg, false, NULL, 0);
3608a6f7bfdcSJian Shen 	if (!ret) {
360992f11ea1SJian Shen 		if (state == HNAE3_PORT_BASE_VLAN_DISABLE)
3610a6f7bfdcSJian Shen 			nic->port_base_vlan_state = state;
361192f11ea1SJian Shen 		else
361292f11ea1SJian Shen 			nic->port_base_vlan_state = HNAE3_PORT_BASE_VLAN_ENABLE;
3613a6f7bfdcSJian Shen 	}
361492f11ea1SJian Shen 
361592f11ea1SJian Shen 	hclgevf_notify_client(hdev, HNAE3_UP_CLIENT);
361692f11ea1SJian Shen 	rtnl_unlock();
361792f11ea1SJian Shen }
361892f11ea1SJian Shen 
3619e2cb1decSSalil Mehta static const struct hnae3_ae_ops hclgevf_ops = {
3620e2cb1decSSalil Mehta 	.init_ae_dev = hclgevf_init_ae_dev,
3621e2cb1decSSalil Mehta 	.uninit_ae_dev = hclgevf_uninit_ae_dev,
36226ff3cf07SHuazhong Tan 	.flr_prepare = hclgevf_flr_prepare,
36236ff3cf07SHuazhong Tan 	.flr_done = hclgevf_flr_done,
3624e718a93fSPeng Li 	.init_client_instance = hclgevf_init_client_instance,
3625e718a93fSPeng Li 	.uninit_client_instance = hclgevf_uninit_client_instance,
3626e2cb1decSSalil Mehta 	.start = hclgevf_ae_start,
3627e2cb1decSSalil Mehta 	.stop = hclgevf_ae_stop,
3628a6d818e3SYunsheng Lin 	.client_start = hclgevf_client_start,
3629a6d818e3SYunsheng Lin 	.client_stop = hclgevf_client_stop,
3630e2cb1decSSalil Mehta 	.map_ring_to_vector = hclgevf_map_ring_to_vector,
3631e2cb1decSSalil Mehta 	.unmap_ring_from_vector = hclgevf_unmap_ring_from_vector,
3632e2cb1decSSalil Mehta 	.get_vector = hclgevf_get_vector,
36330d3e6631SYunsheng Lin 	.put_vector = hclgevf_put_vector,
3634e2cb1decSSalil Mehta 	.reset_queue = hclgevf_reset_tqp,
3635e2cb1decSSalil Mehta 	.get_mac_addr = hclgevf_get_mac_addr,
3636e2cb1decSSalil Mehta 	.set_mac_addr = hclgevf_set_mac_addr,
3637e2cb1decSSalil Mehta 	.add_uc_addr = hclgevf_add_uc_addr,
3638e2cb1decSSalil Mehta 	.rm_uc_addr = hclgevf_rm_uc_addr,
3639e2cb1decSSalil Mehta 	.add_mc_addr = hclgevf_add_mc_addr,
3640e2cb1decSSalil Mehta 	.rm_mc_addr = hclgevf_rm_mc_addr,
3641e2cb1decSSalil Mehta 	.get_stats = hclgevf_get_stats,
3642e2cb1decSSalil Mehta 	.update_stats = hclgevf_update_stats,
3643e2cb1decSSalil Mehta 	.get_strings = hclgevf_get_strings,
3644e2cb1decSSalil Mehta 	.get_sset_count = hclgevf_get_sset_count,
3645e2cb1decSSalil Mehta 	.get_rss_key_size = hclgevf_get_rss_key_size,
3646e2cb1decSSalil Mehta 	.get_rss_indir_size = hclgevf_get_rss_indir_size,
3647e2cb1decSSalil Mehta 	.get_rss = hclgevf_get_rss,
3648e2cb1decSSalil Mehta 	.set_rss = hclgevf_set_rss,
3649d97b3072SJian Shen 	.get_rss_tuple = hclgevf_get_rss_tuple,
3650d97b3072SJian Shen 	.set_rss_tuple = hclgevf_set_rss_tuple,
3651e2cb1decSSalil Mehta 	.get_tc_size = hclgevf_get_tc_size,
3652e2cb1decSSalil Mehta 	.get_fw_version = hclgevf_get_fw_version,
3653e2cb1decSSalil Mehta 	.set_vlan_filter = hclgevf_set_vlan_filter,
3654b2641e2aSYunsheng Lin 	.enable_hw_strip_rxvtag = hclgevf_en_hw_strip_rxvtag,
36556d4c3981SSalil Mehta 	.reset_event = hclgevf_reset_event,
3656720bd583SHuazhong Tan 	.set_default_reset_request = hclgevf_set_def_reset_request,
36574093d1a2SGuangbin Huang 	.set_channels = hclgevf_set_channels,
3658849e4607SPeng Li 	.get_channels = hclgevf_get_channels,
3659cc719218SPeng Li 	.get_tqps_and_rss_info = hclgevf_get_tqps_and_rss_info,
36601600c3e5SJian Shen 	.get_regs_len = hclgevf_get_regs_len,
36611600c3e5SJian Shen 	.get_regs = hclgevf_get_regs,
3662175ec96bSFuyun Liang 	.get_status = hclgevf_get_status,
36634a152de9SFuyun Liang 	.get_ksettings_an_result = hclgevf_get_ksettings_an_result,
3664c136b884SPeng Li 	.get_media_type = hclgevf_get_media_type,
36654d60291bSHuazhong Tan 	.get_hw_reset_stat = hclgevf_get_hw_reset_stat,
36664d60291bSHuazhong Tan 	.ae_dev_resetting = hclgevf_ae_dev_resetting,
36674d60291bSHuazhong Tan 	.ae_dev_reset_cnt = hclgevf_ae_dev_reset_cnt,
36685c9f6b39SPeng Li 	.set_gro_en = hclgevf_gro_en,
3669818f1675SYunsheng Lin 	.set_mtu = hclgevf_set_mtu,
36700c29d191Sliuzhongzhu 	.get_global_queue_id = hclgevf_get_qid_global,
36718cdb992fSJian Shen 	.set_timer_task = hclgevf_set_timer_task,
36729194d18bSliuzhongzhu 	.get_link_mode = hclgevf_get_link_mode,
3673e196ec75SJian Shen 	.set_promisc_mode = hclgevf_set_promisc_mode,
3674c631c696SJian Shen 	.request_update_promisc_mode = hclgevf_request_update_promisc_mode,
3675fe735c84SHuazhong Tan 	.get_cmdq_stat = hclgevf_get_cmdq_stat,
3676e2cb1decSSalil Mehta };
3677e2cb1decSSalil Mehta 
3678e2cb1decSSalil Mehta static struct hnae3_ae_algo ae_algovf = {
3679e2cb1decSSalil Mehta 	.ops = &hclgevf_ops,
3680e2cb1decSSalil Mehta 	.pdev_id_table = ae_algovf_pci_tbl,
3681e2cb1decSSalil Mehta };
3682e2cb1decSSalil Mehta 
3683e2cb1decSSalil Mehta static int hclgevf_init(void)
3684e2cb1decSSalil Mehta {
3685e2cb1decSSalil Mehta 	pr_info("%s is initializing\n", HCLGEVF_NAME);
3686e2cb1decSSalil Mehta 
368716deaef2SYunsheng Lin 	hclgevf_wq = alloc_workqueue("%s", 0, 0, HCLGEVF_NAME);
36880ea68902SYunsheng Lin 	if (!hclgevf_wq) {
36890ea68902SYunsheng Lin 		pr_err("%s: failed to create workqueue\n", HCLGEVF_NAME);
36900ea68902SYunsheng Lin 		return -ENOMEM;
36910ea68902SYunsheng Lin 	}
36920ea68902SYunsheng Lin 
3693854cf33aSFuyun Liang 	hnae3_register_ae_algo(&ae_algovf);
3694854cf33aSFuyun Liang 
3695854cf33aSFuyun Liang 	return 0;
3696e2cb1decSSalil Mehta }
3697e2cb1decSSalil Mehta 
3698e2cb1decSSalil Mehta static void hclgevf_exit(void)
3699e2cb1decSSalil Mehta {
3700e2cb1decSSalil Mehta 	hnae3_unregister_ae_algo(&ae_algovf);
37010ea68902SYunsheng Lin 	destroy_workqueue(hclgevf_wq);
3702e2cb1decSSalil Mehta }
3703e2cb1decSSalil Mehta module_init(hclgevf_init);
3704e2cb1decSSalil Mehta module_exit(hclgevf_exit);
3705e2cb1decSSalil Mehta 
3706e2cb1decSSalil Mehta MODULE_LICENSE("GPL");
3707e2cb1decSSalil Mehta MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
3708e2cb1decSSalil Mehta MODULE_DESCRIPTION("HCLGEVF Driver");
3709e2cb1decSSalil Mehta MODULE_VERSION(HCLGEVF_MOD_VERSION);
3710