1e2cb1decSSalil Mehta // SPDX-License-Identifier: GPL-2.0+
2e2cb1decSSalil Mehta // Copyright (c) 2016-2017 Hisilicon Limited.
3e2cb1decSSalil Mehta 
4e2cb1decSSalil Mehta #include <linux/etherdevice.h>
5aa5c4f17SHuazhong Tan #include <linux/iopoll.h>
66988eb2aSSalil Mehta #include <net/rtnetlink.h>
7e2cb1decSSalil Mehta #include "hclgevf_cmd.h"
8e2cb1decSSalil Mehta #include "hclgevf_main.h"
9e2cb1decSSalil Mehta #include "hclge_mbx.h"
10e2cb1decSSalil Mehta #include "hnae3.h"
11e2cb1decSSalil Mehta 
12e2cb1decSSalil Mehta #define HCLGEVF_NAME	"hclgevf"
13e2cb1decSSalil Mehta 
149c6f7085SHuazhong Tan static int hclgevf_reset_hdev(struct hclgevf_dev *hdev);
15e2cb1decSSalil Mehta static struct hnae3_ae_algo ae_algovf;
16e2cb1decSSalil Mehta 
17e2cb1decSSalil Mehta static const struct pci_device_id ae_algovf_pci_tbl[] = {
18e2cb1decSSalil Mehta 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_VF), 0},
19e2cb1decSSalil Mehta 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_DCB_PFC_VF), 0},
20e2cb1decSSalil Mehta 	/* required last entry */
21e2cb1decSSalil Mehta 	{0, }
22e2cb1decSSalil Mehta };
23e2cb1decSSalil Mehta 
242f550a46SYunsheng Lin MODULE_DEVICE_TABLE(pci, ae_algovf_pci_tbl);
252f550a46SYunsheng Lin 
26e2cb1decSSalil Mehta static inline struct hclgevf_dev *hclgevf_ae_get_hdev(
27e2cb1decSSalil Mehta 	struct hnae3_handle *handle)
28e2cb1decSSalil Mehta {
29e2cb1decSSalil Mehta 	return container_of(handle, struct hclgevf_dev, nic);
30e2cb1decSSalil Mehta }
31e2cb1decSSalil Mehta 
32e2cb1decSSalil Mehta static int hclgevf_tqps_update_stats(struct hnae3_handle *handle)
33e2cb1decSSalil Mehta {
34b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
35e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
36e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
37e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
38e2cb1decSSalil Mehta 	int status;
39e2cb1decSSalil Mehta 	int i;
40e2cb1decSSalil Mehta 
41b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
42b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
43e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc,
44e2cb1decSSalil Mehta 					     HCLGEVF_OPC_QUERY_RX_STATUS,
45e2cb1decSSalil Mehta 					     true);
46e2cb1decSSalil Mehta 
47e2cb1decSSalil Mehta 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
48e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
49e2cb1decSSalil Mehta 		if (status) {
50e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
51e2cb1decSSalil Mehta 				"Query tqp stat fail, status = %d,queue = %d\n",
52e2cb1decSSalil Mehta 				status,	i);
53e2cb1decSSalil Mehta 			return status;
54e2cb1decSSalil Mehta 		}
55e2cb1decSSalil Mehta 		tqp->tqp_stats.rcb_rx_ring_pktnum_rcd +=
56cf72fa63SJian Shen 			le32_to_cpu(desc.data[1]);
57e2cb1decSSalil Mehta 
58e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_TX_STATUS,
59e2cb1decSSalil Mehta 					     true);
60e2cb1decSSalil Mehta 
61e2cb1decSSalil Mehta 		desc.data[0] = cpu_to_le32(tqp->index & 0x1ff);
62e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
63e2cb1decSSalil Mehta 		if (status) {
64e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
65e2cb1decSSalil Mehta 				"Query tqp stat fail, status = %d,queue = %d\n",
66e2cb1decSSalil Mehta 				status, i);
67e2cb1decSSalil Mehta 			return status;
68e2cb1decSSalil Mehta 		}
69e2cb1decSSalil Mehta 		tqp->tqp_stats.rcb_tx_ring_pktnum_rcd +=
70cf72fa63SJian Shen 			le32_to_cpu(desc.data[1]);
71e2cb1decSSalil Mehta 	}
72e2cb1decSSalil Mehta 
73e2cb1decSSalil Mehta 	return 0;
74e2cb1decSSalil Mehta }
75e2cb1decSSalil Mehta 
76e2cb1decSSalil Mehta static u64 *hclgevf_tqps_get_stats(struct hnae3_handle *handle, u64 *data)
77e2cb1decSSalil Mehta {
78e2cb1decSSalil Mehta 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
79e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
80e2cb1decSSalil Mehta 	u64 *buff = data;
81e2cb1decSSalil Mehta 	int i;
82e2cb1decSSalil Mehta 
83b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
84b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
85e2cb1decSSalil Mehta 		*buff++ = tqp->tqp_stats.rcb_tx_ring_pktnum_rcd;
86e2cb1decSSalil Mehta 	}
87e2cb1decSSalil Mehta 	for (i = 0; i < kinfo->num_tqps; i++) {
88b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
89e2cb1decSSalil Mehta 		*buff++ = tqp->tqp_stats.rcb_rx_ring_pktnum_rcd;
90e2cb1decSSalil Mehta 	}
91e2cb1decSSalil Mehta 
92e2cb1decSSalil Mehta 	return buff;
93e2cb1decSSalil Mehta }
94e2cb1decSSalil Mehta 
95e2cb1decSSalil Mehta static int hclgevf_tqps_get_sset_count(struct hnae3_handle *handle, int strset)
96e2cb1decSSalil Mehta {
97b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
98e2cb1decSSalil Mehta 
99b4f1d303SJian Shen 	return kinfo->num_tqps * 2;
100e2cb1decSSalil Mehta }
101e2cb1decSSalil Mehta 
102e2cb1decSSalil Mehta static u8 *hclgevf_tqps_get_strings(struct hnae3_handle *handle, u8 *data)
103e2cb1decSSalil Mehta {
104b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
105e2cb1decSSalil Mehta 	u8 *buff = data;
106e2cb1decSSalil Mehta 	int i = 0;
107e2cb1decSSalil Mehta 
108b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
109b4f1d303SJian Shen 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
110e2cb1decSSalil Mehta 						       struct hclgevf_tqp, q);
1110c218123SJian Shen 		snprintf(buff, ETH_GSTRING_LEN, "txq%d_pktnum_rcd",
112e2cb1decSSalil Mehta 			 tqp->index);
113e2cb1decSSalil Mehta 		buff += ETH_GSTRING_LEN;
114e2cb1decSSalil Mehta 	}
115e2cb1decSSalil Mehta 
116b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
117b4f1d303SJian Shen 		struct hclgevf_tqp *tqp = container_of(kinfo->tqp[i],
118e2cb1decSSalil Mehta 						       struct hclgevf_tqp, q);
1190c218123SJian Shen 		snprintf(buff, ETH_GSTRING_LEN, "rxq%d_pktnum_rcd",
120e2cb1decSSalil Mehta 			 tqp->index);
121e2cb1decSSalil Mehta 		buff += ETH_GSTRING_LEN;
122e2cb1decSSalil Mehta 	}
123e2cb1decSSalil Mehta 
124e2cb1decSSalil Mehta 	return buff;
125e2cb1decSSalil Mehta }
126e2cb1decSSalil Mehta 
127e2cb1decSSalil Mehta static void hclgevf_update_stats(struct hnae3_handle *handle,
128e2cb1decSSalil Mehta 				 struct net_device_stats *net_stats)
129e2cb1decSSalil Mehta {
130e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
131e2cb1decSSalil Mehta 	int status;
132e2cb1decSSalil Mehta 
133e2cb1decSSalil Mehta 	status = hclgevf_tqps_update_stats(handle);
134e2cb1decSSalil Mehta 	if (status)
135e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
136e2cb1decSSalil Mehta 			"VF update of TQPS stats fail, status = %d.\n",
137e2cb1decSSalil Mehta 			status);
138e2cb1decSSalil Mehta }
139e2cb1decSSalil Mehta 
140e2cb1decSSalil Mehta static int hclgevf_get_sset_count(struct hnae3_handle *handle, int strset)
141e2cb1decSSalil Mehta {
142e2cb1decSSalil Mehta 	if (strset == ETH_SS_TEST)
143e2cb1decSSalil Mehta 		return -EOPNOTSUPP;
144e2cb1decSSalil Mehta 	else if (strset == ETH_SS_STATS)
145e2cb1decSSalil Mehta 		return hclgevf_tqps_get_sset_count(handle, strset);
146e2cb1decSSalil Mehta 
147e2cb1decSSalil Mehta 	return 0;
148e2cb1decSSalil Mehta }
149e2cb1decSSalil Mehta 
150e2cb1decSSalil Mehta static void hclgevf_get_strings(struct hnae3_handle *handle, u32 strset,
151e2cb1decSSalil Mehta 				u8 *data)
152e2cb1decSSalil Mehta {
153e2cb1decSSalil Mehta 	u8 *p = (char *)data;
154e2cb1decSSalil Mehta 
155e2cb1decSSalil Mehta 	if (strset == ETH_SS_STATS)
156e2cb1decSSalil Mehta 		p = hclgevf_tqps_get_strings(handle, p);
157e2cb1decSSalil Mehta }
158e2cb1decSSalil Mehta 
159e2cb1decSSalil Mehta static void hclgevf_get_stats(struct hnae3_handle *handle, u64 *data)
160e2cb1decSSalil Mehta {
161e2cb1decSSalil Mehta 	hclgevf_tqps_get_stats(handle, data);
162e2cb1decSSalil Mehta }
163e2cb1decSSalil Mehta 
164e2cb1decSSalil Mehta static int hclgevf_get_tc_info(struct hclgevf_dev *hdev)
165e2cb1decSSalil Mehta {
166e2cb1decSSalil Mehta 	u8 resp_msg;
167e2cb1decSSalil Mehta 	int status;
168e2cb1decSSalil Mehta 
169e2cb1decSSalil Mehta 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_TCINFO, 0, NULL, 0,
170e2cb1decSSalil Mehta 				      true, &resp_msg, sizeof(u8));
171e2cb1decSSalil Mehta 	if (status) {
172e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
173e2cb1decSSalil Mehta 			"VF request to get TC info from PF failed %d",
174e2cb1decSSalil Mehta 			status);
175e2cb1decSSalil Mehta 		return status;
176e2cb1decSSalil Mehta 	}
177e2cb1decSSalil Mehta 
178e2cb1decSSalil Mehta 	hdev->hw_tc_map = resp_msg;
179e2cb1decSSalil Mehta 
180e2cb1decSSalil Mehta 	return 0;
181e2cb1decSSalil Mehta }
182e2cb1decSSalil Mehta 
1836cee6fc3SJian Shen static int hclgevf_get_queue_info(struct hclgevf_dev *hdev)
184e2cb1decSSalil Mehta {
185e2cb1decSSalil Mehta #define HCLGEVF_TQPS_RSS_INFO_LEN	8
186e2cb1decSSalil Mehta 	u8 resp_msg[HCLGEVF_TQPS_RSS_INFO_LEN];
187e2cb1decSSalil Mehta 	int status;
188e2cb1decSSalil Mehta 
189e2cb1decSSalil Mehta 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_QINFO, 0, NULL, 0,
190e2cb1decSSalil Mehta 				      true, resp_msg,
191e2cb1decSSalil Mehta 				      HCLGEVF_TQPS_RSS_INFO_LEN);
192e2cb1decSSalil Mehta 	if (status) {
193e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
194e2cb1decSSalil Mehta 			"VF request to get tqp info from PF failed %d",
195e2cb1decSSalil Mehta 			status);
196e2cb1decSSalil Mehta 		return status;
197e2cb1decSSalil Mehta 	}
198e2cb1decSSalil Mehta 
199e2cb1decSSalil Mehta 	memcpy(&hdev->num_tqps, &resp_msg[0], sizeof(u16));
200e2cb1decSSalil Mehta 	memcpy(&hdev->rss_size_max, &resp_msg[2], sizeof(u16));
201e2cb1decSSalil Mehta 	memcpy(&hdev->num_desc, &resp_msg[4], sizeof(u16));
202e2cb1decSSalil Mehta 	memcpy(&hdev->rx_buf_len, &resp_msg[6], sizeof(u16));
203e2cb1decSSalil Mehta 
204e2cb1decSSalil Mehta 	return 0;
205e2cb1decSSalil Mehta }
206e2cb1decSSalil Mehta 
207e2cb1decSSalil Mehta static int hclgevf_alloc_tqps(struct hclgevf_dev *hdev)
208e2cb1decSSalil Mehta {
209e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
210e2cb1decSSalil Mehta 	int i;
211e2cb1decSSalil Mehta 
212e2cb1decSSalil Mehta 	hdev->htqp = devm_kcalloc(&hdev->pdev->dev, hdev->num_tqps,
213e2cb1decSSalil Mehta 				  sizeof(struct hclgevf_tqp), GFP_KERNEL);
214e2cb1decSSalil Mehta 	if (!hdev->htqp)
215e2cb1decSSalil Mehta 		return -ENOMEM;
216e2cb1decSSalil Mehta 
217e2cb1decSSalil Mehta 	tqp = hdev->htqp;
218e2cb1decSSalil Mehta 
219e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_tqps; i++) {
220e2cb1decSSalil Mehta 		tqp->dev = &hdev->pdev->dev;
221e2cb1decSSalil Mehta 		tqp->index = i;
222e2cb1decSSalil Mehta 
223e2cb1decSSalil Mehta 		tqp->q.ae_algo = &ae_algovf;
224e2cb1decSSalil Mehta 		tqp->q.buf_size = hdev->rx_buf_len;
225e2cb1decSSalil Mehta 		tqp->q.desc_num = hdev->num_desc;
226e2cb1decSSalil Mehta 		tqp->q.io_base = hdev->hw.io_base + HCLGEVF_TQP_REG_OFFSET +
227e2cb1decSSalil Mehta 			i * HCLGEVF_TQP_REG_SIZE;
228e2cb1decSSalil Mehta 
229e2cb1decSSalil Mehta 		tqp++;
230e2cb1decSSalil Mehta 	}
231e2cb1decSSalil Mehta 
232e2cb1decSSalil Mehta 	return 0;
233e2cb1decSSalil Mehta }
234e2cb1decSSalil Mehta 
235e2cb1decSSalil Mehta static int hclgevf_knic_setup(struct hclgevf_dev *hdev)
236e2cb1decSSalil Mehta {
237e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
238e2cb1decSSalil Mehta 	struct hnae3_knic_private_info *kinfo;
239e2cb1decSSalil Mehta 	u16 new_tqps = hdev->num_tqps;
240e2cb1decSSalil Mehta 	int i;
241e2cb1decSSalil Mehta 
242e2cb1decSSalil Mehta 	kinfo = &nic->kinfo;
243e2cb1decSSalil Mehta 	kinfo->num_tc = 0;
244e2cb1decSSalil Mehta 	kinfo->num_desc = hdev->num_desc;
245e2cb1decSSalil Mehta 	kinfo->rx_buf_len = hdev->rx_buf_len;
246e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++)
247e2cb1decSSalil Mehta 		if (hdev->hw_tc_map & BIT(i))
248e2cb1decSSalil Mehta 			kinfo->num_tc++;
249e2cb1decSSalil Mehta 
250e2cb1decSSalil Mehta 	kinfo->rss_size
251e2cb1decSSalil Mehta 		= min_t(u16, hdev->rss_size_max, new_tqps / kinfo->num_tc);
252e2cb1decSSalil Mehta 	new_tqps = kinfo->rss_size * kinfo->num_tc;
253e2cb1decSSalil Mehta 	kinfo->num_tqps = min(new_tqps, hdev->num_tqps);
254e2cb1decSSalil Mehta 
255e2cb1decSSalil Mehta 	kinfo->tqp = devm_kcalloc(&hdev->pdev->dev, kinfo->num_tqps,
256e2cb1decSSalil Mehta 				  sizeof(struct hnae3_queue *), GFP_KERNEL);
257e2cb1decSSalil Mehta 	if (!kinfo->tqp)
258e2cb1decSSalil Mehta 		return -ENOMEM;
259e2cb1decSSalil Mehta 
260e2cb1decSSalil Mehta 	for (i = 0; i < kinfo->num_tqps; i++) {
261e2cb1decSSalil Mehta 		hdev->htqp[i].q.handle = &hdev->nic;
262e2cb1decSSalil Mehta 		hdev->htqp[i].q.tqp_index = i;
263e2cb1decSSalil Mehta 		kinfo->tqp[i] = &hdev->htqp[i].q;
264e2cb1decSSalil Mehta 	}
265e2cb1decSSalil Mehta 
266e2cb1decSSalil Mehta 	return 0;
267e2cb1decSSalil Mehta }
268e2cb1decSSalil Mehta 
269e2cb1decSSalil Mehta static void hclgevf_request_link_info(struct hclgevf_dev *hdev)
270e2cb1decSSalil Mehta {
271e2cb1decSSalil Mehta 	int status;
272e2cb1decSSalil Mehta 	u8 resp_msg;
273e2cb1decSSalil Mehta 
274e2cb1decSSalil Mehta 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_GET_LINK_STATUS, 0, NULL,
275e2cb1decSSalil Mehta 				      0, false, &resp_msg, sizeof(u8));
276e2cb1decSSalil Mehta 	if (status)
277e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
278e2cb1decSSalil Mehta 			"VF failed to fetch link status(%d) from PF", status);
279e2cb1decSSalil Mehta }
280e2cb1decSSalil Mehta 
281e2cb1decSSalil Mehta void hclgevf_update_link_status(struct hclgevf_dev *hdev, int link_state)
282e2cb1decSSalil Mehta {
283e2cb1decSSalil Mehta 	struct hnae3_handle *handle = &hdev->nic;
284e2cb1decSSalil Mehta 	struct hnae3_client *client;
285e2cb1decSSalil Mehta 
286e2cb1decSSalil Mehta 	client = handle->client;
287e2cb1decSSalil Mehta 
288582d37bbSPeng Li 	link_state =
289582d37bbSPeng Li 		test_bit(HCLGEVF_STATE_DOWN, &hdev->state) ? 0 : link_state;
290582d37bbSPeng Li 
291e2cb1decSSalil Mehta 	if (link_state != hdev->hw.mac.link) {
292e2cb1decSSalil Mehta 		client->ops->link_status_change(handle, !!link_state);
293e2cb1decSSalil Mehta 		hdev->hw.mac.link = link_state;
294e2cb1decSSalil Mehta 	}
295e2cb1decSSalil Mehta }
296e2cb1decSSalil Mehta 
297e2cb1decSSalil Mehta static int hclgevf_set_handle_info(struct hclgevf_dev *hdev)
298e2cb1decSSalil Mehta {
299e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
300e2cb1decSSalil Mehta 	int ret;
301e2cb1decSSalil Mehta 
302e2cb1decSSalil Mehta 	nic->ae_algo = &ae_algovf;
303e2cb1decSSalil Mehta 	nic->pdev = hdev->pdev;
304e2cb1decSSalil Mehta 	nic->numa_node_mask = hdev->numa_node_mask;
305424eb834SSalil Mehta 	nic->flags |= HNAE3_SUPPORT_VF;
306e2cb1decSSalil Mehta 
307e2cb1decSSalil Mehta 	if (hdev->ae_dev->dev_type != HNAE3_DEV_KNIC) {
308e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev, "unsupported device type %d\n",
309e2cb1decSSalil Mehta 			hdev->ae_dev->dev_type);
310e2cb1decSSalil Mehta 		return -EINVAL;
311e2cb1decSSalil Mehta 	}
312e2cb1decSSalil Mehta 
313e2cb1decSSalil Mehta 	ret = hclgevf_knic_setup(hdev);
314e2cb1decSSalil Mehta 	if (ret)
315e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev, "VF knic setup failed %d\n",
316e2cb1decSSalil Mehta 			ret);
317e2cb1decSSalil Mehta 	return ret;
318e2cb1decSSalil Mehta }
319e2cb1decSSalil Mehta 
320e2cb1decSSalil Mehta static void hclgevf_free_vector(struct hclgevf_dev *hdev, int vector_id)
321e2cb1decSSalil Mehta {
32236cbbdf6SPeng Li 	if (hdev->vector_status[vector_id] == HCLGEVF_INVALID_VPORT) {
32336cbbdf6SPeng Li 		dev_warn(&hdev->pdev->dev,
32436cbbdf6SPeng Li 			 "vector(vector_id %d) has been freed.\n", vector_id);
32536cbbdf6SPeng Li 		return;
32636cbbdf6SPeng Li 	}
32736cbbdf6SPeng Li 
328e2cb1decSSalil Mehta 	hdev->vector_status[vector_id] = HCLGEVF_INVALID_VPORT;
329e2cb1decSSalil Mehta 	hdev->num_msi_left += 1;
330e2cb1decSSalil Mehta 	hdev->num_msi_used -= 1;
331e2cb1decSSalil Mehta }
332e2cb1decSSalil Mehta 
333e2cb1decSSalil Mehta static int hclgevf_get_vector(struct hnae3_handle *handle, u16 vector_num,
334e2cb1decSSalil Mehta 			      struct hnae3_vector_info *vector_info)
335e2cb1decSSalil Mehta {
336e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
337e2cb1decSSalil Mehta 	struct hnae3_vector_info *vector = vector_info;
338e2cb1decSSalil Mehta 	int alloc = 0;
339e2cb1decSSalil Mehta 	int i, j;
340e2cb1decSSalil Mehta 
341e2cb1decSSalil Mehta 	vector_num = min(hdev->num_msi_left, vector_num);
342e2cb1decSSalil Mehta 
343e2cb1decSSalil Mehta 	for (j = 0; j < vector_num; j++) {
344e2cb1decSSalil Mehta 		for (i = HCLGEVF_MISC_VECTOR_NUM + 1; i < hdev->num_msi; i++) {
345e2cb1decSSalil Mehta 			if (hdev->vector_status[i] == HCLGEVF_INVALID_VPORT) {
346e2cb1decSSalil Mehta 				vector->vector = pci_irq_vector(hdev->pdev, i);
347e2cb1decSSalil Mehta 				vector->io_addr = hdev->hw.io_base +
348e2cb1decSSalil Mehta 					HCLGEVF_VECTOR_REG_BASE +
349e2cb1decSSalil Mehta 					(i - 1) * HCLGEVF_VECTOR_REG_OFFSET;
350e2cb1decSSalil Mehta 				hdev->vector_status[i] = 0;
351e2cb1decSSalil Mehta 				hdev->vector_irq[i] = vector->vector;
352e2cb1decSSalil Mehta 
353e2cb1decSSalil Mehta 				vector++;
354e2cb1decSSalil Mehta 				alloc++;
355e2cb1decSSalil Mehta 
356e2cb1decSSalil Mehta 				break;
357e2cb1decSSalil Mehta 			}
358e2cb1decSSalil Mehta 		}
359e2cb1decSSalil Mehta 	}
360e2cb1decSSalil Mehta 	hdev->num_msi_left -= alloc;
361e2cb1decSSalil Mehta 	hdev->num_msi_used += alloc;
362e2cb1decSSalil Mehta 
363e2cb1decSSalil Mehta 	return alloc;
364e2cb1decSSalil Mehta }
365e2cb1decSSalil Mehta 
366e2cb1decSSalil Mehta static int hclgevf_get_vector_index(struct hclgevf_dev *hdev, int vector)
367e2cb1decSSalil Mehta {
368e2cb1decSSalil Mehta 	int i;
369e2cb1decSSalil Mehta 
370e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_msi; i++)
371e2cb1decSSalil Mehta 		if (vector == hdev->vector_irq[i])
372e2cb1decSSalil Mehta 			return i;
373e2cb1decSSalil Mehta 
374e2cb1decSSalil Mehta 	return -EINVAL;
375e2cb1decSSalil Mehta }
376e2cb1decSSalil Mehta 
377374ad291SJian Shen static int hclgevf_set_rss_algo_key(struct hclgevf_dev *hdev,
378374ad291SJian Shen 				    const u8 hfunc, const u8 *key)
379374ad291SJian Shen {
380374ad291SJian Shen 	struct hclgevf_rss_config_cmd *req;
381374ad291SJian Shen 	struct hclgevf_desc desc;
382374ad291SJian Shen 	int key_offset;
383374ad291SJian Shen 	int key_size;
384374ad291SJian Shen 	int ret;
385374ad291SJian Shen 
386374ad291SJian Shen 	req = (struct hclgevf_rss_config_cmd *)desc.data;
387374ad291SJian Shen 
388374ad291SJian Shen 	for (key_offset = 0; key_offset < 3; key_offset++) {
389374ad291SJian Shen 		hclgevf_cmd_setup_basic_desc(&desc,
390374ad291SJian Shen 					     HCLGEVF_OPC_RSS_GENERIC_CONFIG,
391374ad291SJian Shen 					     false);
392374ad291SJian Shen 
393374ad291SJian Shen 		req->hash_config |= (hfunc & HCLGEVF_RSS_HASH_ALGO_MASK);
394374ad291SJian Shen 		req->hash_config |=
395374ad291SJian Shen 			(key_offset << HCLGEVF_RSS_HASH_KEY_OFFSET_B);
396374ad291SJian Shen 
397374ad291SJian Shen 		if (key_offset == 2)
398374ad291SJian Shen 			key_size =
399374ad291SJian Shen 			HCLGEVF_RSS_KEY_SIZE - HCLGEVF_RSS_HASH_KEY_NUM * 2;
400374ad291SJian Shen 		else
401374ad291SJian Shen 			key_size = HCLGEVF_RSS_HASH_KEY_NUM;
402374ad291SJian Shen 
403374ad291SJian Shen 		memcpy(req->hash_key,
404374ad291SJian Shen 		       key + key_offset * HCLGEVF_RSS_HASH_KEY_NUM, key_size);
405374ad291SJian Shen 
406374ad291SJian Shen 		ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
407374ad291SJian Shen 		if (ret) {
408374ad291SJian Shen 			dev_err(&hdev->pdev->dev,
409374ad291SJian Shen 				"Configure RSS config fail, status = %d\n",
410374ad291SJian Shen 				ret);
411374ad291SJian Shen 			return ret;
412374ad291SJian Shen 		}
413374ad291SJian Shen 	}
414374ad291SJian Shen 
415374ad291SJian Shen 	return 0;
416374ad291SJian Shen }
417374ad291SJian Shen 
418e2cb1decSSalil Mehta static u32 hclgevf_get_rss_key_size(struct hnae3_handle *handle)
419e2cb1decSSalil Mehta {
420e2cb1decSSalil Mehta 	return HCLGEVF_RSS_KEY_SIZE;
421e2cb1decSSalil Mehta }
422e2cb1decSSalil Mehta 
423e2cb1decSSalil Mehta static u32 hclgevf_get_rss_indir_size(struct hnae3_handle *handle)
424e2cb1decSSalil Mehta {
425e2cb1decSSalil Mehta 	return HCLGEVF_RSS_IND_TBL_SIZE;
426e2cb1decSSalil Mehta }
427e2cb1decSSalil Mehta 
428e2cb1decSSalil Mehta static int hclgevf_set_rss_indir_table(struct hclgevf_dev *hdev)
429e2cb1decSSalil Mehta {
430e2cb1decSSalil Mehta 	const u8 *indir = hdev->rss_cfg.rss_indirection_tbl;
431e2cb1decSSalil Mehta 	struct hclgevf_rss_indirection_table_cmd *req;
432e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
433e2cb1decSSalil Mehta 	int status;
434e2cb1decSSalil Mehta 	int i, j;
435e2cb1decSSalil Mehta 
436e2cb1decSSalil Mehta 	req = (struct hclgevf_rss_indirection_table_cmd *)desc.data;
437e2cb1decSSalil Mehta 
438e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_CFG_TBL_NUM; i++) {
439e2cb1decSSalil Mehta 		hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INDIR_TABLE,
440e2cb1decSSalil Mehta 					     false);
441e2cb1decSSalil Mehta 		req->start_table_index = i * HCLGEVF_RSS_CFG_TBL_SIZE;
442e2cb1decSSalil Mehta 		req->rss_set_bitmap = HCLGEVF_RSS_SET_BITMAP_MSK;
443e2cb1decSSalil Mehta 		for (j = 0; j < HCLGEVF_RSS_CFG_TBL_SIZE; j++)
444e2cb1decSSalil Mehta 			req->rss_result[j] =
445e2cb1decSSalil Mehta 				indir[i * HCLGEVF_RSS_CFG_TBL_SIZE + j];
446e2cb1decSSalil Mehta 
447e2cb1decSSalil Mehta 		status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
448e2cb1decSSalil Mehta 		if (status) {
449e2cb1decSSalil Mehta 			dev_err(&hdev->pdev->dev,
450e2cb1decSSalil Mehta 				"VF failed(=%d) to set RSS indirection table\n",
451e2cb1decSSalil Mehta 				status);
452e2cb1decSSalil Mehta 			return status;
453e2cb1decSSalil Mehta 		}
454e2cb1decSSalil Mehta 	}
455e2cb1decSSalil Mehta 
456e2cb1decSSalil Mehta 	return 0;
457e2cb1decSSalil Mehta }
458e2cb1decSSalil Mehta 
459e2cb1decSSalil Mehta static int hclgevf_set_rss_tc_mode(struct hclgevf_dev *hdev,  u16 rss_size)
460e2cb1decSSalil Mehta {
461e2cb1decSSalil Mehta 	struct hclgevf_rss_tc_mode_cmd *req;
462e2cb1decSSalil Mehta 	u16 tc_offset[HCLGEVF_MAX_TC_NUM];
463e2cb1decSSalil Mehta 	u16 tc_valid[HCLGEVF_MAX_TC_NUM];
464e2cb1decSSalil Mehta 	u16 tc_size[HCLGEVF_MAX_TC_NUM];
465e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
466e2cb1decSSalil Mehta 	u16 roundup_size;
467e2cb1decSSalil Mehta 	int status;
468e2cb1decSSalil Mehta 	int i;
469e2cb1decSSalil Mehta 
470e2cb1decSSalil Mehta 	req = (struct hclgevf_rss_tc_mode_cmd *)desc.data;
471e2cb1decSSalil Mehta 
472e2cb1decSSalil Mehta 	roundup_size = roundup_pow_of_two(rss_size);
473e2cb1decSSalil Mehta 	roundup_size = ilog2(roundup_size);
474e2cb1decSSalil Mehta 
475e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
476e2cb1decSSalil Mehta 		tc_valid[i] = !!(hdev->hw_tc_map & BIT(i));
477e2cb1decSSalil Mehta 		tc_size[i] = roundup_size;
478e2cb1decSSalil Mehta 		tc_offset[i] = rss_size * i;
479e2cb1decSSalil Mehta 	}
480e2cb1decSSalil Mehta 
481e2cb1decSSalil Mehta 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_TC_MODE, false);
482e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_MAX_TC_NUM; i++) {
483e4e87715SPeng Li 		hnae3_set_bit(req->rss_tc_mode[i], HCLGEVF_RSS_TC_VALID_B,
484e2cb1decSSalil Mehta 			      (tc_valid[i] & 0x1));
485e4e87715SPeng Li 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_SIZE_M,
486e2cb1decSSalil Mehta 				HCLGEVF_RSS_TC_SIZE_S, tc_size[i]);
487e4e87715SPeng Li 		hnae3_set_field(req->rss_tc_mode[i], HCLGEVF_RSS_TC_OFFSET_M,
488e2cb1decSSalil Mehta 				HCLGEVF_RSS_TC_OFFSET_S, tc_offset[i]);
489e2cb1decSSalil Mehta 	}
490e2cb1decSSalil Mehta 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
491e2cb1decSSalil Mehta 	if (status)
492e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
493e2cb1decSSalil Mehta 			"VF failed(=%d) to set rss tc mode\n", status);
494e2cb1decSSalil Mehta 
495e2cb1decSSalil Mehta 	return status;
496e2cb1decSSalil Mehta }
497e2cb1decSSalil Mehta 
498e2cb1decSSalil Mehta static int hclgevf_get_rss(struct hnae3_handle *handle, u32 *indir, u8 *key,
499e2cb1decSSalil Mehta 			   u8 *hfunc)
500e2cb1decSSalil Mehta {
501e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
502e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
503e2cb1decSSalil Mehta 	int i;
504e2cb1decSSalil Mehta 
505374ad291SJian Shen 	if (handle->pdev->revision >= 0x21) {
506374ad291SJian Shen 		/* Get hash algorithm */
507374ad291SJian Shen 		if (hfunc) {
508374ad291SJian Shen 			switch (rss_cfg->hash_algo) {
509374ad291SJian Shen 			case HCLGEVF_RSS_HASH_ALGO_TOEPLITZ:
510374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_TOP;
511374ad291SJian Shen 				break;
512374ad291SJian Shen 			case HCLGEVF_RSS_HASH_ALGO_SIMPLE:
513374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_XOR;
514374ad291SJian Shen 				break;
515374ad291SJian Shen 			default:
516374ad291SJian Shen 				*hfunc = ETH_RSS_HASH_UNKNOWN;
517374ad291SJian Shen 				break;
518374ad291SJian Shen 			}
519374ad291SJian Shen 		}
520374ad291SJian Shen 
521374ad291SJian Shen 		/* Get the RSS Key required by the user */
522374ad291SJian Shen 		if (key)
523374ad291SJian Shen 			memcpy(key, rss_cfg->rss_hash_key,
524374ad291SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
525374ad291SJian Shen 	}
526374ad291SJian Shen 
527e2cb1decSSalil Mehta 	if (indir)
528e2cb1decSSalil Mehta 		for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
529e2cb1decSSalil Mehta 			indir[i] = rss_cfg->rss_indirection_tbl[i];
530e2cb1decSSalil Mehta 
531374ad291SJian Shen 	return 0;
532e2cb1decSSalil Mehta }
533e2cb1decSSalil Mehta 
534e2cb1decSSalil Mehta static int hclgevf_set_rss(struct hnae3_handle *handle, const u32 *indir,
535e2cb1decSSalil Mehta 			   const  u8 *key, const  u8 hfunc)
536e2cb1decSSalil Mehta {
537e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
538e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
539374ad291SJian Shen 	int ret, i;
540374ad291SJian Shen 
541374ad291SJian Shen 	if (handle->pdev->revision >= 0x21) {
542374ad291SJian Shen 		/* Set the RSS Hash Key if specififed by the user */
543374ad291SJian Shen 		if (key) {
544374ad291SJian Shen 			switch (hfunc) {
545374ad291SJian Shen 			case ETH_RSS_HASH_TOP:
546374ad291SJian Shen 				rss_cfg->hash_algo =
547374ad291SJian Shen 					HCLGEVF_RSS_HASH_ALGO_TOEPLITZ;
548374ad291SJian Shen 				break;
549374ad291SJian Shen 			case ETH_RSS_HASH_XOR:
550374ad291SJian Shen 				rss_cfg->hash_algo =
551374ad291SJian Shen 					HCLGEVF_RSS_HASH_ALGO_SIMPLE;
552374ad291SJian Shen 				break;
553374ad291SJian Shen 			case ETH_RSS_HASH_NO_CHANGE:
554374ad291SJian Shen 				break;
555374ad291SJian Shen 			default:
556374ad291SJian Shen 				return -EINVAL;
557374ad291SJian Shen 			}
558374ad291SJian Shen 
559374ad291SJian Shen 			ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
560374ad291SJian Shen 						       key);
561374ad291SJian Shen 			if (ret)
562374ad291SJian Shen 				return ret;
563374ad291SJian Shen 
564374ad291SJian Shen 			/* Update the shadow RSS key with user specified qids */
565374ad291SJian Shen 			memcpy(rss_cfg->rss_hash_key, key,
566374ad291SJian Shen 			       HCLGEVF_RSS_KEY_SIZE);
567374ad291SJian Shen 		}
568374ad291SJian Shen 	}
569e2cb1decSSalil Mehta 
570e2cb1decSSalil Mehta 	/* update the shadow RSS table with user specified qids */
571e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
572e2cb1decSSalil Mehta 		rss_cfg->rss_indirection_tbl[i] = indir[i];
573e2cb1decSSalil Mehta 
574e2cb1decSSalil Mehta 	/* update the hardware */
575e2cb1decSSalil Mehta 	return hclgevf_set_rss_indir_table(hdev);
576e2cb1decSSalil Mehta }
577e2cb1decSSalil Mehta 
578d97b3072SJian Shen static u8 hclgevf_get_rss_hash_bits(struct ethtool_rxnfc *nfc)
579d97b3072SJian Shen {
580d97b3072SJian Shen 	u8 hash_sets = nfc->data & RXH_L4_B_0_1 ? HCLGEVF_S_PORT_BIT : 0;
581d97b3072SJian Shen 
582d97b3072SJian Shen 	if (nfc->data & RXH_L4_B_2_3)
583d97b3072SJian Shen 		hash_sets |= HCLGEVF_D_PORT_BIT;
584d97b3072SJian Shen 	else
585d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_D_PORT_BIT;
586d97b3072SJian Shen 
587d97b3072SJian Shen 	if (nfc->data & RXH_IP_SRC)
588d97b3072SJian Shen 		hash_sets |= HCLGEVF_S_IP_BIT;
589d97b3072SJian Shen 	else
590d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_S_IP_BIT;
591d97b3072SJian Shen 
592d97b3072SJian Shen 	if (nfc->data & RXH_IP_DST)
593d97b3072SJian Shen 		hash_sets |= HCLGEVF_D_IP_BIT;
594d97b3072SJian Shen 	else
595d97b3072SJian Shen 		hash_sets &= ~HCLGEVF_D_IP_BIT;
596d97b3072SJian Shen 
597d97b3072SJian Shen 	if (nfc->flow_type == SCTP_V4_FLOW || nfc->flow_type == SCTP_V6_FLOW)
598d97b3072SJian Shen 		hash_sets |= HCLGEVF_V_TAG_BIT;
599d97b3072SJian Shen 
600d97b3072SJian Shen 	return hash_sets;
601d97b3072SJian Shen }
602d97b3072SJian Shen 
603d97b3072SJian Shen static int hclgevf_set_rss_tuple(struct hnae3_handle *handle,
604d97b3072SJian Shen 				 struct ethtool_rxnfc *nfc)
605d97b3072SJian Shen {
606d97b3072SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
607d97b3072SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
608d97b3072SJian Shen 	struct hclgevf_rss_input_tuple_cmd *req;
609d97b3072SJian Shen 	struct hclgevf_desc desc;
610d97b3072SJian Shen 	u8 tuple_sets;
611d97b3072SJian Shen 	int ret;
612d97b3072SJian Shen 
613d97b3072SJian Shen 	if (handle->pdev->revision == 0x20)
614d97b3072SJian Shen 		return -EOPNOTSUPP;
615d97b3072SJian Shen 
616d97b3072SJian Shen 	if (nfc->data &
617d97b3072SJian Shen 	    ~(RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 | RXH_L4_B_2_3))
618d97b3072SJian Shen 		return -EINVAL;
619d97b3072SJian Shen 
620d97b3072SJian Shen 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
621d97b3072SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
622d97b3072SJian Shen 
623d97b3072SJian Shen 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
624d97b3072SJian Shen 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
625d97b3072SJian Shen 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
626d97b3072SJian Shen 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
627d97b3072SJian Shen 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
628d97b3072SJian Shen 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
629d97b3072SJian Shen 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
630d97b3072SJian Shen 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
631d97b3072SJian Shen 
632d97b3072SJian Shen 	tuple_sets = hclgevf_get_rss_hash_bits(nfc);
633d97b3072SJian Shen 	switch (nfc->flow_type) {
634d97b3072SJian Shen 	case TCP_V4_FLOW:
635d97b3072SJian Shen 		req->ipv4_tcp_en = tuple_sets;
636d97b3072SJian Shen 		break;
637d97b3072SJian Shen 	case TCP_V6_FLOW:
638d97b3072SJian Shen 		req->ipv6_tcp_en = tuple_sets;
639d97b3072SJian Shen 		break;
640d97b3072SJian Shen 	case UDP_V4_FLOW:
641d97b3072SJian Shen 		req->ipv4_udp_en = tuple_sets;
642d97b3072SJian Shen 		break;
643d97b3072SJian Shen 	case UDP_V6_FLOW:
644d97b3072SJian Shen 		req->ipv6_udp_en = tuple_sets;
645d97b3072SJian Shen 		break;
646d97b3072SJian Shen 	case SCTP_V4_FLOW:
647d97b3072SJian Shen 		req->ipv4_sctp_en = tuple_sets;
648d97b3072SJian Shen 		break;
649d97b3072SJian Shen 	case SCTP_V6_FLOW:
650d97b3072SJian Shen 		if ((nfc->data & RXH_L4_B_0_1) ||
651d97b3072SJian Shen 		    (nfc->data & RXH_L4_B_2_3))
652d97b3072SJian Shen 			return -EINVAL;
653d97b3072SJian Shen 
654d97b3072SJian Shen 		req->ipv6_sctp_en = tuple_sets;
655d97b3072SJian Shen 		break;
656d97b3072SJian Shen 	case IPV4_FLOW:
657d97b3072SJian Shen 		req->ipv4_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
658d97b3072SJian Shen 		break;
659d97b3072SJian Shen 	case IPV6_FLOW:
660d97b3072SJian Shen 		req->ipv6_fragment_en = HCLGEVF_RSS_INPUT_TUPLE_OTHER;
661d97b3072SJian Shen 		break;
662d97b3072SJian Shen 	default:
663d97b3072SJian Shen 		return -EINVAL;
664d97b3072SJian Shen 	}
665d97b3072SJian Shen 
666d97b3072SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
667d97b3072SJian Shen 	if (ret) {
668d97b3072SJian Shen 		dev_err(&hdev->pdev->dev,
669d97b3072SJian Shen 			"Set rss tuple fail, status = %d\n", ret);
670d97b3072SJian Shen 		return ret;
671d97b3072SJian Shen 	}
672d97b3072SJian Shen 
673d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_tcp_en = req->ipv4_tcp_en;
674d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_udp_en = req->ipv4_udp_en;
675d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_sctp_en = req->ipv4_sctp_en;
676d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv4_fragment_en = req->ipv4_fragment_en;
677d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_tcp_en = req->ipv6_tcp_en;
678d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_udp_en = req->ipv6_udp_en;
679d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_sctp_en = req->ipv6_sctp_en;
680d97b3072SJian Shen 	rss_cfg->rss_tuple_sets.ipv6_fragment_en = req->ipv6_fragment_en;
681d97b3072SJian Shen 	return 0;
682d97b3072SJian Shen }
683d97b3072SJian Shen 
684d97b3072SJian Shen static int hclgevf_get_rss_tuple(struct hnae3_handle *handle,
685d97b3072SJian Shen 				 struct ethtool_rxnfc *nfc)
686d97b3072SJian Shen {
687d97b3072SJian Shen 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
688d97b3072SJian Shen 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
689d97b3072SJian Shen 	u8 tuple_sets;
690d97b3072SJian Shen 
691d97b3072SJian Shen 	if (handle->pdev->revision == 0x20)
692d97b3072SJian Shen 		return -EOPNOTSUPP;
693d97b3072SJian Shen 
694d97b3072SJian Shen 	nfc->data = 0;
695d97b3072SJian Shen 
696d97b3072SJian Shen 	switch (nfc->flow_type) {
697d97b3072SJian Shen 	case TCP_V4_FLOW:
698d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
699d97b3072SJian Shen 		break;
700d97b3072SJian Shen 	case UDP_V4_FLOW:
701d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_udp_en;
702d97b3072SJian Shen 		break;
703d97b3072SJian Shen 	case TCP_V6_FLOW:
704d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
705d97b3072SJian Shen 		break;
706d97b3072SJian Shen 	case UDP_V6_FLOW:
707d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_udp_en;
708d97b3072SJian Shen 		break;
709d97b3072SJian Shen 	case SCTP_V4_FLOW:
710d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
711d97b3072SJian Shen 		break;
712d97b3072SJian Shen 	case SCTP_V6_FLOW:
713d97b3072SJian Shen 		tuple_sets = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
714d97b3072SJian Shen 		break;
715d97b3072SJian Shen 	case IPV4_FLOW:
716d97b3072SJian Shen 	case IPV6_FLOW:
717d97b3072SJian Shen 		tuple_sets = HCLGEVF_S_IP_BIT | HCLGEVF_D_IP_BIT;
718d97b3072SJian Shen 		break;
719d97b3072SJian Shen 	default:
720d97b3072SJian Shen 		return -EINVAL;
721d97b3072SJian Shen 	}
722d97b3072SJian Shen 
723d97b3072SJian Shen 	if (!tuple_sets)
724d97b3072SJian Shen 		return 0;
725d97b3072SJian Shen 
726d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_D_PORT_BIT)
727d97b3072SJian Shen 		nfc->data |= RXH_L4_B_2_3;
728d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_S_PORT_BIT)
729d97b3072SJian Shen 		nfc->data |= RXH_L4_B_0_1;
730d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_D_IP_BIT)
731d97b3072SJian Shen 		nfc->data |= RXH_IP_DST;
732d97b3072SJian Shen 	if (tuple_sets & HCLGEVF_S_IP_BIT)
733d97b3072SJian Shen 		nfc->data |= RXH_IP_SRC;
734d97b3072SJian Shen 
735d97b3072SJian Shen 	return 0;
736d97b3072SJian Shen }
737d97b3072SJian Shen 
738d97b3072SJian Shen static int hclgevf_set_rss_input_tuple(struct hclgevf_dev *hdev,
739d97b3072SJian Shen 				       struct hclgevf_rss_cfg *rss_cfg)
740d97b3072SJian Shen {
741d97b3072SJian Shen 	struct hclgevf_rss_input_tuple_cmd *req;
742d97b3072SJian Shen 	struct hclgevf_desc desc;
743d97b3072SJian Shen 	int ret;
744d97b3072SJian Shen 
745d97b3072SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_RSS_INPUT_TUPLE, false);
746d97b3072SJian Shen 
747d97b3072SJian Shen 	req = (struct hclgevf_rss_input_tuple_cmd *)desc.data;
748d97b3072SJian Shen 
749d97b3072SJian Shen 	req->ipv4_tcp_en = rss_cfg->rss_tuple_sets.ipv4_tcp_en;
750d97b3072SJian Shen 	req->ipv4_udp_en = rss_cfg->rss_tuple_sets.ipv4_udp_en;
751d97b3072SJian Shen 	req->ipv4_sctp_en = rss_cfg->rss_tuple_sets.ipv4_sctp_en;
752d97b3072SJian Shen 	req->ipv4_fragment_en = rss_cfg->rss_tuple_sets.ipv4_fragment_en;
753d97b3072SJian Shen 	req->ipv6_tcp_en = rss_cfg->rss_tuple_sets.ipv6_tcp_en;
754d97b3072SJian Shen 	req->ipv6_udp_en = rss_cfg->rss_tuple_sets.ipv6_udp_en;
755d97b3072SJian Shen 	req->ipv6_sctp_en = rss_cfg->rss_tuple_sets.ipv6_sctp_en;
756d97b3072SJian Shen 	req->ipv6_fragment_en = rss_cfg->rss_tuple_sets.ipv6_fragment_en;
757d97b3072SJian Shen 
758d97b3072SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
759d97b3072SJian Shen 	if (ret)
760d97b3072SJian Shen 		dev_err(&hdev->pdev->dev,
761d97b3072SJian Shen 			"Configure rss input fail, status = %d\n", ret);
762d97b3072SJian Shen 	return ret;
763d97b3072SJian Shen }
764d97b3072SJian Shen 
765e2cb1decSSalil Mehta static int hclgevf_get_tc_size(struct hnae3_handle *handle)
766e2cb1decSSalil Mehta {
767e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
768e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
769e2cb1decSSalil Mehta 
770e2cb1decSSalil Mehta 	return rss_cfg->rss_size;
771e2cb1decSSalil Mehta }
772e2cb1decSSalil Mehta 
773e2cb1decSSalil Mehta static int hclgevf_bind_ring_to_vector(struct hnae3_handle *handle, bool en,
774b204bc74SPeng Li 				       int vector_id,
775e2cb1decSSalil Mehta 				       struct hnae3_ring_chain_node *ring_chain)
776e2cb1decSSalil Mehta {
777e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
778e2cb1decSSalil Mehta 	struct hnae3_ring_chain_node *node;
779e2cb1decSSalil Mehta 	struct hclge_mbx_vf_to_pf_cmd *req;
780e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
781b204bc74SPeng Li 	int i = 0;
782e2cb1decSSalil Mehta 	int status;
783e2cb1decSSalil Mehta 	u8 type;
784e2cb1decSSalil Mehta 
785e2cb1decSSalil Mehta 	req = (struct hclge_mbx_vf_to_pf_cmd *)desc.data;
786e2cb1decSSalil Mehta 
787e2cb1decSSalil Mehta 	for (node = ring_chain; node; node = node->next) {
7885d02a58dSYunsheng Lin 		int idx_offset = HCLGE_MBX_RING_MAP_BASIC_MSG_NUM +
7895d02a58dSYunsheng Lin 					HCLGE_MBX_RING_NODE_VARIABLE_NUM * i;
7905d02a58dSYunsheng Lin 
7915d02a58dSYunsheng Lin 		if (i == 0) {
7925d02a58dSYunsheng Lin 			hclgevf_cmd_setup_basic_desc(&desc,
7935d02a58dSYunsheng Lin 						     HCLGEVF_OPC_MBX_VF_TO_PF,
7945d02a58dSYunsheng Lin 						     false);
7955d02a58dSYunsheng Lin 			type = en ?
7965d02a58dSYunsheng Lin 				HCLGE_MBX_MAP_RING_TO_VECTOR :
7975d02a58dSYunsheng Lin 				HCLGE_MBX_UNMAP_RING_TO_VECTOR;
7985d02a58dSYunsheng Lin 			req->msg[0] = type;
7995d02a58dSYunsheng Lin 			req->msg[1] = vector_id;
8005d02a58dSYunsheng Lin 		}
8015d02a58dSYunsheng Lin 
8025d02a58dSYunsheng Lin 		req->msg[idx_offset] =
803e4e87715SPeng Li 				hnae3_get_bit(node->flag, HNAE3_RING_TYPE_B);
8045d02a58dSYunsheng Lin 		req->msg[idx_offset + 1] = node->tqp_index;
805e4e87715SPeng Li 		req->msg[idx_offset + 2] = hnae3_get_field(node->int_gl_idx,
80679eee410SFuyun Liang 							   HNAE3_RING_GL_IDX_M,
80779eee410SFuyun Liang 							   HNAE3_RING_GL_IDX_S);
80879eee410SFuyun Liang 
8095d02a58dSYunsheng Lin 		i++;
8105d02a58dSYunsheng Lin 		if ((i == (HCLGE_MBX_VF_MSG_DATA_NUM -
8115d02a58dSYunsheng Lin 		     HCLGE_MBX_RING_MAP_BASIC_MSG_NUM) /
8125d02a58dSYunsheng Lin 		     HCLGE_MBX_RING_NODE_VARIABLE_NUM) ||
8135d02a58dSYunsheng Lin 		    !node->next) {
814e2cb1decSSalil Mehta 			req->msg[2] = i;
815e2cb1decSSalil Mehta 
816e2cb1decSSalil Mehta 			status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
817e2cb1decSSalil Mehta 			if (status) {
818e2cb1decSSalil Mehta 				dev_err(&hdev->pdev->dev,
819e2cb1decSSalil Mehta 					"Map TQP fail, status is %d.\n",
820e2cb1decSSalil Mehta 					status);
821e2cb1decSSalil Mehta 				return status;
822e2cb1decSSalil Mehta 			}
823e2cb1decSSalil Mehta 			i = 0;
824e2cb1decSSalil Mehta 			hclgevf_cmd_setup_basic_desc(&desc,
825e2cb1decSSalil Mehta 						     HCLGEVF_OPC_MBX_VF_TO_PF,
826e2cb1decSSalil Mehta 						     false);
827e2cb1decSSalil Mehta 			req->msg[0] = type;
828e2cb1decSSalil Mehta 			req->msg[1] = vector_id;
829e2cb1decSSalil Mehta 		}
830e2cb1decSSalil Mehta 	}
831e2cb1decSSalil Mehta 
832e2cb1decSSalil Mehta 	return 0;
833e2cb1decSSalil Mehta }
834e2cb1decSSalil Mehta 
835e2cb1decSSalil Mehta static int hclgevf_map_ring_to_vector(struct hnae3_handle *handle, int vector,
836e2cb1decSSalil Mehta 				      struct hnae3_ring_chain_node *ring_chain)
837e2cb1decSSalil Mehta {
838b204bc74SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
839b204bc74SPeng Li 	int vector_id;
840b204bc74SPeng Li 
841b204bc74SPeng Li 	vector_id = hclgevf_get_vector_index(hdev, vector);
842b204bc74SPeng Li 	if (vector_id < 0) {
843b204bc74SPeng Li 		dev_err(&handle->pdev->dev,
844b204bc74SPeng Li 			"Get vector index fail. ret =%d\n", vector_id);
845b204bc74SPeng Li 		return vector_id;
846b204bc74SPeng Li 	}
847b204bc74SPeng Li 
848b204bc74SPeng Li 	return hclgevf_bind_ring_to_vector(handle, true, vector_id, ring_chain);
849e2cb1decSSalil Mehta }
850e2cb1decSSalil Mehta 
851e2cb1decSSalil Mehta static int hclgevf_unmap_ring_from_vector(
852e2cb1decSSalil Mehta 				struct hnae3_handle *handle,
853e2cb1decSSalil Mehta 				int vector,
854e2cb1decSSalil Mehta 				struct hnae3_ring_chain_node *ring_chain)
855e2cb1decSSalil Mehta {
856e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
857e2cb1decSSalil Mehta 	int ret, vector_id;
858e2cb1decSSalil Mehta 
859dea846e8SHuazhong Tan 	if (test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state))
860dea846e8SHuazhong Tan 		return 0;
861dea846e8SHuazhong Tan 
862e2cb1decSSalil Mehta 	vector_id = hclgevf_get_vector_index(hdev, vector);
863e2cb1decSSalil Mehta 	if (vector_id < 0) {
864e2cb1decSSalil Mehta 		dev_err(&handle->pdev->dev,
865e2cb1decSSalil Mehta 			"Get vector index fail. ret =%d\n", vector_id);
866e2cb1decSSalil Mehta 		return vector_id;
867e2cb1decSSalil Mehta 	}
868e2cb1decSSalil Mehta 
869b204bc74SPeng Li 	ret = hclgevf_bind_ring_to_vector(handle, false, vector_id, ring_chain);
8700d3e6631SYunsheng Lin 	if (ret)
871e2cb1decSSalil Mehta 		dev_err(&handle->pdev->dev,
872e2cb1decSSalil Mehta 			"Unmap ring from vector fail. vector=%d, ret =%d\n",
873e2cb1decSSalil Mehta 			vector_id,
874e2cb1decSSalil Mehta 			ret);
8750d3e6631SYunsheng Lin 
876e2cb1decSSalil Mehta 	return ret;
877e2cb1decSSalil Mehta }
878e2cb1decSSalil Mehta 
8790d3e6631SYunsheng Lin static int hclgevf_put_vector(struct hnae3_handle *handle, int vector)
8800d3e6631SYunsheng Lin {
8810d3e6631SYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
88203718db9SYunsheng Lin 	int vector_id;
8830d3e6631SYunsheng Lin 
88403718db9SYunsheng Lin 	vector_id = hclgevf_get_vector_index(hdev, vector);
88503718db9SYunsheng Lin 	if (vector_id < 0) {
88603718db9SYunsheng Lin 		dev_err(&handle->pdev->dev,
88703718db9SYunsheng Lin 			"hclgevf_put_vector get vector index fail. ret =%d\n",
88803718db9SYunsheng Lin 			vector_id);
88903718db9SYunsheng Lin 		return vector_id;
89003718db9SYunsheng Lin 	}
89103718db9SYunsheng Lin 
89203718db9SYunsheng Lin 	hclgevf_free_vector(hdev, vector_id);
893e2cb1decSSalil Mehta 
894e2cb1decSSalil Mehta 	return 0;
895e2cb1decSSalil Mehta }
896e2cb1decSSalil Mehta 
8973b75c3dfSPeng Li static int hclgevf_cmd_set_promisc_mode(struct hclgevf_dev *hdev,
8983b75c3dfSPeng Li 					bool en_uc_pmc, bool en_mc_pmc)
899e2cb1decSSalil Mehta {
900e2cb1decSSalil Mehta 	struct hclge_mbx_vf_to_pf_cmd *req;
901e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
902e2cb1decSSalil Mehta 	int status;
903e2cb1decSSalil Mehta 
904e2cb1decSSalil Mehta 	req = (struct hclge_mbx_vf_to_pf_cmd *)desc.data;
905e2cb1decSSalil Mehta 
906e2cb1decSSalil Mehta 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_MBX_VF_TO_PF, false);
907e2cb1decSSalil Mehta 	req->msg[0] = HCLGE_MBX_SET_PROMISC_MODE;
9083b75c3dfSPeng Li 	req->msg[1] = en_uc_pmc ? 1 : 0;
9093b75c3dfSPeng Li 	req->msg[2] = en_mc_pmc ? 1 : 0;
910e2cb1decSSalil Mehta 
911e2cb1decSSalil Mehta 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
912e2cb1decSSalil Mehta 	if (status)
913e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
914e2cb1decSSalil Mehta 			"Set promisc mode fail, status is %d.\n", status);
915e2cb1decSSalil Mehta 
916e2cb1decSSalil Mehta 	return status;
917e2cb1decSSalil Mehta }
918e2cb1decSSalil Mehta 
9197fa6be4fSHuazhong Tan static int hclgevf_set_promisc_mode(struct hnae3_handle *handle,
9203b75c3dfSPeng Li 				    bool en_uc_pmc, bool en_mc_pmc)
921e2cb1decSSalil Mehta {
922e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
923e2cb1decSSalil Mehta 
9247fa6be4fSHuazhong Tan 	return hclgevf_cmd_set_promisc_mode(hdev, en_uc_pmc, en_mc_pmc);
925e2cb1decSSalil Mehta }
926e2cb1decSSalil Mehta 
927e2cb1decSSalil Mehta static int hclgevf_tqp_enable(struct hclgevf_dev *hdev, int tqp_id,
928e2cb1decSSalil Mehta 			      int stream_id, bool enable)
929e2cb1decSSalil Mehta {
930e2cb1decSSalil Mehta 	struct hclgevf_cfg_com_tqp_queue_cmd *req;
931e2cb1decSSalil Mehta 	struct hclgevf_desc desc;
932e2cb1decSSalil Mehta 	int status;
933e2cb1decSSalil Mehta 
934e2cb1decSSalil Mehta 	req = (struct hclgevf_cfg_com_tqp_queue_cmd *)desc.data;
935e2cb1decSSalil Mehta 
936e2cb1decSSalil Mehta 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_CFG_COM_TQP_QUEUE,
937e2cb1decSSalil Mehta 				     false);
938e2cb1decSSalil Mehta 	req->tqp_id = cpu_to_le16(tqp_id & HCLGEVF_RING_ID_MASK);
939e2cb1decSSalil Mehta 	req->stream_id = cpu_to_le16(stream_id);
940e2cb1decSSalil Mehta 	req->enable |= enable << HCLGEVF_TQP_ENABLE_B;
941e2cb1decSSalil Mehta 
942e2cb1decSSalil Mehta 	status = hclgevf_cmd_send(&hdev->hw, &desc, 1);
943e2cb1decSSalil Mehta 	if (status)
944e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
945e2cb1decSSalil Mehta 			"TQP enable fail, status =%d.\n", status);
946e2cb1decSSalil Mehta 
947e2cb1decSSalil Mehta 	return status;
948e2cb1decSSalil Mehta }
949e2cb1decSSalil Mehta 
950e2cb1decSSalil Mehta static void hclgevf_reset_tqp_stats(struct hnae3_handle *handle)
951e2cb1decSSalil Mehta {
952b4f1d303SJian Shen 	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
953e2cb1decSSalil Mehta 	struct hclgevf_tqp *tqp;
954e2cb1decSSalil Mehta 	int i;
955e2cb1decSSalil Mehta 
956b4f1d303SJian Shen 	for (i = 0; i < kinfo->num_tqps; i++) {
957b4f1d303SJian Shen 		tqp = container_of(kinfo->tqp[i], struct hclgevf_tqp, q);
958e2cb1decSSalil Mehta 		memset(&tqp->tqp_stats, 0, sizeof(tqp->tqp_stats));
959e2cb1decSSalil Mehta 	}
960e2cb1decSSalil Mehta }
961e2cb1decSSalil Mehta 
962e2cb1decSSalil Mehta static void hclgevf_get_mac_addr(struct hnae3_handle *handle, u8 *p)
963e2cb1decSSalil Mehta {
964e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
965e2cb1decSSalil Mehta 
966e2cb1decSSalil Mehta 	ether_addr_copy(p, hdev->hw.mac.mac_addr);
967e2cb1decSSalil Mehta }
968e2cb1decSSalil Mehta 
96959098055SFuyun Liang static int hclgevf_set_mac_addr(struct hnae3_handle *handle, void *p,
97059098055SFuyun Liang 				bool is_first)
971e2cb1decSSalil Mehta {
972e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
973e2cb1decSSalil Mehta 	u8 *old_mac_addr = (u8 *)hdev->hw.mac.mac_addr;
974e2cb1decSSalil Mehta 	u8 *new_mac_addr = (u8 *)p;
975e2cb1decSSalil Mehta 	u8 msg_data[ETH_ALEN * 2];
97659098055SFuyun Liang 	u16 subcode;
977e2cb1decSSalil Mehta 	int status;
978e2cb1decSSalil Mehta 
979e2cb1decSSalil Mehta 	ether_addr_copy(msg_data, new_mac_addr);
980e2cb1decSSalil Mehta 	ether_addr_copy(&msg_data[ETH_ALEN], old_mac_addr);
981e2cb1decSSalil Mehta 
98259098055SFuyun Liang 	subcode = is_first ? HCLGE_MBX_MAC_VLAN_UC_ADD :
98359098055SFuyun Liang 			HCLGE_MBX_MAC_VLAN_UC_MODIFY;
98459098055SFuyun Liang 
985e2cb1decSSalil Mehta 	status = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_UNICAST,
98659098055SFuyun Liang 				      subcode, msg_data, ETH_ALEN * 2,
9872097fdefSJian Shen 				      true, NULL, 0);
988e2cb1decSSalil Mehta 	if (!status)
989e2cb1decSSalil Mehta 		ether_addr_copy(hdev->hw.mac.mac_addr, new_mac_addr);
990e2cb1decSSalil Mehta 
991e2cb1decSSalil Mehta 	return status;
992e2cb1decSSalil Mehta }
993e2cb1decSSalil Mehta 
994e2cb1decSSalil Mehta static int hclgevf_add_uc_addr(struct hnae3_handle *handle,
995e2cb1decSSalil Mehta 			       const unsigned char *addr)
996e2cb1decSSalil Mehta {
997e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
998e2cb1decSSalil Mehta 
999e2cb1decSSalil Mehta 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_UNICAST,
1000e2cb1decSSalil Mehta 				    HCLGE_MBX_MAC_VLAN_UC_ADD,
1001e2cb1decSSalil Mehta 				    addr, ETH_ALEN, false, NULL, 0);
1002e2cb1decSSalil Mehta }
1003e2cb1decSSalil Mehta 
1004e2cb1decSSalil Mehta static int hclgevf_rm_uc_addr(struct hnae3_handle *handle,
1005e2cb1decSSalil Mehta 			      const unsigned char *addr)
1006e2cb1decSSalil Mehta {
1007e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1008e2cb1decSSalil Mehta 
1009e2cb1decSSalil Mehta 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_UNICAST,
1010e2cb1decSSalil Mehta 				    HCLGE_MBX_MAC_VLAN_UC_REMOVE,
1011e2cb1decSSalil Mehta 				    addr, ETH_ALEN, false, NULL, 0);
1012e2cb1decSSalil Mehta }
1013e2cb1decSSalil Mehta 
1014e2cb1decSSalil Mehta static int hclgevf_add_mc_addr(struct hnae3_handle *handle,
1015e2cb1decSSalil Mehta 			       const unsigned char *addr)
1016e2cb1decSSalil Mehta {
1017e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1018e2cb1decSSalil Mehta 
1019e2cb1decSSalil Mehta 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_MULTICAST,
1020e2cb1decSSalil Mehta 				    HCLGE_MBX_MAC_VLAN_MC_ADD,
1021e2cb1decSSalil Mehta 				    addr, ETH_ALEN, false, NULL, 0);
1022e2cb1decSSalil Mehta }
1023e2cb1decSSalil Mehta 
1024e2cb1decSSalil Mehta static int hclgevf_rm_mc_addr(struct hnae3_handle *handle,
1025e2cb1decSSalil Mehta 			      const unsigned char *addr)
1026e2cb1decSSalil Mehta {
1027e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1028e2cb1decSSalil Mehta 
1029e2cb1decSSalil Mehta 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_MULTICAST,
1030e2cb1decSSalil Mehta 				    HCLGE_MBX_MAC_VLAN_MC_REMOVE,
1031e2cb1decSSalil Mehta 				    addr, ETH_ALEN, false, NULL, 0);
1032e2cb1decSSalil Mehta }
1033e2cb1decSSalil Mehta 
1034e2cb1decSSalil Mehta static int hclgevf_set_vlan_filter(struct hnae3_handle *handle,
1035e2cb1decSSalil Mehta 				   __be16 proto, u16 vlan_id,
1036e2cb1decSSalil Mehta 				   bool is_kill)
1037e2cb1decSSalil Mehta {
1038e2cb1decSSalil Mehta #define HCLGEVF_VLAN_MBX_MSG_LEN 5
1039e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1040e2cb1decSSalil Mehta 	u8 msg_data[HCLGEVF_VLAN_MBX_MSG_LEN];
1041e2cb1decSSalil Mehta 
1042e2cb1decSSalil Mehta 	if (vlan_id > 4095)
1043e2cb1decSSalil Mehta 		return -EINVAL;
1044e2cb1decSSalil Mehta 
1045e2cb1decSSalil Mehta 	if (proto != htons(ETH_P_8021Q))
1046e2cb1decSSalil Mehta 		return -EPROTONOSUPPORT;
1047e2cb1decSSalil Mehta 
1048e2cb1decSSalil Mehta 	msg_data[0] = is_kill;
1049e2cb1decSSalil Mehta 	memcpy(&msg_data[1], &vlan_id, sizeof(vlan_id));
1050e2cb1decSSalil Mehta 	memcpy(&msg_data[3], &proto, sizeof(proto));
1051e2cb1decSSalil Mehta 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_VLAN,
1052e2cb1decSSalil Mehta 				    HCLGE_MBX_VLAN_FILTER, msg_data,
1053e2cb1decSSalil Mehta 				    HCLGEVF_VLAN_MBX_MSG_LEN, false, NULL, 0);
1054e2cb1decSSalil Mehta }
1055e2cb1decSSalil Mehta 
1056b2641e2aSYunsheng Lin static int hclgevf_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable)
1057b2641e2aSYunsheng Lin {
1058b2641e2aSYunsheng Lin 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1059b2641e2aSYunsheng Lin 	u8 msg_data;
1060b2641e2aSYunsheng Lin 
1061b2641e2aSYunsheng Lin 	msg_data = enable ? 1 : 0;
1062b2641e2aSYunsheng Lin 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_SET_VLAN,
1063b2641e2aSYunsheng Lin 				    HCLGE_MBX_VLAN_RX_OFF_CFG, &msg_data,
1064b2641e2aSYunsheng Lin 				    1, false, NULL, 0);
1065b2641e2aSYunsheng Lin }
1066b2641e2aSYunsheng Lin 
10677fa6be4fSHuazhong Tan static int hclgevf_reset_tqp(struct hnae3_handle *handle, u16 queue_id)
1068e2cb1decSSalil Mehta {
1069e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1070e2cb1decSSalil Mehta 	u8 msg_data[2];
10711a426f8bSPeng Li 	int ret;
1072e2cb1decSSalil Mehta 
1073e2cb1decSSalil Mehta 	memcpy(&msg_data[0], &queue_id, sizeof(queue_id));
1074e2cb1decSSalil Mehta 
10751a426f8bSPeng Li 	/* disable vf queue before send queue reset msg to PF */
10761a426f8bSPeng Li 	ret = hclgevf_tqp_enable(hdev, queue_id, 0, false);
10771a426f8bSPeng Li 	if (ret)
10787fa6be4fSHuazhong Tan 		return ret;
10791a426f8bSPeng Li 
10807fa6be4fSHuazhong Tan 	return hclgevf_send_mbx_msg(hdev, HCLGE_MBX_QUEUE_RESET, 0, msg_data,
10811a426f8bSPeng Li 				    2, true, NULL, 0);
1082e2cb1decSSalil Mehta }
1083e2cb1decSSalil Mehta 
10846988eb2aSSalil Mehta static int hclgevf_notify_client(struct hclgevf_dev *hdev,
10856988eb2aSSalil Mehta 				 enum hnae3_reset_notify_type type)
10866988eb2aSSalil Mehta {
10876988eb2aSSalil Mehta 	struct hnae3_client *client = hdev->nic_client;
10886988eb2aSSalil Mehta 	struct hnae3_handle *handle = &hdev->nic;
10896a5f6fa3SHuazhong Tan 	int ret;
10906988eb2aSSalil Mehta 
10916988eb2aSSalil Mehta 	if (!client->ops->reset_notify)
10926988eb2aSSalil Mehta 		return -EOPNOTSUPP;
10936988eb2aSSalil Mehta 
10946a5f6fa3SHuazhong Tan 	ret = client->ops->reset_notify(handle, type);
10956a5f6fa3SHuazhong Tan 	if (ret)
10966a5f6fa3SHuazhong Tan 		dev_err(&hdev->pdev->dev, "notify nic client failed %d(%d)\n",
10976a5f6fa3SHuazhong Tan 			type, ret);
10986a5f6fa3SHuazhong Tan 
10996a5f6fa3SHuazhong Tan 	return ret;
11006988eb2aSSalil Mehta }
11016988eb2aSSalil Mehta 
11026988eb2aSSalil Mehta static int hclgevf_reset_wait(struct hclgevf_dev *hdev)
11036988eb2aSSalil Mehta {
1104aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_US	20000
1105aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_CNT	2000
1106aa5c4f17SHuazhong Tan #define HCLGEVF_RESET_WAIT_TIMEOUT_US	\
1107aa5c4f17SHuazhong Tan 	(HCLGEVF_RESET_WAIT_US * HCLGEVF_RESET_WAIT_CNT)
1108aa5c4f17SHuazhong Tan 
1109aa5c4f17SHuazhong Tan 	u32 val;
1110aa5c4f17SHuazhong Tan 	int ret;
11116988eb2aSSalil Mehta 
11126988eb2aSSalil Mehta 	/* wait to check the hardware reset completion status */
1113aa5c4f17SHuazhong Tan 	val = hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
1114aa5c4f17SHuazhong Tan 	dev_info(&hdev->pdev->dev, "checking vf resetting status: %x\n", val);
1115aa5c4f17SHuazhong Tan 
1116aa5c4f17SHuazhong Tan 	ret = readl_poll_timeout(hdev->hw.io_base + HCLGEVF_RST_ING, val,
1117aa5c4f17SHuazhong Tan 				 !(val & HCLGEVF_RST_ING_BITS),
1118aa5c4f17SHuazhong Tan 				 HCLGEVF_RESET_WAIT_US,
1119aa5c4f17SHuazhong Tan 				 HCLGEVF_RESET_WAIT_TIMEOUT_US);
11206988eb2aSSalil Mehta 
11216988eb2aSSalil Mehta 	/* hardware completion status should be available by this time */
1122aa5c4f17SHuazhong Tan 	if (ret) {
1123aa5c4f17SHuazhong Tan 		dev_err(&hdev->pdev->dev,
11246988eb2aSSalil Mehta 			"could'nt get reset done status from h/w, timeout!\n");
1125aa5c4f17SHuazhong Tan 		return ret;
11266988eb2aSSalil Mehta 	}
11276988eb2aSSalil Mehta 
11286988eb2aSSalil Mehta 	/* we will wait a bit more to let reset of the stack to complete. This
11296988eb2aSSalil Mehta 	 * might happen in case reset assertion was made by PF. Yes, this also
11306988eb2aSSalil Mehta 	 * means we might end up waiting bit more even for VF reset.
11316988eb2aSSalil Mehta 	 */
11326988eb2aSSalil Mehta 	msleep(5000);
11336988eb2aSSalil Mehta 
11346988eb2aSSalil Mehta 	return 0;
11356988eb2aSSalil Mehta }
11366988eb2aSSalil Mehta 
11376988eb2aSSalil Mehta static int hclgevf_reset_stack(struct hclgevf_dev *hdev)
11386988eb2aSSalil Mehta {
11397a01c897SSalil Mehta 	int ret;
11407a01c897SSalil Mehta 
11416988eb2aSSalil Mehta 	/* uninitialize the nic client */
11426a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_UNINIT_CLIENT);
11436a5f6fa3SHuazhong Tan 	if (ret)
11446a5f6fa3SHuazhong Tan 		return ret;
11456988eb2aSSalil Mehta 
11467a01c897SSalil Mehta 	/* re-initialize the hclge device */
11479c6f7085SHuazhong Tan 	ret = hclgevf_reset_hdev(hdev);
11487a01c897SSalil Mehta 	if (ret) {
11497a01c897SSalil Mehta 		dev_err(&hdev->pdev->dev,
11507a01c897SSalil Mehta 			"hclge device re-init failed, VF is disabled!\n");
11517a01c897SSalil Mehta 		return ret;
11527a01c897SSalil Mehta 	}
11536988eb2aSSalil Mehta 
11546988eb2aSSalil Mehta 	/* bring up the nic client again */
11556a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_INIT_CLIENT);
11566a5f6fa3SHuazhong Tan 	if (ret)
11576a5f6fa3SHuazhong Tan 		return ret;
11586988eb2aSSalil Mehta 
11596988eb2aSSalil Mehta 	return 0;
11606988eb2aSSalil Mehta }
11616988eb2aSSalil Mehta 
1162dea846e8SHuazhong Tan static int hclgevf_reset_prepare_wait(struct hclgevf_dev *hdev)
1163dea846e8SHuazhong Tan {
1164dea846e8SHuazhong Tan 	int ret = 0;
1165dea846e8SHuazhong Tan 
1166dea846e8SHuazhong Tan 	switch (hdev->reset_type) {
1167dea846e8SHuazhong Tan 	case HNAE3_VF_FUNC_RESET:
1168dea846e8SHuazhong Tan 		ret = hclgevf_send_mbx_msg(hdev, HCLGE_MBX_RESET, 0, NULL,
1169dea846e8SHuazhong Tan 					   0, true, NULL, sizeof(u8));
1170dea846e8SHuazhong Tan 		break;
1171dea846e8SHuazhong Tan 	default:
1172dea846e8SHuazhong Tan 		break;
1173dea846e8SHuazhong Tan 	}
1174dea846e8SHuazhong Tan 
1175ef5f8e50SHuazhong Tan 	set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
1176ef5f8e50SHuazhong Tan 
1177dea846e8SHuazhong Tan 	dev_info(&hdev->pdev->dev, "prepare reset(%d) wait done, ret:%d\n",
1178dea846e8SHuazhong Tan 		 hdev->reset_type, ret);
1179dea846e8SHuazhong Tan 
1180dea846e8SHuazhong Tan 	return ret;
1181dea846e8SHuazhong Tan }
1182dea846e8SHuazhong Tan 
11836988eb2aSSalil Mehta static int hclgevf_reset(struct hclgevf_dev *hdev)
11846988eb2aSSalil Mehta {
1185dea846e8SHuazhong Tan 	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(hdev->pdev);
11866988eb2aSSalil Mehta 	int ret;
11876988eb2aSSalil Mehta 
1188dea846e8SHuazhong Tan 	/* Initialize ae_dev reset status as well, in case enet layer wants to
1189dea846e8SHuazhong Tan 	 * know if device is undergoing reset
1190dea846e8SHuazhong Tan 	 */
1191dea846e8SHuazhong Tan 	ae_dev->reset_type = hdev->reset_type;
11924d60291bSHuazhong Tan 	hdev->reset_count++;
11936988eb2aSSalil Mehta 	rtnl_lock();
11946988eb2aSSalil Mehta 
11956988eb2aSSalil Mehta 	/* bring down the nic to stop any ongoing TX/RX */
11966a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_DOWN_CLIENT);
11976a5f6fa3SHuazhong Tan 	if (ret)
11986a5f6fa3SHuazhong Tan 		goto err_reset_lock;
11996988eb2aSSalil Mehta 
120029118ab9SHuazhong Tan 	rtnl_unlock();
120129118ab9SHuazhong Tan 
12026a5f6fa3SHuazhong Tan 	ret = hclgevf_reset_prepare_wait(hdev);
12036a5f6fa3SHuazhong Tan 	if (ret)
12046a5f6fa3SHuazhong Tan 		goto err_reset;
1205dea846e8SHuazhong Tan 
12066988eb2aSSalil Mehta 	/* check if VF could successfully fetch the hardware reset completion
12076988eb2aSSalil Mehta 	 * status from the hardware
12086988eb2aSSalil Mehta 	 */
12096988eb2aSSalil Mehta 	ret = hclgevf_reset_wait(hdev);
12106988eb2aSSalil Mehta 	if (ret) {
12116988eb2aSSalil Mehta 		/* can't do much in this situation, will disable VF */
12126988eb2aSSalil Mehta 		dev_err(&hdev->pdev->dev,
12136988eb2aSSalil Mehta 			"VF failed(=%d) to fetch H/W reset completion status\n",
12146988eb2aSSalil Mehta 			ret);
12156a5f6fa3SHuazhong Tan 		goto err_reset;
12166988eb2aSSalil Mehta 	}
12176988eb2aSSalil Mehta 
121829118ab9SHuazhong Tan 	rtnl_lock();
121929118ab9SHuazhong Tan 
12206988eb2aSSalil Mehta 	/* now, re-initialize the nic client and ae device*/
12216988eb2aSSalil Mehta 	ret = hclgevf_reset_stack(hdev);
12226a5f6fa3SHuazhong Tan 	if (ret) {
12236988eb2aSSalil Mehta 		dev_err(&hdev->pdev->dev, "failed to reset VF stack\n");
12246a5f6fa3SHuazhong Tan 		goto err_reset_lock;
12256a5f6fa3SHuazhong Tan 	}
12266988eb2aSSalil Mehta 
12276988eb2aSSalil Mehta 	/* bring up the nic to enable TX/RX again */
12286a5f6fa3SHuazhong Tan 	ret = hclgevf_notify_client(hdev, HNAE3_UP_CLIENT);
12296a5f6fa3SHuazhong Tan 	if (ret)
12306a5f6fa3SHuazhong Tan 		goto err_reset_lock;
12316988eb2aSSalil Mehta 
12326988eb2aSSalil Mehta 	rtnl_unlock();
12336988eb2aSSalil Mehta 
12346988eb2aSSalil Mehta 	return ret;
12356a5f6fa3SHuazhong Tan err_reset_lock:
12366a5f6fa3SHuazhong Tan 	rtnl_unlock();
12376a5f6fa3SHuazhong Tan err_reset:
12386a5f6fa3SHuazhong Tan 	/* When VF reset failed, only the higher level reset asserted by PF
12396a5f6fa3SHuazhong Tan 	 * can restore it, so re-initialize the command queue to receive
12406a5f6fa3SHuazhong Tan 	 * this higher reset event.
12416a5f6fa3SHuazhong Tan 	 */
12426a5f6fa3SHuazhong Tan 	hclgevf_cmd_init(hdev);
12436a5f6fa3SHuazhong Tan 	dev_err(&hdev->pdev->dev, "failed to reset VF\n");
12446a5f6fa3SHuazhong Tan 
12456a5f6fa3SHuazhong Tan 	return ret;
12466988eb2aSSalil Mehta }
12476988eb2aSSalil Mehta 
1248720bd583SHuazhong Tan static enum hnae3_reset_type hclgevf_get_reset_level(struct hclgevf_dev *hdev,
1249720bd583SHuazhong Tan 						     unsigned long *addr)
1250720bd583SHuazhong Tan {
1251720bd583SHuazhong Tan 	enum hnae3_reset_type rst_level = HNAE3_NONE_RESET;
1252720bd583SHuazhong Tan 
1253dea846e8SHuazhong Tan 	/* return the highest priority reset level amongst all */
1254b90fcc5bSHuazhong Tan 	if (test_bit(HNAE3_VF_RESET, addr)) {
1255b90fcc5bSHuazhong Tan 		rst_level = HNAE3_VF_RESET;
1256b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_RESET, addr);
1257b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1258b90fcc5bSHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1259b90fcc5bSHuazhong Tan 	} else if (test_bit(HNAE3_VF_FULL_RESET, addr)) {
1260dea846e8SHuazhong Tan 		rst_level = HNAE3_VF_FULL_RESET;
1261dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FULL_RESET, addr);
1262dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1263aa5c4f17SHuazhong Tan 	} else if (test_bit(HNAE3_VF_PF_FUNC_RESET, addr)) {
1264aa5c4f17SHuazhong Tan 		rst_level = HNAE3_VF_PF_FUNC_RESET;
1265aa5c4f17SHuazhong Tan 		clear_bit(HNAE3_VF_PF_FUNC_RESET, addr);
1266aa5c4f17SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1267dea846e8SHuazhong Tan 	} else if (test_bit(HNAE3_VF_FUNC_RESET, addr)) {
1268dea846e8SHuazhong Tan 		rst_level = HNAE3_VF_FUNC_RESET;
1269dea846e8SHuazhong Tan 		clear_bit(HNAE3_VF_FUNC_RESET, addr);
1270720bd583SHuazhong Tan 	}
1271720bd583SHuazhong Tan 
1272720bd583SHuazhong Tan 	return rst_level;
1273720bd583SHuazhong Tan }
1274720bd583SHuazhong Tan 
12756ae4e733SShiju Jose static void hclgevf_reset_event(struct pci_dev *pdev,
12766ae4e733SShiju Jose 				struct hnae3_handle *handle)
12776d4c3981SSalil Mehta {
12786d4c3981SSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
12796d4c3981SSalil Mehta 
12806d4c3981SSalil Mehta 	dev_info(&hdev->pdev->dev, "received reset request from VF enet\n");
12816d4c3981SSalil Mehta 
1282720bd583SHuazhong Tan 	if (!hdev->default_reset_request)
12830742ed7cSHuazhong Tan 		hdev->reset_level =
1284720bd583SHuazhong Tan 			hclgevf_get_reset_level(hdev,
1285720bd583SHuazhong Tan 						&hdev->default_reset_request);
1286720bd583SHuazhong Tan 	else
1287dea846e8SHuazhong Tan 		hdev->reset_level = HNAE3_VF_FUNC_RESET;
12886d4c3981SSalil Mehta 
1289436667d2SSalil Mehta 	/* reset of this VF requested */
1290436667d2SSalil Mehta 	set_bit(HCLGEVF_RESET_REQUESTED, &hdev->reset_state);
1291436667d2SSalil Mehta 	hclgevf_reset_task_schedule(hdev);
12926d4c3981SSalil Mehta 
12930742ed7cSHuazhong Tan 	hdev->last_reset_time = jiffies;
12946d4c3981SSalil Mehta }
12956d4c3981SSalil Mehta 
1296720bd583SHuazhong Tan static void hclgevf_set_def_reset_request(struct hnae3_ae_dev *ae_dev,
1297720bd583SHuazhong Tan 					  enum hnae3_reset_type rst_type)
1298720bd583SHuazhong Tan {
1299720bd583SHuazhong Tan 	struct hclgevf_dev *hdev = ae_dev->priv;
1300720bd583SHuazhong Tan 
1301720bd583SHuazhong Tan 	set_bit(rst_type, &hdev->default_reset_request);
1302720bd583SHuazhong Tan }
1303720bd583SHuazhong Tan 
1304e2cb1decSSalil Mehta static u32 hclgevf_get_fw_version(struct hnae3_handle *handle)
1305e2cb1decSSalil Mehta {
1306e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1307e2cb1decSSalil Mehta 
1308e2cb1decSSalil Mehta 	return hdev->fw_version;
1309e2cb1decSSalil Mehta }
1310e2cb1decSSalil Mehta 
1311e2cb1decSSalil Mehta static void hclgevf_get_misc_vector(struct hclgevf_dev *hdev)
1312e2cb1decSSalil Mehta {
1313e2cb1decSSalil Mehta 	struct hclgevf_misc_vector *vector = &hdev->misc_vector;
1314e2cb1decSSalil Mehta 
1315e2cb1decSSalil Mehta 	vector->vector_irq = pci_irq_vector(hdev->pdev,
1316e2cb1decSSalil Mehta 					    HCLGEVF_MISC_VECTOR_NUM);
1317e2cb1decSSalil Mehta 	vector->addr = hdev->hw.io_base + HCLGEVF_MISC_VECTOR_REG_BASE;
1318e2cb1decSSalil Mehta 	/* vector status always valid for Vector 0 */
1319e2cb1decSSalil Mehta 	hdev->vector_status[HCLGEVF_MISC_VECTOR_NUM] = 0;
1320e2cb1decSSalil Mehta 	hdev->vector_irq[HCLGEVF_MISC_VECTOR_NUM] = vector->vector_irq;
1321e2cb1decSSalil Mehta 
1322e2cb1decSSalil Mehta 	hdev->num_msi_left -= 1;
1323e2cb1decSSalil Mehta 	hdev->num_msi_used += 1;
1324e2cb1decSSalil Mehta }
1325e2cb1decSSalil Mehta 
132635a1e503SSalil Mehta void hclgevf_reset_task_schedule(struct hclgevf_dev *hdev)
132735a1e503SSalil Mehta {
132835a1e503SSalil Mehta 	if (!test_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state) &&
132935a1e503SSalil Mehta 	    !test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state)) {
133035a1e503SSalil Mehta 		set_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state);
133135a1e503SSalil Mehta 		schedule_work(&hdev->rst_service_task);
133235a1e503SSalil Mehta 	}
133335a1e503SSalil Mehta }
133435a1e503SSalil Mehta 
133507a0556aSSalil Mehta void hclgevf_mbx_task_schedule(struct hclgevf_dev *hdev)
1336e2cb1decSSalil Mehta {
133707a0556aSSalil Mehta 	if (!test_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state) &&
133807a0556aSSalil Mehta 	    !test_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state)) {
133907a0556aSSalil Mehta 		set_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
1340e2cb1decSSalil Mehta 		schedule_work(&hdev->mbx_service_task);
1341e2cb1decSSalil Mehta 	}
134207a0556aSSalil Mehta }
1343e2cb1decSSalil Mehta 
1344e2cb1decSSalil Mehta static void hclgevf_task_schedule(struct hclgevf_dev *hdev)
1345e2cb1decSSalil Mehta {
1346e2cb1decSSalil Mehta 	if (!test_bit(HCLGEVF_STATE_DOWN, &hdev->state)  &&
1347e2cb1decSSalil Mehta 	    !test_and_set_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state))
1348e2cb1decSSalil Mehta 		schedule_work(&hdev->service_task);
1349e2cb1decSSalil Mehta }
1350e2cb1decSSalil Mehta 
1351436667d2SSalil Mehta static void hclgevf_deferred_task_schedule(struct hclgevf_dev *hdev)
1352436667d2SSalil Mehta {
135307a0556aSSalil Mehta 	/* if we have any pending mailbox event then schedule the mbx task */
135407a0556aSSalil Mehta 	if (hdev->mbx_event_pending)
135507a0556aSSalil Mehta 		hclgevf_mbx_task_schedule(hdev);
135607a0556aSSalil Mehta 
1357436667d2SSalil Mehta 	if (test_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state))
1358436667d2SSalil Mehta 		hclgevf_reset_task_schedule(hdev);
1359436667d2SSalil Mehta }
1360436667d2SSalil Mehta 
1361e2cb1decSSalil Mehta static void hclgevf_service_timer(struct timer_list *t)
1362e2cb1decSSalil Mehta {
1363e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = from_timer(hdev, t, service_timer);
1364e2cb1decSSalil Mehta 
1365e2cb1decSSalil Mehta 	mod_timer(&hdev->service_timer, jiffies + 5 * HZ);
1366e2cb1decSSalil Mehta 
1367e2cb1decSSalil Mehta 	hclgevf_task_schedule(hdev);
1368e2cb1decSSalil Mehta }
1369e2cb1decSSalil Mehta 
137035a1e503SSalil Mehta static void hclgevf_reset_service_task(struct work_struct *work)
137135a1e503SSalil Mehta {
137235a1e503SSalil Mehta 	struct hclgevf_dev *hdev =
137335a1e503SSalil Mehta 		container_of(work, struct hclgevf_dev, rst_service_task);
1374a8dedb65SSalil Mehta 	int ret;
137535a1e503SSalil Mehta 
137635a1e503SSalil Mehta 	if (test_and_set_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state))
137735a1e503SSalil Mehta 		return;
137835a1e503SSalil Mehta 
137935a1e503SSalil Mehta 	clear_bit(HCLGEVF_STATE_RST_SERVICE_SCHED, &hdev->state);
138035a1e503SSalil Mehta 
1381436667d2SSalil Mehta 	if (test_and_clear_bit(HCLGEVF_RESET_PENDING,
1382436667d2SSalil Mehta 			       &hdev->reset_state)) {
1383436667d2SSalil Mehta 		/* PF has initmated that it is about to reset the hardware.
1384436667d2SSalil Mehta 		 * We now have to poll & check if harware has actually completed
1385436667d2SSalil Mehta 		 * the reset sequence. On hardware reset completion, VF needs to
1386436667d2SSalil Mehta 		 * reset the client and ae device.
138735a1e503SSalil Mehta 		 */
1388436667d2SSalil Mehta 		hdev->reset_attempts = 0;
1389436667d2SSalil Mehta 
1390dea846e8SHuazhong Tan 		hdev->last_reset_time = jiffies;
1391dea846e8SHuazhong Tan 		while ((hdev->reset_type =
1392dea846e8SHuazhong Tan 			hclgevf_get_reset_level(hdev, &hdev->reset_pending))
1393dea846e8SHuazhong Tan 		       != HNAE3_NONE_RESET) {
13946988eb2aSSalil Mehta 			ret = hclgevf_reset(hdev);
13956988eb2aSSalil Mehta 			if (ret)
1396dea846e8SHuazhong Tan 				dev_err(&hdev->pdev->dev,
1397dea846e8SHuazhong Tan 					"VF stack reset failed %d.\n", ret);
1398dea846e8SHuazhong Tan 		}
1399436667d2SSalil Mehta 	} else if (test_and_clear_bit(HCLGEVF_RESET_REQUESTED,
1400436667d2SSalil Mehta 				      &hdev->reset_state)) {
1401436667d2SSalil Mehta 		/* we could be here when either of below happens:
1402436667d2SSalil Mehta 		 * 1. reset was initiated due to watchdog timeout due to
1403436667d2SSalil Mehta 		 *    a. IMP was earlier reset and our TX got choked down and
1404436667d2SSalil Mehta 		 *       which resulted in watchdog reacting and inducing VF
1405436667d2SSalil Mehta 		 *       reset. This also means our cmdq would be unreliable.
1406436667d2SSalil Mehta 		 *    b. problem in TX due to other lower layer(example link
1407436667d2SSalil Mehta 		 *       layer not functioning properly etc.)
1408436667d2SSalil Mehta 		 * 2. VF reset might have been initiated due to some config
1409436667d2SSalil Mehta 		 *    change.
1410436667d2SSalil Mehta 		 *
1411436667d2SSalil Mehta 		 * NOTE: Theres no clear way to detect above cases than to react
1412436667d2SSalil Mehta 		 * to the response of PF for this reset request. PF will ack the
1413436667d2SSalil Mehta 		 * 1b and 2. cases but we will not get any intimation about 1a
1414436667d2SSalil Mehta 		 * from PF as cmdq would be in unreliable state i.e. mailbox
1415436667d2SSalil Mehta 		 * communication between PF and VF would be broken.
1416436667d2SSalil Mehta 		 */
1417436667d2SSalil Mehta 
1418436667d2SSalil Mehta 		/* if we are never geting into pending state it means either:
1419436667d2SSalil Mehta 		 * 1. PF is not receiving our request which could be due to IMP
1420436667d2SSalil Mehta 		 *    reset
1421436667d2SSalil Mehta 		 * 2. PF is screwed
1422436667d2SSalil Mehta 		 * We cannot do much for 2. but to check first we can try reset
1423436667d2SSalil Mehta 		 * our PCIe + stack and see if it alleviates the problem.
1424436667d2SSalil Mehta 		 */
1425436667d2SSalil Mehta 		if (hdev->reset_attempts > 3) {
1426436667d2SSalil Mehta 			/* prepare for full reset of stack + pcie interface */
1427dea846e8SHuazhong Tan 			set_bit(HNAE3_VF_FULL_RESET, &hdev->reset_pending);
1428436667d2SSalil Mehta 
1429436667d2SSalil Mehta 			/* "defer" schedule the reset task again */
1430436667d2SSalil Mehta 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1431436667d2SSalil Mehta 		} else {
1432436667d2SSalil Mehta 			hdev->reset_attempts++;
1433436667d2SSalil Mehta 
1434dea846e8SHuazhong Tan 			set_bit(hdev->reset_level, &hdev->reset_pending);
1435dea846e8SHuazhong Tan 			set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1436436667d2SSalil Mehta 		}
1437dea846e8SHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
1438436667d2SSalil Mehta 	}
143935a1e503SSalil Mehta 
144035a1e503SSalil Mehta 	clear_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
144135a1e503SSalil Mehta }
144235a1e503SSalil Mehta 
1443e2cb1decSSalil Mehta static void hclgevf_mailbox_service_task(struct work_struct *work)
1444e2cb1decSSalil Mehta {
1445e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev;
1446e2cb1decSSalil Mehta 
1447e2cb1decSSalil Mehta 	hdev = container_of(work, struct hclgevf_dev, mbx_service_task);
1448e2cb1decSSalil Mehta 
1449e2cb1decSSalil Mehta 	if (test_and_set_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state))
1450e2cb1decSSalil Mehta 		return;
1451e2cb1decSSalil Mehta 
1452e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
1453e2cb1decSSalil Mehta 
145407a0556aSSalil Mehta 	hclgevf_mbx_async_handler(hdev);
1455e2cb1decSSalil Mehta 
1456e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
1457e2cb1decSSalil Mehta }
1458e2cb1decSSalil Mehta 
1459e2cb1decSSalil Mehta static void hclgevf_service_task(struct work_struct *work)
1460e2cb1decSSalil Mehta {
1461e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev;
1462e2cb1decSSalil Mehta 
1463e2cb1decSSalil Mehta 	hdev = container_of(work, struct hclgevf_dev, service_task);
1464e2cb1decSSalil Mehta 
1465e2cb1decSSalil Mehta 	/* request the link status from the PF. PF would be able to tell VF
1466e2cb1decSSalil Mehta 	 * about such updates in future so we might remove this later
1467e2cb1decSSalil Mehta 	 */
1468e2cb1decSSalil Mehta 	hclgevf_request_link_info(hdev);
1469e2cb1decSSalil Mehta 
1470436667d2SSalil Mehta 	hclgevf_deferred_task_schedule(hdev);
1471436667d2SSalil Mehta 
1472e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state);
1473e2cb1decSSalil Mehta }
1474e2cb1decSSalil Mehta 
1475e2cb1decSSalil Mehta static void hclgevf_clear_event_cause(struct hclgevf_dev *hdev, u32 regclr)
1476e2cb1decSSalil Mehta {
1477e2cb1decSSalil Mehta 	hclgevf_write_dev(&hdev->hw, HCLGEVF_VECTOR0_CMDQ_SRC_REG, regclr);
1478e2cb1decSSalil Mehta }
1479e2cb1decSSalil Mehta 
1480b90fcc5bSHuazhong Tan static enum hclgevf_evt_cause hclgevf_check_evt_cause(struct hclgevf_dev *hdev,
1481b90fcc5bSHuazhong Tan 						      u32 *clearval)
1482e2cb1decSSalil Mehta {
1483b90fcc5bSHuazhong Tan 	u32 cmdq_src_reg, rst_ing_reg;
1484e2cb1decSSalil Mehta 
1485e2cb1decSSalil Mehta 	/* fetch the events from their corresponding regs */
1486e2cb1decSSalil Mehta 	cmdq_src_reg = hclgevf_read_dev(&hdev->hw,
1487e2cb1decSSalil Mehta 					HCLGEVF_VECTOR0_CMDQ_SRC_REG);
1488e2cb1decSSalil Mehta 
1489b90fcc5bSHuazhong Tan 	if (BIT(HCLGEVF_VECTOR0_RST_INT_B) & cmdq_src_reg) {
1490b90fcc5bSHuazhong Tan 		rst_ing_reg = hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
1491b90fcc5bSHuazhong Tan 		dev_info(&hdev->pdev->dev,
1492b90fcc5bSHuazhong Tan 			 "receive reset interrupt 0x%x!\n", rst_ing_reg);
1493b90fcc5bSHuazhong Tan 		set_bit(HNAE3_VF_RESET, &hdev->reset_pending);
1494b90fcc5bSHuazhong Tan 		set_bit(HCLGEVF_RESET_PENDING, &hdev->reset_state);
1495ef5f8e50SHuazhong Tan 		set_bit(HCLGEVF_STATE_CMD_DISABLE, &hdev->state);
1496b90fcc5bSHuazhong Tan 		cmdq_src_reg &= ~BIT(HCLGEVF_VECTOR0_RST_INT_B);
1497b90fcc5bSHuazhong Tan 		*clearval = cmdq_src_reg;
1498b90fcc5bSHuazhong Tan 		return HCLGEVF_VECTOR0_EVENT_RST;
1499b90fcc5bSHuazhong Tan 	}
1500b90fcc5bSHuazhong Tan 
1501e2cb1decSSalil Mehta 	/* check for vector0 mailbox(=CMDQ RX) event source */
1502e2cb1decSSalil Mehta 	if (BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B) & cmdq_src_reg) {
1503e2cb1decSSalil Mehta 		cmdq_src_reg &= ~BIT(HCLGEVF_VECTOR0_RX_CMDQ_INT_B);
1504e2cb1decSSalil Mehta 		*clearval = cmdq_src_reg;
1505b90fcc5bSHuazhong Tan 		return HCLGEVF_VECTOR0_EVENT_MBX;
1506e2cb1decSSalil Mehta 	}
1507e2cb1decSSalil Mehta 
1508e2cb1decSSalil Mehta 	dev_dbg(&hdev->pdev->dev, "vector 0 interrupt from unknown source\n");
1509e2cb1decSSalil Mehta 
1510b90fcc5bSHuazhong Tan 	return HCLGEVF_VECTOR0_EVENT_OTHER;
1511e2cb1decSSalil Mehta }
1512e2cb1decSSalil Mehta 
1513e2cb1decSSalil Mehta static void hclgevf_enable_vector(struct hclgevf_misc_vector *vector, bool en)
1514e2cb1decSSalil Mehta {
1515e2cb1decSSalil Mehta 	writel(en ? 1 : 0, vector->addr);
1516e2cb1decSSalil Mehta }
1517e2cb1decSSalil Mehta 
1518e2cb1decSSalil Mehta static irqreturn_t hclgevf_misc_irq_handle(int irq, void *data)
1519e2cb1decSSalil Mehta {
1520b90fcc5bSHuazhong Tan 	enum hclgevf_evt_cause event_cause;
1521e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = data;
1522e2cb1decSSalil Mehta 	u32 clearval;
1523e2cb1decSSalil Mehta 
1524e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, false);
1525b90fcc5bSHuazhong Tan 	event_cause = hclgevf_check_evt_cause(hdev, &clearval);
1526e2cb1decSSalil Mehta 
1527b90fcc5bSHuazhong Tan 	switch (event_cause) {
1528b90fcc5bSHuazhong Tan 	case HCLGEVF_VECTOR0_EVENT_RST:
1529b90fcc5bSHuazhong Tan 		hclgevf_reset_task_schedule(hdev);
1530b90fcc5bSHuazhong Tan 		break;
1531b90fcc5bSHuazhong Tan 	case HCLGEVF_VECTOR0_EVENT_MBX:
153207a0556aSSalil Mehta 		hclgevf_mbx_handler(hdev);
1533b90fcc5bSHuazhong Tan 		break;
1534b90fcc5bSHuazhong Tan 	default:
1535b90fcc5bSHuazhong Tan 		break;
1536b90fcc5bSHuazhong Tan 	}
1537e2cb1decSSalil Mehta 
1538b90fcc5bSHuazhong Tan 	if (event_cause != HCLGEVF_VECTOR0_EVENT_OTHER) {
1539e2cb1decSSalil Mehta 		hclgevf_clear_event_cause(hdev, clearval);
1540e2cb1decSSalil Mehta 		hclgevf_enable_vector(&hdev->misc_vector, true);
1541b90fcc5bSHuazhong Tan 	}
1542e2cb1decSSalil Mehta 
1543e2cb1decSSalil Mehta 	return IRQ_HANDLED;
1544e2cb1decSSalil Mehta }
1545e2cb1decSSalil Mehta 
1546e2cb1decSSalil Mehta static int hclgevf_configure(struct hclgevf_dev *hdev)
1547e2cb1decSSalil Mehta {
1548e2cb1decSSalil Mehta 	int ret;
1549e2cb1decSSalil Mehta 
1550c136b884SPeng Li 	hdev->hw.mac.media_type = HNAE3_MEDIA_TYPE_NONE;
1551c136b884SPeng Li 
1552e2cb1decSSalil Mehta 	/* get queue configuration from PF */
15536cee6fc3SJian Shen 	ret = hclgevf_get_queue_info(hdev);
1554e2cb1decSSalil Mehta 	if (ret)
1555e2cb1decSSalil Mehta 		return ret;
1556e2cb1decSSalil Mehta 	/* get tc configuration from PF */
1557e2cb1decSSalil Mehta 	return hclgevf_get_tc_info(hdev);
1558e2cb1decSSalil Mehta }
1559e2cb1decSSalil Mehta 
15607a01c897SSalil Mehta static int hclgevf_alloc_hdev(struct hnae3_ae_dev *ae_dev)
15617a01c897SSalil Mehta {
15627a01c897SSalil Mehta 	struct pci_dev *pdev = ae_dev->pdev;
15637a01c897SSalil Mehta 	struct hclgevf_dev *hdev = ae_dev->priv;
15647a01c897SSalil Mehta 
15657a01c897SSalil Mehta 	hdev = devm_kzalloc(&pdev->dev, sizeof(*hdev), GFP_KERNEL);
15667a01c897SSalil Mehta 	if (!hdev)
15677a01c897SSalil Mehta 		return -ENOMEM;
15687a01c897SSalil Mehta 
15697a01c897SSalil Mehta 	hdev->pdev = pdev;
15707a01c897SSalil Mehta 	hdev->ae_dev = ae_dev;
15717a01c897SSalil Mehta 	ae_dev->priv = hdev;
15727a01c897SSalil Mehta 
15737a01c897SSalil Mehta 	return 0;
15747a01c897SSalil Mehta }
15757a01c897SSalil Mehta 
1576e2cb1decSSalil Mehta static int hclgevf_init_roce_base_info(struct hclgevf_dev *hdev)
1577e2cb1decSSalil Mehta {
1578e2cb1decSSalil Mehta 	struct hnae3_handle *roce = &hdev->roce;
1579e2cb1decSSalil Mehta 	struct hnae3_handle *nic = &hdev->nic;
1580e2cb1decSSalil Mehta 
158107acf909SJian Shen 	roce->rinfo.num_vectors = hdev->num_roce_msix;
1582e2cb1decSSalil Mehta 
1583e2cb1decSSalil Mehta 	if (hdev->num_msi_left < roce->rinfo.num_vectors ||
1584e2cb1decSSalil Mehta 	    hdev->num_msi_left == 0)
1585e2cb1decSSalil Mehta 		return -EINVAL;
1586e2cb1decSSalil Mehta 
158707acf909SJian Shen 	roce->rinfo.base_vector = hdev->roce_base_vector;
1588e2cb1decSSalil Mehta 
1589e2cb1decSSalil Mehta 	roce->rinfo.netdev = nic->kinfo.netdev;
1590e2cb1decSSalil Mehta 	roce->rinfo.roce_io_base = hdev->hw.io_base;
1591e2cb1decSSalil Mehta 
1592e2cb1decSSalil Mehta 	roce->pdev = nic->pdev;
1593e2cb1decSSalil Mehta 	roce->ae_algo = nic->ae_algo;
1594e2cb1decSSalil Mehta 	roce->numa_node_mask = nic->numa_node_mask;
1595e2cb1decSSalil Mehta 
1596e2cb1decSSalil Mehta 	return 0;
1597e2cb1decSSalil Mehta }
1598e2cb1decSSalil Mehta 
1599e2cb1decSSalil Mehta static int hclgevf_rss_init_hw(struct hclgevf_dev *hdev)
1600e2cb1decSSalil Mehta {
1601e2cb1decSSalil Mehta 	struct hclgevf_rss_cfg *rss_cfg = &hdev->rss_cfg;
1602e2cb1decSSalil Mehta 	int i, ret;
1603e2cb1decSSalil Mehta 
1604e2cb1decSSalil Mehta 	rss_cfg->rss_size = hdev->rss_size_max;
1605e2cb1decSSalil Mehta 
1606374ad291SJian Shen 	if (hdev->pdev->revision >= 0x21) {
1607374ad291SJian Shen 		rss_cfg->hash_algo = HCLGEVF_RSS_HASH_ALGO_TOEPLITZ;
1608374ad291SJian Shen 		netdev_rss_key_fill(rss_cfg->rss_hash_key,
1609374ad291SJian Shen 				    HCLGEVF_RSS_KEY_SIZE);
1610374ad291SJian Shen 
1611374ad291SJian Shen 		ret = hclgevf_set_rss_algo_key(hdev, rss_cfg->hash_algo,
1612374ad291SJian Shen 					       rss_cfg->rss_hash_key);
1613374ad291SJian Shen 		if (ret)
1614374ad291SJian Shen 			return ret;
1615d97b3072SJian Shen 
1616d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv4_tcp_en =
1617d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
1618d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv4_udp_en =
1619d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
1620d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv4_sctp_en =
1621d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_SCTP;
1622d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv4_fragment_en =
1623d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
1624d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv6_tcp_en =
1625d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
1626d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv6_udp_en =
1627d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
1628d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv6_sctp_en =
1629d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_SCTP;
1630d97b3072SJian Shen 		rss_cfg->rss_tuple_sets.ipv6_fragment_en =
1631d97b3072SJian Shen 					HCLGEVF_RSS_INPUT_TUPLE_OTHER;
1632d97b3072SJian Shen 
1633d97b3072SJian Shen 		ret = hclgevf_set_rss_input_tuple(hdev, rss_cfg);
1634d97b3072SJian Shen 		if (ret)
1635d97b3072SJian Shen 			return ret;
1636d97b3072SJian Shen 
1637374ad291SJian Shen 	}
1638374ad291SJian Shen 
1639e2cb1decSSalil Mehta 	/* Initialize RSS indirect table for each vport */
1640e2cb1decSSalil Mehta 	for (i = 0; i < HCLGEVF_RSS_IND_TBL_SIZE; i++)
1641e2cb1decSSalil Mehta 		rss_cfg->rss_indirection_tbl[i] = i % hdev->rss_size_max;
1642e2cb1decSSalil Mehta 
1643e2cb1decSSalil Mehta 	ret = hclgevf_set_rss_indir_table(hdev);
1644e2cb1decSSalil Mehta 	if (ret)
1645e2cb1decSSalil Mehta 		return ret;
1646e2cb1decSSalil Mehta 
1647e2cb1decSSalil Mehta 	return hclgevf_set_rss_tc_mode(hdev, hdev->rss_size_max);
1648e2cb1decSSalil Mehta }
1649e2cb1decSSalil Mehta 
1650e2cb1decSSalil Mehta static int hclgevf_init_vlan_config(struct hclgevf_dev *hdev)
1651e2cb1decSSalil Mehta {
1652e2cb1decSSalil Mehta 	/* other vlan config(like, VLAN TX/RX offload) would also be added
1653e2cb1decSSalil Mehta 	 * here later
1654e2cb1decSSalil Mehta 	 */
1655e2cb1decSSalil Mehta 	return hclgevf_set_vlan_filter(&hdev->nic, htons(ETH_P_8021Q), 0,
1656e2cb1decSSalil Mehta 				       false);
1657e2cb1decSSalil Mehta }
1658e2cb1decSSalil Mehta 
1659e2cb1decSSalil Mehta static int hclgevf_ae_start(struct hnae3_handle *handle)
1660e2cb1decSSalil Mehta {
1661e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1662e2cb1decSSalil Mehta 
1663e2cb1decSSalil Mehta 	/* reset tqp stats */
1664e2cb1decSSalil Mehta 	hclgevf_reset_tqp_stats(handle);
1665e2cb1decSSalil Mehta 
1666e2cb1decSSalil Mehta 	hclgevf_request_link_info(hdev);
1667e2cb1decSSalil Mehta 
1668e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_DOWN, &hdev->state);
1669e2cb1decSSalil Mehta 	mod_timer(&hdev->service_timer, jiffies + HZ);
1670e2cb1decSSalil Mehta 
1671e2cb1decSSalil Mehta 	return 0;
1672e2cb1decSSalil Mehta }
1673e2cb1decSSalil Mehta 
1674e2cb1decSSalil Mehta static void hclgevf_ae_stop(struct hnae3_handle *handle)
1675e2cb1decSSalil Mehta {
1676e2cb1decSSalil Mehta 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
1677e2cb1decSSalil Mehta 
16782f7e4896SFuyun Liang 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
16792f7e4896SFuyun Liang 
1680e2cb1decSSalil Mehta 	/* reset tqp stats */
1681e2cb1decSSalil Mehta 	hclgevf_reset_tqp_stats(handle);
16828cc6c1f7SFuyun Liang 	del_timer_sync(&hdev->service_timer);
16838cc6c1f7SFuyun Liang 	cancel_work_sync(&hdev->service_task);
1684f5be7967SYunsheng Lin 	clear_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state);
16858cc6c1f7SFuyun Liang 	hclgevf_update_link_status(hdev, 0);
1686e2cb1decSSalil Mehta }
1687e2cb1decSSalil Mehta 
1688e2cb1decSSalil Mehta static void hclgevf_state_init(struct hclgevf_dev *hdev)
1689e2cb1decSSalil Mehta {
1690e2cb1decSSalil Mehta 	/* setup tasks for the MBX */
1691e2cb1decSSalil Mehta 	INIT_WORK(&hdev->mbx_service_task, hclgevf_mailbox_service_task);
1692e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_SERVICE_SCHED, &hdev->state);
1693e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_MBX_HANDLING, &hdev->state);
1694e2cb1decSSalil Mehta 
1695e2cb1decSSalil Mehta 	/* setup tasks for service timer */
1696e2cb1decSSalil Mehta 	timer_setup(&hdev->service_timer, hclgevf_service_timer, 0);
1697e2cb1decSSalil Mehta 
1698e2cb1decSSalil Mehta 	INIT_WORK(&hdev->service_task, hclgevf_service_task);
1699e2cb1decSSalil Mehta 	clear_bit(HCLGEVF_STATE_SERVICE_SCHED, &hdev->state);
1700e2cb1decSSalil Mehta 
170135a1e503SSalil Mehta 	INIT_WORK(&hdev->rst_service_task, hclgevf_reset_service_task);
170235a1e503SSalil Mehta 
1703e2cb1decSSalil Mehta 	mutex_init(&hdev->mbx_resp.mbx_mutex);
1704e2cb1decSSalil Mehta 
1705e2cb1decSSalil Mehta 	/* bring the device down */
1706e2cb1decSSalil Mehta 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
1707e2cb1decSSalil Mehta }
1708e2cb1decSSalil Mehta 
1709e2cb1decSSalil Mehta static void hclgevf_state_uninit(struct hclgevf_dev *hdev)
1710e2cb1decSSalil Mehta {
1711e2cb1decSSalil Mehta 	set_bit(HCLGEVF_STATE_DOWN, &hdev->state);
1712e2cb1decSSalil Mehta 
1713e2cb1decSSalil Mehta 	if (hdev->service_timer.function)
1714e2cb1decSSalil Mehta 		del_timer_sync(&hdev->service_timer);
1715e2cb1decSSalil Mehta 	if (hdev->service_task.func)
1716e2cb1decSSalil Mehta 		cancel_work_sync(&hdev->service_task);
1717e2cb1decSSalil Mehta 	if (hdev->mbx_service_task.func)
1718e2cb1decSSalil Mehta 		cancel_work_sync(&hdev->mbx_service_task);
171935a1e503SSalil Mehta 	if (hdev->rst_service_task.func)
172035a1e503SSalil Mehta 		cancel_work_sync(&hdev->rst_service_task);
1721e2cb1decSSalil Mehta 
1722e2cb1decSSalil Mehta 	mutex_destroy(&hdev->mbx_resp.mbx_mutex);
1723e2cb1decSSalil Mehta }
1724e2cb1decSSalil Mehta 
1725e2cb1decSSalil Mehta static int hclgevf_init_msi(struct hclgevf_dev *hdev)
1726e2cb1decSSalil Mehta {
1727e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
1728e2cb1decSSalil Mehta 	int vectors;
1729e2cb1decSSalil Mehta 	int i;
1730e2cb1decSSalil Mehta 
173107acf909SJian Shen 	if (hnae3_get_bit(hdev->ae_dev->flag, HNAE3_DEV_SUPPORT_ROCE_B))
173207acf909SJian Shen 		vectors = pci_alloc_irq_vectors(pdev,
173307acf909SJian Shen 						hdev->roce_base_msix_offset + 1,
173407acf909SJian Shen 						hdev->num_msi,
173507acf909SJian Shen 						PCI_IRQ_MSIX);
173607acf909SJian Shen 	else
1737e2cb1decSSalil Mehta 		vectors = pci_alloc_irq_vectors(pdev, 1, hdev->num_msi,
1738e2cb1decSSalil Mehta 						PCI_IRQ_MSI | PCI_IRQ_MSIX);
173907acf909SJian Shen 
1740e2cb1decSSalil Mehta 	if (vectors < 0) {
1741e2cb1decSSalil Mehta 		dev_err(&pdev->dev,
1742e2cb1decSSalil Mehta 			"failed(%d) to allocate MSI/MSI-X vectors\n",
1743e2cb1decSSalil Mehta 			vectors);
1744e2cb1decSSalil Mehta 		return vectors;
1745e2cb1decSSalil Mehta 	}
1746e2cb1decSSalil Mehta 	if (vectors < hdev->num_msi)
1747e2cb1decSSalil Mehta 		dev_warn(&hdev->pdev->dev,
1748e2cb1decSSalil Mehta 			 "requested %d MSI/MSI-X, but allocated %d MSI/MSI-X\n",
1749e2cb1decSSalil Mehta 			 hdev->num_msi, vectors);
1750e2cb1decSSalil Mehta 
1751e2cb1decSSalil Mehta 	hdev->num_msi = vectors;
1752e2cb1decSSalil Mehta 	hdev->num_msi_left = vectors;
1753e2cb1decSSalil Mehta 	hdev->base_msi_vector = pdev->irq;
175407acf909SJian Shen 	hdev->roce_base_vector = pdev->irq + hdev->roce_base_msix_offset;
1755e2cb1decSSalil Mehta 
1756e2cb1decSSalil Mehta 	hdev->vector_status = devm_kcalloc(&pdev->dev, hdev->num_msi,
1757e2cb1decSSalil Mehta 					   sizeof(u16), GFP_KERNEL);
1758e2cb1decSSalil Mehta 	if (!hdev->vector_status) {
1759e2cb1decSSalil Mehta 		pci_free_irq_vectors(pdev);
1760e2cb1decSSalil Mehta 		return -ENOMEM;
1761e2cb1decSSalil Mehta 	}
1762e2cb1decSSalil Mehta 
1763e2cb1decSSalil Mehta 	for (i = 0; i < hdev->num_msi; i++)
1764e2cb1decSSalil Mehta 		hdev->vector_status[i] = HCLGEVF_INVALID_VPORT;
1765e2cb1decSSalil Mehta 
1766e2cb1decSSalil Mehta 	hdev->vector_irq = devm_kcalloc(&pdev->dev, hdev->num_msi,
1767e2cb1decSSalil Mehta 					sizeof(int), GFP_KERNEL);
1768e2cb1decSSalil Mehta 	if (!hdev->vector_irq) {
1769862d969aSHuazhong Tan 		devm_kfree(&pdev->dev, hdev->vector_status);
1770e2cb1decSSalil Mehta 		pci_free_irq_vectors(pdev);
1771e2cb1decSSalil Mehta 		return -ENOMEM;
1772e2cb1decSSalil Mehta 	}
1773e2cb1decSSalil Mehta 
1774e2cb1decSSalil Mehta 	return 0;
1775e2cb1decSSalil Mehta }
1776e2cb1decSSalil Mehta 
1777e2cb1decSSalil Mehta static void hclgevf_uninit_msi(struct hclgevf_dev *hdev)
1778e2cb1decSSalil Mehta {
1779e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
1780e2cb1decSSalil Mehta 
1781862d969aSHuazhong Tan 	devm_kfree(&pdev->dev, hdev->vector_status);
1782862d969aSHuazhong Tan 	devm_kfree(&pdev->dev, hdev->vector_irq);
1783e2cb1decSSalil Mehta 	pci_free_irq_vectors(pdev);
1784e2cb1decSSalil Mehta }
1785e2cb1decSSalil Mehta 
1786e2cb1decSSalil Mehta static int hclgevf_misc_irq_init(struct hclgevf_dev *hdev)
1787e2cb1decSSalil Mehta {
1788e2cb1decSSalil Mehta 	int ret = 0;
1789e2cb1decSSalil Mehta 
1790e2cb1decSSalil Mehta 	hclgevf_get_misc_vector(hdev);
1791e2cb1decSSalil Mehta 
1792e2cb1decSSalil Mehta 	ret = request_irq(hdev->misc_vector.vector_irq, hclgevf_misc_irq_handle,
1793e2cb1decSSalil Mehta 			  0, "hclgevf_cmd", hdev);
1794e2cb1decSSalil Mehta 	if (ret) {
1795e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev, "VF failed to request misc irq(%d)\n",
1796e2cb1decSSalil Mehta 			hdev->misc_vector.vector_irq);
1797e2cb1decSSalil Mehta 		return ret;
1798e2cb1decSSalil Mehta 	}
1799e2cb1decSSalil Mehta 
18001819e409SXi Wang 	hclgevf_clear_event_cause(hdev, 0);
18011819e409SXi Wang 
1802e2cb1decSSalil Mehta 	/* enable misc. vector(vector 0) */
1803e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, true);
1804e2cb1decSSalil Mehta 
1805e2cb1decSSalil Mehta 	return ret;
1806e2cb1decSSalil Mehta }
1807e2cb1decSSalil Mehta 
1808e2cb1decSSalil Mehta static void hclgevf_misc_irq_uninit(struct hclgevf_dev *hdev)
1809e2cb1decSSalil Mehta {
1810e2cb1decSSalil Mehta 	/* disable misc vector(vector 0) */
1811e2cb1decSSalil Mehta 	hclgevf_enable_vector(&hdev->misc_vector, false);
18121819e409SXi Wang 	synchronize_irq(hdev->misc_vector.vector_irq);
1813e2cb1decSSalil Mehta 	free_irq(hdev->misc_vector.vector_irq, hdev);
1814e2cb1decSSalil Mehta 	hclgevf_free_vector(hdev, 0);
1815e2cb1decSSalil Mehta }
1816e2cb1decSSalil Mehta 
1817e718a93fSPeng Li static int hclgevf_init_client_instance(struct hnae3_client *client,
1818e718a93fSPeng Li 					struct hnae3_ae_dev *ae_dev)
1819e2cb1decSSalil Mehta {
1820e718a93fSPeng Li 	struct hclgevf_dev *hdev = ae_dev->priv;
1821e2cb1decSSalil Mehta 	int ret;
1822e2cb1decSSalil Mehta 
1823e2cb1decSSalil Mehta 	switch (client->type) {
1824e2cb1decSSalil Mehta 	case HNAE3_CLIENT_KNIC:
1825e2cb1decSSalil Mehta 		hdev->nic_client = client;
1826e2cb1decSSalil Mehta 		hdev->nic.client = client;
1827e2cb1decSSalil Mehta 
1828e2cb1decSSalil Mehta 		ret = client->ops->init_instance(&hdev->nic);
1829e2cb1decSSalil Mehta 		if (ret)
183049dd8054SJian Shen 			goto clear_nic;
1831e2cb1decSSalil Mehta 
1832d9f28fc2SJian Shen 		hnae3_set_client_init_flag(client, ae_dev, 1);
1833d9f28fc2SJian Shen 
1834e2cb1decSSalil Mehta 		if (hdev->roce_client && hnae3_dev_roce_supported(hdev)) {
1835e2cb1decSSalil Mehta 			struct hnae3_client *rc = hdev->roce_client;
1836e2cb1decSSalil Mehta 
1837e2cb1decSSalil Mehta 			ret = hclgevf_init_roce_base_info(hdev);
1838e2cb1decSSalil Mehta 			if (ret)
183949dd8054SJian Shen 				goto clear_roce;
1840e2cb1decSSalil Mehta 			ret = rc->ops->init_instance(&hdev->roce);
1841e2cb1decSSalil Mehta 			if (ret)
184249dd8054SJian Shen 				goto clear_roce;
1843d9f28fc2SJian Shen 
1844d9f28fc2SJian Shen 			hnae3_set_client_init_flag(hdev->roce_client, ae_dev,
1845d9f28fc2SJian Shen 						   1);
1846e2cb1decSSalil Mehta 		}
1847e2cb1decSSalil Mehta 		break;
1848e2cb1decSSalil Mehta 	case HNAE3_CLIENT_UNIC:
1849e2cb1decSSalil Mehta 		hdev->nic_client = client;
1850e2cb1decSSalil Mehta 		hdev->nic.client = client;
1851e2cb1decSSalil Mehta 
1852e2cb1decSSalil Mehta 		ret = client->ops->init_instance(&hdev->nic);
1853e2cb1decSSalil Mehta 		if (ret)
185449dd8054SJian Shen 			goto clear_nic;
1855d9f28fc2SJian Shen 
1856d9f28fc2SJian Shen 		hnae3_set_client_init_flag(client, ae_dev, 1);
1857e2cb1decSSalil Mehta 		break;
1858e2cb1decSSalil Mehta 	case HNAE3_CLIENT_ROCE:
1859544a7bcdSLijun Ou 		if (hnae3_dev_roce_supported(hdev)) {
1860e2cb1decSSalil Mehta 			hdev->roce_client = client;
1861e2cb1decSSalil Mehta 			hdev->roce.client = client;
1862544a7bcdSLijun Ou 		}
1863e2cb1decSSalil Mehta 
1864544a7bcdSLijun Ou 		if (hdev->roce_client && hdev->nic_client) {
1865e2cb1decSSalil Mehta 			ret = hclgevf_init_roce_base_info(hdev);
1866e2cb1decSSalil Mehta 			if (ret)
186749dd8054SJian Shen 				goto clear_roce;
1868e2cb1decSSalil Mehta 
1869e2cb1decSSalil Mehta 			ret = client->ops->init_instance(&hdev->roce);
1870e2cb1decSSalil Mehta 			if (ret)
187149dd8054SJian Shen 				goto clear_roce;
1872e2cb1decSSalil Mehta 		}
1873d9f28fc2SJian Shen 
1874d9f28fc2SJian Shen 		hnae3_set_client_init_flag(client, ae_dev, 1);
1875fa7a4bd5SJian Shen 		break;
1876fa7a4bd5SJian Shen 	default:
1877fa7a4bd5SJian Shen 		return -EINVAL;
1878e2cb1decSSalil Mehta 	}
1879e2cb1decSSalil Mehta 
1880e2cb1decSSalil Mehta 	return 0;
188149dd8054SJian Shen 
188249dd8054SJian Shen clear_nic:
188349dd8054SJian Shen 	hdev->nic_client = NULL;
188449dd8054SJian Shen 	hdev->nic.client = NULL;
188549dd8054SJian Shen 	return ret;
188649dd8054SJian Shen clear_roce:
188749dd8054SJian Shen 	hdev->roce_client = NULL;
188849dd8054SJian Shen 	hdev->roce.client = NULL;
188949dd8054SJian Shen 	return ret;
1890e2cb1decSSalil Mehta }
1891e2cb1decSSalil Mehta 
1892e718a93fSPeng Li static void hclgevf_uninit_client_instance(struct hnae3_client *client,
1893e718a93fSPeng Li 					   struct hnae3_ae_dev *ae_dev)
1894e2cb1decSSalil Mehta {
1895e718a93fSPeng Li 	struct hclgevf_dev *hdev = ae_dev->priv;
1896e718a93fSPeng Li 
1897e2cb1decSSalil Mehta 	/* un-init roce, if it exists */
189849dd8054SJian Shen 	if (hdev->roce_client) {
1899e2cb1decSSalil Mehta 		hdev->roce_client->ops->uninit_instance(&hdev->roce, 0);
190049dd8054SJian Shen 		hdev->roce_client = NULL;
190149dd8054SJian Shen 		hdev->roce.client = NULL;
190249dd8054SJian Shen 	}
1903e2cb1decSSalil Mehta 
1904e2cb1decSSalil Mehta 	/* un-init nic/unic, if this was not called by roce client */
190549dd8054SJian Shen 	if (client->ops->uninit_instance && hdev->nic_client &&
190649dd8054SJian Shen 	    client->type != HNAE3_CLIENT_ROCE) {
1907e2cb1decSSalil Mehta 		client->ops->uninit_instance(&hdev->nic, 0);
190849dd8054SJian Shen 		hdev->nic_client = NULL;
190949dd8054SJian Shen 		hdev->nic.client = NULL;
191049dd8054SJian Shen 	}
1911e2cb1decSSalil Mehta }
1912e2cb1decSSalil Mehta 
1913e2cb1decSSalil Mehta static int hclgevf_pci_init(struct hclgevf_dev *hdev)
1914e2cb1decSSalil Mehta {
1915e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
1916e2cb1decSSalil Mehta 	struct hclgevf_hw *hw;
1917e2cb1decSSalil Mehta 	int ret;
1918e2cb1decSSalil Mehta 
1919e2cb1decSSalil Mehta 	ret = pci_enable_device(pdev);
1920e2cb1decSSalil Mehta 	if (ret) {
1921e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed to enable PCI device\n");
19223e249d3bSFuyun Liang 		return ret;
1923e2cb1decSSalil Mehta 	}
1924e2cb1decSSalil Mehta 
1925e2cb1decSSalil Mehta 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1926e2cb1decSSalil Mehta 	if (ret) {
1927e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "can't set consistent PCI DMA, exiting");
1928e2cb1decSSalil Mehta 		goto err_disable_device;
1929e2cb1decSSalil Mehta 	}
1930e2cb1decSSalil Mehta 
1931e2cb1decSSalil Mehta 	ret = pci_request_regions(pdev, HCLGEVF_DRIVER_NAME);
1932e2cb1decSSalil Mehta 	if (ret) {
1933e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "PCI request regions failed %d\n", ret);
1934e2cb1decSSalil Mehta 		goto err_disable_device;
1935e2cb1decSSalil Mehta 	}
1936e2cb1decSSalil Mehta 
1937e2cb1decSSalil Mehta 	pci_set_master(pdev);
1938e2cb1decSSalil Mehta 	hw = &hdev->hw;
1939e2cb1decSSalil Mehta 	hw->hdev = hdev;
19402e1ea493SPeng Li 	hw->io_base = pci_iomap(pdev, 2, 0);
1941e2cb1decSSalil Mehta 	if (!hw->io_base) {
1942e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "can't map configuration register space\n");
1943e2cb1decSSalil Mehta 		ret = -ENOMEM;
1944e2cb1decSSalil Mehta 		goto err_clr_master;
1945e2cb1decSSalil Mehta 	}
1946e2cb1decSSalil Mehta 
1947e2cb1decSSalil Mehta 	return 0;
1948e2cb1decSSalil Mehta 
1949e2cb1decSSalil Mehta err_clr_master:
1950e2cb1decSSalil Mehta 	pci_clear_master(pdev);
1951e2cb1decSSalil Mehta 	pci_release_regions(pdev);
1952e2cb1decSSalil Mehta err_disable_device:
1953e2cb1decSSalil Mehta 	pci_disable_device(pdev);
19543e249d3bSFuyun Liang 
1955e2cb1decSSalil Mehta 	return ret;
1956e2cb1decSSalil Mehta }
1957e2cb1decSSalil Mehta 
1958e2cb1decSSalil Mehta static void hclgevf_pci_uninit(struct hclgevf_dev *hdev)
1959e2cb1decSSalil Mehta {
1960e2cb1decSSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
1961e2cb1decSSalil Mehta 
1962e2cb1decSSalil Mehta 	pci_iounmap(pdev, hdev->hw.io_base);
1963e2cb1decSSalil Mehta 	pci_clear_master(pdev);
1964e2cb1decSSalil Mehta 	pci_release_regions(pdev);
1965e2cb1decSSalil Mehta 	pci_disable_device(pdev);
1966e2cb1decSSalil Mehta }
1967e2cb1decSSalil Mehta 
196807acf909SJian Shen static int hclgevf_query_vf_resource(struct hclgevf_dev *hdev)
196907acf909SJian Shen {
197007acf909SJian Shen 	struct hclgevf_query_res_cmd *req;
197107acf909SJian Shen 	struct hclgevf_desc desc;
197207acf909SJian Shen 	int ret;
197307acf909SJian Shen 
197407acf909SJian Shen 	hclgevf_cmd_setup_basic_desc(&desc, HCLGEVF_OPC_QUERY_VF_RSRC, true);
197507acf909SJian Shen 	ret = hclgevf_cmd_send(&hdev->hw, &desc, 1);
197607acf909SJian Shen 	if (ret) {
197707acf909SJian Shen 		dev_err(&hdev->pdev->dev,
197807acf909SJian Shen 			"query vf resource failed, ret = %d.\n", ret);
197907acf909SJian Shen 		return ret;
198007acf909SJian Shen 	}
198107acf909SJian Shen 
198207acf909SJian Shen 	req = (struct hclgevf_query_res_cmd *)desc.data;
198307acf909SJian Shen 
198407acf909SJian Shen 	if (hnae3_get_bit(hdev->ae_dev->flag, HNAE3_DEV_SUPPORT_ROCE_B)) {
198507acf909SJian Shen 		hdev->roce_base_msix_offset =
198607acf909SJian Shen 		hnae3_get_field(__le16_to_cpu(req->msixcap_localid_ba_rocee),
198707acf909SJian Shen 				HCLGEVF_MSIX_OFT_ROCEE_M,
198807acf909SJian Shen 				HCLGEVF_MSIX_OFT_ROCEE_S);
198907acf909SJian Shen 		hdev->num_roce_msix =
199007acf909SJian Shen 		hnae3_get_field(__le16_to_cpu(req->vf_intr_vector_number),
199107acf909SJian Shen 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
199207acf909SJian Shen 
199307acf909SJian Shen 		/* VF should have NIC vectors and Roce vectors, NIC vectors
199407acf909SJian Shen 		 * are queued before Roce vectors. The offset is fixed to 64.
199507acf909SJian Shen 		 */
199607acf909SJian Shen 		hdev->num_msi = hdev->num_roce_msix +
199707acf909SJian Shen 				hdev->roce_base_msix_offset;
199807acf909SJian Shen 	} else {
199907acf909SJian Shen 		hdev->num_msi =
200007acf909SJian Shen 		hnae3_get_field(__le16_to_cpu(req->vf_intr_vector_number),
200107acf909SJian Shen 				HCLGEVF_VEC_NUM_M, HCLGEVF_VEC_NUM_S);
200207acf909SJian Shen 	}
200307acf909SJian Shen 
200407acf909SJian Shen 	return 0;
200507acf909SJian Shen }
200607acf909SJian Shen 
2007862d969aSHuazhong Tan static int hclgevf_pci_reset(struct hclgevf_dev *hdev)
2008862d969aSHuazhong Tan {
2009862d969aSHuazhong Tan 	struct pci_dev *pdev = hdev->pdev;
2010862d969aSHuazhong Tan 	int ret = 0;
2011862d969aSHuazhong Tan 
2012862d969aSHuazhong Tan 	if (hdev->reset_type == HNAE3_VF_FULL_RESET &&
2013862d969aSHuazhong Tan 	    test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2014862d969aSHuazhong Tan 		hclgevf_misc_irq_uninit(hdev);
2015862d969aSHuazhong Tan 		hclgevf_uninit_msi(hdev);
2016862d969aSHuazhong Tan 		clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2017862d969aSHuazhong Tan 	}
2018862d969aSHuazhong Tan 
2019862d969aSHuazhong Tan 	if (!test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2020862d969aSHuazhong Tan 		pci_set_master(pdev);
2021862d969aSHuazhong Tan 		ret = hclgevf_init_msi(hdev);
2022862d969aSHuazhong Tan 		if (ret) {
2023862d969aSHuazhong Tan 			dev_err(&pdev->dev,
2024862d969aSHuazhong Tan 				"failed(%d) to init MSI/MSI-X\n", ret);
2025862d969aSHuazhong Tan 			return ret;
2026862d969aSHuazhong Tan 		}
2027862d969aSHuazhong Tan 
2028862d969aSHuazhong Tan 		ret = hclgevf_misc_irq_init(hdev);
2029862d969aSHuazhong Tan 		if (ret) {
2030862d969aSHuazhong Tan 			hclgevf_uninit_msi(hdev);
2031862d969aSHuazhong Tan 			dev_err(&pdev->dev, "failed(%d) to init Misc IRQ(vector0)\n",
2032862d969aSHuazhong Tan 				ret);
2033862d969aSHuazhong Tan 			return ret;
2034862d969aSHuazhong Tan 		}
2035862d969aSHuazhong Tan 
2036862d969aSHuazhong Tan 		set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2037862d969aSHuazhong Tan 	}
2038862d969aSHuazhong Tan 
2039862d969aSHuazhong Tan 	return ret;
2040862d969aSHuazhong Tan }
2041862d969aSHuazhong Tan 
20429c6f7085SHuazhong Tan static int hclgevf_reset_hdev(struct hclgevf_dev *hdev)
2043e2cb1decSSalil Mehta {
20447a01c897SSalil Mehta 	struct pci_dev *pdev = hdev->pdev;
2045e2cb1decSSalil Mehta 	int ret;
2046e2cb1decSSalil Mehta 
2047862d969aSHuazhong Tan 	ret = hclgevf_pci_reset(hdev);
2048862d969aSHuazhong Tan 	if (ret) {
2049862d969aSHuazhong Tan 		dev_err(&pdev->dev, "pci reset failed %d\n", ret);
2050862d969aSHuazhong Tan 		return ret;
2051862d969aSHuazhong Tan 	}
2052862d969aSHuazhong Tan 
20539c6f7085SHuazhong Tan 	ret = hclgevf_cmd_init(hdev);
20549c6f7085SHuazhong Tan 	if (ret) {
20559c6f7085SHuazhong Tan 		dev_err(&pdev->dev, "cmd failed %d\n", ret);
20569c6f7085SHuazhong Tan 		return ret;
20577a01c897SSalil Mehta 	}
2058e2cb1decSSalil Mehta 
20599c6f7085SHuazhong Tan 	ret = hclgevf_rss_init_hw(hdev);
20609c6f7085SHuazhong Tan 	if (ret) {
20619c6f7085SHuazhong Tan 		dev_err(&hdev->pdev->dev,
20629c6f7085SHuazhong Tan 			"failed(%d) to initialize RSS\n", ret);
20639c6f7085SHuazhong Tan 		return ret;
20649c6f7085SHuazhong Tan 	}
20659c6f7085SHuazhong Tan 
20669c6f7085SHuazhong Tan 	ret = hclgevf_init_vlan_config(hdev);
20679c6f7085SHuazhong Tan 	if (ret) {
20689c6f7085SHuazhong Tan 		dev_err(&hdev->pdev->dev,
20699c6f7085SHuazhong Tan 			"failed(%d) to initialize VLAN config\n", ret);
20709c6f7085SHuazhong Tan 		return ret;
20719c6f7085SHuazhong Tan 	}
20729c6f7085SHuazhong Tan 
20739c6f7085SHuazhong Tan 	dev_info(&hdev->pdev->dev, "Reset done\n");
20749c6f7085SHuazhong Tan 
20759c6f7085SHuazhong Tan 	return 0;
20769c6f7085SHuazhong Tan }
20779c6f7085SHuazhong Tan 
20789c6f7085SHuazhong Tan static int hclgevf_init_hdev(struct hclgevf_dev *hdev)
20799c6f7085SHuazhong Tan {
20809c6f7085SHuazhong Tan 	struct pci_dev *pdev = hdev->pdev;
20819c6f7085SHuazhong Tan 	int ret;
20829c6f7085SHuazhong Tan 
2083e2cb1decSSalil Mehta 	ret = hclgevf_pci_init(hdev);
2084e2cb1decSSalil Mehta 	if (ret) {
2085e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "PCI initialization failed\n");
2086e2cb1decSSalil Mehta 		return ret;
2087e2cb1decSSalil Mehta 	}
2088e2cb1decSSalil Mehta 
20898b0195a3SHuazhong Tan 	ret = hclgevf_cmd_queue_init(hdev);
20908b0195a3SHuazhong Tan 	if (ret) {
20918b0195a3SHuazhong Tan 		dev_err(&pdev->dev, "Cmd queue init failed: %d\n", ret);
20928b0195a3SHuazhong Tan 		goto err_cmd_queue_init;
20938b0195a3SHuazhong Tan 	}
20948b0195a3SHuazhong Tan 
2095eddf0462SYunsheng Lin 	ret = hclgevf_cmd_init(hdev);
2096eddf0462SYunsheng Lin 	if (ret)
2097eddf0462SYunsheng Lin 		goto err_cmd_init;
2098eddf0462SYunsheng Lin 
209907acf909SJian Shen 	/* Get vf resource */
210007acf909SJian Shen 	ret = hclgevf_query_vf_resource(hdev);
210107acf909SJian Shen 	if (ret) {
210207acf909SJian Shen 		dev_err(&hdev->pdev->dev,
210307acf909SJian Shen 			"Query vf status error, ret = %d.\n", ret);
21048b0195a3SHuazhong Tan 		goto err_cmd_init;
210507acf909SJian Shen 	}
210607acf909SJian Shen 
210707acf909SJian Shen 	ret = hclgevf_init_msi(hdev);
210807acf909SJian Shen 	if (ret) {
210907acf909SJian Shen 		dev_err(&pdev->dev, "failed(%d) to init MSI/MSI-X\n", ret);
21108b0195a3SHuazhong Tan 		goto err_cmd_init;
211107acf909SJian Shen 	}
211207acf909SJian Shen 
211307acf909SJian Shen 	hclgevf_state_init(hdev);
2114dea846e8SHuazhong Tan 	hdev->reset_level = HNAE3_VF_FUNC_RESET;
211507acf909SJian Shen 
2116e2cb1decSSalil Mehta 	ret = hclgevf_misc_irq_init(hdev);
2117e2cb1decSSalil Mehta 	if (ret) {
2118e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to init Misc IRQ(vector0)\n",
2119e2cb1decSSalil Mehta 			ret);
2120e2cb1decSSalil Mehta 		goto err_misc_irq_init;
2121e2cb1decSSalil Mehta 	}
2122e2cb1decSSalil Mehta 
2123862d969aSHuazhong Tan 	set_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2124862d969aSHuazhong Tan 
2125e2cb1decSSalil Mehta 	ret = hclgevf_configure(hdev);
2126e2cb1decSSalil Mehta 	if (ret) {
2127e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to fetch configuration\n", ret);
2128e2cb1decSSalil Mehta 		goto err_config;
2129e2cb1decSSalil Mehta 	}
2130e2cb1decSSalil Mehta 
2131e2cb1decSSalil Mehta 	ret = hclgevf_alloc_tqps(hdev);
2132e2cb1decSSalil Mehta 	if (ret) {
2133e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to allocate TQPs\n", ret);
2134e2cb1decSSalil Mehta 		goto err_config;
2135e2cb1decSSalil Mehta 	}
2136e2cb1decSSalil Mehta 
2137e2cb1decSSalil Mehta 	ret = hclgevf_set_handle_info(hdev);
2138e2cb1decSSalil Mehta 	if (ret) {
2139e2cb1decSSalil Mehta 		dev_err(&pdev->dev, "failed(%d) to set handle info\n", ret);
2140e2cb1decSSalil Mehta 		goto err_config;
2141e2cb1decSSalil Mehta 	}
2142e2cb1decSSalil Mehta 
2143e2cb1decSSalil Mehta 	/* Initialize RSS for this VF */
2144e2cb1decSSalil Mehta 	ret = hclgevf_rss_init_hw(hdev);
2145e2cb1decSSalil Mehta 	if (ret) {
2146e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
2147e2cb1decSSalil Mehta 			"failed(%d) to initialize RSS\n", ret);
2148e2cb1decSSalil Mehta 		goto err_config;
2149e2cb1decSSalil Mehta 	}
2150e2cb1decSSalil Mehta 
2151e2cb1decSSalil Mehta 	ret = hclgevf_init_vlan_config(hdev);
2152e2cb1decSSalil Mehta 	if (ret) {
2153e2cb1decSSalil Mehta 		dev_err(&hdev->pdev->dev,
2154e2cb1decSSalil Mehta 			"failed(%d) to initialize VLAN config\n", ret);
2155e2cb1decSSalil Mehta 		goto err_config;
2156e2cb1decSSalil Mehta 	}
2157e2cb1decSSalil Mehta 
21580742ed7cSHuazhong Tan 	hdev->last_reset_time = jiffies;
2159e2cb1decSSalil Mehta 	pr_info("finished initializing %s driver\n", HCLGEVF_DRIVER_NAME);
2160e2cb1decSSalil Mehta 
2161e2cb1decSSalil Mehta 	return 0;
2162e2cb1decSSalil Mehta 
2163e2cb1decSSalil Mehta err_config:
2164e2cb1decSSalil Mehta 	hclgevf_misc_irq_uninit(hdev);
2165e2cb1decSSalil Mehta err_misc_irq_init:
2166e2cb1decSSalil Mehta 	hclgevf_state_uninit(hdev);
2167e2cb1decSSalil Mehta 	hclgevf_uninit_msi(hdev);
216807acf909SJian Shen err_cmd_init:
21698b0195a3SHuazhong Tan 	hclgevf_cmd_uninit(hdev);
21708b0195a3SHuazhong Tan err_cmd_queue_init:
2171e2cb1decSSalil Mehta 	hclgevf_pci_uninit(hdev);
2172862d969aSHuazhong Tan 	clear_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state);
2173e2cb1decSSalil Mehta 	return ret;
2174e2cb1decSSalil Mehta }
2175e2cb1decSSalil Mehta 
21767a01c897SSalil Mehta static void hclgevf_uninit_hdev(struct hclgevf_dev *hdev)
2177e2cb1decSSalil Mehta {
2178e2cb1decSSalil Mehta 	hclgevf_state_uninit(hdev);
2179862d969aSHuazhong Tan 
2180862d969aSHuazhong Tan 	if (test_bit(HCLGEVF_STATE_IRQ_INITED, &hdev->state)) {
2181eddf0462SYunsheng Lin 		hclgevf_misc_irq_uninit(hdev);
2182e2cb1decSSalil Mehta 		hclgevf_uninit_msi(hdev);
2183e2cb1decSSalil Mehta 		hclgevf_pci_uninit(hdev);
21847a01c897SSalil Mehta 	}
21857a01c897SSalil Mehta 
2186862d969aSHuazhong Tan 	hclgevf_cmd_uninit(hdev);
2187862d969aSHuazhong Tan }
2188862d969aSHuazhong Tan 
21897a01c897SSalil Mehta static int hclgevf_init_ae_dev(struct hnae3_ae_dev *ae_dev)
21907a01c897SSalil Mehta {
21917a01c897SSalil Mehta 	struct pci_dev *pdev = ae_dev->pdev;
21927a01c897SSalil Mehta 	int ret;
21937a01c897SSalil Mehta 
21947a01c897SSalil Mehta 	ret = hclgevf_alloc_hdev(ae_dev);
21957a01c897SSalil Mehta 	if (ret) {
21967a01c897SSalil Mehta 		dev_err(&pdev->dev, "hclge device allocation failed\n");
21977a01c897SSalil Mehta 		return ret;
21987a01c897SSalil Mehta 	}
21997a01c897SSalil Mehta 
22007a01c897SSalil Mehta 	ret = hclgevf_init_hdev(ae_dev->priv);
22017a01c897SSalil Mehta 	if (ret)
22027a01c897SSalil Mehta 		dev_err(&pdev->dev, "hclge device initialization failed\n");
22037a01c897SSalil Mehta 
22047a01c897SSalil Mehta 	return ret;
22057a01c897SSalil Mehta }
22067a01c897SSalil Mehta 
22077a01c897SSalil Mehta static void hclgevf_uninit_ae_dev(struct hnae3_ae_dev *ae_dev)
22087a01c897SSalil Mehta {
22097a01c897SSalil Mehta 	struct hclgevf_dev *hdev = ae_dev->priv;
22107a01c897SSalil Mehta 
22117a01c897SSalil Mehta 	hclgevf_uninit_hdev(hdev);
2212e2cb1decSSalil Mehta 	ae_dev->priv = NULL;
2213e2cb1decSSalil Mehta }
2214e2cb1decSSalil Mehta 
2215849e4607SPeng Li static u32 hclgevf_get_max_channels(struct hclgevf_dev *hdev)
2216849e4607SPeng Li {
2217849e4607SPeng Li 	struct hnae3_handle *nic = &hdev->nic;
2218849e4607SPeng Li 	struct hnae3_knic_private_info *kinfo = &nic->kinfo;
2219849e4607SPeng Li 
2220849e4607SPeng Li 	return min_t(u32, hdev->rss_size_max * kinfo->num_tc, hdev->num_tqps);
2221849e4607SPeng Li }
2222849e4607SPeng Li 
2223849e4607SPeng Li /**
2224849e4607SPeng Li  * hclgevf_get_channels - Get the current channels enabled and max supported.
2225849e4607SPeng Li  * @handle: hardware information for network interface
2226849e4607SPeng Li  * @ch: ethtool channels structure
2227849e4607SPeng Li  *
2228849e4607SPeng Li  * We don't support separate tx and rx queues as channels. The other count
2229849e4607SPeng Li  * represents how many queues are being used for control. max_combined counts
2230849e4607SPeng Li  * how many queue pairs we can support. They may not be mapped 1 to 1 with
2231849e4607SPeng Li  * q_vectors since we support a lot more queue pairs than q_vectors.
2232849e4607SPeng Li  **/
2233849e4607SPeng Li static void hclgevf_get_channels(struct hnae3_handle *handle,
2234849e4607SPeng Li 				 struct ethtool_channels *ch)
2235849e4607SPeng Li {
2236849e4607SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2237849e4607SPeng Li 
2238849e4607SPeng Li 	ch->max_combined = hclgevf_get_max_channels(hdev);
2239849e4607SPeng Li 	ch->other_count = 0;
2240849e4607SPeng Li 	ch->max_other = 0;
2241849e4607SPeng Li 	ch->combined_count = hdev->num_tqps;
2242849e4607SPeng Li }
2243849e4607SPeng Li 
2244cc719218SPeng Li static void hclgevf_get_tqps_and_rss_info(struct hnae3_handle *handle,
22450d43bf45SHuazhong Tan 					  u16 *alloc_tqps, u16 *max_rss_size)
2246cc719218SPeng Li {
2247cc719218SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2248cc719218SPeng Li 
22490d43bf45SHuazhong Tan 	*alloc_tqps = hdev->num_tqps;
2250cc719218SPeng Li 	*max_rss_size = hdev->rss_size_max;
2251cc719218SPeng Li }
2252cc719218SPeng Li 
2253175ec96bSFuyun Liang static int hclgevf_get_status(struct hnae3_handle *handle)
2254175ec96bSFuyun Liang {
2255175ec96bSFuyun Liang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2256175ec96bSFuyun Liang 
2257175ec96bSFuyun Liang 	return hdev->hw.mac.link;
2258175ec96bSFuyun Liang }
2259175ec96bSFuyun Liang 
22604a152de9SFuyun Liang static void hclgevf_get_ksettings_an_result(struct hnae3_handle *handle,
22614a152de9SFuyun Liang 					    u8 *auto_neg, u32 *speed,
22624a152de9SFuyun Liang 					    u8 *duplex)
22634a152de9SFuyun Liang {
22644a152de9SFuyun Liang 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
22654a152de9SFuyun Liang 
22664a152de9SFuyun Liang 	if (speed)
22674a152de9SFuyun Liang 		*speed = hdev->hw.mac.speed;
22684a152de9SFuyun Liang 	if (duplex)
22694a152de9SFuyun Liang 		*duplex = hdev->hw.mac.duplex;
22704a152de9SFuyun Liang 	if (auto_neg)
22714a152de9SFuyun Liang 		*auto_neg = AUTONEG_DISABLE;
22724a152de9SFuyun Liang }
22734a152de9SFuyun Liang 
22744a152de9SFuyun Liang void hclgevf_update_speed_duplex(struct hclgevf_dev *hdev, u32 speed,
22754a152de9SFuyun Liang 				 u8 duplex)
22764a152de9SFuyun Liang {
22774a152de9SFuyun Liang 	hdev->hw.mac.speed = speed;
22784a152de9SFuyun Liang 	hdev->hw.mac.duplex = duplex;
22794a152de9SFuyun Liang }
22804a152de9SFuyun Liang 
2281c136b884SPeng Li static void hclgevf_get_media_type(struct hnae3_handle *handle,
2282c136b884SPeng Li 				  u8 *media_type)
2283c136b884SPeng Li {
2284c136b884SPeng Li 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
2285c136b884SPeng Li 	if (media_type)
2286c136b884SPeng Li 		*media_type = hdev->hw.mac.media_type;
2287c136b884SPeng Li }
2288c136b884SPeng Li 
22894d60291bSHuazhong Tan static bool hclgevf_get_hw_reset_stat(struct hnae3_handle *handle)
22904d60291bSHuazhong Tan {
22914d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
22924d60291bSHuazhong Tan 
2293aa5c4f17SHuazhong Tan 	return !!hclgevf_read_dev(&hdev->hw, HCLGEVF_RST_ING);
22944d60291bSHuazhong Tan }
22954d60291bSHuazhong Tan 
22964d60291bSHuazhong Tan static bool hclgevf_ae_dev_resetting(struct hnae3_handle *handle)
22974d60291bSHuazhong Tan {
22984d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
22994d60291bSHuazhong Tan 
23004d60291bSHuazhong Tan 	return test_bit(HCLGEVF_STATE_RST_HANDLING, &hdev->state);
23014d60291bSHuazhong Tan }
23024d60291bSHuazhong Tan 
23034d60291bSHuazhong Tan static unsigned long hclgevf_ae_dev_reset_cnt(struct hnae3_handle *handle)
23044d60291bSHuazhong Tan {
23054d60291bSHuazhong Tan 	struct hclgevf_dev *hdev = hclgevf_ae_get_hdev(handle);
23064d60291bSHuazhong Tan 
23074d60291bSHuazhong Tan 	return hdev->reset_count;
23084d60291bSHuazhong Tan }
23094d60291bSHuazhong Tan 
2310e2cb1decSSalil Mehta static const struct hnae3_ae_ops hclgevf_ops = {
2311e2cb1decSSalil Mehta 	.init_ae_dev = hclgevf_init_ae_dev,
2312e2cb1decSSalil Mehta 	.uninit_ae_dev = hclgevf_uninit_ae_dev,
2313e718a93fSPeng Li 	.init_client_instance = hclgevf_init_client_instance,
2314e718a93fSPeng Li 	.uninit_client_instance = hclgevf_uninit_client_instance,
2315e2cb1decSSalil Mehta 	.start = hclgevf_ae_start,
2316e2cb1decSSalil Mehta 	.stop = hclgevf_ae_stop,
2317e2cb1decSSalil Mehta 	.map_ring_to_vector = hclgevf_map_ring_to_vector,
2318e2cb1decSSalil Mehta 	.unmap_ring_from_vector = hclgevf_unmap_ring_from_vector,
2319e2cb1decSSalil Mehta 	.get_vector = hclgevf_get_vector,
23200d3e6631SYunsheng Lin 	.put_vector = hclgevf_put_vector,
2321e2cb1decSSalil Mehta 	.reset_queue = hclgevf_reset_tqp,
2322e2cb1decSSalil Mehta 	.set_promisc_mode = hclgevf_set_promisc_mode,
2323e2cb1decSSalil Mehta 	.get_mac_addr = hclgevf_get_mac_addr,
2324e2cb1decSSalil Mehta 	.set_mac_addr = hclgevf_set_mac_addr,
2325e2cb1decSSalil Mehta 	.add_uc_addr = hclgevf_add_uc_addr,
2326e2cb1decSSalil Mehta 	.rm_uc_addr = hclgevf_rm_uc_addr,
2327e2cb1decSSalil Mehta 	.add_mc_addr = hclgevf_add_mc_addr,
2328e2cb1decSSalil Mehta 	.rm_mc_addr = hclgevf_rm_mc_addr,
2329e2cb1decSSalil Mehta 	.get_stats = hclgevf_get_stats,
2330e2cb1decSSalil Mehta 	.update_stats = hclgevf_update_stats,
2331e2cb1decSSalil Mehta 	.get_strings = hclgevf_get_strings,
2332e2cb1decSSalil Mehta 	.get_sset_count = hclgevf_get_sset_count,
2333e2cb1decSSalil Mehta 	.get_rss_key_size = hclgevf_get_rss_key_size,
2334e2cb1decSSalil Mehta 	.get_rss_indir_size = hclgevf_get_rss_indir_size,
2335e2cb1decSSalil Mehta 	.get_rss = hclgevf_get_rss,
2336e2cb1decSSalil Mehta 	.set_rss = hclgevf_set_rss,
2337d97b3072SJian Shen 	.get_rss_tuple = hclgevf_get_rss_tuple,
2338d97b3072SJian Shen 	.set_rss_tuple = hclgevf_set_rss_tuple,
2339e2cb1decSSalil Mehta 	.get_tc_size = hclgevf_get_tc_size,
2340e2cb1decSSalil Mehta 	.get_fw_version = hclgevf_get_fw_version,
2341e2cb1decSSalil Mehta 	.set_vlan_filter = hclgevf_set_vlan_filter,
2342b2641e2aSYunsheng Lin 	.enable_hw_strip_rxvtag = hclgevf_en_hw_strip_rxvtag,
23436d4c3981SSalil Mehta 	.reset_event = hclgevf_reset_event,
2344720bd583SHuazhong Tan 	.set_default_reset_request = hclgevf_set_def_reset_request,
2345849e4607SPeng Li 	.get_channels = hclgevf_get_channels,
2346cc719218SPeng Li 	.get_tqps_and_rss_info = hclgevf_get_tqps_and_rss_info,
2347175ec96bSFuyun Liang 	.get_status = hclgevf_get_status,
23484a152de9SFuyun Liang 	.get_ksettings_an_result = hclgevf_get_ksettings_an_result,
2349c136b884SPeng Li 	.get_media_type = hclgevf_get_media_type,
23504d60291bSHuazhong Tan 	.get_hw_reset_stat = hclgevf_get_hw_reset_stat,
23514d60291bSHuazhong Tan 	.ae_dev_resetting = hclgevf_ae_dev_resetting,
23524d60291bSHuazhong Tan 	.ae_dev_reset_cnt = hclgevf_ae_dev_reset_cnt,
2353e2cb1decSSalil Mehta };
2354e2cb1decSSalil Mehta 
2355e2cb1decSSalil Mehta static struct hnae3_ae_algo ae_algovf = {
2356e2cb1decSSalil Mehta 	.ops = &hclgevf_ops,
2357e2cb1decSSalil Mehta 	.pdev_id_table = ae_algovf_pci_tbl,
2358e2cb1decSSalil Mehta };
2359e2cb1decSSalil Mehta 
2360e2cb1decSSalil Mehta static int hclgevf_init(void)
2361e2cb1decSSalil Mehta {
2362e2cb1decSSalil Mehta 	pr_info("%s is initializing\n", HCLGEVF_NAME);
2363e2cb1decSSalil Mehta 
2364854cf33aSFuyun Liang 	hnae3_register_ae_algo(&ae_algovf);
2365854cf33aSFuyun Liang 
2366854cf33aSFuyun Liang 	return 0;
2367e2cb1decSSalil Mehta }
2368e2cb1decSSalil Mehta 
2369e2cb1decSSalil Mehta static void hclgevf_exit(void)
2370e2cb1decSSalil Mehta {
2371e2cb1decSSalil Mehta 	hnae3_unregister_ae_algo(&ae_algovf);
2372e2cb1decSSalil Mehta }
2373e2cb1decSSalil Mehta module_init(hclgevf_init);
2374e2cb1decSSalil Mehta module_exit(hclgevf_exit);
2375e2cb1decSSalil Mehta 
2376e2cb1decSSalil Mehta MODULE_LICENSE("GPL");
2377e2cb1decSSalil Mehta MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
2378e2cb1decSSalil Mehta MODULE_DESCRIPTION("HCLGEVF Driver");
2379e2cb1decSSalil Mehta MODULE_VERSION(HCLGEVF_MOD_VERSION);
2380