1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 // Copyright (c) 2016-2017 Hisilicon Limited. 3 4 #ifndef __HCLGE_MAIN_H 5 #define __HCLGE_MAIN_H 6 #include <linux/fs.h> 7 #include <linux/types.h> 8 #include <linux/phy.h> 9 #include <linux/if_vlan.h> 10 #include <linux/kfifo.h> 11 12 #include "hclge_cmd.h" 13 #include "hclge_ptp.h" 14 #include "hnae3.h" 15 16 #define HCLGE_MOD_VERSION "1.0" 17 #define HCLGE_DRIVER_NAME "hclge" 18 19 #define HCLGE_MAX_PF_NUM 8 20 21 #define HCLGE_VF_VPORT_START_NUM 1 22 23 #define HCLGE_RD_FIRST_STATS_NUM 2 24 #define HCLGE_RD_OTHER_STATS_NUM 4 25 26 #define HCLGE_INVALID_VPORT 0xffff 27 28 #define HCLGE_PF_CFG_BLOCK_SIZE 32 29 #define HCLGE_PF_CFG_DESC_NUM \ 30 (HCLGE_PF_CFG_BLOCK_SIZE / HCLGE_CFG_RD_LEN_BYTES) 31 32 #define HCLGE_VECTOR_REG_BASE 0x20000 33 #define HCLGE_VECTOR_EXT_REG_BASE 0x30000 34 #define HCLGE_MISC_VECTOR_REG_BASE 0x20400 35 36 #define HCLGE_VECTOR_REG_OFFSET 0x4 37 #define HCLGE_VECTOR_REG_OFFSET_H 0x1000 38 #define HCLGE_VECTOR_VF_OFFSET 0x100000 39 40 #define HCLGE_CMDQ_TX_ADDR_L_REG 0x27000 41 #define HCLGE_CMDQ_TX_ADDR_H_REG 0x27004 42 #define HCLGE_CMDQ_TX_DEPTH_REG 0x27008 43 #define HCLGE_CMDQ_TX_TAIL_REG 0x27010 44 #define HCLGE_CMDQ_TX_HEAD_REG 0x27014 45 #define HCLGE_CMDQ_RX_ADDR_L_REG 0x27018 46 #define HCLGE_CMDQ_RX_ADDR_H_REG 0x2701C 47 #define HCLGE_CMDQ_RX_DEPTH_REG 0x27020 48 #define HCLGE_CMDQ_RX_TAIL_REG 0x27024 49 #define HCLGE_CMDQ_RX_HEAD_REG 0x27028 50 #define HCLGE_CMDQ_INTR_STS_REG 0x27104 51 #define HCLGE_CMDQ_INTR_EN_REG 0x27108 52 #define HCLGE_CMDQ_INTR_GEN_REG 0x2710C 53 54 /* bar registers for common func */ 55 #define HCLGE_VECTOR0_OTER_EN_REG 0x20600 56 #define HCLGE_GRO_EN_REG 0x28000 57 #define HCLGE_RXD_ADV_LAYOUT_EN_REG 0x28008 58 59 /* bar registers for rcb */ 60 #define HCLGE_RING_RX_ADDR_L_REG 0x80000 61 #define HCLGE_RING_RX_ADDR_H_REG 0x80004 62 #define HCLGE_RING_RX_BD_NUM_REG 0x80008 63 #define HCLGE_RING_RX_BD_LENGTH_REG 0x8000C 64 #define HCLGE_RING_RX_MERGE_EN_REG 0x80014 65 #define HCLGE_RING_RX_TAIL_REG 0x80018 66 #define HCLGE_RING_RX_HEAD_REG 0x8001C 67 #define HCLGE_RING_RX_FBD_NUM_REG 0x80020 68 #define HCLGE_RING_RX_OFFSET_REG 0x80024 69 #define HCLGE_RING_RX_FBD_OFFSET_REG 0x80028 70 #define HCLGE_RING_RX_STASH_REG 0x80030 71 #define HCLGE_RING_RX_BD_ERR_REG 0x80034 72 #define HCLGE_RING_TX_ADDR_L_REG 0x80040 73 #define HCLGE_RING_TX_ADDR_H_REG 0x80044 74 #define HCLGE_RING_TX_BD_NUM_REG 0x80048 75 #define HCLGE_RING_TX_PRIORITY_REG 0x8004C 76 #define HCLGE_RING_TX_TC_REG 0x80050 77 #define HCLGE_RING_TX_MERGE_EN_REG 0x80054 78 #define HCLGE_RING_TX_TAIL_REG 0x80058 79 #define HCLGE_RING_TX_HEAD_REG 0x8005C 80 #define HCLGE_RING_TX_FBD_NUM_REG 0x80060 81 #define HCLGE_RING_TX_OFFSET_REG 0x80064 82 #define HCLGE_RING_TX_EBD_NUM_REG 0x80068 83 #define HCLGE_RING_TX_EBD_OFFSET_REG 0x80070 84 #define HCLGE_RING_TX_BD_ERR_REG 0x80074 85 #define HCLGE_RING_EN_REG 0x80090 86 87 /* bar registers for tqp interrupt */ 88 #define HCLGE_TQP_INTR_CTRL_REG 0x20000 89 #define HCLGE_TQP_INTR_GL0_REG 0x20100 90 #define HCLGE_TQP_INTR_GL1_REG 0x20200 91 #define HCLGE_TQP_INTR_GL2_REG 0x20300 92 #define HCLGE_TQP_INTR_RL_REG 0x20900 93 94 #define HCLGE_RSS_IND_TBL_SIZE 512 95 #define HCLGE_RSS_SET_BITMAP_MSK GENMASK(15, 0) 96 #define HCLGE_RSS_KEY_SIZE 40 97 #define HCLGE_RSS_HASH_ALGO_TOEPLITZ 0 98 #define HCLGE_RSS_HASH_ALGO_SIMPLE 1 99 #define HCLGE_RSS_HASH_ALGO_SYMMETRIC 2 100 #define HCLGE_RSS_HASH_ALGO_MASK GENMASK(3, 0) 101 102 #define HCLGE_RSS_INPUT_TUPLE_OTHER GENMASK(3, 0) 103 #define HCLGE_RSS_INPUT_TUPLE_SCTP GENMASK(4, 0) 104 #define HCLGE_D_PORT_BIT BIT(0) 105 #define HCLGE_S_PORT_BIT BIT(1) 106 #define HCLGE_D_IP_BIT BIT(2) 107 #define HCLGE_S_IP_BIT BIT(3) 108 #define HCLGE_V_TAG_BIT BIT(4) 109 #define HCLGE_RSS_INPUT_TUPLE_SCTP_NO_PORT \ 110 (HCLGE_D_IP_BIT | HCLGE_S_IP_BIT | HCLGE_V_TAG_BIT) 111 112 #define HCLGE_RSS_TC_SIZE_0 1 113 #define HCLGE_RSS_TC_SIZE_1 2 114 #define HCLGE_RSS_TC_SIZE_2 4 115 #define HCLGE_RSS_TC_SIZE_3 8 116 #define HCLGE_RSS_TC_SIZE_4 16 117 #define HCLGE_RSS_TC_SIZE_5 32 118 #define HCLGE_RSS_TC_SIZE_6 64 119 #define HCLGE_RSS_TC_SIZE_7 128 120 121 #define HCLGE_UMV_TBL_SIZE 3072 122 #define HCLGE_DEFAULT_UMV_SPACE_PER_PF \ 123 (HCLGE_UMV_TBL_SIZE / HCLGE_MAX_PF_NUM) 124 125 #define HCLGE_TQP_RESET_TRY_TIMES 200 126 127 #define HCLGE_PHY_PAGE_MDIX 0 128 #define HCLGE_PHY_PAGE_COPPER 0 129 130 /* Page Selection Reg. */ 131 #define HCLGE_PHY_PAGE_REG 22 132 133 /* Copper Specific Control Register */ 134 #define HCLGE_PHY_CSC_REG 16 135 136 /* Copper Specific Status Register */ 137 #define HCLGE_PHY_CSS_REG 17 138 139 #define HCLGE_PHY_MDIX_CTRL_S 5 140 #define HCLGE_PHY_MDIX_CTRL_M GENMASK(6, 5) 141 142 #define HCLGE_PHY_MDIX_STATUS_B 6 143 #define HCLGE_PHY_SPEED_DUP_RESOLVE_B 11 144 145 #define HCLGE_GET_DFX_REG_TYPE_CNT 4 146 147 /* Factor used to calculate offset and bitmap of VF num */ 148 #define HCLGE_VF_NUM_PER_CMD 64 149 150 #define HCLGE_MAX_QSET_NUM 1024 151 152 #define HCLGE_DBG_RESET_INFO_LEN 1024 153 154 enum HLCGE_PORT_TYPE { 155 HOST_PORT, 156 NETWORK_PORT 157 }; 158 159 #define PF_VPORT_ID 0 160 161 #define HCLGE_PF_ID_S 0 162 #define HCLGE_PF_ID_M GENMASK(2, 0) 163 #define HCLGE_VF_ID_S 3 164 #define HCLGE_VF_ID_M GENMASK(10, 3) 165 #define HCLGE_PORT_TYPE_B 11 166 #define HCLGE_NETWORK_PORT_ID_S 0 167 #define HCLGE_NETWORK_PORT_ID_M GENMASK(3, 0) 168 169 /* Reset related Registers */ 170 #define HCLGE_PF_OTHER_INT_REG 0x20600 171 #define HCLGE_MISC_RESET_STS_REG 0x20700 172 #define HCLGE_MISC_VECTOR_INT_STS 0x20800 173 #define HCLGE_GLOBAL_RESET_REG 0x20A00 174 #define HCLGE_GLOBAL_RESET_BIT 0 175 #define HCLGE_CORE_RESET_BIT 1 176 #define HCLGE_IMP_RESET_BIT 2 177 #define HCLGE_RESET_INT_M GENMASK(7, 5) 178 #define HCLGE_FUN_RST_ING 0x20C00 179 #define HCLGE_FUN_RST_ING_B 0 180 181 /* Vector0 register bits define */ 182 #define HCLGE_VECTOR0_REG_PTP_INT_B 0 183 #define HCLGE_VECTOR0_GLOBALRESET_INT_B 5 184 #define HCLGE_VECTOR0_CORERESET_INT_B 6 185 #define HCLGE_VECTOR0_IMPRESET_INT_B 7 186 187 /* Vector0 interrupt CMDQ event source register(RW) */ 188 #define HCLGE_VECTOR0_CMDQ_SRC_REG 0x27100 189 /* CMDQ register bits for RX event(=MBX event) */ 190 #define HCLGE_VECTOR0_RX_CMDQ_INT_B 1 191 192 #define HCLGE_VECTOR0_IMP_RESET_INT_B 1 193 #define HCLGE_VECTOR0_IMP_CMDQ_ERR_B 4U 194 #define HCLGE_VECTOR0_IMP_RD_POISON_B 5U 195 #define HCLGE_VECTOR0_ALL_MSIX_ERR_B 6U 196 197 #define HCLGE_MAC_DEFAULT_FRAME \ 198 (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN + ETH_DATA_LEN) 199 #define HCLGE_MAC_MIN_FRAME 64 200 #define HCLGE_MAC_MAX_FRAME 9728 201 202 #define HCLGE_SUPPORT_1G_BIT BIT(0) 203 #define HCLGE_SUPPORT_10G_BIT BIT(1) 204 #define HCLGE_SUPPORT_25G_BIT BIT(2) 205 #define HCLGE_SUPPORT_50G_BIT BIT(3) 206 #define HCLGE_SUPPORT_100G_BIT BIT(4) 207 /* to be compatible with exsit board */ 208 #define HCLGE_SUPPORT_40G_BIT BIT(5) 209 #define HCLGE_SUPPORT_100M_BIT BIT(6) 210 #define HCLGE_SUPPORT_10M_BIT BIT(7) 211 #define HCLGE_SUPPORT_200G_BIT BIT(8) 212 #define HCLGE_SUPPORT_GE \ 213 (HCLGE_SUPPORT_1G_BIT | HCLGE_SUPPORT_100M_BIT | HCLGE_SUPPORT_10M_BIT) 214 215 enum HCLGE_DEV_STATE { 216 HCLGE_STATE_REINITING, 217 HCLGE_STATE_DOWN, 218 HCLGE_STATE_DISABLED, 219 HCLGE_STATE_REMOVING, 220 HCLGE_STATE_NIC_REGISTERED, 221 HCLGE_STATE_ROCE_REGISTERED, 222 HCLGE_STATE_SERVICE_INITED, 223 HCLGE_STATE_RST_SERVICE_SCHED, 224 HCLGE_STATE_RST_HANDLING, 225 HCLGE_STATE_MBX_SERVICE_SCHED, 226 HCLGE_STATE_MBX_HANDLING, 227 HCLGE_STATE_ERR_SERVICE_SCHED, 228 HCLGE_STATE_STATISTICS_UPDATING, 229 HCLGE_STATE_CMD_DISABLE, 230 HCLGE_STATE_LINK_UPDATING, 231 HCLGE_STATE_RST_FAIL, 232 HCLGE_STATE_FD_TBL_CHANGED, 233 HCLGE_STATE_FD_CLEAR_ALL, 234 HCLGE_STATE_FD_USER_DEF_CHANGED, 235 HCLGE_STATE_PTP_EN, 236 HCLGE_STATE_PTP_TX_HANDLING, 237 HCLGE_STATE_MAX 238 }; 239 240 enum hclge_evt_cause { 241 HCLGE_VECTOR0_EVENT_RST, 242 HCLGE_VECTOR0_EVENT_MBX, 243 HCLGE_VECTOR0_EVENT_ERR, 244 HCLGE_VECTOR0_EVENT_PTP, 245 HCLGE_VECTOR0_EVENT_OTHER, 246 }; 247 248 enum HCLGE_MAC_SPEED { 249 HCLGE_MAC_SPEED_UNKNOWN = 0, /* unknown */ 250 HCLGE_MAC_SPEED_10M = 10, /* 10 Mbps */ 251 HCLGE_MAC_SPEED_100M = 100, /* 100 Mbps */ 252 HCLGE_MAC_SPEED_1G = 1000, /* 1000 Mbps = 1 Gbps */ 253 HCLGE_MAC_SPEED_10G = 10000, /* 10000 Mbps = 10 Gbps */ 254 HCLGE_MAC_SPEED_25G = 25000, /* 25000 Mbps = 25 Gbps */ 255 HCLGE_MAC_SPEED_40G = 40000, /* 40000 Mbps = 40 Gbps */ 256 HCLGE_MAC_SPEED_50G = 50000, /* 50000 Mbps = 50 Gbps */ 257 HCLGE_MAC_SPEED_100G = 100000, /* 100000 Mbps = 100 Gbps */ 258 HCLGE_MAC_SPEED_200G = 200000 /* 200000 Mbps = 200 Gbps */ 259 }; 260 261 enum HCLGE_MAC_DUPLEX { 262 HCLGE_MAC_HALF, 263 HCLGE_MAC_FULL 264 }; 265 266 #define QUERY_SFP_SPEED 0 267 #define QUERY_ACTIVE_SPEED 1 268 269 struct hclge_mac { 270 u8 mac_id; 271 u8 phy_addr; 272 u8 flag; 273 u8 media_type; /* port media type, e.g. fibre/copper/backplane */ 274 u8 mac_addr[ETH_ALEN]; 275 u8 autoneg; 276 u8 duplex; 277 u8 support_autoneg; 278 u8 speed_type; /* 0: sfp speed, 1: active speed */ 279 u32 speed; 280 u32 max_speed; 281 u32 speed_ability; /* speed ability supported by current media */ 282 u32 module_type; /* sub media type, e.g. kr/cr/sr/lr */ 283 u32 fec_mode; /* active fec mode */ 284 u32 user_fec_mode; 285 u32 fec_ability; 286 int link; /* store the link status of mac & phy (if phy exists) */ 287 struct phy_device *phydev; 288 struct mii_bus *mdio_bus; 289 phy_interface_t phy_if; 290 __ETHTOOL_DECLARE_LINK_MODE_MASK(supported); 291 __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising); 292 }; 293 294 struct hclge_hw { 295 void __iomem *io_base; 296 void __iomem *mem_base; 297 struct hclge_mac mac; 298 int num_vec; 299 struct hclge_cmq cmq; 300 }; 301 302 /* TQP stats */ 303 struct hlcge_tqp_stats { 304 /* query_tqp_tx_queue_statistics ,opcode id: 0x0B03 */ 305 u64 rcb_tx_ring_pktnum_rcd; /* 32bit */ 306 /* query_tqp_rx_queue_statistics ,opcode id: 0x0B13 */ 307 u64 rcb_rx_ring_pktnum_rcd; /* 32bit */ 308 }; 309 310 struct hclge_tqp { 311 /* copy of device pointer from pci_dev, 312 * used when perform DMA mapping 313 */ 314 struct device *dev; 315 struct hnae3_queue q; 316 struct hlcge_tqp_stats tqp_stats; 317 u16 index; /* Global index in a NIC controller */ 318 319 bool alloced; 320 }; 321 322 enum hclge_fc_mode { 323 HCLGE_FC_NONE, 324 HCLGE_FC_RX_PAUSE, 325 HCLGE_FC_TX_PAUSE, 326 HCLGE_FC_FULL, 327 HCLGE_FC_PFC, 328 HCLGE_FC_DEFAULT 329 }; 330 331 #define HCLGE_FILTER_TYPE_VF 0 332 #define HCLGE_FILTER_TYPE_PORT 1 333 #define HCLGE_FILTER_FE_EGRESS_V1_B BIT(0) 334 #define HCLGE_FILTER_FE_NIC_INGRESS_B BIT(0) 335 #define HCLGE_FILTER_FE_NIC_EGRESS_B BIT(1) 336 #define HCLGE_FILTER_FE_ROCE_INGRESS_B BIT(2) 337 #define HCLGE_FILTER_FE_ROCE_EGRESS_B BIT(3) 338 #define HCLGE_FILTER_FE_EGRESS (HCLGE_FILTER_FE_NIC_EGRESS_B \ 339 | HCLGE_FILTER_FE_ROCE_EGRESS_B) 340 #define HCLGE_FILTER_FE_INGRESS (HCLGE_FILTER_FE_NIC_INGRESS_B \ 341 | HCLGE_FILTER_FE_ROCE_INGRESS_B) 342 343 enum hclge_vlan_fltr_cap { 344 HCLGE_VLAN_FLTR_DEF, 345 HCLGE_VLAN_FLTR_CAN_MDF, 346 }; 347 enum hclge_link_fail_code { 348 HCLGE_LF_NORMAL, 349 HCLGE_LF_REF_CLOCK_LOST, 350 HCLGE_LF_XSFP_TX_DISABLE, 351 HCLGE_LF_XSFP_ABSENT, 352 }; 353 354 #define HCLGE_LINK_STATUS_DOWN 0 355 #define HCLGE_LINK_STATUS_UP 1 356 357 #define HCLGE_PG_NUM 4 358 #define HCLGE_SCH_MODE_SP 0 359 #define HCLGE_SCH_MODE_DWRR 1 360 struct hclge_pg_info { 361 u8 pg_id; 362 u8 pg_sch_mode; /* 0: sp; 1: dwrr */ 363 u8 tc_bit_map; 364 u32 bw_limit; 365 u8 tc_dwrr[HNAE3_MAX_TC]; 366 }; 367 368 struct hclge_tc_info { 369 u8 tc_id; 370 u8 tc_sch_mode; /* 0: sp; 1: dwrr */ 371 u8 pgid; 372 u32 bw_limit; 373 }; 374 375 struct hclge_cfg { 376 u8 tc_num; 377 u8 vlan_fliter_cap; 378 u16 tqp_desc_num; 379 u16 rx_buf_len; 380 u16 vf_rss_size_max; 381 u16 pf_rss_size_max; 382 u8 phy_addr; 383 u8 media_type; 384 u8 mac_addr[ETH_ALEN]; 385 u8 default_speed; 386 u32 numa_node_map; 387 u16 speed_ability; 388 u16 umv_space; 389 }; 390 391 struct hclge_tm_info { 392 u8 num_tc; 393 u8 num_pg; /* It must be 1 if vNET-Base schd */ 394 u8 pg_dwrr[HCLGE_PG_NUM]; 395 u8 prio_tc[HNAE3_MAX_USER_PRIO]; 396 struct hclge_pg_info pg_info[HCLGE_PG_NUM]; 397 struct hclge_tc_info tc_info[HNAE3_MAX_TC]; 398 enum hclge_fc_mode fc_mode; 399 u8 hw_pfc_map; /* Allow for packet drop or not on this TC */ 400 u8 pfc_en; /* PFC enabled or not for user priority */ 401 }; 402 403 struct hclge_comm_stats_str { 404 char desc[ETH_GSTRING_LEN]; 405 unsigned long offset; 406 }; 407 408 /* mac stats ,opcode id: 0x0032 */ 409 struct hclge_mac_stats { 410 u64 mac_tx_mac_pause_num; 411 u64 mac_rx_mac_pause_num; 412 u64 mac_tx_pfc_pri0_pkt_num; 413 u64 mac_tx_pfc_pri1_pkt_num; 414 u64 mac_tx_pfc_pri2_pkt_num; 415 u64 mac_tx_pfc_pri3_pkt_num; 416 u64 mac_tx_pfc_pri4_pkt_num; 417 u64 mac_tx_pfc_pri5_pkt_num; 418 u64 mac_tx_pfc_pri6_pkt_num; 419 u64 mac_tx_pfc_pri7_pkt_num; 420 u64 mac_rx_pfc_pri0_pkt_num; 421 u64 mac_rx_pfc_pri1_pkt_num; 422 u64 mac_rx_pfc_pri2_pkt_num; 423 u64 mac_rx_pfc_pri3_pkt_num; 424 u64 mac_rx_pfc_pri4_pkt_num; 425 u64 mac_rx_pfc_pri5_pkt_num; 426 u64 mac_rx_pfc_pri6_pkt_num; 427 u64 mac_rx_pfc_pri7_pkt_num; 428 u64 mac_tx_total_pkt_num; 429 u64 mac_tx_total_oct_num; 430 u64 mac_tx_good_pkt_num; 431 u64 mac_tx_bad_pkt_num; 432 u64 mac_tx_good_oct_num; 433 u64 mac_tx_bad_oct_num; 434 u64 mac_tx_uni_pkt_num; 435 u64 mac_tx_multi_pkt_num; 436 u64 mac_tx_broad_pkt_num; 437 u64 mac_tx_undersize_pkt_num; 438 u64 mac_tx_oversize_pkt_num; 439 u64 mac_tx_64_oct_pkt_num; 440 u64 mac_tx_65_127_oct_pkt_num; 441 u64 mac_tx_128_255_oct_pkt_num; 442 u64 mac_tx_256_511_oct_pkt_num; 443 u64 mac_tx_512_1023_oct_pkt_num; 444 u64 mac_tx_1024_1518_oct_pkt_num; 445 u64 mac_tx_1519_2047_oct_pkt_num; 446 u64 mac_tx_2048_4095_oct_pkt_num; 447 u64 mac_tx_4096_8191_oct_pkt_num; 448 u64 rsv0; 449 u64 mac_tx_8192_9216_oct_pkt_num; 450 u64 mac_tx_9217_12287_oct_pkt_num; 451 u64 mac_tx_12288_16383_oct_pkt_num; 452 u64 mac_tx_1519_max_good_oct_pkt_num; 453 u64 mac_tx_1519_max_bad_oct_pkt_num; 454 455 u64 mac_rx_total_pkt_num; 456 u64 mac_rx_total_oct_num; 457 u64 mac_rx_good_pkt_num; 458 u64 mac_rx_bad_pkt_num; 459 u64 mac_rx_good_oct_num; 460 u64 mac_rx_bad_oct_num; 461 u64 mac_rx_uni_pkt_num; 462 u64 mac_rx_multi_pkt_num; 463 u64 mac_rx_broad_pkt_num; 464 u64 mac_rx_undersize_pkt_num; 465 u64 mac_rx_oversize_pkt_num; 466 u64 mac_rx_64_oct_pkt_num; 467 u64 mac_rx_65_127_oct_pkt_num; 468 u64 mac_rx_128_255_oct_pkt_num; 469 u64 mac_rx_256_511_oct_pkt_num; 470 u64 mac_rx_512_1023_oct_pkt_num; 471 u64 mac_rx_1024_1518_oct_pkt_num; 472 u64 mac_rx_1519_2047_oct_pkt_num; 473 u64 mac_rx_2048_4095_oct_pkt_num; 474 u64 mac_rx_4096_8191_oct_pkt_num; 475 u64 rsv1; 476 u64 mac_rx_8192_9216_oct_pkt_num; 477 u64 mac_rx_9217_12287_oct_pkt_num; 478 u64 mac_rx_12288_16383_oct_pkt_num; 479 u64 mac_rx_1519_max_good_oct_pkt_num; 480 u64 mac_rx_1519_max_bad_oct_pkt_num; 481 482 u64 mac_tx_fragment_pkt_num; 483 u64 mac_tx_undermin_pkt_num; 484 u64 mac_tx_jabber_pkt_num; 485 u64 mac_tx_err_all_pkt_num; 486 u64 mac_tx_from_app_good_pkt_num; 487 u64 mac_tx_from_app_bad_pkt_num; 488 u64 mac_rx_fragment_pkt_num; 489 u64 mac_rx_undermin_pkt_num; 490 u64 mac_rx_jabber_pkt_num; 491 u64 mac_rx_fcs_err_pkt_num; 492 u64 mac_rx_send_app_good_pkt_num; 493 u64 mac_rx_send_app_bad_pkt_num; 494 u64 mac_tx_pfc_pause_pkt_num; 495 u64 mac_rx_pfc_pause_pkt_num; 496 u64 mac_tx_ctrl_pkt_num; 497 u64 mac_rx_ctrl_pkt_num; 498 }; 499 500 #define HCLGE_STATS_TIMER_INTERVAL 300UL 501 502 struct hclge_vlan_type_cfg { 503 u16 rx_ot_fst_vlan_type; 504 u16 rx_ot_sec_vlan_type; 505 u16 rx_in_fst_vlan_type; 506 u16 rx_in_sec_vlan_type; 507 u16 tx_ot_vlan_type; 508 u16 tx_in_vlan_type; 509 }; 510 511 enum HCLGE_FD_MODE { 512 HCLGE_FD_MODE_DEPTH_2K_WIDTH_400B_STAGE_1, 513 HCLGE_FD_MODE_DEPTH_1K_WIDTH_400B_STAGE_2, 514 HCLGE_FD_MODE_DEPTH_4K_WIDTH_200B_STAGE_1, 515 HCLGE_FD_MODE_DEPTH_2K_WIDTH_200B_STAGE_2, 516 }; 517 518 enum HCLGE_FD_KEY_TYPE { 519 HCLGE_FD_KEY_BASE_ON_PTYPE, 520 HCLGE_FD_KEY_BASE_ON_TUPLE, 521 }; 522 523 enum HCLGE_FD_STAGE { 524 HCLGE_FD_STAGE_1, 525 HCLGE_FD_STAGE_2, 526 MAX_STAGE_NUM, 527 }; 528 529 /* OUTER_XXX indicates tuples in tunnel header of tunnel packet 530 * INNER_XXX indicate tuples in tunneled header of tunnel packet or 531 * tuples of non-tunnel packet 532 */ 533 enum HCLGE_FD_TUPLE { 534 OUTER_DST_MAC, 535 OUTER_SRC_MAC, 536 OUTER_VLAN_TAG_FST, 537 OUTER_VLAN_TAG_SEC, 538 OUTER_ETH_TYPE, 539 OUTER_L2_RSV, 540 OUTER_IP_TOS, 541 OUTER_IP_PROTO, 542 OUTER_SRC_IP, 543 OUTER_DST_IP, 544 OUTER_L3_RSV, 545 OUTER_SRC_PORT, 546 OUTER_DST_PORT, 547 OUTER_L4_RSV, 548 OUTER_TUN_VNI, 549 OUTER_TUN_FLOW_ID, 550 INNER_DST_MAC, 551 INNER_SRC_MAC, 552 INNER_VLAN_TAG_FST, 553 INNER_VLAN_TAG_SEC, 554 INNER_ETH_TYPE, 555 INNER_L2_RSV, 556 INNER_IP_TOS, 557 INNER_IP_PROTO, 558 INNER_SRC_IP, 559 INNER_DST_IP, 560 INNER_L3_RSV, 561 INNER_SRC_PORT, 562 INNER_DST_PORT, 563 INNER_L4_RSV, 564 MAX_TUPLE, 565 }; 566 567 #define HCLGE_FD_TUPLE_USER_DEF_TUPLES \ 568 (BIT(INNER_L2_RSV) | BIT(INNER_L3_RSV) | BIT(INNER_L4_RSV)) 569 570 enum HCLGE_FD_META_DATA { 571 PACKET_TYPE_ID, 572 IP_FRAGEMENT, 573 ROCE_TYPE, 574 NEXT_KEY, 575 VLAN_NUMBER, 576 SRC_VPORT, 577 DST_VPORT, 578 TUNNEL_PACKET, 579 MAX_META_DATA, 580 }; 581 582 enum HCLGE_FD_KEY_OPT { 583 KEY_OPT_U8, 584 KEY_OPT_LE16, 585 KEY_OPT_LE32, 586 KEY_OPT_MAC, 587 KEY_OPT_IP, 588 KEY_OPT_VNI, 589 }; 590 591 struct key_info { 592 u8 key_type; 593 u8 key_length; /* use bit as unit */ 594 enum HCLGE_FD_KEY_OPT key_opt; 595 int offset; 596 int moffset; 597 }; 598 599 #define MAX_KEY_LENGTH 400 600 #define MAX_KEY_DWORDS DIV_ROUND_UP(MAX_KEY_LENGTH / 8, 4) 601 #define MAX_KEY_BYTES (MAX_KEY_DWORDS * 4) 602 #define MAX_META_DATA_LENGTH 32 603 604 #define HCLGE_FD_MAX_USER_DEF_OFFSET 9000 605 #define HCLGE_FD_USER_DEF_DATA GENMASK(15, 0) 606 #define HCLGE_FD_USER_DEF_OFFSET GENMASK(15, 0) 607 #define HCLGE_FD_USER_DEF_OFFSET_UNMASK GENMASK(15, 0) 608 609 /* assigned by firmware, the real filter number for each pf may be less */ 610 #define MAX_FD_FILTER_NUM 4096 611 #define HCLGE_ARFS_EXPIRE_INTERVAL 5UL 612 613 enum HCLGE_FD_ACTIVE_RULE_TYPE { 614 HCLGE_FD_RULE_NONE, 615 HCLGE_FD_ARFS_ACTIVE, 616 HCLGE_FD_EP_ACTIVE, 617 HCLGE_FD_TC_FLOWER_ACTIVE, 618 }; 619 620 enum HCLGE_FD_PACKET_TYPE { 621 NIC_PACKET, 622 ROCE_PACKET, 623 }; 624 625 enum HCLGE_FD_ACTION { 626 HCLGE_FD_ACTION_SELECT_QUEUE, 627 HCLGE_FD_ACTION_DROP_PACKET, 628 HCLGE_FD_ACTION_SELECT_TC, 629 }; 630 631 enum HCLGE_FD_NODE_STATE { 632 HCLGE_FD_TO_ADD, 633 HCLGE_FD_TO_DEL, 634 HCLGE_FD_ACTIVE, 635 HCLGE_FD_DELETED, 636 }; 637 638 enum HCLGE_FD_USER_DEF_LAYER { 639 HCLGE_FD_USER_DEF_NONE, 640 HCLGE_FD_USER_DEF_L2, 641 HCLGE_FD_USER_DEF_L3, 642 HCLGE_FD_USER_DEF_L4, 643 }; 644 645 #define HCLGE_FD_USER_DEF_LAYER_NUM 3 646 struct hclge_fd_user_def_cfg { 647 u16 ref_cnt; 648 u16 offset; 649 }; 650 651 struct hclge_fd_user_def_info { 652 enum HCLGE_FD_USER_DEF_LAYER layer; 653 u16 data; 654 u16 data_mask; 655 u16 offset; 656 }; 657 658 struct hclge_fd_key_cfg { 659 u8 key_sel; 660 u8 inner_sipv6_word_en; 661 u8 inner_dipv6_word_en; 662 u8 outer_sipv6_word_en; 663 u8 outer_dipv6_word_en; 664 u32 tuple_active; 665 u32 meta_data_active; 666 }; 667 668 struct hclge_fd_cfg { 669 u8 fd_mode; 670 u16 max_key_length; /* use bit as unit */ 671 u32 rule_num[MAX_STAGE_NUM]; /* rule entry number */ 672 u16 cnt_num[MAX_STAGE_NUM]; /* rule hit counter number */ 673 struct hclge_fd_key_cfg key_cfg[MAX_STAGE_NUM]; 674 struct hclge_fd_user_def_cfg user_def_cfg[HCLGE_FD_USER_DEF_LAYER_NUM]; 675 }; 676 677 #define IPV4_INDEX 3 678 #define IPV6_SIZE 4 679 struct hclge_fd_rule_tuples { 680 u8 src_mac[ETH_ALEN]; 681 u8 dst_mac[ETH_ALEN]; 682 /* Be compatible for ip address of both ipv4 and ipv6. 683 * For ipv4 address, we store it in src/dst_ip[3]. 684 */ 685 u32 src_ip[IPV6_SIZE]; 686 u32 dst_ip[IPV6_SIZE]; 687 u16 src_port; 688 u16 dst_port; 689 u16 vlan_tag1; 690 u16 ether_proto; 691 u16 l2_user_def; 692 u16 l3_user_def; 693 u32 l4_user_def; 694 u8 ip_tos; 695 u8 ip_proto; 696 }; 697 698 struct hclge_fd_rule { 699 struct hlist_node rule_node; 700 struct hclge_fd_rule_tuples tuples; 701 struct hclge_fd_rule_tuples tuples_mask; 702 u32 unused_tuple; 703 u32 flow_type; 704 union { 705 struct { 706 unsigned long cookie; 707 u8 tc; 708 } cls_flower; 709 struct { 710 u16 flow_id; /* only used for arfs */ 711 } arfs; 712 struct { 713 struct hclge_fd_user_def_info user_def; 714 } ep; 715 }; 716 u16 queue_id; 717 u16 vf_id; 718 u16 location; 719 enum HCLGE_FD_ACTIVE_RULE_TYPE rule_type; 720 enum HCLGE_FD_NODE_STATE state; 721 u8 action; 722 }; 723 724 struct hclge_fd_ad_data { 725 u16 ad_id; 726 u8 drop_packet; 727 u8 forward_to_direct_queue; 728 u16 queue_id; 729 u8 use_counter; 730 u8 counter_id; 731 u8 use_next_stage; 732 u8 write_rule_id_to_bd; 733 u8 next_input_key; 734 u16 rule_id; 735 u16 tc_size; 736 u8 override_tc; 737 }; 738 739 enum HCLGE_MAC_NODE_STATE { 740 HCLGE_MAC_TO_ADD, 741 HCLGE_MAC_TO_DEL, 742 HCLGE_MAC_ACTIVE 743 }; 744 745 struct hclge_mac_node { 746 struct list_head node; 747 enum HCLGE_MAC_NODE_STATE state; 748 u8 mac_addr[ETH_ALEN]; 749 }; 750 751 enum HCLGE_MAC_ADDR_TYPE { 752 HCLGE_MAC_ADDR_UC, 753 HCLGE_MAC_ADDR_MC 754 }; 755 756 struct hclge_vport_vlan_cfg { 757 struct list_head node; 758 int hd_tbl_status; 759 u16 vlan_id; 760 }; 761 762 struct hclge_rst_stats { 763 u32 reset_done_cnt; /* the number of reset has completed */ 764 u32 hw_reset_done_cnt; /* the number of HW reset has completed */ 765 u32 pf_rst_cnt; /* the number of PF reset */ 766 u32 flr_rst_cnt; /* the number of FLR */ 767 u32 global_rst_cnt; /* the number of GLOBAL */ 768 u32 imp_rst_cnt; /* the number of IMP reset */ 769 u32 reset_cnt; /* the number of reset */ 770 u32 reset_fail_cnt; /* the number of reset fail */ 771 }; 772 773 /* time and register status when mac tunnel interruption occur */ 774 struct hclge_mac_tnl_stats { 775 u64 time; 776 u32 status; 777 }; 778 779 #define HCLGE_RESET_INTERVAL (10 * HZ) 780 #define HCLGE_WAIT_RESET_DONE 100 781 782 #pragma pack(1) 783 struct hclge_vf_vlan_cfg { 784 u8 mbx_cmd; 785 u8 subcode; 786 union { 787 struct { 788 u8 is_kill; 789 u16 vlan; 790 u16 proto; 791 }; 792 u8 enable; 793 }; 794 }; 795 796 #pragma pack() 797 798 /* For each bit of TCAM entry, it uses a pair of 'x' and 799 * 'y' to indicate which value to match, like below: 800 * ---------------------------------- 801 * | bit x | bit y | search value | 802 * ---------------------------------- 803 * | 0 | 0 | always hit | 804 * ---------------------------------- 805 * | 1 | 0 | match '0' | 806 * ---------------------------------- 807 * | 0 | 1 | match '1' | 808 * ---------------------------------- 809 * | 1 | 1 | invalid | 810 * ---------------------------------- 811 * Then for input key(k) and mask(v), we can calculate the value by 812 * the formulae: 813 * x = (~k) & v 814 * y = (k ^ ~v) & k 815 */ 816 #define calc_x(x, k, v) (x = ~(k) & (v)) 817 #define calc_y(y, k, v) \ 818 do { \ 819 const typeof(k) _k_ = (k); \ 820 const typeof(v) _v_ = (v); \ 821 (y) = (_k_ ^ ~_v_) & (_k_); \ 822 } while (0) 823 824 #define HCLGE_MAC_TNL_LOG_SIZE 8 825 #define HCLGE_VPORT_NUM 256 826 struct hclge_dev { 827 struct pci_dev *pdev; 828 struct hnae3_ae_dev *ae_dev; 829 struct hclge_hw hw; 830 struct hclge_misc_vector misc_vector; 831 struct hclge_mac_stats mac_stats; 832 unsigned long state; 833 unsigned long flr_state; 834 unsigned long last_reset_time; 835 836 enum hnae3_reset_type reset_type; 837 enum hnae3_reset_type reset_level; 838 unsigned long default_reset_request; 839 unsigned long reset_request; /* reset has been requested */ 840 unsigned long reset_pending; /* client rst is pending to be served */ 841 struct hclge_rst_stats rst_stats; 842 struct semaphore reset_sem; /* protect reset process */ 843 u32 fw_version; 844 u16 num_tqps; /* Num task queue pairs of this PF */ 845 u16 num_req_vfs; /* Num VFs requested for this PF */ 846 847 u16 base_tqp_pid; /* Base task tqp physical id of this PF */ 848 u16 alloc_rss_size; /* Allocated RSS task queue */ 849 u16 vf_rss_size_max; /* HW defined VF max RSS task queue */ 850 u16 pf_rss_size_max; /* HW defined PF max RSS task queue */ 851 852 u16 fdir_pf_filter_count; /* Num of guaranteed filters for this PF */ 853 u16 num_alloc_vport; /* Num vports this driver supports */ 854 u32 numa_node_mask; 855 u16 rx_buf_len; 856 u16 num_tx_desc; /* desc num of per tx queue */ 857 u16 num_rx_desc; /* desc num of per rx queue */ 858 u8 hw_tc_map; 859 enum hclge_fc_mode fc_mode_last_time; 860 u8 support_sfp_query; 861 862 #define HCLGE_FLAG_TC_BASE_SCH_MODE 1 863 #define HCLGE_FLAG_VNET_BASE_SCH_MODE 2 864 u8 tx_sch_mode; 865 u8 tc_max; 866 u8 pfc_max; 867 868 u8 default_up; 869 u8 dcbx_cap; 870 struct hclge_tm_info tm_info; 871 872 u16 num_msi; 873 u16 num_msi_left; 874 u16 num_msi_used; 875 u32 base_msi_vector; 876 u16 *vector_status; 877 int *vector_irq; 878 u16 num_nic_msi; /* Num of nic vectors for this PF */ 879 u16 num_roce_msi; /* Num of roce vectors for this PF */ 880 int roce_base_vector; 881 882 unsigned long service_timer_period; 883 unsigned long service_timer_previous; 884 struct timer_list reset_timer; 885 struct delayed_work service_task; 886 887 bool cur_promisc; 888 int num_alloc_vfs; /* Actual number of VFs allocated */ 889 890 struct hclge_tqp *htqp; 891 struct hclge_vport *vport; 892 893 struct dentry *hclge_dbgfs; 894 895 struct hnae3_client *nic_client; 896 struct hnae3_client *roce_client; 897 898 #define HCLGE_FLAG_MAIN BIT(0) 899 #define HCLGE_FLAG_DCB_CAPABLE BIT(1) 900 #define HCLGE_FLAG_DCB_ENABLE BIT(2) 901 #define HCLGE_FLAG_MQPRIO_ENABLE BIT(3) 902 u32 flag; 903 904 u32 pkt_buf_size; /* Total pf buf size for tx/rx */ 905 u32 tx_buf_size; /* Tx buffer size for each TC */ 906 u32 dv_buf_size; /* Dv buffer size for each TC */ 907 908 u32 mps; /* Max packet size */ 909 /* vport_lock protect resource shared by vports */ 910 struct mutex vport_lock; 911 912 struct hclge_vlan_type_cfg vlan_type_cfg; 913 914 unsigned long vlan_table[VLAN_N_VID][BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 915 unsigned long vf_vlan_full[BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 916 917 unsigned long vport_config_block[BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 918 919 struct hclge_fd_cfg fd_cfg; 920 struct hlist_head fd_rule_list; 921 spinlock_t fd_rule_lock; /* protect fd_rule_list and fd_bmap */ 922 u16 hclge_fd_rule_num; 923 unsigned long serv_processed_cnt; 924 unsigned long last_serv_processed; 925 unsigned long fd_bmap[BITS_TO_LONGS(MAX_FD_FILTER_NUM)]; 926 enum HCLGE_FD_ACTIVE_RULE_TYPE fd_active_type; 927 u8 fd_en; 928 929 u16 wanted_umv_size; 930 /* max available unicast mac vlan space */ 931 u16 max_umv_size; 932 /* private unicast mac vlan space, it's same for PF and its VFs */ 933 u16 priv_umv_size; 934 /* unicast mac vlan space shared by PF and its VFs */ 935 u16 share_umv_size; 936 937 DECLARE_KFIFO(mac_tnl_log, struct hclge_mac_tnl_stats, 938 HCLGE_MAC_TNL_LOG_SIZE); 939 940 /* affinity mask and notify for misc interrupt */ 941 cpumask_t affinity_mask; 942 struct irq_affinity_notify affinity_notify; 943 struct hclge_ptp *ptp; 944 }; 945 946 /* VPort level vlan tag configuration for TX direction */ 947 struct hclge_tx_vtag_cfg { 948 bool accept_tag1; /* Whether accept tag1 packet from host */ 949 bool accept_untag1; /* Whether accept untag1 packet from host */ 950 bool accept_tag2; 951 bool accept_untag2; 952 bool insert_tag1_en; /* Whether insert inner vlan tag */ 953 bool insert_tag2_en; /* Whether insert outer vlan tag */ 954 u16 default_tag1; /* The default inner vlan tag to insert */ 955 u16 default_tag2; /* The default outer vlan tag to insert */ 956 bool tag_shift_mode_en; 957 }; 958 959 /* VPort level vlan tag configuration for RX direction */ 960 struct hclge_rx_vtag_cfg { 961 bool rx_vlan_offload_en; /* Whether enable rx vlan offload */ 962 bool strip_tag1_en; /* Whether strip inner vlan tag */ 963 bool strip_tag2_en; /* Whether strip outer vlan tag */ 964 bool vlan1_vlan_prionly; /* Inner vlan tag up to descriptor enable */ 965 bool vlan2_vlan_prionly; /* Outer vlan tag up to descriptor enable */ 966 bool strip_tag1_discard_en; /* Inner vlan tag discard for BD enable */ 967 bool strip_tag2_discard_en; /* Outer vlan tag discard for BD enable */ 968 }; 969 970 struct hclge_rss_tuple_cfg { 971 u8 ipv4_tcp_en; 972 u8 ipv4_udp_en; 973 u8 ipv4_sctp_en; 974 u8 ipv4_fragment_en; 975 u8 ipv6_tcp_en; 976 u8 ipv6_udp_en; 977 u8 ipv6_sctp_en; 978 u8 ipv6_fragment_en; 979 }; 980 981 enum HCLGE_VPORT_STATE { 982 HCLGE_VPORT_STATE_ALIVE, 983 HCLGE_VPORT_STATE_MAC_TBL_CHANGE, 984 HCLGE_VPORT_STATE_PROMISC_CHANGE, 985 HCLGE_VPORT_STATE_VLAN_FLTR_CHANGE, 986 HCLGE_VPORT_STATE_MAX 987 }; 988 989 struct hclge_vlan_info { 990 u16 vlan_proto; /* so far support 802.1Q only */ 991 u16 qos; 992 u16 vlan_tag; 993 }; 994 995 struct hclge_port_base_vlan_config { 996 u16 state; 997 struct hclge_vlan_info vlan_info; 998 }; 999 1000 struct hclge_vf_info { 1001 int link_state; 1002 u8 mac[ETH_ALEN]; 1003 u32 spoofchk; 1004 u32 max_tx_rate; 1005 u32 trusted; 1006 u8 request_uc_en; 1007 u8 request_mc_en; 1008 u8 request_bc_en; 1009 }; 1010 1011 struct hclge_vport { 1012 u16 alloc_tqps; /* Allocated Tx/Rx queues */ 1013 1014 u8 rss_hash_key[HCLGE_RSS_KEY_SIZE]; /* User configured hash keys */ 1015 /* User configured lookup table entries */ 1016 u16 *rss_indirection_tbl; 1017 int rss_algo; /* User configured hash algorithm */ 1018 /* User configured rss tuple sets */ 1019 struct hclge_rss_tuple_cfg rss_tuple_sets; 1020 1021 u16 alloc_rss_size; 1022 1023 u16 qs_offset; 1024 u32 bw_limit; /* VSI BW Limit (0 = disabled) */ 1025 u8 dwrr; 1026 1027 bool req_vlan_fltr_en; 1028 bool cur_vlan_fltr_en; 1029 unsigned long vlan_del_fail_bmap[BITS_TO_LONGS(VLAN_N_VID)]; 1030 struct hclge_port_base_vlan_config port_base_vlan_cfg; 1031 struct hclge_tx_vtag_cfg txvlan_cfg; 1032 struct hclge_rx_vtag_cfg rxvlan_cfg; 1033 1034 u16 used_umv_num; 1035 1036 u16 vport_id; 1037 struct hclge_dev *back; /* Back reference to associated dev */ 1038 struct hnae3_handle nic; 1039 struct hnae3_handle roce; 1040 1041 unsigned long state; 1042 unsigned long last_active_jiffies; 1043 u32 mps; /* Max packet size */ 1044 struct hclge_vf_info vf_info; 1045 1046 u8 overflow_promisc_flags; 1047 u8 last_promisc_flags; 1048 1049 spinlock_t mac_list_lock; /* protect mac address need to add/detele */ 1050 struct list_head uc_mac_list; /* Store VF unicast table */ 1051 struct list_head mc_mac_list; /* Store VF multicast table */ 1052 struct list_head vlan_list; /* Store VF vlan table */ 1053 }; 1054 1055 int hclge_set_vport_promisc_mode(struct hclge_vport *vport, bool en_uc_pmc, 1056 bool en_mc_pmc, bool en_bc_pmc); 1057 int hclge_add_uc_addr_common(struct hclge_vport *vport, 1058 const unsigned char *addr); 1059 int hclge_rm_uc_addr_common(struct hclge_vport *vport, 1060 const unsigned char *addr); 1061 int hclge_add_mc_addr_common(struct hclge_vport *vport, 1062 const unsigned char *addr); 1063 int hclge_rm_mc_addr_common(struct hclge_vport *vport, 1064 const unsigned char *addr); 1065 1066 struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle); 1067 int hclge_bind_ring_with_vector(struct hclge_vport *vport, 1068 int vector_id, bool en, 1069 struct hnae3_ring_chain_node *ring_chain); 1070 1071 static inline int hclge_get_queue_id(struct hnae3_queue *queue) 1072 { 1073 struct hclge_tqp *tqp = container_of(queue, struct hclge_tqp, q); 1074 1075 return tqp->index; 1076 } 1077 1078 static inline bool hclge_is_reset_pending(struct hclge_dev *hdev) 1079 { 1080 return !!hdev->reset_pending; 1081 } 1082 1083 int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport); 1084 int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex); 1085 int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto, 1086 u16 vlan_id, bool is_kill); 1087 int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable); 1088 1089 int hclge_buffer_alloc(struct hclge_dev *hdev); 1090 int hclge_rss_init_hw(struct hclge_dev *hdev); 1091 void hclge_rss_indir_init_cfg(struct hclge_dev *hdev); 1092 1093 void hclge_mbx_handler(struct hclge_dev *hdev); 1094 int hclge_reset_tqp(struct hnae3_handle *handle); 1095 int hclge_cfg_flowctrl(struct hclge_dev *hdev); 1096 int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id); 1097 int hclge_vport_start(struct hclge_vport *vport); 1098 void hclge_vport_stop(struct hclge_vport *vport); 1099 int hclge_set_vport_mtu(struct hclge_vport *vport, int new_mtu); 1100 int hclge_dbg_read_cmd(struct hnae3_handle *handle, enum hnae3_dbg_cmd cmd, 1101 char *buf, int len); 1102 u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle, u16 queue_id); 1103 int hclge_notify_client(struct hclge_dev *hdev, 1104 enum hnae3_reset_notify_type type); 1105 int hclge_update_mac_list(struct hclge_vport *vport, 1106 enum HCLGE_MAC_NODE_STATE state, 1107 enum HCLGE_MAC_ADDR_TYPE mac_type, 1108 const unsigned char *addr); 1109 int hclge_update_mac_node_for_dev_addr(struct hclge_vport *vport, 1110 const u8 *old_addr, const u8 *new_addr); 1111 void hclge_rm_vport_all_mac_table(struct hclge_vport *vport, bool is_del_list, 1112 enum HCLGE_MAC_ADDR_TYPE mac_type); 1113 void hclge_rm_vport_all_vlan_table(struct hclge_vport *vport, bool is_del_list); 1114 void hclge_uninit_vport_vlan_table(struct hclge_dev *hdev); 1115 void hclge_restore_mac_table_common(struct hclge_vport *vport); 1116 void hclge_restore_vport_vlan_table(struct hclge_vport *vport); 1117 int hclge_update_port_base_vlan_cfg(struct hclge_vport *vport, u16 state, 1118 struct hclge_vlan_info *vlan_info); 1119 int hclge_push_vf_port_base_vlan_info(struct hclge_vport *vport, u8 vfid, 1120 u16 state, 1121 struct hclge_vlan_info *vlan_info); 1122 void hclge_task_schedule(struct hclge_dev *hdev, unsigned long delay_time); 1123 int hclge_query_bd_num_cmd_send(struct hclge_dev *hdev, 1124 struct hclge_desc *desc); 1125 void hclge_report_hw_error(struct hclge_dev *hdev, 1126 enum hnae3_hw_error_type type); 1127 void hclge_inform_vf_promisc_info(struct hclge_vport *vport); 1128 int hclge_dbg_dump_rst_info(struct hclge_dev *hdev, char *buf, int len); 1129 int hclge_push_vf_link_status(struct hclge_vport *vport); 1130 int hclge_enable_vport_vlan_filter(struct hclge_vport *vport, bool request_en); 1131 #endif 1132