1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 // Copyright (c) 2016-2017 Hisilicon Limited. 3 4 #ifndef __HCLGE_MAIN_H 5 #define __HCLGE_MAIN_H 6 #include <linux/fs.h> 7 #include <linux/types.h> 8 #include <linux/phy.h> 9 #include <linux/if_vlan.h> 10 #include <linux/kfifo.h> 11 #include <net/devlink.h> 12 13 #include "hclge_cmd.h" 14 #include "hclge_ptp.h" 15 #include "hnae3.h" 16 #include "hclge_comm_rss.h" 17 #include "hclge_comm_tqp_stats.h" 18 19 #define HCLGE_MOD_VERSION "1.0" 20 #define HCLGE_DRIVER_NAME "hclge" 21 22 #define HCLGE_MAX_PF_NUM 8 23 24 #define HCLGE_VF_VPORT_START_NUM 1 25 26 #define HCLGE_RD_FIRST_STATS_NUM 2 27 #define HCLGE_RD_OTHER_STATS_NUM 4 28 29 #define HCLGE_INVALID_VPORT 0xffff 30 31 #define HCLGE_PF_CFG_BLOCK_SIZE 32 32 #define HCLGE_PF_CFG_DESC_NUM \ 33 (HCLGE_PF_CFG_BLOCK_SIZE / HCLGE_CFG_RD_LEN_BYTES) 34 35 #define HCLGE_VECTOR_REG_BASE 0x20000 36 #define HCLGE_VECTOR_EXT_REG_BASE 0x30000 37 #define HCLGE_MISC_VECTOR_REG_BASE 0x20400 38 39 #define HCLGE_VECTOR_REG_OFFSET 0x4 40 #define HCLGE_VECTOR_REG_OFFSET_H 0x1000 41 #define HCLGE_VECTOR_VF_OFFSET 0x100000 42 43 #define HCLGE_NIC_CSQ_DEPTH_REG 0x27008 44 45 /* bar registers for common func */ 46 #define HCLGE_GRO_EN_REG 0x28000 47 #define HCLGE_RXD_ADV_LAYOUT_EN_REG 0x28008 48 49 /* bar registers for rcb */ 50 #define HCLGE_RING_RX_ADDR_L_REG 0x80000 51 #define HCLGE_RING_RX_ADDR_H_REG 0x80004 52 #define HCLGE_RING_RX_BD_NUM_REG 0x80008 53 #define HCLGE_RING_RX_BD_LENGTH_REG 0x8000C 54 #define HCLGE_RING_RX_MERGE_EN_REG 0x80014 55 #define HCLGE_RING_RX_TAIL_REG 0x80018 56 #define HCLGE_RING_RX_HEAD_REG 0x8001C 57 #define HCLGE_RING_RX_FBD_NUM_REG 0x80020 58 #define HCLGE_RING_RX_OFFSET_REG 0x80024 59 #define HCLGE_RING_RX_FBD_OFFSET_REG 0x80028 60 #define HCLGE_RING_RX_STASH_REG 0x80030 61 #define HCLGE_RING_RX_BD_ERR_REG 0x80034 62 #define HCLGE_RING_TX_ADDR_L_REG 0x80040 63 #define HCLGE_RING_TX_ADDR_H_REG 0x80044 64 #define HCLGE_RING_TX_BD_NUM_REG 0x80048 65 #define HCLGE_RING_TX_PRIORITY_REG 0x8004C 66 #define HCLGE_RING_TX_TC_REG 0x80050 67 #define HCLGE_RING_TX_MERGE_EN_REG 0x80054 68 #define HCLGE_RING_TX_TAIL_REG 0x80058 69 #define HCLGE_RING_TX_HEAD_REG 0x8005C 70 #define HCLGE_RING_TX_FBD_NUM_REG 0x80060 71 #define HCLGE_RING_TX_OFFSET_REG 0x80064 72 #define HCLGE_RING_TX_EBD_NUM_REG 0x80068 73 #define HCLGE_RING_TX_EBD_OFFSET_REG 0x80070 74 #define HCLGE_RING_TX_BD_ERR_REG 0x80074 75 #define HCLGE_RING_EN_REG 0x80090 76 77 /* bar registers for tqp interrupt */ 78 #define HCLGE_TQP_INTR_CTRL_REG 0x20000 79 #define HCLGE_TQP_INTR_GL0_REG 0x20100 80 #define HCLGE_TQP_INTR_GL1_REG 0x20200 81 #define HCLGE_TQP_INTR_GL2_REG 0x20300 82 #define HCLGE_TQP_INTR_RL_REG 0x20900 83 84 #define HCLGE_RSS_IND_TBL_SIZE 512 85 86 #define HCLGE_RSS_TC_SIZE_0 1 87 #define HCLGE_RSS_TC_SIZE_1 2 88 #define HCLGE_RSS_TC_SIZE_2 4 89 #define HCLGE_RSS_TC_SIZE_3 8 90 #define HCLGE_RSS_TC_SIZE_4 16 91 #define HCLGE_RSS_TC_SIZE_5 32 92 #define HCLGE_RSS_TC_SIZE_6 64 93 #define HCLGE_RSS_TC_SIZE_7 128 94 95 #define HCLGE_UMV_TBL_SIZE 3072 96 #define HCLGE_DEFAULT_UMV_SPACE_PER_PF \ 97 (HCLGE_UMV_TBL_SIZE / HCLGE_MAX_PF_NUM) 98 99 #define HCLGE_TQP_RESET_TRY_TIMES 200 100 101 #define HCLGE_PHY_PAGE_MDIX 0 102 #define HCLGE_PHY_PAGE_COPPER 0 103 104 /* Page Selection Reg. */ 105 #define HCLGE_PHY_PAGE_REG 22 106 107 /* Copper Specific Control Register */ 108 #define HCLGE_PHY_CSC_REG 16 109 110 /* Copper Specific Status Register */ 111 #define HCLGE_PHY_CSS_REG 17 112 113 #define HCLGE_PHY_MDIX_CTRL_S 5 114 #define HCLGE_PHY_MDIX_CTRL_M GENMASK(6, 5) 115 116 #define HCLGE_PHY_MDIX_STATUS_B 6 117 #define HCLGE_PHY_SPEED_DUP_RESOLVE_B 11 118 119 #define HCLGE_GET_DFX_REG_TYPE_CNT 4 120 121 /* Factor used to calculate offset and bitmap of VF num */ 122 #define HCLGE_VF_NUM_PER_CMD 64 123 124 #define HCLGE_MAX_QSET_NUM 1024 125 126 #define HCLGE_DBG_RESET_INFO_LEN 1024 127 128 enum HLCGE_PORT_TYPE { 129 HOST_PORT, 130 NETWORK_PORT 131 }; 132 133 #define PF_VPORT_ID 0 134 135 #define HCLGE_PF_ID_S 0 136 #define HCLGE_PF_ID_M GENMASK(2, 0) 137 #define HCLGE_VF_ID_S 3 138 #define HCLGE_VF_ID_M GENMASK(10, 3) 139 #define HCLGE_PORT_TYPE_B 11 140 #define HCLGE_NETWORK_PORT_ID_S 0 141 #define HCLGE_NETWORK_PORT_ID_M GENMASK(3, 0) 142 143 /* Reset related Registers */ 144 #define HCLGE_PF_OTHER_INT_REG 0x20600 145 #define HCLGE_MISC_RESET_STS_REG 0x20700 146 #define HCLGE_MISC_VECTOR_INT_STS 0x20800 147 #define HCLGE_GLOBAL_RESET_REG 0x20A00 148 #define HCLGE_GLOBAL_RESET_BIT 0 149 #define HCLGE_CORE_RESET_BIT 1 150 #define HCLGE_IMP_RESET_BIT 2 151 #define HCLGE_RESET_INT_M GENMASK(7, 5) 152 #define HCLGE_FUN_RST_ING 0x20C00 153 #define HCLGE_FUN_RST_ING_B 0 154 155 /* Vector0 register bits define */ 156 #define HCLGE_VECTOR0_REG_PTP_INT_B 0 157 #define HCLGE_VECTOR0_GLOBALRESET_INT_B 5 158 #define HCLGE_VECTOR0_CORERESET_INT_B 6 159 #define HCLGE_VECTOR0_IMPRESET_INT_B 7 160 161 /* Vector0 interrupt CMDQ event source register(RW) */ 162 #define HCLGE_VECTOR0_CMDQ_SRC_REG 0x27100 163 /* CMDQ register bits for RX event(=MBX event) */ 164 #define HCLGE_VECTOR0_RX_CMDQ_INT_B 1 165 166 #define HCLGE_VECTOR0_IMP_RESET_INT_B 1 167 #define HCLGE_VECTOR0_IMP_CMDQ_ERR_B 4U 168 #define HCLGE_VECTOR0_IMP_RD_POISON_B 5U 169 #define HCLGE_VECTOR0_ALL_MSIX_ERR_B 6U 170 #define HCLGE_TRIGGER_IMP_RESET_B 7U 171 172 #define HCLGE_TQP_MEM_SIZE 0x10000 173 #define HCLGE_MEM_BAR 4 174 /* in the bar4, the first half is for roce, and the second half is for nic */ 175 #define HCLGE_NIC_MEM_OFFSET(hdev) \ 176 (pci_resource_len((hdev)->pdev, HCLGE_MEM_BAR) >> 1) 177 #define HCLGE_TQP_MEM_OFFSET(hdev, i) \ 178 (HCLGE_NIC_MEM_OFFSET(hdev) + HCLGE_TQP_MEM_SIZE * (i)) 179 180 #define HCLGE_MAC_DEFAULT_FRAME \ 181 (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN + ETH_DATA_LEN) 182 #define HCLGE_MAC_MIN_FRAME 64 183 #define HCLGE_MAC_MAX_FRAME 9728 184 185 #define HCLGE_SUPPORT_1G_BIT BIT(0) 186 #define HCLGE_SUPPORT_10G_BIT BIT(1) 187 #define HCLGE_SUPPORT_25G_BIT BIT(2) 188 #define HCLGE_SUPPORT_50G_BIT BIT(3) 189 #define HCLGE_SUPPORT_100G_BIT BIT(4) 190 /* to be compatible with exsit board */ 191 #define HCLGE_SUPPORT_40G_BIT BIT(5) 192 #define HCLGE_SUPPORT_100M_BIT BIT(6) 193 #define HCLGE_SUPPORT_10M_BIT BIT(7) 194 #define HCLGE_SUPPORT_200G_BIT BIT(8) 195 #define HCLGE_SUPPORT_GE \ 196 (HCLGE_SUPPORT_1G_BIT | HCLGE_SUPPORT_100M_BIT | HCLGE_SUPPORT_10M_BIT) 197 198 enum HCLGE_DEV_STATE { 199 HCLGE_STATE_REINITING, 200 HCLGE_STATE_DOWN, 201 HCLGE_STATE_DISABLED, 202 HCLGE_STATE_REMOVING, 203 HCLGE_STATE_NIC_REGISTERED, 204 HCLGE_STATE_ROCE_REGISTERED, 205 HCLGE_STATE_SERVICE_INITED, 206 HCLGE_STATE_RST_SERVICE_SCHED, 207 HCLGE_STATE_RST_HANDLING, 208 HCLGE_STATE_MBX_SERVICE_SCHED, 209 HCLGE_STATE_MBX_HANDLING, 210 HCLGE_STATE_ERR_SERVICE_SCHED, 211 HCLGE_STATE_STATISTICS_UPDATING, 212 HCLGE_STATE_LINK_UPDATING, 213 HCLGE_STATE_RST_FAIL, 214 HCLGE_STATE_FD_TBL_CHANGED, 215 HCLGE_STATE_FD_CLEAR_ALL, 216 HCLGE_STATE_FD_USER_DEF_CHANGED, 217 HCLGE_STATE_PTP_EN, 218 HCLGE_STATE_PTP_TX_HANDLING, 219 HCLGE_STATE_FEC_STATS_UPDATING, 220 HCLGE_STATE_MAX 221 }; 222 223 enum hclge_evt_cause { 224 HCLGE_VECTOR0_EVENT_RST, 225 HCLGE_VECTOR0_EVENT_MBX, 226 HCLGE_VECTOR0_EVENT_ERR, 227 HCLGE_VECTOR0_EVENT_PTP, 228 HCLGE_VECTOR0_EVENT_OTHER, 229 }; 230 231 enum HCLGE_MAC_SPEED { 232 HCLGE_MAC_SPEED_UNKNOWN = 0, /* unknown */ 233 HCLGE_MAC_SPEED_10M = 10, /* 10 Mbps */ 234 HCLGE_MAC_SPEED_100M = 100, /* 100 Mbps */ 235 HCLGE_MAC_SPEED_1G = 1000, /* 1000 Mbps = 1 Gbps */ 236 HCLGE_MAC_SPEED_10G = 10000, /* 10000 Mbps = 10 Gbps */ 237 HCLGE_MAC_SPEED_25G = 25000, /* 25000 Mbps = 25 Gbps */ 238 HCLGE_MAC_SPEED_40G = 40000, /* 40000 Mbps = 40 Gbps */ 239 HCLGE_MAC_SPEED_50G = 50000, /* 50000 Mbps = 50 Gbps */ 240 HCLGE_MAC_SPEED_100G = 100000, /* 100000 Mbps = 100 Gbps */ 241 HCLGE_MAC_SPEED_200G = 200000 /* 200000 Mbps = 200 Gbps */ 242 }; 243 244 enum HCLGE_MAC_DUPLEX { 245 HCLGE_MAC_HALF, 246 HCLGE_MAC_FULL 247 }; 248 249 #define QUERY_SFP_SPEED 0 250 #define QUERY_ACTIVE_SPEED 1 251 252 struct hclge_wol_info { 253 u32 wol_support_mode; /* store the wake on lan info */ 254 u32 wol_current_mode; 255 u8 wol_sopass[SOPASS_MAX]; 256 u8 wol_sopass_size; 257 }; 258 259 struct hclge_mac { 260 u8 mac_id; 261 u8 phy_addr; 262 u8 flag; 263 u8 media_type; /* port media type, e.g. fibre/copper/backplane */ 264 u8 mac_addr[ETH_ALEN]; 265 u8 autoneg; 266 u8 req_autoneg; 267 u8 duplex; 268 u8 req_duplex; 269 u8 support_autoneg; 270 u8 speed_type; /* 0: sfp speed, 1: active speed */ 271 u8 lane_num; 272 u32 speed; 273 u32 req_speed; 274 u32 max_speed; 275 u32 speed_ability; /* speed ability supported by current media */ 276 u32 module_type; /* sub media type, e.g. kr/cr/sr/lr */ 277 u32 fec_mode; /* active fec mode */ 278 u32 user_fec_mode; 279 u32 fec_ability; 280 int link; /* store the link status of mac & phy (if phy exists) */ 281 struct hclge_wol_info wol; 282 struct phy_device *phydev; 283 struct mii_bus *mdio_bus; 284 phy_interface_t phy_if; 285 __ETHTOOL_DECLARE_LINK_MODE_MASK(supported); 286 __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising); 287 }; 288 289 struct hclge_hw { 290 struct hclge_comm_hw hw; 291 struct hclge_mac mac; 292 int num_vec; 293 }; 294 295 enum hclge_fc_mode { 296 HCLGE_FC_NONE, 297 HCLGE_FC_RX_PAUSE, 298 HCLGE_FC_TX_PAUSE, 299 HCLGE_FC_FULL, 300 HCLGE_FC_PFC, 301 HCLGE_FC_DEFAULT 302 }; 303 304 #define HCLGE_FILTER_TYPE_VF 0 305 #define HCLGE_FILTER_TYPE_PORT 1 306 #define HCLGE_FILTER_FE_EGRESS_V1_B BIT(0) 307 #define HCLGE_FILTER_FE_NIC_INGRESS_B BIT(0) 308 #define HCLGE_FILTER_FE_NIC_EGRESS_B BIT(1) 309 #define HCLGE_FILTER_FE_ROCE_INGRESS_B BIT(2) 310 #define HCLGE_FILTER_FE_ROCE_EGRESS_B BIT(3) 311 #define HCLGE_FILTER_FE_EGRESS (HCLGE_FILTER_FE_NIC_EGRESS_B \ 312 | HCLGE_FILTER_FE_ROCE_EGRESS_B) 313 #define HCLGE_FILTER_FE_INGRESS (HCLGE_FILTER_FE_NIC_INGRESS_B \ 314 | HCLGE_FILTER_FE_ROCE_INGRESS_B) 315 316 enum hclge_vlan_fltr_cap { 317 HCLGE_VLAN_FLTR_DEF, 318 HCLGE_VLAN_FLTR_CAN_MDF, 319 }; 320 enum hclge_link_fail_code { 321 HCLGE_LF_NORMAL, 322 HCLGE_LF_REF_CLOCK_LOST, 323 HCLGE_LF_XSFP_TX_DISABLE, 324 HCLGE_LF_XSFP_ABSENT, 325 }; 326 327 #define HCLGE_LINK_STATUS_DOWN 0 328 #define HCLGE_LINK_STATUS_UP 1 329 330 #define HCLGE_PG_NUM 4 331 #define HCLGE_SCH_MODE_SP 0 332 #define HCLGE_SCH_MODE_DWRR 1 333 struct hclge_pg_info { 334 u8 pg_id; 335 u8 pg_sch_mode; /* 0: sp; 1: dwrr */ 336 u8 tc_bit_map; 337 u32 bw_limit; 338 u8 tc_dwrr[HNAE3_MAX_TC]; 339 }; 340 341 struct hclge_tc_info { 342 u8 tc_id; 343 u8 tc_sch_mode; /* 0: sp; 1: dwrr */ 344 u8 pgid; 345 u32 bw_limit; 346 }; 347 348 struct hclge_cfg { 349 u8 tc_num; 350 u8 vlan_fliter_cap; 351 u16 tqp_desc_num; 352 u16 rx_buf_len; 353 u16 vf_rss_size_max; 354 u16 pf_rss_size_max; 355 u8 phy_addr; 356 u8 media_type; 357 u8 mac_addr[ETH_ALEN]; 358 u8 default_speed; 359 u32 numa_node_map; 360 u32 tx_spare_buf_size; 361 u16 speed_ability; 362 u16 umv_space; 363 }; 364 365 struct hclge_tm_info { 366 u8 num_tc; 367 u8 num_pg; /* It must be 1 if vNET-Base schd */ 368 u8 pg_dwrr[HCLGE_PG_NUM]; 369 u8 prio_tc[HNAE3_MAX_USER_PRIO]; 370 struct hclge_pg_info pg_info[HCLGE_PG_NUM]; 371 struct hclge_tc_info tc_info[HNAE3_MAX_TC]; 372 enum hclge_fc_mode fc_mode; 373 u8 hw_pfc_map; /* Allow for packet drop or not on this TC */ 374 u8 pfc_en; /* PFC enabled or not for user priority */ 375 }; 376 377 /* max number of mac statistics on each version */ 378 #define HCLGE_MAC_STATS_MAX_NUM_V1 87 379 #define HCLGE_MAC_STATS_MAX_NUM_V2 105 380 381 struct hclge_comm_stats_str { 382 char desc[ETH_GSTRING_LEN]; 383 u32 stats_num; 384 unsigned long offset; 385 }; 386 387 /* mac stats ,opcode id: 0x0032 */ 388 struct hclge_mac_stats { 389 u64 mac_tx_mac_pause_num; 390 u64 mac_rx_mac_pause_num; 391 u64 rsv0; 392 u64 mac_tx_pfc_pri0_pkt_num; 393 u64 mac_tx_pfc_pri1_pkt_num; 394 u64 mac_tx_pfc_pri2_pkt_num; 395 u64 mac_tx_pfc_pri3_pkt_num; 396 u64 mac_tx_pfc_pri4_pkt_num; 397 u64 mac_tx_pfc_pri5_pkt_num; 398 u64 mac_tx_pfc_pri6_pkt_num; 399 u64 mac_tx_pfc_pri7_pkt_num; 400 u64 mac_rx_pfc_pri0_pkt_num; 401 u64 mac_rx_pfc_pri1_pkt_num; 402 u64 mac_rx_pfc_pri2_pkt_num; 403 u64 mac_rx_pfc_pri3_pkt_num; 404 u64 mac_rx_pfc_pri4_pkt_num; 405 u64 mac_rx_pfc_pri5_pkt_num; 406 u64 mac_rx_pfc_pri6_pkt_num; 407 u64 mac_rx_pfc_pri7_pkt_num; 408 u64 mac_tx_total_pkt_num; 409 u64 mac_tx_total_oct_num; 410 u64 mac_tx_good_pkt_num; 411 u64 mac_tx_bad_pkt_num; 412 u64 mac_tx_good_oct_num; 413 u64 mac_tx_bad_oct_num; 414 u64 mac_tx_uni_pkt_num; 415 u64 mac_tx_multi_pkt_num; 416 u64 mac_tx_broad_pkt_num; 417 u64 mac_tx_undersize_pkt_num; 418 u64 mac_tx_oversize_pkt_num; 419 u64 mac_tx_64_oct_pkt_num; 420 u64 mac_tx_65_127_oct_pkt_num; 421 u64 mac_tx_128_255_oct_pkt_num; 422 u64 mac_tx_256_511_oct_pkt_num; 423 u64 mac_tx_512_1023_oct_pkt_num; 424 u64 mac_tx_1024_1518_oct_pkt_num; 425 u64 mac_tx_1519_2047_oct_pkt_num; 426 u64 mac_tx_2048_4095_oct_pkt_num; 427 u64 mac_tx_4096_8191_oct_pkt_num; 428 u64 rsv1; 429 u64 mac_tx_8192_9216_oct_pkt_num; 430 u64 mac_tx_9217_12287_oct_pkt_num; 431 u64 mac_tx_12288_16383_oct_pkt_num; 432 u64 mac_tx_1519_max_good_oct_pkt_num; 433 u64 mac_tx_1519_max_bad_oct_pkt_num; 434 435 u64 mac_rx_total_pkt_num; 436 u64 mac_rx_total_oct_num; 437 u64 mac_rx_good_pkt_num; 438 u64 mac_rx_bad_pkt_num; 439 u64 mac_rx_good_oct_num; 440 u64 mac_rx_bad_oct_num; 441 u64 mac_rx_uni_pkt_num; 442 u64 mac_rx_multi_pkt_num; 443 u64 mac_rx_broad_pkt_num; 444 u64 mac_rx_undersize_pkt_num; 445 u64 mac_rx_oversize_pkt_num; 446 u64 mac_rx_64_oct_pkt_num; 447 u64 mac_rx_65_127_oct_pkt_num; 448 u64 mac_rx_128_255_oct_pkt_num; 449 u64 mac_rx_256_511_oct_pkt_num; 450 u64 mac_rx_512_1023_oct_pkt_num; 451 u64 mac_rx_1024_1518_oct_pkt_num; 452 u64 mac_rx_1519_2047_oct_pkt_num; 453 u64 mac_rx_2048_4095_oct_pkt_num; 454 u64 mac_rx_4096_8191_oct_pkt_num; 455 u64 rsv2; 456 u64 mac_rx_8192_9216_oct_pkt_num; 457 u64 mac_rx_9217_12287_oct_pkt_num; 458 u64 mac_rx_12288_16383_oct_pkt_num; 459 u64 mac_rx_1519_max_good_oct_pkt_num; 460 u64 mac_rx_1519_max_bad_oct_pkt_num; 461 462 u64 mac_tx_fragment_pkt_num; 463 u64 mac_tx_undermin_pkt_num; 464 u64 mac_tx_jabber_pkt_num; 465 u64 mac_tx_err_all_pkt_num; 466 u64 mac_tx_from_app_good_pkt_num; 467 u64 mac_tx_from_app_bad_pkt_num; 468 u64 mac_rx_fragment_pkt_num; 469 u64 mac_rx_undermin_pkt_num; 470 u64 mac_rx_jabber_pkt_num; 471 u64 mac_rx_fcs_err_pkt_num; 472 u64 mac_rx_send_app_good_pkt_num; 473 u64 mac_rx_send_app_bad_pkt_num; 474 u64 mac_tx_pfc_pause_pkt_num; 475 u64 mac_rx_pfc_pause_pkt_num; 476 u64 mac_tx_ctrl_pkt_num; 477 u64 mac_rx_ctrl_pkt_num; 478 479 /* duration of pfc */ 480 u64 mac_tx_pfc_pri0_xoff_time; 481 u64 mac_tx_pfc_pri1_xoff_time; 482 u64 mac_tx_pfc_pri2_xoff_time; 483 u64 mac_tx_pfc_pri3_xoff_time; 484 u64 mac_tx_pfc_pri4_xoff_time; 485 u64 mac_tx_pfc_pri5_xoff_time; 486 u64 mac_tx_pfc_pri6_xoff_time; 487 u64 mac_tx_pfc_pri7_xoff_time; 488 u64 mac_rx_pfc_pri0_xoff_time; 489 u64 mac_rx_pfc_pri1_xoff_time; 490 u64 mac_rx_pfc_pri2_xoff_time; 491 u64 mac_rx_pfc_pri3_xoff_time; 492 u64 mac_rx_pfc_pri4_xoff_time; 493 u64 mac_rx_pfc_pri5_xoff_time; 494 u64 mac_rx_pfc_pri6_xoff_time; 495 u64 mac_rx_pfc_pri7_xoff_time; 496 497 /* duration of pause */ 498 u64 mac_tx_pause_xoff_time; 499 u64 mac_rx_pause_xoff_time; 500 }; 501 502 #define HCLGE_STATS_TIMER_INTERVAL 300UL 503 504 /* fec stats ,opcode id: 0x0316 */ 505 #define HCLGE_FEC_STATS_MAX_LANES 8 506 struct hclge_fec_stats { 507 /* fec rs mode total stats */ 508 u64 rs_corr_blocks; 509 u64 rs_uncorr_blocks; 510 u64 rs_error_blocks; 511 /* fec base-r mode per lanes stats */ 512 u64 base_r_lane_num; 513 u64 base_r_corr_blocks; 514 u64 base_r_uncorr_blocks; 515 union { 516 struct { 517 u64 base_r_corr_per_lanes[HCLGE_FEC_STATS_MAX_LANES]; 518 u64 base_r_uncorr_per_lanes[HCLGE_FEC_STATS_MAX_LANES]; 519 }; 520 u64 per_lanes[HCLGE_FEC_STATS_MAX_LANES * 2]; 521 }; 522 }; 523 524 struct hclge_vlan_type_cfg { 525 u16 rx_ot_fst_vlan_type; 526 u16 rx_ot_sec_vlan_type; 527 u16 rx_in_fst_vlan_type; 528 u16 rx_in_sec_vlan_type; 529 u16 tx_ot_vlan_type; 530 u16 tx_in_vlan_type; 531 }; 532 533 enum HCLGE_FD_MODE { 534 HCLGE_FD_MODE_DEPTH_2K_WIDTH_400B_STAGE_1, 535 HCLGE_FD_MODE_DEPTH_1K_WIDTH_400B_STAGE_2, 536 HCLGE_FD_MODE_DEPTH_4K_WIDTH_200B_STAGE_1, 537 HCLGE_FD_MODE_DEPTH_2K_WIDTH_200B_STAGE_2, 538 }; 539 540 enum HCLGE_FD_KEY_TYPE { 541 HCLGE_FD_KEY_BASE_ON_PTYPE, 542 HCLGE_FD_KEY_BASE_ON_TUPLE, 543 }; 544 545 enum HCLGE_FD_STAGE { 546 HCLGE_FD_STAGE_1, 547 HCLGE_FD_STAGE_2, 548 MAX_STAGE_NUM, 549 }; 550 551 /* OUTER_XXX indicates tuples in tunnel header of tunnel packet 552 * INNER_XXX indicate tuples in tunneled header of tunnel packet or 553 * tuples of non-tunnel packet 554 */ 555 enum HCLGE_FD_TUPLE { 556 OUTER_DST_MAC, 557 OUTER_SRC_MAC, 558 OUTER_VLAN_TAG_FST, 559 OUTER_VLAN_TAG_SEC, 560 OUTER_ETH_TYPE, 561 OUTER_L2_RSV, 562 OUTER_IP_TOS, 563 OUTER_IP_PROTO, 564 OUTER_SRC_IP, 565 OUTER_DST_IP, 566 OUTER_L3_RSV, 567 OUTER_SRC_PORT, 568 OUTER_DST_PORT, 569 OUTER_L4_RSV, 570 OUTER_TUN_VNI, 571 OUTER_TUN_FLOW_ID, 572 INNER_DST_MAC, 573 INNER_SRC_MAC, 574 INNER_VLAN_TAG_FST, 575 INNER_VLAN_TAG_SEC, 576 INNER_ETH_TYPE, 577 INNER_L2_RSV, 578 INNER_IP_TOS, 579 INNER_IP_PROTO, 580 INNER_SRC_IP, 581 INNER_DST_IP, 582 INNER_L3_RSV, 583 INNER_SRC_PORT, 584 INNER_DST_PORT, 585 INNER_L4_RSV, 586 MAX_TUPLE, 587 }; 588 589 #define HCLGE_FD_TUPLE_USER_DEF_TUPLES \ 590 (BIT(INNER_L2_RSV) | BIT(INNER_L3_RSV) | BIT(INNER_L4_RSV)) 591 592 enum HCLGE_FD_META_DATA { 593 PACKET_TYPE_ID, 594 IP_FRAGEMENT, 595 ROCE_TYPE, 596 NEXT_KEY, 597 VLAN_NUMBER, 598 SRC_VPORT, 599 DST_VPORT, 600 TUNNEL_PACKET, 601 MAX_META_DATA, 602 }; 603 604 enum HCLGE_FD_KEY_OPT { 605 KEY_OPT_U8, 606 KEY_OPT_LE16, 607 KEY_OPT_LE32, 608 KEY_OPT_MAC, 609 KEY_OPT_IP, 610 KEY_OPT_VNI, 611 }; 612 613 struct key_info { 614 u8 key_type; 615 u8 key_length; /* use bit as unit */ 616 enum HCLGE_FD_KEY_OPT key_opt; 617 int offset; 618 int moffset; 619 }; 620 621 #define MAX_KEY_LENGTH 400 622 #define MAX_KEY_DWORDS DIV_ROUND_UP(MAX_KEY_LENGTH / 8, 4) 623 #define MAX_KEY_BYTES (MAX_KEY_DWORDS * 4) 624 #define MAX_META_DATA_LENGTH 32 625 626 #define HCLGE_FD_MAX_USER_DEF_OFFSET 9000 627 #define HCLGE_FD_USER_DEF_DATA GENMASK(15, 0) 628 #define HCLGE_FD_USER_DEF_OFFSET GENMASK(15, 0) 629 #define HCLGE_FD_USER_DEF_OFFSET_UNMASK GENMASK(15, 0) 630 631 /* assigned by firmware, the real filter number for each pf may be less */ 632 #define MAX_FD_FILTER_NUM 4096 633 #define HCLGE_ARFS_EXPIRE_INTERVAL 5UL 634 635 #define hclge_read_dev(a, reg) \ 636 hclge_comm_read_reg((a)->hw.io_base, reg) 637 #define hclge_write_dev(a, reg, value) \ 638 hclge_comm_write_reg((a)->hw.io_base, reg, value) 639 640 enum HCLGE_FD_ACTIVE_RULE_TYPE { 641 HCLGE_FD_RULE_NONE, 642 HCLGE_FD_ARFS_ACTIVE, 643 HCLGE_FD_EP_ACTIVE, 644 HCLGE_FD_TC_FLOWER_ACTIVE, 645 }; 646 647 enum HCLGE_FD_PACKET_TYPE { 648 NIC_PACKET, 649 ROCE_PACKET, 650 }; 651 652 enum HCLGE_FD_ACTION { 653 HCLGE_FD_ACTION_SELECT_QUEUE, 654 HCLGE_FD_ACTION_DROP_PACKET, 655 HCLGE_FD_ACTION_SELECT_TC, 656 }; 657 658 enum HCLGE_FD_NODE_STATE { 659 HCLGE_FD_TO_ADD, 660 HCLGE_FD_TO_DEL, 661 HCLGE_FD_ACTIVE, 662 HCLGE_FD_DELETED, 663 }; 664 665 enum HCLGE_FD_USER_DEF_LAYER { 666 HCLGE_FD_USER_DEF_NONE, 667 HCLGE_FD_USER_DEF_L2, 668 HCLGE_FD_USER_DEF_L3, 669 HCLGE_FD_USER_DEF_L4, 670 }; 671 672 #define HCLGE_FD_USER_DEF_LAYER_NUM 3 673 struct hclge_fd_user_def_cfg { 674 u16 ref_cnt; 675 u16 offset; 676 }; 677 678 struct hclge_fd_user_def_info { 679 enum HCLGE_FD_USER_DEF_LAYER layer; 680 u16 data; 681 u16 data_mask; 682 u16 offset; 683 }; 684 685 struct hclge_fd_key_cfg { 686 u8 key_sel; 687 u8 inner_sipv6_word_en; 688 u8 inner_dipv6_word_en; 689 u8 outer_sipv6_word_en; 690 u8 outer_dipv6_word_en; 691 u32 tuple_active; 692 u32 meta_data_active; 693 }; 694 695 struct hclge_fd_cfg { 696 u8 fd_mode; 697 u16 max_key_length; /* use bit as unit */ 698 u32 rule_num[MAX_STAGE_NUM]; /* rule entry number */ 699 u16 cnt_num[MAX_STAGE_NUM]; /* rule hit counter number */ 700 struct hclge_fd_key_cfg key_cfg[MAX_STAGE_NUM]; 701 struct hclge_fd_user_def_cfg user_def_cfg[HCLGE_FD_USER_DEF_LAYER_NUM]; 702 }; 703 704 #define IPV4_INDEX 3 705 #define IPV6_SIZE 4 706 struct hclge_fd_rule_tuples { 707 u8 src_mac[ETH_ALEN]; 708 u8 dst_mac[ETH_ALEN]; 709 /* Be compatible for ip address of both ipv4 and ipv6. 710 * For ipv4 address, we store it in src/dst_ip[3]. 711 */ 712 u32 src_ip[IPV6_SIZE]; 713 u32 dst_ip[IPV6_SIZE]; 714 u16 src_port; 715 u16 dst_port; 716 u16 vlan_tag1; 717 u16 ether_proto; 718 u16 l2_user_def; 719 u16 l3_user_def; 720 u32 l4_user_def; 721 u8 ip_tos; 722 u8 ip_proto; 723 }; 724 725 struct hclge_fd_rule { 726 struct hlist_node rule_node; 727 struct hclge_fd_rule_tuples tuples; 728 struct hclge_fd_rule_tuples tuples_mask; 729 u32 unused_tuple; 730 u32 flow_type; 731 union { 732 struct { 733 unsigned long cookie; 734 u8 tc; 735 } cls_flower; 736 struct { 737 u16 flow_id; /* only used for arfs */ 738 } arfs; 739 struct { 740 struct hclge_fd_user_def_info user_def; 741 } ep; 742 }; 743 u16 queue_id; 744 u16 vf_id; 745 u16 location; 746 enum HCLGE_FD_ACTIVE_RULE_TYPE rule_type; 747 enum HCLGE_FD_NODE_STATE state; 748 u8 action; 749 }; 750 751 struct hclge_fd_ad_data { 752 u16 ad_id; 753 u8 drop_packet; 754 u8 forward_to_direct_queue; 755 u16 queue_id; 756 u8 use_counter; 757 u8 counter_id; 758 u8 use_next_stage; 759 u8 write_rule_id_to_bd; 760 u8 next_input_key; 761 u16 rule_id; 762 u16 tc_size; 763 u8 override_tc; 764 }; 765 766 enum HCLGE_MAC_NODE_STATE { 767 HCLGE_MAC_TO_ADD, 768 HCLGE_MAC_TO_DEL, 769 HCLGE_MAC_ACTIVE 770 }; 771 772 struct hclge_mac_node { 773 struct list_head node; 774 enum HCLGE_MAC_NODE_STATE state; 775 u8 mac_addr[ETH_ALEN]; 776 }; 777 778 enum HCLGE_MAC_ADDR_TYPE { 779 HCLGE_MAC_ADDR_UC, 780 HCLGE_MAC_ADDR_MC 781 }; 782 783 struct hclge_vport_vlan_cfg { 784 struct list_head node; 785 int hd_tbl_status; 786 u16 vlan_id; 787 }; 788 789 struct hclge_rst_stats { 790 u32 reset_done_cnt; /* the number of reset has completed */ 791 u32 hw_reset_done_cnt; /* the number of HW reset has completed */ 792 u32 pf_rst_cnt; /* the number of PF reset */ 793 u32 flr_rst_cnt; /* the number of FLR */ 794 u32 global_rst_cnt; /* the number of GLOBAL */ 795 u32 imp_rst_cnt; /* the number of IMP reset */ 796 u32 reset_cnt; /* the number of reset */ 797 u32 reset_fail_cnt; /* the number of reset fail */ 798 }; 799 800 /* time and register status when mac tunnel interruption occur */ 801 struct hclge_mac_tnl_stats { 802 u64 time; 803 u32 status; 804 }; 805 806 #define HCLGE_RESET_INTERVAL (10 * HZ) 807 #define HCLGE_WAIT_RESET_DONE 100 808 809 #pragma pack(1) 810 struct hclge_vf_vlan_cfg { 811 u8 mbx_cmd; 812 u8 subcode; 813 union { 814 struct { 815 u8 is_kill; 816 __le16 vlan; 817 __le16 proto; 818 }; 819 u8 enable; 820 }; 821 }; 822 823 #pragma pack() 824 825 /* For each bit of TCAM entry, it uses a pair of 'x' and 826 * 'y' to indicate which value to match, like below: 827 * ---------------------------------- 828 * | bit x | bit y | search value | 829 * ---------------------------------- 830 * | 0 | 0 | always hit | 831 * ---------------------------------- 832 * | 1 | 0 | match '0' | 833 * ---------------------------------- 834 * | 0 | 1 | match '1' | 835 * ---------------------------------- 836 * | 1 | 1 | invalid | 837 * ---------------------------------- 838 * Then for input key(k) and mask(v), we can calculate the value by 839 * the formulae: 840 * x = (~k) & v 841 * y = k & v 842 */ 843 #define calc_x(x, k, v) ((x) = ~(k) & (v)) 844 #define calc_y(y, k, v) ((y) = (k) & (v)) 845 846 #define HCLGE_MAC_STATS_FIELD_OFF(f) (offsetof(struct hclge_mac_stats, f)) 847 #define HCLGE_STATS_READ(p, offset) (*(u64 *)((u8 *)(p) + (offset))) 848 849 #define HCLGE_MAC_TNL_LOG_SIZE 8 850 #define HCLGE_VPORT_NUM 256 851 struct hclge_dev { 852 struct pci_dev *pdev; 853 struct hnae3_ae_dev *ae_dev; 854 struct hclge_hw hw; 855 struct hclge_misc_vector misc_vector; 856 struct hclge_mac_stats mac_stats; 857 struct hclge_fec_stats fec_stats; 858 unsigned long state; 859 unsigned long flr_state; 860 unsigned long last_reset_time; 861 862 enum hnae3_reset_type reset_type; 863 enum hnae3_reset_type reset_level; 864 unsigned long default_reset_request; 865 unsigned long reset_request; /* reset has been requested */ 866 unsigned long reset_pending; /* client rst is pending to be served */ 867 struct hclge_rst_stats rst_stats; 868 struct semaphore reset_sem; /* protect reset process */ 869 u32 fw_version; 870 u16 num_tqps; /* Num task queue pairs of this PF */ 871 u16 num_req_vfs; /* Num VFs requested for this PF */ 872 873 u16 base_tqp_pid; /* Base task tqp physical id of this PF */ 874 u16 alloc_rss_size; /* Allocated RSS task queue */ 875 u16 vf_rss_size_max; /* HW defined VF max RSS task queue */ 876 u16 pf_rss_size_max; /* HW defined PF max RSS task queue */ 877 u32 tx_spare_buf_size; /* HW defined TX spare buffer size */ 878 879 u16 fdir_pf_filter_count; /* Num of guaranteed filters for this PF */ 880 u16 num_alloc_vport; /* Num vports this driver supports */ 881 nodemask_t numa_node_mask; 882 u16 rx_buf_len; 883 u16 num_tx_desc; /* desc num of per tx queue */ 884 u16 num_rx_desc; /* desc num of per rx queue */ 885 u8 hw_tc_map; 886 enum hclge_fc_mode fc_mode_last_time; 887 u8 support_sfp_query; 888 889 #define HCLGE_FLAG_TC_BASE_SCH_MODE 1 890 #define HCLGE_FLAG_VNET_BASE_SCH_MODE 2 891 u8 tx_sch_mode; 892 u8 tc_max; 893 u8 pfc_max; 894 895 u8 default_up; 896 u8 dcbx_cap; 897 struct hclge_tm_info tm_info; 898 899 u16 num_msi; 900 u16 num_msi_left; 901 u16 num_msi_used; 902 u16 *vector_status; 903 int *vector_irq; 904 u16 num_nic_msi; /* Num of nic vectors for this PF */ 905 u16 num_roce_msi; /* Num of roce vectors for this PF */ 906 907 unsigned long service_timer_period; 908 unsigned long service_timer_previous; 909 struct timer_list reset_timer; 910 struct delayed_work service_task; 911 912 bool cur_promisc; 913 int num_alloc_vfs; /* Actual number of VFs allocated */ 914 915 struct hclge_comm_tqp *htqp; 916 struct hclge_vport *vport; 917 918 struct dentry *hclge_dbgfs; 919 920 struct hnae3_client *nic_client; 921 struct hnae3_client *roce_client; 922 923 #define HCLGE_FLAG_MAIN BIT(0) 924 #define HCLGE_FLAG_DCB_CAPABLE BIT(1) 925 u32 flag; 926 927 u32 pkt_buf_size; /* Total pf buf size for tx/rx */ 928 u32 tx_buf_size; /* Tx buffer size for each TC */ 929 u32 dv_buf_size; /* Dv buffer size for each TC */ 930 931 u32 mps; /* Max packet size */ 932 /* vport_lock protect resource shared by vports */ 933 struct mutex vport_lock; 934 935 struct hclge_vlan_type_cfg vlan_type_cfg; 936 937 unsigned long vlan_table[VLAN_N_VID][BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 938 unsigned long vf_vlan_full[BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 939 940 unsigned long vport_config_block[BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 941 942 struct hclge_fd_cfg fd_cfg; 943 struct hlist_head fd_rule_list; 944 spinlock_t fd_rule_lock; /* protect fd_rule_list and fd_bmap */ 945 u16 hclge_fd_rule_num; 946 unsigned long serv_processed_cnt; 947 unsigned long last_serv_processed; 948 unsigned long last_rst_scheduled; 949 unsigned long last_mbx_scheduled; 950 unsigned long fd_bmap[BITS_TO_LONGS(MAX_FD_FILTER_NUM)]; 951 enum HCLGE_FD_ACTIVE_RULE_TYPE fd_active_type; 952 u8 fd_en; 953 bool gro_en; 954 955 u16 wanted_umv_size; 956 /* max available unicast mac vlan space */ 957 u16 max_umv_size; 958 /* private unicast mac vlan space, it's same for PF and its VFs */ 959 u16 priv_umv_size; 960 /* unicast mac vlan space shared by PF and its VFs */ 961 u16 share_umv_size; 962 /* multicast mac address number used by PF and its VFs */ 963 u16 used_mc_mac_num; 964 965 DECLARE_KFIFO(mac_tnl_log, struct hclge_mac_tnl_stats, 966 HCLGE_MAC_TNL_LOG_SIZE); 967 968 struct hclge_ptp *ptp; 969 struct devlink *devlink; 970 struct hclge_comm_rss_cfg rss_cfg; 971 }; 972 973 /* VPort level vlan tag configuration for TX direction */ 974 struct hclge_tx_vtag_cfg { 975 bool accept_tag1; /* Whether accept tag1 packet from host */ 976 bool accept_untag1; /* Whether accept untag1 packet from host */ 977 bool accept_tag2; 978 bool accept_untag2; 979 bool insert_tag1_en; /* Whether insert inner vlan tag */ 980 bool insert_tag2_en; /* Whether insert outer vlan tag */ 981 u16 default_tag1; /* The default inner vlan tag to insert */ 982 u16 default_tag2; /* The default outer vlan tag to insert */ 983 bool tag_shift_mode_en; 984 }; 985 986 /* VPort level vlan tag configuration for RX direction */ 987 struct hclge_rx_vtag_cfg { 988 bool rx_vlan_offload_en; /* Whether enable rx vlan offload */ 989 bool strip_tag1_en; /* Whether strip inner vlan tag */ 990 bool strip_tag2_en; /* Whether strip outer vlan tag */ 991 bool vlan1_vlan_prionly; /* Inner vlan tag up to descriptor enable */ 992 bool vlan2_vlan_prionly; /* Outer vlan tag up to descriptor enable */ 993 bool strip_tag1_discard_en; /* Inner vlan tag discard for BD enable */ 994 bool strip_tag2_discard_en; /* Outer vlan tag discard for BD enable */ 995 }; 996 997 enum HCLGE_VPORT_STATE { 998 HCLGE_VPORT_STATE_ALIVE, 999 HCLGE_VPORT_STATE_MAC_TBL_CHANGE, 1000 HCLGE_VPORT_STATE_PROMISC_CHANGE, 1001 HCLGE_VPORT_STATE_VLAN_FLTR_CHANGE, 1002 HCLGE_VPORT_STATE_INITED, 1003 HCLGE_VPORT_STATE_MAX 1004 }; 1005 1006 enum HCLGE_VPORT_NEED_NOTIFY { 1007 HCLGE_VPORT_NEED_NOTIFY_RESET, 1008 HCLGE_VPORT_NEED_NOTIFY_VF_VLAN, 1009 }; 1010 1011 struct hclge_vlan_info { 1012 u16 vlan_proto; /* so far support 802.1Q only */ 1013 u16 qos; 1014 u16 vlan_tag; 1015 }; 1016 1017 struct hclge_port_base_vlan_config { 1018 u16 state; 1019 bool tbl_sta; 1020 struct hclge_vlan_info vlan_info; 1021 struct hclge_vlan_info old_vlan_info; 1022 }; 1023 1024 struct hclge_vf_info { 1025 int link_state; 1026 u8 mac[ETH_ALEN]; 1027 u32 spoofchk; 1028 u32 max_tx_rate; 1029 u32 trusted; 1030 u8 request_uc_en; 1031 u8 request_mc_en; 1032 u8 request_bc_en; 1033 }; 1034 1035 struct hclge_vport { 1036 u16 alloc_tqps; /* Allocated Tx/Rx queues */ 1037 1038 u16 qs_offset; 1039 u32 bw_limit; /* VSI BW Limit (0 = disabled) */ 1040 u8 dwrr; 1041 1042 bool req_vlan_fltr_en; 1043 bool cur_vlan_fltr_en; 1044 unsigned long vlan_del_fail_bmap[BITS_TO_LONGS(VLAN_N_VID)]; 1045 struct hclge_port_base_vlan_config port_base_vlan_cfg; 1046 struct hclge_tx_vtag_cfg txvlan_cfg; 1047 struct hclge_rx_vtag_cfg rxvlan_cfg; 1048 1049 u16 used_umv_num; 1050 1051 u16 vport_id; 1052 struct hclge_dev *back; /* Back reference to associated dev */ 1053 struct hnae3_handle nic; 1054 struct hnae3_handle roce; 1055 1056 unsigned long state; 1057 unsigned long need_notify; 1058 unsigned long last_active_jiffies; 1059 u32 mps; /* Max packet size */ 1060 struct hclge_vf_info vf_info; 1061 1062 u8 overflow_promisc_flags; 1063 u8 last_promisc_flags; 1064 1065 spinlock_t mac_list_lock; /* protect mac address need to add/detele */ 1066 struct list_head uc_mac_list; /* Store VF unicast table */ 1067 struct list_head mc_mac_list; /* Store VF multicast table */ 1068 1069 struct list_head vlan_list; /* Store VF vlan table */ 1070 }; 1071 1072 struct hclge_speed_bit_map { 1073 u32 speed; 1074 u32 speed_bit; 1075 }; 1076 1077 struct hclge_mac_speed_map { 1078 u32 speed_drv; /* speed defined in driver */ 1079 u32 speed_fw; /* speed defined in firmware */ 1080 }; 1081 1082 int hclge_set_vport_promisc_mode(struct hclge_vport *vport, bool en_uc_pmc, 1083 bool en_mc_pmc, bool en_bc_pmc); 1084 int hclge_add_uc_addr_common(struct hclge_vport *vport, 1085 const unsigned char *addr); 1086 int hclge_rm_uc_addr_common(struct hclge_vport *vport, 1087 const unsigned char *addr); 1088 int hclge_add_mc_addr_common(struct hclge_vport *vport, 1089 const unsigned char *addr); 1090 int hclge_rm_mc_addr_common(struct hclge_vport *vport, 1091 const unsigned char *addr); 1092 1093 struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle); 1094 int hclge_bind_ring_with_vector(struct hclge_vport *vport, 1095 int vector_id, bool en, 1096 struct hnae3_ring_chain_node *ring_chain); 1097 1098 static inline int hclge_get_queue_id(struct hnae3_queue *queue) 1099 { 1100 struct hclge_comm_tqp *tqp = 1101 container_of(queue, struct hclge_comm_tqp, q); 1102 1103 return tqp->index; 1104 } 1105 1106 int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport); 1107 int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex, u8 lane_num); 1108 int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto, 1109 u16 vlan_id, bool is_kill); 1110 int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable); 1111 1112 int hclge_buffer_alloc(struct hclge_dev *hdev); 1113 int hclge_rss_init_hw(struct hclge_dev *hdev); 1114 1115 void hclge_mbx_handler(struct hclge_dev *hdev); 1116 int hclge_reset_tqp(struct hnae3_handle *handle); 1117 int hclge_cfg_flowctrl(struct hclge_dev *hdev); 1118 int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id); 1119 int hclge_vport_start(struct hclge_vport *vport); 1120 void hclge_vport_stop(struct hclge_vport *vport); 1121 int hclge_set_vport_mtu(struct hclge_vport *vport, int new_mtu); 1122 int hclge_dbg_read_cmd(struct hnae3_handle *handle, enum hnae3_dbg_cmd cmd, 1123 char *buf, int len); 1124 u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle, u16 queue_id); 1125 int hclge_notify_client(struct hclge_dev *hdev, 1126 enum hnae3_reset_notify_type type); 1127 int hclge_update_mac_list(struct hclge_vport *vport, 1128 enum HCLGE_MAC_NODE_STATE state, 1129 enum HCLGE_MAC_ADDR_TYPE mac_type, 1130 const unsigned char *addr); 1131 int hclge_update_mac_node_for_dev_addr(struct hclge_vport *vport, 1132 const u8 *old_addr, const u8 *new_addr); 1133 void hclge_rm_vport_all_mac_table(struct hclge_vport *vport, bool is_del_list, 1134 enum HCLGE_MAC_ADDR_TYPE mac_type); 1135 void hclge_rm_vport_all_vlan_table(struct hclge_vport *vport, bool is_del_list); 1136 void hclge_uninit_vport_vlan_table(struct hclge_dev *hdev); 1137 void hclge_restore_mac_table_common(struct hclge_vport *vport); 1138 void hclge_restore_vport_port_base_vlan_config(struct hclge_dev *hdev); 1139 void hclge_restore_vport_vlan_table(struct hclge_vport *vport); 1140 int hclge_update_port_base_vlan_cfg(struct hclge_vport *vport, u16 state, 1141 struct hclge_vlan_info *vlan_info); 1142 int hclge_push_vf_port_base_vlan_info(struct hclge_vport *vport, u8 vfid, 1143 u16 state, 1144 struct hclge_vlan_info *vlan_info); 1145 void hclge_task_schedule(struct hclge_dev *hdev, unsigned long delay_time); 1146 void hclge_report_hw_error(struct hclge_dev *hdev, 1147 enum hnae3_hw_error_type type); 1148 int hclge_dbg_dump_rst_info(struct hclge_dev *hdev, char *buf, int len); 1149 int hclge_push_vf_link_status(struct hclge_vport *vport); 1150 int hclge_enable_vport_vlan_filter(struct hclge_vport *vport, bool request_en); 1151 int hclge_mac_update_stats(struct hclge_dev *hdev); 1152 #endif 1153