1 // SPDX-License-Identifier: GPL-2.0+ 2 // Copyright (c) 2016-2017 Hisilicon Limited. 3 4 #include <linux/dma-mapping.h> 5 #include <linux/etherdevice.h> 6 #include <linux/interrupt.h> 7 #ifdef CONFIG_RFS_ACCEL 8 #include <linux/cpu_rmap.h> 9 #endif 10 #include <linux/if_vlan.h> 11 #include <linux/irq.h> 12 #include <linux/ip.h> 13 #include <linux/ipv6.h> 14 #include <linux/module.h> 15 #include <linux/pci.h> 16 #include <linux/skbuff.h> 17 #include <linux/sctp.h> 18 #include <net/gre.h> 19 #include <net/gro.h> 20 #include <net/ip6_checksum.h> 21 #include <net/page_pool/helpers.h> 22 #include <net/pkt_cls.h> 23 #include <net/pkt_sched.h> 24 #include <net/tcp.h> 25 #include <net/vxlan.h> 26 #include <net/geneve.h> 27 28 #include "hnae3.h" 29 #include "hns3_enet.h" 30 /* All hns3 tracepoints are defined by the include below, which 31 * must be included exactly once across the whole kernel with 32 * CREATE_TRACE_POINTS defined 33 */ 34 #define CREATE_TRACE_POINTS 35 #include "hns3_trace.h" 36 37 #define hns3_set_field(origin, shift, val) ((origin) |= (val) << (shift)) 38 #define hns3_tx_bd_count(S) DIV_ROUND_UP(S, HNS3_MAX_BD_SIZE) 39 40 #define hns3_rl_err(fmt, ...) \ 41 do { \ 42 if (net_ratelimit()) \ 43 netdev_err(fmt, ##__VA_ARGS__); \ 44 } while (0) 45 46 static void hns3_clear_all_ring(struct hnae3_handle *h, bool force); 47 48 static const char hns3_driver_name[] = "hns3"; 49 static const char hns3_driver_string[] = 50 "Hisilicon Ethernet Network Driver for Hip08 Family"; 51 static const char hns3_copyright[] = "Copyright (c) 2017 Huawei Corporation."; 52 static struct hnae3_client client; 53 54 static int debug = -1; 55 module_param(debug, int, 0); 56 MODULE_PARM_DESC(debug, " Network interface message level setting"); 57 58 static unsigned int tx_sgl = 1; 59 module_param(tx_sgl, uint, 0600); 60 MODULE_PARM_DESC(tx_sgl, "Minimum number of frags when using dma_map_sg() to optimize the IOMMU mapping"); 61 62 static bool page_pool_enabled = true; 63 module_param(page_pool_enabled, bool, 0400); 64 65 #define HNS3_SGL_SIZE(nfrag) (sizeof(struct scatterlist) * (nfrag) + \ 66 sizeof(struct sg_table)) 67 #define HNS3_MAX_SGL_SIZE ALIGN(HNS3_SGL_SIZE(HNS3_MAX_TSO_BD_NUM), \ 68 dma_get_cache_alignment()) 69 70 #define DEFAULT_MSG_LEVEL (NETIF_MSG_PROBE | NETIF_MSG_LINK | \ 71 NETIF_MSG_IFDOWN | NETIF_MSG_IFUP) 72 73 #define HNS3_INNER_VLAN_TAG 1 74 #define HNS3_OUTER_VLAN_TAG 2 75 76 #define HNS3_MIN_TX_LEN 33U 77 #define HNS3_MIN_TUN_PKT_LEN 65U 78 79 /* hns3_pci_tbl - PCI Device ID Table 80 * 81 * Last entry must be all 0s 82 * 83 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID, 84 * Class, Class Mask, private data (not used) } 85 */ 86 static const struct pci_device_id hns3_pci_tbl[] = { 87 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_GE), 0}, 88 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE), 0}, 89 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 90 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS}, 91 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 92 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS}, 93 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA), 94 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS}, 95 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA_MACSEC), 96 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS}, 97 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 98 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS}, 99 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_200G_RDMA), 100 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS}, 101 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_VF), 0}, 102 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_RDMA_DCB_PFC_VF), 103 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS}, 104 /* required last entry */ 105 {0,} 106 }; 107 MODULE_DEVICE_TABLE(pci, hns3_pci_tbl); 108 109 #define HNS3_RX_PTYPE_ENTRY(ptype, l, s, t, h) \ 110 { ptype, \ 111 l, \ 112 CHECKSUM_##s, \ 113 HNS3_L3_TYPE_##t, \ 114 1, \ 115 h} 116 117 #define HNS3_RX_PTYPE_UNUSED_ENTRY(ptype) \ 118 { ptype, 0, CHECKSUM_NONE, HNS3_L3_TYPE_PARSE_FAIL, 0, \ 119 PKT_HASH_TYPE_NONE } 120 121 static const struct hns3_rx_ptype hns3_rx_ptype_tbl[] = { 122 HNS3_RX_PTYPE_UNUSED_ENTRY(0), 123 HNS3_RX_PTYPE_ENTRY(1, 0, COMPLETE, ARP, PKT_HASH_TYPE_NONE), 124 HNS3_RX_PTYPE_ENTRY(2, 0, COMPLETE, RARP, PKT_HASH_TYPE_NONE), 125 HNS3_RX_PTYPE_ENTRY(3, 0, COMPLETE, LLDP, PKT_HASH_TYPE_NONE), 126 HNS3_RX_PTYPE_ENTRY(4, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 127 HNS3_RX_PTYPE_ENTRY(5, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 128 HNS3_RX_PTYPE_ENTRY(6, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 129 HNS3_RX_PTYPE_ENTRY(7, 0, COMPLETE, CNM, PKT_HASH_TYPE_NONE), 130 HNS3_RX_PTYPE_ENTRY(8, 0, NONE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 131 HNS3_RX_PTYPE_UNUSED_ENTRY(9), 132 HNS3_RX_PTYPE_UNUSED_ENTRY(10), 133 HNS3_RX_PTYPE_UNUSED_ENTRY(11), 134 HNS3_RX_PTYPE_UNUSED_ENTRY(12), 135 HNS3_RX_PTYPE_UNUSED_ENTRY(13), 136 HNS3_RX_PTYPE_UNUSED_ENTRY(14), 137 HNS3_RX_PTYPE_UNUSED_ENTRY(15), 138 HNS3_RX_PTYPE_ENTRY(16, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 139 HNS3_RX_PTYPE_ENTRY(17, 0, COMPLETE, IPV4, PKT_HASH_TYPE_NONE), 140 HNS3_RX_PTYPE_ENTRY(18, 0, COMPLETE, IPV4, PKT_HASH_TYPE_NONE), 141 HNS3_RX_PTYPE_ENTRY(19, 0, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 142 HNS3_RX_PTYPE_ENTRY(20, 0, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 143 HNS3_RX_PTYPE_ENTRY(21, 0, NONE, IPV4, PKT_HASH_TYPE_NONE), 144 HNS3_RX_PTYPE_ENTRY(22, 0, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 145 HNS3_RX_PTYPE_ENTRY(23, 0, NONE, IPV4, PKT_HASH_TYPE_L3), 146 HNS3_RX_PTYPE_ENTRY(24, 0, NONE, IPV4, PKT_HASH_TYPE_L3), 147 HNS3_RX_PTYPE_ENTRY(25, 0, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 148 HNS3_RX_PTYPE_UNUSED_ENTRY(26), 149 HNS3_RX_PTYPE_UNUSED_ENTRY(27), 150 HNS3_RX_PTYPE_UNUSED_ENTRY(28), 151 HNS3_RX_PTYPE_ENTRY(29, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 152 HNS3_RX_PTYPE_ENTRY(30, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 153 HNS3_RX_PTYPE_ENTRY(31, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 154 HNS3_RX_PTYPE_ENTRY(32, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 155 HNS3_RX_PTYPE_ENTRY(33, 1, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 156 HNS3_RX_PTYPE_ENTRY(34, 1, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 157 HNS3_RX_PTYPE_ENTRY(35, 1, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 158 HNS3_RX_PTYPE_ENTRY(36, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 159 HNS3_RX_PTYPE_ENTRY(37, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 160 HNS3_RX_PTYPE_UNUSED_ENTRY(38), 161 HNS3_RX_PTYPE_ENTRY(39, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 162 HNS3_RX_PTYPE_ENTRY(40, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 163 HNS3_RX_PTYPE_ENTRY(41, 1, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 164 HNS3_RX_PTYPE_ENTRY(42, 1, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 165 HNS3_RX_PTYPE_ENTRY(43, 1, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 166 HNS3_RX_PTYPE_ENTRY(44, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 167 HNS3_RX_PTYPE_ENTRY(45, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 168 HNS3_RX_PTYPE_UNUSED_ENTRY(46), 169 HNS3_RX_PTYPE_UNUSED_ENTRY(47), 170 HNS3_RX_PTYPE_UNUSED_ENTRY(48), 171 HNS3_RX_PTYPE_UNUSED_ENTRY(49), 172 HNS3_RX_PTYPE_UNUSED_ENTRY(50), 173 HNS3_RX_PTYPE_UNUSED_ENTRY(51), 174 HNS3_RX_PTYPE_UNUSED_ENTRY(52), 175 HNS3_RX_PTYPE_UNUSED_ENTRY(53), 176 HNS3_RX_PTYPE_UNUSED_ENTRY(54), 177 HNS3_RX_PTYPE_UNUSED_ENTRY(55), 178 HNS3_RX_PTYPE_UNUSED_ENTRY(56), 179 HNS3_RX_PTYPE_UNUSED_ENTRY(57), 180 HNS3_RX_PTYPE_UNUSED_ENTRY(58), 181 HNS3_RX_PTYPE_UNUSED_ENTRY(59), 182 HNS3_RX_PTYPE_UNUSED_ENTRY(60), 183 HNS3_RX_PTYPE_UNUSED_ENTRY(61), 184 HNS3_RX_PTYPE_UNUSED_ENTRY(62), 185 HNS3_RX_PTYPE_UNUSED_ENTRY(63), 186 HNS3_RX_PTYPE_UNUSED_ENTRY(64), 187 HNS3_RX_PTYPE_UNUSED_ENTRY(65), 188 HNS3_RX_PTYPE_UNUSED_ENTRY(66), 189 HNS3_RX_PTYPE_UNUSED_ENTRY(67), 190 HNS3_RX_PTYPE_UNUSED_ENTRY(68), 191 HNS3_RX_PTYPE_UNUSED_ENTRY(69), 192 HNS3_RX_PTYPE_UNUSED_ENTRY(70), 193 HNS3_RX_PTYPE_UNUSED_ENTRY(71), 194 HNS3_RX_PTYPE_UNUSED_ENTRY(72), 195 HNS3_RX_PTYPE_UNUSED_ENTRY(73), 196 HNS3_RX_PTYPE_UNUSED_ENTRY(74), 197 HNS3_RX_PTYPE_UNUSED_ENTRY(75), 198 HNS3_RX_PTYPE_UNUSED_ENTRY(76), 199 HNS3_RX_PTYPE_UNUSED_ENTRY(77), 200 HNS3_RX_PTYPE_UNUSED_ENTRY(78), 201 HNS3_RX_PTYPE_UNUSED_ENTRY(79), 202 HNS3_RX_PTYPE_UNUSED_ENTRY(80), 203 HNS3_RX_PTYPE_UNUSED_ENTRY(81), 204 HNS3_RX_PTYPE_UNUSED_ENTRY(82), 205 HNS3_RX_PTYPE_UNUSED_ENTRY(83), 206 HNS3_RX_PTYPE_UNUSED_ENTRY(84), 207 HNS3_RX_PTYPE_UNUSED_ENTRY(85), 208 HNS3_RX_PTYPE_UNUSED_ENTRY(86), 209 HNS3_RX_PTYPE_UNUSED_ENTRY(87), 210 HNS3_RX_PTYPE_UNUSED_ENTRY(88), 211 HNS3_RX_PTYPE_UNUSED_ENTRY(89), 212 HNS3_RX_PTYPE_UNUSED_ENTRY(90), 213 HNS3_RX_PTYPE_UNUSED_ENTRY(91), 214 HNS3_RX_PTYPE_UNUSED_ENTRY(92), 215 HNS3_RX_PTYPE_UNUSED_ENTRY(93), 216 HNS3_RX_PTYPE_UNUSED_ENTRY(94), 217 HNS3_RX_PTYPE_UNUSED_ENTRY(95), 218 HNS3_RX_PTYPE_UNUSED_ENTRY(96), 219 HNS3_RX_PTYPE_UNUSED_ENTRY(97), 220 HNS3_RX_PTYPE_UNUSED_ENTRY(98), 221 HNS3_RX_PTYPE_UNUSED_ENTRY(99), 222 HNS3_RX_PTYPE_UNUSED_ENTRY(100), 223 HNS3_RX_PTYPE_UNUSED_ENTRY(101), 224 HNS3_RX_PTYPE_UNUSED_ENTRY(102), 225 HNS3_RX_PTYPE_UNUSED_ENTRY(103), 226 HNS3_RX_PTYPE_UNUSED_ENTRY(104), 227 HNS3_RX_PTYPE_UNUSED_ENTRY(105), 228 HNS3_RX_PTYPE_UNUSED_ENTRY(106), 229 HNS3_RX_PTYPE_UNUSED_ENTRY(107), 230 HNS3_RX_PTYPE_UNUSED_ENTRY(108), 231 HNS3_RX_PTYPE_UNUSED_ENTRY(109), 232 HNS3_RX_PTYPE_UNUSED_ENTRY(110), 233 HNS3_RX_PTYPE_ENTRY(111, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 234 HNS3_RX_PTYPE_ENTRY(112, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 235 HNS3_RX_PTYPE_ENTRY(113, 0, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 236 HNS3_RX_PTYPE_ENTRY(114, 0, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 237 HNS3_RX_PTYPE_ENTRY(115, 0, NONE, IPV6, PKT_HASH_TYPE_L3), 238 HNS3_RX_PTYPE_ENTRY(116, 0, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 239 HNS3_RX_PTYPE_ENTRY(117, 0, NONE, IPV6, PKT_HASH_TYPE_L3), 240 HNS3_RX_PTYPE_ENTRY(118, 0, NONE, IPV6, PKT_HASH_TYPE_L3), 241 HNS3_RX_PTYPE_ENTRY(119, 0, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 242 HNS3_RX_PTYPE_UNUSED_ENTRY(120), 243 HNS3_RX_PTYPE_UNUSED_ENTRY(121), 244 HNS3_RX_PTYPE_UNUSED_ENTRY(122), 245 HNS3_RX_PTYPE_ENTRY(123, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 246 HNS3_RX_PTYPE_ENTRY(124, 0, COMPLETE, PARSE_FAIL, PKT_HASH_TYPE_NONE), 247 HNS3_RX_PTYPE_ENTRY(125, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 248 HNS3_RX_PTYPE_ENTRY(126, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 249 HNS3_RX_PTYPE_ENTRY(127, 1, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 250 HNS3_RX_PTYPE_ENTRY(128, 1, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 251 HNS3_RX_PTYPE_ENTRY(129, 1, UNNECESSARY, IPV4, PKT_HASH_TYPE_L4), 252 HNS3_RX_PTYPE_ENTRY(130, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 253 HNS3_RX_PTYPE_ENTRY(131, 0, COMPLETE, IPV4, PKT_HASH_TYPE_L3), 254 HNS3_RX_PTYPE_UNUSED_ENTRY(132), 255 HNS3_RX_PTYPE_ENTRY(133, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 256 HNS3_RX_PTYPE_ENTRY(134, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 257 HNS3_RX_PTYPE_ENTRY(135, 1, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 258 HNS3_RX_PTYPE_ENTRY(136, 1, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 259 HNS3_RX_PTYPE_ENTRY(137, 1, UNNECESSARY, IPV6, PKT_HASH_TYPE_L4), 260 HNS3_RX_PTYPE_ENTRY(138, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 261 HNS3_RX_PTYPE_ENTRY(139, 0, COMPLETE, IPV6, PKT_HASH_TYPE_L3), 262 HNS3_RX_PTYPE_UNUSED_ENTRY(140), 263 HNS3_RX_PTYPE_UNUSED_ENTRY(141), 264 HNS3_RX_PTYPE_UNUSED_ENTRY(142), 265 HNS3_RX_PTYPE_UNUSED_ENTRY(143), 266 HNS3_RX_PTYPE_UNUSED_ENTRY(144), 267 HNS3_RX_PTYPE_UNUSED_ENTRY(145), 268 HNS3_RX_PTYPE_UNUSED_ENTRY(146), 269 HNS3_RX_PTYPE_UNUSED_ENTRY(147), 270 HNS3_RX_PTYPE_UNUSED_ENTRY(148), 271 HNS3_RX_PTYPE_UNUSED_ENTRY(149), 272 HNS3_RX_PTYPE_UNUSED_ENTRY(150), 273 HNS3_RX_PTYPE_UNUSED_ENTRY(151), 274 HNS3_RX_PTYPE_UNUSED_ENTRY(152), 275 HNS3_RX_PTYPE_UNUSED_ENTRY(153), 276 HNS3_RX_PTYPE_UNUSED_ENTRY(154), 277 HNS3_RX_PTYPE_UNUSED_ENTRY(155), 278 HNS3_RX_PTYPE_UNUSED_ENTRY(156), 279 HNS3_RX_PTYPE_UNUSED_ENTRY(157), 280 HNS3_RX_PTYPE_UNUSED_ENTRY(158), 281 HNS3_RX_PTYPE_UNUSED_ENTRY(159), 282 HNS3_RX_PTYPE_UNUSED_ENTRY(160), 283 HNS3_RX_PTYPE_UNUSED_ENTRY(161), 284 HNS3_RX_PTYPE_UNUSED_ENTRY(162), 285 HNS3_RX_PTYPE_UNUSED_ENTRY(163), 286 HNS3_RX_PTYPE_UNUSED_ENTRY(164), 287 HNS3_RX_PTYPE_UNUSED_ENTRY(165), 288 HNS3_RX_PTYPE_UNUSED_ENTRY(166), 289 HNS3_RX_PTYPE_UNUSED_ENTRY(167), 290 HNS3_RX_PTYPE_UNUSED_ENTRY(168), 291 HNS3_RX_PTYPE_UNUSED_ENTRY(169), 292 HNS3_RX_PTYPE_UNUSED_ENTRY(170), 293 HNS3_RX_PTYPE_UNUSED_ENTRY(171), 294 HNS3_RX_PTYPE_UNUSED_ENTRY(172), 295 HNS3_RX_PTYPE_UNUSED_ENTRY(173), 296 HNS3_RX_PTYPE_UNUSED_ENTRY(174), 297 HNS3_RX_PTYPE_UNUSED_ENTRY(175), 298 HNS3_RX_PTYPE_UNUSED_ENTRY(176), 299 HNS3_RX_PTYPE_UNUSED_ENTRY(177), 300 HNS3_RX_PTYPE_UNUSED_ENTRY(178), 301 HNS3_RX_PTYPE_UNUSED_ENTRY(179), 302 HNS3_RX_PTYPE_UNUSED_ENTRY(180), 303 HNS3_RX_PTYPE_UNUSED_ENTRY(181), 304 HNS3_RX_PTYPE_UNUSED_ENTRY(182), 305 HNS3_RX_PTYPE_UNUSED_ENTRY(183), 306 HNS3_RX_PTYPE_UNUSED_ENTRY(184), 307 HNS3_RX_PTYPE_UNUSED_ENTRY(185), 308 HNS3_RX_PTYPE_UNUSED_ENTRY(186), 309 HNS3_RX_PTYPE_UNUSED_ENTRY(187), 310 HNS3_RX_PTYPE_UNUSED_ENTRY(188), 311 HNS3_RX_PTYPE_UNUSED_ENTRY(189), 312 HNS3_RX_PTYPE_UNUSED_ENTRY(190), 313 HNS3_RX_PTYPE_UNUSED_ENTRY(191), 314 HNS3_RX_PTYPE_UNUSED_ENTRY(192), 315 HNS3_RX_PTYPE_UNUSED_ENTRY(193), 316 HNS3_RX_PTYPE_UNUSED_ENTRY(194), 317 HNS3_RX_PTYPE_UNUSED_ENTRY(195), 318 HNS3_RX_PTYPE_UNUSED_ENTRY(196), 319 HNS3_RX_PTYPE_UNUSED_ENTRY(197), 320 HNS3_RX_PTYPE_UNUSED_ENTRY(198), 321 HNS3_RX_PTYPE_UNUSED_ENTRY(199), 322 HNS3_RX_PTYPE_UNUSED_ENTRY(200), 323 HNS3_RX_PTYPE_UNUSED_ENTRY(201), 324 HNS3_RX_PTYPE_UNUSED_ENTRY(202), 325 HNS3_RX_PTYPE_UNUSED_ENTRY(203), 326 HNS3_RX_PTYPE_UNUSED_ENTRY(204), 327 HNS3_RX_PTYPE_UNUSED_ENTRY(205), 328 HNS3_RX_PTYPE_UNUSED_ENTRY(206), 329 HNS3_RX_PTYPE_UNUSED_ENTRY(207), 330 HNS3_RX_PTYPE_UNUSED_ENTRY(208), 331 HNS3_RX_PTYPE_UNUSED_ENTRY(209), 332 HNS3_RX_PTYPE_UNUSED_ENTRY(210), 333 HNS3_RX_PTYPE_UNUSED_ENTRY(211), 334 HNS3_RX_PTYPE_UNUSED_ENTRY(212), 335 HNS3_RX_PTYPE_UNUSED_ENTRY(213), 336 HNS3_RX_PTYPE_UNUSED_ENTRY(214), 337 HNS3_RX_PTYPE_UNUSED_ENTRY(215), 338 HNS3_RX_PTYPE_UNUSED_ENTRY(216), 339 HNS3_RX_PTYPE_UNUSED_ENTRY(217), 340 HNS3_RX_PTYPE_UNUSED_ENTRY(218), 341 HNS3_RX_PTYPE_UNUSED_ENTRY(219), 342 HNS3_RX_PTYPE_UNUSED_ENTRY(220), 343 HNS3_RX_PTYPE_UNUSED_ENTRY(221), 344 HNS3_RX_PTYPE_UNUSED_ENTRY(222), 345 HNS3_RX_PTYPE_UNUSED_ENTRY(223), 346 HNS3_RX_PTYPE_UNUSED_ENTRY(224), 347 HNS3_RX_PTYPE_UNUSED_ENTRY(225), 348 HNS3_RX_PTYPE_UNUSED_ENTRY(226), 349 HNS3_RX_PTYPE_UNUSED_ENTRY(227), 350 HNS3_RX_PTYPE_UNUSED_ENTRY(228), 351 HNS3_RX_PTYPE_UNUSED_ENTRY(229), 352 HNS3_RX_PTYPE_UNUSED_ENTRY(230), 353 HNS3_RX_PTYPE_UNUSED_ENTRY(231), 354 HNS3_RX_PTYPE_UNUSED_ENTRY(232), 355 HNS3_RX_PTYPE_UNUSED_ENTRY(233), 356 HNS3_RX_PTYPE_UNUSED_ENTRY(234), 357 HNS3_RX_PTYPE_UNUSED_ENTRY(235), 358 HNS3_RX_PTYPE_UNUSED_ENTRY(236), 359 HNS3_RX_PTYPE_UNUSED_ENTRY(237), 360 HNS3_RX_PTYPE_UNUSED_ENTRY(238), 361 HNS3_RX_PTYPE_UNUSED_ENTRY(239), 362 HNS3_RX_PTYPE_UNUSED_ENTRY(240), 363 HNS3_RX_PTYPE_UNUSED_ENTRY(241), 364 HNS3_RX_PTYPE_UNUSED_ENTRY(242), 365 HNS3_RX_PTYPE_UNUSED_ENTRY(243), 366 HNS3_RX_PTYPE_UNUSED_ENTRY(244), 367 HNS3_RX_PTYPE_UNUSED_ENTRY(245), 368 HNS3_RX_PTYPE_UNUSED_ENTRY(246), 369 HNS3_RX_PTYPE_UNUSED_ENTRY(247), 370 HNS3_RX_PTYPE_UNUSED_ENTRY(248), 371 HNS3_RX_PTYPE_UNUSED_ENTRY(249), 372 HNS3_RX_PTYPE_UNUSED_ENTRY(250), 373 HNS3_RX_PTYPE_UNUSED_ENTRY(251), 374 HNS3_RX_PTYPE_UNUSED_ENTRY(252), 375 HNS3_RX_PTYPE_UNUSED_ENTRY(253), 376 HNS3_RX_PTYPE_UNUSED_ENTRY(254), 377 HNS3_RX_PTYPE_UNUSED_ENTRY(255), 378 }; 379 380 #define HNS3_INVALID_PTYPE \ 381 ARRAY_SIZE(hns3_rx_ptype_tbl) 382 383 static irqreturn_t hns3_irq_handle(int irq, void *vector) 384 { 385 struct hns3_enet_tqp_vector *tqp_vector = vector; 386 387 napi_schedule_irqoff(&tqp_vector->napi); 388 tqp_vector->event_cnt++; 389 390 return IRQ_HANDLED; 391 } 392 393 static void hns3_nic_uninit_irq(struct hns3_nic_priv *priv) 394 { 395 struct hns3_enet_tqp_vector *tqp_vectors; 396 unsigned int i; 397 398 for (i = 0; i < priv->vector_num; i++) { 399 tqp_vectors = &priv->tqp_vector[i]; 400 401 if (tqp_vectors->irq_init_flag != HNS3_VECTOR_INITED) 402 continue; 403 404 /* clear the affinity mask */ 405 irq_set_affinity_hint(tqp_vectors->vector_irq, NULL); 406 407 /* release the irq resource */ 408 free_irq(tqp_vectors->vector_irq, tqp_vectors); 409 tqp_vectors->irq_init_flag = HNS3_VECTOR_NOT_INITED; 410 } 411 } 412 413 static int hns3_nic_init_irq(struct hns3_nic_priv *priv) 414 { 415 struct hns3_enet_tqp_vector *tqp_vectors; 416 int txrx_int_idx = 0; 417 int rx_int_idx = 0; 418 int tx_int_idx = 0; 419 unsigned int i; 420 int ret; 421 422 for (i = 0; i < priv->vector_num; i++) { 423 tqp_vectors = &priv->tqp_vector[i]; 424 425 if (tqp_vectors->irq_init_flag == HNS3_VECTOR_INITED) 426 continue; 427 428 if (tqp_vectors->tx_group.ring && tqp_vectors->rx_group.ring) { 429 snprintf(tqp_vectors->name, HNAE3_INT_NAME_LEN, 430 "%s-%s-%s-%d", hns3_driver_name, 431 pci_name(priv->ae_handle->pdev), 432 "TxRx", txrx_int_idx++); 433 txrx_int_idx++; 434 } else if (tqp_vectors->rx_group.ring) { 435 snprintf(tqp_vectors->name, HNAE3_INT_NAME_LEN, 436 "%s-%s-%s-%d", hns3_driver_name, 437 pci_name(priv->ae_handle->pdev), 438 "Rx", rx_int_idx++); 439 } else if (tqp_vectors->tx_group.ring) { 440 snprintf(tqp_vectors->name, HNAE3_INT_NAME_LEN, 441 "%s-%s-%s-%d", hns3_driver_name, 442 pci_name(priv->ae_handle->pdev), 443 "Tx", tx_int_idx++); 444 } else { 445 /* Skip this unused q_vector */ 446 continue; 447 } 448 449 tqp_vectors->name[HNAE3_INT_NAME_LEN - 1] = '\0'; 450 451 irq_set_status_flags(tqp_vectors->vector_irq, IRQ_NOAUTOEN); 452 ret = request_irq(tqp_vectors->vector_irq, hns3_irq_handle, 0, 453 tqp_vectors->name, tqp_vectors); 454 if (ret) { 455 netdev_err(priv->netdev, "request irq(%d) fail\n", 456 tqp_vectors->vector_irq); 457 hns3_nic_uninit_irq(priv); 458 return ret; 459 } 460 461 irq_set_affinity_hint(tqp_vectors->vector_irq, 462 &tqp_vectors->affinity_mask); 463 464 tqp_vectors->irq_init_flag = HNS3_VECTOR_INITED; 465 } 466 467 return 0; 468 } 469 470 static void hns3_mask_vector_irq(struct hns3_enet_tqp_vector *tqp_vector, 471 u32 mask_en) 472 { 473 writel(mask_en, tqp_vector->mask_addr); 474 } 475 476 static void hns3_vector_enable(struct hns3_enet_tqp_vector *tqp_vector) 477 { 478 napi_enable(&tqp_vector->napi); 479 enable_irq(tqp_vector->vector_irq); 480 481 /* enable vector */ 482 hns3_mask_vector_irq(tqp_vector, 1); 483 } 484 485 static void hns3_vector_disable(struct hns3_enet_tqp_vector *tqp_vector) 486 { 487 /* disable vector */ 488 hns3_mask_vector_irq(tqp_vector, 0); 489 490 disable_irq(tqp_vector->vector_irq); 491 napi_disable(&tqp_vector->napi); 492 cancel_work_sync(&tqp_vector->rx_group.dim.work); 493 cancel_work_sync(&tqp_vector->tx_group.dim.work); 494 } 495 496 void hns3_set_vector_coalesce_rl(struct hns3_enet_tqp_vector *tqp_vector, 497 u32 rl_value) 498 { 499 u32 rl_reg = hns3_rl_usec_to_reg(rl_value); 500 501 /* this defines the configuration for RL (Interrupt Rate Limiter). 502 * Rl defines rate of interrupts i.e. number of interrupts-per-second 503 * GL and RL(Rate Limiter) are 2 ways to acheive interrupt coalescing 504 */ 505 if (rl_reg > 0 && !tqp_vector->tx_group.coal.adapt_enable && 506 !tqp_vector->rx_group.coal.adapt_enable) 507 /* According to the hardware, the range of rl_reg is 508 * 0-59 and the unit is 4. 509 */ 510 rl_reg |= HNS3_INT_RL_ENABLE_MASK; 511 512 writel(rl_reg, tqp_vector->mask_addr + HNS3_VECTOR_RL_OFFSET); 513 } 514 515 void hns3_set_vector_coalesce_rx_gl(struct hns3_enet_tqp_vector *tqp_vector, 516 u32 gl_value) 517 { 518 u32 new_val; 519 520 if (tqp_vector->rx_group.coal.unit_1us) 521 new_val = gl_value | HNS3_INT_GL_1US; 522 else 523 new_val = hns3_gl_usec_to_reg(gl_value); 524 525 writel(new_val, tqp_vector->mask_addr + HNS3_VECTOR_GL0_OFFSET); 526 } 527 528 void hns3_set_vector_coalesce_tx_gl(struct hns3_enet_tqp_vector *tqp_vector, 529 u32 gl_value) 530 { 531 u32 new_val; 532 533 if (tqp_vector->tx_group.coal.unit_1us) 534 new_val = gl_value | HNS3_INT_GL_1US; 535 else 536 new_val = hns3_gl_usec_to_reg(gl_value); 537 538 writel(new_val, tqp_vector->mask_addr + HNS3_VECTOR_GL1_OFFSET); 539 } 540 541 void hns3_set_vector_coalesce_tx_ql(struct hns3_enet_tqp_vector *tqp_vector, 542 u32 ql_value) 543 { 544 writel(ql_value, tqp_vector->mask_addr + HNS3_VECTOR_TX_QL_OFFSET); 545 } 546 547 void hns3_set_vector_coalesce_rx_ql(struct hns3_enet_tqp_vector *tqp_vector, 548 u32 ql_value) 549 { 550 writel(ql_value, tqp_vector->mask_addr + HNS3_VECTOR_RX_QL_OFFSET); 551 } 552 553 static void hns3_vector_coalesce_init(struct hns3_enet_tqp_vector *tqp_vector, 554 struct hns3_nic_priv *priv) 555 { 556 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(priv->ae_handle->pdev); 557 struct hns3_enet_coalesce *tx_coal = &tqp_vector->tx_group.coal; 558 struct hns3_enet_coalesce *rx_coal = &tqp_vector->rx_group.coal; 559 struct hns3_enet_coalesce *ptx_coal = &priv->tx_coal; 560 struct hns3_enet_coalesce *prx_coal = &priv->rx_coal; 561 562 tx_coal->adapt_enable = ptx_coal->adapt_enable; 563 rx_coal->adapt_enable = prx_coal->adapt_enable; 564 565 tx_coal->int_gl = ptx_coal->int_gl; 566 rx_coal->int_gl = prx_coal->int_gl; 567 568 rx_coal->flow_level = prx_coal->flow_level; 569 tx_coal->flow_level = ptx_coal->flow_level; 570 571 /* device version above V3(include V3), GL can configure 1us 572 * unit, so uses 1us unit. 573 */ 574 if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V3) { 575 tx_coal->unit_1us = 1; 576 rx_coal->unit_1us = 1; 577 } 578 579 if (ae_dev->dev_specs.int_ql_max) { 580 tx_coal->ql_enable = 1; 581 rx_coal->ql_enable = 1; 582 tx_coal->int_ql_max = ae_dev->dev_specs.int_ql_max; 583 rx_coal->int_ql_max = ae_dev->dev_specs.int_ql_max; 584 tx_coal->int_ql = ptx_coal->int_ql; 585 rx_coal->int_ql = prx_coal->int_ql; 586 } 587 } 588 589 static void 590 hns3_vector_coalesce_init_hw(struct hns3_enet_tqp_vector *tqp_vector, 591 struct hns3_nic_priv *priv) 592 { 593 struct hns3_enet_coalesce *tx_coal = &tqp_vector->tx_group.coal; 594 struct hns3_enet_coalesce *rx_coal = &tqp_vector->rx_group.coal; 595 struct hnae3_handle *h = priv->ae_handle; 596 597 hns3_set_vector_coalesce_tx_gl(tqp_vector, tx_coal->int_gl); 598 hns3_set_vector_coalesce_rx_gl(tqp_vector, rx_coal->int_gl); 599 hns3_set_vector_coalesce_rl(tqp_vector, h->kinfo.int_rl_setting); 600 601 if (tx_coal->ql_enable) 602 hns3_set_vector_coalesce_tx_ql(tqp_vector, tx_coal->int_ql); 603 604 if (rx_coal->ql_enable) 605 hns3_set_vector_coalesce_rx_ql(tqp_vector, rx_coal->int_ql); 606 } 607 608 static int hns3_nic_set_real_num_queue(struct net_device *netdev) 609 { 610 struct hnae3_handle *h = hns3_get_handle(netdev); 611 struct hnae3_knic_private_info *kinfo = &h->kinfo; 612 struct hnae3_tc_info *tc_info = &kinfo->tc_info; 613 unsigned int queue_size = kinfo->num_tqps; 614 int i, ret; 615 616 if (tc_info->num_tc <= 1 && !tc_info->mqprio_active) { 617 netdev_reset_tc(netdev); 618 } else { 619 ret = netdev_set_num_tc(netdev, tc_info->num_tc); 620 if (ret) { 621 netdev_err(netdev, 622 "netdev_set_num_tc fail, ret=%d!\n", ret); 623 return ret; 624 } 625 626 for (i = 0; i < tc_info->num_tc; i++) 627 netdev_set_tc_queue(netdev, i, tc_info->tqp_count[i], 628 tc_info->tqp_offset[i]); 629 } 630 631 ret = netif_set_real_num_tx_queues(netdev, queue_size); 632 if (ret) { 633 netdev_err(netdev, 634 "netif_set_real_num_tx_queues fail, ret=%d!\n", ret); 635 return ret; 636 } 637 638 ret = netif_set_real_num_rx_queues(netdev, queue_size); 639 if (ret) { 640 netdev_err(netdev, 641 "netif_set_real_num_rx_queues fail, ret=%d!\n", ret); 642 return ret; 643 } 644 645 return 0; 646 } 647 648 u16 hns3_get_max_available_channels(struct hnae3_handle *h) 649 { 650 u16 alloc_tqps, max_rss_size, rss_size; 651 652 h->ae_algo->ops->get_tqps_and_rss_info(h, &alloc_tqps, &max_rss_size); 653 rss_size = alloc_tqps / h->kinfo.tc_info.num_tc; 654 655 return min_t(u16, rss_size, max_rss_size); 656 } 657 658 static void hns3_tqp_enable(struct hnae3_queue *tqp) 659 { 660 u32 rcb_reg; 661 662 rcb_reg = hns3_read_dev(tqp, HNS3_RING_EN_REG); 663 rcb_reg |= BIT(HNS3_RING_EN_B); 664 hns3_write_dev(tqp, HNS3_RING_EN_REG, rcb_reg); 665 } 666 667 static void hns3_tqp_disable(struct hnae3_queue *tqp) 668 { 669 u32 rcb_reg; 670 671 rcb_reg = hns3_read_dev(tqp, HNS3_RING_EN_REG); 672 rcb_reg &= ~BIT(HNS3_RING_EN_B); 673 hns3_write_dev(tqp, HNS3_RING_EN_REG, rcb_reg); 674 } 675 676 static void hns3_free_rx_cpu_rmap(struct net_device *netdev) 677 { 678 #ifdef CONFIG_RFS_ACCEL 679 free_irq_cpu_rmap(netdev->rx_cpu_rmap); 680 netdev->rx_cpu_rmap = NULL; 681 #endif 682 } 683 684 static int hns3_set_rx_cpu_rmap(struct net_device *netdev) 685 { 686 #ifdef CONFIG_RFS_ACCEL 687 struct hns3_nic_priv *priv = netdev_priv(netdev); 688 struct hns3_enet_tqp_vector *tqp_vector; 689 int i, ret; 690 691 if (!netdev->rx_cpu_rmap) { 692 netdev->rx_cpu_rmap = alloc_irq_cpu_rmap(priv->vector_num); 693 if (!netdev->rx_cpu_rmap) 694 return -ENOMEM; 695 } 696 697 for (i = 0; i < priv->vector_num; i++) { 698 tqp_vector = &priv->tqp_vector[i]; 699 ret = irq_cpu_rmap_add(netdev->rx_cpu_rmap, 700 tqp_vector->vector_irq); 701 if (ret) { 702 hns3_free_rx_cpu_rmap(netdev); 703 return ret; 704 } 705 } 706 #endif 707 return 0; 708 } 709 710 static int hns3_nic_net_up(struct net_device *netdev) 711 { 712 struct hns3_nic_priv *priv = netdev_priv(netdev); 713 struct hnae3_handle *h = priv->ae_handle; 714 int i, j; 715 int ret; 716 717 ret = hns3_nic_reset_all_ring(h); 718 if (ret) 719 return ret; 720 721 clear_bit(HNS3_NIC_STATE_DOWN, &priv->state); 722 723 /* enable the vectors */ 724 for (i = 0; i < priv->vector_num; i++) 725 hns3_vector_enable(&priv->tqp_vector[i]); 726 727 /* enable rcb */ 728 for (j = 0; j < h->kinfo.num_tqps; j++) 729 hns3_tqp_enable(h->kinfo.tqp[j]); 730 731 /* start the ae_dev */ 732 ret = h->ae_algo->ops->start ? h->ae_algo->ops->start(h) : 0; 733 if (ret) { 734 set_bit(HNS3_NIC_STATE_DOWN, &priv->state); 735 while (j--) 736 hns3_tqp_disable(h->kinfo.tqp[j]); 737 738 for (j = i - 1; j >= 0; j--) 739 hns3_vector_disable(&priv->tqp_vector[j]); 740 } 741 742 return ret; 743 } 744 745 static void hns3_config_xps(struct hns3_nic_priv *priv) 746 { 747 int i; 748 749 for (i = 0; i < priv->vector_num; i++) { 750 struct hns3_enet_tqp_vector *tqp_vector = &priv->tqp_vector[i]; 751 struct hns3_enet_ring *ring = tqp_vector->tx_group.ring; 752 753 while (ring) { 754 int ret; 755 756 ret = netif_set_xps_queue(priv->netdev, 757 &tqp_vector->affinity_mask, 758 ring->tqp->tqp_index); 759 if (ret) 760 netdev_warn(priv->netdev, 761 "set xps queue failed: %d", ret); 762 763 ring = ring->next; 764 } 765 } 766 } 767 768 static int hns3_nic_net_open(struct net_device *netdev) 769 { 770 struct hns3_nic_priv *priv = netdev_priv(netdev); 771 struct hnae3_handle *h = hns3_get_handle(netdev); 772 struct hnae3_knic_private_info *kinfo; 773 int i, ret; 774 775 if (hns3_nic_resetting(netdev)) 776 return -EBUSY; 777 778 if (!test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) { 779 netdev_warn(netdev, "net open repeatedly!\n"); 780 return 0; 781 } 782 783 netif_carrier_off(netdev); 784 785 ret = hns3_nic_set_real_num_queue(netdev); 786 if (ret) 787 return ret; 788 789 ret = hns3_nic_net_up(netdev); 790 if (ret) { 791 netdev_err(netdev, "net up fail, ret=%d!\n", ret); 792 return ret; 793 } 794 795 kinfo = &h->kinfo; 796 for (i = 0; i < HNAE3_MAX_USER_PRIO; i++) 797 netdev_set_prio_tc_map(netdev, i, kinfo->tc_info.prio_tc[i]); 798 799 if (h->ae_algo->ops->set_timer_task) 800 h->ae_algo->ops->set_timer_task(priv->ae_handle, true); 801 802 hns3_config_xps(priv); 803 804 netif_dbg(h, drv, netdev, "net open\n"); 805 806 return 0; 807 } 808 809 static void hns3_reset_tx_queue(struct hnae3_handle *h) 810 { 811 struct net_device *ndev = h->kinfo.netdev; 812 struct hns3_nic_priv *priv = netdev_priv(ndev); 813 struct netdev_queue *dev_queue; 814 u32 i; 815 816 for (i = 0; i < h->kinfo.num_tqps; i++) { 817 dev_queue = netdev_get_tx_queue(ndev, 818 priv->ring[i].queue_index); 819 netdev_tx_reset_queue(dev_queue); 820 } 821 } 822 823 static void hns3_nic_net_down(struct net_device *netdev) 824 { 825 struct hns3_nic_priv *priv = netdev_priv(netdev); 826 struct hnae3_handle *h = hns3_get_handle(netdev); 827 const struct hnae3_ae_ops *ops; 828 int i; 829 830 /* disable vectors */ 831 for (i = 0; i < priv->vector_num; i++) 832 hns3_vector_disable(&priv->tqp_vector[i]); 833 834 /* disable rcb */ 835 for (i = 0; i < h->kinfo.num_tqps; i++) 836 hns3_tqp_disable(h->kinfo.tqp[i]); 837 838 /* stop ae_dev */ 839 ops = priv->ae_handle->ae_algo->ops; 840 if (ops->stop) 841 ops->stop(priv->ae_handle); 842 843 /* delay ring buffer clearing to hns3_reset_notify_uninit_enet 844 * during reset process, because driver may not be able 845 * to disable the ring through firmware when downing the netdev. 846 */ 847 if (!hns3_nic_resetting(netdev)) 848 hns3_clear_all_ring(priv->ae_handle, false); 849 850 hns3_reset_tx_queue(priv->ae_handle); 851 } 852 853 static int hns3_nic_net_stop(struct net_device *netdev) 854 { 855 struct hns3_nic_priv *priv = netdev_priv(netdev); 856 struct hnae3_handle *h = hns3_get_handle(netdev); 857 858 if (test_and_set_bit(HNS3_NIC_STATE_DOWN, &priv->state)) 859 return 0; 860 861 netif_dbg(h, drv, netdev, "net stop\n"); 862 863 if (h->ae_algo->ops->set_timer_task) 864 h->ae_algo->ops->set_timer_task(priv->ae_handle, false); 865 866 netif_carrier_off(netdev); 867 netif_tx_disable(netdev); 868 869 hns3_nic_net_down(netdev); 870 871 return 0; 872 } 873 874 static int hns3_nic_uc_sync(struct net_device *netdev, 875 const unsigned char *addr) 876 { 877 struct hnae3_handle *h = hns3_get_handle(netdev); 878 879 if (h->ae_algo->ops->add_uc_addr) 880 return h->ae_algo->ops->add_uc_addr(h, addr); 881 882 return 0; 883 } 884 885 static int hns3_nic_uc_unsync(struct net_device *netdev, 886 const unsigned char *addr) 887 { 888 struct hnae3_handle *h = hns3_get_handle(netdev); 889 890 /* need ignore the request of removing device address, because 891 * we store the device address and other addresses of uc list 892 * in the function's mac filter list. 893 */ 894 if (ether_addr_equal(addr, netdev->dev_addr)) 895 return 0; 896 897 if (h->ae_algo->ops->rm_uc_addr) 898 return h->ae_algo->ops->rm_uc_addr(h, addr); 899 900 return 0; 901 } 902 903 static int hns3_nic_mc_sync(struct net_device *netdev, 904 const unsigned char *addr) 905 { 906 struct hnae3_handle *h = hns3_get_handle(netdev); 907 908 if (h->ae_algo->ops->add_mc_addr) 909 return h->ae_algo->ops->add_mc_addr(h, addr); 910 911 return 0; 912 } 913 914 static int hns3_nic_mc_unsync(struct net_device *netdev, 915 const unsigned char *addr) 916 { 917 struct hnae3_handle *h = hns3_get_handle(netdev); 918 919 if (h->ae_algo->ops->rm_mc_addr) 920 return h->ae_algo->ops->rm_mc_addr(h, addr); 921 922 return 0; 923 } 924 925 static u8 hns3_get_netdev_flags(struct net_device *netdev) 926 { 927 u8 flags = 0; 928 929 if (netdev->flags & IFF_PROMISC) 930 flags = HNAE3_USER_UPE | HNAE3_USER_MPE | HNAE3_BPE; 931 else if (netdev->flags & IFF_ALLMULTI) 932 flags = HNAE3_USER_MPE; 933 934 return flags; 935 } 936 937 static void hns3_nic_set_rx_mode(struct net_device *netdev) 938 { 939 struct hnae3_handle *h = hns3_get_handle(netdev); 940 u8 new_flags; 941 942 new_flags = hns3_get_netdev_flags(netdev); 943 944 __dev_uc_sync(netdev, hns3_nic_uc_sync, hns3_nic_uc_unsync); 945 __dev_mc_sync(netdev, hns3_nic_mc_sync, hns3_nic_mc_unsync); 946 947 /* User mode Promisc mode enable and vlan filtering is disabled to 948 * let all packets in. 949 */ 950 h->netdev_flags = new_flags; 951 hns3_request_update_promisc_mode(h); 952 } 953 954 void hns3_request_update_promisc_mode(struct hnae3_handle *handle) 955 { 956 const struct hnae3_ae_ops *ops = handle->ae_algo->ops; 957 958 if (ops->request_update_promisc_mode) 959 ops->request_update_promisc_mode(handle); 960 } 961 962 static u32 hns3_tx_spare_space(struct hns3_enet_ring *ring) 963 { 964 struct hns3_tx_spare *tx_spare = ring->tx_spare; 965 u32 ntc, ntu; 966 967 /* This smp_load_acquire() pairs with smp_store_release() in 968 * hns3_tx_spare_update() called in tx desc cleaning process. 969 */ 970 ntc = smp_load_acquire(&tx_spare->last_to_clean); 971 ntu = tx_spare->next_to_use; 972 973 if (ntc > ntu) 974 return ntc - ntu - 1; 975 976 /* The free tx buffer is divided into two part, so pick the 977 * larger one. 978 */ 979 return max(ntc, tx_spare->len - ntu) - 1; 980 } 981 982 static void hns3_tx_spare_update(struct hns3_enet_ring *ring) 983 { 984 struct hns3_tx_spare *tx_spare = ring->tx_spare; 985 986 if (!tx_spare || 987 tx_spare->last_to_clean == tx_spare->next_to_clean) 988 return; 989 990 /* This smp_store_release() pairs with smp_load_acquire() in 991 * hns3_tx_spare_space() called in xmit process. 992 */ 993 smp_store_release(&tx_spare->last_to_clean, 994 tx_spare->next_to_clean); 995 } 996 997 static bool hns3_can_use_tx_bounce(struct hns3_enet_ring *ring, 998 struct sk_buff *skb, 999 u32 space) 1000 { 1001 u32 len = skb->len <= ring->tx_copybreak ? skb->len : 1002 skb_headlen(skb); 1003 1004 if (len > ring->tx_copybreak) 1005 return false; 1006 1007 if (ALIGN(len, dma_get_cache_alignment()) > space) { 1008 hns3_ring_stats_update(ring, tx_spare_full); 1009 return false; 1010 } 1011 1012 return true; 1013 } 1014 1015 static bool hns3_can_use_tx_sgl(struct hns3_enet_ring *ring, 1016 struct sk_buff *skb, 1017 u32 space) 1018 { 1019 if (skb->len <= ring->tx_copybreak || !tx_sgl || 1020 (!skb_has_frag_list(skb) && 1021 skb_shinfo(skb)->nr_frags < tx_sgl)) 1022 return false; 1023 1024 if (space < HNS3_MAX_SGL_SIZE) { 1025 hns3_ring_stats_update(ring, tx_spare_full); 1026 return false; 1027 } 1028 1029 return true; 1030 } 1031 1032 static void hns3_init_tx_spare_buffer(struct hns3_enet_ring *ring) 1033 { 1034 u32 alloc_size = ring->tqp->handle->kinfo.tx_spare_buf_size; 1035 struct hns3_tx_spare *tx_spare; 1036 struct page *page; 1037 dma_addr_t dma; 1038 int order; 1039 1040 if (!alloc_size) 1041 return; 1042 1043 order = get_order(alloc_size); 1044 if (order > MAX_ORDER) { 1045 if (net_ratelimit()) 1046 dev_warn(ring_to_dev(ring), "failed to allocate tx spare buffer, exceed to max order\n"); 1047 return; 1048 } 1049 1050 tx_spare = devm_kzalloc(ring_to_dev(ring), sizeof(*tx_spare), 1051 GFP_KERNEL); 1052 if (!tx_spare) { 1053 /* The driver still work without the tx spare buffer */ 1054 dev_warn(ring_to_dev(ring), "failed to allocate hns3_tx_spare\n"); 1055 goto devm_kzalloc_error; 1056 } 1057 1058 page = alloc_pages_node(dev_to_node(ring_to_dev(ring)), 1059 GFP_KERNEL, order); 1060 if (!page) { 1061 dev_warn(ring_to_dev(ring), "failed to allocate tx spare pages\n"); 1062 goto alloc_pages_error; 1063 } 1064 1065 dma = dma_map_page(ring_to_dev(ring), page, 0, 1066 PAGE_SIZE << order, DMA_TO_DEVICE); 1067 if (dma_mapping_error(ring_to_dev(ring), dma)) { 1068 dev_warn(ring_to_dev(ring), "failed to map pages for tx spare\n"); 1069 goto dma_mapping_error; 1070 } 1071 1072 tx_spare->dma = dma; 1073 tx_spare->buf = page_address(page); 1074 tx_spare->len = PAGE_SIZE << order; 1075 ring->tx_spare = tx_spare; 1076 return; 1077 1078 dma_mapping_error: 1079 put_page(page); 1080 alloc_pages_error: 1081 devm_kfree(ring_to_dev(ring), tx_spare); 1082 devm_kzalloc_error: 1083 ring->tqp->handle->kinfo.tx_spare_buf_size = 0; 1084 } 1085 1086 /* Use hns3_tx_spare_space() to make sure there is enough buffer 1087 * before calling below function to allocate tx buffer. 1088 */ 1089 static void *hns3_tx_spare_alloc(struct hns3_enet_ring *ring, 1090 unsigned int size, dma_addr_t *dma, 1091 u32 *cb_len) 1092 { 1093 struct hns3_tx_spare *tx_spare = ring->tx_spare; 1094 u32 ntu = tx_spare->next_to_use; 1095 1096 size = ALIGN(size, dma_get_cache_alignment()); 1097 *cb_len = size; 1098 1099 /* Tx spare buffer wraps back here because the end of 1100 * freed tx buffer is not enough. 1101 */ 1102 if (ntu + size > tx_spare->len) { 1103 *cb_len += (tx_spare->len - ntu); 1104 ntu = 0; 1105 } 1106 1107 tx_spare->next_to_use = ntu + size; 1108 if (tx_spare->next_to_use == tx_spare->len) 1109 tx_spare->next_to_use = 0; 1110 1111 *dma = tx_spare->dma + ntu; 1112 1113 return tx_spare->buf + ntu; 1114 } 1115 1116 static void hns3_tx_spare_rollback(struct hns3_enet_ring *ring, u32 len) 1117 { 1118 struct hns3_tx_spare *tx_spare = ring->tx_spare; 1119 1120 if (len > tx_spare->next_to_use) { 1121 len -= tx_spare->next_to_use; 1122 tx_spare->next_to_use = tx_spare->len - len; 1123 } else { 1124 tx_spare->next_to_use -= len; 1125 } 1126 } 1127 1128 static void hns3_tx_spare_reclaim_cb(struct hns3_enet_ring *ring, 1129 struct hns3_desc_cb *cb) 1130 { 1131 struct hns3_tx_spare *tx_spare = ring->tx_spare; 1132 u32 ntc = tx_spare->next_to_clean; 1133 u32 len = cb->length; 1134 1135 tx_spare->next_to_clean += len; 1136 1137 if (tx_spare->next_to_clean >= tx_spare->len) { 1138 tx_spare->next_to_clean -= tx_spare->len; 1139 1140 if (tx_spare->next_to_clean) { 1141 ntc = 0; 1142 len = tx_spare->next_to_clean; 1143 } 1144 } 1145 1146 /* This tx spare buffer is only really reclaimed after calling 1147 * hns3_tx_spare_update(), so it is still safe to use the info in 1148 * the tx buffer to do the dma sync or sg unmapping after 1149 * tx_spare->next_to_clean is moved forword. 1150 */ 1151 if (cb->type & (DESC_TYPE_BOUNCE_HEAD | DESC_TYPE_BOUNCE_ALL)) { 1152 dma_addr_t dma = tx_spare->dma + ntc; 1153 1154 dma_sync_single_for_cpu(ring_to_dev(ring), dma, len, 1155 DMA_TO_DEVICE); 1156 } else { 1157 struct sg_table *sgt = tx_spare->buf + ntc; 1158 1159 dma_unmap_sg(ring_to_dev(ring), sgt->sgl, sgt->orig_nents, 1160 DMA_TO_DEVICE); 1161 } 1162 } 1163 1164 static int hns3_set_tso(struct sk_buff *skb, u32 *paylen_fdop_ol4cs, 1165 u16 *mss, u32 *type_cs_vlan_tso, u32 *send_bytes) 1166 { 1167 u32 l4_offset, hdr_len; 1168 union l3_hdr_info l3; 1169 union l4_hdr_info l4; 1170 u32 l4_paylen; 1171 int ret; 1172 1173 if (!skb_is_gso(skb)) 1174 return 0; 1175 1176 ret = skb_cow_head(skb, 0); 1177 if (unlikely(ret < 0)) 1178 return ret; 1179 1180 l3.hdr = skb_network_header(skb); 1181 l4.hdr = skb_transport_header(skb); 1182 1183 /* Software should clear the IPv4's checksum field when tso is 1184 * needed. 1185 */ 1186 if (l3.v4->version == 4) 1187 l3.v4->check = 0; 1188 1189 /* tunnel packet */ 1190 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE | 1191 SKB_GSO_GRE_CSUM | 1192 SKB_GSO_UDP_TUNNEL | 1193 SKB_GSO_UDP_TUNNEL_CSUM)) { 1194 /* reset l3&l4 pointers from outer to inner headers */ 1195 l3.hdr = skb_inner_network_header(skb); 1196 l4.hdr = skb_inner_transport_header(skb); 1197 1198 /* Software should clear the IPv4's checksum field when 1199 * tso is needed. 1200 */ 1201 if (l3.v4->version == 4) 1202 l3.v4->check = 0; 1203 } 1204 1205 /* normal or tunnel packet */ 1206 l4_offset = l4.hdr - skb->data; 1207 1208 /* remove payload length from inner pseudo checksum when tso */ 1209 l4_paylen = skb->len - l4_offset; 1210 1211 if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) { 1212 hdr_len = sizeof(*l4.udp) + l4_offset; 1213 csum_replace_by_diff(&l4.udp->check, 1214 (__force __wsum)htonl(l4_paylen)); 1215 } else { 1216 hdr_len = (l4.tcp->doff << 2) + l4_offset; 1217 csum_replace_by_diff(&l4.tcp->check, 1218 (__force __wsum)htonl(l4_paylen)); 1219 } 1220 1221 *send_bytes = (skb_shinfo(skb)->gso_segs - 1) * hdr_len + skb->len; 1222 1223 /* find the txbd field values */ 1224 *paylen_fdop_ol4cs = skb->len - hdr_len; 1225 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_TSO_B, 1); 1226 1227 /* offload outer UDP header checksum */ 1228 if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM) 1229 hns3_set_field(*paylen_fdop_ol4cs, HNS3_TXD_OL4CS_B, 1); 1230 1231 /* get MSS for TSO */ 1232 *mss = skb_shinfo(skb)->gso_size; 1233 1234 trace_hns3_tso(skb); 1235 1236 return 0; 1237 } 1238 1239 static int hns3_get_l4_protocol(struct sk_buff *skb, u8 *ol4_proto, 1240 u8 *il4_proto) 1241 { 1242 union l3_hdr_info l3; 1243 unsigned char *l4_hdr; 1244 unsigned char *exthdr; 1245 u8 l4_proto_tmp; 1246 __be16 frag_off; 1247 1248 /* find outer header point */ 1249 l3.hdr = skb_network_header(skb); 1250 l4_hdr = skb_transport_header(skb); 1251 1252 if (skb->protocol == htons(ETH_P_IPV6)) { 1253 exthdr = l3.hdr + sizeof(*l3.v6); 1254 l4_proto_tmp = l3.v6->nexthdr; 1255 if (l4_hdr != exthdr) 1256 ipv6_skip_exthdr(skb, exthdr - skb->data, 1257 &l4_proto_tmp, &frag_off); 1258 } else if (skb->protocol == htons(ETH_P_IP)) { 1259 l4_proto_tmp = l3.v4->protocol; 1260 } else { 1261 return -EINVAL; 1262 } 1263 1264 *ol4_proto = l4_proto_tmp; 1265 1266 /* tunnel packet */ 1267 if (!skb->encapsulation) { 1268 *il4_proto = 0; 1269 return 0; 1270 } 1271 1272 /* find inner header point */ 1273 l3.hdr = skb_inner_network_header(skb); 1274 l4_hdr = skb_inner_transport_header(skb); 1275 1276 if (l3.v6->version == 6) { 1277 exthdr = l3.hdr + sizeof(*l3.v6); 1278 l4_proto_tmp = l3.v6->nexthdr; 1279 if (l4_hdr != exthdr) 1280 ipv6_skip_exthdr(skb, exthdr - skb->data, 1281 &l4_proto_tmp, &frag_off); 1282 } else if (l3.v4->version == 4) { 1283 l4_proto_tmp = l3.v4->protocol; 1284 } 1285 1286 *il4_proto = l4_proto_tmp; 1287 1288 return 0; 1289 } 1290 1291 /* when skb->encapsulation is 0, skb->ip_summed is CHECKSUM_PARTIAL 1292 * and it is udp packet, which has a dest port as the IANA assigned. 1293 * the hardware is expected to do the checksum offload, but the 1294 * hardware will not do the checksum offload when udp dest port is 1295 * 4789, 4790 or 6081. 1296 */ 1297 static bool hns3_tunnel_csum_bug(struct sk_buff *skb) 1298 { 1299 struct hns3_nic_priv *priv = netdev_priv(skb->dev); 1300 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(priv->ae_handle->pdev); 1301 union l4_hdr_info l4; 1302 1303 /* device version above V3(include V3), the hardware can 1304 * do this checksum offload. 1305 */ 1306 if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V3) 1307 return false; 1308 1309 l4.hdr = skb_transport_header(skb); 1310 1311 if (!(!skb->encapsulation && 1312 (l4.udp->dest == htons(IANA_VXLAN_UDP_PORT) || 1313 l4.udp->dest == htons(GENEVE_UDP_PORT) || 1314 l4.udp->dest == htons(IANA_VXLAN_GPE_UDP_PORT)))) 1315 return false; 1316 1317 return true; 1318 } 1319 1320 static void hns3_set_outer_l2l3l4(struct sk_buff *skb, u8 ol4_proto, 1321 u32 *ol_type_vlan_len_msec) 1322 { 1323 u32 l2_len, l3_len, l4_len; 1324 unsigned char *il2_hdr; 1325 union l3_hdr_info l3; 1326 union l4_hdr_info l4; 1327 1328 l3.hdr = skb_network_header(skb); 1329 l4.hdr = skb_transport_header(skb); 1330 1331 /* compute OL2 header size, defined in 2 Bytes */ 1332 l2_len = l3.hdr - skb->data; 1333 hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_L2LEN_S, l2_len >> 1); 1334 1335 /* compute OL3 header size, defined in 4 Bytes */ 1336 l3_len = l4.hdr - l3.hdr; 1337 hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_L3LEN_S, l3_len >> 2); 1338 1339 il2_hdr = skb_inner_mac_header(skb); 1340 /* compute OL4 header size, defined in 4 Bytes */ 1341 l4_len = il2_hdr - l4.hdr; 1342 hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_L4LEN_S, l4_len >> 2); 1343 1344 /* define outer network header type */ 1345 if (skb->protocol == htons(ETH_P_IP)) { 1346 if (skb_is_gso(skb)) 1347 hns3_set_field(*ol_type_vlan_len_msec, 1348 HNS3_TXD_OL3T_S, 1349 HNS3_OL3T_IPV4_CSUM); 1350 else 1351 hns3_set_field(*ol_type_vlan_len_msec, 1352 HNS3_TXD_OL3T_S, 1353 HNS3_OL3T_IPV4_NO_CSUM); 1354 } else if (skb->protocol == htons(ETH_P_IPV6)) { 1355 hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_OL3T_S, 1356 HNS3_OL3T_IPV6); 1357 } 1358 1359 if (ol4_proto == IPPROTO_UDP) 1360 hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_TUNTYPE_S, 1361 HNS3_TUN_MAC_IN_UDP); 1362 else if (ol4_proto == IPPROTO_GRE) 1363 hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_TUNTYPE_S, 1364 HNS3_TUN_NVGRE); 1365 } 1366 1367 static void hns3_set_l3_type(struct sk_buff *skb, union l3_hdr_info l3, 1368 u32 *type_cs_vlan_tso) 1369 { 1370 if (l3.v4->version == 4) { 1371 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3T_S, 1372 HNS3_L3T_IPV4); 1373 1374 /* the stack computes the IP header already, the only time we 1375 * need the hardware to recompute it is in the case of TSO. 1376 */ 1377 if (skb_is_gso(skb)) 1378 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3CS_B, 1); 1379 } else if (l3.v6->version == 6) { 1380 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3T_S, 1381 HNS3_L3T_IPV6); 1382 } 1383 } 1384 1385 static int hns3_set_l4_csum_length(struct sk_buff *skb, union l4_hdr_info l4, 1386 u32 l4_proto, u32 *type_cs_vlan_tso) 1387 { 1388 /* compute inner(/normal) L4 header size, defined in 4 Bytes */ 1389 switch (l4_proto) { 1390 case IPPROTO_TCP: 1391 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4CS_B, 1); 1392 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4T_S, 1393 HNS3_L4T_TCP); 1394 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4LEN_S, 1395 l4.tcp->doff); 1396 break; 1397 case IPPROTO_UDP: 1398 if (hns3_tunnel_csum_bug(skb)) { 1399 int ret = skb_put_padto(skb, HNS3_MIN_TUN_PKT_LEN); 1400 1401 return ret ? ret : skb_checksum_help(skb); 1402 } 1403 1404 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4CS_B, 1); 1405 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4T_S, 1406 HNS3_L4T_UDP); 1407 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4LEN_S, 1408 (sizeof(struct udphdr) >> 2)); 1409 break; 1410 case IPPROTO_SCTP: 1411 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4CS_B, 1); 1412 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4T_S, 1413 HNS3_L4T_SCTP); 1414 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4LEN_S, 1415 (sizeof(struct sctphdr) >> 2)); 1416 break; 1417 default: 1418 /* drop the skb tunnel packet if hardware don't support, 1419 * because hardware can't calculate csum when TSO. 1420 */ 1421 if (skb_is_gso(skb)) 1422 return -EDOM; 1423 1424 /* the stack computes the IP header already, 1425 * driver calculate l4 checksum when not TSO. 1426 */ 1427 return skb_checksum_help(skb); 1428 } 1429 1430 return 0; 1431 } 1432 1433 static int hns3_set_l2l3l4(struct sk_buff *skb, u8 ol4_proto, 1434 u8 il4_proto, u32 *type_cs_vlan_tso, 1435 u32 *ol_type_vlan_len_msec) 1436 { 1437 unsigned char *l2_hdr = skb->data; 1438 u32 l4_proto = ol4_proto; 1439 union l4_hdr_info l4; 1440 union l3_hdr_info l3; 1441 u32 l2_len, l3_len; 1442 1443 l4.hdr = skb_transport_header(skb); 1444 l3.hdr = skb_network_header(skb); 1445 1446 /* handle encapsulation skb */ 1447 if (skb->encapsulation) { 1448 /* If this is a not UDP/GRE encapsulation skb */ 1449 if (!(ol4_proto == IPPROTO_UDP || ol4_proto == IPPROTO_GRE)) { 1450 /* drop the skb tunnel packet if hardware don't support, 1451 * because hardware can't calculate csum when TSO. 1452 */ 1453 if (skb_is_gso(skb)) 1454 return -EDOM; 1455 1456 /* the stack computes the IP header already, 1457 * driver calculate l4 checksum when not TSO. 1458 */ 1459 return skb_checksum_help(skb); 1460 } 1461 1462 hns3_set_outer_l2l3l4(skb, ol4_proto, ol_type_vlan_len_msec); 1463 1464 /* switch to inner header */ 1465 l2_hdr = skb_inner_mac_header(skb); 1466 l3.hdr = skb_inner_network_header(skb); 1467 l4.hdr = skb_inner_transport_header(skb); 1468 l4_proto = il4_proto; 1469 } 1470 1471 hns3_set_l3_type(skb, l3, type_cs_vlan_tso); 1472 1473 /* compute inner(/normal) L2 header size, defined in 2 Bytes */ 1474 l2_len = l3.hdr - l2_hdr; 1475 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L2LEN_S, l2_len >> 1); 1476 1477 /* compute inner(/normal) L3 header size, defined in 4 Bytes */ 1478 l3_len = l4.hdr - l3.hdr; 1479 hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3LEN_S, l3_len >> 2); 1480 1481 return hns3_set_l4_csum_length(skb, l4, l4_proto, type_cs_vlan_tso); 1482 } 1483 1484 static int hns3_handle_vtags(struct hns3_enet_ring *tx_ring, 1485 struct sk_buff *skb) 1486 { 1487 struct hnae3_handle *handle = tx_ring->tqp->handle; 1488 struct hnae3_ae_dev *ae_dev; 1489 struct vlan_ethhdr *vhdr; 1490 int rc; 1491 1492 if (!(skb->protocol == htons(ETH_P_8021Q) || 1493 skb_vlan_tag_present(skb))) 1494 return 0; 1495 1496 /* For HW limitation on HNAE3_DEVICE_VERSION_V2, if port based insert 1497 * VLAN enabled, only one VLAN header is allowed in skb, otherwise it 1498 * will cause RAS error. 1499 */ 1500 ae_dev = pci_get_drvdata(handle->pdev); 1501 if (unlikely(skb_vlan_tagged_multi(skb) && 1502 ae_dev->dev_version <= HNAE3_DEVICE_VERSION_V2 && 1503 handle->port_base_vlan_state == 1504 HNAE3_PORT_BASE_VLAN_ENABLE)) 1505 return -EINVAL; 1506 1507 if (skb->protocol == htons(ETH_P_8021Q) && 1508 !(handle->kinfo.netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) { 1509 /* When HW VLAN acceleration is turned off, and the stack 1510 * sets the protocol to 802.1q, the driver just need to 1511 * set the protocol to the encapsulated ethertype. 1512 */ 1513 skb->protocol = vlan_get_protocol(skb); 1514 return 0; 1515 } 1516 1517 if (skb_vlan_tag_present(skb)) { 1518 /* Based on hw strategy, use out_vtag in two layer tag case, 1519 * and use inner_vtag in one tag case. 1520 */ 1521 if (skb->protocol == htons(ETH_P_8021Q) && 1522 handle->port_base_vlan_state == 1523 HNAE3_PORT_BASE_VLAN_DISABLE) 1524 rc = HNS3_OUTER_VLAN_TAG; 1525 else 1526 rc = HNS3_INNER_VLAN_TAG; 1527 1528 skb->protocol = vlan_get_protocol(skb); 1529 return rc; 1530 } 1531 1532 rc = skb_cow_head(skb, 0); 1533 if (unlikely(rc < 0)) 1534 return rc; 1535 1536 vhdr = skb_vlan_eth_hdr(skb); 1537 vhdr->h_vlan_TCI |= cpu_to_be16((skb->priority << VLAN_PRIO_SHIFT) 1538 & VLAN_PRIO_MASK); 1539 1540 skb->protocol = vlan_get_protocol(skb); 1541 return 0; 1542 } 1543 1544 /* check if the hardware is capable of checksum offloading */ 1545 static bool hns3_check_hw_tx_csum(struct sk_buff *skb) 1546 { 1547 struct hns3_nic_priv *priv = netdev_priv(skb->dev); 1548 1549 /* Kindly note, due to backward compatibility of the TX descriptor, 1550 * HW checksum of the non-IP packets and GSO packets is handled at 1551 * different place in the following code 1552 */ 1553 if (skb_csum_is_sctp(skb) || skb_is_gso(skb) || 1554 !test_bit(HNS3_NIC_STATE_HW_TX_CSUM_ENABLE, &priv->state)) 1555 return false; 1556 1557 return true; 1558 } 1559 1560 struct hns3_desc_param { 1561 u32 paylen_ol4cs; 1562 u32 ol_type_vlan_len_msec; 1563 u32 type_cs_vlan_tso; 1564 u16 mss_hw_csum; 1565 u16 inner_vtag; 1566 u16 out_vtag; 1567 }; 1568 1569 static void hns3_init_desc_data(struct sk_buff *skb, struct hns3_desc_param *pa) 1570 { 1571 pa->paylen_ol4cs = skb->len; 1572 pa->ol_type_vlan_len_msec = 0; 1573 pa->type_cs_vlan_tso = 0; 1574 pa->mss_hw_csum = 0; 1575 pa->inner_vtag = 0; 1576 pa->out_vtag = 0; 1577 } 1578 1579 static int hns3_handle_vlan_info(struct hns3_enet_ring *ring, 1580 struct sk_buff *skb, 1581 struct hns3_desc_param *param) 1582 { 1583 int ret; 1584 1585 ret = hns3_handle_vtags(ring, skb); 1586 if (unlikely(ret < 0)) { 1587 hns3_ring_stats_update(ring, tx_vlan_err); 1588 return ret; 1589 } else if (ret == HNS3_INNER_VLAN_TAG) { 1590 param->inner_vtag = skb_vlan_tag_get(skb); 1591 param->inner_vtag |= (skb->priority << VLAN_PRIO_SHIFT) & 1592 VLAN_PRIO_MASK; 1593 hns3_set_field(param->type_cs_vlan_tso, HNS3_TXD_VLAN_B, 1); 1594 } else if (ret == HNS3_OUTER_VLAN_TAG) { 1595 param->out_vtag = skb_vlan_tag_get(skb); 1596 param->out_vtag |= (skb->priority << VLAN_PRIO_SHIFT) & 1597 VLAN_PRIO_MASK; 1598 hns3_set_field(param->ol_type_vlan_len_msec, HNS3_TXD_OVLAN_B, 1599 1); 1600 } 1601 return 0; 1602 } 1603 1604 static int hns3_handle_csum_partial(struct hns3_enet_ring *ring, 1605 struct sk_buff *skb, 1606 struct hns3_desc_cb *desc_cb, 1607 struct hns3_desc_param *param) 1608 { 1609 u8 ol4_proto, il4_proto; 1610 int ret; 1611 1612 if (hns3_check_hw_tx_csum(skb)) { 1613 /* set checksum start and offset, defined in 2 Bytes */ 1614 hns3_set_field(param->type_cs_vlan_tso, HNS3_TXD_CSUM_START_S, 1615 skb_checksum_start_offset(skb) >> 1); 1616 hns3_set_field(param->ol_type_vlan_len_msec, 1617 HNS3_TXD_CSUM_OFFSET_S, 1618 skb->csum_offset >> 1); 1619 param->mss_hw_csum |= BIT(HNS3_TXD_HW_CS_B); 1620 return 0; 1621 } 1622 1623 skb_reset_mac_len(skb); 1624 1625 ret = hns3_get_l4_protocol(skb, &ol4_proto, &il4_proto); 1626 if (unlikely(ret < 0)) { 1627 hns3_ring_stats_update(ring, tx_l4_proto_err); 1628 return ret; 1629 } 1630 1631 ret = hns3_set_l2l3l4(skb, ol4_proto, il4_proto, 1632 ¶m->type_cs_vlan_tso, 1633 ¶m->ol_type_vlan_len_msec); 1634 if (unlikely(ret < 0)) { 1635 hns3_ring_stats_update(ring, tx_l2l3l4_err); 1636 return ret; 1637 } 1638 1639 ret = hns3_set_tso(skb, ¶m->paylen_ol4cs, ¶m->mss_hw_csum, 1640 ¶m->type_cs_vlan_tso, &desc_cb->send_bytes); 1641 if (unlikely(ret < 0)) { 1642 hns3_ring_stats_update(ring, tx_tso_err); 1643 return ret; 1644 } 1645 return 0; 1646 } 1647 1648 static int hns3_fill_skb_desc(struct hns3_enet_ring *ring, 1649 struct sk_buff *skb, struct hns3_desc *desc, 1650 struct hns3_desc_cb *desc_cb) 1651 { 1652 struct hns3_desc_param param; 1653 int ret; 1654 1655 hns3_init_desc_data(skb, ¶m); 1656 ret = hns3_handle_vlan_info(ring, skb, ¶m); 1657 if (unlikely(ret < 0)) 1658 return ret; 1659 1660 desc_cb->send_bytes = skb->len; 1661 1662 if (skb->ip_summed == CHECKSUM_PARTIAL) { 1663 ret = hns3_handle_csum_partial(ring, skb, desc_cb, ¶m); 1664 if (ret) 1665 return ret; 1666 } 1667 1668 /* Set txbd */ 1669 desc->tx.ol_type_vlan_len_msec = 1670 cpu_to_le32(param.ol_type_vlan_len_msec); 1671 desc->tx.type_cs_vlan_tso_len = cpu_to_le32(param.type_cs_vlan_tso); 1672 desc->tx.paylen_ol4cs = cpu_to_le32(param.paylen_ol4cs); 1673 desc->tx.mss_hw_csum = cpu_to_le16(param.mss_hw_csum); 1674 desc->tx.vlan_tag = cpu_to_le16(param.inner_vtag); 1675 desc->tx.outer_vlan_tag = cpu_to_le16(param.out_vtag); 1676 1677 return 0; 1678 } 1679 1680 static int hns3_fill_desc(struct hns3_enet_ring *ring, dma_addr_t dma, 1681 unsigned int size) 1682 { 1683 #define HNS3_LIKELY_BD_NUM 1 1684 1685 struct hns3_desc *desc = &ring->desc[ring->next_to_use]; 1686 unsigned int frag_buf_num; 1687 int k, sizeoflast; 1688 1689 if (likely(size <= HNS3_MAX_BD_SIZE)) { 1690 desc->addr = cpu_to_le64(dma); 1691 desc->tx.send_size = cpu_to_le16(size); 1692 desc->tx.bdtp_fe_sc_vld_ra_ri = 1693 cpu_to_le16(BIT(HNS3_TXD_VLD_B)); 1694 1695 trace_hns3_tx_desc(ring, ring->next_to_use); 1696 ring_ptr_move_fw(ring, next_to_use); 1697 return HNS3_LIKELY_BD_NUM; 1698 } 1699 1700 frag_buf_num = hns3_tx_bd_count(size); 1701 sizeoflast = size % HNS3_MAX_BD_SIZE; 1702 sizeoflast = sizeoflast ? sizeoflast : HNS3_MAX_BD_SIZE; 1703 1704 /* When frag size is bigger than hardware limit, split this frag */ 1705 for (k = 0; k < frag_buf_num; k++) { 1706 /* now, fill the descriptor */ 1707 desc->addr = cpu_to_le64(dma + HNS3_MAX_BD_SIZE * k); 1708 desc->tx.send_size = cpu_to_le16((k == frag_buf_num - 1) ? 1709 (u16)sizeoflast : (u16)HNS3_MAX_BD_SIZE); 1710 desc->tx.bdtp_fe_sc_vld_ra_ri = 1711 cpu_to_le16(BIT(HNS3_TXD_VLD_B)); 1712 1713 trace_hns3_tx_desc(ring, ring->next_to_use); 1714 /* move ring pointer to next */ 1715 ring_ptr_move_fw(ring, next_to_use); 1716 1717 desc = &ring->desc[ring->next_to_use]; 1718 } 1719 1720 return frag_buf_num; 1721 } 1722 1723 static int hns3_map_and_fill_desc(struct hns3_enet_ring *ring, void *priv, 1724 unsigned int type) 1725 { 1726 struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_use]; 1727 struct device *dev = ring_to_dev(ring); 1728 unsigned int size; 1729 dma_addr_t dma; 1730 1731 if (type & (DESC_TYPE_FRAGLIST_SKB | DESC_TYPE_SKB)) { 1732 struct sk_buff *skb = (struct sk_buff *)priv; 1733 1734 size = skb_headlen(skb); 1735 if (!size) 1736 return 0; 1737 1738 dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE); 1739 } else if (type & DESC_TYPE_BOUNCE_HEAD) { 1740 /* Head data has been filled in hns3_handle_tx_bounce(), 1741 * just return 0 here. 1742 */ 1743 return 0; 1744 } else { 1745 skb_frag_t *frag = (skb_frag_t *)priv; 1746 1747 size = skb_frag_size(frag); 1748 if (!size) 1749 return 0; 1750 1751 dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE); 1752 } 1753 1754 if (unlikely(dma_mapping_error(dev, dma))) { 1755 hns3_ring_stats_update(ring, sw_err_cnt); 1756 return -ENOMEM; 1757 } 1758 1759 desc_cb->priv = priv; 1760 desc_cb->length = size; 1761 desc_cb->dma = dma; 1762 desc_cb->type = type; 1763 1764 return hns3_fill_desc(ring, dma, size); 1765 } 1766 1767 static unsigned int hns3_skb_bd_num(struct sk_buff *skb, unsigned int *bd_size, 1768 unsigned int bd_num) 1769 { 1770 unsigned int size; 1771 int i; 1772 1773 size = skb_headlen(skb); 1774 while (size > HNS3_MAX_BD_SIZE) { 1775 bd_size[bd_num++] = HNS3_MAX_BD_SIZE; 1776 size -= HNS3_MAX_BD_SIZE; 1777 1778 if (bd_num > HNS3_MAX_TSO_BD_NUM) 1779 return bd_num; 1780 } 1781 1782 if (size) { 1783 bd_size[bd_num++] = size; 1784 if (bd_num > HNS3_MAX_TSO_BD_NUM) 1785 return bd_num; 1786 } 1787 1788 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { 1789 skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; 1790 size = skb_frag_size(frag); 1791 if (!size) 1792 continue; 1793 1794 while (size > HNS3_MAX_BD_SIZE) { 1795 bd_size[bd_num++] = HNS3_MAX_BD_SIZE; 1796 size -= HNS3_MAX_BD_SIZE; 1797 1798 if (bd_num > HNS3_MAX_TSO_BD_NUM) 1799 return bd_num; 1800 } 1801 1802 bd_size[bd_num++] = size; 1803 if (bd_num > HNS3_MAX_TSO_BD_NUM) 1804 return bd_num; 1805 } 1806 1807 return bd_num; 1808 } 1809 1810 static unsigned int hns3_tx_bd_num(struct sk_buff *skb, unsigned int *bd_size, 1811 u8 max_non_tso_bd_num, unsigned int bd_num, 1812 unsigned int recursion_level) 1813 { 1814 #define HNS3_MAX_RECURSION_LEVEL 24 1815 1816 struct sk_buff *frag_skb; 1817 1818 /* If the total len is within the max bd limit */ 1819 if (likely(skb->len <= HNS3_MAX_BD_SIZE && !recursion_level && 1820 !skb_has_frag_list(skb) && 1821 skb_shinfo(skb)->nr_frags < max_non_tso_bd_num)) 1822 return skb_shinfo(skb)->nr_frags + 1U; 1823 1824 if (unlikely(recursion_level >= HNS3_MAX_RECURSION_LEVEL)) 1825 return UINT_MAX; 1826 1827 bd_num = hns3_skb_bd_num(skb, bd_size, bd_num); 1828 if (!skb_has_frag_list(skb) || bd_num > HNS3_MAX_TSO_BD_NUM) 1829 return bd_num; 1830 1831 skb_walk_frags(skb, frag_skb) { 1832 bd_num = hns3_tx_bd_num(frag_skb, bd_size, max_non_tso_bd_num, 1833 bd_num, recursion_level + 1); 1834 if (bd_num > HNS3_MAX_TSO_BD_NUM) 1835 return bd_num; 1836 } 1837 1838 return bd_num; 1839 } 1840 1841 static unsigned int hns3_gso_hdr_len(struct sk_buff *skb) 1842 { 1843 if (!skb->encapsulation) 1844 return skb_tcp_all_headers(skb); 1845 1846 return skb_inner_tcp_all_headers(skb); 1847 } 1848 1849 /* HW need every continuous max_non_tso_bd_num buffer data to be larger 1850 * than MSS, we simplify it by ensuring skb_headlen + the first continuous 1851 * max_non_tso_bd_num - 1 frags to be larger than gso header len + mss, 1852 * and the remaining continuous max_non_tso_bd_num - 1 frags to be larger 1853 * than MSS except the last max_non_tso_bd_num - 1 frags. 1854 */ 1855 static bool hns3_skb_need_linearized(struct sk_buff *skb, unsigned int *bd_size, 1856 unsigned int bd_num, u8 max_non_tso_bd_num) 1857 { 1858 unsigned int tot_len = 0; 1859 int i; 1860 1861 for (i = 0; i < max_non_tso_bd_num - 1U; i++) 1862 tot_len += bd_size[i]; 1863 1864 /* ensure the first max_non_tso_bd_num frags is greater than 1865 * mss + header 1866 */ 1867 if (tot_len + bd_size[max_non_tso_bd_num - 1U] < 1868 skb_shinfo(skb)->gso_size + hns3_gso_hdr_len(skb)) 1869 return true; 1870 1871 /* ensure every continuous max_non_tso_bd_num - 1 buffer is greater 1872 * than mss except the last one. 1873 */ 1874 for (i = 0; i < bd_num - max_non_tso_bd_num; i++) { 1875 tot_len -= bd_size[i]; 1876 tot_len += bd_size[i + max_non_tso_bd_num - 1U]; 1877 1878 if (tot_len < skb_shinfo(skb)->gso_size) 1879 return true; 1880 } 1881 1882 return false; 1883 } 1884 1885 void hns3_shinfo_pack(struct skb_shared_info *shinfo, __u32 *size) 1886 { 1887 int i; 1888 1889 for (i = 0; i < MAX_SKB_FRAGS; i++) 1890 size[i] = skb_frag_size(&shinfo->frags[i]); 1891 } 1892 1893 static int hns3_skb_linearize(struct hns3_enet_ring *ring, 1894 struct sk_buff *skb, 1895 unsigned int bd_num) 1896 { 1897 /* 'bd_num == UINT_MAX' means the skb' fraglist has a 1898 * recursion level of over HNS3_MAX_RECURSION_LEVEL. 1899 */ 1900 if (bd_num == UINT_MAX) { 1901 hns3_ring_stats_update(ring, over_max_recursion); 1902 return -ENOMEM; 1903 } 1904 1905 /* The skb->len has exceeded the hw limitation, linearization 1906 * will not help. 1907 */ 1908 if (skb->len > HNS3_MAX_TSO_SIZE || 1909 (!skb_is_gso(skb) && skb->len > HNS3_MAX_NON_TSO_SIZE)) { 1910 hns3_ring_stats_update(ring, hw_limitation); 1911 return -ENOMEM; 1912 } 1913 1914 if (__skb_linearize(skb)) { 1915 hns3_ring_stats_update(ring, sw_err_cnt); 1916 return -ENOMEM; 1917 } 1918 1919 return 0; 1920 } 1921 1922 static int hns3_nic_maybe_stop_tx(struct hns3_enet_ring *ring, 1923 struct net_device *netdev, 1924 struct sk_buff *skb) 1925 { 1926 struct hns3_nic_priv *priv = netdev_priv(netdev); 1927 u8 max_non_tso_bd_num = priv->max_non_tso_bd_num; 1928 unsigned int bd_size[HNS3_MAX_TSO_BD_NUM + 1U]; 1929 unsigned int bd_num; 1930 1931 bd_num = hns3_tx_bd_num(skb, bd_size, max_non_tso_bd_num, 0, 0); 1932 if (unlikely(bd_num > max_non_tso_bd_num)) { 1933 if (bd_num <= HNS3_MAX_TSO_BD_NUM && skb_is_gso(skb) && 1934 !hns3_skb_need_linearized(skb, bd_size, bd_num, 1935 max_non_tso_bd_num)) { 1936 trace_hns3_over_max_bd(skb); 1937 goto out; 1938 } 1939 1940 if (hns3_skb_linearize(ring, skb, bd_num)) 1941 return -ENOMEM; 1942 1943 bd_num = hns3_tx_bd_count(skb->len); 1944 1945 hns3_ring_stats_update(ring, tx_copy); 1946 } 1947 1948 out: 1949 if (likely(ring_space(ring) >= bd_num)) 1950 return bd_num; 1951 1952 netif_stop_subqueue(netdev, ring->queue_index); 1953 smp_mb(); /* Memory barrier before checking ring_space */ 1954 1955 /* Start queue in case hns3_clean_tx_ring has just made room 1956 * available and has not seen the queue stopped state performed 1957 * by netif_stop_subqueue above. 1958 */ 1959 if (ring_space(ring) >= bd_num && netif_carrier_ok(netdev) && 1960 !test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) { 1961 netif_start_subqueue(netdev, ring->queue_index); 1962 return bd_num; 1963 } 1964 1965 hns3_ring_stats_update(ring, tx_busy); 1966 1967 return -EBUSY; 1968 } 1969 1970 static void hns3_clear_desc(struct hns3_enet_ring *ring, int next_to_use_orig) 1971 { 1972 struct device *dev = ring_to_dev(ring); 1973 unsigned int i; 1974 1975 for (i = 0; i < ring->desc_num; i++) { 1976 struct hns3_desc *desc = &ring->desc[ring->next_to_use]; 1977 struct hns3_desc_cb *desc_cb; 1978 1979 memset(desc, 0, sizeof(*desc)); 1980 1981 /* check if this is where we started */ 1982 if (ring->next_to_use == next_to_use_orig) 1983 break; 1984 1985 /* rollback one */ 1986 ring_ptr_move_bw(ring, next_to_use); 1987 1988 desc_cb = &ring->desc_cb[ring->next_to_use]; 1989 1990 if (!desc_cb->dma) 1991 continue; 1992 1993 /* unmap the descriptor dma address */ 1994 if (desc_cb->type & (DESC_TYPE_SKB | DESC_TYPE_FRAGLIST_SKB)) 1995 dma_unmap_single(dev, desc_cb->dma, desc_cb->length, 1996 DMA_TO_DEVICE); 1997 else if (desc_cb->type & 1998 (DESC_TYPE_BOUNCE_HEAD | DESC_TYPE_BOUNCE_ALL)) 1999 hns3_tx_spare_rollback(ring, desc_cb->length); 2000 else if (desc_cb->length) 2001 dma_unmap_page(dev, desc_cb->dma, desc_cb->length, 2002 DMA_TO_DEVICE); 2003 2004 desc_cb->length = 0; 2005 desc_cb->dma = 0; 2006 desc_cb->type = DESC_TYPE_UNKNOWN; 2007 } 2008 } 2009 2010 static int hns3_fill_skb_to_desc(struct hns3_enet_ring *ring, 2011 struct sk_buff *skb, unsigned int type) 2012 { 2013 struct sk_buff *frag_skb; 2014 int i, ret, bd_num = 0; 2015 2016 ret = hns3_map_and_fill_desc(ring, skb, type); 2017 if (unlikely(ret < 0)) 2018 return ret; 2019 2020 bd_num += ret; 2021 2022 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { 2023 skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; 2024 2025 ret = hns3_map_and_fill_desc(ring, frag, DESC_TYPE_PAGE); 2026 if (unlikely(ret < 0)) 2027 return ret; 2028 2029 bd_num += ret; 2030 } 2031 2032 skb_walk_frags(skb, frag_skb) { 2033 ret = hns3_fill_skb_to_desc(ring, frag_skb, 2034 DESC_TYPE_FRAGLIST_SKB); 2035 if (unlikely(ret < 0)) 2036 return ret; 2037 2038 bd_num += ret; 2039 } 2040 2041 return bd_num; 2042 } 2043 2044 static void hns3_tx_push_bd(struct hns3_enet_ring *ring, int num) 2045 { 2046 #define HNS3_BYTES_PER_64BIT 8 2047 2048 struct hns3_desc desc[HNS3_MAX_PUSH_BD_NUM] = {}; 2049 int offset = 0; 2050 2051 /* make sure everything is visible to device before 2052 * excuting tx push or updating doorbell 2053 */ 2054 dma_wmb(); 2055 2056 do { 2057 int idx = (ring->next_to_use - num + ring->desc_num) % 2058 ring->desc_num; 2059 2060 u64_stats_update_begin(&ring->syncp); 2061 ring->stats.tx_push++; 2062 u64_stats_update_end(&ring->syncp); 2063 memcpy(&desc[offset], &ring->desc[idx], 2064 sizeof(struct hns3_desc)); 2065 offset++; 2066 } while (--num); 2067 2068 __iowrite64_copy(ring->tqp->mem_base, desc, 2069 (sizeof(struct hns3_desc) * HNS3_MAX_PUSH_BD_NUM) / 2070 HNS3_BYTES_PER_64BIT); 2071 2072 io_stop_wc(); 2073 } 2074 2075 static void hns3_tx_mem_doorbell(struct hns3_enet_ring *ring) 2076 { 2077 #define HNS3_MEM_DOORBELL_OFFSET 64 2078 2079 __le64 bd_num = cpu_to_le64((u64)ring->pending_buf); 2080 2081 /* make sure everything is visible to device before 2082 * excuting tx push or updating doorbell 2083 */ 2084 dma_wmb(); 2085 2086 __iowrite64_copy(ring->tqp->mem_base + HNS3_MEM_DOORBELL_OFFSET, 2087 &bd_num, 1); 2088 u64_stats_update_begin(&ring->syncp); 2089 ring->stats.tx_mem_doorbell += ring->pending_buf; 2090 u64_stats_update_end(&ring->syncp); 2091 2092 io_stop_wc(); 2093 } 2094 2095 static void hns3_tx_doorbell(struct hns3_enet_ring *ring, int num, 2096 bool doorbell) 2097 { 2098 struct net_device *netdev = ring_to_netdev(ring); 2099 struct hns3_nic_priv *priv = netdev_priv(netdev); 2100 2101 /* when tx push is enabled, the packet whose number of BD below 2102 * HNS3_MAX_PUSH_BD_NUM can be pushed directly. 2103 */ 2104 if (test_bit(HNS3_NIC_STATE_TX_PUSH_ENABLE, &priv->state) && num && 2105 !ring->pending_buf && num <= HNS3_MAX_PUSH_BD_NUM && doorbell) { 2106 /* This smp_store_release() pairs with smp_load_aquire() in 2107 * hns3_nic_reclaim_desc(). Ensure that the BD valid bit 2108 * is updated. 2109 */ 2110 smp_store_release(&ring->last_to_use, ring->next_to_use); 2111 hns3_tx_push_bd(ring, num); 2112 return; 2113 } 2114 2115 ring->pending_buf += num; 2116 2117 if (!doorbell) { 2118 hns3_ring_stats_update(ring, tx_more); 2119 return; 2120 } 2121 2122 /* This smp_store_release() pairs with smp_load_aquire() in 2123 * hns3_nic_reclaim_desc(). Ensure that the BD valid bit is updated. 2124 */ 2125 smp_store_release(&ring->last_to_use, ring->next_to_use); 2126 2127 if (ring->tqp->mem_base) 2128 hns3_tx_mem_doorbell(ring); 2129 else 2130 writel(ring->pending_buf, 2131 ring->tqp->io_base + HNS3_RING_TX_RING_TAIL_REG); 2132 2133 ring->pending_buf = 0; 2134 } 2135 2136 static void hns3_tsyn(struct net_device *netdev, struct sk_buff *skb, 2137 struct hns3_desc *desc) 2138 { 2139 struct hnae3_handle *h = hns3_get_handle(netdev); 2140 2141 if (!(h->ae_algo->ops->set_tx_hwts_info && 2142 h->ae_algo->ops->set_tx_hwts_info(h, skb))) 2143 return; 2144 2145 desc->tx.bdtp_fe_sc_vld_ra_ri |= cpu_to_le16(BIT(HNS3_TXD_TSYN_B)); 2146 } 2147 2148 static int hns3_handle_tx_bounce(struct hns3_enet_ring *ring, 2149 struct sk_buff *skb) 2150 { 2151 struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_use]; 2152 unsigned int type = DESC_TYPE_BOUNCE_HEAD; 2153 unsigned int size = skb_headlen(skb); 2154 dma_addr_t dma; 2155 int bd_num = 0; 2156 u32 cb_len; 2157 void *buf; 2158 int ret; 2159 2160 if (skb->len <= ring->tx_copybreak) { 2161 size = skb->len; 2162 type = DESC_TYPE_BOUNCE_ALL; 2163 } 2164 2165 /* hns3_can_use_tx_bounce() is called to ensure the below 2166 * function can always return the tx buffer. 2167 */ 2168 buf = hns3_tx_spare_alloc(ring, size, &dma, &cb_len); 2169 2170 ret = skb_copy_bits(skb, 0, buf, size); 2171 if (unlikely(ret < 0)) { 2172 hns3_tx_spare_rollback(ring, cb_len); 2173 hns3_ring_stats_update(ring, copy_bits_err); 2174 return ret; 2175 } 2176 2177 desc_cb->priv = skb; 2178 desc_cb->length = cb_len; 2179 desc_cb->dma = dma; 2180 desc_cb->type = type; 2181 2182 bd_num += hns3_fill_desc(ring, dma, size); 2183 2184 if (type == DESC_TYPE_BOUNCE_HEAD) { 2185 ret = hns3_fill_skb_to_desc(ring, skb, 2186 DESC_TYPE_BOUNCE_HEAD); 2187 if (unlikely(ret < 0)) 2188 return ret; 2189 2190 bd_num += ret; 2191 } 2192 2193 dma_sync_single_for_device(ring_to_dev(ring), dma, size, 2194 DMA_TO_DEVICE); 2195 2196 hns3_ring_stats_update(ring, tx_bounce); 2197 2198 return bd_num; 2199 } 2200 2201 static int hns3_handle_tx_sgl(struct hns3_enet_ring *ring, 2202 struct sk_buff *skb) 2203 { 2204 struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_use]; 2205 u32 nfrag = skb_shinfo(skb)->nr_frags + 1; 2206 struct sg_table *sgt; 2207 int i, bd_num = 0; 2208 dma_addr_t dma; 2209 u32 cb_len; 2210 int nents; 2211 2212 if (skb_has_frag_list(skb)) 2213 nfrag = HNS3_MAX_TSO_BD_NUM; 2214 2215 /* hns3_can_use_tx_sgl() is called to ensure the below 2216 * function can always return the tx buffer. 2217 */ 2218 sgt = hns3_tx_spare_alloc(ring, HNS3_SGL_SIZE(nfrag), 2219 &dma, &cb_len); 2220 2221 /* scatterlist follows by the sg table */ 2222 sgt->sgl = (struct scatterlist *)(sgt + 1); 2223 sg_init_table(sgt->sgl, nfrag); 2224 nents = skb_to_sgvec(skb, sgt->sgl, 0, skb->len); 2225 if (unlikely(nents < 0)) { 2226 hns3_tx_spare_rollback(ring, cb_len); 2227 hns3_ring_stats_update(ring, skb2sgl_err); 2228 return -ENOMEM; 2229 } 2230 2231 sgt->orig_nents = nents; 2232 sgt->nents = dma_map_sg(ring_to_dev(ring), sgt->sgl, sgt->orig_nents, 2233 DMA_TO_DEVICE); 2234 if (unlikely(!sgt->nents)) { 2235 hns3_tx_spare_rollback(ring, cb_len); 2236 hns3_ring_stats_update(ring, map_sg_err); 2237 return -ENOMEM; 2238 } 2239 2240 desc_cb->priv = skb; 2241 desc_cb->length = cb_len; 2242 desc_cb->dma = dma; 2243 desc_cb->type = DESC_TYPE_SGL_SKB; 2244 2245 for (i = 0; i < sgt->nents; i++) 2246 bd_num += hns3_fill_desc(ring, sg_dma_address(sgt->sgl + i), 2247 sg_dma_len(sgt->sgl + i)); 2248 hns3_ring_stats_update(ring, tx_sgl); 2249 2250 return bd_num; 2251 } 2252 2253 static int hns3_handle_desc_filling(struct hns3_enet_ring *ring, 2254 struct sk_buff *skb) 2255 { 2256 u32 space; 2257 2258 if (!ring->tx_spare) 2259 goto out; 2260 2261 space = hns3_tx_spare_space(ring); 2262 2263 if (hns3_can_use_tx_sgl(ring, skb, space)) 2264 return hns3_handle_tx_sgl(ring, skb); 2265 2266 if (hns3_can_use_tx_bounce(ring, skb, space)) 2267 return hns3_handle_tx_bounce(ring, skb); 2268 2269 out: 2270 return hns3_fill_skb_to_desc(ring, skb, DESC_TYPE_SKB); 2271 } 2272 2273 static int hns3_handle_skb_desc(struct hns3_enet_ring *ring, 2274 struct sk_buff *skb, 2275 struct hns3_desc_cb *desc_cb, 2276 int next_to_use_head) 2277 { 2278 int ret; 2279 2280 ret = hns3_fill_skb_desc(ring, skb, &ring->desc[ring->next_to_use], 2281 desc_cb); 2282 if (unlikely(ret < 0)) 2283 goto fill_err; 2284 2285 /* 'ret < 0' means filling error, 'ret == 0' means skb->len is 2286 * zero, which is unlikely, and 'ret > 0' means how many tx desc 2287 * need to be notified to the hw. 2288 */ 2289 ret = hns3_handle_desc_filling(ring, skb); 2290 if (likely(ret > 0)) 2291 return ret; 2292 2293 fill_err: 2294 hns3_clear_desc(ring, next_to_use_head); 2295 return ret; 2296 } 2297 2298 netdev_tx_t hns3_nic_net_xmit(struct sk_buff *skb, struct net_device *netdev) 2299 { 2300 struct hns3_nic_priv *priv = netdev_priv(netdev); 2301 struct hns3_enet_ring *ring = &priv->ring[skb->queue_mapping]; 2302 struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_use]; 2303 struct netdev_queue *dev_queue; 2304 int pre_ntu, ret; 2305 bool doorbell; 2306 2307 /* Hardware can only handle short frames above 32 bytes */ 2308 if (skb_put_padto(skb, HNS3_MIN_TX_LEN)) { 2309 hns3_tx_doorbell(ring, 0, !netdev_xmit_more()); 2310 2311 hns3_ring_stats_update(ring, sw_err_cnt); 2312 2313 return NETDEV_TX_OK; 2314 } 2315 2316 /* Prefetch the data used later */ 2317 prefetch(skb->data); 2318 2319 ret = hns3_nic_maybe_stop_tx(ring, netdev, skb); 2320 if (unlikely(ret <= 0)) { 2321 if (ret == -EBUSY) { 2322 hns3_tx_doorbell(ring, 0, true); 2323 return NETDEV_TX_BUSY; 2324 } 2325 2326 hns3_rl_err(netdev, "xmit error: %d!\n", ret); 2327 goto out_err_tx_ok; 2328 } 2329 2330 ret = hns3_handle_skb_desc(ring, skb, desc_cb, ring->next_to_use); 2331 if (unlikely(ret <= 0)) 2332 goto out_err_tx_ok; 2333 2334 pre_ntu = ring->next_to_use ? (ring->next_to_use - 1) : 2335 (ring->desc_num - 1); 2336 2337 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) 2338 hns3_tsyn(netdev, skb, &ring->desc[pre_ntu]); 2339 2340 ring->desc[pre_ntu].tx.bdtp_fe_sc_vld_ra_ri |= 2341 cpu_to_le16(BIT(HNS3_TXD_FE_B)); 2342 trace_hns3_tx_desc(ring, pre_ntu); 2343 2344 skb_tx_timestamp(skb); 2345 2346 /* Complete translate all packets */ 2347 dev_queue = netdev_get_tx_queue(netdev, ring->queue_index); 2348 doorbell = __netdev_tx_sent_queue(dev_queue, desc_cb->send_bytes, 2349 netdev_xmit_more()); 2350 hns3_tx_doorbell(ring, ret, doorbell); 2351 2352 return NETDEV_TX_OK; 2353 2354 out_err_tx_ok: 2355 dev_kfree_skb_any(skb); 2356 hns3_tx_doorbell(ring, 0, !netdev_xmit_more()); 2357 return NETDEV_TX_OK; 2358 } 2359 2360 static int hns3_nic_net_set_mac_address(struct net_device *netdev, void *p) 2361 { 2362 char format_mac_addr_perm[HNAE3_FORMAT_MAC_ADDR_LEN]; 2363 char format_mac_addr_sa[HNAE3_FORMAT_MAC_ADDR_LEN]; 2364 struct hnae3_handle *h = hns3_get_handle(netdev); 2365 struct sockaddr *mac_addr = p; 2366 int ret; 2367 2368 if (!mac_addr || !is_valid_ether_addr((const u8 *)mac_addr->sa_data)) 2369 return -EADDRNOTAVAIL; 2370 2371 if (ether_addr_equal(netdev->dev_addr, mac_addr->sa_data)) { 2372 hnae3_format_mac_addr(format_mac_addr_sa, mac_addr->sa_data); 2373 netdev_info(netdev, "already using mac address %s\n", 2374 format_mac_addr_sa); 2375 return 0; 2376 } 2377 2378 /* For VF device, if there is a perm_addr, then the user will not 2379 * be allowed to change the address. 2380 */ 2381 if (!hns3_is_phys_func(h->pdev) && 2382 !is_zero_ether_addr(netdev->perm_addr)) { 2383 hnae3_format_mac_addr(format_mac_addr_perm, netdev->perm_addr); 2384 hnae3_format_mac_addr(format_mac_addr_sa, mac_addr->sa_data); 2385 netdev_err(netdev, "has permanent MAC %s, user MAC %s not allow\n", 2386 format_mac_addr_perm, format_mac_addr_sa); 2387 return -EPERM; 2388 } 2389 2390 ret = h->ae_algo->ops->set_mac_addr(h, mac_addr->sa_data, false); 2391 if (ret) { 2392 netdev_err(netdev, "set_mac_address fail, ret=%d!\n", ret); 2393 return ret; 2394 } 2395 2396 eth_hw_addr_set(netdev, mac_addr->sa_data); 2397 2398 return 0; 2399 } 2400 2401 static int hns3_nic_do_ioctl(struct net_device *netdev, 2402 struct ifreq *ifr, int cmd) 2403 { 2404 struct hnae3_handle *h = hns3_get_handle(netdev); 2405 2406 if (!netif_running(netdev)) 2407 return -EINVAL; 2408 2409 if (!h->ae_algo->ops->do_ioctl) 2410 return -EOPNOTSUPP; 2411 2412 return h->ae_algo->ops->do_ioctl(h, ifr, cmd); 2413 } 2414 2415 static int hns3_nic_set_features(struct net_device *netdev, 2416 netdev_features_t features) 2417 { 2418 netdev_features_t changed = netdev->features ^ features; 2419 struct hns3_nic_priv *priv = netdev_priv(netdev); 2420 struct hnae3_handle *h = priv->ae_handle; 2421 bool enable; 2422 int ret; 2423 2424 if (changed & (NETIF_F_GRO_HW) && h->ae_algo->ops->set_gro_en) { 2425 enable = !!(features & NETIF_F_GRO_HW); 2426 ret = h->ae_algo->ops->set_gro_en(h, enable); 2427 if (ret) 2428 return ret; 2429 } 2430 2431 if ((changed & NETIF_F_HW_VLAN_CTAG_RX) && 2432 h->ae_algo->ops->enable_hw_strip_rxvtag) { 2433 enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX); 2434 ret = h->ae_algo->ops->enable_hw_strip_rxvtag(h, enable); 2435 if (ret) 2436 return ret; 2437 } 2438 2439 if ((changed & NETIF_F_NTUPLE) && h->ae_algo->ops->enable_fd) { 2440 enable = !!(features & NETIF_F_NTUPLE); 2441 h->ae_algo->ops->enable_fd(h, enable); 2442 } 2443 2444 if ((netdev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) && 2445 h->ae_algo->ops->cls_flower_active(h)) { 2446 netdev_err(netdev, 2447 "there are offloaded TC filters active, cannot disable HW TC offload"); 2448 return -EINVAL; 2449 } 2450 2451 if ((changed & NETIF_F_HW_VLAN_CTAG_FILTER) && 2452 h->ae_algo->ops->enable_vlan_filter) { 2453 enable = !!(features & NETIF_F_HW_VLAN_CTAG_FILTER); 2454 ret = h->ae_algo->ops->enable_vlan_filter(h, enable); 2455 if (ret) 2456 return ret; 2457 } 2458 2459 netdev->features = features; 2460 return 0; 2461 } 2462 2463 static netdev_features_t hns3_features_check(struct sk_buff *skb, 2464 struct net_device *dev, 2465 netdev_features_t features) 2466 { 2467 #define HNS3_MAX_HDR_LEN 480U 2468 #define HNS3_MAX_L4_HDR_LEN 60U 2469 2470 size_t len; 2471 2472 if (skb->ip_summed != CHECKSUM_PARTIAL) 2473 return features; 2474 2475 if (skb->encapsulation) 2476 len = skb_inner_transport_header(skb) - skb->data; 2477 else 2478 len = skb_transport_header(skb) - skb->data; 2479 2480 /* Assume L4 is 60 byte as TCP is the only protocol with a 2481 * a flexible value, and it's max len is 60 bytes. 2482 */ 2483 len += HNS3_MAX_L4_HDR_LEN; 2484 2485 /* Hardware only supports checksum on the skb with a max header 2486 * len of 480 bytes. 2487 */ 2488 if (len > HNS3_MAX_HDR_LEN) 2489 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK); 2490 2491 return features; 2492 } 2493 2494 static void hns3_fetch_stats(struct rtnl_link_stats64 *stats, 2495 struct hns3_enet_ring *ring, bool is_tx) 2496 { 2497 unsigned int start; 2498 2499 do { 2500 start = u64_stats_fetch_begin(&ring->syncp); 2501 if (is_tx) { 2502 stats->tx_bytes += ring->stats.tx_bytes; 2503 stats->tx_packets += ring->stats.tx_pkts; 2504 stats->tx_dropped += ring->stats.sw_err_cnt; 2505 stats->tx_dropped += ring->stats.tx_vlan_err; 2506 stats->tx_dropped += ring->stats.tx_l4_proto_err; 2507 stats->tx_dropped += ring->stats.tx_l2l3l4_err; 2508 stats->tx_dropped += ring->stats.tx_tso_err; 2509 stats->tx_dropped += ring->stats.over_max_recursion; 2510 stats->tx_dropped += ring->stats.hw_limitation; 2511 stats->tx_dropped += ring->stats.copy_bits_err; 2512 stats->tx_dropped += ring->stats.skb2sgl_err; 2513 stats->tx_dropped += ring->stats.map_sg_err; 2514 stats->tx_errors += ring->stats.sw_err_cnt; 2515 stats->tx_errors += ring->stats.tx_vlan_err; 2516 stats->tx_errors += ring->stats.tx_l4_proto_err; 2517 stats->tx_errors += ring->stats.tx_l2l3l4_err; 2518 stats->tx_errors += ring->stats.tx_tso_err; 2519 stats->tx_errors += ring->stats.over_max_recursion; 2520 stats->tx_errors += ring->stats.hw_limitation; 2521 stats->tx_errors += ring->stats.copy_bits_err; 2522 stats->tx_errors += ring->stats.skb2sgl_err; 2523 stats->tx_errors += ring->stats.map_sg_err; 2524 } else { 2525 stats->rx_bytes += ring->stats.rx_bytes; 2526 stats->rx_packets += ring->stats.rx_pkts; 2527 stats->rx_dropped += ring->stats.l2_err; 2528 stats->rx_errors += ring->stats.l2_err; 2529 stats->rx_errors += ring->stats.l3l4_csum_err; 2530 stats->rx_crc_errors += ring->stats.l2_err; 2531 stats->multicast += ring->stats.rx_multicast; 2532 stats->rx_length_errors += ring->stats.err_pkt_len; 2533 } 2534 } while (u64_stats_fetch_retry(&ring->syncp, start)); 2535 } 2536 2537 static void hns3_nic_get_stats64(struct net_device *netdev, 2538 struct rtnl_link_stats64 *stats) 2539 { 2540 struct hns3_nic_priv *priv = netdev_priv(netdev); 2541 int queue_num = priv->ae_handle->kinfo.num_tqps; 2542 struct hnae3_handle *handle = priv->ae_handle; 2543 struct rtnl_link_stats64 ring_total_stats; 2544 struct hns3_enet_ring *ring; 2545 unsigned int idx; 2546 2547 if (test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) 2548 return; 2549 2550 handle->ae_algo->ops->update_stats(handle); 2551 2552 memset(&ring_total_stats, 0, sizeof(ring_total_stats)); 2553 for (idx = 0; idx < queue_num; idx++) { 2554 /* fetch the tx stats */ 2555 ring = &priv->ring[idx]; 2556 hns3_fetch_stats(&ring_total_stats, ring, true); 2557 2558 /* fetch the rx stats */ 2559 ring = &priv->ring[idx + queue_num]; 2560 hns3_fetch_stats(&ring_total_stats, ring, false); 2561 } 2562 2563 stats->tx_bytes = ring_total_stats.tx_bytes; 2564 stats->tx_packets = ring_total_stats.tx_packets; 2565 stats->rx_bytes = ring_total_stats.rx_bytes; 2566 stats->rx_packets = ring_total_stats.rx_packets; 2567 2568 stats->rx_errors = ring_total_stats.rx_errors; 2569 stats->multicast = ring_total_stats.multicast; 2570 stats->rx_length_errors = ring_total_stats.rx_length_errors; 2571 stats->rx_crc_errors = ring_total_stats.rx_crc_errors; 2572 stats->rx_missed_errors = netdev->stats.rx_missed_errors; 2573 2574 stats->tx_errors = ring_total_stats.tx_errors; 2575 stats->rx_dropped = ring_total_stats.rx_dropped; 2576 stats->tx_dropped = ring_total_stats.tx_dropped; 2577 stats->collisions = netdev->stats.collisions; 2578 stats->rx_over_errors = netdev->stats.rx_over_errors; 2579 stats->rx_frame_errors = netdev->stats.rx_frame_errors; 2580 stats->rx_fifo_errors = netdev->stats.rx_fifo_errors; 2581 stats->tx_aborted_errors = netdev->stats.tx_aborted_errors; 2582 stats->tx_carrier_errors = netdev->stats.tx_carrier_errors; 2583 stats->tx_fifo_errors = netdev->stats.tx_fifo_errors; 2584 stats->tx_heartbeat_errors = netdev->stats.tx_heartbeat_errors; 2585 stats->tx_window_errors = netdev->stats.tx_window_errors; 2586 stats->rx_compressed = netdev->stats.rx_compressed; 2587 stats->tx_compressed = netdev->stats.tx_compressed; 2588 } 2589 2590 static int hns3_setup_tc(struct net_device *netdev, void *type_data) 2591 { 2592 struct tc_mqprio_qopt_offload *mqprio_qopt = type_data; 2593 struct hnae3_knic_private_info *kinfo; 2594 u8 tc = mqprio_qopt->qopt.num_tc; 2595 u16 mode = mqprio_qopt->mode; 2596 u8 hw = mqprio_qopt->qopt.hw; 2597 struct hnae3_handle *h; 2598 2599 if (!((hw == TC_MQPRIO_HW_OFFLOAD_TCS && 2600 mode == TC_MQPRIO_MODE_CHANNEL) || (!hw && tc == 0))) 2601 return -EOPNOTSUPP; 2602 2603 if (tc > HNAE3_MAX_TC) 2604 return -EINVAL; 2605 2606 if (!netdev) 2607 return -EINVAL; 2608 2609 h = hns3_get_handle(netdev); 2610 kinfo = &h->kinfo; 2611 2612 netif_dbg(h, drv, netdev, "setup tc: num_tc=%u\n", tc); 2613 2614 return (kinfo->dcb_ops && kinfo->dcb_ops->setup_tc) ? 2615 kinfo->dcb_ops->setup_tc(h, mqprio_qopt) : -EOPNOTSUPP; 2616 } 2617 2618 static int hns3_setup_tc_cls_flower(struct hns3_nic_priv *priv, 2619 struct flow_cls_offload *flow) 2620 { 2621 int tc = tc_classid_to_hwtc(priv->netdev, flow->classid); 2622 struct hnae3_handle *h = hns3_get_handle(priv->netdev); 2623 2624 switch (flow->command) { 2625 case FLOW_CLS_REPLACE: 2626 if (h->ae_algo->ops->add_cls_flower) 2627 return h->ae_algo->ops->add_cls_flower(h, flow, tc); 2628 break; 2629 case FLOW_CLS_DESTROY: 2630 if (h->ae_algo->ops->del_cls_flower) 2631 return h->ae_algo->ops->del_cls_flower(h, flow); 2632 break; 2633 default: 2634 break; 2635 } 2636 2637 return -EOPNOTSUPP; 2638 } 2639 2640 static int hns3_setup_tc_block_cb(enum tc_setup_type type, void *type_data, 2641 void *cb_priv) 2642 { 2643 struct hns3_nic_priv *priv = cb_priv; 2644 2645 if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data)) 2646 return -EOPNOTSUPP; 2647 2648 switch (type) { 2649 case TC_SETUP_CLSFLOWER: 2650 return hns3_setup_tc_cls_flower(priv, type_data); 2651 default: 2652 return -EOPNOTSUPP; 2653 } 2654 } 2655 2656 static LIST_HEAD(hns3_block_cb_list); 2657 2658 static int hns3_nic_setup_tc(struct net_device *dev, enum tc_setup_type type, 2659 void *type_data) 2660 { 2661 struct hns3_nic_priv *priv = netdev_priv(dev); 2662 int ret; 2663 2664 switch (type) { 2665 case TC_SETUP_QDISC_MQPRIO: 2666 ret = hns3_setup_tc(dev, type_data); 2667 break; 2668 case TC_SETUP_BLOCK: 2669 ret = flow_block_cb_setup_simple(type_data, 2670 &hns3_block_cb_list, 2671 hns3_setup_tc_block_cb, 2672 priv, priv, true); 2673 break; 2674 default: 2675 return -EOPNOTSUPP; 2676 } 2677 2678 return ret; 2679 } 2680 2681 static int hns3_vlan_rx_add_vid(struct net_device *netdev, 2682 __be16 proto, u16 vid) 2683 { 2684 struct hnae3_handle *h = hns3_get_handle(netdev); 2685 int ret = -EIO; 2686 2687 if (h->ae_algo->ops->set_vlan_filter) 2688 ret = h->ae_algo->ops->set_vlan_filter(h, proto, vid, false); 2689 2690 return ret; 2691 } 2692 2693 static int hns3_vlan_rx_kill_vid(struct net_device *netdev, 2694 __be16 proto, u16 vid) 2695 { 2696 struct hnae3_handle *h = hns3_get_handle(netdev); 2697 int ret = -EIO; 2698 2699 if (h->ae_algo->ops->set_vlan_filter) 2700 ret = h->ae_algo->ops->set_vlan_filter(h, proto, vid, true); 2701 2702 return ret; 2703 } 2704 2705 static int hns3_ndo_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan, 2706 u8 qos, __be16 vlan_proto) 2707 { 2708 struct hnae3_handle *h = hns3_get_handle(netdev); 2709 int ret = -EIO; 2710 2711 netif_dbg(h, drv, netdev, 2712 "set vf vlan: vf=%d, vlan=%u, qos=%u, vlan_proto=0x%x\n", 2713 vf, vlan, qos, ntohs(vlan_proto)); 2714 2715 if (h->ae_algo->ops->set_vf_vlan_filter) 2716 ret = h->ae_algo->ops->set_vf_vlan_filter(h, vf, vlan, 2717 qos, vlan_proto); 2718 2719 return ret; 2720 } 2721 2722 static int hns3_set_vf_spoofchk(struct net_device *netdev, int vf, bool enable) 2723 { 2724 struct hnae3_handle *handle = hns3_get_handle(netdev); 2725 2726 if (hns3_nic_resetting(netdev)) 2727 return -EBUSY; 2728 2729 if (!handle->ae_algo->ops->set_vf_spoofchk) 2730 return -EOPNOTSUPP; 2731 2732 return handle->ae_algo->ops->set_vf_spoofchk(handle, vf, enable); 2733 } 2734 2735 static int hns3_set_vf_trust(struct net_device *netdev, int vf, bool enable) 2736 { 2737 struct hnae3_handle *handle = hns3_get_handle(netdev); 2738 2739 if (!handle->ae_algo->ops->set_vf_trust) 2740 return -EOPNOTSUPP; 2741 2742 return handle->ae_algo->ops->set_vf_trust(handle, vf, enable); 2743 } 2744 2745 static int hns3_nic_change_mtu(struct net_device *netdev, int new_mtu) 2746 { 2747 struct hnae3_handle *h = hns3_get_handle(netdev); 2748 int ret; 2749 2750 if (hns3_nic_resetting(netdev)) 2751 return -EBUSY; 2752 2753 if (!h->ae_algo->ops->set_mtu) 2754 return -EOPNOTSUPP; 2755 2756 netif_dbg(h, drv, netdev, 2757 "change mtu from %u to %d\n", netdev->mtu, new_mtu); 2758 2759 ret = h->ae_algo->ops->set_mtu(h, new_mtu); 2760 if (ret) 2761 netdev_err(netdev, "failed to change MTU in hardware %d\n", 2762 ret); 2763 else 2764 netdev->mtu = new_mtu; 2765 2766 return ret; 2767 } 2768 2769 static int hns3_get_timeout_queue(struct net_device *ndev) 2770 { 2771 int i; 2772 2773 /* Find the stopped queue the same way the stack does */ 2774 for (i = 0; i < ndev->num_tx_queues; i++) { 2775 struct netdev_queue *q; 2776 unsigned long trans_start; 2777 2778 q = netdev_get_tx_queue(ndev, i); 2779 trans_start = READ_ONCE(q->trans_start); 2780 if (netif_xmit_stopped(q) && 2781 time_after(jiffies, 2782 (trans_start + ndev->watchdog_timeo))) { 2783 #ifdef CONFIG_BQL 2784 struct dql *dql = &q->dql; 2785 2786 netdev_info(ndev, "DQL info last_cnt: %u, queued: %u, adj_limit: %u, completed: %u\n", 2787 dql->last_obj_cnt, dql->num_queued, 2788 dql->adj_limit, dql->num_completed); 2789 #endif 2790 netdev_info(ndev, "queue state: 0x%lx, delta msecs: %u\n", 2791 q->state, 2792 jiffies_to_msecs(jiffies - trans_start)); 2793 break; 2794 } 2795 } 2796 2797 return i; 2798 } 2799 2800 static void hns3_dump_queue_stats(struct net_device *ndev, 2801 struct hns3_enet_ring *tx_ring, 2802 int timeout_queue) 2803 { 2804 struct napi_struct *napi = &tx_ring->tqp_vector->napi; 2805 struct hns3_nic_priv *priv = netdev_priv(ndev); 2806 2807 netdev_info(ndev, 2808 "tx_timeout count: %llu, queue id: %d, SW_NTU: 0x%x, SW_NTC: 0x%x, napi state: %lu\n", 2809 priv->tx_timeout_count, timeout_queue, tx_ring->next_to_use, 2810 tx_ring->next_to_clean, napi->state); 2811 2812 netdev_info(ndev, 2813 "tx_pkts: %llu, tx_bytes: %llu, sw_err_cnt: %llu, tx_pending: %d\n", 2814 tx_ring->stats.tx_pkts, tx_ring->stats.tx_bytes, 2815 tx_ring->stats.sw_err_cnt, tx_ring->pending_buf); 2816 2817 netdev_info(ndev, 2818 "seg_pkt_cnt: %llu, tx_more: %llu, restart_queue: %llu, tx_busy: %llu\n", 2819 tx_ring->stats.seg_pkt_cnt, tx_ring->stats.tx_more, 2820 tx_ring->stats.restart_queue, tx_ring->stats.tx_busy); 2821 2822 netdev_info(ndev, "tx_push: %llu, tx_mem_doorbell: %llu\n", 2823 tx_ring->stats.tx_push, tx_ring->stats.tx_mem_doorbell); 2824 } 2825 2826 static void hns3_dump_queue_reg(struct net_device *ndev, 2827 struct hns3_enet_ring *tx_ring) 2828 { 2829 netdev_info(ndev, 2830 "BD_NUM: 0x%x HW_HEAD: 0x%x, HW_TAIL: 0x%x, BD_ERR: 0x%x, INT: 0x%x\n", 2831 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_BD_NUM_REG), 2832 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_HEAD_REG), 2833 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_TAIL_REG), 2834 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_BD_ERR_REG), 2835 readl(tx_ring->tqp_vector->mask_addr)); 2836 netdev_info(ndev, 2837 "RING_EN: 0x%x, TC: 0x%x, FBD_NUM: 0x%x FBD_OFT: 0x%x, EBD_NUM: 0x%x, EBD_OFT: 0x%x\n", 2838 hns3_tqp_read_reg(tx_ring, HNS3_RING_EN_REG), 2839 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_TC_REG), 2840 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_FBDNUM_REG), 2841 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_OFFSET_REG), 2842 hns3_tqp_read_reg(tx_ring, HNS3_RING_TX_RING_EBDNUM_REG), 2843 hns3_tqp_read_reg(tx_ring, 2844 HNS3_RING_TX_RING_EBD_OFFSET_REG)); 2845 } 2846 2847 static bool hns3_get_tx_timeo_queue_info(struct net_device *ndev) 2848 { 2849 struct hns3_nic_priv *priv = netdev_priv(ndev); 2850 struct hnae3_handle *h = hns3_get_handle(ndev); 2851 struct hns3_enet_ring *tx_ring; 2852 int timeout_queue; 2853 2854 timeout_queue = hns3_get_timeout_queue(ndev); 2855 if (timeout_queue >= ndev->num_tx_queues) { 2856 netdev_info(ndev, 2857 "no netdev TX timeout queue found, timeout count: %llu\n", 2858 priv->tx_timeout_count); 2859 return false; 2860 } 2861 2862 priv->tx_timeout_count++; 2863 2864 tx_ring = &priv->ring[timeout_queue]; 2865 hns3_dump_queue_stats(ndev, tx_ring, timeout_queue); 2866 2867 /* When mac received many pause frames continuous, it's unable to send 2868 * packets, which may cause tx timeout 2869 */ 2870 if (h->ae_algo->ops->get_mac_stats) { 2871 struct hns3_mac_stats mac_stats; 2872 2873 h->ae_algo->ops->get_mac_stats(h, &mac_stats); 2874 netdev_info(ndev, "tx_pause_cnt: %llu, rx_pause_cnt: %llu\n", 2875 mac_stats.tx_pause_cnt, mac_stats.rx_pause_cnt); 2876 } 2877 2878 hns3_dump_queue_reg(ndev, tx_ring); 2879 2880 return true; 2881 } 2882 2883 static void hns3_nic_net_timeout(struct net_device *ndev, unsigned int txqueue) 2884 { 2885 struct hns3_nic_priv *priv = netdev_priv(ndev); 2886 struct hnae3_handle *h = priv->ae_handle; 2887 2888 if (!hns3_get_tx_timeo_queue_info(ndev)) 2889 return; 2890 2891 /* request the reset, and let the hclge to determine 2892 * which reset level should be done 2893 */ 2894 if (h->ae_algo->ops->reset_event) 2895 h->ae_algo->ops->reset_event(h->pdev, h); 2896 } 2897 2898 #ifdef CONFIG_RFS_ACCEL 2899 static int hns3_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb, 2900 u16 rxq_index, u32 flow_id) 2901 { 2902 struct hnae3_handle *h = hns3_get_handle(dev); 2903 struct flow_keys fkeys; 2904 2905 if (!h->ae_algo->ops->add_arfs_entry) 2906 return -EOPNOTSUPP; 2907 2908 if (skb->encapsulation) 2909 return -EPROTONOSUPPORT; 2910 2911 if (!skb_flow_dissect_flow_keys(skb, &fkeys, 0)) 2912 return -EPROTONOSUPPORT; 2913 2914 if ((fkeys.basic.n_proto != htons(ETH_P_IP) && 2915 fkeys.basic.n_proto != htons(ETH_P_IPV6)) || 2916 (fkeys.basic.ip_proto != IPPROTO_TCP && 2917 fkeys.basic.ip_proto != IPPROTO_UDP)) 2918 return -EPROTONOSUPPORT; 2919 2920 return h->ae_algo->ops->add_arfs_entry(h, rxq_index, flow_id, &fkeys); 2921 } 2922 #endif 2923 2924 static int hns3_nic_get_vf_config(struct net_device *ndev, int vf, 2925 struct ifla_vf_info *ivf) 2926 { 2927 struct hnae3_handle *h = hns3_get_handle(ndev); 2928 2929 if (!h->ae_algo->ops->get_vf_config) 2930 return -EOPNOTSUPP; 2931 2932 return h->ae_algo->ops->get_vf_config(h, vf, ivf); 2933 } 2934 2935 static int hns3_nic_set_vf_link_state(struct net_device *ndev, int vf, 2936 int link_state) 2937 { 2938 struct hnae3_handle *h = hns3_get_handle(ndev); 2939 2940 if (!h->ae_algo->ops->set_vf_link_state) 2941 return -EOPNOTSUPP; 2942 2943 return h->ae_algo->ops->set_vf_link_state(h, vf, link_state); 2944 } 2945 2946 static int hns3_nic_set_vf_rate(struct net_device *ndev, int vf, 2947 int min_tx_rate, int max_tx_rate) 2948 { 2949 struct hnae3_handle *h = hns3_get_handle(ndev); 2950 2951 if (!h->ae_algo->ops->set_vf_rate) 2952 return -EOPNOTSUPP; 2953 2954 return h->ae_algo->ops->set_vf_rate(h, vf, min_tx_rate, max_tx_rate, 2955 false); 2956 } 2957 2958 static int hns3_nic_set_vf_mac(struct net_device *netdev, int vf_id, u8 *mac) 2959 { 2960 struct hnae3_handle *h = hns3_get_handle(netdev); 2961 char format_mac_addr[HNAE3_FORMAT_MAC_ADDR_LEN]; 2962 2963 if (!h->ae_algo->ops->set_vf_mac) 2964 return -EOPNOTSUPP; 2965 2966 if (is_multicast_ether_addr(mac)) { 2967 hnae3_format_mac_addr(format_mac_addr, mac); 2968 netdev_err(netdev, 2969 "Invalid MAC:%s specified. Could not set MAC\n", 2970 format_mac_addr); 2971 return -EINVAL; 2972 } 2973 2974 return h->ae_algo->ops->set_vf_mac(h, vf_id, mac); 2975 } 2976 2977 #define HNS3_INVALID_DSCP 0xff 2978 #define HNS3_DSCP_SHIFT 2 2979 2980 static u8 hns3_get_skb_dscp(struct sk_buff *skb) 2981 { 2982 __be16 protocol = skb->protocol; 2983 u8 dscp = HNS3_INVALID_DSCP; 2984 2985 if (protocol == htons(ETH_P_8021Q)) 2986 protocol = vlan_get_protocol(skb); 2987 2988 if (protocol == htons(ETH_P_IP)) 2989 dscp = ipv4_get_dsfield(ip_hdr(skb)) >> HNS3_DSCP_SHIFT; 2990 else if (protocol == htons(ETH_P_IPV6)) 2991 dscp = ipv6_get_dsfield(ipv6_hdr(skb)) >> HNS3_DSCP_SHIFT; 2992 2993 return dscp; 2994 } 2995 2996 static u16 hns3_nic_select_queue(struct net_device *netdev, 2997 struct sk_buff *skb, 2998 struct net_device *sb_dev) 2999 { 3000 struct hnae3_handle *h = hns3_get_handle(netdev); 3001 u8 dscp; 3002 3003 if (h->kinfo.tc_map_mode != HNAE3_TC_MAP_MODE_DSCP || 3004 !h->ae_algo->ops->get_dscp_prio) 3005 goto out; 3006 3007 dscp = hns3_get_skb_dscp(skb); 3008 if (unlikely(dscp >= HNAE3_MAX_DSCP)) 3009 goto out; 3010 3011 skb->priority = h->kinfo.dscp_prio[dscp]; 3012 if (skb->priority == HNAE3_PRIO_ID_INVALID) 3013 skb->priority = 0; 3014 3015 out: 3016 return netdev_pick_tx(netdev, skb, sb_dev); 3017 } 3018 3019 static const struct net_device_ops hns3_nic_netdev_ops = { 3020 .ndo_open = hns3_nic_net_open, 3021 .ndo_stop = hns3_nic_net_stop, 3022 .ndo_start_xmit = hns3_nic_net_xmit, 3023 .ndo_tx_timeout = hns3_nic_net_timeout, 3024 .ndo_set_mac_address = hns3_nic_net_set_mac_address, 3025 .ndo_eth_ioctl = hns3_nic_do_ioctl, 3026 .ndo_change_mtu = hns3_nic_change_mtu, 3027 .ndo_set_features = hns3_nic_set_features, 3028 .ndo_features_check = hns3_features_check, 3029 .ndo_get_stats64 = hns3_nic_get_stats64, 3030 .ndo_setup_tc = hns3_nic_setup_tc, 3031 .ndo_set_rx_mode = hns3_nic_set_rx_mode, 3032 .ndo_vlan_rx_add_vid = hns3_vlan_rx_add_vid, 3033 .ndo_vlan_rx_kill_vid = hns3_vlan_rx_kill_vid, 3034 .ndo_set_vf_vlan = hns3_ndo_set_vf_vlan, 3035 .ndo_set_vf_spoofchk = hns3_set_vf_spoofchk, 3036 .ndo_set_vf_trust = hns3_set_vf_trust, 3037 #ifdef CONFIG_RFS_ACCEL 3038 .ndo_rx_flow_steer = hns3_rx_flow_steer, 3039 #endif 3040 .ndo_get_vf_config = hns3_nic_get_vf_config, 3041 .ndo_set_vf_link_state = hns3_nic_set_vf_link_state, 3042 .ndo_set_vf_rate = hns3_nic_set_vf_rate, 3043 .ndo_set_vf_mac = hns3_nic_set_vf_mac, 3044 .ndo_select_queue = hns3_nic_select_queue, 3045 }; 3046 3047 bool hns3_is_phys_func(struct pci_dev *pdev) 3048 { 3049 u32 dev_id = pdev->device; 3050 3051 switch (dev_id) { 3052 case HNAE3_DEV_ID_GE: 3053 case HNAE3_DEV_ID_25GE: 3054 case HNAE3_DEV_ID_25GE_RDMA: 3055 case HNAE3_DEV_ID_25GE_RDMA_MACSEC: 3056 case HNAE3_DEV_ID_50GE_RDMA: 3057 case HNAE3_DEV_ID_50GE_RDMA_MACSEC: 3058 case HNAE3_DEV_ID_100G_RDMA_MACSEC: 3059 case HNAE3_DEV_ID_200G_RDMA: 3060 return true; 3061 case HNAE3_DEV_ID_VF: 3062 case HNAE3_DEV_ID_RDMA_DCB_PFC_VF: 3063 return false; 3064 default: 3065 dev_warn(&pdev->dev, "un-recognized pci device-id %u", 3066 dev_id); 3067 } 3068 3069 return false; 3070 } 3071 3072 static void hns3_disable_sriov(struct pci_dev *pdev) 3073 { 3074 /* If our VFs are assigned we cannot shut down SR-IOV 3075 * without causing issues, so just leave the hardware 3076 * available but disabled 3077 */ 3078 if (pci_vfs_assigned(pdev)) { 3079 dev_warn(&pdev->dev, 3080 "disabling driver while VFs are assigned\n"); 3081 return; 3082 } 3083 3084 pci_disable_sriov(pdev); 3085 } 3086 3087 /* hns3_probe - Device initialization routine 3088 * @pdev: PCI device information struct 3089 * @ent: entry in hns3_pci_tbl 3090 * 3091 * hns3_probe initializes a PF identified by a pci_dev structure. 3092 * The OS initialization, configuring of the PF private structure, 3093 * and a hardware reset occur. 3094 * 3095 * Returns 0 on success, negative on failure 3096 */ 3097 static int hns3_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 3098 { 3099 struct hnae3_ae_dev *ae_dev; 3100 int ret; 3101 3102 ae_dev = devm_kzalloc(&pdev->dev, sizeof(*ae_dev), GFP_KERNEL); 3103 if (!ae_dev) 3104 return -ENOMEM; 3105 3106 ae_dev->pdev = pdev; 3107 ae_dev->flag = ent->driver_data; 3108 pci_set_drvdata(pdev, ae_dev); 3109 3110 ret = hnae3_register_ae_dev(ae_dev); 3111 if (ret) 3112 pci_set_drvdata(pdev, NULL); 3113 3114 return ret; 3115 } 3116 3117 /** 3118 * hns3_clean_vf_config 3119 * @pdev: pointer to a pci_dev structure 3120 * @num_vfs: number of VFs allocated 3121 * 3122 * Clean residual vf config after disable sriov 3123 **/ 3124 static void hns3_clean_vf_config(struct pci_dev *pdev, int num_vfs) 3125 { 3126 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3127 3128 if (ae_dev->ops->clean_vf_config) 3129 ae_dev->ops->clean_vf_config(ae_dev, num_vfs); 3130 } 3131 3132 /* hns3_remove - Device removal routine 3133 * @pdev: PCI device information struct 3134 */ 3135 static void hns3_remove(struct pci_dev *pdev) 3136 { 3137 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3138 3139 if (hns3_is_phys_func(pdev) && IS_ENABLED(CONFIG_PCI_IOV)) 3140 hns3_disable_sriov(pdev); 3141 3142 hnae3_unregister_ae_dev(ae_dev); 3143 pci_set_drvdata(pdev, NULL); 3144 } 3145 3146 /** 3147 * hns3_pci_sriov_configure 3148 * @pdev: pointer to a pci_dev structure 3149 * @num_vfs: number of VFs to allocate 3150 * 3151 * Enable or change the number of VFs. Called when the user updates the number 3152 * of VFs in sysfs. 3153 **/ 3154 static int hns3_pci_sriov_configure(struct pci_dev *pdev, int num_vfs) 3155 { 3156 int ret; 3157 3158 if (!(hns3_is_phys_func(pdev) && IS_ENABLED(CONFIG_PCI_IOV))) { 3159 dev_warn(&pdev->dev, "Can not config SRIOV\n"); 3160 return -EINVAL; 3161 } 3162 3163 if (num_vfs) { 3164 ret = pci_enable_sriov(pdev, num_vfs); 3165 if (ret) 3166 dev_err(&pdev->dev, "SRIOV enable failed %d\n", ret); 3167 else 3168 return num_vfs; 3169 } else if (!pci_vfs_assigned(pdev)) { 3170 int num_vfs_pre = pci_num_vf(pdev); 3171 3172 pci_disable_sriov(pdev); 3173 hns3_clean_vf_config(pdev, num_vfs_pre); 3174 } else { 3175 dev_warn(&pdev->dev, 3176 "Unable to free VFs because some are assigned to VMs.\n"); 3177 } 3178 3179 return 0; 3180 } 3181 3182 static void hns3_shutdown(struct pci_dev *pdev) 3183 { 3184 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3185 3186 hnae3_unregister_ae_dev(ae_dev); 3187 pci_set_drvdata(pdev, NULL); 3188 3189 if (system_state == SYSTEM_POWER_OFF) 3190 pci_set_power_state(pdev, PCI_D3hot); 3191 } 3192 3193 static int __maybe_unused hns3_suspend(struct device *dev) 3194 { 3195 struct hnae3_ae_dev *ae_dev = dev_get_drvdata(dev); 3196 3197 if (ae_dev && hns3_is_phys_func(ae_dev->pdev)) { 3198 dev_info(dev, "Begin to suspend.\n"); 3199 if (ae_dev->ops && ae_dev->ops->reset_prepare) 3200 ae_dev->ops->reset_prepare(ae_dev, HNAE3_FUNC_RESET); 3201 } 3202 3203 return 0; 3204 } 3205 3206 static int __maybe_unused hns3_resume(struct device *dev) 3207 { 3208 struct hnae3_ae_dev *ae_dev = dev_get_drvdata(dev); 3209 3210 if (ae_dev && hns3_is_phys_func(ae_dev->pdev)) { 3211 dev_info(dev, "Begin to resume.\n"); 3212 if (ae_dev->ops && ae_dev->ops->reset_done) 3213 ae_dev->ops->reset_done(ae_dev); 3214 } 3215 3216 return 0; 3217 } 3218 3219 static pci_ers_result_t hns3_error_detected(struct pci_dev *pdev, 3220 pci_channel_state_t state) 3221 { 3222 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3223 pci_ers_result_t ret; 3224 3225 dev_info(&pdev->dev, "PCI error detected, state(=%u)!!\n", state); 3226 3227 if (state == pci_channel_io_perm_failure) 3228 return PCI_ERS_RESULT_DISCONNECT; 3229 3230 if (!ae_dev || !ae_dev->ops) { 3231 dev_err(&pdev->dev, 3232 "Can't recover - error happened before device initialized\n"); 3233 return PCI_ERS_RESULT_NONE; 3234 } 3235 3236 if (ae_dev->ops->handle_hw_ras_error) 3237 ret = ae_dev->ops->handle_hw_ras_error(ae_dev); 3238 else 3239 return PCI_ERS_RESULT_NONE; 3240 3241 return ret; 3242 } 3243 3244 static pci_ers_result_t hns3_slot_reset(struct pci_dev *pdev) 3245 { 3246 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3247 const struct hnae3_ae_ops *ops; 3248 enum hnae3_reset_type reset_type; 3249 struct device *dev = &pdev->dev; 3250 3251 if (!ae_dev || !ae_dev->ops) 3252 return PCI_ERS_RESULT_NONE; 3253 3254 ops = ae_dev->ops; 3255 /* request the reset */ 3256 if (ops->reset_event && ops->get_reset_level && 3257 ops->set_default_reset_request) { 3258 if (ae_dev->hw_err_reset_req) { 3259 reset_type = ops->get_reset_level(ae_dev, 3260 &ae_dev->hw_err_reset_req); 3261 ops->set_default_reset_request(ae_dev, reset_type); 3262 dev_info(dev, "requesting reset due to PCI error\n"); 3263 ops->reset_event(pdev, NULL); 3264 } 3265 3266 return PCI_ERS_RESULT_RECOVERED; 3267 } 3268 3269 return PCI_ERS_RESULT_DISCONNECT; 3270 } 3271 3272 static void hns3_reset_prepare(struct pci_dev *pdev) 3273 { 3274 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3275 3276 dev_info(&pdev->dev, "FLR prepare\n"); 3277 if (ae_dev && ae_dev->ops && ae_dev->ops->reset_prepare) 3278 ae_dev->ops->reset_prepare(ae_dev, HNAE3_FLR_RESET); 3279 } 3280 3281 static void hns3_reset_done(struct pci_dev *pdev) 3282 { 3283 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3284 3285 dev_info(&pdev->dev, "FLR done\n"); 3286 if (ae_dev && ae_dev->ops && ae_dev->ops->reset_done) 3287 ae_dev->ops->reset_done(ae_dev); 3288 } 3289 3290 static const struct pci_error_handlers hns3_err_handler = { 3291 .error_detected = hns3_error_detected, 3292 .slot_reset = hns3_slot_reset, 3293 .reset_prepare = hns3_reset_prepare, 3294 .reset_done = hns3_reset_done, 3295 }; 3296 3297 static SIMPLE_DEV_PM_OPS(hns3_pm_ops, hns3_suspend, hns3_resume); 3298 3299 static struct pci_driver hns3_driver = { 3300 .name = hns3_driver_name, 3301 .id_table = hns3_pci_tbl, 3302 .probe = hns3_probe, 3303 .remove = hns3_remove, 3304 .shutdown = hns3_shutdown, 3305 .driver.pm = &hns3_pm_ops, 3306 .sriov_configure = hns3_pci_sriov_configure, 3307 .err_handler = &hns3_err_handler, 3308 }; 3309 3310 /* set default feature to hns3 */ 3311 static void hns3_set_default_feature(struct net_device *netdev) 3312 { 3313 struct hnae3_handle *h = hns3_get_handle(netdev); 3314 struct pci_dev *pdev = h->pdev; 3315 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3316 3317 netdev->priv_flags |= IFF_UNICAST_FLT; 3318 3319 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | 3320 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX | 3321 NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_GSO | 3322 NETIF_F_GRO | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_GSO_GRE | 3323 NETIF_F_GSO_GRE_CSUM | NETIF_F_GSO_UDP_TUNNEL | 3324 NETIF_F_SCTP_CRC | NETIF_F_FRAGLIST; 3325 3326 if (hnae3_ae_dev_gro_supported(ae_dev)) 3327 netdev->features |= NETIF_F_GRO_HW; 3328 3329 if (hnae3_ae_dev_fd_supported(ae_dev)) 3330 netdev->features |= NETIF_F_NTUPLE; 3331 3332 if (test_bit(HNAE3_DEV_SUPPORT_UDP_GSO_B, ae_dev->caps)) 3333 netdev->features |= NETIF_F_GSO_UDP_L4; 3334 3335 if (test_bit(HNAE3_DEV_SUPPORT_HW_TX_CSUM_B, ae_dev->caps)) 3336 netdev->features |= NETIF_F_HW_CSUM; 3337 else 3338 netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM; 3339 3340 if (test_bit(HNAE3_DEV_SUPPORT_UDP_TUNNEL_CSUM_B, ae_dev->caps)) 3341 netdev->features |= NETIF_F_GSO_UDP_TUNNEL_CSUM; 3342 3343 if (test_bit(HNAE3_DEV_SUPPORT_FD_FORWARD_TC_B, ae_dev->caps)) 3344 netdev->features |= NETIF_F_HW_TC; 3345 3346 netdev->hw_features |= netdev->features; 3347 if (!test_bit(HNAE3_DEV_SUPPORT_VLAN_FLTR_MDF_B, ae_dev->caps)) 3348 netdev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_FILTER; 3349 3350 netdev->vlan_features |= netdev->features & 3351 ~(NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_VLAN_CTAG_TX | 3352 NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_GRO_HW | NETIF_F_NTUPLE | 3353 NETIF_F_HW_TC); 3354 3355 netdev->hw_enc_features |= netdev->vlan_features | NETIF_F_TSO_MANGLEID; 3356 3357 /* The device_version V3 hardware can't offload the checksum for IP in 3358 * GRE packets, but can do it for NvGRE. So default to disable the 3359 * checksum and GSO offload for GRE. 3360 */ 3361 if (ae_dev->dev_version > HNAE3_DEVICE_VERSION_V2) { 3362 netdev->features &= ~NETIF_F_GSO_GRE; 3363 netdev->features &= ~NETIF_F_GSO_GRE_CSUM; 3364 } 3365 } 3366 3367 static int hns3_alloc_buffer(struct hns3_enet_ring *ring, 3368 struct hns3_desc_cb *cb) 3369 { 3370 unsigned int order = hns3_page_order(ring); 3371 struct page *p; 3372 3373 if (ring->page_pool) { 3374 p = page_pool_dev_alloc_frag(ring->page_pool, 3375 &cb->page_offset, 3376 hns3_buf_size(ring)); 3377 if (unlikely(!p)) 3378 return -ENOMEM; 3379 3380 cb->priv = p; 3381 cb->buf = page_address(p); 3382 cb->dma = page_pool_get_dma_addr(p); 3383 cb->type = DESC_TYPE_PP_FRAG; 3384 cb->reuse_flag = 0; 3385 return 0; 3386 } 3387 3388 p = dev_alloc_pages(order); 3389 if (!p) 3390 return -ENOMEM; 3391 3392 cb->priv = p; 3393 cb->page_offset = 0; 3394 cb->reuse_flag = 0; 3395 cb->buf = page_address(p); 3396 cb->length = hns3_page_size(ring); 3397 cb->type = DESC_TYPE_PAGE; 3398 page_ref_add(p, USHRT_MAX - 1); 3399 cb->pagecnt_bias = USHRT_MAX; 3400 3401 return 0; 3402 } 3403 3404 static void hns3_free_buffer(struct hns3_enet_ring *ring, 3405 struct hns3_desc_cb *cb, int budget) 3406 { 3407 if (cb->type & (DESC_TYPE_SKB | DESC_TYPE_BOUNCE_HEAD | 3408 DESC_TYPE_BOUNCE_ALL | DESC_TYPE_SGL_SKB)) 3409 napi_consume_skb(cb->priv, budget); 3410 else if (!HNAE3_IS_TX_RING(ring)) { 3411 if (cb->type & DESC_TYPE_PAGE && cb->pagecnt_bias) 3412 __page_frag_cache_drain(cb->priv, cb->pagecnt_bias); 3413 else if (cb->type & DESC_TYPE_PP_FRAG) 3414 page_pool_put_full_page(ring->page_pool, cb->priv, 3415 false); 3416 } 3417 memset(cb, 0, sizeof(*cb)); 3418 } 3419 3420 static int hns3_map_buffer(struct hns3_enet_ring *ring, struct hns3_desc_cb *cb) 3421 { 3422 cb->dma = dma_map_page(ring_to_dev(ring), cb->priv, 0, 3423 cb->length, ring_to_dma_dir(ring)); 3424 3425 if (unlikely(dma_mapping_error(ring_to_dev(ring), cb->dma))) 3426 return -EIO; 3427 3428 return 0; 3429 } 3430 3431 static void hns3_unmap_buffer(struct hns3_enet_ring *ring, 3432 struct hns3_desc_cb *cb) 3433 { 3434 if (cb->type & (DESC_TYPE_SKB | DESC_TYPE_FRAGLIST_SKB)) 3435 dma_unmap_single(ring_to_dev(ring), cb->dma, cb->length, 3436 ring_to_dma_dir(ring)); 3437 else if ((cb->type & DESC_TYPE_PAGE) && cb->length) 3438 dma_unmap_page(ring_to_dev(ring), cb->dma, cb->length, 3439 ring_to_dma_dir(ring)); 3440 else if (cb->type & (DESC_TYPE_BOUNCE_ALL | DESC_TYPE_BOUNCE_HEAD | 3441 DESC_TYPE_SGL_SKB)) 3442 hns3_tx_spare_reclaim_cb(ring, cb); 3443 } 3444 3445 static void hns3_buffer_detach(struct hns3_enet_ring *ring, int i) 3446 { 3447 hns3_unmap_buffer(ring, &ring->desc_cb[i]); 3448 ring->desc[i].addr = 0; 3449 ring->desc_cb[i].refill = 0; 3450 } 3451 3452 static void hns3_free_buffer_detach(struct hns3_enet_ring *ring, int i, 3453 int budget) 3454 { 3455 struct hns3_desc_cb *cb = &ring->desc_cb[i]; 3456 3457 if (!ring->desc_cb[i].dma) 3458 return; 3459 3460 hns3_buffer_detach(ring, i); 3461 hns3_free_buffer(ring, cb, budget); 3462 } 3463 3464 static void hns3_free_buffers(struct hns3_enet_ring *ring) 3465 { 3466 int i; 3467 3468 for (i = 0; i < ring->desc_num; i++) 3469 hns3_free_buffer_detach(ring, i, 0); 3470 } 3471 3472 /* free desc along with its attached buffer */ 3473 static void hns3_free_desc(struct hns3_enet_ring *ring) 3474 { 3475 int size = ring->desc_num * sizeof(ring->desc[0]); 3476 3477 hns3_free_buffers(ring); 3478 3479 if (ring->desc) { 3480 dma_free_coherent(ring_to_dev(ring), size, 3481 ring->desc, ring->desc_dma_addr); 3482 ring->desc = NULL; 3483 } 3484 } 3485 3486 static int hns3_alloc_desc(struct hns3_enet_ring *ring) 3487 { 3488 int size = ring->desc_num * sizeof(ring->desc[0]); 3489 3490 ring->desc = dma_alloc_coherent(ring_to_dev(ring), size, 3491 &ring->desc_dma_addr, GFP_KERNEL); 3492 if (!ring->desc) 3493 return -ENOMEM; 3494 3495 return 0; 3496 } 3497 3498 static int hns3_alloc_and_map_buffer(struct hns3_enet_ring *ring, 3499 struct hns3_desc_cb *cb) 3500 { 3501 int ret; 3502 3503 ret = hns3_alloc_buffer(ring, cb); 3504 if (ret || ring->page_pool) 3505 goto out; 3506 3507 ret = hns3_map_buffer(ring, cb); 3508 if (ret) 3509 goto out_with_buf; 3510 3511 return 0; 3512 3513 out_with_buf: 3514 hns3_free_buffer(ring, cb, 0); 3515 out: 3516 return ret; 3517 } 3518 3519 static int hns3_alloc_and_attach_buffer(struct hns3_enet_ring *ring, int i) 3520 { 3521 int ret = hns3_alloc_and_map_buffer(ring, &ring->desc_cb[i]); 3522 3523 if (ret) 3524 return ret; 3525 3526 ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma + 3527 ring->desc_cb[i].page_offset); 3528 ring->desc_cb[i].refill = 1; 3529 3530 return 0; 3531 } 3532 3533 /* Allocate memory for raw pkg, and map with dma */ 3534 static int hns3_alloc_ring_buffers(struct hns3_enet_ring *ring) 3535 { 3536 int i, j, ret; 3537 3538 for (i = 0; i < ring->desc_num; i++) { 3539 ret = hns3_alloc_and_attach_buffer(ring, i); 3540 if (ret) 3541 goto out_buffer_fail; 3542 3543 if (!(i % HNS3_RESCHED_BD_NUM)) 3544 cond_resched(); 3545 } 3546 3547 return 0; 3548 3549 out_buffer_fail: 3550 for (j = i - 1; j >= 0; j--) 3551 hns3_free_buffer_detach(ring, j, 0); 3552 return ret; 3553 } 3554 3555 /* detach a in-used buffer and replace with a reserved one */ 3556 static void hns3_replace_buffer(struct hns3_enet_ring *ring, int i, 3557 struct hns3_desc_cb *res_cb) 3558 { 3559 hns3_unmap_buffer(ring, &ring->desc_cb[i]); 3560 ring->desc_cb[i] = *res_cb; 3561 ring->desc_cb[i].refill = 1; 3562 ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma + 3563 ring->desc_cb[i].page_offset); 3564 ring->desc[i].rx.bd_base_info = 0; 3565 } 3566 3567 static void hns3_reuse_buffer(struct hns3_enet_ring *ring, int i) 3568 { 3569 ring->desc_cb[i].reuse_flag = 0; 3570 ring->desc_cb[i].refill = 1; 3571 ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma + 3572 ring->desc_cb[i].page_offset); 3573 ring->desc[i].rx.bd_base_info = 0; 3574 3575 dma_sync_single_for_device(ring_to_dev(ring), 3576 ring->desc_cb[i].dma + ring->desc_cb[i].page_offset, 3577 hns3_buf_size(ring), 3578 DMA_FROM_DEVICE); 3579 } 3580 3581 static bool hns3_nic_reclaim_desc(struct hns3_enet_ring *ring, 3582 int *bytes, int *pkts, int budget) 3583 { 3584 /* This smp_load_acquire() pairs with smp_store_release() in 3585 * hns3_tx_doorbell(). 3586 */ 3587 int ltu = smp_load_acquire(&ring->last_to_use); 3588 int ntc = ring->next_to_clean; 3589 struct hns3_desc_cb *desc_cb; 3590 bool reclaimed = false; 3591 struct hns3_desc *desc; 3592 3593 while (ltu != ntc) { 3594 desc = &ring->desc[ntc]; 3595 3596 if (le16_to_cpu(desc->tx.bdtp_fe_sc_vld_ra_ri) & 3597 BIT(HNS3_TXD_VLD_B)) 3598 break; 3599 3600 desc_cb = &ring->desc_cb[ntc]; 3601 3602 if (desc_cb->type & (DESC_TYPE_SKB | DESC_TYPE_BOUNCE_ALL | 3603 DESC_TYPE_BOUNCE_HEAD | 3604 DESC_TYPE_SGL_SKB)) { 3605 (*pkts)++; 3606 (*bytes) += desc_cb->send_bytes; 3607 } 3608 3609 /* desc_cb will be cleaned, after hnae3_free_buffer_detach */ 3610 hns3_free_buffer_detach(ring, ntc, budget); 3611 3612 if (++ntc == ring->desc_num) 3613 ntc = 0; 3614 3615 /* Issue prefetch for next Tx descriptor */ 3616 prefetch(&ring->desc_cb[ntc]); 3617 reclaimed = true; 3618 } 3619 3620 if (unlikely(!reclaimed)) 3621 return false; 3622 3623 /* This smp_store_release() pairs with smp_load_acquire() in 3624 * ring_space called by hns3_nic_net_xmit. 3625 */ 3626 smp_store_release(&ring->next_to_clean, ntc); 3627 3628 hns3_tx_spare_update(ring); 3629 3630 return true; 3631 } 3632 3633 void hns3_clean_tx_ring(struct hns3_enet_ring *ring, int budget) 3634 { 3635 struct net_device *netdev = ring_to_netdev(ring); 3636 struct hns3_nic_priv *priv = netdev_priv(netdev); 3637 struct netdev_queue *dev_queue; 3638 int bytes, pkts; 3639 3640 bytes = 0; 3641 pkts = 0; 3642 3643 if (unlikely(!hns3_nic_reclaim_desc(ring, &bytes, &pkts, budget))) 3644 return; 3645 3646 ring->tqp_vector->tx_group.total_bytes += bytes; 3647 ring->tqp_vector->tx_group.total_packets += pkts; 3648 3649 u64_stats_update_begin(&ring->syncp); 3650 ring->stats.tx_bytes += bytes; 3651 ring->stats.tx_pkts += pkts; 3652 u64_stats_update_end(&ring->syncp); 3653 3654 dev_queue = netdev_get_tx_queue(netdev, ring->tqp->tqp_index); 3655 netdev_tx_completed_queue(dev_queue, pkts, bytes); 3656 3657 if (unlikely(netif_carrier_ok(netdev) && 3658 ring_space(ring) > HNS3_MAX_TSO_BD_NUM)) { 3659 /* Make sure that anybody stopping the queue after this 3660 * sees the new next_to_clean. 3661 */ 3662 smp_mb(); 3663 if (netif_tx_queue_stopped(dev_queue) && 3664 !test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) { 3665 netif_tx_wake_queue(dev_queue); 3666 ring->stats.restart_queue++; 3667 } 3668 } 3669 } 3670 3671 static int hns3_desc_unused(struct hns3_enet_ring *ring) 3672 { 3673 int ntc = ring->next_to_clean; 3674 int ntu = ring->next_to_use; 3675 3676 if (unlikely(ntc == ntu && !ring->desc_cb[ntc].refill)) 3677 return ring->desc_num; 3678 3679 return ((ntc >= ntu) ? 0 : ring->desc_num) + ntc - ntu; 3680 } 3681 3682 /* Return true if there is any allocation failure */ 3683 static bool hns3_nic_alloc_rx_buffers(struct hns3_enet_ring *ring, 3684 int cleand_count) 3685 { 3686 struct hns3_desc_cb *desc_cb; 3687 struct hns3_desc_cb res_cbs; 3688 int i, ret; 3689 3690 for (i = 0; i < cleand_count; i++) { 3691 desc_cb = &ring->desc_cb[ring->next_to_use]; 3692 if (desc_cb->reuse_flag) { 3693 hns3_ring_stats_update(ring, reuse_pg_cnt); 3694 3695 hns3_reuse_buffer(ring, ring->next_to_use); 3696 } else { 3697 ret = hns3_alloc_and_map_buffer(ring, &res_cbs); 3698 if (ret) { 3699 hns3_ring_stats_update(ring, sw_err_cnt); 3700 3701 hns3_rl_err(ring_to_netdev(ring), 3702 "alloc rx buffer failed: %d\n", 3703 ret); 3704 3705 writel(i, ring->tqp->io_base + 3706 HNS3_RING_RX_RING_HEAD_REG); 3707 return true; 3708 } 3709 hns3_replace_buffer(ring, ring->next_to_use, &res_cbs); 3710 3711 hns3_ring_stats_update(ring, non_reuse_pg); 3712 } 3713 3714 ring_ptr_move_fw(ring, next_to_use); 3715 } 3716 3717 writel(i, ring->tqp->io_base + HNS3_RING_RX_RING_HEAD_REG); 3718 return false; 3719 } 3720 3721 static bool hns3_can_reuse_page(struct hns3_desc_cb *cb) 3722 { 3723 return page_count(cb->priv) == cb->pagecnt_bias; 3724 } 3725 3726 static int hns3_handle_rx_copybreak(struct sk_buff *skb, int i, 3727 struct hns3_enet_ring *ring, 3728 int pull_len, 3729 struct hns3_desc_cb *desc_cb) 3730 { 3731 struct hns3_desc *desc = &ring->desc[ring->next_to_clean]; 3732 u32 frag_offset = desc_cb->page_offset + pull_len; 3733 int size = le16_to_cpu(desc->rx.size); 3734 u32 frag_size = size - pull_len; 3735 void *frag = napi_alloc_frag(frag_size); 3736 3737 if (unlikely(!frag)) { 3738 hns3_ring_stats_update(ring, frag_alloc_err); 3739 3740 hns3_rl_err(ring_to_netdev(ring), 3741 "failed to allocate rx frag\n"); 3742 return -ENOMEM; 3743 } 3744 3745 desc_cb->reuse_flag = 1; 3746 memcpy(frag, desc_cb->buf + frag_offset, frag_size); 3747 skb_add_rx_frag(skb, i, virt_to_page(frag), 3748 offset_in_page(frag), frag_size, frag_size); 3749 3750 hns3_ring_stats_update(ring, frag_alloc); 3751 return 0; 3752 } 3753 3754 static void hns3_nic_reuse_page(struct sk_buff *skb, int i, 3755 struct hns3_enet_ring *ring, int pull_len, 3756 struct hns3_desc_cb *desc_cb) 3757 { 3758 struct hns3_desc *desc = &ring->desc[ring->next_to_clean]; 3759 u32 frag_offset = desc_cb->page_offset + pull_len; 3760 int size = le16_to_cpu(desc->rx.size); 3761 u32 truesize = hns3_buf_size(ring); 3762 u32 frag_size = size - pull_len; 3763 int ret = 0; 3764 bool reused; 3765 3766 if (ring->page_pool) { 3767 skb_add_rx_frag(skb, i, desc_cb->priv, frag_offset, 3768 frag_size, truesize); 3769 return; 3770 } 3771 3772 /* Avoid re-using remote or pfmem page */ 3773 if (unlikely(!dev_page_is_reusable(desc_cb->priv))) 3774 goto out; 3775 3776 reused = hns3_can_reuse_page(desc_cb); 3777 3778 /* Rx page can be reused when: 3779 * 1. Rx page is only owned by the driver when page_offset 3780 * is zero, which means 0 @ truesize will be used by 3781 * stack after skb_add_rx_frag() is called, and the rest 3782 * of rx page can be reused by driver. 3783 * Or 3784 * 2. Rx page is only owned by the driver when page_offset 3785 * is non-zero, which means page_offset @ truesize will 3786 * be used by stack after skb_add_rx_frag() is called, 3787 * and 0 @ truesize can be reused by driver. 3788 */ 3789 if ((!desc_cb->page_offset && reused) || 3790 ((desc_cb->page_offset + truesize + truesize) <= 3791 hns3_page_size(ring) && desc_cb->page_offset)) { 3792 desc_cb->page_offset += truesize; 3793 desc_cb->reuse_flag = 1; 3794 } else if (desc_cb->page_offset && reused) { 3795 desc_cb->page_offset = 0; 3796 desc_cb->reuse_flag = 1; 3797 } else if (frag_size <= ring->rx_copybreak) { 3798 ret = hns3_handle_rx_copybreak(skb, i, ring, pull_len, desc_cb); 3799 if (!ret) 3800 return; 3801 } 3802 3803 out: 3804 desc_cb->pagecnt_bias--; 3805 3806 if (unlikely(!desc_cb->pagecnt_bias)) { 3807 page_ref_add(desc_cb->priv, USHRT_MAX); 3808 desc_cb->pagecnt_bias = USHRT_MAX; 3809 } 3810 3811 skb_add_rx_frag(skb, i, desc_cb->priv, frag_offset, 3812 frag_size, truesize); 3813 3814 if (unlikely(!desc_cb->reuse_flag)) 3815 __page_frag_cache_drain(desc_cb->priv, desc_cb->pagecnt_bias); 3816 } 3817 3818 static int hns3_gro_complete(struct sk_buff *skb, u32 l234info) 3819 { 3820 __be16 type = skb->protocol; 3821 struct tcphdr *th; 3822 int depth = 0; 3823 3824 while (eth_type_vlan(type)) { 3825 struct vlan_hdr *vh; 3826 3827 if ((depth + VLAN_HLEN) > skb_headlen(skb)) 3828 return -EFAULT; 3829 3830 vh = (struct vlan_hdr *)(skb->data + depth); 3831 type = vh->h_vlan_encapsulated_proto; 3832 depth += VLAN_HLEN; 3833 } 3834 3835 skb_set_network_header(skb, depth); 3836 3837 if (type == htons(ETH_P_IP)) { 3838 const struct iphdr *iph = ip_hdr(skb); 3839 3840 depth += sizeof(struct iphdr); 3841 skb_set_transport_header(skb, depth); 3842 th = tcp_hdr(skb); 3843 th->check = ~tcp_v4_check(skb->len - depth, iph->saddr, 3844 iph->daddr, 0); 3845 } else if (type == htons(ETH_P_IPV6)) { 3846 const struct ipv6hdr *iph = ipv6_hdr(skb); 3847 3848 depth += sizeof(struct ipv6hdr); 3849 skb_set_transport_header(skb, depth); 3850 th = tcp_hdr(skb); 3851 th->check = ~tcp_v6_check(skb->len - depth, &iph->saddr, 3852 &iph->daddr, 0); 3853 } else { 3854 hns3_rl_err(skb->dev, 3855 "Error: FW GRO supports only IPv4/IPv6, not 0x%04x, depth: %d\n", 3856 be16_to_cpu(type), depth); 3857 return -EFAULT; 3858 } 3859 3860 skb_shinfo(skb)->gso_segs = NAPI_GRO_CB(skb)->count; 3861 if (th->cwr) 3862 skb_shinfo(skb)->gso_type |= SKB_GSO_TCP_ECN; 3863 3864 if (l234info & BIT(HNS3_RXD_GRO_FIXID_B)) 3865 skb_shinfo(skb)->gso_type |= SKB_GSO_TCP_FIXEDID; 3866 3867 skb->csum_start = (unsigned char *)th - skb->head; 3868 skb->csum_offset = offsetof(struct tcphdr, check); 3869 skb->ip_summed = CHECKSUM_PARTIAL; 3870 3871 trace_hns3_gro(skb); 3872 3873 return 0; 3874 } 3875 3876 static void hns3_checksum_complete(struct hns3_enet_ring *ring, 3877 struct sk_buff *skb, u32 ptype, u16 csum) 3878 { 3879 if (ptype == HNS3_INVALID_PTYPE || 3880 hns3_rx_ptype_tbl[ptype].ip_summed != CHECKSUM_COMPLETE) 3881 return; 3882 3883 hns3_ring_stats_update(ring, csum_complete); 3884 skb->ip_summed = CHECKSUM_COMPLETE; 3885 skb->csum = csum_unfold((__force __sum16)csum); 3886 } 3887 3888 static void hns3_rx_handle_csum(struct sk_buff *skb, u32 l234info, 3889 u32 ol_info, u32 ptype) 3890 { 3891 int l3_type, l4_type; 3892 int ol4_type; 3893 3894 if (ptype != HNS3_INVALID_PTYPE) { 3895 skb->csum_level = hns3_rx_ptype_tbl[ptype].csum_level; 3896 skb->ip_summed = hns3_rx_ptype_tbl[ptype].ip_summed; 3897 3898 return; 3899 } 3900 3901 ol4_type = hnae3_get_field(ol_info, HNS3_RXD_OL4ID_M, 3902 HNS3_RXD_OL4ID_S); 3903 switch (ol4_type) { 3904 case HNS3_OL4_TYPE_MAC_IN_UDP: 3905 case HNS3_OL4_TYPE_NVGRE: 3906 skb->csum_level = 1; 3907 fallthrough; 3908 case HNS3_OL4_TYPE_NO_TUN: 3909 l3_type = hnae3_get_field(l234info, HNS3_RXD_L3ID_M, 3910 HNS3_RXD_L3ID_S); 3911 l4_type = hnae3_get_field(l234info, HNS3_RXD_L4ID_M, 3912 HNS3_RXD_L4ID_S); 3913 /* Can checksum ipv4 or ipv6 + UDP/TCP/SCTP packets */ 3914 if ((l3_type == HNS3_L3_TYPE_IPV4 || 3915 l3_type == HNS3_L3_TYPE_IPV6) && 3916 (l4_type == HNS3_L4_TYPE_UDP || 3917 l4_type == HNS3_L4_TYPE_TCP || 3918 l4_type == HNS3_L4_TYPE_SCTP)) 3919 skb->ip_summed = CHECKSUM_UNNECESSARY; 3920 break; 3921 default: 3922 break; 3923 } 3924 } 3925 3926 static void hns3_rx_checksum(struct hns3_enet_ring *ring, struct sk_buff *skb, 3927 u32 l234info, u32 bd_base_info, u32 ol_info, 3928 u16 csum) 3929 { 3930 struct net_device *netdev = ring_to_netdev(ring); 3931 struct hns3_nic_priv *priv = netdev_priv(netdev); 3932 u32 ptype = HNS3_INVALID_PTYPE; 3933 3934 skb->ip_summed = CHECKSUM_NONE; 3935 3936 skb_checksum_none_assert(skb); 3937 3938 if (!(netdev->features & NETIF_F_RXCSUM)) 3939 return; 3940 3941 if (test_bit(HNS3_NIC_STATE_RXD_ADV_LAYOUT_ENABLE, &priv->state)) 3942 ptype = hnae3_get_field(ol_info, HNS3_RXD_PTYPE_M, 3943 HNS3_RXD_PTYPE_S); 3944 3945 hns3_checksum_complete(ring, skb, ptype, csum); 3946 3947 /* check if hardware has done checksum */ 3948 if (!(bd_base_info & BIT(HNS3_RXD_L3L4P_B))) 3949 return; 3950 3951 if (unlikely(l234info & (BIT(HNS3_RXD_L3E_B) | BIT(HNS3_RXD_L4E_B) | 3952 BIT(HNS3_RXD_OL3E_B) | 3953 BIT(HNS3_RXD_OL4E_B)))) { 3954 skb->ip_summed = CHECKSUM_NONE; 3955 hns3_ring_stats_update(ring, l3l4_csum_err); 3956 3957 return; 3958 } 3959 3960 hns3_rx_handle_csum(skb, l234info, ol_info, ptype); 3961 } 3962 3963 static void hns3_rx_skb(struct hns3_enet_ring *ring, struct sk_buff *skb) 3964 { 3965 if (skb_has_frag_list(skb)) 3966 napi_gro_flush(&ring->tqp_vector->napi, false); 3967 3968 napi_gro_receive(&ring->tqp_vector->napi, skb); 3969 } 3970 3971 static bool hns3_parse_vlan_tag(struct hns3_enet_ring *ring, 3972 struct hns3_desc *desc, u32 l234info, 3973 u16 *vlan_tag) 3974 { 3975 struct hnae3_handle *handle = ring->tqp->handle; 3976 struct pci_dev *pdev = ring->tqp->handle->pdev; 3977 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 3978 3979 if (unlikely(ae_dev->dev_version < HNAE3_DEVICE_VERSION_V2)) { 3980 *vlan_tag = le16_to_cpu(desc->rx.ot_vlan_tag); 3981 if (!(*vlan_tag & VLAN_VID_MASK)) 3982 *vlan_tag = le16_to_cpu(desc->rx.vlan_tag); 3983 3984 return (*vlan_tag != 0); 3985 } 3986 3987 #define HNS3_STRP_OUTER_VLAN 0x1 3988 #define HNS3_STRP_INNER_VLAN 0x2 3989 #define HNS3_STRP_BOTH 0x3 3990 3991 /* Hardware always insert VLAN tag into RX descriptor when 3992 * remove the tag from packet, driver needs to determine 3993 * reporting which tag to stack. 3994 */ 3995 switch (hnae3_get_field(l234info, HNS3_RXD_STRP_TAGP_M, 3996 HNS3_RXD_STRP_TAGP_S)) { 3997 case HNS3_STRP_OUTER_VLAN: 3998 if (handle->port_base_vlan_state != 3999 HNAE3_PORT_BASE_VLAN_DISABLE) 4000 return false; 4001 4002 *vlan_tag = le16_to_cpu(desc->rx.ot_vlan_tag); 4003 return true; 4004 case HNS3_STRP_INNER_VLAN: 4005 if (handle->port_base_vlan_state != 4006 HNAE3_PORT_BASE_VLAN_DISABLE) 4007 return false; 4008 4009 *vlan_tag = le16_to_cpu(desc->rx.vlan_tag); 4010 return true; 4011 case HNS3_STRP_BOTH: 4012 if (handle->port_base_vlan_state == 4013 HNAE3_PORT_BASE_VLAN_DISABLE) 4014 *vlan_tag = le16_to_cpu(desc->rx.ot_vlan_tag); 4015 else 4016 *vlan_tag = le16_to_cpu(desc->rx.vlan_tag); 4017 4018 return true; 4019 default: 4020 return false; 4021 } 4022 } 4023 4024 static void hns3_rx_ring_move_fw(struct hns3_enet_ring *ring) 4025 { 4026 ring->desc[ring->next_to_clean].rx.bd_base_info &= 4027 cpu_to_le32(~BIT(HNS3_RXD_VLD_B)); 4028 ring->desc_cb[ring->next_to_clean].refill = 0; 4029 ring->next_to_clean += 1; 4030 4031 if (unlikely(ring->next_to_clean == ring->desc_num)) 4032 ring->next_to_clean = 0; 4033 } 4034 4035 static int hns3_alloc_skb(struct hns3_enet_ring *ring, unsigned int length, 4036 unsigned char *va) 4037 { 4038 struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_clean]; 4039 struct net_device *netdev = ring_to_netdev(ring); 4040 struct sk_buff *skb; 4041 4042 ring->skb = napi_alloc_skb(&ring->tqp_vector->napi, HNS3_RX_HEAD_SIZE); 4043 skb = ring->skb; 4044 if (unlikely(!skb)) { 4045 hns3_rl_err(netdev, "alloc rx skb fail\n"); 4046 hns3_ring_stats_update(ring, sw_err_cnt); 4047 4048 return -ENOMEM; 4049 } 4050 4051 trace_hns3_rx_desc(ring); 4052 prefetchw(skb->data); 4053 4054 ring->pending_buf = 1; 4055 ring->frag_num = 0; 4056 ring->tail_skb = NULL; 4057 if (length <= HNS3_RX_HEAD_SIZE) { 4058 memcpy(__skb_put(skb, length), va, ALIGN(length, sizeof(long))); 4059 4060 /* We can reuse buffer as-is, just make sure it is reusable */ 4061 if (dev_page_is_reusable(desc_cb->priv)) 4062 desc_cb->reuse_flag = 1; 4063 else if (desc_cb->type & DESC_TYPE_PP_FRAG) 4064 page_pool_put_full_page(ring->page_pool, desc_cb->priv, 4065 false); 4066 else /* This page cannot be reused so discard it */ 4067 __page_frag_cache_drain(desc_cb->priv, 4068 desc_cb->pagecnt_bias); 4069 4070 hns3_rx_ring_move_fw(ring); 4071 return 0; 4072 } 4073 4074 if (ring->page_pool) 4075 skb_mark_for_recycle(skb); 4076 4077 hns3_ring_stats_update(ring, seg_pkt_cnt); 4078 4079 ring->pull_len = eth_get_headlen(netdev, va, HNS3_RX_HEAD_SIZE); 4080 __skb_put(skb, ring->pull_len); 4081 hns3_nic_reuse_page(skb, ring->frag_num++, ring, ring->pull_len, 4082 desc_cb); 4083 hns3_rx_ring_move_fw(ring); 4084 4085 return 0; 4086 } 4087 4088 static int hns3_add_frag(struct hns3_enet_ring *ring) 4089 { 4090 struct sk_buff *skb = ring->skb; 4091 struct sk_buff *head_skb = skb; 4092 struct sk_buff *new_skb; 4093 struct hns3_desc_cb *desc_cb; 4094 struct hns3_desc *desc; 4095 u32 bd_base_info; 4096 4097 do { 4098 desc = &ring->desc[ring->next_to_clean]; 4099 desc_cb = &ring->desc_cb[ring->next_to_clean]; 4100 bd_base_info = le32_to_cpu(desc->rx.bd_base_info); 4101 /* make sure HW write desc complete */ 4102 dma_rmb(); 4103 if (!(bd_base_info & BIT(HNS3_RXD_VLD_B))) 4104 return -ENXIO; 4105 4106 if (unlikely(ring->frag_num >= MAX_SKB_FRAGS)) { 4107 new_skb = napi_alloc_skb(&ring->tqp_vector->napi, 0); 4108 if (unlikely(!new_skb)) { 4109 hns3_rl_err(ring_to_netdev(ring), 4110 "alloc rx fraglist skb fail\n"); 4111 return -ENXIO; 4112 } 4113 4114 if (ring->page_pool) 4115 skb_mark_for_recycle(new_skb); 4116 4117 ring->frag_num = 0; 4118 4119 if (ring->tail_skb) { 4120 ring->tail_skb->next = new_skb; 4121 ring->tail_skb = new_skb; 4122 } else { 4123 skb_shinfo(skb)->frag_list = new_skb; 4124 ring->tail_skb = new_skb; 4125 } 4126 } 4127 4128 if (ring->tail_skb) { 4129 head_skb->truesize += hns3_buf_size(ring); 4130 head_skb->data_len += le16_to_cpu(desc->rx.size); 4131 head_skb->len += le16_to_cpu(desc->rx.size); 4132 skb = ring->tail_skb; 4133 } 4134 4135 dma_sync_single_for_cpu(ring_to_dev(ring), 4136 desc_cb->dma + desc_cb->page_offset, 4137 hns3_buf_size(ring), 4138 DMA_FROM_DEVICE); 4139 4140 hns3_nic_reuse_page(skb, ring->frag_num++, ring, 0, desc_cb); 4141 trace_hns3_rx_desc(ring); 4142 hns3_rx_ring_move_fw(ring); 4143 ring->pending_buf++; 4144 } while (!(bd_base_info & BIT(HNS3_RXD_FE_B))); 4145 4146 return 0; 4147 } 4148 4149 static int hns3_set_gro_and_checksum(struct hns3_enet_ring *ring, 4150 struct sk_buff *skb, u32 l234info, 4151 u32 bd_base_info, u32 ol_info, u16 csum) 4152 { 4153 struct net_device *netdev = ring_to_netdev(ring); 4154 struct hns3_nic_priv *priv = netdev_priv(netdev); 4155 u32 l3_type; 4156 4157 skb_shinfo(skb)->gso_size = hnae3_get_field(bd_base_info, 4158 HNS3_RXD_GRO_SIZE_M, 4159 HNS3_RXD_GRO_SIZE_S); 4160 /* if there is no HW GRO, do not set gro params */ 4161 if (!skb_shinfo(skb)->gso_size) { 4162 hns3_rx_checksum(ring, skb, l234info, bd_base_info, ol_info, 4163 csum); 4164 return 0; 4165 } 4166 4167 NAPI_GRO_CB(skb)->count = hnae3_get_field(l234info, 4168 HNS3_RXD_GRO_COUNT_M, 4169 HNS3_RXD_GRO_COUNT_S); 4170 4171 if (test_bit(HNS3_NIC_STATE_RXD_ADV_LAYOUT_ENABLE, &priv->state)) { 4172 u32 ptype = hnae3_get_field(ol_info, HNS3_RXD_PTYPE_M, 4173 HNS3_RXD_PTYPE_S); 4174 4175 l3_type = hns3_rx_ptype_tbl[ptype].l3_type; 4176 } else { 4177 l3_type = hnae3_get_field(l234info, HNS3_RXD_L3ID_M, 4178 HNS3_RXD_L3ID_S); 4179 } 4180 4181 if (l3_type == HNS3_L3_TYPE_IPV4) 4182 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4; 4183 else if (l3_type == HNS3_L3_TYPE_IPV6) 4184 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV6; 4185 else 4186 return -EFAULT; 4187 4188 return hns3_gro_complete(skb, l234info); 4189 } 4190 4191 static void hns3_set_rx_skb_rss_type(struct hns3_enet_ring *ring, 4192 struct sk_buff *skb, u32 rss_hash, 4193 u32 l234info, u32 ol_info) 4194 { 4195 enum pkt_hash_types rss_type = PKT_HASH_TYPE_NONE; 4196 struct net_device *netdev = ring_to_netdev(ring); 4197 struct hns3_nic_priv *priv = netdev_priv(netdev); 4198 4199 if (test_bit(HNS3_NIC_STATE_RXD_ADV_LAYOUT_ENABLE, &priv->state)) { 4200 u32 ptype = hnae3_get_field(ol_info, HNS3_RXD_PTYPE_M, 4201 HNS3_RXD_PTYPE_S); 4202 4203 rss_type = hns3_rx_ptype_tbl[ptype].hash_type; 4204 } else { 4205 int l3_type = hnae3_get_field(l234info, HNS3_RXD_L3ID_M, 4206 HNS3_RXD_L3ID_S); 4207 int l4_type = hnae3_get_field(l234info, HNS3_RXD_L4ID_M, 4208 HNS3_RXD_L4ID_S); 4209 4210 if (l3_type == HNS3_L3_TYPE_IPV4 || 4211 l3_type == HNS3_L3_TYPE_IPV6) { 4212 if (l4_type == HNS3_L4_TYPE_UDP || 4213 l4_type == HNS3_L4_TYPE_TCP || 4214 l4_type == HNS3_L4_TYPE_SCTP) 4215 rss_type = PKT_HASH_TYPE_L4; 4216 else if (l4_type == HNS3_L4_TYPE_IGMP || 4217 l4_type == HNS3_L4_TYPE_ICMP) 4218 rss_type = PKT_HASH_TYPE_L3; 4219 } 4220 } 4221 4222 skb_set_hash(skb, rss_hash, rss_type); 4223 } 4224 4225 static void hns3_handle_rx_ts_info(struct net_device *netdev, 4226 struct hns3_desc *desc, struct sk_buff *skb, 4227 u32 bd_base_info) 4228 { 4229 if (unlikely(bd_base_info & BIT(HNS3_RXD_TS_VLD_B))) { 4230 struct hnae3_handle *h = hns3_get_handle(netdev); 4231 u32 nsec = le32_to_cpu(desc->ts_nsec); 4232 u32 sec = le32_to_cpu(desc->ts_sec); 4233 4234 if (h->ae_algo->ops->get_rx_hwts) 4235 h->ae_algo->ops->get_rx_hwts(h, skb, nsec, sec); 4236 } 4237 } 4238 4239 static void hns3_handle_rx_vlan_tag(struct hns3_enet_ring *ring, 4240 struct hns3_desc *desc, struct sk_buff *skb, 4241 u32 l234info) 4242 { 4243 struct net_device *netdev = ring_to_netdev(ring); 4244 4245 /* Based on hw strategy, the tag offloaded will be stored at 4246 * ot_vlan_tag in two layer tag case, and stored at vlan_tag 4247 * in one layer tag case. 4248 */ 4249 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) { 4250 u16 vlan_tag; 4251 4252 if (hns3_parse_vlan_tag(ring, desc, l234info, &vlan_tag)) 4253 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), 4254 vlan_tag); 4255 } 4256 } 4257 4258 static int hns3_handle_bdinfo(struct hns3_enet_ring *ring, struct sk_buff *skb) 4259 { 4260 struct net_device *netdev = ring_to_netdev(ring); 4261 enum hns3_pkt_l2t_type l2_frame_type; 4262 u32 bd_base_info, l234info, ol_info; 4263 struct hns3_desc *desc; 4264 unsigned int len; 4265 int pre_ntc, ret; 4266 u16 csum; 4267 4268 /* bdinfo handled below is only valid on the last BD of the 4269 * current packet, and ring->next_to_clean indicates the first 4270 * descriptor of next packet, so need - 1 below. 4271 */ 4272 pre_ntc = ring->next_to_clean ? (ring->next_to_clean - 1) : 4273 (ring->desc_num - 1); 4274 desc = &ring->desc[pre_ntc]; 4275 bd_base_info = le32_to_cpu(desc->rx.bd_base_info); 4276 l234info = le32_to_cpu(desc->rx.l234_info); 4277 ol_info = le32_to_cpu(desc->rx.ol_info); 4278 csum = le16_to_cpu(desc->csum); 4279 4280 hns3_handle_rx_ts_info(netdev, desc, skb, bd_base_info); 4281 4282 hns3_handle_rx_vlan_tag(ring, desc, skb, l234info); 4283 4284 if (unlikely(!desc->rx.pkt_len || (l234info & (BIT(HNS3_RXD_TRUNCAT_B) | 4285 BIT(HNS3_RXD_L2E_B))))) { 4286 u64_stats_update_begin(&ring->syncp); 4287 if (l234info & BIT(HNS3_RXD_L2E_B)) 4288 ring->stats.l2_err++; 4289 else 4290 ring->stats.err_pkt_len++; 4291 u64_stats_update_end(&ring->syncp); 4292 4293 return -EFAULT; 4294 } 4295 4296 len = skb->len; 4297 4298 /* Do update ip stack process */ 4299 skb->protocol = eth_type_trans(skb, netdev); 4300 4301 /* This is needed in order to enable forwarding support */ 4302 ret = hns3_set_gro_and_checksum(ring, skb, l234info, 4303 bd_base_info, ol_info, csum); 4304 if (unlikely(ret)) { 4305 hns3_ring_stats_update(ring, rx_err_cnt); 4306 return ret; 4307 } 4308 4309 l2_frame_type = hnae3_get_field(l234info, HNS3_RXD_DMAC_M, 4310 HNS3_RXD_DMAC_S); 4311 4312 u64_stats_update_begin(&ring->syncp); 4313 ring->stats.rx_pkts++; 4314 ring->stats.rx_bytes += len; 4315 4316 if (l2_frame_type == HNS3_L2_TYPE_MULTICAST) 4317 ring->stats.rx_multicast++; 4318 4319 u64_stats_update_end(&ring->syncp); 4320 4321 ring->tqp_vector->rx_group.total_bytes += len; 4322 4323 hns3_set_rx_skb_rss_type(ring, skb, le32_to_cpu(desc->rx.rss_hash), 4324 l234info, ol_info); 4325 return 0; 4326 } 4327 4328 static int hns3_handle_rx_bd(struct hns3_enet_ring *ring) 4329 { 4330 struct sk_buff *skb = ring->skb; 4331 struct hns3_desc_cb *desc_cb; 4332 struct hns3_desc *desc; 4333 unsigned int length; 4334 u32 bd_base_info; 4335 int ret; 4336 4337 desc = &ring->desc[ring->next_to_clean]; 4338 desc_cb = &ring->desc_cb[ring->next_to_clean]; 4339 4340 prefetch(desc); 4341 4342 if (!skb) { 4343 bd_base_info = le32_to_cpu(desc->rx.bd_base_info); 4344 /* Check valid BD */ 4345 if (unlikely(!(bd_base_info & BIT(HNS3_RXD_VLD_B)))) 4346 return -ENXIO; 4347 4348 dma_rmb(); 4349 length = le16_to_cpu(desc->rx.size); 4350 4351 ring->va = desc_cb->buf + desc_cb->page_offset; 4352 4353 dma_sync_single_for_cpu(ring_to_dev(ring), 4354 desc_cb->dma + desc_cb->page_offset, 4355 hns3_buf_size(ring), 4356 DMA_FROM_DEVICE); 4357 4358 /* Prefetch first cache line of first page. 4359 * Idea is to cache few bytes of the header of the packet. 4360 * Our L1 Cache line size is 64B so need to prefetch twice to make 4361 * it 128B. But in actual we can have greater size of caches with 4362 * 128B Level 1 cache lines. In such a case, single fetch would 4363 * suffice to cache in the relevant part of the header. 4364 */ 4365 net_prefetch(ring->va); 4366 4367 ret = hns3_alloc_skb(ring, length, ring->va); 4368 skb = ring->skb; 4369 4370 if (ret < 0) /* alloc buffer fail */ 4371 return ret; 4372 if (!(bd_base_info & BIT(HNS3_RXD_FE_B))) { /* need add frag */ 4373 ret = hns3_add_frag(ring); 4374 if (ret) 4375 return ret; 4376 } 4377 } else { 4378 ret = hns3_add_frag(ring); 4379 if (ret) 4380 return ret; 4381 } 4382 4383 /* As the head data may be changed when GRO enable, copy 4384 * the head data in after other data rx completed 4385 */ 4386 if (skb->len > HNS3_RX_HEAD_SIZE) 4387 memcpy(skb->data, ring->va, 4388 ALIGN(ring->pull_len, sizeof(long))); 4389 4390 ret = hns3_handle_bdinfo(ring, skb); 4391 if (unlikely(ret)) { 4392 dev_kfree_skb_any(skb); 4393 return ret; 4394 } 4395 4396 skb_record_rx_queue(skb, ring->tqp->tqp_index); 4397 return 0; 4398 } 4399 4400 int hns3_clean_rx_ring(struct hns3_enet_ring *ring, int budget, 4401 void (*rx_fn)(struct hns3_enet_ring *, struct sk_buff *)) 4402 { 4403 #define RCB_NOF_ALLOC_RX_BUFF_ONCE 16 4404 int unused_count = hns3_desc_unused(ring); 4405 bool failure = false; 4406 int recv_pkts = 0; 4407 int err; 4408 4409 unused_count -= ring->pending_buf; 4410 4411 while (recv_pkts < budget) { 4412 /* Reuse or realloc buffers */ 4413 if (unused_count >= RCB_NOF_ALLOC_RX_BUFF_ONCE) { 4414 failure = failure || 4415 hns3_nic_alloc_rx_buffers(ring, unused_count); 4416 unused_count = 0; 4417 } 4418 4419 /* Poll one pkt */ 4420 err = hns3_handle_rx_bd(ring); 4421 /* Do not get FE for the packet or failed to alloc skb */ 4422 if (unlikely(!ring->skb || err == -ENXIO)) { 4423 goto out; 4424 } else if (likely(!err)) { 4425 rx_fn(ring, ring->skb); 4426 recv_pkts++; 4427 } 4428 4429 unused_count += ring->pending_buf; 4430 ring->skb = NULL; 4431 ring->pending_buf = 0; 4432 } 4433 4434 out: 4435 /* sync head pointer before exiting, since hardware will calculate 4436 * FBD number with head pointer 4437 */ 4438 if (unused_count > 0) 4439 failure = failure || 4440 hns3_nic_alloc_rx_buffers(ring, unused_count); 4441 4442 return failure ? budget : recv_pkts; 4443 } 4444 4445 static void hns3_update_rx_int_coalesce(struct hns3_enet_tqp_vector *tqp_vector) 4446 { 4447 struct hns3_enet_ring_group *rx_group = &tqp_vector->rx_group; 4448 struct dim_sample sample = {}; 4449 4450 if (!rx_group->coal.adapt_enable) 4451 return; 4452 4453 dim_update_sample(tqp_vector->event_cnt, rx_group->total_packets, 4454 rx_group->total_bytes, &sample); 4455 net_dim(&rx_group->dim, sample); 4456 } 4457 4458 static void hns3_update_tx_int_coalesce(struct hns3_enet_tqp_vector *tqp_vector) 4459 { 4460 struct hns3_enet_ring_group *tx_group = &tqp_vector->tx_group; 4461 struct dim_sample sample = {}; 4462 4463 if (!tx_group->coal.adapt_enable) 4464 return; 4465 4466 dim_update_sample(tqp_vector->event_cnt, tx_group->total_packets, 4467 tx_group->total_bytes, &sample); 4468 net_dim(&tx_group->dim, sample); 4469 } 4470 4471 static int hns3_nic_common_poll(struct napi_struct *napi, int budget) 4472 { 4473 struct hns3_nic_priv *priv = netdev_priv(napi->dev); 4474 struct hns3_enet_ring *ring; 4475 int rx_pkt_total = 0; 4476 4477 struct hns3_enet_tqp_vector *tqp_vector = 4478 container_of(napi, struct hns3_enet_tqp_vector, napi); 4479 bool clean_complete = true; 4480 int rx_budget = budget; 4481 4482 if (unlikely(test_bit(HNS3_NIC_STATE_DOWN, &priv->state))) { 4483 napi_complete(napi); 4484 return 0; 4485 } 4486 4487 /* Since the actual Tx work is minimal, we can give the Tx a larger 4488 * budget and be more aggressive about cleaning up the Tx descriptors. 4489 */ 4490 hns3_for_each_ring(ring, tqp_vector->tx_group) 4491 hns3_clean_tx_ring(ring, budget); 4492 4493 /* make sure rx ring budget not smaller than 1 */ 4494 if (tqp_vector->num_tqps > 1) 4495 rx_budget = max(budget / tqp_vector->num_tqps, 1); 4496 4497 hns3_for_each_ring(ring, tqp_vector->rx_group) { 4498 int rx_cleaned = hns3_clean_rx_ring(ring, rx_budget, 4499 hns3_rx_skb); 4500 if (rx_cleaned >= rx_budget) 4501 clean_complete = false; 4502 4503 rx_pkt_total += rx_cleaned; 4504 } 4505 4506 tqp_vector->rx_group.total_packets += rx_pkt_total; 4507 4508 if (!clean_complete) 4509 return budget; 4510 4511 if (napi_complete(napi) && 4512 likely(!test_bit(HNS3_NIC_STATE_DOWN, &priv->state))) { 4513 hns3_update_rx_int_coalesce(tqp_vector); 4514 hns3_update_tx_int_coalesce(tqp_vector); 4515 4516 hns3_mask_vector_irq(tqp_vector, 1); 4517 } 4518 4519 return rx_pkt_total; 4520 } 4521 4522 static int hns3_create_ring_chain(struct hns3_enet_tqp_vector *tqp_vector, 4523 struct hnae3_ring_chain_node **head, 4524 bool is_tx) 4525 { 4526 u32 bit_value = is_tx ? HNAE3_RING_TYPE_TX : HNAE3_RING_TYPE_RX; 4527 u32 field_value = is_tx ? HNAE3_RING_GL_TX : HNAE3_RING_GL_RX; 4528 struct hnae3_ring_chain_node *cur_chain = *head; 4529 struct pci_dev *pdev = tqp_vector->handle->pdev; 4530 struct hnae3_ring_chain_node *chain; 4531 struct hns3_enet_ring *ring; 4532 4533 ring = is_tx ? tqp_vector->tx_group.ring : tqp_vector->rx_group.ring; 4534 4535 if (cur_chain) { 4536 while (cur_chain->next) 4537 cur_chain = cur_chain->next; 4538 } 4539 4540 while (ring) { 4541 chain = devm_kzalloc(&pdev->dev, sizeof(*chain), GFP_KERNEL); 4542 if (!chain) 4543 return -ENOMEM; 4544 if (cur_chain) 4545 cur_chain->next = chain; 4546 else 4547 *head = chain; 4548 chain->tqp_index = ring->tqp->tqp_index; 4549 hnae3_set_bit(chain->flag, HNAE3_RING_TYPE_B, 4550 bit_value); 4551 hnae3_set_field(chain->int_gl_idx, 4552 HNAE3_RING_GL_IDX_M, 4553 HNAE3_RING_GL_IDX_S, field_value); 4554 4555 cur_chain = chain; 4556 4557 ring = ring->next; 4558 } 4559 4560 return 0; 4561 } 4562 4563 static struct hnae3_ring_chain_node * 4564 hns3_get_vector_ring_chain(struct hns3_enet_tqp_vector *tqp_vector) 4565 { 4566 struct pci_dev *pdev = tqp_vector->handle->pdev; 4567 struct hnae3_ring_chain_node *cur_chain = NULL; 4568 struct hnae3_ring_chain_node *chain; 4569 4570 if (hns3_create_ring_chain(tqp_vector, &cur_chain, true)) 4571 goto err_free_chain; 4572 4573 if (hns3_create_ring_chain(tqp_vector, &cur_chain, false)) 4574 goto err_free_chain; 4575 4576 return cur_chain; 4577 4578 err_free_chain: 4579 while (cur_chain) { 4580 chain = cur_chain->next; 4581 devm_kfree(&pdev->dev, cur_chain); 4582 cur_chain = chain; 4583 } 4584 4585 return NULL; 4586 } 4587 4588 static void hns3_free_vector_ring_chain(struct hns3_enet_tqp_vector *tqp_vector, 4589 struct hnae3_ring_chain_node *head) 4590 { 4591 struct pci_dev *pdev = tqp_vector->handle->pdev; 4592 struct hnae3_ring_chain_node *chain_tmp, *chain; 4593 4594 chain = head; 4595 4596 while (chain) { 4597 chain_tmp = chain->next; 4598 devm_kfree(&pdev->dev, chain); 4599 chain = chain_tmp; 4600 } 4601 } 4602 4603 static void hns3_add_ring_to_group(struct hns3_enet_ring_group *group, 4604 struct hns3_enet_ring *ring) 4605 { 4606 ring->next = group->ring; 4607 group->ring = ring; 4608 4609 group->count++; 4610 } 4611 4612 static void hns3_nic_set_cpumask(struct hns3_nic_priv *priv) 4613 { 4614 struct pci_dev *pdev = priv->ae_handle->pdev; 4615 struct hns3_enet_tqp_vector *tqp_vector; 4616 int num_vectors = priv->vector_num; 4617 int numa_node; 4618 int vector_i; 4619 4620 numa_node = dev_to_node(&pdev->dev); 4621 4622 for (vector_i = 0; vector_i < num_vectors; vector_i++) { 4623 tqp_vector = &priv->tqp_vector[vector_i]; 4624 cpumask_set_cpu(cpumask_local_spread(vector_i, numa_node), 4625 &tqp_vector->affinity_mask); 4626 } 4627 } 4628 4629 static void hns3_rx_dim_work(struct work_struct *work) 4630 { 4631 struct dim *dim = container_of(work, struct dim, work); 4632 struct hns3_enet_ring_group *group = container_of(dim, 4633 struct hns3_enet_ring_group, dim); 4634 struct hns3_enet_tqp_vector *tqp_vector = group->ring->tqp_vector; 4635 struct dim_cq_moder cur_moder = 4636 net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 4637 4638 hns3_set_vector_coalesce_rx_gl(group->ring->tqp_vector, cur_moder.usec); 4639 tqp_vector->rx_group.coal.int_gl = cur_moder.usec; 4640 4641 if (cur_moder.pkts < tqp_vector->rx_group.coal.int_ql_max) { 4642 hns3_set_vector_coalesce_rx_ql(tqp_vector, cur_moder.pkts); 4643 tqp_vector->rx_group.coal.int_ql = cur_moder.pkts; 4644 } 4645 4646 dim->state = DIM_START_MEASURE; 4647 } 4648 4649 static void hns3_tx_dim_work(struct work_struct *work) 4650 { 4651 struct dim *dim = container_of(work, struct dim, work); 4652 struct hns3_enet_ring_group *group = container_of(dim, 4653 struct hns3_enet_ring_group, dim); 4654 struct hns3_enet_tqp_vector *tqp_vector = group->ring->tqp_vector; 4655 struct dim_cq_moder cur_moder = 4656 net_dim_get_tx_moderation(dim->mode, dim->profile_ix); 4657 4658 hns3_set_vector_coalesce_tx_gl(tqp_vector, cur_moder.usec); 4659 tqp_vector->tx_group.coal.int_gl = cur_moder.usec; 4660 4661 if (cur_moder.pkts < tqp_vector->tx_group.coal.int_ql_max) { 4662 hns3_set_vector_coalesce_tx_ql(tqp_vector, cur_moder.pkts); 4663 tqp_vector->tx_group.coal.int_ql = cur_moder.pkts; 4664 } 4665 4666 dim->state = DIM_START_MEASURE; 4667 } 4668 4669 static void hns3_nic_init_dim(struct hns3_enet_tqp_vector *tqp_vector) 4670 { 4671 INIT_WORK(&tqp_vector->rx_group.dim.work, hns3_rx_dim_work); 4672 INIT_WORK(&tqp_vector->tx_group.dim.work, hns3_tx_dim_work); 4673 } 4674 4675 static int hns3_nic_init_vector_data(struct hns3_nic_priv *priv) 4676 { 4677 struct hnae3_handle *h = priv->ae_handle; 4678 struct hns3_enet_tqp_vector *tqp_vector; 4679 int ret; 4680 int i; 4681 4682 hns3_nic_set_cpumask(priv); 4683 4684 for (i = 0; i < priv->vector_num; i++) { 4685 tqp_vector = &priv->tqp_vector[i]; 4686 hns3_vector_coalesce_init_hw(tqp_vector, priv); 4687 tqp_vector->num_tqps = 0; 4688 hns3_nic_init_dim(tqp_vector); 4689 } 4690 4691 for (i = 0; i < h->kinfo.num_tqps; i++) { 4692 u16 vector_i = i % priv->vector_num; 4693 u16 tqp_num = h->kinfo.num_tqps; 4694 4695 tqp_vector = &priv->tqp_vector[vector_i]; 4696 4697 hns3_add_ring_to_group(&tqp_vector->tx_group, 4698 &priv->ring[i]); 4699 4700 hns3_add_ring_to_group(&tqp_vector->rx_group, 4701 &priv->ring[i + tqp_num]); 4702 4703 priv->ring[i].tqp_vector = tqp_vector; 4704 priv->ring[i + tqp_num].tqp_vector = tqp_vector; 4705 tqp_vector->num_tqps++; 4706 } 4707 4708 for (i = 0; i < priv->vector_num; i++) { 4709 struct hnae3_ring_chain_node *vector_ring_chain; 4710 4711 tqp_vector = &priv->tqp_vector[i]; 4712 4713 tqp_vector->rx_group.total_bytes = 0; 4714 tqp_vector->rx_group.total_packets = 0; 4715 tqp_vector->tx_group.total_bytes = 0; 4716 tqp_vector->tx_group.total_packets = 0; 4717 tqp_vector->handle = h; 4718 4719 vector_ring_chain = hns3_get_vector_ring_chain(tqp_vector); 4720 if (!vector_ring_chain) { 4721 ret = -ENOMEM; 4722 goto map_ring_fail; 4723 } 4724 4725 ret = h->ae_algo->ops->map_ring_to_vector(h, 4726 tqp_vector->vector_irq, vector_ring_chain); 4727 4728 hns3_free_vector_ring_chain(tqp_vector, vector_ring_chain); 4729 4730 if (ret) 4731 goto map_ring_fail; 4732 4733 netif_napi_add(priv->netdev, &tqp_vector->napi, 4734 hns3_nic_common_poll); 4735 } 4736 4737 return 0; 4738 4739 map_ring_fail: 4740 while (i--) 4741 netif_napi_del(&priv->tqp_vector[i].napi); 4742 4743 return ret; 4744 } 4745 4746 static void hns3_nic_init_coal_cfg(struct hns3_nic_priv *priv) 4747 { 4748 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(priv->ae_handle->pdev); 4749 struct hns3_enet_coalesce *tx_coal = &priv->tx_coal; 4750 struct hns3_enet_coalesce *rx_coal = &priv->rx_coal; 4751 4752 /* initialize the configuration for interrupt coalescing. 4753 * 1. GL (Interrupt Gap Limiter) 4754 * 2. RL (Interrupt Rate Limiter) 4755 * 3. QL (Interrupt Quantity Limiter) 4756 * 4757 * Default: enable interrupt coalescing self-adaptive and GL 4758 */ 4759 tx_coal->adapt_enable = 1; 4760 rx_coal->adapt_enable = 1; 4761 4762 tx_coal->int_gl = HNS3_INT_GL_50K; 4763 rx_coal->int_gl = HNS3_INT_GL_50K; 4764 4765 rx_coal->flow_level = HNS3_FLOW_LOW; 4766 tx_coal->flow_level = HNS3_FLOW_LOW; 4767 4768 if (ae_dev->dev_specs.int_ql_max) { 4769 tx_coal->int_ql = HNS3_INT_QL_DEFAULT_CFG; 4770 rx_coal->int_ql = HNS3_INT_QL_DEFAULT_CFG; 4771 } 4772 } 4773 4774 static int hns3_nic_alloc_vector_data(struct hns3_nic_priv *priv) 4775 { 4776 struct hnae3_handle *h = priv->ae_handle; 4777 struct hns3_enet_tqp_vector *tqp_vector; 4778 struct hnae3_vector_info *vector; 4779 struct pci_dev *pdev = h->pdev; 4780 u16 tqp_num = h->kinfo.num_tqps; 4781 u16 vector_num; 4782 int ret = 0; 4783 u16 i; 4784 4785 /* RSS size, cpu online and vector_num should be the same */ 4786 /* Should consider 2p/4p later */ 4787 vector_num = min_t(u16, num_online_cpus(), tqp_num); 4788 4789 vector = devm_kcalloc(&pdev->dev, vector_num, sizeof(*vector), 4790 GFP_KERNEL); 4791 if (!vector) 4792 return -ENOMEM; 4793 4794 /* save the actual available vector number */ 4795 vector_num = h->ae_algo->ops->get_vector(h, vector_num, vector); 4796 4797 priv->vector_num = vector_num; 4798 priv->tqp_vector = (struct hns3_enet_tqp_vector *) 4799 devm_kcalloc(&pdev->dev, vector_num, sizeof(*priv->tqp_vector), 4800 GFP_KERNEL); 4801 if (!priv->tqp_vector) { 4802 ret = -ENOMEM; 4803 goto out; 4804 } 4805 4806 for (i = 0; i < priv->vector_num; i++) { 4807 tqp_vector = &priv->tqp_vector[i]; 4808 tqp_vector->idx = i; 4809 tqp_vector->mask_addr = vector[i].io_addr; 4810 tqp_vector->vector_irq = vector[i].vector; 4811 hns3_vector_coalesce_init(tqp_vector, priv); 4812 } 4813 4814 out: 4815 devm_kfree(&pdev->dev, vector); 4816 return ret; 4817 } 4818 4819 static void hns3_clear_ring_group(struct hns3_enet_ring_group *group) 4820 { 4821 group->ring = NULL; 4822 group->count = 0; 4823 } 4824 4825 static void hns3_nic_uninit_vector_data(struct hns3_nic_priv *priv) 4826 { 4827 struct hnae3_ring_chain_node *vector_ring_chain; 4828 struct hnae3_handle *h = priv->ae_handle; 4829 struct hns3_enet_tqp_vector *tqp_vector; 4830 int i; 4831 4832 for (i = 0; i < priv->vector_num; i++) { 4833 tqp_vector = &priv->tqp_vector[i]; 4834 4835 if (!tqp_vector->rx_group.ring && !tqp_vector->tx_group.ring) 4836 continue; 4837 4838 /* Since the mapping can be overwritten, when fail to get the 4839 * chain between vector and ring, we should go on to deal with 4840 * the remaining options. 4841 */ 4842 vector_ring_chain = hns3_get_vector_ring_chain(tqp_vector); 4843 if (!vector_ring_chain) 4844 dev_warn(priv->dev, "failed to get ring chain\n"); 4845 4846 h->ae_algo->ops->unmap_ring_from_vector(h, 4847 tqp_vector->vector_irq, vector_ring_chain); 4848 4849 hns3_free_vector_ring_chain(tqp_vector, vector_ring_chain); 4850 4851 hns3_clear_ring_group(&tqp_vector->rx_group); 4852 hns3_clear_ring_group(&tqp_vector->tx_group); 4853 netif_napi_del(&priv->tqp_vector[i].napi); 4854 } 4855 } 4856 4857 static void hns3_nic_dealloc_vector_data(struct hns3_nic_priv *priv) 4858 { 4859 struct hnae3_handle *h = priv->ae_handle; 4860 struct pci_dev *pdev = h->pdev; 4861 int i, ret; 4862 4863 for (i = 0; i < priv->vector_num; i++) { 4864 struct hns3_enet_tqp_vector *tqp_vector; 4865 4866 tqp_vector = &priv->tqp_vector[i]; 4867 ret = h->ae_algo->ops->put_vector(h, tqp_vector->vector_irq); 4868 if (ret) 4869 return; 4870 } 4871 4872 devm_kfree(&pdev->dev, priv->tqp_vector); 4873 } 4874 4875 static void hns3_ring_get_cfg(struct hnae3_queue *q, struct hns3_nic_priv *priv, 4876 unsigned int ring_type) 4877 { 4878 int queue_num = priv->ae_handle->kinfo.num_tqps; 4879 struct hns3_enet_ring *ring; 4880 int desc_num; 4881 4882 if (ring_type == HNAE3_RING_TYPE_TX) { 4883 ring = &priv->ring[q->tqp_index]; 4884 desc_num = priv->ae_handle->kinfo.num_tx_desc; 4885 ring->queue_index = q->tqp_index; 4886 ring->tx_copybreak = priv->tx_copybreak; 4887 ring->last_to_use = 0; 4888 } else { 4889 ring = &priv->ring[q->tqp_index + queue_num]; 4890 desc_num = priv->ae_handle->kinfo.num_rx_desc; 4891 ring->queue_index = q->tqp_index; 4892 ring->rx_copybreak = priv->rx_copybreak; 4893 } 4894 4895 hnae3_set_bit(ring->flag, HNAE3_RING_TYPE_B, ring_type); 4896 4897 ring->tqp = q; 4898 ring->desc = NULL; 4899 ring->desc_cb = NULL; 4900 ring->dev = priv->dev; 4901 ring->desc_dma_addr = 0; 4902 ring->buf_size = q->buf_size; 4903 ring->desc_num = desc_num; 4904 ring->next_to_use = 0; 4905 ring->next_to_clean = 0; 4906 } 4907 4908 static void hns3_queue_to_ring(struct hnae3_queue *tqp, 4909 struct hns3_nic_priv *priv) 4910 { 4911 hns3_ring_get_cfg(tqp, priv, HNAE3_RING_TYPE_TX); 4912 hns3_ring_get_cfg(tqp, priv, HNAE3_RING_TYPE_RX); 4913 } 4914 4915 static int hns3_get_ring_config(struct hns3_nic_priv *priv) 4916 { 4917 struct hnae3_handle *h = priv->ae_handle; 4918 struct pci_dev *pdev = h->pdev; 4919 int i; 4920 4921 priv->ring = devm_kzalloc(&pdev->dev, 4922 array3_size(h->kinfo.num_tqps, 4923 sizeof(*priv->ring), 2), 4924 GFP_KERNEL); 4925 if (!priv->ring) 4926 return -ENOMEM; 4927 4928 for (i = 0; i < h->kinfo.num_tqps; i++) 4929 hns3_queue_to_ring(h->kinfo.tqp[i], priv); 4930 4931 return 0; 4932 } 4933 4934 static void hns3_put_ring_config(struct hns3_nic_priv *priv) 4935 { 4936 if (!priv->ring) 4937 return; 4938 4939 devm_kfree(priv->dev, priv->ring); 4940 priv->ring = NULL; 4941 } 4942 4943 static void hns3_alloc_page_pool(struct hns3_enet_ring *ring) 4944 { 4945 struct page_pool_params pp_params = { 4946 .flags = PP_FLAG_DMA_MAP | PP_FLAG_PAGE_FRAG | 4947 PP_FLAG_DMA_SYNC_DEV, 4948 .order = hns3_page_order(ring), 4949 .pool_size = ring->desc_num * hns3_buf_size(ring) / 4950 (PAGE_SIZE << hns3_page_order(ring)), 4951 .nid = dev_to_node(ring_to_dev(ring)), 4952 .dev = ring_to_dev(ring), 4953 .dma_dir = DMA_FROM_DEVICE, 4954 .offset = 0, 4955 .max_len = PAGE_SIZE << hns3_page_order(ring), 4956 }; 4957 4958 ring->page_pool = page_pool_create(&pp_params); 4959 if (IS_ERR(ring->page_pool)) { 4960 dev_warn(ring_to_dev(ring), "page pool creation failed: %ld\n", 4961 PTR_ERR(ring->page_pool)); 4962 ring->page_pool = NULL; 4963 } 4964 } 4965 4966 static int hns3_alloc_ring_memory(struct hns3_enet_ring *ring) 4967 { 4968 int ret; 4969 4970 if (ring->desc_num <= 0 || ring->buf_size <= 0) 4971 return -EINVAL; 4972 4973 ring->desc_cb = devm_kcalloc(ring_to_dev(ring), ring->desc_num, 4974 sizeof(ring->desc_cb[0]), GFP_KERNEL); 4975 if (!ring->desc_cb) { 4976 ret = -ENOMEM; 4977 goto out; 4978 } 4979 4980 ret = hns3_alloc_desc(ring); 4981 if (ret) 4982 goto out_with_desc_cb; 4983 4984 if (!HNAE3_IS_TX_RING(ring)) { 4985 if (page_pool_enabled) 4986 hns3_alloc_page_pool(ring); 4987 4988 ret = hns3_alloc_ring_buffers(ring); 4989 if (ret) 4990 goto out_with_desc; 4991 } else { 4992 hns3_init_tx_spare_buffer(ring); 4993 } 4994 4995 return 0; 4996 4997 out_with_desc: 4998 hns3_free_desc(ring); 4999 out_with_desc_cb: 5000 devm_kfree(ring_to_dev(ring), ring->desc_cb); 5001 ring->desc_cb = NULL; 5002 out: 5003 return ret; 5004 } 5005 5006 void hns3_fini_ring(struct hns3_enet_ring *ring) 5007 { 5008 hns3_free_desc(ring); 5009 devm_kfree(ring_to_dev(ring), ring->desc_cb); 5010 ring->desc_cb = NULL; 5011 ring->next_to_clean = 0; 5012 ring->next_to_use = 0; 5013 ring->last_to_use = 0; 5014 ring->pending_buf = 0; 5015 if (!HNAE3_IS_TX_RING(ring) && ring->skb) { 5016 dev_kfree_skb_any(ring->skb); 5017 ring->skb = NULL; 5018 } else if (HNAE3_IS_TX_RING(ring) && ring->tx_spare) { 5019 struct hns3_tx_spare *tx_spare = ring->tx_spare; 5020 5021 dma_unmap_page(ring_to_dev(ring), tx_spare->dma, tx_spare->len, 5022 DMA_TO_DEVICE); 5023 free_pages((unsigned long)tx_spare->buf, 5024 get_order(tx_spare->len)); 5025 devm_kfree(ring_to_dev(ring), tx_spare); 5026 ring->tx_spare = NULL; 5027 } 5028 5029 if (!HNAE3_IS_TX_RING(ring) && ring->page_pool) { 5030 page_pool_destroy(ring->page_pool); 5031 ring->page_pool = NULL; 5032 } 5033 } 5034 5035 static int hns3_buf_size2type(u32 buf_size) 5036 { 5037 int bd_size_type; 5038 5039 switch (buf_size) { 5040 case 512: 5041 bd_size_type = HNS3_BD_SIZE_512_TYPE; 5042 break; 5043 case 1024: 5044 bd_size_type = HNS3_BD_SIZE_1024_TYPE; 5045 break; 5046 case 2048: 5047 bd_size_type = HNS3_BD_SIZE_2048_TYPE; 5048 break; 5049 case 4096: 5050 bd_size_type = HNS3_BD_SIZE_4096_TYPE; 5051 break; 5052 default: 5053 bd_size_type = HNS3_BD_SIZE_2048_TYPE; 5054 } 5055 5056 return bd_size_type; 5057 } 5058 5059 static void hns3_init_ring_hw(struct hns3_enet_ring *ring) 5060 { 5061 dma_addr_t dma = ring->desc_dma_addr; 5062 struct hnae3_queue *q = ring->tqp; 5063 5064 if (!HNAE3_IS_TX_RING(ring)) { 5065 hns3_write_dev(q, HNS3_RING_RX_RING_BASEADDR_L_REG, (u32)dma); 5066 hns3_write_dev(q, HNS3_RING_RX_RING_BASEADDR_H_REG, 5067 (u32)((dma >> 31) >> 1)); 5068 5069 hns3_write_dev(q, HNS3_RING_RX_RING_BD_LEN_REG, 5070 hns3_buf_size2type(ring->buf_size)); 5071 hns3_write_dev(q, HNS3_RING_RX_RING_BD_NUM_REG, 5072 ring->desc_num / 8 - 1); 5073 } else { 5074 hns3_write_dev(q, HNS3_RING_TX_RING_BASEADDR_L_REG, 5075 (u32)dma); 5076 hns3_write_dev(q, HNS3_RING_TX_RING_BASEADDR_H_REG, 5077 (u32)((dma >> 31) >> 1)); 5078 5079 hns3_write_dev(q, HNS3_RING_TX_RING_BD_NUM_REG, 5080 ring->desc_num / 8 - 1); 5081 } 5082 } 5083 5084 static void hns3_init_tx_ring_tc(struct hns3_nic_priv *priv) 5085 { 5086 struct hnae3_knic_private_info *kinfo = &priv->ae_handle->kinfo; 5087 struct hnae3_tc_info *tc_info = &kinfo->tc_info; 5088 int i; 5089 5090 for (i = 0; i < tc_info->num_tc; i++) { 5091 int j; 5092 5093 for (j = 0; j < tc_info->tqp_count[i]; j++) { 5094 struct hnae3_queue *q; 5095 5096 q = priv->ring[tc_info->tqp_offset[i] + j].tqp; 5097 hns3_write_dev(q, HNS3_RING_TX_RING_TC_REG, i); 5098 } 5099 } 5100 } 5101 5102 int hns3_init_all_ring(struct hns3_nic_priv *priv) 5103 { 5104 struct hnae3_handle *h = priv->ae_handle; 5105 int ring_num = h->kinfo.num_tqps * 2; 5106 int i, j; 5107 int ret; 5108 5109 for (i = 0; i < ring_num; i++) { 5110 ret = hns3_alloc_ring_memory(&priv->ring[i]); 5111 if (ret) { 5112 dev_err(priv->dev, 5113 "Alloc ring memory fail! ret=%d\n", ret); 5114 goto out_when_alloc_ring_memory; 5115 } 5116 5117 u64_stats_init(&priv->ring[i].syncp); 5118 cond_resched(); 5119 } 5120 5121 return 0; 5122 5123 out_when_alloc_ring_memory: 5124 for (j = i - 1; j >= 0; j--) 5125 hns3_fini_ring(&priv->ring[j]); 5126 5127 return -ENOMEM; 5128 } 5129 5130 static void hns3_uninit_all_ring(struct hns3_nic_priv *priv) 5131 { 5132 struct hnae3_handle *h = priv->ae_handle; 5133 int i; 5134 5135 for (i = 0; i < h->kinfo.num_tqps; i++) { 5136 hns3_fini_ring(&priv->ring[i]); 5137 hns3_fini_ring(&priv->ring[i + h->kinfo.num_tqps]); 5138 } 5139 } 5140 5141 /* Set mac addr if it is configured. or leave it to the AE driver */ 5142 static int hns3_init_mac_addr(struct net_device *netdev) 5143 { 5144 struct hns3_nic_priv *priv = netdev_priv(netdev); 5145 char format_mac_addr[HNAE3_FORMAT_MAC_ADDR_LEN]; 5146 struct hnae3_handle *h = priv->ae_handle; 5147 u8 mac_addr_temp[ETH_ALEN] = {0}; 5148 int ret = 0; 5149 5150 if (h->ae_algo->ops->get_mac_addr) 5151 h->ae_algo->ops->get_mac_addr(h, mac_addr_temp); 5152 5153 /* Check if the MAC address is valid, if not get a random one */ 5154 if (!is_valid_ether_addr(mac_addr_temp)) { 5155 eth_hw_addr_random(netdev); 5156 hnae3_format_mac_addr(format_mac_addr, netdev->dev_addr); 5157 dev_warn(priv->dev, "using random MAC address %s\n", 5158 format_mac_addr); 5159 } else if (!ether_addr_equal(netdev->dev_addr, mac_addr_temp)) { 5160 eth_hw_addr_set(netdev, mac_addr_temp); 5161 ether_addr_copy(netdev->perm_addr, mac_addr_temp); 5162 } else { 5163 return 0; 5164 } 5165 5166 if (h->ae_algo->ops->set_mac_addr) 5167 ret = h->ae_algo->ops->set_mac_addr(h, netdev->dev_addr, true); 5168 5169 return ret; 5170 } 5171 5172 static int hns3_init_phy(struct net_device *netdev) 5173 { 5174 struct hnae3_handle *h = hns3_get_handle(netdev); 5175 int ret = 0; 5176 5177 if (h->ae_algo->ops->mac_connect_phy) 5178 ret = h->ae_algo->ops->mac_connect_phy(h); 5179 5180 return ret; 5181 } 5182 5183 static void hns3_uninit_phy(struct net_device *netdev) 5184 { 5185 struct hnae3_handle *h = hns3_get_handle(netdev); 5186 5187 if (h->ae_algo->ops->mac_disconnect_phy) 5188 h->ae_algo->ops->mac_disconnect_phy(h); 5189 } 5190 5191 static int hns3_client_start(struct hnae3_handle *handle) 5192 { 5193 if (!handle->ae_algo->ops->client_start) 5194 return 0; 5195 5196 return handle->ae_algo->ops->client_start(handle); 5197 } 5198 5199 static void hns3_client_stop(struct hnae3_handle *handle) 5200 { 5201 if (!handle->ae_algo->ops->client_stop) 5202 return; 5203 5204 handle->ae_algo->ops->client_stop(handle); 5205 } 5206 5207 static void hns3_info_show(struct hns3_nic_priv *priv) 5208 { 5209 struct hnae3_knic_private_info *kinfo = &priv->ae_handle->kinfo; 5210 char format_mac_addr[HNAE3_FORMAT_MAC_ADDR_LEN]; 5211 5212 hnae3_format_mac_addr(format_mac_addr, priv->netdev->dev_addr); 5213 dev_info(priv->dev, "MAC address: %s\n", format_mac_addr); 5214 dev_info(priv->dev, "Task queue pairs numbers: %u\n", kinfo->num_tqps); 5215 dev_info(priv->dev, "RSS size: %u\n", kinfo->rss_size); 5216 dev_info(priv->dev, "Allocated RSS size: %u\n", kinfo->req_rss_size); 5217 dev_info(priv->dev, "RX buffer length: %u\n", kinfo->rx_buf_len); 5218 dev_info(priv->dev, "Desc num per TX queue: %u\n", kinfo->num_tx_desc); 5219 dev_info(priv->dev, "Desc num per RX queue: %u\n", kinfo->num_rx_desc); 5220 dev_info(priv->dev, "Total number of enabled TCs: %u\n", 5221 kinfo->tc_info.num_tc); 5222 dev_info(priv->dev, "Max mtu size: %u\n", priv->netdev->max_mtu); 5223 } 5224 5225 static void hns3_set_cq_period_mode(struct hns3_nic_priv *priv, 5226 enum dim_cq_period_mode mode, bool is_tx) 5227 { 5228 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(priv->ae_handle->pdev); 5229 struct hnae3_handle *handle = priv->ae_handle; 5230 int i; 5231 5232 if (is_tx) { 5233 priv->tx_cqe_mode = mode; 5234 5235 for (i = 0; i < priv->vector_num; i++) 5236 priv->tqp_vector[i].tx_group.dim.mode = mode; 5237 } else { 5238 priv->rx_cqe_mode = mode; 5239 5240 for (i = 0; i < priv->vector_num; i++) 5241 priv->tqp_vector[i].rx_group.dim.mode = mode; 5242 } 5243 5244 if (hnae3_ae_dev_cq_supported(ae_dev)) { 5245 u32 new_mode; 5246 u64 reg; 5247 5248 new_mode = (mode == DIM_CQ_PERIOD_MODE_START_FROM_CQE) ? 5249 HNS3_CQ_MODE_CQE : HNS3_CQ_MODE_EQE; 5250 reg = is_tx ? HNS3_GL1_CQ_MODE_REG : HNS3_GL0_CQ_MODE_REG; 5251 5252 writel(new_mode, handle->kinfo.io_base + reg); 5253 } 5254 } 5255 5256 void hns3_cq_period_mode_init(struct hns3_nic_priv *priv, 5257 enum dim_cq_period_mode tx_mode, 5258 enum dim_cq_period_mode rx_mode) 5259 { 5260 hns3_set_cq_period_mode(priv, tx_mode, true); 5261 hns3_set_cq_period_mode(priv, rx_mode, false); 5262 } 5263 5264 static void hns3_state_init(struct hnae3_handle *handle) 5265 { 5266 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(handle->pdev); 5267 struct net_device *netdev = handle->kinfo.netdev; 5268 struct hns3_nic_priv *priv = netdev_priv(netdev); 5269 5270 set_bit(HNS3_NIC_STATE_INITED, &priv->state); 5271 5272 if (test_bit(HNAE3_DEV_SUPPORT_TX_PUSH_B, ae_dev->caps)) 5273 set_bit(HNS3_NIC_STATE_TX_PUSH_ENABLE, &priv->state); 5274 5275 if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V3) 5276 set_bit(HNAE3_PFLAG_LIMIT_PROMISC, &handle->supported_pflags); 5277 5278 if (test_bit(HNAE3_DEV_SUPPORT_HW_TX_CSUM_B, ae_dev->caps)) 5279 set_bit(HNS3_NIC_STATE_HW_TX_CSUM_ENABLE, &priv->state); 5280 5281 if (hnae3_ae_dev_rxd_adv_layout_supported(ae_dev)) 5282 set_bit(HNS3_NIC_STATE_RXD_ADV_LAYOUT_ENABLE, &priv->state); 5283 } 5284 5285 static void hns3_state_uninit(struct hnae3_handle *handle) 5286 { 5287 struct hns3_nic_priv *priv = handle->priv; 5288 5289 clear_bit(HNS3_NIC_STATE_INITED, &priv->state); 5290 } 5291 5292 static int hns3_client_init(struct hnae3_handle *handle) 5293 { 5294 struct pci_dev *pdev = handle->pdev; 5295 struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev); 5296 u16 alloc_tqps, max_rss_size; 5297 struct hns3_nic_priv *priv; 5298 struct net_device *netdev; 5299 int ret; 5300 5301 handle->ae_algo->ops->get_tqps_and_rss_info(handle, &alloc_tqps, 5302 &max_rss_size); 5303 netdev = alloc_etherdev_mq(sizeof(struct hns3_nic_priv), alloc_tqps); 5304 if (!netdev) 5305 return -ENOMEM; 5306 5307 priv = netdev_priv(netdev); 5308 priv->dev = &pdev->dev; 5309 priv->netdev = netdev; 5310 priv->ae_handle = handle; 5311 priv->tx_timeout_count = 0; 5312 priv->max_non_tso_bd_num = ae_dev->dev_specs.max_non_tso_bd_num; 5313 set_bit(HNS3_NIC_STATE_DOWN, &priv->state); 5314 5315 handle->msg_enable = netif_msg_init(debug, DEFAULT_MSG_LEVEL); 5316 5317 handle->kinfo.netdev = netdev; 5318 handle->priv = (void *)priv; 5319 5320 hns3_init_mac_addr(netdev); 5321 5322 hns3_set_default_feature(netdev); 5323 5324 netdev->watchdog_timeo = HNS3_TX_TIMEOUT; 5325 netdev->priv_flags |= IFF_UNICAST_FLT; 5326 netdev->netdev_ops = &hns3_nic_netdev_ops; 5327 SET_NETDEV_DEV(netdev, &pdev->dev); 5328 hns3_ethtool_set_ops(netdev); 5329 5330 /* Carrier off reporting is important to ethtool even BEFORE open */ 5331 netif_carrier_off(netdev); 5332 5333 ret = hns3_get_ring_config(priv); 5334 if (ret) { 5335 ret = -ENOMEM; 5336 goto out_get_ring_cfg; 5337 } 5338 5339 hns3_nic_init_coal_cfg(priv); 5340 5341 ret = hns3_nic_alloc_vector_data(priv); 5342 if (ret) { 5343 ret = -ENOMEM; 5344 goto out_alloc_vector_data; 5345 } 5346 5347 ret = hns3_nic_init_vector_data(priv); 5348 if (ret) { 5349 ret = -ENOMEM; 5350 goto out_init_vector_data; 5351 } 5352 5353 ret = hns3_init_all_ring(priv); 5354 if (ret) { 5355 ret = -ENOMEM; 5356 goto out_init_ring; 5357 } 5358 5359 hns3_cq_period_mode_init(priv, DIM_CQ_PERIOD_MODE_START_FROM_EQE, 5360 DIM_CQ_PERIOD_MODE_START_FROM_EQE); 5361 5362 ret = hns3_init_phy(netdev); 5363 if (ret) 5364 goto out_init_phy; 5365 5366 /* the device can work without cpu rmap, only aRFS needs it */ 5367 ret = hns3_set_rx_cpu_rmap(netdev); 5368 if (ret) 5369 dev_warn(priv->dev, "set rx cpu rmap fail, ret=%d\n", ret); 5370 5371 ret = hns3_nic_init_irq(priv); 5372 if (ret) { 5373 dev_err(priv->dev, "init irq failed! ret=%d\n", ret); 5374 hns3_free_rx_cpu_rmap(netdev); 5375 goto out_init_irq_fail; 5376 } 5377 5378 ret = hns3_client_start(handle); 5379 if (ret) { 5380 dev_err(priv->dev, "hns3_client_start fail! ret=%d\n", ret); 5381 goto out_client_start; 5382 } 5383 5384 hns3_dcbnl_setup(handle); 5385 5386 ret = hns3_dbg_init(handle); 5387 if (ret) { 5388 dev_err(priv->dev, "failed to init debugfs, ret = %d\n", 5389 ret); 5390 goto out_client_start; 5391 } 5392 5393 netdev->max_mtu = HNS3_MAX_MTU(ae_dev->dev_specs.max_frm_size); 5394 5395 hns3_state_init(handle); 5396 5397 ret = register_netdev(netdev); 5398 if (ret) { 5399 dev_err(priv->dev, "probe register netdev fail!\n"); 5400 goto out_reg_netdev_fail; 5401 } 5402 5403 if (netif_msg_drv(handle)) 5404 hns3_info_show(priv); 5405 5406 return ret; 5407 5408 out_reg_netdev_fail: 5409 hns3_state_uninit(handle); 5410 hns3_dbg_uninit(handle); 5411 hns3_client_stop(handle); 5412 out_client_start: 5413 hns3_free_rx_cpu_rmap(netdev); 5414 hns3_nic_uninit_irq(priv); 5415 out_init_irq_fail: 5416 hns3_uninit_phy(netdev); 5417 out_init_phy: 5418 hns3_uninit_all_ring(priv); 5419 out_init_ring: 5420 hns3_nic_uninit_vector_data(priv); 5421 out_init_vector_data: 5422 hns3_nic_dealloc_vector_data(priv); 5423 out_alloc_vector_data: 5424 priv->ring = NULL; 5425 out_get_ring_cfg: 5426 priv->ae_handle = NULL; 5427 free_netdev(netdev); 5428 return ret; 5429 } 5430 5431 static void hns3_client_uninit(struct hnae3_handle *handle, bool reset) 5432 { 5433 struct net_device *netdev = handle->kinfo.netdev; 5434 struct hns3_nic_priv *priv = netdev_priv(netdev); 5435 5436 if (netdev->reg_state != NETREG_UNINITIALIZED) 5437 unregister_netdev(netdev); 5438 5439 hns3_client_stop(handle); 5440 5441 hns3_uninit_phy(netdev); 5442 5443 if (!test_and_clear_bit(HNS3_NIC_STATE_INITED, &priv->state)) { 5444 netdev_warn(netdev, "already uninitialized\n"); 5445 goto out_netdev_free; 5446 } 5447 5448 hns3_free_rx_cpu_rmap(netdev); 5449 5450 hns3_nic_uninit_irq(priv); 5451 5452 hns3_clear_all_ring(handle, true); 5453 5454 hns3_nic_uninit_vector_data(priv); 5455 5456 hns3_nic_dealloc_vector_data(priv); 5457 5458 hns3_uninit_all_ring(priv); 5459 5460 hns3_put_ring_config(priv); 5461 5462 out_netdev_free: 5463 hns3_dbg_uninit(handle); 5464 free_netdev(netdev); 5465 } 5466 5467 static void hns3_link_status_change(struct hnae3_handle *handle, bool linkup) 5468 { 5469 struct net_device *netdev = handle->kinfo.netdev; 5470 5471 if (!netdev) 5472 return; 5473 5474 if (linkup) { 5475 netif_tx_wake_all_queues(netdev); 5476 netif_carrier_on(netdev); 5477 if (netif_msg_link(handle)) 5478 netdev_info(netdev, "link up\n"); 5479 } else { 5480 netif_carrier_off(netdev); 5481 netif_tx_stop_all_queues(netdev); 5482 if (netif_msg_link(handle)) 5483 netdev_info(netdev, "link down\n"); 5484 } 5485 } 5486 5487 static void hns3_clear_tx_ring(struct hns3_enet_ring *ring) 5488 { 5489 while (ring->next_to_clean != ring->next_to_use) { 5490 ring->desc[ring->next_to_clean].tx.bdtp_fe_sc_vld_ra_ri = 0; 5491 hns3_free_buffer_detach(ring, ring->next_to_clean, 0); 5492 ring_ptr_move_fw(ring, next_to_clean); 5493 } 5494 5495 ring->pending_buf = 0; 5496 } 5497 5498 static int hns3_clear_rx_ring(struct hns3_enet_ring *ring) 5499 { 5500 struct hns3_desc_cb res_cbs; 5501 int ret; 5502 5503 while (ring->next_to_use != ring->next_to_clean) { 5504 /* When a buffer is not reused, it's memory has been 5505 * freed in hns3_handle_rx_bd or will be freed by 5506 * stack, so we need to replace the buffer here. 5507 */ 5508 if (!ring->desc_cb[ring->next_to_use].reuse_flag) { 5509 ret = hns3_alloc_and_map_buffer(ring, &res_cbs); 5510 if (ret) { 5511 hns3_ring_stats_update(ring, sw_err_cnt); 5512 /* if alloc new buffer fail, exit directly 5513 * and reclear in up flow. 5514 */ 5515 netdev_warn(ring_to_netdev(ring), 5516 "reserve buffer map failed, ret = %d\n", 5517 ret); 5518 return ret; 5519 } 5520 hns3_replace_buffer(ring, ring->next_to_use, &res_cbs); 5521 } 5522 ring_ptr_move_fw(ring, next_to_use); 5523 } 5524 5525 /* Free the pending skb in rx ring */ 5526 if (ring->skb) { 5527 dev_kfree_skb_any(ring->skb); 5528 ring->skb = NULL; 5529 ring->pending_buf = 0; 5530 } 5531 5532 return 0; 5533 } 5534 5535 static void hns3_force_clear_rx_ring(struct hns3_enet_ring *ring) 5536 { 5537 while (ring->next_to_use != ring->next_to_clean) { 5538 /* When a buffer is not reused, it's memory has been 5539 * freed in hns3_handle_rx_bd or will be freed by 5540 * stack, so only need to unmap the buffer here. 5541 */ 5542 if (!ring->desc_cb[ring->next_to_use].reuse_flag) { 5543 hns3_unmap_buffer(ring, 5544 &ring->desc_cb[ring->next_to_use]); 5545 ring->desc_cb[ring->next_to_use].dma = 0; 5546 } 5547 5548 ring_ptr_move_fw(ring, next_to_use); 5549 } 5550 } 5551 5552 static void hns3_clear_all_ring(struct hnae3_handle *h, bool force) 5553 { 5554 struct net_device *ndev = h->kinfo.netdev; 5555 struct hns3_nic_priv *priv = netdev_priv(ndev); 5556 u32 i; 5557 5558 for (i = 0; i < h->kinfo.num_tqps; i++) { 5559 struct hns3_enet_ring *ring; 5560 5561 ring = &priv->ring[i]; 5562 hns3_clear_tx_ring(ring); 5563 5564 ring = &priv->ring[i + h->kinfo.num_tqps]; 5565 /* Continue to clear other rings even if clearing some 5566 * rings failed. 5567 */ 5568 if (force) 5569 hns3_force_clear_rx_ring(ring); 5570 else 5571 hns3_clear_rx_ring(ring); 5572 } 5573 } 5574 5575 int hns3_nic_reset_all_ring(struct hnae3_handle *h) 5576 { 5577 struct net_device *ndev = h->kinfo.netdev; 5578 struct hns3_nic_priv *priv = netdev_priv(ndev); 5579 struct hns3_enet_ring *rx_ring; 5580 int i, j; 5581 int ret; 5582 5583 ret = h->ae_algo->ops->reset_queue(h); 5584 if (ret) 5585 return ret; 5586 5587 for (i = 0; i < h->kinfo.num_tqps; i++) { 5588 hns3_init_ring_hw(&priv->ring[i]); 5589 5590 /* We need to clear tx ring here because self test will 5591 * use the ring and will not run down before up 5592 */ 5593 hns3_clear_tx_ring(&priv->ring[i]); 5594 priv->ring[i].next_to_clean = 0; 5595 priv->ring[i].next_to_use = 0; 5596 priv->ring[i].last_to_use = 0; 5597 5598 rx_ring = &priv->ring[i + h->kinfo.num_tqps]; 5599 hns3_init_ring_hw(rx_ring); 5600 ret = hns3_clear_rx_ring(rx_ring); 5601 if (ret) 5602 return ret; 5603 5604 /* We can not know the hardware head and tail when this 5605 * function is called in reset flow, so we reuse all desc. 5606 */ 5607 for (j = 0; j < rx_ring->desc_num; j++) 5608 hns3_reuse_buffer(rx_ring, j); 5609 5610 rx_ring->next_to_clean = 0; 5611 rx_ring->next_to_use = 0; 5612 } 5613 5614 hns3_init_tx_ring_tc(priv); 5615 5616 return 0; 5617 } 5618 5619 static int hns3_reset_notify_down_enet(struct hnae3_handle *handle) 5620 { 5621 struct hnae3_knic_private_info *kinfo = &handle->kinfo; 5622 struct net_device *ndev = kinfo->netdev; 5623 struct hns3_nic_priv *priv = netdev_priv(ndev); 5624 5625 if (test_and_set_bit(HNS3_NIC_STATE_RESETTING, &priv->state)) 5626 return 0; 5627 5628 if (!netif_running(ndev)) 5629 return 0; 5630 5631 return hns3_nic_net_stop(ndev); 5632 } 5633 5634 static int hns3_reset_notify_up_enet(struct hnae3_handle *handle) 5635 { 5636 struct hnae3_knic_private_info *kinfo = &handle->kinfo; 5637 struct hns3_nic_priv *priv = netdev_priv(kinfo->netdev); 5638 int ret = 0; 5639 5640 if (!test_bit(HNS3_NIC_STATE_INITED, &priv->state)) { 5641 netdev_err(kinfo->netdev, "device is not initialized yet\n"); 5642 return -EFAULT; 5643 } 5644 5645 clear_bit(HNS3_NIC_STATE_RESETTING, &priv->state); 5646 5647 if (netif_running(kinfo->netdev)) { 5648 ret = hns3_nic_net_open(kinfo->netdev); 5649 if (ret) { 5650 set_bit(HNS3_NIC_STATE_RESETTING, &priv->state); 5651 netdev_err(kinfo->netdev, 5652 "net up fail, ret=%d!\n", ret); 5653 return ret; 5654 } 5655 } 5656 5657 return ret; 5658 } 5659 5660 static int hns3_reset_notify_init_enet(struct hnae3_handle *handle) 5661 { 5662 struct net_device *netdev = handle->kinfo.netdev; 5663 struct hns3_nic_priv *priv = netdev_priv(netdev); 5664 int ret; 5665 5666 /* Carrier off reporting is important to ethtool even BEFORE open */ 5667 netif_carrier_off(netdev); 5668 5669 ret = hns3_get_ring_config(priv); 5670 if (ret) 5671 return ret; 5672 5673 ret = hns3_nic_alloc_vector_data(priv); 5674 if (ret) 5675 goto err_put_ring; 5676 5677 ret = hns3_nic_init_vector_data(priv); 5678 if (ret) 5679 goto err_dealloc_vector; 5680 5681 ret = hns3_init_all_ring(priv); 5682 if (ret) 5683 goto err_uninit_vector; 5684 5685 hns3_cq_period_mode_init(priv, priv->tx_cqe_mode, priv->rx_cqe_mode); 5686 5687 /* the device can work without cpu rmap, only aRFS needs it */ 5688 ret = hns3_set_rx_cpu_rmap(netdev); 5689 if (ret) 5690 dev_warn(priv->dev, "set rx cpu rmap fail, ret=%d\n", ret); 5691 5692 ret = hns3_nic_init_irq(priv); 5693 if (ret) { 5694 dev_err(priv->dev, "init irq failed! ret=%d\n", ret); 5695 hns3_free_rx_cpu_rmap(netdev); 5696 goto err_init_irq_fail; 5697 } 5698 5699 if (!hns3_is_phys_func(handle->pdev)) 5700 hns3_init_mac_addr(netdev); 5701 5702 ret = hns3_client_start(handle); 5703 if (ret) { 5704 dev_err(priv->dev, "hns3_client_start fail! ret=%d\n", ret); 5705 goto err_client_start_fail; 5706 } 5707 5708 set_bit(HNS3_NIC_STATE_INITED, &priv->state); 5709 5710 return ret; 5711 5712 err_client_start_fail: 5713 hns3_free_rx_cpu_rmap(netdev); 5714 hns3_nic_uninit_irq(priv); 5715 err_init_irq_fail: 5716 hns3_uninit_all_ring(priv); 5717 err_uninit_vector: 5718 hns3_nic_uninit_vector_data(priv); 5719 err_dealloc_vector: 5720 hns3_nic_dealloc_vector_data(priv); 5721 err_put_ring: 5722 hns3_put_ring_config(priv); 5723 5724 return ret; 5725 } 5726 5727 static int hns3_reset_notify_uninit_enet(struct hnae3_handle *handle) 5728 { 5729 struct net_device *netdev = handle->kinfo.netdev; 5730 struct hns3_nic_priv *priv = netdev_priv(netdev); 5731 5732 if (!test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) 5733 hns3_nic_net_stop(netdev); 5734 5735 if (!test_and_clear_bit(HNS3_NIC_STATE_INITED, &priv->state)) { 5736 netdev_warn(netdev, "already uninitialized\n"); 5737 return 0; 5738 } 5739 5740 hns3_free_rx_cpu_rmap(netdev); 5741 hns3_nic_uninit_irq(priv); 5742 hns3_clear_all_ring(handle, true); 5743 hns3_reset_tx_queue(priv->ae_handle); 5744 5745 hns3_nic_uninit_vector_data(priv); 5746 5747 hns3_nic_dealloc_vector_data(priv); 5748 5749 hns3_uninit_all_ring(priv); 5750 5751 hns3_put_ring_config(priv); 5752 5753 return 0; 5754 } 5755 5756 int hns3_reset_notify(struct hnae3_handle *handle, 5757 enum hnae3_reset_notify_type type) 5758 { 5759 int ret = 0; 5760 5761 switch (type) { 5762 case HNAE3_UP_CLIENT: 5763 ret = hns3_reset_notify_up_enet(handle); 5764 break; 5765 case HNAE3_DOWN_CLIENT: 5766 ret = hns3_reset_notify_down_enet(handle); 5767 break; 5768 case HNAE3_INIT_CLIENT: 5769 ret = hns3_reset_notify_init_enet(handle); 5770 break; 5771 case HNAE3_UNINIT_CLIENT: 5772 ret = hns3_reset_notify_uninit_enet(handle); 5773 break; 5774 default: 5775 break; 5776 } 5777 5778 return ret; 5779 } 5780 5781 static int hns3_change_channels(struct hnae3_handle *handle, u32 new_tqp_num, 5782 bool rxfh_configured) 5783 { 5784 int ret; 5785 5786 ret = handle->ae_algo->ops->set_channels(handle, new_tqp_num, 5787 rxfh_configured); 5788 if (ret) { 5789 dev_err(&handle->pdev->dev, 5790 "Change tqp num(%u) fail.\n", new_tqp_num); 5791 return ret; 5792 } 5793 5794 ret = hns3_reset_notify(handle, HNAE3_INIT_CLIENT); 5795 if (ret) 5796 return ret; 5797 5798 ret = hns3_reset_notify(handle, HNAE3_UP_CLIENT); 5799 if (ret) 5800 hns3_reset_notify(handle, HNAE3_UNINIT_CLIENT); 5801 5802 return ret; 5803 } 5804 5805 int hns3_set_channels(struct net_device *netdev, 5806 struct ethtool_channels *ch) 5807 { 5808 struct hnae3_handle *h = hns3_get_handle(netdev); 5809 struct hnae3_knic_private_info *kinfo = &h->kinfo; 5810 bool rxfh_configured = netif_is_rxfh_configured(netdev); 5811 u32 new_tqp_num = ch->combined_count; 5812 u16 org_tqp_num; 5813 int ret; 5814 5815 if (hns3_nic_resetting(netdev)) 5816 return -EBUSY; 5817 5818 if (ch->rx_count || ch->tx_count) 5819 return -EINVAL; 5820 5821 if (kinfo->tc_info.mqprio_active) { 5822 dev_err(&netdev->dev, 5823 "it's not allowed to set channels via ethtool when MQPRIO mode is on\n"); 5824 return -EINVAL; 5825 } 5826 5827 if (new_tqp_num > hns3_get_max_available_channels(h) || 5828 new_tqp_num < 1) { 5829 dev_err(&netdev->dev, 5830 "Change tqps fail, the tqp range is from 1 to %u", 5831 hns3_get_max_available_channels(h)); 5832 return -EINVAL; 5833 } 5834 5835 if (kinfo->rss_size == new_tqp_num) 5836 return 0; 5837 5838 netif_dbg(h, drv, netdev, 5839 "set channels: tqp_num=%u, rxfh=%d\n", 5840 new_tqp_num, rxfh_configured); 5841 5842 ret = hns3_reset_notify(h, HNAE3_DOWN_CLIENT); 5843 if (ret) 5844 return ret; 5845 5846 ret = hns3_reset_notify(h, HNAE3_UNINIT_CLIENT); 5847 if (ret) 5848 return ret; 5849 5850 org_tqp_num = h->kinfo.num_tqps; 5851 ret = hns3_change_channels(h, new_tqp_num, rxfh_configured); 5852 if (ret) { 5853 int ret1; 5854 5855 netdev_warn(netdev, 5856 "Change channels fail, revert to old value\n"); 5857 ret1 = hns3_change_channels(h, org_tqp_num, rxfh_configured); 5858 if (ret1) { 5859 netdev_err(netdev, 5860 "revert to old channel fail\n"); 5861 return ret1; 5862 } 5863 5864 return ret; 5865 } 5866 5867 return 0; 5868 } 5869 5870 void hns3_external_lb_prepare(struct net_device *ndev, bool if_running) 5871 { 5872 struct hns3_nic_priv *priv = netdev_priv(ndev); 5873 struct hnae3_handle *h = priv->ae_handle; 5874 int i; 5875 5876 if (!if_running) 5877 return; 5878 5879 if (test_and_set_bit(HNS3_NIC_STATE_DOWN, &priv->state)) 5880 return; 5881 5882 netif_carrier_off(ndev); 5883 netif_tx_disable(ndev); 5884 5885 for (i = 0; i < priv->vector_num; i++) 5886 hns3_vector_disable(&priv->tqp_vector[i]); 5887 5888 for (i = 0; i < h->kinfo.num_tqps; i++) 5889 hns3_tqp_disable(h->kinfo.tqp[i]); 5890 5891 /* delay ring buffer clearing to hns3_reset_notify_uninit_enet 5892 * during reset process, because driver may not be able 5893 * to disable the ring through firmware when downing the netdev. 5894 */ 5895 if (!hns3_nic_resetting(ndev)) 5896 hns3_nic_reset_all_ring(priv->ae_handle); 5897 5898 hns3_reset_tx_queue(priv->ae_handle); 5899 } 5900 5901 void hns3_external_lb_restore(struct net_device *ndev, bool if_running) 5902 { 5903 struct hns3_nic_priv *priv = netdev_priv(ndev); 5904 struct hnae3_handle *h = priv->ae_handle; 5905 int i; 5906 5907 if (!if_running) 5908 return; 5909 5910 if (hns3_nic_resetting(ndev)) 5911 return; 5912 5913 if (!test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) 5914 return; 5915 5916 if (hns3_nic_reset_all_ring(priv->ae_handle)) 5917 return; 5918 5919 clear_bit(HNS3_NIC_STATE_DOWN, &priv->state); 5920 5921 for (i = 0; i < priv->vector_num; i++) 5922 hns3_vector_enable(&priv->tqp_vector[i]); 5923 5924 for (i = 0; i < h->kinfo.num_tqps; i++) 5925 hns3_tqp_enable(h->kinfo.tqp[i]); 5926 5927 netif_tx_wake_all_queues(ndev); 5928 5929 if (h->ae_algo->ops->get_status(h)) 5930 netif_carrier_on(ndev); 5931 } 5932 5933 static const struct hns3_hw_error_info hns3_hw_err[] = { 5934 { .type = HNAE3_PPU_POISON_ERROR, 5935 .msg = "PPU poison" }, 5936 { .type = HNAE3_CMDQ_ECC_ERROR, 5937 .msg = "IMP CMDQ error" }, 5938 { .type = HNAE3_IMP_RD_POISON_ERROR, 5939 .msg = "IMP RD poison" }, 5940 { .type = HNAE3_ROCEE_AXI_RESP_ERROR, 5941 .msg = "ROCEE AXI RESP error" }, 5942 }; 5943 5944 static void hns3_process_hw_error(struct hnae3_handle *handle, 5945 enum hnae3_hw_error_type type) 5946 { 5947 int i; 5948 5949 for (i = 0; i < ARRAY_SIZE(hns3_hw_err); i++) { 5950 if (hns3_hw_err[i].type == type) { 5951 dev_err(&handle->pdev->dev, "Detected %s!\n", 5952 hns3_hw_err[i].msg); 5953 break; 5954 } 5955 } 5956 } 5957 5958 static const struct hnae3_client_ops client_ops = { 5959 .init_instance = hns3_client_init, 5960 .uninit_instance = hns3_client_uninit, 5961 .link_status_change = hns3_link_status_change, 5962 .reset_notify = hns3_reset_notify, 5963 .process_hw_error = hns3_process_hw_error, 5964 }; 5965 5966 /* hns3_init_module - Driver registration routine 5967 * hns3_init_module is the first routine called when the driver is 5968 * loaded. All it does is register with the PCI subsystem. 5969 */ 5970 static int __init hns3_init_module(void) 5971 { 5972 int ret; 5973 5974 pr_info("%s: %s - version\n", hns3_driver_name, hns3_driver_string); 5975 pr_info("%s: %s\n", hns3_driver_name, hns3_copyright); 5976 5977 client.type = HNAE3_CLIENT_KNIC; 5978 snprintf(client.name, HNAE3_CLIENT_NAME_LENGTH, "%s", 5979 hns3_driver_name); 5980 5981 client.ops = &client_ops; 5982 5983 INIT_LIST_HEAD(&client.node); 5984 5985 hns3_dbg_register_debugfs(hns3_driver_name); 5986 5987 ret = hnae3_register_client(&client); 5988 if (ret) 5989 goto err_reg_client; 5990 5991 ret = pci_register_driver(&hns3_driver); 5992 if (ret) 5993 goto err_reg_driver; 5994 5995 return ret; 5996 5997 err_reg_driver: 5998 hnae3_unregister_client(&client); 5999 err_reg_client: 6000 hns3_dbg_unregister_debugfs(); 6001 return ret; 6002 } 6003 module_init(hns3_init_module); 6004 6005 /* hns3_exit_module - Driver exit cleanup routine 6006 * hns3_exit_module is called just before the driver is removed 6007 * from memory. 6008 */ 6009 static void __exit hns3_exit_module(void) 6010 { 6011 pci_unregister_driver(&hns3_driver); 6012 hnae3_unregister_client(&client); 6013 hns3_dbg_unregister_debugfs(); 6014 } 6015 module_exit(hns3_exit_module); 6016 6017 MODULE_DESCRIPTION("HNS3: Hisilicon Ethernet Driver"); 6018 MODULE_AUTHOR("Huawei Tech. Co., Ltd."); 6019 MODULE_LICENSE("GPL"); 6020 MODULE_ALIAS("pci:hns-nic"); 6021