1 /*
2  * Copyright (c) 2014-2015 Hisilicon Limited.
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License as published by
6  * the Free Software Foundation; either version 2 of the License, or
7  * (at your option) any later version.
8  */
9 
10 #ifndef _DSAF_REG_H_
11 #define _DSAF_REG_H_
12 
13 #include <linux/regmap.h>
14 #define HNS_DEBUG_RING_IRQ_IDX		0
15 #define HNS_SERVICE_RING_IRQ_IDX	59
16 #define HNSV2_SERVICE_RING_IRQ_IDX	25
17 
18 #define DSAF_MAX_PORT_NUM	6
19 #define DSAF_MAX_VM_NUM		128
20 
21 #define DSAF_COMM_DEV_NUM	1
22 #define DSAF_PPE_INODE_BASE	6
23 #define DSAF_DEBUG_NW_NUM	2
24 #define DSAF_SERVICE_NW_NUM	6
25 #define DSAF_COMM_CHN		DSAF_SERVICE_NW_NUM
26 #define DSAF_GE_NUM		((DSAF_SERVICE_NW_NUM) + (DSAF_DEBUG_NW_NUM))
27 #define DSAF_XGE_NUM		DSAF_SERVICE_NW_NUM
28 #define DSAF_PORT_TYPE_NUM 3
29 #define DSAF_NODE_NUM		18
30 #define DSAF_XOD_BIG_NUM	DSAF_NODE_NUM
31 #define DSAF_SBM_NUM		DSAF_NODE_NUM
32 #define DSAFV2_SBM_NUM		8
33 #define DSAFV2_SBM_XGE_CHN    6
34 #define DSAFV2_SBM_PPE_CHN    1
35 #define DASFV2_ROCEE_CRD_NUM  1
36 
37 #define DSAF_VOQ_NUM		DSAF_NODE_NUM
38 #define DSAF_INODE_NUM		DSAF_NODE_NUM
39 #define DSAF_XOD_NUM		8
40 #define DSAF_TBL_NUM		8
41 #define DSAF_SW_PORT_NUM	8
42 #define DSAF_TOTAL_QUEUE_NUM	129
43 
44 #define DSAF_TCAM_SUM		512
45 #define DSAF_LINE_SUM		(2048 * 14)
46 
47 #define DSAF_SUB_SC_NT_SRAM_CLK_SEL_REG			0x100
48 #define DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG		0x180
49 #define DSAF_SUB_SC_HILINK3_CRG_CTRL1_REG		0x184
50 #define DSAF_SUB_SC_HILINK3_CRG_CTRL2_REG		0x188
51 #define DSAF_SUB_SC_HILINK3_CRG_CTRL3_REG		0x18C
52 #define DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG		0x190
53 #define DSAF_SUB_SC_HILINK4_CRG_CTRL1_REG		0x194
54 #define DSAF_SUB_SC_DSAF_CLK_EN_REG			0x300
55 #define DSAF_SUB_SC_DSAF_CLK_DIS_REG			0x304
56 #define DSAF_SUB_SC_NT_CLK_EN_REG			0x308
57 #define DSAF_SUB_SC_NT_CLK_DIS_REG			0x30C
58 #define DSAF_SUB_SC_XGE_CLK_EN_REG			0x310
59 #define DSAF_SUB_SC_XGE_CLK_DIS_REG			0x314
60 #define DSAF_SUB_SC_GE_CLK_EN_REG			0x318
61 #define DSAF_SUB_SC_GE_CLK_DIS_REG			0x31C
62 #define DSAF_SUB_SC_PPE_CLK_EN_REG			0x320
63 #define DSAF_SUB_SC_PPE_CLK_DIS_REG			0x324
64 #define DSAF_SUB_SC_RCB_PPE_COM_CLK_EN_REG		0x350
65 #define DSAF_SUB_SC_RCB_PPE_COM_CLK_DIS_REG		0x354
66 #define DSAF_SUB_SC_XBAR_RESET_REQ_REG			0xA00
67 #define DSAF_SUB_SC_XBAR_RESET_DREQ_REG			0xA04
68 #define DSAF_SUB_SC_NT_RESET_REQ_REG			0xA08
69 #define DSAF_SUB_SC_NT_RESET_DREQ_REG			0xA0C
70 #define DSAF_SUB_SC_XGE_RESET_REQ_REG			0xA10
71 #define DSAF_SUB_SC_XGE_RESET_DREQ_REG			0xA14
72 #define DSAF_SUB_SC_GE_RESET_REQ0_REG			0xA18
73 #define DSAF_SUB_SC_GE_RESET_DREQ0_REG			0xA1C
74 #define DSAF_SUB_SC_GE_RESET_REQ1_REG			0xA20
75 #define DSAF_SUB_SC_GE_RESET_DREQ1_REG			0xA24
76 #define DSAF_SUB_SC_PPE_RESET_REQ_REG			0xA48
77 #define DSAF_SUB_SC_PPE_RESET_DREQ_REG			0xA4C
78 #define DSAF_SUB_SC_RCB_PPE_COM_RESET_REQ_REG		0xA88
79 #define DSAF_SUB_SC_RCB_PPE_COM_RESET_DREQ_REG		0xA8C
80 #define DSAF_SUB_SC_LIGHT_MODULE_DETECT_EN_REG		0x2060
81 #define DSAF_SUB_SC_TCAM_MBIST_EN_REG			0x2300
82 #define DSAF_SUB_SC_DSAF_CLK_ST_REG			0x5300
83 #define DSAF_SUB_SC_NT_CLK_ST_REG			0x5304
84 #define DSAF_SUB_SC_XGE_CLK_ST_REG			0x5308
85 #define DSAF_SUB_SC_GE_CLK_ST_REG			0x530C
86 #define DSAF_SUB_SC_PPE_CLK_ST_REG			0x5310
87 #define DSAF_SUB_SC_ROCEE_CLK_ST_REG			0x5314
88 #define DSAF_SUB_SC_CPU_CLK_ST_REG			0x5318
89 #define DSAF_SUB_SC_RCB_PPE_COM_CLK_ST_REG		0x5328
90 #define DSAF_SUB_SC_XBAR_RESET_ST_REG			0x5A00
91 #define DSAF_SUB_SC_NT_RESET_ST_REG			0x5A04
92 #define DSAF_SUB_SC_XGE_RESET_ST_REG			0x5A08
93 #define DSAF_SUB_SC_GE_RESET_ST0_REG			0x5A0C
94 #define DSAF_SUB_SC_GE_RESET_ST1_REG			0x5A10
95 #define DSAF_SUB_SC_PPE_RESET_ST_REG			0x5A24
96 #define DSAF_SUB_SC_RCB_PPE_COM_RESET_ST_REG		0x5A44
97 
98 /*serdes offset**/
99 #define HNS_MAC_HILINK3_REG DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG
100 #define HNS_MAC_HILINK4_REG DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG
101 #define HNS_MAC_HILINK3V2_REG DSAF_SUB_SC_HILINK3_CRG_CTRL1_REG
102 #define HNS_MAC_HILINK4V2_REG DSAF_SUB_SC_HILINK4_CRG_CTRL1_REG
103 #define HNS_MAC_LANE0_CTLEDFE_REG 0x000BFFCCULL
104 #define HNS_MAC_LANE1_CTLEDFE_REG 0x000BFFBCULL
105 #define HNS_MAC_LANE2_CTLEDFE_REG 0x000BFFACULL
106 #define HNS_MAC_LANE3_CTLEDFE_REG 0x000BFF9CULL
107 #define HNS_MAC_LANE0_STATE_REG 0x000BFFD4ULL
108 #define HNS_MAC_LANE1_STATE_REG 0x000BFFC4ULL
109 #define HNS_MAC_LANE2_STATE_REG 0x000BFFB4ULL
110 #define HNS_MAC_LANE3_STATE_REG 0x000BFFA4ULL
111 
112 #define HILINK_RESET_TIMOUT 10000
113 
114 #define DSAF_SRAM_INIT_OVER_0_REG	0x0
115 #define DSAF_CFG_0_REG			0x4
116 #define DSAF_ECC_ERR_INVERT_0_REG	0x8
117 #define DSAF_ABNORMAL_TIMEOUT_0_REG	0x1C
118 #define DSAF_FSM_TIMEOUT_0_REG		0x20
119 #define DSAF_DSA_REG_CNT_CLR_CE_REG	0x2C
120 #define DSAF_DSA_SBM_INF_FIFO_THRD_REG	0x30
121 #define DSAF_DSA_SRAM_1BIT_ECC_SEL_REG	0x34
122 #define DSAF_DSA_SRAM_1BIT_ECC_CNT_REG	0x38
123 #define DSAF_PFC_EN_0_REG		0x50
124 #define DSAF_PFC_UNIT_CNT_0_REG		0x70
125 #define DSAF_XGE_INT_MSK_0_REG		0x100
126 #define DSAF_PPE_INT_MSK_0_REG		0x120
127 #define DSAF_ROCEE_INT_MSK_0_REG	0x140
128 #define DSAF_XGE_INT_SRC_0_REG		0x160
129 #define DSAF_PPE_INT_SRC_0_REG		0x180
130 #define DSAF_ROCEE_INT_SRC_0_REG	0x1A0
131 #define DSAF_XGE_INT_STS_0_REG		0x1C0
132 #define DSAF_PPE_INT_STS_0_REG		0x1E0
133 #define DSAF_ROCEE_INT_STS_0_REG	0x200
134 #define DSAFV2_SERDES_LBK_0_REG         0x220
135 #define DSAF_PAUSE_CFG_REG		0x240
136 #define DSAF_PPE_QID_CFG_0_REG		0x300
137 #define DSAF_SW_PORT_TYPE_0_REG		0x320
138 #define DSAF_STP_PORT_TYPE_0_REG	0x340
139 #define DSAF_MIX_DEF_QID_0_REG		0x360
140 #define DSAF_PORT_DEF_VLAN_0_REG	0x380
141 #define DSAF_VM_DEF_VLAN_0_REG		0x400
142 
143 #define DSAF_INODE_CUT_THROUGH_CFG_0_REG	0x1000
144 #define DSAF_INODE_ECC_INVERT_EN_0_REG		0x1008
145 #define DSAF_INODE_ECC_ERR_ADDR_0_REG		0x100C
146 #define DSAF_INODE_IN_PORT_NUM_0_REG		0x1018
147 #define DSAF_INODE_PRI_TC_CFG_0_REG		0x101C
148 #define DSAF_INODE_BP_STATUS_0_REG		0x1020
149 #define DSAF_INODE_PAD_DISCARD_NUM_0_REG	0x1028
150 #define DSAF_INODE_FINAL_IN_MAN_NUM_0_REG	0x102C
151 #define DSAF_INODE_FINAL_IN_PKT_NUM_0_REG	0x1030
152 #define DSAF_INODE_SBM_PID_NUM_0_REG		0x1038
153 #define DSAF_INODE_FINAL_IN_PAUSE_NUM_0_REG	0x103C
154 #define DSAFV2_INODE_FINAL_IN_PAUSE_NUM_0_REG	0x1024
155 #define DSAF_INODE_SBM_RELS_NUM_0_REG		0x104C
156 #define DSAF_INODE_SBM_DROP_NUM_0_REG		0x1050
157 #define DSAF_INODE_CRC_FALSE_NUM_0_REG		0x1054
158 #define DSAF_INODE_BP_DISCARD_NUM_0_REG		0x1058
159 #define DSAF_INODE_RSLT_DISCARD_NUM_0_REG	0x105C
160 #define DSAF_INODE_LOCAL_ADDR_FALSE_NUM_0_REG	0x1060
161 #define DSAF_INODE_VOQ_OVER_NUM_0_REG		0x1068
162 #define DSAF_INODE_BD_SAVE_STATUS_0_REG		0x1900
163 #define DSAF_INODE_BD_ORDER_STATUS_0_REG	0x1950
164 #define DSAF_INODE_SW_VLAN_TAG_DISC_0_REG	0x1A00
165 #define DSAF_INODE_IN_DATA_STP_DISC_0_REG	0x1A50
166 #define DSAF_INODE_GE_FC_EN_0_REG		0x1B00
167 #define DSAF_INODE_VC0_IN_PKT_NUM_0_REG		0x1B50
168 #define DSAF_INODE_VC1_IN_PKT_NUM_0_REG		0x1C00
169 #define DSAF_INODE_IN_PRIO_PAUSE_BASE_REG	0x1C00
170 #define DSAF_INODE_IN_PRIO_PAUSE_BASE_OFFSET	0x100
171 #define DSAF_INODE_IN_PRIO_PAUSE_OFFSET		0x50
172 
173 #define DSAF_SBM_CFG_REG_0_REG			0x2000
174 #define DSAF_SBM_BP_CFG_0_XGE_REG_0_REG		0x2004
175 #define DSAF_SBM_BP_CFG_0_PPE_REG_0_REG		0x2304
176 #define DSAF_SBM_BP_CFG_0_ROCEE_REG_0_REG	0x2604
177 #define DSAF_SBM_BP_CFG_1_REG_0_REG		0x2008
178 #define DSAF_SBM_BP_CFG_2_XGE_REG_0_REG		0x200C
179 #define DSAF_SBM_BP_CFG_2_PPE_REG_0_REG		0x230C
180 #define DSAF_SBM_BP_CFG_2_ROCEE_REG_0_REG	0x260C
181 #define DSAFV2_SBM_BP_CFG_2_ROCEE_REG_0_REG	0x238C
182 #define DSAF_SBM_FREE_CNT_0_0_REG		0x2010
183 #define DSAF_SBM_FREE_CNT_1_0_REG		0x2014
184 #define DSAF_SBM_BP_CNT_0_0_REG			0x2018
185 #define DSAF_SBM_BP_CNT_1_0_REG			0x201C
186 #define DSAF_SBM_BP_CNT_2_0_REG			0x2020
187 #define DSAF_SBM_BP_CNT_3_0_REG			0x2024
188 #define DSAF_SBM_INER_ST_0_REG			0x2028
189 #define DSAF_SBM_MIB_REQ_FAILED_TC_0_REG	0x202C
190 #define DSAF_SBM_LNK_INPORT_CNT_0_REG		0x2030
191 #define DSAF_SBM_LNK_DROP_CNT_0_REG		0x2034
192 #define DSAF_SBM_INF_OUTPORT_CNT_0_REG		0x2038
193 #define DSAF_SBM_LNK_INPORT_TC0_CNT_0_REG	0x203C
194 #define DSAF_SBM_LNK_INPORT_TC1_CNT_0_REG	0x2040
195 #define DSAF_SBM_LNK_INPORT_TC2_CNT_0_REG	0x2044
196 #define DSAF_SBM_LNK_INPORT_TC3_CNT_0_REG	0x2048
197 #define DSAF_SBM_LNK_INPORT_TC4_CNT_0_REG	0x204C
198 #define DSAF_SBM_LNK_INPORT_TC5_CNT_0_REG	0x2050
199 #define DSAF_SBM_LNK_INPORT_TC6_CNT_0_REG	0x2054
200 #define DSAF_SBM_LNK_INPORT_TC7_CNT_0_REG	0x2058
201 #define DSAF_SBM_LNK_REQ_CNT_0_REG		0x205C
202 #define DSAF_SBM_LNK_RELS_CNT_0_REG		0x2060
203 #define DSAF_SBM_BP_CFG_3_REG_0_REG		0x2068
204 #define DSAF_SBM_BP_CFG_4_REG_0_REG		0x206C
205 
206 #define DSAF_XOD_ETS_TSA_TC0_TC3_CFG_0_REG	0x3000
207 #define DSAF_XOD_ETS_TSA_TC4_TC7_CFG_0_REG	0x3004
208 #define DSAF_XOD_ETS_BW_TC0_TC3_CFG_0_REG	0x3008
209 #define DSAF_XOD_ETS_BW_TC4_TC7_CFG_0_REG	0x300C
210 #define DSAF_XOD_ETS_BW_OFFSET_CFG_0_REG	0x3010
211 #define DSAF_XOD_ETS_TOKEN_CFG_0_REG		0x3014
212 #define DSAF_XOD_PFS_CFG_0_0_REG		0x3018
213 #define DSAF_XOD_PFS_CFG_1_0_REG		0x301C
214 #define DSAF_XOD_PFS_CFG_2_0_REG		0x3020
215 #define DSAF_XOD_GNT_L_0_REG			0x3024
216 #define DSAF_XOD_GNT_H_0_REG			0x3028
217 #define DSAF_XOD_CONNECT_STATE_0_REG		0x302C
218 #define DSAF_XOD_RCVPKT_CNT_0_REG		0x3030
219 #define DSAF_XOD_RCVTC0_CNT_0_REG		0x3034
220 #define DSAF_XOD_RCVTC1_CNT_0_REG		0x3038
221 #define DSAF_XOD_RCVTC2_CNT_0_REG		0x303C
222 #define DSAF_XOD_RCVTC3_CNT_0_REG		0x3040
223 #define DSAF_XOD_RCVVC0_CNT_0_REG		0x3044
224 #define DSAF_XOD_RCVVC1_CNT_0_REG		0x3048
225 #define DSAF_XOD_XGE_RCVIN0_CNT_0_REG		0x304C
226 #define DSAF_XOD_XGE_RCVIN1_CNT_0_REG		0x3050
227 #define DSAF_XOD_XGE_RCVIN2_CNT_0_REG		0x3054
228 #define DSAF_XOD_XGE_RCVIN3_CNT_0_REG		0x3058
229 #define DSAF_XOD_XGE_RCVIN4_CNT_0_REG		0x305C
230 #define DSAF_XOD_XGE_RCVIN5_CNT_0_REG		0x3060
231 #define DSAF_XOD_XGE_RCVIN6_CNT_0_REG		0x3064
232 #define DSAF_XOD_XGE_RCVIN7_CNT_0_REG		0x3068
233 #define DSAF_XOD_PPE_RCVIN0_CNT_0_REG		0x306C
234 #define DSAF_XOD_PPE_RCVIN1_CNT_0_REG		0x3070
235 #define DSAF_XOD_ROCEE_RCVIN0_CNT_0_REG		0x3074
236 #define DSAF_XOD_ROCEE_RCVIN1_CNT_0_REG		0x3078
237 #define DSAF_XOD_FIFO_STATUS_0_REG		0x307C
238 #define DSAF_XOD_XGE_PFC_PRIO_CNT_BASE_REG	0x3A00
239 #define DSAF_XOD_XGE_PFC_PRIO_CNT_OFFSET	0x4
240 
241 #define DSAF_VOQ_ECC_INVERT_EN_0_REG		0x4004
242 #define DSAF_VOQ_SRAM_PKT_NUM_0_REG		0x4008
243 #define DSAF_VOQ_IN_PKT_NUM_0_REG		0x400C
244 #define DSAF_VOQ_OUT_PKT_NUM_0_REG		0x4010
245 #define DSAF_VOQ_ECC_ERR_ADDR_0_REG		0x4014
246 #define DSAF_VOQ_BP_STATUS_0_REG		0x4018
247 #define DSAF_VOQ_SPUP_IDLE_0_REG		0x401C
248 #define DSAF_VOQ_XGE_XOD_REQ_0_0_REG		0x4024
249 #define DSAF_VOQ_XGE_XOD_REQ_1_0_REG		0x4028
250 #define DSAF_VOQ_PPE_XOD_REQ_0_REG		0x402C
251 #define DSAF_VOQ_ROCEE_XOD_REQ_0_REG		0x4030
252 #define DSAF_VOQ_BP_ALL_THRD_0_REG		0x4034
253 
254 #define DSAF_TBL_CTRL_0_REG			0x5000
255 #define DSAF_TBL_INT_MSK_0_REG			0x5004
256 #define DSAF_TBL_INT_SRC_0_REG			0x5008
257 #define DSAF_TBL_INT_STS_0_REG			0x5100
258 #define DSAF_TBL_TCAM_ADDR_0_REG		0x500C
259 #define DSAF_TBL_LINE_ADDR_0_REG		0x5010
260 #define DSAF_TBL_TCAM_HIGH_0_REG		0x5014
261 #define DSAF_TBL_TCAM_LOW_0_REG			0x5018
262 #define DSAF_TBL_TCAM_MCAST_CFG_4_0_REG		0x501C
263 #define DSAF_TBL_TCAM_MCAST_CFG_3_0_REG		0x5020
264 #define DSAF_TBL_TCAM_MCAST_CFG_2_0_REG		0x5024
265 #define DSAF_TBL_TCAM_MCAST_CFG_1_0_REG		0x5028
266 #define DSAF_TBL_TCAM_MCAST_CFG_0_0_REG		0x502C
267 #define DSAF_TBL_TCAM_UCAST_CFG_0_REG		0x5030
268 #define DSAF_TBL_LIN_CFG_0_REG			0x5034
269 #define DSAF_TBL_TCAM_RDATA_HIGH_0_REG		0x5038
270 #define DSAF_TBL_TCAM_RDATA_LOW_0_REG		0x503C
271 #define DSAF_TBL_TCAM_RAM_RDATA4_0_REG		0x5040
272 #define DSAF_TBL_TCAM_RAM_RDATA3_0_REG		0x5044
273 #define DSAF_TBL_TCAM_RAM_RDATA2_0_REG		0x5048
274 #define DSAF_TBL_TCAM_RAM_RDATA1_0_REG		0x504C
275 #define DSAF_TBL_TCAM_RAM_RDATA0_0_REG		0x5050
276 #define DSAF_TBL_LIN_RDATA_0_REG		0x5054
277 #define DSAF_TBL_DA0_MIS_INFO1_0_REG		0x5058
278 #define DSAF_TBL_DA0_MIS_INFO0_0_REG		0x505C
279 #define DSAF_TBL_SA_MIS_INFO2_0_REG		0x5104
280 #define DSAF_TBL_SA_MIS_INFO1_0_REG		0x5098
281 #define DSAF_TBL_SA_MIS_INFO0_0_REG		0x509C
282 #define DSAF_TBL_PUL_0_REG			0x50A0
283 #define DSAF_TBL_OLD_RSLT_0_REG			0x50A4
284 #define DSAF_TBL_OLD_SCAN_VAL_0_REG		0x50A8
285 #define DSAF_TBL_DFX_CTRL_0_REG			0x50AC
286 #define DSAF_TBL_DFX_STAT_0_REG			0x50B0
287 #define DSAF_TBL_DFX_STAT_2_0_REG		0x5108
288 #define DSAF_TBL_LKUP_NUM_I_0_REG		0x50C0
289 #define DSAF_TBL_LKUP_NUM_O_0_REG		0x50E0
290 #define DSAF_TBL_UCAST_BCAST_MIS_INFO_0_0_REG	0x510C
291 
292 #define DSAF_INODE_FIFO_WL_0_REG		0x6000
293 #define DSAF_ONODE_FIFO_WL_0_REG		0x6020
294 #define DSAF_XGE_GE_WORK_MODE_0_REG		0x6040
295 #define DSAF_XGE_APP_RX_LINK_UP_0_REG		0x6080
296 #define DSAF_NETPORT_CTRL_SIG_0_REG		0x60A0
297 #define DSAF_XGE_CTRL_SIG_CFG_0_REG		0x60C0
298 
299 #define PPE_COM_CFG_QID_MODE_REG		0x0
300 #define PPE_COM_INTEN_REG			0x110
301 #define PPE_COM_RINT_REG			0x114
302 #define PPE_COM_INTSTS_REG			0x118
303 #define PPE_COM_COMMON_CNT_CLR_CE_REG		0x1120
304 #define PPE_COM_HIS_RX_PKT_QID_DROP_CNT_REG	0x300
305 #define PPE_COM_HIS_RX_PKT_QID_OK_CNT_REG	0x600
306 #define PPE_COM_HIS_TX_PKT_QID_ERR_CNT_REG	0x900
307 #define PPE_COM_HIS_TX_PKT_QID_OK_CNT_REG	0xC00
308 #define PPE_COM_COMMON_CNT_CLR_CE_REG		0x1120
309 
310 #define PPE_CFG_TX_FIFO_THRSLD_REG		0x0
311 #define PPE_CFG_RX_FIFO_THRSLD_REG		0x4
312 #define PPE_CFG_RX_FIFO_PAUSE_THRSLD_REG	0x8
313 #define PPE_CFG_RX_FIFO_SW_BP_THRSLD_REG	0xC
314 #define PPE_CFG_PAUSE_IDLE_CNT_REG		0x10
315 #define PPE_CFG_BUS_CTRL_REG			0x40
316 #define PPE_CFG_TNL_TO_BE_RST_REG		0x48
317 #define PPE_CURR_TNL_CAN_RST_REG		0x4C
318 #define PPE_CFG_XGE_MODE_REG			0x80
319 #define PPE_CFG_MAX_FRAME_LEN_REG		0x84
320 #define PPE_CFG_RX_PKT_MODE_REG			0x88
321 #define PPE_CFG_RX_VLAN_TAG_REG			0x8C
322 #define PPE_CFG_TAG_GEN_REG			0x90
323 #define PPE_CFG_PARSE_TAG_REG			0x94
324 #define PPE_CFG_PRO_CHECK_EN_REG		0x98
325 #define PPEV2_CFG_TSO_EN_REG			0xA0
326 #define PPEV2_VLAN_STRIP_EN_REG			0xAC
327 #define PPE_INTEN_REG				0x100
328 #define PPE_RINT_REG				0x104
329 #define PPE_INTSTS_REG				0x108
330 #define PPE_CFG_RX_PKT_INT_REG			0x140
331 #define PPE_CFG_HEAT_DECT_TIME0_REG		0x144
332 #define PPE_CFG_HEAT_DECT_TIME1_REG		0x148
333 #define PPE_HIS_RX_SW_PKT_CNT_REG		0x200
334 #define PPE_HIS_RX_WR_BD_OK_PKT_CNT_REG		0x204
335 #define PPE_HIS_RX_PKT_NO_BUF_CNT_REG		0x208
336 #define PPE_HIS_TX_BD_CNT_REG			0x20C
337 #define PPE_HIS_TX_PKT_CNT_REG			0x210
338 #define PPE_HIS_TX_PKT_OK_CNT_REG		0x214
339 #define PPE_HIS_TX_PKT_EPT_CNT_REG		0x218
340 #define PPE_HIS_TX_PKT_CS_FAIL_CNT_REG		0x21C
341 #define PPE_HIS_RX_APP_BUF_FAIL_CNT_REG		0x220
342 #define PPE_HIS_RX_APP_BUF_WAIT_CNT_REG		0x224
343 #define PPE_HIS_RX_PKT_DROP_FUL_CNT_REG		0x228
344 #define PPE_HIS_RX_PKT_DROP_PRT_CNT_REG		0x22C
345 #define PPE_TNL_0_5_CNT_CLR_CE_REG		0x300
346 #define PPE_CFG_AXI_DBG_REG			0x304
347 #define PPE_HIS_PRO_ERR_REG			0x308
348 #define PPE_HIS_TNL_FIFO_ERR_REG		0x30C
349 #define PPE_CURR_CFF_DATA_NUM_REG		0x310
350 #define PPE_CURR_RX_ST_REG			0x314
351 #define PPE_CURR_TX_ST_REG			0x318
352 #define PPE_CURR_RX_FIFO0_REG			0x31C
353 #define PPE_CURR_RX_FIFO1_REG			0x320
354 #define PPE_CURR_TX_FIFO0_REG			0x324
355 #define PPE_CURR_TX_FIFO1_REG			0x328
356 #define PPE_ECO0_REG				0x32C
357 #define PPE_ECO1_REG				0x330
358 #define PPE_ECO2_REG				0x334
359 #define PPEV2_INDRECTION_TBL_REG		0x800
360 #define PPEV2_RSS_KEY_REG			0x900
361 
362 #define RCB_COM_CFG_ENDIAN_REG			0x0
363 #define RCB_COM_CFG_SYS_FSH_REG			0xC
364 #define RCB_COM_CFG_INIT_FLAG_REG		0x10
365 #define RCB_COM_CFG_PKT_REG			0x30
366 #define RCB_COM_CFG_RINVLD_REG			0x34
367 #define RCB_COM_CFG_FNA_REG			0x38
368 #define RCB_COM_CFG_FA_REG			0x3C
369 #define RCB_COM_CFG_PKT_TC_BP_REG		0x40
370 #define RCB_COM_CFG_PPE_TNL_CLKEN_REG		0x44
371 #define RCBV2_COM_CFG_USER_REG			0x30
372 #define RCBV2_COM_CFG_TSO_MODE_REG		0x50
373 
374 #define RCB_COM_INTMSK_TX_PKT_REG		0x3A0
375 #define RCB_COM_RINT_TX_PKT_REG			0x3A8
376 #define RCB_COM_INTMASK_ECC_ERR_REG		0x400
377 #define RCB_COM_INTSTS_ECC_ERR_REG		0x408
378 #define RCB_COM_EBD_SRAM_ERR_REG		0x410
379 #define RCB_COM_RXRING_ERR_REG			0x41C
380 #define RCB_COM_TXRING_ERR_REG			0x420
381 #define RCB_COM_TX_FBD_ERR_REG			0x424
382 #define RCB_SRAM_ECC_CHK_EN_REG			0x428
383 #define RCB_SRAM_ECC_CHK0_REG			0x42C
384 #define RCB_SRAM_ECC_CHK1_REG			0x430
385 #define RCB_SRAM_ECC_CHK2_REG			0x434
386 #define RCB_SRAM_ECC_CHK3_REG			0x438
387 #define RCB_SRAM_ECC_CHK4_REG			0x43c
388 #define RCB_SRAM_ECC_CHK5_REG			0x440
389 #define RCB_ECC_ERR_ADDR0_REG			0x450
390 #define RCB_ECC_ERR_ADDR3_REG			0x45C
391 #define RCB_ECC_ERR_ADDR4_REG			0x460
392 #define RCB_ECC_ERR_ADDR5_REG			0x464
393 
394 #define RCB_COM_SF_CFG_INTMASK_RING		0x480
395 #define RCB_COM_SF_CFG_RING_STS			0x484
396 #define RCB_COM_SF_CFG_RING			0x488
397 #define RCB_COM_SF_CFG_INTMASK_BD		0x48C
398 #define RCB_COM_SF_CFG_BD_RINT_STS		0x470
399 #define RCB_COM_RCB_RD_BD_BUSY			0x490
400 #define RCB_COM_RCB_FBD_CRT_EN			0x494
401 #define RCB_COM_AXI_WR_ERR_INTMASK		0x498
402 #define RCB_COM_AXI_ERR_STS			0x49C
403 #define RCB_COM_CHK_TX_FBD_NUM_REG		0x4a0
404 
405 #define RCB_CFG_BD_NUM_REG			0x9000
406 #define RCB_CFG_PKTLINE_REG			0x9050
407 
408 #define RCB_CFG_OVERTIME_REG			0x9300
409 #define RCB_CFG_PKTLINE_INT_NUM_REG		0x9304
410 #define RCB_CFG_OVERTIME_INT_NUM_REG		0x9308
411 #define RCB_PORT_CFG_OVERTIME_REG		0x9430
412 
413 #define RCB_RING_RX_RING_BASEADDR_L_REG		0x00000
414 #define RCB_RING_RX_RING_BASEADDR_H_REG		0x00004
415 #define RCB_RING_RX_RING_BD_NUM_REG		0x00008
416 #define RCB_RING_RX_RING_BD_LEN_REG		0x0000C
417 #define RCB_RING_RX_RING_PKTLINE_REG		0x00010
418 #define RCB_RING_RX_RING_TAIL_REG		0x00018
419 #define RCB_RING_RX_RING_HEAD_REG		0x0001C
420 #define RCB_RING_RX_RING_FBDNUM_REG		0x00020
421 #define RCB_RING_RX_RING_PKTNUM_RECORD_REG	0x0002C
422 
423 #define RCB_RING_TX_RING_BASEADDR_L_REG		0x00040
424 #define RCB_RING_TX_RING_BASEADDR_H_REG		0x00044
425 #define RCB_RING_TX_RING_BD_NUM_REG		0x00048
426 #define RCB_RING_TX_RING_BD_LEN_REG		0x0004C
427 #define RCB_RING_TX_RING_PKTLINE_REG		0x00050
428 #define RCB_RING_TX_RING_TAIL_REG		0x00058
429 #define RCB_RING_TX_RING_HEAD_REG		0x0005C
430 #define RCB_RING_TX_RING_FBDNUM_REG		0x00060
431 #define RCB_RING_TX_RING_OFFSET_REG		0x00064
432 #define RCB_RING_TX_RING_PKTNUM_RECORD_REG	0x0006C
433 
434 #define RCB_RING_PREFETCH_EN_REG		0x0007C
435 #define RCB_RING_CFG_VF_NUM_REG			0x00080
436 #define RCB_RING_ASID_REG			0x0008C
437 #define RCB_RING_RX_VM_REG			0x00090
438 #define RCB_RING_T0_BE_RST			0x00094
439 #define RCB_RING_COULD_BE_RST			0x00098
440 #define RCB_RING_WRR_WEIGHT_REG			0x0009c
441 
442 #define RCB_RING_INTMSK_RXWL_REG		0x000A0
443 #define RCB_RING_INTSTS_RX_RING_REG		0x000A4
444 #define RCBV2_RX_RING_INT_STS_REG		0x000A8
445 #define RCB_RING_INTMSK_TXWL_REG		0x000AC
446 #define RCB_RING_INTSTS_TX_RING_REG		0x000B0
447 #define RCBV2_TX_RING_INT_STS_REG		0x000B4
448 #define RCB_RING_INTMSK_RX_OVERTIME_REG		0x000B8
449 #define RCB_RING_INTSTS_RX_OVERTIME_REG		0x000BC
450 #define RCB_RING_INTMSK_TX_OVERTIME_REG		0x000C4
451 #define RCB_RING_INTSTS_TX_OVERTIME_REG		0x000C8
452 
453 #define GMAC_DUPLEX_TYPE_REG			0x0008UL
454 #define GMAC_FD_FC_TYPE_REG			0x000CUL
455 #define GMAC_FC_TX_TIMER_REG			0x001CUL
456 #define GMAC_FD_FC_ADDR_LOW_REG			0x0020UL
457 #define GMAC_FD_FC_ADDR_HIGH_REG		0x0024UL
458 #define GMAC_IPG_TX_TIMER_REG			0x0030UL
459 #define GMAC_PAUSE_THR_REG			0x0038UL
460 #define GMAC_MAX_FRM_SIZE_REG			0x003CUL
461 #define GMAC_PORT_MODE_REG			0x0040UL
462 #define GMAC_PORT_EN_REG			0x0044UL
463 #define GMAC_PAUSE_EN_REG			0x0048UL
464 #define GMAC_SHORT_RUNTS_THR_REG		0x0050UL
465 #define GMAC_AN_NEG_STATE_REG			0x0058UL
466 #define GMAC_TX_LOCAL_PAGE_REG			0x005CUL
467 #define GMAC_TRANSMIT_CONTROL_REG		0x0060UL
468 #define GMAC_REC_FILT_CONTROL_REG		0x0064UL
469 #define GMAC_PTP_CONFIG_REG			0x0074UL
470 
471 #define GMAC_RX_OCTETS_TOTAL_OK_REG		0x0080UL
472 #define GMAC_RX_OCTETS_BAD_REG			0x0084UL
473 #define GMAC_RX_UC_PKTS_REG			0x0088UL
474 #define GMAC_RX_MC_PKTS_REG			0x008CUL
475 #define GMAC_RX_BC_PKTS_REG			0x0090UL
476 #define GMAC_RX_PKTS_64OCTETS_REG		0x0094UL
477 #define GMAC_RX_PKTS_65TO127OCTETS_REG		0x0098UL
478 #define GMAC_RX_PKTS_128TO255OCTETS_REG		0x009CUL
479 #define GMAC_RX_PKTS_255TO511OCTETS_REG		0x00A0UL
480 #define GMAC_RX_PKTS_512TO1023OCTETS_REG	0x00A4UL
481 #define GMAC_RX_PKTS_1024TO1518OCTETS_REG	0x00A8UL
482 #define GMAC_RX_PKTS_1519TOMAXOCTETS_REG	0x00ACUL
483 #define GMAC_RX_FCS_ERRORS_REG			0x00B0UL
484 #define GMAC_RX_TAGGED_REG			0x00B4UL
485 #define GMAC_RX_DATA_ERR_REG			0x00B8UL
486 #define GMAC_RX_ALIGN_ERRORS_REG		0x00BCUL
487 #define GMAC_RX_LONG_ERRORS_REG			0x00C0UL
488 #define GMAC_RX_JABBER_ERRORS_REG		0x00C4UL
489 #define GMAC_RX_PAUSE_MACCTRL_FRAM_REG		0x00C8UL
490 #define GMAC_RX_UNKNOWN_MACCTRL_FRAM_REG	0x00CCUL
491 #define GMAC_RX_VERY_LONG_ERR_CNT_REG		0x00D0UL
492 #define GMAC_RX_RUNT_ERR_CNT_REG		0x00D4UL
493 #define GMAC_RX_SHORT_ERR_CNT_REG		0x00D8UL
494 #define GMAC_RX_FILT_PKT_CNT_REG		0x00E8UL
495 #define GMAC_RX_OCTETS_TOTAL_FILT_REG		0x00ECUL
496 #define GMAC_OCTETS_TRANSMITTED_OK_REG		0x0100UL
497 #define GMAC_OCTETS_TRANSMITTED_BAD_REG		0x0104UL
498 #define GMAC_TX_UC_PKTS_REG			0x0108UL
499 #define GMAC_TX_MC_PKTS_REG			0x010CUL
500 #define GMAC_TX_BC_PKTS_REG			0x0110UL
501 #define GMAC_TX_PKTS_64OCTETS_REG		0x0114UL
502 #define GMAC_TX_PKTS_65TO127OCTETS_REG		0x0118UL
503 #define GMAC_TX_PKTS_128TO255OCTETS_REG		0x011CUL
504 #define GMAC_TX_PKTS_255TO511OCTETS_REG		0x0120UL
505 #define GMAC_TX_PKTS_512TO1023OCTETS_REG	0x0124UL
506 #define GMAC_TX_PKTS_1024TO1518OCTETS_REG	0x0128UL
507 #define GMAC_TX_PKTS_1519TOMAXOCTETS_REG	0x012CUL
508 #define GMAC_TX_EXCESSIVE_LENGTH_DROP_REG	0x014CUL
509 #define GMAC_TX_UNDERRUN_REG			0x0150UL
510 #define GMAC_TX_TAGGED_REG			0x0154UL
511 #define GMAC_TX_CRC_ERROR_REG			0x0158UL
512 #define GMAC_TX_PAUSE_FRAMES_REG		0x015CUL
513 #define GAMC_RX_MAX_FRAME			0x0170UL
514 #define GMAC_LINE_LOOP_BACK_REG			0x01A8UL
515 #define GMAC_CF_CRC_STRIP_REG			0x01B0UL
516 #define GMAC_MODE_CHANGE_EN_REG			0x01B4UL
517 #define GMAC_SIXTEEN_BIT_CNTR_REG		0x01CCUL
518 #define GMAC_LD_LINK_COUNTER_REG		0x01D0UL
519 #define GMAC_LOOP_REG				0x01DCUL
520 #define GMAC_RECV_CONTROL_REG			0x01E0UL
521 #define GMAC_VLAN_CODE_REG			0x01E8UL
522 #define GMAC_RX_OVERRUN_CNT_REG			0x01ECUL
523 #define GMAC_RX_LENGTHFIELD_ERR_CNT_REG		0x01F4UL
524 #define GMAC_RX_FAIL_COMMA_CNT_REG		0x01F8UL
525 #define GMAC_STATION_ADDR_LOW_0_REG		0x0200UL
526 #define GMAC_STATION_ADDR_HIGH_0_REG		0x0204UL
527 #define GMAC_STATION_ADDR_LOW_1_REG		0x0208UL
528 #define GMAC_STATION_ADDR_HIGH_1_REG		0x020CUL
529 #define GMAC_STATION_ADDR_LOW_2_REG		0x0210UL
530 #define GMAC_STATION_ADDR_HIGH_2_REG		0x0214UL
531 #define GMAC_STATION_ADDR_LOW_3_REG		0x0218UL
532 #define GMAC_STATION_ADDR_HIGH_3_REG		0x021CUL
533 #define GMAC_STATION_ADDR_LOW_4_REG		0x0220UL
534 #define GMAC_STATION_ADDR_HIGH_4_REG		0x0224UL
535 #define GMAC_STATION_ADDR_LOW_5_REG		0x0228UL
536 #define GMAC_STATION_ADDR_HIGH_5_REG		0x022CUL
537 #define GMAC_STATION_ADDR_LOW_MSK_0_REG		0x0230UL
538 #define GMAC_STATION_ADDR_HIGH_MSK_0_REG	0x0234UL
539 #define GMAC_STATION_ADDR_LOW_MSK_1_REG		0x0238UL
540 #define GMAC_STATION_ADDR_HIGH_MSK_1_REG	0x023CUL
541 #define GMAC_MAC_SKIP_LEN_REG			0x0240UL
542 #define GMAC_TX_LOOP_PKT_PRI_REG		0x0378UL
543 
544 #define XGMAC_INT_STATUS_REG			0x0
545 #define XGMAC_INT_ENABLE_REG			0x4
546 #define XGMAC_INT_SET_REG			0x8
547 #define XGMAC_IERR_U_INFO_REG			0xC
548 #define XGMAC_OVF_INFO_REG			0x10
549 #define XGMAC_OVF_CNT_REG			0x14
550 #define XGMAC_PORT_MODE_REG			0x40
551 #define XGMAC_CLK_ENABLE_REG			0x44
552 #define XGMAC_RESET_REG				0x48
553 #define XGMAC_LINK_CONTROL_REG			0x50
554 #define XGMAC_LINK_STATUS_REG			0x54
555 #define XGMAC_SPARE_REG				0xC0
556 #define XGMAC_SPARE_CNT_REG			0xC4
557 
558 #define XGMAC_MAC_ENABLE_REG			0x100
559 #define XGMAC_MAC_CONTROL_REG			0x104
560 #define XGMAC_MAC_IPG_REG			0x120
561 #define XGMAC_MAC_MSG_CRC_EN_REG		0x124
562 #define XGMAC_MAC_MSG_IMG_REG			0x128
563 #define XGMAC_MAC_MSG_FC_CFG_REG		0x12C
564 #define XGMAC_MAC_MSG_TC_CFG_REG		0x130
565 #define XGMAC_MAC_PAD_SIZE_REG			0x134
566 #define XGMAC_MAC_MIN_PKT_SIZE_REG		0x138
567 #define XGMAC_MAC_MAX_PKT_SIZE_REG		0x13C
568 #define XGMAC_MAC_PAUSE_CTRL_REG		0x160
569 #define XGMAC_MAC_PAUSE_TIME_REG		0x164
570 #define XGMAC_MAC_PAUSE_GAP_REG			0x168
571 #define XGMAC_MAC_PAUSE_LOCAL_MAC_H_REG		0x16C
572 #define XGMAC_MAC_PAUSE_LOCAL_MAC_L_REG		0x170
573 #define XGMAC_MAC_PAUSE_PEER_MAC_H_REG		0x174
574 #define XGMAC_MAC_PAUSE_PEER_MAC_L_REG		0x178
575 #define XGMAC_MAC_PFC_PRI_EN_REG		0x17C
576 #define XGMAC_MAC_1588_CTRL_REG			0x180
577 #define XGMAC_MAC_1588_TX_PORT_DLY_REG		0x184
578 #define XGMAC_MAC_1588_RX_PORT_DLY_REG		0x188
579 #define XGMAC_MAC_1588_ASYM_DLY_REG		0x18C
580 #define XGMAC_MAC_1588_ADJUST_CFG_REG		0x190
581 #define XGMAC_MAC_Y1731_ETH_TYPE_REG		0x194
582 #define XGMAC_MAC_MIB_CONTROL_REG		0x198
583 #define XGMAC_MAC_WAN_RATE_ADJUST_REG		0x19C
584 #define XGMAC_MAC_TX_ERR_MARK_REG		0x1A0
585 #define XGMAC_MAC_TX_LF_RF_CONTROL_REG		0x1A4
586 #define XGMAC_MAC_RX_LF_RF_STATUS_REG		0x1A8
587 #define XGMAC_MAC_TX_RUNT_PKT_CNT_REG		0x1C0
588 #define XGMAC_MAC_RX_RUNT_PKT_CNT_REG		0x1C4
589 #define XGMAC_MAC_RX_PREAM_ERR_PKT_CNT_REG	0x1C8
590 #define XGMAC_MAC_TX_LF_RF_TERM_PKT_CNT_REG	0x1CC
591 #define XGMAC_MAC_TX_SN_MISMATCH_PKT_CNT_REG	0x1D0
592 #define XGMAC_MAC_RX_ERR_MSG_CNT_REG		0x1D4
593 #define XGMAC_MAC_RX_ERR_EFD_CNT_REG		0x1D8
594 #define XGMAC_MAC_ERR_INFO_REG			0x1DC
595 #define XGMAC_MAC_DBG_INFO_REG			0x1E0
596 
597 #define XGMAC_PCS_BASER_SYNC_THD_REG		0x330
598 #define XGMAC_PCS_STATUS1_REG			0x404
599 #define XGMAC_PCS_BASER_STATUS1_REG		0x410
600 #define XGMAC_PCS_BASER_STATUS2_REG		0x414
601 #define XGMAC_PCS_BASER_SEEDA_0_REG		0x420
602 #define XGMAC_PCS_BASER_SEEDA_1_REG		0x424
603 #define XGMAC_PCS_BASER_SEEDB_0_REG		0x428
604 #define XGMAC_PCS_BASER_SEEDB_1_REG		0x42C
605 #define XGMAC_PCS_BASER_TEST_CONTROL_REG	0x430
606 #define XGMAC_PCS_BASER_TEST_ERR_CNT_REG	0x434
607 #define XGMAC_PCS_DBG_INFO_REG			0x4C0
608 #define XGMAC_PCS_DBG_INFO1_REG			0x4C4
609 #define XGMAC_PCS_DBG_INFO2_REG			0x4C8
610 #define XGMAC_PCS_DBG_INFO3_REG			0x4CC
611 
612 #define XGMAC_PMA_ENABLE_REG			0x700
613 #define XGMAC_PMA_CONTROL_REG			0x704
614 #define XGMAC_PMA_SIGNAL_STATUS_REG		0x708
615 #define XGMAC_PMA_DBG_INFO_REG			0x70C
616 #define XGMAC_PMA_FEC_ABILITY_REG		0x740
617 #define XGMAC_PMA_FEC_CONTROL_REG		0x744
618 #define XGMAC_PMA_FEC_CORR_BLOCK_CNT__REG	0x750
619 #define XGMAC_PMA_FEC_UNCORR_BLOCK_CNT__REG	0x760
620 
621 #define XGMAC_TX_PKTS_FRAGMENT			0x0000
622 #define XGMAC_TX_PKTS_UNDERSIZE			0x0008
623 #define XGMAC_TX_PKTS_UNDERMIN			0x0010
624 #define XGMAC_TX_PKTS_64OCTETS			0x0018
625 #define XGMAC_TX_PKTS_65TO127OCTETS		0x0020
626 #define XGMAC_TX_PKTS_128TO255OCTETS		0x0028
627 #define XGMAC_TX_PKTS_256TO511OCTETS		0x0030
628 #define XGMAC_TX_PKTS_512TO1023OCTETS		0x0038
629 #define XGMAC_TX_PKTS_1024TO1518OCTETS		0x0040
630 #define XGMAC_TX_PKTS_1519TOMAXOCTETS		0x0048
631 #define XGMAC_TX_PKTS_1519TOMAXOCTETSOK		0x0050
632 #define XGMAC_TX_PKTS_OVERSIZE			0x0058
633 #define XGMAC_TX_PKTS_JABBER			0x0060
634 #define XGMAC_TX_GOODPKTS			0x0068
635 #define XGMAC_TX_GOODOCTETS			0x0070
636 #define XGMAC_TX_TOTAL_PKTS			0x0078
637 #define XGMAC_TX_TOTALOCTETS			0x0080
638 #define XGMAC_TX_UNICASTPKTS			0x0088
639 #define XGMAC_TX_MULTICASTPKTS			0x0090
640 #define XGMAC_TX_BROADCASTPKTS			0x0098
641 #define XGMAC_TX_PRI0PAUSEPKTS			0x00a0
642 #define XGMAC_TX_PRI1PAUSEPKTS			0x00a8
643 #define XGMAC_TX_PRI2PAUSEPKTS			0x00b0
644 #define XGMAC_TX_PRI3PAUSEPKTS			0x00b8
645 #define XGMAC_TX_PRI4PAUSEPKTS			0x00c0
646 #define XGMAC_TX_PRI5PAUSEPKTS			0x00c8
647 #define XGMAC_TX_PRI6PAUSEPKTS			0x00d0
648 #define XGMAC_TX_PRI7PAUSEPKTS			0x00d8
649 #define XGMAC_TX_MACCTRLPKTS			0x00e0
650 #define XGMAC_TX_1731PKTS			0x00e8
651 #define XGMAC_TX_1588PKTS			0x00f0
652 #define XGMAC_RX_FROMAPPGOODPKTS		0x00f8
653 #define XGMAC_RX_FROMAPPBADPKTS			0x0100
654 #define XGMAC_TX_ERRALLPKTS			0x0108
655 
656 #define XGMAC_RX_PKTS_FRAGMENT			0x0110
657 #define XGMAC_RX_PKTSUNDERSIZE			0x0118
658 #define XGMAC_RX_PKTS_UNDERMIN			0x0120
659 #define XGMAC_RX_PKTS_64OCTETS			0x0128
660 #define XGMAC_RX_PKTS_65TO127OCTETS		0x0130
661 #define XGMAC_RX_PKTS_128TO255OCTETS		0x0138
662 #define XGMAC_RX_PKTS_256TO511OCTETS		0x0140
663 #define XGMAC_RX_PKTS_512TO1023OCTETS		0x0148
664 #define XGMAC_RX_PKTS_1024TO1518OCTETS		0x0150
665 #define XGMAC_RX_PKTS_1519TOMAXOCTETS		0x0158
666 #define XGMAC_RX_PKTS_1519TOMAXOCTETSOK		0x0160
667 #define XGMAC_RX_PKTS_OVERSIZE			0x0168
668 #define XGMAC_RX_PKTS_JABBER			0x0170
669 #define XGMAC_RX_GOODPKTS			0x0178
670 #define XGMAC_RX_GOODOCTETS			0x0180
671 #define XGMAC_RX_TOTAL_PKTS			0x0188
672 #define XGMAC_RX_TOTALOCTETS			0x0190
673 #define XGMAC_RX_UNICASTPKTS			0x0198
674 #define XGMAC_RX_MULTICASTPKTS			0x01a0
675 #define XGMAC_RX_BROADCASTPKTS			0x01a8
676 #define XGMAC_RX_PRI0PAUSEPKTS			0x01b0
677 #define XGMAC_RX_PRI1PAUSEPKTS			0x01b8
678 #define XGMAC_RX_PRI2PAUSEPKTS			0x01c0
679 #define XGMAC_RX_PRI3PAUSEPKTS			0x01c8
680 #define XGMAC_RX_PRI4PAUSEPKTS			0x01d0
681 #define XGMAC_RX_PRI5PAUSEPKTS			0x01d8
682 #define XGMAC_RX_PRI6PAUSEPKTS			0x01e0
683 #define XGMAC_RX_PRI7PAUSEPKTS			0x01e8
684 #define XGMAC_RX_MACCTRLPKTS			0x01f0
685 #define XGMAC_TX_SENDAPPGOODPKTS		0x01f8
686 #define XGMAC_TX_SENDAPPBADPKTS			0x0200
687 #define XGMAC_RX_1731PKTS			0x0208
688 #define XGMAC_RX_SYMBOLERRPKTS			0x0210
689 #define XGMAC_RX_FCSERRPKTS			0x0218
690 
691 #define XGMAC_TRX_CORE_SRST_M			0x2080
692 
693 #define DSAF_SRAM_INIT_OVER_M 0xff
694 #define DSAFV2_SRAM_INIT_OVER_M 0x3ff
695 #define DSAF_SRAM_INIT_OVER_S 0
696 
697 #define DSAF_CFG_EN_S 0
698 #define DSAF_CFG_TC_MODE_S 1
699 #define DSAF_CFG_CRC_EN_S 2
700 #define DSAF_CFG_SBM_INIT_S 3
701 #define DSAF_CFG_MIX_MODE_S 4
702 #define DSAF_CFG_STP_MODE_S 5
703 #define DSAF_CFG_LOCA_ADDR_EN_S 6
704 #define DSAFV2_CFG_VLAN_TAG_MODE_S 17
705 
706 #define DSAF_CNT_CLR_CE_S 0
707 #define DSAF_SNAP_EN_S 1
708 
709 #define HNS_DSAF_PFC_UNIT_CNT_FOR_XGE 41
710 #define HNS_DSAF_PFC_UNIT_CNT_FOR_GE_1000 410
711 #define HNS_DSAF_PFC_UNIT_CNT_FOR_GE_2500 103
712 
713 #define DSAF_PFC_UNINT_CNT_M ((1ULL << 9) - 1)
714 #define DSAF_PFC_UNINT_CNT_S 0
715 
716 #define DSAF_MAC_PAUSE_RX_EN_B 2
717 #define DSAF_PFC_PAUSE_RX_EN_B 1
718 #define DSAF_PFC_PAUSE_TX_EN_B 0
719 
720 #define DSAF_PPE_QID_CFG_M 0xFF
721 #define DSAF_PPE_QID_CFG_S 0
722 
723 #define DSAF_SW_PORT_TYPE_M 3
724 #define DSAF_SW_PORT_TYPE_S 0
725 
726 #define DSAF_STP_PORT_TYPE_M 7
727 #define DSAF_STP_PORT_TYPE_S 0
728 
729 #define DSAF_INODE_IN_PORT_NUM_M 7
730 #define DSAF_INODE_IN_PORT_NUM_S 0
731 #define DSAFV2_INODE_IN_PORT1_NUM_M (7ULL << 3)
732 #define DSAFV2_INODE_IN_PORT1_NUM_S 3
733 #define DSAFV2_INODE_IN_PORT2_NUM_M (7ULL << 6)
734 #define DSAFV2_INODE_IN_PORT2_NUM_S 6
735 #define DSAFV2_INODE_IN_PORT3_NUM_M (7ULL << 9)
736 #define DSAFV2_INODE_IN_PORT3_NUM_S 9
737 #define DSAFV2_INODE_IN_PORT4_NUM_M (7ULL << 12)
738 #define DSAFV2_INODE_IN_PORT4_NUM_S 12
739 #define DSAFV2_INODE_IN_PORT5_NUM_M (7ULL << 15)
740 #define DSAFV2_INODE_IN_PORT5_NUM_S 15
741 
742 #define HNS_DSAF_I4TC_CFG 0x18688688
743 #define HNS_DSAF_I8TC_CFG 0x18FAC688
744 
745 #define DSAF_SBM_CFG_SHCUT_EN_S 0
746 #define DSAF_SBM_CFG_EN_S 1
747 #define DSAF_SBM_CFG_MIB_EN_S 2
748 #define DSAF_SBM_CFG_ECC_INVERT_EN_S 3
749 
750 #define DSAF_SBM_CFG0_VC1_MAX_BUF_NUM_S 0
751 #define DSAF_SBM_CFG0_VC1_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 0)
752 #define DSAF_SBM_CFG0_VC0_MAX_BUF_NUM_S 10
753 #define DSAF_SBM_CFG0_VC0_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 10)
754 #define DSAF_SBM_CFG0_COM_MAX_BUF_NUM_S 20
755 #define DSAF_SBM_CFG0_COM_MAX_BUF_NUM_M (((1ULL << 11) - 1) << 20)
756 
757 #define DSAF_SBM_CFG1_TC4_MAX_BUF_NUM_S 0
758 #define DSAF_SBM_CFG1_TC4_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 0)
759 #define DSAF_SBM_CFG1_TC0_MAX_BUF_NUM_S 10
760 #define DSAF_SBM_CFG1_TC0_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 10)
761 
762 #define DSAF_SBM_CFG2_SET_BUF_NUM_S 0
763 #define DSAF_SBM_CFG2_SET_BUF_NUM_M (((1ULL << 10) - 1) << 0)
764 #define DSAF_SBM_CFG2_RESET_BUF_NUM_S 10
765 #define DSAF_SBM_CFG2_RESET_BUF_NUM_M (((1ULL << 10) - 1) << 10)
766 
767 #define DSAF_SBM_CFG3_SET_BUF_NUM_NO_PFC_S 0
768 #define DSAF_SBM_CFG3_SET_BUF_NUM_NO_PFC_M (((1ULL << 10) - 1) << 0)
769 #define DSAF_SBM_CFG3_RESET_BUF_NUM_NO_PFC_S 10
770 #define DSAF_SBM_CFG3_RESET_BUF_NUM_NO_PFC_M (((1ULL << 10) - 1) << 10)
771 
772 #define DSAFV2_SBM_CFG0_VC1_MAX_BUF_NUM_S 0
773 #define DSAFV2_SBM_CFG0_VC1_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 0)
774 #define DSAFV2_SBM_CFG0_VC0_MAX_BUF_NUM_S 9
775 #define DSAFV2_SBM_CFG0_VC0_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 9)
776 #define DSAFV2_SBM_CFG0_COM_MAX_BUF_NUM_S 18
777 #define DSAFV2_SBM_CFG0_COM_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 18)
778 
779 #define DSAFV2_SBM_CFG1_TC4_MAX_BUF_NUM_S 0
780 #define DSAFV2_SBM_CFG1_TC4_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 0)
781 #define DSAFV2_SBM_CFG1_TC0_MAX_BUF_NUM_S 9
782 #define DSAFV2_SBM_CFG1_TC0_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 9)
783 
784 #define DSAFV2_SBM_CFG2_SET_BUF_NUM_S 0
785 #define DSAFV2_SBM_CFG2_SET_BUF_NUM_M (((1ULL << 9) - 1) << 0)
786 #define DSAFV2_SBM_CFG2_RESET_BUF_NUM_S 9
787 #define DSAFV2_SBM_CFG2_RESET_BUF_NUM_M (((1ULL << 9) - 1) << 9)
788 
789 #define DSAFV2_SBM_CFG3_SET_BUF_NUM_NO_PFC_S 0
790 #define DSAFV2_SBM_CFG3_SET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 0)
791 #define DSAFV2_SBM_CFG3_RESET_BUF_NUM_NO_PFC_S 9
792 #define DSAFV2_SBM_CFG3_RESET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 9)
793 
794 #define DSAFV2_SBM_CFG4_SET_BUF_NUM_NO_PFC_S 0
795 #define DSAFV2_SBM_CFG4_SET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 0)
796 #define DSAFV2_SBM_CFG4_RESET_BUF_NUM_NO_PFC_S 9
797 #define DSAFV2_SBM_CFG4_RESET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 9)
798 
799 #define DSAFV2_SBM_CFG2_ROCEE_SET_BUF_NUM_S 0
800 #define DSAFV2_SBM_CFG2_ROCEE_SET_BUF_NUM_M (((1ULL << 8) - 1) << 0)
801 #define DSAFV2_SBM_CFG2_ROCEE_RESET_BUF_NUM_S 8
802 #define DSAFV2_SBM_CFG2_ROCEE_RESET_BUF_NUM_M (((1ULL << 8) - 1) << 8)
803 
804 #define DSAFV2_SBM_CFG2_PPE_SET_BUF_NUM_S (0)
805 #define DSAFV2_SBM_CFG2_PPE_SET_BUF_NUM_M (((1ULL << 6) - 1) << 0)
806 #define DSAFV2_SBM_CFG2_PPE_RESET_BUF_NUM_S (6)
807 #define DSAFV2_SBM_CFG2_PPE_RESET_BUF_NUM_M (((1ULL << 6) - 1) << 6)
808 #define DSAFV2_SBM_CFG2_PPE_CFG_USEFUL_NUM_S (12)
809 #define DSAFV2_SBM_CFG2_PPE_CFG_USEFUL_NUM_M (((1ULL << 6) - 1) << 12)
810 
811 #define DSAF_TBL_TCAM_ADDR_S 0
812 #define DSAF_TBL_TCAM_ADDR_M ((1ULL << 9) - 1)
813 
814 #define DSAF_TBL_LINE_ADDR_S 0
815 #define DSAF_TBL_LINE_ADDR_M ((1ULL << 15) - 1)
816 
817 #define DSAF_TBL_MCAST_CFG4_VM128_112_S 0
818 #define DSAF_TBL_MCAST_CFG4_VM128_112_M (((1ULL << 7) - 1) << 0)
819 #define DSAF_TBL_MCAST_CFG4_ITEM_VLD_S 7
820 #define DSAF_TBL_MCAST_CFG4_OLD_EN_S 8
821 
822 #define DSAF_TBL_MCAST_CFG0_XGE5_0_S 0
823 #define DSAF_TBL_MCAST_CFG0_XGE5_0_M (((1ULL << 6) - 1) << 0)
824 #define DSAF_TBL_MCAST_CFG0_VM25_0_S 6
825 #define DSAF_TBL_MCAST_CFG0_VM25_0_M (((1ULL << 26) - 1) << 6)
826 
827 #define DSAF_TBL_UCAST_CFG1_OUT_PORT_S 0
828 #define DSAF_TBL_UCAST_CFG1_OUT_PORT_M (((1ULL << 8) - 1) << 0)
829 #define DSAF_TBL_UCAST_CFG1_DVC_S 8
830 #define DSAF_TBL_UCAST_CFG1_MAC_DISCARD_S 9
831 #define DSAF_TBL_UCAST_CFG1_ITEM_VLD_S 10
832 #define DSAF_TBL_UCAST_CFG1_OLD_EN_S 11
833 
834 #define DSAF_TBL_LINE_CFG_OUT_PORT_S 0
835 #define DSAF_TBL_LINE_CFG_OUT_PORT_M (((1ULL << 8) - 1) << 0)
836 #define DSAF_TBL_LINE_CFG_DVC_S 8
837 #define DSAF_TBL_LINE_CFG_MAC_DISCARD_S 9
838 
839 #define DSAF_TBL_PUL_OLD_RSLT_RE_S 0
840 #define DSAF_TBL_PUL_MCAST_VLD_S 1
841 #define DSAF_TBL_PUL_TCAM_DATA_VLD_S 2
842 #define DSAF_TBL_PUL_UCAST_VLD_S 3
843 #define DSAF_TBL_PUL_LINE_VLD_S 4
844 #define DSAF_TBL_PUL_TCAM_LOAD_S 5
845 #define DSAF_TBL_PUL_LINE_LOAD_S 6
846 
847 #define DSAF_TBL_DFX_LINE_LKUP_NUM_EN_S 0
848 #define DSAF_TBL_DFX_UC_LKUP_NUM_EN_S 1
849 #define DSAF_TBL_DFX_MC_LKUP_NUM_EN_S 2
850 #define DSAF_TBL_DFX_BC_LKUP_NUM_EN_S 3
851 #define DSAF_TBL_DFX_RAM_ERR_INJECT_EN_S 4
852 
853 #define DSAF_VOQ_BP_ALL_DOWNTHRD_S 0
854 #define DSAF_VOQ_BP_ALL_DOWNTHRD_M (((1ULL << 10) - 1) << 0)
855 #define DSAF_VOQ_BP_ALL_UPTHRD_S 10
856 #define DSAF_VOQ_BP_ALL_UPTHRD_M (((1ULL << 10) - 1) << 10)
857 
858 #define DSAF_XGE_GE_WORK_MODE_S 0
859 #define DSAF_XGE_GE_LOOPBACK_S 1
860 
861 #define DSAF_FC_XGE_TX_PAUSE_S 0
862 #define DSAF_REGS_XGE_CNT_CAR_S 1
863 
864 #define PPE_CFG_QID_MODE_DEF_QID_S	0
865 #define PPE_CFG_QID_MODE_DEF_QID_M	(0xff << PPE_CFG_QID_MODE_DEF_QID_S)
866 
867 #define PPE_CFG_QID_MODE_CF_QID_MODE_S	8
868 #define PPE_CFG_QID_MODE_CF_QID_MODE_M	(0x7 << PPE_CFG_QID_MODE_CF_QID_MODE_S)
869 
870 #define PPEV2_CFG_RSS_TBL_4N0_S	0
871 #define PPEV2_CFG_RSS_TBL_4N0_M	(((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N0_S)
872 
873 #define PPEV2_CFG_RSS_TBL_4N1_S	8
874 #define PPEV2_CFG_RSS_TBL_4N1_M	(((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N1_S)
875 
876 #define PPEV2_CFG_RSS_TBL_4N2_S	16
877 #define PPEV2_CFG_RSS_TBL_4N2_M	(((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N2_S)
878 
879 #define PPEV2_CFG_RSS_TBL_4N3_S	24
880 #define PPEV2_CFG_RSS_TBL_4N3_M	(((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N3_S)
881 
882 #define DSAFV2_SERDES_LBK_EN_B  8
883 #define DSAFV2_SERDES_LBK_QID_S 0
884 #define DSAFV2_SERDES_LBK_QID_M	(((1UL << 8) - 1) << DSAFV2_SERDES_LBK_QID_S)
885 
886 #define PPE_CNT_CLR_CE_B	0
887 #define PPE_CNT_CLR_SNAP_EN_B	1
888 
889 #define PPE_COMMON_CNT_CLR_CE_B	0
890 #define PPE_COMMON_CNT_CLR_SNAP_EN_B	1
891 #define RCB_COM_TSO_MODE_B	0
892 #define RCB_COM_CFG_FNA_B	1
893 #define RCB_COM_CFG_FA_B	0
894 
895 #define GMAC_DUPLEX_TYPE_B 0
896 
897 #define GMAC_FC_TX_TIMER_S 0
898 #define GMAC_FC_TX_TIMER_M 0xffff
899 
900 #define GMAC_MAX_FRM_SIZE_S 0
901 #define GMAC_MAX_FRM_SIZE_M 0xffff
902 
903 #define GMAC_PORT_MODE_S	0
904 #define GMAC_PORT_MODE_M	0xf
905 
906 #define GMAC_RGMII_1000M_DELAY_B	4
907 #define GMAC_MII_TX_EDGE_SEL_B		5
908 #define GMAC_FIFO_ERR_AUTO_RST_B	6
909 #define GMAC_DBG_CLK_LOS_MSK_B		7
910 
911 #define GMAC_PORT_RX_EN_B	1
912 #define GMAC_PORT_TX_EN_B	2
913 
914 #define GMAC_PAUSE_EN_RX_FDFC_B 0
915 #define GMAC_PAUSE_EN_TX_FDFC_B 1
916 #define GMAC_PAUSE_EN_TX_HDFC_B 2
917 
918 #define GMAC_SHORT_RUNTS_THR_S 0
919 #define GMAC_SHORT_RUNTS_THR_M 0x1f
920 
921 #define GMAC_AN_NEG_STAT_FD_B		5
922 #define GMAC_AN_NEG_STAT_HD_B		6
923 #define GMAC_AN_NEG_STAT_RF1_DUPLIEX_B	12
924 #define GMAC_AN_NEG_STAT_RF2_B		13
925 
926 #define GMAC_AN_NEG_STAT_NP_LNK_OK_B	15
927 #define GMAC_AN_NEG_STAT_RX_SYNC_OK_B	20
928 #define GMAC_AN_NEG_STAT_AN_DONE_B	21
929 
930 #define GMAC_AN_NEG_STAT_PS_S		7
931 #define GMAC_AN_NEG_STAT_PS_M		(0x3 << GMAC_AN_NEG_STAT_PS_S)
932 
933 #define GMAC_AN_NEG_STAT_SPEED_S	10
934 #define GMAC_AN_NEG_STAT_SPEED_M	(0x3 << GMAC_AN_NEG_STAT_SPEED_S)
935 
936 #define GMAC_TX_AN_EN_B		5
937 #define GMAC_TX_CRC_ADD_B	6
938 #define GMAC_TX_PAD_EN_B	7
939 
940 #define GMAC_LINE_LOOPBACK_B	0
941 
942 #define GMAC_LP_REG_CF_EXT_DRV_LP_B	1
943 #define GMAC_LP_REG_CF2MI_LP_EN_B	2
944 
945 #define GMAC_MODE_CHANGE_EB_B	0
946 #define GMAC_UC_MATCH_EN_B	0
947 #define GMAC_ADDR_EN_B		16
948 
949 #define GMAC_RECV_CTRL_STRIP_PAD_EN_B	3
950 #define GMAC_RECV_CTRL_RUNT_PKT_EN_B	4
951 
952 #define GMAC_TX_LOOP_PKT_HIG_PRI_B	0
953 #define GMAC_TX_LOOP_PKT_EN_B		1
954 
955 #define XGMAC_PORT_MODE_TX_S		0x0
956 #define XGMAC_PORT_MODE_TX_M		(0x3 << XGMAC_PORT_MODE_TX_S)
957 #define XGMAC_PORT_MODE_TX_40G_B	0x3
958 #define XGMAC_PORT_MODE_RX_S		0x4
959 #define XGMAC_PORT_MODE_RX_M		(0x3 << XGMAC_PORT_MODE_RX_S)
960 #define XGMAC_PORT_MODE_RX_40G_B	0x7
961 
962 #define XGMAC_ENABLE_TX_B		0
963 #define XGMAC_ENABLE_RX_B		1
964 
965 #define XGMAC_CTL_TX_FCS_B		0
966 #define XGMAC_CTL_TX_PAD_B		1
967 #define XGMAC_CTL_TX_PREAMBLE_TRANS_B	3
968 #define XGMAC_CTL_TX_UNDER_MIN_ERR_B	4
969 #define XGMAC_CTL_TX_TRUNCATE_B		5
970 #define XGMAC_CTL_TX_1588_B		8
971 #define XGMAC_CTL_TX_1731_B		9
972 #define XGMAC_CTL_TX_PFC_B		10
973 #define XGMAC_CTL_RX_FCS_B		16
974 #define XGMAC_CTL_RX_FCS_STRIP_B	17
975 #define XGMAC_CTL_RX_PREAMBLE_TRANS_B	19
976 #define XGMAC_CTL_RX_UNDER_MIN_ERR_B	20
977 #define XGMAC_CTL_RX_TRUNCATE_B		21
978 #define XGMAC_CTL_RX_1588_B		24
979 #define XGMAC_CTL_RX_1731_B		25
980 #define XGMAC_CTL_RX_PFC_B		26
981 
982 #define XGMAC_PMA_FEC_CTL_TX_B		0
983 #define XGMAC_PMA_FEC_CTL_RX_B		1
984 #define XGMAC_PMA_FEC_CTL_ERR_EN	2
985 #define XGMAC_PMA_FEC_CTL_ERR_SH	3
986 
987 #define XGMAC_PAUSE_CTL_TX_B		0
988 #define XGMAC_PAUSE_CTL_RX_B		1
989 #define XGMAC_PAUSE_CTL_RSP_MODE_B	2
990 #define XGMAC_PAUSE_CTL_TX_XOFF_B	3
991 
992 static inline void dsaf_write_reg(void __iomem *base, u32 reg, u32 value)
993 {
994 	u8 __iomem *reg_addr = ACCESS_ONCE(base);
995 
996 	writel(value, reg_addr + reg);
997 }
998 
999 #define dsaf_write_dev(a, reg, value) \
1000 	dsaf_write_reg((a)->io_base, (reg), (value))
1001 
1002 static inline u32 dsaf_read_reg(u8 __iomem *base, u32 reg)
1003 {
1004 	u8 __iomem *reg_addr = ACCESS_ONCE(base);
1005 
1006 	return readl(reg_addr + reg);
1007 }
1008 
1009 static inline void dsaf_write_syscon(struct regmap *base, u32 reg, u32 value)
1010 {
1011 	regmap_write(base, reg, value);
1012 }
1013 
1014 static inline u32 dsaf_read_syscon(struct regmap *base, u32 reg)
1015 {
1016 	unsigned int val;
1017 
1018 	regmap_read(base, reg, &val);
1019 	return val;
1020 }
1021 
1022 #define dsaf_read_dev(a, reg) \
1023 	dsaf_read_reg((a)->io_base, (reg))
1024 
1025 #define dsaf_set_field(origin, mask, shift, val) \
1026 	do { \
1027 		(origin) &= (~(mask)); \
1028 		(origin) |= (((val) << (shift)) & (mask)); \
1029 	} while (0)
1030 
1031 #define dsaf_set_bit(origin, shift, val) \
1032 	dsaf_set_field((origin), (1ull << (shift)), (shift), (val))
1033 
1034 static inline void dsaf_set_reg_field(void __iomem *base, u32 reg, u32 mask,
1035 				      u32 shift, u32 val)
1036 {
1037 	u32 origin = dsaf_read_reg(base, reg);
1038 
1039 	dsaf_set_field(origin, mask, shift, val);
1040 	dsaf_write_reg(base, reg, origin);
1041 }
1042 
1043 #define dsaf_set_dev_field(dev, reg, mask, shift, val) \
1044 	dsaf_set_reg_field((dev)->io_base, (reg), (mask), (shift), (val))
1045 
1046 #define dsaf_set_dev_bit(dev, reg, bit, val) \
1047 	dsaf_set_reg_field((dev)->io_base, (reg), (1ull << (bit)), (bit), (val))
1048 
1049 #define dsaf_get_field(origin, mask, shift) (((origin) & (mask)) >> (shift))
1050 
1051 #define dsaf_get_bit(origin, shift) \
1052 	dsaf_get_field((origin), (1ull << (shift)), (shift))
1053 
1054 static inline u32 dsaf_get_reg_field(void __iomem *base, u32 reg, u32 mask,
1055 				     u32 shift)
1056 {
1057 	u32 origin;
1058 
1059 	origin = dsaf_read_reg(base, reg);
1060 	return dsaf_get_field(origin, mask, shift);
1061 }
1062 
1063 #define dsaf_get_dev_field(dev, reg, mask, shift) \
1064 	dsaf_get_reg_field((dev)->io_base, (reg), (mask), (shift))
1065 
1066 #define dsaf_get_dev_bit(dev, reg, bit) \
1067 	dsaf_get_reg_field((dev)->io_base, (reg), (1ull << (bit)), (bit))
1068 
1069 #define dsaf_write_b(addr, data)\
1070 	writeb((data), (__iomem unsigned char *)(addr))
1071 #define dsaf_read_b(addr)\
1072 	readb((__iomem unsigned char *)(addr))
1073 
1074 #define hns_mac_reg_read64(drv, offset) \
1075 	readq((__iomem void *)(((u8 *)(drv)->io_base + 0xc00 + (offset))))
1076 
1077 #endif	/* _DSAF_REG_H */
1078