12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2511e6bc0Shuangdaode /*
3511e6bc0Shuangdaode  * Copyright (c) 2014-2015 Hisilicon Limited.
4511e6bc0Shuangdaode  */
5511e6bc0Shuangdaode 
6511e6bc0Shuangdaode #ifndef _HNS_DSAF_PPE_H
7511e6bc0Shuangdaode #define _HNS_DSAF_PPE_H
8511e6bc0Shuangdaode 
9511e6bc0Shuangdaode #include <linux/platform_device.h>
10511e6bc0Shuangdaode 
11511e6bc0Shuangdaode #include "hns_dsaf_main.h"
12511e6bc0Shuangdaode #include "hns_dsaf_mac.h"
13511e6bc0Shuangdaode #include "hns_dsaf_rcb.h"
14511e6bc0Shuangdaode 
15511e6bc0Shuangdaode #define HNS_PPE_SERVICE_NW_ENGINE_NUM DSAF_COMM_CHN
16511e6bc0Shuangdaode #define HNS_PPE_DEBUG_NW_ENGINE_NUM 1
17511e6bc0Shuangdaode #define HNS_PPE_COM_NUM DSAF_COMM_DEV_NUM
18511e6bc0Shuangdaode 
19511e6bc0Shuangdaode #define PPE_COMMON_REG_OFFSET 0x70000
20511e6bc0Shuangdaode #define PPE_REG_OFFSET 0x10000
21511e6bc0Shuangdaode 
22511e6bc0Shuangdaode #define ETH_PPE_DUMP_NUM 576
23511e6bc0Shuangdaode #define ETH_PPE_STATIC_NUM 12
246bc0ce7dSSalil 
256bc0ce7dSSalil #define HNS_PPEV2_RSS_IND_TBL_SIZE 256
266bc0ce7dSSalil #define HNS_PPEV2_RSS_KEY_SIZE 40 /* in bytes or 320 bits */
276bc0ce7dSSalil #define HNS_PPEV2_RSS_KEY_NUM (HNS_PPEV2_RSS_KEY_SIZE / sizeof(u32))
286bc0ce7dSSalil 
29da3488bbSKejian Yan #define HNS_PPEV2_MAX_FRAME_LEN 0X980
30da3488bbSKejian Yan 
31511e6bc0Shuangdaode enum ppe_qid_mode {
32511e6bc0Shuangdaode 	PPE_QID_MODE0 = 0, /* fixed queue id mode */
33511e6bc0Shuangdaode 	PPE_QID_MODE1,	   /* switch:128VM non switch:6Port/4VM/4TC */
34511e6bc0Shuangdaode 	PPE_QID_MODE2,	   /* switch:32VM/4TC non switch:6Port/16VM */
356bc0ce7dSSalil 	PPE_QID_MODE3,	   /* switch:4TC/8RSS non switch:2Port/64VM */
366bc0ce7dSSalil 	PPE_QID_MODE4,	   /* switch:8VM/16RSS non switch:2Port/16VM/4TC */
376bc0ce7dSSalil 	PPE_QID_MODE5,	   /* switch:16VM/8TC non switch:6Port/16RSS */
386bc0ce7dSSalil 	PPE_QID_MODE6,	   /* switch:32VM/4RSS non switch:6Port/2VM/8TC */
396bc0ce7dSSalil 	PPE_QID_MODE7,	   /* switch:32RSS non switch:2Port/8VM/8TC */
406bc0ce7dSSalil 	PPE_QID_MODE8,	   /* switch:6VM/4TC/4RSS non switch:2Port/16VM/4RSS */
416bc0ce7dSSalil 	PPE_QID_MODE9,	   /* non switch:2Port/32VM/2RSS */
426bc0ce7dSSalil 	PPE_QID_MODE10,	   /* non switch:2Port/32RSS */
436bc0ce7dSSalil 	PPE_QID_MODE11,	   /* non switch:2Port/4TC/16RSS */
44511e6bc0Shuangdaode };
45511e6bc0Shuangdaode 
46511e6bc0Shuangdaode enum ppe_port_mode {
47511e6bc0Shuangdaode 	PPE_MODE_GE = 0,
48511e6bc0Shuangdaode 	PPE_MODE_XGE,
49511e6bc0Shuangdaode };
50511e6bc0Shuangdaode 
51511e6bc0Shuangdaode enum ppe_common_mode {
52511e6bc0Shuangdaode 	PPE_COMMON_MODE_DEBUG = 0,
53511e6bc0Shuangdaode 	PPE_COMMON_MODE_SERVICE,
54511e6bc0Shuangdaode 	PPE_COMMON_MODE_MAX
55511e6bc0Shuangdaode };
56511e6bc0Shuangdaode 
57511e6bc0Shuangdaode struct hns_ppe_hw_stats {
58511e6bc0Shuangdaode 	u64 rx_pkts_from_sw;
59511e6bc0Shuangdaode 	u64 rx_pkts;
60511e6bc0Shuangdaode 	u64 rx_drop_no_bd;
61511e6bc0Shuangdaode 	u64 rx_alloc_buf_fail;
62511e6bc0Shuangdaode 	u64 rx_alloc_buf_wait;
63511e6bc0Shuangdaode 	u64 rx_drop_no_buf;
64511e6bc0Shuangdaode 	u64 rx_err_fifo_full;
65511e6bc0Shuangdaode 	u64 tx_bd_form_rcb;
66511e6bc0Shuangdaode 	u64 tx_pkts_from_rcb;
67511e6bc0Shuangdaode 	u64 tx_pkts;
68511e6bc0Shuangdaode 	u64 tx_err_fifo_empty;
69511e6bc0Shuangdaode 	u64 tx_err_checksum;
70511e6bc0Shuangdaode };
71511e6bc0Shuangdaode 
72511e6bc0Shuangdaode struct hns_ppe_cb {
73511e6bc0Shuangdaode 	struct device *dev;
74511e6bc0Shuangdaode 	struct hns_ppe_cb *next;	/* pointer to next ppe device */
75511e6bc0Shuangdaode 	struct ppe_common_cb *ppe_common_cb; /* belong to */
76511e6bc0Shuangdaode 	struct hns_ppe_hw_stats hw_stats;
77511e6bc0Shuangdaode 
78511e6bc0Shuangdaode 	u8 index;	/* index in a ppe common device */
7915400663SYonglong Liu 	u8 __iomem *io_base;
80511e6bc0Shuangdaode 	int virq;
816bc0ce7dSSalil 	u32 rss_indir_table[HNS_PPEV2_RSS_IND_TBL_SIZE]; /*shadow indir tab */
826bc0ce7dSSalil 	u32 rss_key[HNS_PPEV2_RSS_KEY_NUM]; /* rss hash key */
83511e6bc0Shuangdaode };
84511e6bc0Shuangdaode 
85511e6bc0Shuangdaode struct ppe_common_cb {
86511e6bc0Shuangdaode 	struct device *dev;
87511e6bc0Shuangdaode 	struct dsaf_device *dsaf_dev;
8815400663SYonglong Liu 	u8 __iomem *io_base;
89511e6bc0Shuangdaode 
90511e6bc0Shuangdaode 	enum ppe_common_mode ppe_mode;
91511e6bc0Shuangdaode 
92511e6bc0Shuangdaode 	u8 comm_index;   /*ppe_common index*/
93511e6bc0Shuangdaode 
94511e6bc0Shuangdaode 	u32 ppe_num;
95c5d6cf90SGustavo A. R. Silva 	struct hns_ppe_cb ppe_cb[];
96511e6bc0Shuangdaode 
97511e6bc0Shuangdaode };
98511e6bc0Shuangdaode 
9931fabbeeSPeng Li int hns_ppe_wait_tx_fifo_clean(struct hns_ppe_cb *ppe_cb);
100511e6bc0Shuangdaode int hns_ppe_init(struct dsaf_device *dsaf_dev);
101511e6bc0Shuangdaode 
102511e6bc0Shuangdaode void hns_ppe_uninit(struct dsaf_device *dsaf_dev);
103511e6bc0Shuangdaode 
104511e6bc0Shuangdaode void hns_ppe_reset_common(struct dsaf_device *dsaf_dev, u8 ppe_common_index);
105511e6bc0Shuangdaode 
106511e6bc0Shuangdaode void hns_ppe_update_stats(struct hns_ppe_cb *ppe_cb);
107511e6bc0Shuangdaode 
108511e6bc0Shuangdaode int hns_ppe_get_sset_count(int stringset);
109511e6bc0Shuangdaode int hns_ppe_get_regs_count(void);
110511e6bc0Shuangdaode void hns_ppe_get_regs(struct hns_ppe_cb *ppe_cb, void *data);
111511e6bc0Shuangdaode 
112511e6bc0Shuangdaode void hns_ppe_get_strings(struct hns_ppe_cb *ppe_cb, int stringset, u8 *data);
113511e6bc0Shuangdaode void hns_ppe_get_stats(struct hns_ppe_cb *ppe_cb, u64 *data);
11464353af6SSalil void hns_ppe_set_tso_enable(struct hns_ppe_cb *ppe_cb, u32 value);
1156bc0ce7dSSalil void hns_ppe_set_rss_key(struct hns_ppe_cb *ppe_cb,
1166bc0ce7dSSalil 			 const u32 rss_key[HNS_PPEV2_RSS_KEY_NUM]);
1176bc0ce7dSSalil void hns_ppe_set_indir_table(struct hns_ppe_cb *ppe_cb,
1186bc0ce7dSSalil 			     const u32 rss_tab[HNS_PPEV2_RSS_IND_TBL_SIZE]);
119511e6bc0Shuangdaode #endif /* _HNS_DSAF_PPE_H */
120