19aebddd1SJeff Kirsher /*
240263820SVasundhara Volam  * Copyright (C) 2005 - 2014 Emulex
39aebddd1SJeff Kirsher  * All rights reserved.
49aebddd1SJeff Kirsher  *
59aebddd1SJeff Kirsher  * This program is free software; you can redistribute it and/or
69aebddd1SJeff Kirsher  * modify it under the terms of the GNU General Public License version 2
79aebddd1SJeff Kirsher  * as published by the Free Software Foundation.  The full GNU General
89aebddd1SJeff Kirsher  * Public License is included in this distribution in the file called COPYING.
99aebddd1SJeff Kirsher  *
109aebddd1SJeff Kirsher  * Contact Information:
119aebddd1SJeff Kirsher  * linux-drivers@emulex.com
129aebddd1SJeff Kirsher  *
139aebddd1SJeff Kirsher  * Emulex
149aebddd1SJeff Kirsher  * 3333 Susan Street
159aebddd1SJeff Kirsher  * Costa Mesa, CA 92626
169aebddd1SJeff Kirsher  */
179aebddd1SJeff Kirsher 
186a4ab669SParav Pandit #include <linux/module.h>
199aebddd1SJeff Kirsher #include "be.h"
209aebddd1SJeff Kirsher #include "be_cmds.h"
219aebddd1SJeff Kirsher 
22f25b119cSPadmanabh Ratnakar static struct be_cmd_priv_map cmd_priv_map[] = {
23f25b119cSPadmanabh Ratnakar 	{
24f25b119cSPadmanabh Ratnakar 		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_ETH,
26f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28f25b119cSPadmanabh Ratnakar 	},
29f25b119cSPadmanabh Ratnakar 	{
30f25b119cSPadmanabh Ratnakar 		OPCODE_COMMON_GET_FLOW_CONTROL,
31f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_COMMON,
32f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34f25b119cSPadmanabh Ratnakar 	},
35f25b119cSPadmanabh Ratnakar 	{
36f25b119cSPadmanabh Ratnakar 		OPCODE_COMMON_SET_FLOW_CONTROL,
37f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_COMMON,
38f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40f25b119cSPadmanabh Ratnakar 	},
41f25b119cSPadmanabh Ratnakar 	{
42f25b119cSPadmanabh Ratnakar 		OPCODE_ETH_GET_PPORT_STATS,
43f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_ETH,
44f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46f25b119cSPadmanabh Ratnakar 	},
47f25b119cSPadmanabh Ratnakar 	{
48f25b119cSPadmanabh Ratnakar 		OPCODE_COMMON_GET_PHY_DETAILS,
49f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_COMMON,
50f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52f25b119cSPadmanabh Ratnakar 	}
53f25b119cSPadmanabh Ratnakar };
54f25b119cSPadmanabh Ratnakar 
55a2cc4e0bSSathya Perla static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
56f25b119cSPadmanabh Ratnakar {
57f25b119cSPadmanabh Ratnakar 	int i;
58f25b119cSPadmanabh Ratnakar 	int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
59f25b119cSPadmanabh Ratnakar 	u32 cmd_privileges = adapter->cmd_privileges;
60f25b119cSPadmanabh Ratnakar 
61f25b119cSPadmanabh Ratnakar 	for (i = 0; i < num_entries; i++)
62f25b119cSPadmanabh Ratnakar 		if (opcode == cmd_priv_map[i].opcode &&
63f25b119cSPadmanabh Ratnakar 		    subsystem == cmd_priv_map[i].subsystem)
64f25b119cSPadmanabh Ratnakar 			if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
65f25b119cSPadmanabh Ratnakar 				return false;
66f25b119cSPadmanabh Ratnakar 
67f25b119cSPadmanabh Ratnakar 	return true;
68f25b119cSPadmanabh Ratnakar }
69f25b119cSPadmanabh Ratnakar 
703de09455SSomnath Kotur static inline void *embedded_payload(struct be_mcc_wrb *wrb)
713de09455SSomnath Kotur {
723de09455SSomnath Kotur 	return wrb->payload.embedded_payload;
733de09455SSomnath Kotur }
749aebddd1SJeff Kirsher 
759aebddd1SJeff Kirsher static void be_mcc_notify(struct be_adapter *adapter)
769aebddd1SJeff Kirsher {
779aebddd1SJeff Kirsher 	struct be_queue_info *mccq = &adapter->mcc_obj.q;
789aebddd1SJeff Kirsher 	u32 val = 0;
799aebddd1SJeff Kirsher 
806589ade0SSathya Perla 	if (be_error(adapter))
819aebddd1SJeff Kirsher 		return;
829aebddd1SJeff Kirsher 
839aebddd1SJeff Kirsher 	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
849aebddd1SJeff Kirsher 	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
859aebddd1SJeff Kirsher 
869aebddd1SJeff Kirsher 	wmb();
879aebddd1SJeff Kirsher 	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
889aebddd1SJeff Kirsher }
899aebddd1SJeff Kirsher 
909aebddd1SJeff Kirsher /* To check if valid bit is set, check the entire word as we don't know
919aebddd1SJeff Kirsher  * the endianness of the data (old entry is host endian while a new entry is
929aebddd1SJeff Kirsher  * little endian) */
939aebddd1SJeff Kirsher static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
949aebddd1SJeff Kirsher {
959e9ff4b7SSathya Perla 	u32 flags;
969e9ff4b7SSathya Perla 
979aebddd1SJeff Kirsher 	if (compl->flags != 0) {
989e9ff4b7SSathya Perla 		flags = le32_to_cpu(compl->flags);
999e9ff4b7SSathya Perla 		if (flags & CQE_FLAGS_VALID_MASK) {
1009e9ff4b7SSathya Perla 			compl->flags = flags;
1019aebddd1SJeff Kirsher 			return true;
1029aebddd1SJeff Kirsher 		}
1039aebddd1SJeff Kirsher 	}
1049e9ff4b7SSathya Perla 	return false;
1059e9ff4b7SSathya Perla }
1069aebddd1SJeff Kirsher 
1079aebddd1SJeff Kirsher /* Need to reset the entire word that houses the valid bit */
1089aebddd1SJeff Kirsher static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
1099aebddd1SJeff Kirsher {
1109aebddd1SJeff Kirsher 	compl->flags = 0;
1119aebddd1SJeff Kirsher }
1129aebddd1SJeff Kirsher 
113652bf646SPadmanabh Ratnakar static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
114652bf646SPadmanabh Ratnakar {
115652bf646SPadmanabh Ratnakar 	unsigned long addr;
116652bf646SPadmanabh Ratnakar 
117652bf646SPadmanabh Ratnakar 	addr = tag1;
118652bf646SPadmanabh Ratnakar 	addr = ((addr << 16) << 16) | tag0;
119652bf646SPadmanabh Ratnakar 	return (void *)addr;
120652bf646SPadmanabh Ratnakar }
121652bf646SPadmanabh Ratnakar 
1224c60005fSKalesh AP static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
1234c60005fSKalesh AP {
1244c60005fSKalesh AP 	if (base_status == MCC_STATUS_NOT_SUPPORTED ||
1254c60005fSKalesh AP 	    base_status == MCC_STATUS_ILLEGAL_REQUEST ||
1264c60005fSKalesh AP 	    addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
1274c60005fSKalesh AP 	    (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
1284c60005fSKalesh AP 	    (base_status == MCC_STATUS_ILLEGAL_FIELD ||
1294c60005fSKalesh AP 	     addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
1304c60005fSKalesh AP 		return true;
1314c60005fSKalesh AP 	else
1324c60005fSKalesh AP 		return false;
1334c60005fSKalesh AP }
1344c60005fSKalesh AP 
135559b633fSSathya Perla /* Place holder for all the async MCC cmds wherein the caller is not in a busy
136559b633fSSathya Perla  * loop (has not issued be_mcc_notify_wait())
137559b633fSSathya Perla  */
138559b633fSSathya Perla static void be_async_cmd_process(struct be_adapter *adapter,
139559b633fSSathya Perla 				 struct be_mcc_compl *compl,
140559b633fSSathya Perla 				 struct be_cmd_resp_hdr *resp_hdr)
141559b633fSSathya Perla {
142559b633fSSathya Perla 	enum mcc_base_status base_status = base_status(compl->status);
143559b633fSSathya Perla 	u8 opcode = 0, subsystem = 0;
144559b633fSSathya Perla 
145559b633fSSathya Perla 	if (resp_hdr) {
146559b633fSSathya Perla 		opcode = resp_hdr->opcode;
147559b633fSSathya Perla 		subsystem = resp_hdr->subsystem;
148559b633fSSathya Perla 	}
149559b633fSSathya Perla 
150559b633fSSathya Perla 	if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
151559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
152559b633fSSathya Perla 		complete(&adapter->et_cmd_compl);
153559b633fSSathya Perla 		return;
154559b633fSSathya Perla 	}
155559b633fSSathya Perla 
156559b633fSSathya Perla 	if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
157559b633fSSathya Perla 	     opcode == OPCODE_COMMON_WRITE_OBJECT) &&
158559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_COMMON) {
159559b633fSSathya Perla 		adapter->flash_status = compl->status;
160559b633fSSathya Perla 		complete(&adapter->et_cmd_compl);
161559b633fSSathya Perla 		return;
162559b633fSSathya Perla 	}
163559b633fSSathya Perla 
164559b633fSSathya Perla 	if ((opcode == OPCODE_ETH_GET_STATISTICS ||
165559b633fSSathya Perla 	     opcode == OPCODE_ETH_GET_PPORT_STATS) &&
166559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_ETH &&
167559b633fSSathya Perla 	    base_status == MCC_STATUS_SUCCESS) {
168559b633fSSathya Perla 		be_parse_stats(adapter);
169559b633fSSathya Perla 		adapter->stats_cmd_sent = false;
170559b633fSSathya Perla 		return;
171559b633fSSathya Perla 	}
172559b633fSSathya Perla 
173559b633fSSathya Perla 	if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
174559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_COMMON) {
175559b633fSSathya Perla 		if (base_status == MCC_STATUS_SUCCESS) {
176559b633fSSathya Perla 			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
177559b633fSSathya Perla 							(void *)resp_hdr;
178559b633fSSathya Perla 			adapter->drv_stats.be_on_die_temperature =
179559b633fSSathya Perla 						resp->on_die_temperature;
180559b633fSSathya Perla 		} else {
181559b633fSSathya Perla 			adapter->be_get_temp_freq = 0;
182559b633fSSathya Perla 		}
183559b633fSSathya Perla 		return;
184559b633fSSathya Perla 	}
185559b633fSSathya Perla }
186559b633fSSathya Perla 
1879aebddd1SJeff Kirsher static int be_mcc_compl_process(struct be_adapter *adapter,
1889aebddd1SJeff Kirsher 				struct be_mcc_compl *compl)
1899aebddd1SJeff Kirsher {
1904c60005fSKalesh AP 	enum mcc_base_status base_status;
1914c60005fSKalesh AP 	enum mcc_addl_status addl_status;
192652bf646SPadmanabh Ratnakar 	struct be_cmd_resp_hdr *resp_hdr;
193652bf646SPadmanabh Ratnakar 	u8 opcode = 0, subsystem = 0;
1949aebddd1SJeff Kirsher 
1959aebddd1SJeff Kirsher 	/* Just swap the status to host endian; mcc tag is opaquely copied
1969aebddd1SJeff Kirsher 	 * from mcc_wrb */
1979aebddd1SJeff Kirsher 	be_dws_le_to_cpu(compl, 4);
1989aebddd1SJeff Kirsher 
1994c60005fSKalesh AP 	base_status = base_status(compl->status);
2004c60005fSKalesh AP 	addl_status = addl_status(compl->status);
20196c9b2e4SVasundhara Volam 
202652bf646SPadmanabh Ratnakar 	resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
203652bf646SPadmanabh Ratnakar 	if (resp_hdr) {
204652bf646SPadmanabh Ratnakar 		opcode = resp_hdr->opcode;
205652bf646SPadmanabh Ratnakar 		subsystem = resp_hdr->subsystem;
206652bf646SPadmanabh Ratnakar 	}
207652bf646SPadmanabh Ratnakar 
208559b633fSSathya Perla 	be_async_cmd_process(adapter, compl, resp_hdr);
2095eeff635SSuresh Reddy 
210559b633fSSathya Perla 	if (base_status != MCC_STATUS_SUCCESS &&
211559b633fSSathya Perla 	    !be_skip_err_log(opcode, base_status, addl_status)) {
2124c60005fSKalesh AP 		if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
21397f1d8cdSVasundhara Volam 			dev_warn(&adapter->pdev->dev,
214522609f2SVasundhara Volam 				 "VF is not privileged to issue opcode %d-%d\n",
21597f1d8cdSVasundhara Volam 				 opcode, subsystem);
2169aebddd1SJeff Kirsher 		} else {
21797f1d8cdSVasundhara Volam 			dev_err(&adapter->pdev->dev,
21897f1d8cdSVasundhara Volam 				"opcode %d-%d failed:status %d-%d\n",
2194c60005fSKalesh AP 				opcode, subsystem, base_status, addl_status);
2209aebddd1SJeff Kirsher 		}
2219aebddd1SJeff Kirsher 	}
2224c60005fSKalesh AP 	return compl->status;
2239aebddd1SJeff Kirsher }
2249aebddd1SJeff Kirsher 
2259aebddd1SJeff Kirsher /* Link state evt is a string of bytes; no need for endian swapping */
2269aebddd1SJeff Kirsher static void be_async_link_state_process(struct be_adapter *adapter,
2273acf19d9SSathya Perla 					struct be_mcc_compl *compl)
2289aebddd1SJeff Kirsher {
2293acf19d9SSathya Perla 	struct be_async_event_link_state *evt =
2303acf19d9SSathya Perla 			(struct be_async_event_link_state *)compl;
2313acf19d9SSathya Perla 
232b236916aSAjit Khaparde 	/* When link status changes, link speed must be re-queried from FW */
23342f11cf2SAjit Khaparde 	adapter->phy.link_speed = -1;
234b236916aSAjit Khaparde 
235bdce2ad7SSuresh Reddy 	/* On BEx the FW does not send a separate link status
236bdce2ad7SSuresh Reddy 	 * notification for physical and logical link.
237bdce2ad7SSuresh Reddy 	 * On other chips just process the logical link
238bdce2ad7SSuresh Reddy 	 * status notification
239bdce2ad7SSuresh Reddy 	 */
240bdce2ad7SSuresh Reddy 	if (!BEx_chip(adapter) &&
2412e177a5cSPadmanabh Ratnakar 	    !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
2422e177a5cSPadmanabh Ratnakar 		return;
2432e177a5cSPadmanabh Ratnakar 
244b236916aSAjit Khaparde 	/* For the initial link status do not rely on the ASYNC event as
245b236916aSAjit Khaparde 	 * it may not be received in some cases.
246b236916aSAjit Khaparde 	 */
247b236916aSAjit Khaparde 	if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
248bdce2ad7SSuresh Reddy 		be_link_status_update(adapter,
249bdce2ad7SSuresh Reddy 				      evt->port_link_status & LINK_STATUS_MASK);
2509aebddd1SJeff Kirsher }
2519aebddd1SJeff Kirsher 
2529aebddd1SJeff Kirsher /* Grp5 CoS Priority evt */
2539aebddd1SJeff Kirsher static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
2543acf19d9SSathya Perla 					       struct be_mcc_compl *compl)
2559aebddd1SJeff Kirsher {
2563acf19d9SSathya Perla 	struct be_async_event_grp5_cos_priority *evt =
2573acf19d9SSathya Perla 			(struct be_async_event_grp5_cos_priority *)compl;
2583acf19d9SSathya Perla 
2599aebddd1SJeff Kirsher 	if (evt->valid) {
2609aebddd1SJeff Kirsher 		adapter->vlan_prio_bmap = evt->available_priority_bmap;
2619aebddd1SJeff Kirsher 		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
2629aebddd1SJeff Kirsher 		adapter->recommended_prio =
2639aebddd1SJeff Kirsher 			evt->reco_default_priority << VLAN_PRIO_SHIFT;
2649aebddd1SJeff Kirsher 	}
2659aebddd1SJeff Kirsher }
2669aebddd1SJeff Kirsher 
267323ff71eSSathya Perla /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
2689aebddd1SJeff Kirsher static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
2693acf19d9SSathya Perla 					    struct be_mcc_compl *compl)
2709aebddd1SJeff Kirsher {
2713acf19d9SSathya Perla 	struct be_async_event_grp5_qos_link_speed *evt =
2723acf19d9SSathya Perla 			(struct be_async_event_grp5_qos_link_speed *)compl;
2733acf19d9SSathya Perla 
274323ff71eSSathya Perla 	if (adapter->phy.link_speed >= 0 &&
275323ff71eSSathya Perla 	    evt->physical_port == adapter->port_num)
276323ff71eSSathya Perla 		adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
2779aebddd1SJeff Kirsher }
2789aebddd1SJeff Kirsher 
2799aebddd1SJeff Kirsher /*Grp5 PVID evt*/
2809aebddd1SJeff Kirsher static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
2813acf19d9SSathya Perla 					     struct be_mcc_compl *compl)
2829aebddd1SJeff Kirsher {
2833acf19d9SSathya Perla 	struct be_async_event_grp5_pvid_state *evt =
2843acf19d9SSathya Perla 			(struct be_async_event_grp5_pvid_state *)compl;
2853acf19d9SSathya Perla 
286bdac85b5SRavikumar Nelavelli 	if (evt->enabled) {
287939cf306SSomnath Kotur 		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
288bdac85b5SRavikumar Nelavelli 		dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
289bdac85b5SRavikumar Nelavelli 	} else {
2909aebddd1SJeff Kirsher 		adapter->pvid = 0;
2919aebddd1SJeff Kirsher 	}
292bdac85b5SRavikumar Nelavelli }
2939aebddd1SJeff Kirsher 
2949aebddd1SJeff Kirsher static void be_async_grp5_evt_process(struct be_adapter *adapter,
2953acf19d9SSathya Perla 				      struct be_mcc_compl *compl)
2969aebddd1SJeff Kirsher {
2973acf19d9SSathya Perla 	u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
2983acf19d9SSathya Perla 				ASYNC_EVENT_TYPE_MASK;
2999aebddd1SJeff Kirsher 
3009aebddd1SJeff Kirsher 	switch (event_type) {
3019aebddd1SJeff Kirsher 	case ASYNC_EVENT_COS_PRIORITY:
3023acf19d9SSathya Perla 		be_async_grp5_cos_priority_process(adapter, compl);
3039aebddd1SJeff Kirsher 		break;
3049aebddd1SJeff Kirsher 	case ASYNC_EVENT_QOS_SPEED:
3053acf19d9SSathya Perla 		be_async_grp5_qos_speed_process(adapter, compl);
3069aebddd1SJeff Kirsher 		break;
3079aebddd1SJeff Kirsher 	case ASYNC_EVENT_PVID_STATE:
3083acf19d9SSathya Perla 		be_async_grp5_pvid_state_process(adapter, compl);
3099aebddd1SJeff Kirsher 		break;
3109aebddd1SJeff Kirsher 	default:
3119aebddd1SJeff Kirsher 		break;
3129aebddd1SJeff Kirsher 	}
3139aebddd1SJeff Kirsher }
3149aebddd1SJeff Kirsher 
315bc0c3405SAjit Khaparde static void be_async_dbg_evt_process(struct be_adapter *adapter,
3163acf19d9SSathya Perla 				     struct be_mcc_compl *cmp)
317bc0c3405SAjit Khaparde {
318bc0c3405SAjit Khaparde 	u8 event_type = 0;
319bc0c3405SAjit Khaparde 	struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
320bc0c3405SAjit Khaparde 
3213acf19d9SSathya Perla 	event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
3223acf19d9SSathya Perla 			ASYNC_EVENT_TYPE_MASK;
323bc0c3405SAjit Khaparde 
324bc0c3405SAjit Khaparde 	switch (event_type) {
325bc0c3405SAjit Khaparde 	case ASYNC_DEBUG_EVENT_TYPE_QNQ:
326bc0c3405SAjit Khaparde 		if (evt->valid)
327bc0c3405SAjit Khaparde 			adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
328bc0c3405SAjit Khaparde 		adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
329bc0c3405SAjit Khaparde 	break;
330bc0c3405SAjit Khaparde 	default:
33105ccaa2bSVasundhara Volam 		dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
33205ccaa2bSVasundhara Volam 			 event_type);
333bc0c3405SAjit Khaparde 	break;
334bc0c3405SAjit Khaparde 	}
335bc0c3405SAjit Khaparde }
336bc0c3405SAjit Khaparde 
3373acf19d9SSathya Perla static inline bool is_link_state_evt(u32 flags)
3389aebddd1SJeff Kirsher {
3393acf19d9SSathya Perla 	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
3409aebddd1SJeff Kirsher 			ASYNC_EVENT_CODE_LINK_STATE;
3419aebddd1SJeff Kirsher }
3429aebddd1SJeff Kirsher 
3433acf19d9SSathya Perla static inline bool is_grp5_evt(u32 flags)
3449aebddd1SJeff Kirsher {
3453acf19d9SSathya Perla 	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
3463acf19d9SSathya Perla 			ASYNC_EVENT_CODE_GRP_5;
3479aebddd1SJeff Kirsher }
3489aebddd1SJeff Kirsher 
3493acf19d9SSathya Perla static inline bool is_dbg_evt(u32 flags)
350bc0c3405SAjit Khaparde {
3513acf19d9SSathya Perla 	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
3523acf19d9SSathya Perla 			ASYNC_EVENT_CODE_QNQ;
3533acf19d9SSathya Perla }
3543acf19d9SSathya Perla 
3553acf19d9SSathya Perla static void be_mcc_event_process(struct be_adapter *adapter,
3563acf19d9SSathya Perla 				 struct be_mcc_compl *compl)
3573acf19d9SSathya Perla {
3583acf19d9SSathya Perla 	if (is_link_state_evt(compl->flags))
3593acf19d9SSathya Perla 		be_async_link_state_process(adapter, compl);
3603acf19d9SSathya Perla 	else if (is_grp5_evt(compl->flags))
3613acf19d9SSathya Perla 		be_async_grp5_evt_process(adapter, compl);
3623acf19d9SSathya Perla 	else if (is_dbg_evt(compl->flags))
3633acf19d9SSathya Perla 		be_async_dbg_evt_process(adapter, compl);
364bc0c3405SAjit Khaparde }
365bc0c3405SAjit Khaparde 
3669aebddd1SJeff Kirsher static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
3679aebddd1SJeff Kirsher {
3689aebddd1SJeff Kirsher 	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
3699aebddd1SJeff Kirsher 	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
3709aebddd1SJeff Kirsher 
3719aebddd1SJeff Kirsher 	if (be_mcc_compl_is_new(compl)) {
3729aebddd1SJeff Kirsher 		queue_tail_inc(mcc_cq);
3739aebddd1SJeff Kirsher 		return compl;
3749aebddd1SJeff Kirsher 	}
3759aebddd1SJeff Kirsher 	return NULL;
3769aebddd1SJeff Kirsher }
3779aebddd1SJeff Kirsher 
3789aebddd1SJeff Kirsher void be_async_mcc_enable(struct be_adapter *adapter)
3799aebddd1SJeff Kirsher {
3809aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_cq_lock);
3819aebddd1SJeff Kirsher 
3829aebddd1SJeff Kirsher 	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
3839aebddd1SJeff Kirsher 	adapter->mcc_obj.rearm_cq = true;
3849aebddd1SJeff Kirsher 
3859aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_cq_lock);
3869aebddd1SJeff Kirsher }
3879aebddd1SJeff Kirsher 
3889aebddd1SJeff Kirsher void be_async_mcc_disable(struct be_adapter *adapter)
3899aebddd1SJeff Kirsher {
390a323d9bfSSathya Perla 	spin_lock_bh(&adapter->mcc_cq_lock);
391a323d9bfSSathya Perla 
3929aebddd1SJeff Kirsher 	adapter->mcc_obj.rearm_cq = false;
393a323d9bfSSathya Perla 	be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
394a323d9bfSSathya Perla 
395a323d9bfSSathya Perla 	spin_unlock_bh(&adapter->mcc_cq_lock);
3969aebddd1SJeff Kirsher }
3979aebddd1SJeff Kirsher 
39810ef9ab4SSathya Perla int be_process_mcc(struct be_adapter *adapter)
3999aebddd1SJeff Kirsher {
4009aebddd1SJeff Kirsher 	struct be_mcc_compl *compl;
40110ef9ab4SSathya Perla 	int num = 0, status = 0;
4029aebddd1SJeff Kirsher 	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
4039aebddd1SJeff Kirsher 
404072a9c48SAmerigo Wang 	spin_lock(&adapter->mcc_cq_lock);
4053acf19d9SSathya Perla 
4069aebddd1SJeff Kirsher 	while ((compl = be_mcc_compl_get(adapter))) {
4079aebddd1SJeff Kirsher 		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
4083acf19d9SSathya Perla 			be_mcc_event_process(adapter, compl);
4099aebddd1SJeff Kirsher 		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
41010ef9ab4SSathya Perla 			status = be_mcc_compl_process(adapter, compl);
4119aebddd1SJeff Kirsher 			atomic_dec(&mcc_obj->q.used);
4129aebddd1SJeff Kirsher 		}
4139aebddd1SJeff Kirsher 		be_mcc_compl_use(compl);
4149aebddd1SJeff Kirsher 		num++;
4159aebddd1SJeff Kirsher 	}
4169aebddd1SJeff Kirsher 
41710ef9ab4SSathya Perla 	if (num)
41810ef9ab4SSathya Perla 		be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
41910ef9ab4SSathya Perla 
420072a9c48SAmerigo Wang 	spin_unlock(&adapter->mcc_cq_lock);
42110ef9ab4SSathya Perla 	return status;
4229aebddd1SJeff Kirsher }
4239aebddd1SJeff Kirsher 
4249aebddd1SJeff Kirsher /* Wait till no more pending mcc requests are present */
4259aebddd1SJeff Kirsher static int be_mcc_wait_compl(struct be_adapter *adapter)
4269aebddd1SJeff Kirsher {
4279aebddd1SJeff Kirsher #define mcc_timeout		120000 /* 12s timeout */
42810ef9ab4SSathya Perla 	int i, status = 0;
4299aebddd1SJeff Kirsher 	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
4309aebddd1SJeff Kirsher 
4316589ade0SSathya Perla 	for (i = 0; i < mcc_timeout; i++) {
4326589ade0SSathya Perla 		if (be_error(adapter))
4339aebddd1SJeff Kirsher 			return -EIO;
4349aebddd1SJeff Kirsher 
435072a9c48SAmerigo Wang 		local_bh_disable();
43610ef9ab4SSathya Perla 		status = be_process_mcc(adapter);
437072a9c48SAmerigo Wang 		local_bh_enable();
4389aebddd1SJeff Kirsher 
4399aebddd1SJeff Kirsher 		if (atomic_read(&mcc_obj->q.used) == 0)
4409aebddd1SJeff Kirsher 			break;
4419aebddd1SJeff Kirsher 		udelay(100);
4429aebddd1SJeff Kirsher 	}
4439aebddd1SJeff Kirsher 	if (i == mcc_timeout) {
4446589ade0SSathya Perla 		dev_err(&adapter->pdev->dev, "FW not responding\n");
4456589ade0SSathya Perla 		adapter->fw_timeout = true;
446652bf646SPadmanabh Ratnakar 		return -EIO;
4479aebddd1SJeff Kirsher 	}
4489aebddd1SJeff Kirsher 	return status;
4499aebddd1SJeff Kirsher }
4509aebddd1SJeff Kirsher 
4519aebddd1SJeff Kirsher /* Notify MCC requests and wait for completion */
4529aebddd1SJeff Kirsher static int be_mcc_notify_wait(struct be_adapter *adapter)
4539aebddd1SJeff Kirsher {
454652bf646SPadmanabh Ratnakar 	int status;
455652bf646SPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
456652bf646SPadmanabh Ratnakar 	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
457652bf646SPadmanabh Ratnakar 	u16 index = mcc_obj->q.head;
458652bf646SPadmanabh Ratnakar 	struct be_cmd_resp_hdr *resp;
459652bf646SPadmanabh Ratnakar 
460652bf646SPadmanabh Ratnakar 	index_dec(&index, mcc_obj->q.len);
461652bf646SPadmanabh Ratnakar 	wrb = queue_index_node(&mcc_obj->q, index);
462652bf646SPadmanabh Ratnakar 
463652bf646SPadmanabh Ratnakar 	resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
464652bf646SPadmanabh Ratnakar 
4659aebddd1SJeff Kirsher 	be_mcc_notify(adapter);
466652bf646SPadmanabh Ratnakar 
467652bf646SPadmanabh Ratnakar 	status = be_mcc_wait_compl(adapter);
468652bf646SPadmanabh Ratnakar 	if (status == -EIO)
469652bf646SPadmanabh Ratnakar 		goto out;
470652bf646SPadmanabh Ratnakar 
4714c60005fSKalesh AP 	status = (resp->base_status |
4724c60005fSKalesh AP 		  ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
4734c60005fSKalesh AP 		   CQE_ADDL_STATUS_SHIFT));
474652bf646SPadmanabh Ratnakar out:
475652bf646SPadmanabh Ratnakar 	return status;
4769aebddd1SJeff Kirsher }
4779aebddd1SJeff Kirsher 
4789aebddd1SJeff Kirsher static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
4799aebddd1SJeff Kirsher {
4809aebddd1SJeff Kirsher 	int msecs = 0;
4819aebddd1SJeff Kirsher 	u32 ready;
4829aebddd1SJeff Kirsher 
4836589ade0SSathya Perla 	do {
4846589ade0SSathya Perla 		if (be_error(adapter))
4859aebddd1SJeff Kirsher 			return -EIO;
4869aebddd1SJeff Kirsher 
4879aebddd1SJeff Kirsher 		ready = ioread32(db);
488434b3648SSathya Perla 		if (ready == 0xffffffff)
4899aebddd1SJeff Kirsher 			return -1;
4909aebddd1SJeff Kirsher 
4919aebddd1SJeff Kirsher 		ready &= MPU_MAILBOX_DB_RDY_MASK;
4929aebddd1SJeff Kirsher 		if (ready)
4939aebddd1SJeff Kirsher 			break;
4949aebddd1SJeff Kirsher 
4959aebddd1SJeff Kirsher 		if (msecs > 4000) {
4966589ade0SSathya Perla 			dev_err(&adapter->pdev->dev, "FW not responding\n");
4976589ade0SSathya Perla 			adapter->fw_timeout = true;
498f67ef7baSPadmanabh Ratnakar 			be_detect_error(adapter);
4999aebddd1SJeff Kirsher 			return -1;
5009aebddd1SJeff Kirsher 		}
5019aebddd1SJeff Kirsher 
5029aebddd1SJeff Kirsher 		msleep(1);
5039aebddd1SJeff Kirsher 		msecs++;
5049aebddd1SJeff Kirsher 	} while (true);
5059aebddd1SJeff Kirsher 
5069aebddd1SJeff Kirsher 	return 0;
5079aebddd1SJeff Kirsher }
5089aebddd1SJeff Kirsher 
5099aebddd1SJeff Kirsher /*
5109aebddd1SJeff Kirsher  * Insert the mailbox address into the doorbell in two steps
5119aebddd1SJeff Kirsher  * Polls on the mbox doorbell till a command completion (or a timeout) occurs
5129aebddd1SJeff Kirsher  */
5139aebddd1SJeff Kirsher static int be_mbox_notify_wait(struct be_adapter *adapter)
5149aebddd1SJeff Kirsher {
5159aebddd1SJeff Kirsher 	int status;
5169aebddd1SJeff Kirsher 	u32 val = 0;
5179aebddd1SJeff Kirsher 	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
5189aebddd1SJeff Kirsher 	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
5199aebddd1SJeff Kirsher 	struct be_mcc_mailbox *mbox = mbox_mem->va;
5209aebddd1SJeff Kirsher 	struct be_mcc_compl *compl = &mbox->compl;
5219aebddd1SJeff Kirsher 
5229aebddd1SJeff Kirsher 	/* wait for ready to be set */
5239aebddd1SJeff Kirsher 	status = be_mbox_db_ready_wait(adapter, db);
5249aebddd1SJeff Kirsher 	if (status != 0)
5259aebddd1SJeff Kirsher 		return status;
5269aebddd1SJeff Kirsher 
5279aebddd1SJeff Kirsher 	val |= MPU_MAILBOX_DB_HI_MASK;
5289aebddd1SJeff Kirsher 	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
5299aebddd1SJeff Kirsher 	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
5309aebddd1SJeff Kirsher 	iowrite32(val, db);
5319aebddd1SJeff Kirsher 
5329aebddd1SJeff Kirsher 	/* wait for ready to be set */
5339aebddd1SJeff Kirsher 	status = be_mbox_db_ready_wait(adapter, db);
5349aebddd1SJeff Kirsher 	if (status != 0)
5359aebddd1SJeff Kirsher 		return status;
5369aebddd1SJeff Kirsher 
5379aebddd1SJeff Kirsher 	val = 0;
5389aebddd1SJeff Kirsher 	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
5399aebddd1SJeff Kirsher 	val |= (u32)(mbox_mem->dma >> 4) << 2;
5409aebddd1SJeff Kirsher 	iowrite32(val, db);
5419aebddd1SJeff Kirsher 
5429aebddd1SJeff Kirsher 	status = be_mbox_db_ready_wait(adapter, db);
5439aebddd1SJeff Kirsher 	if (status != 0)
5449aebddd1SJeff Kirsher 		return status;
5459aebddd1SJeff Kirsher 
5469aebddd1SJeff Kirsher 	/* A cq entry has been made now */
5479aebddd1SJeff Kirsher 	if (be_mcc_compl_is_new(compl)) {
5489aebddd1SJeff Kirsher 		status = be_mcc_compl_process(adapter, &mbox->compl);
5499aebddd1SJeff Kirsher 		be_mcc_compl_use(compl);
5509aebddd1SJeff Kirsher 		if (status)
5519aebddd1SJeff Kirsher 			return status;
5529aebddd1SJeff Kirsher 	} else {
5539aebddd1SJeff Kirsher 		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
5549aebddd1SJeff Kirsher 		return -1;
5559aebddd1SJeff Kirsher 	}
5569aebddd1SJeff Kirsher 	return 0;
5579aebddd1SJeff Kirsher }
5589aebddd1SJeff Kirsher 
559c5b3ad4cSSathya Perla static u16 be_POST_stage_get(struct be_adapter *adapter)
5609aebddd1SJeff Kirsher {
5619aebddd1SJeff Kirsher 	u32 sem;
5629aebddd1SJeff Kirsher 
563c5b3ad4cSSathya Perla 	if (BEx_chip(adapter))
564c5b3ad4cSSathya Perla 		sem  = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
5659aebddd1SJeff Kirsher 	else
566c5b3ad4cSSathya Perla 		pci_read_config_dword(adapter->pdev,
567c5b3ad4cSSathya Perla 				      SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
568c5b3ad4cSSathya Perla 
569c5b3ad4cSSathya Perla 	return sem & POST_STAGE_MASK;
5709aebddd1SJeff Kirsher }
5719aebddd1SJeff Kirsher 
57287f20c26SGavin Shan static int lancer_wait_ready(struct be_adapter *adapter)
573bf99e50dSPadmanabh Ratnakar {
574bf99e50dSPadmanabh Ratnakar #define SLIPORT_READY_TIMEOUT 30
575bf99e50dSPadmanabh Ratnakar 	u32 sliport_status;
576e673244aSKalesh AP 	int i;
577bf99e50dSPadmanabh Ratnakar 
578bf99e50dSPadmanabh Ratnakar 	for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
579bf99e50dSPadmanabh Ratnakar 		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
580bf99e50dSPadmanabh Ratnakar 		if (sliport_status & SLIPORT_STATUS_RDY_MASK)
581bf99e50dSPadmanabh Ratnakar 			break;
582bf99e50dSPadmanabh Ratnakar 
583bf99e50dSPadmanabh Ratnakar 		msleep(1000);
584bf99e50dSPadmanabh Ratnakar 	}
585bf99e50dSPadmanabh Ratnakar 
586bf99e50dSPadmanabh Ratnakar 	if (i == SLIPORT_READY_TIMEOUT)
587e673244aSKalesh AP 		return sliport_status ? : -1;
588bf99e50dSPadmanabh Ratnakar 
589e673244aSKalesh AP 	return 0;
590bf99e50dSPadmanabh Ratnakar }
591bf99e50dSPadmanabh Ratnakar 
59267297ad8SPadmanabh Ratnakar static bool lancer_provisioning_error(struct be_adapter *adapter)
59367297ad8SPadmanabh Ratnakar {
59467297ad8SPadmanabh Ratnakar 	u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
59503d28ffeSKalesh AP 
59667297ad8SPadmanabh Ratnakar 	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
59767297ad8SPadmanabh Ratnakar 	if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
598a2cc4e0bSSathya Perla 		sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
599a2cc4e0bSSathya Perla 		sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
60067297ad8SPadmanabh Ratnakar 
60167297ad8SPadmanabh Ratnakar 		if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
60267297ad8SPadmanabh Ratnakar 		    sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
60367297ad8SPadmanabh Ratnakar 			return true;
60467297ad8SPadmanabh Ratnakar 	}
60567297ad8SPadmanabh Ratnakar 	return false;
60667297ad8SPadmanabh Ratnakar }
60767297ad8SPadmanabh Ratnakar 
608bf99e50dSPadmanabh Ratnakar int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
609bf99e50dSPadmanabh Ratnakar {
610bf99e50dSPadmanabh Ratnakar 	int status;
611bf99e50dSPadmanabh Ratnakar 	u32 sliport_status, err, reset_needed;
61267297ad8SPadmanabh Ratnakar 	bool resource_error;
61367297ad8SPadmanabh Ratnakar 
61467297ad8SPadmanabh Ratnakar 	resource_error = lancer_provisioning_error(adapter);
61567297ad8SPadmanabh Ratnakar 	if (resource_error)
61601e5b2c4SSomnath Kotur 		return -EAGAIN;
61767297ad8SPadmanabh Ratnakar 
618bf99e50dSPadmanabh Ratnakar 	status = lancer_wait_ready(adapter);
619bf99e50dSPadmanabh Ratnakar 	if (!status) {
620bf99e50dSPadmanabh Ratnakar 		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
621bf99e50dSPadmanabh Ratnakar 		err = sliport_status & SLIPORT_STATUS_ERR_MASK;
622bf99e50dSPadmanabh Ratnakar 		reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
623bf99e50dSPadmanabh Ratnakar 		if (err && reset_needed) {
624bf99e50dSPadmanabh Ratnakar 			iowrite32(SLI_PORT_CONTROL_IP_MASK,
625bf99e50dSPadmanabh Ratnakar 				  adapter->db + SLIPORT_CONTROL_OFFSET);
626bf99e50dSPadmanabh Ratnakar 
627e673244aSKalesh AP 			/* check if adapter has corrected the error */
628bf99e50dSPadmanabh Ratnakar 			status = lancer_wait_ready(adapter);
629bf99e50dSPadmanabh Ratnakar 			sliport_status = ioread32(adapter->db +
630bf99e50dSPadmanabh Ratnakar 						  SLIPORT_STATUS_OFFSET);
631bf99e50dSPadmanabh Ratnakar 			sliport_status &= (SLIPORT_STATUS_ERR_MASK |
632bf99e50dSPadmanabh Ratnakar 						SLIPORT_STATUS_RN_MASK);
633bf99e50dSPadmanabh Ratnakar 			if (status || sliport_status)
634bf99e50dSPadmanabh Ratnakar 				status = -1;
635bf99e50dSPadmanabh Ratnakar 		} else if (err || reset_needed) {
636bf99e50dSPadmanabh Ratnakar 			status = -1;
637bf99e50dSPadmanabh Ratnakar 		}
638bf99e50dSPadmanabh Ratnakar 	}
63967297ad8SPadmanabh Ratnakar 	/* Stop error recovery if error is not recoverable.
64067297ad8SPadmanabh Ratnakar 	 * No resource error is temporary errors and will go away
64167297ad8SPadmanabh Ratnakar 	 * when PF provisions resources.
64267297ad8SPadmanabh Ratnakar 	 */
64367297ad8SPadmanabh Ratnakar 	resource_error = lancer_provisioning_error(adapter);
64401e5b2c4SSomnath Kotur 	if (resource_error)
64501e5b2c4SSomnath Kotur 		status = -EAGAIN;
64667297ad8SPadmanabh Ratnakar 
647bf99e50dSPadmanabh Ratnakar 	return status;
648bf99e50dSPadmanabh Ratnakar }
649bf99e50dSPadmanabh Ratnakar 
650bf99e50dSPadmanabh Ratnakar int be_fw_wait_ready(struct be_adapter *adapter)
6519aebddd1SJeff Kirsher {
6529aebddd1SJeff Kirsher 	u16 stage;
6539aebddd1SJeff Kirsher 	int status, timeout = 0;
6549aebddd1SJeff Kirsher 	struct device *dev = &adapter->pdev->dev;
6559aebddd1SJeff Kirsher 
656bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter)) {
657bf99e50dSPadmanabh Ratnakar 		status = lancer_wait_ready(adapter);
658e673244aSKalesh AP 		if (status) {
659e673244aSKalesh AP 			stage = status;
660e673244aSKalesh AP 			goto err;
661e673244aSKalesh AP 		}
662e673244aSKalesh AP 		return 0;
663bf99e50dSPadmanabh Ratnakar 	}
664bf99e50dSPadmanabh Ratnakar 
6659aebddd1SJeff Kirsher 	do {
666c5b3ad4cSSathya Perla 		stage = be_POST_stage_get(adapter);
66766d29cbcSGavin Shan 		if (stage == POST_STAGE_ARMFW_RDY)
66866d29cbcSGavin Shan 			return 0;
66966d29cbcSGavin Shan 
670a2cc4e0bSSathya Perla 		dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
6719aebddd1SJeff Kirsher 		if (msleep_interruptible(2000)) {
6729aebddd1SJeff Kirsher 			dev_err(dev, "Waiting for POST aborted\n");
6739aebddd1SJeff Kirsher 			return -EINTR;
6749aebddd1SJeff Kirsher 		}
6759aebddd1SJeff Kirsher 		timeout += 2;
6763ab81b5fSSomnath Kotur 	} while (timeout < 60);
6779aebddd1SJeff Kirsher 
678e673244aSKalesh AP err:
679e673244aSKalesh AP 	dev_err(dev, "POST timeout; stage=%#x\n", stage);
6809aebddd1SJeff Kirsher 	return -1;
6819aebddd1SJeff Kirsher }
6829aebddd1SJeff Kirsher 
6839aebddd1SJeff Kirsher static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
6849aebddd1SJeff Kirsher {
6859aebddd1SJeff Kirsher 	return &wrb->payload.sgl[0];
6869aebddd1SJeff Kirsher }
6879aebddd1SJeff Kirsher 
688a2cc4e0bSSathya Perla static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
689bea50988SSathya Perla {
690bea50988SSathya Perla 	wrb->tag0 = addr & 0xFFFFFFFF;
691bea50988SSathya Perla 	wrb->tag1 = upper_32_bits(addr);
692bea50988SSathya Perla }
6939aebddd1SJeff Kirsher 
6949aebddd1SJeff Kirsher /* Don't touch the hdr after it's prepared */
695106df1e3SSomnath Kotur /* mem will be NULL for embedded commands */
696106df1e3SSomnath Kotur static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
697106df1e3SSomnath Kotur 				   u8 subsystem, u8 opcode, int cmd_len,
698a2cc4e0bSSathya Perla 				   struct be_mcc_wrb *wrb,
699a2cc4e0bSSathya Perla 				   struct be_dma_mem *mem)
7009aebddd1SJeff Kirsher {
701106df1e3SSomnath Kotur 	struct be_sge *sge;
702106df1e3SSomnath Kotur 
7039aebddd1SJeff Kirsher 	req_hdr->opcode = opcode;
7049aebddd1SJeff Kirsher 	req_hdr->subsystem = subsystem;
7059aebddd1SJeff Kirsher 	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
7069aebddd1SJeff Kirsher 	req_hdr->version = 0;
707bea50988SSathya Perla 	fill_wrb_tags(wrb, (ulong) req_hdr);
708106df1e3SSomnath Kotur 	wrb->payload_length = cmd_len;
709106df1e3SSomnath Kotur 	if (mem) {
710106df1e3SSomnath Kotur 		wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
711106df1e3SSomnath Kotur 			MCC_WRB_SGE_CNT_SHIFT;
712106df1e3SSomnath Kotur 		sge = nonembedded_sgl(wrb);
713106df1e3SSomnath Kotur 		sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
714106df1e3SSomnath Kotur 		sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
715106df1e3SSomnath Kotur 		sge->len = cpu_to_le32(mem->size);
716106df1e3SSomnath Kotur 	} else
717106df1e3SSomnath Kotur 		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
718106df1e3SSomnath Kotur 	be_dws_cpu_to_le(wrb, 8);
7199aebddd1SJeff Kirsher }
7209aebddd1SJeff Kirsher 
7219aebddd1SJeff Kirsher static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
7229aebddd1SJeff Kirsher 				      struct be_dma_mem *mem)
7239aebddd1SJeff Kirsher {
7249aebddd1SJeff Kirsher 	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
7259aebddd1SJeff Kirsher 	u64 dma = (u64)mem->dma;
7269aebddd1SJeff Kirsher 
7279aebddd1SJeff Kirsher 	for (i = 0; i < buf_pages; i++) {
7289aebddd1SJeff Kirsher 		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
7299aebddd1SJeff Kirsher 		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
7309aebddd1SJeff Kirsher 		dma += PAGE_SIZE_4K;
7319aebddd1SJeff Kirsher 	}
7329aebddd1SJeff Kirsher }
7339aebddd1SJeff Kirsher 
7349aebddd1SJeff Kirsher static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
7359aebddd1SJeff Kirsher {
7369aebddd1SJeff Kirsher 	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
7379aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb
7389aebddd1SJeff Kirsher 		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
7399aebddd1SJeff Kirsher 	memset(wrb, 0, sizeof(*wrb));
7409aebddd1SJeff Kirsher 	return wrb;
7419aebddd1SJeff Kirsher }
7429aebddd1SJeff Kirsher 
7439aebddd1SJeff Kirsher static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
7449aebddd1SJeff Kirsher {
7459aebddd1SJeff Kirsher 	struct be_queue_info *mccq = &adapter->mcc_obj.q;
7469aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
7479aebddd1SJeff Kirsher 
748aa790db9SPadmanabh Ratnakar 	if (!mccq->created)
749aa790db9SPadmanabh Ratnakar 		return NULL;
750aa790db9SPadmanabh Ratnakar 
7514d277125SVasundhara Volam 	if (atomic_read(&mccq->used) >= mccq->len)
7529aebddd1SJeff Kirsher 		return NULL;
7539aebddd1SJeff Kirsher 
7549aebddd1SJeff Kirsher 	wrb = queue_head_node(mccq);
7559aebddd1SJeff Kirsher 	queue_head_inc(mccq);
7569aebddd1SJeff Kirsher 	atomic_inc(&mccq->used);
7579aebddd1SJeff Kirsher 	memset(wrb, 0, sizeof(*wrb));
7589aebddd1SJeff Kirsher 	return wrb;
7599aebddd1SJeff Kirsher }
7609aebddd1SJeff Kirsher 
761bea50988SSathya Perla static bool use_mcc(struct be_adapter *adapter)
762bea50988SSathya Perla {
763bea50988SSathya Perla 	return adapter->mcc_obj.q.created;
764bea50988SSathya Perla }
765bea50988SSathya Perla 
766bea50988SSathya Perla /* Must be used only in process context */
767bea50988SSathya Perla static int be_cmd_lock(struct be_adapter *adapter)
768bea50988SSathya Perla {
769bea50988SSathya Perla 	if (use_mcc(adapter)) {
770bea50988SSathya Perla 		spin_lock_bh(&adapter->mcc_lock);
771bea50988SSathya Perla 		return 0;
772bea50988SSathya Perla 	} else {
773bea50988SSathya Perla 		return mutex_lock_interruptible(&adapter->mbox_lock);
774bea50988SSathya Perla 	}
775bea50988SSathya Perla }
776bea50988SSathya Perla 
777bea50988SSathya Perla /* Must be used only in process context */
778bea50988SSathya Perla static void be_cmd_unlock(struct be_adapter *adapter)
779bea50988SSathya Perla {
780bea50988SSathya Perla 	if (use_mcc(adapter))
781bea50988SSathya Perla 		spin_unlock_bh(&adapter->mcc_lock);
782bea50988SSathya Perla 	else
783bea50988SSathya Perla 		return mutex_unlock(&adapter->mbox_lock);
784bea50988SSathya Perla }
785bea50988SSathya Perla 
786bea50988SSathya Perla static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
787bea50988SSathya Perla 				      struct be_mcc_wrb *wrb)
788bea50988SSathya Perla {
789bea50988SSathya Perla 	struct be_mcc_wrb *dest_wrb;
790bea50988SSathya Perla 
791bea50988SSathya Perla 	if (use_mcc(adapter)) {
792bea50988SSathya Perla 		dest_wrb = wrb_from_mccq(adapter);
793bea50988SSathya Perla 		if (!dest_wrb)
794bea50988SSathya Perla 			return NULL;
795bea50988SSathya Perla 	} else {
796bea50988SSathya Perla 		dest_wrb = wrb_from_mbox(adapter);
797bea50988SSathya Perla 	}
798bea50988SSathya Perla 
799bea50988SSathya Perla 	memcpy(dest_wrb, wrb, sizeof(*wrb));
800bea50988SSathya Perla 	if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
801bea50988SSathya Perla 		fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
802bea50988SSathya Perla 
803bea50988SSathya Perla 	return dest_wrb;
804bea50988SSathya Perla }
805bea50988SSathya Perla 
806bea50988SSathya Perla /* Must be used only in process context */
807bea50988SSathya Perla static int be_cmd_notify_wait(struct be_adapter *adapter,
808bea50988SSathya Perla 			      struct be_mcc_wrb *wrb)
809bea50988SSathya Perla {
810bea50988SSathya Perla 	struct be_mcc_wrb *dest_wrb;
811bea50988SSathya Perla 	int status;
812bea50988SSathya Perla 
813bea50988SSathya Perla 	status = be_cmd_lock(adapter);
814bea50988SSathya Perla 	if (status)
815bea50988SSathya Perla 		return status;
816bea50988SSathya Perla 
817bea50988SSathya Perla 	dest_wrb = be_cmd_copy(adapter, wrb);
818bea50988SSathya Perla 	if (!dest_wrb)
819bea50988SSathya Perla 		return -EBUSY;
820bea50988SSathya Perla 
821bea50988SSathya Perla 	if (use_mcc(adapter))
822bea50988SSathya Perla 		status = be_mcc_notify_wait(adapter);
823bea50988SSathya Perla 	else
824bea50988SSathya Perla 		status = be_mbox_notify_wait(adapter);
825bea50988SSathya Perla 
826bea50988SSathya Perla 	if (!status)
827bea50988SSathya Perla 		memcpy(wrb, dest_wrb, sizeof(*wrb));
828bea50988SSathya Perla 
829bea50988SSathya Perla 	be_cmd_unlock(adapter);
830bea50988SSathya Perla 	return status;
831bea50988SSathya Perla }
832bea50988SSathya Perla 
8339aebddd1SJeff Kirsher /* Tell fw we're about to start firing cmds by writing a
8349aebddd1SJeff Kirsher  * special pattern across the wrb hdr; uses mbox
8359aebddd1SJeff Kirsher  */
8369aebddd1SJeff Kirsher int be_cmd_fw_init(struct be_adapter *adapter)
8379aebddd1SJeff Kirsher {
8389aebddd1SJeff Kirsher 	u8 *wrb;
8399aebddd1SJeff Kirsher 	int status;
8409aebddd1SJeff Kirsher 
841bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter))
842bf99e50dSPadmanabh Ratnakar 		return 0;
843bf99e50dSPadmanabh Ratnakar 
8449aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
8459aebddd1SJeff Kirsher 		return -1;
8469aebddd1SJeff Kirsher 
8479aebddd1SJeff Kirsher 	wrb = (u8 *)wrb_from_mbox(adapter);
8489aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
8499aebddd1SJeff Kirsher 	*wrb++ = 0x12;
8509aebddd1SJeff Kirsher 	*wrb++ = 0x34;
8519aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
8529aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
8539aebddd1SJeff Kirsher 	*wrb++ = 0x56;
8549aebddd1SJeff Kirsher 	*wrb++ = 0x78;
8559aebddd1SJeff Kirsher 	*wrb = 0xFF;
8569aebddd1SJeff Kirsher 
8579aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
8589aebddd1SJeff Kirsher 
8599aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
8609aebddd1SJeff Kirsher 	return status;
8619aebddd1SJeff Kirsher }
8629aebddd1SJeff Kirsher 
8639aebddd1SJeff Kirsher /* Tell fw we're done with firing cmds by writing a
8649aebddd1SJeff Kirsher  * special pattern across the wrb hdr; uses mbox
8659aebddd1SJeff Kirsher  */
8669aebddd1SJeff Kirsher int be_cmd_fw_clean(struct be_adapter *adapter)
8679aebddd1SJeff Kirsher {
8689aebddd1SJeff Kirsher 	u8 *wrb;
8699aebddd1SJeff Kirsher 	int status;
8709aebddd1SJeff Kirsher 
871bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter))
872bf99e50dSPadmanabh Ratnakar 		return 0;
873bf99e50dSPadmanabh Ratnakar 
8749aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
8759aebddd1SJeff Kirsher 		return -1;
8769aebddd1SJeff Kirsher 
8779aebddd1SJeff Kirsher 	wrb = (u8 *)wrb_from_mbox(adapter);
8789aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
8799aebddd1SJeff Kirsher 	*wrb++ = 0xAA;
8809aebddd1SJeff Kirsher 	*wrb++ = 0xBB;
8819aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
8829aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
8839aebddd1SJeff Kirsher 	*wrb++ = 0xCC;
8849aebddd1SJeff Kirsher 	*wrb++ = 0xDD;
8859aebddd1SJeff Kirsher 	*wrb = 0xFF;
8869aebddd1SJeff Kirsher 
8879aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
8889aebddd1SJeff Kirsher 
8899aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
8909aebddd1SJeff Kirsher 	return status;
8919aebddd1SJeff Kirsher }
892bf99e50dSPadmanabh Ratnakar 
893f2f781a7SSathya Perla int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
8949aebddd1SJeff Kirsher {
8959aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
8969aebddd1SJeff Kirsher 	struct be_cmd_req_eq_create *req;
897f2f781a7SSathya Perla 	struct be_dma_mem *q_mem = &eqo->q.dma_mem;
898f2f781a7SSathya Perla 	int status, ver = 0;
8999aebddd1SJeff Kirsher 
9009aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
9019aebddd1SJeff Kirsher 		return -1;
9029aebddd1SJeff Kirsher 
9039aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
9049aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
9059aebddd1SJeff Kirsher 
906106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
907a2cc4e0bSSathya Perla 			       OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
908a2cc4e0bSSathya Perla 			       NULL);
9099aebddd1SJeff Kirsher 
910f2f781a7SSathya Perla 	/* Support for EQ_CREATEv2 available only SH-R onwards */
911f2f781a7SSathya Perla 	if (!(BEx_chip(adapter) || lancer_chip(adapter)))
912f2f781a7SSathya Perla 		ver = 2;
913f2f781a7SSathya Perla 
914f2f781a7SSathya Perla 	req->hdr.version = ver;
9159aebddd1SJeff Kirsher 	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
9169aebddd1SJeff Kirsher 
9179aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
9189aebddd1SJeff Kirsher 	/* 4byte eqe*/
9199aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
9209aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
921f2f781a7SSathya Perla 		      __ilog2_u32(eqo->q.len / 256));
9229aebddd1SJeff Kirsher 	be_dws_cpu_to_le(req->context, sizeof(req->context));
9239aebddd1SJeff Kirsher 
9249aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
9259aebddd1SJeff Kirsher 
9269aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
9279aebddd1SJeff Kirsher 	if (!status) {
9289aebddd1SJeff Kirsher 		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
92903d28ffeSKalesh AP 
930f2f781a7SSathya Perla 		eqo->q.id = le16_to_cpu(resp->eq_id);
931f2f781a7SSathya Perla 		eqo->msix_idx =
932f2f781a7SSathya Perla 			(ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
933f2f781a7SSathya Perla 		eqo->q.created = true;
9349aebddd1SJeff Kirsher 	}
9359aebddd1SJeff Kirsher 
9369aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
9379aebddd1SJeff Kirsher 	return status;
9389aebddd1SJeff Kirsher }
9399aebddd1SJeff Kirsher 
940f9449ab7SSathya Perla /* Use MCC */
9419aebddd1SJeff Kirsher int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
9425ee4979bSSathya Perla 			  bool permanent, u32 if_handle, u32 pmac_id)
9439aebddd1SJeff Kirsher {
9449aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
9459aebddd1SJeff Kirsher 	struct be_cmd_req_mac_query *req;
9469aebddd1SJeff Kirsher 	int status;
9479aebddd1SJeff Kirsher 
948f9449ab7SSathya Perla 	spin_lock_bh(&adapter->mcc_lock);
9499aebddd1SJeff Kirsher 
950f9449ab7SSathya Perla 	wrb = wrb_from_mccq(adapter);
951f9449ab7SSathya Perla 	if (!wrb) {
952f9449ab7SSathya Perla 		status = -EBUSY;
953f9449ab7SSathya Perla 		goto err;
954f9449ab7SSathya Perla 	}
9559aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
9569aebddd1SJeff Kirsher 
957106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
958a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
959a2cc4e0bSSathya Perla 			       NULL);
9605ee4979bSSathya Perla 	req->type = MAC_ADDRESS_TYPE_NETWORK;
9619aebddd1SJeff Kirsher 	if (permanent) {
9629aebddd1SJeff Kirsher 		req->permanent = 1;
9639aebddd1SJeff Kirsher 	} else {
9649aebddd1SJeff Kirsher 		req->if_id = cpu_to_le16((u16)if_handle);
965590c391dSPadmanabh Ratnakar 		req->pmac_id = cpu_to_le32(pmac_id);
9669aebddd1SJeff Kirsher 		req->permanent = 0;
9679aebddd1SJeff Kirsher 	}
9689aebddd1SJeff Kirsher 
969f9449ab7SSathya Perla 	status = be_mcc_notify_wait(adapter);
9709aebddd1SJeff Kirsher 	if (!status) {
9719aebddd1SJeff Kirsher 		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
97203d28ffeSKalesh AP 
9739aebddd1SJeff Kirsher 		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
9749aebddd1SJeff Kirsher 	}
9759aebddd1SJeff Kirsher 
976f9449ab7SSathya Perla err:
977f9449ab7SSathya Perla 	spin_unlock_bh(&adapter->mcc_lock);
9789aebddd1SJeff Kirsher 	return status;
9799aebddd1SJeff Kirsher }
9809aebddd1SJeff Kirsher 
9819aebddd1SJeff Kirsher /* Uses synchronous MCCQ */
9829aebddd1SJeff Kirsher int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
9839aebddd1SJeff Kirsher 		    u32 if_id, u32 *pmac_id, u32 domain)
9849aebddd1SJeff Kirsher {
9859aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
9869aebddd1SJeff Kirsher 	struct be_cmd_req_pmac_add *req;
9879aebddd1SJeff Kirsher 	int status;
9889aebddd1SJeff Kirsher 
9899aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
9909aebddd1SJeff Kirsher 
9919aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
9929aebddd1SJeff Kirsher 	if (!wrb) {
9939aebddd1SJeff Kirsher 		status = -EBUSY;
9949aebddd1SJeff Kirsher 		goto err;
9959aebddd1SJeff Kirsher 	}
9969aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
9979aebddd1SJeff Kirsher 
998106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
999a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1000a2cc4e0bSSathya Perla 			       NULL);
10019aebddd1SJeff Kirsher 
10029aebddd1SJeff Kirsher 	req->hdr.domain = domain;
10039aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(if_id);
10049aebddd1SJeff Kirsher 	memcpy(req->mac_address, mac_addr, ETH_ALEN);
10059aebddd1SJeff Kirsher 
10069aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
10079aebddd1SJeff Kirsher 	if (!status) {
10089aebddd1SJeff Kirsher 		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
100903d28ffeSKalesh AP 
10109aebddd1SJeff Kirsher 		*pmac_id = le32_to_cpu(resp->pmac_id);
10119aebddd1SJeff Kirsher 	}
10129aebddd1SJeff Kirsher 
10139aebddd1SJeff Kirsher err:
10149aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
1015e3a7ae2cSSomnath Kotur 
1016e3a7ae2cSSomnath Kotur 	 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1017e3a7ae2cSSomnath Kotur 		status = -EPERM;
1018e3a7ae2cSSomnath Kotur 
10199aebddd1SJeff Kirsher 	return status;
10209aebddd1SJeff Kirsher }
10219aebddd1SJeff Kirsher 
10229aebddd1SJeff Kirsher /* Uses synchronous MCCQ */
102330128031SSathya Perla int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
10249aebddd1SJeff Kirsher {
10259aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
10269aebddd1SJeff Kirsher 	struct be_cmd_req_pmac_del *req;
10279aebddd1SJeff Kirsher 	int status;
10289aebddd1SJeff Kirsher 
102930128031SSathya Perla 	if (pmac_id == -1)
103030128031SSathya Perla 		return 0;
103130128031SSathya Perla 
10329aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
10339aebddd1SJeff Kirsher 
10349aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
10359aebddd1SJeff Kirsher 	if (!wrb) {
10369aebddd1SJeff Kirsher 		status = -EBUSY;
10379aebddd1SJeff Kirsher 		goto err;
10389aebddd1SJeff Kirsher 	}
10399aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
10409aebddd1SJeff Kirsher 
1041106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1042cd3307aaSKalesh AP 			       OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1043cd3307aaSKalesh AP 			       wrb, NULL);
10449aebddd1SJeff Kirsher 
10459aebddd1SJeff Kirsher 	req->hdr.domain = dom;
10469aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(if_id);
10479aebddd1SJeff Kirsher 	req->pmac_id = cpu_to_le32(pmac_id);
10489aebddd1SJeff Kirsher 
10499aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
10509aebddd1SJeff Kirsher 
10519aebddd1SJeff Kirsher err:
10529aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
10539aebddd1SJeff Kirsher 	return status;
10549aebddd1SJeff Kirsher }
10559aebddd1SJeff Kirsher 
10569aebddd1SJeff Kirsher /* Uses Mbox */
105710ef9ab4SSathya Perla int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
105810ef9ab4SSathya Perla 		     struct be_queue_info *eq, bool no_delay, int coalesce_wm)
10599aebddd1SJeff Kirsher {
10609aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
10619aebddd1SJeff Kirsher 	struct be_cmd_req_cq_create *req;
10629aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &cq->dma_mem;
10639aebddd1SJeff Kirsher 	void *ctxt;
10649aebddd1SJeff Kirsher 	int status;
10659aebddd1SJeff Kirsher 
10669aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
10679aebddd1SJeff Kirsher 		return -1;
10689aebddd1SJeff Kirsher 
10699aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
10709aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
10719aebddd1SJeff Kirsher 	ctxt = &req->context;
10729aebddd1SJeff Kirsher 
1073106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1074a2cc4e0bSSathya Perla 			       OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1075a2cc4e0bSSathya Perla 			       NULL);
10769aebddd1SJeff Kirsher 
10779aebddd1SJeff Kirsher 	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1078bbdc42f8SAjit Khaparde 
1079bbdc42f8SAjit Khaparde 	if (BEx_chip(adapter)) {
10809aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
10819aebddd1SJeff Kirsher 			      coalesce_wm);
10829aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
10839aebddd1SJeff Kirsher 			      ctxt, no_delay);
10849aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
10859aebddd1SJeff Kirsher 			      __ilog2_u32(cq->len / 256));
10869aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
10879aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
10889aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
1089bbdc42f8SAjit Khaparde 	} else {
1090bbdc42f8SAjit Khaparde 		req->hdr.version = 2;
1091bbdc42f8SAjit Khaparde 		req->page_size = 1; /* 1 for 4K */
109209e83a9dSAjit Khaparde 
109309e83a9dSAjit Khaparde 		/* coalesce-wm field in this cmd is not relevant to Lancer.
109409e83a9dSAjit Khaparde 		 * Lancer uses COMMON_MODIFY_CQ to set this field
109509e83a9dSAjit Khaparde 		 */
109609e83a9dSAjit Khaparde 		if (!lancer_chip(adapter))
109709e83a9dSAjit Khaparde 			AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
109809e83a9dSAjit Khaparde 				      ctxt, coalesce_wm);
1099bbdc42f8SAjit Khaparde 		AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1100bbdc42f8SAjit Khaparde 			      no_delay);
1101bbdc42f8SAjit Khaparde 		AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1102bbdc42f8SAjit Khaparde 			      __ilog2_u32(cq->len / 256));
1103bbdc42f8SAjit Khaparde 		AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1104a2cc4e0bSSathya Perla 		AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1105a2cc4e0bSSathya Perla 		AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
11069aebddd1SJeff Kirsher 	}
11079aebddd1SJeff Kirsher 
11089aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
11099aebddd1SJeff Kirsher 
11109aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
11119aebddd1SJeff Kirsher 
11129aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
11139aebddd1SJeff Kirsher 	if (!status) {
11149aebddd1SJeff Kirsher 		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
111503d28ffeSKalesh AP 
11169aebddd1SJeff Kirsher 		cq->id = le16_to_cpu(resp->cq_id);
11179aebddd1SJeff Kirsher 		cq->created = true;
11189aebddd1SJeff Kirsher 	}
11199aebddd1SJeff Kirsher 
11209aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
11219aebddd1SJeff Kirsher 
11229aebddd1SJeff Kirsher 	return status;
11239aebddd1SJeff Kirsher }
11249aebddd1SJeff Kirsher 
11259aebddd1SJeff Kirsher static u32 be_encoded_q_len(int q_len)
11269aebddd1SJeff Kirsher {
11279aebddd1SJeff Kirsher 	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
112803d28ffeSKalesh AP 
11299aebddd1SJeff Kirsher 	if (len_encoded == 16)
11309aebddd1SJeff Kirsher 		len_encoded = 0;
11319aebddd1SJeff Kirsher 	return len_encoded;
11329aebddd1SJeff Kirsher }
11339aebddd1SJeff Kirsher 
11344188e7dfSJingoo Han static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
11359aebddd1SJeff Kirsher 				  struct be_queue_info *mccq,
11369aebddd1SJeff Kirsher 				  struct be_queue_info *cq)
11379aebddd1SJeff Kirsher {
11389aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
11399aebddd1SJeff Kirsher 	struct be_cmd_req_mcc_ext_create *req;
11409aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &mccq->dma_mem;
11419aebddd1SJeff Kirsher 	void *ctxt;
11429aebddd1SJeff Kirsher 	int status;
11439aebddd1SJeff Kirsher 
11449aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
11459aebddd1SJeff Kirsher 		return -1;
11469aebddd1SJeff Kirsher 
11479aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
11489aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
11499aebddd1SJeff Kirsher 	ctxt = &req->context;
11509aebddd1SJeff Kirsher 
1151106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1152a2cc4e0bSSathya Perla 			       OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1153a2cc4e0bSSathya Perla 			       NULL);
11549aebddd1SJeff Kirsher 
11559aebddd1SJeff Kirsher 	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1156666d39c7SVasundhara Volam 	if (BEx_chip(adapter)) {
11579aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
11589aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
11599aebddd1SJeff Kirsher 			      be_encoded_q_len(mccq->len));
11609aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1161666d39c7SVasundhara Volam 	} else {
1162666d39c7SVasundhara Volam 		req->hdr.version = 1;
1163666d39c7SVasundhara Volam 		req->cq_id = cpu_to_le16(cq->id);
1164666d39c7SVasundhara Volam 
1165666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1166666d39c7SVasundhara Volam 			      be_encoded_q_len(mccq->len));
1167666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1168666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1169666d39c7SVasundhara Volam 			      ctxt, cq->id);
1170666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1171666d39c7SVasundhara Volam 			      ctxt, 1);
11729aebddd1SJeff Kirsher 	}
11739aebddd1SJeff Kirsher 
11749aebddd1SJeff Kirsher 	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
11759aebddd1SJeff Kirsher 	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
1176bc0c3405SAjit Khaparde 	req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
11779aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
11789aebddd1SJeff Kirsher 
11799aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
11809aebddd1SJeff Kirsher 
11819aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
11829aebddd1SJeff Kirsher 	if (!status) {
11839aebddd1SJeff Kirsher 		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
118403d28ffeSKalesh AP 
11859aebddd1SJeff Kirsher 		mccq->id = le16_to_cpu(resp->id);
11869aebddd1SJeff Kirsher 		mccq->created = true;
11879aebddd1SJeff Kirsher 	}
11889aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
11899aebddd1SJeff Kirsher 
11909aebddd1SJeff Kirsher 	return status;
11919aebddd1SJeff Kirsher }
11929aebddd1SJeff Kirsher 
11934188e7dfSJingoo Han static int be_cmd_mccq_org_create(struct be_adapter *adapter,
11949aebddd1SJeff Kirsher 				  struct be_queue_info *mccq,
11959aebddd1SJeff Kirsher 				  struct be_queue_info *cq)
11969aebddd1SJeff Kirsher {
11979aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
11989aebddd1SJeff Kirsher 	struct be_cmd_req_mcc_create *req;
11999aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &mccq->dma_mem;
12009aebddd1SJeff Kirsher 	void *ctxt;
12019aebddd1SJeff Kirsher 	int status;
12029aebddd1SJeff Kirsher 
12039aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
12049aebddd1SJeff Kirsher 		return -1;
12059aebddd1SJeff Kirsher 
12069aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
12079aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
12089aebddd1SJeff Kirsher 	ctxt = &req->context;
12099aebddd1SJeff Kirsher 
1210106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1211a2cc4e0bSSathya Perla 			       OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1212a2cc4e0bSSathya Perla 			       NULL);
12139aebddd1SJeff Kirsher 
12149aebddd1SJeff Kirsher 	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
12159aebddd1SJeff Kirsher 
12169aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
12179aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
12189aebddd1SJeff Kirsher 		      be_encoded_q_len(mccq->len));
12199aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
12209aebddd1SJeff Kirsher 
12219aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
12229aebddd1SJeff Kirsher 
12239aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
12249aebddd1SJeff Kirsher 
12259aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
12269aebddd1SJeff Kirsher 	if (!status) {
12279aebddd1SJeff Kirsher 		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
122803d28ffeSKalesh AP 
12299aebddd1SJeff Kirsher 		mccq->id = le16_to_cpu(resp->id);
12309aebddd1SJeff Kirsher 		mccq->created = true;
12319aebddd1SJeff Kirsher 	}
12329aebddd1SJeff Kirsher 
12339aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
12349aebddd1SJeff Kirsher 	return status;
12359aebddd1SJeff Kirsher }
12369aebddd1SJeff Kirsher 
12379aebddd1SJeff Kirsher int be_cmd_mccq_create(struct be_adapter *adapter,
1238a2cc4e0bSSathya Perla 		       struct be_queue_info *mccq, struct be_queue_info *cq)
12399aebddd1SJeff Kirsher {
12409aebddd1SJeff Kirsher 	int status;
12419aebddd1SJeff Kirsher 
12429aebddd1SJeff Kirsher 	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1243666d39c7SVasundhara Volam 	if (status && BEx_chip(adapter)) {
12449aebddd1SJeff Kirsher 		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
12459aebddd1SJeff Kirsher 			"or newer to avoid conflicting priorities between NIC "
12469aebddd1SJeff Kirsher 			"and FCoE traffic");
12479aebddd1SJeff Kirsher 		status = be_cmd_mccq_org_create(adapter, mccq, cq);
12489aebddd1SJeff Kirsher 	}
12499aebddd1SJeff Kirsher 	return status;
12509aebddd1SJeff Kirsher }
12519aebddd1SJeff Kirsher 
125294d73aaaSVasundhara Volam int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
12539aebddd1SJeff Kirsher {
12547707133cSSathya Perla 	struct be_mcc_wrb wrb = {0};
12559aebddd1SJeff Kirsher 	struct be_cmd_req_eth_tx_create *req;
125694d73aaaSVasundhara Volam 	struct be_queue_info *txq = &txo->q;
125794d73aaaSVasundhara Volam 	struct be_queue_info *cq = &txo->cq;
12589aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &txq->dma_mem;
125994d73aaaSVasundhara Volam 	int status, ver = 0;
12609aebddd1SJeff Kirsher 
12617707133cSSathya Perla 	req = embedded_payload(&wrb);
1262106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
12637707133cSSathya Perla 			       OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
12649aebddd1SJeff Kirsher 
12659aebddd1SJeff Kirsher 	if (lancer_chip(adapter)) {
12669aebddd1SJeff Kirsher 		req->hdr.version = 1;
126794d73aaaSVasundhara Volam 	} else if (BEx_chip(adapter)) {
126894d73aaaSVasundhara Volam 		if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
126994d73aaaSVasundhara Volam 			req->hdr.version = 2;
127094d73aaaSVasundhara Volam 	} else { /* For SH */
127194d73aaaSVasundhara Volam 		req->hdr.version = 2;
12729aebddd1SJeff Kirsher 	}
12739aebddd1SJeff Kirsher 
127481b02655SVasundhara Volam 	if (req->hdr.version > 0)
127581b02655SVasundhara Volam 		req->if_id = cpu_to_le16(adapter->if_handle);
12769aebddd1SJeff Kirsher 	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
12779aebddd1SJeff Kirsher 	req->ulp_num = BE_ULP1_NUM;
12789aebddd1SJeff Kirsher 	req->type = BE_ETH_TX_RING_TYPE_STANDARD;
127994d73aaaSVasundhara Volam 	req->cq_id = cpu_to_le16(cq->id);
128094d73aaaSVasundhara Volam 	req->queue_size = be_encoded_q_len(txq->len);
12819aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
128294d73aaaSVasundhara Volam 	ver = req->hdr.version;
128394d73aaaSVasundhara Volam 
12847707133cSSathya Perla 	status = be_cmd_notify_wait(adapter, &wrb);
12859aebddd1SJeff Kirsher 	if (!status) {
12867707133cSSathya Perla 		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
128703d28ffeSKalesh AP 
12889aebddd1SJeff Kirsher 		txq->id = le16_to_cpu(resp->cid);
128994d73aaaSVasundhara Volam 		if (ver == 2)
129094d73aaaSVasundhara Volam 			txo->db_offset = le32_to_cpu(resp->db_offset);
129194d73aaaSVasundhara Volam 		else
129294d73aaaSVasundhara Volam 			txo->db_offset = DB_TXULP1_OFFSET;
12939aebddd1SJeff Kirsher 		txq->created = true;
12949aebddd1SJeff Kirsher 	}
12959aebddd1SJeff Kirsher 
12969aebddd1SJeff Kirsher 	return status;
12979aebddd1SJeff Kirsher }
12989aebddd1SJeff Kirsher 
12999aebddd1SJeff Kirsher /* Uses MCC */
13009aebddd1SJeff Kirsher int be_cmd_rxq_create(struct be_adapter *adapter,
13019aebddd1SJeff Kirsher 		      struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
130210ef9ab4SSathya Perla 		      u32 if_id, u32 rss, u8 *rss_id)
13039aebddd1SJeff Kirsher {
13049aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
13059aebddd1SJeff Kirsher 	struct be_cmd_req_eth_rx_create *req;
13069aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &rxq->dma_mem;
13079aebddd1SJeff Kirsher 	int status;
13089aebddd1SJeff Kirsher 
13099aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
13109aebddd1SJeff Kirsher 
13119aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
13129aebddd1SJeff Kirsher 	if (!wrb) {
13139aebddd1SJeff Kirsher 		status = -EBUSY;
13149aebddd1SJeff Kirsher 		goto err;
13159aebddd1SJeff Kirsher 	}
13169aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
13179aebddd1SJeff Kirsher 
1318106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1319106df1e3SSomnath Kotur 			       OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
13209aebddd1SJeff Kirsher 
13219aebddd1SJeff Kirsher 	req->cq_id = cpu_to_le16(cq_id);
13229aebddd1SJeff Kirsher 	req->frag_size = fls(frag_size) - 1;
13239aebddd1SJeff Kirsher 	req->num_pages = 2;
13249aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
13259aebddd1SJeff Kirsher 	req->interface_id = cpu_to_le32(if_id);
132610ef9ab4SSathya Perla 	req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
13279aebddd1SJeff Kirsher 	req->rss_queue = cpu_to_le32(rss);
13289aebddd1SJeff Kirsher 
13299aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
13309aebddd1SJeff Kirsher 	if (!status) {
13319aebddd1SJeff Kirsher 		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
133203d28ffeSKalesh AP 
13339aebddd1SJeff Kirsher 		rxq->id = le16_to_cpu(resp->id);
13349aebddd1SJeff Kirsher 		rxq->created = true;
13359aebddd1SJeff Kirsher 		*rss_id = resp->rss_id;
13369aebddd1SJeff Kirsher 	}
13379aebddd1SJeff Kirsher 
13389aebddd1SJeff Kirsher err:
13399aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
13409aebddd1SJeff Kirsher 	return status;
13419aebddd1SJeff Kirsher }
13429aebddd1SJeff Kirsher 
13439aebddd1SJeff Kirsher /* Generic destroyer function for all types of queues
13449aebddd1SJeff Kirsher  * Uses Mbox
13459aebddd1SJeff Kirsher  */
13469aebddd1SJeff Kirsher int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
13479aebddd1SJeff Kirsher 		     int queue_type)
13489aebddd1SJeff Kirsher {
13499aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
13509aebddd1SJeff Kirsher 	struct be_cmd_req_q_destroy *req;
13519aebddd1SJeff Kirsher 	u8 subsys = 0, opcode = 0;
13529aebddd1SJeff Kirsher 	int status;
13539aebddd1SJeff Kirsher 
13549aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
13559aebddd1SJeff Kirsher 		return -1;
13569aebddd1SJeff Kirsher 
13579aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
13589aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
13599aebddd1SJeff Kirsher 
13609aebddd1SJeff Kirsher 	switch (queue_type) {
13619aebddd1SJeff Kirsher 	case QTYPE_EQ:
13629aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_COMMON;
13639aebddd1SJeff Kirsher 		opcode = OPCODE_COMMON_EQ_DESTROY;
13649aebddd1SJeff Kirsher 		break;
13659aebddd1SJeff Kirsher 	case QTYPE_CQ:
13669aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_COMMON;
13679aebddd1SJeff Kirsher 		opcode = OPCODE_COMMON_CQ_DESTROY;
13689aebddd1SJeff Kirsher 		break;
13699aebddd1SJeff Kirsher 	case QTYPE_TXQ:
13709aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_ETH;
13719aebddd1SJeff Kirsher 		opcode = OPCODE_ETH_TX_DESTROY;
13729aebddd1SJeff Kirsher 		break;
13739aebddd1SJeff Kirsher 	case QTYPE_RXQ:
13749aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_ETH;
13759aebddd1SJeff Kirsher 		opcode = OPCODE_ETH_RX_DESTROY;
13769aebddd1SJeff Kirsher 		break;
13779aebddd1SJeff Kirsher 	case QTYPE_MCCQ:
13789aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_COMMON;
13799aebddd1SJeff Kirsher 		opcode = OPCODE_COMMON_MCC_DESTROY;
13809aebddd1SJeff Kirsher 		break;
13819aebddd1SJeff Kirsher 	default:
13829aebddd1SJeff Kirsher 		BUG();
13839aebddd1SJeff Kirsher 	}
13849aebddd1SJeff Kirsher 
1385106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1386106df1e3SSomnath Kotur 			       NULL);
13879aebddd1SJeff Kirsher 	req->id = cpu_to_le16(q->id);
13889aebddd1SJeff Kirsher 
13899aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
13909aebddd1SJeff Kirsher 	q->created = false;
13919aebddd1SJeff Kirsher 
13929aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
13939aebddd1SJeff Kirsher 	return status;
13949aebddd1SJeff Kirsher }
13959aebddd1SJeff Kirsher 
13969aebddd1SJeff Kirsher /* Uses MCC */
13979aebddd1SJeff Kirsher int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
13989aebddd1SJeff Kirsher {
13999aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
14009aebddd1SJeff Kirsher 	struct be_cmd_req_q_destroy *req;
14019aebddd1SJeff Kirsher 	int status;
14029aebddd1SJeff Kirsher 
14039aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
14049aebddd1SJeff Kirsher 
14059aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
14069aebddd1SJeff Kirsher 	if (!wrb) {
14079aebddd1SJeff Kirsher 		status = -EBUSY;
14089aebddd1SJeff Kirsher 		goto err;
14099aebddd1SJeff Kirsher 	}
14109aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
14119aebddd1SJeff Kirsher 
1412106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1413106df1e3SSomnath Kotur 			       OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
14149aebddd1SJeff Kirsher 	req->id = cpu_to_le16(q->id);
14159aebddd1SJeff Kirsher 
14169aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
14179aebddd1SJeff Kirsher 	q->created = false;
14189aebddd1SJeff Kirsher 
14199aebddd1SJeff Kirsher err:
14209aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
14219aebddd1SJeff Kirsher 	return status;
14229aebddd1SJeff Kirsher }
14239aebddd1SJeff Kirsher 
14249aebddd1SJeff Kirsher /* Create an rx filtering policy configuration on an i/f
1425bea50988SSathya Perla  * Will use MBOX only if MCCQ has not been created.
14269aebddd1SJeff Kirsher  */
14279aebddd1SJeff Kirsher int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
14281578e777SPadmanabh Ratnakar 		     u32 *if_handle, u32 domain)
14299aebddd1SJeff Kirsher {
1430bea50988SSathya Perla 	struct be_mcc_wrb wrb = {0};
14319aebddd1SJeff Kirsher 	struct be_cmd_req_if_create *req;
14329aebddd1SJeff Kirsher 	int status;
14339aebddd1SJeff Kirsher 
1434bea50988SSathya Perla 	req = embedded_payload(&wrb);
1435106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1436a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1437a2cc4e0bSSathya Perla 			       sizeof(*req), &wrb, NULL);
14389aebddd1SJeff Kirsher 	req->hdr.domain = domain;
14399aebddd1SJeff Kirsher 	req->capability_flags = cpu_to_le32(cap_flags);
14409aebddd1SJeff Kirsher 	req->enable_flags = cpu_to_le32(en_flags);
1441f9449ab7SSathya Perla 	req->pmac_invalid = true;
14429aebddd1SJeff Kirsher 
1443bea50988SSathya Perla 	status = be_cmd_notify_wait(adapter, &wrb);
14449aebddd1SJeff Kirsher 	if (!status) {
1445bea50988SSathya Perla 		struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
144603d28ffeSKalesh AP 
14479aebddd1SJeff Kirsher 		*if_handle = le32_to_cpu(resp->interface_id);
1448b5bb9776SSathya Perla 
1449b5bb9776SSathya Perla 		/* Hack to retrieve VF's pmac-id on BE3 */
1450b5bb9776SSathya Perla 		if (BE3_chip(adapter) && !be_physfn(adapter))
1451b5bb9776SSathya Perla 			adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
14529aebddd1SJeff Kirsher 	}
14539aebddd1SJeff Kirsher 	return status;
14549aebddd1SJeff Kirsher }
14559aebddd1SJeff Kirsher 
1456f9449ab7SSathya Perla /* Uses MCCQ */
145730128031SSathya Perla int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
14589aebddd1SJeff Kirsher {
14599aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
14609aebddd1SJeff Kirsher 	struct be_cmd_req_if_destroy *req;
14619aebddd1SJeff Kirsher 	int status;
14629aebddd1SJeff Kirsher 
146330128031SSathya Perla 	if (interface_id == -1)
1464f9449ab7SSathya Perla 		return 0;
14659aebddd1SJeff Kirsher 
1466f9449ab7SSathya Perla 	spin_lock_bh(&adapter->mcc_lock);
1467f9449ab7SSathya Perla 
1468f9449ab7SSathya Perla 	wrb = wrb_from_mccq(adapter);
1469f9449ab7SSathya Perla 	if (!wrb) {
1470f9449ab7SSathya Perla 		status = -EBUSY;
1471f9449ab7SSathya Perla 		goto err;
1472f9449ab7SSathya Perla 	}
14739aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
14749aebddd1SJeff Kirsher 
1475106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1476a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1477a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
14789aebddd1SJeff Kirsher 	req->hdr.domain = domain;
14799aebddd1SJeff Kirsher 	req->interface_id = cpu_to_le32(interface_id);
14809aebddd1SJeff Kirsher 
1481f9449ab7SSathya Perla 	status = be_mcc_notify_wait(adapter);
1482f9449ab7SSathya Perla err:
1483f9449ab7SSathya Perla 	spin_unlock_bh(&adapter->mcc_lock);
14849aebddd1SJeff Kirsher 	return status;
14859aebddd1SJeff Kirsher }
14869aebddd1SJeff Kirsher 
14879aebddd1SJeff Kirsher /* Get stats is a non embedded command: the request is not embedded inside
14889aebddd1SJeff Kirsher  * WRB but is a separate dma memory block
14899aebddd1SJeff Kirsher  * Uses asynchronous MCC
14909aebddd1SJeff Kirsher  */
14919aebddd1SJeff Kirsher int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
14929aebddd1SJeff Kirsher {
14939aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
14949aebddd1SJeff Kirsher 	struct be_cmd_req_hdr *hdr;
14959aebddd1SJeff Kirsher 	int status = 0;
14969aebddd1SJeff Kirsher 
14979aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
14989aebddd1SJeff Kirsher 
14999aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
15009aebddd1SJeff Kirsher 	if (!wrb) {
15019aebddd1SJeff Kirsher 		status = -EBUSY;
15029aebddd1SJeff Kirsher 		goto err;
15039aebddd1SJeff Kirsher 	}
15049aebddd1SJeff Kirsher 	hdr = nonemb_cmd->va;
15059aebddd1SJeff Kirsher 
1506106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1507a2cc4e0bSSathya Perla 			       OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1508a2cc4e0bSSathya Perla 			       nonemb_cmd);
15099aebddd1SJeff Kirsher 
1510ca34fe38SSathya Perla 	/* version 1 of the cmd is not supported only by BE2 */
151161000861SAjit Khaparde 	if (BE2_chip(adapter))
151261000861SAjit Khaparde 		hdr->version = 0;
151361000861SAjit Khaparde 	if (BE3_chip(adapter) || lancer_chip(adapter))
15149aebddd1SJeff Kirsher 		hdr->version = 1;
151561000861SAjit Khaparde 	else
151661000861SAjit Khaparde 		hdr->version = 2;
15179aebddd1SJeff Kirsher 
15189aebddd1SJeff Kirsher 	be_mcc_notify(adapter);
15199aebddd1SJeff Kirsher 	adapter->stats_cmd_sent = true;
15209aebddd1SJeff Kirsher 
15219aebddd1SJeff Kirsher err:
15229aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
15239aebddd1SJeff Kirsher 	return status;
15249aebddd1SJeff Kirsher }
15259aebddd1SJeff Kirsher 
15269aebddd1SJeff Kirsher /* Lancer Stats */
15279aebddd1SJeff Kirsher int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
15289aebddd1SJeff Kirsher 			       struct be_dma_mem *nonemb_cmd)
15299aebddd1SJeff Kirsher {
15309aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
15319aebddd1SJeff Kirsher 	struct lancer_cmd_req_pport_stats *req;
15329aebddd1SJeff Kirsher 	int status = 0;
15339aebddd1SJeff Kirsher 
1534f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1535f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_ETH))
1536f25b119cSPadmanabh Ratnakar 		return -EPERM;
1537f25b119cSPadmanabh Ratnakar 
15389aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
15399aebddd1SJeff Kirsher 
15409aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
15419aebddd1SJeff Kirsher 	if (!wrb) {
15429aebddd1SJeff Kirsher 		status = -EBUSY;
15439aebddd1SJeff Kirsher 		goto err;
15449aebddd1SJeff Kirsher 	}
15459aebddd1SJeff Kirsher 	req = nonemb_cmd->va;
15469aebddd1SJeff Kirsher 
1547106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1548a2cc4e0bSSathya Perla 			       OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1549a2cc4e0bSSathya Perla 			       wrb, nonemb_cmd);
15509aebddd1SJeff Kirsher 
1551d51ebd33SPadmanabh Ratnakar 	req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
15529aebddd1SJeff Kirsher 	req->cmd_params.params.reset_stats = 0;
15539aebddd1SJeff Kirsher 
15549aebddd1SJeff Kirsher 	be_mcc_notify(adapter);
15559aebddd1SJeff Kirsher 	adapter->stats_cmd_sent = true;
15569aebddd1SJeff Kirsher 
15579aebddd1SJeff Kirsher err:
15589aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
15599aebddd1SJeff Kirsher 	return status;
15609aebddd1SJeff Kirsher }
15619aebddd1SJeff Kirsher 
1562323ff71eSSathya Perla static int be_mac_to_link_speed(int mac_speed)
1563323ff71eSSathya Perla {
1564323ff71eSSathya Perla 	switch (mac_speed) {
1565323ff71eSSathya Perla 	case PHY_LINK_SPEED_ZERO:
1566323ff71eSSathya Perla 		return 0;
1567323ff71eSSathya Perla 	case PHY_LINK_SPEED_10MBPS:
1568323ff71eSSathya Perla 		return 10;
1569323ff71eSSathya Perla 	case PHY_LINK_SPEED_100MBPS:
1570323ff71eSSathya Perla 		return 100;
1571323ff71eSSathya Perla 	case PHY_LINK_SPEED_1GBPS:
1572323ff71eSSathya Perla 		return 1000;
1573323ff71eSSathya Perla 	case PHY_LINK_SPEED_10GBPS:
1574323ff71eSSathya Perla 		return 10000;
1575b971f847SVasundhara Volam 	case PHY_LINK_SPEED_20GBPS:
1576b971f847SVasundhara Volam 		return 20000;
1577b971f847SVasundhara Volam 	case PHY_LINK_SPEED_25GBPS:
1578b971f847SVasundhara Volam 		return 25000;
1579b971f847SVasundhara Volam 	case PHY_LINK_SPEED_40GBPS:
1580b971f847SVasundhara Volam 		return 40000;
1581323ff71eSSathya Perla 	}
1582323ff71eSSathya Perla 	return 0;
1583323ff71eSSathya Perla }
1584323ff71eSSathya Perla 
1585323ff71eSSathya Perla /* Uses synchronous mcc
1586323ff71eSSathya Perla  * Returns link_speed in Mbps
1587323ff71eSSathya Perla  */
1588323ff71eSSathya Perla int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1589323ff71eSSathya Perla 			     u8 *link_status, u32 dom)
15909aebddd1SJeff Kirsher {
15919aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
15929aebddd1SJeff Kirsher 	struct be_cmd_req_link_status *req;
15939aebddd1SJeff Kirsher 	int status;
15949aebddd1SJeff Kirsher 
15959aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
15969aebddd1SJeff Kirsher 
1597b236916aSAjit Khaparde 	if (link_status)
1598b236916aSAjit Khaparde 		*link_status = LINK_DOWN;
1599b236916aSAjit Khaparde 
16009aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
16019aebddd1SJeff Kirsher 	if (!wrb) {
16029aebddd1SJeff Kirsher 		status = -EBUSY;
16039aebddd1SJeff Kirsher 		goto err;
16049aebddd1SJeff Kirsher 	}
16059aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
16069aebddd1SJeff Kirsher 
160757cd80d4SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1608a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1609a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
161057cd80d4SPadmanabh Ratnakar 
1611ca34fe38SSathya Perla 	/* version 1 of the cmd is not supported only by BE2 */
1612ca34fe38SSathya Perla 	if (!BE2_chip(adapter))
1613daad6167SPadmanabh Ratnakar 		req->hdr.version = 1;
1614daad6167SPadmanabh Ratnakar 
161557cd80d4SPadmanabh Ratnakar 	req->hdr.domain = dom;
16169aebddd1SJeff Kirsher 
16179aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
16189aebddd1SJeff Kirsher 	if (!status) {
16199aebddd1SJeff Kirsher 		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
162003d28ffeSKalesh AP 
1621323ff71eSSathya Perla 		if (link_speed) {
1622323ff71eSSathya Perla 			*link_speed = resp->link_speed ?
1623323ff71eSSathya Perla 				      le16_to_cpu(resp->link_speed) * 10 :
1624323ff71eSSathya Perla 				      be_mac_to_link_speed(resp->mac_speed);
1625323ff71eSSathya Perla 
1626323ff71eSSathya Perla 			if (!resp->logical_link_status)
1627323ff71eSSathya Perla 				*link_speed = 0;
16289aebddd1SJeff Kirsher 		}
1629b236916aSAjit Khaparde 		if (link_status)
1630b236916aSAjit Khaparde 			*link_status = resp->logical_link_status;
16319aebddd1SJeff Kirsher 	}
16329aebddd1SJeff Kirsher 
16339aebddd1SJeff Kirsher err:
16349aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
16359aebddd1SJeff Kirsher 	return status;
16369aebddd1SJeff Kirsher }
16379aebddd1SJeff Kirsher 
16389aebddd1SJeff Kirsher /* Uses synchronous mcc */
16399aebddd1SJeff Kirsher int be_cmd_get_die_temperature(struct be_adapter *adapter)
16409aebddd1SJeff Kirsher {
16419aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
16429aebddd1SJeff Kirsher 	struct be_cmd_req_get_cntl_addnl_attribs *req;
1643117affe3SVasundhara Volam 	int status = 0;
16449aebddd1SJeff Kirsher 
16459aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
16469aebddd1SJeff Kirsher 
16479aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
16489aebddd1SJeff Kirsher 	if (!wrb) {
16499aebddd1SJeff Kirsher 		status = -EBUSY;
16509aebddd1SJeff Kirsher 		goto err;
16519aebddd1SJeff Kirsher 	}
16529aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
16539aebddd1SJeff Kirsher 
1654106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1655a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1656a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
16579aebddd1SJeff Kirsher 
16583de09455SSomnath Kotur 	be_mcc_notify(adapter);
16599aebddd1SJeff Kirsher 
16609aebddd1SJeff Kirsher err:
16619aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
16629aebddd1SJeff Kirsher 	return status;
16639aebddd1SJeff Kirsher }
16649aebddd1SJeff Kirsher 
16659aebddd1SJeff Kirsher /* Uses synchronous mcc */
16669aebddd1SJeff Kirsher int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
16679aebddd1SJeff Kirsher {
16689aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
16699aebddd1SJeff Kirsher 	struct be_cmd_req_get_fat *req;
16709aebddd1SJeff Kirsher 	int status;
16719aebddd1SJeff Kirsher 
16729aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
16739aebddd1SJeff Kirsher 
16749aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
16759aebddd1SJeff Kirsher 	if (!wrb) {
16769aebddd1SJeff Kirsher 		status = -EBUSY;
16779aebddd1SJeff Kirsher 		goto err;
16789aebddd1SJeff Kirsher 	}
16799aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
16809aebddd1SJeff Kirsher 
1681106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1682a2cc4e0bSSathya Perla 			       OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1683a2cc4e0bSSathya Perla 			       NULL);
16849aebddd1SJeff Kirsher 	req->fat_operation = cpu_to_le32(QUERY_FAT);
16859aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
16869aebddd1SJeff Kirsher 	if (!status) {
16879aebddd1SJeff Kirsher 		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
168803d28ffeSKalesh AP 
16899aebddd1SJeff Kirsher 		if (log_size && resp->log_size)
16909aebddd1SJeff Kirsher 			*log_size = le32_to_cpu(resp->log_size) -
16919aebddd1SJeff Kirsher 					sizeof(u32);
16929aebddd1SJeff Kirsher 	}
16939aebddd1SJeff Kirsher err:
16949aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
16959aebddd1SJeff Kirsher 	return status;
16969aebddd1SJeff Kirsher }
16979aebddd1SJeff Kirsher 
1698c5f156deSVasundhara Volam int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
16999aebddd1SJeff Kirsher {
17009aebddd1SJeff Kirsher 	struct be_dma_mem get_fat_cmd;
17019aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
17029aebddd1SJeff Kirsher 	struct be_cmd_req_get_fat *req;
17039aebddd1SJeff Kirsher 	u32 offset = 0, total_size, buf_size,
17049aebddd1SJeff Kirsher 				log_offset = sizeof(u32), payload_len;
1705c5f156deSVasundhara Volam 	int status = 0;
17069aebddd1SJeff Kirsher 
17079aebddd1SJeff Kirsher 	if (buf_len == 0)
1708c5f156deSVasundhara Volam 		return -EIO;
17099aebddd1SJeff Kirsher 
17109aebddd1SJeff Kirsher 	total_size = buf_len;
17119aebddd1SJeff Kirsher 
17129aebddd1SJeff Kirsher 	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
17139aebddd1SJeff Kirsher 	get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
17149aebddd1SJeff Kirsher 					      get_fat_cmd.size,
17159aebddd1SJeff Kirsher 					      &get_fat_cmd.dma);
17169aebddd1SJeff Kirsher 	if (!get_fat_cmd.va) {
17179aebddd1SJeff Kirsher 		dev_err(&adapter->pdev->dev,
1718cd3307aaSKalesh AP 			"Memory allocation failure while reading FAT data\n");
1719c5f156deSVasundhara Volam 		return -ENOMEM;
17209aebddd1SJeff Kirsher 	}
17219aebddd1SJeff Kirsher 
17229aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
17239aebddd1SJeff Kirsher 
17249aebddd1SJeff Kirsher 	while (total_size) {
17259aebddd1SJeff Kirsher 		buf_size = min(total_size, (u32)60*1024);
17269aebddd1SJeff Kirsher 		total_size -= buf_size;
17279aebddd1SJeff Kirsher 
17289aebddd1SJeff Kirsher 		wrb = wrb_from_mccq(adapter);
17299aebddd1SJeff Kirsher 		if (!wrb) {
17309aebddd1SJeff Kirsher 			status = -EBUSY;
17319aebddd1SJeff Kirsher 			goto err;
17329aebddd1SJeff Kirsher 		}
17339aebddd1SJeff Kirsher 		req = get_fat_cmd.va;
17349aebddd1SJeff Kirsher 
17359aebddd1SJeff Kirsher 		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
1736106df1e3SSomnath Kotur 		be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1737a2cc4e0bSSathya Perla 				       OPCODE_COMMON_MANAGE_FAT, payload_len,
1738a2cc4e0bSSathya Perla 				       wrb, &get_fat_cmd);
17399aebddd1SJeff Kirsher 
17409aebddd1SJeff Kirsher 		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
17419aebddd1SJeff Kirsher 		req->read_log_offset = cpu_to_le32(log_offset);
17429aebddd1SJeff Kirsher 		req->read_log_length = cpu_to_le32(buf_size);
17439aebddd1SJeff Kirsher 		req->data_buffer_size = cpu_to_le32(buf_size);
17449aebddd1SJeff Kirsher 
17459aebddd1SJeff Kirsher 		status = be_mcc_notify_wait(adapter);
17469aebddd1SJeff Kirsher 		if (!status) {
17479aebddd1SJeff Kirsher 			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
174803d28ffeSKalesh AP 
17499aebddd1SJeff Kirsher 			memcpy(buf + offset,
17509aebddd1SJeff Kirsher 			       resp->data_buffer,
175192aa9214SSomnath Kotur 			       le32_to_cpu(resp->read_log_length));
17529aebddd1SJeff Kirsher 		} else {
17539aebddd1SJeff Kirsher 			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
17549aebddd1SJeff Kirsher 			goto err;
17559aebddd1SJeff Kirsher 		}
17569aebddd1SJeff Kirsher 		offset += buf_size;
17579aebddd1SJeff Kirsher 		log_offset += buf_size;
17589aebddd1SJeff Kirsher 	}
17599aebddd1SJeff Kirsher err:
17609aebddd1SJeff Kirsher 	pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1761a2cc4e0bSSathya Perla 			    get_fat_cmd.va, get_fat_cmd.dma);
17629aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
1763c5f156deSVasundhara Volam 	return status;
17649aebddd1SJeff Kirsher }
17659aebddd1SJeff Kirsher 
176604b71175SSathya Perla /* Uses synchronous mcc */
1767e97e3cdaSKalesh AP int be_cmd_get_fw_ver(struct be_adapter *adapter)
17689aebddd1SJeff Kirsher {
17699aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
17709aebddd1SJeff Kirsher 	struct be_cmd_req_get_fw_version *req;
17719aebddd1SJeff Kirsher 	int status;
17729aebddd1SJeff Kirsher 
177304b71175SSathya Perla 	spin_lock_bh(&adapter->mcc_lock);
17749aebddd1SJeff Kirsher 
177504b71175SSathya Perla 	wrb = wrb_from_mccq(adapter);
177604b71175SSathya Perla 	if (!wrb) {
177704b71175SSathya Perla 		status = -EBUSY;
177804b71175SSathya Perla 		goto err;
177904b71175SSathya Perla 	}
178004b71175SSathya Perla 
17819aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
17829aebddd1SJeff Kirsher 
1783106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1784a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1785a2cc4e0bSSathya Perla 			       NULL);
178604b71175SSathya Perla 	status = be_mcc_notify_wait(adapter);
17879aebddd1SJeff Kirsher 	if (!status) {
17889aebddd1SJeff Kirsher 		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1789acbafeb1SSathya Perla 
1790242eb470SVasundhara Volam 		strlcpy(adapter->fw_ver, resp->firmware_version_string,
1791242eb470SVasundhara Volam 			sizeof(adapter->fw_ver));
1792242eb470SVasundhara Volam 		strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1793242eb470SVasundhara Volam 			sizeof(adapter->fw_on_flash));
17949aebddd1SJeff Kirsher 	}
179504b71175SSathya Perla err:
179604b71175SSathya Perla 	spin_unlock_bh(&adapter->mcc_lock);
17979aebddd1SJeff Kirsher 	return status;
17989aebddd1SJeff Kirsher }
17999aebddd1SJeff Kirsher 
18009aebddd1SJeff Kirsher /* set the EQ delay interval of an EQ to specified value
18019aebddd1SJeff Kirsher  * Uses async mcc
18029aebddd1SJeff Kirsher  */
1803b502ae8dSKalesh AP static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1804b502ae8dSKalesh AP 			       struct be_set_eqd *set_eqd, int num)
18059aebddd1SJeff Kirsher {
18069aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
18079aebddd1SJeff Kirsher 	struct be_cmd_req_modify_eq_delay *req;
18082632bafdSSathya Perla 	int status = 0, i;
18099aebddd1SJeff Kirsher 
18109aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
18119aebddd1SJeff Kirsher 
18129aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
18139aebddd1SJeff Kirsher 	if (!wrb) {
18149aebddd1SJeff Kirsher 		status = -EBUSY;
18159aebddd1SJeff Kirsher 		goto err;
18169aebddd1SJeff Kirsher 	}
18179aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
18189aebddd1SJeff Kirsher 
1819106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1820a2cc4e0bSSathya Perla 			       OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1821a2cc4e0bSSathya Perla 			       NULL);
18229aebddd1SJeff Kirsher 
18232632bafdSSathya Perla 	req->num_eq = cpu_to_le32(num);
18242632bafdSSathya Perla 	for (i = 0; i < num; i++) {
18252632bafdSSathya Perla 		req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
18262632bafdSSathya Perla 		req->set_eqd[i].phase = 0;
18272632bafdSSathya Perla 		req->set_eqd[i].delay_multiplier =
18282632bafdSSathya Perla 				cpu_to_le32(set_eqd[i].delay_multiplier);
18292632bafdSSathya Perla 	}
18309aebddd1SJeff Kirsher 
18319aebddd1SJeff Kirsher 	be_mcc_notify(adapter);
18329aebddd1SJeff Kirsher err:
18339aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
18349aebddd1SJeff Kirsher 	return status;
18359aebddd1SJeff Kirsher }
18369aebddd1SJeff Kirsher 
183793676703SKalesh AP int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
183893676703SKalesh AP 		      int num)
183993676703SKalesh AP {
184093676703SKalesh AP 	int num_eqs, i = 0;
184193676703SKalesh AP 
184293676703SKalesh AP 	if (lancer_chip(adapter) && num > 8) {
184393676703SKalesh AP 		while (num) {
184493676703SKalesh AP 			num_eqs = min(num, 8);
184593676703SKalesh AP 			__be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
184693676703SKalesh AP 			i += num_eqs;
184793676703SKalesh AP 			num -= num_eqs;
184893676703SKalesh AP 		}
184993676703SKalesh AP 	} else {
185093676703SKalesh AP 		__be_cmd_modify_eqd(adapter, set_eqd, num);
185193676703SKalesh AP 	}
185293676703SKalesh AP 
185393676703SKalesh AP 	return 0;
185493676703SKalesh AP }
185593676703SKalesh AP 
18569aebddd1SJeff Kirsher /* Uses sycnhronous mcc */
18579aebddd1SJeff Kirsher int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
18584d567d97SKalesh AP 		       u32 num)
18599aebddd1SJeff Kirsher {
18609aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
18619aebddd1SJeff Kirsher 	struct be_cmd_req_vlan_config *req;
18629aebddd1SJeff Kirsher 	int status;
18639aebddd1SJeff Kirsher 
18649aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
18659aebddd1SJeff Kirsher 
18669aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
18679aebddd1SJeff Kirsher 	if (!wrb) {
18689aebddd1SJeff Kirsher 		status = -EBUSY;
18699aebddd1SJeff Kirsher 		goto err;
18709aebddd1SJeff Kirsher 	}
18719aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
18729aebddd1SJeff Kirsher 
1873106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1874a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1875a2cc4e0bSSathya Perla 			       wrb, NULL);
18769aebddd1SJeff Kirsher 
18779aebddd1SJeff Kirsher 	req->interface_id = if_id;
1878012bd387SAjit Khaparde 	req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
18799aebddd1SJeff Kirsher 	req->num_vlan = num;
18809aebddd1SJeff Kirsher 	memcpy(req->normal_vlan, vtag_array,
18819aebddd1SJeff Kirsher 	       req->num_vlan * sizeof(vtag_array[0]));
18829aebddd1SJeff Kirsher 
18839aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
18849aebddd1SJeff Kirsher err:
18859aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
18869aebddd1SJeff Kirsher 	return status;
18879aebddd1SJeff Kirsher }
18889aebddd1SJeff Kirsher 
18899aebddd1SJeff Kirsher int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
18909aebddd1SJeff Kirsher {
18919aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
18929aebddd1SJeff Kirsher 	struct be_dma_mem *mem = &adapter->rx_filter;
18939aebddd1SJeff Kirsher 	struct be_cmd_req_rx_filter *req = mem->va;
18949aebddd1SJeff Kirsher 	int status;
18959aebddd1SJeff Kirsher 
18969aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
18979aebddd1SJeff Kirsher 
18989aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
18999aebddd1SJeff Kirsher 	if (!wrb) {
19009aebddd1SJeff Kirsher 		status = -EBUSY;
19019aebddd1SJeff Kirsher 		goto err;
19029aebddd1SJeff Kirsher 	}
19039aebddd1SJeff Kirsher 	memset(req, 0, sizeof(*req));
1904106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1905106df1e3SSomnath Kotur 			       OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1906106df1e3SSomnath Kotur 			       wrb, mem);
19079aebddd1SJeff Kirsher 
19089aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(adapter->if_handle);
19099aebddd1SJeff Kirsher 	if (flags & IFF_PROMISC) {
19109aebddd1SJeff Kirsher 		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1911c5dae588SAjit Khaparde 						 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1912c5dae588SAjit Khaparde 						 BE_IF_FLAGS_MCAST_PROMISCUOUS);
19139aebddd1SJeff Kirsher 		if (value == ON)
1914a2cc4e0bSSathya Perla 			req->if_flags =
1915a2cc4e0bSSathya Perla 				cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1916c5dae588SAjit Khaparde 					    BE_IF_FLAGS_VLAN_PROMISCUOUS |
1917c5dae588SAjit Khaparde 					    BE_IF_FLAGS_MCAST_PROMISCUOUS);
19189aebddd1SJeff Kirsher 	} else if (flags & IFF_ALLMULTI) {
19195f820b6cSKalesh AP 		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
19205f820b6cSKalesh AP 		req->if_flags =	cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1921d9d604f8SAjit Khaparde 	} else if (flags & BE_FLAGS_VLAN_PROMISC) {
1922d9d604f8SAjit Khaparde 		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1923d9d604f8SAjit Khaparde 
1924d9d604f8SAjit Khaparde 		if (value == ON)
1925d9d604f8SAjit Khaparde 			req->if_flags =
1926d9d604f8SAjit Khaparde 				cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
19279aebddd1SJeff Kirsher 	} else {
19289aebddd1SJeff Kirsher 		struct netdev_hw_addr *ha;
19299aebddd1SJeff Kirsher 		int i = 0;
19309aebddd1SJeff Kirsher 
19315f820b6cSKalesh AP 		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
19325f820b6cSKalesh AP 		req->if_flags =	cpu_to_le32(BE_IF_FLAGS_MULTICAST);
19331610c79fSPadmanabh Ratnakar 
19341610c79fSPadmanabh Ratnakar 		/* Reset mcast promisc mode if already set by setting mask
19351610c79fSPadmanabh Ratnakar 		 * and not setting flags field
19361610c79fSPadmanabh Ratnakar 		 */
19371610c79fSPadmanabh Ratnakar 		req->if_flags_mask |=
1938abb93951SPadmanabh Ratnakar 			cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
193992bf14abSSathya Perla 				    be_if_cap_flags(adapter));
1940016f97b1SPadmanabh Ratnakar 		req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
19419aebddd1SJeff Kirsher 		netdev_for_each_mc_addr(ha, adapter->netdev)
19429aebddd1SJeff Kirsher 			memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
19439aebddd1SJeff Kirsher 	}
19449aebddd1SJeff Kirsher 
1945012bd387SAjit Khaparde 	if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
1946012bd387SAjit Khaparde 	    req->if_flags_mask) {
1947012bd387SAjit Khaparde 		dev_warn(&adapter->pdev->dev,
1948012bd387SAjit Khaparde 			 "Cannot set rx filter flags 0x%x\n",
1949012bd387SAjit Khaparde 			 req->if_flags_mask);
1950012bd387SAjit Khaparde 		dev_warn(&adapter->pdev->dev,
1951012bd387SAjit Khaparde 			 "Interface is capable of 0x%x flags only\n",
1952012bd387SAjit Khaparde 			 be_if_cap_flags(adapter));
1953012bd387SAjit Khaparde 	}
1954012bd387SAjit Khaparde 	req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1955012bd387SAjit Khaparde 
19569aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
1957012bd387SAjit Khaparde 
19589aebddd1SJeff Kirsher err:
19599aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
19609aebddd1SJeff Kirsher 	return status;
19619aebddd1SJeff Kirsher }
19629aebddd1SJeff Kirsher 
19639aebddd1SJeff Kirsher /* Uses synchrounous mcc */
19649aebddd1SJeff Kirsher int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
19659aebddd1SJeff Kirsher {
19669aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
19679aebddd1SJeff Kirsher 	struct be_cmd_req_set_flow_control *req;
19689aebddd1SJeff Kirsher 	int status;
19699aebddd1SJeff Kirsher 
1970f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1971f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_COMMON))
1972f25b119cSPadmanabh Ratnakar 		return -EPERM;
1973f25b119cSPadmanabh Ratnakar 
19749aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
19759aebddd1SJeff Kirsher 
19769aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
19779aebddd1SJeff Kirsher 	if (!wrb) {
19789aebddd1SJeff Kirsher 		status = -EBUSY;
19799aebddd1SJeff Kirsher 		goto err;
19809aebddd1SJeff Kirsher 	}
19819aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
19829aebddd1SJeff Kirsher 
1983106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1984a2cc4e0bSSathya Perla 			       OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1985a2cc4e0bSSathya Perla 			       wrb, NULL);
19869aebddd1SJeff Kirsher 
1987b29812c1SSuresh Reddy 	req->hdr.version = 1;
19889aebddd1SJeff Kirsher 	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
19899aebddd1SJeff Kirsher 	req->rx_flow_control = cpu_to_le16((u16)rx_fc);
19909aebddd1SJeff Kirsher 
19919aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
19929aebddd1SJeff Kirsher 
19939aebddd1SJeff Kirsher err:
19949aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
1995b29812c1SSuresh Reddy 
1996b29812c1SSuresh Reddy 	if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
1997b29812c1SSuresh Reddy 		return  -EOPNOTSUPP;
1998b29812c1SSuresh Reddy 
19999aebddd1SJeff Kirsher 	return status;
20009aebddd1SJeff Kirsher }
20019aebddd1SJeff Kirsher 
20029aebddd1SJeff Kirsher /* Uses sycn mcc */
20039aebddd1SJeff Kirsher int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
20049aebddd1SJeff Kirsher {
20059aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
20069aebddd1SJeff Kirsher 	struct be_cmd_req_get_flow_control *req;
20079aebddd1SJeff Kirsher 	int status;
20089aebddd1SJeff Kirsher 
2009f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2010f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_COMMON))
2011f25b119cSPadmanabh Ratnakar 		return -EPERM;
2012f25b119cSPadmanabh Ratnakar 
20139aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
20149aebddd1SJeff Kirsher 
20159aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
20169aebddd1SJeff Kirsher 	if (!wrb) {
20179aebddd1SJeff Kirsher 		status = -EBUSY;
20189aebddd1SJeff Kirsher 		goto err;
20199aebddd1SJeff Kirsher 	}
20209aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
20219aebddd1SJeff Kirsher 
2022106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2023a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2024a2cc4e0bSSathya Perla 			       wrb, NULL);
20259aebddd1SJeff Kirsher 
20269aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
20279aebddd1SJeff Kirsher 	if (!status) {
20289aebddd1SJeff Kirsher 		struct be_cmd_resp_get_flow_control *resp =
20299aebddd1SJeff Kirsher 						embedded_payload(wrb);
203003d28ffeSKalesh AP 
20319aebddd1SJeff Kirsher 		*tx_fc = le16_to_cpu(resp->tx_flow_control);
20329aebddd1SJeff Kirsher 		*rx_fc = le16_to_cpu(resp->rx_flow_control);
20339aebddd1SJeff Kirsher 	}
20349aebddd1SJeff Kirsher 
20359aebddd1SJeff Kirsher err:
20369aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
20379aebddd1SJeff Kirsher 	return status;
20389aebddd1SJeff Kirsher }
20399aebddd1SJeff Kirsher 
20409aebddd1SJeff Kirsher /* Uses mbox */
2041e97e3cdaSKalesh AP int be_cmd_query_fw_cfg(struct be_adapter *adapter)
20429aebddd1SJeff Kirsher {
20439aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
20449aebddd1SJeff Kirsher 	struct be_cmd_req_query_fw_cfg *req;
20459aebddd1SJeff Kirsher 	int status;
20469aebddd1SJeff Kirsher 
20479aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
20489aebddd1SJeff Kirsher 		return -1;
20499aebddd1SJeff Kirsher 
20509aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
20519aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
20529aebddd1SJeff Kirsher 
2053106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2054a2cc4e0bSSathya Perla 			       OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2055a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
20569aebddd1SJeff Kirsher 
20579aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
20589aebddd1SJeff Kirsher 	if (!status) {
20599aebddd1SJeff Kirsher 		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
206003d28ffeSKalesh AP 
2061e97e3cdaSKalesh AP 		adapter->port_num = le32_to_cpu(resp->phys_port);
2062e97e3cdaSKalesh AP 		adapter->function_mode = le32_to_cpu(resp->function_mode);
2063e97e3cdaSKalesh AP 		adapter->function_caps = le32_to_cpu(resp->function_caps);
2064e97e3cdaSKalesh AP 		adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
2065acbafeb1SSathya Perla 		dev_info(&adapter->pdev->dev,
2066acbafeb1SSathya Perla 			 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2067acbafeb1SSathya Perla 			 adapter->function_mode, adapter->function_caps);
20689aebddd1SJeff Kirsher 	}
20699aebddd1SJeff Kirsher 
20709aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
20719aebddd1SJeff Kirsher 	return status;
20729aebddd1SJeff Kirsher }
20739aebddd1SJeff Kirsher 
20749aebddd1SJeff Kirsher /* Uses mbox */
20759aebddd1SJeff Kirsher int be_cmd_reset_function(struct be_adapter *adapter)
20769aebddd1SJeff Kirsher {
20779aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
20789aebddd1SJeff Kirsher 	struct be_cmd_req_hdr *req;
20799aebddd1SJeff Kirsher 	int status;
20809aebddd1SJeff Kirsher 
2081bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter)) {
2082bf99e50dSPadmanabh Ratnakar 		status = lancer_wait_ready(adapter);
2083bf99e50dSPadmanabh Ratnakar 		if (!status) {
2084bf99e50dSPadmanabh Ratnakar 			iowrite32(SLI_PORT_CONTROL_IP_MASK,
2085bf99e50dSPadmanabh Ratnakar 				  adapter->db + SLIPORT_CONTROL_OFFSET);
2086bf99e50dSPadmanabh Ratnakar 			status = lancer_test_and_set_rdy_state(adapter);
2087bf99e50dSPadmanabh Ratnakar 		}
2088bf99e50dSPadmanabh Ratnakar 		if (status) {
2089bf99e50dSPadmanabh Ratnakar 			dev_err(&adapter->pdev->dev,
2090bf99e50dSPadmanabh Ratnakar 				"Adapter in non recoverable error\n");
2091bf99e50dSPadmanabh Ratnakar 		}
2092bf99e50dSPadmanabh Ratnakar 		return status;
2093bf99e50dSPadmanabh Ratnakar 	}
2094bf99e50dSPadmanabh Ratnakar 
20959aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
20969aebddd1SJeff Kirsher 		return -1;
20979aebddd1SJeff Kirsher 
20989aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
20999aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
21009aebddd1SJeff Kirsher 
2101106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2102a2cc4e0bSSathya Perla 			       OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2103a2cc4e0bSSathya Perla 			       NULL);
21049aebddd1SJeff Kirsher 
21059aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
21069aebddd1SJeff Kirsher 
21079aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
21089aebddd1SJeff Kirsher 	return status;
21099aebddd1SJeff Kirsher }
21109aebddd1SJeff Kirsher 
2111594ad54aSSuresh Reddy int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
211233cb0fa7SBen Hutchings 		      u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
21139aebddd1SJeff Kirsher {
21149aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
21159aebddd1SJeff Kirsher 	struct be_cmd_req_rss_config *req;
21169aebddd1SJeff Kirsher 	int status;
21179aebddd1SJeff Kirsher 
2118da1388d6SVasundhara Volam 	if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2119da1388d6SVasundhara Volam 		return 0;
2120da1388d6SVasundhara Volam 
2121b51aa367SKalesh AP 	spin_lock_bh(&adapter->mcc_lock);
21229aebddd1SJeff Kirsher 
2123b51aa367SKalesh AP 	wrb = wrb_from_mccq(adapter);
2124b51aa367SKalesh AP 	if (!wrb) {
2125b51aa367SKalesh AP 		status = -EBUSY;
2126b51aa367SKalesh AP 		goto err;
2127b51aa367SKalesh AP 	}
21289aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
21299aebddd1SJeff Kirsher 
2130106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2131106df1e3SSomnath Kotur 			       OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
21329aebddd1SJeff Kirsher 
21339aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(adapter->if_handle);
2134594ad54aSSuresh Reddy 	req->enable_rss = cpu_to_le16(rss_hash_opts);
21359aebddd1SJeff Kirsher 	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
2136594ad54aSSuresh Reddy 
2137b51aa367SKalesh AP 	if (!BEx_chip(adapter))
2138594ad54aSSuresh Reddy 		req->hdr.version = 1;
2139594ad54aSSuresh Reddy 
21409aebddd1SJeff Kirsher 	memcpy(req->cpu_table, rsstable, table_size);
2141e2557877SVenkata Duvvuru 	memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
21429aebddd1SJeff Kirsher 	be_dws_cpu_to_le(req->hash, sizeof(req->hash));
21439aebddd1SJeff Kirsher 
2144b51aa367SKalesh AP 	status = be_mcc_notify_wait(adapter);
2145b51aa367SKalesh AP err:
2146b51aa367SKalesh AP 	spin_unlock_bh(&adapter->mcc_lock);
21479aebddd1SJeff Kirsher 	return status;
21489aebddd1SJeff Kirsher }
21499aebddd1SJeff Kirsher 
21509aebddd1SJeff Kirsher /* Uses sync mcc */
21519aebddd1SJeff Kirsher int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
21529aebddd1SJeff Kirsher 			    u8 bcn, u8 sts, u8 state)
21539aebddd1SJeff Kirsher {
21549aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
21559aebddd1SJeff Kirsher 	struct be_cmd_req_enable_disable_beacon *req;
21569aebddd1SJeff Kirsher 	int status;
21579aebddd1SJeff Kirsher 
21589aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
21599aebddd1SJeff Kirsher 
21609aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
21619aebddd1SJeff Kirsher 	if (!wrb) {
21629aebddd1SJeff Kirsher 		status = -EBUSY;
21639aebddd1SJeff Kirsher 		goto err;
21649aebddd1SJeff Kirsher 	}
21659aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
21669aebddd1SJeff Kirsher 
2167106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2168a2cc4e0bSSathya Perla 			       OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2169a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
21709aebddd1SJeff Kirsher 
21719aebddd1SJeff Kirsher 	req->port_num = port_num;
21729aebddd1SJeff Kirsher 	req->beacon_state = state;
21739aebddd1SJeff Kirsher 	req->beacon_duration = bcn;
21749aebddd1SJeff Kirsher 	req->status_duration = sts;
21759aebddd1SJeff Kirsher 
21769aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
21779aebddd1SJeff Kirsher 
21789aebddd1SJeff Kirsher err:
21799aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
21809aebddd1SJeff Kirsher 	return status;
21819aebddd1SJeff Kirsher }
21829aebddd1SJeff Kirsher 
21839aebddd1SJeff Kirsher /* Uses sync mcc */
21849aebddd1SJeff Kirsher int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
21859aebddd1SJeff Kirsher {
21869aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
21879aebddd1SJeff Kirsher 	struct be_cmd_req_get_beacon_state *req;
21889aebddd1SJeff Kirsher 	int status;
21899aebddd1SJeff Kirsher 
21909aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
21919aebddd1SJeff Kirsher 
21929aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
21939aebddd1SJeff Kirsher 	if (!wrb) {
21949aebddd1SJeff Kirsher 		status = -EBUSY;
21959aebddd1SJeff Kirsher 		goto err;
21969aebddd1SJeff Kirsher 	}
21979aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
21989aebddd1SJeff Kirsher 
2199106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2200a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2201a2cc4e0bSSathya Perla 			       wrb, NULL);
22029aebddd1SJeff Kirsher 
22039aebddd1SJeff Kirsher 	req->port_num = port_num;
22049aebddd1SJeff Kirsher 
22059aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
22069aebddd1SJeff Kirsher 	if (!status) {
22079aebddd1SJeff Kirsher 		struct be_cmd_resp_get_beacon_state *resp =
22089aebddd1SJeff Kirsher 						embedded_payload(wrb);
220903d28ffeSKalesh AP 
22109aebddd1SJeff Kirsher 		*state = resp->beacon_state;
22119aebddd1SJeff Kirsher 	}
22129aebddd1SJeff Kirsher 
22139aebddd1SJeff Kirsher err:
22149aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
22159aebddd1SJeff Kirsher 	return status;
22169aebddd1SJeff Kirsher }
22179aebddd1SJeff Kirsher 
2218e36edd9dSMark Leonard /* Uses sync mcc */
2219e36edd9dSMark Leonard int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2220e36edd9dSMark Leonard 				      u8 page_num, u8 *data)
2221e36edd9dSMark Leonard {
2222e36edd9dSMark Leonard 	struct be_dma_mem cmd;
2223e36edd9dSMark Leonard 	struct be_mcc_wrb *wrb;
2224e36edd9dSMark Leonard 	struct be_cmd_req_port_type *req;
2225e36edd9dSMark Leonard 	int status;
2226e36edd9dSMark Leonard 
2227e36edd9dSMark Leonard 	if (page_num > TR_PAGE_A2)
2228e36edd9dSMark Leonard 		return -EINVAL;
2229e36edd9dSMark Leonard 
2230e36edd9dSMark Leonard 	cmd.size = sizeof(struct be_cmd_resp_port_type);
2231e36edd9dSMark Leonard 	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2232e36edd9dSMark Leonard 	if (!cmd.va) {
2233e36edd9dSMark Leonard 		dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2234e36edd9dSMark Leonard 		return -ENOMEM;
2235e36edd9dSMark Leonard 	}
2236e36edd9dSMark Leonard 	memset(cmd.va, 0, cmd.size);
2237e36edd9dSMark Leonard 
2238e36edd9dSMark Leonard 	spin_lock_bh(&adapter->mcc_lock);
2239e36edd9dSMark Leonard 
2240e36edd9dSMark Leonard 	wrb = wrb_from_mccq(adapter);
2241e36edd9dSMark Leonard 	if (!wrb) {
2242e36edd9dSMark Leonard 		status = -EBUSY;
2243e36edd9dSMark Leonard 		goto err;
2244e36edd9dSMark Leonard 	}
2245e36edd9dSMark Leonard 	req = cmd.va;
2246e36edd9dSMark Leonard 
2247e36edd9dSMark Leonard 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2248e36edd9dSMark Leonard 			       OPCODE_COMMON_READ_TRANSRECV_DATA,
2249e36edd9dSMark Leonard 			       cmd.size, wrb, &cmd);
2250e36edd9dSMark Leonard 
2251e36edd9dSMark Leonard 	req->port = cpu_to_le32(adapter->hba_port_num);
2252e36edd9dSMark Leonard 	req->page_num = cpu_to_le32(page_num);
2253e36edd9dSMark Leonard 	status = be_mcc_notify_wait(adapter);
2254e36edd9dSMark Leonard 	if (!status) {
2255e36edd9dSMark Leonard 		struct be_cmd_resp_port_type *resp = cmd.va;
2256e36edd9dSMark Leonard 
2257e36edd9dSMark Leonard 		memcpy(data, resp->page_data, PAGE_DATA_LEN);
2258e36edd9dSMark Leonard 	}
2259e36edd9dSMark Leonard err:
2260e36edd9dSMark Leonard 	spin_unlock_bh(&adapter->mcc_lock);
2261e36edd9dSMark Leonard 	pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2262e36edd9dSMark Leonard 	return status;
2263e36edd9dSMark Leonard }
2264e36edd9dSMark Leonard 
22659aebddd1SJeff Kirsher int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2266f67ef7baSPadmanabh Ratnakar 			    u32 data_size, u32 data_offset,
2267f67ef7baSPadmanabh Ratnakar 			    const char *obj_name, u32 *data_written,
2268f67ef7baSPadmanabh Ratnakar 			    u8 *change_status, u8 *addn_status)
22699aebddd1SJeff Kirsher {
22709aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
22719aebddd1SJeff Kirsher 	struct lancer_cmd_req_write_object *req;
22729aebddd1SJeff Kirsher 	struct lancer_cmd_resp_write_object *resp;
22739aebddd1SJeff Kirsher 	void *ctxt = NULL;
22749aebddd1SJeff Kirsher 	int status;
22759aebddd1SJeff Kirsher 
22769aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
22779aebddd1SJeff Kirsher 	adapter->flash_status = 0;
22789aebddd1SJeff Kirsher 
22799aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
22809aebddd1SJeff Kirsher 	if (!wrb) {
22819aebddd1SJeff Kirsher 		status = -EBUSY;
22829aebddd1SJeff Kirsher 		goto err_unlock;
22839aebddd1SJeff Kirsher 	}
22849aebddd1SJeff Kirsher 
22859aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
22869aebddd1SJeff Kirsher 
2287106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
22889aebddd1SJeff Kirsher 			       OPCODE_COMMON_WRITE_OBJECT,
2289106df1e3SSomnath Kotur 			       sizeof(struct lancer_cmd_req_write_object), wrb,
2290106df1e3SSomnath Kotur 			       NULL);
22919aebddd1SJeff Kirsher 
22929aebddd1SJeff Kirsher 	ctxt = &req->context;
22939aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
22949aebddd1SJeff Kirsher 		      write_length, ctxt, data_size);
22959aebddd1SJeff Kirsher 
22969aebddd1SJeff Kirsher 	if (data_size == 0)
22979aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
22989aebddd1SJeff Kirsher 			      eof, ctxt, 1);
22999aebddd1SJeff Kirsher 	else
23009aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
23019aebddd1SJeff Kirsher 			      eof, ctxt, 0);
23029aebddd1SJeff Kirsher 
23039aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
23049aebddd1SJeff Kirsher 	req->write_offset = cpu_to_le32(data_offset);
2305242eb470SVasundhara Volam 	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
23069aebddd1SJeff Kirsher 	req->descriptor_count = cpu_to_le32(1);
23079aebddd1SJeff Kirsher 	req->buf_len = cpu_to_le32(data_size);
23089aebddd1SJeff Kirsher 	req->addr_low = cpu_to_le32((cmd->dma +
23099aebddd1SJeff Kirsher 				     sizeof(struct lancer_cmd_req_write_object))
23109aebddd1SJeff Kirsher 				    & 0xFFFFFFFF);
23119aebddd1SJeff Kirsher 	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
23129aebddd1SJeff Kirsher 				sizeof(struct lancer_cmd_req_write_object)));
23139aebddd1SJeff Kirsher 
23149aebddd1SJeff Kirsher 	be_mcc_notify(adapter);
23159aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
23169aebddd1SJeff Kirsher 
23175eeff635SSuresh Reddy 	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2318701962d0SSomnath Kotur 					 msecs_to_jiffies(60000)))
2319fd45160cSKalesh AP 		status = -ETIMEDOUT;
23209aebddd1SJeff Kirsher 	else
23219aebddd1SJeff Kirsher 		status = adapter->flash_status;
23229aebddd1SJeff Kirsher 
23239aebddd1SJeff Kirsher 	resp = embedded_payload(wrb);
2324f67ef7baSPadmanabh Ratnakar 	if (!status) {
23259aebddd1SJeff Kirsher 		*data_written = le32_to_cpu(resp->actual_write_len);
2326f67ef7baSPadmanabh Ratnakar 		*change_status = resp->change_status;
2327f67ef7baSPadmanabh Ratnakar 	} else {
23289aebddd1SJeff Kirsher 		*addn_status = resp->additional_status;
2329f67ef7baSPadmanabh Ratnakar 	}
23309aebddd1SJeff Kirsher 
23319aebddd1SJeff Kirsher 	return status;
23329aebddd1SJeff Kirsher 
23339aebddd1SJeff Kirsher err_unlock:
23349aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
23359aebddd1SJeff Kirsher 	return status;
23369aebddd1SJeff Kirsher }
23379aebddd1SJeff Kirsher 
23386809cee0SRavikumar Nelavelli int be_cmd_query_cable_type(struct be_adapter *adapter)
23396809cee0SRavikumar Nelavelli {
23406809cee0SRavikumar Nelavelli 	u8 page_data[PAGE_DATA_LEN];
23416809cee0SRavikumar Nelavelli 	int status;
23426809cee0SRavikumar Nelavelli 
23436809cee0SRavikumar Nelavelli 	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
23446809cee0SRavikumar Nelavelli 						   page_data);
23456809cee0SRavikumar Nelavelli 	if (!status) {
23466809cee0SRavikumar Nelavelli 		switch (adapter->phy.interface_type) {
23476809cee0SRavikumar Nelavelli 		case PHY_TYPE_QSFP:
23486809cee0SRavikumar Nelavelli 			adapter->phy.cable_type =
23496809cee0SRavikumar Nelavelli 				page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
23506809cee0SRavikumar Nelavelli 			break;
23516809cee0SRavikumar Nelavelli 		case PHY_TYPE_SFP_PLUS_10GB:
23526809cee0SRavikumar Nelavelli 			adapter->phy.cable_type =
23536809cee0SRavikumar Nelavelli 				page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
23546809cee0SRavikumar Nelavelli 			break;
23556809cee0SRavikumar Nelavelli 		default:
23566809cee0SRavikumar Nelavelli 			adapter->phy.cable_type = 0;
23576809cee0SRavikumar Nelavelli 			break;
23586809cee0SRavikumar Nelavelli 		}
23596809cee0SRavikumar Nelavelli 	}
23606809cee0SRavikumar Nelavelli 	return status;
23616809cee0SRavikumar Nelavelli }
23626809cee0SRavikumar Nelavelli 
2363f0613380SKalesh AP int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2364f0613380SKalesh AP {
2365f0613380SKalesh AP 	struct lancer_cmd_req_delete_object *req;
2366f0613380SKalesh AP 	struct be_mcc_wrb *wrb;
2367f0613380SKalesh AP 	int status;
2368f0613380SKalesh AP 
2369f0613380SKalesh AP 	spin_lock_bh(&adapter->mcc_lock);
2370f0613380SKalesh AP 
2371f0613380SKalesh AP 	wrb = wrb_from_mccq(adapter);
2372f0613380SKalesh AP 	if (!wrb) {
2373f0613380SKalesh AP 		status = -EBUSY;
2374f0613380SKalesh AP 		goto err;
2375f0613380SKalesh AP 	}
2376f0613380SKalesh AP 
2377f0613380SKalesh AP 	req = embedded_payload(wrb);
2378f0613380SKalesh AP 
2379f0613380SKalesh AP 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2380f0613380SKalesh AP 			       OPCODE_COMMON_DELETE_OBJECT,
2381f0613380SKalesh AP 			       sizeof(*req), wrb, NULL);
2382f0613380SKalesh AP 
2383242eb470SVasundhara Volam 	strlcpy(req->object_name, obj_name, sizeof(req->object_name));
2384f0613380SKalesh AP 
2385f0613380SKalesh AP 	status = be_mcc_notify_wait(adapter);
2386f0613380SKalesh AP err:
2387f0613380SKalesh AP 	spin_unlock_bh(&adapter->mcc_lock);
2388f0613380SKalesh AP 	return status;
2389f0613380SKalesh AP }
2390f0613380SKalesh AP 
2391de49bd5aSPadmanabh Ratnakar int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2392de49bd5aSPadmanabh Ratnakar 			   u32 data_size, u32 data_offset, const char *obj_name,
2393de49bd5aSPadmanabh Ratnakar 			   u32 *data_read, u32 *eof, u8 *addn_status)
2394de49bd5aSPadmanabh Ratnakar {
2395de49bd5aSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
2396de49bd5aSPadmanabh Ratnakar 	struct lancer_cmd_req_read_object *req;
2397de49bd5aSPadmanabh Ratnakar 	struct lancer_cmd_resp_read_object *resp;
2398de49bd5aSPadmanabh Ratnakar 	int status;
2399de49bd5aSPadmanabh Ratnakar 
2400de49bd5aSPadmanabh Ratnakar 	spin_lock_bh(&adapter->mcc_lock);
2401de49bd5aSPadmanabh Ratnakar 
2402de49bd5aSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
2403de49bd5aSPadmanabh Ratnakar 	if (!wrb) {
2404de49bd5aSPadmanabh Ratnakar 		status = -EBUSY;
2405de49bd5aSPadmanabh Ratnakar 		goto err_unlock;
2406de49bd5aSPadmanabh Ratnakar 	}
2407de49bd5aSPadmanabh Ratnakar 
2408de49bd5aSPadmanabh Ratnakar 	req = embedded_payload(wrb);
2409de49bd5aSPadmanabh Ratnakar 
2410de49bd5aSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2411de49bd5aSPadmanabh Ratnakar 			       OPCODE_COMMON_READ_OBJECT,
2412de49bd5aSPadmanabh Ratnakar 			       sizeof(struct lancer_cmd_req_read_object), wrb,
2413de49bd5aSPadmanabh Ratnakar 			       NULL);
2414de49bd5aSPadmanabh Ratnakar 
2415de49bd5aSPadmanabh Ratnakar 	req->desired_read_len = cpu_to_le32(data_size);
2416de49bd5aSPadmanabh Ratnakar 	req->read_offset = cpu_to_le32(data_offset);
2417de49bd5aSPadmanabh Ratnakar 	strcpy(req->object_name, obj_name);
2418de49bd5aSPadmanabh Ratnakar 	req->descriptor_count = cpu_to_le32(1);
2419de49bd5aSPadmanabh Ratnakar 	req->buf_len = cpu_to_le32(data_size);
2420de49bd5aSPadmanabh Ratnakar 	req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2421de49bd5aSPadmanabh Ratnakar 	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2422de49bd5aSPadmanabh Ratnakar 
2423de49bd5aSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
2424de49bd5aSPadmanabh Ratnakar 
2425de49bd5aSPadmanabh Ratnakar 	resp = embedded_payload(wrb);
2426de49bd5aSPadmanabh Ratnakar 	if (!status) {
2427de49bd5aSPadmanabh Ratnakar 		*data_read = le32_to_cpu(resp->actual_read_len);
2428de49bd5aSPadmanabh Ratnakar 		*eof = le32_to_cpu(resp->eof);
2429de49bd5aSPadmanabh Ratnakar 	} else {
2430de49bd5aSPadmanabh Ratnakar 		*addn_status = resp->additional_status;
2431de49bd5aSPadmanabh Ratnakar 	}
2432de49bd5aSPadmanabh Ratnakar 
2433de49bd5aSPadmanabh Ratnakar err_unlock:
2434de49bd5aSPadmanabh Ratnakar 	spin_unlock_bh(&adapter->mcc_lock);
2435de49bd5aSPadmanabh Ratnakar 	return status;
2436de49bd5aSPadmanabh Ratnakar }
2437de49bd5aSPadmanabh Ratnakar 
24389aebddd1SJeff Kirsher int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
243970a7b525SVasundhara Volam 			  u32 flash_type, u32 flash_opcode, u32 img_offset,
244070a7b525SVasundhara Volam 			  u32 buf_size)
24419aebddd1SJeff Kirsher {
24429aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
24439aebddd1SJeff Kirsher 	struct be_cmd_write_flashrom *req;
24449aebddd1SJeff Kirsher 	int status;
24459aebddd1SJeff Kirsher 
24469aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
24479aebddd1SJeff Kirsher 	adapter->flash_status = 0;
24489aebddd1SJeff Kirsher 
24499aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
24509aebddd1SJeff Kirsher 	if (!wrb) {
24519aebddd1SJeff Kirsher 		status = -EBUSY;
24529aebddd1SJeff Kirsher 		goto err_unlock;
24539aebddd1SJeff Kirsher 	}
24549aebddd1SJeff Kirsher 	req = cmd->va;
24559aebddd1SJeff Kirsher 
2456106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2457a2cc4e0bSSathya Perla 			       OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2458a2cc4e0bSSathya Perla 			       cmd);
24599aebddd1SJeff Kirsher 
24609aebddd1SJeff Kirsher 	req->params.op_type = cpu_to_le32(flash_type);
246170a7b525SVasundhara Volam 	if (flash_type == OPTYPE_OFFSET_SPECIFIED)
246270a7b525SVasundhara Volam 		req->params.offset = cpu_to_le32(img_offset);
246370a7b525SVasundhara Volam 
24649aebddd1SJeff Kirsher 	req->params.op_code = cpu_to_le32(flash_opcode);
24659aebddd1SJeff Kirsher 	req->params.data_buf_size = cpu_to_le32(buf_size);
24669aebddd1SJeff Kirsher 
24679aebddd1SJeff Kirsher 	be_mcc_notify(adapter);
24689aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
24699aebddd1SJeff Kirsher 
24705eeff635SSuresh Reddy 	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2471e2edb7d5SSathya Perla 					 msecs_to_jiffies(40000)))
2472fd45160cSKalesh AP 		status = -ETIMEDOUT;
24739aebddd1SJeff Kirsher 	else
24749aebddd1SJeff Kirsher 		status = adapter->flash_status;
24759aebddd1SJeff Kirsher 
24769aebddd1SJeff Kirsher 	return status;
24779aebddd1SJeff Kirsher 
24789aebddd1SJeff Kirsher err_unlock:
24799aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
24809aebddd1SJeff Kirsher 	return status;
24819aebddd1SJeff Kirsher }
24829aebddd1SJeff Kirsher 
24839aebddd1SJeff Kirsher int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
248470a7b525SVasundhara Volam 			 u16 img_optype, u32 img_offset, u32 crc_offset)
24859aebddd1SJeff Kirsher {
2486be716446SPadmanabh Ratnakar 	struct be_cmd_read_flash_crc *req;
248770a7b525SVasundhara Volam 	struct be_mcc_wrb *wrb;
24889aebddd1SJeff Kirsher 	int status;
24899aebddd1SJeff Kirsher 
24909aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
24919aebddd1SJeff Kirsher 
24929aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
24939aebddd1SJeff Kirsher 	if (!wrb) {
24949aebddd1SJeff Kirsher 		status = -EBUSY;
24959aebddd1SJeff Kirsher 		goto err;
24969aebddd1SJeff Kirsher 	}
24979aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
24989aebddd1SJeff Kirsher 
2499106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2500be716446SPadmanabh Ratnakar 			       OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2501be716446SPadmanabh Ratnakar 			       wrb, NULL);
25029aebddd1SJeff Kirsher 
250370a7b525SVasundhara Volam 	req->params.op_type = cpu_to_le32(img_optype);
250470a7b525SVasundhara Volam 	if (img_optype == OPTYPE_OFFSET_SPECIFIED)
250570a7b525SVasundhara Volam 		req->params.offset = cpu_to_le32(img_offset + crc_offset);
250670a7b525SVasundhara Volam 	else
250770a7b525SVasundhara Volam 		req->params.offset = cpu_to_le32(crc_offset);
250870a7b525SVasundhara Volam 
25099aebddd1SJeff Kirsher 	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
25109aebddd1SJeff Kirsher 	req->params.data_buf_size = cpu_to_le32(0x4);
25119aebddd1SJeff Kirsher 
25129aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
25139aebddd1SJeff Kirsher 	if (!status)
2514be716446SPadmanabh Ratnakar 		memcpy(flashed_crc, req->crc, 4);
25159aebddd1SJeff Kirsher 
25169aebddd1SJeff Kirsher err:
25179aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
25189aebddd1SJeff Kirsher 	return status;
25199aebddd1SJeff Kirsher }
25209aebddd1SJeff Kirsher 
25219aebddd1SJeff Kirsher int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
25229aebddd1SJeff Kirsher 			    struct be_dma_mem *nonemb_cmd)
25239aebddd1SJeff Kirsher {
25249aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
25259aebddd1SJeff Kirsher 	struct be_cmd_req_acpi_wol_magic_config *req;
25269aebddd1SJeff Kirsher 	int status;
25279aebddd1SJeff Kirsher 
25289aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
25299aebddd1SJeff Kirsher 
25309aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
25319aebddd1SJeff Kirsher 	if (!wrb) {
25329aebddd1SJeff Kirsher 		status = -EBUSY;
25339aebddd1SJeff Kirsher 		goto err;
25349aebddd1SJeff Kirsher 	}
25359aebddd1SJeff Kirsher 	req = nonemb_cmd->va;
25369aebddd1SJeff Kirsher 
2537106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2538a2cc4e0bSSathya Perla 			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2539a2cc4e0bSSathya Perla 			       wrb, nonemb_cmd);
25409aebddd1SJeff Kirsher 	memcpy(req->magic_mac, mac, ETH_ALEN);
25419aebddd1SJeff Kirsher 
25429aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
25439aebddd1SJeff Kirsher 
25449aebddd1SJeff Kirsher err:
25459aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
25469aebddd1SJeff Kirsher 	return status;
25479aebddd1SJeff Kirsher }
25489aebddd1SJeff Kirsher 
25499aebddd1SJeff Kirsher int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
25509aebddd1SJeff Kirsher 			u8 loopback_type, u8 enable)
25519aebddd1SJeff Kirsher {
25529aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
25539aebddd1SJeff Kirsher 	struct be_cmd_req_set_lmode *req;
25549aebddd1SJeff Kirsher 	int status;
25559aebddd1SJeff Kirsher 
25569aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
25579aebddd1SJeff Kirsher 
25589aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
25599aebddd1SJeff Kirsher 	if (!wrb) {
25609aebddd1SJeff Kirsher 		status = -EBUSY;
25619aebddd1SJeff Kirsher 		goto err;
25629aebddd1SJeff Kirsher 	}
25639aebddd1SJeff Kirsher 
25649aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
25659aebddd1SJeff Kirsher 
2566106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2567a2cc4e0bSSathya Perla 			       OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2568a2cc4e0bSSathya Perla 			       wrb, NULL);
25699aebddd1SJeff Kirsher 
25709aebddd1SJeff Kirsher 	req->src_port = port_num;
25719aebddd1SJeff Kirsher 	req->dest_port = port_num;
25729aebddd1SJeff Kirsher 	req->loopback_type = loopback_type;
25739aebddd1SJeff Kirsher 	req->loopback_state = enable;
25749aebddd1SJeff Kirsher 
25759aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
25769aebddd1SJeff Kirsher err:
25779aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
25789aebddd1SJeff Kirsher 	return status;
25799aebddd1SJeff Kirsher }
25809aebddd1SJeff Kirsher 
25819aebddd1SJeff Kirsher int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2582a2cc4e0bSSathya Perla 			 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2583a2cc4e0bSSathya Perla 			 u64 pattern)
25849aebddd1SJeff Kirsher {
25859aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
25869aebddd1SJeff Kirsher 	struct be_cmd_req_loopback_test *req;
25875eeff635SSuresh Reddy 	struct be_cmd_resp_loopback_test *resp;
25889aebddd1SJeff Kirsher 	int status;
25899aebddd1SJeff Kirsher 
25909aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
25919aebddd1SJeff Kirsher 
25929aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
25939aebddd1SJeff Kirsher 	if (!wrb) {
25949aebddd1SJeff Kirsher 		status = -EBUSY;
25959aebddd1SJeff Kirsher 		goto err;
25969aebddd1SJeff Kirsher 	}
25979aebddd1SJeff Kirsher 
25989aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
25999aebddd1SJeff Kirsher 
2600106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2601a2cc4e0bSSathya Perla 			       OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2602a2cc4e0bSSathya Perla 			       NULL);
26039aebddd1SJeff Kirsher 
26045eeff635SSuresh Reddy 	req->hdr.timeout = cpu_to_le32(15);
26059aebddd1SJeff Kirsher 	req->pattern = cpu_to_le64(pattern);
26069aebddd1SJeff Kirsher 	req->src_port = cpu_to_le32(port_num);
26079aebddd1SJeff Kirsher 	req->dest_port = cpu_to_le32(port_num);
26089aebddd1SJeff Kirsher 	req->pkt_size = cpu_to_le32(pkt_size);
26099aebddd1SJeff Kirsher 	req->num_pkts = cpu_to_le32(num_pkts);
26109aebddd1SJeff Kirsher 	req->loopback_type = cpu_to_le32(loopback_type);
26119aebddd1SJeff Kirsher 
26125eeff635SSuresh Reddy 	be_mcc_notify(adapter);
26139aebddd1SJeff Kirsher 
26145eeff635SSuresh Reddy 	spin_unlock_bh(&adapter->mcc_lock);
26155eeff635SSuresh Reddy 
26165eeff635SSuresh Reddy 	wait_for_completion(&adapter->et_cmd_compl);
26175eeff635SSuresh Reddy 	resp = embedded_payload(wrb);
26185eeff635SSuresh Reddy 	status = le32_to_cpu(resp->status);
26195eeff635SSuresh Reddy 
26205eeff635SSuresh Reddy 	return status;
26219aebddd1SJeff Kirsher err:
26229aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
26239aebddd1SJeff Kirsher 	return status;
26249aebddd1SJeff Kirsher }
26259aebddd1SJeff Kirsher 
26269aebddd1SJeff Kirsher int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
26279aebddd1SJeff Kirsher 			u32 byte_cnt, struct be_dma_mem *cmd)
26289aebddd1SJeff Kirsher {
26299aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
26309aebddd1SJeff Kirsher 	struct be_cmd_req_ddrdma_test *req;
26319aebddd1SJeff Kirsher 	int status;
26329aebddd1SJeff Kirsher 	int i, j = 0;
26339aebddd1SJeff Kirsher 
26349aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
26359aebddd1SJeff Kirsher 
26369aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
26379aebddd1SJeff Kirsher 	if (!wrb) {
26389aebddd1SJeff Kirsher 		status = -EBUSY;
26399aebddd1SJeff Kirsher 		goto err;
26409aebddd1SJeff Kirsher 	}
26419aebddd1SJeff Kirsher 	req = cmd->va;
2642106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2643a2cc4e0bSSathya Perla 			       OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2644a2cc4e0bSSathya Perla 			       cmd);
26459aebddd1SJeff Kirsher 
26469aebddd1SJeff Kirsher 	req->pattern = cpu_to_le64(pattern);
26479aebddd1SJeff Kirsher 	req->byte_count = cpu_to_le32(byte_cnt);
26489aebddd1SJeff Kirsher 	for (i = 0; i < byte_cnt; i++) {
26499aebddd1SJeff Kirsher 		req->snd_buff[i] = (u8)(pattern >> (j*8));
26509aebddd1SJeff Kirsher 		j++;
26519aebddd1SJeff Kirsher 		if (j > 7)
26529aebddd1SJeff Kirsher 			j = 0;
26539aebddd1SJeff Kirsher 	}
26549aebddd1SJeff Kirsher 
26559aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
26569aebddd1SJeff Kirsher 
26579aebddd1SJeff Kirsher 	if (!status) {
26589aebddd1SJeff Kirsher 		struct be_cmd_resp_ddrdma_test *resp;
265903d28ffeSKalesh AP 
26609aebddd1SJeff Kirsher 		resp = cmd->va;
26619aebddd1SJeff Kirsher 		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
26629aebddd1SJeff Kirsher 		    resp->snd_err) {
26639aebddd1SJeff Kirsher 			status = -1;
26649aebddd1SJeff Kirsher 		}
26659aebddd1SJeff Kirsher 	}
26669aebddd1SJeff Kirsher 
26679aebddd1SJeff Kirsher err:
26689aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
26699aebddd1SJeff Kirsher 	return status;
26709aebddd1SJeff Kirsher }
26719aebddd1SJeff Kirsher 
26729aebddd1SJeff Kirsher int be_cmd_get_seeprom_data(struct be_adapter *adapter,
26739aebddd1SJeff Kirsher 			    struct be_dma_mem *nonemb_cmd)
26749aebddd1SJeff Kirsher {
26759aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
26769aebddd1SJeff Kirsher 	struct be_cmd_req_seeprom_read *req;
26779aebddd1SJeff Kirsher 	int status;
26789aebddd1SJeff Kirsher 
26799aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
26809aebddd1SJeff Kirsher 
26819aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
26829aebddd1SJeff Kirsher 	if (!wrb) {
26839aebddd1SJeff Kirsher 		status = -EBUSY;
26849aebddd1SJeff Kirsher 		goto err;
26859aebddd1SJeff Kirsher 	}
26869aebddd1SJeff Kirsher 	req = nonemb_cmd->va;
26879aebddd1SJeff Kirsher 
2688106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2689106df1e3SSomnath Kotur 			       OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2690106df1e3SSomnath Kotur 			       nonemb_cmd);
26919aebddd1SJeff Kirsher 
26929aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
26939aebddd1SJeff Kirsher 
26949aebddd1SJeff Kirsher err:
26959aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
26969aebddd1SJeff Kirsher 	return status;
26979aebddd1SJeff Kirsher }
26989aebddd1SJeff Kirsher 
269942f11cf2SAjit Khaparde int be_cmd_get_phy_info(struct be_adapter *adapter)
27009aebddd1SJeff Kirsher {
27019aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
27029aebddd1SJeff Kirsher 	struct be_cmd_req_get_phy_info *req;
27039aebddd1SJeff Kirsher 	struct be_dma_mem cmd;
27049aebddd1SJeff Kirsher 	int status;
27059aebddd1SJeff Kirsher 
2706f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2707f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_COMMON))
2708f25b119cSPadmanabh Ratnakar 		return -EPERM;
2709f25b119cSPadmanabh Ratnakar 
27109aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
27119aebddd1SJeff Kirsher 
27129aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
27139aebddd1SJeff Kirsher 	if (!wrb) {
27149aebddd1SJeff Kirsher 		status = -EBUSY;
27159aebddd1SJeff Kirsher 		goto err;
27169aebddd1SJeff Kirsher 	}
27179aebddd1SJeff Kirsher 	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2718a2cc4e0bSSathya Perla 	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
27199aebddd1SJeff Kirsher 	if (!cmd.va) {
27209aebddd1SJeff Kirsher 		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
27219aebddd1SJeff Kirsher 		status = -ENOMEM;
27229aebddd1SJeff Kirsher 		goto err;
27239aebddd1SJeff Kirsher 	}
27249aebddd1SJeff Kirsher 
27259aebddd1SJeff Kirsher 	req = cmd.va;
27269aebddd1SJeff Kirsher 
2727106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2728106df1e3SSomnath Kotur 			       OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2729106df1e3SSomnath Kotur 			       wrb, &cmd);
27309aebddd1SJeff Kirsher 
27319aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
27329aebddd1SJeff Kirsher 	if (!status) {
27339aebddd1SJeff Kirsher 		struct be_phy_info *resp_phy_info =
27349aebddd1SJeff Kirsher 				cmd.va + sizeof(struct be_cmd_req_hdr);
273503d28ffeSKalesh AP 
273642f11cf2SAjit Khaparde 		adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
273742f11cf2SAjit Khaparde 		adapter->phy.interface_type =
27389aebddd1SJeff Kirsher 			le16_to_cpu(resp_phy_info->interface_type);
273942f11cf2SAjit Khaparde 		adapter->phy.auto_speeds_supported =
274042f11cf2SAjit Khaparde 			le16_to_cpu(resp_phy_info->auto_speeds_supported);
274142f11cf2SAjit Khaparde 		adapter->phy.fixed_speeds_supported =
274242f11cf2SAjit Khaparde 			le16_to_cpu(resp_phy_info->fixed_speeds_supported);
274342f11cf2SAjit Khaparde 		adapter->phy.misc_params =
274442f11cf2SAjit Khaparde 			le32_to_cpu(resp_phy_info->misc_params);
274568cb7e47SVasundhara Volam 
274668cb7e47SVasundhara Volam 		if (BE2_chip(adapter)) {
274768cb7e47SVasundhara Volam 			adapter->phy.fixed_speeds_supported =
274868cb7e47SVasundhara Volam 				BE_SUPPORTED_SPEED_10GBPS |
274968cb7e47SVasundhara Volam 				BE_SUPPORTED_SPEED_1GBPS;
275068cb7e47SVasundhara Volam 		}
27519aebddd1SJeff Kirsher 	}
2752a2cc4e0bSSathya Perla 	pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
27539aebddd1SJeff Kirsher err:
27549aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
27559aebddd1SJeff Kirsher 	return status;
27569aebddd1SJeff Kirsher }
27579aebddd1SJeff Kirsher 
2758bc0ee163SLad, Prabhakar static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
27599aebddd1SJeff Kirsher {
27609aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
27619aebddd1SJeff Kirsher 	struct be_cmd_req_set_qos *req;
27629aebddd1SJeff Kirsher 	int status;
27639aebddd1SJeff Kirsher 
27649aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_lock);
27659aebddd1SJeff Kirsher 
27669aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
27679aebddd1SJeff Kirsher 	if (!wrb) {
27689aebddd1SJeff Kirsher 		status = -EBUSY;
27699aebddd1SJeff Kirsher 		goto err;
27709aebddd1SJeff Kirsher 	}
27719aebddd1SJeff Kirsher 
27729aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
27739aebddd1SJeff Kirsher 
2774106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2775106df1e3SSomnath Kotur 			       OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
27769aebddd1SJeff Kirsher 
27779aebddd1SJeff Kirsher 	req->hdr.domain = domain;
27789aebddd1SJeff Kirsher 	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
27799aebddd1SJeff Kirsher 	req->max_bps_nic = cpu_to_le32(bps);
27809aebddd1SJeff Kirsher 
27819aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
27829aebddd1SJeff Kirsher 
27839aebddd1SJeff Kirsher err:
27849aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_lock);
27859aebddd1SJeff Kirsher 	return status;
27869aebddd1SJeff Kirsher }
27879aebddd1SJeff Kirsher 
27889aebddd1SJeff Kirsher int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
27899aebddd1SJeff Kirsher {
27909aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
27919aebddd1SJeff Kirsher 	struct be_cmd_req_cntl_attribs *req;
27929aebddd1SJeff Kirsher 	struct be_cmd_resp_cntl_attribs *resp;
27939aebddd1SJeff Kirsher 	int status;
27949aebddd1SJeff Kirsher 	int payload_len = max(sizeof(*req), sizeof(*resp));
27959aebddd1SJeff Kirsher 	struct mgmt_controller_attrib *attribs;
27969aebddd1SJeff Kirsher 	struct be_dma_mem attribs_cmd;
27979aebddd1SJeff Kirsher 
2798d98ef50fSSuresh Reddy 	if (mutex_lock_interruptible(&adapter->mbox_lock))
2799d98ef50fSSuresh Reddy 		return -1;
2800d98ef50fSSuresh Reddy 
28019aebddd1SJeff Kirsher 	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
28029aebddd1SJeff Kirsher 	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
28039aebddd1SJeff Kirsher 	attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
28049aebddd1SJeff Kirsher 					      &attribs_cmd.dma);
28059aebddd1SJeff Kirsher 	if (!attribs_cmd.va) {
2806a2cc4e0bSSathya Perla 		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
2807d98ef50fSSuresh Reddy 		status = -ENOMEM;
2808d98ef50fSSuresh Reddy 		goto err;
28099aebddd1SJeff Kirsher 	}
28109aebddd1SJeff Kirsher 
28119aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
28129aebddd1SJeff Kirsher 	if (!wrb) {
28139aebddd1SJeff Kirsher 		status = -EBUSY;
28149aebddd1SJeff Kirsher 		goto err;
28159aebddd1SJeff Kirsher 	}
28169aebddd1SJeff Kirsher 	req = attribs_cmd.va;
28179aebddd1SJeff Kirsher 
2818106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2819a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2820a2cc4e0bSSathya Perla 			       wrb, &attribs_cmd);
28219aebddd1SJeff Kirsher 
28229aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
28239aebddd1SJeff Kirsher 	if (!status) {
28249aebddd1SJeff Kirsher 		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
28259aebddd1SJeff Kirsher 		adapter->hba_port_num = attribs->hba_attribs.phy_port;
28269aebddd1SJeff Kirsher 	}
28279aebddd1SJeff Kirsher 
28289aebddd1SJeff Kirsher err:
28299aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
2830d98ef50fSSuresh Reddy 	if (attribs_cmd.va)
2831d98ef50fSSuresh Reddy 		pci_free_consistent(adapter->pdev, attribs_cmd.size,
2832d98ef50fSSuresh Reddy 				    attribs_cmd.va, attribs_cmd.dma);
28339aebddd1SJeff Kirsher 	return status;
28349aebddd1SJeff Kirsher }
28359aebddd1SJeff Kirsher 
28369aebddd1SJeff Kirsher /* Uses mbox */
28379aebddd1SJeff Kirsher int be_cmd_req_native_mode(struct be_adapter *adapter)
28389aebddd1SJeff Kirsher {
28399aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
28409aebddd1SJeff Kirsher 	struct be_cmd_req_set_func_cap *req;
28419aebddd1SJeff Kirsher 	int status;
28429aebddd1SJeff Kirsher 
28439aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
28449aebddd1SJeff Kirsher 		return -1;
28459aebddd1SJeff Kirsher 
28469aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
28479aebddd1SJeff Kirsher 	if (!wrb) {
28489aebddd1SJeff Kirsher 		status = -EBUSY;
28499aebddd1SJeff Kirsher 		goto err;
28509aebddd1SJeff Kirsher 	}
28519aebddd1SJeff Kirsher 
28529aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
28539aebddd1SJeff Kirsher 
2854106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2855a2cc4e0bSSathya Perla 			       OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2856a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
28579aebddd1SJeff Kirsher 
28589aebddd1SJeff Kirsher 	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
28599aebddd1SJeff Kirsher 				CAPABILITY_BE3_NATIVE_ERX_API);
28609aebddd1SJeff Kirsher 	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
28619aebddd1SJeff Kirsher 
28629aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
28639aebddd1SJeff Kirsher 	if (!status) {
28649aebddd1SJeff Kirsher 		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
286503d28ffeSKalesh AP 
28669aebddd1SJeff Kirsher 		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
28679aebddd1SJeff Kirsher 					CAPABILITY_BE3_NATIVE_ERX_API;
2868d379142bSSathya Perla 		if (!adapter->be3_native)
2869d379142bSSathya Perla 			dev_warn(&adapter->pdev->dev,
2870d379142bSSathya Perla 				 "adapter not in advanced mode\n");
28719aebddd1SJeff Kirsher 	}
28729aebddd1SJeff Kirsher err:
28739aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
28749aebddd1SJeff Kirsher 	return status;
28759aebddd1SJeff Kirsher }
2876590c391dSPadmanabh Ratnakar 
2877f25b119cSPadmanabh Ratnakar /* Get privilege(s) for a function */
2878f25b119cSPadmanabh Ratnakar int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2879f25b119cSPadmanabh Ratnakar 			     u32 domain)
2880f25b119cSPadmanabh Ratnakar {
2881f25b119cSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
2882f25b119cSPadmanabh Ratnakar 	struct be_cmd_req_get_fn_privileges *req;
2883f25b119cSPadmanabh Ratnakar 	int status;
2884f25b119cSPadmanabh Ratnakar 
2885f25b119cSPadmanabh Ratnakar 	spin_lock_bh(&adapter->mcc_lock);
2886f25b119cSPadmanabh Ratnakar 
2887f25b119cSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
2888f25b119cSPadmanabh Ratnakar 	if (!wrb) {
2889f25b119cSPadmanabh Ratnakar 		status = -EBUSY;
2890f25b119cSPadmanabh Ratnakar 		goto err;
2891f25b119cSPadmanabh Ratnakar 	}
2892f25b119cSPadmanabh Ratnakar 
2893f25b119cSPadmanabh Ratnakar 	req = embedded_payload(wrb);
2894f25b119cSPadmanabh Ratnakar 
2895f25b119cSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2896f25b119cSPadmanabh Ratnakar 			       OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2897f25b119cSPadmanabh Ratnakar 			       wrb, NULL);
2898f25b119cSPadmanabh Ratnakar 
2899f25b119cSPadmanabh Ratnakar 	req->hdr.domain = domain;
2900f25b119cSPadmanabh Ratnakar 
2901f25b119cSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
2902f25b119cSPadmanabh Ratnakar 	if (!status) {
2903f25b119cSPadmanabh Ratnakar 		struct be_cmd_resp_get_fn_privileges *resp =
2904f25b119cSPadmanabh Ratnakar 						embedded_payload(wrb);
290503d28ffeSKalesh AP 
2906f25b119cSPadmanabh Ratnakar 		*privilege = le32_to_cpu(resp->privilege_mask);
290702308d74SSuresh Reddy 
290802308d74SSuresh Reddy 		/* In UMC mode FW does not return right privileges.
290902308d74SSuresh Reddy 		 * Override with correct privilege equivalent to PF.
291002308d74SSuresh Reddy 		 */
291102308d74SSuresh Reddy 		if (BEx_chip(adapter) && be_is_mc(adapter) &&
291202308d74SSuresh Reddy 		    be_physfn(adapter))
291302308d74SSuresh Reddy 			*privilege = MAX_PRIVILEGES;
2914f25b119cSPadmanabh Ratnakar 	}
2915f25b119cSPadmanabh Ratnakar 
2916f25b119cSPadmanabh Ratnakar err:
2917f25b119cSPadmanabh Ratnakar 	spin_unlock_bh(&adapter->mcc_lock);
2918f25b119cSPadmanabh Ratnakar 	return status;
2919f25b119cSPadmanabh Ratnakar }
2920f25b119cSPadmanabh Ratnakar 
292104a06028SSathya Perla /* Set privilege(s) for a function */
292204a06028SSathya Perla int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
292304a06028SSathya Perla 			     u32 domain)
292404a06028SSathya Perla {
292504a06028SSathya Perla 	struct be_mcc_wrb *wrb;
292604a06028SSathya Perla 	struct be_cmd_req_set_fn_privileges *req;
292704a06028SSathya Perla 	int status;
292804a06028SSathya Perla 
292904a06028SSathya Perla 	spin_lock_bh(&adapter->mcc_lock);
293004a06028SSathya Perla 
293104a06028SSathya Perla 	wrb = wrb_from_mccq(adapter);
293204a06028SSathya Perla 	if (!wrb) {
293304a06028SSathya Perla 		status = -EBUSY;
293404a06028SSathya Perla 		goto err;
293504a06028SSathya Perla 	}
293604a06028SSathya Perla 
293704a06028SSathya Perla 	req = embedded_payload(wrb);
293804a06028SSathya Perla 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
293904a06028SSathya Perla 			       OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
294004a06028SSathya Perla 			       wrb, NULL);
294104a06028SSathya Perla 	req->hdr.domain = domain;
294204a06028SSathya Perla 	if (lancer_chip(adapter))
294304a06028SSathya Perla 		req->privileges_lancer = cpu_to_le32(privileges);
294404a06028SSathya Perla 	else
294504a06028SSathya Perla 		req->privileges = cpu_to_le32(privileges);
294604a06028SSathya Perla 
294704a06028SSathya Perla 	status = be_mcc_notify_wait(adapter);
294804a06028SSathya Perla err:
294904a06028SSathya Perla 	spin_unlock_bh(&adapter->mcc_lock);
295004a06028SSathya Perla 	return status;
295104a06028SSathya Perla }
295204a06028SSathya Perla 
29535a712c13SSathya Perla /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
29545a712c13SSathya Perla  * pmac_id_valid: false => pmac_id or MAC address is requested.
29555a712c13SSathya Perla  *		  If pmac_id is returned, pmac_id_valid is returned as true
29565a712c13SSathya Perla  */
29571578e777SPadmanabh Ratnakar int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2958b188f090SSuresh Reddy 			     bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2959b188f090SSuresh Reddy 			     u8 domain)
2960590c391dSPadmanabh Ratnakar {
2961590c391dSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
2962590c391dSPadmanabh Ratnakar 	struct be_cmd_req_get_mac_list *req;
2963590c391dSPadmanabh Ratnakar 	int status;
2964590c391dSPadmanabh Ratnakar 	int mac_count;
2965e5e1ee89SPadmanabh Ratnakar 	struct be_dma_mem get_mac_list_cmd;
2966e5e1ee89SPadmanabh Ratnakar 	int i;
2967e5e1ee89SPadmanabh Ratnakar 
2968e5e1ee89SPadmanabh Ratnakar 	memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2969e5e1ee89SPadmanabh Ratnakar 	get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2970e5e1ee89SPadmanabh Ratnakar 	get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2971e5e1ee89SPadmanabh Ratnakar 						   get_mac_list_cmd.size,
2972e5e1ee89SPadmanabh Ratnakar 						   &get_mac_list_cmd.dma);
2973e5e1ee89SPadmanabh Ratnakar 
2974e5e1ee89SPadmanabh Ratnakar 	if (!get_mac_list_cmd.va) {
2975e5e1ee89SPadmanabh Ratnakar 		dev_err(&adapter->pdev->dev,
2976e5e1ee89SPadmanabh Ratnakar 			"Memory allocation failure during GET_MAC_LIST\n");
2977e5e1ee89SPadmanabh Ratnakar 		return -ENOMEM;
2978e5e1ee89SPadmanabh Ratnakar 	}
2979590c391dSPadmanabh Ratnakar 
2980590c391dSPadmanabh Ratnakar 	spin_lock_bh(&adapter->mcc_lock);
2981590c391dSPadmanabh Ratnakar 
2982590c391dSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
2983590c391dSPadmanabh Ratnakar 	if (!wrb) {
2984590c391dSPadmanabh Ratnakar 		status = -EBUSY;
2985e5e1ee89SPadmanabh Ratnakar 		goto out;
2986590c391dSPadmanabh Ratnakar 	}
2987e5e1ee89SPadmanabh Ratnakar 
2988e5e1ee89SPadmanabh Ratnakar 	req = get_mac_list_cmd.va;
2989590c391dSPadmanabh Ratnakar 
2990590c391dSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2991bf591f51SSathya Perla 			       OPCODE_COMMON_GET_MAC_LIST,
2992bf591f51SSathya Perla 			       get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
2993590c391dSPadmanabh Ratnakar 	req->hdr.domain = domain;
2994e5e1ee89SPadmanabh Ratnakar 	req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
29955a712c13SSathya Perla 	if (*pmac_id_valid) {
29965a712c13SSathya Perla 		req->mac_id = cpu_to_le32(*pmac_id);
2997b188f090SSuresh Reddy 		req->iface_id = cpu_to_le16(if_handle);
29985a712c13SSathya Perla 		req->perm_override = 0;
29995a712c13SSathya Perla 	} else {
3000e5e1ee89SPadmanabh Ratnakar 		req->perm_override = 1;
30015a712c13SSathya Perla 	}
3002590c391dSPadmanabh Ratnakar 
3003590c391dSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
3004590c391dSPadmanabh Ratnakar 	if (!status) {
3005590c391dSPadmanabh Ratnakar 		struct be_cmd_resp_get_mac_list *resp =
3006e5e1ee89SPadmanabh Ratnakar 						get_mac_list_cmd.va;
30075a712c13SSathya Perla 
30085a712c13SSathya Perla 		if (*pmac_id_valid) {
30095a712c13SSathya Perla 			memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
30105a712c13SSathya Perla 			       ETH_ALEN);
30115a712c13SSathya Perla 			goto out;
30125a712c13SSathya Perla 		}
30135a712c13SSathya Perla 
3014e5e1ee89SPadmanabh Ratnakar 		mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3015e5e1ee89SPadmanabh Ratnakar 		/* Mac list returned could contain one or more active mac_ids
30161578e777SPadmanabh Ratnakar 		 * or one or more true or pseudo permanant mac addresses.
30171578e777SPadmanabh Ratnakar 		 * If an active mac_id is present, return first active mac_id
30181578e777SPadmanabh Ratnakar 		 * found.
3019e5e1ee89SPadmanabh Ratnakar 		 */
3020590c391dSPadmanabh Ratnakar 		for (i = 0; i < mac_count; i++) {
3021e5e1ee89SPadmanabh Ratnakar 			struct get_list_macaddr *mac_entry;
3022e5e1ee89SPadmanabh Ratnakar 			u16 mac_addr_size;
3023e5e1ee89SPadmanabh Ratnakar 			u32 mac_id;
3024e5e1ee89SPadmanabh Ratnakar 
3025e5e1ee89SPadmanabh Ratnakar 			mac_entry = &resp->macaddr_list[i];
3026e5e1ee89SPadmanabh Ratnakar 			mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3027e5e1ee89SPadmanabh Ratnakar 			/* mac_id is a 32 bit value and mac_addr size
3028e5e1ee89SPadmanabh Ratnakar 			 * is 6 bytes
3029e5e1ee89SPadmanabh Ratnakar 			 */
3030e5e1ee89SPadmanabh Ratnakar 			if (mac_addr_size == sizeof(u32)) {
30315a712c13SSathya Perla 				*pmac_id_valid = true;
3032e5e1ee89SPadmanabh Ratnakar 				mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3033e5e1ee89SPadmanabh Ratnakar 				*pmac_id = le32_to_cpu(mac_id);
3034e5e1ee89SPadmanabh Ratnakar 				goto out;
3035590c391dSPadmanabh Ratnakar 			}
3036590c391dSPadmanabh Ratnakar 		}
30371578e777SPadmanabh Ratnakar 		/* If no active mac_id found, return first mac addr */
30385a712c13SSathya Perla 		*pmac_id_valid = false;
3039e5e1ee89SPadmanabh Ratnakar 		memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
3040e5e1ee89SPadmanabh Ratnakar 		       ETH_ALEN);
3041590c391dSPadmanabh Ratnakar 	}
3042590c391dSPadmanabh Ratnakar 
3043e5e1ee89SPadmanabh Ratnakar out:
3044590c391dSPadmanabh Ratnakar 	spin_unlock_bh(&adapter->mcc_lock);
3045e5e1ee89SPadmanabh Ratnakar 	pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
3046e5e1ee89SPadmanabh Ratnakar 			    get_mac_list_cmd.va, get_mac_list_cmd.dma);
3047590c391dSPadmanabh Ratnakar 	return status;
3048590c391dSPadmanabh Ratnakar }
3049590c391dSPadmanabh Ratnakar 
3050a2cc4e0bSSathya Perla int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3051a2cc4e0bSSathya Perla 			  u8 *mac, u32 if_handle, bool active, u32 domain)
30525a712c13SSathya Perla {
3053b188f090SSuresh Reddy 	if (!active)
3054b188f090SSuresh Reddy 		be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3055b188f090SSuresh Reddy 					 if_handle, domain);
30563175d8c2SSathya Perla 	if (BEx_chip(adapter))
30575a712c13SSathya Perla 		return be_cmd_mac_addr_query(adapter, mac, false,
3058b188f090SSuresh Reddy 					     if_handle, curr_pmac_id);
30593175d8c2SSathya Perla 	else
30603175d8c2SSathya Perla 		/* Fetch the MAC address using pmac_id */
30613175d8c2SSathya Perla 		return be_cmd_get_mac_from_list(adapter, mac, &active,
3062b188f090SSuresh Reddy 						&curr_pmac_id,
3063b188f090SSuresh Reddy 						if_handle, domain);
30645a712c13SSathya Perla }
30655a712c13SSathya Perla 
306695046b92SSathya Perla int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
306795046b92SSathya Perla {
306895046b92SSathya Perla 	int status;
306995046b92SSathya Perla 	bool pmac_valid = false;
307095046b92SSathya Perla 
307195046b92SSathya Perla 	memset(mac, 0, ETH_ALEN);
307295046b92SSathya Perla 
30733175d8c2SSathya Perla 	if (BEx_chip(adapter)) {
30743175d8c2SSathya Perla 		if (be_physfn(adapter))
30753175d8c2SSathya Perla 			status = be_cmd_mac_addr_query(adapter, mac, true, 0,
30763175d8c2SSathya Perla 						       0);
307795046b92SSathya Perla 		else
307895046b92SSathya Perla 			status = be_cmd_mac_addr_query(adapter, mac, false,
307995046b92SSathya Perla 						       adapter->if_handle, 0);
30803175d8c2SSathya Perla 	} else {
30813175d8c2SSathya Perla 		status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
3082b188f090SSuresh Reddy 						  NULL, adapter->if_handle, 0);
30833175d8c2SSathya Perla 	}
30843175d8c2SSathya Perla 
308595046b92SSathya Perla 	return status;
308695046b92SSathya Perla }
308795046b92SSathya Perla 
3088590c391dSPadmanabh Ratnakar /* Uses synchronous MCCQ */
3089590c391dSPadmanabh Ratnakar int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3090590c391dSPadmanabh Ratnakar 			u8 mac_count, u32 domain)
3091590c391dSPadmanabh Ratnakar {
3092590c391dSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
3093590c391dSPadmanabh Ratnakar 	struct be_cmd_req_set_mac_list *req;
3094590c391dSPadmanabh Ratnakar 	int status;
3095590c391dSPadmanabh Ratnakar 	struct be_dma_mem cmd;
3096590c391dSPadmanabh Ratnakar 
3097590c391dSPadmanabh Ratnakar 	memset(&cmd, 0, sizeof(struct be_dma_mem));
3098590c391dSPadmanabh Ratnakar 	cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3099590c391dSPadmanabh Ratnakar 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
3100590c391dSPadmanabh Ratnakar 				    &cmd.dma, GFP_KERNEL);
3101d0320f75SJoe Perches 	if (!cmd.va)
3102590c391dSPadmanabh Ratnakar 		return -ENOMEM;
3103590c391dSPadmanabh Ratnakar 
3104590c391dSPadmanabh Ratnakar 	spin_lock_bh(&adapter->mcc_lock);
3105590c391dSPadmanabh Ratnakar 
3106590c391dSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
3107590c391dSPadmanabh Ratnakar 	if (!wrb) {
3108590c391dSPadmanabh Ratnakar 		status = -EBUSY;
3109590c391dSPadmanabh Ratnakar 		goto err;
3110590c391dSPadmanabh Ratnakar 	}
3111590c391dSPadmanabh Ratnakar 
3112590c391dSPadmanabh Ratnakar 	req = cmd.va;
3113590c391dSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3114590c391dSPadmanabh Ratnakar 			       OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3115590c391dSPadmanabh Ratnakar 			       wrb, &cmd);
3116590c391dSPadmanabh Ratnakar 
3117590c391dSPadmanabh Ratnakar 	req->hdr.domain = domain;
3118590c391dSPadmanabh Ratnakar 	req->mac_count = mac_count;
3119590c391dSPadmanabh Ratnakar 	if (mac_count)
3120590c391dSPadmanabh Ratnakar 		memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3121590c391dSPadmanabh Ratnakar 
3122590c391dSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
3123590c391dSPadmanabh Ratnakar 
3124590c391dSPadmanabh Ratnakar err:
3125a2cc4e0bSSathya Perla 	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3126590c391dSPadmanabh Ratnakar 	spin_unlock_bh(&adapter->mcc_lock);
3127590c391dSPadmanabh Ratnakar 	return status;
3128590c391dSPadmanabh Ratnakar }
31294762f6ceSAjit Khaparde 
31303175d8c2SSathya Perla /* Wrapper to delete any active MACs and provision the new mac.
31313175d8c2SSathya Perla  * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
31323175d8c2SSathya Perla  * current list are active.
31333175d8c2SSathya Perla  */
31343175d8c2SSathya Perla int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
31353175d8c2SSathya Perla {
31363175d8c2SSathya Perla 	bool active_mac = false;
31373175d8c2SSathya Perla 	u8 old_mac[ETH_ALEN];
31383175d8c2SSathya Perla 	u32 pmac_id;
31393175d8c2SSathya Perla 	int status;
31403175d8c2SSathya Perla 
31413175d8c2SSathya Perla 	status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
3142b188f090SSuresh Reddy 					  &pmac_id, if_id, dom);
3143b188f090SSuresh Reddy 
31443175d8c2SSathya Perla 	if (!status && active_mac)
31453175d8c2SSathya Perla 		be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
31463175d8c2SSathya Perla 
31473175d8c2SSathya Perla 	return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
31483175d8c2SSathya Perla }
31493175d8c2SSathya Perla 
3150f1f3ee1bSAjit Khaparde int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
3151a77dcb8cSAjit Khaparde 			  u32 domain, u16 intf_id, u16 hsw_mode)
3152f1f3ee1bSAjit Khaparde {
3153f1f3ee1bSAjit Khaparde 	struct be_mcc_wrb *wrb;
3154f1f3ee1bSAjit Khaparde 	struct be_cmd_req_set_hsw_config *req;
3155f1f3ee1bSAjit Khaparde 	void *ctxt;
3156f1f3ee1bSAjit Khaparde 	int status;
3157f1f3ee1bSAjit Khaparde 
3158f1f3ee1bSAjit Khaparde 	spin_lock_bh(&adapter->mcc_lock);
3159f1f3ee1bSAjit Khaparde 
3160f1f3ee1bSAjit Khaparde 	wrb = wrb_from_mccq(adapter);
3161f1f3ee1bSAjit Khaparde 	if (!wrb) {
3162f1f3ee1bSAjit Khaparde 		status = -EBUSY;
3163f1f3ee1bSAjit Khaparde 		goto err;
3164f1f3ee1bSAjit Khaparde 	}
3165f1f3ee1bSAjit Khaparde 
3166f1f3ee1bSAjit Khaparde 	req = embedded_payload(wrb);
3167f1f3ee1bSAjit Khaparde 	ctxt = &req->context;
3168f1f3ee1bSAjit Khaparde 
3169f1f3ee1bSAjit Khaparde 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3170a2cc4e0bSSathya Perla 			       OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3171a2cc4e0bSSathya Perla 			       NULL);
3172f1f3ee1bSAjit Khaparde 
3173f1f3ee1bSAjit Khaparde 	req->hdr.domain = domain;
3174f1f3ee1bSAjit Khaparde 	AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3175f1f3ee1bSAjit Khaparde 	if (pvid) {
3176f1f3ee1bSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3177f1f3ee1bSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3178f1f3ee1bSAjit Khaparde 	}
3179a77dcb8cSAjit Khaparde 	if (!BEx_chip(adapter) && hsw_mode) {
3180a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3181a77dcb8cSAjit Khaparde 			      ctxt, adapter->hba_port_num);
3182a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3183a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3184a77dcb8cSAjit Khaparde 			      ctxt, hsw_mode);
3185a77dcb8cSAjit Khaparde 	}
3186f1f3ee1bSAjit Khaparde 
3187f1f3ee1bSAjit Khaparde 	be_dws_cpu_to_le(req->context, sizeof(req->context));
3188f1f3ee1bSAjit Khaparde 	status = be_mcc_notify_wait(adapter);
3189f1f3ee1bSAjit Khaparde 
3190f1f3ee1bSAjit Khaparde err:
3191f1f3ee1bSAjit Khaparde 	spin_unlock_bh(&adapter->mcc_lock);
3192f1f3ee1bSAjit Khaparde 	return status;
3193f1f3ee1bSAjit Khaparde }
3194f1f3ee1bSAjit Khaparde 
3195f1f3ee1bSAjit Khaparde /* Get Hyper switch config */
3196f1f3ee1bSAjit Khaparde int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
3197a77dcb8cSAjit Khaparde 			  u32 domain, u16 intf_id, u8 *mode)
3198f1f3ee1bSAjit Khaparde {
3199f1f3ee1bSAjit Khaparde 	struct be_mcc_wrb *wrb;
3200f1f3ee1bSAjit Khaparde 	struct be_cmd_req_get_hsw_config *req;
3201f1f3ee1bSAjit Khaparde 	void *ctxt;
3202f1f3ee1bSAjit Khaparde 	int status;
3203f1f3ee1bSAjit Khaparde 	u16 vid;
3204f1f3ee1bSAjit Khaparde 
3205f1f3ee1bSAjit Khaparde 	spin_lock_bh(&adapter->mcc_lock);
3206f1f3ee1bSAjit Khaparde 
3207f1f3ee1bSAjit Khaparde 	wrb = wrb_from_mccq(adapter);
3208f1f3ee1bSAjit Khaparde 	if (!wrb) {
3209f1f3ee1bSAjit Khaparde 		status = -EBUSY;
3210f1f3ee1bSAjit Khaparde 		goto err;
3211f1f3ee1bSAjit Khaparde 	}
3212f1f3ee1bSAjit Khaparde 
3213f1f3ee1bSAjit Khaparde 	req = embedded_payload(wrb);
3214f1f3ee1bSAjit Khaparde 	ctxt = &req->context;
3215f1f3ee1bSAjit Khaparde 
3216f1f3ee1bSAjit Khaparde 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3217a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3218a2cc4e0bSSathya Perla 			       NULL);
3219f1f3ee1bSAjit Khaparde 
3220f1f3ee1bSAjit Khaparde 	req->hdr.domain = domain;
3221a77dcb8cSAjit Khaparde 	AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3222a77dcb8cSAjit Khaparde 		      ctxt, intf_id);
3223f1f3ee1bSAjit Khaparde 	AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
3224a77dcb8cSAjit Khaparde 
32252c07c1d7SVasundhara Volam 	if (!BEx_chip(adapter) && mode) {
3226a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3227a77dcb8cSAjit Khaparde 			      ctxt, adapter->hba_port_num);
3228a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3229a77dcb8cSAjit Khaparde 	}
3230f1f3ee1bSAjit Khaparde 	be_dws_cpu_to_le(req->context, sizeof(req->context));
3231f1f3ee1bSAjit Khaparde 
3232f1f3ee1bSAjit Khaparde 	status = be_mcc_notify_wait(adapter);
3233f1f3ee1bSAjit Khaparde 	if (!status) {
3234f1f3ee1bSAjit Khaparde 		struct be_cmd_resp_get_hsw_config *resp =
3235f1f3ee1bSAjit Khaparde 						embedded_payload(wrb);
323603d28ffeSKalesh AP 
3237a2cc4e0bSSathya Perla 		be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
3238f1f3ee1bSAjit Khaparde 		vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3239f1f3ee1bSAjit Khaparde 				    pvid, &resp->context);
3240a77dcb8cSAjit Khaparde 		if (pvid)
3241f1f3ee1bSAjit Khaparde 			*pvid = le16_to_cpu(vid);
3242a77dcb8cSAjit Khaparde 		if (mode)
3243a77dcb8cSAjit Khaparde 			*mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3244a77dcb8cSAjit Khaparde 					      port_fwd_type, &resp->context);
3245f1f3ee1bSAjit Khaparde 	}
3246f1f3ee1bSAjit Khaparde 
3247f1f3ee1bSAjit Khaparde err:
3248f1f3ee1bSAjit Khaparde 	spin_unlock_bh(&adapter->mcc_lock);
3249f1f3ee1bSAjit Khaparde 	return status;
3250f1f3ee1bSAjit Khaparde }
3251f1f3ee1bSAjit Khaparde 
3252f7062ee5SSathya Perla static bool be_is_wol_excluded(struct be_adapter *adapter)
3253f7062ee5SSathya Perla {
3254f7062ee5SSathya Perla 	struct pci_dev *pdev = adapter->pdev;
3255f7062ee5SSathya Perla 
3256f7062ee5SSathya Perla 	if (!be_physfn(adapter))
3257f7062ee5SSathya Perla 		return true;
3258f7062ee5SSathya Perla 
3259f7062ee5SSathya Perla 	switch (pdev->subsystem_device) {
3260f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID1:
3261f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID2:
3262f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID3:
3263f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID4:
3264f7062ee5SSathya Perla 		return true;
3265f7062ee5SSathya Perla 	default:
3266f7062ee5SSathya Perla 		return false;
3267f7062ee5SSathya Perla 	}
3268f7062ee5SSathya Perla }
3269f7062ee5SSathya Perla 
32704762f6ceSAjit Khaparde int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
32714762f6ceSAjit Khaparde {
32724762f6ceSAjit Khaparde 	struct be_mcc_wrb *wrb;
32734762f6ceSAjit Khaparde 	struct be_cmd_req_acpi_wol_magic_config_v1 *req;
327476a9e08eSSuresh Reddy 	int status = 0;
32754762f6ceSAjit Khaparde 	struct be_dma_mem cmd;
32764762f6ceSAjit Khaparde 
3277f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3278f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_ETH))
3279f25b119cSPadmanabh Ratnakar 		return -EPERM;
3280f25b119cSPadmanabh Ratnakar 
328176a9e08eSSuresh Reddy 	if (be_is_wol_excluded(adapter))
328276a9e08eSSuresh Reddy 		return status;
328376a9e08eSSuresh Reddy 
3284d98ef50fSSuresh Reddy 	if (mutex_lock_interruptible(&adapter->mbox_lock))
3285d98ef50fSSuresh Reddy 		return -1;
3286d98ef50fSSuresh Reddy 
32874762f6ceSAjit Khaparde 	memset(&cmd, 0, sizeof(struct be_dma_mem));
32884762f6ceSAjit Khaparde 	cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3289a2cc4e0bSSathya Perla 	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
32904762f6ceSAjit Khaparde 	if (!cmd.va) {
3291a2cc4e0bSSathya Perla 		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
3292d98ef50fSSuresh Reddy 		status = -ENOMEM;
3293d98ef50fSSuresh Reddy 		goto err;
32944762f6ceSAjit Khaparde 	}
32954762f6ceSAjit Khaparde 
32964762f6ceSAjit Khaparde 	wrb = wrb_from_mbox(adapter);
32974762f6ceSAjit Khaparde 	if (!wrb) {
32984762f6ceSAjit Khaparde 		status = -EBUSY;
32994762f6ceSAjit Khaparde 		goto err;
33004762f6ceSAjit Khaparde 	}
33014762f6ceSAjit Khaparde 
33024762f6ceSAjit Khaparde 	req = cmd.va;
33034762f6ceSAjit Khaparde 
33044762f6ceSAjit Khaparde 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
33054762f6ceSAjit Khaparde 			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
330676a9e08eSSuresh Reddy 			       sizeof(*req), wrb, &cmd);
33074762f6ceSAjit Khaparde 
33084762f6ceSAjit Khaparde 	req->hdr.version = 1;
33094762f6ceSAjit Khaparde 	req->query_options = BE_GET_WOL_CAP;
33104762f6ceSAjit Khaparde 
33114762f6ceSAjit Khaparde 	status = be_mbox_notify_wait(adapter);
33124762f6ceSAjit Khaparde 	if (!status) {
33134762f6ceSAjit Khaparde 		struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
331403d28ffeSKalesh AP 
33154762f6ceSAjit Khaparde 		resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
33164762f6ceSAjit Khaparde 
33174762f6ceSAjit Khaparde 		adapter->wol_cap = resp->wol_settings;
331876a9e08eSSuresh Reddy 		if (adapter->wol_cap & BE_WOL_CAP)
331976a9e08eSSuresh Reddy 			adapter->wol_en = true;
33204762f6ceSAjit Khaparde 	}
33214762f6ceSAjit Khaparde err:
33224762f6ceSAjit Khaparde 	mutex_unlock(&adapter->mbox_lock);
3323d98ef50fSSuresh Reddy 	if (cmd.va)
33244762f6ceSAjit Khaparde 		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
33254762f6ceSAjit Khaparde 	return status;
3326941a77d5SSomnath Kotur 
3327941a77d5SSomnath Kotur }
3328baaa08d1SVasundhara Volam 
3329baaa08d1SVasundhara Volam int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3330baaa08d1SVasundhara Volam {
3331baaa08d1SVasundhara Volam 	struct be_dma_mem extfat_cmd;
3332baaa08d1SVasundhara Volam 	struct be_fat_conf_params *cfgs;
3333baaa08d1SVasundhara Volam 	int status;
3334baaa08d1SVasundhara Volam 	int i, j;
3335baaa08d1SVasundhara Volam 
3336baaa08d1SVasundhara Volam 	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3337baaa08d1SVasundhara Volam 	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3338baaa08d1SVasundhara Volam 	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3339baaa08d1SVasundhara Volam 					     &extfat_cmd.dma);
3340baaa08d1SVasundhara Volam 	if (!extfat_cmd.va)
3341baaa08d1SVasundhara Volam 		return -ENOMEM;
3342baaa08d1SVasundhara Volam 
3343baaa08d1SVasundhara Volam 	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3344baaa08d1SVasundhara Volam 	if (status)
3345baaa08d1SVasundhara Volam 		goto err;
3346baaa08d1SVasundhara Volam 
3347baaa08d1SVasundhara Volam 	cfgs = (struct be_fat_conf_params *)
3348baaa08d1SVasundhara Volam 			(extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3349baaa08d1SVasundhara Volam 	for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3350baaa08d1SVasundhara Volam 		u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
335103d28ffeSKalesh AP 
3352baaa08d1SVasundhara Volam 		for (j = 0; j < num_modes; j++) {
3353baaa08d1SVasundhara Volam 			if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3354baaa08d1SVasundhara Volam 				cfgs->module[i].trace_lvl[j].dbg_lvl =
3355baaa08d1SVasundhara Volam 							cpu_to_le32(level);
3356baaa08d1SVasundhara Volam 		}
3357baaa08d1SVasundhara Volam 	}
3358baaa08d1SVasundhara Volam 
3359baaa08d1SVasundhara Volam 	status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3360baaa08d1SVasundhara Volam err:
3361baaa08d1SVasundhara Volam 	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3362baaa08d1SVasundhara Volam 			    extfat_cmd.dma);
3363baaa08d1SVasundhara Volam 	return status;
3364baaa08d1SVasundhara Volam }
3365baaa08d1SVasundhara Volam 
3366baaa08d1SVasundhara Volam int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3367baaa08d1SVasundhara Volam {
3368baaa08d1SVasundhara Volam 	struct be_dma_mem extfat_cmd;
3369baaa08d1SVasundhara Volam 	struct be_fat_conf_params *cfgs;
3370baaa08d1SVasundhara Volam 	int status, j;
3371baaa08d1SVasundhara Volam 	int level = 0;
3372baaa08d1SVasundhara Volam 
3373baaa08d1SVasundhara Volam 	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3374baaa08d1SVasundhara Volam 	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3375baaa08d1SVasundhara Volam 	extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3376baaa08d1SVasundhara Volam 					     &extfat_cmd.dma);
3377baaa08d1SVasundhara Volam 
3378baaa08d1SVasundhara Volam 	if (!extfat_cmd.va) {
3379baaa08d1SVasundhara Volam 		dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3380baaa08d1SVasundhara Volam 			__func__);
3381baaa08d1SVasundhara Volam 		goto err;
3382baaa08d1SVasundhara Volam 	}
3383baaa08d1SVasundhara Volam 
3384baaa08d1SVasundhara Volam 	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3385baaa08d1SVasundhara Volam 	if (!status) {
3386baaa08d1SVasundhara Volam 		cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3387baaa08d1SVasundhara Volam 						sizeof(struct be_cmd_resp_hdr));
338803d28ffeSKalesh AP 
3389baaa08d1SVasundhara Volam 		for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3390baaa08d1SVasundhara Volam 			if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3391baaa08d1SVasundhara Volam 				level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3392baaa08d1SVasundhara Volam 		}
3393baaa08d1SVasundhara Volam 	}
3394baaa08d1SVasundhara Volam 	pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3395baaa08d1SVasundhara Volam 			    extfat_cmd.dma);
3396baaa08d1SVasundhara Volam err:
3397baaa08d1SVasundhara Volam 	return level;
3398baaa08d1SVasundhara Volam }
3399baaa08d1SVasundhara Volam 
3400941a77d5SSomnath Kotur int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3401941a77d5SSomnath Kotur 				   struct be_dma_mem *cmd)
3402941a77d5SSomnath Kotur {
3403941a77d5SSomnath Kotur 	struct be_mcc_wrb *wrb;
3404941a77d5SSomnath Kotur 	struct be_cmd_req_get_ext_fat_caps *req;
3405941a77d5SSomnath Kotur 	int status;
3406941a77d5SSomnath Kotur 
3407941a77d5SSomnath Kotur 	if (mutex_lock_interruptible(&adapter->mbox_lock))
3408941a77d5SSomnath Kotur 		return -1;
3409941a77d5SSomnath Kotur 
3410941a77d5SSomnath Kotur 	wrb = wrb_from_mbox(adapter);
3411941a77d5SSomnath Kotur 	if (!wrb) {
3412941a77d5SSomnath Kotur 		status = -EBUSY;
3413941a77d5SSomnath Kotur 		goto err;
3414941a77d5SSomnath Kotur 	}
3415941a77d5SSomnath Kotur 
3416941a77d5SSomnath Kotur 	req = cmd->va;
3417941a77d5SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3418941a77d5SSomnath Kotur 			       OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3419941a77d5SSomnath Kotur 			       cmd->size, wrb, cmd);
3420941a77d5SSomnath Kotur 	req->parameter_type = cpu_to_le32(1);
3421941a77d5SSomnath Kotur 
3422941a77d5SSomnath Kotur 	status = be_mbox_notify_wait(adapter);
3423941a77d5SSomnath Kotur err:
3424941a77d5SSomnath Kotur 	mutex_unlock(&adapter->mbox_lock);
3425941a77d5SSomnath Kotur 	return status;
3426941a77d5SSomnath Kotur }
3427941a77d5SSomnath Kotur 
3428941a77d5SSomnath Kotur int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3429941a77d5SSomnath Kotur 				   struct be_dma_mem *cmd,
3430941a77d5SSomnath Kotur 				   struct be_fat_conf_params *configs)
3431941a77d5SSomnath Kotur {
3432941a77d5SSomnath Kotur 	struct be_mcc_wrb *wrb;
3433941a77d5SSomnath Kotur 	struct be_cmd_req_set_ext_fat_caps *req;
3434941a77d5SSomnath Kotur 	int status;
3435941a77d5SSomnath Kotur 
3436941a77d5SSomnath Kotur 	spin_lock_bh(&adapter->mcc_lock);
3437941a77d5SSomnath Kotur 
3438941a77d5SSomnath Kotur 	wrb = wrb_from_mccq(adapter);
3439941a77d5SSomnath Kotur 	if (!wrb) {
3440941a77d5SSomnath Kotur 		status = -EBUSY;
3441941a77d5SSomnath Kotur 		goto err;
3442941a77d5SSomnath Kotur 	}
3443941a77d5SSomnath Kotur 
3444941a77d5SSomnath Kotur 	req = cmd->va;
3445941a77d5SSomnath Kotur 	memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3446941a77d5SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3447941a77d5SSomnath Kotur 			       OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3448941a77d5SSomnath Kotur 			       cmd->size, wrb, cmd);
3449941a77d5SSomnath Kotur 
3450941a77d5SSomnath Kotur 	status = be_mcc_notify_wait(adapter);
3451941a77d5SSomnath Kotur err:
3452941a77d5SSomnath Kotur 	spin_unlock_bh(&adapter->mcc_lock);
3453941a77d5SSomnath Kotur 	return status;
34544762f6ceSAjit Khaparde }
34556a4ab669SParav Pandit 
3456b4e32a71SPadmanabh Ratnakar int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3457b4e32a71SPadmanabh Ratnakar {
3458b4e32a71SPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
3459b4e32a71SPadmanabh Ratnakar 	struct be_cmd_req_get_port_name *req;
3460b4e32a71SPadmanabh Ratnakar 	int status;
3461b4e32a71SPadmanabh Ratnakar 
3462b4e32a71SPadmanabh Ratnakar 	if (!lancer_chip(adapter)) {
3463b4e32a71SPadmanabh Ratnakar 		*port_name = adapter->hba_port_num + '0';
3464b4e32a71SPadmanabh Ratnakar 		return 0;
3465b4e32a71SPadmanabh Ratnakar 	}
3466b4e32a71SPadmanabh Ratnakar 
3467b4e32a71SPadmanabh Ratnakar 	spin_lock_bh(&adapter->mcc_lock);
3468b4e32a71SPadmanabh Ratnakar 
3469b4e32a71SPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
3470b4e32a71SPadmanabh Ratnakar 	if (!wrb) {
3471b4e32a71SPadmanabh Ratnakar 		status = -EBUSY;
3472b4e32a71SPadmanabh Ratnakar 		goto err;
3473b4e32a71SPadmanabh Ratnakar 	}
3474b4e32a71SPadmanabh Ratnakar 
3475b4e32a71SPadmanabh Ratnakar 	req = embedded_payload(wrb);
3476b4e32a71SPadmanabh Ratnakar 
3477b4e32a71SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3478b4e32a71SPadmanabh Ratnakar 			       OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3479b4e32a71SPadmanabh Ratnakar 			       NULL);
3480b4e32a71SPadmanabh Ratnakar 	req->hdr.version = 1;
3481b4e32a71SPadmanabh Ratnakar 
3482b4e32a71SPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
3483b4e32a71SPadmanabh Ratnakar 	if (!status) {
3484b4e32a71SPadmanabh Ratnakar 		struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
348503d28ffeSKalesh AP 
3486b4e32a71SPadmanabh Ratnakar 		*port_name = resp->port_name[adapter->hba_port_num];
3487b4e32a71SPadmanabh Ratnakar 	} else {
3488b4e32a71SPadmanabh Ratnakar 		*port_name = adapter->hba_port_num + '0';
3489b4e32a71SPadmanabh Ratnakar 	}
3490b4e32a71SPadmanabh Ratnakar err:
3491b4e32a71SPadmanabh Ratnakar 	spin_unlock_bh(&adapter->mcc_lock);
3492b4e32a71SPadmanabh Ratnakar 	return status;
3493b4e32a71SPadmanabh Ratnakar }
3494b4e32a71SPadmanabh Ratnakar 
349510cccf60SVasundhara Volam /* Descriptor type */
349610cccf60SVasundhara Volam enum {
349710cccf60SVasundhara Volam 	FUNC_DESC = 1,
349810cccf60SVasundhara Volam 	VFT_DESC = 2
349910cccf60SVasundhara Volam };
350010cccf60SVasundhara Volam 
350110cccf60SVasundhara Volam static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
350210cccf60SVasundhara Volam 					       int desc_type)
3503abb93951SPadmanabh Ratnakar {
3504150d58c7SVasundhara Volam 	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
350510cccf60SVasundhara Volam 	struct be_nic_res_desc *nic;
3506abb93951SPadmanabh Ratnakar 	int i;
3507abb93951SPadmanabh Ratnakar 
3508abb93951SPadmanabh Ratnakar 	for (i = 0; i < desc_count; i++) {
3509150d58c7SVasundhara Volam 		if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
351010cccf60SVasundhara Volam 		    hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
351110cccf60SVasundhara Volam 			nic = (struct be_nic_res_desc *)hdr;
351210cccf60SVasundhara Volam 			if (desc_type == FUNC_DESC ||
351310cccf60SVasundhara Volam 			    (desc_type == VFT_DESC &&
351410cccf60SVasundhara Volam 			     nic->flags & (1 << VFT_SHIFT)))
351510cccf60SVasundhara Volam 				return nic;
351610cccf60SVasundhara Volam 		}
3517150d58c7SVasundhara Volam 
3518150d58c7SVasundhara Volam 		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3519150d58c7SVasundhara Volam 		hdr = (void *)hdr + hdr->desc_len;
3520150d58c7SVasundhara Volam 	}
3521950e2958SWei Yang 	return NULL;
3522abb93951SPadmanabh Ratnakar }
3523abb93951SPadmanabh Ratnakar 
352410cccf60SVasundhara Volam static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
352510cccf60SVasundhara Volam {
352610cccf60SVasundhara Volam 	return be_get_nic_desc(buf, desc_count, VFT_DESC);
352710cccf60SVasundhara Volam }
352810cccf60SVasundhara Volam 
352910cccf60SVasundhara Volam static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
353010cccf60SVasundhara Volam {
353110cccf60SVasundhara Volam 	return be_get_nic_desc(buf, desc_count, FUNC_DESC);
353210cccf60SVasundhara Volam }
353310cccf60SVasundhara Volam 
3534150d58c7SVasundhara Volam static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3535150d58c7SVasundhara Volam 						 u32 desc_count)
3536150d58c7SVasundhara Volam {
3537150d58c7SVasundhara Volam 	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3538150d58c7SVasundhara Volam 	struct be_pcie_res_desc *pcie;
3539150d58c7SVasundhara Volam 	int i;
3540150d58c7SVasundhara Volam 
3541150d58c7SVasundhara Volam 	for (i = 0; i < desc_count; i++) {
3542150d58c7SVasundhara Volam 		if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3543150d58c7SVasundhara Volam 		     hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3544150d58c7SVasundhara Volam 			pcie = (struct be_pcie_res_desc	*)hdr;
3545150d58c7SVasundhara Volam 			if (pcie->pf_num == devfn)
3546150d58c7SVasundhara Volam 				return pcie;
3547150d58c7SVasundhara Volam 		}
3548150d58c7SVasundhara Volam 
3549150d58c7SVasundhara Volam 		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3550150d58c7SVasundhara Volam 		hdr = (void *)hdr + hdr->desc_len;
3551150d58c7SVasundhara Volam 	}
3552abb93951SPadmanabh Ratnakar 	return NULL;
3553abb93951SPadmanabh Ratnakar }
3554abb93951SPadmanabh Ratnakar 
3555f93f160bSVasundhara Volam static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3556f93f160bSVasundhara Volam {
3557f93f160bSVasundhara Volam 	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3558f93f160bSVasundhara Volam 	int i;
3559f93f160bSVasundhara Volam 
3560f93f160bSVasundhara Volam 	for (i = 0; i < desc_count; i++) {
3561f93f160bSVasundhara Volam 		if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3562f93f160bSVasundhara Volam 			return (struct be_port_res_desc *)hdr;
3563f93f160bSVasundhara Volam 
3564f93f160bSVasundhara Volam 		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3565f93f160bSVasundhara Volam 		hdr = (void *)hdr + hdr->desc_len;
3566f93f160bSVasundhara Volam 	}
3567f93f160bSVasundhara Volam 	return NULL;
3568f93f160bSVasundhara Volam }
3569f93f160bSVasundhara Volam 
357092bf14abSSathya Perla static void be_copy_nic_desc(struct be_resources *res,
357192bf14abSSathya Perla 			     struct be_nic_res_desc *desc)
357292bf14abSSathya Perla {
357392bf14abSSathya Perla 	res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
357492bf14abSSathya Perla 	res->max_vlans = le16_to_cpu(desc->vlan_count);
357592bf14abSSathya Perla 	res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
357692bf14abSSathya Perla 	res->max_tx_qs = le16_to_cpu(desc->txq_count);
357792bf14abSSathya Perla 	res->max_rss_qs = le16_to_cpu(desc->rssq_count);
357892bf14abSSathya Perla 	res->max_rx_qs = le16_to_cpu(desc->rq_count);
357992bf14abSSathya Perla 	res->max_evt_qs = le16_to_cpu(desc->eq_count);
358092bf14abSSathya Perla 	/* Clear flags that driver is not interested in */
358192bf14abSSathya Perla 	res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
358292bf14abSSathya Perla 				BE_IF_CAP_FLAGS_WANT;
358392bf14abSSathya Perla 	/* Need 1 RXQ as the default RXQ */
358492bf14abSSathya Perla 	if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
358592bf14abSSathya Perla 		res->max_rss_qs -= 1;
358692bf14abSSathya Perla }
358792bf14abSSathya Perla 
3588abb93951SPadmanabh Ratnakar /* Uses Mbox */
358992bf14abSSathya Perla int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
3590abb93951SPadmanabh Ratnakar {
3591abb93951SPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
3592abb93951SPadmanabh Ratnakar 	struct be_cmd_req_get_func_config *req;
3593abb93951SPadmanabh Ratnakar 	int status;
3594abb93951SPadmanabh Ratnakar 	struct be_dma_mem cmd;
3595abb93951SPadmanabh Ratnakar 
3596d98ef50fSSuresh Reddy 	if (mutex_lock_interruptible(&adapter->mbox_lock))
3597d98ef50fSSuresh Reddy 		return -1;
3598d98ef50fSSuresh Reddy 
3599abb93951SPadmanabh Ratnakar 	memset(&cmd, 0, sizeof(struct be_dma_mem));
3600abb93951SPadmanabh Ratnakar 	cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3601a2cc4e0bSSathya Perla 	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3602abb93951SPadmanabh Ratnakar 	if (!cmd.va) {
3603abb93951SPadmanabh Ratnakar 		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3604d98ef50fSSuresh Reddy 		status = -ENOMEM;
3605d98ef50fSSuresh Reddy 		goto err;
3606abb93951SPadmanabh Ratnakar 	}
3607abb93951SPadmanabh Ratnakar 
3608abb93951SPadmanabh Ratnakar 	wrb = wrb_from_mbox(adapter);
3609abb93951SPadmanabh Ratnakar 	if (!wrb) {
3610abb93951SPadmanabh Ratnakar 		status = -EBUSY;
3611abb93951SPadmanabh Ratnakar 		goto err;
3612abb93951SPadmanabh Ratnakar 	}
3613abb93951SPadmanabh Ratnakar 
3614abb93951SPadmanabh Ratnakar 	req = cmd.va;
3615abb93951SPadmanabh Ratnakar 
3616abb93951SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3617abb93951SPadmanabh Ratnakar 			       OPCODE_COMMON_GET_FUNC_CONFIG,
3618abb93951SPadmanabh Ratnakar 			       cmd.size, wrb, &cmd);
3619abb93951SPadmanabh Ratnakar 
362028710c55SKalesh AP 	if (skyhawk_chip(adapter))
362128710c55SKalesh AP 		req->hdr.version = 1;
362228710c55SKalesh AP 
3623abb93951SPadmanabh Ratnakar 	status = be_mbox_notify_wait(adapter);
3624abb93951SPadmanabh Ratnakar 	if (!status) {
3625abb93951SPadmanabh Ratnakar 		struct be_cmd_resp_get_func_config *resp = cmd.va;
3626abb93951SPadmanabh Ratnakar 		u32 desc_count = le32_to_cpu(resp->desc_count);
3627150d58c7SVasundhara Volam 		struct be_nic_res_desc *desc;
3628abb93951SPadmanabh Ratnakar 
362910cccf60SVasundhara Volam 		desc = be_get_func_nic_desc(resp->func_param, desc_count);
3630abb93951SPadmanabh Ratnakar 		if (!desc) {
3631abb93951SPadmanabh Ratnakar 			status = -EINVAL;
3632abb93951SPadmanabh Ratnakar 			goto err;
3633abb93951SPadmanabh Ratnakar 		}
3634abb93951SPadmanabh Ratnakar 
3635d5c18473SPadmanabh Ratnakar 		adapter->pf_number = desc->pf_num;
363692bf14abSSathya Perla 		be_copy_nic_desc(res, desc);
3637abb93951SPadmanabh Ratnakar 	}
3638abb93951SPadmanabh Ratnakar err:
3639abb93951SPadmanabh Ratnakar 	mutex_unlock(&adapter->mbox_lock);
3640d98ef50fSSuresh Reddy 	if (cmd.va)
3641d98ef50fSSuresh Reddy 		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3642abb93951SPadmanabh Ratnakar 	return status;
3643abb93951SPadmanabh Ratnakar }
3644abb93951SPadmanabh Ratnakar 
3645ba48c0c9SVasundhara Volam /* Will use MBOX only if MCCQ has not been created */
364692bf14abSSathya Perla int be_cmd_get_profile_config(struct be_adapter *adapter,
364792bf14abSSathya Perla 			      struct be_resources *res, u8 domain)
3648a05f99dbSVasundhara Volam {
3649150d58c7SVasundhara Volam 	struct be_cmd_resp_get_profile_config *resp;
3650ba48c0c9SVasundhara Volam 	struct be_cmd_req_get_profile_config *req;
365110cccf60SVasundhara Volam 	struct be_nic_res_desc *vf_res;
3652150d58c7SVasundhara Volam 	struct be_pcie_res_desc *pcie;
3653f93f160bSVasundhara Volam 	struct be_port_res_desc *port;
3654150d58c7SVasundhara Volam 	struct be_nic_res_desc *nic;
3655ba48c0c9SVasundhara Volam 	struct be_mcc_wrb wrb = {0};
3656a05f99dbSVasundhara Volam 	struct be_dma_mem cmd;
3657150d58c7SVasundhara Volam 	u32 desc_count;
3658a05f99dbSVasundhara Volam 	int status;
3659a05f99dbSVasundhara Volam 
3660a05f99dbSVasundhara Volam 	memset(&cmd, 0, sizeof(struct be_dma_mem));
3661a05f99dbSVasundhara Volam 	cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3662150d58c7SVasundhara Volam 	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3663150d58c7SVasundhara Volam 	if (!cmd.va)
3664a05f99dbSVasundhara Volam 		return -ENOMEM;
3665a05f99dbSVasundhara Volam 
3666ba48c0c9SVasundhara Volam 	req = cmd.va;
3667ba48c0c9SVasundhara Volam 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3668ba48c0c9SVasundhara Volam 			       OPCODE_COMMON_GET_PROFILE_CONFIG,
3669ba48c0c9SVasundhara Volam 			       cmd.size, &wrb, &cmd);
3670ba48c0c9SVasundhara Volam 
3671ba48c0c9SVasundhara Volam 	req->hdr.domain = domain;
3672ba48c0c9SVasundhara Volam 	if (!lancer_chip(adapter))
3673ba48c0c9SVasundhara Volam 		req->hdr.version = 1;
3674ba48c0c9SVasundhara Volam 	req->type = ACTIVE_PROFILE_TYPE;
3675ba48c0c9SVasundhara Volam 
3676ba48c0c9SVasundhara Volam 	status = be_cmd_notify_wait(adapter, &wrb);
3677150d58c7SVasundhara Volam 	if (status)
3678abb93951SPadmanabh Ratnakar 		goto err;
3679150d58c7SVasundhara Volam 
3680150d58c7SVasundhara Volam 	resp = cmd.va;
3681150d58c7SVasundhara Volam 	desc_count = le32_to_cpu(resp->desc_count);
3682150d58c7SVasundhara Volam 
3683150d58c7SVasundhara Volam 	pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3684150d58c7SVasundhara Volam 				desc_count);
3685150d58c7SVasundhara Volam 	if (pcie)
368692bf14abSSathya Perla 		res->max_vfs = le16_to_cpu(pcie->num_vfs);
3687150d58c7SVasundhara Volam 
3688f93f160bSVasundhara Volam 	port = be_get_port_desc(resp->func_param, desc_count);
3689f93f160bSVasundhara Volam 	if (port)
3690f93f160bSVasundhara Volam 		adapter->mc_type = port->mc_type;
3691f93f160bSVasundhara Volam 
369210cccf60SVasundhara Volam 	nic = be_get_func_nic_desc(resp->func_param, desc_count);
369392bf14abSSathya Perla 	if (nic)
369492bf14abSSathya Perla 		be_copy_nic_desc(res, nic);
369592bf14abSSathya Perla 
369610cccf60SVasundhara Volam 	vf_res = be_get_vft_desc(resp->func_param, desc_count);
369710cccf60SVasundhara Volam 	if (vf_res)
369810cccf60SVasundhara Volam 		res->vf_if_cap_flags = vf_res->cap_flags;
3699abb93951SPadmanabh Ratnakar err:
3700a05f99dbSVasundhara Volam 	if (cmd.va)
3701150d58c7SVasundhara Volam 		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3702abb93951SPadmanabh Ratnakar 	return status;
3703abb93951SPadmanabh Ratnakar }
3704abb93951SPadmanabh Ratnakar 
3705bec84e6bSVasundhara Volam /* Will use MBOX only if MCCQ has not been created */
3706bec84e6bSVasundhara Volam static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3707bec84e6bSVasundhara Volam 				     int size, int count, u8 version, u8 domain)
3708d5c18473SPadmanabh Ratnakar {
3709d5c18473SPadmanabh Ratnakar 	struct be_cmd_req_set_profile_config *req;
3710bec84e6bSVasundhara Volam 	struct be_mcc_wrb wrb = {0};
3711bec84e6bSVasundhara Volam 	struct be_dma_mem cmd;
3712d5c18473SPadmanabh Ratnakar 	int status;
3713d5c18473SPadmanabh Ratnakar 
3714bec84e6bSVasundhara Volam 	memset(&cmd, 0, sizeof(struct be_dma_mem));
3715bec84e6bSVasundhara Volam 	cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3716bec84e6bSVasundhara Volam 	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3717bec84e6bSVasundhara Volam 	if (!cmd.va)
3718bec84e6bSVasundhara Volam 		return -ENOMEM;
3719d5c18473SPadmanabh Ratnakar 
3720bec84e6bSVasundhara Volam 	req = cmd.va;
3721d5c18473SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3722bec84e6bSVasundhara Volam 			       OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3723bec84e6bSVasundhara Volam 			       &wrb, &cmd);
3724a401801cSSathya Perla 	req->hdr.version = version;
3725d5c18473SPadmanabh Ratnakar 	req->hdr.domain = domain;
3726bec84e6bSVasundhara Volam 	req->desc_count = cpu_to_le32(count);
3727a401801cSSathya Perla 	memcpy(req->desc, desc, size);
3728d5c18473SPadmanabh Ratnakar 
3729bec84e6bSVasundhara Volam 	status = be_cmd_notify_wait(adapter, &wrb);
3730bec84e6bSVasundhara Volam 
3731bec84e6bSVasundhara Volam 	if (cmd.va)
3732bec84e6bSVasundhara Volam 		pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
3733d5c18473SPadmanabh Ratnakar 	return status;
3734d5c18473SPadmanabh Ratnakar }
3735d5c18473SPadmanabh Ratnakar 
3736a401801cSSathya Perla /* Mark all fields invalid */
3737bec84e6bSVasundhara Volam static void be_reset_nic_desc(struct be_nic_res_desc *nic)
3738a401801cSSathya Perla {
3739a401801cSSathya Perla 	memset(nic, 0, sizeof(*nic));
3740a401801cSSathya Perla 	nic->unicast_mac_count = 0xFFFF;
3741a401801cSSathya Perla 	nic->mcc_count = 0xFFFF;
3742a401801cSSathya Perla 	nic->vlan_count = 0xFFFF;
3743a401801cSSathya Perla 	nic->mcast_mac_count = 0xFFFF;
3744a401801cSSathya Perla 	nic->txq_count = 0xFFFF;
3745a401801cSSathya Perla 	nic->rq_count = 0xFFFF;
3746a401801cSSathya Perla 	nic->rssq_count = 0xFFFF;
3747a401801cSSathya Perla 	nic->lro_count = 0xFFFF;
3748a401801cSSathya Perla 	nic->cq_count = 0xFFFF;
3749a401801cSSathya Perla 	nic->toe_conn_count = 0xFFFF;
3750a401801cSSathya Perla 	nic->eq_count = 0xFFFF;
37510f77ba73SRavikumar Nelavelli 	nic->iface_count = 0xFFFF;
3752a401801cSSathya Perla 	nic->link_param = 0xFF;
37530f77ba73SRavikumar Nelavelli 	nic->channel_id_param = cpu_to_le16(0xF000);
3754a401801cSSathya Perla 	nic->acpi_params = 0xFF;
3755a401801cSSathya Perla 	nic->wol_param = 0x0F;
37560f77ba73SRavikumar Nelavelli 	nic->tunnel_iface_count = 0xFFFF;
37570f77ba73SRavikumar Nelavelli 	nic->direct_tenant_iface_count = 0xFFFF;
3758bec84e6bSVasundhara Volam 	nic->bw_min = 0xFFFFFFFF;
3759a401801cSSathya Perla 	nic->bw_max = 0xFFFFFFFF;
3760a401801cSSathya Perla }
3761a401801cSSathya Perla 
3762bec84e6bSVasundhara Volam /* Mark all fields invalid */
3763bec84e6bSVasundhara Volam static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3764bec84e6bSVasundhara Volam {
3765bec84e6bSVasundhara Volam 	memset(pcie, 0, sizeof(*pcie));
3766bec84e6bSVasundhara Volam 	pcie->sriov_state = 0xFF;
3767bec84e6bSVasundhara Volam 	pcie->pf_state = 0xFF;
3768bec84e6bSVasundhara Volam 	pcie->pf_type = 0xFF;
3769bec84e6bSVasundhara Volam 	pcie->num_vfs = 0xFFFF;
3770bec84e6bSVasundhara Volam }
3771bec84e6bSVasundhara Volam 
37720f77ba73SRavikumar Nelavelli int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
37730f77ba73SRavikumar Nelavelli 		      u8 domain)
3774a401801cSSathya Perla {
3775a401801cSSathya Perla 	struct be_nic_res_desc nic_desc;
37760f77ba73SRavikumar Nelavelli 	u32 bw_percent;
37770f77ba73SRavikumar Nelavelli 	u16 version = 0;
37780f77ba73SRavikumar Nelavelli 
37790f77ba73SRavikumar Nelavelli 	if (BE3_chip(adapter))
37800f77ba73SRavikumar Nelavelli 		return be_cmd_set_qos(adapter, max_rate / 10, domain);
3781a401801cSSathya Perla 
3782a401801cSSathya Perla 	be_reset_nic_desc(&nic_desc);
37830f77ba73SRavikumar Nelavelli 	nic_desc.pf_num = adapter->pf_number;
37840f77ba73SRavikumar Nelavelli 	nic_desc.vf_num = domain;
378558bdeaa6SKalesh AP 	nic_desc.bw_min = 0;
37860f77ba73SRavikumar Nelavelli 	if (lancer_chip(adapter)) {
3787a401801cSSathya Perla 		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3788a401801cSSathya Perla 		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3789a401801cSSathya Perla 		nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3790a401801cSSathya Perla 					(1 << NOSV_SHIFT);
37910f77ba73SRavikumar Nelavelli 		nic_desc.bw_max = cpu_to_le32(max_rate / 10);
37920f77ba73SRavikumar Nelavelli 	} else {
37930f77ba73SRavikumar Nelavelli 		version = 1;
37940f77ba73SRavikumar Nelavelli 		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
37950f77ba73SRavikumar Nelavelli 		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
37960f77ba73SRavikumar Nelavelli 		nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
37970f77ba73SRavikumar Nelavelli 		bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
37980f77ba73SRavikumar Nelavelli 		nic_desc.bw_max = cpu_to_le32(bw_percent);
37990f77ba73SRavikumar Nelavelli 	}
3800a401801cSSathya Perla 
3801a401801cSSathya Perla 	return be_cmd_set_profile_config(adapter, &nic_desc,
38020f77ba73SRavikumar Nelavelli 					 nic_desc.hdr.desc_len,
3803bec84e6bSVasundhara Volam 					 1, version, domain);
3804bec84e6bSVasundhara Volam }
3805bec84e6bSVasundhara Volam 
3806bec84e6bSVasundhara Volam int be_cmd_set_sriov_config(struct be_adapter *adapter,
3807bec84e6bSVasundhara Volam 			    struct be_resources res, u16 num_vfs)
3808bec84e6bSVasundhara Volam {
3809bec84e6bSVasundhara Volam 	struct {
3810bec84e6bSVasundhara Volam 		struct be_pcie_res_desc pcie;
3811bec84e6bSVasundhara Volam 		struct be_nic_res_desc nic_vft;
3812bec84e6bSVasundhara Volam 	} __packed desc;
3813bec84e6bSVasundhara Volam 	u16 vf_q_count;
3814bec84e6bSVasundhara Volam 
3815bec84e6bSVasundhara Volam 	if (BEx_chip(adapter) || lancer_chip(adapter))
3816bec84e6bSVasundhara Volam 		return 0;
3817bec84e6bSVasundhara Volam 
3818bec84e6bSVasundhara Volam 	/* PF PCIE descriptor */
3819bec84e6bSVasundhara Volam 	be_reset_pcie_desc(&desc.pcie);
3820bec84e6bSVasundhara Volam 	desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3821bec84e6bSVasundhara Volam 	desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3822bec84e6bSVasundhara Volam 	desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3823bec84e6bSVasundhara Volam 	desc.pcie.pf_num = adapter->pdev->devfn;
3824bec84e6bSVasundhara Volam 	desc.pcie.sriov_state = num_vfs ? 1 : 0;
3825bec84e6bSVasundhara Volam 	desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3826bec84e6bSVasundhara Volam 
3827bec84e6bSVasundhara Volam 	/* VF NIC Template descriptor */
3828bec84e6bSVasundhara Volam 	be_reset_nic_desc(&desc.nic_vft);
3829bec84e6bSVasundhara Volam 	desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3830bec84e6bSVasundhara Volam 	desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3831bec84e6bSVasundhara Volam 	desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3832bec84e6bSVasundhara Volam 				(1 << NOSV_SHIFT);
3833bec84e6bSVasundhara Volam 	desc.nic_vft.pf_num = adapter->pdev->devfn;
3834bec84e6bSVasundhara Volam 	desc.nic_vft.vf_num = 0;
3835bec84e6bSVasundhara Volam 
3836bec84e6bSVasundhara Volam 	if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3837bec84e6bSVasundhara Volam 		/* If number of VFs requested is 8 less than max supported,
3838bec84e6bSVasundhara Volam 		 * assign 8 queue pairs to the PF and divide the remaining
3839bec84e6bSVasundhara Volam 		 * resources evenly among the VFs
3840bec84e6bSVasundhara Volam 		 */
3841bec84e6bSVasundhara Volam 		if (num_vfs < (be_max_vfs(adapter) - 8))
3842bec84e6bSVasundhara Volam 			vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3843bec84e6bSVasundhara Volam 		else
3844bec84e6bSVasundhara Volam 			vf_q_count = res.max_rss_qs / num_vfs;
3845bec84e6bSVasundhara Volam 
3846bec84e6bSVasundhara Volam 		desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3847bec84e6bSVasundhara Volam 		desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3848bec84e6bSVasundhara Volam 		desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3849bec84e6bSVasundhara Volam 		desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3850bec84e6bSVasundhara Volam 	} else {
3851bec84e6bSVasundhara Volam 		desc.nic_vft.txq_count = cpu_to_le16(1);
3852bec84e6bSVasundhara Volam 		desc.nic_vft.rq_count = cpu_to_le16(1);
3853bec84e6bSVasundhara Volam 		desc.nic_vft.rssq_count = cpu_to_le16(0);
3854bec84e6bSVasundhara Volam 		/* One CQ for each TX, RX and MCCQ */
3855bec84e6bSVasundhara Volam 		desc.nic_vft.cq_count = cpu_to_le16(3);
3856bec84e6bSVasundhara Volam 	}
3857bec84e6bSVasundhara Volam 
3858bec84e6bSVasundhara Volam 	return be_cmd_set_profile_config(adapter, &desc,
3859bec84e6bSVasundhara Volam 					 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
3860a401801cSSathya Perla }
3861a401801cSSathya Perla 
3862a401801cSSathya Perla int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3863a401801cSSathya Perla {
3864a401801cSSathya Perla 	struct be_mcc_wrb *wrb;
3865a401801cSSathya Perla 	struct be_cmd_req_manage_iface_filters *req;
3866a401801cSSathya Perla 	int status;
3867a401801cSSathya Perla 
3868a401801cSSathya Perla 	if (iface == 0xFFFFFFFF)
3869a401801cSSathya Perla 		return -1;
3870a401801cSSathya Perla 
3871a401801cSSathya Perla 	spin_lock_bh(&adapter->mcc_lock);
3872a401801cSSathya Perla 
3873a401801cSSathya Perla 	wrb = wrb_from_mccq(adapter);
3874a401801cSSathya Perla 	if (!wrb) {
3875a401801cSSathya Perla 		status = -EBUSY;
3876a401801cSSathya Perla 		goto err;
3877a401801cSSathya Perla 	}
3878a401801cSSathya Perla 	req = embedded_payload(wrb);
3879a401801cSSathya Perla 
3880a401801cSSathya Perla 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3881a401801cSSathya Perla 			       OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3882a401801cSSathya Perla 			       wrb, NULL);
3883a401801cSSathya Perla 	req->op = op;
3884a401801cSSathya Perla 	req->target_iface_id = cpu_to_le32(iface);
3885a401801cSSathya Perla 
3886a401801cSSathya Perla 	status = be_mcc_notify_wait(adapter);
3887a401801cSSathya Perla err:
3888a401801cSSathya Perla 	spin_unlock_bh(&adapter->mcc_lock);
3889a401801cSSathya Perla 	return status;
3890a401801cSSathya Perla }
3891a401801cSSathya Perla 
3892a401801cSSathya Perla int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3893a401801cSSathya Perla {
3894a401801cSSathya Perla 	struct be_port_res_desc port_desc;
3895a401801cSSathya Perla 
3896a401801cSSathya Perla 	memset(&port_desc, 0, sizeof(port_desc));
3897a401801cSSathya Perla 	port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3898a401801cSSathya Perla 	port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3899a401801cSSathya Perla 	port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3900a401801cSSathya Perla 	port_desc.link_num = adapter->hba_port_num;
3901a401801cSSathya Perla 	if (port) {
3902a401801cSSathya Perla 		port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3903a401801cSSathya Perla 					(1 << RCVID_SHIFT);
3904a401801cSSathya Perla 		port_desc.nv_port = swab16(port);
3905a401801cSSathya Perla 	} else {
3906a401801cSSathya Perla 		port_desc.nv_flags = NV_TYPE_DISABLED;
3907a401801cSSathya Perla 		port_desc.nv_port = 0;
3908a401801cSSathya Perla 	}
3909a401801cSSathya Perla 
3910a401801cSSathya Perla 	return be_cmd_set_profile_config(adapter, &port_desc,
3911bec84e6bSVasundhara Volam 					 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
3912a401801cSSathya Perla }
3913a401801cSSathya Perla 
39144c876616SSathya Perla int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
39154c876616SSathya Perla 		     int vf_num)
39164c876616SSathya Perla {
39174c876616SSathya Perla 	struct be_mcc_wrb *wrb;
39184c876616SSathya Perla 	struct be_cmd_req_get_iface_list *req;
39194c876616SSathya Perla 	struct be_cmd_resp_get_iface_list *resp;
39204c876616SSathya Perla 	int status;
39214c876616SSathya Perla 
39224c876616SSathya Perla 	spin_lock_bh(&adapter->mcc_lock);
39234c876616SSathya Perla 
39244c876616SSathya Perla 	wrb = wrb_from_mccq(adapter);
39254c876616SSathya Perla 	if (!wrb) {
39264c876616SSathya Perla 		status = -EBUSY;
39274c876616SSathya Perla 		goto err;
39284c876616SSathya Perla 	}
39294c876616SSathya Perla 	req = embedded_payload(wrb);
39304c876616SSathya Perla 
39314c876616SSathya Perla 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
39324c876616SSathya Perla 			       OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
39334c876616SSathya Perla 			       wrb, NULL);
39344c876616SSathya Perla 	req->hdr.domain = vf_num + 1;
39354c876616SSathya Perla 
39364c876616SSathya Perla 	status = be_mcc_notify_wait(adapter);
39374c876616SSathya Perla 	if (!status) {
39384c876616SSathya Perla 		resp = (struct be_cmd_resp_get_iface_list *)req;
39394c876616SSathya Perla 		vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
39404c876616SSathya Perla 	}
39414c876616SSathya Perla 
39424c876616SSathya Perla err:
39434c876616SSathya Perla 	spin_unlock_bh(&adapter->mcc_lock);
39444c876616SSathya Perla 	return status;
39454c876616SSathya Perla }
39464c876616SSathya Perla 
39475c510811SSomnath Kotur static int lancer_wait_idle(struct be_adapter *adapter)
39485c510811SSomnath Kotur {
39495c510811SSomnath Kotur #define SLIPORT_IDLE_TIMEOUT 30
39505c510811SSomnath Kotur 	u32 reg_val;
39515c510811SSomnath Kotur 	int status = 0, i;
39525c510811SSomnath Kotur 
39535c510811SSomnath Kotur 	for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
39545c510811SSomnath Kotur 		reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
39555c510811SSomnath Kotur 		if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
39565c510811SSomnath Kotur 			break;
39575c510811SSomnath Kotur 
39585c510811SSomnath Kotur 		ssleep(1);
39595c510811SSomnath Kotur 	}
39605c510811SSomnath Kotur 
39615c510811SSomnath Kotur 	if (i == SLIPORT_IDLE_TIMEOUT)
39625c510811SSomnath Kotur 		status = -1;
39635c510811SSomnath Kotur 
39645c510811SSomnath Kotur 	return status;
39655c510811SSomnath Kotur }
39665c510811SSomnath Kotur 
39675c510811SSomnath Kotur int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
39685c510811SSomnath Kotur {
39695c510811SSomnath Kotur 	int status = 0;
39705c510811SSomnath Kotur 
39715c510811SSomnath Kotur 	status = lancer_wait_idle(adapter);
39725c510811SSomnath Kotur 	if (status)
39735c510811SSomnath Kotur 		return status;
39745c510811SSomnath Kotur 
39755c510811SSomnath Kotur 	iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
39765c510811SSomnath Kotur 
39775c510811SSomnath Kotur 	return status;
39785c510811SSomnath Kotur }
39795c510811SSomnath Kotur 
39805c510811SSomnath Kotur /* Routine to check whether dump image is present or not */
39815c510811SSomnath Kotur bool dump_present(struct be_adapter *adapter)
39825c510811SSomnath Kotur {
39835c510811SSomnath Kotur 	u32 sliport_status = 0;
39845c510811SSomnath Kotur 
39855c510811SSomnath Kotur 	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
39865c510811SSomnath Kotur 	return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
39875c510811SSomnath Kotur }
39885c510811SSomnath Kotur 
39895c510811SSomnath Kotur int lancer_initiate_dump(struct be_adapter *adapter)
39905c510811SSomnath Kotur {
3991f0613380SKalesh AP 	struct device *dev = &adapter->pdev->dev;
39925c510811SSomnath Kotur 	int status;
39935c510811SSomnath Kotur 
3994f0613380SKalesh AP 	if (dump_present(adapter)) {
3995f0613380SKalesh AP 		dev_info(dev, "Previous dump not cleared, not forcing dump\n");
3996f0613380SKalesh AP 		return -EEXIST;
3997f0613380SKalesh AP 	}
3998f0613380SKalesh AP 
39995c510811SSomnath Kotur 	/* give firmware reset and diagnostic dump */
40005c510811SSomnath Kotur 	status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
40015c510811SSomnath Kotur 				     PHYSDEV_CONTROL_DD_MASK);
40025c510811SSomnath Kotur 	if (status < 0) {
4003f0613380SKalesh AP 		dev_err(dev, "FW reset failed\n");
40045c510811SSomnath Kotur 		return status;
40055c510811SSomnath Kotur 	}
40065c510811SSomnath Kotur 
40075c510811SSomnath Kotur 	status = lancer_wait_idle(adapter);
40085c510811SSomnath Kotur 	if (status)
40095c510811SSomnath Kotur 		return status;
40105c510811SSomnath Kotur 
40115c510811SSomnath Kotur 	if (!dump_present(adapter)) {
4012f0613380SKalesh AP 		dev_err(dev, "FW dump not generated\n");
4013f0613380SKalesh AP 		return -EIO;
40145c510811SSomnath Kotur 	}
40155c510811SSomnath Kotur 
40165c510811SSomnath Kotur 	return 0;
40175c510811SSomnath Kotur }
40185c510811SSomnath Kotur 
4019f0613380SKalesh AP int lancer_delete_dump(struct be_adapter *adapter)
4020f0613380SKalesh AP {
4021f0613380SKalesh AP 	int status;
4022f0613380SKalesh AP 
4023f0613380SKalesh AP 	status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4024f0613380SKalesh AP 	return be_cmd_status(status);
4025f0613380SKalesh AP }
4026f0613380SKalesh AP 
4027dcf7ebbaSPadmanabh Ratnakar /* Uses sync mcc */
4028dcf7ebbaSPadmanabh Ratnakar int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4029dcf7ebbaSPadmanabh Ratnakar {
4030dcf7ebbaSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
4031dcf7ebbaSPadmanabh Ratnakar 	struct be_cmd_enable_disable_vf *req;
4032dcf7ebbaSPadmanabh Ratnakar 	int status;
4033dcf7ebbaSPadmanabh Ratnakar 
40340599863dSVasundhara Volam 	if (BEx_chip(adapter))
4035dcf7ebbaSPadmanabh Ratnakar 		return 0;
4036dcf7ebbaSPadmanabh Ratnakar 
4037dcf7ebbaSPadmanabh Ratnakar 	spin_lock_bh(&adapter->mcc_lock);
4038dcf7ebbaSPadmanabh Ratnakar 
4039dcf7ebbaSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
4040dcf7ebbaSPadmanabh Ratnakar 	if (!wrb) {
4041dcf7ebbaSPadmanabh Ratnakar 		status = -EBUSY;
4042dcf7ebbaSPadmanabh Ratnakar 		goto err;
4043dcf7ebbaSPadmanabh Ratnakar 	}
4044dcf7ebbaSPadmanabh Ratnakar 
4045dcf7ebbaSPadmanabh Ratnakar 	req = embedded_payload(wrb);
4046dcf7ebbaSPadmanabh Ratnakar 
4047dcf7ebbaSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4048dcf7ebbaSPadmanabh Ratnakar 			       OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4049dcf7ebbaSPadmanabh Ratnakar 			       wrb, NULL);
4050dcf7ebbaSPadmanabh Ratnakar 
4051dcf7ebbaSPadmanabh Ratnakar 	req->hdr.domain = domain;
4052dcf7ebbaSPadmanabh Ratnakar 	req->enable = 1;
4053dcf7ebbaSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
4054dcf7ebbaSPadmanabh Ratnakar err:
4055dcf7ebbaSPadmanabh Ratnakar 	spin_unlock_bh(&adapter->mcc_lock);
4056dcf7ebbaSPadmanabh Ratnakar 	return status;
4057dcf7ebbaSPadmanabh Ratnakar }
4058dcf7ebbaSPadmanabh Ratnakar 
405968c45a2dSSomnath Kotur int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
406068c45a2dSSomnath Kotur {
406168c45a2dSSomnath Kotur 	struct be_mcc_wrb *wrb;
406268c45a2dSSomnath Kotur 	struct be_cmd_req_intr_set *req;
406368c45a2dSSomnath Kotur 	int status;
406468c45a2dSSomnath Kotur 
406568c45a2dSSomnath Kotur 	if (mutex_lock_interruptible(&adapter->mbox_lock))
406668c45a2dSSomnath Kotur 		return -1;
406768c45a2dSSomnath Kotur 
406868c45a2dSSomnath Kotur 	wrb = wrb_from_mbox(adapter);
406968c45a2dSSomnath Kotur 
407068c45a2dSSomnath Kotur 	req = embedded_payload(wrb);
407168c45a2dSSomnath Kotur 
407268c45a2dSSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
407368c45a2dSSomnath Kotur 			       OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
407468c45a2dSSomnath Kotur 			       wrb, NULL);
407568c45a2dSSomnath Kotur 
407668c45a2dSSomnath Kotur 	req->intr_enabled = intr_enable;
407768c45a2dSSomnath Kotur 
407868c45a2dSSomnath Kotur 	status = be_mbox_notify_wait(adapter);
407968c45a2dSSomnath Kotur 
408068c45a2dSSomnath Kotur 	mutex_unlock(&adapter->mbox_lock);
408168c45a2dSSomnath Kotur 	return status;
408268c45a2dSSomnath Kotur }
408368c45a2dSSomnath Kotur 
4084542963b7SVasundhara Volam /* Uses MBOX */
4085542963b7SVasundhara Volam int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4086542963b7SVasundhara Volam {
4087542963b7SVasundhara Volam 	struct be_cmd_req_get_active_profile *req;
4088542963b7SVasundhara Volam 	struct be_mcc_wrb *wrb;
4089542963b7SVasundhara Volam 	int status;
4090542963b7SVasundhara Volam 
4091542963b7SVasundhara Volam 	if (mutex_lock_interruptible(&adapter->mbox_lock))
4092542963b7SVasundhara Volam 		return -1;
4093542963b7SVasundhara Volam 
4094542963b7SVasundhara Volam 	wrb = wrb_from_mbox(adapter);
4095542963b7SVasundhara Volam 	if (!wrb) {
4096542963b7SVasundhara Volam 		status = -EBUSY;
4097542963b7SVasundhara Volam 		goto err;
4098542963b7SVasundhara Volam 	}
4099542963b7SVasundhara Volam 
4100542963b7SVasundhara Volam 	req = embedded_payload(wrb);
4101542963b7SVasundhara Volam 
4102542963b7SVasundhara Volam 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4103542963b7SVasundhara Volam 			       OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4104542963b7SVasundhara Volam 			       wrb, NULL);
4105542963b7SVasundhara Volam 
4106542963b7SVasundhara Volam 	status = be_mbox_notify_wait(adapter);
4107542963b7SVasundhara Volam 	if (!status) {
4108542963b7SVasundhara Volam 		struct be_cmd_resp_get_active_profile *resp =
4109542963b7SVasundhara Volam 							embedded_payload(wrb);
411003d28ffeSKalesh AP 
4111542963b7SVasundhara Volam 		*profile_id = le16_to_cpu(resp->active_profile_id);
4112542963b7SVasundhara Volam 	}
4113542963b7SVasundhara Volam 
4114542963b7SVasundhara Volam err:
4115542963b7SVasundhara Volam 	mutex_unlock(&adapter->mbox_lock);
4116542963b7SVasundhara Volam 	return status;
4117542963b7SVasundhara Volam }
4118542963b7SVasundhara Volam 
4119bdce2ad7SSuresh Reddy int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4120bdce2ad7SSuresh Reddy 				   int link_state, u8 domain)
4121bdce2ad7SSuresh Reddy {
4122bdce2ad7SSuresh Reddy 	struct be_mcc_wrb *wrb;
4123bdce2ad7SSuresh Reddy 	struct be_cmd_req_set_ll_link *req;
4124bdce2ad7SSuresh Reddy 	int status;
4125bdce2ad7SSuresh Reddy 
4126bdce2ad7SSuresh Reddy 	if (BEx_chip(adapter) || lancer_chip(adapter))
412718fd6025SKalesh AP 		return -EOPNOTSUPP;
4128bdce2ad7SSuresh Reddy 
4129bdce2ad7SSuresh Reddy 	spin_lock_bh(&adapter->mcc_lock);
4130bdce2ad7SSuresh Reddy 
4131bdce2ad7SSuresh Reddy 	wrb = wrb_from_mccq(adapter);
4132bdce2ad7SSuresh Reddy 	if (!wrb) {
4133bdce2ad7SSuresh Reddy 		status = -EBUSY;
4134bdce2ad7SSuresh Reddy 		goto err;
4135bdce2ad7SSuresh Reddy 	}
4136bdce2ad7SSuresh Reddy 
4137bdce2ad7SSuresh Reddy 	req = embedded_payload(wrb);
4138bdce2ad7SSuresh Reddy 
4139bdce2ad7SSuresh Reddy 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4140bdce2ad7SSuresh Reddy 			       OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4141bdce2ad7SSuresh Reddy 			       sizeof(*req), wrb, NULL);
4142bdce2ad7SSuresh Reddy 
4143bdce2ad7SSuresh Reddy 	req->hdr.version = 1;
4144bdce2ad7SSuresh Reddy 	req->hdr.domain = domain;
4145bdce2ad7SSuresh Reddy 
4146bdce2ad7SSuresh Reddy 	if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4147bdce2ad7SSuresh Reddy 		req->link_config |= 1;
4148bdce2ad7SSuresh Reddy 
4149bdce2ad7SSuresh Reddy 	if (link_state == IFLA_VF_LINK_STATE_AUTO)
4150bdce2ad7SSuresh Reddy 		req->link_config |= 1 << PLINK_TRACK_SHIFT;
4151bdce2ad7SSuresh Reddy 
4152bdce2ad7SSuresh Reddy 	status = be_mcc_notify_wait(adapter);
4153bdce2ad7SSuresh Reddy err:
4154bdce2ad7SSuresh Reddy 	spin_unlock_bh(&adapter->mcc_lock);
4155bdce2ad7SSuresh Reddy 	return status;
4156bdce2ad7SSuresh Reddy }
4157bdce2ad7SSuresh Reddy 
41586a4ab669SParav Pandit int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
41596a4ab669SParav Pandit 		    int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
41606a4ab669SParav Pandit {
41616a4ab669SParav Pandit 	struct be_adapter *adapter = netdev_priv(netdev_handle);
41626a4ab669SParav Pandit 	struct be_mcc_wrb *wrb;
41636a4ab669SParav Pandit 	struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
41646a4ab669SParav Pandit 	struct be_cmd_req_hdr *req;
41656a4ab669SParav Pandit 	struct be_cmd_resp_hdr *resp;
41666a4ab669SParav Pandit 	int status;
41676a4ab669SParav Pandit 
41686a4ab669SParav Pandit 	spin_lock_bh(&adapter->mcc_lock);
41696a4ab669SParav Pandit 
41706a4ab669SParav Pandit 	wrb = wrb_from_mccq(adapter);
41716a4ab669SParav Pandit 	if (!wrb) {
41726a4ab669SParav Pandit 		status = -EBUSY;
41736a4ab669SParav Pandit 		goto err;
41746a4ab669SParav Pandit 	}
41756a4ab669SParav Pandit 	req = embedded_payload(wrb);
41766a4ab669SParav Pandit 	resp = embedded_payload(wrb);
41776a4ab669SParav Pandit 
41786a4ab669SParav Pandit 	be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
41796a4ab669SParav Pandit 			       hdr->opcode, wrb_payload_size, wrb, NULL);
41806a4ab669SParav Pandit 	memcpy(req, wrb_payload, wrb_payload_size);
41816a4ab669SParav Pandit 	be_dws_cpu_to_le(req, wrb_payload_size);
41826a4ab669SParav Pandit 
41836a4ab669SParav Pandit 	status = be_mcc_notify_wait(adapter);
41846a4ab669SParav Pandit 	if (cmd_status)
41856a4ab669SParav Pandit 		*cmd_status = (status & 0xffff);
41866a4ab669SParav Pandit 	if (ext_status)
41876a4ab669SParav Pandit 		*ext_status = 0;
41886a4ab669SParav Pandit 	memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
41896a4ab669SParav Pandit 	be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
41906a4ab669SParav Pandit err:
41916a4ab669SParav Pandit 	spin_unlock_bh(&adapter->mcc_lock);
41926a4ab669SParav Pandit 	return status;
41936a4ab669SParav Pandit }
41946a4ab669SParav Pandit EXPORT_SYMBOL(be_roce_mcc_cmd);
4195