16e9ef509SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29aebddd1SJeff Kirsher /*
37dfbe7d7SSomnath Kotur  * Copyright (C) 2005 - 2016 Broadcom
49aebddd1SJeff Kirsher  * All rights reserved.
59aebddd1SJeff Kirsher  *
69aebddd1SJeff Kirsher  * Contact Information:
79aebddd1SJeff Kirsher  * linux-drivers@emulex.com
89aebddd1SJeff Kirsher  *
99aebddd1SJeff Kirsher  * Emulex
109aebddd1SJeff Kirsher  * 3333 Susan Street
119aebddd1SJeff Kirsher  * Costa Mesa, CA 92626
129aebddd1SJeff Kirsher  */
139aebddd1SJeff Kirsher 
146a4ab669SParav Pandit #include <linux/module.h>
159aebddd1SJeff Kirsher #include "be.h"
169aebddd1SJeff Kirsher #include "be_cmds.h"
179aebddd1SJeff Kirsher 
18262c9740SHernán Gonzalez const char * const be_misconfig_evt_port_state[] = {
1951d1f98aSAjit Khaparde 	"Physical Link is functional",
2051d1f98aSAjit Khaparde 	"Optics faulted/incorrectly installed/not installed - Reseat optics. If issue not resolved, replace.",
2151d1f98aSAjit Khaparde 	"Optics of two types installed – Remove one optic or install matching pair of optics.",
2251d1f98aSAjit Khaparde 	"Incompatible optics – Replace with compatible optics for card to function.",
2351d1f98aSAjit Khaparde 	"Unqualified optics – Replace with Avago optics for Warranty and Technical Support.",
2451d1f98aSAjit Khaparde 	"Uncertified optics – Replace with Avago-certified optics to enable link operation."
2521252377SVasundhara Volam };
2621252377SVasundhara Volam 
2751d1f98aSAjit Khaparde static char *be_port_misconfig_evt_severity[] = {
2851d1f98aSAjit Khaparde 	"KERN_WARN",
2951d1f98aSAjit Khaparde 	"KERN_INFO",
3051d1f98aSAjit Khaparde 	"KERN_ERR",
3151d1f98aSAjit Khaparde 	"KERN_WARN"
3251d1f98aSAjit Khaparde };
3351d1f98aSAjit Khaparde 
3451d1f98aSAjit Khaparde static char *phy_state_oper_desc[] = {
3551d1f98aSAjit Khaparde 	"Link is non-operational",
3651d1f98aSAjit Khaparde 	"Link is operational",
3721252377SVasundhara Volam 	""
3821252377SVasundhara Volam };
3921252377SVasundhara Volam 
40f25b119cSPadmanabh Ratnakar static struct be_cmd_priv_map cmd_priv_map[] = {
41f25b119cSPadmanabh Ratnakar 	{
42f25b119cSPadmanabh Ratnakar 		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
43f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_ETH,
44f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46f25b119cSPadmanabh Ratnakar 	},
47f25b119cSPadmanabh Ratnakar 	{
48f25b119cSPadmanabh Ratnakar 		OPCODE_COMMON_GET_FLOW_CONTROL,
49f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_COMMON,
50f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
51f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52f25b119cSPadmanabh Ratnakar 	},
53f25b119cSPadmanabh Ratnakar 	{
54f25b119cSPadmanabh Ratnakar 		OPCODE_COMMON_SET_FLOW_CONTROL,
55f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_COMMON,
56f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
57f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
58f25b119cSPadmanabh Ratnakar 	},
59f25b119cSPadmanabh Ratnakar 	{
60f25b119cSPadmanabh Ratnakar 		OPCODE_ETH_GET_PPORT_STATS,
61f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_ETH,
62f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
63f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
64f25b119cSPadmanabh Ratnakar 	},
65f25b119cSPadmanabh Ratnakar 	{
66f25b119cSPadmanabh Ratnakar 		OPCODE_COMMON_GET_PHY_DETAILS,
67f25b119cSPadmanabh Ratnakar 		CMD_SUBSYSTEM_COMMON,
68f25b119cSPadmanabh Ratnakar 		BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
69f25b119cSPadmanabh Ratnakar 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
702e365b1bSSomnath Kotur 	},
712e365b1bSSomnath Kotur 	{
722e365b1bSSomnath Kotur 		OPCODE_LOWLEVEL_HOST_DDR_DMA,
732e365b1bSSomnath Kotur 		CMD_SUBSYSTEM_LOWLEVEL,
742e365b1bSSomnath Kotur 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
752e365b1bSSomnath Kotur 	},
762e365b1bSSomnath Kotur 	{
772e365b1bSSomnath Kotur 		OPCODE_LOWLEVEL_LOOPBACK_TEST,
782e365b1bSSomnath Kotur 		CMD_SUBSYSTEM_LOWLEVEL,
792e365b1bSSomnath Kotur 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
802e365b1bSSomnath Kotur 	},
812e365b1bSSomnath Kotur 	{
822e365b1bSSomnath Kotur 		OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
832e365b1bSSomnath Kotur 		CMD_SUBSYSTEM_LOWLEVEL,
842e365b1bSSomnath Kotur 		BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
852e365b1bSSomnath Kotur 	},
86884476beSSomnath Kotur 	{
87884476beSSomnath Kotur 		OPCODE_COMMON_SET_HSW_CONFIG,
88884476beSSomnath Kotur 		CMD_SUBSYSTEM_COMMON,
89d14584d9SVenkat Duvvuru 		BE_PRIV_DEVCFG | BE_PRIV_VHADM |
90d14584d9SVenkat Duvvuru 		BE_PRIV_DEVSEC
91884476beSSomnath Kotur 	},
9262259ac4SSomnath Kotur 	{
9362259ac4SSomnath Kotur 		OPCODE_COMMON_GET_EXT_FAT_CAPABILITIES,
9462259ac4SSomnath Kotur 		CMD_SUBSYSTEM_COMMON,
9562259ac4SSomnath Kotur 		BE_PRIV_DEVCFG
9662259ac4SSomnath Kotur 	}
97f25b119cSPadmanabh Ratnakar };
98f25b119cSPadmanabh Ratnakar 
be_cmd_allowed(struct be_adapter * adapter,u8 opcode,u8 subsystem)99a2cc4e0bSSathya Perla static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
100f25b119cSPadmanabh Ratnakar {
101f25b119cSPadmanabh Ratnakar 	int i;
1022b1eaa66SColin Ian King 	int num_entries = ARRAY_SIZE(cmd_priv_map);
103f25b119cSPadmanabh Ratnakar 	u32 cmd_privileges = adapter->cmd_privileges;
104f25b119cSPadmanabh Ratnakar 
105f25b119cSPadmanabh Ratnakar 	for (i = 0; i < num_entries; i++)
106f25b119cSPadmanabh Ratnakar 		if (opcode == cmd_priv_map[i].opcode &&
107f25b119cSPadmanabh Ratnakar 		    subsystem == cmd_priv_map[i].subsystem)
108f25b119cSPadmanabh Ratnakar 			if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
109f25b119cSPadmanabh Ratnakar 				return false;
110f25b119cSPadmanabh Ratnakar 
111f25b119cSPadmanabh Ratnakar 	return true;
112f25b119cSPadmanabh Ratnakar }
113f25b119cSPadmanabh Ratnakar 
embedded_payload(struct be_mcc_wrb * wrb)1143de09455SSomnath Kotur static inline void *embedded_payload(struct be_mcc_wrb *wrb)
1153de09455SSomnath Kotur {
1163de09455SSomnath Kotur 	return wrb->payload.embedded_payload;
1173de09455SSomnath Kotur }
1189aebddd1SJeff Kirsher 
be_mcc_notify(struct be_adapter * adapter)119efaa408eSSuresh Reddy static int be_mcc_notify(struct be_adapter *adapter)
1209aebddd1SJeff Kirsher {
1219aebddd1SJeff Kirsher 	struct be_queue_info *mccq = &adapter->mcc_obj.q;
1229aebddd1SJeff Kirsher 	u32 val = 0;
1239aebddd1SJeff Kirsher 
124954f6825SVenkata Duvvuru 	if (be_check_error(adapter, BE_ERROR_ANY))
125efaa408eSSuresh Reddy 		return -EIO;
1269aebddd1SJeff Kirsher 
1279aebddd1SJeff Kirsher 	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
1289aebddd1SJeff Kirsher 	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
1299aebddd1SJeff Kirsher 
1309aebddd1SJeff Kirsher 	wmb();
1319aebddd1SJeff Kirsher 	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
132efaa408eSSuresh Reddy 
133efaa408eSSuresh Reddy 	return 0;
1349aebddd1SJeff Kirsher }
1359aebddd1SJeff Kirsher 
1369aebddd1SJeff Kirsher /* To check if valid bit is set, check the entire word as we don't know
1379aebddd1SJeff Kirsher  * the endianness of the data (old entry is host endian while a new entry is
138*ecf729f9SJiapeng Chong  * little endian)
139*ecf729f9SJiapeng Chong  */
be_mcc_compl_is_new(struct be_mcc_compl * compl)1409aebddd1SJeff Kirsher static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
1419aebddd1SJeff Kirsher {
1429e9ff4b7SSathya Perla 	u32 flags;
1439e9ff4b7SSathya Perla 
1449aebddd1SJeff Kirsher 	if (compl->flags != 0) {
1459e9ff4b7SSathya Perla 		flags = le32_to_cpu(compl->flags);
1469e9ff4b7SSathya Perla 		if (flags & CQE_FLAGS_VALID_MASK) {
1479e9ff4b7SSathya Perla 			compl->flags = flags;
1489aebddd1SJeff Kirsher 			return true;
1499aebddd1SJeff Kirsher 		}
1509aebddd1SJeff Kirsher 	}
1519e9ff4b7SSathya Perla 	return false;
1529e9ff4b7SSathya Perla }
1539aebddd1SJeff Kirsher 
1549aebddd1SJeff Kirsher /* Need to reset the entire word that houses the valid bit */
be_mcc_compl_use(struct be_mcc_compl * compl)1559aebddd1SJeff Kirsher static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
1569aebddd1SJeff Kirsher {
1579aebddd1SJeff Kirsher 	compl->flags = 0;
1589aebddd1SJeff Kirsher }
1599aebddd1SJeff Kirsher 
be_decode_resp_hdr(u32 tag0,u32 tag1)160652bf646SPadmanabh Ratnakar static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
161652bf646SPadmanabh Ratnakar {
162652bf646SPadmanabh Ratnakar 	unsigned long addr;
163652bf646SPadmanabh Ratnakar 
164652bf646SPadmanabh Ratnakar 	addr = tag1;
165652bf646SPadmanabh Ratnakar 	addr = ((addr << 16) << 16) | tag0;
166652bf646SPadmanabh Ratnakar 	return (void *)addr;
167652bf646SPadmanabh Ratnakar }
168652bf646SPadmanabh Ratnakar 
be_skip_err_log(u8 opcode,u16 base_status,u16 addl_status)1694c60005fSKalesh AP static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
1704c60005fSKalesh AP {
1714c60005fSKalesh AP 	if (base_status == MCC_STATUS_NOT_SUPPORTED ||
1724c60005fSKalesh AP 	    base_status == MCC_STATUS_ILLEGAL_REQUEST ||
1734c60005fSKalesh AP 	    addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
17477be8c1cSKalesh AP 	    addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
1754c60005fSKalesh AP 	    (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
1764c60005fSKalesh AP 	    (base_status == MCC_STATUS_ILLEGAL_FIELD ||
1774c60005fSKalesh AP 	     addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
1784c60005fSKalesh AP 		return true;
1794c60005fSKalesh AP 	else
1804c60005fSKalesh AP 		return false;
1814c60005fSKalesh AP }
1824c60005fSKalesh AP 
183559b633fSSathya Perla /* Place holder for all the async MCC cmds wherein the caller is not in a busy
184559b633fSSathya Perla  * loop (has not issued be_mcc_notify_wait())
185559b633fSSathya Perla  */
be_async_cmd_process(struct be_adapter * adapter,struct be_mcc_compl * compl,struct be_cmd_resp_hdr * resp_hdr)186559b633fSSathya Perla static void be_async_cmd_process(struct be_adapter *adapter,
187559b633fSSathya Perla 				 struct be_mcc_compl *compl,
188559b633fSSathya Perla 				 struct be_cmd_resp_hdr *resp_hdr)
189559b633fSSathya Perla {
190559b633fSSathya Perla 	enum mcc_base_status base_status = base_status(compl->status);
191559b633fSSathya Perla 	u8 opcode = 0, subsystem = 0;
192559b633fSSathya Perla 
193559b633fSSathya Perla 	if (resp_hdr) {
194559b633fSSathya Perla 		opcode = resp_hdr->opcode;
195559b633fSSathya Perla 		subsystem = resp_hdr->subsystem;
196559b633fSSathya Perla 	}
197559b633fSSathya Perla 
198559b633fSSathya Perla 	if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
199559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
200559b633fSSathya Perla 		complete(&adapter->et_cmd_compl);
201559b633fSSathya Perla 		return;
202559b633fSSathya Perla 	}
203559b633fSSathya Perla 
2049c855975SSuresh Reddy 	if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
2059c855975SSuresh Reddy 	    subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
2069c855975SSuresh Reddy 		complete(&adapter->et_cmd_compl);
2079c855975SSuresh Reddy 		return;
2089c855975SSuresh Reddy 	}
2099c855975SSuresh Reddy 
210559b633fSSathya Perla 	if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
211559b633fSSathya Perla 	     opcode == OPCODE_COMMON_WRITE_OBJECT) &&
212559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_COMMON) {
213559b633fSSathya Perla 		adapter->flash_status = compl->status;
214559b633fSSathya Perla 		complete(&adapter->et_cmd_compl);
215559b633fSSathya Perla 		return;
216559b633fSSathya Perla 	}
217559b633fSSathya Perla 
218559b633fSSathya Perla 	if ((opcode == OPCODE_ETH_GET_STATISTICS ||
219559b633fSSathya Perla 	     opcode == OPCODE_ETH_GET_PPORT_STATS) &&
220559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_ETH &&
221559b633fSSathya Perla 	    base_status == MCC_STATUS_SUCCESS) {
222559b633fSSathya Perla 		be_parse_stats(adapter);
223559b633fSSathya Perla 		adapter->stats_cmd_sent = false;
224559b633fSSathya Perla 		return;
225559b633fSSathya Perla 	}
226559b633fSSathya Perla 
227559b633fSSathya Perla 	if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
228559b633fSSathya Perla 	    subsystem == CMD_SUBSYSTEM_COMMON) {
229559b633fSSathya Perla 		if (base_status == MCC_STATUS_SUCCESS) {
230559b633fSSathya Perla 			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
231559b633fSSathya Perla 							(void *)resp_hdr;
23229e9122bSVenkata Duvvuru 			adapter->hwmon_info.be_on_die_temp =
233559b633fSSathya Perla 						resp->on_die_temperature;
234559b633fSSathya Perla 		} else {
235559b633fSSathya Perla 			adapter->be_get_temp_freq = 0;
23629e9122bSVenkata Duvvuru 			adapter->hwmon_info.be_on_die_temp =
23729e9122bSVenkata Duvvuru 						BE_INVALID_DIE_TEMP;
238559b633fSSathya Perla 		}
239559b633fSSathya Perla 		return;
240559b633fSSathya Perla 	}
241559b633fSSathya Perla }
242559b633fSSathya Perla 
be_mcc_compl_process(struct be_adapter * adapter,struct be_mcc_compl * compl)2439aebddd1SJeff Kirsher static int be_mcc_compl_process(struct be_adapter *adapter,
2449aebddd1SJeff Kirsher 				struct be_mcc_compl *compl)
2459aebddd1SJeff Kirsher {
2464c60005fSKalesh AP 	enum mcc_base_status base_status;
2474c60005fSKalesh AP 	enum mcc_addl_status addl_status;
248652bf646SPadmanabh Ratnakar 	struct be_cmd_resp_hdr *resp_hdr;
249652bf646SPadmanabh Ratnakar 	u8 opcode = 0, subsystem = 0;
2509aebddd1SJeff Kirsher 
2519aebddd1SJeff Kirsher 	/* Just swap the status to host endian; mcc tag is opaquely copied
252*ecf729f9SJiapeng Chong 	 * from mcc_wrb
253*ecf729f9SJiapeng Chong 	 */
2549aebddd1SJeff Kirsher 	be_dws_le_to_cpu(compl, 4);
2559aebddd1SJeff Kirsher 
2564c60005fSKalesh AP 	base_status = base_status(compl->status);
2574c60005fSKalesh AP 	addl_status = addl_status(compl->status);
25896c9b2e4SVasundhara Volam 
259652bf646SPadmanabh Ratnakar 	resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
260652bf646SPadmanabh Ratnakar 	if (resp_hdr) {
261652bf646SPadmanabh Ratnakar 		opcode = resp_hdr->opcode;
262652bf646SPadmanabh Ratnakar 		subsystem = resp_hdr->subsystem;
263652bf646SPadmanabh Ratnakar 	}
264652bf646SPadmanabh Ratnakar 
265559b633fSSathya Perla 	be_async_cmd_process(adapter, compl, resp_hdr);
2665eeff635SSuresh Reddy 
267559b633fSSathya Perla 	if (base_status != MCC_STATUS_SUCCESS &&
268559b633fSSathya Perla 	    !be_skip_err_log(opcode, base_status, addl_status)) {
269fa5c867dSSuresh Reddy 		if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST ||
270fa5c867dSSuresh Reddy 		    addl_status == MCC_ADDL_STATUS_INSUFFICIENT_PRIVILEGES) {
27197f1d8cdSVasundhara Volam 			dev_warn(&adapter->pdev->dev,
272522609f2SVasundhara Volam 				 "VF is not privileged to issue opcode %d-%d\n",
27397f1d8cdSVasundhara Volam 				 opcode, subsystem);
2749aebddd1SJeff Kirsher 		} else {
27597f1d8cdSVasundhara Volam 			dev_err(&adapter->pdev->dev,
27697f1d8cdSVasundhara Volam 				"opcode %d-%d failed:status %d-%d\n",
2774c60005fSKalesh AP 				opcode, subsystem, base_status, addl_status);
2789aebddd1SJeff Kirsher 		}
2799aebddd1SJeff Kirsher 	}
2804c60005fSKalesh AP 	return compl->status;
2819aebddd1SJeff Kirsher }
2829aebddd1SJeff Kirsher 
2839aebddd1SJeff Kirsher /* Link state evt is a string of bytes; no need for endian swapping */
be_async_link_state_process(struct be_adapter * adapter,struct be_mcc_compl * compl)2849aebddd1SJeff Kirsher static void be_async_link_state_process(struct be_adapter *adapter,
2853acf19d9SSathya Perla 					struct be_mcc_compl *compl)
2869aebddd1SJeff Kirsher {
2873acf19d9SSathya Perla 	struct be_async_event_link_state *evt =
2883acf19d9SSathya Perla 			(struct be_async_event_link_state *)compl;
2893acf19d9SSathya Perla 
290b236916aSAjit Khaparde 	/* When link status changes, link speed must be re-queried from FW */
29142f11cf2SAjit Khaparde 	adapter->phy.link_speed = -1;
292b236916aSAjit Khaparde 
293bdce2ad7SSuresh Reddy 	/* On BEx the FW does not send a separate link status
294bdce2ad7SSuresh Reddy 	 * notification for physical and logical link.
295bdce2ad7SSuresh Reddy 	 * On other chips just process the logical link
296bdce2ad7SSuresh Reddy 	 * status notification
297bdce2ad7SSuresh Reddy 	 */
298bdce2ad7SSuresh Reddy 	if (!BEx_chip(adapter) &&
2992e177a5cSPadmanabh Ratnakar 	    !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
3002e177a5cSPadmanabh Ratnakar 		return;
3012e177a5cSPadmanabh Ratnakar 
302b236916aSAjit Khaparde 	/* For the initial link status do not rely on the ASYNC event as
303b236916aSAjit Khaparde 	 * it may not be received in some cases.
304b236916aSAjit Khaparde 	 */
305b236916aSAjit Khaparde 	if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
306bdce2ad7SSuresh Reddy 		be_link_status_update(adapter,
307bdce2ad7SSuresh Reddy 				      evt->port_link_status & LINK_STATUS_MASK);
3089aebddd1SJeff Kirsher }
3099aebddd1SJeff Kirsher 
be_async_port_misconfig_event_process(struct be_adapter * adapter,struct be_mcc_compl * compl)31021252377SVasundhara Volam static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
31121252377SVasundhara Volam 						  struct be_mcc_compl *compl)
31221252377SVasundhara Volam {
31321252377SVasundhara Volam 	struct be_async_event_misconfig_port *evt =
31421252377SVasundhara Volam 			(struct be_async_event_misconfig_port *)compl;
31551d1f98aSAjit Khaparde 	u32 sfp_misconfig_evt_word1 = le32_to_cpu(evt->event_data_word1);
31651d1f98aSAjit Khaparde 	u32 sfp_misconfig_evt_word2 = le32_to_cpu(evt->event_data_word2);
31751d1f98aSAjit Khaparde 	u8 phy_oper_state = PHY_STATE_OPER_MSG_NONE;
31821252377SVasundhara Volam 	struct device *dev = &adapter->pdev->dev;
31951d1f98aSAjit Khaparde 	u8 msg_severity = DEFAULT_MSG_SEVERITY;
32051d1f98aSAjit Khaparde 	u8 phy_state_info;
32151d1f98aSAjit Khaparde 	u8 new_phy_state;
32221252377SVasundhara Volam 
32351d1f98aSAjit Khaparde 	new_phy_state =
32451d1f98aSAjit Khaparde 		(sfp_misconfig_evt_word1 >> (adapter->hba_port_num * 8)) & 0xff;
32521252377SVasundhara Volam 
32651d1f98aSAjit Khaparde 	if (new_phy_state == adapter->phy_state)
32751d1f98aSAjit Khaparde 		return;
32851d1f98aSAjit Khaparde 
32951d1f98aSAjit Khaparde 	adapter->phy_state = new_phy_state;
33051d1f98aSAjit Khaparde 
33151d1f98aSAjit Khaparde 	/* for older fw that doesn't populate link effect data */
33251d1f98aSAjit Khaparde 	if (!sfp_misconfig_evt_word2)
33351d1f98aSAjit Khaparde 		goto log_message;
33451d1f98aSAjit Khaparde 
33551d1f98aSAjit Khaparde 	phy_state_info =
33651d1f98aSAjit Khaparde 		(sfp_misconfig_evt_word2 >> (adapter->hba_port_num * 8)) & 0xff;
33751d1f98aSAjit Khaparde 
33851d1f98aSAjit Khaparde 	if (phy_state_info & PHY_STATE_INFO_VALID) {
33951d1f98aSAjit Khaparde 		msg_severity = (phy_state_info & PHY_STATE_MSG_SEVERITY) >> 1;
34051d1f98aSAjit Khaparde 
34151d1f98aSAjit Khaparde 		if (be_phy_unqualified(new_phy_state))
34251d1f98aSAjit Khaparde 			phy_oper_state = (phy_state_info & PHY_STATE_OPER);
34351d1f98aSAjit Khaparde 	}
34451d1f98aSAjit Khaparde 
34551d1f98aSAjit Khaparde log_message:
34621252377SVasundhara Volam 	/* Log an error message that would allow a user to determine
34721252377SVasundhara Volam 	 * whether the SFPs have an issue
34821252377SVasundhara Volam 	 */
34951d1f98aSAjit Khaparde 	if (be_phy_state_unknown(new_phy_state))
35051d1f98aSAjit Khaparde 		dev_printk(be_port_misconfig_evt_severity[msg_severity], dev,
35151d1f98aSAjit Khaparde 			   "Port %c: Unrecognized Optics state: 0x%x. %s",
35251d1f98aSAjit Khaparde 			   adapter->port_name,
35351d1f98aSAjit Khaparde 			   new_phy_state,
35451d1f98aSAjit Khaparde 			   phy_state_oper_desc[phy_oper_state]);
35551d1f98aSAjit Khaparde 	else
35651d1f98aSAjit Khaparde 		dev_printk(be_port_misconfig_evt_severity[msg_severity], dev,
35751d1f98aSAjit Khaparde 			   "Port %c: %s %s",
35851d1f98aSAjit Khaparde 			   adapter->port_name,
35951d1f98aSAjit Khaparde 			   be_misconfig_evt_port_state[new_phy_state],
36051d1f98aSAjit Khaparde 			   phy_state_oper_desc[phy_oper_state]);
36121252377SVasundhara Volam 
36251d1f98aSAjit Khaparde 	/* Log Vendor name and part no. if a misconfigured SFP is detected */
36351d1f98aSAjit Khaparde 	if (be_phy_misconfigured(new_phy_state))
36451d1f98aSAjit Khaparde 		adapter->flags |= BE_FLAGS_PHY_MISCONFIGURED;
36521252377SVasundhara Volam }
36621252377SVasundhara Volam 
3679aebddd1SJeff Kirsher /* Grp5 CoS Priority evt */
be_async_grp5_cos_priority_process(struct be_adapter * adapter,struct be_mcc_compl * compl)3689aebddd1SJeff Kirsher static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
3693acf19d9SSathya Perla 					       struct be_mcc_compl *compl)
3709aebddd1SJeff Kirsher {
3713acf19d9SSathya Perla 	struct be_async_event_grp5_cos_priority *evt =
3723acf19d9SSathya Perla 			(struct be_async_event_grp5_cos_priority *)compl;
3733acf19d9SSathya Perla 
3749aebddd1SJeff Kirsher 	if (evt->valid) {
3759aebddd1SJeff Kirsher 		adapter->vlan_prio_bmap = evt->available_priority_bmap;
376fdf81bfbSSathya Perla 		adapter->recommended_prio_bits =
3779aebddd1SJeff Kirsher 			evt->reco_default_priority << VLAN_PRIO_SHIFT;
3789aebddd1SJeff Kirsher 	}
3799aebddd1SJeff Kirsher }
3809aebddd1SJeff Kirsher 
381323ff71eSSathya Perla /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
be_async_grp5_qos_speed_process(struct be_adapter * adapter,struct be_mcc_compl * compl)3829aebddd1SJeff Kirsher static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
3833acf19d9SSathya Perla 					    struct be_mcc_compl *compl)
3849aebddd1SJeff Kirsher {
3853acf19d9SSathya Perla 	struct be_async_event_grp5_qos_link_speed *evt =
3863acf19d9SSathya Perla 			(struct be_async_event_grp5_qos_link_speed *)compl;
3873acf19d9SSathya Perla 
388323ff71eSSathya Perla 	if (adapter->phy.link_speed >= 0 &&
389323ff71eSSathya Perla 	    evt->physical_port == adapter->port_num)
390323ff71eSSathya Perla 		adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
3919aebddd1SJeff Kirsher }
3929aebddd1SJeff Kirsher 
3939aebddd1SJeff Kirsher /*Grp5 PVID evt*/
be_async_grp5_pvid_state_process(struct be_adapter * adapter,struct be_mcc_compl * compl)3949aebddd1SJeff Kirsher static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
3953acf19d9SSathya Perla 					     struct be_mcc_compl *compl)
3969aebddd1SJeff Kirsher {
3973acf19d9SSathya Perla 	struct be_async_event_grp5_pvid_state *evt =
3983acf19d9SSathya Perla 			(struct be_async_event_grp5_pvid_state *)compl;
3993acf19d9SSathya Perla 
400bdac85b5SRavikumar Nelavelli 	if (evt->enabled) {
401939cf306SSomnath Kotur 		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
402bdac85b5SRavikumar Nelavelli 		dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
403bdac85b5SRavikumar Nelavelli 	} else {
4049aebddd1SJeff Kirsher 		adapter->pvid = 0;
4059aebddd1SJeff Kirsher 	}
406bdac85b5SRavikumar Nelavelli }
4079aebddd1SJeff Kirsher 
408760c295eSVenkata Duvvuru #define MGMT_ENABLE_MASK	0x4
be_async_grp5_fw_control_process(struct be_adapter * adapter,struct be_mcc_compl * compl)409760c295eSVenkata Duvvuru static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
410760c295eSVenkata Duvvuru 					     struct be_mcc_compl *compl)
411760c295eSVenkata Duvvuru {
412760c295eSVenkata Duvvuru 	struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
413760c295eSVenkata Duvvuru 	u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);
414760c295eSVenkata Duvvuru 
415760c295eSVenkata Duvvuru 	if (evt_dw1 & MGMT_ENABLE_MASK) {
416760c295eSVenkata Duvvuru 		adapter->flags |= BE_FLAGS_OS2BMC;
417760c295eSVenkata Duvvuru 		adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
418760c295eSVenkata Duvvuru 	} else {
419760c295eSVenkata Duvvuru 		adapter->flags &= ~BE_FLAGS_OS2BMC;
420760c295eSVenkata Duvvuru 	}
421760c295eSVenkata Duvvuru }
422760c295eSVenkata Duvvuru 
be_async_grp5_evt_process(struct be_adapter * adapter,struct be_mcc_compl * compl)4239aebddd1SJeff Kirsher static void be_async_grp5_evt_process(struct be_adapter *adapter,
4243acf19d9SSathya Perla 				      struct be_mcc_compl *compl)
4259aebddd1SJeff Kirsher {
4263acf19d9SSathya Perla 	u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
4273acf19d9SSathya Perla 				ASYNC_EVENT_TYPE_MASK;
4289aebddd1SJeff Kirsher 
4299aebddd1SJeff Kirsher 	switch (event_type) {
4309aebddd1SJeff Kirsher 	case ASYNC_EVENT_COS_PRIORITY:
4313acf19d9SSathya Perla 		be_async_grp5_cos_priority_process(adapter, compl);
4329aebddd1SJeff Kirsher 		break;
4339aebddd1SJeff Kirsher 	case ASYNC_EVENT_QOS_SPEED:
4343acf19d9SSathya Perla 		be_async_grp5_qos_speed_process(adapter, compl);
4359aebddd1SJeff Kirsher 		break;
4369aebddd1SJeff Kirsher 	case ASYNC_EVENT_PVID_STATE:
4373acf19d9SSathya Perla 		be_async_grp5_pvid_state_process(adapter, compl);
4389aebddd1SJeff Kirsher 		break;
439760c295eSVenkata Duvvuru 	/* Async event to disable/enable os2bmc and/or mac-learning */
440760c295eSVenkata Duvvuru 	case ASYNC_EVENT_FW_CONTROL:
441760c295eSVenkata Duvvuru 		be_async_grp5_fw_control_process(adapter, compl);
442760c295eSVenkata Duvvuru 		break;
4439aebddd1SJeff Kirsher 	default:
4449aebddd1SJeff Kirsher 		break;
4459aebddd1SJeff Kirsher 	}
4469aebddd1SJeff Kirsher }
4479aebddd1SJeff Kirsher 
be_async_dbg_evt_process(struct be_adapter * adapter,struct be_mcc_compl * cmp)448bc0c3405SAjit Khaparde static void be_async_dbg_evt_process(struct be_adapter *adapter,
4493acf19d9SSathya Perla 				     struct be_mcc_compl *cmp)
450bc0c3405SAjit Khaparde {
451bc0c3405SAjit Khaparde 	u8 event_type = 0;
452bc0c3405SAjit Khaparde 	struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
453bc0c3405SAjit Khaparde 
4543acf19d9SSathya Perla 	event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
4553acf19d9SSathya Perla 			ASYNC_EVENT_TYPE_MASK;
456bc0c3405SAjit Khaparde 
457bc0c3405SAjit Khaparde 	switch (event_type) {
458bc0c3405SAjit Khaparde 	case ASYNC_DEBUG_EVENT_TYPE_QNQ:
459bc0c3405SAjit Khaparde 		if (evt->valid)
460bc0c3405SAjit Khaparde 			adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
461bc0c3405SAjit Khaparde 		adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
462bc0c3405SAjit Khaparde 	break;
463bc0c3405SAjit Khaparde 	default:
46405ccaa2bSVasundhara Volam 		dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
46505ccaa2bSVasundhara Volam 			 event_type);
466bc0c3405SAjit Khaparde 	break;
467bc0c3405SAjit Khaparde 	}
468bc0c3405SAjit Khaparde }
469bc0c3405SAjit Khaparde 
be_async_sliport_evt_process(struct be_adapter * adapter,struct be_mcc_compl * cmp)47021252377SVasundhara Volam static void be_async_sliport_evt_process(struct be_adapter *adapter,
47121252377SVasundhara Volam 					 struct be_mcc_compl *cmp)
47221252377SVasundhara Volam {
47321252377SVasundhara Volam 	u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
47421252377SVasundhara Volam 			ASYNC_EVENT_TYPE_MASK;
47521252377SVasundhara Volam 
47621252377SVasundhara Volam 	if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
47721252377SVasundhara Volam 		be_async_port_misconfig_event_process(adapter, cmp);
47821252377SVasundhara Volam }
47921252377SVasundhara Volam 
is_link_state_evt(u32 flags)4803acf19d9SSathya Perla static inline bool is_link_state_evt(u32 flags)
4819aebddd1SJeff Kirsher {
4823acf19d9SSathya Perla 	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
4839aebddd1SJeff Kirsher 			ASYNC_EVENT_CODE_LINK_STATE;
4849aebddd1SJeff Kirsher }
4859aebddd1SJeff Kirsher 
is_grp5_evt(u32 flags)4863acf19d9SSathya Perla static inline bool is_grp5_evt(u32 flags)
4879aebddd1SJeff Kirsher {
4883acf19d9SSathya Perla 	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
4893acf19d9SSathya Perla 			ASYNC_EVENT_CODE_GRP_5;
4909aebddd1SJeff Kirsher }
4919aebddd1SJeff Kirsher 
is_dbg_evt(u32 flags)4923acf19d9SSathya Perla static inline bool is_dbg_evt(u32 flags)
493bc0c3405SAjit Khaparde {
4943acf19d9SSathya Perla 	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
4953acf19d9SSathya Perla 			ASYNC_EVENT_CODE_QNQ;
4963acf19d9SSathya Perla }
4973acf19d9SSathya Perla 
is_sliport_evt(u32 flags)49821252377SVasundhara Volam static inline bool is_sliport_evt(u32 flags)
49921252377SVasundhara Volam {
50021252377SVasundhara Volam 	return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
50121252377SVasundhara Volam 		ASYNC_EVENT_CODE_SLIPORT;
50221252377SVasundhara Volam }
50321252377SVasundhara Volam 
be_mcc_event_process(struct be_adapter * adapter,struct be_mcc_compl * compl)5043acf19d9SSathya Perla static void be_mcc_event_process(struct be_adapter *adapter,
5053acf19d9SSathya Perla 				 struct be_mcc_compl *compl)
5063acf19d9SSathya Perla {
5073acf19d9SSathya Perla 	if (is_link_state_evt(compl->flags))
5083acf19d9SSathya Perla 		be_async_link_state_process(adapter, compl);
5093acf19d9SSathya Perla 	else if (is_grp5_evt(compl->flags))
5103acf19d9SSathya Perla 		be_async_grp5_evt_process(adapter, compl);
5113acf19d9SSathya Perla 	else if (is_dbg_evt(compl->flags))
5123acf19d9SSathya Perla 		be_async_dbg_evt_process(adapter, compl);
51321252377SVasundhara Volam 	else if (is_sliport_evt(compl->flags))
51421252377SVasundhara Volam 		be_async_sliport_evt_process(adapter, compl);
515bc0c3405SAjit Khaparde }
516bc0c3405SAjit Khaparde 
be_mcc_compl_get(struct be_adapter * adapter)5179aebddd1SJeff Kirsher static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
5189aebddd1SJeff Kirsher {
5199aebddd1SJeff Kirsher 	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
5209aebddd1SJeff Kirsher 	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
5219aebddd1SJeff Kirsher 
5229aebddd1SJeff Kirsher 	if (be_mcc_compl_is_new(compl)) {
5239aebddd1SJeff Kirsher 		queue_tail_inc(mcc_cq);
5249aebddd1SJeff Kirsher 		return compl;
5259aebddd1SJeff Kirsher 	}
5269aebddd1SJeff Kirsher 	return NULL;
5279aebddd1SJeff Kirsher }
5289aebddd1SJeff Kirsher 
be_async_mcc_enable(struct be_adapter * adapter)5299aebddd1SJeff Kirsher void be_async_mcc_enable(struct be_adapter *adapter)
5309aebddd1SJeff Kirsher {
5319aebddd1SJeff Kirsher 	spin_lock_bh(&adapter->mcc_cq_lock);
5329aebddd1SJeff Kirsher 
5339aebddd1SJeff Kirsher 	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
5349aebddd1SJeff Kirsher 	adapter->mcc_obj.rearm_cq = true;
5359aebddd1SJeff Kirsher 
5369aebddd1SJeff Kirsher 	spin_unlock_bh(&adapter->mcc_cq_lock);
5379aebddd1SJeff Kirsher }
5389aebddd1SJeff Kirsher 
be_async_mcc_disable(struct be_adapter * adapter)5399aebddd1SJeff Kirsher void be_async_mcc_disable(struct be_adapter *adapter)
5409aebddd1SJeff Kirsher {
541a323d9bfSSathya Perla 	spin_lock_bh(&adapter->mcc_cq_lock);
542a323d9bfSSathya Perla 
5439aebddd1SJeff Kirsher 	adapter->mcc_obj.rearm_cq = false;
544a323d9bfSSathya Perla 	be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
545a323d9bfSSathya Perla 
546a323d9bfSSathya Perla 	spin_unlock_bh(&adapter->mcc_cq_lock);
5479aebddd1SJeff Kirsher }
5489aebddd1SJeff Kirsher 
be_process_mcc(struct be_adapter * adapter)54910ef9ab4SSathya Perla int be_process_mcc(struct be_adapter *adapter)
5509aebddd1SJeff Kirsher {
5519aebddd1SJeff Kirsher 	struct be_mcc_compl *compl;
55210ef9ab4SSathya Perla 	int num = 0, status = 0;
5539aebddd1SJeff Kirsher 	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
5549aebddd1SJeff Kirsher 
555d6765985SPetr Oros 	spin_lock(&adapter->mcc_cq_lock);
5563acf19d9SSathya Perla 
5579aebddd1SJeff Kirsher 	while ((compl = be_mcc_compl_get(adapter))) {
5589aebddd1SJeff Kirsher 		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
5593acf19d9SSathya Perla 			be_mcc_event_process(adapter, compl);
5609aebddd1SJeff Kirsher 		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
56110ef9ab4SSathya Perla 			status = be_mcc_compl_process(adapter, compl);
5629aebddd1SJeff Kirsher 			atomic_dec(&mcc_obj->q.used);
5639aebddd1SJeff Kirsher 		}
5649aebddd1SJeff Kirsher 		be_mcc_compl_use(compl);
5659aebddd1SJeff Kirsher 		num++;
5669aebddd1SJeff Kirsher 	}
5679aebddd1SJeff Kirsher 
56810ef9ab4SSathya Perla 	if (num)
56910ef9ab4SSathya Perla 		be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
57010ef9ab4SSathya Perla 
571d6765985SPetr Oros 	spin_unlock(&adapter->mcc_cq_lock);
57210ef9ab4SSathya Perla 	return status;
5739aebddd1SJeff Kirsher }
5749aebddd1SJeff Kirsher 
5759aebddd1SJeff Kirsher /* Wait till no more pending mcc requests are present */
be_mcc_wait_compl(struct be_adapter * adapter)5769aebddd1SJeff Kirsher static int be_mcc_wait_compl(struct be_adapter *adapter)
5779aebddd1SJeff Kirsher {
578b7172414SSathya Perla #define mcc_timeout		12000 /* 12s timeout */
57910ef9ab4SSathya Perla 	int i, status = 0;
5809aebddd1SJeff Kirsher 	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
5819aebddd1SJeff Kirsher 
5826589ade0SSathya Perla 	for (i = 0; i < mcc_timeout; i++) {
583954f6825SVenkata Duvvuru 		if (be_check_error(adapter, BE_ERROR_ANY))
5849aebddd1SJeff Kirsher 			return -EIO;
5859aebddd1SJeff Kirsher 
586d6765985SPetr Oros 		local_bh_disable();
58710ef9ab4SSathya Perla 		status = be_process_mcc(adapter);
588d6765985SPetr Oros 		local_bh_enable();
5899aebddd1SJeff Kirsher 
5909aebddd1SJeff Kirsher 		if (atomic_read(&mcc_obj->q.used) == 0)
5919aebddd1SJeff Kirsher 			break;
592b7172414SSathya Perla 		usleep_range(500, 1000);
5939aebddd1SJeff Kirsher 	}
5949aebddd1SJeff Kirsher 	if (i == mcc_timeout) {
5956589ade0SSathya Perla 		dev_err(&adapter->pdev->dev, "FW not responding\n");
596954f6825SVenkata Duvvuru 		be_set_error(adapter, BE_ERROR_FW);
597652bf646SPadmanabh Ratnakar 		return -EIO;
5989aebddd1SJeff Kirsher 	}
5999aebddd1SJeff Kirsher 	return status;
6009aebddd1SJeff Kirsher }
6019aebddd1SJeff Kirsher 
6029aebddd1SJeff Kirsher /* Notify MCC requests and wait for completion */
be_mcc_notify_wait(struct be_adapter * adapter)6039aebddd1SJeff Kirsher static int be_mcc_notify_wait(struct be_adapter *adapter)
6049aebddd1SJeff Kirsher {
605652bf646SPadmanabh Ratnakar 	int status;
606652bf646SPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
607652bf646SPadmanabh Ratnakar 	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
608b0fd2eb2Sajit.khaparde@broadcom.com 	u32 index = mcc_obj->q.head;
609652bf646SPadmanabh Ratnakar 	struct be_cmd_resp_hdr *resp;
610652bf646SPadmanabh Ratnakar 
611652bf646SPadmanabh Ratnakar 	index_dec(&index, mcc_obj->q.len);
612652bf646SPadmanabh Ratnakar 	wrb = queue_index_node(&mcc_obj->q, index);
613652bf646SPadmanabh Ratnakar 
614652bf646SPadmanabh Ratnakar 	resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
615652bf646SPadmanabh Ratnakar 
616efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
617efaa408eSSuresh Reddy 	if (status)
618efaa408eSSuresh Reddy 		goto out;
619652bf646SPadmanabh Ratnakar 
620652bf646SPadmanabh Ratnakar 	status = be_mcc_wait_compl(adapter);
621652bf646SPadmanabh Ratnakar 	if (status == -EIO)
622652bf646SPadmanabh Ratnakar 		goto out;
623652bf646SPadmanabh Ratnakar 
6244c60005fSKalesh AP 	status = (resp->base_status |
6254c60005fSKalesh AP 		  ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
6264c60005fSKalesh AP 		   CQE_ADDL_STATUS_SHIFT));
627652bf646SPadmanabh Ratnakar out:
628652bf646SPadmanabh Ratnakar 	return status;
6299aebddd1SJeff Kirsher }
6309aebddd1SJeff Kirsher 
be_mbox_db_ready_wait(struct be_adapter * adapter,void __iomem * db)6319aebddd1SJeff Kirsher static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
6329aebddd1SJeff Kirsher {
6339aebddd1SJeff Kirsher 	int msecs = 0;
6349aebddd1SJeff Kirsher 	u32 ready;
6359aebddd1SJeff Kirsher 
6366589ade0SSathya Perla 	do {
637954f6825SVenkata Duvvuru 		if (be_check_error(adapter, BE_ERROR_ANY))
6389aebddd1SJeff Kirsher 			return -EIO;
6399aebddd1SJeff Kirsher 
6409aebddd1SJeff Kirsher 		ready = ioread32(db);
641434b3648SSathya Perla 		if (ready == 0xffffffff)
6429aebddd1SJeff Kirsher 			return -1;
6439aebddd1SJeff Kirsher 
6449aebddd1SJeff Kirsher 		ready &= MPU_MAILBOX_DB_RDY_MASK;
6459aebddd1SJeff Kirsher 		if (ready)
6469aebddd1SJeff Kirsher 			break;
6479aebddd1SJeff Kirsher 
6489aebddd1SJeff Kirsher 		if (msecs > 4000) {
6496589ade0SSathya Perla 			dev_err(&adapter->pdev->dev, "FW not responding\n");
650954f6825SVenkata Duvvuru 			be_set_error(adapter, BE_ERROR_FW);
651f67ef7baSPadmanabh Ratnakar 			be_detect_error(adapter);
6529aebddd1SJeff Kirsher 			return -1;
6539aebddd1SJeff Kirsher 		}
6549aebddd1SJeff Kirsher 
6559aebddd1SJeff Kirsher 		msleep(1);
6569aebddd1SJeff Kirsher 		msecs++;
6579aebddd1SJeff Kirsher 	} while (true);
6589aebddd1SJeff Kirsher 
6599aebddd1SJeff Kirsher 	return 0;
6609aebddd1SJeff Kirsher }
6619aebddd1SJeff Kirsher 
662*ecf729f9SJiapeng Chong /* Insert the mailbox address into the doorbell in two steps
6639aebddd1SJeff Kirsher  * Polls on the mbox doorbell till a command completion (or a timeout) occurs
6649aebddd1SJeff Kirsher  */
be_mbox_notify_wait(struct be_adapter * adapter)6659aebddd1SJeff Kirsher static int be_mbox_notify_wait(struct be_adapter *adapter)
6669aebddd1SJeff Kirsher {
6679aebddd1SJeff Kirsher 	int status;
6689aebddd1SJeff Kirsher 	u32 val = 0;
6699aebddd1SJeff Kirsher 	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
6709aebddd1SJeff Kirsher 	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
6719aebddd1SJeff Kirsher 	struct be_mcc_mailbox *mbox = mbox_mem->va;
6729aebddd1SJeff Kirsher 	struct be_mcc_compl *compl = &mbox->compl;
6739aebddd1SJeff Kirsher 
6749aebddd1SJeff Kirsher 	/* wait for ready to be set */
6759aebddd1SJeff Kirsher 	status = be_mbox_db_ready_wait(adapter, db);
6769aebddd1SJeff Kirsher 	if (status != 0)
6779aebddd1SJeff Kirsher 		return status;
6789aebddd1SJeff Kirsher 
6799aebddd1SJeff Kirsher 	val |= MPU_MAILBOX_DB_HI_MASK;
6809aebddd1SJeff Kirsher 	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
6819aebddd1SJeff Kirsher 	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
6829aebddd1SJeff Kirsher 	iowrite32(val, db);
6839aebddd1SJeff Kirsher 
6849aebddd1SJeff Kirsher 	/* wait for ready to be set */
6859aebddd1SJeff Kirsher 	status = be_mbox_db_ready_wait(adapter, db);
6869aebddd1SJeff Kirsher 	if (status != 0)
6879aebddd1SJeff Kirsher 		return status;
6889aebddd1SJeff Kirsher 
6899aebddd1SJeff Kirsher 	val = 0;
6909aebddd1SJeff Kirsher 	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
6919aebddd1SJeff Kirsher 	val |= (u32)(mbox_mem->dma >> 4) << 2;
6929aebddd1SJeff Kirsher 	iowrite32(val, db);
6939aebddd1SJeff Kirsher 
6949aebddd1SJeff Kirsher 	status = be_mbox_db_ready_wait(adapter, db);
6959aebddd1SJeff Kirsher 	if (status != 0)
6969aebddd1SJeff Kirsher 		return status;
6979aebddd1SJeff Kirsher 
6989aebddd1SJeff Kirsher 	/* A cq entry has been made now */
6999aebddd1SJeff Kirsher 	if (be_mcc_compl_is_new(compl)) {
7009aebddd1SJeff Kirsher 		status = be_mcc_compl_process(adapter, &mbox->compl);
7019aebddd1SJeff Kirsher 		be_mcc_compl_use(compl);
7029aebddd1SJeff Kirsher 		if (status)
7039aebddd1SJeff Kirsher 			return status;
7049aebddd1SJeff Kirsher 	} else {
7059aebddd1SJeff Kirsher 		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
7069aebddd1SJeff Kirsher 		return -1;
7079aebddd1SJeff Kirsher 	}
7089aebddd1SJeff Kirsher 	return 0;
7099aebddd1SJeff Kirsher }
7109aebddd1SJeff Kirsher 
be_POST_stage_get(struct be_adapter * adapter)711710f3e59SSriharsha Basavapatna u16 be_POST_stage_get(struct be_adapter *adapter)
7129aebddd1SJeff Kirsher {
7139aebddd1SJeff Kirsher 	u32 sem;
7149aebddd1SJeff Kirsher 
715c5b3ad4cSSathya Perla 	if (BEx_chip(adapter))
716c5b3ad4cSSathya Perla 		sem  = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
7179aebddd1SJeff Kirsher 	else
718c5b3ad4cSSathya Perla 		pci_read_config_dword(adapter->pdev,
719c5b3ad4cSSathya Perla 				      SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
720c5b3ad4cSSathya Perla 
721c5b3ad4cSSathya Perla 	return sem & POST_STAGE_MASK;
7229aebddd1SJeff Kirsher }
7239aebddd1SJeff Kirsher 
lancer_wait_ready(struct be_adapter * adapter)72487f20c26SGavin Shan static int lancer_wait_ready(struct be_adapter *adapter)
725bf99e50dSPadmanabh Ratnakar {
726bf99e50dSPadmanabh Ratnakar #define SLIPORT_READY_TIMEOUT 30
727bf99e50dSPadmanabh Ratnakar 	u32 sliport_status;
728e673244aSKalesh AP 	int i;
729bf99e50dSPadmanabh Ratnakar 
730bf99e50dSPadmanabh Ratnakar 	for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
731bf99e50dSPadmanabh Ratnakar 		sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
732bf99e50dSPadmanabh Ratnakar 		if (sliport_status & SLIPORT_STATUS_RDY_MASK)
7339fa465c0SSathya Perla 			return 0;
7349fa465c0SSathya Perla 
7359fa465c0SSathya Perla 		if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
7369fa465c0SSathya Perla 		    !(sliport_status & SLIPORT_STATUS_RN_MASK))
7379fa465c0SSathya Perla 			return -EIO;
738bf99e50dSPadmanabh Ratnakar 
739bf99e50dSPadmanabh Ratnakar 		msleep(1000);
740bf99e50dSPadmanabh Ratnakar 	}
741bf99e50dSPadmanabh Ratnakar 
742e673244aSKalesh AP 	return sliport_status ? : -1;
743bf99e50dSPadmanabh Ratnakar }
744bf99e50dSPadmanabh Ratnakar 
be_fw_wait_ready(struct be_adapter * adapter)745bf99e50dSPadmanabh Ratnakar int be_fw_wait_ready(struct be_adapter *adapter)
7469aebddd1SJeff Kirsher {
7479aebddd1SJeff Kirsher 	u16 stage;
7489aebddd1SJeff Kirsher 	int status, timeout = 0;
7499aebddd1SJeff Kirsher 	struct device *dev = &adapter->pdev->dev;
7509aebddd1SJeff Kirsher 
751bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter)) {
752bf99e50dSPadmanabh Ratnakar 		status = lancer_wait_ready(adapter);
753e673244aSKalesh AP 		if (status) {
754e673244aSKalesh AP 			stage = status;
755e673244aSKalesh AP 			goto err;
756e673244aSKalesh AP 		}
757e673244aSKalesh AP 		return 0;
758bf99e50dSPadmanabh Ratnakar 	}
759bf99e50dSPadmanabh Ratnakar 
7609aebddd1SJeff Kirsher 	do {
761ca3de6b2SSathya Perla 		/* There's no means to poll POST state on BE2/3 VFs */
762ca3de6b2SSathya Perla 		if (BEx_chip(adapter) && be_virtfn(adapter))
763ca3de6b2SSathya Perla 			return 0;
764ca3de6b2SSathya Perla 
765c5b3ad4cSSathya Perla 		stage = be_POST_stage_get(adapter);
76666d29cbcSGavin Shan 		if (stage == POST_STAGE_ARMFW_RDY)
76766d29cbcSGavin Shan 			return 0;
76866d29cbcSGavin Shan 
769a2cc4e0bSSathya Perla 		dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
7709aebddd1SJeff Kirsher 		if (msleep_interruptible(2000)) {
7719aebddd1SJeff Kirsher 			dev_err(dev, "Waiting for POST aborted\n");
7729aebddd1SJeff Kirsher 			return -EINTR;
7739aebddd1SJeff Kirsher 		}
7749aebddd1SJeff Kirsher 		timeout += 2;
7753ab81b5fSSomnath Kotur 	} while (timeout < 60);
7769aebddd1SJeff Kirsher 
777e673244aSKalesh AP err:
778e673244aSKalesh AP 	dev_err(dev, "POST timeout; stage=%#x\n", stage);
7799fa465c0SSathya Perla 	return -ETIMEDOUT;
7809aebddd1SJeff Kirsher }
7819aebddd1SJeff Kirsher 
nonembedded_sgl(struct be_mcc_wrb * wrb)7829aebddd1SJeff Kirsher static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
7839aebddd1SJeff Kirsher {
7849aebddd1SJeff Kirsher 	return &wrb->payload.sgl[0];
7859aebddd1SJeff Kirsher }
7869aebddd1SJeff Kirsher 
fill_wrb_tags(struct be_mcc_wrb * wrb,unsigned long addr)787a2cc4e0bSSathya Perla static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
788bea50988SSathya Perla {
789bea50988SSathya Perla 	wrb->tag0 = addr & 0xFFFFFFFF;
790bea50988SSathya Perla 	wrb->tag1 = upper_32_bits(addr);
791bea50988SSathya Perla }
7929aebddd1SJeff Kirsher 
7939aebddd1SJeff Kirsher /* Don't touch the hdr after it's prepared */
794106df1e3SSomnath Kotur /* mem will be NULL for embedded commands */
be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr * req_hdr,u8 subsystem,u8 opcode,int cmd_len,struct be_mcc_wrb * wrb,struct be_dma_mem * mem)795106df1e3SSomnath Kotur static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
796106df1e3SSomnath Kotur 				   u8 subsystem, u8 opcode, int cmd_len,
797a2cc4e0bSSathya Perla 				   struct be_mcc_wrb *wrb,
798a2cc4e0bSSathya Perla 				   struct be_dma_mem *mem)
7999aebddd1SJeff Kirsher {
800106df1e3SSomnath Kotur 	struct be_sge *sge;
801106df1e3SSomnath Kotur 
8029aebddd1SJeff Kirsher 	req_hdr->opcode = opcode;
8039aebddd1SJeff Kirsher 	req_hdr->subsystem = subsystem;
8049aebddd1SJeff Kirsher 	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
8059aebddd1SJeff Kirsher 	req_hdr->version = 0;
806bea50988SSathya Perla 	fill_wrb_tags(wrb, (ulong)req_hdr);
807106df1e3SSomnath Kotur 	wrb->payload_length = cmd_len;
808106df1e3SSomnath Kotur 	if (mem) {
809106df1e3SSomnath Kotur 		wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
810106df1e3SSomnath Kotur 			MCC_WRB_SGE_CNT_SHIFT;
811106df1e3SSomnath Kotur 		sge = nonembedded_sgl(wrb);
812106df1e3SSomnath Kotur 		sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
813106df1e3SSomnath Kotur 		sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
814106df1e3SSomnath Kotur 		sge->len = cpu_to_le32(mem->size);
815106df1e3SSomnath Kotur 	} else
816106df1e3SSomnath Kotur 		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
817106df1e3SSomnath Kotur 	be_dws_cpu_to_le(wrb, 8);
8189aebddd1SJeff Kirsher }
8199aebddd1SJeff Kirsher 
be_cmd_page_addrs_prepare(struct phys_addr * pages,u32 max_pages,struct be_dma_mem * mem)8209aebddd1SJeff Kirsher static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
8219aebddd1SJeff Kirsher 				      struct be_dma_mem *mem)
8229aebddd1SJeff Kirsher {
8239aebddd1SJeff Kirsher 	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
8249aebddd1SJeff Kirsher 	u64 dma = (u64)mem->dma;
8259aebddd1SJeff Kirsher 
8269aebddd1SJeff Kirsher 	for (i = 0; i < buf_pages; i++) {
8279aebddd1SJeff Kirsher 		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
8289aebddd1SJeff Kirsher 		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
8299aebddd1SJeff Kirsher 		dma += PAGE_SIZE_4K;
8309aebddd1SJeff Kirsher 	}
8319aebddd1SJeff Kirsher }
8329aebddd1SJeff Kirsher 
wrb_from_mbox(struct be_adapter * adapter)8339aebddd1SJeff Kirsher static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
8349aebddd1SJeff Kirsher {
8359aebddd1SJeff Kirsher 	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
836*ecf729f9SJiapeng Chong 	struct be_mcc_wrb *wrb = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
837*ecf729f9SJiapeng Chong 
8389aebddd1SJeff Kirsher 	memset(wrb, 0, sizeof(*wrb));
8399aebddd1SJeff Kirsher 	return wrb;
8409aebddd1SJeff Kirsher }
8419aebddd1SJeff Kirsher 
wrb_from_mccq(struct be_adapter * adapter)8429aebddd1SJeff Kirsher static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
8439aebddd1SJeff Kirsher {
8449aebddd1SJeff Kirsher 	struct be_queue_info *mccq = &adapter->mcc_obj.q;
8459aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
8469aebddd1SJeff Kirsher 
847aa790db9SPadmanabh Ratnakar 	if (!mccq->created)
848aa790db9SPadmanabh Ratnakar 		return NULL;
849aa790db9SPadmanabh Ratnakar 
8504d277125SVasundhara Volam 	if (atomic_read(&mccq->used) >= mccq->len)
8519aebddd1SJeff Kirsher 		return NULL;
8529aebddd1SJeff Kirsher 
8539aebddd1SJeff Kirsher 	wrb = queue_head_node(mccq);
8549aebddd1SJeff Kirsher 	queue_head_inc(mccq);
8559aebddd1SJeff Kirsher 	atomic_inc(&mccq->used);
8569aebddd1SJeff Kirsher 	memset(wrb, 0, sizeof(*wrb));
8579aebddd1SJeff Kirsher 	return wrb;
8589aebddd1SJeff Kirsher }
8599aebddd1SJeff Kirsher 
use_mcc(struct be_adapter * adapter)860bea50988SSathya Perla static bool use_mcc(struct be_adapter *adapter)
861bea50988SSathya Perla {
862bea50988SSathya Perla 	return adapter->mcc_obj.q.created;
863bea50988SSathya Perla }
864bea50988SSathya Perla 
865bea50988SSathya Perla /* Must be used only in process context */
be_cmd_lock(struct be_adapter * adapter)866bea50988SSathya Perla static int be_cmd_lock(struct be_adapter *adapter)
867bea50988SSathya Perla {
868bea50988SSathya Perla 	if (use_mcc(adapter)) {
869b7172414SSathya Perla 		mutex_lock(&adapter->mcc_lock);
870bea50988SSathya Perla 		return 0;
871bea50988SSathya Perla 	} else {
872bea50988SSathya Perla 		return mutex_lock_interruptible(&adapter->mbox_lock);
873bea50988SSathya Perla 	}
874bea50988SSathya Perla }
875bea50988SSathya Perla 
876bea50988SSathya Perla /* Must be used only in process context */
be_cmd_unlock(struct be_adapter * adapter)877bea50988SSathya Perla static void be_cmd_unlock(struct be_adapter *adapter)
878bea50988SSathya Perla {
879bea50988SSathya Perla 	if (use_mcc(adapter))
880b7172414SSathya Perla 		return mutex_unlock(&adapter->mcc_lock);
881bea50988SSathya Perla 	else
882bea50988SSathya Perla 		return mutex_unlock(&adapter->mbox_lock);
883bea50988SSathya Perla }
884bea50988SSathya Perla 
be_cmd_copy(struct be_adapter * adapter,struct be_mcc_wrb * wrb)885bea50988SSathya Perla static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
886bea50988SSathya Perla 				      struct be_mcc_wrb *wrb)
887bea50988SSathya Perla {
888bea50988SSathya Perla 	struct be_mcc_wrb *dest_wrb;
889bea50988SSathya Perla 
890bea50988SSathya Perla 	if (use_mcc(adapter)) {
891bea50988SSathya Perla 		dest_wrb = wrb_from_mccq(adapter);
892bea50988SSathya Perla 		if (!dest_wrb)
893bea50988SSathya Perla 			return NULL;
894bea50988SSathya Perla 	} else {
895bea50988SSathya Perla 		dest_wrb = wrb_from_mbox(adapter);
896bea50988SSathya Perla 	}
897bea50988SSathya Perla 
898bea50988SSathya Perla 	memcpy(dest_wrb, wrb, sizeof(*wrb));
899bea50988SSathya Perla 	if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
900bea50988SSathya Perla 		fill_wrb_tags(dest_wrb, (ulong)embedded_payload(wrb));
901bea50988SSathya Perla 
902bea50988SSathya Perla 	return dest_wrb;
903bea50988SSathya Perla }
904bea50988SSathya Perla 
905bea50988SSathya Perla /* Must be used only in process context */
be_cmd_notify_wait(struct be_adapter * adapter,struct be_mcc_wrb * wrb)906bea50988SSathya Perla static int be_cmd_notify_wait(struct be_adapter *adapter,
907bea50988SSathya Perla 			      struct be_mcc_wrb *wrb)
908bea50988SSathya Perla {
909bea50988SSathya Perla 	struct be_mcc_wrb *dest_wrb;
910bea50988SSathya Perla 	int status;
911bea50988SSathya Perla 
912bea50988SSathya Perla 	status = be_cmd_lock(adapter);
913bea50988SSathya Perla 	if (status)
914bea50988SSathya Perla 		return status;
915bea50988SSathya Perla 
916bea50988SSathya Perla 	dest_wrb = be_cmd_copy(adapter, wrb);
9170c884567SSuresh Reddy 	if (!dest_wrb) {
9180c884567SSuresh Reddy 		status = -EBUSY;
9190c884567SSuresh Reddy 		goto unlock;
9200c884567SSuresh Reddy 	}
921bea50988SSathya Perla 
922bea50988SSathya Perla 	if (use_mcc(adapter))
923bea50988SSathya Perla 		status = be_mcc_notify_wait(adapter);
924bea50988SSathya Perla 	else
925bea50988SSathya Perla 		status = be_mbox_notify_wait(adapter);
926bea50988SSathya Perla 
927bea50988SSathya Perla 	if (!status)
928bea50988SSathya Perla 		memcpy(wrb, dest_wrb, sizeof(*wrb));
929bea50988SSathya Perla 
9300c884567SSuresh Reddy unlock:
931bea50988SSathya Perla 	be_cmd_unlock(adapter);
932bea50988SSathya Perla 	return status;
933bea50988SSathya Perla }
934bea50988SSathya Perla 
9359aebddd1SJeff Kirsher /* Tell fw we're about to start firing cmds by writing a
9369aebddd1SJeff Kirsher  * special pattern across the wrb hdr; uses mbox
9379aebddd1SJeff Kirsher  */
be_cmd_fw_init(struct be_adapter * adapter)9389aebddd1SJeff Kirsher int be_cmd_fw_init(struct be_adapter *adapter)
9399aebddd1SJeff Kirsher {
9409aebddd1SJeff Kirsher 	u8 *wrb;
9419aebddd1SJeff Kirsher 	int status;
9429aebddd1SJeff Kirsher 
943bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter))
944bf99e50dSPadmanabh Ratnakar 		return 0;
945bf99e50dSPadmanabh Ratnakar 
9469aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
9479aebddd1SJeff Kirsher 		return -1;
9489aebddd1SJeff Kirsher 
9499aebddd1SJeff Kirsher 	wrb = (u8 *)wrb_from_mbox(adapter);
9509aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
9519aebddd1SJeff Kirsher 	*wrb++ = 0x12;
9529aebddd1SJeff Kirsher 	*wrb++ = 0x34;
9539aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
9549aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
9559aebddd1SJeff Kirsher 	*wrb++ = 0x56;
9569aebddd1SJeff Kirsher 	*wrb++ = 0x78;
9579aebddd1SJeff Kirsher 	*wrb = 0xFF;
9589aebddd1SJeff Kirsher 
9599aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
9609aebddd1SJeff Kirsher 
9619aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
9629aebddd1SJeff Kirsher 	return status;
9639aebddd1SJeff Kirsher }
9649aebddd1SJeff Kirsher 
9659aebddd1SJeff Kirsher /* Tell fw we're done with firing cmds by writing a
9669aebddd1SJeff Kirsher  * special pattern across the wrb hdr; uses mbox
9679aebddd1SJeff Kirsher  */
be_cmd_fw_clean(struct be_adapter * adapter)9689aebddd1SJeff Kirsher int be_cmd_fw_clean(struct be_adapter *adapter)
9699aebddd1SJeff Kirsher {
9709aebddd1SJeff Kirsher 	u8 *wrb;
9719aebddd1SJeff Kirsher 	int status;
9729aebddd1SJeff Kirsher 
973bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter))
974bf99e50dSPadmanabh Ratnakar 		return 0;
975bf99e50dSPadmanabh Ratnakar 
9769aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
9779aebddd1SJeff Kirsher 		return -1;
9789aebddd1SJeff Kirsher 
9799aebddd1SJeff Kirsher 	wrb = (u8 *)wrb_from_mbox(adapter);
9809aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
9819aebddd1SJeff Kirsher 	*wrb++ = 0xAA;
9829aebddd1SJeff Kirsher 	*wrb++ = 0xBB;
9839aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
9849aebddd1SJeff Kirsher 	*wrb++ = 0xFF;
9859aebddd1SJeff Kirsher 	*wrb++ = 0xCC;
9869aebddd1SJeff Kirsher 	*wrb++ = 0xDD;
9879aebddd1SJeff Kirsher 	*wrb = 0xFF;
9889aebddd1SJeff Kirsher 
9899aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
9909aebddd1SJeff Kirsher 
9919aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
9929aebddd1SJeff Kirsher 	return status;
9939aebddd1SJeff Kirsher }
994bf99e50dSPadmanabh Ratnakar 
be_cmd_eq_create(struct be_adapter * adapter,struct be_eq_obj * eqo)995f2f781a7SSathya Perla int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
9969aebddd1SJeff Kirsher {
9979aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
9989aebddd1SJeff Kirsher 	struct be_cmd_req_eq_create *req;
999f2f781a7SSathya Perla 	struct be_dma_mem *q_mem = &eqo->q.dma_mem;
1000f2f781a7SSathya Perla 	int status, ver = 0;
10019aebddd1SJeff Kirsher 
10029aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
10039aebddd1SJeff Kirsher 		return -1;
10049aebddd1SJeff Kirsher 
10059aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
10069aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
10079aebddd1SJeff Kirsher 
1008106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1009a2cc4e0bSSathya Perla 			       OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
1010a2cc4e0bSSathya Perla 			       NULL);
10119aebddd1SJeff Kirsher 
1012f2f781a7SSathya Perla 	/* Support for EQ_CREATEv2 available only SH-R onwards */
1013f2f781a7SSathya Perla 	if (!(BEx_chip(adapter) || lancer_chip(adapter)))
1014f2f781a7SSathya Perla 		ver = 2;
1015f2f781a7SSathya Perla 
1016f2f781a7SSathya Perla 	req->hdr.version = ver;
10179aebddd1SJeff Kirsher 	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
10189aebddd1SJeff Kirsher 
10199aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
10209aebddd1SJeff Kirsher 	/* 4byte eqe*/
10219aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
10229aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
1023f2f781a7SSathya Perla 		      __ilog2_u32(eqo->q.len / 256));
10249aebddd1SJeff Kirsher 	be_dws_cpu_to_le(req->context, sizeof(req->context));
10259aebddd1SJeff Kirsher 
10269aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
10279aebddd1SJeff Kirsher 
10289aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
10299aebddd1SJeff Kirsher 	if (!status) {
10309aebddd1SJeff Kirsher 		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
103103d28ffeSKalesh AP 
1032f2f781a7SSathya Perla 		eqo->q.id = le16_to_cpu(resp->eq_id);
1033f2f781a7SSathya Perla 		eqo->msix_idx =
1034f2f781a7SSathya Perla 			(ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
1035f2f781a7SSathya Perla 		eqo->q.created = true;
10369aebddd1SJeff Kirsher 	}
10379aebddd1SJeff Kirsher 
10389aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
10399aebddd1SJeff Kirsher 	return status;
10409aebddd1SJeff Kirsher }
10419aebddd1SJeff Kirsher 
1042f9449ab7SSathya Perla /* Use MCC */
be_cmd_mac_addr_query(struct be_adapter * adapter,u8 * mac_addr,bool permanent,u32 if_handle,u32 pmac_id)10439aebddd1SJeff Kirsher int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
10445ee4979bSSathya Perla 			  bool permanent, u32 if_handle, u32 pmac_id)
10459aebddd1SJeff Kirsher {
10469aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
10479aebddd1SJeff Kirsher 	struct be_cmd_req_mac_query *req;
10489aebddd1SJeff Kirsher 	int status;
10499aebddd1SJeff Kirsher 
1050b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
10519aebddd1SJeff Kirsher 
1052f9449ab7SSathya Perla 	wrb = wrb_from_mccq(adapter);
1053f9449ab7SSathya Perla 	if (!wrb) {
1054f9449ab7SSathya Perla 		status = -EBUSY;
1055f9449ab7SSathya Perla 		goto err;
1056f9449ab7SSathya Perla 	}
10579aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
10589aebddd1SJeff Kirsher 
1059106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1060a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
1061a2cc4e0bSSathya Perla 			       NULL);
10625ee4979bSSathya Perla 	req->type = MAC_ADDRESS_TYPE_NETWORK;
10639aebddd1SJeff Kirsher 	if (permanent) {
10649aebddd1SJeff Kirsher 		req->permanent = 1;
10659aebddd1SJeff Kirsher 	} else {
10669aebddd1SJeff Kirsher 		req->if_id = cpu_to_le16((u16)if_handle);
1067590c391dSPadmanabh Ratnakar 		req->pmac_id = cpu_to_le32(pmac_id);
10689aebddd1SJeff Kirsher 		req->permanent = 0;
10699aebddd1SJeff Kirsher 	}
10709aebddd1SJeff Kirsher 
1071f9449ab7SSathya Perla 	status = be_mcc_notify_wait(adapter);
10729aebddd1SJeff Kirsher 	if (!status) {
10739aebddd1SJeff Kirsher 		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
107403d28ffeSKalesh AP 
10759aebddd1SJeff Kirsher 		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
10769aebddd1SJeff Kirsher 	}
10779aebddd1SJeff Kirsher 
1078f9449ab7SSathya Perla err:
1079b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
10809aebddd1SJeff Kirsher 	return status;
10819aebddd1SJeff Kirsher }
10829aebddd1SJeff Kirsher 
10839aebddd1SJeff Kirsher /* Uses synchronous MCCQ */
be_cmd_pmac_add(struct be_adapter * adapter,const u8 * mac_addr,u32 if_id,u32 * pmac_id,u32 domain)108476660757SJakub Kicinski int be_cmd_pmac_add(struct be_adapter *adapter, const u8 *mac_addr,
10859aebddd1SJeff Kirsher 		    u32 if_id, u32 *pmac_id, u32 domain)
10869aebddd1SJeff Kirsher {
10879aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
10889aebddd1SJeff Kirsher 	struct be_cmd_req_pmac_add *req;
10899aebddd1SJeff Kirsher 	int status;
10909aebddd1SJeff Kirsher 
1091b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
10929aebddd1SJeff Kirsher 
10939aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
10949aebddd1SJeff Kirsher 	if (!wrb) {
10959aebddd1SJeff Kirsher 		status = -EBUSY;
10969aebddd1SJeff Kirsher 		goto err;
10979aebddd1SJeff Kirsher 	}
10989aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
10999aebddd1SJeff Kirsher 
1100106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1101a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1102a2cc4e0bSSathya Perla 			       NULL);
11039aebddd1SJeff Kirsher 
11049aebddd1SJeff Kirsher 	req->hdr.domain = domain;
11059aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(if_id);
11069aebddd1SJeff Kirsher 	memcpy(req->mac_address, mac_addr, ETH_ALEN);
11079aebddd1SJeff Kirsher 
11089aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
11099aebddd1SJeff Kirsher 	if (!status) {
11109aebddd1SJeff Kirsher 		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
111103d28ffeSKalesh AP 
11129aebddd1SJeff Kirsher 		*pmac_id = le32_to_cpu(resp->pmac_id);
11139aebddd1SJeff Kirsher 	}
11149aebddd1SJeff Kirsher 
11159aebddd1SJeff Kirsher err:
1116b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
1117e3a7ae2cSSomnath Kotur 
1118fe68d8bfSIvan Vecera 	if (base_status(status) == MCC_STATUS_UNAUTHORIZED_REQUEST)
1119e3a7ae2cSSomnath Kotur 		status = -EPERM;
1120e3a7ae2cSSomnath Kotur 
11219aebddd1SJeff Kirsher 	return status;
11229aebddd1SJeff Kirsher }
11239aebddd1SJeff Kirsher 
11249aebddd1SJeff Kirsher /* Uses synchronous MCCQ */
be_cmd_pmac_del(struct be_adapter * adapter,u32 if_id,int pmac_id,u32 dom)112530128031SSathya Perla int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
11269aebddd1SJeff Kirsher {
11279aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
11289aebddd1SJeff Kirsher 	struct be_cmd_req_pmac_del *req;
11299aebddd1SJeff Kirsher 	int status;
11309aebddd1SJeff Kirsher 
113130128031SSathya Perla 	if (pmac_id == -1)
113230128031SSathya Perla 		return 0;
113330128031SSathya Perla 
1134b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
11359aebddd1SJeff Kirsher 
11369aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
11379aebddd1SJeff Kirsher 	if (!wrb) {
11389aebddd1SJeff Kirsher 		status = -EBUSY;
11399aebddd1SJeff Kirsher 		goto err;
11409aebddd1SJeff Kirsher 	}
11419aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
11429aebddd1SJeff Kirsher 
1143106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1144cd3307aaSKalesh AP 			       OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1145cd3307aaSKalesh AP 			       wrb, NULL);
11469aebddd1SJeff Kirsher 
11479aebddd1SJeff Kirsher 	req->hdr.domain = dom;
11489aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(if_id);
11499aebddd1SJeff Kirsher 	req->pmac_id = cpu_to_le32(pmac_id);
11509aebddd1SJeff Kirsher 
11519aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
11529aebddd1SJeff Kirsher 
11539aebddd1SJeff Kirsher err:
1154b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
11559aebddd1SJeff Kirsher 	return status;
11569aebddd1SJeff Kirsher }
11579aebddd1SJeff Kirsher 
11589aebddd1SJeff Kirsher /* Uses Mbox */
be_cmd_cq_create(struct be_adapter * adapter,struct be_queue_info * cq,struct be_queue_info * eq,bool no_delay,int coalesce_wm)115910ef9ab4SSathya Perla int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
116010ef9ab4SSathya Perla 		     struct be_queue_info *eq, bool no_delay, int coalesce_wm)
11619aebddd1SJeff Kirsher {
11629aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
11639aebddd1SJeff Kirsher 	struct be_cmd_req_cq_create *req;
11649aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &cq->dma_mem;
11659aebddd1SJeff Kirsher 	void *ctxt;
11669aebddd1SJeff Kirsher 	int status;
11679aebddd1SJeff Kirsher 
11689aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
11699aebddd1SJeff Kirsher 		return -1;
11709aebddd1SJeff Kirsher 
11719aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
11729aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
11739aebddd1SJeff Kirsher 	ctxt = &req->context;
11749aebddd1SJeff Kirsher 
1175106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1176a2cc4e0bSSathya Perla 			       OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1177a2cc4e0bSSathya Perla 			       NULL);
11789aebddd1SJeff Kirsher 
11799aebddd1SJeff Kirsher 	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1180bbdc42f8SAjit Khaparde 
1181bbdc42f8SAjit Khaparde 	if (BEx_chip(adapter)) {
11829aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
11839aebddd1SJeff Kirsher 			      coalesce_wm);
11849aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
11859aebddd1SJeff Kirsher 			      ctxt, no_delay);
11869aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
11879aebddd1SJeff Kirsher 			      __ilog2_u32(cq->len / 256));
11889aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
11899aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
11909aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
1191bbdc42f8SAjit Khaparde 	} else {
1192bbdc42f8SAjit Khaparde 		req->hdr.version = 2;
1193bbdc42f8SAjit Khaparde 		req->page_size = 1; /* 1 for 4K */
119409e83a9dSAjit Khaparde 
119509e83a9dSAjit Khaparde 		/* coalesce-wm field in this cmd is not relevant to Lancer.
119609e83a9dSAjit Khaparde 		 * Lancer uses COMMON_MODIFY_CQ to set this field
119709e83a9dSAjit Khaparde 		 */
119809e83a9dSAjit Khaparde 		if (!lancer_chip(adapter))
119909e83a9dSAjit Khaparde 			AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
120009e83a9dSAjit Khaparde 				      ctxt, coalesce_wm);
1201bbdc42f8SAjit Khaparde 		AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1202bbdc42f8SAjit Khaparde 			      no_delay);
1203bbdc42f8SAjit Khaparde 		AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1204bbdc42f8SAjit Khaparde 			      __ilog2_u32(cq->len / 256));
1205bbdc42f8SAjit Khaparde 		AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1206a2cc4e0bSSathya Perla 		AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1207a2cc4e0bSSathya Perla 		AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
12089aebddd1SJeff Kirsher 	}
12099aebddd1SJeff Kirsher 
12109aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
12119aebddd1SJeff Kirsher 
12129aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
12139aebddd1SJeff Kirsher 
12149aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
12159aebddd1SJeff Kirsher 	if (!status) {
12169aebddd1SJeff Kirsher 		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
121703d28ffeSKalesh AP 
12189aebddd1SJeff Kirsher 		cq->id = le16_to_cpu(resp->cq_id);
12199aebddd1SJeff Kirsher 		cq->created = true;
12209aebddd1SJeff Kirsher 	}
12219aebddd1SJeff Kirsher 
12229aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
12239aebddd1SJeff Kirsher 
12249aebddd1SJeff Kirsher 	return status;
12259aebddd1SJeff Kirsher }
12269aebddd1SJeff Kirsher 
be_encoded_q_len(int q_len)12279aebddd1SJeff Kirsher static u32 be_encoded_q_len(int q_len)
12289aebddd1SJeff Kirsher {
12299aebddd1SJeff Kirsher 	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
123003d28ffeSKalesh AP 
12319aebddd1SJeff Kirsher 	if (len_encoded == 16)
12329aebddd1SJeff Kirsher 		len_encoded = 0;
12339aebddd1SJeff Kirsher 	return len_encoded;
12349aebddd1SJeff Kirsher }
12359aebddd1SJeff Kirsher 
be_cmd_mccq_ext_create(struct be_adapter * adapter,struct be_queue_info * mccq,struct be_queue_info * cq)12364188e7dfSJingoo Han static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
12379aebddd1SJeff Kirsher 				  struct be_queue_info *mccq,
12389aebddd1SJeff Kirsher 				  struct be_queue_info *cq)
12399aebddd1SJeff Kirsher {
12409aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
12419aebddd1SJeff Kirsher 	struct be_cmd_req_mcc_ext_create *req;
12429aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &mccq->dma_mem;
12439aebddd1SJeff Kirsher 	void *ctxt;
12449aebddd1SJeff Kirsher 	int status;
12459aebddd1SJeff Kirsher 
12469aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
12479aebddd1SJeff Kirsher 		return -1;
12489aebddd1SJeff Kirsher 
12499aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
12509aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
12519aebddd1SJeff Kirsher 	ctxt = &req->context;
12529aebddd1SJeff Kirsher 
1253106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1254a2cc4e0bSSathya Perla 			       OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1255a2cc4e0bSSathya Perla 			       NULL);
12569aebddd1SJeff Kirsher 
12579aebddd1SJeff Kirsher 	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1258666d39c7SVasundhara Volam 	if (BEx_chip(adapter)) {
12599aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
12609aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
12619aebddd1SJeff Kirsher 			      be_encoded_q_len(mccq->len));
12629aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1263666d39c7SVasundhara Volam 	} else {
1264666d39c7SVasundhara Volam 		req->hdr.version = 1;
1265666d39c7SVasundhara Volam 		req->cq_id = cpu_to_le16(cq->id);
1266666d39c7SVasundhara Volam 
1267666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1268666d39c7SVasundhara Volam 			      be_encoded_q_len(mccq->len));
1269666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1270666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1271666d39c7SVasundhara Volam 			      ctxt, cq->id);
1272666d39c7SVasundhara Volam 		AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1273666d39c7SVasundhara Volam 			      ctxt, 1);
12749aebddd1SJeff Kirsher 	}
12759aebddd1SJeff Kirsher 
127621252377SVasundhara Volam 	/* Subscribe to Link State, Sliport Event and Group 5 Events
127721252377SVasundhara Volam 	 * (bits 1, 5 and 17 set)
127821252377SVasundhara Volam 	 */
127921252377SVasundhara Volam 	req->async_event_bitmap[0] =
128021252377SVasundhara Volam 			cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
128121252377SVasundhara Volam 				    BIT(ASYNC_EVENT_CODE_GRP_5) |
128221252377SVasundhara Volam 				    BIT(ASYNC_EVENT_CODE_QNQ) |
128321252377SVasundhara Volam 				    BIT(ASYNC_EVENT_CODE_SLIPORT));
128421252377SVasundhara Volam 
12859aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
12869aebddd1SJeff Kirsher 
12879aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
12889aebddd1SJeff Kirsher 
12899aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
12909aebddd1SJeff Kirsher 	if (!status) {
12919aebddd1SJeff Kirsher 		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
129203d28ffeSKalesh AP 
12939aebddd1SJeff Kirsher 		mccq->id = le16_to_cpu(resp->id);
12949aebddd1SJeff Kirsher 		mccq->created = true;
12959aebddd1SJeff Kirsher 	}
12969aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
12979aebddd1SJeff Kirsher 
12989aebddd1SJeff Kirsher 	return status;
12999aebddd1SJeff Kirsher }
13009aebddd1SJeff Kirsher 
be_cmd_mccq_org_create(struct be_adapter * adapter,struct be_queue_info * mccq,struct be_queue_info * cq)13014188e7dfSJingoo Han static int be_cmd_mccq_org_create(struct be_adapter *adapter,
13029aebddd1SJeff Kirsher 				  struct be_queue_info *mccq,
13039aebddd1SJeff Kirsher 				  struct be_queue_info *cq)
13049aebddd1SJeff Kirsher {
13059aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
13069aebddd1SJeff Kirsher 	struct be_cmd_req_mcc_create *req;
13079aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &mccq->dma_mem;
13089aebddd1SJeff Kirsher 	void *ctxt;
13099aebddd1SJeff Kirsher 	int status;
13109aebddd1SJeff Kirsher 
13119aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
13129aebddd1SJeff Kirsher 		return -1;
13139aebddd1SJeff Kirsher 
13149aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
13159aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
13169aebddd1SJeff Kirsher 	ctxt = &req->context;
13179aebddd1SJeff Kirsher 
1318106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1319a2cc4e0bSSathya Perla 			       OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1320a2cc4e0bSSathya Perla 			       NULL);
13219aebddd1SJeff Kirsher 
13229aebddd1SJeff Kirsher 	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
13239aebddd1SJeff Kirsher 
13249aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
13259aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
13269aebddd1SJeff Kirsher 		      be_encoded_q_len(mccq->len));
13279aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
13289aebddd1SJeff Kirsher 
13299aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
13309aebddd1SJeff Kirsher 
13319aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
13329aebddd1SJeff Kirsher 
13339aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
13349aebddd1SJeff Kirsher 	if (!status) {
13359aebddd1SJeff Kirsher 		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
133603d28ffeSKalesh AP 
13379aebddd1SJeff Kirsher 		mccq->id = le16_to_cpu(resp->id);
13389aebddd1SJeff Kirsher 		mccq->created = true;
13399aebddd1SJeff Kirsher 	}
13409aebddd1SJeff Kirsher 
13419aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
13429aebddd1SJeff Kirsher 	return status;
13439aebddd1SJeff Kirsher }
13449aebddd1SJeff Kirsher 
be_cmd_mccq_create(struct be_adapter * adapter,struct be_queue_info * mccq,struct be_queue_info * cq)13459aebddd1SJeff Kirsher int be_cmd_mccq_create(struct be_adapter *adapter,
1346a2cc4e0bSSathya Perla 		       struct be_queue_info *mccq, struct be_queue_info *cq)
13479aebddd1SJeff Kirsher {
13489aebddd1SJeff Kirsher 	int status;
13499aebddd1SJeff Kirsher 
13509aebddd1SJeff Kirsher 	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1351666d39c7SVasundhara Volam 	if (status && BEx_chip(adapter)) {
13529aebddd1SJeff Kirsher 		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
13539aebddd1SJeff Kirsher 			"or newer to avoid conflicting priorities between NIC "
13549aebddd1SJeff Kirsher 			"and FCoE traffic");
13559aebddd1SJeff Kirsher 		status = be_cmd_mccq_org_create(adapter, mccq, cq);
13569aebddd1SJeff Kirsher 	}
13579aebddd1SJeff Kirsher 	return status;
13589aebddd1SJeff Kirsher }
13599aebddd1SJeff Kirsher 
be_cmd_txq_create(struct be_adapter * adapter,struct be_tx_obj * txo)136094d73aaaSVasundhara Volam int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
13619aebddd1SJeff Kirsher {
13627707133cSSathya Perla 	struct be_mcc_wrb wrb = {0};
13639aebddd1SJeff Kirsher 	struct be_cmd_req_eth_tx_create *req;
136494d73aaaSVasundhara Volam 	struct be_queue_info *txq = &txo->q;
136594d73aaaSVasundhara Volam 	struct be_queue_info *cq = &txo->cq;
13669aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &txq->dma_mem;
136794d73aaaSVasundhara Volam 	int status, ver = 0;
13689aebddd1SJeff Kirsher 
13697707133cSSathya Perla 	req = embedded_payload(&wrb);
1370106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
13717707133cSSathya Perla 			       OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
13729aebddd1SJeff Kirsher 
13739aebddd1SJeff Kirsher 	if (lancer_chip(adapter)) {
13749aebddd1SJeff Kirsher 		req->hdr.version = 1;
137594d73aaaSVasundhara Volam 	} else if (BEx_chip(adapter)) {
137694d73aaaSVasundhara Volam 		if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
137794d73aaaSVasundhara Volam 			req->hdr.version = 2;
137894d73aaaSVasundhara Volam 	} else { /* For SH */
137994d73aaaSVasundhara Volam 		req->hdr.version = 2;
13809aebddd1SJeff Kirsher 	}
13819aebddd1SJeff Kirsher 
138281b02655SVasundhara Volam 	if (req->hdr.version > 0)
138381b02655SVasundhara Volam 		req->if_id = cpu_to_le16(adapter->if_handle);
13849aebddd1SJeff Kirsher 	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
13859aebddd1SJeff Kirsher 	req->ulp_num = BE_ULP1_NUM;
13869aebddd1SJeff Kirsher 	req->type = BE_ETH_TX_RING_TYPE_STANDARD;
138794d73aaaSVasundhara Volam 	req->cq_id = cpu_to_le16(cq->id);
138894d73aaaSVasundhara Volam 	req->queue_size = be_encoded_q_len(txq->len);
13899aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
139094d73aaaSVasundhara Volam 	ver = req->hdr.version;
139194d73aaaSVasundhara Volam 
13927707133cSSathya Perla 	status = be_cmd_notify_wait(adapter, &wrb);
13939aebddd1SJeff Kirsher 	if (!status) {
13947707133cSSathya Perla 		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
139503d28ffeSKalesh AP 
13969aebddd1SJeff Kirsher 		txq->id = le16_to_cpu(resp->cid);
139794d73aaaSVasundhara Volam 		if (ver == 2)
139894d73aaaSVasundhara Volam 			txo->db_offset = le32_to_cpu(resp->db_offset);
139994d73aaaSVasundhara Volam 		else
140094d73aaaSVasundhara Volam 			txo->db_offset = DB_TXULP1_OFFSET;
14019aebddd1SJeff Kirsher 		txq->created = true;
14029aebddd1SJeff Kirsher 	}
14039aebddd1SJeff Kirsher 
14049aebddd1SJeff Kirsher 	return status;
14059aebddd1SJeff Kirsher }
14069aebddd1SJeff Kirsher 
14079aebddd1SJeff Kirsher /* Uses MCC */
be_cmd_rxq_create(struct be_adapter * adapter,struct be_queue_info * rxq,u16 cq_id,u16 frag_size,u32 if_id,u32 rss,u8 * rss_id)14089aebddd1SJeff Kirsher int be_cmd_rxq_create(struct be_adapter *adapter,
14099aebddd1SJeff Kirsher 		      struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
141010ef9ab4SSathya Perla 		      u32 if_id, u32 rss, u8 *rss_id)
14119aebddd1SJeff Kirsher {
14129aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
14139aebddd1SJeff Kirsher 	struct be_cmd_req_eth_rx_create *req;
14149aebddd1SJeff Kirsher 	struct be_dma_mem *q_mem = &rxq->dma_mem;
14159aebddd1SJeff Kirsher 	int status;
14169aebddd1SJeff Kirsher 
1417b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
14189aebddd1SJeff Kirsher 
14199aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
14209aebddd1SJeff Kirsher 	if (!wrb) {
14219aebddd1SJeff Kirsher 		status = -EBUSY;
14229aebddd1SJeff Kirsher 		goto err;
14239aebddd1SJeff Kirsher 	}
14249aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
14259aebddd1SJeff Kirsher 
1426106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1427106df1e3SSomnath Kotur 			       OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
14289aebddd1SJeff Kirsher 
14299aebddd1SJeff Kirsher 	req->cq_id = cpu_to_le16(cq_id);
14309aebddd1SJeff Kirsher 	req->frag_size = fls(frag_size) - 1;
14319aebddd1SJeff Kirsher 	req->num_pages = 2;
14329aebddd1SJeff Kirsher 	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
14339aebddd1SJeff Kirsher 	req->interface_id = cpu_to_le32(if_id);
143410ef9ab4SSathya Perla 	req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
14359aebddd1SJeff Kirsher 	req->rss_queue = cpu_to_le32(rss);
14369aebddd1SJeff Kirsher 
14379aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
14389aebddd1SJeff Kirsher 	if (!status) {
14399aebddd1SJeff Kirsher 		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
144003d28ffeSKalesh AP 
14419aebddd1SJeff Kirsher 		rxq->id = le16_to_cpu(resp->id);
14429aebddd1SJeff Kirsher 		rxq->created = true;
14439aebddd1SJeff Kirsher 		*rss_id = resp->rss_id;
14449aebddd1SJeff Kirsher 	}
14459aebddd1SJeff Kirsher 
14469aebddd1SJeff Kirsher err:
1447b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
14489aebddd1SJeff Kirsher 	return status;
14499aebddd1SJeff Kirsher }
14509aebddd1SJeff Kirsher 
14519aebddd1SJeff Kirsher /* Generic destroyer function for all types of queues
14529aebddd1SJeff Kirsher  * Uses Mbox
14539aebddd1SJeff Kirsher  */
be_cmd_q_destroy(struct be_adapter * adapter,struct be_queue_info * q,int queue_type)14549aebddd1SJeff Kirsher int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
14559aebddd1SJeff Kirsher 		     int queue_type)
14569aebddd1SJeff Kirsher {
14579aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
14589aebddd1SJeff Kirsher 	struct be_cmd_req_q_destroy *req;
14599aebddd1SJeff Kirsher 	u8 subsys = 0, opcode = 0;
14609aebddd1SJeff Kirsher 	int status;
14619aebddd1SJeff Kirsher 
14629aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
14639aebddd1SJeff Kirsher 		return -1;
14649aebddd1SJeff Kirsher 
14659aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
14669aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
14679aebddd1SJeff Kirsher 
14689aebddd1SJeff Kirsher 	switch (queue_type) {
14699aebddd1SJeff Kirsher 	case QTYPE_EQ:
14709aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_COMMON;
14719aebddd1SJeff Kirsher 		opcode = OPCODE_COMMON_EQ_DESTROY;
14729aebddd1SJeff Kirsher 		break;
14739aebddd1SJeff Kirsher 	case QTYPE_CQ:
14749aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_COMMON;
14759aebddd1SJeff Kirsher 		opcode = OPCODE_COMMON_CQ_DESTROY;
14769aebddd1SJeff Kirsher 		break;
14779aebddd1SJeff Kirsher 	case QTYPE_TXQ:
14789aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_ETH;
14799aebddd1SJeff Kirsher 		opcode = OPCODE_ETH_TX_DESTROY;
14809aebddd1SJeff Kirsher 		break;
14819aebddd1SJeff Kirsher 	case QTYPE_RXQ:
14829aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_ETH;
14839aebddd1SJeff Kirsher 		opcode = OPCODE_ETH_RX_DESTROY;
14849aebddd1SJeff Kirsher 		break;
14859aebddd1SJeff Kirsher 	case QTYPE_MCCQ:
14869aebddd1SJeff Kirsher 		subsys = CMD_SUBSYSTEM_COMMON;
14879aebddd1SJeff Kirsher 		opcode = OPCODE_COMMON_MCC_DESTROY;
14889aebddd1SJeff Kirsher 		break;
14899aebddd1SJeff Kirsher 	default:
14909aebddd1SJeff Kirsher 		BUG();
14919aebddd1SJeff Kirsher 	}
14929aebddd1SJeff Kirsher 
1493106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1494106df1e3SSomnath Kotur 			       NULL);
14959aebddd1SJeff Kirsher 	req->id = cpu_to_le16(q->id);
14969aebddd1SJeff Kirsher 
14979aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
14989aebddd1SJeff Kirsher 	q->created = false;
14999aebddd1SJeff Kirsher 
15009aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
15019aebddd1SJeff Kirsher 	return status;
15029aebddd1SJeff Kirsher }
15039aebddd1SJeff Kirsher 
15049aebddd1SJeff Kirsher /* Uses MCC */
be_cmd_rxq_destroy(struct be_adapter * adapter,struct be_queue_info * q)15059aebddd1SJeff Kirsher int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
15069aebddd1SJeff Kirsher {
15079aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
15089aebddd1SJeff Kirsher 	struct be_cmd_req_q_destroy *req;
15099aebddd1SJeff Kirsher 	int status;
15109aebddd1SJeff Kirsher 
1511b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
15129aebddd1SJeff Kirsher 
15139aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
15149aebddd1SJeff Kirsher 	if (!wrb) {
15159aebddd1SJeff Kirsher 		status = -EBUSY;
15169aebddd1SJeff Kirsher 		goto err;
15179aebddd1SJeff Kirsher 	}
15189aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
15199aebddd1SJeff Kirsher 
1520106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1521106df1e3SSomnath Kotur 			       OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
15229aebddd1SJeff Kirsher 	req->id = cpu_to_le16(q->id);
15239aebddd1SJeff Kirsher 
15249aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
15259aebddd1SJeff Kirsher 	q->created = false;
15269aebddd1SJeff Kirsher 
15279aebddd1SJeff Kirsher err:
1528b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
15299aebddd1SJeff Kirsher 	return status;
15309aebddd1SJeff Kirsher }
15319aebddd1SJeff Kirsher 
15329aebddd1SJeff Kirsher /* Create an rx filtering policy configuration on an i/f
1533bea50988SSathya Perla  * Will use MBOX only if MCCQ has not been created.
15349aebddd1SJeff Kirsher  */
be_cmd_if_create(struct be_adapter * adapter,u32 cap_flags,u32 en_flags,u32 * if_handle,u32 domain)15359aebddd1SJeff Kirsher int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
15361578e777SPadmanabh Ratnakar 		     u32 *if_handle, u32 domain)
15379aebddd1SJeff Kirsher {
1538bea50988SSathya Perla 	struct be_mcc_wrb wrb = {0};
15399aebddd1SJeff Kirsher 	struct be_cmd_req_if_create *req;
15409aebddd1SJeff Kirsher 	int status;
15419aebddd1SJeff Kirsher 
1542bea50988SSathya Perla 	req = embedded_payload(&wrb);
1543106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1544a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1545a2cc4e0bSSathya Perla 			       sizeof(*req), &wrb, NULL);
15469aebddd1SJeff Kirsher 	req->hdr.domain = domain;
15479aebddd1SJeff Kirsher 	req->capability_flags = cpu_to_le32(cap_flags);
15489aebddd1SJeff Kirsher 	req->enable_flags = cpu_to_le32(en_flags);
1549f9449ab7SSathya Perla 	req->pmac_invalid = true;
15509aebddd1SJeff Kirsher 
1551bea50988SSathya Perla 	status = be_cmd_notify_wait(adapter, &wrb);
15529aebddd1SJeff Kirsher 	if (!status) {
1553bea50988SSathya Perla 		struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
155403d28ffeSKalesh AP 
15559aebddd1SJeff Kirsher 		*if_handle = le32_to_cpu(resp->interface_id);
1556b5bb9776SSathya Perla 
1557b5bb9776SSathya Perla 		/* Hack to retrieve VF's pmac-id on BE3 */
155818c57c74SKalesh AP 		if (BE3_chip(adapter) && be_virtfn(adapter))
1559b5bb9776SSathya Perla 			adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
15609aebddd1SJeff Kirsher 	}
15619aebddd1SJeff Kirsher 	return status;
15629aebddd1SJeff Kirsher }
15639aebddd1SJeff Kirsher 
156462219066SAjit Khaparde /* Uses MCCQ if available else MBOX */
be_cmd_if_destroy(struct be_adapter * adapter,int interface_id,u32 domain)156530128031SSathya Perla int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
15669aebddd1SJeff Kirsher {
156762219066SAjit Khaparde 	struct be_mcc_wrb wrb = {0};
15689aebddd1SJeff Kirsher 	struct be_cmd_req_if_destroy *req;
15699aebddd1SJeff Kirsher 	int status;
15709aebddd1SJeff Kirsher 
157130128031SSathya Perla 	if (interface_id == -1)
1572f9449ab7SSathya Perla 		return 0;
15739aebddd1SJeff Kirsher 
157462219066SAjit Khaparde 	req = embedded_payload(&wrb);
15759aebddd1SJeff Kirsher 
1576106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1577a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
157862219066SAjit Khaparde 			       sizeof(*req), &wrb, NULL);
15799aebddd1SJeff Kirsher 	req->hdr.domain = domain;
15809aebddd1SJeff Kirsher 	req->interface_id = cpu_to_le32(interface_id);
15819aebddd1SJeff Kirsher 
158262219066SAjit Khaparde 	status = be_cmd_notify_wait(adapter, &wrb);
15839aebddd1SJeff Kirsher 	return status;
15849aebddd1SJeff Kirsher }
15859aebddd1SJeff Kirsher 
15869aebddd1SJeff Kirsher /* Get stats is a non embedded command: the request is not embedded inside
15879aebddd1SJeff Kirsher  * WRB but is a separate dma memory block
15889aebddd1SJeff Kirsher  * Uses asynchronous MCC
15899aebddd1SJeff Kirsher  */
be_cmd_get_stats(struct be_adapter * adapter,struct be_dma_mem * nonemb_cmd)15909aebddd1SJeff Kirsher int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
15919aebddd1SJeff Kirsher {
15929aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
15939aebddd1SJeff Kirsher 	struct be_cmd_req_hdr *hdr;
15949aebddd1SJeff Kirsher 	int status = 0;
15959aebddd1SJeff Kirsher 
1596b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
15979aebddd1SJeff Kirsher 
15989aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
15999aebddd1SJeff Kirsher 	if (!wrb) {
16009aebddd1SJeff Kirsher 		status = -EBUSY;
16019aebddd1SJeff Kirsher 		goto err;
16029aebddd1SJeff Kirsher 	}
16039aebddd1SJeff Kirsher 	hdr = nonemb_cmd->va;
16049aebddd1SJeff Kirsher 
1605106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1606a2cc4e0bSSathya Perla 			       OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1607a2cc4e0bSSathya Perla 			       nonemb_cmd);
16089aebddd1SJeff Kirsher 
1609ca34fe38SSathya Perla 	/* version 1 of the cmd is not supported only by BE2 */
161061000861SAjit Khaparde 	if (BE2_chip(adapter))
161161000861SAjit Khaparde 		hdr->version = 0;
161261000861SAjit Khaparde 	if (BE3_chip(adapter) || lancer_chip(adapter))
16139aebddd1SJeff Kirsher 		hdr->version = 1;
161461000861SAjit Khaparde 	else
161561000861SAjit Khaparde 		hdr->version = 2;
16169aebddd1SJeff Kirsher 
1617efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
1618efaa408eSSuresh Reddy 	if (status)
1619efaa408eSSuresh Reddy 		goto err;
1620efaa408eSSuresh Reddy 
16219aebddd1SJeff Kirsher 	adapter->stats_cmd_sent = true;
16229aebddd1SJeff Kirsher 
16239aebddd1SJeff Kirsher err:
1624b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
16259aebddd1SJeff Kirsher 	return status;
16269aebddd1SJeff Kirsher }
16279aebddd1SJeff Kirsher 
16289aebddd1SJeff Kirsher /* Lancer Stats */
lancer_cmd_get_pport_stats(struct be_adapter * adapter,struct be_dma_mem * nonemb_cmd)16299aebddd1SJeff Kirsher int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
16309aebddd1SJeff Kirsher 			       struct be_dma_mem *nonemb_cmd)
16319aebddd1SJeff Kirsher {
16329aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
16339aebddd1SJeff Kirsher 	struct lancer_cmd_req_pport_stats *req;
16349aebddd1SJeff Kirsher 	int status = 0;
16359aebddd1SJeff Kirsher 
1636f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1637f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_ETH))
1638f25b119cSPadmanabh Ratnakar 		return -EPERM;
1639f25b119cSPadmanabh Ratnakar 
1640b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
16419aebddd1SJeff Kirsher 
16429aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
16439aebddd1SJeff Kirsher 	if (!wrb) {
16449aebddd1SJeff Kirsher 		status = -EBUSY;
16459aebddd1SJeff Kirsher 		goto err;
16469aebddd1SJeff Kirsher 	}
16479aebddd1SJeff Kirsher 	req = nonemb_cmd->va;
16489aebddd1SJeff Kirsher 
1649106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1650a2cc4e0bSSathya Perla 			       OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1651a2cc4e0bSSathya Perla 			       wrb, nonemb_cmd);
16529aebddd1SJeff Kirsher 
1653d51ebd33SPadmanabh Ratnakar 	req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
16549aebddd1SJeff Kirsher 	req->cmd_params.params.reset_stats = 0;
16559aebddd1SJeff Kirsher 
1656efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
1657efaa408eSSuresh Reddy 	if (status)
1658efaa408eSSuresh Reddy 		goto err;
1659efaa408eSSuresh Reddy 
16609aebddd1SJeff Kirsher 	adapter->stats_cmd_sent = true;
16619aebddd1SJeff Kirsher 
16629aebddd1SJeff Kirsher err:
1663b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
16649aebddd1SJeff Kirsher 	return status;
16659aebddd1SJeff Kirsher }
16669aebddd1SJeff Kirsher 
be_mac_to_link_speed(int mac_speed)1667323ff71eSSathya Perla static int be_mac_to_link_speed(int mac_speed)
1668323ff71eSSathya Perla {
1669323ff71eSSathya Perla 	switch (mac_speed) {
1670323ff71eSSathya Perla 	case PHY_LINK_SPEED_ZERO:
1671323ff71eSSathya Perla 		return 0;
1672323ff71eSSathya Perla 	case PHY_LINK_SPEED_10MBPS:
1673323ff71eSSathya Perla 		return 10;
1674323ff71eSSathya Perla 	case PHY_LINK_SPEED_100MBPS:
1675323ff71eSSathya Perla 		return 100;
1676323ff71eSSathya Perla 	case PHY_LINK_SPEED_1GBPS:
1677323ff71eSSathya Perla 		return 1000;
1678323ff71eSSathya Perla 	case PHY_LINK_SPEED_10GBPS:
1679323ff71eSSathya Perla 		return 10000;
1680b971f847SVasundhara Volam 	case PHY_LINK_SPEED_20GBPS:
1681b971f847SVasundhara Volam 		return 20000;
1682b971f847SVasundhara Volam 	case PHY_LINK_SPEED_25GBPS:
1683b971f847SVasundhara Volam 		return 25000;
1684b971f847SVasundhara Volam 	case PHY_LINK_SPEED_40GBPS:
1685b971f847SVasundhara Volam 		return 40000;
1686323ff71eSSathya Perla 	}
1687323ff71eSSathya Perla 	return 0;
1688323ff71eSSathya Perla }
1689323ff71eSSathya Perla 
1690323ff71eSSathya Perla /* Uses synchronous mcc
1691323ff71eSSathya Perla  * Returns link_speed in Mbps
1692323ff71eSSathya Perla  */
be_cmd_link_status_query(struct be_adapter * adapter,u16 * link_speed,u8 * link_status,u32 dom)1693323ff71eSSathya Perla int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1694323ff71eSSathya Perla 			     u8 *link_status, u32 dom)
16959aebddd1SJeff Kirsher {
16969aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
16979aebddd1SJeff Kirsher 	struct be_cmd_req_link_status *req;
16989aebddd1SJeff Kirsher 	int status;
16999aebddd1SJeff Kirsher 
1700b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
17019aebddd1SJeff Kirsher 
1702b236916aSAjit Khaparde 	if (link_status)
1703b236916aSAjit Khaparde 		*link_status = LINK_DOWN;
1704b236916aSAjit Khaparde 
17059aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
17069aebddd1SJeff Kirsher 	if (!wrb) {
17079aebddd1SJeff Kirsher 		status = -EBUSY;
17089aebddd1SJeff Kirsher 		goto err;
17099aebddd1SJeff Kirsher 	}
17109aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
17119aebddd1SJeff Kirsher 
171257cd80d4SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1713a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1714a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
171557cd80d4SPadmanabh Ratnakar 
1716ca34fe38SSathya Perla 	/* version 1 of the cmd is not supported only by BE2 */
1717ca34fe38SSathya Perla 	if (!BE2_chip(adapter))
1718daad6167SPadmanabh Ratnakar 		req->hdr.version = 1;
1719daad6167SPadmanabh Ratnakar 
172057cd80d4SPadmanabh Ratnakar 	req->hdr.domain = dom;
17219aebddd1SJeff Kirsher 
17229aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
17239aebddd1SJeff Kirsher 	if (!status) {
17249aebddd1SJeff Kirsher 		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
172503d28ffeSKalesh AP 
1726323ff71eSSathya Perla 		if (link_speed) {
1727323ff71eSSathya Perla 			*link_speed = resp->link_speed ?
1728323ff71eSSathya Perla 				      le16_to_cpu(resp->link_speed) * 10 :
1729323ff71eSSathya Perla 				      be_mac_to_link_speed(resp->mac_speed);
1730323ff71eSSathya Perla 
1731323ff71eSSathya Perla 			if (!resp->logical_link_status)
1732323ff71eSSathya Perla 				*link_speed = 0;
17339aebddd1SJeff Kirsher 		}
1734b236916aSAjit Khaparde 		if (link_status)
1735b236916aSAjit Khaparde 			*link_status = resp->logical_link_status;
17369aebddd1SJeff Kirsher 	}
17379aebddd1SJeff Kirsher 
17389aebddd1SJeff Kirsher err:
1739b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
17409aebddd1SJeff Kirsher 	return status;
17419aebddd1SJeff Kirsher }
17429aebddd1SJeff Kirsher 
17439aebddd1SJeff Kirsher /* Uses synchronous mcc */
be_cmd_get_die_temperature(struct be_adapter * adapter)17449aebddd1SJeff Kirsher int be_cmd_get_die_temperature(struct be_adapter *adapter)
17459aebddd1SJeff Kirsher {
17469aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
17479aebddd1SJeff Kirsher 	struct be_cmd_req_get_cntl_addnl_attribs *req;
1748117affe3SVasundhara Volam 	int status = 0;
17499aebddd1SJeff Kirsher 
1750b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
17519aebddd1SJeff Kirsher 
17529aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
17539aebddd1SJeff Kirsher 	if (!wrb) {
17549aebddd1SJeff Kirsher 		status = -EBUSY;
17559aebddd1SJeff Kirsher 		goto err;
17569aebddd1SJeff Kirsher 	}
17579aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
17589aebddd1SJeff Kirsher 
1759106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1760a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1761a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
17629aebddd1SJeff Kirsher 
1763efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
17649aebddd1SJeff Kirsher err:
1765b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
17669aebddd1SJeff Kirsher 	return status;
17679aebddd1SJeff Kirsher }
17689aebddd1SJeff Kirsher 
17699aebddd1SJeff Kirsher /* Uses synchronous mcc */
be_cmd_get_fat_dump_len(struct be_adapter * adapter,u32 * dump_size)1770fd7ff6f0SVenkat Duvvuru int be_cmd_get_fat_dump_len(struct be_adapter *adapter, u32 *dump_size)
17719aebddd1SJeff Kirsher {
1772fd7ff6f0SVenkat Duvvuru 	struct be_mcc_wrb wrb = {0};
17739aebddd1SJeff Kirsher 	struct be_cmd_req_get_fat *req;
17749aebddd1SJeff Kirsher 	int status;
17759aebddd1SJeff Kirsher 
1776fd7ff6f0SVenkat Duvvuru 	req = embedded_payload(&wrb);
17779aebddd1SJeff Kirsher 
1778106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1779fd7ff6f0SVenkat Duvvuru 			       OPCODE_COMMON_MANAGE_FAT, sizeof(*req),
1780fd7ff6f0SVenkat Duvvuru 			       &wrb, NULL);
17819aebddd1SJeff Kirsher 	req->fat_operation = cpu_to_le32(QUERY_FAT);
1782fd7ff6f0SVenkat Duvvuru 	status = be_cmd_notify_wait(adapter, &wrb);
17839aebddd1SJeff Kirsher 	if (!status) {
1784fd7ff6f0SVenkat Duvvuru 		struct be_cmd_resp_get_fat *resp = embedded_payload(&wrb);
178503d28ffeSKalesh AP 
1786fd7ff6f0SVenkat Duvvuru 		if (dump_size && resp->log_size)
1787fd7ff6f0SVenkat Duvvuru 			*dump_size = le32_to_cpu(resp->log_size) -
17889aebddd1SJeff Kirsher 					sizeof(u32);
17899aebddd1SJeff Kirsher 	}
17909aebddd1SJeff Kirsher 	return status;
17919aebddd1SJeff Kirsher }
17929aebddd1SJeff Kirsher 
be_cmd_get_fat_dump(struct be_adapter * adapter,u32 buf_len,void * buf)1793fd7ff6f0SVenkat Duvvuru int be_cmd_get_fat_dump(struct be_adapter *adapter, u32 buf_len, void *buf)
17949aebddd1SJeff Kirsher {
17959aebddd1SJeff Kirsher 	struct be_dma_mem get_fat_cmd;
17969aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
17979aebddd1SJeff Kirsher 	struct be_cmd_req_get_fat *req;
17989aebddd1SJeff Kirsher 	u32 offset = 0, total_size, buf_size,
17999aebddd1SJeff Kirsher 				log_offset = sizeof(u32), payload_len;
1800fd7ff6f0SVenkat Duvvuru 	int status;
18019aebddd1SJeff Kirsher 
18029aebddd1SJeff Kirsher 	if (buf_len == 0)
1803fd7ff6f0SVenkat Duvvuru 		return 0;
18049aebddd1SJeff Kirsher 
18059aebddd1SJeff Kirsher 	total_size = buf_len;
18069aebddd1SJeff Kirsher 
18079aebddd1SJeff Kirsher 	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60 * 1024;
1808750afb08SLuis Chamberlain 	get_fat_cmd.va = dma_alloc_coherent(&adapter->pdev->dev,
18099aebddd1SJeff Kirsher 					    get_fat_cmd.size,
1810e51000dbSSriharsha Basavapatna 					    &get_fat_cmd.dma, GFP_ATOMIC);
1811fd7ff6f0SVenkat Duvvuru 	if (!get_fat_cmd.va)
1812c5f156deSVasundhara Volam 		return -ENOMEM;
18139aebddd1SJeff Kirsher 
1814b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
18159aebddd1SJeff Kirsher 
18169aebddd1SJeff Kirsher 	while (total_size) {
18179aebddd1SJeff Kirsher 		buf_size = min(total_size, (u32)60 * 1024);
18189aebddd1SJeff Kirsher 		total_size -= buf_size;
18199aebddd1SJeff Kirsher 
18209aebddd1SJeff Kirsher 		wrb = wrb_from_mccq(adapter);
18219aebddd1SJeff Kirsher 		if (!wrb) {
18229aebddd1SJeff Kirsher 			status = -EBUSY;
18239aebddd1SJeff Kirsher 			goto err;
18249aebddd1SJeff Kirsher 		}
18259aebddd1SJeff Kirsher 		req = get_fat_cmd.va;
18269aebddd1SJeff Kirsher 
18279aebddd1SJeff Kirsher 		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
1828106df1e3SSomnath Kotur 		be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1829a2cc4e0bSSathya Perla 				       OPCODE_COMMON_MANAGE_FAT, payload_len,
1830a2cc4e0bSSathya Perla 				       wrb, &get_fat_cmd);
18319aebddd1SJeff Kirsher 
18329aebddd1SJeff Kirsher 		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
18339aebddd1SJeff Kirsher 		req->read_log_offset = cpu_to_le32(log_offset);
18349aebddd1SJeff Kirsher 		req->read_log_length = cpu_to_le32(buf_size);
18359aebddd1SJeff Kirsher 		req->data_buffer_size = cpu_to_le32(buf_size);
18369aebddd1SJeff Kirsher 
18379aebddd1SJeff Kirsher 		status = be_mcc_notify_wait(adapter);
18389aebddd1SJeff Kirsher 		if (!status) {
18399aebddd1SJeff Kirsher 			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
184003d28ffeSKalesh AP 
18419aebddd1SJeff Kirsher 			memcpy(buf + offset,
18429aebddd1SJeff Kirsher 			       resp->data_buffer,
184392aa9214SSomnath Kotur 			       le32_to_cpu(resp->read_log_length));
18449aebddd1SJeff Kirsher 		} else {
18459aebddd1SJeff Kirsher 			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
18469aebddd1SJeff Kirsher 			goto err;
18479aebddd1SJeff Kirsher 		}
18489aebddd1SJeff Kirsher 		offset += buf_size;
18499aebddd1SJeff Kirsher 		log_offset += buf_size;
18509aebddd1SJeff Kirsher 	}
18519aebddd1SJeff Kirsher err:
1852e51000dbSSriharsha Basavapatna 	dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
1853a2cc4e0bSSathya Perla 			  get_fat_cmd.va, get_fat_cmd.dma);
1854b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
1855c5f156deSVasundhara Volam 	return status;
18569aebddd1SJeff Kirsher }
18579aebddd1SJeff Kirsher 
185804b71175SSathya Perla /* Uses synchronous mcc */
be_cmd_get_fw_ver(struct be_adapter * adapter)1859e97e3cdaSKalesh AP int be_cmd_get_fw_ver(struct be_adapter *adapter)
18609aebddd1SJeff Kirsher {
18619aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
18629aebddd1SJeff Kirsher 	struct be_cmd_req_get_fw_version *req;
18639aebddd1SJeff Kirsher 	int status;
18649aebddd1SJeff Kirsher 
1865b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
18669aebddd1SJeff Kirsher 
186704b71175SSathya Perla 	wrb = wrb_from_mccq(adapter);
186804b71175SSathya Perla 	if (!wrb) {
186904b71175SSathya Perla 		status = -EBUSY;
187004b71175SSathya Perla 		goto err;
187104b71175SSathya Perla 	}
187204b71175SSathya Perla 
18739aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
18749aebddd1SJeff Kirsher 
1875106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1876a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1877a2cc4e0bSSathya Perla 			       NULL);
187804b71175SSathya Perla 	status = be_mcc_notify_wait(adapter);
18799aebddd1SJeff Kirsher 	if (!status) {
18809aebddd1SJeff Kirsher 		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1881acbafeb1SSathya Perla 
1882f029c781SWolfram Sang 		strscpy(adapter->fw_ver, resp->firmware_version_string,
1883242eb470SVasundhara Volam 			sizeof(adapter->fw_ver));
1884f029c781SWolfram Sang 		strscpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1885242eb470SVasundhara Volam 			sizeof(adapter->fw_on_flash));
18869aebddd1SJeff Kirsher 	}
188704b71175SSathya Perla err:
1888b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
18899aebddd1SJeff Kirsher 	return status;
18909aebddd1SJeff Kirsher }
18919aebddd1SJeff Kirsher 
18929aebddd1SJeff Kirsher /* set the EQ delay interval of an EQ to specified value
18939aebddd1SJeff Kirsher  * Uses async mcc
18949aebddd1SJeff Kirsher  */
__be_cmd_modify_eqd(struct be_adapter * adapter,struct be_set_eqd * set_eqd,int num)1895b502ae8dSKalesh AP static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1896b502ae8dSKalesh AP 			       struct be_set_eqd *set_eqd, int num)
18979aebddd1SJeff Kirsher {
18989aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
18999aebddd1SJeff Kirsher 	struct be_cmd_req_modify_eq_delay *req;
19002632bafdSSathya Perla 	int status = 0, i;
19019aebddd1SJeff Kirsher 
1902b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
19039aebddd1SJeff Kirsher 
19049aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
19059aebddd1SJeff Kirsher 	if (!wrb) {
19069aebddd1SJeff Kirsher 		status = -EBUSY;
19079aebddd1SJeff Kirsher 		goto err;
19089aebddd1SJeff Kirsher 	}
19099aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
19109aebddd1SJeff Kirsher 
1911106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1912a2cc4e0bSSathya Perla 			       OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1913a2cc4e0bSSathya Perla 			       NULL);
19149aebddd1SJeff Kirsher 
19152632bafdSSathya Perla 	req->num_eq = cpu_to_le32(num);
19162632bafdSSathya Perla 	for (i = 0; i < num; i++) {
19172632bafdSSathya Perla 		req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
19182632bafdSSathya Perla 		req->set_eqd[i].phase = 0;
19192632bafdSSathya Perla 		req->set_eqd[i].delay_multiplier =
19202632bafdSSathya Perla 				cpu_to_le32(set_eqd[i].delay_multiplier);
19212632bafdSSathya Perla 	}
19229aebddd1SJeff Kirsher 
1923efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
19249aebddd1SJeff Kirsher err:
1925b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
19269aebddd1SJeff Kirsher 	return status;
19279aebddd1SJeff Kirsher }
19289aebddd1SJeff Kirsher 
be_cmd_modify_eqd(struct be_adapter * adapter,struct be_set_eqd * set_eqd,int num)192993676703SKalesh AP int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
193093676703SKalesh AP 		      int num)
193193676703SKalesh AP {
193293676703SKalesh AP 	int num_eqs, i = 0;
193393676703SKalesh AP 
193493676703SKalesh AP 	while (num) {
193593676703SKalesh AP 		num_eqs = min(num, 8);
193693676703SKalesh AP 		__be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
193793676703SKalesh AP 		i += num_eqs;
193893676703SKalesh AP 		num -= num_eqs;
193993676703SKalesh AP 	}
194093676703SKalesh AP 
194193676703SKalesh AP 	return 0;
194293676703SKalesh AP }
194393676703SKalesh AP 
19449aebddd1SJeff Kirsher /* Uses sycnhronous mcc */
be_cmd_vlan_config(struct be_adapter * adapter,u32 if_id,u16 * vtag_array,u32 num,u32 domain)19459aebddd1SJeff Kirsher int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
1946435452aaSVasundhara Volam 		       u32 num, u32 domain)
19479aebddd1SJeff Kirsher {
19489aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
19499aebddd1SJeff Kirsher 	struct be_cmd_req_vlan_config *req;
19509aebddd1SJeff Kirsher 	int status;
19519aebddd1SJeff Kirsher 
1952b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
19539aebddd1SJeff Kirsher 
19549aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
19559aebddd1SJeff Kirsher 	if (!wrb) {
19569aebddd1SJeff Kirsher 		status = -EBUSY;
19579aebddd1SJeff Kirsher 		goto err;
19589aebddd1SJeff Kirsher 	}
19599aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
19609aebddd1SJeff Kirsher 
1961106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1962a2cc4e0bSSathya Perla 			       OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1963a2cc4e0bSSathya Perla 			       wrb, NULL);
1964435452aaSVasundhara Volam 	req->hdr.domain = domain;
19659aebddd1SJeff Kirsher 
19669aebddd1SJeff Kirsher 	req->interface_id = if_id;
1967012bd387SAjit Khaparde 	req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
19689aebddd1SJeff Kirsher 	req->num_vlan = num;
19699aebddd1SJeff Kirsher 	memcpy(req->normal_vlan, vtag_array,
19709aebddd1SJeff Kirsher 	       req->num_vlan * sizeof(vtag_array[0]));
19719aebddd1SJeff Kirsher 
19729aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
19739aebddd1SJeff Kirsher err:
1974b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
19759aebddd1SJeff Kirsher 	return status;
19769aebddd1SJeff Kirsher }
19779aebddd1SJeff Kirsher 
__be_cmd_rx_filter(struct be_adapter * adapter,u32 flags,u32 value)1978ac34b743SSathya Perla static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
19799aebddd1SJeff Kirsher {
19809aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
19819aebddd1SJeff Kirsher 	struct be_dma_mem *mem = &adapter->rx_filter;
19829aebddd1SJeff Kirsher 	struct be_cmd_req_rx_filter *req = mem->va;
19839aebddd1SJeff Kirsher 	int status;
19849aebddd1SJeff Kirsher 
1985b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
19869aebddd1SJeff Kirsher 
19879aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
19889aebddd1SJeff Kirsher 	if (!wrb) {
19899aebddd1SJeff Kirsher 		status = -EBUSY;
19909aebddd1SJeff Kirsher 		goto err;
19919aebddd1SJeff Kirsher 	}
19929aebddd1SJeff Kirsher 	memset(req, 0, sizeof(*req));
1993106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1994106df1e3SSomnath Kotur 			       OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1995106df1e3SSomnath Kotur 			       wrb, mem);
19969aebddd1SJeff Kirsher 
19979aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(adapter->if_handle);
1998ac34b743SSathya Perla 	req->if_flags_mask = cpu_to_le32(flags);
1999ac34b743SSathya Perla 	req->if_flags = (value == ON) ? req->if_flags_mask : 0;
2000d9d604f8SAjit Khaparde 
2001ac34b743SSathya Perla 	if (flags & BE_IF_FLAGS_MULTICAST) {
2002b7172414SSathya Perla 		int i;
20039aebddd1SJeff Kirsher 
20041610c79fSPadmanabh Ratnakar 		/* Reset mcast promisc mode if already set by setting mask
20051610c79fSPadmanabh Ratnakar 		 * and not setting flags field
20061610c79fSPadmanabh Ratnakar 		 */
20071610c79fSPadmanabh Ratnakar 		req->if_flags_mask |=
2008abb93951SPadmanabh Ratnakar 			cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
200992bf14abSSathya Perla 				    be_if_cap_flags(adapter));
2010b7172414SSathya Perla 		req->mcast_num = cpu_to_le32(adapter->mc_count);
2011b7172414SSathya Perla 		for (i = 0; i < adapter->mc_count; i++)
2012b7172414SSathya Perla 			ether_addr_copy(req->mcast_mac[i].byte,
2013b7172414SSathya Perla 					adapter->mc_list[i].mac);
20149aebddd1SJeff Kirsher 	}
20159aebddd1SJeff Kirsher 
2016b6588879SSathya Perla 	status = be_mcc_notify_wait(adapter);
20179aebddd1SJeff Kirsher err:
2018b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
20199aebddd1SJeff Kirsher 	return status;
20209aebddd1SJeff Kirsher }
20219aebddd1SJeff Kirsher 
be_cmd_rx_filter(struct be_adapter * adapter,u32 flags,u32 value)2022ac34b743SSathya Perla int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
2023ac34b743SSathya Perla {
2024ac34b743SSathya Perla 	struct device *dev = &adapter->pdev->dev;
2025ac34b743SSathya Perla 
2026ac34b743SSathya Perla 	if ((flags & be_if_cap_flags(adapter)) != flags) {
2027ac34b743SSathya Perla 		dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
2028ac34b743SSathya Perla 		dev_warn(dev, "Interface is capable of 0x%x flags only\n",
2029ac34b743SSathya Perla 			 be_if_cap_flags(adapter));
2030ac34b743SSathya Perla 	}
2031ac34b743SSathya Perla 	flags &= be_if_cap_flags(adapter);
2032196e3735SKalesh AP 	if (!flags)
2033196e3735SKalesh AP 		return -ENOTSUPP;
2034ac34b743SSathya Perla 
2035ac34b743SSathya Perla 	return __be_cmd_rx_filter(adapter, flags, value);
2036ac34b743SSathya Perla }
2037ac34b743SSathya Perla 
20389aebddd1SJeff Kirsher /* Uses synchrounous mcc */
be_cmd_set_flow_control(struct be_adapter * adapter,u32 tx_fc,u32 rx_fc)20399aebddd1SJeff Kirsher int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
20409aebddd1SJeff Kirsher {
20419aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
20429aebddd1SJeff Kirsher 	struct be_cmd_req_set_flow_control *req;
20439aebddd1SJeff Kirsher 	int status;
20449aebddd1SJeff Kirsher 
2045f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
2046f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_COMMON))
2047f25b119cSPadmanabh Ratnakar 		return -EPERM;
2048f25b119cSPadmanabh Ratnakar 
2049b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
20509aebddd1SJeff Kirsher 
20519aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
20529aebddd1SJeff Kirsher 	if (!wrb) {
20539aebddd1SJeff Kirsher 		status = -EBUSY;
20549aebddd1SJeff Kirsher 		goto err;
20559aebddd1SJeff Kirsher 	}
20569aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
20579aebddd1SJeff Kirsher 
2058106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2059a2cc4e0bSSathya Perla 			       OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
2060a2cc4e0bSSathya Perla 			       wrb, NULL);
20619aebddd1SJeff Kirsher 
2062b29812c1SSuresh Reddy 	req->hdr.version = 1;
20639aebddd1SJeff Kirsher 	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
20649aebddd1SJeff Kirsher 	req->rx_flow_control = cpu_to_le16((u16)rx_fc);
20659aebddd1SJeff Kirsher 
20669aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
20679aebddd1SJeff Kirsher 
20689aebddd1SJeff Kirsher err:
2069b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
2070b29812c1SSuresh Reddy 
2071b29812c1SSuresh Reddy 	if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
2072b29812c1SSuresh Reddy 		return  -EOPNOTSUPP;
2073b29812c1SSuresh Reddy 
20749aebddd1SJeff Kirsher 	return status;
20759aebddd1SJeff Kirsher }
20769aebddd1SJeff Kirsher 
20779aebddd1SJeff Kirsher /* Uses sycn mcc */
be_cmd_get_flow_control(struct be_adapter * adapter,u32 * tx_fc,u32 * rx_fc)20789aebddd1SJeff Kirsher int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
20799aebddd1SJeff Kirsher {
20809aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
20819aebddd1SJeff Kirsher 	struct be_cmd_req_get_flow_control *req;
20829aebddd1SJeff Kirsher 	int status;
20839aebddd1SJeff Kirsher 
2084f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2085f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_COMMON))
2086f25b119cSPadmanabh Ratnakar 		return -EPERM;
2087f25b119cSPadmanabh Ratnakar 
2088b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
20899aebddd1SJeff Kirsher 
20909aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
20919aebddd1SJeff Kirsher 	if (!wrb) {
20929aebddd1SJeff Kirsher 		status = -EBUSY;
20939aebddd1SJeff Kirsher 		goto err;
20949aebddd1SJeff Kirsher 	}
20959aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
20969aebddd1SJeff Kirsher 
2097106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2098a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2099a2cc4e0bSSathya Perla 			       wrb, NULL);
21009aebddd1SJeff Kirsher 
21019aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
21029aebddd1SJeff Kirsher 	if (!status) {
21039aebddd1SJeff Kirsher 		struct be_cmd_resp_get_flow_control *resp =
21049aebddd1SJeff Kirsher 						embedded_payload(wrb);
210503d28ffeSKalesh AP 
21069aebddd1SJeff Kirsher 		*tx_fc = le16_to_cpu(resp->tx_flow_control);
21079aebddd1SJeff Kirsher 		*rx_fc = le16_to_cpu(resp->rx_flow_control);
21089aebddd1SJeff Kirsher 	}
21099aebddd1SJeff Kirsher 
21109aebddd1SJeff Kirsher err:
2111b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
21129aebddd1SJeff Kirsher 	return status;
21139aebddd1SJeff Kirsher }
21149aebddd1SJeff Kirsher 
21159aebddd1SJeff Kirsher /* Uses mbox */
be_cmd_query_fw_cfg(struct be_adapter * adapter)2116e97e3cdaSKalesh AP int be_cmd_query_fw_cfg(struct be_adapter *adapter)
21179aebddd1SJeff Kirsher {
21189aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
21199aebddd1SJeff Kirsher 	struct be_cmd_req_query_fw_cfg *req;
21209aebddd1SJeff Kirsher 	int status;
21219aebddd1SJeff Kirsher 
21229aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
21239aebddd1SJeff Kirsher 		return -1;
21249aebddd1SJeff Kirsher 
21259aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
21269aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
21279aebddd1SJeff Kirsher 
2128106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2129a2cc4e0bSSathya Perla 			       OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2130a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
21319aebddd1SJeff Kirsher 
21329aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
21339aebddd1SJeff Kirsher 	if (!status) {
21349aebddd1SJeff Kirsher 		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
213503d28ffeSKalesh AP 
2136e97e3cdaSKalesh AP 		adapter->port_num = le32_to_cpu(resp->phys_port);
2137e97e3cdaSKalesh AP 		adapter->function_mode = le32_to_cpu(resp->function_mode);
2138e97e3cdaSKalesh AP 		adapter->function_caps = le32_to_cpu(resp->function_caps);
2139e97e3cdaSKalesh AP 		adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
2140acbafeb1SSathya Perla 		dev_info(&adapter->pdev->dev,
2141acbafeb1SSathya Perla 			 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2142acbafeb1SSathya Perla 			 adapter->function_mode, adapter->function_caps);
21439aebddd1SJeff Kirsher 	}
21449aebddd1SJeff Kirsher 
21459aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
21469aebddd1SJeff Kirsher 	return status;
21479aebddd1SJeff Kirsher }
21489aebddd1SJeff Kirsher 
21499aebddd1SJeff Kirsher /* Uses mbox */
be_cmd_reset_function(struct be_adapter * adapter)21509aebddd1SJeff Kirsher int be_cmd_reset_function(struct be_adapter *adapter)
21519aebddd1SJeff Kirsher {
21529aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
21539aebddd1SJeff Kirsher 	struct be_cmd_req_hdr *req;
21549aebddd1SJeff Kirsher 	int status;
21559aebddd1SJeff Kirsher 
2156bf99e50dSPadmanabh Ratnakar 	if (lancer_chip(adapter)) {
2157bf99e50dSPadmanabh Ratnakar 		iowrite32(SLI_PORT_CONTROL_IP_MASK,
2158bf99e50dSPadmanabh Ratnakar 			  adapter->db + SLIPORT_CONTROL_OFFSET);
21599fa465c0SSathya Perla 		status = lancer_wait_ready(adapter);
21609fa465c0SSathya Perla 		if (status)
2161bf99e50dSPadmanabh Ratnakar 			dev_err(&adapter->pdev->dev,
2162bf99e50dSPadmanabh Ratnakar 				"Adapter in non recoverable error\n");
2163bf99e50dSPadmanabh Ratnakar 		return status;
2164bf99e50dSPadmanabh Ratnakar 	}
2165bf99e50dSPadmanabh Ratnakar 
21669aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
21679aebddd1SJeff Kirsher 		return -1;
21689aebddd1SJeff Kirsher 
21699aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
21709aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
21719aebddd1SJeff Kirsher 
2172106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2173a2cc4e0bSSathya Perla 			       OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2174a2cc4e0bSSathya Perla 			       NULL);
21759aebddd1SJeff Kirsher 
21769aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
21779aebddd1SJeff Kirsher 
21789aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
21799aebddd1SJeff Kirsher 	return status;
21809aebddd1SJeff Kirsher }
21819aebddd1SJeff Kirsher 
be_cmd_rss_config(struct be_adapter * adapter,u8 * rsstable,u32 rss_hash_opts,u16 table_size,const u8 * rss_hkey)2182594ad54aSSuresh Reddy int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
218333cb0fa7SBen Hutchings 		      u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
21849aebddd1SJeff Kirsher {
21859aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
21869aebddd1SJeff Kirsher 	struct be_cmd_req_rss_config *req;
21879aebddd1SJeff Kirsher 	int status;
21889aebddd1SJeff Kirsher 
2189da1388d6SVasundhara Volam 	if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2190da1388d6SVasundhara Volam 		return 0;
2191da1388d6SVasundhara Volam 
2192b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
21939aebddd1SJeff Kirsher 
2194b51aa367SKalesh AP 	wrb = wrb_from_mccq(adapter);
2195b51aa367SKalesh AP 	if (!wrb) {
2196b51aa367SKalesh AP 		status = -EBUSY;
2197b51aa367SKalesh AP 		goto err;
2198b51aa367SKalesh AP 	}
21999aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
22009aebddd1SJeff Kirsher 
2201106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2202106df1e3SSomnath Kotur 			       OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
22039aebddd1SJeff Kirsher 
22049aebddd1SJeff Kirsher 	req->if_id = cpu_to_le32(adapter->if_handle);
2205594ad54aSSuresh Reddy 	req->enable_rss = cpu_to_le16(rss_hash_opts);
22069aebddd1SJeff Kirsher 	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
2207594ad54aSSuresh Reddy 
2208b51aa367SKalesh AP 	if (!BEx_chip(adapter))
2209594ad54aSSuresh Reddy 		req->hdr.version = 1;
2210594ad54aSSuresh Reddy 
22119aebddd1SJeff Kirsher 	memcpy(req->cpu_table, rsstable, table_size);
2212e2557877SVenkata Duvvuru 	memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
22139aebddd1SJeff Kirsher 	be_dws_cpu_to_le(req->hash, sizeof(req->hash));
22149aebddd1SJeff Kirsher 
2215b51aa367SKalesh AP 	status = be_mcc_notify_wait(adapter);
2216b51aa367SKalesh AP err:
2217b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
22189aebddd1SJeff Kirsher 	return status;
22199aebddd1SJeff Kirsher }
22209aebddd1SJeff Kirsher 
22219aebddd1SJeff Kirsher /* Uses sync mcc */
be_cmd_set_beacon_state(struct be_adapter * adapter,u8 port_num,u8 bcn,u8 sts,u8 state)22229aebddd1SJeff Kirsher int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
22239aebddd1SJeff Kirsher 			    u8 bcn, u8 sts, u8 state)
22249aebddd1SJeff Kirsher {
22259aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
22269aebddd1SJeff Kirsher 	struct be_cmd_req_enable_disable_beacon *req;
22279aebddd1SJeff Kirsher 	int status;
22289aebddd1SJeff Kirsher 
2229b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
22309aebddd1SJeff Kirsher 
22319aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
22329aebddd1SJeff Kirsher 	if (!wrb) {
22339aebddd1SJeff Kirsher 		status = -EBUSY;
22349aebddd1SJeff Kirsher 		goto err;
22359aebddd1SJeff Kirsher 	}
22369aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
22379aebddd1SJeff Kirsher 
2238106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2239a2cc4e0bSSathya Perla 			       OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2240a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
22419aebddd1SJeff Kirsher 
22429aebddd1SJeff Kirsher 	req->port_num = port_num;
22439aebddd1SJeff Kirsher 	req->beacon_state = state;
22449aebddd1SJeff Kirsher 	req->beacon_duration = bcn;
22459aebddd1SJeff Kirsher 	req->status_duration = sts;
22469aebddd1SJeff Kirsher 
22479aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
22489aebddd1SJeff Kirsher 
22499aebddd1SJeff Kirsher err:
2250b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
22519aebddd1SJeff Kirsher 	return status;
22529aebddd1SJeff Kirsher }
22539aebddd1SJeff Kirsher 
22549aebddd1SJeff Kirsher /* Uses sync mcc */
be_cmd_get_beacon_state(struct be_adapter * adapter,u8 port_num,u32 * state)22559aebddd1SJeff Kirsher int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
22569aebddd1SJeff Kirsher {
22579aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
22589aebddd1SJeff Kirsher 	struct be_cmd_req_get_beacon_state *req;
22599aebddd1SJeff Kirsher 	int status;
22609aebddd1SJeff Kirsher 
2261b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
22629aebddd1SJeff Kirsher 
22639aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
22649aebddd1SJeff Kirsher 	if (!wrb) {
22659aebddd1SJeff Kirsher 		status = -EBUSY;
22669aebddd1SJeff Kirsher 		goto err;
22679aebddd1SJeff Kirsher 	}
22689aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
22699aebddd1SJeff Kirsher 
2270106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2271a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2272a2cc4e0bSSathya Perla 			       wrb, NULL);
22739aebddd1SJeff Kirsher 
22749aebddd1SJeff Kirsher 	req->port_num = port_num;
22759aebddd1SJeff Kirsher 
22769aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
22779aebddd1SJeff Kirsher 	if (!status) {
22789aebddd1SJeff Kirsher 		struct be_cmd_resp_get_beacon_state *resp =
22799aebddd1SJeff Kirsher 						embedded_payload(wrb);
228003d28ffeSKalesh AP 
22819aebddd1SJeff Kirsher 		*state = resp->beacon_state;
22829aebddd1SJeff Kirsher 	}
22839aebddd1SJeff Kirsher 
22849aebddd1SJeff Kirsher err:
2285b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
22869aebddd1SJeff Kirsher 	return status;
22879aebddd1SJeff Kirsher }
22889aebddd1SJeff Kirsher 
2289e36edd9dSMark Leonard /* Uses sync mcc */
be_cmd_read_port_transceiver_data(struct be_adapter * adapter,u8 page_num,u32 off,u32 len,u8 * data)2290e36edd9dSMark Leonard int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2291d7241f67SHristo Venev 				      u8 page_num, u32 off, u32 len, u8 *data)
2292e36edd9dSMark Leonard {
2293e36edd9dSMark Leonard 	struct be_dma_mem cmd;
2294e36edd9dSMark Leonard 	struct be_mcc_wrb *wrb;
2295e36edd9dSMark Leonard 	struct be_cmd_req_port_type *req;
2296e36edd9dSMark Leonard 	int status;
2297e36edd9dSMark Leonard 
2298e36edd9dSMark Leonard 	if (page_num > TR_PAGE_A2)
2299e36edd9dSMark Leonard 		return -EINVAL;
2300e36edd9dSMark Leonard 
2301e36edd9dSMark Leonard 	cmd.size = sizeof(struct be_cmd_resp_port_type);
2302750afb08SLuis Chamberlain 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
2303e51000dbSSriharsha Basavapatna 				    GFP_ATOMIC);
2304e36edd9dSMark Leonard 	if (!cmd.va) {
2305e36edd9dSMark Leonard 		dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2306e36edd9dSMark Leonard 		return -ENOMEM;
2307e36edd9dSMark Leonard 	}
2308e36edd9dSMark Leonard 
2309b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
2310e36edd9dSMark Leonard 
2311e36edd9dSMark Leonard 	wrb = wrb_from_mccq(adapter);
2312e36edd9dSMark Leonard 	if (!wrb) {
2313e36edd9dSMark Leonard 		status = -EBUSY;
2314e36edd9dSMark Leonard 		goto err;
2315e36edd9dSMark Leonard 	}
2316e36edd9dSMark Leonard 	req = cmd.va;
2317e36edd9dSMark Leonard 
2318e36edd9dSMark Leonard 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2319e36edd9dSMark Leonard 			       OPCODE_COMMON_READ_TRANSRECV_DATA,
2320e36edd9dSMark Leonard 			       cmd.size, wrb, &cmd);
2321e36edd9dSMark Leonard 
2322e36edd9dSMark Leonard 	req->port = cpu_to_le32(adapter->hba_port_num);
2323e36edd9dSMark Leonard 	req->page_num = cpu_to_le32(page_num);
2324e36edd9dSMark Leonard 	status = be_mcc_notify_wait(adapter);
2325d7241f67SHristo Venev 	if (!status && len > 0) {
2326e36edd9dSMark Leonard 		struct be_cmd_resp_port_type *resp = cmd.va;
2327e36edd9dSMark Leonard 
2328d7241f67SHristo Venev 		memcpy(data, resp->page_data + off, len);
2329e36edd9dSMark Leonard 	}
2330e36edd9dSMark Leonard err:
2331b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
2332e51000dbSSriharsha Basavapatna 	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
2333e36edd9dSMark Leonard 	return status;
2334e36edd9dSMark Leonard }
2335e36edd9dSMark Leonard 
lancer_cmd_write_object(struct be_adapter * adapter,struct be_dma_mem * cmd,u32 data_size,u32 data_offset,const char * obj_name,u32 * data_written,u8 * change_status,u8 * addn_status)2336a23113b5SSuresh Reddy static int lancer_cmd_write_object(struct be_adapter *adapter,
2337a23113b5SSuresh Reddy 				   struct be_dma_mem *cmd, u32 data_size,
2338a23113b5SSuresh Reddy 				   u32 data_offset, const char *obj_name,
2339a23113b5SSuresh Reddy 				   u32 *data_written, u8 *change_status,
2340a23113b5SSuresh Reddy 				   u8 *addn_status)
23419aebddd1SJeff Kirsher {
23429aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
23439aebddd1SJeff Kirsher 	struct lancer_cmd_req_write_object *req;
23449aebddd1SJeff Kirsher 	struct lancer_cmd_resp_write_object *resp;
23459aebddd1SJeff Kirsher 	void *ctxt = NULL;
23469aebddd1SJeff Kirsher 	int status;
23479aebddd1SJeff Kirsher 
2348b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
23499aebddd1SJeff Kirsher 	adapter->flash_status = 0;
23509aebddd1SJeff Kirsher 
23519aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
23529aebddd1SJeff Kirsher 	if (!wrb) {
23539aebddd1SJeff Kirsher 		status = -EBUSY;
23549aebddd1SJeff Kirsher 		goto err_unlock;
23559aebddd1SJeff Kirsher 	}
23569aebddd1SJeff Kirsher 
23579aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
23589aebddd1SJeff Kirsher 
2359106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
23609aebddd1SJeff Kirsher 			       OPCODE_COMMON_WRITE_OBJECT,
2361106df1e3SSomnath Kotur 			       sizeof(struct lancer_cmd_req_write_object), wrb,
2362106df1e3SSomnath Kotur 			       NULL);
23639aebddd1SJeff Kirsher 
23649aebddd1SJeff Kirsher 	ctxt = &req->context;
23659aebddd1SJeff Kirsher 	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
23669aebddd1SJeff Kirsher 		      write_length, ctxt, data_size);
23679aebddd1SJeff Kirsher 
23689aebddd1SJeff Kirsher 	if (data_size == 0)
23699aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
23709aebddd1SJeff Kirsher 			      eof, ctxt, 1);
23719aebddd1SJeff Kirsher 	else
23729aebddd1SJeff Kirsher 		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
23739aebddd1SJeff Kirsher 			      eof, ctxt, 0);
23749aebddd1SJeff Kirsher 
23759aebddd1SJeff Kirsher 	be_dws_cpu_to_le(ctxt, sizeof(req->context));
23769aebddd1SJeff Kirsher 	req->write_offset = cpu_to_le32(data_offset);
2377f029c781SWolfram Sang 	strscpy(req->object_name, obj_name, sizeof(req->object_name));
23789aebddd1SJeff Kirsher 	req->descriptor_count = cpu_to_le32(1);
23799aebddd1SJeff Kirsher 	req->buf_len = cpu_to_le32(data_size);
23809aebddd1SJeff Kirsher 	req->addr_low = cpu_to_le32((cmd->dma +
23819aebddd1SJeff Kirsher 				     sizeof(struct lancer_cmd_req_write_object))
23829aebddd1SJeff Kirsher 				    & 0xFFFFFFFF);
23839aebddd1SJeff Kirsher 	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
23849aebddd1SJeff Kirsher 				sizeof(struct lancer_cmd_req_write_object)));
23859aebddd1SJeff Kirsher 
2386efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
2387efaa408eSSuresh Reddy 	if (status)
2388efaa408eSSuresh Reddy 		goto err_unlock;
2389efaa408eSSuresh Reddy 
2390b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
23919aebddd1SJeff Kirsher 
23925eeff635SSuresh Reddy 	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2393701962d0SSomnath Kotur 					 msecs_to_jiffies(60000)))
2394fd45160cSKalesh AP 		status = -ETIMEDOUT;
23959aebddd1SJeff Kirsher 	else
23969aebddd1SJeff Kirsher 		status = adapter->flash_status;
23979aebddd1SJeff Kirsher 
23989aebddd1SJeff Kirsher 	resp = embedded_payload(wrb);
2399f67ef7baSPadmanabh Ratnakar 	if (!status) {
24009aebddd1SJeff Kirsher 		*data_written = le32_to_cpu(resp->actual_write_len);
2401f67ef7baSPadmanabh Ratnakar 		*change_status = resp->change_status;
2402f67ef7baSPadmanabh Ratnakar 	} else {
24039aebddd1SJeff Kirsher 		*addn_status = resp->additional_status;
2404f67ef7baSPadmanabh Ratnakar 	}
24059aebddd1SJeff Kirsher 
24069aebddd1SJeff Kirsher 	return status;
24079aebddd1SJeff Kirsher 
24089aebddd1SJeff Kirsher err_unlock:
2409b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
24109aebddd1SJeff Kirsher 	return status;
24119aebddd1SJeff Kirsher }
24129aebddd1SJeff Kirsher 
be_cmd_query_cable_type(struct be_adapter * adapter)24136809cee0SRavikumar Nelavelli int be_cmd_query_cable_type(struct be_adapter *adapter)
24146809cee0SRavikumar Nelavelli {
24156809cee0SRavikumar Nelavelli 	u8 page_data[PAGE_DATA_LEN];
24166809cee0SRavikumar Nelavelli 	int status;
24176809cee0SRavikumar Nelavelli 
24186809cee0SRavikumar Nelavelli 	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2419d7241f67SHristo Venev 						   0, PAGE_DATA_LEN, page_data);
24206809cee0SRavikumar Nelavelli 	if (!status) {
24216809cee0SRavikumar Nelavelli 		switch (adapter->phy.interface_type) {
24226809cee0SRavikumar Nelavelli 		case PHY_TYPE_QSFP:
24236809cee0SRavikumar Nelavelli 			adapter->phy.cable_type =
24246809cee0SRavikumar Nelavelli 				page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
24256809cee0SRavikumar Nelavelli 			break;
24266809cee0SRavikumar Nelavelli 		case PHY_TYPE_SFP_PLUS_10GB:
24276809cee0SRavikumar Nelavelli 			adapter->phy.cable_type =
24286809cee0SRavikumar Nelavelli 				page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
24296809cee0SRavikumar Nelavelli 			break;
24306809cee0SRavikumar Nelavelli 		default:
24316809cee0SRavikumar Nelavelli 			adapter->phy.cable_type = 0;
24326809cee0SRavikumar Nelavelli 			break;
24336809cee0SRavikumar Nelavelli 		}
24346809cee0SRavikumar Nelavelli 	}
24356809cee0SRavikumar Nelavelli 	return status;
24366809cee0SRavikumar Nelavelli }
24376809cee0SRavikumar Nelavelli 
be_cmd_query_sfp_info(struct be_adapter * adapter)243821252377SVasundhara Volam int be_cmd_query_sfp_info(struct be_adapter *adapter)
243921252377SVasundhara Volam {
244021252377SVasundhara Volam 	u8 page_data[PAGE_DATA_LEN];
244121252377SVasundhara Volam 	int status;
244221252377SVasundhara Volam 
244321252377SVasundhara Volam 	status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2444d7241f67SHristo Venev 						   0, PAGE_DATA_LEN, page_data);
244521252377SVasundhara Volam 	if (!status) {
2446f029c781SWolfram Sang 		strscpy(adapter->phy.vendor_name, page_data +
244721252377SVasundhara Volam 			SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2448f029c781SWolfram Sang 		strscpy(adapter->phy.vendor_pn,
244921252377SVasundhara Volam 			page_data + SFP_VENDOR_PN_OFFSET,
245021252377SVasundhara Volam 			SFP_VENDOR_NAME_LEN - 1);
245121252377SVasundhara Volam 	}
245221252377SVasundhara Volam 
245321252377SVasundhara Volam 	return status;
245421252377SVasundhara Volam }
245521252377SVasundhara Volam 
lancer_cmd_delete_object(struct be_adapter * adapter,const char * obj_name)2456a23113b5SSuresh Reddy static int lancer_cmd_delete_object(struct be_adapter *adapter,
2457a23113b5SSuresh Reddy 				    const char *obj_name)
2458f0613380SKalesh AP {
2459f0613380SKalesh AP 	struct lancer_cmd_req_delete_object *req;
2460f0613380SKalesh AP 	struct be_mcc_wrb *wrb;
2461f0613380SKalesh AP 	int status;
2462f0613380SKalesh AP 
2463b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
2464f0613380SKalesh AP 
2465f0613380SKalesh AP 	wrb = wrb_from_mccq(adapter);
2466f0613380SKalesh AP 	if (!wrb) {
2467f0613380SKalesh AP 		status = -EBUSY;
2468f0613380SKalesh AP 		goto err;
2469f0613380SKalesh AP 	}
2470f0613380SKalesh AP 
2471f0613380SKalesh AP 	req = embedded_payload(wrb);
2472f0613380SKalesh AP 
2473f0613380SKalesh AP 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2474f0613380SKalesh AP 			       OPCODE_COMMON_DELETE_OBJECT,
2475f0613380SKalesh AP 			       sizeof(*req), wrb, NULL);
2476f0613380SKalesh AP 
2477f029c781SWolfram Sang 	strscpy(req->object_name, obj_name, sizeof(req->object_name));
2478f0613380SKalesh AP 
2479f0613380SKalesh AP 	status = be_mcc_notify_wait(adapter);
2480f0613380SKalesh AP err:
2481b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
2482f0613380SKalesh AP 	return status;
2483f0613380SKalesh AP }
2484f0613380SKalesh AP 
lancer_cmd_read_object(struct be_adapter * adapter,struct be_dma_mem * cmd,u32 data_size,u32 data_offset,const char * obj_name,u32 * data_read,u32 * eof,u8 * addn_status)2485de49bd5aSPadmanabh Ratnakar int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2486de49bd5aSPadmanabh Ratnakar 			   u32 data_size, u32 data_offset, const char *obj_name,
2487de49bd5aSPadmanabh Ratnakar 			   u32 *data_read, u32 *eof, u8 *addn_status)
2488de49bd5aSPadmanabh Ratnakar {
2489de49bd5aSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
2490de49bd5aSPadmanabh Ratnakar 	struct lancer_cmd_req_read_object *req;
2491de49bd5aSPadmanabh Ratnakar 	struct lancer_cmd_resp_read_object *resp;
2492de49bd5aSPadmanabh Ratnakar 	int status;
2493de49bd5aSPadmanabh Ratnakar 
2494b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
2495de49bd5aSPadmanabh Ratnakar 
2496de49bd5aSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
2497de49bd5aSPadmanabh Ratnakar 	if (!wrb) {
2498de49bd5aSPadmanabh Ratnakar 		status = -EBUSY;
2499de49bd5aSPadmanabh Ratnakar 		goto err_unlock;
2500de49bd5aSPadmanabh Ratnakar 	}
2501de49bd5aSPadmanabh Ratnakar 
2502de49bd5aSPadmanabh Ratnakar 	req = embedded_payload(wrb);
2503de49bd5aSPadmanabh Ratnakar 
2504de49bd5aSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2505de49bd5aSPadmanabh Ratnakar 			       OPCODE_COMMON_READ_OBJECT,
2506de49bd5aSPadmanabh Ratnakar 			       sizeof(struct lancer_cmd_req_read_object), wrb,
2507de49bd5aSPadmanabh Ratnakar 			       NULL);
2508de49bd5aSPadmanabh Ratnakar 
2509de49bd5aSPadmanabh Ratnakar 	req->desired_read_len = cpu_to_le32(data_size);
2510de49bd5aSPadmanabh Ratnakar 	req->read_offset = cpu_to_le32(data_offset);
2511de49bd5aSPadmanabh Ratnakar 	strcpy(req->object_name, obj_name);
2512de49bd5aSPadmanabh Ratnakar 	req->descriptor_count = cpu_to_le32(1);
2513de49bd5aSPadmanabh Ratnakar 	req->buf_len = cpu_to_le32(data_size);
2514de49bd5aSPadmanabh Ratnakar 	req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2515de49bd5aSPadmanabh Ratnakar 	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2516de49bd5aSPadmanabh Ratnakar 
2517de49bd5aSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
2518de49bd5aSPadmanabh Ratnakar 
2519de49bd5aSPadmanabh Ratnakar 	resp = embedded_payload(wrb);
2520de49bd5aSPadmanabh Ratnakar 	if (!status) {
2521de49bd5aSPadmanabh Ratnakar 		*data_read = le32_to_cpu(resp->actual_read_len);
2522de49bd5aSPadmanabh Ratnakar 		*eof = le32_to_cpu(resp->eof);
2523de49bd5aSPadmanabh Ratnakar 	} else {
2524de49bd5aSPadmanabh Ratnakar 		*addn_status = resp->additional_status;
2525de49bd5aSPadmanabh Ratnakar 	}
2526de49bd5aSPadmanabh Ratnakar 
2527de49bd5aSPadmanabh Ratnakar err_unlock:
2528b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
2529de49bd5aSPadmanabh Ratnakar 	return status;
2530de49bd5aSPadmanabh Ratnakar }
2531de49bd5aSPadmanabh Ratnakar 
be_cmd_write_flashrom(struct be_adapter * adapter,struct be_dma_mem * cmd,u32 flash_type,u32 flash_opcode,u32 img_offset,u32 buf_size)2532a23113b5SSuresh Reddy static int be_cmd_write_flashrom(struct be_adapter *adapter,
2533a23113b5SSuresh Reddy 				 struct be_dma_mem *cmd, u32 flash_type,
2534a23113b5SSuresh Reddy 				 u32 flash_opcode, u32 img_offset, u32 buf_size)
25359aebddd1SJeff Kirsher {
25369aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
25379aebddd1SJeff Kirsher 	struct be_cmd_write_flashrom *req;
25389aebddd1SJeff Kirsher 	int status;
25399aebddd1SJeff Kirsher 
2540b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
25419aebddd1SJeff Kirsher 	adapter->flash_status = 0;
25429aebddd1SJeff Kirsher 
25439aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
25449aebddd1SJeff Kirsher 	if (!wrb) {
25459aebddd1SJeff Kirsher 		status = -EBUSY;
25469aebddd1SJeff Kirsher 		goto err_unlock;
25479aebddd1SJeff Kirsher 	}
25489aebddd1SJeff Kirsher 	req = cmd->va;
25499aebddd1SJeff Kirsher 
2550106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2551a2cc4e0bSSathya Perla 			       OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2552a2cc4e0bSSathya Perla 			       cmd);
25539aebddd1SJeff Kirsher 
25549aebddd1SJeff Kirsher 	req->params.op_type = cpu_to_le32(flash_type);
255570a7b525SVasundhara Volam 	if (flash_type == OPTYPE_OFFSET_SPECIFIED)
255670a7b525SVasundhara Volam 		req->params.offset = cpu_to_le32(img_offset);
255770a7b525SVasundhara Volam 
25589aebddd1SJeff Kirsher 	req->params.op_code = cpu_to_le32(flash_opcode);
25599aebddd1SJeff Kirsher 	req->params.data_buf_size = cpu_to_le32(buf_size);
25609aebddd1SJeff Kirsher 
2561efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
2562efaa408eSSuresh Reddy 	if (status)
2563efaa408eSSuresh Reddy 		goto err_unlock;
2564efaa408eSSuresh Reddy 
2565b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
25669aebddd1SJeff Kirsher 
25675eeff635SSuresh Reddy 	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2568e2edb7d5SSathya Perla 					 msecs_to_jiffies(40000)))
2569fd45160cSKalesh AP 		status = -ETIMEDOUT;
25709aebddd1SJeff Kirsher 	else
25719aebddd1SJeff Kirsher 		status = adapter->flash_status;
25729aebddd1SJeff Kirsher 
25739aebddd1SJeff Kirsher 	return status;
25749aebddd1SJeff Kirsher 
25759aebddd1SJeff Kirsher err_unlock:
2576b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
25779aebddd1SJeff Kirsher 	return status;
25789aebddd1SJeff Kirsher }
25799aebddd1SJeff Kirsher 
be_cmd_get_flash_crc(struct be_adapter * adapter,u8 * flashed_crc,u16 img_optype,u32 img_offset,u32 crc_offset)2580a23113b5SSuresh Reddy static int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
258170a7b525SVasundhara Volam 				u16 img_optype, u32 img_offset, u32 crc_offset)
25829aebddd1SJeff Kirsher {
2583be716446SPadmanabh Ratnakar 	struct be_cmd_read_flash_crc *req;
258470a7b525SVasundhara Volam 	struct be_mcc_wrb *wrb;
25859aebddd1SJeff Kirsher 	int status;
25869aebddd1SJeff Kirsher 
2587b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
25889aebddd1SJeff Kirsher 
25899aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
25909aebddd1SJeff Kirsher 	if (!wrb) {
25919aebddd1SJeff Kirsher 		status = -EBUSY;
25929aebddd1SJeff Kirsher 		goto err;
25939aebddd1SJeff Kirsher 	}
25949aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
25959aebddd1SJeff Kirsher 
2596106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2597be716446SPadmanabh Ratnakar 			       OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2598be716446SPadmanabh Ratnakar 			       wrb, NULL);
25999aebddd1SJeff Kirsher 
260070a7b525SVasundhara Volam 	req->params.op_type = cpu_to_le32(img_optype);
260170a7b525SVasundhara Volam 	if (img_optype == OPTYPE_OFFSET_SPECIFIED)
260270a7b525SVasundhara Volam 		req->params.offset = cpu_to_le32(img_offset + crc_offset);
260370a7b525SVasundhara Volam 	else
260470a7b525SVasundhara Volam 		req->params.offset = cpu_to_le32(crc_offset);
260570a7b525SVasundhara Volam 
26069aebddd1SJeff Kirsher 	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
26079aebddd1SJeff Kirsher 	req->params.data_buf_size = cpu_to_le32(0x4);
26089aebddd1SJeff Kirsher 
26099aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
26109aebddd1SJeff Kirsher 	if (!status)
2611be716446SPadmanabh Ratnakar 		memcpy(flashed_crc, req->crc, 4);
26129aebddd1SJeff Kirsher 
26139aebddd1SJeff Kirsher err:
2614b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
26159aebddd1SJeff Kirsher 	return status;
26169aebddd1SJeff Kirsher }
26179aebddd1SJeff Kirsher 
2618a23113b5SSuresh Reddy static char flash_cookie[2][16] = {"*** SE FLAS", "H DIRECTORY *** "};
2619a23113b5SSuresh Reddy 
phy_flashing_required(struct be_adapter * adapter)2620a23113b5SSuresh Reddy static bool phy_flashing_required(struct be_adapter *adapter)
2621a23113b5SSuresh Reddy {
2622a23113b5SSuresh Reddy 	return (adapter->phy.phy_type == PHY_TYPE_TN_8022 &&
2623a23113b5SSuresh Reddy 		adapter->phy.interface_type == PHY_TYPE_BASET_10GB);
2624a23113b5SSuresh Reddy }
2625a23113b5SSuresh Reddy 
is_comp_in_ufi(struct be_adapter * adapter,struct flash_section_info * fsec,int type)2626a23113b5SSuresh Reddy static bool is_comp_in_ufi(struct be_adapter *adapter,
2627a23113b5SSuresh Reddy 			   struct flash_section_info *fsec, int type)
2628a23113b5SSuresh Reddy {
2629a23113b5SSuresh Reddy 	int i = 0, img_type = 0;
2630a23113b5SSuresh Reddy 	struct flash_section_info_g2 *fsec_g2 = NULL;
2631a23113b5SSuresh Reddy 
2632a23113b5SSuresh Reddy 	if (BE2_chip(adapter))
2633a23113b5SSuresh Reddy 		fsec_g2 = (struct flash_section_info_g2 *)fsec;
2634a23113b5SSuresh Reddy 
2635a23113b5SSuresh Reddy 	for (i = 0; i < MAX_FLASH_COMP; i++) {
2636a23113b5SSuresh Reddy 		if (fsec_g2)
2637a23113b5SSuresh Reddy 			img_type = le32_to_cpu(fsec_g2->fsec_entry[i].type);
2638a23113b5SSuresh Reddy 		else
2639a23113b5SSuresh Reddy 			img_type = le32_to_cpu(fsec->fsec_entry[i].type);
2640a23113b5SSuresh Reddy 
2641a23113b5SSuresh Reddy 		if (img_type == type)
2642a23113b5SSuresh Reddy 			return true;
2643a23113b5SSuresh Reddy 	}
2644a23113b5SSuresh Reddy 	return false;
2645a23113b5SSuresh Reddy }
2646a23113b5SSuresh Reddy 
get_fsec_info(struct be_adapter * adapter,int header_size,const struct firmware * fw)2647a23113b5SSuresh Reddy static struct flash_section_info *get_fsec_info(struct be_adapter *adapter,
2648a23113b5SSuresh Reddy 						int header_size,
2649a23113b5SSuresh Reddy 						const struct firmware *fw)
2650a23113b5SSuresh Reddy {
2651a23113b5SSuresh Reddy 	struct flash_section_info *fsec = NULL;
2652a23113b5SSuresh Reddy 	const u8 *p = fw->data;
2653a23113b5SSuresh Reddy 
2654a23113b5SSuresh Reddy 	p += header_size;
2655a23113b5SSuresh Reddy 	while (p < (fw->data + fw->size)) {
2656a23113b5SSuresh Reddy 		fsec = (struct flash_section_info *)p;
2657a23113b5SSuresh Reddy 		if (!memcmp(flash_cookie, fsec->cookie, sizeof(flash_cookie)))
2658a23113b5SSuresh Reddy 			return fsec;
2659a23113b5SSuresh Reddy 		p += 32;
2660a23113b5SSuresh Reddy 	}
2661a23113b5SSuresh Reddy 	return NULL;
2662a23113b5SSuresh Reddy }
2663a23113b5SSuresh Reddy 
be_check_flash_crc(struct be_adapter * adapter,const u8 * p,u32 img_offset,u32 img_size,int hdr_size,u16 img_optype,bool * crc_match)2664a23113b5SSuresh Reddy static int be_check_flash_crc(struct be_adapter *adapter, const u8 *p,
2665a23113b5SSuresh Reddy 			      u32 img_offset, u32 img_size, int hdr_size,
2666a23113b5SSuresh Reddy 			      u16 img_optype, bool *crc_match)
2667a23113b5SSuresh Reddy {
2668a23113b5SSuresh Reddy 	u32 crc_offset;
2669a23113b5SSuresh Reddy 	int status;
2670a23113b5SSuresh Reddy 	u8 crc[4];
2671a23113b5SSuresh Reddy 
2672a23113b5SSuresh Reddy 	status = be_cmd_get_flash_crc(adapter, crc, img_optype, img_offset,
2673a23113b5SSuresh Reddy 				      img_size - 4);
2674a23113b5SSuresh Reddy 	if (status)
2675a23113b5SSuresh Reddy 		return status;
2676a23113b5SSuresh Reddy 
2677a23113b5SSuresh Reddy 	crc_offset = hdr_size + img_offset + img_size - 4;
2678a23113b5SSuresh Reddy 
2679a23113b5SSuresh Reddy 	/* Skip flashing, if crc of flashed region matches */
2680a23113b5SSuresh Reddy 	if (!memcmp(crc, p + crc_offset, 4))
2681a23113b5SSuresh Reddy 		*crc_match = true;
2682a23113b5SSuresh Reddy 	else
2683a23113b5SSuresh Reddy 		*crc_match = false;
2684a23113b5SSuresh Reddy 
2685a23113b5SSuresh Reddy 	return status;
2686a23113b5SSuresh Reddy }
2687a23113b5SSuresh Reddy 
be_flash(struct be_adapter * adapter,const u8 * img,struct be_dma_mem * flash_cmd,int optype,int img_size,u32 img_offset)2688a23113b5SSuresh Reddy static int be_flash(struct be_adapter *adapter, const u8 *img,
2689a23113b5SSuresh Reddy 		    struct be_dma_mem *flash_cmd, int optype, int img_size,
2690a23113b5SSuresh Reddy 		    u32 img_offset)
2691a23113b5SSuresh Reddy {
2692a23113b5SSuresh Reddy 	u32 flash_op, num_bytes, total_bytes = img_size, bytes_sent = 0;
2693a23113b5SSuresh Reddy 	struct be_cmd_write_flashrom *req = flash_cmd->va;
2694a23113b5SSuresh Reddy 	int status;
2695a23113b5SSuresh Reddy 
2696a23113b5SSuresh Reddy 	while (total_bytes) {
2697a23113b5SSuresh Reddy 		num_bytes = min_t(u32, 32 * 1024, total_bytes);
2698a23113b5SSuresh Reddy 
2699a23113b5SSuresh Reddy 		total_bytes -= num_bytes;
2700a23113b5SSuresh Reddy 
2701a23113b5SSuresh Reddy 		if (!total_bytes) {
2702a23113b5SSuresh Reddy 			if (optype == OPTYPE_PHY_FW)
2703a23113b5SSuresh Reddy 				flash_op = FLASHROM_OPER_PHY_FLASH;
2704a23113b5SSuresh Reddy 			else
2705a23113b5SSuresh Reddy 				flash_op = FLASHROM_OPER_FLASH;
2706a23113b5SSuresh Reddy 		} else {
2707a23113b5SSuresh Reddy 			if (optype == OPTYPE_PHY_FW)
2708a23113b5SSuresh Reddy 				flash_op = FLASHROM_OPER_PHY_SAVE;
2709a23113b5SSuresh Reddy 			else
2710a23113b5SSuresh Reddy 				flash_op = FLASHROM_OPER_SAVE;
2711a23113b5SSuresh Reddy 		}
2712a23113b5SSuresh Reddy 
2713a23113b5SSuresh Reddy 		memcpy(req->data_buf, img, num_bytes);
2714a23113b5SSuresh Reddy 		img += num_bytes;
2715a23113b5SSuresh Reddy 		status = be_cmd_write_flashrom(adapter, flash_cmd, optype,
2716a23113b5SSuresh Reddy 					       flash_op, img_offset +
2717a23113b5SSuresh Reddy 					       bytes_sent, num_bytes);
2718a23113b5SSuresh Reddy 		if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST &&
2719a23113b5SSuresh Reddy 		    optype == OPTYPE_PHY_FW)
2720a23113b5SSuresh Reddy 			break;
2721a23113b5SSuresh Reddy 		else if (status)
2722a23113b5SSuresh Reddy 			return status;
2723a23113b5SSuresh Reddy 
2724a23113b5SSuresh Reddy 		bytes_sent += num_bytes;
2725a23113b5SSuresh Reddy 	}
2726a23113b5SSuresh Reddy 	return 0;
2727a23113b5SSuresh Reddy }
2728a23113b5SSuresh Reddy 
2729f5ef017eSSriharsha Basavapatna #define NCSI_UPDATE_LOG	"NCSI section update is not supported in FW ver %s\n"
be_fw_ncsi_supported(char * ver)2730f5ef017eSSriharsha Basavapatna static bool be_fw_ncsi_supported(char *ver)
2731f5ef017eSSriharsha Basavapatna {
2732f5ef017eSSriharsha Basavapatna 	int v1[4] = {3, 102, 148, 0}; /* Min ver that supports NCSI FW */
2733f5ef017eSSriharsha Basavapatna 	int v2[4];
2734f5ef017eSSriharsha Basavapatna 	int i;
2735f5ef017eSSriharsha Basavapatna 
2736f5ef017eSSriharsha Basavapatna 	if (sscanf(ver, "%d.%d.%d.%d", &v2[0], &v2[1], &v2[2], &v2[3]) != 4)
2737f5ef017eSSriharsha Basavapatna 		return false;
2738f5ef017eSSriharsha Basavapatna 
2739f5ef017eSSriharsha Basavapatna 	for (i = 0; i < 4; i++) {
2740f5ef017eSSriharsha Basavapatna 		if (v1[i] < v2[i])
2741f5ef017eSSriharsha Basavapatna 			return true;
2742f5ef017eSSriharsha Basavapatna 		else if (v1[i] > v2[i])
2743f5ef017eSSriharsha Basavapatna 			return false;
2744f5ef017eSSriharsha Basavapatna 	}
2745f5ef017eSSriharsha Basavapatna 
2746f5ef017eSSriharsha Basavapatna 	return true;
2747f5ef017eSSriharsha Basavapatna }
2748f5ef017eSSriharsha Basavapatna 
2749a23113b5SSuresh Reddy /* For BE2, BE3 and BE3-R */
be_flash_BEx(struct be_adapter * adapter,const struct firmware * fw,struct be_dma_mem * flash_cmd,int num_of_images)2750a23113b5SSuresh Reddy static int be_flash_BEx(struct be_adapter *adapter,
2751a23113b5SSuresh Reddy 			const struct firmware *fw,
2752a23113b5SSuresh Reddy 			struct be_dma_mem *flash_cmd, int num_of_images)
2753a23113b5SSuresh Reddy {
2754a23113b5SSuresh Reddy 	int img_hdrs_size = (num_of_images * sizeof(struct image_hdr));
2755a23113b5SSuresh Reddy 	struct device *dev = &adapter->pdev->dev;
2756a23113b5SSuresh Reddy 	struct flash_section_info *fsec = NULL;
2757a23113b5SSuresh Reddy 	int status, i, filehdr_size, num_comp;
2758a23113b5SSuresh Reddy 	const struct flash_comp *pflashcomp;
2759a23113b5SSuresh Reddy 	bool crc_match;
2760a23113b5SSuresh Reddy 	const u8 *p;
2761a23113b5SSuresh Reddy 
2762f4ee1476SColin Ian King 	static const struct flash_comp gen3_flash_types[] = {
2763a23113b5SSuresh Reddy 		{ BE3_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
2764a23113b5SSuresh Reddy 			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
2765a23113b5SSuresh Reddy 		{ BE3_REDBOOT_START, OPTYPE_REDBOOT,
2766a23113b5SSuresh Reddy 			BE3_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
2767a23113b5SSuresh Reddy 		{ BE3_ISCSI_BIOS_START, OPTYPE_BIOS,
2768a23113b5SSuresh Reddy 			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
2769a23113b5SSuresh Reddy 		{ BE3_PXE_BIOS_START, OPTYPE_PXE_BIOS,
2770a23113b5SSuresh Reddy 			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
2771a23113b5SSuresh Reddy 		{ BE3_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
2772a23113b5SSuresh Reddy 			BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
2773a23113b5SSuresh Reddy 		{ BE3_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
2774a23113b5SSuresh Reddy 			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
2775a23113b5SSuresh Reddy 		{ BE3_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
2776a23113b5SSuresh Reddy 			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
2777a23113b5SSuresh Reddy 		{ BE3_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
2778a23113b5SSuresh Reddy 			BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE},
2779a23113b5SSuresh Reddy 		{ BE3_NCSI_START, OPTYPE_NCSI_FW,
2780a23113b5SSuresh Reddy 			BE3_NCSI_COMP_MAX_SIZE, IMAGE_NCSI},
2781a23113b5SSuresh Reddy 		{ BE3_PHY_FW_START, OPTYPE_PHY_FW,
2782a23113b5SSuresh Reddy 			BE3_PHY_FW_COMP_MAX_SIZE, IMAGE_FIRMWARE_PHY}
2783a23113b5SSuresh Reddy 	};
2784a23113b5SSuresh Reddy 
2785f4ee1476SColin Ian King 	static const struct flash_comp gen2_flash_types[] = {
2786a23113b5SSuresh Reddy 		{ BE2_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
2787a23113b5SSuresh Reddy 			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
2788a23113b5SSuresh Reddy 		{ BE2_REDBOOT_START, OPTYPE_REDBOOT,
2789a23113b5SSuresh Reddy 			BE2_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
2790a23113b5SSuresh Reddy 		{ BE2_ISCSI_BIOS_START, OPTYPE_BIOS,
2791a23113b5SSuresh Reddy 			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
2792a23113b5SSuresh Reddy 		{ BE2_PXE_BIOS_START, OPTYPE_PXE_BIOS,
2793a23113b5SSuresh Reddy 			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
2794a23113b5SSuresh Reddy 		{ BE2_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
2795a23113b5SSuresh Reddy 			BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
2796a23113b5SSuresh Reddy 		{ BE2_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
2797a23113b5SSuresh Reddy 			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
2798a23113b5SSuresh Reddy 		{ BE2_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
2799a23113b5SSuresh Reddy 			BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
2800a23113b5SSuresh Reddy 		{ BE2_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
2801a23113b5SSuresh Reddy 			 BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE}
2802a23113b5SSuresh Reddy 	};
2803a23113b5SSuresh Reddy 
2804a23113b5SSuresh Reddy 	if (BE3_chip(adapter)) {
2805a23113b5SSuresh Reddy 		pflashcomp = gen3_flash_types;
2806a23113b5SSuresh Reddy 		filehdr_size = sizeof(struct flash_file_hdr_g3);
2807a23113b5SSuresh Reddy 		num_comp = ARRAY_SIZE(gen3_flash_types);
2808a23113b5SSuresh Reddy 	} else {
2809a23113b5SSuresh Reddy 		pflashcomp = gen2_flash_types;
2810a23113b5SSuresh Reddy 		filehdr_size = sizeof(struct flash_file_hdr_g2);
2811a23113b5SSuresh Reddy 		num_comp = ARRAY_SIZE(gen2_flash_types);
2812a23113b5SSuresh Reddy 		img_hdrs_size = 0;
2813a23113b5SSuresh Reddy 	}
2814a23113b5SSuresh Reddy 
2815a23113b5SSuresh Reddy 	/* Get flash section info*/
2816a23113b5SSuresh Reddy 	fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
2817a23113b5SSuresh Reddy 	if (!fsec) {
2818a23113b5SSuresh Reddy 		dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
2819a23113b5SSuresh Reddy 		return -1;
2820a23113b5SSuresh Reddy 	}
2821a23113b5SSuresh Reddy 	for (i = 0; i < num_comp; i++) {
2822a23113b5SSuresh Reddy 		if (!is_comp_in_ufi(adapter, fsec, pflashcomp[i].img_type))
2823a23113b5SSuresh Reddy 			continue;
2824a23113b5SSuresh Reddy 
2825a23113b5SSuresh Reddy 		if ((pflashcomp[i].optype == OPTYPE_NCSI_FW) &&
2826f5ef017eSSriharsha Basavapatna 		    !be_fw_ncsi_supported(adapter->fw_ver)) {
2827f5ef017eSSriharsha Basavapatna 			dev_info(dev, NCSI_UPDATE_LOG, adapter->fw_ver);
2828a23113b5SSuresh Reddy 			continue;
2829f5ef017eSSriharsha Basavapatna 		}
2830a23113b5SSuresh Reddy 
2831a23113b5SSuresh Reddy 		if (pflashcomp[i].optype == OPTYPE_PHY_FW  &&
2832a23113b5SSuresh Reddy 		    !phy_flashing_required(adapter))
2833a23113b5SSuresh Reddy 			continue;
2834a23113b5SSuresh Reddy 
2835a23113b5SSuresh Reddy 		if (pflashcomp[i].optype == OPTYPE_REDBOOT) {
2836a23113b5SSuresh Reddy 			status = be_check_flash_crc(adapter, fw->data,
2837a23113b5SSuresh Reddy 						    pflashcomp[i].offset,
2838a23113b5SSuresh Reddy 						    pflashcomp[i].size,
2839a23113b5SSuresh Reddy 						    filehdr_size +
2840a23113b5SSuresh Reddy 						    img_hdrs_size,
2841a23113b5SSuresh Reddy 						    OPTYPE_REDBOOT, &crc_match);
2842a23113b5SSuresh Reddy 			if (status) {
2843a23113b5SSuresh Reddy 				dev_err(dev,
2844a23113b5SSuresh Reddy 					"Could not get CRC for 0x%x region\n",
2845a23113b5SSuresh Reddy 					pflashcomp[i].optype);
2846a23113b5SSuresh Reddy 				continue;
2847a23113b5SSuresh Reddy 			}
2848a23113b5SSuresh Reddy 
2849a23113b5SSuresh Reddy 			if (crc_match)
2850a23113b5SSuresh Reddy 				continue;
2851a23113b5SSuresh Reddy 		}
2852a23113b5SSuresh Reddy 
2853a23113b5SSuresh Reddy 		p = fw->data + filehdr_size + pflashcomp[i].offset +
2854a23113b5SSuresh Reddy 			img_hdrs_size;
2855a23113b5SSuresh Reddy 		if (p + pflashcomp[i].size > fw->data + fw->size)
2856a23113b5SSuresh Reddy 			return -1;
2857a23113b5SSuresh Reddy 
2858a23113b5SSuresh Reddy 		status = be_flash(adapter, p, flash_cmd, pflashcomp[i].optype,
2859a23113b5SSuresh Reddy 				  pflashcomp[i].size, 0);
2860a23113b5SSuresh Reddy 		if (status) {
2861a23113b5SSuresh Reddy 			dev_err(dev, "Flashing section type 0x%x failed\n",
2862a23113b5SSuresh Reddy 				pflashcomp[i].img_type);
2863a23113b5SSuresh Reddy 			return status;
2864a23113b5SSuresh Reddy 		}
2865a23113b5SSuresh Reddy 	}
2866a23113b5SSuresh Reddy 	return 0;
2867a23113b5SSuresh Reddy }
2868a23113b5SSuresh Reddy 
be_get_img_optype(struct flash_section_entry fsec_entry)2869a23113b5SSuresh Reddy static u16 be_get_img_optype(struct flash_section_entry fsec_entry)
2870a23113b5SSuresh Reddy {
2871a23113b5SSuresh Reddy 	u32 img_type = le32_to_cpu(fsec_entry.type);
2872a23113b5SSuresh Reddy 	u16 img_optype = le16_to_cpu(fsec_entry.optype);
2873a23113b5SSuresh Reddy 
2874a23113b5SSuresh Reddy 	if (img_optype != 0xFFFF)
2875a23113b5SSuresh Reddy 		return img_optype;
2876a23113b5SSuresh Reddy 
2877a23113b5SSuresh Reddy 	switch (img_type) {
2878a23113b5SSuresh Reddy 	case IMAGE_FIRMWARE_ISCSI:
2879a23113b5SSuresh Reddy 		img_optype = OPTYPE_ISCSI_ACTIVE;
2880a23113b5SSuresh Reddy 		break;
2881a23113b5SSuresh Reddy 	case IMAGE_BOOT_CODE:
2882a23113b5SSuresh Reddy 		img_optype = OPTYPE_REDBOOT;
2883a23113b5SSuresh Reddy 		break;
2884a23113b5SSuresh Reddy 	case IMAGE_OPTION_ROM_ISCSI:
2885a23113b5SSuresh Reddy 		img_optype = OPTYPE_BIOS;
2886a23113b5SSuresh Reddy 		break;
2887a23113b5SSuresh Reddy 	case IMAGE_OPTION_ROM_PXE:
2888a23113b5SSuresh Reddy 		img_optype = OPTYPE_PXE_BIOS;
2889a23113b5SSuresh Reddy 		break;
2890a23113b5SSuresh Reddy 	case IMAGE_OPTION_ROM_FCOE:
2891a23113b5SSuresh Reddy 		img_optype = OPTYPE_FCOE_BIOS;
2892a23113b5SSuresh Reddy 		break;
2893a23113b5SSuresh Reddy 	case IMAGE_FIRMWARE_BACKUP_ISCSI:
2894a23113b5SSuresh Reddy 		img_optype = OPTYPE_ISCSI_BACKUP;
2895a23113b5SSuresh Reddy 		break;
2896a23113b5SSuresh Reddy 	case IMAGE_NCSI:
2897a23113b5SSuresh Reddy 		img_optype = OPTYPE_NCSI_FW;
2898a23113b5SSuresh Reddy 		break;
2899a23113b5SSuresh Reddy 	case IMAGE_FLASHISM_JUMPVECTOR:
2900a23113b5SSuresh Reddy 		img_optype = OPTYPE_FLASHISM_JUMPVECTOR;
2901a23113b5SSuresh Reddy 		break;
2902a23113b5SSuresh Reddy 	case IMAGE_FIRMWARE_PHY:
2903a23113b5SSuresh Reddy 		img_optype = OPTYPE_SH_PHY_FW;
2904a23113b5SSuresh Reddy 		break;
2905a23113b5SSuresh Reddy 	case IMAGE_REDBOOT_DIR:
2906a23113b5SSuresh Reddy 		img_optype = OPTYPE_REDBOOT_DIR;
2907a23113b5SSuresh Reddy 		break;
2908a23113b5SSuresh Reddy 	case IMAGE_REDBOOT_CONFIG:
2909a23113b5SSuresh Reddy 		img_optype = OPTYPE_REDBOOT_CONFIG;
2910a23113b5SSuresh Reddy 		break;
2911a23113b5SSuresh Reddy 	case IMAGE_UFI_DIR:
2912a23113b5SSuresh Reddy 		img_optype = OPTYPE_UFI_DIR;
2913a23113b5SSuresh Reddy 		break;
2914a23113b5SSuresh Reddy 	default:
2915a23113b5SSuresh Reddy 		break;
2916a23113b5SSuresh Reddy 	}
2917a23113b5SSuresh Reddy 
2918a23113b5SSuresh Reddy 	return img_optype;
2919a23113b5SSuresh Reddy }
2920a23113b5SSuresh Reddy 
be_flash_skyhawk(struct be_adapter * adapter,const struct firmware * fw,struct be_dma_mem * flash_cmd,int num_of_images)2921a23113b5SSuresh Reddy static int be_flash_skyhawk(struct be_adapter *adapter,
2922a23113b5SSuresh Reddy 			    const struct firmware *fw,
2923a23113b5SSuresh Reddy 			    struct be_dma_mem *flash_cmd, int num_of_images)
2924a23113b5SSuresh Reddy {
2925a23113b5SSuresh Reddy 	int img_hdrs_size = num_of_images * sizeof(struct image_hdr);
2926a23113b5SSuresh Reddy 	bool crc_match, old_fw_img, flash_offset_support = true;
2927a23113b5SSuresh Reddy 	struct device *dev = &adapter->pdev->dev;
2928a23113b5SSuresh Reddy 	struct flash_section_info *fsec = NULL;
2929a23113b5SSuresh Reddy 	u32 img_offset, img_size, img_type;
2930a23113b5SSuresh Reddy 	u16 img_optype, flash_optype;
2931a23113b5SSuresh Reddy 	int status, i, filehdr_size;
2932a23113b5SSuresh Reddy 	const u8 *p;
2933a23113b5SSuresh Reddy 
2934a23113b5SSuresh Reddy 	filehdr_size = sizeof(struct flash_file_hdr_g3);
2935a23113b5SSuresh Reddy 	fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
2936a23113b5SSuresh Reddy 	if (!fsec) {
2937a23113b5SSuresh Reddy 		dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
2938a23113b5SSuresh Reddy 		return -EINVAL;
2939a23113b5SSuresh Reddy 	}
2940a23113b5SSuresh Reddy 
2941a23113b5SSuresh Reddy retry_flash:
2942a23113b5SSuresh Reddy 	for (i = 0; i < le32_to_cpu(fsec->fsec_hdr.num_images); i++) {
2943a23113b5SSuresh Reddy 		img_offset = le32_to_cpu(fsec->fsec_entry[i].offset);
2944a23113b5SSuresh Reddy 		img_size   = le32_to_cpu(fsec->fsec_entry[i].pad_size);
2945a23113b5SSuresh Reddy 		img_type   = le32_to_cpu(fsec->fsec_entry[i].type);
2946a23113b5SSuresh Reddy 		img_optype = be_get_img_optype(fsec->fsec_entry[i]);
2947a23113b5SSuresh Reddy 		old_fw_img = fsec->fsec_entry[i].optype == 0xFFFF;
2948a23113b5SSuresh Reddy 
2949a23113b5SSuresh Reddy 		if (img_optype == 0xFFFF)
2950a23113b5SSuresh Reddy 			continue;
2951a23113b5SSuresh Reddy 
2952a23113b5SSuresh Reddy 		if (flash_offset_support)
2953a23113b5SSuresh Reddy 			flash_optype = OPTYPE_OFFSET_SPECIFIED;
2954a23113b5SSuresh Reddy 		else
2955a23113b5SSuresh Reddy 			flash_optype = img_optype;
2956a23113b5SSuresh Reddy 
2957a23113b5SSuresh Reddy 		/* Don't bother verifying CRC if an old FW image is being
2958a23113b5SSuresh Reddy 		 * flashed
2959a23113b5SSuresh Reddy 		 */
2960a23113b5SSuresh Reddy 		if (old_fw_img)
2961a23113b5SSuresh Reddy 			goto flash;
2962a23113b5SSuresh Reddy 
2963a23113b5SSuresh Reddy 		status = be_check_flash_crc(adapter, fw->data, img_offset,
2964a23113b5SSuresh Reddy 					    img_size, filehdr_size +
2965a23113b5SSuresh Reddy 					    img_hdrs_size, flash_optype,
2966a23113b5SSuresh Reddy 					    &crc_match);
2967a23113b5SSuresh Reddy 		if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
2968a23113b5SSuresh Reddy 		    base_status(status) == MCC_STATUS_ILLEGAL_FIELD) {
2969a23113b5SSuresh Reddy 			/* The current FW image on the card does not support
2970a23113b5SSuresh Reddy 			 * OFFSET based flashing. Retry using older mechanism
2971a23113b5SSuresh Reddy 			 * of OPTYPE based flashing
2972a23113b5SSuresh Reddy 			 */
2973a23113b5SSuresh Reddy 			if (flash_optype == OPTYPE_OFFSET_SPECIFIED) {
2974a23113b5SSuresh Reddy 				flash_offset_support = false;
2975a23113b5SSuresh Reddy 				goto retry_flash;
2976a23113b5SSuresh Reddy 			}
2977a23113b5SSuresh Reddy 
2978a23113b5SSuresh Reddy 			/* The current FW image on the card does not recognize
2979a23113b5SSuresh Reddy 			 * the new FLASH op_type. The FW download is partially
2980a23113b5SSuresh Reddy 			 * complete. Reboot the server now to enable FW image
2981a23113b5SSuresh Reddy 			 * to recognize the new FLASH op_type. To complete the
2982a23113b5SSuresh Reddy 			 * remaining process, download the same FW again after
2983a23113b5SSuresh Reddy 			 * the reboot.
2984a23113b5SSuresh Reddy 			 */
2985a23113b5SSuresh Reddy 			dev_err(dev, "Flash incomplete. Reset the server\n");
2986a23113b5SSuresh Reddy 			dev_err(dev, "Download FW image again after reset\n");
2987a23113b5SSuresh Reddy 			return -EAGAIN;
2988a23113b5SSuresh Reddy 		} else if (status) {
2989a23113b5SSuresh Reddy 			dev_err(dev, "Could not get CRC for 0x%x region\n",
2990a23113b5SSuresh Reddy 				img_optype);
2991a23113b5SSuresh Reddy 			return -EFAULT;
2992a23113b5SSuresh Reddy 		}
2993a23113b5SSuresh Reddy 
2994a23113b5SSuresh Reddy 		if (crc_match)
2995a23113b5SSuresh Reddy 			continue;
2996a23113b5SSuresh Reddy 
2997a23113b5SSuresh Reddy flash:
2998a23113b5SSuresh Reddy 		p = fw->data + filehdr_size + img_offset + img_hdrs_size;
2999a23113b5SSuresh Reddy 		if (p + img_size > fw->data + fw->size)
3000a23113b5SSuresh Reddy 			return -1;
3001a23113b5SSuresh Reddy 
3002a23113b5SSuresh Reddy 		status = be_flash(adapter, p, flash_cmd, flash_optype, img_size,
3003a23113b5SSuresh Reddy 				  img_offset);
3004a23113b5SSuresh Reddy 
3005a23113b5SSuresh Reddy 		/* The current FW image on the card does not support OFFSET
3006a23113b5SSuresh Reddy 		 * based flashing. Retry using older mechanism of OPTYPE based
3007a23113b5SSuresh Reddy 		 * flashing
3008a23113b5SSuresh Reddy 		 */
3009a23113b5SSuresh Reddy 		if (base_status(status) == MCC_STATUS_ILLEGAL_FIELD &&
3010a23113b5SSuresh Reddy 		    flash_optype == OPTYPE_OFFSET_SPECIFIED) {
3011a23113b5SSuresh Reddy 			flash_offset_support = false;
3012a23113b5SSuresh Reddy 			goto retry_flash;
3013a23113b5SSuresh Reddy 		}
3014a23113b5SSuresh Reddy 
3015a23113b5SSuresh Reddy 		/* For old FW images ignore ILLEGAL_FIELD error or errors on
3016a23113b5SSuresh Reddy 		 * UFI_DIR region
3017a23113b5SSuresh Reddy 		 */
3018a23113b5SSuresh Reddy 		if (old_fw_img &&
3019a23113b5SSuresh Reddy 		    (base_status(status) == MCC_STATUS_ILLEGAL_FIELD ||
3020a23113b5SSuresh Reddy 		     (img_optype == OPTYPE_UFI_DIR &&
3021a23113b5SSuresh Reddy 		      base_status(status) == MCC_STATUS_FAILED))) {
3022a23113b5SSuresh Reddy 			continue;
3023a23113b5SSuresh Reddy 		} else if (status) {
3024a23113b5SSuresh Reddy 			dev_err(dev, "Flashing section type 0x%x failed\n",
3025a23113b5SSuresh Reddy 				img_type);
30266b525782SSuresh Reddy 
30276b525782SSuresh Reddy 			switch (addl_status(status)) {
30286b525782SSuresh Reddy 			case MCC_ADDL_STATUS_MISSING_SIGNATURE:
30296b525782SSuresh Reddy 				dev_err(dev,
30306b525782SSuresh Reddy 					"Digital signature missing in FW\n");
30316b525782SSuresh Reddy 				return -EINVAL;
30326b525782SSuresh Reddy 			case MCC_ADDL_STATUS_INVALID_SIGNATURE:
30336b525782SSuresh Reddy 				dev_err(dev,
30346b525782SSuresh Reddy 					"Invalid digital signature in FW\n");
30356b525782SSuresh Reddy 				return -EINVAL;
30366b525782SSuresh Reddy 			default:
3037a23113b5SSuresh Reddy 				return -EFAULT;
3038a23113b5SSuresh Reddy 			}
3039a23113b5SSuresh Reddy 		}
30406b525782SSuresh Reddy 	}
3041a23113b5SSuresh Reddy 	return 0;
3042a23113b5SSuresh Reddy }
3043a23113b5SSuresh Reddy 
lancer_fw_download(struct be_adapter * adapter,const struct firmware * fw)3044a23113b5SSuresh Reddy int lancer_fw_download(struct be_adapter *adapter,
3045a23113b5SSuresh Reddy 		       const struct firmware *fw)
3046a23113b5SSuresh Reddy {
3047a23113b5SSuresh Reddy 	struct device *dev = &adapter->pdev->dev;
3048a23113b5SSuresh Reddy 	struct be_dma_mem flash_cmd;
3049a23113b5SSuresh Reddy 	const u8 *data_ptr = NULL;
3050a23113b5SSuresh Reddy 	u8 *dest_image_ptr = NULL;
3051a23113b5SSuresh Reddy 	size_t image_size = 0;
3052a23113b5SSuresh Reddy 	u32 chunk_size = 0;
3053a23113b5SSuresh Reddy 	u32 data_written = 0;
3054a23113b5SSuresh Reddy 	u32 offset = 0;
3055a23113b5SSuresh Reddy 	int status = 0;
3056a23113b5SSuresh Reddy 	u8 add_status = 0;
3057a23113b5SSuresh Reddy 	u8 change_status;
3058a23113b5SSuresh Reddy 
3059a23113b5SSuresh Reddy 	if (!IS_ALIGNED(fw->size, sizeof(u32))) {
3060a23113b5SSuresh Reddy 		dev_err(dev, "FW image size should be multiple of 4\n");
3061a23113b5SSuresh Reddy 		return -EINVAL;
3062a23113b5SSuresh Reddy 	}
3063a23113b5SSuresh Reddy 
3064a23113b5SSuresh Reddy 	flash_cmd.size = sizeof(struct lancer_cmd_req_write_object)
3065a23113b5SSuresh Reddy 				+ LANCER_FW_DOWNLOAD_CHUNK;
3066750afb08SLuis Chamberlain 	flash_cmd.va = dma_alloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
3067750afb08SLuis Chamberlain 					  GFP_KERNEL);
3068a23113b5SSuresh Reddy 	if (!flash_cmd.va)
3069a23113b5SSuresh Reddy 		return -ENOMEM;
3070a23113b5SSuresh Reddy 
3071a23113b5SSuresh Reddy 	dest_image_ptr = flash_cmd.va +
3072a23113b5SSuresh Reddy 				sizeof(struct lancer_cmd_req_write_object);
3073a23113b5SSuresh Reddy 	image_size = fw->size;
3074a23113b5SSuresh Reddy 	data_ptr = fw->data;
3075a23113b5SSuresh Reddy 
3076a23113b5SSuresh Reddy 	while (image_size) {
3077a23113b5SSuresh Reddy 		chunk_size = min_t(u32, image_size, LANCER_FW_DOWNLOAD_CHUNK);
3078a23113b5SSuresh Reddy 
3079a23113b5SSuresh Reddy 		/* Copy the image chunk content. */
3080a23113b5SSuresh Reddy 		memcpy(dest_image_ptr, data_ptr, chunk_size);
3081a23113b5SSuresh Reddy 
3082a23113b5SSuresh Reddy 		status = lancer_cmd_write_object(adapter, &flash_cmd,
3083a23113b5SSuresh Reddy 						 chunk_size, offset,
3084a23113b5SSuresh Reddy 						 LANCER_FW_DOWNLOAD_LOCATION,
3085a23113b5SSuresh Reddy 						 &data_written, &change_status,
3086a23113b5SSuresh Reddy 						 &add_status);
3087a23113b5SSuresh Reddy 		if (status)
3088a23113b5SSuresh Reddy 			break;
3089a23113b5SSuresh Reddy 
3090a23113b5SSuresh Reddy 		offset += data_written;
3091a23113b5SSuresh Reddy 		data_ptr += data_written;
3092a23113b5SSuresh Reddy 		image_size -= data_written;
3093a23113b5SSuresh Reddy 	}
3094a23113b5SSuresh Reddy 
3095a23113b5SSuresh Reddy 	if (!status) {
3096a23113b5SSuresh Reddy 		/* Commit the FW written */
3097a23113b5SSuresh Reddy 		status = lancer_cmd_write_object(adapter, &flash_cmd,
3098a23113b5SSuresh Reddy 						 0, offset,
3099a23113b5SSuresh Reddy 						 LANCER_FW_DOWNLOAD_LOCATION,
3100a23113b5SSuresh Reddy 						 &data_written, &change_status,
3101a23113b5SSuresh Reddy 						 &add_status);
3102a23113b5SSuresh Reddy 	}
3103a23113b5SSuresh Reddy 
3104a23113b5SSuresh Reddy 	dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
3105a23113b5SSuresh Reddy 	if (status) {
3106a23113b5SSuresh Reddy 		dev_err(dev, "Firmware load error\n");
3107a23113b5SSuresh Reddy 		return be_cmd_status(status);
3108a23113b5SSuresh Reddy 	}
3109a23113b5SSuresh Reddy 
3110a23113b5SSuresh Reddy 	dev_info(dev, "Firmware flashed successfully\n");
3111a23113b5SSuresh Reddy 
3112a23113b5SSuresh Reddy 	if (change_status == LANCER_FW_RESET_NEEDED) {
3113a23113b5SSuresh Reddy 		dev_info(dev, "Resetting adapter to activate new FW\n");
3114a23113b5SSuresh Reddy 		status = lancer_physdev_ctrl(adapter,
3115a23113b5SSuresh Reddy 					     PHYSDEV_CONTROL_FW_RESET_MASK);
3116a23113b5SSuresh Reddy 		if (status) {
3117a23113b5SSuresh Reddy 			dev_err(dev, "Adapter busy, could not reset FW\n");
3118a23113b5SSuresh Reddy 			dev_err(dev, "Reboot server to activate new FW\n");
3119a23113b5SSuresh Reddy 		}
3120a23113b5SSuresh Reddy 	} else if (change_status != LANCER_NO_RESET_NEEDED) {
3121a23113b5SSuresh Reddy 		dev_info(dev, "Reboot server to activate new FW\n");
3122a23113b5SSuresh Reddy 	}
3123a23113b5SSuresh Reddy 
3124a23113b5SSuresh Reddy 	return 0;
3125a23113b5SSuresh Reddy }
3126a23113b5SSuresh Reddy 
3127a23113b5SSuresh Reddy /* Check if the flash image file is compatible with the adapter that
3128a23113b5SSuresh Reddy  * is being flashed.
3129a23113b5SSuresh Reddy  */
be_check_ufi_compatibility(struct be_adapter * adapter,struct flash_file_hdr_g3 * fhdr)3130a23113b5SSuresh Reddy static bool be_check_ufi_compatibility(struct be_adapter *adapter,
3131a23113b5SSuresh Reddy 				       struct flash_file_hdr_g3 *fhdr)
3132a23113b5SSuresh Reddy {
3133a23113b5SSuresh Reddy 	if (!fhdr) {
3134a23113b5SSuresh Reddy 		dev_err(&adapter->pdev->dev, "Invalid FW UFI file");
3135a23113b5SSuresh Reddy 		return false;
3136a23113b5SSuresh Reddy 	}
3137a23113b5SSuresh Reddy 
3138a23113b5SSuresh Reddy 	/* First letter of the build version is used to identify
3139a23113b5SSuresh Reddy 	 * which chip this image file is meant for.
3140a23113b5SSuresh Reddy 	 */
3141a23113b5SSuresh Reddy 	switch (fhdr->build[0]) {
3142a23113b5SSuresh Reddy 	case BLD_STR_UFI_TYPE_SH:
3143a23113b5SSuresh Reddy 		if (!skyhawk_chip(adapter))
3144a23113b5SSuresh Reddy 			return false;
3145a23113b5SSuresh Reddy 		break;
3146a23113b5SSuresh Reddy 	case BLD_STR_UFI_TYPE_BE3:
3147a23113b5SSuresh Reddy 		if (!BE3_chip(adapter))
3148a23113b5SSuresh Reddy 			return false;
3149a23113b5SSuresh Reddy 		break;
3150a23113b5SSuresh Reddy 	case BLD_STR_UFI_TYPE_BE2:
3151a23113b5SSuresh Reddy 		if (!BE2_chip(adapter))
3152a23113b5SSuresh Reddy 			return false;
3153a23113b5SSuresh Reddy 		break;
3154a23113b5SSuresh Reddy 	default:
3155a23113b5SSuresh Reddy 		return false;
3156a23113b5SSuresh Reddy 	}
3157a23113b5SSuresh Reddy 
3158a23113b5SSuresh Reddy 	/* In BE3 FW images the "asic_type_rev" field doesn't track the
3159a23113b5SSuresh Reddy 	 * asic_rev of the chips it is compatible with.
3160a23113b5SSuresh Reddy 	 * When asic_type_rev is 0 the image is compatible only with
3161a23113b5SSuresh Reddy 	 * pre-BE3-R chips (asic_rev < 0x10)
3162a23113b5SSuresh Reddy 	 */
3163a23113b5SSuresh Reddy 	if (BEx_chip(adapter) && fhdr->asic_type_rev == 0)
3164a23113b5SSuresh Reddy 		return adapter->asic_rev < 0x10;
3165a23113b5SSuresh Reddy 	else
3166a23113b5SSuresh Reddy 		return (fhdr->asic_type_rev >= adapter->asic_rev);
3167a23113b5SSuresh Reddy }
3168a23113b5SSuresh Reddy 
be_fw_download(struct be_adapter * adapter,const struct firmware * fw)3169a23113b5SSuresh Reddy int be_fw_download(struct be_adapter *adapter, const struct firmware *fw)
3170a23113b5SSuresh Reddy {
3171a23113b5SSuresh Reddy 	struct device *dev = &adapter->pdev->dev;
3172a23113b5SSuresh Reddy 	struct flash_file_hdr_g3 *fhdr3;
3173a23113b5SSuresh Reddy 	struct image_hdr *img_hdr_ptr;
3174a23113b5SSuresh Reddy 	int status = 0, i, num_imgs;
3175a23113b5SSuresh Reddy 	struct be_dma_mem flash_cmd;
3176a23113b5SSuresh Reddy 
3177a23113b5SSuresh Reddy 	fhdr3 = (struct flash_file_hdr_g3 *)fw->data;
3178a23113b5SSuresh Reddy 	if (!be_check_ufi_compatibility(adapter, fhdr3)) {
3179a23113b5SSuresh Reddy 		dev_err(dev, "Flash image is not compatible with adapter\n");
3180a23113b5SSuresh Reddy 		return -EINVAL;
3181a23113b5SSuresh Reddy 	}
3182a23113b5SSuresh Reddy 
3183a23113b5SSuresh Reddy 	flash_cmd.size = sizeof(struct be_cmd_write_flashrom);
3184750afb08SLuis Chamberlain 	flash_cmd.va = dma_alloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
3185a23113b5SSuresh Reddy 					  GFP_KERNEL);
3186a23113b5SSuresh Reddy 	if (!flash_cmd.va)
3187a23113b5SSuresh Reddy 		return -ENOMEM;
3188a23113b5SSuresh Reddy 
3189a23113b5SSuresh Reddy 	num_imgs = le32_to_cpu(fhdr3->num_imgs);
3190a23113b5SSuresh Reddy 	for (i = 0; i < num_imgs; i++) {
3191a23113b5SSuresh Reddy 		img_hdr_ptr = (struct image_hdr *)(fw->data +
3192a23113b5SSuresh Reddy 				(sizeof(struct flash_file_hdr_g3) +
3193a23113b5SSuresh Reddy 				 i * sizeof(struct image_hdr)));
3194a23113b5SSuresh Reddy 		if (!BE2_chip(adapter) &&
3195a23113b5SSuresh Reddy 		    le32_to_cpu(img_hdr_ptr->imageid) != 1)
3196a23113b5SSuresh Reddy 			continue;
3197a23113b5SSuresh Reddy 
3198a23113b5SSuresh Reddy 		if (skyhawk_chip(adapter))
3199a23113b5SSuresh Reddy 			status = be_flash_skyhawk(adapter, fw, &flash_cmd,
3200a23113b5SSuresh Reddy 						  num_imgs);
3201a23113b5SSuresh Reddy 		else
3202a23113b5SSuresh Reddy 			status = be_flash_BEx(adapter, fw, &flash_cmd,
3203a23113b5SSuresh Reddy 					      num_imgs);
3204a23113b5SSuresh Reddy 	}
3205a23113b5SSuresh Reddy 
3206a23113b5SSuresh Reddy 	dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
3207a23113b5SSuresh Reddy 	if (!status)
3208a23113b5SSuresh Reddy 		dev_info(dev, "Firmware flashed successfully\n");
3209a23113b5SSuresh Reddy 
3210a23113b5SSuresh Reddy 	return status;
3211a23113b5SSuresh Reddy }
3212a23113b5SSuresh Reddy 
be_cmd_enable_magic_wol(struct be_adapter * adapter,u8 * mac,struct be_dma_mem * nonemb_cmd)32139aebddd1SJeff Kirsher int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
32149aebddd1SJeff Kirsher 			    struct be_dma_mem *nonemb_cmd)
32159aebddd1SJeff Kirsher {
32169aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
32179aebddd1SJeff Kirsher 	struct be_cmd_req_acpi_wol_magic_config *req;
32189aebddd1SJeff Kirsher 	int status;
32199aebddd1SJeff Kirsher 
3220b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
32219aebddd1SJeff Kirsher 
32229aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
32239aebddd1SJeff Kirsher 	if (!wrb) {
32249aebddd1SJeff Kirsher 		status = -EBUSY;
32259aebddd1SJeff Kirsher 		goto err;
32269aebddd1SJeff Kirsher 	}
32279aebddd1SJeff Kirsher 	req = nonemb_cmd->va;
32289aebddd1SJeff Kirsher 
3229106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3230a2cc4e0bSSathya Perla 			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
3231a2cc4e0bSSathya Perla 			       wrb, nonemb_cmd);
32329aebddd1SJeff Kirsher 	memcpy(req->magic_mac, mac, ETH_ALEN);
32339aebddd1SJeff Kirsher 
32349aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
32359aebddd1SJeff Kirsher 
32369aebddd1SJeff Kirsher err:
3237b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
32389aebddd1SJeff Kirsher 	return status;
32399aebddd1SJeff Kirsher }
32409aebddd1SJeff Kirsher 
be_cmd_set_loopback(struct be_adapter * adapter,u8 port_num,u8 loopback_type,u8 enable)32419aebddd1SJeff Kirsher int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
32429aebddd1SJeff Kirsher 			u8 loopback_type, u8 enable)
32439aebddd1SJeff Kirsher {
32449aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
32459aebddd1SJeff Kirsher 	struct be_cmd_req_set_lmode *req;
32469aebddd1SJeff Kirsher 	int status;
32479aebddd1SJeff Kirsher 
32482e365b1bSSomnath Kotur 	if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
32492e365b1bSSomnath Kotur 			    CMD_SUBSYSTEM_LOWLEVEL))
32502e365b1bSSomnath Kotur 		return -EPERM;
32512e365b1bSSomnath Kotur 
3252b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
32539aebddd1SJeff Kirsher 
32549aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
32559aebddd1SJeff Kirsher 	if (!wrb) {
32569aebddd1SJeff Kirsher 		status = -EBUSY;
32579c855975SSuresh Reddy 		goto err_unlock;
32589aebddd1SJeff Kirsher 	}
32599aebddd1SJeff Kirsher 
32609aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
32619aebddd1SJeff Kirsher 
3262106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3263a2cc4e0bSSathya Perla 			       OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
3264a2cc4e0bSSathya Perla 			       wrb, NULL);
32659aebddd1SJeff Kirsher 
32669aebddd1SJeff Kirsher 	req->src_port = port_num;
32679aebddd1SJeff Kirsher 	req->dest_port = port_num;
32689aebddd1SJeff Kirsher 	req->loopback_type = loopback_type;
32699aebddd1SJeff Kirsher 	req->loopback_state = enable;
32709aebddd1SJeff Kirsher 
32719c855975SSuresh Reddy 	status = be_mcc_notify(adapter);
32729c855975SSuresh Reddy 	if (status)
32739c855975SSuresh Reddy 		goto err_unlock;
32749c855975SSuresh Reddy 
3275b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
32769c855975SSuresh Reddy 
32779c855975SSuresh Reddy 	if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
32789c855975SSuresh Reddy 					 msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
32799c855975SSuresh Reddy 		status = -ETIMEDOUT;
32809c855975SSuresh Reddy 
32819c855975SSuresh Reddy 	return status;
32829c855975SSuresh Reddy 
32839c855975SSuresh Reddy err_unlock:
3284b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
32859aebddd1SJeff Kirsher 	return status;
32869aebddd1SJeff Kirsher }
32879aebddd1SJeff Kirsher 
be_cmd_loopback_test(struct be_adapter * adapter,u32 port_num,u32 loopback_type,u32 pkt_size,u32 num_pkts,u64 pattern)32889aebddd1SJeff Kirsher int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
3289a2cc4e0bSSathya Perla 			 u32 loopback_type, u32 pkt_size, u32 num_pkts,
3290a2cc4e0bSSathya Perla 			 u64 pattern)
32919aebddd1SJeff Kirsher {
32929aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
32939aebddd1SJeff Kirsher 	struct be_cmd_req_loopback_test *req;
32945eeff635SSuresh Reddy 	struct be_cmd_resp_loopback_test *resp;
32959aebddd1SJeff Kirsher 	int status;
32969aebddd1SJeff Kirsher 
32972e365b1bSSomnath Kotur 	if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_LOOPBACK_TEST,
32982e365b1bSSomnath Kotur 			    CMD_SUBSYSTEM_LOWLEVEL))
32992e365b1bSSomnath Kotur 		return -EPERM;
33002e365b1bSSomnath Kotur 
3301b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
33029aebddd1SJeff Kirsher 
33039aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
33049aebddd1SJeff Kirsher 	if (!wrb) {
33059aebddd1SJeff Kirsher 		status = -EBUSY;
33069aebddd1SJeff Kirsher 		goto err;
33079aebddd1SJeff Kirsher 	}
33089aebddd1SJeff Kirsher 
33099aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
33109aebddd1SJeff Kirsher 
3311106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3312a2cc4e0bSSathya Perla 			       OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
3313a2cc4e0bSSathya Perla 			       NULL);
33149aebddd1SJeff Kirsher 
33155eeff635SSuresh Reddy 	req->hdr.timeout = cpu_to_le32(15);
33169aebddd1SJeff Kirsher 	req->pattern = cpu_to_le64(pattern);
33179aebddd1SJeff Kirsher 	req->src_port = cpu_to_le32(port_num);
33189aebddd1SJeff Kirsher 	req->dest_port = cpu_to_le32(port_num);
33199aebddd1SJeff Kirsher 	req->pkt_size = cpu_to_le32(pkt_size);
33209aebddd1SJeff Kirsher 	req->num_pkts = cpu_to_le32(num_pkts);
33219aebddd1SJeff Kirsher 	req->loopback_type = cpu_to_le32(loopback_type);
33229aebddd1SJeff Kirsher 
3323efaa408eSSuresh Reddy 	status = be_mcc_notify(adapter);
3324efaa408eSSuresh Reddy 	if (status)
3325efaa408eSSuresh Reddy 		goto err;
33269aebddd1SJeff Kirsher 
3327b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
33285eeff635SSuresh Reddy 
33295eeff635SSuresh Reddy 	wait_for_completion(&adapter->et_cmd_compl);
33305eeff635SSuresh Reddy 	resp = embedded_payload(wrb);
33315eeff635SSuresh Reddy 	status = le32_to_cpu(resp->status);
33325eeff635SSuresh Reddy 
33335eeff635SSuresh Reddy 	return status;
33349aebddd1SJeff Kirsher err:
3335b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
33369aebddd1SJeff Kirsher 	return status;
33379aebddd1SJeff Kirsher }
33389aebddd1SJeff Kirsher 
be_cmd_ddr_dma_test(struct be_adapter * adapter,u64 pattern,u32 byte_cnt,struct be_dma_mem * cmd)33399aebddd1SJeff Kirsher int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
33409aebddd1SJeff Kirsher 			u32 byte_cnt, struct be_dma_mem *cmd)
33419aebddd1SJeff Kirsher {
33429aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
33439aebddd1SJeff Kirsher 	struct be_cmd_req_ddrdma_test *req;
33449aebddd1SJeff Kirsher 	int status;
33459aebddd1SJeff Kirsher 	int i, j = 0;
33469aebddd1SJeff Kirsher 
33472e365b1bSSomnath Kotur 	if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_HOST_DDR_DMA,
33482e365b1bSSomnath Kotur 			    CMD_SUBSYSTEM_LOWLEVEL))
33492e365b1bSSomnath Kotur 		return -EPERM;
33502e365b1bSSomnath Kotur 
3351b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
33529aebddd1SJeff Kirsher 
33539aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
33549aebddd1SJeff Kirsher 	if (!wrb) {
33559aebddd1SJeff Kirsher 		status = -EBUSY;
33569aebddd1SJeff Kirsher 		goto err;
33579aebddd1SJeff Kirsher 	}
33589aebddd1SJeff Kirsher 	req = cmd->va;
3359106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
3360a2cc4e0bSSathya Perla 			       OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
3361a2cc4e0bSSathya Perla 			       cmd);
33629aebddd1SJeff Kirsher 
33639aebddd1SJeff Kirsher 	req->pattern = cpu_to_le64(pattern);
33649aebddd1SJeff Kirsher 	req->byte_count = cpu_to_le32(byte_cnt);
33659aebddd1SJeff Kirsher 	for (i = 0; i < byte_cnt; i++) {
33669aebddd1SJeff Kirsher 		req->snd_buff[i] = (u8)(pattern >> (j * 8));
33679aebddd1SJeff Kirsher 		j++;
33689aebddd1SJeff Kirsher 		if (j > 7)
33699aebddd1SJeff Kirsher 			j = 0;
33709aebddd1SJeff Kirsher 	}
33719aebddd1SJeff Kirsher 
33729aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
33739aebddd1SJeff Kirsher 
33749aebddd1SJeff Kirsher 	if (!status) {
33759aebddd1SJeff Kirsher 		struct be_cmd_resp_ddrdma_test *resp;
337603d28ffeSKalesh AP 
33779aebddd1SJeff Kirsher 		resp = cmd->va;
33789aebddd1SJeff Kirsher 		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
33799aebddd1SJeff Kirsher 		    resp->snd_err) {
33809aebddd1SJeff Kirsher 			status = -1;
33819aebddd1SJeff Kirsher 		}
33829aebddd1SJeff Kirsher 	}
33839aebddd1SJeff Kirsher 
33849aebddd1SJeff Kirsher err:
3385b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
33869aebddd1SJeff Kirsher 	return status;
33879aebddd1SJeff Kirsher }
33889aebddd1SJeff Kirsher 
be_cmd_get_seeprom_data(struct be_adapter * adapter,struct be_dma_mem * nonemb_cmd)33899aebddd1SJeff Kirsher int be_cmd_get_seeprom_data(struct be_adapter *adapter,
33909aebddd1SJeff Kirsher 			    struct be_dma_mem *nonemb_cmd)
33919aebddd1SJeff Kirsher {
33929aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
33939aebddd1SJeff Kirsher 	struct be_cmd_req_seeprom_read *req;
33949aebddd1SJeff Kirsher 	int status;
33959aebddd1SJeff Kirsher 
3396b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
33979aebddd1SJeff Kirsher 
33989aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
33999aebddd1SJeff Kirsher 	if (!wrb) {
34009aebddd1SJeff Kirsher 		status = -EBUSY;
34019aebddd1SJeff Kirsher 		goto err;
34029aebddd1SJeff Kirsher 	}
34039aebddd1SJeff Kirsher 	req = nonemb_cmd->va;
34049aebddd1SJeff Kirsher 
3405106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3406106df1e3SSomnath Kotur 			       OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
3407106df1e3SSomnath Kotur 			       nonemb_cmd);
34089aebddd1SJeff Kirsher 
34099aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
34109aebddd1SJeff Kirsher 
34119aebddd1SJeff Kirsher err:
3412b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
34139aebddd1SJeff Kirsher 	return status;
34149aebddd1SJeff Kirsher }
34159aebddd1SJeff Kirsher 
be_cmd_get_phy_info(struct be_adapter * adapter)341642f11cf2SAjit Khaparde int be_cmd_get_phy_info(struct be_adapter *adapter)
34179aebddd1SJeff Kirsher {
34189aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
34199aebddd1SJeff Kirsher 	struct be_cmd_req_get_phy_info *req;
34209aebddd1SJeff Kirsher 	struct be_dma_mem cmd;
34219aebddd1SJeff Kirsher 	int status;
34229aebddd1SJeff Kirsher 
3423f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
3424f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_COMMON))
3425f25b119cSPadmanabh Ratnakar 		return -EPERM;
3426f25b119cSPadmanabh Ratnakar 
3427b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
34289aebddd1SJeff Kirsher 
34299aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
34309aebddd1SJeff Kirsher 	if (!wrb) {
34319aebddd1SJeff Kirsher 		status = -EBUSY;
34329aebddd1SJeff Kirsher 		goto err;
34339aebddd1SJeff Kirsher 	}
34349aebddd1SJeff Kirsher 	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
3435750afb08SLuis Chamberlain 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3436e51000dbSSriharsha Basavapatna 				    GFP_ATOMIC);
34379aebddd1SJeff Kirsher 	if (!cmd.va) {
34389aebddd1SJeff Kirsher 		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
34399aebddd1SJeff Kirsher 		status = -ENOMEM;
34409aebddd1SJeff Kirsher 		goto err;
34419aebddd1SJeff Kirsher 	}
34429aebddd1SJeff Kirsher 
34439aebddd1SJeff Kirsher 	req = cmd.va;
34449aebddd1SJeff Kirsher 
3445106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3446106df1e3SSomnath Kotur 			       OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
3447106df1e3SSomnath Kotur 			       wrb, &cmd);
34489aebddd1SJeff Kirsher 
34499aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
34509aebddd1SJeff Kirsher 	if (!status) {
34519aebddd1SJeff Kirsher 		struct be_phy_info *resp_phy_info =
34529aebddd1SJeff Kirsher 				cmd.va + sizeof(struct be_cmd_req_hdr);
345303d28ffeSKalesh AP 
345442f11cf2SAjit Khaparde 		adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
345542f11cf2SAjit Khaparde 		adapter->phy.interface_type =
34569aebddd1SJeff Kirsher 			le16_to_cpu(resp_phy_info->interface_type);
345742f11cf2SAjit Khaparde 		adapter->phy.auto_speeds_supported =
345842f11cf2SAjit Khaparde 			le16_to_cpu(resp_phy_info->auto_speeds_supported);
345942f11cf2SAjit Khaparde 		adapter->phy.fixed_speeds_supported =
346042f11cf2SAjit Khaparde 			le16_to_cpu(resp_phy_info->fixed_speeds_supported);
346142f11cf2SAjit Khaparde 		adapter->phy.misc_params =
346242f11cf2SAjit Khaparde 			le32_to_cpu(resp_phy_info->misc_params);
346368cb7e47SVasundhara Volam 
346468cb7e47SVasundhara Volam 		if (BE2_chip(adapter)) {
346568cb7e47SVasundhara Volam 			adapter->phy.fixed_speeds_supported =
346668cb7e47SVasundhara Volam 				BE_SUPPORTED_SPEED_10GBPS |
346768cb7e47SVasundhara Volam 				BE_SUPPORTED_SPEED_1GBPS;
346868cb7e47SVasundhara Volam 		}
34699aebddd1SJeff Kirsher 	}
3470e51000dbSSriharsha Basavapatna 	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
34719aebddd1SJeff Kirsher err:
3472b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
34739aebddd1SJeff Kirsher 	return status;
34749aebddd1SJeff Kirsher }
34759aebddd1SJeff Kirsher 
be_cmd_set_qos(struct be_adapter * adapter,u32 bps,u32 domain)3476bc0ee163SLad, Prabhakar static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
34779aebddd1SJeff Kirsher {
34789aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
34799aebddd1SJeff Kirsher 	struct be_cmd_req_set_qos *req;
34809aebddd1SJeff Kirsher 	int status;
34819aebddd1SJeff Kirsher 
3482b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
34839aebddd1SJeff Kirsher 
34849aebddd1SJeff Kirsher 	wrb = wrb_from_mccq(adapter);
34859aebddd1SJeff Kirsher 	if (!wrb) {
34869aebddd1SJeff Kirsher 		status = -EBUSY;
34879aebddd1SJeff Kirsher 		goto err;
34889aebddd1SJeff Kirsher 	}
34899aebddd1SJeff Kirsher 
34909aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
34919aebddd1SJeff Kirsher 
3492106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3493106df1e3SSomnath Kotur 			       OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
34949aebddd1SJeff Kirsher 
34959aebddd1SJeff Kirsher 	req->hdr.domain = domain;
34969aebddd1SJeff Kirsher 	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
34979aebddd1SJeff Kirsher 	req->max_bps_nic = cpu_to_le32(bps);
34989aebddd1SJeff Kirsher 
34999aebddd1SJeff Kirsher 	status = be_mcc_notify_wait(adapter);
35009aebddd1SJeff Kirsher 
35019aebddd1SJeff Kirsher err:
3502b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
35039aebddd1SJeff Kirsher 	return status;
35049aebddd1SJeff Kirsher }
35059aebddd1SJeff Kirsher 
be_cmd_get_cntl_attributes(struct be_adapter * adapter)35069aebddd1SJeff Kirsher int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
35079aebddd1SJeff Kirsher {
35089aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
35099aebddd1SJeff Kirsher 	struct be_cmd_req_cntl_attribs *req;
35109aebddd1SJeff Kirsher 	struct be_cmd_resp_cntl_attribs *resp;
3511a155a5dbSSriharsha Basavapatna 	int status, i;
35129aebddd1SJeff Kirsher 	int payload_len = max(sizeof(*req), sizeof(*resp));
35139aebddd1SJeff Kirsher 	struct mgmt_controller_attrib *attribs;
35149aebddd1SJeff Kirsher 	struct be_dma_mem attribs_cmd;
3515a155a5dbSSriharsha Basavapatna 	u32 *serial_num;
35169aebddd1SJeff Kirsher 
3517d98ef50fSSuresh Reddy 	if (mutex_lock_interruptible(&adapter->mbox_lock))
3518d98ef50fSSuresh Reddy 		return -1;
3519d98ef50fSSuresh Reddy 
35209aebddd1SJeff Kirsher 	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
35219aebddd1SJeff Kirsher 	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
3522750afb08SLuis Chamberlain 	attribs_cmd.va = dma_alloc_coherent(&adapter->pdev->dev,
3523e51000dbSSriharsha Basavapatna 					    attribs_cmd.size,
3524e51000dbSSriharsha Basavapatna 					    &attribs_cmd.dma, GFP_ATOMIC);
35259aebddd1SJeff Kirsher 	if (!attribs_cmd.va) {
3526a2cc4e0bSSathya Perla 		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
3527d98ef50fSSuresh Reddy 		status = -ENOMEM;
3528d98ef50fSSuresh Reddy 		goto err;
35299aebddd1SJeff Kirsher 	}
35309aebddd1SJeff Kirsher 
35319aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
35329aebddd1SJeff Kirsher 	if (!wrb) {
35339aebddd1SJeff Kirsher 		status = -EBUSY;
35349aebddd1SJeff Kirsher 		goto err;
35359aebddd1SJeff Kirsher 	}
35369aebddd1SJeff Kirsher 	req = attribs_cmd.va;
35379aebddd1SJeff Kirsher 
3538106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3539a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
3540a2cc4e0bSSathya Perla 			       wrb, &attribs_cmd);
35419aebddd1SJeff Kirsher 
35429aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
35439aebddd1SJeff Kirsher 	if (!status) {
35449aebddd1SJeff Kirsher 		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
35459aebddd1SJeff Kirsher 		adapter->hba_port_num = attribs->hba_attribs.phy_port;
3546a155a5dbSSriharsha Basavapatna 		serial_num = attribs->hba_attribs.controller_serial_number;
3547a155a5dbSSriharsha Basavapatna 		for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
3548a155a5dbSSriharsha Basavapatna 			adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
3549a155a5dbSSriharsha Basavapatna 				(BIT_MASK(16) - 1);
35506ee080bbSSriharsha Basavapatna 		/* For BEx, since GET_FUNC_CONFIG command is not
35516ee080bbSSriharsha Basavapatna 		 * supported, we read funcnum here as a workaround.
35526ee080bbSSriharsha Basavapatna 		 */
35536ee080bbSSriharsha Basavapatna 		if (BEx_chip(adapter))
35546ee080bbSSriharsha Basavapatna 			adapter->pf_num = attribs->hba_attribs.pci_funcnum;
35559aebddd1SJeff Kirsher 	}
35569aebddd1SJeff Kirsher 
35579aebddd1SJeff Kirsher err:
35589aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
3559d98ef50fSSuresh Reddy 	if (attribs_cmd.va)
3560e51000dbSSriharsha Basavapatna 		dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
3561d98ef50fSSuresh Reddy 				  attribs_cmd.va, attribs_cmd.dma);
35629aebddd1SJeff Kirsher 	return status;
35639aebddd1SJeff Kirsher }
35649aebddd1SJeff Kirsher 
35659aebddd1SJeff Kirsher /* Uses mbox */
be_cmd_req_native_mode(struct be_adapter * adapter)35669aebddd1SJeff Kirsher int be_cmd_req_native_mode(struct be_adapter *adapter)
35679aebddd1SJeff Kirsher {
35689aebddd1SJeff Kirsher 	struct be_mcc_wrb *wrb;
35699aebddd1SJeff Kirsher 	struct be_cmd_req_set_func_cap *req;
35709aebddd1SJeff Kirsher 	int status;
35719aebddd1SJeff Kirsher 
35729aebddd1SJeff Kirsher 	if (mutex_lock_interruptible(&adapter->mbox_lock))
35739aebddd1SJeff Kirsher 		return -1;
35749aebddd1SJeff Kirsher 
35759aebddd1SJeff Kirsher 	wrb = wrb_from_mbox(adapter);
35769aebddd1SJeff Kirsher 	if (!wrb) {
35779aebddd1SJeff Kirsher 		status = -EBUSY;
35789aebddd1SJeff Kirsher 		goto err;
35799aebddd1SJeff Kirsher 	}
35809aebddd1SJeff Kirsher 
35819aebddd1SJeff Kirsher 	req = embedded_payload(wrb);
35829aebddd1SJeff Kirsher 
3583106df1e3SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3584a2cc4e0bSSathya Perla 			       OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
3585a2cc4e0bSSathya Perla 			       sizeof(*req), wrb, NULL);
35869aebddd1SJeff Kirsher 
35879aebddd1SJeff Kirsher 	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
35889aebddd1SJeff Kirsher 				CAPABILITY_BE3_NATIVE_ERX_API);
35899aebddd1SJeff Kirsher 	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
35909aebddd1SJeff Kirsher 
35919aebddd1SJeff Kirsher 	status = be_mbox_notify_wait(adapter);
35929aebddd1SJeff Kirsher 	if (!status) {
35939aebddd1SJeff Kirsher 		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
359403d28ffeSKalesh AP 
35959aebddd1SJeff Kirsher 		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
35969aebddd1SJeff Kirsher 					CAPABILITY_BE3_NATIVE_ERX_API;
3597d379142bSSathya Perla 		if (!adapter->be3_native)
3598d379142bSSathya Perla 			dev_warn(&adapter->pdev->dev,
3599d379142bSSathya Perla 				 "adapter not in advanced mode\n");
36009aebddd1SJeff Kirsher 	}
36019aebddd1SJeff Kirsher err:
36029aebddd1SJeff Kirsher 	mutex_unlock(&adapter->mbox_lock);
36039aebddd1SJeff Kirsher 	return status;
36049aebddd1SJeff Kirsher }
3605590c391dSPadmanabh Ratnakar 
3606f25b119cSPadmanabh Ratnakar /* Get privilege(s) for a function */
be_cmd_get_fn_privileges(struct be_adapter * adapter,u32 * privilege,u32 domain)3607f25b119cSPadmanabh Ratnakar int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
3608f25b119cSPadmanabh Ratnakar 			     u32 domain)
3609f25b119cSPadmanabh Ratnakar {
3610f25b119cSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
3611f25b119cSPadmanabh Ratnakar 	struct be_cmd_req_get_fn_privileges *req;
3612f25b119cSPadmanabh Ratnakar 	int status;
3613f25b119cSPadmanabh Ratnakar 
3614b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
3615f25b119cSPadmanabh Ratnakar 
3616f25b119cSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
3617f25b119cSPadmanabh Ratnakar 	if (!wrb) {
3618f25b119cSPadmanabh Ratnakar 		status = -EBUSY;
3619f25b119cSPadmanabh Ratnakar 		goto err;
3620f25b119cSPadmanabh Ratnakar 	}
3621f25b119cSPadmanabh Ratnakar 
3622f25b119cSPadmanabh Ratnakar 	req = embedded_payload(wrb);
3623f25b119cSPadmanabh Ratnakar 
3624f25b119cSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3625f25b119cSPadmanabh Ratnakar 			       OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
3626f25b119cSPadmanabh Ratnakar 			       wrb, NULL);
3627f25b119cSPadmanabh Ratnakar 
3628f25b119cSPadmanabh Ratnakar 	req->hdr.domain = domain;
3629f25b119cSPadmanabh Ratnakar 
3630f25b119cSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
3631f25b119cSPadmanabh Ratnakar 	if (!status) {
3632f25b119cSPadmanabh Ratnakar 		struct be_cmd_resp_get_fn_privileges *resp =
3633f25b119cSPadmanabh Ratnakar 						embedded_payload(wrb);
363403d28ffeSKalesh AP 
3635f25b119cSPadmanabh Ratnakar 		*privilege = le32_to_cpu(resp->privilege_mask);
363602308d74SSuresh Reddy 
363702308d74SSuresh Reddy 		/* In UMC mode FW does not return right privileges.
363802308d74SSuresh Reddy 		 * Override with correct privilege equivalent to PF.
363902308d74SSuresh Reddy 		 */
364002308d74SSuresh Reddy 		if (BEx_chip(adapter) && be_is_mc(adapter) &&
364102308d74SSuresh Reddy 		    be_physfn(adapter))
364202308d74SSuresh Reddy 			*privilege = MAX_PRIVILEGES;
3643f25b119cSPadmanabh Ratnakar 	}
3644f25b119cSPadmanabh Ratnakar 
3645f25b119cSPadmanabh Ratnakar err:
3646b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
3647f25b119cSPadmanabh Ratnakar 	return status;
3648f25b119cSPadmanabh Ratnakar }
3649f25b119cSPadmanabh Ratnakar 
365004a06028SSathya Perla /* Set privilege(s) for a function */
be_cmd_set_fn_privileges(struct be_adapter * adapter,u32 privileges,u32 domain)365104a06028SSathya Perla int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
365204a06028SSathya Perla 			     u32 domain)
365304a06028SSathya Perla {
365404a06028SSathya Perla 	struct be_mcc_wrb *wrb;
365504a06028SSathya Perla 	struct be_cmd_req_set_fn_privileges *req;
365604a06028SSathya Perla 	int status;
365704a06028SSathya Perla 
3658b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
365904a06028SSathya Perla 
366004a06028SSathya Perla 	wrb = wrb_from_mccq(adapter);
366104a06028SSathya Perla 	if (!wrb) {
366204a06028SSathya Perla 		status = -EBUSY;
366304a06028SSathya Perla 		goto err;
366404a06028SSathya Perla 	}
366504a06028SSathya Perla 
366604a06028SSathya Perla 	req = embedded_payload(wrb);
366704a06028SSathya Perla 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
366804a06028SSathya Perla 			       OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
366904a06028SSathya Perla 			       wrb, NULL);
367004a06028SSathya Perla 	req->hdr.domain = domain;
367104a06028SSathya Perla 	if (lancer_chip(adapter))
367204a06028SSathya Perla 		req->privileges_lancer = cpu_to_le32(privileges);
367304a06028SSathya Perla 	else
367404a06028SSathya Perla 		req->privileges = cpu_to_le32(privileges);
367504a06028SSathya Perla 
367604a06028SSathya Perla 	status = be_mcc_notify_wait(adapter);
367704a06028SSathya Perla err:
3678b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
367904a06028SSathya Perla 	return status;
368004a06028SSathya Perla }
368104a06028SSathya Perla 
36825a712c13SSathya Perla /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
36835a712c13SSathya Perla  * pmac_id_valid: false => pmac_id or MAC address is requested.
36845a712c13SSathya Perla  *		  If pmac_id is returned, pmac_id_valid is returned as true
36855a712c13SSathya Perla  */
be_cmd_get_mac_from_list(struct be_adapter * adapter,u8 * mac,bool * pmac_id_valid,u32 * pmac_id,u32 if_handle,u8 domain)36861578e777SPadmanabh Ratnakar int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
3687b188f090SSuresh Reddy 			     bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
3688b188f090SSuresh Reddy 			     u8 domain)
3689590c391dSPadmanabh Ratnakar {
3690590c391dSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
3691590c391dSPadmanabh Ratnakar 	struct be_cmd_req_get_mac_list *req;
3692590c391dSPadmanabh Ratnakar 	int status;
3693590c391dSPadmanabh Ratnakar 	int mac_count;
3694e5e1ee89SPadmanabh Ratnakar 	struct be_dma_mem get_mac_list_cmd;
3695e5e1ee89SPadmanabh Ratnakar 	int i;
3696e5e1ee89SPadmanabh Ratnakar 
3697e5e1ee89SPadmanabh Ratnakar 	memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
3698e5e1ee89SPadmanabh Ratnakar 	get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
3699750afb08SLuis Chamberlain 	get_mac_list_cmd.va = dma_alloc_coherent(&adapter->pdev->dev,
3700e5e1ee89SPadmanabh Ratnakar 						 get_mac_list_cmd.size,
3701e51000dbSSriharsha Basavapatna 						 &get_mac_list_cmd.dma,
3702e51000dbSSriharsha Basavapatna 						 GFP_ATOMIC);
3703e5e1ee89SPadmanabh Ratnakar 
3704e5e1ee89SPadmanabh Ratnakar 	if (!get_mac_list_cmd.va) {
3705e5e1ee89SPadmanabh Ratnakar 		dev_err(&adapter->pdev->dev,
3706e5e1ee89SPadmanabh Ratnakar 			"Memory allocation failure during GET_MAC_LIST\n");
3707e5e1ee89SPadmanabh Ratnakar 		return -ENOMEM;
3708e5e1ee89SPadmanabh Ratnakar 	}
3709590c391dSPadmanabh Ratnakar 
3710b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
3711590c391dSPadmanabh Ratnakar 
3712590c391dSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
3713590c391dSPadmanabh Ratnakar 	if (!wrb) {
3714590c391dSPadmanabh Ratnakar 		status = -EBUSY;
3715e5e1ee89SPadmanabh Ratnakar 		goto out;
3716590c391dSPadmanabh Ratnakar 	}
3717e5e1ee89SPadmanabh Ratnakar 
3718e5e1ee89SPadmanabh Ratnakar 	req = get_mac_list_cmd.va;
3719590c391dSPadmanabh Ratnakar 
3720590c391dSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3721bf591f51SSathya Perla 			       OPCODE_COMMON_GET_MAC_LIST,
3722bf591f51SSathya Perla 			       get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
3723590c391dSPadmanabh Ratnakar 	req->hdr.domain = domain;
3724e5e1ee89SPadmanabh Ratnakar 	req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
37255a712c13SSathya Perla 	if (*pmac_id_valid) {
37265a712c13SSathya Perla 		req->mac_id = cpu_to_le32(*pmac_id);
3727b188f090SSuresh Reddy 		req->iface_id = cpu_to_le16(if_handle);
37285a712c13SSathya Perla 		req->perm_override = 0;
37295a712c13SSathya Perla 	} else {
3730e5e1ee89SPadmanabh Ratnakar 		req->perm_override = 1;
37315a712c13SSathya Perla 	}
3732590c391dSPadmanabh Ratnakar 
3733590c391dSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
3734590c391dSPadmanabh Ratnakar 	if (!status) {
3735590c391dSPadmanabh Ratnakar 		struct be_cmd_resp_get_mac_list *resp =
3736e5e1ee89SPadmanabh Ratnakar 						get_mac_list_cmd.va;
37375a712c13SSathya Perla 
37385a712c13SSathya Perla 		if (*pmac_id_valid) {
37395a712c13SSathya Perla 			memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
37405a712c13SSathya Perla 			       ETH_ALEN);
37415a712c13SSathya Perla 			goto out;
37425a712c13SSathya Perla 		}
37435a712c13SSathya Perla 
3744e5e1ee89SPadmanabh Ratnakar 		mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3745e5e1ee89SPadmanabh Ratnakar 		/* Mac list returned could contain one or more active mac_ids
3746dbedd44eSJoe Perches 		 * or one or more true or pseudo permanent mac addresses.
37471578e777SPadmanabh Ratnakar 		 * If an active mac_id is present, return first active mac_id
37481578e777SPadmanabh Ratnakar 		 * found.
3749e5e1ee89SPadmanabh Ratnakar 		 */
3750590c391dSPadmanabh Ratnakar 		for (i = 0; i < mac_count; i++) {
3751e5e1ee89SPadmanabh Ratnakar 			struct get_list_macaddr *mac_entry;
3752e5e1ee89SPadmanabh Ratnakar 			u16 mac_addr_size;
3753e5e1ee89SPadmanabh Ratnakar 			u32 mac_id;
3754e5e1ee89SPadmanabh Ratnakar 
3755e5e1ee89SPadmanabh Ratnakar 			mac_entry = &resp->macaddr_list[i];
3756e5e1ee89SPadmanabh Ratnakar 			mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3757e5e1ee89SPadmanabh Ratnakar 			/* mac_id is a 32 bit value and mac_addr size
3758e5e1ee89SPadmanabh Ratnakar 			 * is 6 bytes
3759e5e1ee89SPadmanabh Ratnakar 			 */
3760e5e1ee89SPadmanabh Ratnakar 			if (mac_addr_size == sizeof(u32)) {
37615a712c13SSathya Perla 				*pmac_id_valid = true;
3762e5e1ee89SPadmanabh Ratnakar 				mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3763e5e1ee89SPadmanabh Ratnakar 				*pmac_id = le32_to_cpu(mac_id);
3764e5e1ee89SPadmanabh Ratnakar 				goto out;
3765590c391dSPadmanabh Ratnakar 			}
3766590c391dSPadmanabh Ratnakar 		}
37671578e777SPadmanabh Ratnakar 		/* If no active mac_id found, return first mac addr */
37685a712c13SSathya Perla 		*pmac_id_valid = false;
3769e5e1ee89SPadmanabh Ratnakar 		memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
3770e5e1ee89SPadmanabh Ratnakar 		       ETH_ALEN);
3771590c391dSPadmanabh Ratnakar 	}
3772590c391dSPadmanabh Ratnakar 
3773e5e1ee89SPadmanabh Ratnakar out:
3774b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
3775e51000dbSSriharsha Basavapatna 	dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
3776e5e1ee89SPadmanabh Ratnakar 			  get_mac_list_cmd.va, get_mac_list_cmd.dma);
3777590c391dSPadmanabh Ratnakar 	return status;
3778590c391dSPadmanabh Ratnakar }
3779590c391dSPadmanabh Ratnakar 
be_cmd_get_active_mac(struct be_adapter * adapter,u32 curr_pmac_id,u8 * mac,u32 if_handle,bool active,u32 domain)3780a2cc4e0bSSathya Perla int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3781a2cc4e0bSSathya Perla 			  u8 *mac, u32 if_handle, bool active, u32 domain)
37825a712c13SSathya Perla {
3783b188f090SSuresh Reddy 	if (!active)
3784b188f090SSuresh Reddy 		be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3785b188f090SSuresh Reddy 					 if_handle, domain);
37863175d8c2SSathya Perla 	if (BEx_chip(adapter))
37875a712c13SSathya Perla 		return be_cmd_mac_addr_query(adapter, mac, false,
3788b188f090SSuresh Reddy 					     if_handle, curr_pmac_id);
37893175d8c2SSathya Perla 	else
37903175d8c2SSathya Perla 		/* Fetch the MAC address using pmac_id */
37913175d8c2SSathya Perla 		return be_cmd_get_mac_from_list(adapter, mac, &active,
3792b188f090SSuresh Reddy 						&curr_pmac_id,
3793b188f090SSuresh Reddy 						if_handle, domain);
37945a712c13SSathya Perla }
37955a712c13SSathya Perla 
be_cmd_get_perm_mac(struct be_adapter * adapter,u8 * mac)379695046b92SSathya Perla int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
379795046b92SSathya Perla {
379895046b92SSathya Perla 	int status;
379995046b92SSathya Perla 	bool pmac_valid = false;
380095046b92SSathya Perla 
3801c7bf7169SJoe Perches 	eth_zero_addr(mac);
380295046b92SSathya Perla 
38033175d8c2SSathya Perla 	if (BEx_chip(adapter)) {
38043175d8c2SSathya Perla 		if (be_physfn(adapter))
38053175d8c2SSathya Perla 			status = be_cmd_mac_addr_query(adapter, mac, true, 0,
38063175d8c2SSathya Perla 						       0);
380795046b92SSathya Perla 		else
380895046b92SSathya Perla 			status = be_cmd_mac_addr_query(adapter, mac, false,
380995046b92SSathya Perla 						       adapter->if_handle, 0);
38103175d8c2SSathya Perla 	} else {
38113175d8c2SSathya Perla 		status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
3812b188f090SSuresh Reddy 						  NULL, adapter->if_handle, 0);
38133175d8c2SSathya Perla 	}
38143175d8c2SSathya Perla 
381595046b92SSathya Perla 	return status;
381695046b92SSathya Perla }
381795046b92SSathya Perla 
3818590c391dSPadmanabh Ratnakar /* Uses synchronous MCCQ */
be_cmd_set_mac_list(struct be_adapter * adapter,u8 * mac_array,u8 mac_count,u32 domain)3819590c391dSPadmanabh Ratnakar int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3820590c391dSPadmanabh Ratnakar 			u8 mac_count, u32 domain)
3821590c391dSPadmanabh Ratnakar {
3822590c391dSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
3823590c391dSPadmanabh Ratnakar 	struct be_cmd_req_set_mac_list *req;
3824590c391dSPadmanabh Ratnakar 	int status;
3825590c391dSPadmanabh Ratnakar 	struct be_dma_mem cmd;
3826590c391dSPadmanabh Ratnakar 
3827590c391dSPadmanabh Ratnakar 	memset(&cmd, 0, sizeof(struct be_dma_mem));
3828590c391dSPadmanabh Ratnakar 	cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3829750afb08SLuis Chamberlain 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3830e51000dbSSriharsha Basavapatna 				    GFP_KERNEL);
3831d0320f75SJoe Perches 	if (!cmd.va)
3832590c391dSPadmanabh Ratnakar 		return -ENOMEM;
3833590c391dSPadmanabh Ratnakar 
3834b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
3835590c391dSPadmanabh Ratnakar 
3836590c391dSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
3837590c391dSPadmanabh Ratnakar 	if (!wrb) {
3838590c391dSPadmanabh Ratnakar 		status = -EBUSY;
3839590c391dSPadmanabh Ratnakar 		goto err;
3840590c391dSPadmanabh Ratnakar 	}
3841590c391dSPadmanabh Ratnakar 
3842590c391dSPadmanabh Ratnakar 	req = cmd.va;
3843590c391dSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3844590c391dSPadmanabh Ratnakar 			       OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3845590c391dSPadmanabh Ratnakar 			       wrb, &cmd);
3846590c391dSPadmanabh Ratnakar 
3847590c391dSPadmanabh Ratnakar 	req->hdr.domain = domain;
3848590c391dSPadmanabh Ratnakar 	req->mac_count = mac_count;
3849590c391dSPadmanabh Ratnakar 	if (mac_count)
3850590c391dSPadmanabh Ratnakar 		memcpy(req->mac, mac_array, ETH_ALEN * mac_count);
3851590c391dSPadmanabh Ratnakar 
3852590c391dSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
3853590c391dSPadmanabh Ratnakar 
3854590c391dSPadmanabh Ratnakar err:
3855a2cc4e0bSSathya Perla 	dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
3856b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
3857590c391dSPadmanabh Ratnakar 	return status;
3858590c391dSPadmanabh Ratnakar }
38594762f6ceSAjit Khaparde 
38603175d8c2SSathya Perla /* Wrapper to delete any active MACs and provision the new mac.
38613175d8c2SSathya Perla  * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
38623175d8c2SSathya Perla  * current list are active.
38633175d8c2SSathya Perla  */
be_cmd_set_mac(struct be_adapter * adapter,u8 * mac,int if_id,u32 dom)38643175d8c2SSathya Perla int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
38653175d8c2SSathya Perla {
38663175d8c2SSathya Perla 	bool active_mac = false;
38673175d8c2SSathya Perla 	u8 old_mac[ETH_ALEN];
38683175d8c2SSathya Perla 	u32 pmac_id;
38693175d8c2SSathya Perla 	int status;
38703175d8c2SSathya Perla 
38713175d8c2SSathya Perla 	status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
3872b188f090SSuresh Reddy 					  &pmac_id, if_id, dom);
3873b188f090SSuresh Reddy 
38743175d8c2SSathya Perla 	if (!status && active_mac)
38753175d8c2SSathya Perla 		be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
38763175d8c2SSathya Perla 
38773175d8c2SSathya Perla 	return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
38783175d8c2SSathya Perla }
38793175d8c2SSathya Perla 
be_cmd_set_hsw_config(struct be_adapter * adapter,u16 pvid,u32 domain,u16 intf_id,u16 hsw_mode,u8 spoofchk)3880f1f3ee1bSAjit Khaparde int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
3881e7bcbd7bSKalesh AP 			  u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
3882f1f3ee1bSAjit Khaparde {
3883f1f3ee1bSAjit Khaparde 	struct be_mcc_wrb *wrb;
3884f1f3ee1bSAjit Khaparde 	struct be_cmd_req_set_hsw_config *req;
3885f1f3ee1bSAjit Khaparde 	void *ctxt;
3886f1f3ee1bSAjit Khaparde 	int status;
3887f1f3ee1bSAjit Khaparde 
3888884476beSSomnath Kotur 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_HSW_CONFIG,
3889884476beSSomnath Kotur 			    CMD_SUBSYSTEM_COMMON))
3890884476beSSomnath Kotur 		return -EPERM;
3891884476beSSomnath Kotur 
3892b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
3893f1f3ee1bSAjit Khaparde 
3894f1f3ee1bSAjit Khaparde 	wrb = wrb_from_mccq(adapter);
3895f1f3ee1bSAjit Khaparde 	if (!wrb) {
3896f1f3ee1bSAjit Khaparde 		status = -EBUSY;
3897f1f3ee1bSAjit Khaparde 		goto err;
3898f1f3ee1bSAjit Khaparde 	}
3899f1f3ee1bSAjit Khaparde 
3900f1f3ee1bSAjit Khaparde 	req = embedded_payload(wrb);
3901f1f3ee1bSAjit Khaparde 	ctxt = &req->context;
3902f1f3ee1bSAjit Khaparde 
3903f1f3ee1bSAjit Khaparde 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3904a2cc4e0bSSathya Perla 			       OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3905a2cc4e0bSSathya Perla 			       NULL);
3906f1f3ee1bSAjit Khaparde 
3907f1f3ee1bSAjit Khaparde 	req->hdr.domain = domain;
3908f1f3ee1bSAjit Khaparde 	AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3909f1f3ee1bSAjit Khaparde 	if (pvid) {
3910f1f3ee1bSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3911f1f3ee1bSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3912f1f3ee1bSAjit Khaparde 	}
3913884476beSSomnath Kotur 	if (hsw_mode) {
3914a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3915a77dcb8cSAjit Khaparde 			      ctxt, adapter->hba_port_num);
3916a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3917a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3918a77dcb8cSAjit Khaparde 			      ctxt, hsw_mode);
3919a77dcb8cSAjit Khaparde 	}
3920f1f3ee1bSAjit Khaparde 
3921e7bcbd7bSKalesh AP 	/* Enable/disable both mac and vlan spoof checking */
3922e7bcbd7bSKalesh AP 	if (!BEx_chip(adapter) && spoofchk) {
3923e7bcbd7bSKalesh AP 		AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
3924e7bcbd7bSKalesh AP 			      ctxt, spoofchk);
3925e7bcbd7bSKalesh AP 		AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
3926e7bcbd7bSKalesh AP 			      ctxt, spoofchk);
3927e7bcbd7bSKalesh AP 	}
3928e7bcbd7bSKalesh AP 
3929f1f3ee1bSAjit Khaparde 	be_dws_cpu_to_le(req->context, sizeof(req->context));
3930f1f3ee1bSAjit Khaparde 	status = be_mcc_notify_wait(adapter);
3931f1f3ee1bSAjit Khaparde 
3932f1f3ee1bSAjit Khaparde err:
3933b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
3934f1f3ee1bSAjit Khaparde 	return status;
3935f1f3ee1bSAjit Khaparde }
3936f1f3ee1bSAjit Khaparde 
3937f1f3ee1bSAjit Khaparde /* Get Hyper switch config */
be_cmd_get_hsw_config(struct be_adapter * adapter,u16 * pvid,u32 domain,u16 intf_id,u8 * mode,bool * spoofchk)3938f1f3ee1bSAjit Khaparde int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
3939e7bcbd7bSKalesh AP 			  u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
3940f1f3ee1bSAjit Khaparde {
3941f1f3ee1bSAjit Khaparde 	struct be_mcc_wrb *wrb;
3942f1f3ee1bSAjit Khaparde 	struct be_cmd_req_get_hsw_config *req;
3943f1f3ee1bSAjit Khaparde 	void *ctxt;
3944f1f3ee1bSAjit Khaparde 	int status;
3945f1f3ee1bSAjit Khaparde 	u16 vid;
3946f1f3ee1bSAjit Khaparde 
3947b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
3948f1f3ee1bSAjit Khaparde 
3949f1f3ee1bSAjit Khaparde 	wrb = wrb_from_mccq(adapter);
3950f1f3ee1bSAjit Khaparde 	if (!wrb) {
3951f1f3ee1bSAjit Khaparde 		status = -EBUSY;
3952f1f3ee1bSAjit Khaparde 		goto err;
3953f1f3ee1bSAjit Khaparde 	}
3954f1f3ee1bSAjit Khaparde 
3955f1f3ee1bSAjit Khaparde 	req = embedded_payload(wrb);
3956f1f3ee1bSAjit Khaparde 	ctxt = &req->context;
3957f1f3ee1bSAjit Khaparde 
3958f1f3ee1bSAjit Khaparde 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3959a2cc4e0bSSathya Perla 			       OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3960a2cc4e0bSSathya Perla 			       NULL);
3961f1f3ee1bSAjit Khaparde 
3962f1f3ee1bSAjit Khaparde 	req->hdr.domain = domain;
3963a77dcb8cSAjit Khaparde 	AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3964a77dcb8cSAjit Khaparde 		      ctxt, intf_id);
3965f1f3ee1bSAjit Khaparde 	AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
3966a77dcb8cSAjit Khaparde 
39672c07c1d7SVasundhara Volam 	if (!BEx_chip(adapter) && mode) {
3968a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3969a77dcb8cSAjit Khaparde 			      ctxt, adapter->hba_port_num);
3970a77dcb8cSAjit Khaparde 		AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3971a77dcb8cSAjit Khaparde 	}
3972f1f3ee1bSAjit Khaparde 	be_dws_cpu_to_le(req->context, sizeof(req->context));
3973f1f3ee1bSAjit Khaparde 
3974f1f3ee1bSAjit Khaparde 	status = be_mcc_notify_wait(adapter);
3975f1f3ee1bSAjit Khaparde 	if (!status) {
3976f1f3ee1bSAjit Khaparde 		struct be_cmd_resp_get_hsw_config *resp =
3977f1f3ee1bSAjit Khaparde 						embedded_payload(wrb);
397803d28ffeSKalesh AP 
3979a2cc4e0bSSathya Perla 		be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
3980f1f3ee1bSAjit Khaparde 		vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3981f1f3ee1bSAjit Khaparde 				    pvid, &resp->context);
3982a77dcb8cSAjit Khaparde 		if (pvid)
3983f1f3ee1bSAjit Khaparde 			*pvid = le16_to_cpu(vid);
3984a77dcb8cSAjit Khaparde 		if (mode)
3985a77dcb8cSAjit Khaparde 			*mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3986a77dcb8cSAjit Khaparde 					      port_fwd_type, &resp->context);
3987e7bcbd7bSKalesh AP 		if (spoofchk)
3988e7bcbd7bSKalesh AP 			*spoofchk =
3989e7bcbd7bSKalesh AP 				AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3990e7bcbd7bSKalesh AP 					      spoofchk, &resp->context);
3991f1f3ee1bSAjit Khaparde 	}
3992f1f3ee1bSAjit Khaparde 
3993f1f3ee1bSAjit Khaparde err:
3994b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
3995f1f3ee1bSAjit Khaparde 	return status;
3996f1f3ee1bSAjit Khaparde }
3997f1f3ee1bSAjit Khaparde 
be_is_wol_excluded(struct be_adapter * adapter)3998f7062ee5SSathya Perla static bool be_is_wol_excluded(struct be_adapter *adapter)
3999f7062ee5SSathya Perla {
4000f7062ee5SSathya Perla 	struct pci_dev *pdev = adapter->pdev;
4001f7062ee5SSathya Perla 
400218c57c74SKalesh AP 	if (be_virtfn(adapter))
4003f7062ee5SSathya Perla 		return true;
4004f7062ee5SSathya Perla 
4005f7062ee5SSathya Perla 	switch (pdev->subsystem_device) {
4006f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID1:
4007f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID2:
4008f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID3:
4009f7062ee5SSathya Perla 	case OC_SUBSYS_DEVICE_ID4:
4010f7062ee5SSathya Perla 		return true;
4011f7062ee5SSathya Perla 	default:
4012f7062ee5SSathya Perla 		return false;
4013f7062ee5SSathya Perla 	}
4014f7062ee5SSathya Perla }
4015f7062ee5SSathya Perla 
be_cmd_get_acpi_wol_cap(struct be_adapter * adapter)40164762f6ceSAjit Khaparde int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
40174762f6ceSAjit Khaparde {
40184762f6ceSAjit Khaparde 	struct be_mcc_wrb *wrb;
40194762f6ceSAjit Khaparde 	struct be_cmd_req_acpi_wol_magic_config_v1 *req;
402076a9e08eSSuresh Reddy 	int status = 0;
40214762f6ceSAjit Khaparde 	struct be_dma_mem cmd;
40224762f6ceSAjit Khaparde 
4023f25b119cSPadmanabh Ratnakar 	if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
4024f25b119cSPadmanabh Ratnakar 			    CMD_SUBSYSTEM_ETH))
4025f25b119cSPadmanabh Ratnakar 		return -EPERM;
4026f25b119cSPadmanabh Ratnakar 
402776a9e08eSSuresh Reddy 	if (be_is_wol_excluded(adapter))
402876a9e08eSSuresh Reddy 		return status;
402976a9e08eSSuresh Reddy 
4030d98ef50fSSuresh Reddy 	if (mutex_lock_interruptible(&adapter->mbox_lock))
4031d98ef50fSSuresh Reddy 		return -1;
4032d98ef50fSSuresh Reddy 
40334762f6ceSAjit Khaparde 	memset(&cmd, 0, sizeof(struct be_dma_mem));
40344762f6ceSAjit Khaparde 	cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
4035750afb08SLuis Chamberlain 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4036e51000dbSSriharsha Basavapatna 				    GFP_ATOMIC);
40374762f6ceSAjit Khaparde 	if (!cmd.va) {
4038a2cc4e0bSSathya Perla 		dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
4039d98ef50fSSuresh Reddy 		status = -ENOMEM;
4040d98ef50fSSuresh Reddy 		goto err;
40414762f6ceSAjit Khaparde 	}
40424762f6ceSAjit Khaparde 
40434762f6ceSAjit Khaparde 	wrb = wrb_from_mbox(adapter);
40444762f6ceSAjit Khaparde 	if (!wrb) {
40454762f6ceSAjit Khaparde 		status = -EBUSY;
40464762f6ceSAjit Khaparde 		goto err;
40474762f6ceSAjit Khaparde 	}
40484762f6ceSAjit Khaparde 
40494762f6ceSAjit Khaparde 	req = cmd.va;
40504762f6ceSAjit Khaparde 
40514762f6ceSAjit Khaparde 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
40524762f6ceSAjit Khaparde 			       OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
405376a9e08eSSuresh Reddy 			       sizeof(*req), wrb, &cmd);
40544762f6ceSAjit Khaparde 
40554762f6ceSAjit Khaparde 	req->hdr.version = 1;
40564762f6ceSAjit Khaparde 	req->query_options = BE_GET_WOL_CAP;
40574762f6ceSAjit Khaparde 
40584762f6ceSAjit Khaparde 	status = be_mbox_notify_wait(adapter);
40594762f6ceSAjit Khaparde 	if (!status) {
40604762f6ceSAjit Khaparde 		struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
406103d28ffeSKalesh AP 
40624762f6ceSAjit Khaparde 		resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
40634762f6ceSAjit Khaparde 
40644762f6ceSAjit Khaparde 		adapter->wol_cap = resp->wol_settings;
406545f13df7SSriharsha Basavapatna 
406645f13df7SSriharsha Basavapatna 		/* Non-zero macaddr indicates WOL is enabled */
406745f13df7SSriharsha Basavapatna 		if (adapter->wol_cap & BE_WOL_CAP &&
406845f13df7SSriharsha Basavapatna 		    !is_zero_ether_addr(resp->magic_mac))
406976a9e08eSSuresh Reddy 			adapter->wol_en = true;
40704762f6ceSAjit Khaparde 	}
40714762f6ceSAjit Khaparde err:
40724762f6ceSAjit Khaparde 	mutex_unlock(&adapter->mbox_lock);
4073d98ef50fSSuresh Reddy 	if (cmd.va)
4074e51000dbSSriharsha Basavapatna 		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4075e51000dbSSriharsha Basavapatna 				  cmd.dma);
40764762f6ceSAjit Khaparde 	return status;
4077941a77d5SSomnath Kotur 
4078941a77d5SSomnath Kotur }
4079baaa08d1SVasundhara Volam 
be_cmd_set_fw_log_level(struct be_adapter * adapter,u32 level)4080baaa08d1SVasundhara Volam int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
4081baaa08d1SVasundhara Volam {
4082baaa08d1SVasundhara Volam 	struct be_dma_mem extfat_cmd;
4083baaa08d1SVasundhara Volam 	struct be_fat_conf_params *cfgs;
4084baaa08d1SVasundhara Volam 	int status;
4085baaa08d1SVasundhara Volam 	int i, j;
4086baaa08d1SVasundhara Volam 
4087baaa08d1SVasundhara Volam 	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
4088baaa08d1SVasundhara Volam 	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
4089750afb08SLuis Chamberlain 	extfat_cmd.va = dma_alloc_coherent(&adapter->pdev->dev,
4090e51000dbSSriharsha Basavapatna 					   extfat_cmd.size, &extfat_cmd.dma,
4091e51000dbSSriharsha Basavapatna 					   GFP_ATOMIC);
4092baaa08d1SVasundhara Volam 	if (!extfat_cmd.va)
4093baaa08d1SVasundhara Volam 		return -ENOMEM;
4094baaa08d1SVasundhara Volam 
4095baaa08d1SVasundhara Volam 	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
4096baaa08d1SVasundhara Volam 	if (status)
4097baaa08d1SVasundhara Volam 		goto err;
4098baaa08d1SVasundhara Volam 
4099baaa08d1SVasundhara Volam 	cfgs = (struct be_fat_conf_params *)
4100baaa08d1SVasundhara Volam 			(extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
4101baaa08d1SVasundhara Volam 	for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
4102baaa08d1SVasundhara Volam 		u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
410303d28ffeSKalesh AP 
4104baaa08d1SVasundhara Volam 		for (j = 0; j < num_modes; j++) {
4105baaa08d1SVasundhara Volam 			if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
4106baaa08d1SVasundhara Volam 				cfgs->module[i].trace_lvl[j].dbg_lvl =
4107baaa08d1SVasundhara Volam 							cpu_to_le32(level);
4108baaa08d1SVasundhara Volam 		}
4109baaa08d1SVasundhara Volam 	}
4110baaa08d1SVasundhara Volam 
4111baaa08d1SVasundhara Volam 	status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
4112baaa08d1SVasundhara Volam err:
4113e51000dbSSriharsha Basavapatna 	dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
4114baaa08d1SVasundhara Volam 			  extfat_cmd.dma);
4115baaa08d1SVasundhara Volam 	return status;
4116baaa08d1SVasundhara Volam }
4117baaa08d1SVasundhara Volam 
be_cmd_get_fw_log_level(struct be_adapter * adapter)4118baaa08d1SVasundhara Volam int be_cmd_get_fw_log_level(struct be_adapter *adapter)
4119baaa08d1SVasundhara Volam {
4120baaa08d1SVasundhara Volam 	struct be_dma_mem extfat_cmd;
4121baaa08d1SVasundhara Volam 	struct be_fat_conf_params *cfgs;
4122baaa08d1SVasundhara Volam 	int status, j;
4123baaa08d1SVasundhara Volam 	int level = 0;
4124baaa08d1SVasundhara Volam 
4125baaa08d1SVasundhara Volam 	memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
4126baaa08d1SVasundhara Volam 	extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
4127750afb08SLuis Chamberlain 	extfat_cmd.va = dma_alloc_coherent(&adapter->pdev->dev,
4128e51000dbSSriharsha Basavapatna 					   extfat_cmd.size, &extfat_cmd.dma,
4129e51000dbSSriharsha Basavapatna 					   GFP_ATOMIC);
4130baaa08d1SVasundhara Volam 
4131baaa08d1SVasundhara Volam 	if (!extfat_cmd.va) {
4132baaa08d1SVasundhara Volam 		dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
4133baaa08d1SVasundhara Volam 			__func__);
4134baaa08d1SVasundhara Volam 		goto err;
4135baaa08d1SVasundhara Volam 	}
4136baaa08d1SVasundhara Volam 
4137baaa08d1SVasundhara Volam 	status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
4138baaa08d1SVasundhara Volam 	if (!status) {
4139baaa08d1SVasundhara Volam 		cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
4140baaa08d1SVasundhara Volam 						sizeof(struct be_cmd_resp_hdr));
414103d28ffeSKalesh AP 
4142baaa08d1SVasundhara Volam 		for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
4143baaa08d1SVasundhara Volam 			if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
4144baaa08d1SVasundhara Volam 				level = cfgs->module[0].trace_lvl[j].dbg_lvl;
4145baaa08d1SVasundhara Volam 		}
4146baaa08d1SVasundhara Volam 	}
4147e51000dbSSriharsha Basavapatna 	dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
4148baaa08d1SVasundhara Volam 			  extfat_cmd.dma);
4149baaa08d1SVasundhara Volam err:
4150baaa08d1SVasundhara Volam 	return level;
4151baaa08d1SVasundhara Volam }
4152baaa08d1SVasundhara Volam 
be_cmd_get_ext_fat_capabilites(struct be_adapter * adapter,struct be_dma_mem * cmd)4153941a77d5SSomnath Kotur int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
4154941a77d5SSomnath Kotur 				   struct be_dma_mem *cmd)
4155941a77d5SSomnath Kotur {
4156941a77d5SSomnath Kotur 	struct be_mcc_wrb *wrb;
4157941a77d5SSomnath Kotur 	struct be_cmd_req_get_ext_fat_caps *req;
4158941a77d5SSomnath Kotur 	int status;
4159941a77d5SSomnath Kotur 
416062259ac4SSomnath Kotur 	if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_EXT_FAT_CAPABILITIES,
416162259ac4SSomnath Kotur 			    CMD_SUBSYSTEM_COMMON))
416262259ac4SSomnath Kotur 		return -EPERM;
416362259ac4SSomnath Kotur 
4164941a77d5SSomnath Kotur 	if (mutex_lock_interruptible(&adapter->mbox_lock))
4165941a77d5SSomnath Kotur 		return -1;
4166941a77d5SSomnath Kotur 
4167941a77d5SSomnath Kotur 	wrb = wrb_from_mbox(adapter);
4168941a77d5SSomnath Kotur 	if (!wrb) {
4169941a77d5SSomnath Kotur 		status = -EBUSY;
4170941a77d5SSomnath Kotur 		goto err;
4171941a77d5SSomnath Kotur 	}
4172941a77d5SSomnath Kotur 
4173941a77d5SSomnath Kotur 	req = cmd->va;
4174941a77d5SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
417562259ac4SSomnath Kotur 			       OPCODE_COMMON_GET_EXT_FAT_CAPABILITIES,
4176941a77d5SSomnath Kotur 			       cmd->size, wrb, cmd);
4177941a77d5SSomnath Kotur 	req->parameter_type = cpu_to_le32(1);
4178941a77d5SSomnath Kotur 
4179941a77d5SSomnath Kotur 	status = be_mbox_notify_wait(adapter);
4180941a77d5SSomnath Kotur err:
4181941a77d5SSomnath Kotur 	mutex_unlock(&adapter->mbox_lock);
4182941a77d5SSomnath Kotur 	return status;
4183941a77d5SSomnath Kotur }
4184941a77d5SSomnath Kotur 
be_cmd_set_ext_fat_capabilites(struct be_adapter * adapter,struct be_dma_mem * cmd,struct be_fat_conf_params * configs)4185941a77d5SSomnath Kotur int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
4186941a77d5SSomnath Kotur 				   struct be_dma_mem *cmd,
4187941a77d5SSomnath Kotur 				   struct be_fat_conf_params *configs)
4188941a77d5SSomnath Kotur {
4189941a77d5SSomnath Kotur 	struct be_mcc_wrb *wrb;
4190941a77d5SSomnath Kotur 	struct be_cmd_req_set_ext_fat_caps *req;
4191941a77d5SSomnath Kotur 	int status;
4192941a77d5SSomnath Kotur 
4193b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
4194941a77d5SSomnath Kotur 
4195941a77d5SSomnath Kotur 	wrb = wrb_from_mccq(adapter);
4196941a77d5SSomnath Kotur 	if (!wrb) {
4197941a77d5SSomnath Kotur 		status = -EBUSY;
4198941a77d5SSomnath Kotur 		goto err;
4199941a77d5SSomnath Kotur 	}
4200941a77d5SSomnath Kotur 
4201941a77d5SSomnath Kotur 	req = cmd->va;
4202941a77d5SSomnath Kotur 	memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
4203941a77d5SSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
420462259ac4SSomnath Kotur 			       OPCODE_COMMON_SET_EXT_FAT_CAPABILITIES,
4205941a77d5SSomnath Kotur 			       cmd->size, wrb, cmd);
4206941a77d5SSomnath Kotur 
4207941a77d5SSomnath Kotur 	status = be_mcc_notify_wait(adapter);
4208941a77d5SSomnath Kotur err:
4209b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
4210941a77d5SSomnath Kotur 	return status;
42114762f6ceSAjit Khaparde }
42126a4ab669SParav Pandit 
be_cmd_query_port_name(struct be_adapter * adapter)421321252377SVasundhara Volam int be_cmd_query_port_name(struct be_adapter *adapter)
4214b4e32a71SPadmanabh Ratnakar {
4215b4e32a71SPadmanabh Ratnakar 	struct be_cmd_req_get_port_name *req;
421621252377SVasundhara Volam 	struct be_mcc_wrb *wrb;
4217b4e32a71SPadmanabh Ratnakar 	int status;
4218b4e32a71SPadmanabh Ratnakar 
421921252377SVasundhara Volam 	if (mutex_lock_interruptible(&adapter->mbox_lock))
422021252377SVasundhara Volam 		return -1;
4221b4e32a71SPadmanabh Ratnakar 
422221252377SVasundhara Volam 	wrb = wrb_from_mbox(adapter);
4223b4e32a71SPadmanabh Ratnakar 	req = embedded_payload(wrb);
4224b4e32a71SPadmanabh Ratnakar 
4225b4e32a71SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4226b4e32a71SPadmanabh Ratnakar 			       OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
4227b4e32a71SPadmanabh Ratnakar 			       NULL);
422821252377SVasundhara Volam 	if (!BEx_chip(adapter))
4229b4e32a71SPadmanabh Ratnakar 		req->hdr.version = 1;
4230b4e32a71SPadmanabh Ratnakar 
423121252377SVasundhara Volam 	status = be_mbox_notify_wait(adapter);
4232b4e32a71SPadmanabh Ratnakar 	if (!status) {
4233b4e32a71SPadmanabh Ratnakar 		struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
423403d28ffeSKalesh AP 
423521252377SVasundhara Volam 		adapter->port_name = resp->port_name[adapter->hba_port_num];
4236b4e32a71SPadmanabh Ratnakar 	} else {
423721252377SVasundhara Volam 		adapter->port_name = adapter->hba_port_num + '0';
4238b4e32a71SPadmanabh Ratnakar 	}
423921252377SVasundhara Volam 
424021252377SVasundhara Volam 	mutex_unlock(&adapter->mbox_lock);
4241b4e32a71SPadmanabh Ratnakar 	return status;
4242b4e32a71SPadmanabh Ratnakar }
4243b4e32a71SPadmanabh Ratnakar 
4244980df249SSuresh Reddy /* When more than 1 NIC descriptor is present in the descriptor list,
4245980df249SSuresh Reddy  * the caller must specify the pf_num to obtain the NIC descriptor
4246980df249SSuresh Reddy  * corresponding to its pci function.
4247980df249SSuresh Reddy  * get_vft must be true when the caller wants the VF-template desc of the
4248980df249SSuresh Reddy  * PF-pool.
4249980df249SSuresh Reddy  * The pf_num should be set to PF_NUM_IGNORE when the caller knows
4250980df249SSuresh Reddy  * that only it's NIC descriptor is present in the descriptor list.
4251980df249SSuresh Reddy  */
be_get_nic_desc(u8 * buf,u32 desc_count,bool get_vft,u8 pf_num)425210cccf60SVasundhara Volam static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
4253980df249SSuresh Reddy 					       bool get_vft, u8 pf_num)
4254abb93951SPadmanabh Ratnakar {
4255150d58c7SVasundhara Volam 	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
425610cccf60SVasundhara Volam 	struct be_nic_res_desc *nic;
4257abb93951SPadmanabh Ratnakar 	int i;
4258abb93951SPadmanabh Ratnakar 
4259abb93951SPadmanabh Ratnakar 	for (i = 0; i < desc_count; i++) {
4260150d58c7SVasundhara Volam 		if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
426110cccf60SVasundhara Volam 		    hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
426210cccf60SVasundhara Volam 			nic = (struct be_nic_res_desc *)hdr;
4263980df249SSuresh Reddy 
4264980df249SSuresh Reddy 			if ((pf_num == PF_NUM_IGNORE ||
4265980df249SSuresh Reddy 			     nic->pf_num == pf_num) &&
4266980df249SSuresh Reddy 			    (!get_vft || nic->flags & BIT(VFT_SHIFT)))
426710cccf60SVasundhara Volam 				return nic;
426810cccf60SVasundhara Volam 		}
4269150d58c7SVasundhara Volam 		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4270150d58c7SVasundhara Volam 		hdr = (void *)hdr + hdr->desc_len;
4271150d58c7SVasundhara Volam 	}
4272950e2958SWei Yang 	return NULL;
4273abb93951SPadmanabh Ratnakar }
4274abb93951SPadmanabh Ratnakar 
be_get_vft_desc(u8 * buf,u32 desc_count,u8 pf_num)4275980df249SSuresh Reddy static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count,
4276980df249SSuresh Reddy 					       u8 pf_num)
427710cccf60SVasundhara Volam {
4278980df249SSuresh Reddy 	return be_get_nic_desc(buf, desc_count, true, pf_num);
427910cccf60SVasundhara Volam }
428010cccf60SVasundhara Volam 
be_get_func_nic_desc(u8 * buf,u32 desc_count,u8 pf_num)4281980df249SSuresh Reddy static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count,
4282980df249SSuresh Reddy 						    u8 pf_num)
428310cccf60SVasundhara Volam {
4284980df249SSuresh Reddy 	return be_get_nic_desc(buf, desc_count, false, pf_num);
428510cccf60SVasundhara Volam }
428610cccf60SVasundhara Volam 
be_get_pcie_desc(u8 * buf,u32 desc_count,u8 pf_num)4287980df249SSuresh Reddy static struct be_pcie_res_desc *be_get_pcie_desc(u8 *buf, u32 desc_count,
4288980df249SSuresh Reddy 						 u8 pf_num)
4289150d58c7SVasundhara Volam {
4290150d58c7SVasundhara Volam 	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4291150d58c7SVasundhara Volam 	struct be_pcie_res_desc *pcie;
4292150d58c7SVasundhara Volam 	int i;
4293150d58c7SVasundhara Volam 
4294150d58c7SVasundhara Volam 	for (i = 0; i < desc_count; i++) {
4295980df249SSuresh Reddy 		if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
4296980df249SSuresh Reddy 		    hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
4297150d58c7SVasundhara Volam 			pcie = (struct be_pcie_res_desc *)hdr;
4298980df249SSuresh Reddy 			if (pcie->pf_num == pf_num)
4299150d58c7SVasundhara Volam 				return pcie;
4300150d58c7SVasundhara Volam 		}
4301150d58c7SVasundhara Volam 
4302150d58c7SVasundhara Volam 		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4303150d58c7SVasundhara Volam 		hdr = (void *)hdr + hdr->desc_len;
4304150d58c7SVasundhara Volam 	}
4305abb93951SPadmanabh Ratnakar 	return NULL;
4306abb93951SPadmanabh Ratnakar }
4307abb93951SPadmanabh Ratnakar 
be_get_port_desc(u8 * buf,u32 desc_count)4308f93f160bSVasundhara Volam static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
4309f93f160bSVasundhara Volam {
4310f93f160bSVasundhara Volam 	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4311f93f160bSVasundhara Volam 	int i;
4312f93f160bSVasundhara Volam 
4313f93f160bSVasundhara Volam 	for (i = 0; i < desc_count; i++) {
4314f93f160bSVasundhara Volam 		if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
4315f93f160bSVasundhara Volam 			return (struct be_port_res_desc *)hdr;
4316f93f160bSVasundhara Volam 
4317f93f160bSVasundhara Volam 		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4318f93f160bSVasundhara Volam 		hdr = (void *)hdr + hdr->desc_len;
4319f93f160bSVasundhara Volam 	}
4320f93f160bSVasundhara Volam 	return NULL;
4321f93f160bSVasundhara Volam }
4322f93f160bSVasundhara Volam 
be_copy_nic_desc(struct be_resources * res,struct be_nic_res_desc * desc)432392bf14abSSathya Perla static void be_copy_nic_desc(struct be_resources *res,
432492bf14abSSathya Perla 			     struct be_nic_res_desc *desc)
432592bf14abSSathya Perla {
432692bf14abSSathya Perla 	res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
432792bf14abSSathya Perla 	res->max_vlans = le16_to_cpu(desc->vlan_count);
432892bf14abSSathya Perla 	res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
432992bf14abSSathya Perla 	res->max_tx_qs = le16_to_cpu(desc->txq_count);
433092bf14abSSathya Perla 	res->max_rss_qs = le16_to_cpu(desc->rssq_count);
433192bf14abSSathya Perla 	res->max_rx_qs = le16_to_cpu(desc->rq_count);
433292bf14abSSathya Perla 	res->max_evt_qs = le16_to_cpu(desc->eq_count);
4333f2858738SVasundhara Volam 	res->max_cq_count = le16_to_cpu(desc->cq_count);
4334f2858738SVasundhara Volam 	res->max_iface_count = le16_to_cpu(desc->iface_count);
4335f2858738SVasundhara Volam 	res->max_mcc_count = le16_to_cpu(desc->mcc_count);
433692bf14abSSathya Perla 	/* Clear flags that driver is not interested in */
433792bf14abSSathya Perla 	res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
433892bf14abSSathya Perla 				BE_IF_CAP_FLAGS_WANT;
433992bf14abSSathya Perla }
434092bf14abSSathya Perla 
4341abb93951SPadmanabh Ratnakar /* Uses Mbox */
be_cmd_get_func_config(struct be_adapter * adapter,struct be_resources * res)434292bf14abSSathya Perla int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
4343abb93951SPadmanabh Ratnakar {
4344abb93951SPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
4345abb93951SPadmanabh Ratnakar 	struct be_cmd_req_get_func_config *req;
4346abb93951SPadmanabh Ratnakar 	int status;
4347abb93951SPadmanabh Ratnakar 	struct be_dma_mem cmd;
4348abb93951SPadmanabh Ratnakar 
4349d98ef50fSSuresh Reddy 	if (mutex_lock_interruptible(&adapter->mbox_lock))
4350d98ef50fSSuresh Reddy 		return -1;
4351d98ef50fSSuresh Reddy 
4352abb93951SPadmanabh Ratnakar 	memset(&cmd, 0, sizeof(struct be_dma_mem));
4353abb93951SPadmanabh Ratnakar 	cmd.size = sizeof(struct be_cmd_resp_get_func_config);
4354750afb08SLuis Chamberlain 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4355e51000dbSSriharsha Basavapatna 				    GFP_ATOMIC);
4356abb93951SPadmanabh Ratnakar 	if (!cmd.va) {
4357abb93951SPadmanabh Ratnakar 		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
4358d98ef50fSSuresh Reddy 		status = -ENOMEM;
4359d98ef50fSSuresh Reddy 		goto err;
4360abb93951SPadmanabh Ratnakar 	}
4361abb93951SPadmanabh Ratnakar 
4362abb93951SPadmanabh Ratnakar 	wrb = wrb_from_mbox(adapter);
4363abb93951SPadmanabh Ratnakar 	if (!wrb) {
4364abb93951SPadmanabh Ratnakar 		status = -EBUSY;
4365abb93951SPadmanabh Ratnakar 		goto err;
4366abb93951SPadmanabh Ratnakar 	}
4367abb93951SPadmanabh Ratnakar 
4368abb93951SPadmanabh Ratnakar 	req = cmd.va;
4369abb93951SPadmanabh Ratnakar 
4370abb93951SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4371abb93951SPadmanabh Ratnakar 			       OPCODE_COMMON_GET_FUNC_CONFIG,
4372abb93951SPadmanabh Ratnakar 			       cmd.size, wrb, &cmd);
4373abb93951SPadmanabh Ratnakar 
437428710c55SKalesh AP 	if (skyhawk_chip(adapter))
437528710c55SKalesh AP 		req->hdr.version = 1;
437628710c55SKalesh AP 
4377abb93951SPadmanabh Ratnakar 	status = be_mbox_notify_wait(adapter);
4378abb93951SPadmanabh Ratnakar 	if (!status) {
4379abb93951SPadmanabh Ratnakar 		struct be_cmd_resp_get_func_config *resp = cmd.va;
4380abb93951SPadmanabh Ratnakar 		u32 desc_count = le32_to_cpu(resp->desc_count);
4381150d58c7SVasundhara Volam 		struct be_nic_res_desc *desc;
4382abb93951SPadmanabh Ratnakar 
4383980df249SSuresh Reddy 		/* GET_FUNC_CONFIG returns resource descriptors of the
4384980df249SSuresh Reddy 		 * current function only. So, pf_num should be set to
4385980df249SSuresh Reddy 		 * PF_NUM_IGNORE.
4386980df249SSuresh Reddy 		 */
4387980df249SSuresh Reddy 		desc = be_get_func_nic_desc(resp->func_param, desc_count,
4388980df249SSuresh Reddy 					    PF_NUM_IGNORE);
4389abb93951SPadmanabh Ratnakar 		if (!desc) {
4390abb93951SPadmanabh Ratnakar 			status = -EINVAL;
4391abb93951SPadmanabh Ratnakar 			goto err;
4392abb93951SPadmanabh Ratnakar 		}
4393980df249SSuresh Reddy 
4394980df249SSuresh Reddy 		/* Store pf_num & vf_num for later use in GET_PROFILE_CONFIG */
4395980df249SSuresh Reddy 		adapter->pf_num = desc->pf_num;
4396980df249SSuresh Reddy 		adapter->vf_num = desc->vf_num;
4397980df249SSuresh Reddy 
4398980df249SSuresh Reddy 		if (res)
439992bf14abSSathya Perla 			be_copy_nic_desc(res, desc);
4400abb93951SPadmanabh Ratnakar 	}
4401abb93951SPadmanabh Ratnakar err:
4402abb93951SPadmanabh Ratnakar 	mutex_unlock(&adapter->mbox_lock);
4403d98ef50fSSuresh Reddy 	if (cmd.va)
4404e51000dbSSriharsha Basavapatna 		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4405e51000dbSSriharsha Basavapatna 				  cmd.dma);
4406abb93951SPadmanabh Ratnakar 	return status;
4407abb93951SPadmanabh Ratnakar }
4408abb93951SPadmanabh Ratnakar 
4409de2b1e03SSomnath Kotur /* This routine returns a list of all the NIC PF_nums in the adapter */
be_get_nic_pf_num_list(u8 * buf,u32 desc_count,u16 * nic_pf_nums)4410d766e7e6SBaoyou Xie static u16 be_get_nic_pf_num_list(u8 *buf, u32 desc_count, u16 *nic_pf_nums)
4411de2b1e03SSomnath Kotur {
4412de2b1e03SSomnath Kotur 	struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
4413de2b1e03SSomnath Kotur 	struct be_pcie_res_desc *pcie = NULL;
4414de2b1e03SSomnath Kotur 	int i;
4415de2b1e03SSomnath Kotur 	u16 nic_pf_count = 0;
4416de2b1e03SSomnath Kotur 
4417de2b1e03SSomnath Kotur 	for (i = 0; i < desc_count; i++) {
4418de2b1e03SSomnath Kotur 		if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
4419de2b1e03SSomnath Kotur 		    hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
4420de2b1e03SSomnath Kotur 			pcie = (struct be_pcie_res_desc *)hdr;
4421de2b1e03SSomnath Kotur 			if (pcie->pf_state && (pcie->pf_type == MISSION_NIC ||
4422de2b1e03SSomnath Kotur 					       pcie->pf_type == MISSION_RDMA)) {
4423de2b1e03SSomnath Kotur 				nic_pf_nums[nic_pf_count++] = pcie->pf_num;
4424de2b1e03SSomnath Kotur 			}
4425de2b1e03SSomnath Kotur 		}
4426de2b1e03SSomnath Kotur 
4427de2b1e03SSomnath Kotur 		hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
4428de2b1e03SSomnath Kotur 		hdr = (void *)hdr + hdr->desc_len;
4429de2b1e03SSomnath Kotur 	}
4430de2b1e03SSomnath Kotur 	return nic_pf_count;
4431de2b1e03SSomnath Kotur }
4432de2b1e03SSomnath Kotur 
4433980df249SSuresh Reddy /* Will use MBOX only if MCCQ has not been created */
be_cmd_get_profile_config(struct be_adapter * adapter,struct be_resources * res,struct be_port_resources * port_res,u8 profile_type,u8 query,u8 domain)443492bf14abSSathya Perla int be_cmd_get_profile_config(struct be_adapter *adapter,
4435de2b1e03SSomnath Kotur 			      struct be_resources *res,
4436de2b1e03SSomnath Kotur 			      struct be_port_resources *port_res,
4437de2b1e03SSomnath Kotur 			      u8 profile_type, u8 query, u8 domain)
4438a05f99dbSVasundhara Volam {
4439150d58c7SVasundhara Volam 	struct be_cmd_resp_get_profile_config *resp;
4440ba48c0c9SVasundhara Volam 	struct be_cmd_req_get_profile_config *req;
444110cccf60SVasundhara Volam 	struct be_nic_res_desc *vf_res;
4442150d58c7SVasundhara Volam 	struct be_pcie_res_desc *pcie;
4443f93f160bSVasundhara Volam 	struct be_port_res_desc *port;
4444150d58c7SVasundhara Volam 	struct be_nic_res_desc *nic;
4445ba48c0c9SVasundhara Volam 	struct be_mcc_wrb wrb = {0};
4446a05f99dbSVasundhara Volam 	struct be_dma_mem cmd;
4447f2858738SVasundhara Volam 	u16 desc_count;
4448a05f99dbSVasundhara Volam 	int status;
4449a05f99dbSVasundhara Volam 
4450a05f99dbSVasundhara Volam 	memset(&cmd, 0, sizeof(struct be_dma_mem));
4451a05f99dbSVasundhara Volam 	cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
4452750afb08SLuis Chamberlain 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4453e51000dbSSriharsha Basavapatna 				    GFP_ATOMIC);
4454150d58c7SVasundhara Volam 	if (!cmd.va)
4455a05f99dbSVasundhara Volam 		return -ENOMEM;
4456a05f99dbSVasundhara Volam 
4457ba48c0c9SVasundhara Volam 	req = cmd.va;
4458ba48c0c9SVasundhara Volam 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4459ba48c0c9SVasundhara Volam 			       OPCODE_COMMON_GET_PROFILE_CONFIG,
4460ba48c0c9SVasundhara Volam 			       cmd.size, &wrb, &cmd);
4461ba48c0c9SVasundhara Volam 
4462ba48c0c9SVasundhara Volam 	if (!lancer_chip(adapter))
4463ba48c0c9SVasundhara Volam 		req->hdr.version = 1;
4464de2b1e03SSomnath Kotur 	req->type = profile_type;
446572ef3a88SSomnath Kotur 	req->hdr.domain = domain;
4466ba48c0c9SVasundhara Volam 
4467f2858738SVasundhara Volam 	/* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
4468f2858738SVasundhara Volam 	 * descriptors with all bits set to "1" for the fields which can be
4469f2858738SVasundhara Volam 	 * modified using SET_PROFILE_CONFIG cmd.
4470f2858738SVasundhara Volam 	 */
4471f2858738SVasundhara Volam 	if (query == RESOURCE_MODIFIABLE)
4472f2858738SVasundhara Volam 		req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
4473f2858738SVasundhara Volam 
4474ba48c0c9SVasundhara Volam 	status = be_cmd_notify_wait(adapter, &wrb);
4475150d58c7SVasundhara Volam 	if (status)
4476abb93951SPadmanabh Ratnakar 		goto err;
4477150d58c7SVasundhara Volam 
4478150d58c7SVasundhara Volam 	resp = cmd.va;
4479f2858738SVasundhara Volam 	desc_count = le16_to_cpu(resp->desc_count);
4480150d58c7SVasundhara Volam 
4481de2b1e03SSomnath Kotur 	if (port_res) {
4482de2b1e03SSomnath Kotur 		u16 nic_pf_cnt = 0, i;
4483de2b1e03SSomnath Kotur 		u16 nic_pf_num_list[MAX_NIC_FUNCS];
4484de2b1e03SSomnath Kotur 
4485de2b1e03SSomnath Kotur 		nic_pf_cnt = be_get_nic_pf_num_list(resp->func_param,
4486de2b1e03SSomnath Kotur 						    desc_count,
4487de2b1e03SSomnath Kotur 						    nic_pf_num_list);
4488de2b1e03SSomnath Kotur 
4489de2b1e03SSomnath Kotur 		for (i = 0; i < nic_pf_cnt; i++) {
4490de2b1e03SSomnath Kotur 			nic = be_get_func_nic_desc(resp->func_param, desc_count,
4491de2b1e03SSomnath Kotur 						   nic_pf_num_list[i]);
4492de2b1e03SSomnath Kotur 			if (nic->link_param == adapter->port_num) {
4493de2b1e03SSomnath Kotur 				port_res->nic_pfs++;
4494de2b1e03SSomnath Kotur 				pcie = be_get_pcie_desc(resp->func_param,
4495de2b1e03SSomnath Kotur 							desc_count,
4496de2b1e03SSomnath Kotur 							nic_pf_num_list[i]);
4497de2b1e03SSomnath Kotur 				port_res->max_vfs += le16_to_cpu(pcie->num_vfs);
4498de2b1e03SSomnath Kotur 			}
4499de2b1e03SSomnath Kotur 		}
45009d7f19dcSPetr Oros 		goto err;
4501de2b1e03SSomnath Kotur 	}
4502de2b1e03SSomnath Kotur 
4503980df249SSuresh Reddy 	pcie = be_get_pcie_desc(resp->func_param, desc_count,
4504980df249SSuresh Reddy 				adapter->pf_num);
4505150d58c7SVasundhara Volam 	if (pcie)
450692bf14abSSathya Perla 		res->max_vfs = le16_to_cpu(pcie->num_vfs);
4507150d58c7SVasundhara Volam 
4508f93f160bSVasundhara Volam 	port = be_get_port_desc(resp->func_param, desc_count);
4509f93f160bSVasundhara Volam 	if (port)
4510f93f160bSVasundhara Volam 		adapter->mc_type = port->mc_type;
4511f93f160bSVasundhara Volam 
4512980df249SSuresh Reddy 	nic = be_get_func_nic_desc(resp->func_param, desc_count,
4513980df249SSuresh Reddy 				   adapter->pf_num);
451492bf14abSSathya Perla 	if (nic)
451592bf14abSSathya Perla 		be_copy_nic_desc(res, nic);
451692bf14abSSathya Perla 
4517980df249SSuresh Reddy 	vf_res = be_get_vft_desc(resp->func_param, desc_count,
4518980df249SSuresh Reddy 				 adapter->pf_num);
451910cccf60SVasundhara Volam 	if (vf_res)
452010cccf60SVasundhara Volam 		res->vf_if_cap_flags = vf_res->cap_flags;
4521abb93951SPadmanabh Ratnakar err:
4522a05f99dbSVasundhara Volam 	if (cmd.va)
4523e51000dbSSriharsha Basavapatna 		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4524e51000dbSSriharsha Basavapatna 				  cmd.dma);
4525abb93951SPadmanabh Ratnakar 	return status;
4526abb93951SPadmanabh Ratnakar }
4527abb93951SPadmanabh Ratnakar 
4528bec84e6bSVasundhara Volam /* Will use MBOX only if MCCQ has not been created */
be_cmd_set_profile_config(struct be_adapter * adapter,void * desc,int size,int count,u8 version,u8 domain)4529bec84e6bSVasundhara Volam static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
4530bec84e6bSVasundhara Volam 				     int size, int count, u8 version, u8 domain)
4531d5c18473SPadmanabh Ratnakar {
4532d5c18473SPadmanabh Ratnakar 	struct be_cmd_req_set_profile_config *req;
4533bec84e6bSVasundhara Volam 	struct be_mcc_wrb wrb = {0};
4534bec84e6bSVasundhara Volam 	struct be_dma_mem cmd;
4535d5c18473SPadmanabh Ratnakar 	int status;
4536d5c18473SPadmanabh Ratnakar 
4537bec84e6bSVasundhara Volam 	memset(&cmd, 0, sizeof(struct be_dma_mem));
4538bec84e6bSVasundhara Volam 	cmd.size = sizeof(struct be_cmd_req_set_profile_config);
4539750afb08SLuis Chamberlain 	cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
4540e51000dbSSriharsha Basavapatna 				    GFP_ATOMIC);
4541bec84e6bSVasundhara Volam 	if (!cmd.va)
4542bec84e6bSVasundhara Volam 		return -ENOMEM;
4543d5c18473SPadmanabh Ratnakar 
4544bec84e6bSVasundhara Volam 	req = cmd.va;
4545d5c18473SPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4546bec84e6bSVasundhara Volam 			       OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
4547bec84e6bSVasundhara Volam 			       &wrb, &cmd);
4548a401801cSSathya Perla 	req->hdr.version = version;
4549d5c18473SPadmanabh Ratnakar 	req->hdr.domain = domain;
4550bec84e6bSVasundhara Volam 	req->desc_count = cpu_to_le32(count);
4551a401801cSSathya Perla 	memcpy(req->desc, desc, size);
4552d5c18473SPadmanabh Ratnakar 
4553bec84e6bSVasundhara Volam 	status = be_cmd_notify_wait(adapter, &wrb);
4554bec84e6bSVasundhara Volam 
4555bec84e6bSVasundhara Volam 	if (cmd.va)
4556e51000dbSSriharsha Basavapatna 		dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
4557e51000dbSSriharsha Basavapatna 				  cmd.dma);
4558d5c18473SPadmanabh Ratnakar 	return status;
4559d5c18473SPadmanabh Ratnakar }
4560d5c18473SPadmanabh Ratnakar 
4561a401801cSSathya Perla /* Mark all fields invalid */
be_reset_nic_desc(struct be_nic_res_desc * nic)4562d766e7e6SBaoyou Xie static void be_reset_nic_desc(struct be_nic_res_desc *nic)
4563a401801cSSathya Perla {
4564a401801cSSathya Perla 	memset(nic, 0, sizeof(*nic));
4565a401801cSSathya Perla 	nic->unicast_mac_count = 0xFFFF;
4566a401801cSSathya Perla 	nic->mcc_count = 0xFFFF;
4567a401801cSSathya Perla 	nic->vlan_count = 0xFFFF;
4568a401801cSSathya Perla 	nic->mcast_mac_count = 0xFFFF;
4569a401801cSSathya Perla 	nic->txq_count = 0xFFFF;
4570a401801cSSathya Perla 	nic->rq_count = 0xFFFF;
4571a401801cSSathya Perla 	nic->rssq_count = 0xFFFF;
4572a401801cSSathya Perla 	nic->lro_count = 0xFFFF;
4573a401801cSSathya Perla 	nic->cq_count = 0xFFFF;
4574a401801cSSathya Perla 	nic->toe_conn_count = 0xFFFF;
4575a401801cSSathya Perla 	nic->eq_count = 0xFFFF;
45760f77ba73SRavikumar Nelavelli 	nic->iface_count = 0xFFFF;
4577a401801cSSathya Perla 	nic->link_param = 0xFF;
45780f77ba73SRavikumar Nelavelli 	nic->channel_id_param = cpu_to_le16(0xF000);
4579a401801cSSathya Perla 	nic->acpi_params = 0xFF;
4580a401801cSSathya Perla 	nic->wol_param = 0x0F;
45810f77ba73SRavikumar Nelavelli 	nic->tunnel_iface_count = 0xFFFF;
45820f77ba73SRavikumar Nelavelli 	nic->direct_tenant_iface_count = 0xFFFF;
4583bec84e6bSVasundhara Volam 	nic->bw_min = 0xFFFFFFFF;
4584a401801cSSathya Perla 	nic->bw_max = 0xFFFFFFFF;
4585a401801cSSathya Perla }
4586a401801cSSathya Perla 
4587bec84e6bSVasundhara Volam /* Mark all fields invalid */
be_reset_pcie_desc(struct be_pcie_res_desc * pcie)4588bec84e6bSVasundhara Volam static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
4589bec84e6bSVasundhara Volam {
4590bec84e6bSVasundhara Volam 	memset(pcie, 0, sizeof(*pcie));
4591bec84e6bSVasundhara Volam 	pcie->sriov_state = 0xFF;
4592bec84e6bSVasundhara Volam 	pcie->pf_state = 0xFF;
4593bec84e6bSVasundhara Volam 	pcie->pf_type = 0xFF;
4594bec84e6bSVasundhara Volam 	pcie->num_vfs = 0xFFFF;
4595bec84e6bSVasundhara Volam }
4596bec84e6bSVasundhara Volam 
be_cmd_config_qos(struct be_adapter * adapter,u32 max_rate,u16 link_speed,u8 domain)45970f77ba73SRavikumar Nelavelli int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
45980f77ba73SRavikumar Nelavelli 		      u8 domain)
4599a401801cSSathya Perla {
4600a401801cSSathya Perla 	struct be_nic_res_desc nic_desc;
46010f77ba73SRavikumar Nelavelli 	u32 bw_percent;
46020f77ba73SRavikumar Nelavelli 	u16 version = 0;
46030f77ba73SRavikumar Nelavelli 
46040f77ba73SRavikumar Nelavelli 	if (BE3_chip(adapter))
46050f77ba73SRavikumar Nelavelli 		return be_cmd_set_qos(adapter, max_rate / 10, domain);
4606a401801cSSathya Perla 
4607a401801cSSathya Perla 	be_reset_nic_desc(&nic_desc);
4608980df249SSuresh Reddy 	nic_desc.pf_num = adapter->pf_num;
46090f77ba73SRavikumar Nelavelli 	nic_desc.vf_num = domain;
461058bdeaa6SKalesh AP 	nic_desc.bw_min = 0;
46110f77ba73SRavikumar Nelavelli 	if (lancer_chip(adapter)) {
4612a401801cSSathya Perla 		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
4613a401801cSSathya Perla 		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
4614a401801cSSathya Perla 		nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
4615a401801cSSathya Perla 					(1 << NOSV_SHIFT);
46160f77ba73SRavikumar Nelavelli 		nic_desc.bw_max = cpu_to_le32(max_rate / 10);
46170f77ba73SRavikumar Nelavelli 	} else {
46180f77ba73SRavikumar Nelavelli 		version = 1;
46190f77ba73SRavikumar Nelavelli 		nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
46200f77ba73SRavikumar Nelavelli 		nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
46210f77ba73SRavikumar Nelavelli 		nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
46220f77ba73SRavikumar Nelavelli 		bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
46230f77ba73SRavikumar Nelavelli 		nic_desc.bw_max = cpu_to_le32(bw_percent);
46240f77ba73SRavikumar Nelavelli 	}
4625a401801cSSathya Perla 
4626a401801cSSathya Perla 	return be_cmd_set_profile_config(adapter, &nic_desc,
46270f77ba73SRavikumar Nelavelli 					 nic_desc.hdr.desc_len,
4628bec84e6bSVasundhara Volam 					 1, version, domain);
4629bec84e6bSVasundhara Volam }
4630bec84e6bSVasundhara Volam 
be_cmd_set_sriov_config(struct be_adapter * adapter,struct be_resources pool_res,u16 num_vfs,struct be_resources * vft_res)4631bec84e6bSVasundhara Volam int be_cmd_set_sriov_config(struct be_adapter *adapter,
4632f2858738SVasundhara Volam 			    struct be_resources pool_res, u16 num_vfs,
4633b9263cbfSSuresh Reddy 			    struct be_resources *vft_res)
4634bec84e6bSVasundhara Volam {
4635bec84e6bSVasundhara Volam 	struct {
4636bec84e6bSVasundhara Volam 		struct be_pcie_res_desc pcie;
4637bec84e6bSVasundhara Volam 		struct be_nic_res_desc nic_vft;
4638bec84e6bSVasundhara Volam 	} __packed desc;
4639bec84e6bSVasundhara Volam 
4640bec84e6bSVasundhara Volam 	/* PF PCIE descriptor */
4641bec84e6bSVasundhara Volam 	be_reset_pcie_desc(&desc.pcie);
4642bec84e6bSVasundhara Volam 	desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
4643bec84e6bSVasundhara Volam 	desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4644f2858738SVasundhara Volam 	desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
4645bec84e6bSVasundhara Volam 	desc.pcie.pf_num = adapter->pdev->devfn;
4646bec84e6bSVasundhara Volam 	desc.pcie.sriov_state = num_vfs ? 1 : 0;
4647bec84e6bSVasundhara Volam 	desc.pcie.num_vfs = cpu_to_le16(num_vfs);
4648bec84e6bSVasundhara Volam 
4649bec84e6bSVasundhara Volam 	/* VF NIC Template descriptor */
4650bec84e6bSVasundhara Volam 	be_reset_nic_desc(&desc.nic_vft);
4651bec84e6bSVasundhara Volam 	desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
4652bec84e6bSVasundhara Volam 	desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4653b9263cbfSSuresh Reddy 	desc.nic_vft.flags = vft_res->flags | BIT(VFT_SHIFT) |
4654b9263cbfSSuresh Reddy 			     BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
4655bec84e6bSVasundhara Volam 	desc.nic_vft.pf_num = adapter->pdev->devfn;
4656bec84e6bSVasundhara Volam 	desc.nic_vft.vf_num = 0;
4657b9263cbfSSuresh Reddy 	desc.nic_vft.cap_flags = cpu_to_le32(vft_res->vf_if_cap_flags);
4658b9263cbfSSuresh Reddy 	desc.nic_vft.rq_count = cpu_to_le16(vft_res->max_rx_qs);
4659b9263cbfSSuresh Reddy 	desc.nic_vft.txq_count = cpu_to_le16(vft_res->max_tx_qs);
4660b9263cbfSSuresh Reddy 	desc.nic_vft.rssq_count = cpu_to_le16(vft_res->max_rss_qs);
4661b9263cbfSSuresh Reddy 	desc.nic_vft.cq_count = cpu_to_le16(vft_res->max_cq_count);
4662bec84e6bSVasundhara Volam 
4663b9263cbfSSuresh Reddy 	if (vft_res->max_uc_mac)
4664b9263cbfSSuresh Reddy 		desc.nic_vft.unicast_mac_count =
4665b9263cbfSSuresh Reddy 					cpu_to_le16(vft_res->max_uc_mac);
4666b9263cbfSSuresh Reddy 	if (vft_res->max_vlans)
4667b9263cbfSSuresh Reddy 		desc.nic_vft.vlan_count = cpu_to_le16(vft_res->max_vlans);
4668b9263cbfSSuresh Reddy 	if (vft_res->max_iface_count)
4669b9263cbfSSuresh Reddy 		desc.nic_vft.iface_count =
4670b9263cbfSSuresh Reddy 				cpu_to_le16(vft_res->max_iface_count);
4671b9263cbfSSuresh Reddy 	if (vft_res->max_mcc_count)
4672b9263cbfSSuresh Reddy 		desc.nic_vft.mcc_count = cpu_to_le16(vft_res->max_mcc_count);
4673bec84e6bSVasundhara Volam 
4674bec84e6bSVasundhara Volam 	return be_cmd_set_profile_config(adapter, &desc,
4675bec84e6bSVasundhara Volam 					 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
4676a401801cSSathya Perla }
4677a401801cSSathya Perla 
be_cmd_manage_iface(struct be_adapter * adapter,u32 iface,u8 op)4678a401801cSSathya Perla int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
4679a401801cSSathya Perla {
4680a401801cSSathya Perla 	struct be_mcc_wrb *wrb;
4681a401801cSSathya Perla 	struct be_cmd_req_manage_iface_filters *req;
4682a401801cSSathya Perla 	int status;
4683a401801cSSathya Perla 
4684a401801cSSathya Perla 	if (iface == 0xFFFFFFFF)
4685a401801cSSathya Perla 		return -1;
4686a401801cSSathya Perla 
4687b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
4688a401801cSSathya Perla 
4689a401801cSSathya Perla 	wrb = wrb_from_mccq(adapter);
4690a401801cSSathya Perla 	if (!wrb) {
4691a401801cSSathya Perla 		status = -EBUSY;
4692a401801cSSathya Perla 		goto err;
4693a401801cSSathya Perla 	}
4694a401801cSSathya Perla 	req = embedded_payload(wrb);
4695a401801cSSathya Perla 
4696a401801cSSathya Perla 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4697a401801cSSathya Perla 			       OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
4698a401801cSSathya Perla 			       wrb, NULL);
4699a401801cSSathya Perla 	req->op = op;
4700a401801cSSathya Perla 	req->target_iface_id = cpu_to_le32(iface);
4701a401801cSSathya Perla 
4702a401801cSSathya Perla 	status = be_mcc_notify_wait(adapter);
4703a401801cSSathya Perla err:
4704b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
4705a401801cSSathya Perla 	return status;
4706a401801cSSathya Perla }
4707a401801cSSathya Perla 
be_cmd_set_vxlan_port(struct be_adapter * adapter,__be16 port)4708a401801cSSathya Perla int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
4709a401801cSSathya Perla {
4710a401801cSSathya Perla 	struct be_port_res_desc port_desc;
4711a401801cSSathya Perla 
4712a401801cSSathya Perla 	memset(&port_desc, 0, sizeof(port_desc));
4713a401801cSSathya Perla 	port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
4714a401801cSSathya Perla 	port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4715a401801cSSathya Perla 	port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
4716a401801cSSathya Perla 	port_desc.link_num = adapter->hba_port_num;
4717a401801cSSathya Perla 	if (port) {
4718a401801cSSathya Perla 		port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
4719a401801cSSathya Perla 					(1 << RCVID_SHIFT);
4720a401801cSSathya Perla 		port_desc.nv_port = swab16(port);
4721a401801cSSathya Perla 	} else {
4722a401801cSSathya Perla 		port_desc.nv_flags = NV_TYPE_DISABLED;
4723a401801cSSathya Perla 		port_desc.nv_port = 0;
4724a401801cSSathya Perla 	}
4725a401801cSSathya Perla 
4726a401801cSSathya Perla 	return be_cmd_set_profile_config(adapter, &port_desc,
4727bec84e6bSVasundhara Volam 					 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
4728a401801cSSathya Perla }
4729a401801cSSathya Perla 
be_cmd_get_if_id(struct be_adapter * adapter,struct be_vf_cfg * vf_cfg,int vf_num)47304c876616SSathya Perla int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
47314c876616SSathya Perla 		     int vf_num)
47324c876616SSathya Perla {
47334c876616SSathya Perla 	struct be_mcc_wrb *wrb;
47344c876616SSathya Perla 	struct be_cmd_req_get_iface_list *req;
47354c876616SSathya Perla 	struct be_cmd_resp_get_iface_list *resp;
47364c876616SSathya Perla 	int status;
47374c876616SSathya Perla 
4738b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
47394c876616SSathya Perla 
47404c876616SSathya Perla 	wrb = wrb_from_mccq(adapter);
47414c876616SSathya Perla 	if (!wrb) {
47424c876616SSathya Perla 		status = -EBUSY;
47434c876616SSathya Perla 		goto err;
47444c876616SSathya Perla 	}
47454c876616SSathya Perla 	req = embedded_payload(wrb);
47464c876616SSathya Perla 
47474c876616SSathya Perla 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
47484c876616SSathya Perla 			       OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
47494c876616SSathya Perla 			       wrb, NULL);
47504c876616SSathya Perla 	req->hdr.domain = vf_num + 1;
47514c876616SSathya Perla 
47524c876616SSathya Perla 	status = be_mcc_notify_wait(adapter);
47534c876616SSathya Perla 	if (!status) {
47544c876616SSathya Perla 		resp = (struct be_cmd_resp_get_iface_list *)req;
47554c876616SSathya Perla 		vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
47564c876616SSathya Perla 	}
47574c876616SSathya Perla 
47584c876616SSathya Perla err:
4759b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
47604c876616SSathya Perla 	return status;
47614c876616SSathya Perla }
47624c876616SSathya Perla 
lancer_wait_idle(struct be_adapter * adapter)47635c510811SSomnath Kotur static int lancer_wait_idle(struct be_adapter *adapter)
47645c510811SSomnath Kotur {
47655c510811SSomnath Kotur #define SLIPORT_IDLE_TIMEOUT 30
47665c510811SSomnath Kotur 	u32 reg_val;
47675c510811SSomnath Kotur 	int status = 0, i;
47685c510811SSomnath Kotur 
47695c510811SSomnath Kotur 	for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
47705c510811SSomnath Kotur 		reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
47715c510811SSomnath Kotur 		if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
47725c510811SSomnath Kotur 			break;
47735c510811SSomnath Kotur 
47745c510811SSomnath Kotur 		ssleep(1);
47755c510811SSomnath Kotur 	}
47765c510811SSomnath Kotur 
47775c510811SSomnath Kotur 	if (i == SLIPORT_IDLE_TIMEOUT)
47785c510811SSomnath Kotur 		status = -1;
47795c510811SSomnath Kotur 
47805c510811SSomnath Kotur 	return status;
47815c510811SSomnath Kotur }
47825c510811SSomnath Kotur 
lancer_physdev_ctrl(struct be_adapter * adapter,u32 mask)47835c510811SSomnath Kotur int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
47845c510811SSomnath Kotur {
47855c510811SSomnath Kotur 	int status = 0;
47865c510811SSomnath Kotur 
47875c510811SSomnath Kotur 	status = lancer_wait_idle(adapter);
47885c510811SSomnath Kotur 	if (status)
47895c510811SSomnath Kotur 		return status;
47905c510811SSomnath Kotur 
47915c510811SSomnath Kotur 	iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
47925c510811SSomnath Kotur 
47935c510811SSomnath Kotur 	return status;
47945c510811SSomnath Kotur }
47955c510811SSomnath Kotur 
47965c510811SSomnath Kotur /* Routine to check whether dump image is present or not */
dump_present(struct be_adapter * adapter)47975c510811SSomnath Kotur bool dump_present(struct be_adapter *adapter)
47985c510811SSomnath Kotur {
47995c510811SSomnath Kotur 	u32 sliport_status = 0;
48005c510811SSomnath Kotur 
48015c510811SSomnath Kotur 	sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
48025c510811SSomnath Kotur 	return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
48035c510811SSomnath Kotur }
48045c510811SSomnath Kotur 
lancer_initiate_dump(struct be_adapter * adapter)48055c510811SSomnath Kotur int lancer_initiate_dump(struct be_adapter *adapter)
48065c510811SSomnath Kotur {
4807f0613380SKalesh AP 	struct device *dev = &adapter->pdev->dev;
48085c510811SSomnath Kotur 	int status;
48095c510811SSomnath Kotur 
4810f0613380SKalesh AP 	if (dump_present(adapter)) {
4811f0613380SKalesh AP 		dev_info(dev, "Previous dump not cleared, not forcing dump\n");
4812f0613380SKalesh AP 		return -EEXIST;
4813f0613380SKalesh AP 	}
4814f0613380SKalesh AP 
48155c510811SSomnath Kotur 	/* give firmware reset and diagnostic dump */
48165c510811SSomnath Kotur 	status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
48175c510811SSomnath Kotur 				     PHYSDEV_CONTROL_DD_MASK);
48185c510811SSomnath Kotur 	if (status < 0) {
4819f0613380SKalesh AP 		dev_err(dev, "FW reset failed\n");
48205c510811SSomnath Kotur 		return status;
48215c510811SSomnath Kotur 	}
48225c510811SSomnath Kotur 
48235c510811SSomnath Kotur 	status = lancer_wait_idle(adapter);
48245c510811SSomnath Kotur 	if (status)
48255c510811SSomnath Kotur 		return status;
48265c510811SSomnath Kotur 
48275c510811SSomnath Kotur 	if (!dump_present(adapter)) {
4828f0613380SKalesh AP 		dev_err(dev, "FW dump not generated\n");
4829f0613380SKalesh AP 		return -EIO;
48305c510811SSomnath Kotur 	}
48315c510811SSomnath Kotur 
48325c510811SSomnath Kotur 	return 0;
48335c510811SSomnath Kotur }
48345c510811SSomnath Kotur 
lancer_delete_dump(struct be_adapter * adapter)4835f0613380SKalesh AP int lancer_delete_dump(struct be_adapter *adapter)
4836f0613380SKalesh AP {
4837f0613380SKalesh AP 	int status;
4838f0613380SKalesh AP 
4839f0613380SKalesh AP 	status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4840f0613380SKalesh AP 	return be_cmd_status(status);
4841f0613380SKalesh AP }
4842f0613380SKalesh AP 
4843dcf7ebbaSPadmanabh Ratnakar /* Uses sync mcc */
be_cmd_enable_vf(struct be_adapter * adapter,u8 domain)4844dcf7ebbaSPadmanabh Ratnakar int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4845dcf7ebbaSPadmanabh Ratnakar {
4846dcf7ebbaSPadmanabh Ratnakar 	struct be_mcc_wrb *wrb;
4847dcf7ebbaSPadmanabh Ratnakar 	struct be_cmd_enable_disable_vf *req;
4848dcf7ebbaSPadmanabh Ratnakar 	int status;
4849dcf7ebbaSPadmanabh Ratnakar 
48500599863dSVasundhara Volam 	if (BEx_chip(adapter))
4851dcf7ebbaSPadmanabh Ratnakar 		return 0;
4852dcf7ebbaSPadmanabh Ratnakar 
4853b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
4854dcf7ebbaSPadmanabh Ratnakar 
4855dcf7ebbaSPadmanabh Ratnakar 	wrb = wrb_from_mccq(adapter);
4856dcf7ebbaSPadmanabh Ratnakar 	if (!wrb) {
4857dcf7ebbaSPadmanabh Ratnakar 		status = -EBUSY;
4858dcf7ebbaSPadmanabh Ratnakar 		goto err;
4859dcf7ebbaSPadmanabh Ratnakar 	}
4860dcf7ebbaSPadmanabh Ratnakar 
4861dcf7ebbaSPadmanabh Ratnakar 	req = embedded_payload(wrb);
4862dcf7ebbaSPadmanabh Ratnakar 
4863dcf7ebbaSPadmanabh Ratnakar 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4864dcf7ebbaSPadmanabh Ratnakar 			       OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4865dcf7ebbaSPadmanabh Ratnakar 			       wrb, NULL);
4866dcf7ebbaSPadmanabh Ratnakar 
4867dcf7ebbaSPadmanabh Ratnakar 	req->hdr.domain = domain;
4868dcf7ebbaSPadmanabh Ratnakar 	req->enable = 1;
4869dcf7ebbaSPadmanabh Ratnakar 	status = be_mcc_notify_wait(adapter);
4870dcf7ebbaSPadmanabh Ratnakar err:
4871b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
4872dcf7ebbaSPadmanabh Ratnakar 	return status;
4873dcf7ebbaSPadmanabh Ratnakar }
4874dcf7ebbaSPadmanabh Ratnakar 
be_cmd_intr_set(struct be_adapter * adapter,bool intr_enable)487568c45a2dSSomnath Kotur int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
487668c45a2dSSomnath Kotur {
487768c45a2dSSomnath Kotur 	struct be_mcc_wrb *wrb;
487868c45a2dSSomnath Kotur 	struct be_cmd_req_intr_set *req;
487968c45a2dSSomnath Kotur 	int status;
488068c45a2dSSomnath Kotur 
488168c45a2dSSomnath Kotur 	if (mutex_lock_interruptible(&adapter->mbox_lock))
488268c45a2dSSomnath Kotur 		return -1;
488368c45a2dSSomnath Kotur 
488468c45a2dSSomnath Kotur 	wrb = wrb_from_mbox(adapter);
488568c45a2dSSomnath Kotur 
488668c45a2dSSomnath Kotur 	req = embedded_payload(wrb);
488768c45a2dSSomnath Kotur 
488868c45a2dSSomnath Kotur 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
488968c45a2dSSomnath Kotur 			       OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
489068c45a2dSSomnath Kotur 			       wrb, NULL);
489168c45a2dSSomnath Kotur 
489268c45a2dSSomnath Kotur 	req->intr_enabled = intr_enable;
489368c45a2dSSomnath Kotur 
489468c45a2dSSomnath Kotur 	status = be_mbox_notify_wait(adapter);
489568c45a2dSSomnath Kotur 
489668c45a2dSSomnath Kotur 	mutex_unlock(&adapter->mbox_lock);
489768c45a2dSSomnath Kotur 	return status;
489868c45a2dSSomnath Kotur }
489968c45a2dSSomnath Kotur 
4900542963b7SVasundhara Volam /* Uses MBOX */
be_cmd_get_active_profile(struct be_adapter * adapter,u16 * profile_id)4901542963b7SVasundhara Volam int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4902542963b7SVasundhara Volam {
4903542963b7SVasundhara Volam 	struct be_cmd_req_get_active_profile *req;
4904542963b7SVasundhara Volam 	struct be_mcc_wrb *wrb;
4905542963b7SVasundhara Volam 	int status;
4906542963b7SVasundhara Volam 
4907542963b7SVasundhara Volam 	if (mutex_lock_interruptible(&adapter->mbox_lock))
4908542963b7SVasundhara Volam 		return -1;
4909542963b7SVasundhara Volam 
4910542963b7SVasundhara Volam 	wrb = wrb_from_mbox(adapter);
4911542963b7SVasundhara Volam 	if (!wrb) {
4912542963b7SVasundhara Volam 		status = -EBUSY;
4913542963b7SVasundhara Volam 		goto err;
4914542963b7SVasundhara Volam 	}
4915542963b7SVasundhara Volam 
4916542963b7SVasundhara Volam 	req = embedded_payload(wrb);
4917542963b7SVasundhara Volam 
4918542963b7SVasundhara Volam 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4919542963b7SVasundhara Volam 			       OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4920542963b7SVasundhara Volam 			       wrb, NULL);
4921542963b7SVasundhara Volam 
4922542963b7SVasundhara Volam 	status = be_mbox_notify_wait(adapter);
4923542963b7SVasundhara Volam 	if (!status) {
4924542963b7SVasundhara Volam 		struct be_cmd_resp_get_active_profile *resp =
4925542963b7SVasundhara Volam 							embedded_payload(wrb);
492603d28ffeSKalesh AP 
4927542963b7SVasundhara Volam 		*profile_id = le16_to_cpu(resp->active_profile_id);
4928542963b7SVasundhara Volam 	}
4929542963b7SVasundhara Volam 
4930542963b7SVasundhara Volam err:
4931542963b7SVasundhara Volam 	mutex_unlock(&adapter->mbox_lock);
4932542963b7SVasundhara Volam 	return status;
4933542963b7SVasundhara Volam }
4934542963b7SVasundhara Volam 
4935d766e7e6SBaoyou Xie static int
__be_cmd_set_logical_link_config(struct be_adapter * adapter,int link_state,int version,u8 domain)4936d766e7e6SBaoyou Xie __be_cmd_set_logical_link_config(struct be_adapter *adapter,
4937d9d426afSSuresh Reddy 				 int link_state, int version, u8 domain)
4938bdce2ad7SSuresh Reddy {
4939bdce2ad7SSuresh Reddy 	struct be_cmd_req_set_ll_link *req;
49400b98ca2aSSuresh Reddy 	struct be_mcc_wrb *wrb;
49410b98ca2aSSuresh Reddy 	u32 link_config = 0;
4942bdce2ad7SSuresh Reddy 	int status;
4943bdce2ad7SSuresh Reddy 
4944b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
4945bdce2ad7SSuresh Reddy 
4946bdce2ad7SSuresh Reddy 	wrb = wrb_from_mccq(adapter);
4947bdce2ad7SSuresh Reddy 	if (!wrb) {
4948bdce2ad7SSuresh Reddy 		status = -EBUSY;
4949bdce2ad7SSuresh Reddy 		goto err;
4950bdce2ad7SSuresh Reddy 	}
4951bdce2ad7SSuresh Reddy 
4952bdce2ad7SSuresh Reddy 	req = embedded_payload(wrb);
4953bdce2ad7SSuresh Reddy 
4954bdce2ad7SSuresh Reddy 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4955bdce2ad7SSuresh Reddy 			       OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4956bdce2ad7SSuresh Reddy 			       sizeof(*req), wrb, NULL);
4957bdce2ad7SSuresh Reddy 
4958d9d426afSSuresh Reddy 	req->hdr.version = version;
4959bdce2ad7SSuresh Reddy 	req->hdr.domain = domain;
4960bdce2ad7SSuresh Reddy 
4961d9d426afSSuresh Reddy 	if (link_state == IFLA_VF_LINK_STATE_ENABLE ||
4962d9d426afSSuresh Reddy 	    link_state == IFLA_VF_LINK_STATE_AUTO)
49630b98ca2aSSuresh Reddy 		link_config |= PLINK_ENABLE;
4964bdce2ad7SSuresh Reddy 
4965bdce2ad7SSuresh Reddy 	if (link_state == IFLA_VF_LINK_STATE_AUTO)
49660b98ca2aSSuresh Reddy 		link_config |= PLINK_TRACK;
49670b98ca2aSSuresh Reddy 
49680b98ca2aSSuresh Reddy 	req->link_config = cpu_to_le32(link_config);
4969bdce2ad7SSuresh Reddy 
4970bdce2ad7SSuresh Reddy 	status = be_mcc_notify_wait(adapter);
4971bdce2ad7SSuresh Reddy err:
4972b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
4973bdce2ad7SSuresh Reddy 	return status;
4974bdce2ad7SSuresh Reddy }
4975bdce2ad7SSuresh Reddy 
be_cmd_set_logical_link_config(struct be_adapter * adapter,int link_state,u8 domain)4976d9d426afSSuresh Reddy int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4977d9d426afSSuresh Reddy 				   int link_state, u8 domain)
4978d9d426afSSuresh Reddy {
4979d9d426afSSuresh Reddy 	int status;
4980d9d426afSSuresh Reddy 
4981dc6e8511SSuresh Reddy 	if (BE2_chip(adapter))
4982d9d426afSSuresh Reddy 		return -EOPNOTSUPP;
4983d9d426afSSuresh Reddy 
4984d9d426afSSuresh Reddy 	status = __be_cmd_set_logical_link_config(adapter, link_state,
4985d9d426afSSuresh Reddy 						  2, domain);
4986d9d426afSSuresh Reddy 
4987d9d426afSSuresh Reddy 	/* Version 2 of the command will not be recognized by older FW.
4988d9d426afSSuresh Reddy 	 * On such a failure issue version 1 of the command.
4989d9d426afSSuresh Reddy 	 */
4990d9d426afSSuresh Reddy 	if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST)
4991d9d426afSSuresh Reddy 		status = __be_cmd_set_logical_link_config(adapter, link_state,
4992d9d426afSSuresh Reddy 							  1, domain);
4993d9d426afSSuresh Reddy 	return status;
4994d9d426afSSuresh Reddy }
4995710f3e59SSriharsha Basavapatna 
be_cmd_set_features(struct be_adapter * adapter)4996710f3e59SSriharsha Basavapatna int be_cmd_set_features(struct be_adapter *adapter)
4997710f3e59SSriharsha Basavapatna {
4998710f3e59SSriharsha Basavapatna 	struct be_cmd_resp_set_features *resp;
4999710f3e59SSriharsha Basavapatna 	struct be_cmd_req_set_features *req;
5000710f3e59SSriharsha Basavapatna 	struct be_mcc_wrb *wrb;
5001710f3e59SSriharsha Basavapatna 	int status;
5002710f3e59SSriharsha Basavapatna 
5003710f3e59SSriharsha Basavapatna 	if (mutex_lock_interruptible(&adapter->mcc_lock))
5004710f3e59SSriharsha Basavapatna 		return -1;
5005710f3e59SSriharsha Basavapatna 
5006710f3e59SSriharsha Basavapatna 	wrb = wrb_from_mccq(adapter);
5007710f3e59SSriharsha Basavapatna 	if (!wrb) {
5008710f3e59SSriharsha Basavapatna 		status = -EBUSY;
5009710f3e59SSriharsha Basavapatna 		goto err;
5010710f3e59SSriharsha Basavapatna 	}
5011710f3e59SSriharsha Basavapatna 
5012710f3e59SSriharsha Basavapatna 	req = embedded_payload(wrb);
5013710f3e59SSriharsha Basavapatna 
5014710f3e59SSriharsha Basavapatna 	be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
5015710f3e59SSriharsha Basavapatna 			       OPCODE_COMMON_SET_FEATURES,
5016710f3e59SSriharsha Basavapatna 			       sizeof(*req), wrb, NULL);
5017710f3e59SSriharsha Basavapatna 
5018710f3e59SSriharsha Basavapatna 	req->features = cpu_to_le32(BE_FEATURE_UE_RECOVERY);
5019710f3e59SSriharsha Basavapatna 	req->parameter_len = cpu_to_le32(sizeof(struct be_req_ue_recovery));
5020710f3e59SSriharsha Basavapatna 	req->parameter.req.uer = cpu_to_le32(BE_UE_RECOVERY_UER_MASK);
5021710f3e59SSriharsha Basavapatna 
5022710f3e59SSriharsha Basavapatna 	status = be_mcc_notify_wait(adapter);
5023710f3e59SSriharsha Basavapatna 	if (status)
5024710f3e59SSriharsha Basavapatna 		goto err;
5025710f3e59SSriharsha Basavapatna 
5026710f3e59SSriharsha Basavapatna 	resp = embedded_payload(wrb);
5027710f3e59SSriharsha Basavapatna 
5028710f3e59SSriharsha Basavapatna 	adapter->error_recovery.ue_to_poll_time =
5029710f3e59SSriharsha Basavapatna 		le16_to_cpu(resp->parameter.resp.ue2rp);
5030710f3e59SSriharsha Basavapatna 	adapter->error_recovery.ue_to_reset_time =
5031710f3e59SSriharsha Basavapatna 		le16_to_cpu(resp->parameter.resp.ue2sr);
5032710f3e59SSriharsha Basavapatna 	adapter->error_recovery.recovery_supported = true;
5033710f3e59SSriharsha Basavapatna err:
5034710f3e59SSriharsha Basavapatna 	/* Checking "MCC_STATUS_INVALID_LENGTH" for SKH as FW
5035710f3e59SSriharsha Basavapatna 	 * returns this error in older firmware versions
5036710f3e59SSriharsha Basavapatna 	 */
5037710f3e59SSriharsha Basavapatna 	if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
5038710f3e59SSriharsha Basavapatna 	    base_status(status) == MCC_STATUS_INVALID_LENGTH)
5039710f3e59SSriharsha Basavapatna 		dev_info(&adapter->pdev->dev,
5040710f3e59SSriharsha Basavapatna 			 "Adapter does not support HW error recovery\n");
5041710f3e59SSriharsha Basavapatna 
5042710f3e59SSriharsha Basavapatna 	mutex_unlock(&adapter->mcc_lock);
5043710f3e59SSriharsha Basavapatna 	return status;
5044710f3e59SSriharsha Basavapatna }
5045710f3e59SSriharsha Basavapatna 
be_roce_mcc_cmd(void * netdev_handle,void * wrb_payload,int wrb_payload_size,u16 * cmd_status,u16 * ext_status)50466a4ab669SParav Pandit int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
50476a4ab669SParav Pandit 		    int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
50486a4ab669SParav Pandit {
50496a4ab669SParav Pandit 	struct be_adapter *adapter = netdev_priv(netdev_handle);
50506a4ab669SParav Pandit 	struct be_mcc_wrb *wrb;
50516a4ab669SParav Pandit 	struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
50526a4ab669SParav Pandit 	struct be_cmd_req_hdr *req;
50536a4ab669SParav Pandit 	struct be_cmd_resp_hdr *resp;
50546a4ab669SParav Pandit 	int status;
50556a4ab669SParav Pandit 
5056b7172414SSathya Perla 	mutex_lock(&adapter->mcc_lock);
50576a4ab669SParav Pandit 
50586a4ab669SParav Pandit 	wrb = wrb_from_mccq(adapter);
50596a4ab669SParav Pandit 	if (!wrb) {
50606a4ab669SParav Pandit 		status = -EBUSY;
50616a4ab669SParav Pandit 		goto err;
50626a4ab669SParav Pandit 	}
50636a4ab669SParav Pandit 	req = embedded_payload(wrb);
50646a4ab669SParav Pandit 	resp = embedded_payload(wrb);
50656a4ab669SParav Pandit 
50666a4ab669SParav Pandit 	be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
50676a4ab669SParav Pandit 			       hdr->opcode, wrb_payload_size, wrb, NULL);
50686a4ab669SParav Pandit 	memcpy(req, wrb_payload, wrb_payload_size);
50696a4ab669SParav Pandit 	be_dws_cpu_to_le(req, wrb_payload_size);
50706a4ab669SParav Pandit 
50716a4ab669SParav Pandit 	status = be_mcc_notify_wait(adapter);
50726a4ab669SParav Pandit 	if (cmd_status)
50736a4ab669SParav Pandit 		*cmd_status = (status & 0xffff);
50746a4ab669SParav Pandit 	if (ext_status)
50756a4ab669SParav Pandit 		*ext_status = 0;
50766a4ab669SParav Pandit 	memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
50776a4ab669SParav Pandit 	be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
50786a4ab669SParav Pandit err:
5079b7172414SSathya Perla 	mutex_unlock(&adapter->mcc_lock);
50806a4ab669SParav Pandit 	return status;
50816a4ab669SParav Pandit }
50826a4ab669SParav Pandit EXPORT_SYMBOL(be_roce_mcc_cmd);
5083