1 /* 2 * Copyright (C) 2005 - 2013 Emulex 3 * All rights reserved. 4 * 5 * This program is free software; you can redistribute it and/or 6 * modify it under the terms of the GNU General Public License version 2 7 * as published by the Free Software Foundation. The full GNU General 8 * Public License is included in this distribution in the file called COPYING. 9 * 10 * Contact Information: 11 * linux-drivers@emulex.com 12 * 13 * Emulex 14 * 3333 Susan Street 15 * Costa Mesa, CA 92626 16 */ 17 18 #ifndef BE_H 19 #define BE_H 20 21 #include <linux/pci.h> 22 #include <linux/etherdevice.h> 23 #include <linux/delay.h> 24 #include <net/tcp.h> 25 #include <net/ip.h> 26 #include <net/ipv6.h> 27 #include <linux/if_vlan.h> 28 #include <linux/workqueue.h> 29 #include <linux/interrupt.h> 30 #include <linux/firmware.h> 31 #include <linux/slab.h> 32 #include <linux/u64_stats_sync.h> 33 34 #include "be_hw.h" 35 #include "be_roce.h" 36 37 #define DRV_VER "4.9.224.0u" 38 #define DRV_NAME "be2net" 39 #define BE_NAME "Emulex BladeEngine2" 40 #define BE3_NAME "Emulex BladeEngine3" 41 #define OC_NAME "Emulex OneConnect" 42 #define OC_NAME_BE OC_NAME "(be3)" 43 #define OC_NAME_LANCER OC_NAME "(Lancer)" 44 #define OC_NAME_SH OC_NAME "(Skyhawk)" 45 #define DRV_DESC "Emulex OneConnect 10Gbps NIC Driver" 46 47 #define BE_VENDOR_ID 0x19a2 48 #define EMULEX_VENDOR_ID 0x10df 49 #define BE_DEVICE_ID1 0x211 50 #define BE_DEVICE_ID2 0x221 51 #define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */ 52 #define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */ 53 #define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */ 54 #define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */ 55 #define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */ 56 #define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */ 57 #define OC_SUBSYS_DEVICE_ID1 0xE602 58 #define OC_SUBSYS_DEVICE_ID2 0xE642 59 #define OC_SUBSYS_DEVICE_ID3 0xE612 60 #define OC_SUBSYS_DEVICE_ID4 0xE652 61 62 static inline char *nic_name(struct pci_dev *pdev) 63 { 64 switch (pdev->device) { 65 case OC_DEVICE_ID1: 66 return OC_NAME; 67 case OC_DEVICE_ID2: 68 return OC_NAME_BE; 69 case OC_DEVICE_ID3: 70 case OC_DEVICE_ID4: 71 return OC_NAME_LANCER; 72 case BE_DEVICE_ID2: 73 return BE3_NAME; 74 case OC_DEVICE_ID5: 75 case OC_DEVICE_ID6: 76 return OC_NAME_SH; 77 default: 78 return BE_NAME; 79 } 80 } 81 82 /* Number of bytes of an RX frame that are copied to skb->data */ 83 #define BE_HDR_LEN ((u16) 64) 84 /* allocate extra space to allow tunneling decapsulation without head reallocation */ 85 #define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64) 86 87 #define BE_MAX_JUMBO_FRAME_SIZE 9018 88 #define BE_MIN_MTU 256 89 90 #define BE_NUM_VLANS_SUPPORTED 64 91 #define BE_UMC_NUM_VLANS_SUPPORTED 15 92 #define BE_MAX_EQD 128u 93 #define BE_MAX_TX_FRAG_COUNT 30 94 95 #define EVNT_Q_LEN 1024 96 #define TX_Q_LEN 2048 97 #define TX_CQ_LEN 1024 98 #define RX_Q_LEN 1024 /* Does not support any other value */ 99 #define RX_CQ_LEN 1024 100 #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */ 101 #define MCC_CQ_LEN 256 102 103 #define BE2_MAX_RSS_QS 4 104 #define BE3_MAX_RSS_QS 16 105 #define BE3_MAX_TX_QS 16 106 #define BE3_MAX_EVT_QS 16 107 #define BE3_SRIOV_MAX_EVT_QS 8 108 109 #define MAX_RX_QS 32 110 #define MAX_EVT_QS 32 111 #define MAX_TX_QS 32 112 113 #define MAX_ROCE_EQS 5 114 #define MAX_MSIX_VECTORS 32 115 #define MIN_MSIX_VECTORS 1 116 #define BE_TX_BUDGET 256 117 #define BE_NAPI_WEIGHT 64 118 #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */ 119 #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST) 120 121 #define MAX_VFS 30 /* Max VFs supported by BE3 FW */ 122 #define FW_VER_LEN 32 123 124 struct be_dma_mem { 125 void *va; 126 dma_addr_t dma; 127 u32 size; 128 }; 129 130 struct be_queue_info { 131 struct be_dma_mem dma_mem; 132 u16 len; 133 u16 entry_size; /* Size of an element in the queue */ 134 u16 id; 135 u16 tail, head; 136 bool created; 137 atomic_t used; /* Number of valid elements in the queue */ 138 }; 139 140 static inline u32 MODULO(u16 val, u16 limit) 141 { 142 BUG_ON(limit & (limit - 1)); 143 return val & (limit - 1); 144 } 145 146 static inline void index_adv(u16 *index, u16 val, u16 limit) 147 { 148 *index = MODULO((*index + val), limit); 149 } 150 151 static inline void index_inc(u16 *index, u16 limit) 152 { 153 *index = MODULO((*index + 1), limit); 154 } 155 156 static inline void *queue_head_node(struct be_queue_info *q) 157 { 158 return q->dma_mem.va + q->head * q->entry_size; 159 } 160 161 static inline void *queue_tail_node(struct be_queue_info *q) 162 { 163 return q->dma_mem.va + q->tail * q->entry_size; 164 } 165 166 static inline void *queue_index_node(struct be_queue_info *q, u16 index) 167 { 168 return q->dma_mem.va + index * q->entry_size; 169 } 170 171 static inline void queue_head_inc(struct be_queue_info *q) 172 { 173 index_inc(&q->head, q->len); 174 } 175 176 static inline void index_dec(u16 *index, u16 limit) 177 { 178 *index = MODULO((*index - 1), limit); 179 } 180 181 static inline void queue_tail_inc(struct be_queue_info *q) 182 { 183 index_inc(&q->tail, q->len); 184 } 185 186 struct be_eq_obj { 187 struct be_queue_info q; 188 char desc[32]; 189 190 /* Adaptive interrupt coalescing (AIC) info */ 191 bool enable_aic; 192 u32 min_eqd; /* in usecs */ 193 u32 max_eqd; /* in usecs */ 194 u32 eqd; /* configured val when aic is off */ 195 u32 cur_eqd; /* in usecs */ 196 197 u8 idx; /* array index */ 198 u8 msix_idx; 199 u16 tx_budget; 200 u16 spurious_intr; 201 struct napi_struct napi; 202 struct be_adapter *adapter; 203 204 #ifdef CONFIG_NET_RX_BUSY_POLL 205 #define BE_EQ_IDLE 0 206 #define BE_EQ_NAPI 1 /* napi owns this EQ */ 207 #define BE_EQ_POLL 2 /* poll owns this EQ */ 208 #define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL) 209 #define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */ 210 #define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */ 211 #define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD) 212 #define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD) 213 unsigned int state; 214 spinlock_t lock; /* lock to serialize napi and busy-poll */ 215 #endif /* CONFIG_NET_RX_BUSY_POLL */ 216 } ____cacheline_aligned_in_smp; 217 218 struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */ 219 bool enable; 220 u32 min_eqd; /* in usecs */ 221 u32 max_eqd; /* in usecs */ 222 u32 prev_eqd; /* in usecs */ 223 u32 et_eqd; /* configured val when aic is off */ 224 ulong jiffies; 225 u64 rx_pkts_prev; /* Used to calculate RX pps */ 226 u64 tx_reqs_prev; /* Used to calculate TX pps */ 227 }; 228 229 enum { 230 NAPI_POLLING, 231 BUSY_POLLING 232 }; 233 234 struct be_mcc_obj { 235 struct be_queue_info q; 236 struct be_queue_info cq; 237 bool rearm_cq; 238 }; 239 240 struct be_tx_stats { 241 u64 tx_bytes; 242 u64 tx_pkts; 243 u64 tx_reqs; 244 u64 tx_wrbs; 245 u64 tx_compl; 246 ulong tx_jiffies; 247 u32 tx_stops; 248 u32 tx_drv_drops; /* pkts dropped by driver */ 249 struct u64_stats_sync sync; 250 struct u64_stats_sync sync_compl; 251 }; 252 253 struct be_tx_obj { 254 u32 db_offset; 255 struct be_queue_info q; 256 struct be_queue_info cq; 257 /* Remember the skbs that were transmitted */ 258 struct sk_buff *sent_skb_list[TX_Q_LEN]; 259 struct be_tx_stats stats; 260 } ____cacheline_aligned_in_smp; 261 262 /* Struct to remember the pages posted for rx frags */ 263 struct be_rx_page_info { 264 struct page *page; 265 DEFINE_DMA_UNMAP_ADDR(bus); 266 u16 page_offset; 267 bool last_page_user; 268 }; 269 270 struct be_rx_stats { 271 u64 rx_bytes; 272 u64 rx_pkts; 273 u32 rx_drops_no_skbs; /* skb allocation errors */ 274 u32 rx_drops_no_frags; /* HW has no fetched frags */ 275 u32 rx_post_fail; /* page post alloc failures */ 276 u32 rx_compl; 277 u32 rx_mcast_pkts; 278 u32 rx_compl_err; /* completions with err set */ 279 struct u64_stats_sync sync; 280 }; 281 282 struct be_rx_compl_info { 283 u32 rss_hash; 284 u16 vlan_tag; 285 u16 pkt_size; 286 u16 rxq_idx; 287 u16 port; 288 u8 vlanf; 289 u8 num_rcvd; 290 u8 err; 291 u8 ipf; 292 u8 tcpf; 293 u8 udpf; 294 u8 ip_csum; 295 u8 l4_csum; 296 u8 ipv6; 297 u8 vtm; 298 u8 pkt_type; 299 u8 ip_frag; 300 }; 301 302 struct be_rx_obj { 303 struct be_adapter *adapter; 304 struct be_queue_info q; 305 struct be_queue_info cq; 306 struct be_rx_compl_info rxcp; 307 struct be_rx_page_info page_info_tbl[RX_Q_LEN]; 308 struct be_rx_stats stats; 309 u8 rss_id; 310 bool rx_post_starved; /* Zero rx frags have been posted to BE */ 311 } ____cacheline_aligned_in_smp; 312 313 struct be_drv_stats { 314 u32 be_on_die_temperature; 315 u32 eth_red_drops; 316 u32 rx_drops_no_pbuf; 317 u32 rx_drops_no_txpb; 318 u32 rx_drops_no_erx_descr; 319 u32 rx_drops_no_tpre_descr; 320 u32 rx_drops_too_many_frags; 321 u32 forwarded_packets; 322 u32 rx_drops_mtu; 323 u32 rx_crc_errors; 324 u32 rx_alignment_symbol_errors; 325 u32 rx_pause_frames; 326 u32 rx_priority_pause_frames; 327 u32 rx_control_frames; 328 u32 rx_in_range_errors; 329 u32 rx_out_range_errors; 330 u32 rx_frame_too_long; 331 u32 rx_address_filtered; 332 u32 rx_dropped_too_small; 333 u32 rx_dropped_too_short; 334 u32 rx_dropped_header_too_small; 335 u32 rx_dropped_tcp_length; 336 u32 rx_dropped_runt; 337 u32 rx_ip_checksum_errs; 338 u32 rx_tcp_checksum_errs; 339 u32 rx_udp_checksum_errs; 340 u32 tx_pauseframes; 341 u32 tx_priority_pauseframes; 342 u32 tx_controlframes; 343 u32 rxpp_fifo_overflow_drop; 344 u32 rx_input_fifo_overflow_drop; 345 u32 pmem_fifo_overflow_drop; 346 u32 jabber_events; 347 u32 rx_roce_bytes_lsd; 348 u32 rx_roce_bytes_msd; 349 u32 rx_roce_frames; 350 u32 roce_drops_payload_len; 351 u32 roce_drops_crc; 352 }; 353 354 struct be_vf_cfg { 355 unsigned char mac_addr[ETH_ALEN]; 356 int if_handle; 357 int pmac_id; 358 u16 def_vid; 359 u16 vlan_tag; 360 u32 tx_rate; 361 }; 362 363 enum vf_state { 364 ENABLED = 0, 365 ASSIGNED = 1 366 }; 367 368 #define BE_FLAGS_LINK_STATUS_INIT 1 369 #define BE_FLAGS_WORKER_SCHEDULED (1 << 3) 370 #define BE_FLAGS_VLAN_PROMISC (1 << 4) 371 #define BE_FLAGS_NAPI_ENABLED (1 << 9) 372 #define BE_UC_PMAC_COUNT 30 373 #define BE_VF_UC_PMAC_COUNT 2 374 #define BE_FLAGS_QNQ_ASYNC_EVT_RCVD (1 << 11) 375 376 /* Ethtool set_dump flags */ 377 #define LANCER_INITIATE_FW_DUMP 0x1 378 379 struct phy_info { 380 u8 transceiver; 381 u8 autoneg; 382 u8 fc_autoneg; 383 u8 port_type; 384 u16 phy_type; 385 u16 interface_type; 386 u32 misc_params; 387 u16 auto_speeds_supported; 388 u16 fixed_speeds_supported; 389 int link_speed; 390 u32 dac_cable_len; 391 u32 advertising; 392 u32 supported; 393 }; 394 395 struct be_resources { 396 u16 max_vfs; /* Total VFs "really" supported by FW/HW */ 397 u16 max_mcast_mac; 398 u16 max_tx_qs; 399 u16 max_rss_qs; 400 u16 max_rx_qs; 401 u16 max_uc_mac; /* Max UC MACs programmable */ 402 u16 max_vlans; /* Number of vlans supported */ 403 u16 max_evt_qs; 404 u32 if_cap_flags; 405 }; 406 407 struct be_adapter { 408 struct pci_dev *pdev; 409 struct net_device *netdev; 410 411 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */ 412 u8 __iomem *db; /* Door Bell */ 413 414 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */ 415 struct be_dma_mem mbox_mem; 416 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr 417 * is stored for freeing purpose */ 418 struct be_dma_mem mbox_mem_alloced; 419 420 struct be_mcc_obj mcc_obj; 421 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */ 422 spinlock_t mcc_cq_lock; 423 424 u16 cfg_num_qs; /* configured via set-channels */ 425 u16 num_evt_qs; 426 u16 num_msix_vec; 427 struct be_eq_obj eq_obj[MAX_EVT_QS]; 428 struct msix_entry msix_entries[MAX_MSIX_VECTORS]; 429 bool isr_registered; 430 431 /* TX Rings */ 432 u16 num_tx_qs; 433 struct be_tx_obj tx_obj[MAX_TX_QS]; 434 435 /* Rx rings */ 436 u16 num_rx_qs; 437 struct be_rx_obj rx_obj[MAX_RX_QS]; 438 u32 big_page_size; /* Compounded page size shared by rx wrbs */ 439 440 struct be_drv_stats drv_stats; 441 struct be_aic_obj aic_obj[MAX_EVT_QS]; 442 u16 vlans_added; 443 u8 vlan_tag[VLAN_N_VID]; 444 u8 vlan_prio_bmap; /* Available Priority BitMap */ 445 u16 recommended_prio; /* Recommended Priority */ 446 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */ 447 448 struct be_dma_mem stats_cmd; 449 /* Work queue used to perform periodic tasks like getting statistics */ 450 struct delayed_work work; 451 u16 work_counter; 452 453 struct delayed_work func_recovery_work; 454 u32 flags; 455 u32 cmd_privileges; 456 /* Ethtool knobs and info */ 457 char fw_ver[FW_VER_LEN]; 458 char fw_on_flash[FW_VER_LEN]; 459 int if_handle; /* Used to configure filtering */ 460 u32 *pmac_id; /* MAC addr handle used by BE card */ 461 u32 beacon_state; /* for set_phys_id */ 462 463 bool eeh_error; 464 bool fw_timeout; 465 bool hw_error; 466 467 u32 port_num; 468 bool promiscuous; 469 u32 function_mode; 470 u32 function_caps; 471 u32 rx_fc; /* Rx flow control */ 472 u32 tx_fc; /* Tx flow control */ 473 bool stats_cmd_sent; 474 struct { 475 u32 size; 476 u32 total_size; 477 u64 io_addr; 478 } roce_db; 479 u32 num_msix_roce_vec; 480 struct ocrdma_dev *ocrdma_dev; 481 struct list_head entry; 482 483 u32 flash_status; 484 struct completion et_cmd_compl; 485 486 struct be_resources res; /* resources available for the func */ 487 u16 num_vfs; /* Number of VFs provisioned by PF */ 488 u8 virtfn; 489 struct be_vf_cfg *vf_cfg; 490 bool be3_native; 491 u32 sli_family; 492 u8 hba_port_num; 493 u16 pvid; 494 struct phy_info phy; 495 u8 wol_cap; 496 bool wol; 497 u32 uc_macs; /* Count of secondary UC MAC programmed */ 498 u16 asic_rev; 499 u16 qnq_vid; 500 u32 msg_enable; 501 int be_get_temp_freq; 502 u8 pf_number; 503 u64 rss_flags; 504 }; 505 506 #define be_physfn(adapter) (!adapter->virtfn) 507 #define be_virtfn(adapter) (adapter->virtfn) 508 #define sriov_enabled(adapter) (adapter->num_vfs > 0) 509 #define sriov_want(adapter) (be_physfn(adapter) && \ 510 (num_vfs || pci_num_vf(adapter->pdev))) 511 #define for_all_vfs(adapter, vf_cfg, i) \ 512 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \ 513 i++, vf_cfg++) 514 515 #define ON 1 516 #define OFF 0 517 518 #define be_max_vlans(adapter) (adapter->res.max_vlans) 519 #define be_max_uc(adapter) (adapter->res.max_uc_mac) 520 #define be_max_mc(adapter) (adapter->res.max_mcast_mac) 521 #define be_max_vfs(adapter) (adapter->res.max_vfs) 522 #define be_max_rss(adapter) (adapter->res.max_rss_qs) 523 #define be_max_txqs(adapter) (adapter->res.max_tx_qs) 524 #define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs) 525 #define be_max_rxqs(adapter) (adapter->res.max_rx_qs) 526 #define be_max_eqs(adapter) (adapter->res.max_evt_qs) 527 #define be_if_cap_flags(adapter) (adapter->res.if_cap_flags) 528 529 static inline u16 be_max_qs(struct be_adapter *adapter) 530 { 531 /* If no RSS, need atleast the one def RXQ */ 532 u16 num = max_t(u16, be_max_rss(adapter), 1); 533 534 num = min(num, be_max_eqs(adapter)); 535 return min_t(u16, num, num_online_cpus()); 536 } 537 538 #define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \ 539 adapter->pdev->device == OC_DEVICE_ID4) 540 541 #define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \ 542 adapter->pdev->device == OC_DEVICE_ID6) 543 544 #define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \ 545 adapter->pdev->device == OC_DEVICE_ID2) 546 547 #define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \ 548 adapter->pdev->device == OC_DEVICE_ID1) 549 550 #define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter)) 551 552 #define be_roce_supported(adapter) (skyhawk_chip(adapter) && \ 553 (adapter->function_mode & RDMA_ENABLED)) 554 555 extern const struct ethtool_ops be_ethtool_ops; 556 557 #define msix_enabled(adapter) (adapter->num_msix_vec > 0) 558 #define num_irqs(adapter) (msix_enabled(adapter) ? \ 559 adapter->num_msix_vec : 1) 560 #define tx_stats(txo) (&(txo)->stats) 561 #define rx_stats(rxo) (&(rxo)->stats) 562 563 /* The default RXQ is the last RXQ */ 564 #define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1]) 565 566 #define for_all_rx_queues(adapter, rxo, i) \ 567 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \ 568 i++, rxo++) 569 570 /* Skip the default non-rss queue (last one)*/ 571 #define for_all_rss_queues(adapter, rxo, i) \ 572 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\ 573 i++, rxo++) 574 575 #define for_all_tx_queues(adapter, txo, i) \ 576 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \ 577 i++, txo++) 578 579 #define for_all_evt_queues(adapter, eqo, i) \ 580 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \ 581 i++, eqo++) 582 583 #define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \ 584 for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\ 585 i += adapter->num_evt_qs, rxo += adapter->num_evt_qs) 586 587 #define is_mcc_eqo(eqo) (eqo->idx == 0) 588 #define mcc_eqo(adapter) (&adapter->eq_obj[0]) 589 590 #define PAGE_SHIFT_4K 12 591 #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K) 592 593 /* Returns number of pages spanned by the data starting at the given addr */ 594 #define PAGES_4K_SPANNED(_address, size) \ 595 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \ 596 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K)) 597 598 /* Returns bit offset within a DWORD of a bitfield */ 599 #define AMAP_BIT_OFFSET(_struct, field) \ 600 (((size_t)&(((_struct *)0)->field))%32) 601 602 /* Returns the bit mask of the field that is NOT shifted into location. */ 603 static inline u32 amap_mask(u32 bitsize) 604 { 605 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1); 606 } 607 608 static inline void 609 amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value) 610 { 611 u32 *dw = (u32 *) ptr + dw_offset; 612 *dw &= ~(mask << offset); 613 *dw |= (mask & value) << offset; 614 } 615 616 #define AMAP_SET_BITS(_struct, field, ptr, val) \ 617 amap_set(ptr, \ 618 offsetof(_struct, field)/32, \ 619 amap_mask(sizeof(((_struct *)0)->field)), \ 620 AMAP_BIT_OFFSET(_struct, field), \ 621 val) 622 623 static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset) 624 { 625 u32 *dw = (u32 *) ptr; 626 return mask & (*(dw + dw_offset) >> offset); 627 } 628 629 #define AMAP_GET_BITS(_struct, field, ptr) \ 630 amap_get(ptr, \ 631 offsetof(_struct, field)/32, \ 632 amap_mask(sizeof(((_struct *)0)->field)), \ 633 AMAP_BIT_OFFSET(_struct, field)) 634 635 #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len) 636 #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len) 637 static inline void swap_dws(void *wrb, int len) 638 { 639 #ifdef __BIG_ENDIAN 640 u32 *dw = wrb; 641 BUG_ON(len % 4); 642 do { 643 *dw = cpu_to_le32(*dw); 644 dw++; 645 len -= 4; 646 } while (len); 647 #endif /* __BIG_ENDIAN */ 648 } 649 650 static inline u8 is_tcp_pkt(struct sk_buff *skb) 651 { 652 u8 val = 0; 653 654 if (ip_hdr(skb)->version == 4) 655 val = (ip_hdr(skb)->protocol == IPPROTO_TCP); 656 else if (ip_hdr(skb)->version == 6) 657 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP); 658 659 return val; 660 } 661 662 static inline u8 is_udp_pkt(struct sk_buff *skb) 663 { 664 u8 val = 0; 665 666 if (ip_hdr(skb)->version == 4) 667 val = (ip_hdr(skb)->protocol == IPPROTO_UDP); 668 else if (ip_hdr(skb)->version == 6) 669 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP); 670 671 return val; 672 } 673 674 static inline bool is_ipv4_pkt(struct sk_buff *skb) 675 { 676 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4; 677 } 678 679 static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac) 680 { 681 u32 addr; 682 683 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0); 684 685 mac[5] = (u8)(addr & 0xFF); 686 mac[4] = (u8)((addr >> 8) & 0xFF); 687 mac[3] = (u8)((addr >> 16) & 0xFF); 688 /* Use the OUI from the current MAC address */ 689 memcpy(mac, adapter->netdev->dev_addr, 3); 690 } 691 692 static inline bool be_multi_rxq(const struct be_adapter *adapter) 693 { 694 return adapter->num_rx_qs > 1; 695 } 696 697 static inline bool be_error(struct be_adapter *adapter) 698 { 699 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout; 700 } 701 702 static inline bool be_hw_error(struct be_adapter *adapter) 703 { 704 return adapter->eeh_error || adapter->hw_error; 705 } 706 707 static inline void be_clear_all_error(struct be_adapter *adapter) 708 { 709 adapter->eeh_error = false; 710 adapter->hw_error = false; 711 adapter->fw_timeout = false; 712 } 713 714 static inline bool be_is_wol_excluded(struct be_adapter *adapter) 715 { 716 struct pci_dev *pdev = adapter->pdev; 717 718 if (!be_physfn(adapter)) 719 return true; 720 721 switch (pdev->subsystem_device) { 722 case OC_SUBSYS_DEVICE_ID1: 723 case OC_SUBSYS_DEVICE_ID2: 724 case OC_SUBSYS_DEVICE_ID3: 725 case OC_SUBSYS_DEVICE_ID4: 726 return true; 727 default: 728 return false; 729 } 730 } 731 732 static inline int qnq_async_evt_rcvd(struct be_adapter *adapter) 733 { 734 return adapter->flags & BE_FLAGS_QNQ_ASYNC_EVT_RCVD; 735 } 736 737 #ifdef CONFIG_NET_RX_BUSY_POLL 738 static inline bool be_lock_napi(struct be_eq_obj *eqo) 739 { 740 bool status = true; 741 742 spin_lock(&eqo->lock); /* BH is already disabled */ 743 if (eqo->state & BE_EQ_LOCKED) { 744 WARN_ON(eqo->state & BE_EQ_NAPI); 745 eqo->state |= BE_EQ_NAPI_YIELD; 746 status = false; 747 } else { 748 eqo->state = BE_EQ_NAPI; 749 } 750 spin_unlock(&eqo->lock); 751 return status; 752 } 753 754 static inline void be_unlock_napi(struct be_eq_obj *eqo) 755 { 756 spin_lock(&eqo->lock); /* BH is already disabled */ 757 758 WARN_ON(eqo->state & (BE_EQ_POLL | BE_EQ_NAPI_YIELD)); 759 eqo->state = BE_EQ_IDLE; 760 761 spin_unlock(&eqo->lock); 762 } 763 764 static inline bool be_lock_busy_poll(struct be_eq_obj *eqo) 765 { 766 bool status = true; 767 768 spin_lock_bh(&eqo->lock); 769 if (eqo->state & BE_EQ_LOCKED) { 770 eqo->state |= BE_EQ_POLL_YIELD; 771 status = false; 772 } else { 773 eqo->state |= BE_EQ_POLL; 774 } 775 spin_unlock_bh(&eqo->lock); 776 return status; 777 } 778 779 static inline void be_unlock_busy_poll(struct be_eq_obj *eqo) 780 { 781 spin_lock_bh(&eqo->lock); 782 783 WARN_ON(eqo->state & (BE_EQ_NAPI)); 784 eqo->state = BE_EQ_IDLE; 785 786 spin_unlock_bh(&eqo->lock); 787 } 788 789 static inline void be_enable_busy_poll(struct be_eq_obj *eqo) 790 { 791 spin_lock_init(&eqo->lock); 792 eqo->state = BE_EQ_IDLE; 793 } 794 795 static inline void be_disable_busy_poll(struct be_eq_obj *eqo) 796 { 797 local_bh_disable(); 798 799 /* It's enough to just acquire napi lock on the eqo to stop 800 * be_busy_poll() from processing any queueus. 801 */ 802 while (!be_lock_napi(eqo)) 803 mdelay(1); 804 805 local_bh_enable(); 806 } 807 808 #else /* CONFIG_NET_RX_BUSY_POLL */ 809 810 static inline bool be_lock_napi(struct be_eq_obj *eqo) 811 { 812 return true; 813 } 814 815 static inline void be_unlock_napi(struct be_eq_obj *eqo) 816 { 817 } 818 819 static inline bool be_lock_busy_poll(struct be_eq_obj *eqo) 820 { 821 return false; 822 } 823 824 static inline void be_unlock_busy_poll(struct be_eq_obj *eqo) 825 { 826 } 827 828 static inline void be_enable_busy_poll(struct be_eq_obj *eqo) 829 { 830 } 831 832 static inline void be_disable_busy_poll(struct be_eq_obj *eqo) 833 { 834 } 835 #endif /* CONFIG_NET_RX_BUSY_POLL */ 836 837 void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm, 838 u16 num_popped); 839 void be_link_status_update(struct be_adapter *adapter, u8 link_status); 840 void be_parse_stats(struct be_adapter *adapter); 841 int be_load_fw(struct be_adapter *adapter, u8 *func); 842 bool be_is_wol_supported(struct be_adapter *adapter); 843 bool be_pause_supported(struct be_adapter *adapter); 844 u32 be_get_fw_log_level(struct be_adapter *adapter); 845 846 static inline int fw_major_num(const char *fw_ver) 847 { 848 int fw_major = 0; 849 850 sscanf(fw_ver, "%d.", &fw_major); 851 852 return fw_major; 853 } 854 855 int be_update_queues(struct be_adapter *adapter); 856 int be_poll(struct napi_struct *napi, int budget); 857 858 /* 859 * internal function to initialize-cleanup roce device. 860 */ 861 void be_roce_dev_add(struct be_adapter *); 862 void be_roce_dev_remove(struct be_adapter *); 863 864 /* 865 * internal function to open-close roce device during ifup-ifdown. 866 */ 867 void be_roce_dev_open(struct be_adapter *); 868 void be_roce_dev_close(struct be_adapter *); 869 870 #endif /* BE_H */ 871