1 /* 2 * This file is part of the Chelsio T4 Ethernet driver for Linux. 3 * 4 * Copyright (c) 2009-2014 Chelsio Communications, Inc. All rights reserved. 5 * 6 * This software is available to you under a choice of one of two 7 * licenses. You may choose to be licensed under the terms of the GNU 8 * General Public License (GPL) Version 2, available from the file 9 * COPYING in the main directory of this source tree, or the 10 * OpenIB.org BSD license below: 11 * 12 * Redistribution and use in source and binary forms, with or 13 * without modification, are permitted provided that the following 14 * conditions are met: 15 * 16 * - Redistributions of source code must retain the above 17 * copyright notice, this list of conditions and the following 18 * disclaimer. 19 * 20 * - Redistributions in binary form must reproduce the above 21 * copyright notice, this list of conditions and the following 22 * disclaimer in the documentation and/or other materials 23 * provided with the distribution. 24 * 25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 32 * SOFTWARE. 33 */ 34 35 #ifndef _T4FW_INTERFACE_H_ 36 #define _T4FW_INTERFACE_H_ 37 38 enum fw_retval { 39 FW_SUCCESS = 0, /* completed successfully */ 40 FW_EPERM = 1, /* operation not permitted */ 41 FW_ENOENT = 2, /* no such file or directory */ 42 FW_EIO = 5, /* input/output error; hw bad */ 43 FW_ENOEXEC = 8, /* exec format error; inv microcode */ 44 FW_EAGAIN = 11, /* try again */ 45 FW_ENOMEM = 12, /* out of memory */ 46 FW_EFAULT = 14, /* bad address; fw bad */ 47 FW_EBUSY = 16, /* resource busy */ 48 FW_EEXIST = 17, /* file exists */ 49 FW_ENODEV = 19, /* no such device */ 50 FW_EINVAL = 22, /* invalid argument */ 51 FW_ENOSPC = 28, /* no space left on device */ 52 FW_ENOSYS = 38, /* functionality not implemented */ 53 FW_ENODATA = 61, /* no data available */ 54 FW_EPROTO = 71, /* protocol error */ 55 FW_EADDRINUSE = 98, /* address already in use */ 56 FW_EADDRNOTAVAIL = 99, /* cannot assigned requested address */ 57 FW_ENETDOWN = 100, /* network is down */ 58 FW_ENETUNREACH = 101, /* network is unreachable */ 59 FW_ENOBUFS = 105, /* no buffer space available */ 60 FW_ETIMEDOUT = 110, /* timeout */ 61 FW_EINPROGRESS = 115, /* fw internal */ 62 FW_SCSI_ABORT_REQUESTED = 128, /* */ 63 FW_SCSI_ABORT_TIMEDOUT = 129, /* */ 64 FW_SCSI_ABORTED = 130, /* */ 65 FW_SCSI_CLOSE_REQUESTED = 131, /* */ 66 FW_ERR_LINK_DOWN = 132, /* */ 67 FW_RDEV_NOT_READY = 133, /* */ 68 FW_ERR_RDEV_LOST = 134, /* */ 69 FW_ERR_RDEV_LOGO = 135, /* */ 70 FW_FCOE_NO_XCHG = 136, /* */ 71 FW_SCSI_RSP_ERR = 137, /* */ 72 FW_ERR_RDEV_IMPL_LOGO = 138, /* */ 73 FW_SCSI_UNDER_FLOW_ERR = 139, /* */ 74 FW_SCSI_OVER_FLOW_ERR = 140, /* */ 75 FW_SCSI_DDP_ERR = 141, /* DDP error*/ 76 FW_SCSI_TASK_ERR = 142, /* No SCSI tasks available */ 77 }; 78 79 #define FW_T4VF_SGE_BASE_ADDR 0x0000 80 #define FW_T4VF_MPS_BASE_ADDR 0x0100 81 #define FW_T4VF_PL_BASE_ADDR 0x0200 82 #define FW_T4VF_MBDATA_BASE_ADDR 0x0240 83 #define FW_T4VF_CIM_BASE_ADDR 0x0300 84 85 enum fw_wr_opcodes { 86 FW_FILTER_WR = 0x02, 87 FW_ULPTX_WR = 0x04, 88 FW_TP_WR = 0x05, 89 FW_ETH_TX_PKT_WR = 0x08, 90 FW_OFLD_CONNECTION_WR = 0x2f, 91 FW_FLOWC_WR = 0x0a, 92 FW_OFLD_TX_DATA_WR = 0x0b, 93 FW_CMD_WR = 0x10, 94 FW_ETH_TX_PKT_VM_WR = 0x11, 95 FW_RI_RES_WR = 0x0c, 96 FW_RI_INIT_WR = 0x0d, 97 FW_RI_RDMA_WRITE_WR = 0x14, 98 FW_RI_SEND_WR = 0x15, 99 FW_RI_RDMA_READ_WR = 0x16, 100 FW_RI_RECV_WR = 0x17, 101 FW_RI_BIND_MW_WR = 0x18, 102 FW_RI_FR_NSMR_WR = 0x19, 103 FW_RI_INV_LSTAG_WR = 0x1a, 104 FW_LASTC2E_WR = 0x70 105 }; 106 107 struct fw_wr_hdr { 108 __be32 hi; 109 __be32 lo; 110 }; 111 112 /* work request opcode (hi) */ 113 #define FW_WR_OP_S 24 114 #define FW_WR_OP_M 0xff 115 #define FW_WR_OP_V(x) ((x) << FW_WR_OP_S) 116 #define FW_WR_OP_G(x) (((x) >> FW_WR_OP_S) & FW_WR_OP_M) 117 118 /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER */ 119 #define FW_WR_ATOMIC_S 23 120 #define FW_WR_ATOMIC_V(x) ((x) << FW_WR_ATOMIC_S) 121 122 /* flush flag (hi) - firmware flushes flushable work request buffered 123 * in the flow context. 124 */ 125 #define FW_WR_FLUSH_S 22 126 #define FW_WR_FLUSH_V(x) ((x) << FW_WR_FLUSH_S) 127 128 /* completion flag (hi) - firmware generates a cpl_fw6_ack */ 129 #define FW_WR_COMPL_S 21 130 #define FW_WR_COMPL_V(x) ((x) << FW_WR_COMPL_S) 131 #define FW_WR_COMPL_F FW_WR_COMPL_V(1U) 132 133 /* work request immediate data length (hi) */ 134 #define FW_WR_IMMDLEN_S 0 135 #define FW_WR_IMMDLEN_M 0xff 136 #define FW_WR_IMMDLEN_V(x) ((x) << FW_WR_IMMDLEN_S) 137 138 /* egress queue status update to associated ingress queue entry (lo) */ 139 #define FW_WR_EQUIQ_S 31 140 #define FW_WR_EQUIQ_V(x) ((x) << FW_WR_EQUIQ_S) 141 #define FW_WR_EQUIQ_F FW_WR_EQUIQ_V(1U) 142 143 /* egress queue status update to egress queue status entry (lo) */ 144 #define FW_WR_EQUEQ_S 30 145 #define FW_WR_EQUEQ_V(x) ((x) << FW_WR_EQUEQ_S) 146 #define FW_WR_EQUEQ_F FW_WR_EQUEQ_V(1U) 147 148 /* flow context identifier (lo) */ 149 #define FW_WR_FLOWID_S 8 150 #define FW_WR_FLOWID_V(x) ((x) << FW_WR_FLOWID_S) 151 152 /* length in units of 16-bytes (lo) */ 153 #define FW_WR_LEN16_S 0 154 #define FW_WR_LEN16_V(x) ((x) << FW_WR_LEN16_S) 155 156 #define HW_TPL_FR_MT_PR_IV_P_FC 0X32B 157 #define HW_TPL_FR_MT_PR_OV_P_FC 0X327 158 159 /* filter wr reply code in cookie in CPL_SET_TCB_RPL */ 160 enum fw_filter_wr_cookie { 161 FW_FILTER_WR_SUCCESS, 162 FW_FILTER_WR_FLT_ADDED, 163 FW_FILTER_WR_FLT_DELETED, 164 FW_FILTER_WR_SMT_TBL_FULL, 165 FW_FILTER_WR_EINVAL, 166 }; 167 168 struct fw_filter_wr { 169 __be32 op_pkd; 170 __be32 len16_pkd; 171 __be64 r3; 172 __be32 tid_to_iq; 173 __be32 del_filter_to_l2tix; 174 __be16 ethtype; 175 __be16 ethtypem; 176 __u8 frag_to_ovlan_vldm; 177 __u8 smac_sel; 178 __be16 rx_chan_rx_rpl_iq; 179 __be32 maci_to_matchtypem; 180 __u8 ptcl; 181 __u8 ptclm; 182 __u8 ttyp; 183 __u8 ttypm; 184 __be16 ivlan; 185 __be16 ivlanm; 186 __be16 ovlan; 187 __be16 ovlanm; 188 __u8 lip[16]; 189 __u8 lipm[16]; 190 __u8 fip[16]; 191 __u8 fipm[16]; 192 __be16 lp; 193 __be16 lpm; 194 __be16 fp; 195 __be16 fpm; 196 __be16 r7; 197 __u8 sma[6]; 198 }; 199 200 #define FW_FILTER_WR_TID_S 12 201 #define FW_FILTER_WR_TID_M 0xfffff 202 #define FW_FILTER_WR_TID_V(x) ((x) << FW_FILTER_WR_TID_S) 203 #define FW_FILTER_WR_TID_G(x) \ 204 (((x) >> FW_FILTER_WR_TID_S) & FW_FILTER_WR_TID_M) 205 206 #define FW_FILTER_WR_RQTYPE_S 11 207 #define FW_FILTER_WR_RQTYPE_M 0x1 208 #define FW_FILTER_WR_RQTYPE_V(x) ((x) << FW_FILTER_WR_RQTYPE_S) 209 #define FW_FILTER_WR_RQTYPE_G(x) \ 210 (((x) >> FW_FILTER_WR_RQTYPE_S) & FW_FILTER_WR_RQTYPE_M) 211 #define FW_FILTER_WR_RQTYPE_F FW_FILTER_WR_RQTYPE_V(1U) 212 213 #define FW_FILTER_WR_NOREPLY_S 10 214 #define FW_FILTER_WR_NOREPLY_M 0x1 215 #define FW_FILTER_WR_NOREPLY_V(x) ((x) << FW_FILTER_WR_NOREPLY_S) 216 #define FW_FILTER_WR_NOREPLY_G(x) \ 217 (((x) >> FW_FILTER_WR_NOREPLY_S) & FW_FILTER_WR_NOREPLY_M) 218 #define FW_FILTER_WR_NOREPLY_F FW_FILTER_WR_NOREPLY_V(1U) 219 220 #define FW_FILTER_WR_IQ_S 0 221 #define FW_FILTER_WR_IQ_M 0x3ff 222 #define FW_FILTER_WR_IQ_V(x) ((x) << FW_FILTER_WR_IQ_S) 223 #define FW_FILTER_WR_IQ_G(x) \ 224 (((x) >> FW_FILTER_WR_IQ_S) & FW_FILTER_WR_IQ_M) 225 226 #define FW_FILTER_WR_DEL_FILTER_S 31 227 #define FW_FILTER_WR_DEL_FILTER_M 0x1 228 #define FW_FILTER_WR_DEL_FILTER_V(x) ((x) << FW_FILTER_WR_DEL_FILTER_S) 229 #define FW_FILTER_WR_DEL_FILTER_G(x) \ 230 (((x) >> FW_FILTER_WR_DEL_FILTER_S) & FW_FILTER_WR_DEL_FILTER_M) 231 #define FW_FILTER_WR_DEL_FILTER_F FW_FILTER_WR_DEL_FILTER_V(1U) 232 233 #define FW_FILTER_WR_RPTTID_S 25 234 #define FW_FILTER_WR_RPTTID_M 0x1 235 #define FW_FILTER_WR_RPTTID_V(x) ((x) << FW_FILTER_WR_RPTTID_S) 236 #define FW_FILTER_WR_RPTTID_G(x) \ 237 (((x) >> FW_FILTER_WR_RPTTID_S) & FW_FILTER_WR_RPTTID_M) 238 #define FW_FILTER_WR_RPTTID_F FW_FILTER_WR_RPTTID_V(1U) 239 240 #define FW_FILTER_WR_DROP_S 24 241 #define FW_FILTER_WR_DROP_M 0x1 242 #define FW_FILTER_WR_DROP_V(x) ((x) << FW_FILTER_WR_DROP_S) 243 #define FW_FILTER_WR_DROP_G(x) \ 244 (((x) >> FW_FILTER_WR_DROP_S) & FW_FILTER_WR_DROP_M) 245 #define FW_FILTER_WR_DROP_F FW_FILTER_WR_DROP_V(1U) 246 247 #define FW_FILTER_WR_DIRSTEER_S 23 248 #define FW_FILTER_WR_DIRSTEER_M 0x1 249 #define FW_FILTER_WR_DIRSTEER_V(x) ((x) << FW_FILTER_WR_DIRSTEER_S) 250 #define FW_FILTER_WR_DIRSTEER_G(x) \ 251 (((x) >> FW_FILTER_WR_DIRSTEER_S) & FW_FILTER_WR_DIRSTEER_M) 252 #define FW_FILTER_WR_DIRSTEER_F FW_FILTER_WR_DIRSTEER_V(1U) 253 254 #define FW_FILTER_WR_MASKHASH_S 22 255 #define FW_FILTER_WR_MASKHASH_M 0x1 256 #define FW_FILTER_WR_MASKHASH_V(x) ((x) << FW_FILTER_WR_MASKHASH_S) 257 #define FW_FILTER_WR_MASKHASH_G(x) \ 258 (((x) >> FW_FILTER_WR_MASKHASH_S) & FW_FILTER_WR_MASKHASH_M) 259 #define FW_FILTER_WR_MASKHASH_F FW_FILTER_WR_MASKHASH_V(1U) 260 261 #define FW_FILTER_WR_DIRSTEERHASH_S 21 262 #define FW_FILTER_WR_DIRSTEERHASH_M 0x1 263 #define FW_FILTER_WR_DIRSTEERHASH_V(x) ((x) << FW_FILTER_WR_DIRSTEERHASH_S) 264 #define FW_FILTER_WR_DIRSTEERHASH_G(x) \ 265 (((x) >> FW_FILTER_WR_DIRSTEERHASH_S) & FW_FILTER_WR_DIRSTEERHASH_M) 266 #define FW_FILTER_WR_DIRSTEERHASH_F FW_FILTER_WR_DIRSTEERHASH_V(1U) 267 268 #define FW_FILTER_WR_LPBK_S 20 269 #define FW_FILTER_WR_LPBK_M 0x1 270 #define FW_FILTER_WR_LPBK_V(x) ((x) << FW_FILTER_WR_LPBK_S) 271 #define FW_FILTER_WR_LPBK_G(x) \ 272 (((x) >> FW_FILTER_WR_LPBK_S) & FW_FILTER_WR_LPBK_M) 273 #define FW_FILTER_WR_LPBK_F FW_FILTER_WR_LPBK_V(1U) 274 275 #define FW_FILTER_WR_DMAC_S 19 276 #define FW_FILTER_WR_DMAC_M 0x1 277 #define FW_FILTER_WR_DMAC_V(x) ((x) << FW_FILTER_WR_DMAC_S) 278 #define FW_FILTER_WR_DMAC_G(x) \ 279 (((x) >> FW_FILTER_WR_DMAC_S) & FW_FILTER_WR_DMAC_M) 280 #define FW_FILTER_WR_DMAC_F FW_FILTER_WR_DMAC_V(1U) 281 282 #define FW_FILTER_WR_SMAC_S 18 283 #define FW_FILTER_WR_SMAC_M 0x1 284 #define FW_FILTER_WR_SMAC_V(x) ((x) << FW_FILTER_WR_SMAC_S) 285 #define FW_FILTER_WR_SMAC_G(x) \ 286 (((x) >> FW_FILTER_WR_SMAC_S) & FW_FILTER_WR_SMAC_M) 287 #define FW_FILTER_WR_SMAC_F FW_FILTER_WR_SMAC_V(1U) 288 289 #define FW_FILTER_WR_INSVLAN_S 17 290 #define FW_FILTER_WR_INSVLAN_M 0x1 291 #define FW_FILTER_WR_INSVLAN_V(x) ((x) << FW_FILTER_WR_INSVLAN_S) 292 #define FW_FILTER_WR_INSVLAN_G(x) \ 293 (((x) >> FW_FILTER_WR_INSVLAN_S) & FW_FILTER_WR_INSVLAN_M) 294 #define FW_FILTER_WR_INSVLAN_F FW_FILTER_WR_INSVLAN_V(1U) 295 296 #define FW_FILTER_WR_RMVLAN_S 16 297 #define FW_FILTER_WR_RMVLAN_M 0x1 298 #define FW_FILTER_WR_RMVLAN_V(x) ((x) << FW_FILTER_WR_RMVLAN_S) 299 #define FW_FILTER_WR_RMVLAN_G(x) \ 300 (((x) >> FW_FILTER_WR_RMVLAN_S) & FW_FILTER_WR_RMVLAN_M) 301 #define FW_FILTER_WR_RMVLAN_F FW_FILTER_WR_RMVLAN_V(1U) 302 303 #define FW_FILTER_WR_HITCNTS_S 15 304 #define FW_FILTER_WR_HITCNTS_M 0x1 305 #define FW_FILTER_WR_HITCNTS_V(x) ((x) << FW_FILTER_WR_HITCNTS_S) 306 #define FW_FILTER_WR_HITCNTS_G(x) \ 307 (((x) >> FW_FILTER_WR_HITCNTS_S) & FW_FILTER_WR_HITCNTS_M) 308 #define FW_FILTER_WR_HITCNTS_F FW_FILTER_WR_HITCNTS_V(1U) 309 310 #define FW_FILTER_WR_TXCHAN_S 13 311 #define FW_FILTER_WR_TXCHAN_M 0x3 312 #define FW_FILTER_WR_TXCHAN_V(x) ((x) << FW_FILTER_WR_TXCHAN_S) 313 #define FW_FILTER_WR_TXCHAN_G(x) \ 314 (((x) >> FW_FILTER_WR_TXCHAN_S) & FW_FILTER_WR_TXCHAN_M) 315 316 #define FW_FILTER_WR_PRIO_S 12 317 #define FW_FILTER_WR_PRIO_M 0x1 318 #define FW_FILTER_WR_PRIO_V(x) ((x) << FW_FILTER_WR_PRIO_S) 319 #define FW_FILTER_WR_PRIO_G(x) \ 320 (((x) >> FW_FILTER_WR_PRIO_S) & FW_FILTER_WR_PRIO_M) 321 #define FW_FILTER_WR_PRIO_F FW_FILTER_WR_PRIO_V(1U) 322 323 #define FW_FILTER_WR_L2TIX_S 0 324 #define FW_FILTER_WR_L2TIX_M 0xfff 325 #define FW_FILTER_WR_L2TIX_V(x) ((x) << FW_FILTER_WR_L2TIX_S) 326 #define FW_FILTER_WR_L2TIX_G(x) \ 327 (((x) >> FW_FILTER_WR_L2TIX_S) & FW_FILTER_WR_L2TIX_M) 328 329 #define FW_FILTER_WR_FRAG_S 7 330 #define FW_FILTER_WR_FRAG_M 0x1 331 #define FW_FILTER_WR_FRAG_V(x) ((x) << FW_FILTER_WR_FRAG_S) 332 #define FW_FILTER_WR_FRAG_G(x) \ 333 (((x) >> FW_FILTER_WR_FRAG_S) & FW_FILTER_WR_FRAG_M) 334 #define FW_FILTER_WR_FRAG_F FW_FILTER_WR_FRAG_V(1U) 335 336 #define FW_FILTER_WR_FRAGM_S 6 337 #define FW_FILTER_WR_FRAGM_M 0x1 338 #define FW_FILTER_WR_FRAGM_V(x) ((x) << FW_FILTER_WR_FRAGM_S) 339 #define FW_FILTER_WR_FRAGM_G(x) \ 340 (((x) >> FW_FILTER_WR_FRAGM_S) & FW_FILTER_WR_FRAGM_M) 341 #define FW_FILTER_WR_FRAGM_F FW_FILTER_WR_FRAGM_V(1U) 342 343 #define FW_FILTER_WR_IVLAN_VLD_S 5 344 #define FW_FILTER_WR_IVLAN_VLD_M 0x1 345 #define FW_FILTER_WR_IVLAN_VLD_V(x) ((x) << FW_FILTER_WR_IVLAN_VLD_S) 346 #define FW_FILTER_WR_IVLAN_VLD_G(x) \ 347 (((x) >> FW_FILTER_WR_IVLAN_VLD_S) & FW_FILTER_WR_IVLAN_VLD_M) 348 #define FW_FILTER_WR_IVLAN_VLD_F FW_FILTER_WR_IVLAN_VLD_V(1U) 349 350 #define FW_FILTER_WR_OVLAN_VLD_S 4 351 #define FW_FILTER_WR_OVLAN_VLD_M 0x1 352 #define FW_FILTER_WR_OVLAN_VLD_V(x) ((x) << FW_FILTER_WR_OVLAN_VLD_S) 353 #define FW_FILTER_WR_OVLAN_VLD_G(x) \ 354 (((x) >> FW_FILTER_WR_OVLAN_VLD_S) & FW_FILTER_WR_OVLAN_VLD_M) 355 #define FW_FILTER_WR_OVLAN_VLD_F FW_FILTER_WR_OVLAN_VLD_V(1U) 356 357 #define FW_FILTER_WR_IVLAN_VLDM_S 3 358 #define FW_FILTER_WR_IVLAN_VLDM_M 0x1 359 #define FW_FILTER_WR_IVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_IVLAN_VLDM_S) 360 #define FW_FILTER_WR_IVLAN_VLDM_G(x) \ 361 (((x) >> FW_FILTER_WR_IVLAN_VLDM_S) & FW_FILTER_WR_IVLAN_VLDM_M) 362 #define FW_FILTER_WR_IVLAN_VLDM_F FW_FILTER_WR_IVLAN_VLDM_V(1U) 363 364 #define FW_FILTER_WR_OVLAN_VLDM_S 2 365 #define FW_FILTER_WR_OVLAN_VLDM_M 0x1 366 #define FW_FILTER_WR_OVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_OVLAN_VLDM_S) 367 #define FW_FILTER_WR_OVLAN_VLDM_G(x) \ 368 (((x) >> FW_FILTER_WR_OVLAN_VLDM_S) & FW_FILTER_WR_OVLAN_VLDM_M) 369 #define FW_FILTER_WR_OVLAN_VLDM_F FW_FILTER_WR_OVLAN_VLDM_V(1U) 370 371 #define FW_FILTER_WR_RX_CHAN_S 15 372 #define FW_FILTER_WR_RX_CHAN_M 0x1 373 #define FW_FILTER_WR_RX_CHAN_V(x) ((x) << FW_FILTER_WR_RX_CHAN_S) 374 #define FW_FILTER_WR_RX_CHAN_G(x) \ 375 (((x) >> FW_FILTER_WR_RX_CHAN_S) & FW_FILTER_WR_RX_CHAN_M) 376 #define FW_FILTER_WR_RX_CHAN_F FW_FILTER_WR_RX_CHAN_V(1U) 377 378 #define FW_FILTER_WR_RX_RPL_IQ_S 0 379 #define FW_FILTER_WR_RX_RPL_IQ_M 0x3ff 380 #define FW_FILTER_WR_RX_RPL_IQ_V(x) ((x) << FW_FILTER_WR_RX_RPL_IQ_S) 381 #define FW_FILTER_WR_RX_RPL_IQ_G(x) \ 382 (((x) >> FW_FILTER_WR_RX_RPL_IQ_S) & FW_FILTER_WR_RX_RPL_IQ_M) 383 384 #define FW_FILTER_WR_MACI_S 23 385 #define FW_FILTER_WR_MACI_M 0x1ff 386 #define FW_FILTER_WR_MACI_V(x) ((x) << FW_FILTER_WR_MACI_S) 387 #define FW_FILTER_WR_MACI_G(x) \ 388 (((x) >> FW_FILTER_WR_MACI_S) & FW_FILTER_WR_MACI_M) 389 390 #define FW_FILTER_WR_MACIM_S 14 391 #define FW_FILTER_WR_MACIM_M 0x1ff 392 #define FW_FILTER_WR_MACIM_V(x) ((x) << FW_FILTER_WR_MACIM_S) 393 #define FW_FILTER_WR_MACIM_G(x) \ 394 (((x) >> FW_FILTER_WR_MACIM_S) & FW_FILTER_WR_MACIM_M) 395 396 #define FW_FILTER_WR_FCOE_S 13 397 #define FW_FILTER_WR_FCOE_M 0x1 398 #define FW_FILTER_WR_FCOE_V(x) ((x) << FW_FILTER_WR_FCOE_S) 399 #define FW_FILTER_WR_FCOE_G(x) \ 400 (((x) >> FW_FILTER_WR_FCOE_S) & FW_FILTER_WR_FCOE_M) 401 #define FW_FILTER_WR_FCOE_F FW_FILTER_WR_FCOE_V(1U) 402 403 #define FW_FILTER_WR_FCOEM_S 12 404 #define FW_FILTER_WR_FCOEM_M 0x1 405 #define FW_FILTER_WR_FCOEM_V(x) ((x) << FW_FILTER_WR_FCOEM_S) 406 #define FW_FILTER_WR_FCOEM_G(x) \ 407 (((x) >> FW_FILTER_WR_FCOEM_S) & FW_FILTER_WR_FCOEM_M) 408 #define FW_FILTER_WR_FCOEM_F FW_FILTER_WR_FCOEM_V(1U) 409 410 #define FW_FILTER_WR_PORT_S 9 411 #define FW_FILTER_WR_PORT_M 0x7 412 #define FW_FILTER_WR_PORT_V(x) ((x) << FW_FILTER_WR_PORT_S) 413 #define FW_FILTER_WR_PORT_G(x) \ 414 (((x) >> FW_FILTER_WR_PORT_S) & FW_FILTER_WR_PORT_M) 415 416 #define FW_FILTER_WR_PORTM_S 6 417 #define FW_FILTER_WR_PORTM_M 0x7 418 #define FW_FILTER_WR_PORTM_V(x) ((x) << FW_FILTER_WR_PORTM_S) 419 #define FW_FILTER_WR_PORTM_G(x) \ 420 (((x) >> FW_FILTER_WR_PORTM_S) & FW_FILTER_WR_PORTM_M) 421 422 #define FW_FILTER_WR_MATCHTYPE_S 3 423 #define FW_FILTER_WR_MATCHTYPE_M 0x7 424 #define FW_FILTER_WR_MATCHTYPE_V(x) ((x) << FW_FILTER_WR_MATCHTYPE_S) 425 #define FW_FILTER_WR_MATCHTYPE_G(x) \ 426 (((x) >> FW_FILTER_WR_MATCHTYPE_S) & FW_FILTER_WR_MATCHTYPE_M) 427 428 #define FW_FILTER_WR_MATCHTYPEM_S 0 429 #define FW_FILTER_WR_MATCHTYPEM_M 0x7 430 #define FW_FILTER_WR_MATCHTYPEM_V(x) ((x) << FW_FILTER_WR_MATCHTYPEM_S) 431 #define FW_FILTER_WR_MATCHTYPEM_G(x) \ 432 (((x) >> FW_FILTER_WR_MATCHTYPEM_S) & FW_FILTER_WR_MATCHTYPEM_M) 433 434 struct fw_ulptx_wr { 435 __be32 op_to_compl; 436 __be32 flowid_len16; 437 u64 cookie; 438 }; 439 440 struct fw_tp_wr { 441 __be32 op_to_immdlen; 442 __be32 flowid_len16; 443 u64 cookie; 444 }; 445 446 struct fw_eth_tx_pkt_wr { 447 __be32 op_immdlen; 448 __be32 equiq_to_len16; 449 __be64 r3; 450 }; 451 452 struct fw_ofld_connection_wr { 453 __be32 op_compl; 454 __be32 len16_pkd; 455 __u64 cookie; 456 __be64 r2; 457 __be64 r3; 458 struct fw_ofld_connection_le { 459 __be32 version_cpl; 460 __be32 filter; 461 __be32 r1; 462 __be16 lport; 463 __be16 pport; 464 union fw_ofld_connection_leip { 465 struct fw_ofld_connection_le_ipv4 { 466 __be32 pip; 467 __be32 lip; 468 __be64 r0; 469 __be64 r1; 470 __be64 r2; 471 } ipv4; 472 struct fw_ofld_connection_le_ipv6 { 473 __be64 pip_hi; 474 __be64 pip_lo; 475 __be64 lip_hi; 476 __be64 lip_lo; 477 } ipv6; 478 } u; 479 } le; 480 struct fw_ofld_connection_tcb { 481 __be32 t_state_to_astid; 482 __be16 cplrxdataack_cplpassacceptrpl; 483 __be16 rcv_adv; 484 __be32 rcv_nxt; 485 __be32 tx_max; 486 __be64 opt0; 487 __be32 opt2; 488 __be32 r1; 489 __be64 r2; 490 __be64 r3; 491 } tcb; 492 }; 493 494 #define FW_OFLD_CONNECTION_WR_VERSION_S 31 495 #define FW_OFLD_CONNECTION_WR_VERSION_M 0x1 496 #define FW_OFLD_CONNECTION_WR_VERSION_V(x) \ 497 ((x) << FW_OFLD_CONNECTION_WR_VERSION_S) 498 #define FW_OFLD_CONNECTION_WR_VERSION_G(x) \ 499 (((x) >> FW_OFLD_CONNECTION_WR_VERSION_S) & \ 500 FW_OFLD_CONNECTION_WR_VERSION_M) 501 #define FW_OFLD_CONNECTION_WR_VERSION_F \ 502 FW_OFLD_CONNECTION_WR_VERSION_V(1U) 503 504 #define FW_OFLD_CONNECTION_WR_CPL_S 30 505 #define FW_OFLD_CONNECTION_WR_CPL_M 0x1 506 #define FW_OFLD_CONNECTION_WR_CPL_V(x) ((x) << FW_OFLD_CONNECTION_WR_CPL_S) 507 #define FW_OFLD_CONNECTION_WR_CPL_G(x) \ 508 (((x) >> FW_OFLD_CONNECTION_WR_CPL_S) & FW_OFLD_CONNECTION_WR_CPL_M) 509 #define FW_OFLD_CONNECTION_WR_CPL_F FW_OFLD_CONNECTION_WR_CPL_V(1U) 510 511 #define FW_OFLD_CONNECTION_WR_T_STATE_S 28 512 #define FW_OFLD_CONNECTION_WR_T_STATE_M 0xf 513 #define FW_OFLD_CONNECTION_WR_T_STATE_V(x) \ 514 ((x) << FW_OFLD_CONNECTION_WR_T_STATE_S) 515 #define FW_OFLD_CONNECTION_WR_T_STATE_G(x) \ 516 (((x) >> FW_OFLD_CONNECTION_WR_T_STATE_S) & \ 517 FW_OFLD_CONNECTION_WR_T_STATE_M) 518 519 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_S 24 520 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_M 0xf 521 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_V(x) \ 522 ((x) << FW_OFLD_CONNECTION_WR_RCV_SCALE_S) 523 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_G(x) \ 524 (((x) >> FW_OFLD_CONNECTION_WR_RCV_SCALE_S) & \ 525 FW_OFLD_CONNECTION_WR_RCV_SCALE_M) 526 527 #define FW_OFLD_CONNECTION_WR_ASTID_S 0 528 #define FW_OFLD_CONNECTION_WR_ASTID_M 0xffffff 529 #define FW_OFLD_CONNECTION_WR_ASTID_V(x) \ 530 ((x) << FW_OFLD_CONNECTION_WR_ASTID_S) 531 #define FW_OFLD_CONNECTION_WR_ASTID_G(x) \ 532 (((x) >> FW_OFLD_CONNECTION_WR_ASTID_S) & FW_OFLD_CONNECTION_WR_ASTID_M) 533 534 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S 15 535 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M 0x1 536 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(x) \ 537 ((x) << FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) 538 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_G(x) \ 539 (((x) >> FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) & \ 540 FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M) 541 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_F \ 542 FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(1U) 543 544 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S 14 545 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M 0x1 546 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(x) \ 547 ((x) << FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) 548 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_G(x) \ 549 (((x) >> FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) & \ 550 FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M) 551 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F \ 552 FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U) 553 554 enum fw_flowc_mnem { 555 FW_FLOWC_MNEM_PFNVFN, /* PFN [15:8] VFN [7:0] */ 556 FW_FLOWC_MNEM_CH, 557 FW_FLOWC_MNEM_PORT, 558 FW_FLOWC_MNEM_IQID, 559 FW_FLOWC_MNEM_SNDNXT, 560 FW_FLOWC_MNEM_RCVNXT, 561 FW_FLOWC_MNEM_SNDBUF, 562 FW_FLOWC_MNEM_MSS, 563 FW_FLOWC_MNEM_TXDATAPLEN_MAX, 564 }; 565 566 struct fw_flowc_mnemval { 567 u8 mnemonic; 568 u8 r4[3]; 569 __be32 val; 570 }; 571 572 struct fw_flowc_wr { 573 __be32 op_to_nparams; 574 __be32 flowid_len16; 575 struct fw_flowc_mnemval mnemval[0]; 576 }; 577 578 #define FW_FLOWC_WR_NPARAMS_S 0 579 #define FW_FLOWC_WR_NPARAMS_V(x) ((x) << FW_FLOWC_WR_NPARAMS_S) 580 581 struct fw_ofld_tx_data_wr { 582 __be32 op_to_immdlen; 583 __be32 flowid_len16; 584 __be32 plen; 585 __be32 tunnel_to_proxy; 586 }; 587 588 #define FW_OFLD_TX_DATA_WR_TUNNEL_S 19 589 #define FW_OFLD_TX_DATA_WR_TUNNEL_V(x) ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S) 590 591 #define FW_OFLD_TX_DATA_WR_SAVE_S 18 592 #define FW_OFLD_TX_DATA_WR_SAVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SAVE_S) 593 594 #define FW_OFLD_TX_DATA_WR_FLUSH_S 17 595 #define FW_OFLD_TX_DATA_WR_FLUSH_V(x) ((x) << FW_OFLD_TX_DATA_WR_FLUSH_S) 596 #define FW_OFLD_TX_DATA_WR_FLUSH_F FW_OFLD_TX_DATA_WR_FLUSH_V(1U) 597 598 #define FW_OFLD_TX_DATA_WR_URGENT_S 16 599 #define FW_OFLD_TX_DATA_WR_URGENT_V(x) ((x) << FW_OFLD_TX_DATA_WR_URGENT_S) 600 601 #define FW_OFLD_TX_DATA_WR_MORE_S 15 602 #define FW_OFLD_TX_DATA_WR_MORE_V(x) ((x) << FW_OFLD_TX_DATA_WR_MORE_S) 603 604 #define FW_OFLD_TX_DATA_WR_SHOVE_S 14 605 #define FW_OFLD_TX_DATA_WR_SHOVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S) 606 #define FW_OFLD_TX_DATA_WR_SHOVE_F FW_OFLD_TX_DATA_WR_SHOVE_V(1U) 607 608 #define FW_OFLD_TX_DATA_WR_ULPMODE_S 10 609 #define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S) 610 611 #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_S 6 612 #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_V(x) \ 613 ((x) << FW_OFLD_TX_DATA_WR_ULPSUBMODE_S) 614 615 struct fw_cmd_wr { 616 __be32 op_dma; 617 __be32 len16_pkd; 618 __be64 cookie_daddr; 619 }; 620 621 #define FW_CMD_WR_DMA_S 17 622 #define FW_CMD_WR_DMA_V(x) ((x) << FW_CMD_WR_DMA_S) 623 624 struct fw_eth_tx_pkt_vm_wr { 625 __be32 op_immdlen; 626 __be32 equiq_to_len16; 627 __be32 r3[2]; 628 u8 ethmacdst[6]; 629 u8 ethmacsrc[6]; 630 __be16 ethtype; 631 __be16 vlantci; 632 }; 633 634 #define FW_CMD_MAX_TIMEOUT 10000 635 636 /* 637 * If a host driver does a HELLO and discovers that there's already a MASTER 638 * selected, we may have to wait for that MASTER to finish issuing RESET, 639 * configuration and INITIALIZE commands. Also, there's a possibility that 640 * our own HELLO may get lost if it happens right as the MASTER is issuign a 641 * RESET command, so we need to be willing to make a few retries of our HELLO. 642 */ 643 #define FW_CMD_HELLO_TIMEOUT (3 * FW_CMD_MAX_TIMEOUT) 644 #define FW_CMD_HELLO_RETRIES 3 645 646 647 enum fw_cmd_opcodes { 648 FW_LDST_CMD = 0x01, 649 FW_RESET_CMD = 0x03, 650 FW_HELLO_CMD = 0x04, 651 FW_BYE_CMD = 0x05, 652 FW_INITIALIZE_CMD = 0x06, 653 FW_CAPS_CONFIG_CMD = 0x07, 654 FW_PARAMS_CMD = 0x08, 655 FW_PFVF_CMD = 0x09, 656 FW_IQ_CMD = 0x10, 657 FW_EQ_MNGT_CMD = 0x11, 658 FW_EQ_ETH_CMD = 0x12, 659 FW_EQ_CTRL_CMD = 0x13, 660 FW_EQ_OFLD_CMD = 0x21, 661 FW_VI_CMD = 0x14, 662 FW_VI_MAC_CMD = 0x15, 663 FW_VI_RXMODE_CMD = 0x16, 664 FW_VI_ENABLE_CMD = 0x17, 665 FW_ACL_MAC_CMD = 0x18, 666 FW_ACL_VLAN_CMD = 0x19, 667 FW_VI_STATS_CMD = 0x1a, 668 FW_PORT_CMD = 0x1b, 669 FW_PORT_STATS_CMD = 0x1c, 670 FW_PORT_LB_STATS_CMD = 0x1d, 671 FW_PORT_TRACE_CMD = 0x1e, 672 FW_PORT_TRACE_MMAP_CMD = 0x1f, 673 FW_RSS_IND_TBL_CMD = 0x20, 674 FW_RSS_GLB_CONFIG_CMD = 0x22, 675 FW_RSS_VI_CONFIG_CMD = 0x23, 676 FW_DEVLOG_CMD = 0x25, 677 FW_CLIP_CMD = 0x28, 678 FW_LASTC2E_CMD = 0x40, 679 FW_ERROR_CMD = 0x80, 680 FW_DEBUG_CMD = 0x81, 681 }; 682 683 enum fw_cmd_cap { 684 FW_CMD_CAP_PF = 0x01, 685 FW_CMD_CAP_DMAQ = 0x02, 686 FW_CMD_CAP_PORT = 0x04, 687 FW_CMD_CAP_PORTPROMISC = 0x08, 688 FW_CMD_CAP_PORTSTATS = 0x10, 689 FW_CMD_CAP_VF = 0x80, 690 }; 691 692 /* 693 * Generic command header flit0 694 */ 695 struct fw_cmd_hdr { 696 __be32 hi; 697 __be32 lo; 698 }; 699 700 #define FW_CMD_OP_S 24 701 #define FW_CMD_OP_M 0xff 702 #define FW_CMD_OP_V(x) ((x) << FW_CMD_OP_S) 703 #define FW_CMD_OP_G(x) (((x) >> FW_CMD_OP_S) & FW_CMD_OP_M) 704 705 #define FW_CMD_REQUEST_S 23 706 #define FW_CMD_REQUEST_V(x) ((x) << FW_CMD_REQUEST_S) 707 #define FW_CMD_REQUEST_F FW_CMD_REQUEST_V(1U) 708 709 #define FW_CMD_READ_S 22 710 #define FW_CMD_READ_V(x) ((x) << FW_CMD_READ_S) 711 #define FW_CMD_READ_F FW_CMD_READ_V(1U) 712 713 #define FW_CMD_WRITE_S 21 714 #define FW_CMD_WRITE_V(x) ((x) << FW_CMD_WRITE_S) 715 #define FW_CMD_WRITE_F FW_CMD_WRITE_V(1U) 716 717 #define FW_CMD_EXEC_S 20 718 #define FW_CMD_EXEC_V(x) ((x) << FW_CMD_EXEC_S) 719 #define FW_CMD_EXEC_F FW_CMD_EXEC_V(1U) 720 721 #define FW_CMD_RAMASK_S 20 722 #define FW_CMD_RAMASK_V(x) ((x) << FW_CMD_RAMASK_S) 723 724 #define FW_CMD_RETVAL_S 8 725 #define FW_CMD_RETVAL_M 0xff 726 #define FW_CMD_RETVAL_V(x) ((x) << FW_CMD_RETVAL_S) 727 #define FW_CMD_RETVAL_G(x) (((x) >> FW_CMD_RETVAL_S) & FW_CMD_RETVAL_M) 728 729 #define FW_CMD_LEN16_S 0 730 #define FW_CMD_LEN16_V(x) ((x) << FW_CMD_LEN16_S) 731 732 #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16) 733 734 enum fw_ldst_addrspc { 735 FW_LDST_ADDRSPC_FIRMWARE = 0x0001, 736 FW_LDST_ADDRSPC_SGE_EGRC = 0x0008, 737 FW_LDST_ADDRSPC_SGE_INGC = 0x0009, 738 FW_LDST_ADDRSPC_SGE_FLMC = 0x000a, 739 FW_LDST_ADDRSPC_SGE_CONMC = 0x000b, 740 FW_LDST_ADDRSPC_TP_PIO = 0x0010, 741 FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011, 742 FW_LDST_ADDRSPC_TP_MIB = 0x0012, 743 FW_LDST_ADDRSPC_MDIO = 0x0018, 744 FW_LDST_ADDRSPC_MPS = 0x0020, 745 FW_LDST_ADDRSPC_FUNC = 0x0028, 746 FW_LDST_ADDRSPC_FUNC_PCIE = 0x0029, 747 }; 748 749 enum fw_ldst_mps_fid { 750 FW_LDST_MPS_ATRB, 751 FW_LDST_MPS_RPLC 752 }; 753 754 enum fw_ldst_func_access_ctl { 755 FW_LDST_FUNC_ACC_CTL_VIID, 756 FW_LDST_FUNC_ACC_CTL_FID 757 }; 758 759 enum fw_ldst_func_mod_index { 760 FW_LDST_FUNC_MPS 761 }; 762 763 struct fw_ldst_cmd { 764 __be32 op_to_addrspace; 765 #define FW_LDST_CMD_ADDRSPACE_S 0 766 #define FW_LDST_CMD_ADDRSPACE_V(x) ((x) << FW_LDST_CMD_ADDRSPACE_S) 767 __be32 cycles_to_len16; 768 union fw_ldst { 769 struct fw_ldst_addrval { 770 __be32 addr; 771 __be32 val; 772 } addrval; 773 struct fw_ldst_idctxt { 774 __be32 physid; 775 __be32 msg_ctxtflush; 776 __be32 ctxt_data7; 777 __be32 ctxt_data6; 778 __be32 ctxt_data5; 779 __be32 ctxt_data4; 780 __be32 ctxt_data3; 781 __be32 ctxt_data2; 782 __be32 ctxt_data1; 783 __be32 ctxt_data0; 784 } idctxt; 785 struct fw_ldst_mdio { 786 __be16 paddr_mmd; 787 __be16 raddr; 788 __be16 vctl; 789 __be16 rval; 790 } mdio; 791 union fw_ldst_mps { 792 struct fw_ldst_mps_rplc { 793 __be16 fid_idx; 794 __be16 rplcpf_pkd; 795 __be32 rplc255_224; 796 __be32 rplc223_192; 797 __be32 rplc191_160; 798 __be32 rplc159_128; 799 __be32 rplc127_96; 800 __be32 rplc95_64; 801 __be32 rplc63_32; 802 __be32 rplc31_0; 803 } rplc; 804 struct fw_ldst_mps_atrb { 805 __be16 fid_mpsid; 806 __be16 r2[3]; 807 __be32 r3[2]; 808 __be32 r4; 809 __be32 atrb; 810 __be16 vlan[16]; 811 } atrb; 812 } mps; 813 struct fw_ldst_func { 814 u8 access_ctl; 815 u8 mod_index; 816 __be16 ctl_id; 817 __be32 offset; 818 __be64 data0; 819 __be64 data1; 820 } func; 821 struct fw_ldst_pcie { 822 u8 ctrl_to_fn; 823 u8 bnum; 824 u8 r; 825 u8 ext_r; 826 u8 select_naccess; 827 u8 pcie_fn; 828 __be16 nset_pkd; 829 __be32 data[12]; 830 } pcie; 831 } u; 832 }; 833 834 #define FW_LDST_CMD_MSG_S 31 835 #define FW_LDST_CMD_MSG_V(x) ((x) << FW_LDST_CMD_MSG_S) 836 837 #define FW_LDST_CMD_CTXTFLUSH_S 30 838 #define FW_LDST_CMD_CTXTFLUSH_V(x) ((x) << FW_LDST_CMD_CTXTFLUSH_S) 839 #define FW_LDST_CMD_CTXTFLUSH_F FW_LDST_CMD_CTXTFLUSH_V(1U) 840 841 #define FW_LDST_CMD_PADDR_S 8 842 #define FW_LDST_CMD_PADDR_V(x) ((x) << FW_LDST_CMD_PADDR_S) 843 844 #define FW_LDST_CMD_MMD_S 0 845 #define FW_LDST_CMD_MMD_V(x) ((x) << FW_LDST_CMD_MMD_S) 846 847 #define FW_LDST_CMD_FID_S 15 848 #define FW_LDST_CMD_FID_V(x) ((x) << FW_LDST_CMD_FID_S) 849 850 #define FW_LDST_CMD_IDX_S 0 851 #define FW_LDST_CMD_IDX_V(x) ((x) << FW_LDST_CMD_IDX_S) 852 853 #define FW_LDST_CMD_RPLCPF_S 0 854 #define FW_LDST_CMD_RPLCPF_V(x) ((x) << FW_LDST_CMD_RPLCPF_S) 855 856 #define FW_LDST_CMD_LC_S 4 857 #define FW_LDST_CMD_LC_V(x) ((x) << FW_LDST_CMD_LC_S) 858 #define FW_LDST_CMD_LC_F FW_LDST_CMD_LC_V(1U) 859 860 #define FW_LDST_CMD_FN_S 0 861 #define FW_LDST_CMD_FN_V(x) ((x) << FW_LDST_CMD_FN_S) 862 863 #define FW_LDST_CMD_NACCESS_S 0 864 #define FW_LDST_CMD_NACCESS_V(x) ((x) << FW_LDST_CMD_NACCESS_S) 865 866 struct fw_reset_cmd { 867 __be32 op_to_write; 868 __be32 retval_len16; 869 __be32 val; 870 __be32 halt_pkd; 871 }; 872 873 #define FW_RESET_CMD_HALT_S 31 874 #define FW_RESET_CMD_HALT_M 0x1 875 #define FW_RESET_CMD_HALT_V(x) ((x) << FW_RESET_CMD_HALT_S) 876 #define FW_RESET_CMD_HALT_G(x) \ 877 (((x) >> FW_RESET_CMD_HALT_S) & FW_RESET_CMD_HALT_M) 878 #define FW_RESET_CMD_HALT_F FW_RESET_CMD_HALT_V(1U) 879 880 enum fw_hellow_cmd { 881 fw_hello_cmd_stage_os = 0x0 882 }; 883 884 struct fw_hello_cmd { 885 __be32 op_to_write; 886 __be32 retval_len16; 887 __be32 err_to_clearinit; 888 __be32 fwrev; 889 }; 890 891 #define FW_HELLO_CMD_ERR_S 31 892 #define FW_HELLO_CMD_ERR_V(x) ((x) << FW_HELLO_CMD_ERR_S) 893 #define FW_HELLO_CMD_ERR_F FW_HELLO_CMD_ERR_V(1U) 894 895 #define FW_HELLO_CMD_INIT_S 30 896 #define FW_HELLO_CMD_INIT_V(x) ((x) << FW_HELLO_CMD_INIT_S) 897 #define FW_HELLO_CMD_INIT_F FW_HELLO_CMD_INIT_V(1U) 898 899 #define FW_HELLO_CMD_MASTERDIS_S 29 900 #define FW_HELLO_CMD_MASTERDIS_V(x) ((x) << FW_HELLO_CMD_MASTERDIS_S) 901 902 #define FW_HELLO_CMD_MASTERFORCE_S 28 903 #define FW_HELLO_CMD_MASTERFORCE_V(x) ((x) << FW_HELLO_CMD_MASTERFORCE_S) 904 905 #define FW_HELLO_CMD_MBMASTER_S 24 906 #define FW_HELLO_CMD_MBMASTER_M 0xfU 907 #define FW_HELLO_CMD_MBMASTER_V(x) ((x) << FW_HELLO_CMD_MBMASTER_S) 908 #define FW_HELLO_CMD_MBMASTER_G(x) \ 909 (((x) >> FW_HELLO_CMD_MBMASTER_S) & FW_HELLO_CMD_MBMASTER_M) 910 911 #define FW_HELLO_CMD_MBASYNCNOTINT_S 23 912 #define FW_HELLO_CMD_MBASYNCNOTINT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOTINT_S) 913 914 #define FW_HELLO_CMD_MBASYNCNOT_S 20 915 #define FW_HELLO_CMD_MBASYNCNOT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOT_S) 916 917 #define FW_HELLO_CMD_STAGE_S 17 918 #define FW_HELLO_CMD_STAGE_V(x) ((x) << FW_HELLO_CMD_STAGE_S) 919 920 #define FW_HELLO_CMD_CLEARINIT_S 16 921 #define FW_HELLO_CMD_CLEARINIT_V(x) ((x) << FW_HELLO_CMD_CLEARINIT_S) 922 #define FW_HELLO_CMD_CLEARINIT_F FW_HELLO_CMD_CLEARINIT_V(1U) 923 924 struct fw_bye_cmd { 925 __be32 op_to_write; 926 __be32 retval_len16; 927 __be64 r3; 928 }; 929 930 struct fw_initialize_cmd { 931 __be32 op_to_write; 932 __be32 retval_len16; 933 __be64 r3; 934 }; 935 936 enum fw_caps_config_hm { 937 FW_CAPS_CONFIG_HM_PCIE = 0x00000001, 938 FW_CAPS_CONFIG_HM_PL = 0x00000002, 939 FW_CAPS_CONFIG_HM_SGE = 0x00000004, 940 FW_CAPS_CONFIG_HM_CIM = 0x00000008, 941 FW_CAPS_CONFIG_HM_ULPTX = 0x00000010, 942 FW_CAPS_CONFIG_HM_TP = 0x00000020, 943 FW_CAPS_CONFIG_HM_ULPRX = 0x00000040, 944 FW_CAPS_CONFIG_HM_PMRX = 0x00000080, 945 FW_CAPS_CONFIG_HM_PMTX = 0x00000100, 946 FW_CAPS_CONFIG_HM_MC = 0x00000200, 947 FW_CAPS_CONFIG_HM_LE = 0x00000400, 948 FW_CAPS_CONFIG_HM_MPS = 0x00000800, 949 FW_CAPS_CONFIG_HM_XGMAC = 0x00001000, 950 FW_CAPS_CONFIG_HM_CPLSWITCH = 0x00002000, 951 FW_CAPS_CONFIG_HM_T4DBG = 0x00004000, 952 FW_CAPS_CONFIG_HM_MI = 0x00008000, 953 FW_CAPS_CONFIG_HM_I2CM = 0x00010000, 954 FW_CAPS_CONFIG_HM_NCSI = 0x00020000, 955 FW_CAPS_CONFIG_HM_SMB = 0x00040000, 956 FW_CAPS_CONFIG_HM_MA = 0x00080000, 957 FW_CAPS_CONFIG_HM_EDRAM = 0x00100000, 958 FW_CAPS_CONFIG_HM_PMU = 0x00200000, 959 FW_CAPS_CONFIG_HM_UART = 0x00400000, 960 FW_CAPS_CONFIG_HM_SF = 0x00800000, 961 }; 962 963 enum fw_caps_config_nbm { 964 FW_CAPS_CONFIG_NBM_IPMI = 0x00000001, 965 FW_CAPS_CONFIG_NBM_NCSI = 0x00000002, 966 }; 967 968 enum fw_caps_config_link { 969 FW_CAPS_CONFIG_LINK_PPP = 0x00000001, 970 FW_CAPS_CONFIG_LINK_QFC = 0x00000002, 971 FW_CAPS_CONFIG_LINK_DCBX = 0x00000004, 972 }; 973 974 enum fw_caps_config_switch { 975 FW_CAPS_CONFIG_SWITCH_INGRESS = 0x00000001, 976 FW_CAPS_CONFIG_SWITCH_EGRESS = 0x00000002, 977 }; 978 979 enum fw_caps_config_nic { 980 FW_CAPS_CONFIG_NIC = 0x00000001, 981 FW_CAPS_CONFIG_NIC_VM = 0x00000002, 982 }; 983 984 enum fw_caps_config_ofld { 985 FW_CAPS_CONFIG_OFLD = 0x00000001, 986 }; 987 988 enum fw_caps_config_rdma { 989 FW_CAPS_CONFIG_RDMA_RDDP = 0x00000001, 990 FW_CAPS_CONFIG_RDMA_RDMAC = 0x00000002, 991 }; 992 993 enum fw_caps_config_iscsi { 994 FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001, 995 FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002, 996 FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004, 997 FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008, 998 }; 999 1000 enum fw_caps_config_fcoe { 1001 FW_CAPS_CONFIG_FCOE_INITIATOR = 0x00000001, 1002 FW_CAPS_CONFIG_FCOE_TARGET = 0x00000002, 1003 FW_CAPS_CONFIG_FCOE_CTRL_OFLD = 0x00000004, 1004 }; 1005 1006 enum fw_memtype_cf { 1007 FW_MEMTYPE_CF_EDC0 = 0x0, 1008 FW_MEMTYPE_CF_EDC1 = 0x1, 1009 FW_MEMTYPE_CF_EXTMEM = 0x2, 1010 FW_MEMTYPE_CF_FLASH = 0x4, 1011 FW_MEMTYPE_CF_INTERNAL = 0x5, 1012 FW_MEMTYPE_CF_EXTMEM1 = 0x6, 1013 }; 1014 1015 struct fw_caps_config_cmd { 1016 __be32 op_to_write; 1017 __be32 cfvalid_to_len16; 1018 __be32 r2; 1019 __be32 hwmbitmap; 1020 __be16 nbmcaps; 1021 __be16 linkcaps; 1022 __be16 switchcaps; 1023 __be16 r3; 1024 __be16 niccaps; 1025 __be16 ofldcaps; 1026 __be16 rdmacaps; 1027 __be16 r4; 1028 __be16 iscsicaps; 1029 __be16 fcoecaps; 1030 __be32 cfcsum; 1031 __be32 finiver; 1032 __be32 finicsum; 1033 }; 1034 1035 #define FW_CAPS_CONFIG_CMD_CFVALID_S 27 1036 #define FW_CAPS_CONFIG_CMD_CFVALID_V(x) ((x) << FW_CAPS_CONFIG_CMD_CFVALID_S) 1037 #define FW_CAPS_CONFIG_CMD_CFVALID_F FW_CAPS_CONFIG_CMD_CFVALID_V(1U) 1038 1039 #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S 24 1040 #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(x) \ 1041 ((x) << FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S) 1042 1043 #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S 16 1044 #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(x) \ 1045 ((x) << FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S) 1046 1047 /* 1048 * params command mnemonics 1049 */ 1050 enum fw_params_mnem { 1051 FW_PARAMS_MNEM_DEV = 1, /* device params */ 1052 FW_PARAMS_MNEM_PFVF = 2, /* function params */ 1053 FW_PARAMS_MNEM_REG = 3, /* limited register access */ 1054 FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */ 1055 FW_PARAMS_MNEM_CHNET = 5, /* chnet params */ 1056 FW_PARAMS_MNEM_LAST 1057 }; 1058 1059 /* 1060 * device parameters 1061 */ 1062 enum fw_params_param_dev { 1063 FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */ 1064 FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */ 1065 FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs 1066 * allocated by the device's 1067 * Lookup Engine 1068 */ 1069 FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03, 1070 FW_PARAMS_PARAM_DEV_INTVER_NIC = 0x04, 1071 FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05, 1072 FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06, 1073 FW_PARAMS_PARAM_DEV_INTVER_RI = 0x07, 1074 FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08, 1075 FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09, 1076 FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A, 1077 FW_PARAMS_PARAM_DEV_FWREV = 0x0B, 1078 FW_PARAMS_PARAM_DEV_TPREV = 0x0C, 1079 FW_PARAMS_PARAM_DEV_CF = 0x0D, 1080 FW_PARAMS_PARAM_DEV_PHYFW = 0x0F, 1081 FW_PARAMS_PARAM_DEV_DIAG = 0x11, 1082 FW_PARAMS_PARAM_DEV_MAXORDIRD_QP = 0x13, /* max supported QP IRD/ORD */ 1083 FW_PARAMS_PARAM_DEV_MAXIRD_ADAPTER = 0x14, /* max supported adap IRD */ 1084 FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17, 1085 FW_PARAMS_PARAM_DEV_FWCACHE = 0x18, 1086 }; 1087 1088 /* 1089 * physical and virtual function parameters 1090 */ 1091 enum fw_params_param_pfvf { 1092 FW_PARAMS_PARAM_PFVF_RWXCAPS = 0x00, 1093 FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01, 1094 FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02, 1095 FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03, 1096 FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04, 1097 FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05, 1098 FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06, 1099 FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07, 1100 FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08, 1101 FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09, 1102 FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A, 1103 FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B, 1104 FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C, 1105 FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D, 1106 FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E, 1107 FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F, 1108 FW_PARAMS_PARAM_PFVF_RQ_END = 0x10, 1109 FW_PARAMS_PARAM_PFVF_PBL_START = 0x11, 1110 FW_PARAMS_PARAM_PFVF_PBL_END = 0x12, 1111 FW_PARAMS_PARAM_PFVF_L2T_START = 0x13, 1112 FW_PARAMS_PARAM_PFVF_L2T_END = 0x14, 1113 FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15, 1114 FW_PARAMS_PARAM_PFVF_SQRQ_END = 0x16, 1115 FW_PARAMS_PARAM_PFVF_CQ_START = 0x17, 1116 FW_PARAMS_PARAM_PFVF_CQ_END = 0x18, 1117 FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20, 1118 FW_PARAMS_PARAM_PFVF_VIID = 0x24, 1119 FW_PARAMS_PARAM_PFVF_CPMASK = 0x25, 1120 FW_PARAMS_PARAM_PFVF_OCQ_START = 0x26, 1121 FW_PARAMS_PARAM_PFVF_OCQ_END = 0x27, 1122 FW_PARAMS_PARAM_PFVF_CONM_MAP = 0x28, 1123 FW_PARAMS_PARAM_PFVF_IQFLINT_START = 0x29, 1124 FW_PARAMS_PARAM_PFVF_IQFLINT_END = 0x2A, 1125 FW_PARAMS_PARAM_PFVF_EQ_START = 0x2B, 1126 FW_PARAMS_PARAM_PFVF_EQ_END = 0x2C, 1127 FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_START = 0x2D, 1128 FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_END = 0x2E, 1129 FW_PARAMS_PARAM_PFVF_ETHOFLD_END = 0x30, 1130 FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31 1131 }; 1132 1133 /* 1134 * dma queue parameters 1135 */ 1136 enum fw_params_param_dmaq { 1137 FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00, 1138 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01, 1139 FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10, 1140 FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11, 1141 FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12, 1142 FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH = 0x13, 1143 FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20, 1144 }; 1145 1146 enum fw_params_param_dev_phyfw { 1147 FW_PARAMS_PARAM_DEV_PHYFW_DOWNLOAD = 0x00, 1148 FW_PARAMS_PARAM_DEV_PHYFW_VERSION = 0x01, 1149 }; 1150 1151 enum fw_params_param_dev_diag { 1152 FW_PARAM_DEV_DIAG_TMP = 0x00, 1153 FW_PARAM_DEV_DIAG_VDD = 0x01, 1154 }; 1155 1156 enum fw_params_param_dev_fwcache { 1157 FW_PARAM_DEV_FWCACHE_FLUSH = 0x00, 1158 FW_PARAM_DEV_FWCACHE_FLUSHINV = 0x01, 1159 }; 1160 1161 #define FW_PARAMS_MNEM_S 24 1162 #define FW_PARAMS_MNEM_V(x) ((x) << FW_PARAMS_MNEM_S) 1163 1164 #define FW_PARAMS_PARAM_X_S 16 1165 #define FW_PARAMS_PARAM_X_V(x) ((x) << FW_PARAMS_PARAM_X_S) 1166 1167 #define FW_PARAMS_PARAM_Y_S 8 1168 #define FW_PARAMS_PARAM_Y_M 0xffU 1169 #define FW_PARAMS_PARAM_Y_V(x) ((x) << FW_PARAMS_PARAM_Y_S) 1170 #define FW_PARAMS_PARAM_Y_G(x) (((x) >> FW_PARAMS_PARAM_Y_S) &\ 1171 FW_PARAMS_PARAM_Y_M) 1172 1173 #define FW_PARAMS_PARAM_Z_S 0 1174 #define FW_PARAMS_PARAM_Z_M 0xffu 1175 #define FW_PARAMS_PARAM_Z_V(x) ((x) << FW_PARAMS_PARAM_Z_S) 1176 #define FW_PARAMS_PARAM_Z_G(x) (((x) >> FW_PARAMS_PARAM_Z_S) &\ 1177 FW_PARAMS_PARAM_Z_M) 1178 1179 #define FW_PARAMS_PARAM_XYZ_S 0 1180 #define FW_PARAMS_PARAM_XYZ_V(x) ((x) << FW_PARAMS_PARAM_XYZ_S) 1181 1182 #define FW_PARAMS_PARAM_YZ_S 0 1183 #define FW_PARAMS_PARAM_YZ_V(x) ((x) << FW_PARAMS_PARAM_YZ_S) 1184 1185 struct fw_params_cmd { 1186 __be32 op_to_vfn; 1187 __be32 retval_len16; 1188 struct fw_params_param { 1189 __be32 mnem; 1190 __be32 val; 1191 } param[7]; 1192 }; 1193 1194 #define FW_PARAMS_CMD_PFN_S 8 1195 #define FW_PARAMS_CMD_PFN_V(x) ((x) << FW_PARAMS_CMD_PFN_S) 1196 1197 #define FW_PARAMS_CMD_VFN_S 0 1198 #define FW_PARAMS_CMD_VFN_V(x) ((x) << FW_PARAMS_CMD_VFN_S) 1199 1200 struct fw_pfvf_cmd { 1201 __be32 op_to_vfn; 1202 __be32 retval_len16; 1203 __be32 niqflint_niq; 1204 __be32 type_to_neq; 1205 __be32 tc_to_nexactf; 1206 __be32 r_caps_to_nethctrl; 1207 __be16 nricq; 1208 __be16 nriqp; 1209 __be32 r4; 1210 }; 1211 1212 #define FW_PFVF_CMD_PFN_S 8 1213 #define FW_PFVF_CMD_PFN_V(x) ((x) << FW_PFVF_CMD_PFN_S) 1214 1215 #define FW_PFVF_CMD_VFN_S 0 1216 #define FW_PFVF_CMD_VFN_V(x) ((x) << FW_PFVF_CMD_VFN_S) 1217 1218 #define FW_PFVF_CMD_NIQFLINT_S 20 1219 #define FW_PFVF_CMD_NIQFLINT_M 0xfff 1220 #define FW_PFVF_CMD_NIQFLINT_V(x) ((x) << FW_PFVF_CMD_NIQFLINT_S) 1221 #define FW_PFVF_CMD_NIQFLINT_G(x) \ 1222 (((x) >> FW_PFVF_CMD_NIQFLINT_S) & FW_PFVF_CMD_NIQFLINT_M) 1223 1224 #define FW_PFVF_CMD_NIQ_S 0 1225 #define FW_PFVF_CMD_NIQ_M 0xfffff 1226 #define FW_PFVF_CMD_NIQ_V(x) ((x) << FW_PFVF_CMD_NIQ_S) 1227 #define FW_PFVF_CMD_NIQ_G(x) \ 1228 (((x) >> FW_PFVF_CMD_NIQ_S) & FW_PFVF_CMD_NIQ_M) 1229 1230 #define FW_PFVF_CMD_TYPE_S 31 1231 #define FW_PFVF_CMD_TYPE_M 0x1 1232 #define FW_PFVF_CMD_TYPE_V(x) ((x) << FW_PFVF_CMD_TYPE_S) 1233 #define FW_PFVF_CMD_TYPE_G(x) \ 1234 (((x) >> FW_PFVF_CMD_TYPE_S) & FW_PFVF_CMD_TYPE_M) 1235 #define FW_PFVF_CMD_TYPE_F FW_PFVF_CMD_TYPE_V(1U) 1236 1237 #define FW_PFVF_CMD_CMASK_S 24 1238 #define FW_PFVF_CMD_CMASK_M 0xf 1239 #define FW_PFVF_CMD_CMASK_V(x) ((x) << FW_PFVF_CMD_CMASK_S) 1240 #define FW_PFVF_CMD_CMASK_G(x) \ 1241 (((x) >> FW_PFVF_CMD_CMASK_S) & FW_PFVF_CMD_CMASK_M) 1242 1243 #define FW_PFVF_CMD_PMASK_S 20 1244 #define FW_PFVF_CMD_PMASK_M 0xf 1245 #define FW_PFVF_CMD_PMASK_V(x) ((x) << FW_PFVF_CMD_PMASK_S) 1246 #define FW_PFVF_CMD_PMASK_G(x) \ 1247 (((x) >> FW_PFVF_CMD_PMASK_S) & FW_PFVF_CMD_PMASK_M) 1248 1249 #define FW_PFVF_CMD_NEQ_S 0 1250 #define FW_PFVF_CMD_NEQ_M 0xfffff 1251 #define FW_PFVF_CMD_NEQ_V(x) ((x) << FW_PFVF_CMD_NEQ_S) 1252 #define FW_PFVF_CMD_NEQ_G(x) \ 1253 (((x) >> FW_PFVF_CMD_NEQ_S) & FW_PFVF_CMD_NEQ_M) 1254 1255 #define FW_PFVF_CMD_TC_S 24 1256 #define FW_PFVF_CMD_TC_M 0xff 1257 #define FW_PFVF_CMD_TC_V(x) ((x) << FW_PFVF_CMD_TC_S) 1258 #define FW_PFVF_CMD_TC_G(x) (((x) >> FW_PFVF_CMD_TC_S) & FW_PFVF_CMD_TC_M) 1259 1260 #define FW_PFVF_CMD_NVI_S 16 1261 #define FW_PFVF_CMD_NVI_M 0xff 1262 #define FW_PFVF_CMD_NVI_V(x) ((x) << FW_PFVF_CMD_NVI_S) 1263 #define FW_PFVF_CMD_NVI_G(x) (((x) >> FW_PFVF_CMD_NVI_S) & FW_PFVF_CMD_NVI_M) 1264 1265 #define FW_PFVF_CMD_NEXACTF_S 0 1266 #define FW_PFVF_CMD_NEXACTF_M 0xffff 1267 #define FW_PFVF_CMD_NEXACTF_V(x) ((x) << FW_PFVF_CMD_NEXACTF_S) 1268 #define FW_PFVF_CMD_NEXACTF_G(x) \ 1269 (((x) >> FW_PFVF_CMD_NEXACTF_S) & FW_PFVF_CMD_NEXACTF_M) 1270 1271 #define FW_PFVF_CMD_R_CAPS_S 24 1272 #define FW_PFVF_CMD_R_CAPS_M 0xff 1273 #define FW_PFVF_CMD_R_CAPS_V(x) ((x) << FW_PFVF_CMD_R_CAPS_S) 1274 #define FW_PFVF_CMD_R_CAPS_G(x) \ 1275 (((x) >> FW_PFVF_CMD_R_CAPS_S) & FW_PFVF_CMD_R_CAPS_M) 1276 1277 #define FW_PFVF_CMD_WX_CAPS_S 16 1278 #define FW_PFVF_CMD_WX_CAPS_M 0xff 1279 #define FW_PFVF_CMD_WX_CAPS_V(x) ((x) << FW_PFVF_CMD_WX_CAPS_S) 1280 #define FW_PFVF_CMD_WX_CAPS_G(x) \ 1281 (((x) >> FW_PFVF_CMD_WX_CAPS_S) & FW_PFVF_CMD_WX_CAPS_M) 1282 1283 #define FW_PFVF_CMD_NETHCTRL_S 0 1284 #define FW_PFVF_CMD_NETHCTRL_M 0xffff 1285 #define FW_PFVF_CMD_NETHCTRL_V(x) ((x) << FW_PFVF_CMD_NETHCTRL_S) 1286 #define FW_PFVF_CMD_NETHCTRL_G(x) \ 1287 (((x) >> FW_PFVF_CMD_NETHCTRL_S) & FW_PFVF_CMD_NETHCTRL_M) 1288 1289 enum fw_iq_type { 1290 FW_IQ_TYPE_FL_INT_CAP, 1291 FW_IQ_TYPE_NO_FL_INT_CAP 1292 }; 1293 1294 struct fw_iq_cmd { 1295 __be32 op_to_vfn; 1296 __be32 alloc_to_len16; 1297 __be16 physiqid; 1298 __be16 iqid; 1299 __be16 fl0id; 1300 __be16 fl1id; 1301 __be32 type_to_iqandstindex; 1302 __be16 iqdroprss_to_iqesize; 1303 __be16 iqsize; 1304 __be64 iqaddr; 1305 __be32 iqns_to_fl0congen; 1306 __be16 fl0dcaen_to_fl0cidxfthresh; 1307 __be16 fl0size; 1308 __be64 fl0addr; 1309 __be32 fl1cngchmap_to_fl1congen; 1310 __be16 fl1dcaen_to_fl1cidxfthresh; 1311 __be16 fl1size; 1312 __be64 fl1addr; 1313 }; 1314 1315 #define FW_IQ_CMD_PFN_S 8 1316 #define FW_IQ_CMD_PFN_V(x) ((x) << FW_IQ_CMD_PFN_S) 1317 1318 #define FW_IQ_CMD_VFN_S 0 1319 #define FW_IQ_CMD_VFN_V(x) ((x) << FW_IQ_CMD_VFN_S) 1320 1321 #define FW_IQ_CMD_ALLOC_S 31 1322 #define FW_IQ_CMD_ALLOC_V(x) ((x) << FW_IQ_CMD_ALLOC_S) 1323 #define FW_IQ_CMD_ALLOC_F FW_IQ_CMD_ALLOC_V(1U) 1324 1325 #define FW_IQ_CMD_FREE_S 30 1326 #define FW_IQ_CMD_FREE_V(x) ((x) << FW_IQ_CMD_FREE_S) 1327 #define FW_IQ_CMD_FREE_F FW_IQ_CMD_FREE_V(1U) 1328 1329 #define FW_IQ_CMD_MODIFY_S 29 1330 #define FW_IQ_CMD_MODIFY_V(x) ((x) << FW_IQ_CMD_MODIFY_S) 1331 #define FW_IQ_CMD_MODIFY_F FW_IQ_CMD_MODIFY_V(1U) 1332 1333 #define FW_IQ_CMD_IQSTART_S 28 1334 #define FW_IQ_CMD_IQSTART_V(x) ((x) << FW_IQ_CMD_IQSTART_S) 1335 #define FW_IQ_CMD_IQSTART_F FW_IQ_CMD_IQSTART_V(1U) 1336 1337 #define FW_IQ_CMD_IQSTOP_S 27 1338 #define FW_IQ_CMD_IQSTOP_V(x) ((x) << FW_IQ_CMD_IQSTOP_S) 1339 #define FW_IQ_CMD_IQSTOP_F FW_IQ_CMD_IQSTOP_V(1U) 1340 1341 #define FW_IQ_CMD_TYPE_S 29 1342 #define FW_IQ_CMD_TYPE_V(x) ((x) << FW_IQ_CMD_TYPE_S) 1343 1344 #define FW_IQ_CMD_IQASYNCH_S 28 1345 #define FW_IQ_CMD_IQASYNCH_V(x) ((x) << FW_IQ_CMD_IQASYNCH_S) 1346 1347 #define FW_IQ_CMD_VIID_S 16 1348 #define FW_IQ_CMD_VIID_V(x) ((x) << FW_IQ_CMD_VIID_S) 1349 1350 #define FW_IQ_CMD_IQANDST_S 15 1351 #define FW_IQ_CMD_IQANDST_V(x) ((x) << FW_IQ_CMD_IQANDST_S) 1352 1353 #define FW_IQ_CMD_IQANUS_S 14 1354 #define FW_IQ_CMD_IQANUS_V(x) ((x) << FW_IQ_CMD_IQANUS_S) 1355 1356 #define FW_IQ_CMD_IQANUD_S 12 1357 #define FW_IQ_CMD_IQANUD_V(x) ((x) << FW_IQ_CMD_IQANUD_S) 1358 1359 #define FW_IQ_CMD_IQANDSTINDEX_S 0 1360 #define FW_IQ_CMD_IQANDSTINDEX_V(x) ((x) << FW_IQ_CMD_IQANDSTINDEX_S) 1361 1362 #define FW_IQ_CMD_IQDROPRSS_S 15 1363 #define FW_IQ_CMD_IQDROPRSS_V(x) ((x) << FW_IQ_CMD_IQDROPRSS_S) 1364 #define FW_IQ_CMD_IQDROPRSS_F FW_IQ_CMD_IQDROPRSS_V(1U) 1365 1366 #define FW_IQ_CMD_IQGTSMODE_S 14 1367 #define FW_IQ_CMD_IQGTSMODE_V(x) ((x) << FW_IQ_CMD_IQGTSMODE_S) 1368 #define FW_IQ_CMD_IQGTSMODE_F FW_IQ_CMD_IQGTSMODE_V(1U) 1369 1370 #define FW_IQ_CMD_IQPCIECH_S 12 1371 #define FW_IQ_CMD_IQPCIECH_V(x) ((x) << FW_IQ_CMD_IQPCIECH_S) 1372 1373 #define FW_IQ_CMD_IQDCAEN_S 11 1374 #define FW_IQ_CMD_IQDCAEN_V(x) ((x) << FW_IQ_CMD_IQDCAEN_S) 1375 1376 #define FW_IQ_CMD_IQDCACPU_S 6 1377 #define FW_IQ_CMD_IQDCACPU_V(x) ((x) << FW_IQ_CMD_IQDCACPU_S) 1378 1379 #define FW_IQ_CMD_IQINTCNTTHRESH_S 4 1380 #define FW_IQ_CMD_IQINTCNTTHRESH_V(x) ((x) << FW_IQ_CMD_IQINTCNTTHRESH_S) 1381 1382 #define FW_IQ_CMD_IQO_S 3 1383 #define FW_IQ_CMD_IQO_V(x) ((x) << FW_IQ_CMD_IQO_S) 1384 #define FW_IQ_CMD_IQO_F FW_IQ_CMD_IQO_V(1U) 1385 1386 #define FW_IQ_CMD_IQCPRIO_S 2 1387 #define FW_IQ_CMD_IQCPRIO_V(x) ((x) << FW_IQ_CMD_IQCPRIO_S) 1388 1389 #define FW_IQ_CMD_IQESIZE_S 0 1390 #define FW_IQ_CMD_IQESIZE_V(x) ((x) << FW_IQ_CMD_IQESIZE_S) 1391 1392 #define FW_IQ_CMD_IQNS_S 31 1393 #define FW_IQ_CMD_IQNS_V(x) ((x) << FW_IQ_CMD_IQNS_S) 1394 1395 #define FW_IQ_CMD_IQRO_S 30 1396 #define FW_IQ_CMD_IQRO_V(x) ((x) << FW_IQ_CMD_IQRO_S) 1397 1398 #define FW_IQ_CMD_IQFLINTIQHSEN_S 28 1399 #define FW_IQ_CMD_IQFLINTIQHSEN_V(x) ((x) << FW_IQ_CMD_IQFLINTIQHSEN_S) 1400 1401 #define FW_IQ_CMD_IQFLINTCONGEN_S 27 1402 #define FW_IQ_CMD_IQFLINTCONGEN_V(x) ((x) << FW_IQ_CMD_IQFLINTCONGEN_S) 1403 #define FW_IQ_CMD_IQFLINTCONGEN_F FW_IQ_CMD_IQFLINTCONGEN_V(1U) 1404 1405 #define FW_IQ_CMD_IQFLINTISCSIC_S 26 1406 #define FW_IQ_CMD_IQFLINTISCSIC_V(x) ((x) << FW_IQ_CMD_IQFLINTISCSIC_S) 1407 1408 #define FW_IQ_CMD_FL0CNGCHMAP_S 20 1409 #define FW_IQ_CMD_FL0CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL0CNGCHMAP_S) 1410 1411 #define FW_IQ_CMD_FL0CACHELOCK_S 15 1412 #define FW_IQ_CMD_FL0CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL0CACHELOCK_S) 1413 1414 #define FW_IQ_CMD_FL0DBP_S 14 1415 #define FW_IQ_CMD_FL0DBP_V(x) ((x) << FW_IQ_CMD_FL0DBP_S) 1416 1417 #define FW_IQ_CMD_FL0DATANS_S 13 1418 #define FW_IQ_CMD_FL0DATANS_V(x) ((x) << FW_IQ_CMD_FL0DATANS_S) 1419 1420 #define FW_IQ_CMD_FL0DATARO_S 12 1421 #define FW_IQ_CMD_FL0DATARO_V(x) ((x) << FW_IQ_CMD_FL0DATARO_S) 1422 #define FW_IQ_CMD_FL0DATARO_F FW_IQ_CMD_FL0DATARO_V(1U) 1423 1424 #define FW_IQ_CMD_FL0CONGCIF_S 11 1425 #define FW_IQ_CMD_FL0CONGCIF_V(x) ((x) << FW_IQ_CMD_FL0CONGCIF_S) 1426 #define FW_IQ_CMD_FL0CONGCIF_F FW_IQ_CMD_FL0CONGCIF_V(1U) 1427 1428 #define FW_IQ_CMD_FL0ONCHIP_S 10 1429 #define FW_IQ_CMD_FL0ONCHIP_V(x) ((x) << FW_IQ_CMD_FL0ONCHIP_S) 1430 1431 #define FW_IQ_CMD_FL0STATUSPGNS_S 9 1432 #define FW_IQ_CMD_FL0STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGNS_S) 1433 1434 #define FW_IQ_CMD_FL0STATUSPGRO_S 8 1435 #define FW_IQ_CMD_FL0STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGRO_S) 1436 1437 #define FW_IQ_CMD_FL0FETCHNS_S 7 1438 #define FW_IQ_CMD_FL0FETCHNS_V(x) ((x) << FW_IQ_CMD_FL0FETCHNS_S) 1439 1440 #define FW_IQ_CMD_FL0FETCHRO_S 6 1441 #define FW_IQ_CMD_FL0FETCHRO_V(x) ((x) << FW_IQ_CMD_FL0FETCHRO_S) 1442 #define FW_IQ_CMD_FL0FETCHRO_F FW_IQ_CMD_FL0FETCHRO_V(1U) 1443 1444 #define FW_IQ_CMD_FL0HOSTFCMODE_S 4 1445 #define FW_IQ_CMD_FL0HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL0HOSTFCMODE_S) 1446 1447 #define FW_IQ_CMD_FL0CPRIO_S 3 1448 #define FW_IQ_CMD_FL0CPRIO_V(x) ((x) << FW_IQ_CMD_FL0CPRIO_S) 1449 1450 #define FW_IQ_CMD_FL0PADEN_S 2 1451 #define FW_IQ_CMD_FL0PADEN_V(x) ((x) << FW_IQ_CMD_FL0PADEN_S) 1452 #define FW_IQ_CMD_FL0PADEN_F FW_IQ_CMD_FL0PADEN_V(1U) 1453 1454 #define FW_IQ_CMD_FL0PACKEN_S 1 1455 #define FW_IQ_CMD_FL0PACKEN_V(x) ((x) << FW_IQ_CMD_FL0PACKEN_S) 1456 #define FW_IQ_CMD_FL0PACKEN_F FW_IQ_CMD_FL0PACKEN_V(1U) 1457 1458 #define FW_IQ_CMD_FL0CONGEN_S 0 1459 #define FW_IQ_CMD_FL0CONGEN_V(x) ((x) << FW_IQ_CMD_FL0CONGEN_S) 1460 #define FW_IQ_CMD_FL0CONGEN_F FW_IQ_CMD_FL0CONGEN_V(1U) 1461 1462 #define FW_IQ_CMD_FL0DCAEN_S 15 1463 #define FW_IQ_CMD_FL0DCAEN_V(x) ((x) << FW_IQ_CMD_FL0DCAEN_S) 1464 1465 #define FW_IQ_CMD_FL0DCACPU_S 10 1466 #define FW_IQ_CMD_FL0DCACPU_V(x) ((x) << FW_IQ_CMD_FL0DCACPU_S) 1467 1468 #define FW_IQ_CMD_FL0FBMIN_S 7 1469 #define FW_IQ_CMD_FL0FBMIN_V(x) ((x) << FW_IQ_CMD_FL0FBMIN_S) 1470 1471 #define FW_IQ_CMD_FL0FBMAX_S 4 1472 #define FW_IQ_CMD_FL0FBMAX_V(x) ((x) << FW_IQ_CMD_FL0FBMAX_S) 1473 1474 #define FW_IQ_CMD_FL0CIDXFTHRESHO_S 3 1475 #define FW_IQ_CMD_FL0CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESHO_S) 1476 #define FW_IQ_CMD_FL0CIDXFTHRESHO_F FW_IQ_CMD_FL0CIDXFTHRESHO_V(1U) 1477 1478 #define FW_IQ_CMD_FL0CIDXFTHRESH_S 0 1479 #define FW_IQ_CMD_FL0CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESH_S) 1480 1481 #define FW_IQ_CMD_FL1CNGCHMAP_S 20 1482 #define FW_IQ_CMD_FL1CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL1CNGCHMAP_S) 1483 1484 #define FW_IQ_CMD_FL1CACHELOCK_S 15 1485 #define FW_IQ_CMD_FL1CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL1CACHELOCK_S) 1486 1487 #define FW_IQ_CMD_FL1DBP_S 14 1488 #define FW_IQ_CMD_FL1DBP_V(x) ((x) << FW_IQ_CMD_FL1DBP_S) 1489 1490 #define FW_IQ_CMD_FL1DATANS_S 13 1491 #define FW_IQ_CMD_FL1DATANS_V(x) ((x) << FW_IQ_CMD_FL1DATANS_S) 1492 1493 #define FW_IQ_CMD_FL1DATARO_S 12 1494 #define FW_IQ_CMD_FL1DATARO_V(x) ((x) << FW_IQ_CMD_FL1DATARO_S) 1495 1496 #define FW_IQ_CMD_FL1CONGCIF_S 11 1497 #define FW_IQ_CMD_FL1CONGCIF_V(x) ((x) << FW_IQ_CMD_FL1CONGCIF_S) 1498 1499 #define FW_IQ_CMD_FL1ONCHIP_S 10 1500 #define FW_IQ_CMD_FL1ONCHIP_V(x) ((x) << FW_IQ_CMD_FL1ONCHIP_S) 1501 1502 #define FW_IQ_CMD_FL1STATUSPGNS_S 9 1503 #define FW_IQ_CMD_FL1STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGNS_S) 1504 1505 #define FW_IQ_CMD_FL1STATUSPGRO_S 8 1506 #define FW_IQ_CMD_FL1STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGRO_S) 1507 1508 #define FW_IQ_CMD_FL1FETCHNS_S 7 1509 #define FW_IQ_CMD_FL1FETCHNS_V(x) ((x) << FW_IQ_CMD_FL1FETCHNS_S) 1510 1511 #define FW_IQ_CMD_FL1FETCHRO_S 6 1512 #define FW_IQ_CMD_FL1FETCHRO_V(x) ((x) << FW_IQ_CMD_FL1FETCHRO_S) 1513 1514 #define FW_IQ_CMD_FL1HOSTFCMODE_S 4 1515 #define FW_IQ_CMD_FL1HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL1HOSTFCMODE_S) 1516 1517 #define FW_IQ_CMD_FL1CPRIO_S 3 1518 #define FW_IQ_CMD_FL1CPRIO_V(x) ((x) << FW_IQ_CMD_FL1CPRIO_S) 1519 1520 #define FW_IQ_CMD_FL1PADEN_S 2 1521 #define FW_IQ_CMD_FL1PADEN_V(x) ((x) << FW_IQ_CMD_FL1PADEN_S) 1522 #define FW_IQ_CMD_FL1PADEN_F FW_IQ_CMD_FL1PADEN_V(1U) 1523 1524 #define FW_IQ_CMD_FL1PACKEN_S 1 1525 #define FW_IQ_CMD_FL1PACKEN_V(x) ((x) << FW_IQ_CMD_FL1PACKEN_S) 1526 #define FW_IQ_CMD_FL1PACKEN_F FW_IQ_CMD_FL1PACKEN_V(1U) 1527 1528 #define FW_IQ_CMD_FL1CONGEN_S 0 1529 #define FW_IQ_CMD_FL1CONGEN_V(x) ((x) << FW_IQ_CMD_FL1CONGEN_S) 1530 #define FW_IQ_CMD_FL1CONGEN_F FW_IQ_CMD_FL1CONGEN_V(1U) 1531 1532 #define FW_IQ_CMD_FL1DCAEN_S 15 1533 #define FW_IQ_CMD_FL1DCAEN_V(x) ((x) << FW_IQ_CMD_FL1DCAEN_S) 1534 1535 #define FW_IQ_CMD_FL1DCACPU_S 10 1536 #define FW_IQ_CMD_FL1DCACPU_V(x) ((x) << FW_IQ_CMD_FL1DCACPU_S) 1537 1538 #define FW_IQ_CMD_FL1FBMIN_S 7 1539 #define FW_IQ_CMD_FL1FBMIN_V(x) ((x) << FW_IQ_CMD_FL1FBMIN_S) 1540 1541 #define FW_IQ_CMD_FL1FBMAX_S 4 1542 #define FW_IQ_CMD_FL1FBMAX_V(x) ((x) << FW_IQ_CMD_FL1FBMAX_S) 1543 1544 #define FW_IQ_CMD_FL1CIDXFTHRESHO_S 3 1545 #define FW_IQ_CMD_FL1CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESHO_S) 1546 #define FW_IQ_CMD_FL1CIDXFTHRESHO_F FW_IQ_CMD_FL1CIDXFTHRESHO_V(1U) 1547 1548 #define FW_IQ_CMD_FL1CIDXFTHRESH_S 0 1549 #define FW_IQ_CMD_FL1CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESH_S) 1550 1551 struct fw_eq_eth_cmd { 1552 __be32 op_to_vfn; 1553 __be32 alloc_to_len16; 1554 __be32 eqid_pkd; 1555 __be32 physeqid_pkd; 1556 __be32 fetchszm_to_iqid; 1557 __be32 dcaen_to_eqsize; 1558 __be64 eqaddr; 1559 __be32 viid_pkd; 1560 __be32 r8_lo; 1561 __be64 r9; 1562 }; 1563 1564 #define FW_EQ_ETH_CMD_PFN_S 8 1565 #define FW_EQ_ETH_CMD_PFN_V(x) ((x) << FW_EQ_ETH_CMD_PFN_S) 1566 1567 #define FW_EQ_ETH_CMD_VFN_S 0 1568 #define FW_EQ_ETH_CMD_VFN_V(x) ((x) << FW_EQ_ETH_CMD_VFN_S) 1569 1570 #define FW_EQ_ETH_CMD_ALLOC_S 31 1571 #define FW_EQ_ETH_CMD_ALLOC_V(x) ((x) << FW_EQ_ETH_CMD_ALLOC_S) 1572 #define FW_EQ_ETH_CMD_ALLOC_F FW_EQ_ETH_CMD_ALLOC_V(1U) 1573 1574 #define FW_EQ_ETH_CMD_FREE_S 30 1575 #define FW_EQ_ETH_CMD_FREE_V(x) ((x) << FW_EQ_ETH_CMD_FREE_S) 1576 #define FW_EQ_ETH_CMD_FREE_F FW_EQ_ETH_CMD_FREE_V(1U) 1577 1578 #define FW_EQ_ETH_CMD_MODIFY_S 29 1579 #define FW_EQ_ETH_CMD_MODIFY_V(x) ((x) << FW_EQ_ETH_CMD_MODIFY_S) 1580 #define FW_EQ_ETH_CMD_MODIFY_F FW_EQ_ETH_CMD_MODIFY_V(1U) 1581 1582 #define FW_EQ_ETH_CMD_EQSTART_S 28 1583 #define FW_EQ_ETH_CMD_EQSTART_V(x) ((x) << FW_EQ_ETH_CMD_EQSTART_S) 1584 #define FW_EQ_ETH_CMD_EQSTART_F FW_EQ_ETH_CMD_EQSTART_V(1U) 1585 1586 #define FW_EQ_ETH_CMD_EQSTOP_S 27 1587 #define FW_EQ_ETH_CMD_EQSTOP_V(x) ((x) << FW_EQ_ETH_CMD_EQSTOP_S) 1588 #define FW_EQ_ETH_CMD_EQSTOP_F FW_EQ_ETH_CMD_EQSTOP_V(1U) 1589 1590 #define FW_EQ_ETH_CMD_EQID_S 0 1591 #define FW_EQ_ETH_CMD_EQID_M 0xfffff 1592 #define FW_EQ_ETH_CMD_EQID_V(x) ((x) << FW_EQ_ETH_CMD_EQID_S) 1593 #define FW_EQ_ETH_CMD_EQID_G(x) \ 1594 (((x) >> FW_EQ_ETH_CMD_EQID_S) & FW_EQ_ETH_CMD_EQID_M) 1595 1596 #define FW_EQ_ETH_CMD_PHYSEQID_S 0 1597 #define FW_EQ_ETH_CMD_PHYSEQID_M 0xfffff 1598 #define FW_EQ_ETH_CMD_PHYSEQID_V(x) ((x) << FW_EQ_ETH_CMD_PHYSEQID_S) 1599 #define FW_EQ_ETH_CMD_PHYSEQID_G(x) \ 1600 (((x) >> FW_EQ_ETH_CMD_PHYSEQID_S) & FW_EQ_ETH_CMD_PHYSEQID_M) 1601 1602 #define FW_EQ_ETH_CMD_FETCHSZM_S 26 1603 #define FW_EQ_ETH_CMD_FETCHSZM_V(x) ((x) << FW_EQ_ETH_CMD_FETCHSZM_S) 1604 #define FW_EQ_ETH_CMD_FETCHSZM_F FW_EQ_ETH_CMD_FETCHSZM_V(1U) 1605 1606 #define FW_EQ_ETH_CMD_STATUSPGNS_S 25 1607 #define FW_EQ_ETH_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGNS_S) 1608 1609 #define FW_EQ_ETH_CMD_STATUSPGRO_S 24 1610 #define FW_EQ_ETH_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGRO_S) 1611 1612 #define FW_EQ_ETH_CMD_FETCHNS_S 23 1613 #define FW_EQ_ETH_CMD_FETCHNS_V(x) ((x) << FW_EQ_ETH_CMD_FETCHNS_S) 1614 1615 #define FW_EQ_ETH_CMD_FETCHRO_S 22 1616 #define FW_EQ_ETH_CMD_FETCHRO_V(x) ((x) << FW_EQ_ETH_CMD_FETCHRO_S) 1617 #define FW_EQ_ETH_CMD_FETCHRO_F FW_EQ_ETH_CMD_FETCHRO_V(1U) 1618 1619 #define FW_EQ_ETH_CMD_HOSTFCMODE_S 20 1620 #define FW_EQ_ETH_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_ETH_CMD_HOSTFCMODE_S) 1621 1622 #define FW_EQ_ETH_CMD_CPRIO_S 19 1623 #define FW_EQ_ETH_CMD_CPRIO_V(x) ((x) << FW_EQ_ETH_CMD_CPRIO_S) 1624 1625 #define FW_EQ_ETH_CMD_ONCHIP_S 18 1626 #define FW_EQ_ETH_CMD_ONCHIP_V(x) ((x) << FW_EQ_ETH_CMD_ONCHIP_S) 1627 1628 #define FW_EQ_ETH_CMD_PCIECHN_S 16 1629 #define FW_EQ_ETH_CMD_PCIECHN_V(x) ((x) << FW_EQ_ETH_CMD_PCIECHN_S) 1630 1631 #define FW_EQ_ETH_CMD_IQID_S 0 1632 #define FW_EQ_ETH_CMD_IQID_V(x) ((x) << FW_EQ_ETH_CMD_IQID_S) 1633 1634 #define FW_EQ_ETH_CMD_DCAEN_S 31 1635 #define FW_EQ_ETH_CMD_DCAEN_V(x) ((x) << FW_EQ_ETH_CMD_DCAEN_S) 1636 1637 #define FW_EQ_ETH_CMD_DCACPU_S 26 1638 #define FW_EQ_ETH_CMD_DCACPU_V(x) ((x) << FW_EQ_ETH_CMD_DCACPU_S) 1639 1640 #define FW_EQ_ETH_CMD_FBMIN_S 23 1641 #define FW_EQ_ETH_CMD_FBMIN_V(x) ((x) << FW_EQ_ETH_CMD_FBMIN_S) 1642 1643 #define FW_EQ_ETH_CMD_FBMAX_S 20 1644 #define FW_EQ_ETH_CMD_FBMAX_V(x) ((x) << FW_EQ_ETH_CMD_FBMAX_S) 1645 1646 #define FW_EQ_ETH_CMD_CIDXFTHRESHO_S 19 1647 #define FW_EQ_ETH_CMD_CIDXFTHRESHO_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESHO_S) 1648 1649 #define FW_EQ_ETH_CMD_CIDXFTHRESH_S 16 1650 #define FW_EQ_ETH_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESH_S) 1651 1652 #define FW_EQ_ETH_CMD_EQSIZE_S 0 1653 #define FW_EQ_ETH_CMD_EQSIZE_V(x) ((x) << FW_EQ_ETH_CMD_EQSIZE_S) 1654 1655 #define FW_EQ_ETH_CMD_AUTOEQUEQE_S 30 1656 #define FW_EQ_ETH_CMD_AUTOEQUEQE_V(x) ((x) << FW_EQ_ETH_CMD_AUTOEQUEQE_S) 1657 #define FW_EQ_ETH_CMD_AUTOEQUEQE_F FW_EQ_ETH_CMD_AUTOEQUEQE_V(1U) 1658 1659 #define FW_EQ_ETH_CMD_VIID_S 16 1660 #define FW_EQ_ETH_CMD_VIID_V(x) ((x) << FW_EQ_ETH_CMD_VIID_S) 1661 1662 struct fw_eq_ctrl_cmd { 1663 __be32 op_to_vfn; 1664 __be32 alloc_to_len16; 1665 __be32 cmpliqid_eqid; 1666 __be32 physeqid_pkd; 1667 __be32 fetchszm_to_iqid; 1668 __be32 dcaen_to_eqsize; 1669 __be64 eqaddr; 1670 }; 1671 1672 #define FW_EQ_CTRL_CMD_PFN_S 8 1673 #define FW_EQ_CTRL_CMD_PFN_V(x) ((x) << FW_EQ_CTRL_CMD_PFN_S) 1674 1675 #define FW_EQ_CTRL_CMD_VFN_S 0 1676 #define FW_EQ_CTRL_CMD_VFN_V(x) ((x) << FW_EQ_CTRL_CMD_VFN_S) 1677 1678 #define FW_EQ_CTRL_CMD_ALLOC_S 31 1679 #define FW_EQ_CTRL_CMD_ALLOC_V(x) ((x) << FW_EQ_CTRL_CMD_ALLOC_S) 1680 #define FW_EQ_CTRL_CMD_ALLOC_F FW_EQ_CTRL_CMD_ALLOC_V(1U) 1681 1682 #define FW_EQ_CTRL_CMD_FREE_S 30 1683 #define FW_EQ_CTRL_CMD_FREE_V(x) ((x) << FW_EQ_CTRL_CMD_FREE_S) 1684 #define FW_EQ_CTRL_CMD_FREE_F FW_EQ_CTRL_CMD_FREE_V(1U) 1685 1686 #define FW_EQ_CTRL_CMD_MODIFY_S 29 1687 #define FW_EQ_CTRL_CMD_MODIFY_V(x) ((x) << FW_EQ_CTRL_CMD_MODIFY_S) 1688 #define FW_EQ_CTRL_CMD_MODIFY_F FW_EQ_CTRL_CMD_MODIFY_V(1U) 1689 1690 #define FW_EQ_CTRL_CMD_EQSTART_S 28 1691 #define FW_EQ_CTRL_CMD_EQSTART_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTART_S) 1692 #define FW_EQ_CTRL_CMD_EQSTART_F FW_EQ_CTRL_CMD_EQSTART_V(1U) 1693 1694 #define FW_EQ_CTRL_CMD_EQSTOP_S 27 1695 #define FW_EQ_CTRL_CMD_EQSTOP_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTOP_S) 1696 #define FW_EQ_CTRL_CMD_EQSTOP_F FW_EQ_CTRL_CMD_EQSTOP_V(1U) 1697 1698 #define FW_EQ_CTRL_CMD_CMPLIQID_S 20 1699 #define FW_EQ_CTRL_CMD_CMPLIQID_V(x) ((x) << FW_EQ_CTRL_CMD_CMPLIQID_S) 1700 1701 #define FW_EQ_CTRL_CMD_EQID_S 0 1702 #define FW_EQ_CTRL_CMD_EQID_M 0xfffff 1703 #define FW_EQ_CTRL_CMD_EQID_V(x) ((x) << FW_EQ_CTRL_CMD_EQID_S) 1704 #define FW_EQ_CTRL_CMD_EQID_G(x) \ 1705 (((x) >> FW_EQ_CTRL_CMD_EQID_S) & FW_EQ_CTRL_CMD_EQID_M) 1706 1707 #define FW_EQ_CTRL_CMD_PHYSEQID_S 0 1708 #define FW_EQ_CTRL_CMD_PHYSEQID_M 0xfffff 1709 #define FW_EQ_CTRL_CMD_PHYSEQID_G(x) \ 1710 (((x) >> FW_EQ_CTRL_CMD_PHYSEQID_S) & FW_EQ_CTRL_CMD_PHYSEQID_M) 1711 1712 #define FW_EQ_CTRL_CMD_FETCHSZM_S 26 1713 #define FW_EQ_CTRL_CMD_FETCHSZM_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHSZM_S) 1714 #define FW_EQ_CTRL_CMD_FETCHSZM_F FW_EQ_CTRL_CMD_FETCHSZM_V(1U) 1715 1716 #define FW_EQ_CTRL_CMD_STATUSPGNS_S 25 1717 #define FW_EQ_CTRL_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGNS_S) 1718 #define FW_EQ_CTRL_CMD_STATUSPGNS_F FW_EQ_CTRL_CMD_STATUSPGNS_V(1U) 1719 1720 #define FW_EQ_CTRL_CMD_STATUSPGRO_S 24 1721 #define FW_EQ_CTRL_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGRO_S) 1722 #define FW_EQ_CTRL_CMD_STATUSPGRO_F FW_EQ_CTRL_CMD_STATUSPGRO_V(1U) 1723 1724 #define FW_EQ_CTRL_CMD_FETCHNS_S 23 1725 #define FW_EQ_CTRL_CMD_FETCHNS_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHNS_S) 1726 #define FW_EQ_CTRL_CMD_FETCHNS_F FW_EQ_CTRL_CMD_FETCHNS_V(1U) 1727 1728 #define FW_EQ_CTRL_CMD_FETCHRO_S 22 1729 #define FW_EQ_CTRL_CMD_FETCHRO_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHRO_S) 1730 #define FW_EQ_CTRL_CMD_FETCHRO_F FW_EQ_CTRL_CMD_FETCHRO_V(1U) 1731 1732 #define FW_EQ_CTRL_CMD_HOSTFCMODE_S 20 1733 #define FW_EQ_CTRL_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_CTRL_CMD_HOSTFCMODE_S) 1734 1735 #define FW_EQ_CTRL_CMD_CPRIO_S 19 1736 #define FW_EQ_CTRL_CMD_CPRIO_V(x) ((x) << FW_EQ_CTRL_CMD_CPRIO_S) 1737 1738 #define FW_EQ_CTRL_CMD_ONCHIP_S 18 1739 #define FW_EQ_CTRL_CMD_ONCHIP_V(x) ((x) << FW_EQ_CTRL_CMD_ONCHIP_S) 1740 1741 #define FW_EQ_CTRL_CMD_PCIECHN_S 16 1742 #define FW_EQ_CTRL_CMD_PCIECHN_V(x) ((x) << FW_EQ_CTRL_CMD_PCIECHN_S) 1743 1744 #define FW_EQ_CTRL_CMD_IQID_S 0 1745 #define FW_EQ_CTRL_CMD_IQID_V(x) ((x) << FW_EQ_CTRL_CMD_IQID_S) 1746 1747 #define FW_EQ_CTRL_CMD_DCAEN_S 31 1748 #define FW_EQ_CTRL_CMD_DCAEN_V(x) ((x) << FW_EQ_CTRL_CMD_DCAEN_S) 1749 1750 #define FW_EQ_CTRL_CMD_DCACPU_S 26 1751 #define FW_EQ_CTRL_CMD_DCACPU_V(x) ((x) << FW_EQ_CTRL_CMD_DCACPU_S) 1752 1753 #define FW_EQ_CTRL_CMD_FBMIN_S 23 1754 #define FW_EQ_CTRL_CMD_FBMIN_V(x) ((x) << FW_EQ_CTRL_CMD_FBMIN_S) 1755 1756 #define FW_EQ_CTRL_CMD_FBMAX_S 20 1757 #define FW_EQ_CTRL_CMD_FBMAX_V(x) ((x) << FW_EQ_CTRL_CMD_FBMAX_S) 1758 1759 #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_S 19 1760 #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_V(x) \ 1761 ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESHO_S) 1762 1763 #define FW_EQ_CTRL_CMD_CIDXFTHRESH_S 16 1764 #define FW_EQ_CTRL_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESH_S) 1765 1766 #define FW_EQ_CTRL_CMD_EQSIZE_S 0 1767 #define FW_EQ_CTRL_CMD_EQSIZE_V(x) ((x) << FW_EQ_CTRL_CMD_EQSIZE_S) 1768 1769 struct fw_eq_ofld_cmd { 1770 __be32 op_to_vfn; 1771 __be32 alloc_to_len16; 1772 __be32 eqid_pkd; 1773 __be32 physeqid_pkd; 1774 __be32 fetchszm_to_iqid; 1775 __be32 dcaen_to_eqsize; 1776 __be64 eqaddr; 1777 }; 1778 1779 #define FW_EQ_OFLD_CMD_PFN_S 8 1780 #define FW_EQ_OFLD_CMD_PFN_V(x) ((x) << FW_EQ_OFLD_CMD_PFN_S) 1781 1782 #define FW_EQ_OFLD_CMD_VFN_S 0 1783 #define FW_EQ_OFLD_CMD_VFN_V(x) ((x) << FW_EQ_OFLD_CMD_VFN_S) 1784 1785 #define FW_EQ_OFLD_CMD_ALLOC_S 31 1786 #define FW_EQ_OFLD_CMD_ALLOC_V(x) ((x) << FW_EQ_OFLD_CMD_ALLOC_S) 1787 #define FW_EQ_OFLD_CMD_ALLOC_F FW_EQ_OFLD_CMD_ALLOC_V(1U) 1788 1789 #define FW_EQ_OFLD_CMD_FREE_S 30 1790 #define FW_EQ_OFLD_CMD_FREE_V(x) ((x) << FW_EQ_OFLD_CMD_FREE_S) 1791 #define FW_EQ_OFLD_CMD_FREE_F FW_EQ_OFLD_CMD_FREE_V(1U) 1792 1793 #define FW_EQ_OFLD_CMD_MODIFY_S 29 1794 #define FW_EQ_OFLD_CMD_MODIFY_V(x) ((x) << FW_EQ_OFLD_CMD_MODIFY_S) 1795 #define FW_EQ_OFLD_CMD_MODIFY_F FW_EQ_OFLD_CMD_MODIFY_V(1U) 1796 1797 #define FW_EQ_OFLD_CMD_EQSTART_S 28 1798 #define FW_EQ_OFLD_CMD_EQSTART_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTART_S) 1799 #define FW_EQ_OFLD_CMD_EQSTART_F FW_EQ_OFLD_CMD_EQSTART_V(1U) 1800 1801 #define FW_EQ_OFLD_CMD_EQSTOP_S 27 1802 #define FW_EQ_OFLD_CMD_EQSTOP_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTOP_S) 1803 #define FW_EQ_OFLD_CMD_EQSTOP_F FW_EQ_OFLD_CMD_EQSTOP_V(1U) 1804 1805 #define FW_EQ_OFLD_CMD_EQID_S 0 1806 #define FW_EQ_OFLD_CMD_EQID_M 0xfffff 1807 #define FW_EQ_OFLD_CMD_EQID_V(x) ((x) << FW_EQ_OFLD_CMD_EQID_S) 1808 #define FW_EQ_OFLD_CMD_EQID_G(x) \ 1809 (((x) >> FW_EQ_OFLD_CMD_EQID_S) & FW_EQ_OFLD_CMD_EQID_M) 1810 1811 #define FW_EQ_OFLD_CMD_PHYSEQID_S 0 1812 #define FW_EQ_OFLD_CMD_PHYSEQID_M 0xfffff 1813 #define FW_EQ_OFLD_CMD_PHYSEQID_G(x) \ 1814 (((x) >> FW_EQ_OFLD_CMD_PHYSEQID_S) & FW_EQ_OFLD_CMD_PHYSEQID_M) 1815 1816 #define FW_EQ_OFLD_CMD_FETCHSZM_S 26 1817 #define FW_EQ_OFLD_CMD_FETCHSZM_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHSZM_S) 1818 1819 #define FW_EQ_OFLD_CMD_STATUSPGNS_S 25 1820 #define FW_EQ_OFLD_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGNS_S) 1821 1822 #define FW_EQ_OFLD_CMD_STATUSPGRO_S 24 1823 #define FW_EQ_OFLD_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGRO_S) 1824 1825 #define FW_EQ_OFLD_CMD_FETCHNS_S 23 1826 #define FW_EQ_OFLD_CMD_FETCHNS_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHNS_S) 1827 1828 #define FW_EQ_OFLD_CMD_FETCHRO_S 22 1829 #define FW_EQ_OFLD_CMD_FETCHRO_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHRO_S) 1830 #define FW_EQ_OFLD_CMD_FETCHRO_F FW_EQ_OFLD_CMD_FETCHRO_V(1U) 1831 1832 #define FW_EQ_OFLD_CMD_HOSTFCMODE_S 20 1833 #define FW_EQ_OFLD_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_OFLD_CMD_HOSTFCMODE_S) 1834 1835 #define FW_EQ_OFLD_CMD_CPRIO_S 19 1836 #define FW_EQ_OFLD_CMD_CPRIO_V(x) ((x) << FW_EQ_OFLD_CMD_CPRIO_S) 1837 1838 #define FW_EQ_OFLD_CMD_ONCHIP_S 18 1839 #define FW_EQ_OFLD_CMD_ONCHIP_V(x) ((x) << FW_EQ_OFLD_CMD_ONCHIP_S) 1840 1841 #define FW_EQ_OFLD_CMD_PCIECHN_S 16 1842 #define FW_EQ_OFLD_CMD_PCIECHN_V(x) ((x) << FW_EQ_OFLD_CMD_PCIECHN_S) 1843 1844 #define FW_EQ_OFLD_CMD_IQID_S 0 1845 #define FW_EQ_OFLD_CMD_IQID_V(x) ((x) << FW_EQ_OFLD_CMD_IQID_S) 1846 1847 #define FW_EQ_OFLD_CMD_DCAEN_S 31 1848 #define FW_EQ_OFLD_CMD_DCAEN_V(x) ((x) << FW_EQ_OFLD_CMD_DCAEN_S) 1849 1850 #define FW_EQ_OFLD_CMD_DCACPU_S 26 1851 #define FW_EQ_OFLD_CMD_DCACPU_V(x) ((x) << FW_EQ_OFLD_CMD_DCACPU_S) 1852 1853 #define FW_EQ_OFLD_CMD_FBMIN_S 23 1854 #define FW_EQ_OFLD_CMD_FBMIN_V(x) ((x) << FW_EQ_OFLD_CMD_FBMIN_S) 1855 1856 #define FW_EQ_OFLD_CMD_FBMAX_S 20 1857 #define FW_EQ_OFLD_CMD_FBMAX_V(x) ((x) << FW_EQ_OFLD_CMD_FBMAX_S) 1858 1859 #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_S 19 1860 #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(x) \ 1861 ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESHO_S) 1862 1863 #define FW_EQ_OFLD_CMD_CIDXFTHRESH_S 16 1864 #define FW_EQ_OFLD_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESH_S) 1865 1866 #define FW_EQ_OFLD_CMD_EQSIZE_S 0 1867 #define FW_EQ_OFLD_CMD_EQSIZE_V(x) ((x) << FW_EQ_OFLD_CMD_EQSIZE_S) 1868 1869 /* 1870 * Macros for VIID parsing: 1871 * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number 1872 */ 1873 1874 #define FW_VIID_PFN_S 8 1875 #define FW_VIID_PFN_M 0x7 1876 #define FW_VIID_PFN_G(x) (((x) >> FW_VIID_PFN_S) & FW_VIID_PFN_M) 1877 1878 #define FW_VIID_VIVLD_S 7 1879 #define FW_VIID_VIVLD_M 0x1 1880 #define FW_VIID_VIVLD_G(x) (((x) >> FW_VIID_VIVLD_S) & FW_VIID_VIVLD_M) 1881 1882 #define FW_VIID_VIN_S 0 1883 #define FW_VIID_VIN_M 0x7F 1884 #define FW_VIID_VIN_G(x) (((x) >> FW_VIID_VIN_S) & FW_VIID_VIN_M) 1885 1886 struct fw_vi_cmd { 1887 __be32 op_to_vfn; 1888 __be32 alloc_to_len16; 1889 __be16 type_viid; 1890 u8 mac[6]; 1891 u8 portid_pkd; 1892 u8 nmac; 1893 u8 nmac0[6]; 1894 __be16 rsssize_pkd; 1895 u8 nmac1[6]; 1896 __be16 idsiiq_pkd; 1897 u8 nmac2[6]; 1898 __be16 idseiq_pkd; 1899 u8 nmac3[6]; 1900 __be64 r9; 1901 __be64 r10; 1902 }; 1903 1904 #define FW_VI_CMD_PFN_S 8 1905 #define FW_VI_CMD_PFN_V(x) ((x) << FW_VI_CMD_PFN_S) 1906 1907 #define FW_VI_CMD_VFN_S 0 1908 #define FW_VI_CMD_VFN_V(x) ((x) << FW_VI_CMD_VFN_S) 1909 1910 #define FW_VI_CMD_ALLOC_S 31 1911 #define FW_VI_CMD_ALLOC_V(x) ((x) << FW_VI_CMD_ALLOC_S) 1912 #define FW_VI_CMD_ALLOC_F FW_VI_CMD_ALLOC_V(1U) 1913 1914 #define FW_VI_CMD_FREE_S 30 1915 #define FW_VI_CMD_FREE_V(x) ((x) << FW_VI_CMD_FREE_S) 1916 #define FW_VI_CMD_FREE_F FW_VI_CMD_FREE_V(1U) 1917 1918 #define FW_VI_CMD_VIID_S 0 1919 #define FW_VI_CMD_VIID_M 0xfff 1920 #define FW_VI_CMD_VIID_V(x) ((x) << FW_VI_CMD_VIID_S) 1921 #define FW_VI_CMD_VIID_G(x) (((x) >> FW_VI_CMD_VIID_S) & FW_VI_CMD_VIID_M) 1922 1923 #define FW_VI_CMD_PORTID_S 4 1924 #define FW_VI_CMD_PORTID_M 0xf 1925 #define FW_VI_CMD_PORTID_V(x) ((x) << FW_VI_CMD_PORTID_S) 1926 #define FW_VI_CMD_PORTID_G(x) \ 1927 (((x) >> FW_VI_CMD_PORTID_S) & FW_VI_CMD_PORTID_M) 1928 1929 #define FW_VI_CMD_RSSSIZE_S 0 1930 #define FW_VI_CMD_RSSSIZE_M 0x7ff 1931 #define FW_VI_CMD_RSSSIZE_G(x) \ 1932 (((x) >> FW_VI_CMD_RSSSIZE_S) & FW_VI_CMD_RSSSIZE_M) 1933 1934 /* Special VI_MAC command index ids */ 1935 #define FW_VI_MAC_ADD_MAC 0x3FF 1936 #define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE 1937 #define FW_VI_MAC_MAC_BASED_FREE 0x3FD 1938 #define FW_CLS_TCAM_NUM_ENTRIES 336 1939 1940 enum fw_vi_mac_smac { 1941 FW_VI_MAC_MPS_TCAM_ENTRY, 1942 FW_VI_MAC_MPS_TCAM_ONLY, 1943 FW_VI_MAC_SMT_ONLY, 1944 FW_VI_MAC_SMT_AND_MPSTCAM 1945 }; 1946 1947 enum fw_vi_mac_result { 1948 FW_VI_MAC_R_SUCCESS, 1949 FW_VI_MAC_R_F_NONEXISTENT_NOMEM, 1950 FW_VI_MAC_R_SMAC_FAIL, 1951 FW_VI_MAC_R_F_ACL_CHECK 1952 }; 1953 1954 struct fw_vi_mac_cmd { 1955 __be32 op_to_viid; 1956 __be32 freemacs_to_len16; 1957 union fw_vi_mac { 1958 struct fw_vi_mac_exact { 1959 __be16 valid_to_idx; 1960 u8 macaddr[6]; 1961 } exact[7]; 1962 struct fw_vi_mac_hash { 1963 __be64 hashvec; 1964 } hash; 1965 } u; 1966 }; 1967 1968 #define FW_VI_MAC_CMD_VIID_S 0 1969 #define FW_VI_MAC_CMD_VIID_V(x) ((x) << FW_VI_MAC_CMD_VIID_S) 1970 1971 #define FW_VI_MAC_CMD_FREEMACS_S 31 1972 #define FW_VI_MAC_CMD_FREEMACS_V(x) ((x) << FW_VI_MAC_CMD_FREEMACS_S) 1973 1974 #define FW_VI_MAC_CMD_HASHVECEN_S 23 1975 #define FW_VI_MAC_CMD_HASHVECEN_V(x) ((x) << FW_VI_MAC_CMD_HASHVECEN_S) 1976 #define FW_VI_MAC_CMD_HASHVECEN_F FW_VI_MAC_CMD_HASHVECEN_V(1U) 1977 1978 #define FW_VI_MAC_CMD_HASHUNIEN_S 22 1979 #define FW_VI_MAC_CMD_HASHUNIEN_V(x) ((x) << FW_VI_MAC_CMD_HASHUNIEN_S) 1980 1981 #define FW_VI_MAC_CMD_VALID_S 15 1982 #define FW_VI_MAC_CMD_VALID_V(x) ((x) << FW_VI_MAC_CMD_VALID_S) 1983 #define FW_VI_MAC_CMD_VALID_F FW_VI_MAC_CMD_VALID_V(1U) 1984 1985 #define FW_VI_MAC_CMD_PRIO_S 12 1986 #define FW_VI_MAC_CMD_PRIO_V(x) ((x) << FW_VI_MAC_CMD_PRIO_S) 1987 1988 #define FW_VI_MAC_CMD_SMAC_RESULT_S 10 1989 #define FW_VI_MAC_CMD_SMAC_RESULT_M 0x3 1990 #define FW_VI_MAC_CMD_SMAC_RESULT_V(x) ((x) << FW_VI_MAC_CMD_SMAC_RESULT_S) 1991 #define FW_VI_MAC_CMD_SMAC_RESULT_G(x) \ 1992 (((x) >> FW_VI_MAC_CMD_SMAC_RESULT_S) & FW_VI_MAC_CMD_SMAC_RESULT_M) 1993 1994 #define FW_VI_MAC_CMD_IDX_S 0 1995 #define FW_VI_MAC_CMD_IDX_M 0x3ff 1996 #define FW_VI_MAC_CMD_IDX_V(x) ((x) << FW_VI_MAC_CMD_IDX_S) 1997 #define FW_VI_MAC_CMD_IDX_G(x) \ 1998 (((x) >> FW_VI_MAC_CMD_IDX_S) & FW_VI_MAC_CMD_IDX_M) 1999 2000 #define FW_RXMODE_MTU_NO_CHG 65535 2001 2002 struct fw_vi_rxmode_cmd { 2003 __be32 op_to_viid; 2004 __be32 retval_len16; 2005 __be32 mtu_to_vlanexen; 2006 __be32 r4_lo; 2007 }; 2008 2009 #define FW_VI_RXMODE_CMD_VIID_S 0 2010 #define FW_VI_RXMODE_CMD_VIID_V(x) ((x) << FW_VI_RXMODE_CMD_VIID_S) 2011 2012 #define FW_VI_RXMODE_CMD_MTU_S 16 2013 #define FW_VI_RXMODE_CMD_MTU_M 0xffff 2014 #define FW_VI_RXMODE_CMD_MTU_V(x) ((x) << FW_VI_RXMODE_CMD_MTU_S) 2015 2016 #define FW_VI_RXMODE_CMD_PROMISCEN_S 14 2017 #define FW_VI_RXMODE_CMD_PROMISCEN_M 0x3 2018 #define FW_VI_RXMODE_CMD_PROMISCEN_V(x) ((x) << FW_VI_RXMODE_CMD_PROMISCEN_S) 2019 2020 #define FW_VI_RXMODE_CMD_ALLMULTIEN_S 12 2021 #define FW_VI_RXMODE_CMD_ALLMULTIEN_M 0x3 2022 #define FW_VI_RXMODE_CMD_ALLMULTIEN_V(x) \ 2023 ((x) << FW_VI_RXMODE_CMD_ALLMULTIEN_S) 2024 2025 #define FW_VI_RXMODE_CMD_BROADCASTEN_S 10 2026 #define FW_VI_RXMODE_CMD_BROADCASTEN_M 0x3 2027 #define FW_VI_RXMODE_CMD_BROADCASTEN_V(x) \ 2028 ((x) << FW_VI_RXMODE_CMD_BROADCASTEN_S) 2029 2030 #define FW_VI_RXMODE_CMD_VLANEXEN_S 8 2031 #define FW_VI_RXMODE_CMD_VLANEXEN_M 0x3 2032 #define FW_VI_RXMODE_CMD_VLANEXEN_V(x) ((x) << FW_VI_RXMODE_CMD_VLANEXEN_S) 2033 2034 struct fw_vi_enable_cmd { 2035 __be32 op_to_viid; 2036 __be32 ien_to_len16; 2037 __be16 blinkdur; 2038 __be16 r3; 2039 __be32 r4; 2040 }; 2041 2042 #define FW_VI_ENABLE_CMD_VIID_S 0 2043 #define FW_VI_ENABLE_CMD_VIID_V(x) ((x) << FW_VI_ENABLE_CMD_VIID_S) 2044 2045 #define FW_VI_ENABLE_CMD_IEN_S 31 2046 #define FW_VI_ENABLE_CMD_IEN_V(x) ((x) << FW_VI_ENABLE_CMD_IEN_S) 2047 2048 #define FW_VI_ENABLE_CMD_EEN_S 30 2049 #define FW_VI_ENABLE_CMD_EEN_V(x) ((x) << FW_VI_ENABLE_CMD_EEN_S) 2050 2051 #define FW_VI_ENABLE_CMD_LED_S 29 2052 #define FW_VI_ENABLE_CMD_LED_V(x) ((x) << FW_VI_ENABLE_CMD_LED_S) 2053 #define FW_VI_ENABLE_CMD_LED_F FW_VI_ENABLE_CMD_LED_V(1U) 2054 2055 #define FW_VI_ENABLE_CMD_DCB_INFO_S 28 2056 #define FW_VI_ENABLE_CMD_DCB_INFO_V(x) ((x) << FW_VI_ENABLE_CMD_DCB_INFO_S) 2057 2058 /* VI VF stats offset definitions */ 2059 #define VI_VF_NUM_STATS 16 2060 enum fw_vi_stats_vf_index { 2061 FW_VI_VF_STAT_TX_BCAST_BYTES_IX, 2062 FW_VI_VF_STAT_TX_BCAST_FRAMES_IX, 2063 FW_VI_VF_STAT_TX_MCAST_BYTES_IX, 2064 FW_VI_VF_STAT_TX_MCAST_FRAMES_IX, 2065 FW_VI_VF_STAT_TX_UCAST_BYTES_IX, 2066 FW_VI_VF_STAT_TX_UCAST_FRAMES_IX, 2067 FW_VI_VF_STAT_TX_DROP_FRAMES_IX, 2068 FW_VI_VF_STAT_TX_OFLD_BYTES_IX, 2069 FW_VI_VF_STAT_TX_OFLD_FRAMES_IX, 2070 FW_VI_VF_STAT_RX_BCAST_BYTES_IX, 2071 FW_VI_VF_STAT_RX_BCAST_FRAMES_IX, 2072 FW_VI_VF_STAT_RX_MCAST_BYTES_IX, 2073 FW_VI_VF_STAT_RX_MCAST_FRAMES_IX, 2074 FW_VI_VF_STAT_RX_UCAST_BYTES_IX, 2075 FW_VI_VF_STAT_RX_UCAST_FRAMES_IX, 2076 FW_VI_VF_STAT_RX_ERR_FRAMES_IX 2077 }; 2078 2079 /* VI PF stats offset definitions */ 2080 #define VI_PF_NUM_STATS 17 2081 enum fw_vi_stats_pf_index { 2082 FW_VI_PF_STAT_TX_BCAST_BYTES_IX, 2083 FW_VI_PF_STAT_TX_BCAST_FRAMES_IX, 2084 FW_VI_PF_STAT_TX_MCAST_BYTES_IX, 2085 FW_VI_PF_STAT_TX_MCAST_FRAMES_IX, 2086 FW_VI_PF_STAT_TX_UCAST_BYTES_IX, 2087 FW_VI_PF_STAT_TX_UCAST_FRAMES_IX, 2088 FW_VI_PF_STAT_TX_OFLD_BYTES_IX, 2089 FW_VI_PF_STAT_TX_OFLD_FRAMES_IX, 2090 FW_VI_PF_STAT_RX_BYTES_IX, 2091 FW_VI_PF_STAT_RX_FRAMES_IX, 2092 FW_VI_PF_STAT_RX_BCAST_BYTES_IX, 2093 FW_VI_PF_STAT_RX_BCAST_FRAMES_IX, 2094 FW_VI_PF_STAT_RX_MCAST_BYTES_IX, 2095 FW_VI_PF_STAT_RX_MCAST_FRAMES_IX, 2096 FW_VI_PF_STAT_RX_UCAST_BYTES_IX, 2097 FW_VI_PF_STAT_RX_UCAST_FRAMES_IX, 2098 FW_VI_PF_STAT_RX_ERR_FRAMES_IX 2099 }; 2100 2101 struct fw_vi_stats_cmd { 2102 __be32 op_to_viid; 2103 __be32 retval_len16; 2104 union fw_vi_stats { 2105 struct fw_vi_stats_ctl { 2106 __be16 nstats_ix; 2107 __be16 r6; 2108 __be32 r7; 2109 __be64 stat0; 2110 __be64 stat1; 2111 __be64 stat2; 2112 __be64 stat3; 2113 __be64 stat4; 2114 __be64 stat5; 2115 } ctl; 2116 struct fw_vi_stats_pf { 2117 __be64 tx_bcast_bytes; 2118 __be64 tx_bcast_frames; 2119 __be64 tx_mcast_bytes; 2120 __be64 tx_mcast_frames; 2121 __be64 tx_ucast_bytes; 2122 __be64 tx_ucast_frames; 2123 __be64 tx_offload_bytes; 2124 __be64 tx_offload_frames; 2125 __be64 rx_pf_bytes; 2126 __be64 rx_pf_frames; 2127 __be64 rx_bcast_bytes; 2128 __be64 rx_bcast_frames; 2129 __be64 rx_mcast_bytes; 2130 __be64 rx_mcast_frames; 2131 __be64 rx_ucast_bytes; 2132 __be64 rx_ucast_frames; 2133 __be64 rx_err_frames; 2134 } pf; 2135 struct fw_vi_stats_vf { 2136 __be64 tx_bcast_bytes; 2137 __be64 tx_bcast_frames; 2138 __be64 tx_mcast_bytes; 2139 __be64 tx_mcast_frames; 2140 __be64 tx_ucast_bytes; 2141 __be64 tx_ucast_frames; 2142 __be64 tx_drop_frames; 2143 __be64 tx_offload_bytes; 2144 __be64 tx_offload_frames; 2145 __be64 rx_bcast_bytes; 2146 __be64 rx_bcast_frames; 2147 __be64 rx_mcast_bytes; 2148 __be64 rx_mcast_frames; 2149 __be64 rx_ucast_bytes; 2150 __be64 rx_ucast_frames; 2151 __be64 rx_err_frames; 2152 } vf; 2153 } u; 2154 }; 2155 2156 #define FW_VI_STATS_CMD_VIID_S 0 2157 #define FW_VI_STATS_CMD_VIID_V(x) ((x) << FW_VI_STATS_CMD_VIID_S) 2158 2159 #define FW_VI_STATS_CMD_NSTATS_S 12 2160 #define FW_VI_STATS_CMD_NSTATS_V(x) ((x) << FW_VI_STATS_CMD_NSTATS_S) 2161 2162 #define FW_VI_STATS_CMD_IX_S 0 2163 #define FW_VI_STATS_CMD_IX_V(x) ((x) << FW_VI_STATS_CMD_IX_S) 2164 2165 struct fw_acl_mac_cmd { 2166 __be32 op_to_vfn; 2167 __be32 en_to_len16; 2168 u8 nmac; 2169 u8 r3[7]; 2170 __be16 r4; 2171 u8 macaddr0[6]; 2172 __be16 r5; 2173 u8 macaddr1[6]; 2174 __be16 r6; 2175 u8 macaddr2[6]; 2176 __be16 r7; 2177 u8 macaddr3[6]; 2178 }; 2179 2180 #define FW_ACL_MAC_CMD_PFN_S 8 2181 #define FW_ACL_MAC_CMD_PFN_V(x) ((x) << FW_ACL_MAC_CMD_PFN_S) 2182 2183 #define FW_ACL_MAC_CMD_VFN_S 0 2184 #define FW_ACL_MAC_CMD_VFN_V(x) ((x) << FW_ACL_MAC_CMD_VFN_S) 2185 2186 #define FW_ACL_MAC_CMD_EN_S 31 2187 #define FW_ACL_MAC_CMD_EN_V(x) ((x) << FW_ACL_MAC_CMD_EN_S) 2188 2189 struct fw_acl_vlan_cmd { 2190 __be32 op_to_vfn; 2191 __be32 en_to_len16; 2192 u8 nvlan; 2193 u8 dropnovlan_fm; 2194 u8 r3_lo[6]; 2195 __be16 vlanid[16]; 2196 }; 2197 2198 #define FW_ACL_VLAN_CMD_PFN_S 8 2199 #define FW_ACL_VLAN_CMD_PFN_V(x) ((x) << FW_ACL_VLAN_CMD_PFN_S) 2200 2201 #define FW_ACL_VLAN_CMD_VFN_S 0 2202 #define FW_ACL_VLAN_CMD_VFN_V(x) ((x) << FW_ACL_VLAN_CMD_VFN_S) 2203 2204 #define FW_ACL_VLAN_CMD_EN_S 31 2205 #define FW_ACL_VLAN_CMD_EN_V(x) ((x) << FW_ACL_VLAN_CMD_EN_S) 2206 2207 #define FW_ACL_VLAN_CMD_DROPNOVLAN_S 7 2208 #define FW_ACL_VLAN_CMD_DROPNOVLAN_V(x) ((x) << FW_ACL_VLAN_CMD_DROPNOVLAN_S) 2209 2210 #define FW_ACL_VLAN_CMD_FM_S 6 2211 #define FW_ACL_VLAN_CMD_FM_V(x) ((x) << FW_ACL_VLAN_CMD_FM_S) 2212 2213 enum fw_port_cap { 2214 FW_PORT_CAP_SPEED_100M = 0x0001, 2215 FW_PORT_CAP_SPEED_1G = 0x0002, 2216 FW_PORT_CAP_SPEED_2_5G = 0x0004, 2217 FW_PORT_CAP_SPEED_10G = 0x0008, 2218 FW_PORT_CAP_SPEED_40G = 0x0010, 2219 FW_PORT_CAP_SPEED_100G = 0x0020, 2220 FW_PORT_CAP_FC_RX = 0x0040, 2221 FW_PORT_CAP_FC_TX = 0x0080, 2222 FW_PORT_CAP_ANEG = 0x0100, 2223 FW_PORT_CAP_MDI_0 = 0x0200, 2224 FW_PORT_CAP_MDI_1 = 0x0400, 2225 FW_PORT_CAP_BEAN = 0x0800, 2226 FW_PORT_CAP_PMA_LPBK = 0x1000, 2227 FW_PORT_CAP_PCS_LPBK = 0x2000, 2228 FW_PORT_CAP_PHYXS_LPBK = 0x4000, 2229 FW_PORT_CAP_FAR_END_LPBK = 0x8000, 2230 }; 2231 2232 enum fw_port_mdi { 2233 FW_PORT_CAP_MDI_UNCHANGED, 2234 FW_PORT_CAP_MDI_AUTO, 2235 FW_PORT_CAP_MDI_F_STRAIGHT, 2236 FW_PORT_CAP_MDI_F_CROSSOVER 2237 }; 2238 2239 #define FW_PORT_CAP_MDI_S 9 2240 #define FW_PORT_CAP_MDI_V(x) ((x) << FW_PORT_CAP_MDI_S) 2241 2242 enum fw_port_action { 2243 FW_PORT_ACTION_L1_CFG = 0x0001, 2244 FW_PORT_ACTION_L2_CFG = 0x0002, 2245 FW_PORT_ACTION_GET_PORT_INFO = 0x0003, 2246 FW_PORT_ACTION_L2_PPP_CFG = 0x0004, 2247 FW_PORT_ACTION_L2_DCB_CFG = 0x0005, 2248 FW_PORT_ACTION_DCB_READ_TRANS = 0x0006, 2249 FW_PORT_ACTION_DCB_READ_RECV = 0x0007, 2250 FW_PORT_ACTION_DCB_READ_DET = 0x0008, 2251 FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010, 2252 FW_PORT_ACTION_L1_LOW_PWR_EN = 0x0011, 2253 FW_PORT_ACTION_L2_WOL_MODE_EN = 0x0012, 2254 FW_PORT_ACTION_LPBK_TO_NORMAL = 0x0020, 2255 FW_PORT_ACTION_L1_LPBK = 0x0021, 2256 FW_PORT_ACTION_L1_PMA_LPBK = 0x0022, 2257 FW_PORT_ACTION_L1_PCS_LPBK = 0x0023, 2258 FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024, 2259 FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025, 2260 FW_PORT_ACTION_PHY_RESET = 0x0040, 2261 FW_PORT_ACTION_PMA_RESET = 0x0041, 2262 FW_PORT_ACTION_PCS_RESET = 0x0042, 2263 FW_PORT_ACTION_PHYXS_RESET = 0x0043, 2264 FW_PORT_ACTION_DTEXS_REEST = 0x0044, 2265 FW_PORT_ACTION_AN_RESET = 0x0045 2266 }; 2267 2268 enum fw_port_l2cfg_ctlbf { 2269 FW_PORT_L2_CTLBF_OVLAN0 = 0x01, 2270 FW_PORT_L2_CTLBF_OVLAN1 = 0x02, 2271 FW_PORT_L2_CTLBF_OVLAN2 = 0x04, 2272 FW_PORT_L2_CTLBF_OVLAN3 = 0x08, 2273 FW_PORT_L2_CTLBF_IVLAN = 0x10, 2274 FW_PORT_L2_CTLBF_TXIPG = 0x20 2275 }; 2276 2277 enum fw_port_dcb_versions { 2278 FW_PORT_DCB_VER_UNKNOWN, 2279 FW_PORT_DCB_VER_CEE1D0, 2280 FW_PORT_DCB_VER_CEE1D01, 2281 FW_PORT_DCB_VER_IEEE, 2282 FW_PORT_DCB_VER_AUTO = 7 2283 }; 2284 2285 enum fw_port_dcb_cfg { 2286 FW_PORT_DCB_CFG_PG = 0x01, 2287 FW_PORT_DCB_CFG_PFC = 0x02, 2288 FW_PORT_DCB_CFG_APPL = 0x04 2289 }; 2290 2291 enum fw_port_dcb_cfg_rc { 2292 FW_PORT_DCB_CFG_SUCCESS = 0x0, 2293 FW_PORT_DCB_CFG_ERROR = 0x1 2294 }; 2295 2296 enum fw_port_dcb_type { 2297 FW_PORT_DCB_TYPE_PGID = 0x00, 2298 FW_PORT_DCB_TYPE_PGRATE = 0x01, 2299 FW_PORT_DCB_TYPE_PRIORATE = 0x02, 2300 FW_PORT_DCB_TYPE_PFC = 0x03, 2301 FW_PORT_DCB_TYPE_APP_ID = 0x04, 2302 FW_PORT_DCB_TYPE_CONTROL = 0x05, 2303 }; 2304 2305 enum fw_port_dcb_feature_state { 2306 FW_PORT_DCB_FEATURE_STATE_PENDING = 0x0, 2307 FW_PORT_DCB_FEATURE_STATE_SUCCESS = 0x1, 2308 FW_PORT_DCB_FEATURE_STATE_ERROR = 0x2, 2309 FW_PORT_DCB_FEATURE_STATE_TIMEOUT = 0x3, 2310 }; 2311 2312 struct fw_port_cmd { 2313 __be32 op_to_portid; 2314 __be32 action_to_len16; 2315 union fw_port { 2316 struct fw_port_l1cfg { 2317 __be32 rcap; 2318 __be32 r; 2319 } l1cfg; 2320 struct fw_port_l2cfg { 2321 __u8 ctlbf; 2322 __u8 ovlan3_to_ivlan0; 2323 __be16 ivlantype; 2324 __be16 txipg_force_pinfo; 2325 __be16 mtu; 2326 __be16 ovlan0mask; 2327 __be16 ovlan0type; 2328 __be16 ovlan1mask; 2329 __be16 ovlan1type; 2330 __be16 ovlan2mask; 2331 __be16 ovlan2type; 2332 __be16 ovlan3mask; 2333 __be16 ovlan3type; 2334 } l2cfg; 2335 struct fw_port_info { 2336 __be32 lstatus_to_modtype; 2337 __be16 pcap; 2338 __be16 acap; 2339 __be16 mtu; 2340 __u8 cbllen; 2341 __u8 auxlinfo; 2342 __u8 dcbxdis_pkd; 2343 __u8 r8_lo[3]; 2344 __be64 r9; 2345 } info; 2346 struct fw_port_diags { 2347 __u8 diagop; 2348 __u8 r[3]; 2349 __be32 diagval; 2350 } diags; 2351 union fw_port_dcb { 2352 struct fw_port_dcb_pgid { 2353 __u8 type; 2354 __u8 apply_pkd; 2355 __u8 r10_lo[2]; 2356 __be32 pgid; 2357 __be64 r11; 2358 } pgid; 2359 struct fw_port_dcb_pgrate { 2360 __u8 type; 2361 __u8 apply_pkd; 2362 __u8 r10_lo[5]; 2363 __u8 num_tcs_supported; 2364 __u8 pgrate[8]; 2365 __u8 tsa[8]; 2366 } pgrate; 2367 struct fw_port_dcb_priorate { 2368 __u8 type; 2369 __u8 apply_pkd; 2370 __u8 r10_lo[6]; 2371 __u8 strict_priorate[8]; 2372 } priorate; 2373 struct fw_port_dcb_pfc { 2374 __u8 type; 2375 __u8 pfcen; 2376 __u8 r10[5]; 2377 __u8 max_pfc_tcs; 2378 __be64 r11; 2379 } pfc; 2380 struct fw_port_app_priority { 2381 __u8 type; 2382 __u8 r10[2]; 2383 __u8 idx; 2384 __u8 user_prio_map; 2385 __u8 sel_field; 2386 __be16 protocolid; 2387 __be64 r12; 2388 } app_priority; 2389 struct fw_port_dcb_control { 2390 __u8 type; 2391 __u8 all_syncd_pkd; 2392 __be16 dcb_version_to_app_state; 2393 __be32 r11; 2394 __be64 r12; 2395 } control; 2396 } dcb; 2397 } u; 2398 }; 2399 2400 #define FW_PORT_CMD_READ_S 22 2401 #define FW_PORT_CMD_READ_V(x) ((x) << FW_PORT_CMD_READ_S) 2402 #define FW_PORT_CMD_READ_F FW_PORT_CMD_READ_V(1U) 2403 2404 #define FW_PORT_CMD_PORTID_S 0 2405 #define FW_PORT_CMD_PORTID_M 0xf 2406 #define FW_PORT_CMD_PORTID_V(x) ((x) << FW_PORT_CMD_PORTID_S) 2407 #define FW_PORT_CMD_PORTID_G(x) \ 2408 (((x) >> FW_PORT_CMD_PORTID_S) & FW_PORT_CMD_PORTID_M) 2409 2410 #define FW_PORT_CMD_ACTION_S 16 2411 #define FW_PORT_CMD_ACTION_M 0xffff 2412 #define FW_PORT_CMD_ACTION_V(x) ((x) << FW_PORT_CMD_ACTION_S) 2413 #define FW_PORT_CMD_ACTION_G(x) \ 2414 (((x) >> FW_PORT_CMD_ACTION_S) & FW_PORT_CMD_ACTION_M) 2415 2416 #define FW_PORT_CMD_OVLAN3_S 7 2417 #define FW_PORT_CMD_OVLAN3_V(x) ((x) << FW_PORT_CMD_OVLAN3_S) 2418 2419 #define FW_PORT_CMD_OVLAN2_S 6 2420 #define FW_PORT_CMD_OVLAN2_V(x) ((x) << FW_PORT_CMD_OVLAN2_S) 2421 2422 #define FW_PORT_CMD_OVLAN1_S 5 2423 #define FW_PORT_CMD_OVLAN1_V(x) ((x) << FW_PORT_CMD_OVLAN1_S) 2424 2425 #define FW_PORT_CMD_OVLAN0_S 4 2426 #define FW_PORT_CMD_OVLAN0_V(x) ((x) << FW_PORT_CMD_OVLAN0_S) 2427 2428 #define FW_PORT_CMD_IVLAN0_S 3 2429 #define FW_PORT_CMD_IVLAN0_V(x) ((x) << FW_PORT_CMD_IVLAN0_S) 2430 2431 #define FW_PORT_CMD_TXIPG_S 3 2432 #define FW_PORT_CMD_TXIPG_V(x) ((x) << FW_PORT_CMD_TXIPG_S) 2433 2434 #define FW_PORT_CMD_LSTATUS_S 31 2435 #define FW_PORT_CMD_LSTATUS_M 0x1 2436 #define FW_PORT_CMD_LSTATUS_V(x) ((x) << FW_PORT_CMD_LSTATUS_S) 2437 #define FW_PORT_CMD_LSTATUS_G(x) \ 2438 (((x) >> FW_PORT_CMD_LSTATUS_S) & FW_PORT_CMD_LSTATUS_M) 2439 #define FW_PORT_CMD_LSTATUS_F FW_PORT_CMD_LSTATUS_V(1U) 2440 2441 #define FW_PORT_CMD_LSPEED_S 24 2442 #define FW_PORT_CMD_LSPEED_M 0x3f 2443 #define FW_PORT_CMD_LSPEED_V(x) ((x) << FW_PORT_CMD_LSPEED_S) 2444 #define FW_PORT_CMD_LSPEED_G(x) \ 2445 (((x) >> FW_PORT_CMD_LSPEED_S) & FW_PORT_CMD_LSPEED_M) 2446 2447 #define FW_PORT_CMD_TXPAUSE_S 23 2448 #define FW_PORT_CMD_TXPAUSE_V(x) ((x) << FW_PORT_CMD_TXPAUSE_S) 2449 #define FW_PORT_CMD_TXPAUSE_F FW_PORT_CMD_TXPAUSE_V(1U) 2450 2451 #define FW_PORT_CMD_RXPAUSE_S 22 2452 #define FW_PORT_CMD_RXPAUSE_V(x) ((x) << FW_PORT_CMD_RXPAUSE_S) 2453 #define FW_PORT_CMD_RXPAUSE_F FW_PORT_CMD_RXPAUSE_V(1U) 2454 2455 #define FW_PORT_CMD_MDIOCAP_S 21 2456 #define FW_PORT_CMD_MDIOCAP_V(x) ((x) << FW_PORT_CMD_MDIOCAP_S) 2457 #define FW_PORT_CMD_MDIOCAP_F FW_PORT_CMD_MDIOCAP_V(1U) 2458 2459 #define FW_PORT_CMD_MDIOADDR_S 16 2460 #define FW_PORT_CMD_MDIOADDR_M 0x1f 2461 #define FW_PORT_CMD_MDIOADDR_G(x) \ 2462 (((x) >> FW_PORT_CMD_MDIOADDR_S) & FW_PORT_CMD_MDIOADDR_M) 2463 2464 #define FW_PORT_CMD_LPTXPAUSE_S 15 2465 #define FW_PORT_CMD_LPTXPAUSE_V(x) ((x) << FW_PORT_CMD_LPTXPAUSE_S) 2466 #define FW_PORT_CMD_LPTXPAUSE_F FW_PORT_CMD_LPTXPAUSE_V(1U) 2467 2468 #define FW_PORT_CMD_LPRXPAUSE_S 14 2469 #define FW_PORT_CMD_LPRXPAUSE_V(x) ((x) << FW_PORT_CMD_LPRXPAUSE_S) 2470 #define FW_PORT_CMD_LPRXPAUSE_F FW_PORT_CMD_LPRXPAUSE_V(1U) 2471 2472 #define FW_PORT_CMD_PTYPE_S 8 2473 #define FW_PORT_CMD_PTYPE_M 0x1f 2474 #define FW_PORT_CMD_PTYPE_G(x) \ 2475 (((x) >> FW_PORT_CMD_PTYPE_S) & FW_PORT_CMD_PTYPE_M) 2476 2477 #define FW_PORT_CMD_MODTYPE_S 0 2478 #define FW_PORT_CMD_MODTYPE_M 0x1f 2479 #define FW_PORT_CMD_MODTYPE_V(x) ((x) << FW_PORT_CMD_MODTYPE_S) 2480 #define FW_PORT_CMD_MODTYPE_G(x) \ 2481 (((x) >> FW_PORT_CMD_MODTYPE_S) & FW_PORT_CMD_MODTYPE_M) 2482 2483 #define FW_PORT_CMD_DCBXDIS_S 7 2484 #define FW_PORT_CMD_DCBXDIS_V(x) ((x) << FW_PORT_CMD_DCBXDIS_S) 2485 #define FW_PORT_CMD_DCBXDIS_F FW_PORT_CMD_DCBXDIS_V(1U) 2486 2487 #define FW_PORT_CMD_APPLY_S 7 2488 #define FW_PORT_CMD_APPLY_V(x) ((x) << FW_PORT_CMD_APPLY_S) 2489 #define FW_PORT_CMD_APPLY_F FW_PORT_CMD_APPLY_V(1U) 2490 2491 #define FW_PORT_CMD_ALL_SYNCD_S 7 2492 #define FW_PORT_CMD_ALL_SYNCD_V(x) ((x) << FW_PORT_CMD_ALL_SYNCD_S) 2493 #define FW_PORT_CMD_ALL_SYNCD_F FW_PORT_CMD_ALL_SYNCD_V(1U) 2494 2495 #define FW_PORT_CMD_DCB_VERSION_S 12 2496 #define FW_PORT_CMD_DCB_VERSION_M 0x7 2497 #define FW_PORT_CMD_DCB_VERSION_G(x) \ 2498 (((x) >> FW_PORT_CMD_DCB_VERSION_S) & FW_PORT_CMD_DCB_VERSION_M) 2499 2500 enum fw_port_type { 2501 FW_PORT_TYPE_FIBER_XFI, 2502 FW_PORT_TYPE_FIBER_XAUI, 2503 FW_PORT_TYPE_BT_SGMII, 2504 FW_PORT_TYPE_BT_XFI, 2505 FW_PORT_TYPE_BT_XAUI, 2506 FW_PORT_TYPE_KX4, 2507 FW_PORT_TYPE_CX4, 2508 FW_PORT_TYPE_KX, 2509 FW_PORT_TYPE_KR, 2510 FW_PORT_TYPE_SFP, 2511 FW_PORT_TYPE_BP_AP, 2512 FW_PORT_TYPE_BP4_AP, 2513 FW_PORT_TYPE_QSFP_10G, 2514 FW_PORT_TYPE_QSA, 2515 FW_PORT_TYPE_QSFP, 2516 FW_PORT_TYPE_BP40_BA, 2517 2518 FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_M 2519 }; 2520 2521 enum fw_port_module_type { 2522 FW_PORT_MOD_TYPE_NA, 2523 FW_PORT_MOD_TYPE_LR, 2524 FW_PORT_MOD_TYPE_SR, 2525 FW_PORT_MOD_TYPE_ER, 2526 FW_PORT_MOD_TYPE_TWINAX_PASSIVE, 2527 FW_PORT_MOD_TYPE_TWINAX_ACTIVE, 2528 FW_PORT_MOD_TYPE_LRM, 2529 FW_PORT_MOD_TYPE_ERROR = FW_PORT_CMD_MODTYPE_M - 3, 2530 FW_PORT_MOD_TYPE_UNKNOWN = FW_PORT_CMD_MODTYPE_M - 2, 2531 FW_PORT_MOD_TYPE_NOTSUPPORTED = FW_PORT_CMD_MODTYPE_M - 1, 2532 2533 FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_M 2534 }; 2535 2536 enum fw_port_mod_sub_type { 2537 FW_PORT_MOD_SUB_TYPE_NA, 2538 FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1, 2539 FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2, 2540 FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3, 2541 FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4, 2542 FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5, 2543 FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8, 2544 2545 /* The following will never been in the VPD. They are TWINAX cable 2546 * lengths decoded from SFP+ module i2c PROMs. These should 2547 * almost certainly go somewhere else ... 2548 */ 2549 FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9, 2550 FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA, 2551 FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB, 2552 FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC, 2553 }; 2554 2555 enum fw_port_stats_tx_index { 2556 FW_STAT_TX_PORT_BYTES_IX = 0, 2557 FW_STAT_TX_PORT_FRAMES_IX, 2558 FW_STAT_TX_PORT_BCAST_IX, 2559 FW_STAT_TX_PORT_MCAST_IX, 2560 FW_STAT_TX_PORT_UCAST_IX, 2561 FW_STAT_TX_PORT_ERROR_IX, 2562 FW_STAT_TX_PORT_64B_IX, 2563 FW_STAT_TX_PORT_65B_127B_IX, 2564 FW_STAT_TX_PORT_128B_255B_IX, 2565 FW_STAT_TX_PORT_256B_511B_IX, 2566 FW_STAT_TX_PORT_512B_1023B_IX, 2567 FW_STAT_TX_PORT_1024B_1518B_IX, 2568 FW_STAT_TX_PORT_1519B_MAX_IX, 2569 FW_STAT_TX_PORT_DROP_IX, 2570 FW_STAT_TX_PORT_PAUSE_IX, 2571 FW_STAT_TX_PORT_PPP0_IX, 2572 FW_STAT_TX_PORT_PPP1_IX, 2573 FW_STAT_TX_PORT_PPP2_IX, 2574 FW_STAT_TX_PORT_PPP3_IX, 2575 FW_STAT_TX_PORT_PPP4_IX, 2576 FW_STAT_TX_PORT_PPP5_IX, 2577 FW_STAT_TX_PORT_PPP6_IX, 2578 FW_STAT_TX_PORT_PPP7_IX, 2579 FW_NUM_PORT_TX_STATS 2580 }; 2581 2582 enum fw_port_stat_rx_index { 2583 FW_STAT_RX_PORT_BYTES_IX = 0, 2584 FW_STAT_RX_PORT_FRAMES_IX, 2585 FW_STAT_RX_PORT_BCAST_IX, 2586 FW_STAT_RX_PORT_MCAST_IX, 2587 FW_STAT_RX_PORT_UCAST_IX, 2588 FW_STAT_RX_PORT_MTU_ERROR_IX, 2589 FW_STAT_RX_PORT_MTU_CRC_ERROR_IX, 2590 FW_STAT_RX_PORT_CRC_ERROR_IX, 2591 FW_STAT_RX_PORT_LEN_ERROR_IX, 2592 FW_STAT_RX_PORT_SYM_ERROR_IX, 2593 FW_STAT_RX_PORT_64B_IX, 2594 FW_STAT_RX_PORT_65B_127B_IX, 2595 FW_STAT_RX_PORT_128B_255B_IX, 2596 FW_STAT_RX_PORT_256B_511B_IX, 2597 FW_STAT_RX_PORT_512B_1023B_IX, 2598 FW_STAT_RX_PORT_1024B_1518B_IX, 2599 FW_STAT_RX_PORT_1519B_MAX_IX, 2600 FW_STAT_RX_PORT_PAUSE_IX, 2601 FW_STAT_RX_PORT_PPP0_IX, 2602 FW_STAT_RX_PORT_PPP1_IX, 2603 FW_STAT_RX_PORT_PPP2_IX, 2604 FW_STAT_RX_PORT_PPP3_IX, 2605 FW_STAT_RX_PORT_PPP4_IX, 2606 FW_STAT_RX_PORT_PPP5_IX, 2607 FW_STAT_RX_PORT_PPP6_IX, 2608 FW_STAT_RX_PORT_PPP7_IX, 2609 FW_STAT_RX_PORT_LESS_64B_IX, 2610 FW_STAT_RX_PORT_MAC_ERROR_IX, 2611 FW_NUM_PORT_RX_STATS 2612 }; 2613 2614 /* port stats */ 2615 #define FW_NUM_PORT_STATS (FW_NUM_PORT_TX_STATS + FW_NUM_PORT_RX_STATS) 2616 2617 struct fw_port_stats_cmd { 2618 __be32 op_to_portid; 2619 __be32 retval_len16; 2620 union fw_port_stats { 2621 struct fw_port_stats_ctl { 2622 u8 nstats_bg_bm; 2623 u8 tx_ix; 2624 __be16 r6; 2625 __be32 r7; 2626 __be64 stat0; 2627 __be64 stat1; 2628 __be64 stat2; 2629 __be64 stat3; 2630 __be64 stat4; 2631 __be64 stat5; 2632 } ctl; 2633 struct fw_port_stats_all { 2634 __be64 tx_bytes; 2635 __be64 tx_frames; 2636 __be64 tx_bcast; 2637 __be64 tx_mcast; 2638 __be64 tx_ucast; 2639 __be64 tx_error; 2640 __be64 tx_64b; 2641 __be64 tx_65b_127b; 2642 __be64 tx_128b_255b; 2643 __be64 tx_256b_511b; 2644 __be64 tx_512b_1023b; 2645 __be64 tx_1024b_1518b; 2646 __be64 tx_1519b_max; 2647 __be64 tx_drop; 2648 __be64 tx_pause; 2649 __be64 tx_ppp0; 2650 __be64 tx_ppp1; 2651 __be64 tx_ppp2; 2652 __be64 tx_ppp3; 2653 __be64 tx_ppp4; 2654 __be64 tx_ppp5; 2655 __be64 tx_ppp6; 2656 __be64 tx_ppp7; 2657 __be64 rx_bytes; 2658 __be64 rx_frames; 2659 __be64 rx_bcast; 2660 __be64 rx_mcast; 2661 __be64 rx_ucast; 2662 __be64 rx_mtu_error; 2663 __be64 rx_mtu_crc_error; 2664 __be64 rx_crc_error; 2665 __be64 rx_len_error; 2666 __be64 rx_sym_error; 2667 __be64 rx_64b; 2668 __be64 rx_65b_127b; 2669 __be64 rx_128b_255b; 2670 __be64 rx_256b_511b; 2671 __be64 rx_512b_1023b; 2672 __be64 rx_1024b_1518b; 2673 __be64 rx_1519b_max; 2674 __be64 rx_pause; 2675 __be64 rx_ppp0; 2676 __be64 rx_ppp1; 2677 __be64 rx_ppp2; 2678 __be64 rx_ppp3; 2679 __be64 rx_ppp4; 2680 __be64 rx_ppp5; 2681 __be64 rx_ppp6; 2682 __be64 rx_ppp7; 2683 __be64 rx_less_64b; 2684 __be64 rx_bg_drop; 2685 __be64 rx_bg_trunc; 2686 } all; 2687 } u; 2688 }; 2689 2690 /* port loopback stats */ 2691 #define FW_NUM_LB_STATS 16 2692 enum fw_port_lb_stats_index { 2693 FW_STAT_LB_PORT_BYTES_IX, 2694 FW_STAT_LB_PORT_FRAMES_IX, 2695 FW_STAT_LB_PORT_BCAST_IX, 2696 FW_STAT_LB_PORT_MCAST_IX, 2697 FW_STAT_LB_PORT_UCAST_IX, 2698 FW_STAT_LB_PORT_ERROR_IX, 2699 FW_STAT_LB_PORT_64B_IX, 2700 FW_STAT_LB_PORT_65B_127B_IX, 2701 FW_STAT_LB_PORT_128B_255B_IX, 2702 FW_STAT_LB_PORT_256B_511B_IX, 2703 FW_STAT_LB_PORT_512B_1023B_IX, 2704 FW_STAT_LB_PORT_1024B_1518B_IX, 2705 FW_STAT_LB_PORT_1519B_MAX_IX, 2706 FW_STAT_LB_PORT_DROP_FRAMES_IX 2707 }; 2708 2709 struct fw_port_lb_stats_cmd { 2710 __be32 op_to_lbport; 2711 __be32 retval_len16; 2712 union fw_port_lb_stats { 2713 struct fw_port_lb_stats_ctl { 2714 u8 nstats_bg_bm; 2715 u8 ix_pkd; 2716 __be16 r6; 2717 __be32 r7; 2718 __be64 stat0; 2719 __be64 stat1; 2720 __be64 stat2; 2721 __be64 stat3; 2722 __be64 stat4; 2723 __be64 stat5; 2724 } ctl; 2725 struct fw_port_lb_stats_all { 2726 __be64 tx_bytes; 2727 __be64 tx_frames; 2728 __be64 tx_bcast; 2729 __be64 tx_mcast; 2730 __be64 tx_ucast; 2731 __be64 tx_error; 2732 __be64 tx_64b; 2733 __be64 tx_65b_127b; 2734 __be64 tx_128b_255b; 2735 __be64 tx_256b_511b; 2736 __be64 tx_512b_1023b; 2737 __be64 tx_1024b_1518b; 2738 __be64 tx_1519b_max; 2739 __be64 rx_lb_drop; 2740 __be64 rx_lb_trunc; 2741 } all; 2742 } u; 2743 }; 2744 2745 struct fw_rss_ind_tbl_cmd { 2746 __be32 op_to_viid; 2747 __be32 retval_len16; 2748 __be16 niqid; 2749 __be16 startidx; 2750 __be32 r3; 2751 __be32 iq0_to_iq2; 2752 __be32 iq3_to_iq5; 2753 __be32 iq6_to_iq8; 2754 __be32 iq9_to_iq11; 2755 __be32 iq12_to_iq14; 2756 __be32 iq15_to_iq17; 2757 __be32 iq18_to_iq20; 2758 __be32 iq21_to_iq23; 2759 __be32 iq24_to_iq26; 2760 __be32 iq27_to_iq29; 2761 __be32 iq30_iq31; 2762 __be32 r15_lo; 2763 }; 2764 2765 #define FW_RSS_IND_TBL_CMD_VIID_S 0 2766 #define FW_RSS_IND_TBL_CMD_VIID_V(x) ((x) << FW_RSS_IND_TBL_CMD_VIID_S) 2767 2768 #define FW_RSS_IND_TBL_CMD_IQ0_S 20 2769 #define FW_RSS_IND_TBL_CMD_IQ0_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ0_S) 2770 2771 #define FW_RSS_IND_TBL_CMD_IQ1_S 10 2772 #define FW_RSS_IND_TBL_CMD_IQ1_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ1_S) 2773 2774 #define FW_RSS_IND_TBL_CMD_IQ2_S 0 2775 #define FW_RSS_IND_TBL_CMD_IQ2_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ2_S) 2776 2777 struct fw_rss_glb_config_cmd { 2778 __be32 op_to_write; 2779 __be32 retval_len16; 2780 union fw_rss_glb_config { 2781 struct fw_rss_glb_config_manual { 2782 __be32 mode_pkd; 2783 __be32 r3; 2784 __be64 r4; 2785 __be64 r5; 2786 } manual; 2787 struct fw_rss_glb_config_basicvirtual { 2788 __be32 mode_pkd; 2789 __be32 synmapen_to_hashtoeplitz; 2790 __be64 r8; 2791 __be64 r9; 2792 } basicvirtual; 2793 } u; 2794 }; 2795 2796 #define FW_RSS_GLB_CONFIG_CMD_MODE_S 28 2797 #define FW_RSS_GLB_CONFIG_CMD_MODE_M 0xf 2798 #define FW_RSS_GLB_CONFIG_CMD_MODE_V(x) ((x) << FW_RSS_GLB_CONFIG_CMD_MODE_S) 2799 #define FW_RSS_GLB_CONFIG_CMD_MODE_G(x) \ 2800 (((x) >> FW_RSS_GLB_CONFIG_CMD_MODE_S) & FW_RSS_GLB_CONFIG_CMD_MODE_M) 2801 2802 #define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL 0 2803 #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1 2804 2805 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S 8 2806 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(x) \ 2807 ((x) << FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S) 2808 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_F \ 2809 FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(1U) 2810 2811 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S 7 2812 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(x) \ 2813 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S) 2814 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_F \ 2815 FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(1U) 2816 2817 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S 6 2818 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(x) \ 2819 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S) 2820 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_F \ 2821 FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(1U) 2822 2823 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S 5 2824 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(x) \ 2825 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S) 2826 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_F \ 2827 FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(1U) 2828 2829 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S 4 2830 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(x) \ 2831 ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S) 2832 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_F \ 2833 FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(1U) 2834 2835 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S 3 2836 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(x) \ 2837 ((x) << FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S) 2838 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_F \ 2839 FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(1U) 2840 2841 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S 2 2842 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(x) \ 2843 ((x) << FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S) 2844 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F \ 2845 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(1U) 2846 2847 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S 1 2848 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(x) \ 2849 ((x) << FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S) 2850 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F \ 2851 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(1U) 2852 2853 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S 0 2854 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(x) \ 2855 ((x) << FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S) 2856 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_F \ 2857 FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(1U) 2858 2859 struct fw_rss_vi_config_cmd { 2860 __be32 op_to_viid; 2861 #define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0) 2862 __be32 retval_len16; 2863 union fw_rss_vi_config { 2864 struct fw_rss_vi_config_manual { 2865 __be64 r3; 2866 __be64 r4; 2867 __be64 r5; 2868 } manual; 2869 struct fw_rss_vi_config_basicvirtual { 2870 __be32 r6; 2871 __be32 defaultq_to_udpen; 2872 __be64 r9; 2873 __be64 r10; 2874 } basicvirtual; 2875 } u; 2876 }; 2877 2878 #define FW_RSS_VI_CONFIG_CMD_VIID_S 0 2879 #define FW_RSS_VI_CONFIG_CMD_VIID_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_VIID_S) 2880 2881 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S 16 2882 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M 0x3ff 2883 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_V(x) \ 2884 ((x) << FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) 2885 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_G(x) \ 2886 (((x) >> FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) & \ 2887 FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M) 2888 2889 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S 4 2890 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(x) \ 2891 ((x) << FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S) 2892 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F \ 2893 FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(1U) 2894 2895 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S 3 2896 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(x) \ 2897 ((x) << FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S) 2898 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F \ 2899 FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(1U) 2900 2901 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S 2 2902 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(x) \ 2903 ((x) << FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S) 2904 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F \ 2905 FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(1U) 2906 2907 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S 1 2908 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(x) \ 2909 ((x) << FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S) 2910 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F \ 2911 FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(1U) 2912 2913 #define FW_RSS_VI_CONFIG_CMD_UDPEN_S 0 2914 #define FW_RSS_VI_CONFIG_CMD_UDPEN_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_UDPEN_S) 2915 #define FW_RSS_VI_CONFIG_CMD_UDPEN_F FW_RSS_VI_CONFIG_CMD_UDPEN_V(1U) 2916 2917 struct fw_clip_cmd { 2918 __be32 op_to_write; 2919 __be32 alloc_to_len16; 2920 __be64 ip_hi; 2921 __be64 ip_lo; 2922 __be32 r4[2]; 2923 }; 2924 2925 #define FW_CLIP_CMD_ALLOC_S 31 2926 #define FW_CLIP_CMD_ALLOC_V(x) ((x) << FW_CLIP_CMD_ALLOC_S) 2927 #define FW_CLIP_CMD_ALLOC_F FW_CLIP_CMD_ALLOC_V(1U) 2928 2929 #define FW_CLIP_CMD_FREE_S 30 2930 #define FW_CLIP_CMD_FREE_V(x) ((x) << FW_CLIP_CMD_FREE_S) 2931 #define FW_CLIP_CMD_FREE_F FW_CLIP_CMD_FREE_V(1U) 2932 2933 enum fw_error_type { 2934 FW_ERROR_TYPE_EXCEPTION = 0x0, 2935 FW_ERROR_TYPE_HWMODULE = 0x1, 2936 FW_ERROR_TYPE_WR = 0x2, 2937 FW_ERROR_TYPE_ACL = 0x3, 2938 }; 2939 2940 struct fw_error_cmd { 2941 __be32 op_to_type; 2942 __be32 len16_pkd; 2943 union fw_error { 2944 struct fw_error_exception { 2945 __be32 info[6]; 2946 } exception; 2947 struct fw_error_hwmodule { 2948 __be32 regaddr; 2949 __be32 regval; 2950 } hwmodule; 2951 struct fw_error_wr { 2952 __be16 cidx; 2953 __be16 pfn_vfn; 2954 __be32 eqid; 2955 u8 wrhdr[16]; 2956 } wr; 2957 struct fw_error_acl { 2958 __be16 cidx; 2959 __be16 pfn_vfn; 2960 __be32 eqid; 2961 __be16 mv_pkd; 2962 u8 val[6]; 2963 __be64 r4; 2964 } acl; 2965 } u; 2966 }; 2967 2968 struct fw_debug_cmd { 2969 __be32 op_type; 2970 __be32 len16_pkd; 2971 union fw_debug { 2972 struct fw_debug_assert { 2973 __be32 fcid; 2974 __be32 line; 2975 __be32 x; 2976 __be32 y; 2977 u8 filename_0_7[8]; 2978 u8 filename_8_15[8]; 2979 __be64 r3; 2980 } assert; 2981 struct fw_debug_prt { 2982 __be16 dprtstridx; 2983 __be16 r3[3]; 2984 __be32 dprtstrparam0; 2985 __be32 dprtstrparam1; 2986 __be32 dprtstrparam2; 2987 __be32 dprtstrparam3; 2988 } prt; 2989 } u; 2990 }; 2991 2992 #define FW_DEBUG_CMD_TYPE_S 0 2993 #define FW_DEBUG_CMD_TYPE_M 0xff 2994 #define FW_DEBUG_CMD_TYPE_G(x) \ 2995 (((x) >> FW_DEBUG_CMD_TYPE_S) & FW_DEBUG_CMD_TYPE_M) 2996 2997 #define PCIE_FW_ERR_S 31 2998 #define PCIE_FW_ERR_V(x) ((x) << PCIE_FW_ERR_S) 2999 #define PCIE_FW_ERR_F PCIE_FW_ERR_V(1U) 3000 3001 #define PCIE_FW_INIT_S 30 3002 #define PCIE_FW_INIT_V(x) ((x) << PCIE_FW_INIT_S) 3003 #define PCIE_FW_INIT_F PCIE_FW_INIT_V(1U) 3004 3005 #define PCIE_FW_HALT_S 29 3006 #define PCIE_FW_HALT_V(x) ((x) << PCIE_FW_HALT_S) 3007 #define PCIE_FW_HALT_F PCIE_FW_HALT_V(1U) 3008 3009 #define PCIE_FW_EVAL_S 24 3010 #define PCIE_FW_EVAL_M 0x7 3011 #define PCIE_FW_EVAL_G(x) (((x) >> PCIE_FW_EVAL_S) & PCIE_FW_EVAL_M) 3012 3013 #define PCIE_FW_MASTER_VLD_S 15 3014 #define PCIE_FW_MASTER_VLD_V(x) ((x) << PCIE_FW_MASTER_VLD_S) 3015 #define PCIE_FW_MASTER_VLD_F PCIE_FW_MASTER_VLD_V(1U) 3016 3017 #define PCIE_FW_MASTER_S 12 3018 #define PCIE_FW_MASTER_M 0x7 3019 #define PCIE_FW_MASTER_V(x) ((x) << PCIE_FW_MASTER_S) 3020 #define PCIE_FW_MASTER_G(x) (((x) >> PCIE_FW_MASTER_S) & PCIE_FW_MASTER_M) 3021 3022 struct fw_hdr { 3023 u8 ver; 3024 u8 chip; /* terminator chip type */ 3025 __be16 len512; /* bin length in units of 512-bytes */ 3026 __be32 fw_ver; /* firmware version */ 3027 __be32 tp_microcode_ver; 3028 u8 intfver_nic; 3029 u8 intfver_vnic; 3030 u8 intfver_ofld; 3031 u8 intfver_ri; 3032 u8 intfver_iscsipdu; 3033 u8 intfver_iscsi; 3034 u8 intfver_fcoepdu; 3035 u8 intfver_fcoe; 3036 __u32 reserved2; 3037 __u32 reserved3; 3038 __u32 reserved4; 3039 __be32 flags; 3040 __be32 reserved6[23]; 3041 }; 3042 3043 enum fw_hdr_chip { 3044 FW_HDR_CHIP_T4, 3045 FW_HDR_CHIP_T5, 3046 FW_HDR_CHIP_T6 3047 }; 3048 3049 #define FW_HDR_FW_VER_MAJOR_S 24 3050 #define FW_HDR_FW_VER_MAJOR_M 0xff 3051 #define FW_HDR_FW_VER_MAJOR_V(x) \ 3052 ((x) << FW_HDR_FW_VER_MAJOR_S) 3053 #define FW_HDR_FW_VER_MAJOR_G(x) \ 3054 (((x) >> FW_HDR_FW_VER_MAJOR_S) & FW_HDR_FW_VER_MAJOR_M) 3055 3056 #define FW_HDR_FW_VER_MINOR_S 16 3057 #define FW_HDR_FW_VER_MINOR_M 0xff 3058 #define FW_HDR_FW_VER_MINOR_V(x) \ 3059 ((x) << FW_HDR_FW_VER_MINOR_S) 3060 #define FW_HDR_FW_VER_MINOR_G(x) \ 3061 (((x) >> FW_HDR_FW_VER_MINOR_S) & FW_HDR_FW_VER_MINOR_M) 3062 3063 #define FW_HDR_FW_VER_MICRO_S 8 3064 #define FW_HDR_FW_VER_MICRO_M 0xff 3065 #define FW_HDR_FW_VER_MICRO_V(x) \ 3066 ((x) << FW_HDR_FW_VER_MICRO_S) 3067 #define FW_HDR_FW_VER_MICRO_G(x) \ 3068 (((x) >> FW_HDR_FW_VER_MICRO_S) & FW_HDR_FW_VER_MICRO_M) 3069 3070 #define FW_HDR_FW_VER_BUILD_S 0 3071 #define FW_HDR_FW_VER_BUILD_M 0xff 3072 #define FW_HDR_FW_VER_BUILD_V(x) \ 3073 ((x) << FW_HDR_FW_VER_BUILD_S) 3074 #define FW_HDR_FW_VER_BUILD_G(x) \ 3075 (((x) >> FW_HDR_FW_VER_BUILD_S) & FW_HDR_FW_VER_BUILD_M) 3076 3077 enum fw_hdr_intfver { 3078 FW_HDR_INTFVER_NIC = 0x00, 3079 FW_HDR_INTFVER_VNIC = 0x00, 3080 FW_HDR_INTFVER_OFLD = 0x00, 3081 FW_HDR_INTFVER_RI = 0x00, 3082 FW_HDR_INTFVER_ISCSIPDU = 0x00, 3083 FW_HDR_INTFVER_ISCSI = 0x00, 3084 FW_HDR_INTFVER_FCOEPDU = 0x00, 3085 FW_HDR_INTFVER_FCOE = 0x00, 3086 }; 3087 3088 enum fw_hdr_flags { 3089 FW_HDR_FLAGS_RESET_HALT = 0x00000001, 3090 }; 3091 3092 /* length of the formatting string */ 3093 #define FW_DEVLOG_FMT_LEN 192 3094 3095 /* maximum number of the formatting string parameters */ 3096 #define FW_DEVLOG_FMT_PARAMS_NUM 8 3097 3098 /* priority levels */ 3099 enum fw_devlog_level { 3100 FW_DEVLOG_LEVEL_EMERG = 0x0, 3101 FW_DEVLOG_LEVEL_CRIT = 0x1, 3102 FW_DEVLOG_LEVEL_ERR = 0x2, 3103 FW_DEVLOG_LEVEL_NOTICE = 0x3, 3104 FW_DEVLOG_LEVEL_INFO = 0x4, 3105 FW_DEVLOG_LEVEL_DEBUG = 0x5, 3106 FW_DEVLOG_LEVEL_MAX = 0x5, 3107 }; 3108 3109 /* facilities that may send a log message */ 3110 enum fw_devlog_facility { 3111 FW_DEVLOG_FACILITY_CORE = 0x00, 3112 FW_DEVLOG_FACILITY_CF = 0x01, 3113 FW_DEVLOG_FACILITY_SCHED = 0x02, 3114 FW_DEVLOG_FACILITY_TIMER = 0x04, 3115 FW_DEVLOG_FACILITY_RES = 0x06, 3116 FW_DEVLOG_FACILITY_HW = 0x08, 3117 FW_DEVLOG_FACILITY_FLR = 0x10, 3118 FW_DEVLOG_FACILITY_DMAQ = 0x12, 3119 FW_DEVLOG_FACILITY_PHY = 0x14, 3120 FW_DEVLOG_FACILITY_MAC = 0x16, 3121 FW_DEVLOG_FACILITY_PORT = 0x18, 3122 FW_DEVLOG_FACILITY_VI = 0x1A, 3123 FW_DEVLOG_FACILITY_FILTER = 0x1C, 3124 FW_DEVLOG_FACILITY_ACL = 0x1E, 3125 FW_DEVLOG_FACILITY_TM = 0x20, 3126 FW_DEVLOG_FACILITY_QFC = 0x22, 3127 FW_DEVLOG_FACILITY_DCB = 0x24, 3128 FW_DEVLOG_FACILITY_ETH = 0x26, 3129 FW_DEVLOG_FACILITY_OFLD = 0x28, 3130 FW_DEVLOG_FACILITY_RI = 0x2A, 3131 FW_DEVLOG_FACILITY_ISCSI = 0x2C, 3132 FW_DEVLOG_FACILITY_FCOE = 0x2E, 3133 FW_DEVLOG_FACILITY_FOISCSI = 0x30, 3134 FW_DEVLOG_FACILITY_FOFCOE = 0x32, 3135 FW_DEVLOG_FACILITY_CHNET = 0x34, 3136 FW_DEVLOG_FACILITY_MAX = 0x34, 3137 }; 3138 3139 /* log message format */ 3140 struct fw_devlog_e { 3141 __be64 timestamp; 3142 __be32 seqno; 3143 __be16 reserved1; 3144 __u8 level; 3145 __u8 facility; 3146 __u8 fmt[FW_DEVLOG_FMT_LEN]; 3147 __be32 params[FW_DEVLOG_FMT_PARAMS_NUM]; 3148 __be32 reserved3[4]; 3149 }; 3150 3151 struct fw_devlog_cmd { 3152 __be32 op_to_write; 3153 __be32 retval_len16; 3154 __u8 level; 3155 __u8 r2[7]; 3156 __be32 memtype_devlog_memaddr16_devlog; 3157 __be32 memsize_devlog; 3158 __be32 r3[2]; 3159 }; 3160 3161 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S 28 3162 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M 0xf 3163 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_G(x) \ 3164 (((x) >> FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S) & \ 3165 FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M) 3166 3167 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S 0 3168 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M 0xfffffff 3169 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_G(x) \ 3170 (((x) >> FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S) & \ 3171 FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M) 3172 3173 /* P C I E F W P F 7 R E G I S T E R */ 3174 3175 /* PF7 stores the Firmware Device Log parameters which allows Host Drivers to 3176 * access the "devlog" which needing to contact firmware. The encoding is 3177 * mostly the same as that returned by the DEVLOG command except for the size 3178 * which is encoded as the number of entries in multiples-1 of 128 here rather 3179 * than the memory size as is done in the DEVLOG command. Thus, 0 means 128 3180 * and 15 means 2048. This of course in turn constrains the allowed values 3181 * for the devlog size ... 3182 */ 3183 #define PCIE_FW_PF_DEVLOG 7 3184 3185 #define PCIE_FW_PF_DEVLOG_NENTRIES128_S 28 3186 #define PCIE_FW_PF_DEVLOG_NENTRIES128_M 0xf 3187 #define PCIE_FW_PF_DEVLOG_NENTRIES128_V(x) \ 3188 ((x) << PCIE_FW_PF_DEVLOG_NENTRIES128_S) 3189 #define PCIE_FW_PF_DEVLOG_NENTRIES128_G(x) \ 3190 (((x) >> PCIE_FW_PF_DEVLOG_NENTRIES128_S) & \ 3191 PCIE_FW_PF_DEVLOG_NENTRIES128_M) 3192 3193 #define PCIE_FW_PF_DEVLOG_ADDR16_S 4 3194 #define PCIE_FW_PF_DEVLOG_ADDR16_M 0xffffff 3195 #define PCIE_FW_PF_DEVLOG_ADDR16_V(x) ((x) << PCIE_FW_PF_DEVLOG_ADDR16_S) 3196 #define PCIE_FW_PF_DEVLOG_ADDR16_G(x) \ 3197 (((x) >> PCIE_FW_PF_DEVLOG_ADDR16_S) & PCIE_FW_PF_DEVLOG_ADDR16_M) 3198 3199 #define PCIE_FW_PF_DEVLOG_MEMTYPE_S 0 3200 #define PCIE_FW_PF_DEVLOG_MEMTYPE_M 0xf 3201 #define PCIE_FW_PF_DEVLOG_MEMTYPE_V(x) ((x) << PCIE_FW_PF_DEVLOG_MEMTYPE_S) 3202 #define PCIE_FW_PF_DEVLOG_MEMTYPE_G(x) \ 3203 (((x) >> PCIE_FW_PF_DEVLOG_MEMTYPE_S) & PCIE_FW_PF_DEVLOG_MEMTYPE_M) 3204 3205 #endif /* _T4FW_INTERFACE_H_ */ 3206