1 /*
2  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3  *
4  * Copyright (c) 2009-2016 Chelsio Communications, Inc. All rights reserved.
5  *
6  * This software is available to you under a choice of one of two
7  * licenses.  You may choose to be licensed under the terms of the GNU
8  * General Public License (GPL) Version 2, available from the file
9  * COPYING in the main directory of this source tree, or the
10  * OpenIB.org BSD license below:
11  *
12  *     Redistribution and use in source and binary forms, with or
13  *     without modification, are permitted provided that the following
14  *     conditions are met:
15  *
16  *      - Redistributions of source code must retain the above
17  *        copyright notice, this list of conditions and the following
18  *        disclaimer.
19  *
20  *      - Redistributions in binary form must reproduce the above
21  *        copyright notice, this list of conditions and the following
22  *        disclaimer in the documentation and/or other materials
23  *        provided with the distribution.
24  *
25  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32  * SOFTWARE.
33  */
34 
35 #ifndef _T4FW_INTERFACE_H_
36 #define _T4FW_INTERFACE_H_
37 
38 enum fw_retval {
39 	FW_SUCCESS		= 0,	/* completed successfully */
40 	FW_EPERM		= 1,	/* operation not permitted */
41 	FW_ENOENT		= 2,	/* no such file or directory */
42 	FW_EIO			= 5,	/* input/output error; hw bad */
43 	FW_ENOEXEC		= 8,	/* exec format error; inv microcode */
44 	FW_EAGAIN		= 11,	/* try again */
45 	FW_ENOMEM		= 12,	/* out of memory */
46 	FW_EFAULT		= 14,	/* bad address; fw bad */
47 	FW_EBUSY		= 16,	/* resource busy */
48 	FW_EEXIST		= 17,	/* file exists */
49 	FW_ENODEV		= 19,	/* no such device */
50 	FW_EINVAL		= 22,	/* invalid argument */
51 	FW_ENOSPC		= 28,	/* no space left on device */
52 	FW_ENOSYS		= 38,	/* functionality not implemented */
53 	FW_ENODATA		= 61,	/* no data available */
54 	FW_EPROTO		= 71,	/* protocol error */
55 	FW_EADDRINUSE		= 98,	/* address already in use */
56 	FW_EADDRNOTAVAIL	= 99,	/* cannot assigned requested address */
57 	FW_ENETDOWN		= 100,	/* network is down */
58 	FW_ENETUNREACH		= 101,	/* network is unreachable */
59 	FW_ENOBUFS		= 105,	/* no buffer space available */
60 	FW_ETIMEDOUT		= 110,	/* timeout */
61 	FW_EINPROGRESS		= 115,	/* fw internal */
62 	FW_SCSI_ABORT_REQUESTED	= 128,	/* */
63 	FW_SCSI_ABORT_TIMEDOUT	= 129,	/* */
64 	FW_SCSI_ABORTED		= 130,	/* */
65 	FW_SCSI_CLOSE_REQUESTED	= 131,	/* */
66 	FW_ERR_LINK_DOWN	= 132,	/* */
67 	FW_RDEV_NOT_READY	= 133,	/* */
68 	FW_ERR_RDEV_LOST	= 134,	/* */
69 	FW_ERR_RDEV_LOGO	= 135,	/* */
70 	FW_FCOE_NO_XCHG		= 136,	/* */
71 	FW_SCSI_RSP_ERR		= 137,	/* */
72 	FW_ERR_RDEV_IMPL_LOGO	= 138,	/* */
73 	FW_SCSI_UNDER_FLOW_ERR  = 139,	/* */
74 	FW_SCSI_OVER_FLOW_ERR   = 140,	/* */
75 	FW_SCSI_DDP_ERR		= 141,	/* DDP error*/
76 	FW_SCSI_TASK_ERR	= 142,	/* No SCSI tasks available */
77 };
78 
79 #define FW_T4VF_SGE_BASE_ADDR      0x0000
80 #define FW_T4VF_MPS_BASE_ADDR      0x0100
81 #define FW_T4VF_PL_BASE_ADDR       0x0200
82 #define FW_T4VF_MBDATA_BASE_ADDR   0x0240
83 #define FW_T4VF_CIM_BASE_ADDR      0x0300
84 
85 enum fw_wr_opcodes {
86 	FW_FILTER_WR                   = 0x02,
87 	FW_ULPTX_WR                    = 0x04,
88 	FW_TP_WR                       = 0x05,
89 	FW_ETH_TX_PKT_WR               = 0x08,
90 	FW_OFLD_CONNECTION_WR          = 0x2f,
91 	FW_FLOWC_WR                    = 0x0a,
92 	FW_OFLD_TX_DATA_WR             = 0x0b,
93 	FW_CMD_WR                      = 0x10,
94 	FW_ETH_TX_PKT_VM_WR            = 0x11,
95 	FW_RI_RES_WR                   = 0x0c,
96 	FW_RI_INIT_WR                  = 0x0d,
97 	FW_RI_RDMA_WRITE_WR            = 0x14,
98 	FW_RI_SEND_WR                  = 0x15,
99 	FW_RI_RDMA_READ_WR             = 0x16,
100 	FW_RI_RECV_WR                  = 0x17,
101 	FW_RI_BIND_MW_WR               = 0x18,
102 	FW_RI_FR_NSMR_WR               = 0x19,
103 	FW_RI_FR_NSMR_TPTE_WR	       = 0x20,
104 	FW_RI_RDMA_WRITE_CMPL_WR       = 0x21,
105 	FW_RI_INV_LSTAG_WR             = 0x1a,
106 	FW_ISCSI_TX_DATA_WR	       = 0x45,
107 	FW_PTP_TX_PKT_WR               = 0x46,
108 	FW_TLSTX_DATA_WR	       = 0x68,
109 	FW_CRYPTO_LOOKASIDE_WR         = 0X6d,
110 	FW_LASTC2E_WR                  = 0x70,
111 	FW_FILTER2_WR		       = 0x77
112 };
113 
114 struct fw_wr_hdr {
115 	__be32 hi;
116 	__be32 lo;
117 };
118 
119 /* work request opcode (hi) */
120 #define FW_WR_OP_S	24
121 #define FW_WR_OP_M      0xff
122 #define FW_WR_OP_V(x)   ((x) << FW_WR_OP_S)
123 #define FW_WR_OP_G(x)   (((x) >> FW_WR_OP_S) & FW_WR_OP_M)
124 
125 /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER */
126 #define FW_WR_ATOMIC_S		23
127 #define FW_WR_ATOMIC_V(x)	((x) << FW_WR_ATOMIC_S)
128 
129 /* flush flag (hi) - firmware flushes flushable work request buffered
130  * in the flow context.
131  */
132 #define FW_WR_FLUSH_S     22
133 #define FW_WR_FLUSH_V(x)  ((x) << FW_WR_FLUSH_S)
134 
135 /* completion flag (hi) - firmware generates a cpl_fw6_ack */
136 #define FW_WR_COMPL_S     21
137 #define FW_WR_COMPL_V(x)  ((x) << FW_WR_COMPL_S)
138 #define FW_WR_COMPL_F     FW_WR_COMPL_V(1U)
139 
140 /* work request immediate data length (hi) */
141 #define FW_WR_IMMDLEN_S 0
142 #define FW_WR_IMMDLEN_M 0xff
143 #define FW_WR_IMMDLEN_V(x)      ((x) << FW_WR_IMMDLEN_S)
144 
145 /* egress queue status update to associated ingress queue entry (lo) */
146 #define FW_WR_EQUIQ_S           31
147 #define FW_WR_EQUIQ_V(x)        ((x) << FW_WR_EQUIQ_S)
148 #define FW_WR_EQUIQ_F           FW_WR_EQUIQ_V(1U)
149 
150 /* egress queue status update to egress queue status entry (lo) */
151 #define FW_WR_EQUEQ_S           30
152 #define FW_WR_EQUEQ_V(x)        ((x) << FW_WR_EQUEQ_S)
153 #define FW_WR_EQUEQ_F           FW_WR_EQUEQ_V(1U)
154 
155 /* flow context identifier (lo) */
156 #define FW_WR_FLOWID_S          8
157 #define FW_WR_FLOWID_V(x)       ((x) << FW_WR_FLOWID_S)
158 
159 /* length in units of 16-bytes (lo) */
160 #define FW_WR_LEN16_S           0
161 #define FW_WR_LEN16_V(x)        ((x) << FW_WR_LEN16_S)
162 
163 #define HW_TPL_FR_MT_PR_IV_P_FC         0X32B
164 #define HW_TPL_FR_MT_PR_OV_P_FC         0X327
165 
166 /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
167 enum fw_filter_wr_cookie {
168 	FW_FILTER_WR_SUCCESS,
169 	FW_FILTER_WR_FLT_ADDED,
170 	FW_FILTER_WR_FLT_DELETED,
171 	FW_FILTER_WR_SMT_TBL_FULL,
172 	FW_FILTER_WR_EINVAL,
173 };
174 
175 struct fw_filter_wr {
176 	__be32 op_pkd;
177 	__be32 len16_pkd;
178 	__be64 r3;
179 	__be32 tid_to_iq;
180 	__be32 del_filter_to_l2tix;
181 	__be16 ethtype;
182 	__be16 ethtypem;
183 	__u8   frag_to_ovlan_vldm;
184 	__u8   smac_sel;
185 	__be16 rx_chan_rx_rpl_iq;
186 	__be32 maci_to_matchtypem;
187 	__u8   ptcl;
188 	__u8   ptclm;
189 	__u8   ttyp;
190 	__u8   ttypm;
191 	__be16 ivlan;
192 	__be16 ivlanm;
193 	__be16 ovlan;
194 	__be16 ovlanm;
195 	__u8   lip[16];
196 	__u8   lipm[16];
197 	__u8   fip[16];
198 	__u8   fipm[16];
199 	__be16 lp;
200 	__be16 lpm;
201 	__be16 fp;
202 	__be16 fpm;
203 	__be16 r7;
204 	__u8   sma[6];
205 };
206 
207 struct fw_filter2_wr {
208 	__be32 op_pkd;
209 	__be32 len16_pkd;
210 	__be64 r3;
211 	__be32 tid_to_iq;
212 	__be32 del_filter_to_l2tix;
213 	__be16 ethtype;
214 	__be16 ethtypem;
215 	__u8   frag_to_ovlan_vldm;
216 	__u8   smac_sel;
217 	__be16 rx_chan_rx_rpl_iq;
218 	__be32 maci_to_matchtypem;
219 	__u8   ptcl;
220 	__u8   ptclm;
221 	__u8   ttyp;
222 	__u8   ttypm;
223 	__be16 ivlan;
224 	__be16 ivlanm;
225 	__be16 ovlan;
226 	__be16 ovlanm;
227 	__u8   lip[16];
228 	__u8   lipm[16];
229 	__u8   fip[16];
230 	__u8   fipm[16];
231 	__be16 lp;
232 	__be16 lpm;
233 	__be16 fp;
234 	__be16 fpm;
235 	__be16 r7;
236 	__u8   sma[6];
237 	__be16 r8;
238 	__u8   filter_type_swapmac;
239 	__u8   natmode_to_ulp_type;
240 	__be16 newlport;
241 	__be16 newfport;
242 	__u8   newlip[16];
243 	__u8   newfip[16];
244 	__be32 natseqcheck;
245 	__be32 r9;
246 	__be64 r10;
247 	__be64 r11;
248 	__be64 r12;
249 	__be64 r13;
250 };
251 
252 #define FW_FILTER_WR_TID_S      12
253 #define FW_FILTER_WR_TID_M      0xfffff
254 #define FW_FILTER_WR_TID_V(x)   ((x) << FW_FILTER_WR_TID_S)
255 #define FW_FILTER_WR_TID_G(x)   \
256 	(((x) >> FW_FILTER_WR_TID_S) & FW_FILTER_WR_TID_M)
257 
258 #define FW_FILTER_WR_RQTYPE_S           11
259 #define FW_FILTER_WR_RQTYPE_M           0x1
260 #define FW_FILTER_WR_RQTYPE_V(x)        ((x) << FW_FILTER_WR_RQTYPE_S)
261 #define FW_FILTER_WR_RQTYPE_G(x)        \
262 	(((x) >> FW_FILTER_WR_RQTYPE_S) & FW_FILTER_WR_RQTYPE_M)
263 #define FW_FILTER_WR_RQTYPE_F   FW_FILTER_WR_RQTYPE_V(1U)
264 
265 #define FW_FILTER_WR_NOREPLY_S          10
266 #define FW_FILTER_WR_NOREPLY_M          0x1
267 #define FW_FILTER_WR_NOREPLY_V(x)       ((x) << FW_FILTER_WR_NOREPLY_S)
268 #define FW_FILTER_WR_NOREPLY_G(x)       \
269 	(((x) >> FW_FILTER_WR_NOREPLY_S) & FW_FILTER_WR_NOREPLY_M)
270 #define FW_FILTER_WR_NOREPLY_F  FW_FILTER_WR_NOREPLY_V(1U)
271 
272 #define FW_FILTER_WR_IQ_S       0
273 #define FW_FILTER_WR_IQ_M       0x3ff
274 #define FW_FILTER_WR_IQ_V(x)    ((x) << FW_FILTER_WR_IQ_S)
275 #define FW_FILTER_WR_IQ_G(x)    \
276 	(((x) >> FW_FILTER_WR_IQ_S) & FW_FILTER_WR_IQ_M)
277 
278 #define FW_FILTER_WR_DEL_FILTER_S       31
279 #define FW_FILTER_WR_DEL_FILTER_M       0x1
280 #define FW_FILTER_WR_DEL_FILTER_V(x)    ((x) << FW_FILTER_WR_DEL_FILTER_S)
281 #define FW_FILTER_WR_DEL_FILTER_G(x)    \
282 	(((x) >> FW_FILTER_WR_DEL_FILTER_S) & FW_FILTER_WR_DEL_FILTER_M)
283 #define FW_FILTER_WR_DEL_FILTER_F       FW_FILTER_WR_DEL_FILTER_V(1U)
284 
285 #define FW_FILTER_WR_RPTTID_S           25
286 #define FW_FILTER_WR_RPTTID_M           0x1
287 #define FW_FILTER_WR_RPTTID_V(x)        ((x) << FW_FILTER_WR_RPTTID_S)
288 #define FW_FILTER_WR_RPTTID_G(x)        \
289 	(((x) >> FW_FILTER_WR_RPTTID_S) & FW_FILTER_WR_RPTTID_M)
290 #define FW_FILTER_WR_RPTTID_F   FW_FILTER_WR_RPTTID_V(1U)
291 
292 #define FW_FILTER_WR_DROP_S     24
293 #define FW_FILTER_WR_DROP_M     0x1
294 #define FW_FILTER_WR_DROP_V(x)  ((x) << FW_FILTER_WR_DROP_S)
295 #define FW_FILTER_WR_DROP_G(x)  \
296 	(((x) >> FW_FILTER_WR_DROP_S) & FW_FILTER_WR_DROP_M)
297 #define FW_FILTER_WR_DROP_F     FW_FILTER_WR_DROP_V(1U)
298 
299 #define FW_FILTER_WR_DIRSTEER_S         23
300 #define FW_FILTER_WR_DIRSTEER_M         0x1
301 #define FW_FILTER_WR_DIRSTEER_V(x)      ((x) << FW_FILTER_WR_DIRSTEER_S)
302 #define FW_FILTER_WR_DIRSTEER_G(x)      \
303 	(((x) >> FW_FILTER_WR_DIRSTEER_S) & FW_FILTER_WR_DIRSTEER_M)
304 #define FW_FILTER_WR_DIRSTEER_F FW_FILTER_WR_DIRSTEER_V(1U)
305 
306 #define FW_FILTER_WR_MASKHASH_S         22
307 #define FW_FILTER_WR_MASKHASH_M         0x1
308 #define FW_FILTER_WR_MASKHASH_V(x)      ((x) << FW_FILTER_WR_MASKHASH_S)
309 #define FW_FILTER_WR_MASKHASH_G(x)      \
310 	(((x) >> FW_FILTER_WR_MASKHASH_S) & FW_FILTER_WR_MASKHASH_M)
311 #define FW_FILTER_WR_MASKHASH_F FW_FILTER_WR_MASKHASH_V(1U)
312 
313 #define FW_FILTER_WR_DIRSTEERHASH_S     21
314 #define FW_FILTER_WR_DIRSTEERHASH_M     0x1
315 #define FW_FILTER_WR_DIRSTEERHASH_V(x)  ((x) << FW_FILTER_WR_DIRSTEERHASH_S)
316 #define FW_FILTER_WR_DIRSTEERHASH_G(x)  \
317 	(((x) >> FW_FILTER_WR_DIRSTEERHASH_S) & FW_FILTER_WR_DIRSTEERHASH_M)
318 #define FW_FILTER_WR_DIRSTEERHASH_F     FW_FILTER_WR_DIRSTEERHASH_V(1U)
319 
320 #define FW_FILTER_WR_LPBK_S     20
321 #define FW_FILTER_WR_LPBK_M     0x1
322 #define FW_FILTER_WR_LPBK_V(x)  ((x) << FW_FILTER_WR_LPBK_S)
323 #define FW_FILTER_WR_LPBK_G(x)  \
324 	(((x) >> FW_FILTER_WR_LPBK_S) & FW_FILTER_WR_LPBK_M)
325 #define FW_FILTER_WR_LPBK_F     FW_FILTER_WR_LPBK_V(1U)
326 
327 #define FW_FILTER_WR_DMAC_S     19
328 #define FW_FILTER_WR_DMAC_M     0x1
329 #define FW_FILTER_WR_DMAC_V(x)  ((x) << FW_FILTER_WR_DMAC_S)
330 #define FW_FILTER_WR_DMAC_G(x)  \
331 	(((x) >> FW_FILTER_WR_DMAC_S) & FW_FILTER_WR_DMAC_M)
332 #define FW_FILTER_WR_DMAC_F     FW_FILTER_WR_DMAC_V(1U)
333 
334 #define FW_FILTER_WR_SMAC_S     18
335 #define FW_FILTER_WR_SMAC_M     0x1
336 #define FW_FILTER_WR_SMAC_V(x)  ((x) << FW_FILTER_WR_SMAC_S)
337 #define FW_FILTER_WR_SMAC_G(x)  \
338 	(((x) >> FW_FILTER_WR_SMAC_S) & FW_FILTER_WR_SMAC_M)
339 #define FW_FILTER_WR_SMAC_F     FW_FILTER_WR_SMAC_V(1U)
340 
341 #define FW_FILTER_WR_INSVLAN_S          17
342 #define FW_FILTER_WR_INSVLAN_M          0x1
343 #define FW_FILTER_WR_INSVLAN_V(x)       ((x) << FW_FILTER_WR_INSVLAN_S)
344 #define FW_FILTER_WR_INSVLAN_G(x)       \
345 	(((x) >> FW_FILTER_WR_INSVLAN_S) & FW_FILTER_WR_INSVLAN_M)
346 #define FW_FILTER_WR_INSVLAN_F  FW_FILTER_WR_INSVLAN_V(1U)
347 
348 #define FW_FILTER_WR_RMVLAN_S           16
349 #define FW_FILTER_WR_RMVLAN_M           0x1
350 #define FW_FILTER_WR_RMVLAN_V(x)        ((x) << FW_FILTER_WR_RMVLAN_S)
351 #define FW_FILTER_WR_RMVLAN_G(x)        \
352 	(((x) >> FW_FILTER_WR_RMVLAN_S) & FW_FILTER_WR_RMVLAN_M)
353 #define FW_FILTER_WR_RMVLAN_F   FW_FILTER_WR_RMVLAN_V(1U)
354 
355 #define FW_FILTER_WR_HITCNTS_S          15
356 #define FW_FILTER_WR_HITCNTS_M          0x1
357 #define FW_FILTER_WR_HITCNTS_V(x)       ((x) << FW_FILTER_WR_HITCNTS_S)
358 #define FW_FILTER_WR_HITCNTS_G(x)       \
359 	(((x) >> FW_FILTER_WR_HITCNTS_S) & FW_FILTER_WR_HITCNTS_M)
360 #define FW_FILTER_WR_HITCNTS_F  FW_FILTER_WR_HITCNTS_V(1U)
361 
362 #define FW_FILTER_WR_TXCHAN_S           13
363 #define FW_FILTER_WR_TXCHAN_M           0x3
364 #define FW_FILTER_WR_TXCHAN_V(x)        ((x) << FW_FILTER_WR_TXCHAN_S)
365 #define FW_FILTER_WR_TXCHAN_G(x)        \
366 	(((x) >> FW_FILTER_WR_TXCHAN_S) & FW_FILTER_WR_TXCHAN_M)
367 
368 #define FW_FILTER_WR_PRIO_S     12
369 #define FW_FILTER_WR_PRIO_M     0x1
370 #define FW_FILTER_WR_PRIO_V(x)  ((x) << FW_FILTER_WR_PRIO_S)
371 #define FW_FILTER_WR_PRIO_G(x)  \
372 	(((x) >> FW_FILTER_WR_PRIO_S) & FW_FILTER_WR_PRIO_M)
373 #define FW_FILTER_WR_PRIO_F     FW_FILTER_WR_PRIO_V(1U)
374 
375 #define FW_FILTER_WR_L2TIX_S    0
376 #define FW_FILTER_WR_L2TIX_M    0xfff
377 #define FW_FILTER_WR_L2TIX_V(x) ((x) << FW_FILTER_WR_L2TIX_S)
378 #define FW_FILTER_WR_L2TIX_G(x) \
379 	(((x) >> FW_FILTER_WR_L2TIX_S) & FW_FILTER_WR_L2TIX_M)
380 
381 #define FW_FILTER_WR_FRAG_S     7
382 #define FW_FILTER_WR_FRAG_M     0x1
383 #define FW_FILTER_WR_FRAG_V(x)  ((x) << FW_FILTER_WR_FRAG_S)
384 #define FW_FILTER_WR_FRAG_G(x)  \
385 	(((x) >> FW_FILTER_WR_FRAG_S) & FW_FILTER_WR_FRAG_M)
386 #define FW_FILTER_WR_FRAG_F     FW_FILTER_WR_FRAG_V(1U)
387 
388 #define FW_FILTER_WR_FRAGM_S    6
389 #define FW_FILTER_WR_FRAGM_M    0x1
390 #define FW_FILTER_WR_FRAGM_V(x) ((x) << FW_FILTER_WR_FRAGM_S)
391 #define FW_FILTER_WR_FRAGM_G(x) \
392 	(((x) >> FW_FILTER_WR_FRAGM_S) & FW_FILTER_WR_FRAGM_M)
393 #define FW_FILTER_WR_FRAGM_F    FW_FILTER_WR_FRAGM_V(1U)
394 
395 #define FW_FILTER_WR_IVLAN_VLD_S        5
396 #define FW_FILTER_WR_IVLAN_VLD_M        0x1
397 #define FW_FILTER_WR_IVLAN_VLD_V(x)     ((x) << FW_FILTER_WR_IVLAN_VLD_S)
398 #define FW_FILTER_WR_IVLAN_VLD_G(x)     \
399 	(((x) >> FW_FILTER_WR_IVLAN_VLD_S) & FW_FILTER_WR_IVLAN_VLD_M)
400 #define FW_FILTER_WR_IVLAN_VLD_F        FW_FILTER_WR_IVLAN_VLD_V(1U)
401 
402 #define FW_FILTER_WR_OVLAN_VLD_S        4
403 #define FW_FILTER_WR_OVLAN_VLD_M        0x1
404 #define FW_FILTER_WR_OVLAN_VLD_V(x)     ((x) << FW_FILTER_WR_OVLAN_VLD_S)
405 #define FW_FILTER_WR_OVLAN_VLD_G(x)     \
406 	(((x) >> FW_FILTER_WR_OVLAN_VLD_S) & FW_FILTER_WR_OVLAN_VLD_M)
407 #define FW_FILTER_WR_OVLAN_VLD_F        FW_FILTER_WR_OVLAN_VLD_V(1U)
408 
409 #define FW_FILTER_WR_IVLAN_VLDM_S       3
410 #define FW_FILTER_WR_IVLAN_VLDM_M       0x1
411 #define FW_FILTER_WR_IVLAN_VLDM_V(x)    ((x) << FW_FILTER_WR_IVLAN_VLDM_S)
412 #define FW_FILTER_WR_IVLAN_VLDM_G(x)    \
413 	(((x) >> FW_FILTER_WR_IVLAN_VLDM_S) & FW_FILTER_WR_IVLAN_VLDM_M)
414 #define FW_FILTER_WR_IVLAN_VLDM_F       FW_FILTER_WR_IVLAN_VLDM_V(1U)
415 
416 #define FW_FILTER_WR_OVLAN_VLDM_S       2
417 #define FW_FILTER_WR_OVLAN_VLDM_M       0x1
418 #define FW_FILTER_WR_OVLAN_VLDM_V(x)    ((x) << FW_FILTER_WR_OVLAN_VLDM_S)
419 #define FW_FILTER_WR_OVLAN_VLDM_G(x)    \
420 	(((x) >> FW_FILTER_WR_OVLAN_VLDM_S) & FW_FILTER_WR_OVLAN_VLDM_M)
421 #define FW_FILTER_WR_OVLAN_VLDM_F       FW_FILTER_WR_OVLAN_VLDM_V(1U)
422 
423 #define FW_FILTER_WR_RX_CHAN_S          15
424 #define FW_FILTER_WR_RX_CHAN_M          0x1
425 #define FW_FILTER_WR_RX_CHAN_V(x)       ((x) << FW_FILTER_WR_RX_CHAN_S)
426 #define FW_FILTER_WR_RX_CHAN_G(x)       \
427 	(((x) >> FW_FILTER_WR_RX_CHAN_S) & FW_FILTER_WR_RX_CHAN_M)
428 #define FW_FILTER_WR_RX_CHAN_F  FW_FILTER_WR_RX_CHAN_V(1U)
429 
430 #define FW_FILTER_WR_RX_RPL_IQ_S        0
431 #define FW_FILTER_WR_RX_RPL_IQ_M        0x3ff
432 #define FW_FILTER_WR_RX_RPL_IQ_V(x)     ((x) << FW_FILTER_WR_RX_RPL_IQ_S)
433 #define FW_FILTER_WR_RX_RPL_IQ_G(x)     \
434 	(((x) >> FW_FILTER_WR_RX_RPL_IQ_S) & FW_FILTER_WR_RX_RPL_IQ_M)
435 
436 #define FW_FILTER2_WR_FILTER_TYPE_S	1
437 #define FW_FILTER2_WR_FILTER_TYPE_M	0x1
438 #define FW_FILTER2_WR_FILTER_TYPE_V(x)	((x) << FW_FILTER2_WR_FILTER_TYPE_S)
439 #define FW_FILTER2_WR_FILTER_TYPE_G(x)  \
440 	(((x) >> FW_FILTER2_WR_FILTER_TYPE_S) & FW_FILTER2_WR_FILTER_TYPE_M)
441 #define FW_FILTER2_WR_FILTER_TYPE_F	FW_FILTER2_WR_FILTER_TYPE_V(1U)
442 
443 #define FW_FILTER2_WR_NATMODE_S		5
444 #define FW_FILTER2_WR_NATMODE_M		0x7
445 #define FW_FILTER2_WR_NATMODE_V(x)	((x) << FW_FILTER2_WR_NATMODE_S)
446 #define FW_FILTER2_WR_NATMODE_G(x)      \
447 	(((x) >> FW_FILTER2_WR_NATMODE_S) & FW_FILTER2_WR_NATMODE_M)
448 
449 #define FW_FILTER2_WR_NATFLAGCHECK_S	4
450 #define FW_FILTER2_WR_NATFLAGCHECK_M	0x1
451 #define FW_FILTER2_WR_NATFLAGCHECK_V(x)	((x) << FW_FILTER2_WR_NATFLAGCHECK_S)
452 #define FW_FILTER2_WR_NATFLAGCHECK_G(x) \
453 	(((x) >> FW_FILTER2_WR_NATFLAGCHECK_S) & FW_FILTER2_WR_NATFLAGCHECK_M)
454 #define FW_FILTER2_WR_NATFLAGCHECK_F	FW_FILTER2_WR_NATFLAGCHECK_V(1U)
455 
456 #define FW_FILTER2_WR_ULP_TYPE_S	0
457 #define FW_FILTER2_WR_ULP_TYPE_M	0xf
458 #define FW_FILTER2_WR_ULP_TYPE_V(x)	((x) << FW_FILTER2_WR_ULP_TYPE_S)
459 #define FW_FILTER2_WR_ULP_TYPE_G(x)     \
460 	(((x) >> FW_FILTER2_WR_ULP_TYPE_S) & FW_FILTER2_WR_ULP_TYPE_M)
461 
462 #define FW_FILTER_WR_MACI_S     23
463 #define FW_FILTER_WR_MACI_M     0x1ff
464 #define FW_FILTER_WR_MACI_V(x)  ((x) << FW_FILTER_WR_MACI_S)
465 #define FW_FILTER_WR_MACI_G(x)  \
466 	(((x) >> FW_FILTER_WR_MACI_S) & FW_FILTER_WR_MACI_M)
467 
468 #define FW_FILTER_WR_MACIM_S    14
469 #define FW_FILTER_WR_MACIM_M    0x1ff
470 #define FW_FILTER_WR_MACIM_V(x) ((x) << FW_FILTER_WR_MACIM_S)
471 #define FW_FILTER_WR_MACIM_G(x) \
472 	(((x) >> FW_FILTER_WR_MACIM_S) & FW_FILTER_WR_MACIM_M)
473 
474 #define FW_FILTER_WR_FCOE_S     13
475 #define FW_FILTER_WR_FCOE_M     0x1
476 #define FW_FILTER_WR_FCOE_V(x)  ((x) << FW_FILTER_WR_FCOE_S)
477 #define FW_FILTER_WR_FCOE_G(x)  \
478 	(((x) >> FW_FILTER_WR_FCOE_S) & FW_FILTER_WR_FCOE_M)
479 #define FW_FILTER_WR_FCOE_F     FW_FILTER_WR_FCOE_V(1U)
480 
481 #define FW_FILTER_WR_FCOEM_S    12
482 #define FW_FILTER_WR_FCOEM_M    0x1
483 #define FW_FILTER_WR_FCOEM_V(x) ((x) << FW_FILTER_WR_FCOEM_S)
484 #define FW_FILTER_WR_FCOEM_G(x) \
485 	(((x) >> FW_FILTER_WR_FCOEM_S) & FW_FILTER_WR_FCOEM_M)
486 #define FW_FILTER_WR_FCOEM_F    FW_FILTER_WR_FCOEM_V(1U)
487 
488 #define FW_FILTER_WR_PORT_S     9
489 #define FW_FILTER_WR_PORT_M     0x7
490 #define FW_FILTER_WR_PORT_V(x)  ((x) << FW_FILTER_WR_PORT_S)
491 #define FW_FILTER_WR_PORT_G(x)  \
492 	(((x) >> FW_FILTER_WR_PORT_S) & FW_FILTER_WR_PORT_M)
493 
494 #define FW_FILTER_WR_PORTM_S    6
495 #define FW_FILTER_WR_PORTM_M    0x7
496 #define FW_FILTER_WR_PORTM_V(x) ((x) << FW_FILTER_WR_PORTM_S)
497 #define FW_FILTER_WR_PORTM_G(x) \
498 	(((x) >> FW_FILTER_WR_PORTM_S) & FW_FILTER_WR_PORTM_M)
499 
500 #define FW_FILTER_WR_MATCHTYPE_S        3
501 #define FW_FILTER_WR_MATCHTYPE_M        0x7
502 #define FW_FILTER_WR_MATCHTYPE_V(x)     ((x) << FW_FILTER_WR_MATCHTYPE_S)
503 #define FW_FILTER_WR_MATCHTYPE_G(x)     \
504 	(((x) >> FW_FILTER_WR_MATCHTYPE_S) & FW_FILTER_WR_MATCHTYPE_M)
505 
506 #define FW_FILTER_WR_MATCHTYPEM_S       0
507 #define FW_FILTER_WR_MATCHTYPEM_M       0x7
508 #define FW_FILTER_WR_MATCHTYPEM_V(x)    ((x) << FW_FILTER_WR_MATCHTYPEM_S)
509 #define FW_FILTER_WR_MATCHTYPEM_G(x)    \
510 	(((x) >> FW_FILTER_WR_MATCHTYPEM_S) & FW_FILTER_WR_MATCHTYPEM_M)
511 
512 struct fw_ulptx_wr {
513 	__be32 op_to_compl;
514 	__be32 flowid_len16;
515 	u64 cookie;
516 };
517 
518 #define FW_ULPTX_WR_DATA_S      28
519 #define FW_ULPTX_WR_DATA_M      0x1
520 #define FW_ULPTX_WR_DATA_V(x)   ((x) << FW_ULPTX_WR_DATA_S)
521 #define FW_ULPTX_WR_DATA_G(x)   \
522 	(((x) >> FW_ULPTX_WR_DATA_S) & FW_ULPTX_WR_DATA_M)
523 #define FW_ULPTX_WR_DATA_F      FW_ULPTX_WR_DATA_V(1U)
524 
525 struct fw_tp_wr {
526 	__be32 op_to_immdlen;
527 	__be32 flowid_len16;
528 	u64 cookie;
529 };
530 
531 struct fw_eth_tx_pkt_wr {
532 	__be32 op_immdlen;
533 	__be32 equiq_to_len16;
534 	__be64 r3;
535 };
536 
537 struct fw_ofld_connection_wr {
538 	__be32 op_compl;
539 	__be32 len16_pkd;
540 	__u64  cookie;
541 	__be64 r2;
542 	__be64 r3;
543 	struct fw_ofld_connection_le {
544 		__be32 version_cpl;
545 		__be32 filter;
546 		__be32 r1;
547 		__be16 lport;
548 		__be16 pport;
549 		union fw_ofld_connection_leip {
550 			struct fw_ofld_connection_le_ipv4 {
551 				__be32 pip;
552 				__be32 lip;
553 				__be64 r0;
554 				__be64 r1;
555 				__be64 r2;
556 			} ipv4;
557 			struct fw_ofld_connection_le_ipv6 {
558 				__be64 pip_hi;
559 				__be64 pip_lo;
560 				__be64 lip_hi;
561 				__be64 lip_lo;
562 			} ipv6;
563 		} u;
564 	} le;
565 	struct fw_ofld_connection_tcb {
566 		__be32 t_state_to_astid;
567 		__be16 cplrxdataack_cplpassacceptrpl;
568 		__be16 rcv_adv;
569 		__be32 rcv_nxt;
570 		__be32 tx_max;
571 		__be64 opt0;
572 		__be32 opt2;
573 		__be32 r1;
574 		__be64 r2;
575 		__be64 r3;
576 	} tcb;
577 };
578 
579 #define FW_OFLD_CONNECTION_WR_VERSION_S                31
580 #define FW_OFLD_CONNECTION_WR_VERSION_M                0x1
581 #define FW_OFLD_CONNECTION_WR_VERSION_V(x)     \
582 	((x) << FW_OFLD_CONNECTION_WR_VERSION_S)
583 #define FW_OFLD_CONNECTION_WR_VERSION_G(x)     \
584 	(((x) >> FW_OFLD_CONNECTION_WR_VERSION_S) & \
585 	FW_OFLD_CONNECTION_WR_VERSION_M)
586 #define FW_OFLD_CONNECTION_WR_VERSION_F        \
587 	FW_OFLD_CONNECTION_WR_VERSION_V(1U)
588 
589 #define FW_OFLD_CONNECTION_WR_CPL_S    30
590 #define FW_OFLD_CONNECTION_WR_CPL_M    0x1
591 #define FW_OFLD_CONNECTION_WR_CPL_V(x) ((x) << FW_OFLD_CONNECTION_WR_CPL_S)
592 #define FW_OFLD_CONNECTION_WR_CPL_G(x) \
593 	(((x) >> FW_OFLD_CONNECTION_WR_CPL_S) & FW_OFLD_CONNECTION_WR_CPL_M)
594 #define FW_OFLD_CONNECTION_WR_CPL_F    FW_OFLD_CONNECTION_WR_CPL_V(1U)
595 
596 #define FW_OFLD_CONNECTION_WR_T_STATE_S                28
597 #define FW_OFLD_CONNECTION_WR_T_STATE_M                0xf
598 #define FW_OFLD_CONNECTION_WR_T_STATE_V(x)     \
599 	((x) << FW_OFLD_CONNECTION_WR_T_STATE_S)
600 #define FW_OFLD_CONNECTION_WR_T_STATE_G(x)     \
601 	(((x) >> FW_OFLD_CONNECTION_WR_T_STATE_S) & \
602 	FW_OFLD_CONNECTION_WR_T_STATE_M)
603 
604 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_S      24
605 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_M      0xf
606 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_V(x)   \
607 	((x) << FW_OFLD_CONNECTION_WR_RCV_SCALE_S)
608 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_G(x)   \
609 	(((x) >> FW_OFLD_CONNECTION_WR_RCV_SCALE_S) & \
610 	FW_OFLD_CONNECTION_WR_RCV_SCALE_M)
611 
612 #define FW_OFLD_CONNECTION_WR_ASTID_S          0
613 #define FW_OFLD_CONNECTION_WR_ASTID_M          0xffffff
614 #define FW_OFLD_CONNECTION_WR_ASTID_V(x)       \
615 	((x) << FW_OFLD_CONNECTION_WR_ASTID_S)
616 #define FW_OFLD_CONNECTION_WR_ASTID_G(x)       \
617 	(((x) >> FW_OFLD_CONNECTION_WR_ASTID_S) & FW_OFLD_CONNECTION_WR_ASTID_M)
618 
619 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S   15
620 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M   0x1
621 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(x)        \
622 	((x) << FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S)
623 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_G(x)        \
624 	(((x) >> FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) & \
625 	FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M)
626 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_F   \
627 	FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(1U)
628 
629 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S       14
630 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M       0x1
631 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(x)    \
632 	((x) << FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S)
633 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_G(x)    \
634 	(((x) >> FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) & \
635 	FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M)
636 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F       \
637 	FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U)
638 
639 enum fw_flowc_mnem_tcpstate {
640 	FW_FLOWC_MNEM_TCPSTATE_CLOSED   = 0, /* illegal */
641 	FW_FLOWC_MNEM_TCPSTATE_LISTEN   = 1, /* illegal */
642 	FW_FLOWC_MNEM_TCPSTATE_SYNSENT  = 2, /* illegal */
643 	FW_FLOWC_MNEM_TCPSTATE_SYNRECEIVED = 3, /* illegal */
644 	FW_FLOWC_MNEM_TCPSTATE_ESTABLISHED = 4, /* default */
645 	FW_FLOWC_MNEM_TCPSTATE_CLOSEWAIT = 5, /* got peer close already */
646 	FW_FLOWC_MNEM_TCPSTATE_FINWAIT1 = 6, /* haven't gotten ACK for FIN and
647 					      * will resend FIN - equiv ESTAB
648 					      */
649 	FW_FLOWC_MNEM_TCPSTATE_CLOSING  = 7, /* haven't gotten ACK for FIN and
650 					      * will resend FIN but have
651 					      * received FIN
652 					      */
653 	FW_FLOWC_MNEM_TCPSTATE_LASTACK  = 8, /* haven't gotten ACK for FIN and
654 					      * will resend FIN but have
655 					      * received FIN
656 					      */
657 	FW_FLOWC_MNEM_TCPSTATE_FINWAIT2 = 9, /* sent FIN and got FIN + ACK,
658 					      * waiting for FIN
659 					      */
660 	FW_FLOWC_MNEM_TCPSTATE_TIMEWAIT = 10, /* not expected */
661 };
662 
663 enum fw_flowc_mnem {
664 	FW_FLOWC_MNEM_PFNVFN,		/* PFN [15:8] VFN [7:0] */
665 	FW_FLOWC_MNEM_CH,
666 	FW_FLOWC_MNEM_PORT,
667 	FW_FLOWC_MNEM_IQID,
668 	FW_FLOWC_MNEM_SNDNXT,
669 	FW_FLOWC_MNEM_RCVNXT,
670 	FW_FLOWC_MNEM_SNDBUF,
671 	FW_FLOWC_MNEM_MSS,
672 	FW_FLOWC_MNEM_TXDATAPLEN_MAX,
673 	FW_FLOWC_MNEM_TCPSTATE,
674 	FW_FLOWC_MNEM_EOSTATE,
675 	FW_FLOWC_MNEM_SCHEDCLASS,
676 	FW_FLOWC_MNEM_DCBPRIO,
677 	FW_FLOWC_MNEM_SND_SCALE,
678 	FW_FLOWC_MNEM_RCV_SCALE,
679 	FW_FLOWC_MNEM_ULD_MODE,
680 	FW_FLOWC_MNEM_MAX,
681 };
682 
683 struct fw_flowc_mnemval {
684 	u8 mnemonic;
685 	u8 r4[3];
686 	__be32 val;
687 };
688 
689 struct fw_flowc_wr {
690 	__be32 op_to_nparams;
691 	__be32 flowid_len16;
692 	struct fw_flowc_mnemval mnemval[0];
693 };
694 
695 #define FW_FLOWC_WR_NPARAMS_S           0
696 #define FW_FLOWC_WR_NPARAMS_V(x)        ((x) << FW_FLOWC_WR_NPARAMS_S)
697 
698 struct fw_ofld_tx_data_wr {
699 	__be32 op_to_immdlen;
700 	__be32 flowid_len16;
701 	__be32 plen;
702 	__be32 tunnel_to_proxy;
703 };
704 
705 #define FW_OFLD_TX_DATA_WR_ALIGNPLD_S   30
706 #define FW_OFLD_TX_DATA_WR_ALIGNPLD_V(x) ((x) << FW_OFLD_TX_DATA_WR_ALIGNPLD_S)
707 #define FW_OFLD_TX_DATA_WR_ALIGNPLD_F   FW_OFLD_TX_DATA_WR_ALIGNPLD_V(1U)
708 
709 #define FW_OFLD_TX_DATA_WR_SHOVE_S      29
710 #define FW_OFLD_TX_DATA_WR_SHOVE_V(x)   ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
711 #define FW_OFLD_TX_DATA_WR_SHOVE_F      FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
712 
713 #define FW_OFLD_TX_DATA_WR_TUNNEL_S     19
714 #define FW_OFLD_TX_DATA_WR_TUNNEL_V(x)  ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S)
715 
716 #define FW_OFLD_TX_DATA_WR_SAVE_S       18
717 #define FW_OFLD_TX_DATA_WR_SAVE_V(x)    ((x) << FW_OFLD_TX_DATA_WR_SAVE_S)
718 
719 #define FW_OFLD_TX_DATA_WR_FLUSH_S      17
720 #define FW_OFLD_TX_DATA_WR_FLUSH_V(x)   ((x) << FW_OFLD_TX_DATA_WR_FLUSH_S)
721 #define FW_OFLD_TX_DATA_WR_FLUSH_F      FW_OFLD_TX_DATA_WR_FLUSH_V(1U)
722 
723 #define FW_OFLD_TX_DATA_WR_URGENT_S     16
724 #define FW_OFLD_TX_DATA_WR_URGENT_V(x)  ((x) << FW_OFLD_TX_DATA_WR_URGENT_S)
725 
726 #define FW_OFLD_TX_DATA_WR_MORE_S       15
727 #define FW_OFLD_TX_DATA_WR_MORE_V(x)    ((x) << FW_OFLD_TX_DATA_WR_MORE_S)
728 
729 #define FW_OFLD_TX_DATA_WR_ULPMODE_S    10
730 #define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S)
731 
732 #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_S         6
733 #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_V(x)      \
734 	((x) << FW_OFLD_TX_DATA_WR_ULPSUBMODE_S)
735 
736 struct fw_cmd_wr {
737 	__be32 op_dma;
738 	__be32 len16_pkd;
739 	__be64 cookie_daddr;
740 };
741 
742 #define FW_CMD_WR_DMA_S         17
743 #define FW_CMD_WR_DMA_V(x)      ((x) << FW_CMD_WR_DMA_S)
744 
745 struct fw_eth_tx_pkt_vm_wr {
746 	__be32 op_immdlen;
747 	__be32 equiq_to_len16;
748 	__be32 r3[2];
749 	u8 ethmacdst[6];
750 	u8 ethmacsrc[6];
751 	__be16 ethtype;
752 	__be16 vlantci;
753 };
754 
755 #define FW_CMD_MAX_TIMEOUT 10000
756 
757 /*
758  * If a host driver does a HELLO and discovers that there's already a MASTER
759  * selected, we may have to wait for that MASTER to finish issuing RESET,
760  * configuration and INITIALIZE commands.  Also, there's a possibility that
761  * our own HELLO may get lost if it happens right as the MASTER is issuign a
762  * RESET command, so we need to be willing to make a few retries of our HELLO.
763  */
764 #define FW_CMD_HELLO_TIMEOUT	(3 * FW_CMD_MAX_TIMEOUT)
765 #define FW_CMD_HELLO_RETRIES	3
766 
767 
768 enum fw_cmd_opcodes {
769 	FW_LDST_CMD                    = 0x01,
770 	FW_RESET_CMD                   = 0x03,
771 	FW_HELLO_CMD                   = 0x04,
772 	FW_BYE_CMD                     = 0x05,
773 	FW_INITIALIZE_CMD              = 0x06,
774 	FW_CAPS_CONFIG_CMD             = 0x07,
775 	FW_PARAMS_CMD                  = 0x08,
776 	FW_PFVF_CMD                    = 0x09,
777 	FW_IQ_CMD                      = 0x10,
778 	FW_EQ_MNGT_CMD                 = 0x11,
779 	FW_EQ_ETH_CMD                  = 0x12,
780 	FW_EQ_CTRL_CMD                 = 0x13,
781 	FW_EQ_OFLD_CMD                 = 0x21,
782 	FW_VI_CMD                      = 0x14,
783 	FW_VI_MAC_CMD                  = 0x15,
784 	FW_VI_RXMODE_CMD               = 0x16,
785 	FW_VI_ENABLE_CMD               = 0x17,
786 	FW_ACL_MAC_CMD                 = 0x18,
787 	FW_ACL_VLAN_CMD                = 0x19,
788 	FW_VI_STATS_CMD                = 0x1a,
789 	FW_PORT_CMD                    = 0x1b,
790 	FW_PORT_STATS_CMD              = 0x1c,
791 	FW_PORT_LB_STATS_CMD           = 0x1d,
792 	FW_PORT_TRACE_CMD              = 0x1e,
793 	FW_PORT_TRACE_MMAP_CMD         = 0x1f,
794 	FW_RSS_IND_TBL_CMD             = 0x20,
795 	FW_RSS_GLB_CONFIG_CMD          = 0x22,
796 	FW_RSS_VI_CONFIG_CMD           = 0x23,
797 	FW_SCHED_CMD                   = 0x24,
798 	FW_DEVLOG_CMD                  = 0x25,
799 	FW_CLIP_CMD                    = 0x28,
800 	FW_PTP_CMD                     = 0x3e,
801 	FW_HMA_CMD                     = 0x3f,
802 	FW_LASTC2E_CMD                 = 0x40,
803 	FW_ERROR_CMD                   = 0x80,
804 	FW_DEBUG_CMD                   = 0x81,
805 };
806 
807 enum fw_cmd_cap {
808 	FW_CMD_CAP_PF                  = 0x01,
809 	FW_CMD_CAP_DMAQ                = 0x02,
810 	FW_CMD_CAP_PORT                = 0x04,
811 	FW_CMD_CAP_PORTPROMISC         = 0x08,
812 	FW_CMD_CAP_PORTSTATS           = 0x10,
813 	FW_CMD_CAP_VF                  = 0x80,
814 };
815 
816 /*
817  * Generic command header flit0
818  */
819 struct fw_cmd_hdr {
820 	__be32 hi;
821 	__be32 lo;
822 };
823 
824 #define FW_CMD_OP_S             24
825 #define FW_CMD_OP_M             0xff
826 #define FW_CMD_OP_V(x)          ((x) << FW_CMD_OP_S)
827 #define FW_CMD_OP_G(x)          (((x) >> FW_CMD_OP_S) & FW_CMD_OP_M)
828 
829 #define FW_CMD_REQUEST_S        23
830 #define FW_CMD_REQUEST_V(x)     ((x) << FW_CMD_REQUEST_S)
831 #define FW_CMD_REQUEST_F        FW_CMD_REQUEST_V(1U)
832 
833 #define FW_CMD_READ_S           22
834 #define FW_CMD_READ_V(x)        ((x) << FW_CMD_READ_S)
835 #define FW_CMD_READ_F           FW_CMD_READ_V(1U)
836 
837 #define FW_CMD_WRITE_S          21
838 #define FW_CMD_WRITE_V(x)       ((x) << FW_CMD_WRITE_S)
839 #define FW_CMD_WRITE_F          FW_CMD_WRITE_V(1U)
840 
841 #define FW_CMD_EXEC_S           20
842 #define FW_CMD_EXEC_V(x)        ((x) << FW_CMD_EXEC_S)
843 #define FW_CMD_EXEC_F           FW_CMD_EXEC_V(1U)
844 
845 #define FW_CMD_RAMASK_S         20
846 #define FW_CMD_RAMASK_V(x)      ((x) << FW_CMD_RAMASK_S)
847 
848 #define FW_CMD_RETVAL_S         8
849 #define FW_CMD_RETVAL_M         0xff
850 #define FW_CMD_RETVAL_V(x)      ((x) << FW_CMD_RETVAL_S)
851 #define FW_CMD_RETVAL_G(x)      (((x) >> FW_CMD_RETVAL_S) & FW_CMD_RETVAL_M)
852 
853 #define FW_CMD_LEN16_S          0
854 #define FW_CMD_LEN16_V(x)       ((x) << FW_CMD_LEN16_S)
855 
856 #define FW_LEN16(fw_struct)	FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
857 
858 enum fw_ldst_addrspc {
859 	FW_LDST_ADDRSPC_FIRMWARE  = 0x0001,
860 	FW_LDST_ADDRSPC_SGE_EGRC  = 0x0008,
861 	FW_LDST_ADDRSPC_SGE_INGC  = 0x0009,
862 	FW_LDST_ADDRSPC_SGE_FLMC  = 0x000a,
863 	FW_LDST_ADDRSPC_SGE_CONMC = 0x000b,
864 	FW_LDST_ADDRSPC_TP_PIO    = 0x0010,
865 	FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011,
866 	FW_LDST_ADDRSPC_TP_MIB    = 0x0012,
867 	FW_LDST_ADDRSPC_MDIO      = 0x0018,
868 	FW_LDST_ADDRSPC_MPS       = 0x0020,
869 	FW_LDST_ADDRSPC_FUNC      = 0x0028,
870 	FW_LDST_ADDRSPC_FUNC_PCIE = 0x0029,
871 	FW_LDST_ADDRSPC_I2C       = 0x0038,
872 };
873 
874 enum fw_ldst_mps_fid {
875 	FW_LDST_MPS_ATRB,
876 	FW_LDST_MPS_RPLC
877 };
878 
879 enum fw_ldst_func_access_ctl {
880 	FW_LDST_FUNC_ACC_CTL_VIID,
881 	FW_LDST_FUNC_ACC_CTL_FID
882 };
883 
884 enum fw_ldst_func_mod_index {
885 	FW_LDST_FUNC_MPS
886 };
887 
888 struct fw_ldst_cmd {
889 	__be32 op_to_addrspace;
890 	__be32 cycles_to_len16;
891 	union fw_ldst {
892 		struct fw_ldst_addrval {
893 			__be32 addr;
894 			__be32 val;
895 		} addrval;
896 		struct fw_ldst_idctxt {
897 			__be32 physid;
898 			__be32 msg_ctxtflush;
899 			__be32 ctxt_data7;
900 			__be32 ctxt_data6;
901 			__be32 ctxt_data5;
902 			__be32 ctxt_data4;
903 			__be32 ctxt_data3;
904 			__be32 ctxt_data2;
905 			__be32 ctxt_data1;
906 			__be32 ctxt_data0;
907 		} idctxt;
908 		struct fw_ldst_mdio {
909 			__be16 paddr_mmd;
910 			__be16 raddr;
911 			__be16 vctl;
912 			__be16 rval;
913 		} mdio;
914 		struct fw_ldst_cim_rq {
915 			u8 req_first64[8];
916 			u8 req_second64[8];
917 			u8 resp_first64[8];
918 			u8 resp_second64[8];
919 			__be32 r3[2];
920 		} cim_rq;
921 		union fw_ldst_mps {
922 			struct fw_ldst_mps_rplc {
923 				__be16 fid_idx;
924 				__be16 rplcpf_pkd;
925 				__be32 rplc255_224;
926 				__be32 rplc223_192;
927 				__be32 rplc191_160;
928 				__be32 rplc159_128;
929 				__be32 rplc127_96;
930 				__be32 rplc95_64;
931 				__be32 rplc63_32;
932 				__be32 rplc31_0;
933 			} rplc;
934 			struct fw_ldst_mps_atrb {
935 				__be16 fid_mpsid;
936 				__be16 r2[3];
937 				__be32 r3[2];
938 				__be32 r4;
939 				__be32 atrb;
940 				__be16 vlan[16];
941 			} atrb;
942 		} mps;
943 		struct fw_ldst_func {
944 			u8 access_ctl;
945 			u8 mod_index;
946 			__be16 ctl_id;
947 			__be32 offset;
948 			__be64 data0;
949 			__be64 data1;
950 		} func;
951 		struct fw_ldst_pcie {
952 			u8 ctrl_to_fn;
953 			u8 bnum;
954 			u8 r;
955 			u8 ext_r;
956 			u8 select_naccess;
957 			u8 pcie_fn;
958 			__be16 nset_pkd;
959 			__be32 data[12];
960 		} pcie;
961 		struct fw_ldst_i2c_deprecated {
962 			u8 pid_pkd;
963 			u8 base;
964 			u8 boffset;
965 			u8 data;
966 			__be32 r9;
967 		} i2c_deprecated;
968 		struct fw_ldst_i2c {
969 			u8 pid;
970 			u8 did;
971 			u8 boffset;
972 			u8 blen;
973 			__be32 r9;
974 			__u8   data[48];
975 		} i2c;
976 		struct fw_ldst_le {
977 			__be32 index;
978 			__be32 r9;
979 			u8 val[33];
980 			u8 r11[7];
981 		} le;
982 	} u;
983 };
984 
985 #define FW_LDST_CMD_ADDRSPACE_S		0
986 #define FW_LDST_CMD_ADDRSPACE_V(x)	((x) << FW_LDST_CMD_ADDRSPACE_S)
987 
988 #define FW_LDST_CMD_MSG_S       31
989 #define FW_LDST_CMD_MSG_V(x)	((x) << FW_LDST_CMD_MSG_S)
990 
991 #define FW_LDST_CMD_CTXTFLUSH_S		30
992 #define FW_LDST_CMD_CTXTFLUSH_V(x)	((x) << FW_LDST_CMD_CTXTFLUSH_S)
993 #define FW_LDST_CMD_CTXTFLUSH_F		FW_LDST_CMD_CTXTFLUSH_V(1U)
994 
995 #define FW_LDST_CMD_PADDR_S     8
996 #define FW_LDST_CMD_PADDR_V(x)	((x) << FW_LDST_CMD_PADDR_S)
997 
998 #define FW_LDST_CMD_MMD_S       0
999 #define FW_LDST_CMD_MMD_V(x)	((x) << FW_LDST_CMD_MMD_S)
1000 
1001 #define FW_LDST_CMD_FID_S       15
1002 #define FW_LDST_CMD_FID_V(x)	((x) << FW_LDST_CMD_FID_S)
1003 
1004 #define FW_LDST_CMD_IDX_S	0
1005 #define FW_LDST_CMD_IDX_V(x)	((x) << FW_LDST_CMD_IDX_S)
1006 
1007 #define FW_LDST_CMD_RPLCPF_S    0
1008 #define FW_LDST_CMD_RPLCPF_V(x)	((x) << FW_LDST_CMD_RPLCPF_S)
1009 
1010 #define FW_LDST_CMD_LC_S        4
1011 #define FW_LDST_CMD_LC_V(x)     ((x) << FW_LDST_CMD_LC_S)
1012 #define FW_LDST_CMD_LC_F	FW_LDST_CMD_LC_V(1U)
1013 
1014 #define FW_LDST_CMD_FN_S        0
1015 #define FW_LDST_CMD_FN_V(x)	((x) << FW_LDST_CMD_FN_S)
1016 
1017 #define FW_LDST_CMD_NACCESS_S           0
1018 #define FW_LDST_CMD_NACCESS_V(x)	((x) << FW_LDST_CMD_NACCESS_S)
1019 
1020 struct fw_reset_cmd {
1021 	__be32 op_to_write;
1022 	__be32 retval_len16;
1023 	__be32 val;
1024 	__be32 halt_pkd;
1025 };
1026 
1027 #define FW_RESET_CMD_HALT_S	31
1028 #define FW_RESET_CMD_HALT_M     0x1
1029 #define FW_RESET_CMD_HALT_V(x)	((x) << FW_RESET_CMD_HALT_S)
1030 #define FW_RESET_CMD_HALT_G(x)  \
1031 	(((x) >> FW_RESET_CMD_HALT_S) & FW_RESET_CMD_HALT_M)
1032 #define FW_RESET_CMD_HALT_F	FW_RESET_CMD_HALT_V(1U)
1033 
1034 enum fw_hellow_cmd {
1035 	fw_hello_cmd_stage_os		= 0x0
1036 };
1037 
1038 struct fw_hello_cmd {
1039 	__be32 op_to_write;
1040 	__be32 retval_len16;
1041 	__be32 err_to_clearinit;
1042 	__be32 fwrev;
1043 };
1044 
1045 #define FW_HELLO_CMD_ERR_S      31
1046 #define FW_HELLO_CMD_ERR_V(x)   ((x) << FW_HELLO_CMD_ERR_S)
1047 #define FW_HELLO_CMD_ERR_F	FW_HELLO_CMD_ERR_V(1U)
1048 
1049 #define FW_HELLO_CMD_INIT_S     30
1050 #define FW_HELLO_CMD_INIT_V(x)  ((x) << FW_HELLO_CMD_INIT_S)
1051 #define FW_HELLO_CMD_INIT_F	FW_HELLO_CMD_INIT_V(1U)
1052 
1053 #define FW_HELLO_CMD_MASTERDIS_S	29
1054 #define FW_HELLO_CMD_MASTERDIS_V(x)	((x) << FW_HELLO_CMD_MASTERDIS_S)
1055 
1056 #define FW_HELLO_CMD_MASTERFORCE_S      28
1057 #define FW_HELLO_CMD_MASTERFORCE_V(x)	((x) << FW_HELLO_CMD_MASTERFORCE_S)
1058 
1059 #define FW_HELLO_CMD_MBMASTER_S		24
1060 #define FW_HELLO_CMD_MBMASTER_M		0xfU
1061 #define FW_HELLO_CMD_MBMASTER_V(x)	((x) << FW_HELLO_CMD_MBMASTER_S)
1062 #define FW_HELLO_CMD_MBMASTER_G(x)	\
1063 	(((x) >> FW_HELLO_CMD_MBMASTER_S) & FW_HELLO_CMD_MBMASTER_M)
1064 
1065 #define FW_HELLO_CMD_MBASYNCNOTINT_S    23
1066 #define FW_HELLO_CMD_MBASYNCNOTINT_V(x)	((x) << FW_HELLO_CMD_MBASYNCNOTINT_S)
1067 
1068 #define FW_HELLO_CMD_MBASYNCNOT_S       20
1069 #define FW_HELLO_CMD_MBASYNCNOT_V(x)	((x) << FW_HELLO_CMD_MBASYNCNOT_S)
1070 
1071 #define FW_HELLO_CMD_STAGE_S		17
1072 #define FW_HELLO_CMD_STAGE_V(x)		((x) << FW_HELLO_CMD_STAGE_S)
1073 
1074 #define FW_HELLO_CMD_CLEARINIT_S        16
1075 #define FW_HELLO_CMD_CLEARINIT_V(x)     ((x) << FW_HELLO_CMD_CLEARINIT_S)
1076 #define FW_HELLO_CMD_CLEARINIT_F	FW_HELLO_CMD_CLEARINIT_V(1U)
1077 
1078 struct fw_bye_cmd {
1079 	__be32 op_to_write;
1080 	__be32 retval_len16;
1081 	__be64 r3;
1082 };
1083 
1084 struct fw_initialize_cmd {
1085 	__be32 op_to_write;
1086 	__be32 retval_len16;
1087 	__be64 r3;
1088 };
1089 
1090 enum fw_caps_config_hm {
1091 	FW_CAPS_CONFIG_HM_PCIE		= 0x00000001,
1092 	FW_CAPS_CONFIG_HM_PL		= 0x00000002,
1093 	FW_CAPS_CONFIG_HM_SGE		= 0x00000004,
1094 	FW_CAPS_CONFIG_HM_CIM		= 0x00000008,
1095 	FW_CAPS_CONFIG_HM_ULPTX		= 0x00000010,
1096 	FW_CAPS_CONFIG_HM_TP		= 0x00000020,
1097 	FW_CAPS_CONFIG_HM_ULPRX		= 0x00000040,
1098 	FW_CAPS_CONFIG_HM_PMRX		= 0x00000080,
1099 	FW_CAPS_CONFIG_HM_PMTX		= 0x00000100,
1100 	FW_CAPS_CONFIG_HM_MC		= 0x00000200,
1101 	FW_CAPS_CONFIG_HM_LE		= 0x00000400,
1102 	FW_CAPS_CONFIG_HM_MPS		= 0x00000800,
1103 	FW_CAPS_CONFIG_HM_XGMAC		= 0x00001000,
1104 	FW_CAPS_CONFIG_HM_CPLSWITCH	= 0x00002000,
1105 	FW_CAPS_CONFIG_HM_T4DBG		= 0x00004000,
1106 	FW_CAPS_CONFIG_HM_MI		= 0x00008000,
1107 	FW_CAPS_CONFIG_HM_I2CM		= 0x00010000,
1108 	FW_CAPS_CONFIG_HM_NCSI		= 0x00020000,
1109 	FW_CAPS_CONFIG_HM_SMB		= 0x00040000,
1110 	FW_CAPS_CONFIG_HM_MA		= 0x00080000,
1111 	FW_CAPS_CONFIG_HM_EDRAM		= 0x00100000,
1112 	FW_CAPS_CONFIG_HM_PMU		= 0x00200000,
1113 	FW_CAPS_CONFIG_HM_UART		= 0x00400000,
1114 	FW_CAPS_CONFIG_HM_SF		= 0x00800000,
1115 };
1116 
1117 enum fw_caps_config_nbm {
1118 	FW_CAPS_CONFIG_NBM_IPMI		= 0x00000001,
1119 	FW_CAPS_CONFIG_NBM_NCSI		= 0x00000002,
1120 };
1121 
1122 enum fw_caps_config_link {
1123 	FW_CAPS_CONFIG_LINK_PPP		= 0x00000001,
1124 	FW_CAPS_CONFIG_LINK_QFC		= 0x00000002,
1125 	FW_CAPS_CONFIG_LINK_DCBX	= 0x00000004,
1126 };
1127 
1128 enum fw_caps_config_switch {
1129 	FW_CAPS_CONFIG_SWITCH_INGRESS	= 0x00000001,
1130 	FW_CAPS_CONFIG_SWITCH_EGRESS	= 0x00000002,
1131 };
1132 
1133 enum fw_caps_config_nic {
1134 	FW_CAPS_CONFIG_NIC		= 0x00000001,
1135 	FW_CAPS_CONFIG_NIC_VM		= 0x00000002,
1136 	FW_CAPS_CONFIG_NIC_HASHFILTER	= 0x00000020,
1137 };
1138 
1139 enum fw_caps_config_ofld {
1140 	FW_CAPS_CONFIG_OFLD		= 0x00000001,
1141 };
1142 
1143 enum fw_caps_config_rdma {
1144 	FW_CAPS_CONFIG_RDMA_RDDP	= 0x00000001,
1145 	FW_CAPS_CONFIG_RDMA_RDMAC	= 0x00000002,
1146 };
1147 
1148 enum fw_caps_config_iscsi {
1149 	FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001,
1150 	FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002,
1151 	FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004,
1152 	FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
1153 };
1154 
1155 enum fw_caps_config_crypto {
1156 	FW_CAPS_CONFIG_CRYPTO_LOOKASIDE = 0x00000001,
1157 	FW_CAPS_CONFIG_TLS_INLINE = 0x00000002,
1158 	FW_CAPS_CONFIG_IPSEC_INLINE = 0x00000004,
1159 };
1160 
1161 enum fw_caps_config_fcoe {
1162 	FW_CAPS_CONFIG_FCOE_INITIATOR	= 0x00000001,
1163 	FW_CAPS_CONFIG_FCOE_TARGET	= 0x00000002,
1164 	FW_CAPS_CONFIG_FCOE_CTRL_OFLD	= 0x00000004,
1165 };
1166 
1167 enum fw_memtype_cf {
1168 	FW_MEMTYPE_CF_EDC0		= 0x0,
1169 	FW_MEMTYPE_CF_EDC1		= 0x1,
1170 	FW_MEMTYPE_CF_EXTMEM		= 0x2,
1171 	FW_MEMTYPE_CF_FLASH		= 0x4,
1172 	FW_MEMTYPE_CF_INTERNAL		= 0x5,
1173 	FW_MEMTYPE_CF_EXTMEM1           = 0x6,
1174 	FW_MEMTYPE_CF_HMA		= 0x7,
1175 };
1176 
1177 struct fw_caps_config_cmd {
1178 	__be32 op_to_write;
1179 	__be32 cfvalid_to_len16;
1180 	__be32 r2;
1181 	__be32 hwmbitmap;
1182 	__be16 nbmcaps;
1183 	__be16 linkcaps;
1184 	__be16 switchcaps;
1185 	__be16 r3;
1186 	__be16 niccaps;
1187 	__be16 ofldcaps;
1188 	__be16 rdmacaps;
1189 	__be16 cryptocaps;
1190 	__be16 iscsicaps;
1191 	__be16 fcoecaps;
1192 	__be32 cfcsum;
1193 	__be32 finiver;
1194 	__be32 finicsum;
1195 };
1196 
1197 #define FW_CAPS_CONFIG_CMD_CFVALID_S    27
1198 #define FW_CAPS_CONFIG_CMD_CFVALID_V(x) ((x) << FW_CAPS_CONFIG_CMD_CFVALID_S)
1199 #define FW_CAPS_CONFIG_CMD_CFVALID_F    FW_CAPS_CONFIG_CMD_CFVALID_V(1U)
1200 
1201 #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S		24
1202 #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(x)	\
1203 	((x) << FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S)
1204 
1205 #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S      16
1206 #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(x)	\
1207 	((x) << FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S)
1208 
1209 /*
1210  * params command mnemonics
1211  */
1212 enum fw_params_mnem {
1213 	FW_PARAMS_MNEM_DEV		= 1,	/* device params */
1214 	FW_PARAMS_MNEM_PFVF		= 2,	/* function params */
1215 	FW_PARAMS_MNEM_REG		= 3,	/* limited register access */
1216 	FW_PARAMS_MNEM_DMAQ		= 4,	/* dma queue params */
1217 	FW_PARAMS_MNEM_CHNET            = 5,    /* chnet params */
1218 	FW_PARAMS_MNEM_LAST
1219 };
1220 
1221 /*
1222  * device parameters
1223  */
1224 enum fw_params_param_dev {
1225 	FW_PARAMS_PARAM_DEV_CCLK	= 0x00, /* chip core clock in khz */
1226 	FW_PARAMS_PARAM_DEV_PORTVEC	= 0x01, /* the port vector */
1227 	FW_PARAMS_PARAM_DEV_NTID	= 0x02, /* reads the number of TIDs
1228 						 * allocated by the device's
1229 						 * Lookup Engine
1230 						 */
1231 	FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03,
1232 	FW_PARAMS_PARAM_DEV_INTVER_NIC	= 0x04,
1233 	FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05,
1234 	FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06,
1235 	FW_PARAMS_PARAM_DEV_INTVER_RI	= 0x07,
1236 	FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08,
1237 	FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09,
1238 	FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A,
1239 	FW_PARAMS_PARAM_DEV_FWREV = 0x0B,
1240 	FW_PARAMS_PARAM_DEV_TPREV = 0x0C,
1241 	FW_PARAMS_PARAM_DEV_CF = 0x0D,
1242 	FW_PARAMS_PARAM_DEV_PHYFW = 0x0F,
1243 	FW_PARAMS_PARAM_DEV_DIAG = 0x11,
1244 	FW_PARAMS_PARAM_DEV_MAXORDIRD_QP = 0x13, /* max supported QP IRD/ORD */
1245 	FW_PARAMS_PARAM_DEV_MAXIRD_ADAPTER = 0x14, /* max supported adap IRD */
1246 	FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
1247 	FW_PARAMS_PARAM_DEV_FWCACHE = 0x18,
1248 	FW_PARAMS_PARAM_DEV_SCFGREV = 0x1A,
1249 	FW_PARAMS_PARAM_DEV_VPDREV = 0x1B,
1250 	FW_PARAMS_PARAM_DEV_RI_FR_NSMR_TPTE_WR	= 0x1C,
1251 	FW_PARAMS_PARAM_DEV_FILTER2_WR  = 0x1D,
1252 	FW_PARAMS_PARAM_DEV_MPSBGMAP	= 0x1E,
1253 	FW_PARAMS_PARAM_DEV_TPCHMAP     = 0x1F,
1254 	FW_PARAMS_PARAM_DEV_HMA_SIZE	= 0x20,
1255 	FW_PARAMS_PARAM_DEV_RDMA_WRITE_WITH_IMM = 0x21,
1256 	FW_PARAMS_PARAM_DEV_RI_WRITE_CMPL_WR    = 0x24,
1257 	FW_PARAMS_PARAM_DEV_OPAQUE_VIID_SMT_EXTN = 0x27,
1258 	FW_PARAMS_PARAM_DEV_HASHFILTER_WITH_OFLD = 0x28,
1259 	FW_PARAMS_PARAM_DEV_DBQ_TIMER	= 0x29,
1260 	FW_PARAMS_PARAM_DEV_DBQ_TIMERTICK = 0x2A,
1261 };
1262 
1263 /*
1264  * physical and virtual function parameters
1265  */
1266 enum fw_params_param_pfvf {
1267 	FW_PARAMS_PARAM_PFVF_RWXCAPS	= 0x00,
1268 	FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01,
1269 	FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02,
1270 	FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
1271 	FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
1272 	FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
1273 	FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
1274 	FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07,
1275 	FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08,
1276 	FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09,
1277 	FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A,
1278 	FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B,
1279 	FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C,
1280 	FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D,
1281 	FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E,
1282 	FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F,
1283 	FW_PARAMS_PARAM_PFVF_RQ_END	= 0x10,
1284 	FW_PARAMS_PARAM_PFVF_PBL_START = 0x11,
1285 	FW_PARAMS_PARAM_PFVF_PBL_END	= 0x12,
1286 	FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
1287 	FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
1288 	FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15,
1289 	FW_PARAMS_PARAM_PFVF_SQRQ_END	= 0x16,
1290 	FW_PARAMS_PARAM_PFVF_CQ_START	= 0x17,
1291 	FW_PARAMS_PARAM_PFVF_CQ_END	= 0x18,
1292 	FW_PARAMS_PARAM_PFVF_SRQ_START  = 0x19,
1293 	FW_PARAMS_PARAM_PFVF_SRQ_END    = 0x1A,
1294 	FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20,
1295 	FW_PARAMS_PARAM_PFVF_VIID       = 0x24,
1296 	FW_PARAMS_PARAM_PFVF_CPMASK     = 0x25,
1297 	FW_PARAMS_PARAM_PFVF_OCQ_START  = 0x26,
1298 	FW_PARAMS_PARAM_PFVF_OCQ_END    = 0x27,
1299 	FW_PARAMS_PARAM_PFVF_CONM_MAP   = 0x28,
1300 	FW_PARAMS_PARAM_PFVF_IQFLINT_START = 0x29,
1301 	FW_PARAMS_PARAM_PFVF_IQFLINT_END = 0x2A,
1302 	FW_PARAMS_PARAM_PFVF_EQ_START	= 0x2B,
1303 	FW_PARAMS_PARAM_PFVF_EQ_END	= 0x2C,
1304 	FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_START = 0x2D,
1305 	FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_END = 0x2E,
1306 	FW_PARAMS_PARAM_PFVF_ETHOFLD_START = 0x2F,
1307 	FW_PARAMS_PARAM_PFVF_ETHOFLD_END = 0x30,
1308 	FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
1309 	FW_PARAMS_PARAM_PFVF_HPFILTER_START = 0x32,
1310 	FW_PARAMS_PARAM_PFVF_HPFILTER_END = 0x33,
1311 	FW_PARAMS_PARAM_PFVF_TLS_START = 0x34,
1312 	FW_PARAMS_PARAM_PFVF_TLS_END = 0x35,
1313 	FW_PARAMS_PARAM_PFVF_RAWF_START = 0x36,
1314 	FW_PARAMS_PARAM_PFVF_RAWF_END = 0x37,
1315 	FW_PARAMS_PARAM_PFVF_NCRYPTO_LOOKASIDE = 0x39,
1316 	FW_PARAMS_PARAM_PFVF_PORT_CAPS32 = 0x3A,
1317 	FW_PARAMS_PARAM_PFVF_LINK_STATE = 0x40,
1318 };
1319 
1320 /* Virtual link state as seen by the specified VF */
1321 enum vf_link_states {
1322 	FW_VF_LINK_STATE_AUTO		= 0x00,
1323 	FW_VF_LINK_STATE_ENABLE		= 0x01,
1324 	FW_VF_LINK_STATE_DISABLE	= 0x02,
1325 };
1326 
1327 /*
1328  * dma queue parameters
1329  */
1330 enum fw_params_param_dmaq {
1331 	FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00,
1332 	FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
1333 	FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10,
1334 	FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11,
1335 	FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12,
1336 	FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH = 0x13,
1337 	FW_PARAMS_PARAM_DMAQ_EQ_TIMERIX	= 0x15,
1338 	FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
1339 };
1340 
1341 enum fw_params_param_dev_phyfw {
1342 	FW_PARAMS_PARAM_DEV_PHYFW_DOWNLOAD = 0x00,
1343 	FW_PARAMS_PARAM_DEV_PHYFW_VERSION = 0x01,
1344 };
1345 
1346 enum fw_params_param_dev_diag {
1347 	FW_PARAM_DEV_DIAG_TMP		= 0x00,
1348 	FW_PARAM_DEV_DIAG_VDD		= 0x01,
1349 	FW_PARAM_DEV_DIAG_MAXTMPTHRESH	= 0x02,
1350 };
1351 
1352 enum fw_params_param_dev_fwcache {
1353 	FW_PARAM_DEV_FWCACHE_FLUSH      = 0x00,
1354 	FW_PARAM_DEV_FWCACHE_FLUSHINV   = 0x01,
1355 };
1356 
1357 #define FW_PARAMS_MNEM_S	24
1358 #define FW_PARAMS_MNEM_V(x)	((x) << FW_PARAMS_MNEM_S)
1359 
1360 #define FW_PARAMS_PARAM_X_S     16
1361 #define FW_PARAMS_PARAM_X_V(x)	((x) << FW_PARAMS_PARAM_X_S)
1362 
1363 #define FW_PARAMS_PARAM_Y_S	8
1364 #define FW_PARAMS_PARAM_Y_M	0xffU
1365 #define FW_PARAMS_PARAM_Y_V(x)	((x) << FW_PARAMS_PARAM_Y_S)
1366 #define FW_PARAMS_PARAM_Y_G(x)	(((x) >> FW_PARAMS_PARAM_Y_S) &\
1367 		FW_PARAMS_PARAM_Y_M)
1368 
1369 #define FW_PARAMS_PARAM_Z_S	0
1370 #define FW_PARAMS_PARAM_Z_M	0xffu
1371 #define FW_PARAMS_PARAM_Z_V(x)	((x) << FW_PARAMS_PARAM_Z_S)
1372 #define FW_PARAMS_PARAM_Z_G(x)	(((x) >> FW_PARAMS_PARAM_Z_S) &\
1373 		FW_PARAMS_PARAM_Z_M)
1374 
1375 #define FW_PARAMS_PARAM_XYZ_S		0
1376 #define FW_PARAMS_PARAM_XYZ_V(x)	((x) << FW_PARAMS_PARAM_XYZ_S)
1377 
1378 #define FW_PARAMS_PARAM_YZ_S		0
1379 #define FW_PARAMS_PARAM_YZ_V(x)		((x) << FW_PARAMS_PARAM_YZ_S)
1380 
1381 struct fw_params_cmd {
1382 	__be32 op_to_vfn;
1383 	__be32 retval_len16;
1384 	struct fw_params_param {
1385 		__be32 mnem;
1386 		__be32 val;
1387 	} param[7];
1388 };
1389 
1390 #define FW_PARAMS_CMD_PFN_S     8
1391 #define FW_PARAMS_CMD_PFN_V(x)	((x) << FW_PARAMS_CMD_PFN_S)
1392 
1393 #define FW_PARAMS_CMD_VFN_S     0
1394 #define FW_PARAMS_CMD_VFN_V(x)	((x) << FW_PARAMS_CMD_VFN_S)
1395 
1396 struct fw_pfvf_cmd {
1397 	__be32 op_to_vfn;
1398 	__be32 retval_len16;
1399 	__be32 niqflint_niq;
1400 	__be32 type_to_neq;
1401 	__be32 tc_to_nexactf;
1402 	__be32 r_caps_to_nethctrl;
1403 	__be16 nricq;
1404 	__be16 nriqp;
1405 	__be32 r4;
1406 };
1407 
1408 #define FW_PFVF_CMD_PFN_S	8
1409 #define FW_PFVF_CMD_PFN_V(x)	((x) << FW_PFVF_CMD_PFN_S)
1410 
1411 #define FW_PFVF_CMD_VFN_S       0
1412 #define FW_PFVF_CMD_VFN_V(x)	((x) << FW_PFVF_CMD_VFN_S)
1413 
1414 #define FW_PFVF_CMD_NIQFLINT_S          20
1415 #define FW_PFVF_CMD_NIQFLINT_M          0xfff
1416 #define FW_PFVF_CMD_NIQFLINT_V(x)	((x) << FW_PFVF_CMD_NIQFLINT_S)
1417 #define FW_PFVF_CMD_NIQFLINT_G(x)	\
1418 	(((x) >> FW_PFVF_CMD_NIQFLINT_S) & FW_PFVF_CMD_NIQFLINT_M)
1419 
1420 #define FW_PFVF_CMD_NIQ_S       0
1421 #define FW_PFVF_CMD_NIQ_M       0xfffff
1422 #define FW_PFVF_CMD_NIQ_V(x)	((x) << FW_PFVF_CMD_NIQ_S)
1423 #define FW_PFVF_CMD_NIQ_G(x)	\
1424 	(((x) >> FW_PFVF_CMD_NIQ_S) & FW_PFVF_CMD_NIQ_M)
1425 
1426 #define FW_PFVF_CMD_TYPE_S      31
1427 #define FW_PFVF_CMD_TYPE_M      0x1
1428 #define FW_PFVF_CMD_TYPE_V(x)   ((x) << FW_PFVF_CMD_TYPE_S)
1429 #define FW_PFVF_CMD_TYPE_G(x)	\
1430 	(((x) >> FW_PFVF_CMD_TYPE_S) & FW_PFVF_CMD_TYPE_M)
1431 #define FW_PFVF_CMD_TYPE_F      FW_PFVF_CMD_TYPE_V(1U)
1432 
1433 #define FW_PFVF_CMD_CMASK_S     24
1434 #define FW_PFVF_CMD_CMASK_M	0xf
1435 #define FW_PFVF_CMD_CMASK_V(x)	((x) << FW_PFVF_CMD_CMASK_S)
1436 #define FW_PFVF_CMD_CMASK_G(x)	\
1437 	(((x) >> FW_PFVF_CMD_CMASK_S) & FW_PFVF_CMD_CMASK_M)
1438 
1439 #define FW_PFVF_CMD_PMASK_S     20
1440 #define FW_PFVF_CMD_PMASK_M	0xf
1441 #define FW_PFVF_CMD_PMASK_V(x)	((x) << FW_PFVF_CMD_PMASK_S)
1442 #define FW_PFVF_CMD_PMASK_G(x) \
1443 	(((x) >> FW_PFVF_CMD_PMASK_S) & FW_PFVF_CMD_PMASK_M)
1444 
1445 #define FW_PFVF_CMD_NEQ_S       0
1446 #define FW_PFVF_CMD_NEQ_M       0xfffff
1447 #define FW_PFVF_CMD_NEQ_V(x)	((x) << FW_PFVF_CMD_NEQ_S)
1448 #define FW_PFVF_CMD_NEQ_G(x)	\
1449 	(((x) >> FW_PFVF_CMD_NEQ_S) & FW_PFVF_CMD_NEQ_M)
1450 
1451 #define FW_PFVF_CMD_TC_S        24
1452 #define FW_PFVF_CMD_TC_M        0xff
1453 #define FW_PFVF_CMD_TC_V(x)	((x) << FW_PFVF_CMD_TC_S)
1454 #define FW_PFVF_CMD_TC_G(x)	(((x) >> FW_PFVF_CMD_TC_S) & FW_PFVF_CMD_TC_M)
1455 
1456 #define FW_PFVF_CMD_NVI_S       16
1457 #define FW_PFVF_CMD_NVI_M       0xff
1458 #define FW_PFVF_CMD_NVI_V(x)	((x) << FW_PFVF_CMD_NVI_S)
1459 #define FW_PFVF_CMD_NVI_G(x)	(((x) >> FW_PFVF_CMD_NVI_S) & FW_PFVF_CMD_NVI_M)
1460 
1461 #define FW_PFVF_CMD_NEXACTF_S           0
1462 #define FW_PFVF_CMD_NEXACTF_M           0xffff
1463 #define FW_PFVF_CMD_NEXACTF_V(x)	((x) << FW_PFVF_CMD_NEXACTF_S)
1464 #define FW_PFVF_CMD_NEXACTF_G(x)	\
1465 	(((x) >> FW_PFVF_CMD_NEXACTF_S) & FW_PFVF_CMD_NEXACTF_M)
1466 
1467 #define FW_PFVF_CMD_R_CAPS_S    24
1468 #define FW_PFVF_CMD_R_CAPS_M    0xff
1469 #define FW_PFVF_CMD_R_CAPS_V(x) ((x) << FW_PFVF_CMD_R_CAPS_S)
1470 #define FW_PFVF_CMD_R_CAPS_G(x) \
1471 	(((x) >> FW_PFVF_CMD_R_CAPS_S) & FW_PFVF_CMD_R_CAPS_M)
1472 
1473 #define FW_PFVF_CMD_WX_CAPS_S           16
1474 #define FW_PFVF_CMD_WX_CAPS_M           0xff
1475 #define FW_PFVF_CMD_WX_CAPS_V(x)	((x) << FW_PFVF_CMD_WX_CAPS_S)
1476 #define FW_PFVF_CMD_WX_CAPS_G(x)	\
1477 	(((x) >> FW_PFVF_CMD_WX_CAPS_S) & FW_PFVF_CMD_WX_CAPS_M)
1478 
1479 #define FW_PFVF_CMD_NETHCTRL_S          0
1480 #define FW_PFVF_CMD_NETHCTRL_M          0xffff
1481 #define FW_PFVF_CMD_NETHCTRL_V(x)	((x) << FW_PFVF_CMD_NETHCTRL_S)
1482 #define FW_PFVF_CMD_NETHCTRL_G(x)	\
1483 	(((x) >> FW_PFVF_CMD_NETHCTRL_S) & FW_PFVF_CMD_NETHCTRL_M)
1484 
1485 enum fw_iq_type {
1486 	FW_IQ_TYPE_FL_INT_CAP,
1487 	FW_IQ_TYPE_NO_FL_INT_CAP
1488 };
1489 
1490 enum fw_iq_iqtype {
1491 	FW_IQ_IQTYPE_OTHER,
1492 	FW_IQ_IQTYPE_NIC,
1493 	FW_IQ_IQTYPE_OFLD,
1494 };
1495 
1496 struct fw_iq_cmd {
1497 	__be32 op_to_vfn;
1498 	__be32 alloc_to_len16;
1499 	__be16 physiqid;
1500 	__be16 iqid;
1501 	__be16 fl0id;
1502 	__be16 fl1id;
1503 	__be32 type_to_iqandstindex;
1504 	__be16 iqdroprss_to_iqesize;
1505 	__be16 iqsize;
1506 	__be64 iqaddr;
1507 	__be32 iqns_to_fl0congen;
1508 	__be16 fl0dcaen_to_fl0cidxfthresh;
1509 	__be16 fl0size;
1510 	__be64 fl0addr;
1511 	__be32 fl1cngchmap_to_fl1congen;
1512 	__be16 fl1dcaen_to_fl1cidxfthresh;
1513 	__be16 fl1size;
1514 	__be64 fl1addr;
1515 };
1516 
1517 #define FW_IQ_CMD_PFN_S		8
1518 #define FW_IQ_CMD_PFN_V(x)	((x) << FW_IQ_CMD_PFN_S)
1519 
1520 #define FW_IQ_CMD_VFN_S		0
1521 #define FW_IQ_CMD_VFN_V(x)	((x) << FW_IQ_CMD_VFN_S)
1522 
1523 #define FW_IQ_CMD_ALLOC_S	31
1524 #define FW_IQ_CMD_ALLOC_V(x)	((x) << FW_IQ_CMD_ALLOC_S)
1525 #define FW_IQ_CMD_ALLOC_F	FW_IQ_CMD_ALLOC_V(1U)
1526 
1527 #define FW_IQ_CMD_FREE_S	30
1528 #define FW_IQ_CMD_FREE_V(x)	((x) << FW_IQ_CMD_FREE_S)
1529 #define FW_IQ_CMD_FREE_F	FW_IQ_CMD_FREE_V(1U)
1530 
1531 #define FW_IQ_CMD_MODIFY_S	29
1532 #define FW_IQ_CMD_MODIFY_V(x)	((x) << FW_IQ_CMD_MODIFY_S)
1533 #define FW_IQ_CMD_MODIFY_F	FW_IQ_CMD_MODIFY_V(1U)
1534 
1535 #define FW_IQ_CMD_IQSTART_S	28
1536 #define FW_IQ_CMD_IQSTART_V(x)	((x) << FW_IQ_CMD_IQSTART_S)
1537 #define FW_IQ_CMD_IQSTART_F	FW_IQ_CMD_IQSTART_V(1U)
1538 
1539 #define FW_IQ_CMD_IQSTOP_S	27
1540 #define FW_IQ_CMD_IQSTOP_V(x)	((x) << FW_IQ_CMD_IQSTOP_S)
1541 #define FW_IQ_CMD_IQSTOP_F	FW_IQ_CMD_IQSTOP_V(1U)
1542 
1543 #define FW_IQ_CMD_TYPE_S	29
1544 #define FW_IQ_CMD_TYPE_V(x)	((x) << FW_IQ_CMD_TYPE_S)
1545 
1546 #define FW_IQ_CMD_IQASYNCH_S	28
1547 #define FW_IQ_CMD_IQASYNCH_V(x)	((x) << FW_IQ_CMD_IQASYNCH_S)
1548 
1549 #define FW_IQ_CMD_VIID_S	16
1550 #define FW_IQ_CMD_VIID_V(x)	((x) << FW_IQ_CMD_VIID_S)
1551 
1552 #define FW_IQ_CMD_IQANDST_S	15
1553 #define FW_IQ_CMD_IQANDST_V(x)	((x) << FW_IQ_CMD_IQANDST_S)
1554 
1555 #define FW_IQ_CMD_IQANUS_S	14
1556 #define FW_IQ_CMD_IQANUS_V(x)	((x) << FW_IQ_CMD_IQANUS_S)
1557 
1558 #define FW_IQ_CMD_IQANUD_S	12
1559 #define FW_IQ_CMD_IQANUD_V(x)	((x) << FW_IQ_CMD_IQANUD_S)
1560 
1561 #define FW_IQ_CMD_IQANDSTINDEX_S	0
1562 #define FW_IQ_CMD_IQANDSTINDEX_V(x)	((x) << FW_IQ_CMD_IQANDSTINDEX_S)
1563 
1564 #define FW_IQ_CMD_IQDROPRSS_S		15
1565 #define FW_IQ_CMD_IQDROPRSS_V(x)	((x) << FW_IQ_CMD_IQDROPRSS_S)
1566 #define FW_IQ_CMD_IQDROPRSS_F	FW_IQ_CMD_IQDROPRSS_V(1U)
1567 
1568 #define FW_IQ_CMD_IQGTSMODE_S		14
1569 #define FW_IQ_CMD_IQGTSMODE_V(x)	((x) << FW_IQ_CMD_IQGTSMODE_S)
1570 #define FW_IQ_CMD_IQGTSMODE_F		FW_IQ_CMD_IQGTSMODE_V(1U)
1571 
1572 #define FW_IQ_CMD_IQPCIECH_S	12
1573 #define FW_IQ_CMD_IQPCIECH_V(x)	((x) << FW_IQ_CMD_IQPCIECH_S)
1574 
1575 #define FW_IQ_CMD_IQDCAEN_S	11
1576 #define FW_IQ_CMD_IQDCAEN_V(x)	((x) << FW_IQ_CMD_IQDCAEN_S)
1577 
1578 #define FW_IQ_CMD_IQDCACPU_S	6
1579 #define FW_IQ_CMD_IQDCACPU_V(x)	((x) << FW_IQ_CMD_IQDCACPU_S)
1580 
1581 #define FW_IQ_CMD_IQINTCNTTHRESH_S	4
1582 #define FW_IQ_CMD_IQINTCNTTHRESH_V(x)	((x) << FW_IQ_CMD_IQINTCNTTHRESH_S)
1583 
1584 #define FW_IQ_CMD_IQO_S		3
1585 #define FW_IQ_CMD_IQO_V(x)	((x) << FW_IQ_CMD_IQO_S)
1586 #define FW_IQ_CMD_IQO_F		FW_IQ_CMD_IQO_V(1U)
1587 
1588 #define FW_IQ_CMD_IQCPRIO_S	2
1589 #define FW_IQ_CMD_IQCPRIO_V(x)	((x) << FW_IQ_CMD_IQCPRIO_S)
1590 
1591 #define FW_IQ_CMD_IQESIZE_S	0
1592 #define FW_IQ_CMD_IQESIZE_V(x)	((x) << FW_IQ_CMD_IQESIZE_S)
1593 
1594 #define FW_IQ_CMD_IQNS_S	31
1595 #define FW_IQ_CMD_IQNS_V(x)	((x) << FW_IQ_CMD_IQNS_S)
1596 
1597 #define FW_IQ_CMD_IQRO_S	30
1598 #define FW_IQ_CMD_IQRO_V(x)	((x) << FW_IQ_CMD_IQRO_S)
1599 
1600 #define FW_IQ_CMD_IQFLINTIQHSEN_S	28
1601 #define FW_IQ_CMD_IQFLINTIQHSEN_V(x)	((x) << FW_IQ_CMD_IQFLINTIQHSEN_S)
1602 
1603 #define FW_IQ_CMD_IQFLINTCONGEN_S	27
1604 #define FW_IQ_CMD_IQFLINTCONGEN_V(x)	((x) << FW_IQ_CMD_IQFLINTCONGEN_S)
1605 #define FW_IQ_CMD_IQFLINTCONGEN_F	FW_IQ_CMD_IQFLINTCONGEN_V(1U)
1606 
1607 #define FW_IQ_CMD_IQFLINTISCSIC_S	26
1608 #define FW_IQ_CMD_IQFLINTISCSIC_V(x)	((x) << FW_IQ_CMD_IQFLINTISCSIC_S)
1609 
1610 #define FW_IQ_CMD_IQTYPE_S		24
1611 #define FW_IQ_CMD_IQTYPE_M		0x3
1612 #define FW_IQ_CMD_IQTYPE_V(x)		((x) << FW_IQ_CMD_IQTYPE_S)
1613 #define FW_IQ_CMD_IQTYPE_G(x)		\
1614 	(((x) >> FW_IQ_CMD_IQTYPE_S) & FW_IQ_CMD_IQTYPE_M)
1615 
1616 #define FW_IQ_CMD_FL0CNGCHMAP_S		20
1617 #define FW_IQ_CMD_FL0CNGCHMAP_V(x)	((x) << FW_IQ_CMD_FL0CNGCHMAP_S)
1618 
1619 #define FW_IQ_CMD_FL0CACHELOCK_S	15
1620 #define FW_IQ_CMD_FL0CACHELOCK_V(x)	((x) << FW_IQ_CMD_FL0CACHELOCK_S)
1621 
1622 #define FW_IQ_CMD_FL0DBP_S	14
1623 #define FW_IQ_CMD_FL0DBP_V(x)	((x) << FW_IQ_CMD_FL0DBP_S)
1624 
1625 #define FW_IQ_CMD_FL0DATANS_S		13
1626 #define FW_IQ_CMD_FL0DATANS_V(x)	((x) << FW_IQ_CMD_FL0DATANS_S)
1627 
1628 #define FW_IQ_CMD_FL0DATARO_S		12
1629 #define FW_IQ_CMD_FL0DATARO_V(x)	((x) << FW_IQ_CMD_FL0DATARO_S)
1630 #define FW_IQ_CMD_FL0DATARO_F		FW_IQ_CMD_FL0DATARO_V(1U)
1631 
1632 #define FW_IQ_CMD_FL0CONGCIF_S		11
1633 #define FW_IQ_CMD_FL0CONGCIF_V(x)	((x) << FW_IQ_CMD_FL0CONGCIF_S)
1634 #define FW_IQ_CMD_FL0CONGCIF_F		FW_IQ_CMD_FL0CONGCIF_V(1U)
1635 
1636 #define FW_IQ_CMD_FL0ONCHIP_S		10
1637 #define FW_IQ_CMD_FL0ONCHIP_V(x)	((x) << FW_IQ_CMD_FL0ONCHIP_S)
1638 
1639 #define FW_IQ_CMD_FL0STATUSPGNS_S	9
1640 #define FW_IQ_CMD_FL0STATUSPGNS_V(x)	((x) << FW_IQ_CMD_FL0STATUSPGNS_S)
1641 
1642 #define FW_IQ_CMD_FL0STATUSPGRO_S	8
1643 #define FW_IQ_CMD_FL0STATUSPGRO_V(x)	((x) << FW_IQ_CMD_FL0STATUSPGRO_S)
1644 
1645 #define FW_IQ_CMD_FL0FETCHNS_S		7
1646 #define FW_IQ_CMD_FL0FETCHNS_V(x)	((x) << FW_IQ_CMD_FL0FETCHNS_S)
1647 
1648 #define FW_IQ_CMD_FL0FETCHRO_S		6
1649 #define FW_IQ_CMD_FL0FETCHRO_V(x)	((x) << FW_IQ_CMD_FL0FETCHRO_S)
1650 #define FW_IQ_CMD_FL0FETCHRO_F		FW_IQ_CMD_FL0FETCHRO_V(1U)
1651 
1652 #define FW_IQ_CMD_FL0HOSTFCMODE_S	4
1653 #define FW_IQ_CMD_FL0HOSTFCMODE_V(x)	((x) << FW_IQ_CMD_FL0HOSTFCMODE_S)
1654 
1655 #define FW_IQ_CMD_FL0CPRIO_S	3
1656 #define FW_IQ_CMD_FL0CPRIO_V(x)	((x) << FW_IQ_CMD_FL0CPRIO_S)
1657 
1658 #define FW_IQ_CMD_FL0PADEN_S	2
1659 #define FW_IQ_CMD_FL0PADEN_V(x)	((x) << FW_IQ_CMD_FL0PADEN_S)
1660 #define FW_IQ_CMD_FL0PADEN_F	FW_IQ_CMD_FL0PADEN_V(1U)
1661 
1662 #define FW_IQ_CMD_FL0PACKEN_S		1
1663 #define FW_IQ_CMD_FL0PACKEN_V(x)	((x) << FW_IQ_CMD_FL0PACKEN_S)
1664 #define FW_IQ_CMD_FL0PACKEN_F		FW_IQ_CMD_FL0PACKEN_V(1U)
1665 
1666 #define FW_IQ_CMD_FL0CONGEN_S		0
1667 #define FW_IQ_CMD_FL0CONGEN_V(x)	((x) << FW_IQ_CMD_FL0CONGEN_S)
1668 #define FW_IQ_CMD_FL0CONGEN_F		FW_IQ_CMD_FL0CONGEN_V(1U)
1669 
1670 #define FW_IQ_CMD_FL0DCAEN_S	15
1671 #define FW_IQ_CMD_FL0DCAEN_V(x)	((x) << FW_IQ_CMD_FL0DCAEN_S)
1672 
1673 #define FW_IQ_CMD_FL0DCACPU_S		10
1674 #define FW_IQ_CMD_FL0DCACPU_V(x)	((x) << FW_IQ_CMD_FL0DCACPU_S)
1675 
1676 #define FW_IQ_CMD_FL0FBMIN_S	7
1677 #define FW_IQ_CMD_FL0FBMIN_V(x)	((x) << FW_IQ_CMD_FL0FBMIN_S)
1678 
1679 #define FW_IQ_CMD_FL0FBMAX_S	4
1680 #define FW_IQ_CMD_FL0FBMAX_V(x)	((x) << FW_IQ_CMD_FL0FBMAX_S)
1681 
1682 #define FW_IQ_CMD_FL0CIDXFTHRESHO_S	3
1683 #define FW_IQ_CMD_FL0CIDXFTHRESHO_V(x)	((x) << FW_IQ_CMD_FL0CIDXFTHRESHO_S)
1684 #define FW_IQ_CMD_FL0CIDXFTHRESHO_F	FW_IQ_CMD_FL0CIDXFTHRESHO_V(1U)
1685 
1686 #define FW_IQ_CMD_FL0CIDXFTHRESH_S	0
1687 #define FW_IQ_CMD_FL0CIDXFTHRESH_V(x)	((x) << FW_IQ_CMD_FL0CIDXFTHRESH_S)
1688 
1689 #define FW_IQ_CMD_FL1CNGCHMAP_S		20
1690 #define FW_IQ_CMD_FL1CNGCHMAP_V(x)	((x) << FW_IQ_CMD_FL1CNGCHMAP_S)
1691 
1692 #define FW_IQ_CMD_FL1CACHELOCK_S	15
1693 #define FW_IQ_CMD_FL1CACHELOCK_V(x)	((x) << FW_IQ_CMD_FL1CACHELOCK_S)
1694 
1695 #define FW_IQ_CMD_FL1DBP_S	14
1696 #define FW_IQ_CMD_FL1DBP_V(x)	((x) << FW_IQ_CMD_FL1DBP_S)
1697 
1698 #define FW_IQ_CMD_FL1DATANS_S		13
1699 #define FW_IQ_CMD_FL1DATANS_V(x)	((x) << FW_IQ_CMD_FL1DATANS_S)
1700 
1701 #define FW_IQ_CMD_FL1DATARO_S		12
1702 #define FW_IQ_CMD_FL1DATARO_V(x)	((x) << FW_IQ_CMD_FL1DATARO_S)
1703 
1704 #define FW_IQ_CMD_FL1CONGCIF_S		11
1705 #define FW_IQ_CMD_FL1CONGCIF_V(x)	((x) << FW_IQ_CMD_FL1CONGCIF_S)
1706 
1707 #define FW_IQ_CMD_FL1ONCHIP_S		10
1708 #define FW_IQ_CMD_FL1ONCHIP_V(x)	((x) << FW_IQ_CMD_FL1ONCHIP_S)
1709 
1710 #define FW_IQ_CMD_FL1STATUSPGNS_S	9
1711 #define FW_IQ_CMD_FL1STATUSPGNS_V(x)	((x) << FW_IQ_CMD_FL1STATUSPGNS_S)
1712 
1713 #define FW_IQ_CMD_FL1STATUSPGRO_S	8
1714 #define FW_IQ_CMD_FL1STATUSPGRO_V(x)	((x) << FW_IQ_CMD_FL1STATUSPGRO_S)
1715 
1716 #define FW_IQ_CMD_FL1FETCHNS_S		7
1717 #define FW_IQ_CMD_FL1FETCHNS_V(x)	((x) << FW_IQ_CMD_FL1FETCHNS_S)
1718 
1719 #define FW_IQ_CMD_FL1FETCHRO_S		6
1720 #define FW_IQ_CMD_FL1FETCHRO_V(x)	((x) << FW_IQ_CMD_FL1FETCHRO_S)
1721 
1722 #define FW_IQ_CMD_FL1HOSTFCMODE_S	4
1723 #define FW_IQ_CMD_FL1HOSTFCMODE_V(x)	((x) << FW_IQ_CMD_FL1HOSTFCMODE_S)
1724 
1725 #define FW_IQ_CMD_FL1CPRIO_S	3
1726 #define FW_IQ_CMD_FL1CPRIO_V(x)	((x) << FW_IQ_CMD_FL1CPRIO_S)
1727 
1728 #define FW_IQ_CMD_FL1PADEN_S	2
1729 #define FW_IQ_CMD_FL1PADEN_V(x)	((x) << FW_IQ_CMD_FL1PADEN_S)
1730 #define FW_IQ_CMD_FL1PADEN_F	FW_IQ_CMD_FL1PADEN_V(1U)
1731 
1732 #define FW_IQ_CMD_FL1PACKEN_S		1
1733 #define FW_IQ_CMD_FL1PACKEN_V(x)	((x) << FW_IQ_CMD_FL1PACKEN_S)
1734 #define FW_IQ_CMD_FL1PACKEN_F	FW_IQ_CMD_FL1PACKEN_V(1U)
1735 
1736 #define FW_IQ_CMD_FL1CONGEN_S		0
1737 #define FW_IQ_CMD_FL1CONGEN_V(x)	((x) << FW_IQ_CMD_FL1CONGEN_S)
1738 #define FW_IQ_CMD_FL1CONGEN_F	FW_IQ_CMD_FL1CONGEN_V(1U)
1739 
1740 #define FW_IQ_CMD_FL1DCAEN_S	15
1741 #define FW_IQ_CMD_FL1DCAEN_V(x)	((x) << FW_IQ_CMD_FL1DCAEN_S)
1742 
1743 #define FW_IQ_CMD_FL1DCACPU_S		10
1744 #define FW_IQ_CMD_FL1DCACPU_V(x)	((x) << FW_IQ_CMD_FL1DCACPU_S)
1745 
1746 #define FW_IQ_CMD_FL1FBMIN_S	7
1747 #define FW_IQ_CMD_FL1FBMIN_V(x)	((x) << FW_IQ_CMD_FL1FBMIN_S)
1748 
1749 #define FW_IQ_CMD_FL1FBMAX_S	4
1750 #define FW_IQ_CMD_FL1FBMAX_V(x)	((x) << FW_IQ_CMD_FL1FBMAX_S)
1751 
1752 #define FW_IQ_CMD_FL1CIDXFTHRESHO_S	3
1753 #define FW_IQ_CMD_FL1CIDXFTHRESHO_V(x)	((x) << FW_IQ_CMD_FL1CIDXFTHRESHO_S)
1754 #define FW_IQ_CMD_FL1CIDXFTHRESHO_F	FW_IQ_CMD_FL1CIDXFTHRESHO_V(1U)
1755 
1756 #define FW_IQ_CMD_FL1CIDXFTHRESH_S	0
1757 #define FW_IQ_CMD_FL1CIDXFTHRESH_V(x)	((x) << FW_IQ_CMD_FL1CIDXFTHRESH_S)
1758 
1759 struct fw_eq_eth_cmd {
1760 	__be32 op_to_vfn;
1761 	__be32 alloc_to_len16;
1762 	__be32 eqid_pkd;
1763 	__be32 physeqid_pkd;
1764 	__be32 fetchszm_to_iqid;
1765 	__be32 dcaen_to_eqsize;
1766 	__be64 eqaddr;
1767 	__be32 autoequiqe_to_viid;
1768 	__be32 timeren_timerix;
1769 	__be64 r9;
1770 };
1771 
1772 #define FW_EQ_ETH_CMD_PFN_S	8
1773 #define FW_EQ_ETH_CMD_PFN_V(x)	((x) << FW_EQ_ETH_CMD_PFN_S)
1774 
1775 #define FW_EQ_ETH_CMD_VFN_S	0
1776 #define FW_EQ_ETH_CMD_VFN_V(x)	((x) << FW_EQ_ETH_CMD_VFN_S)
1777 
1778 #define FW_EQ_ETH_CMD_ALLOC_S		31
1779 #define FW_EQ_ETH_CMD_ALLOC_V(x)	((x) << FW_EQ_ETH_CMD_ALLOC_S)
1780 #define FW_EQ_ETH_CMD_ALLOC_F	FW_EQ_ETH_CMD_ALLOC_V(1U)
1781 
1782 #define FW_EQ_ETH_CMD_FREE_S	30
1783 #define FW_EQ_ETH_CMD_FREE_V(x)	((x) << FW_EQ_ETH_CMD_FREE_S)
1784 #define FW_EQ_ETH_CMD_FREE_F	FW_EQ_ETH_CMD_FREE_V(1U)
1785 
1786 #define FW_EQ_ETH_CMD_MODIFY_S		29
1787 #define FW_EQ_ETH_CMD_MODIFY_V(x)	((x) << FW_EQ_ETH_CMD_MODIFY_S)
1788 #define FW_EQ_ETH_CMD_MODIFY_F	FW_EQ_ETH_CMD_MODIFY_V(1U)
1789 
1790 #define FW_EQ_ETH_CMD_EQSTART_S		28
1791 #define FW_EQ_ETH_CMD_EQSTART_V(x)	((x) << FW_EQ_ETH_CMD_EQSTART_S)
1792 #define FW_EQ_ETH_CMD_EQSTART_F	FW_EQ_ETH_CMD_EQSTART_V(1U)
1793 
1794 #define FW_EQ_ETH_CMD_EQSTOP_S		27
1795 #define FW_EQ_ETH_CMD_EQSTOP_V(x)	((x) << FW_EQ_ETH_CMD_EQSTOP_S)
1796 #define FW_EQ_ETH_CMD_EQSTOP_F	FW_EQ_ETH_CMD_EQSTOP_V(1U)
1797 
1798 #define FW_EQ_ETH_CMD_EQID_S	0
1799 #define FW_EQ_ETH_CMD_EQID_M	0xfffff
1800 #define FW_EQ_ETH_CMD_EQID_V(x)	((x) << FW_EQ_ETH_CMD_EQID_S)
1801 #define FW_EQ_ETH_CMD_EQID_G(x)	\
1802 	(((x) >> FW_EQ_ETH_CMD_EQID_S) & FW_EQ_ETH_CMD_EQID_M)
1803 
1804 #define FW_EQ_ETH_CMD_PHYSEQID_S	0
1805 #define FW_EQ_ETH_CMD_PHYSEQID_M	0xfffff
1806 #define FW_EQ_ETH_CMD_PHYSEQID_V(x)	((x) << FW_EQ_ETH_CMD_PHYSEQID_S)
1807 #define FW_EQ_ETH_CMD_PHYSEQID_G(x)	\
1808 	(((x) >> FW_EQ_ETH_CMD_PHYSEQID_S) & FW_EQ_ETH_CMD_PHYSEQID_M)
1809 
1810 #define FW_EQ_ETH_CMD_FETCHSZM_S	26
1811 #define FW_EQ_ETH_CMD_FETCHSZM_V(x)	((x) << FW_EQ_ETH_CMD_FETCHSZM_S)
1812 #define FW_EQ_ETH_CMD_FETCHSZM_F	FW_EQ_ETH_CMD_FETCHSZM_V(1U)
1813 
1814 #define FW_EQ_ETH_CMD_STATUSPGNS_S	25
1815 #define FW_EQ_ETH_CMD_STATUSPGNS_V(x)	((x) << FW_EQ_ETH_CMD_STATUSPGNS_S)
1816 
1817 #define FW_EQ_ETH_CMD_STATUSPGRO_S	24
1818 #define FW_EQ_ETH_CMD_STATUSPGRO_V(x)	((x) << FW_EQ_ETH_CMD_STATUSPGRO_S)
1819 
1820 #define FW_EQ_ETH_CMD_FETCHNS_S		23
1821 #define FW_EQ_ETH_CMD_FETCHNS_V(x)	((x) << FW_EQ_ETH_CMD_FETCHNS_S)
1822 
1823 #define FW_EQ_ETH_CMD_FETCHRO_S		22
1824 #define FW_EQ_ETH_CMD_FETCHRO_V(x)	((x) << FW_EQ_ETH_CMD_FETCHRO_S)
1825 #define FW_EQ_ETH_CMD_FETCHRO_F		FW_EQ_ETH_CMD_FETCHRO_V(1U)
1826 
1827 #define FW_EQ_ETH_CMD_HOSTFCMODE_S	20
1828 #define FW_EQ_ETH_CMD_HOSTFCMODE_V(x)	((x) << FW_EQ_ETH_CMD_HOSTFCMODE_S)
1829 
1830 #define FW_EQ_ETH_CMD_CPRIO_S		19
1831 #define FW_EQ_ETH_CMD_CPRIO_V(x)	((x) << FW_EQ_ETH_CMD_CPRIO_S)
1832 
1833 #define FW_EQ_ETH_CMD_ONCHIP_S		18
1834 #define FW_EQ_ETH_CMD_ONCHIP_V(x)	((x) << FW_EQ_ETH_CMD_ONCHIP_S)
1835 
1836 #define FW_EQ_ETH_CMD_PCIECHN_S		16
1837 #define FW_EQ_ETH_CMD_PCIECHN_V(x)	((x) << FW_EQ_ETH_CMD_PCIECHN_S)
1838 
1839 #define FW_EQ_ETH_CMD_IQID_S	0
1840 #define FW_EQ_ETH_CMD_IQID_V(x)	((x) << FW_EQ_ETH_CMD_IQID_S)
1841 
1842 #define FW_EQ_ETH_CMD_DCAEN_S		31
1843 #define FW_EQ_ETH_CMD_DCAEN_V(x)	((x) << FW_EQ_ETH_CMD_DCAEN_S)
1844 
1845 #define FW_EQ_ETH_CMD_DCACPU_S		26
1846 #define FW_EQ_ETH_CMD_DCACPU_V(x)	((x) << FW_EQ_ETH_CMD_DCACPU_S)
1847 
1848 #define FW_EQ_ETH_CMD_FBMIN_S		23
1849 #define FW_EQ_ETH_CMD_FBMIN_V(x)	((x) << FW_EQ_ETH_CMD_FBMIN_S)
1850 
1851 #define FW_EQ_ETH_CMD_FBMAX_S		20
1852 #define FW_EQ_ETH_CMD_FBMAX_V(x)	((x) << FW_EQ_ETH_CMD_FBMAX_S)
1853 
1854 #define FW_EQ_ETH_CMD_CIDXFTHRESHO_S	19
1855 #define FW_EQ_ETH_CMD_CIDXFTHRESHO_V(x)	((x) << FW_EQ_ETH_CMD_CIDXFTHRESHO_S)
1856 
1857 #define FW_EQ_ETH_CMD_CIDXFTHRESH_S	16
1858 #define FW_EQ_ETH_CMD_CIDXFTHRESH_V(x)	((x) << FW_EQ_ETH_CMD_CIDXFTHRESH_S)
1859 
1860 #define FW_EQ_ETH_CMD_EQSIZE_S		0
1861 #define FW_EQ_ETH_CMD_EQSIZE_V(x)	((x) << FW_EQ_ETH_CMD_EQSIZE_S)
1862 
1863 #define FW_EQ_ETH_CMD_AUTOEQUIQE_S	31
1864 #define FW_EQ_ETH_CMD_AUTOEQUIQE_V(x)	((x) << FW_EQ_ETH_CMD_AUTOEQUIQE_S)
1865 #define FW_EQ_ETH_CMD_AUTOEQUIQE_F	FW_EQ_ETH_CMD_AUTOEQUIQE_V(1U)
1866 
1867 #define FW_EQ_ETH_CMD_AUTOEQUEQE_S	30
1868 #define FW_EQ_ETH_CMD_AUTOEQUEQE_V(x)	((x) << FW_EQ_ETH_CMD_AUTOEQUEQE_S)
1869 #define FW_EQ_ETH_CMD_AUTOEQUEQE_F	FW_EQ_ETH_CMD_AUTOEQUEQE_V(1U)
1870 
1871 #define FW_EQ_ETH_CMD_VIID_S	16
1872 #define FW_EQ_ETH_CMD_VIID_V(x)	((x) << FW_EQ_ETH_CMD_VIID_S)
1873 
1874 #define FW_EQ_ETH_CMD_TIMEREN_S		3
1875 #define FW_EQ_ETH_CMD_TIMEREN_M		0x1
1876 #define FW_EQ_ETH_CMD_TIMEREN_V(x)	((x) << FW_EQ_ETH_CMD_TIMEREN_S)
1877 #define FW_EQ_ETH_CMD_TIMEREN_G(x)	\
1878     (((x) >> FW_EQ_ETH_CMD_TIMEREN_S) & FW_EQ_ETH_CMD_TIMEREN_M)
1879 #define FW_EQ_ETH_CMD_TIMEREN_F	FW_EQ_ETH_CMD_TIMEREN_V(1U)
1880 
1881 #define FW_EQ_ETH_CMD_TIMERIX_S		0
1882 #define FW_EQ_ETH_CMD_TIMERIX_M		0x7
1883 #define FW_EQ_ETH_CMD_TIMERIX_V(x)	((x) << FW_EQ_ETH_CMD_TIMERIX_S)
1884 #define FW_EQ_ETH_CMD_TIMERIX_G(x)	\
1885     (((x) >> FW_EQ_ETH_CMD_TIMERIX_S) & FW_EQ_ETH_CMD_TIMERIX_M)
1886 
1887 struct fw_eq_ctrl_cmd {
1888 	__be32 op_to_vfn;
1889 	__be32 alloc_to_len16;
1890 	__be32 cmpliqid_eqid;
1891 	__be32 physeqid_pkd;
1892 	__be32 fetchszm_to_iqid;
1893 	__be32 dcaen_to_eqsize;
1894 	__be64 eqaddr;
1895 };
1896 
1897 #define FW_EQ_CTRL_CMD_PFN_S	8
1898 #define FW_EQ_CTRL_CMD_PFN_V(x)	((x) << FW_EQ_CTRL_CMD_PFN_S)
1899 
1900 #define FW_EQ_CTRL_CMD_VFN_S	0
1901 #define FW_EQ_CTRL_CMD_VFN_V(x)	((x) << FW_EQ_CTRL_CMD_VFN_S)
1902 
1903 #define FW_EQ_CTRL_CMD_ALLOC_S		31
1904 #define FW_EQ_CTRL_CMD_ALLOC_V(x)	((x) << FW_EQ_CTRL_CMD_ALLOC_S)
1905 #define FW_EQ_CTRL_CMD_ALLOC_F		FW_EQ_CTRL_CMD_ALLOC_V(1U)
1906 
1907 #define FW_EQ_CTRL_CMD_FREE_S		30
1908 #define FW_EQ_CTRL_CMD_FREE_V(x)	((x) << FW_EQ_CTRL_CMD_FREE_S)
1909 #define FW_EQ_CTRL_CMD_FREE_F		FW_EQ_CTRL_CMD_FREE_V(1U)
1910 
1911 #define FW_EQ_CTRL_CMD_MODIFY_S		29
1912 #define FW_EQ_CTRL_CMD_MODIFY_V(x)	((x) << FW_EQ_CTRL_CMD_MODIFY_S)
1913 #define FW_EQ_CTRL_CMD_MODIFY_F		FW_EQ_CTRL_CMD_MODIFY_V(1U)
1914 
1915 #define FW_EQ_CTRL_CMD_EQSTART_S	28
1916 #define FW_EQ_CTRL_CMD_EQSTART_V(x)	((x) << FW_EQ_CTRL_CMD_EQSTART_S)
1917 #define FW_EQ_CTRL_CMD_EQSTART_F	FW_EQ_CTRL_CMD_EQSTART_V(1U)
1918 
1919 #define FW_EQ_CTRL_CMD_EQSTOP_S		27
1920 #define FW_EQ_CTRL_CMD_EQSTOP_V(x)	((x) << FW_EQ_CTRL_CMD_EQSTOP_S)
1921 #define FW_EQ_CTRL_CMD_EQSTOP_F		FW_EQ_CTRL_CMD_EQSTOP_V(1U)
1922 
1923 #define FW_EQ_CTRL_CMD_CMPLIQID_S	20
1924 #define FW_EQ_CTRL_CMD_CMPLIQID_V(x)	((x) << FW_EQ_CTRL_CMD_CMPLIQID_S)
1925 
1926 #define FW_EQ_CTRL_CMD_EQID_S		0
1927 #define FW_EQ_CTRL_CMD_EQID_M		0xfffff
1928 #define FW_EQ_CTRL_CMD_EQID_V(x)	((x) << FW_EQ_CTRL_CMD_EQID_S)
1929 #define FW_EQ_CTRL_CMD_EQID_G(x)	\
1930 	(((x) >> FW_EQ_CTRL_CMD_EQID_S) & FW_EQ_CTRL_CMD_EQID_M)
1931 
1932 #define FW_EQ_CTRL_CMD_PHYSEQID_S	0
1933 #define FW_EQ_CTRL_CMD_PHYSEQID_M	0xfffff
1934 #define FW_EQ_CTRL_CMD_PHYSEQID_G(x)	\
1935 	(((x) >> FW_EQ_CTRL_CMD_PHYSEQID_S) & FW_EQ_CTRL_CMD_PHYSEQID_M)
1936 
1937 #define FW_EQ_CTRL_CMD_FETCHSZM_S	26
1938 #define FW_EQ_CTRL_CMD_FETCHSZM_V(x)	((x) << FW_EQ_CTRL_CMD_FETCHSZM_S)
1939 #define FW_EQ_CTRL_CMD_FETCHSZM_F	FW_EQ_CTRL_CMD_FETCHSZM_V(1U)
1940 
1941 #define FW_EQ_CTRL_CMD_STATUSPGNS_S	25
1942 #define FW_EQ_CTRL_CMD_STATUSPGNS_V(x)	((x) << FW_EQ_CTRL_CMD_STATUSPGNS_S)
1943 #define FW_EQ_CTRL_CMD_STATUSPGNS_F	FW_EQ_CTRL_CMD_STATUSPGNS_V(1U)
1944 
1945 #define FW_EQ_CTRL_CMD_STATUSPGRO_S	24
1946 #define FW_EQ_CTRL_CMD_STATUSPGRO_V(x)	((x) << FW_EQ_CTRL_CMD_STATUSPGRO_S)
1947 #define FW_EQ_CTRL_CMD_STATUSPGRO_F	FW_EQ_CTRL_CMD_STATUSPGRO_V(1U)
1948 
1949 #define FW_EQ_CTRL_CMD_FETCHNS_S	23
1950 #define FW_EQ_CTRL_CMD_FETCHNS_V(x)	((x) << FW_EQ_CTRL_CMD_FETCHNS_S)
1951 #define FW_EQ_CTRL_CMD_FETCHNS_F	FW_EQ_CTRL_CMD_FETCHNS_V(1U)
1952 
1953 #define FW_EQ_CTRL_CMD_FETCHRO_S	22
1954 #define FW_EQ_CTRL_CMD_FETCHRO_V(x)	((x) << FW_EQ_CTRL_CMD_FETCHRO_S)
1955 #define FW_EQ_CTRL_CMD_FETCHRO_F	FW_EQ_CTRL_CMD_FETCHRO_V(1U)
1956 
1957 #define FW_EQ_CTRL_CMD_HOSTFCMODE_S	20
1958 #define FW_EQ_CTRL_CMD_HOSTFCMODE_V(x)	((x) << FW_EQ_CTRL_CMD_HOSTFCMODE_S)
1959 
1960 #define FW_EQ_CTRL_CMD_CPRIO_S		19
1961 #define FW_EQ_CTRL_CMD_CPRIO_V(x)	((x) << FW_EQ_CTRL_CMD_CPRIO_S)
1962 
1963 #define FW_EQ_CTRL_CMD_ONCHIP_S		18
1964 #define FW_EQ_CTRL_CMD_ONCHIP_V(x)	((x) << FW_EQ_CTRL_CMD_ONCHIP_S)
1965 
1966 #define FW_EQ_CTRL_CMD_PCIECHN_S	16
1967 #define FW_EQ_CTRL_CMD_PCIECHN_V(x)	((x) << FW_EQ_CTRL_CMD_PCIECHN_S)
1968 
1969 #define FW_EQ_CTRL_CMD_IQID_S		0
1970 #define FW_EQ_CTRL_CMD_IQID_V(x)	((x) << FW_EQ_CTRL_CMD_IQID_S)
1971 
1972 #define FW_EQ_CTRL_CMD_DCAEN_S		31
1973 #define FW_EQ_CTRL_CMD_DCAEN_V(x)	((x) << FW_EQ_CTRL_CMD_DCAEN_S)
1974 
1975 #define FW_EQ_CTRL_CMD_DCACPU_S		26
1976 #define FW_EQ_CTRL_CMD_DCACPU_V(x)	((x) << FW_EQ_CTRL_CMD_DCACPU_S)
1977 
1978 #define FW_EQ_CTRL_CMD_FBMIN_S		23
1979 #define FW_EQ_CTRL_CMD_FBMIN_V(x)	((x) << FW_EQ_CTRL_CMD_FBMIN_S)
1980 
1981 #define FW_EQ_CTRL_CMD_FBMAX_S		20
1982 #define FW_EQ_CTRL_CMD_FBMAX_V(x)	((x) << FW_EQ_CTRL_CMD_FBMAX_S)
1983 
1984 #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_S		19
1985 #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_V(x)	\
1986 	((x) << FW_EQ_CTRL_CMD_CIDXFTHRESHO_S)
1987 
1988 #define FW_EQ_CTRL_CMD_CIDXFTHRESH_S	16
1989 #define FW_EQ_CTRL_CMD_CIDXFTHRESH_V(x)	((x) << FW_EQ_CTRL_CMD_CIDXFTHRESH_S)
1990 
1991 #define FW_EQ_CTRL_CMD_EQSIZE_S		0
1992 #define FW_EQ_CTRL_CMD_EQSIZE_V(x)	((x) << FW_EQ_CTRL_CMD_EQSIZE_S)
1993 
1994 struct fw_eq_ofld_cmd {
1995 	__be32 op_to_vfn;
1996 	__be32 alloc_to_len16;
1997 	__be32 eqid_pkd;
1998 	__be32 physeqid_pkd;
1999 	__be32 fetchszm_to_iqid;
2000 	__be32 dcaen_to_eqsize;
2001 	__be64 eqaddr;
2002 };
2003 
2004 #define FW_EQ_OFLD_CMD_PFN_S	8
2005 #define FW_EQ_OFLD_CMD_PFN_V(x)	((x) << FW_EQ_OFLD_CMD_PFN_S)
2006 
2007 #define FW_EQ_OFLD_CMD_VFN_S	0
2008 #define FW_EQ_OFLD_CMD_VFN_V(x)	((x) << FW_EQ_OFLD_CMD_VFN_S)
2009 
2010 #define FW_EQ_OFLD_CMD_ALLOC_S		31
2011 #define FW_EQ_OFLD_CMD_ALLOC_V(x)	((x) << FW_EQ_OFLD_CMD_ALLOC_S)
2012 #define FW_EQ_OFLD_CMD_ALLOC_F		FW_EQ_OFLD_CMD_ALLOC_V(1U)
2013 
2014 #define FW_EQ_OFLD_CMD_FREE_S		30
2015 #define FW_EQ_OFLD_CMD_FREE_V(x)	((x) << FW_EQ_OFLD_CMD_FREE_S)
2016 #define FW_EQ_OFLD_CMD_FREE_F		FW_EQ_OFLD_CMD_FREE_V(1U)
2017 
2018 #define FW_EQ_OFLD_CMD_MODIFY_S		29
2019 #define FW_EQ_OFLD_CMD_MODIFY_V(x)	((x) << FW_EQ_OFLD_CMD_MODIFY_S)
2020 #define FW_EQ_OFLD_CMD_MODIFY_F		FW_EQ_OFLD_CMD_MODIFY_V(1U)
2021 
2022 #define FW_EQ_OFLD_CMD_EQSTART_S	28
2023 #define FW_EQ_OFLD_CMD_EQSTART_V(x)	((x) << FW_EQ_OFLD_CMD_EQSTART_S)
2024 #define FW_EQ_OFLD_CMD_EQSTART_F	FW_EQ_OFLD_CMD_EQSTART_V(1U)
2025 
2026 #define FW_EQ_OFLD_CMD_EQSTOP_S		27
2027 #define FW_EQ_OFLD_CMD_EQSTOP_V(x)	((x) << FW_EQ_OFLD_CMD_EQSTOP_S)
2028 #define FW_EQ_OFLD_CMD_EQSTOP_F		FW_EQ_OFLD_CMD_EQSTOP_V(1U)
2029 
2030 #define FW_EQ_OFLD_CMD_EQID_S		0
2031 #define FW_EQ_OFLD_CMD_EQID_M		0xfffff
2032 #define FW_EQ_OFLD_CMD_EQID_V(x)	((x) << FW_EQ_OFLD_CMD_EQID_S)
2033 #define FW_EQ_OFLD_CMD_EQID_G(x)	\
2034 	(((x) >> FW_EQ_OFLD_CMD_EQID_S) & FW_EQ_OFLD_CMD_EQID_M)
2035 
2036 #define FW_EQ_OFLD_CMD_PHYSEQID_S	0
2037 #define FW_EQ_OFLD_CMD_PHYSEQID_M	0xfffff
2038 #define FW_EQ_OFLD_CMD_PHYSEQID_G(x)	\
2039 	(((x) >> FW_EQ_OFLD_CMD_PHYSEQID_S) & FW_EQ_OFLD_CMD_PHYSEQID_M)
2040 
2041 #define FW_EQ_OFLD_CMD_FETCHSZM_S	26
2042 #define FW_EQ_OFLD_CMD_FETCHSZM_V(x)	((x) << FW_EQ_OFLD_CMD_FETCHSZM_S)
2043 
2044 #define FW_EQ_OFLD_CMD_STATUSPGNS_S	25
2045 #define FW_EQ_OFLD_CMD_STATUSPGNS_V(x)	((x) << FW_EQ_OFLD_CMD_STATUSPGNS_S)
2046 
2047 #define FW_EQ_OFLD_CMD_STATUSPGRO_S	24
2048 #define FW_EQ_OFLD_CMD_STATUSPGRO_V(x)	((x) << FW_EQ_OFLD_CMD_STATUSPGRO_S)
2049 
2050 #define FW_EQ_OFLD_CMD_FETCHNS_S	23
2051 #define FW_EQ_OFLD_CMD_FETCHNS_V(x)	((x) << FW_EQ_OFLD_CMD_FETCHNS_S)
2052 
2053 #define FW_EQ_OFLD_CMD_FETCHRO_S	22
2054 #define FW_EQ_OFLD_CMD_FETCHRO_V(x)	((x) << FW_EQ_OFLD_CMD_FETCHRO_S)
2055 #define FW_EQ_OFLD_CMD_FETCHRO_F	FW_EQ_OFLD_CMD_FETCHRO_V(1U)
2056 
2057 #define FW_EQ_OFLD_CMD_HOSTFCMODE_S	20
2058 #define FW_EQ_OFLD_CMD_HOSTFCMODE_V(x)	((x) << FW_EQ_OFLD_CMD_HOSTFCMODE_S)
2059 
2060 #define FW_EQ_OFLD_CMD_CPRIO_S		19
2061 #define FW_EQ_OFLD_CMD_CPRIO_V(x)	((x) << FW_EQ_OFLD_CMD_CPRIO_S)
2062 
2063 #define FW_EQ_OFLD_CMD_ONCHIP_S		18
2064 #define FW_EQ_OFLD_CMD_ONCHIP_V(x)	((x) << FW_EQ_OFLD_CMD_ONCHIP_S)
2065 
2066 #define FW_EQ_OFLD_CMD_PCIECHN_S	16
2067 #define FW_EQ_OFLD_CMD_PCIECHN_V(x)	((x) << FW_EQ_OFLD_CMD_PCIECHN_S)
2068 
2069 #define FW_EQ_OFLD_CMD_IQID_S		0
2070 #define FW_EQ_OFLD_CMD_IQID_V(x)	((x) << FW_EQ_OFLD_CMD_IQID_S)
2071 
2072 #define FW_EQ_OFLD_CMD_DCAEN_S		31
2073 #define FW_EQ_OFLD_CMD_DCAEN_V(x)	((x) << FW_EQ_OFLD_CMD_DCAEN_S)
2074 
2075 #define FW_EQ_OFLD_CMD_DCACPU_S		26
2076 #define FW_EQ_OFLD_CMD_DCACPU_V(x)	((x) << FW_EQ_OFLD_CMD_DCACPU_S)
2077 
2078 #define FW_EQ_OFLD_CMD_FBMIN_S		23
2079 #define FW_EQ_OFLD_CMD_FBMIN_V(x)	((x) << FW_EQ_OFLD_CMD_FBMIN_S)
2080 
2081 #define FW_EQ_OFLD_CMD_FBMAX_S		20
2082 #define FW_EQ_OFLD_CMD_FBMAX_V(x)	((x) << FW_EQ_OFLD_CMD_FBMAX_S)
2083 
2084 #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_S		19
2085 #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(x)	\
2086 	((x) << FW_EQ_OFLD_CMD_CIDXFTHRESHO_S)
2087 
2088 #define FW_EQ_OFLD_CMD_CIDXFTHRESH_S	16
2089 #define FW_EQ_OFLD_CMD_CIDXFTHRESH_V(x)	((x) << FW_EQ_OFLD_CMD_CIDXFTHRESH_S)
2090 
2091 #define FW_EQ_OFLD_CMD_EQSIZE_S		0
2092 #define FW_EQ_OFLD_CMD_EQSIZE_V(x)	((x) << FW_EQ_OFLD_CMD_EQSIZE_S)
2093 
2094 /*
2095  * Macros for VIID parsing:
2096  * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
2097  */
2098 
2099 #define FW_VIID_PFN_S           8
2100 #define FW_VIID_PFN_M           0x7
2101 #define FW_VIID_PFN_G(x)        (((x) >> FW_VIID_PFN_S) & FW_VIID_PFN_M)
2102 
2103 #define FW_VIID_VIVLD_S		7
2104 #define FW_VIID_VIVLD_M		0x1
2105 #define FW_VIID_VIVLD_G(x)	(((x) >> FW_VIID_VIVLD_S) & FW_VIID_VIVLD_M)
2106 
2107 #define FW_VIID_VIN_S		0
2108 #define FW_VIID_VIN_M		0x7F
2109 #define FW_VIID_VIN_G(x)	(((x) >> FW_VIID_VIN_S) & FW_VIID_VIN_M)
2110 
2111 struct fw_vi_cmd {
2112 	__be32 op_to_vfn;
2113 	__be32 alloc_to_len16;
2114 	__be16 type_viid;
2115 	u8 mac[6];
2116 	u8 portid_pkd;
2117 	u8 nmac;
2118 	u8 nmac0[6];
2119 	__be16 rsssize_pkd;
2120 	u8 nmac1[6];
2121 	__be16 idsiiq_pkd;
2122 	u8 nmac2[6];
2123 	__be16 idseiq_pkd;
2124 	u8 nmac3[6];
2125 	__be64 r9;
2126 	__be64 r10;
2127 };
2128 
2129 #define FW_VI_CMD_PFN_S		8
2130 #define FW_VI_CMD_PFN_V(x)	((x) << FW_VI_CMD_PFN_S)
2131 
2132 #define FW_VI_CMD_VFN_S		0
2133 #define FW_VI_CMD_VFN_V(x)	((x) << FW_VI_CMD_VFN_S)
2134 
2135 #define FW_VI_CMD_ALLOC_S	31
2136 #define FW_VI_CMD_ALLOC_V(x)	((x) << FW_VI_CMD_ALLOC_S)
2137 #define FW_VI_CMD_ALLOC_F	FW_VI_CMD_ALLOC_V(1U)
2138 
2139 #define FW_VI_CMD_FREE_S	30
2140 #define FW_VI_CMD_FREE_V(x)	((x) << FW_VI_CMD_FREE_S)
2141 #define FW_VI_CMD_FREE_F	FW_VI_CMD_FREE_V(1U)
2142 
2143 #define FW_VI_CMD_VFVLD_S	24
2144 #define FW_VI_CMD_VFVLD_M	0x1
2145 #define FW_VI_CMD_VFVLD_V(x)	((x) << FW_VI_CMD_VFVLD_S)
2146 #define FW_VI_CMD_VFVLD_G(x)	\
2147 	(((x) >> FW_VI_CMD_VFVLD_S) & FW_VI_CMD_VFVLD_M)
2148 #define FW_VI_CMD_VFVLD_F	FW_VI_CMD_VFVLD_V(1U)
2149 
2150 #define FW_VI_CMD_VIN_S		16
2151 #define FW_VI_CMD_VIN_M		0xff
2152 #define FW_VI_CMD_VIN_V(x)	((x) << FW_VI_CMD_VIN_S)
2153 #define FW_VI_CMD_VIN_G(x)	\
2154 	(((x) >> FW_VI_CMD_VIN_S) & FW_VI_CMD_VIN_M)
2155 
2156 #define FW_VI_CMD_VIID_S	0
2157 #define FW_VI_CMD_VIID_M	0xfff
2158 #define FW_VI_CMD_VIID_V(x)	((x) << FW_VI_CMD_VIID_S)
2159 #define FW_VI_CMD_VIID_G(x)	(((x) >> FW_VI_CMD_VIID_S) & FW_VI_CMD_VIID_M)
2160 
2161 #define FW_VI_CMD_PORTID_S	4
2162 #define FW_VI_CMD_PORTID_M	0xf
2163 #define FW_VI_CMD_PORTID_V(x)	((x) << FW_VI_CMD_PORTID_S)
2164 #define FW_VI_CMD_PORTID_G(x)	\
2165 	(((x) >> FW_VI_CMD_PORTID_S) & FW_VI_CMD_PORTID_M)
2166 
2167 #define FW_VI_CMD_RSSSIZE_S	0
2168 #define FW_VI_CMD_RSSSIZE_M	0x7ff
2169 #define FW_VI_CMD_RSSSIZE_G(x)	\
2170 	(((x) >> FW_VI_CMD_RSSSIZE_S) & FW_VI_CMD_RSSSIZE_M)
2171 
2172 /* Special VI_MAC command index ids */
2173 #define FW_VI_MAC_ADD_MAC		0x3FF
2174 #define FW_VI_MAC_ADD_PERSIST_MAC	0x3FE
2175 #define FW_VI_MAC_MAC_BASED_FREE	0x3FD
2176 #define FW_VI_MAC_ID_BASED_FREE		0x3FC
2177 #define FW_CLS_TCAM_NUM_ENTRIES		336
2178 
2179 enum fw_vi_mac_smac {
2180 	FW_VI_MAC_MPS_TCAM_ENTRY,
2181 	FW_VI_MAC_MPS_TCAM_ONLY,
2182 	FW_VI_MAC_SMT_ONLY,
2183 	FW_VI_MAC_SMT_AND_MPSTCAM
2184 };
2185 
2186 enum fw_vi_mac_result {
2187 	FW_VI_MAC_R_SUCCESS,
2188 	FW_VI_MAC_R_F_NONEXISTENT_NOMEM,
2189 	FW_VI_MAC_R_SMAC_FAIL,
2190 	FW_VI_MAC_R_F_ACL_CHECK
2191 };
2192 
2193 enum fw_vi_mac_entry_types {
2194 	FW_VI_MAC_TYPE_EXACTMAC,
2195 	FW_VI_MAC_TYPE_HASHVEC,
2196 	FW_VI_MAC_TYPE_RAW,
2197 	FW_VI_MAC_TYPE_EXACTMAC_VNI,
2198 };
2199 
2200 struct fw_vi_mac_cmd {
2201 	__be32 op_to_viid;
2202 	__be32 freemacs_to_len16;
2203 	union fw_vi_mac {
2204 		struct fw_vi_mac_exact {
2205 			__be16 valid_to_idx;
2206 			u8 macaddr[6];
2207 		} exact[7];
2208 		struct fw_vi_mac_hash {
2209 			__be64 hashvec;
2210 		} hash;
2211 		struct fw_vi_mac_raw {
2212 			__be32 raw_idx_pkd;
2213 			__be32 data0_pkd;
2214 			__be32 data1[2];
2215 			__be64 data0m_pkd;
2216 			__be32 data1m[2];
2217 		} raw;
2218 		struct fw_vi_mac_vni {
2219 			__be16 valid_to_idx;
2220 			__u8 macaddr[6];
2221 			__be16 r7;
2222 			__u8 macaddr_mask[6];
2223 			__be32 lookup_type_to_vni;
2224 			__be32 vni_mask_pkd;
2225 		} exact_vni[2];
2226 	} u;
2227 };
2228 
2229 #define FW_VI_MAC_CMD_SMTID_S		12
2230 #define FW_VI_MAC_CMD_SMTID_M		0xff
2231 #define FW_VI_MAC_CMD_SMTID_V(x)	((x) << FW_VI_MAC_CMD_SMTID_S)
2232 #define FW_VI_MAC_CMD_SMTID_G(x)	\
2233 	(((x) >> FW_VI_MAC_CMD_SMTID_S) & FW_VI_MAC_CMD_SMTID_M)
2234 
2235 #define FW_VI_MAC_CMD_VIID_S	0
2236 #define FW_VI_MAC_CMD_VIID_V(x)	((x) << FW_VI_MAC_CMD_VIID_S)
2237 
2238 #define FW_VI_MAC_CMD_FREEMACS_S	31
2239 #define FW_VI_MAC_CMD_FREEMACS_V(x)	((x) << FW_VI_MAC_CMD_FREEMACS_S)
2240 
2241 #define FW_VI_MAC_CMD_ENTRY_TYPE_S      23
2242 #define FW_VI_MAC_CMD_ENTRY_TYPE_M      0x7
2243 #define FW_VI_MAC_CMD_ENTRY_TYPE_V(x)   ((x) << FW_VI_MAC_CMD_ENTRY_TYPE_S)
2244 #define FW_VI_MAC_CMD_ENTRY_TYPE_G(x)	\
2245 	(((x) >> FW_VI_MAC_CMD_ENTRY_TYPE_S) & FW_VI_MAC_CMD_ENTRY_TYPE_M)
2246 
2247 #define FW_VI_MAC_CMD_HASHVECEN_S	23
2248 #define FW_VI_MAC_CMD_HASHVECEN_V(x)	((x) << FW_VI_MAC_CMD_HASHVECEN_S)
2249 #define FW_VI_MAC_CMD_HASHVECEN_F	FW_VI_MAC_CMD_HASHVECEN_V(1U)
2250 
2251 #define FW_VI_MAC_CMD_HASHUNIEN_S	22
2252 #define FW_VI_MAC_CMD_HASHUNIEN_V(x)	((x) << FW_VI_MAC_CMD_HASHUNIEN_S)
2253 
2254 #define FW_VI_MAC_CMD_VALID_S		15
2255 #define FW_VI_MAC_CMD_VALID_V(x)	((x) << FW_VI_MAC_CMD_VALID_S)
2256 #define FW_VI_MAC_CMD_VALID_F	FW_VI_MAC_CMD_VALID_V(1U)
2257 
2258 #define FW_VI_MAC_CMD_PRIO_S	12
2259 #define FW_VI_MAC_CMD_PRIO_V(x)	((x) << FW_VI_MAC_CMD_PRIO_S)
2260 
2261 #define FW_VI_MAC_CMD_SMAC_RESULT_S	10
2262 #define FW_VI_MAC_CMD_SMAC_RESULT_M	0x3
2263 #define FW_VI_MAC_CMD_SMAC_RESULT_V(x)	((x) << FW_VI_MAC_CMD_SMAC_RESULT_S)
2264 #define FW_VI_MAC_CMD_SMAC_RESULT_G(x)	\
2265 	(((x) >> FW_VI_MAC_CMD_SMAC_RESULT_S) & FW_VI_MAC_CMD_SMAC_RESULT_M)
2266 
2267 #define FW_VI_MAC_CMD_IDX_S	0
2268 #define FW_VI_MAC_CMD_IDX_M	0x3ff
2269 #define FW_VI_MAC_CMD_IDX_V(x)	((x) << FW_VI_MAC_CMD_IDX_S)
2270 #define FW_VI_MAC_CMD_IDX_G(x)	\
2271 	(((x) >> FW_VI_MAC_CMD_IDX_S) & FW_VI_MAC_CMD_IDX_M)
2272 
2273 #define FW_VI_MAC_CMD_RAW_IDX_S         16
2274 #define FW_VI_MAC_CMD_RAW_IDX_M         0xffff
2275 #define FW_VI_MAC_CMD_RAW_IDX_V(x)      ((x) << FW_VI_MAC_CMD_RAW_IDX_S)
2276 #define FW_VI_MAC_CMD_RAW_IDX_G(x)      \
2277 	(((x) >> FW_VI_MAC_CMD_RAW_IDX_S) & FW_VI_MAC_CMD_RAW_IDX_M)
2278 
2279 #define FW_VI_MAC_CMD_LOOKUP_TYPE_S	31
2280 #define FW_VI_MAC_CMD_LOOKUP_TYPE_M	0x1
2281 #define FW_VI_MAC_CMD_LOOKUP_TYPE_V(x)	((x) << FW_VI_MAC_CMD_LOOKUP_TYPE_S)
2282 #define FW_VI_MAC_CMD_LOOKUP_TYPE_G(x)	\
2283 	(((x) >> FW_VI_MAC_CMD_LOOKUP_TYPE_S) & FW_VI_MAC_CMD_LOOKUP_TYPE_M)
2284 #define FW_VI_MAC_CMD_LOOKUP_TYPE_F	FW_VI_MAC_CMD_LOOKUP_TYPE_V(1U)
2285 
2286 #define FW_VI_MAC_CMD_DIP_HIT_S		30
2287 #define FW_VI_MAC_CMD_DIP_HIT_M		0x1
2288 #define FW_VI_MAC_CMD_DIP_HIT_V(x)	((x) << FW_VI_MAC_CMD_DIP_HIT_S)
2289 #define FW_VI_MAC_CMD_DIP_HIT_G(x)	\
2290 	(((x) >> FW_VI_MAC_CMD_DIP_HIT_S) & FW_VI_MAC_CMD_DIP_HIT_M)
2291 #define FW_VI_MAC_CMD_DIP_HIT_F		FW_VI_MAC_CMD_DIP_HIT_V(1U)
2292 
2293 #define FW_VI_MAC_CMD_VNI_S		0
2294 #define FW_VI_MAC_CMD_VNI_M		0xffffff
2295 #define FW_VI_MAC_CMD_VNI_V(x)		((x) << FW_VI_MAC_CMD_VNI_S)
2296 #define FW_VI_MAC_CMD_VNI_G(x)		\
2297 	(((x) >> FW_VI_MAC_CMD_VNI_S) & FW_VI_MAC_CMD_VNI_M)
2298 
2299 #define FW_VI_MAC_CMD_VNI_MASK_S	0
2300 #define FW_VI_MAC_CMD_VNI_MASK_M	0xffffff
2301 #define FW_VI_MAC_CMD_VNI_MASK_V(x)	((x) << FW_VI_MAC_CMD_VNI_MASK_S)
2302 #define FW_VI_MAC_CMD_VNI_MASK_G(x)	\
2303 	(((x) >> FW_VI_MAC_CMD_VNI_MASK_S) & FW_VI_MAC_CMD_VNI_MASK_M)
2304 
2305 #define FW_RXMODE_MTU_NO_CHG	65535
2306 
2307 struct fw_vi_rxmode_cmd {
2308 	__be32 op_to_viid;
2309 	__be32 retval_len16;
2310 	__be32 mtu_to_vlanexen;
2311 	__be32 r4_lo;
2312 };
2313 
2314 #define FW_VI_RXMODE_CMD_VIID_S		0
2315 #define FW_VI_RXMODE_CMD_VIID_V(x)	((x) << FW_VI_RXMODE_CMD_VIID_S)
2316 
2317 #define FW_VI_RXMODE_CMD_MTU_S		16
2318 #define FW_VI_RXMODE_CMD_MTU_M		0xffff
2319 #define FW_VI_RXMODE_CMD_MTU_V(x)	((x) << FW_VI_RXMODE_CMD_MTU_S)
2320 
2321 #define FW_VI_RXMODE_CMD_PROMISCEN_S	14
2322 #define FW_VI_RXMODE_CMD_PROMISCEN_M	0x3
2323 #define FW_VI_RXMODE_CMD_PROMISCEN_V(x)	((x) << FW_VI_RXMODE_CMD_PROMISCEN_S)
2324 
2325 #define FW_VI_RXMODE_CMD_ALLMULTIEN_S		12
2326 #define FW_VI_RXMODE_CMD_ALLMULTIEN_M		0x3
2327 #define FW_VI_RXMODE_CMD_ALLMULTIEN_V(x)	\
2328 	((x) << FW_VI_RXMODE_CMD_ALLMULTIEN_S)
2329 
2330 #define FW_VI_RXMODE_CMD_BROADCASTEN_S		10
2331 #define FW_VI_RXMODE_CMD_BROADCASTEN_M		0x3
2332 #define FW_VI_RXMODE_CMD_BROADCASTEN_V(x)	\
2333 	((x) << FW_VI_RXMODE_CMD_BROADCASTEN_S)
2334 
2335 #define FW_VI_RXMODE_CMD_VLANEXEN_S	8
2336 #define FW_VI_RXMODE_CMD_VLANEXEN_M	0x3
2337 #define FW_VI_RXMODE_CMD_VLANEXEN_V(x)	((x) << FW_VI_RXMODE_CMD_VLANEXEN_S)
2338 
2339 struct fw_vi_enable_cmd {
2340 	__be32 op_to_viid;
2341 	__be32 ien_to_len16;
2342 	__be16 blinkdur;
2343 	__be16 r3;
2344 	__be32 r4;
2345 };
2346 
2347 #define FW_VI_ENABLE_CMD_VIID_S         0
2348 #define FW_VI_ENABLE_CMD_VIID_V(x)      ((x) << FW_VI_ENABLE_CMD_VIID_S)
2349 
2350 #define FW_VI_ENABLE_CMD_IEN_S		31
2351 #define FW_VI_ENABLE_CMD_IEN_V(x)	((x) << FW_VI_ENABLE_CMD_IEN_S)
2352 
2353 #define FW_VI_ENABLE_CMD_EEN_S		30
2354 #define FW_VI_ENABLE_CMD_EEN_V(x)	((x) << FW_VI_ENABLE_CMD_EEN_S)
2355 
2356 #define FW_VI_ENABLE_CMD_LED_S		29
2357 #define FW_VI_ENABLE_CMD_LED_V(x)	((x) << FW_VI_ENABLE_CMD_LED_S)
2358 #define FW_VI_ENABLE_CMD_LED_F	FW_VI_ENABLE_CMD_LED_V(1U)
2359 
2360 #define FW_VI_ENABLE_CMD_DCB_INFO_S	28
2361 #define FW_VI_ENABLE_CMD_DCB_INFO_V(x)	((x) << FW_VI_ENABLE_CMD_DCB_INFO_S)
2362 
2363 /* VI VF stats offset definitions */
2364 #define VI_VF_NUM_STATS	16
2365 enum fw_vi_stats_vf_index {
2366 	FW_VI_VF_STAT_TX_BCAST_BYTES_IX,
2367 	FW_VI_VF_STAT_TX_BCAST_FRAMES_IX,
2368 	FW_VI_VF_STAT_TX_MCAST_BYTES_IX,
2369 	FW_VI_VF_STAT_TX_MCAST_FRAMES_IX,
2370 	FW_VI_VF_STAT_TX_UCAST_BYTES_IX,
2371 	FW_VI_VF_STAT_TX_UCAST_FRAMES_IX,
2372 	FW_VI_VF_STAT_TX_DROP_FRAMES_IX,
2373 	FW_VI_VF_STAT_TX_OFLD_BYTES_IX,
2374 	FW_VI_VF_STAT_TX_OFLD_FRAMES_IX,
2375 	FW_VI_VF_STAT_RX_BCAST_BYTES_IX,
2376 	FW_VI_VF_STAT_RX_BCAST_FRAMES_IX,
2377 	FW_VI_VF_STAT_RX_MCAST_BYTES_IX,
2378 	FW_VI_VF_STAT_RX_MCAST_FRAMES_IX,
2379 	FW_VI_VF_STAT_RX_UCAST_BYTES_IX,
2380 	FW_VI_VF_STAT_RX_UCAST_FRAMES_IX,
2381 	FW_VI_VF_STAT_RX_ERR_FRAMES_IX
2382 };
2383 
2384 /* VI PF stats offset definitions */
2385 #define VI_PF_NUM_STATS	17
2386 enum fw_vi_stats_pf_index {
2387 	FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
2388 	FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
2389 	FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
2390 	FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
2391 	FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
2392 	FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
2393 	FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
2394 	FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
2395 	FW_VI_PF_STAT_RX_BYTES_IX,
2396 	FW_VI_PF_STAT_RX_FRAMES_IX,
2397 	FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
2398 	FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
2399 	FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
2400 	FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
2401 	FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
2402 	FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
2403 	FW_VI_PF_STAT_RX_ERR_FRAMES_IX
2404 };
2405 
2406 struct fw_vi_stats_cmd {
2407 	__be32 op_to_viid;
2408 	__be32 retval_len16;
2409 	union fw_vi_stats {
2410 		struct fw_vi_stats_ctl {
2411 			__be16 nstats_ix;
2412 			__be16 r6;
2413 			__be32 r7;
2414 			__be64 stat0;
2415 			__be64 stat1;
2416 			__be64 stat2;
2417 			__be64 stat3;
2418 			__be64 stat4;
2419 			__be64 stat5;
2420 		} ctl;
2421 		struct fw_vi_stats_pf {
2422 			__be64 tx_bcast_bytes;
2423 			__be64 tx_bcast_frames;
2424 			__be64 tx_mcast_bytes;
2425 			__be64 tx_mcast_frames;
2426 			__be64 tx_ucast_bytes;
2427 			__be64 tx_ucast_frames;
2428 			__be64 tx_offload_bytes;
2429 			__be64 tx_offload_frames;
2430 			__be64 rx_pf_bytes;
2431 			__be64 rx_pf_frames;
2432 			__be64 rx_bcast_bytes;
2433 			__be64 rx_bcast_frames;
2434 			__be64 rx_mcast_bytes;
2435 			__be64 rx_mcast_frames;
2436 			__be64 rx_ucast_bytes;
2437 			__be64 rx_ucast_frames;
2438 			__be64 rx_err_frames;
2439 		} pf;
2440 		struct fw_vi_stats_vf {
2441 			__be64 tx_bcast_bytes;
2442 			__be64 tx_bcast_frames;
2443 			__be64 tx_mcast_bytes;
2444 			__be64 tx_mcast_frames;
2445 			__be64 tx_ucast_bytes;
2446 			__be64 tx_ucast_frames;
2447 			__be64 tx_drop_frames;
2448 			__be64 tx_offload_bytes;
2449 			__be64 tx_offload_frames;
2450 			__be64 rx_bcast_bytes;
2451 			__be64 rx_bcast_frames;
2452 			__be64 rx_mcast_bytes;
2453 			__be64 rx_mcast_frames;
2454 			__be64 rx_ucast_bytes;
2455 			__be64 rx_ucast_frames;
2456 			__be64 rx_err_frames;
2457 		} vf;
2458 	} u;
2459 };
2460 
2461 #define FW_VI_STATS_CMD_VIID_S		0
2462 #define FW_VI_STATS_CMD_VIID_V(x)	((x) << FW_VI_STATS_CMD_VIID_S)
2463 
2464 #define FW_VI_STATS_CMD_NSTATS_S	12
2465 #define FW_VI_STATS_CMD_NSTATS_V(x)	((x) << FW_VI_STATS_CMD_NSTATS_S)
2466 
2467 #define FW_VI_STATS_CMD_IX_S	0
2468 #define FW_VI_STATS_CMD_IX_V(x)	((x) << FW_VI_STATS_CMD_IX_S)
2469 
2470 struct fw_acl_mac_cmd {
2471 	__be32 op_to_vfn;
2472 	__be32 en_to_len16;
2473 	u8 nmac;
2474 	u8 r3[7];
2475 	__be16 r4;
2476 	u8 macaddr0[6];
2477 	__be16 r5;
2478 	u8 macaddr1[6];
2479 	__be16 r6;
2480 	u8 macaddr2[6];
2481 	__be16 r7;
2482 	u8 macaddr3[6];
2483 };
2484 
2485 #define FW_ACL_MAC_CMD_PFN_S	8
2486 #define FW_ACL_MAC_CMD_PFN_V(x)	((x) << FW_ACL_MAC_CMD_PFN_S)
2487 
2488 #define FW_ACL_MAC_CMD_VFN_S	0
2489 #define FW_ACL_MAC_CMD_VFN_V(x)	((x) << FW_ACL_MAC_CMD_VFN_S)
2490 
2491 #define FW_ACL_MAC_CMD_EN_S	31
2492 #define FW_ACL_MAC_CMD_EN_V(x)	((x) << FW_ACL_MAC_CMD_EN_S)
2493 
2494 struct fw_acl_vlan_cmd {
2495 	__be32 op_to_vfn;
2496 	__be32 en_to_len16;
2497 	u8 nvlan;
2498 	u8 dropnovlan_fm;
2499 	u8 r3_lo[6];
2500 	__be16 vlanid[16];
2501 };
2502 
2503 #define FW_ACL_VLAN_CMD_PFN_S		8
2504 #define FW_ACL_VLAN_CMD_PFN_V(x)	((x) << FW_ACL_VLAN_CMD_PFN_S)
2505 
2506 #define FW_ACL_VLAN_CMD_VFN_S		0
2507 #define FW_ACL_VLAN_CMD_VFN_V(x)	((x) << FW_ACL_VLAN_CMD_VFN_S)
2508 
2509 #define FW_ACL_VLAN_CMD_EN_S		31
2510 #define FW_ACL_VLAN_CMD_EN_M		0x1
2511 #define FW_ACL_VLAN_CMD_EN_V(x)		((x) << FW_ACL_VLAN_CMD_EN_S)
2512 #define FW_ACL_VLAN_CMD_EN_G(x)         \
2513 	(((x) >> S_FW_ACL_VLAN_CMD_EN_S) & FW_ACL_VLAN_CMD_EN_M)
2514 #define FW_ACL_VLAN_CMD_EN_F            FW_ACL_VLAN_CMD_EN_V(1U)
2515 
2516 #define FW_ACL_VLAN_CMD_DROPNOVLAN_S	7
2517 #define FW_ACL_VLAN_CMD_DROPNOVLAN_V(x)	((x) << FW_ACL_VLAN_CMD_DROPNOVLAN_S)
2518 #define FW_ACL_VLAN_CMD_DROPNOVLAN_F    FW_ACL_VLAN_CMD_DROPNOVLAN_V(1U)
2519 
2520 #define FW_ACL_VLAN_CMD_FM_S		6
2521 #define FW_ACL_VLAN_CMD_FM_M		0x1
2522 #define FW_ACL_VLAN_CMD_FM_V(x)         ((x) << FW_ACL_VLAN_CMD_FM_S)
2523 #define FW_ACL_VLAN_CMD_FM_G(x)         \
2524 	(((x) >> FW_ACL_VLAN_CMD_FM_S) & FW_ACL_VLAN_CMD_FM_M)
2525 #define FW_ACL_VLAN_CMD_FM_F            FW_ACL_VLAN_CMD_FM_V(1U)
2526 
2527 /* old 16-bit port capabilities bitmap (fw_port_cap16_t) */
2528 enum fw_port_cap {
2529 	FW_PORT_CAP_SPEED_100M		= 0x0001,
2530 	FW_PORT_CAP_SPEED_1G		= 0x0002,
2531 	FW_PORT_CAP_SPEED_25G		= 0x0004,
2532 	FW_PORT_CAP_SPEED_10G		= 0x0008,
2533 	FW_PORT_CAP_SPEED_40G		= 0x0010,
2534 	FW_PORT_CAP_SPEED_100G		= 0x0020,
2535 	FW_PORT_CAP_FC_RX		= 0x0040,
2536 	FW_PORT_CAP_FC_TX		= 0x0080,
2537 	FW_PORT_CAP_ANEG		= 0x0100,
2538 	FW_PORT_CAP_MDIAUTO		= 0x0200,
2539 	FW_PORT_CAP_MDISTRAIGHT		= 0x0400,
2540 	FW_PORT_CAP_FEC_RS		= 0x0800,
2541 	FW_PORT_CAP_FEC_BASER_RS	= 0x1000,
2542 	FW_PORT_CAP_FORCE_PAUSE		= 0x2000,
2543 	FW_PORT_CAP_802_3_PAUSE		= 0x4000,
2544 	FW_PORT_CAP_802_3_ASM_DIR	= 0x8000,
2545 };
2546 
2547 #define FW_PORT_CAP_SPEED_S     0
2548 #define FW_PORT_CAP_SPEED_M     0x3f
2549 #define FW_PORT_CAP_SPEED_V(x)  ((x) << FW_PORT_CAP_SPEED_S)
2550 #define FW_PORT_CAP_SPEED_G(x) \
2551 	(((x) >> FW_PORT_CAP_SPEED_S) & FW_PORT_CAP_SPEED_M)
2552 
2553 enum fw_port_mdi {
2554 	FW_PORT_CAP_MDI_UNCHANGED,
2555 	FW_PORT_CAP_MDI_AUTO,
2556 	FW_PORT_CAP_MDI_F_STRAIGHT,
2557 	FW_PORT_CAP_MDI_F_CROSSOVER
2558 };
2559 
2560 #define FW_PORT_CAP_MDI_S 9
2561 #define FW_PORT_CAP_MDI_V(x) ((x) << FW_PORT_CAP_MDI_S)
2562 
2563 /* new 32-bit port capabilities bitmap (fw_port_cap32_t) */
2564 #define	FW_PORT_CAP32_SPEED_100M	0x00000001UL
2565 #define	FW_PORT_CAP32_SPEED_1G		0x00000002UL
2566 #define	FW_PORT_CAP32_SPEED_10G		0x00000004UL
2567 #define	FW_PORT_CAP32_SPEED_25G		0x00000008UL
2568 #define	FW_PORT_CAP32_SPEED_40G		0x00000010UL
2569 #define	FW_PORT_CAP32_SPEED_50G		0x00000020UL
2570 #define	FW_PORT_CAP32_SPEED_100G	0x00000040UL
2571 #define	FW_PORT_CAP32_SPEED_200G	0x00000080UL
2572 #define	FW_PORT_CAP32_SPEED_400G	0x00000100UL
2573 #define	FW_PORT_CAP32_SPEED_RESERVED1	0x00000200UL
2574 #define	FW_PORT_CAP32_SPEED_RESERVED2	0x00000400UL
2575 #define	FW_PORT_CAP32_SPEED_RESERVED3	0x00000800UL
2576 #define	FW_PORT_CAP32_RESERVED1		0x0000f000UL
2577 #define	FW_PORT_CAP32_FC_RX		0x00010000UL
2578 #define	FW_PORT_CAP32_FC_TX		0x00020000UL
2579 #define	FW_PORT_CAP32_802_3_PAUSE	0x00040000UL
2580 #define	FW_PORT_CAP32_802_3_ASM_DIR	0x00080000UL
2581 #define	FW_PORT_CAP32_ANEG		0x00100000UL
2582 #define	FW_PORT_CAP32_MDIAUTO		0x00200000UL
2583 #define	FW_PORT_CAP32_MDISTRAIGHT	0x00400000UL
2584 #define	FW_PORT_CAP32_FEC_RS		0x00800000UL
2585 #define	FW_PORT_CAP32_FEC_BASER_RS	0x01000000UL
2586 #define	FW_PORT_CAP32_FEC_RESERVED1	0x02000000UL
2587 #define	FW_PORT_CAP32_FEC_RESERVED2	0x04000000UL
2588 #define	FW_PORT_CAP32_FEC_RESERVED3	0x08000000UL
2589 #define FW_PORT_CAP32_FORCE_PAUSE	0x10000000UL
2590 #define FW_PORT_CAP32_RESERVED2		0xe0000000UL
2591 
2592 #define FW_PORT_CAP32_SPEED_S	0
2593 #define FW_PORT_CAP32_SPEED_M	0xfff
2594 #define FW_PORT_CAP32_SPEED_V(x)	((x) << FW_PORT_CAP32_SPEED_S)
2595 #define FW_PORT_CAP32_SPEED_G(x) \
2596 	(((x) >> FW_PORT_CAP32_SPEED_S) & FW_PORT_CAP32_SPEED_M)
2597 
2598 #define FW_PORT_CAP32_FC_S	16
2599 #define FW_PORT_CAP32_FC_M	0x3
2600 #define FW_PORT_CAP32_FC_V(x)	((x) << FW_PORT_CAP32_FC_S)
2601 #define FW_PORT_CAP32_FC_G(x) \
2602 	(((x) >> FW_PORT_CAP32_FC_S) & FW_PORT_CAP32_FC_M)
2603 
2604 #define FW_PORT_CAP32_802_3_S	18
2605 #define FW_PORT_CAP32_802_3_M	0x3
2606 #define FW_PORT_CAP32_802_3_V(x)	((x) << FW_PORT_CAP32_802_3_S)
2607 #define FW_PORT_CAP32_802_3_G(x) \
2608 	(((x) >> FW_PORT_CAP32_802_3_S) & FW_PORT_CAP32_802_3_M)
2609 
2610 #define FW_PORT_CAP32_ANEG_S	20
2611 #define FW_PORT_CAP32_ANEG_M	0x1
2612 #define FW_PORT_CAP32_ANEG_V(x)	((x) << FW_PORT_CAP32_ANEG_S)
2613 #define FW_PORT_CAP32_ANEG_G(x) \
2614 	(((x) >> FW_PORT_CAP32_ANEG_S) & FW_PORT_CAP32_ANEG_M)
2615 
2616 enum fw_port_mdi32 {
2617 	FW_PORT_CAP32_MDI_UNCHANGED,
2618 	FW_PORT_CAP32_MDI_AUTO,
2619 	FW_PORT_CAP32_MDI_F_STRAIGHT,
2620 	FW_PORT_CAP32_MDI_F_CROSSOVER
2621 };
2622 
2623 #define FW_PORT_CAP32_MDI_S 21
2624 #define FW_PORT_CAP32_MDI_M 3
2625 #define FW_PORT_CAP32_MDI_V(x) ((x) << FW_PORT_CAP32_MDI_S)
2626 #define FW_PORT_CAP32_MDI_G(x) \
2627 	(((x) >> FW_PORT_CAP32_MDI_S) & FW_PORT_CAP32_MDI_M)
2628 
2629 #define FW_PORT_CAP32_FEC_S	23
2630 #define FW_PORT_CAP32_FEC_M	0x1f
2631 #define FW_PORT_CAP32_FEC_V(x)	((x) << FW_PORT_CAP32_FEC_S)
2632 #define FW_PORT_CAP32_FEC_G(x) \
2633 	(((x) >> FW_PORT_CAP32_FEC_S) & FW_PORT_CAP32_FEC_M)
2634 
2635 /* macros to isolate various 32-bit Port Capabilities sub-fields */
2636 #define CAP32_SPEED(__cap32) \
2637 	(FW_PORT_CAP32_SPEED_V(FW_PORT_CAP32_SPEED_M) & __cap32)
2638 
2639 #define CAP32_FEC(__cap32) \
2640 	(FW_PORT_CAP32_FEC_V(FW_PORT_CAP32_FEC_M) & __cap32)
2641 
2642 enum fw_port_action {
2643 	FW_PORT_ACTION_L1_CFG		= 0x0001,
2644 	FW_PORT_ACTION_L2_CFG		= 0x0002,
2645 	FW_PORT_ACTION_GET_PORT_INFO	= 0x0003,
2646 	FW_PORT_ACTION_L2_PPP_CFG	= 0x0004,
2647 	FW_PORT_ACTION_L2_DCB_CFG	= 0x0005,
2648 	FW_PORT_ACTION_DCB_READ_TRANS	= 0x0006,
2649 	FW_PORT_ACTION_DCB_READ_RECV	= 0x0007,
2650 	FW_PORT_ACTION_DCB_READ_DET	= 0x0008,
2651 	FW_PORT_ACTION_L1_CFG32		= 0x0009,
2652 	FW_PORT_ACTION_GET_PORT_INFO32	= 0x000a,
2653 	FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010,
2654 	FW_PORT_ACTION_L1_LOW_PWR_EN	= 0x0011,
2655 	FW_PORT_ACTION_L2_WOL_MODE_EN	= 0x0012,
2656 	FW_PORT_ACTION_LPBK_TO_NORMAL	= 0x0020,
2657 	FW_PORT_ACTION_L1_LPBK		= 0x0021,
2658 	FW_PORT_ACTION_L1_PMA_LPBK	= 0x0022,
2659 	FW_PORT_ACTION_L1_PCS_LPBK	= 0x0023,
2660 	FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024,
2661 	FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025,
2662 	FW_PORT_ACTION_PHY_RESET	= 0x0040,
2663 	FW_PORT_ACTION_PMA_RESET	= 0x0041,
2664 	FW_PORT_ACTION_PCS_RESET	= 0x0042,
2665 	FW_PORT_ACTION_PHYXS_RESET	= 0x0043,
2666 	FW_PORT_ACTION_DTEXS_REEST	= 0x0044,
2667 	FW_PORT_ACTION_AN_RESET		= 0x0045
2668 };
2669 
2670 enum fw_port_l2cfg_ctlbf {
2671 	FW_PORT_L2_CTLBF_OVLAN0	= 0x01,
2672 	FW_PORT_L2_CTLBF_OVLAN1	= 0x02,
2673 	FW_PORT_L2_CTLBF_OVLAN2	= 0x04,
2674 	FW_PORT_L2_CTLBF_OVLAN3	= 0x08,
2675 	FW_PORT_L2_CTLBF_IVLAN	= 0x10,
2676 	FW_PORT_L2_CTLBF_TXIPG	= 0x20
2677 };
2678 
2679 enum fw_port_dcb_versions {
2680 	FW_PORT_DCB_VER_UNKNOWN,
2681 	FW_PORT_DCB_VER_CEE1D0,
2682 	FW_PORT_DCB_VER_CEE1D01,
2683 	FW_PORT_DCB_VER_IEEE,
2684 	FW_PORT_DCB_VER_AUTO = 7
2685 };
2686 
2687 enum fw_port_dcb_cfg {
2688 	FW_PORT_DCB_CFG_PG	= 0x01,
2689 	FW_PORT_DCB_CFG_PFC	= 0x02,
2690 	FW_PORT_DCB_CFG_APPL	= 0x04
2691 };
2692 
2693 enum fw_port_dcb_cfg_rc {
2694 	FW_PORT_DCB_CFG_SUCCESS	= 0x0,
2695 	FW_PORT_DCB_CFG_ERROR	= 0x1
2696 };
2697 
2698 enum fw_port_dcb_type {
2699 	FW_PORT_DCB_TYPE_PGID		= 0x00,
2700 	FW_PORT_DCB_TYPE_PGRATE		= 0x01,
2701 	FW_PORT_DCB_TYPE_PRIORATE	= 0x02,
2702 	FW_PORT_DCB_TYPE_PFC		= 0x03,
2703 	FW_PORT_DCB_TYPE_APP_ID		= 0x04,
2704 	FW_PORT_DCB_TYPE_CONTROL	= 0x05,
2705 };
2706 
2707 enum fw_port_dcb_feature_state {
2708 	FW_PORT_DCB_FEATURE_STATE_PENDING = 0x0,
2709 	FW_PORT_DCB_FEATURE_STATE_SUCCESS = 0x1,
2710 	FW_PORT_DCB_FEATURE_STATE_ERROR	= 0x2,
2711 	FW_PORT_DCB_FEATURE_STATE_TIMEOUT = 0x3,
2712 };
2713 
2714 struct fw_port_cmd {
2715 	__be32 op_to_portid;
2716 	__be32 action_to_len16;
2717 	union fw_port {
2718 		struct fw_port_l1cfg {
2719 			__be32 rcap;
2720 			__be32 r;
2721 		} l1cfg;
2722 		struct fw_port_l2cfg {
2723 			__u8   ctlbf;
2724 			__u8   ovlan3_to_ivlan0;
2725 			__be16 ivlantype;
2726 			__be16 txipg_force_pinfo;
2727 			__be16 mtu;
2728 			__be16 ovlan0mask;
2729 			__be16 ovlan0type;
2730 			__be16 ovlan1mask;
2731 			__be16 ovlan1type;
2732 			__be16 ovlan2mask;
2733 			__be16 ovlan2type;
2734 			__be16 ovlan3mask;
2735 			__be16 ovlan3type;
2736 		} l2cfg;
2737 		struct fw_port_info {
2738 			__be32 lstatus_to_modtype;
2739 			__be16 pcap;
2740 			__be16 acap;
2741 			__be16 mtu;
2742 			__u8   cbllen;
2743 			__u8   auxlinfo;
2744 			__u8   dcbxdis_pkd;
2745 			__u8   r8_lo;
2746 			__be16 lpacap;
2747 			__be64 r9;
2748 		} info;
2749 		struct fw_port_diags {
2750 			__u8   diagop;
2751 			__u8   r[3];
2752 			__be32 diagval;
2753 		} diags;
2754 		union fw_port_dcb {
2755 			struct fw_port_dcb_pgid {
2756 				__u8   type;
2757 				__u8   apply_pkd;
2758 				__u8   r10_lo[2];
2759 				__be32 pgid;
2760 				__be64 r11;
2761 			} pgid;
2762 			struct fw_port_dcb_pgrate {
2763 				__u8   type;
2764 				__u8   apply_pkd;
2765 				__u8   r10_lo[5];
2766 				__u8   num_tcs_supported;
2767 				__u8   pgrate[8];
2768 				__u8   tsa[8];
2769 			} pgrate;
2770 			struct fw_port_dcb_priorate {
2771 				__u8   type;
2772 				__u8   apply_pkd;
2773 				__u8   r10_lo[6];
2774 				__u8   strict_priorate[8];
2775 			} priorate;
2776 			struct fw_port_dcb_pfc {
2777 				__u8   type;
2778 				__u8   pfcen;
2779 				__u8   r10[5];
2780 				__u8   max_pfc_tcs;
2781 				__be64 r11;
2782 			} pfc;
2783 			struct fw_port_app_priority {
2784 				__u8   type;
2785 				__u8   r10[2];
2786 				__u8   idx;
2787 				__u8   user_prio_map;
2788 				__u8   sel_field;
2789 				__be16 protocolid;
2790 				__be64 r12;
2791 			} app_priority;
2792 			struct fw_port_dcb_control {
2793 				__u8   type;
2794 				__u8   all_syncd_pkd;
2795 				__be16 dcb_version_to_app_state;
2796 				__be32 r11;
2797 				__be64 r12;
2798 			} control;
2799 		} dcb;
2800 		struct fw_port_l1cfg32 {
2801 			__be32 rcap32;
2802 			__be32 r;
2803 		} l1cfg32;
2804 		struct fw_port_info32 {
2805 			__be32 lstatus32_to_cbllen32;
2806 			__be32 auxlinfo32_mtu32;
2807 			__be32 linkattr32;
2808 			__be32 pcaps32;
2809 			__be32 acaps32;
2810 			__be32 lpacaps32;
2811 		} info32;
2812 	} u;
2813 };
2814 
2815 #define FW_PORT_CMD_READ_S	22
2816 #define FW_PORT_CMD_READ_V(x)	((x) << FW_PORT_CMD_READ_S)
2817 #define FW_PORT_CMD_READ_F	FW_PORT_CMD_READ_V(1U)
2818 
2819 #define FW_PORT_CMD_PORTID_S	0
2820 #define FW_PORT_CMD_PORTID_M	0xf
2821 #define FW_PORT_CMD_PORTID_V(x)	((x) << FW_PORT_CMD_PORTID_S)
2822 #define FW_PORT_CMD_PORTID_G(x)	\
2823 	(((x) >> FW_PORT_CMD_PORTID_S) & FW_PORT_CMD_PORTID_M)
2824 
2825 #define FW_PORT_CMD_ACTION_S	16
2826 #define FW_PORT_CMD_ACTION_M	0xffff
2827 #define FW_PORT_CMD_ACTION_V(x)	((x) << FW_PORT_CMD_ACTION_S)
2828 #define FW_PORT_CMD_ACTION_G(x)	\
2829 	(((x) >> FW_PORT_CMD_ACTION_S) & FW_PORT_CMD_ACTION_M)
2830 
2831 #define FW_PORT_CMD_OVLAN3_S	7
2832 #define FW_PORT_CMD_OVLAN3_V(x)	((x) << FW_PORT_CMD_OVLAN3_S)
2833 
2834 #define FW_PORT_CMD_OVLAN2_S	6
2835 #define FW_PORT_CMD_OVLAN2_V(x)	((x) << FW_PORT_CMD_OVLAN2_S)
2836 
2837 #define FW_PORT_CMD_OVLAN1_S	5
2838 #define FW_PORT_CMD_OVLAN1_V(x)	((x) << FW_PORT_CMD_OVLAN1_S)
2839 
2840 #define FW_PORT_CMD_OVLAN0_S	4
2841 #define FW_PORT_CMD_OVLAN0_V(x)	((x) << FW_PORT_CMD_OVLAN0_S)
2842 
2843 #define FW_PORT_CMD_IVLAN0_S	3
2844 #define FW_PORT_CMD_IVLAN0_V(x)	((x) << FW_PORT_CMD_IVLAN0_S)
2845 
2846 #define FW_PORT_CMD_TXIPG_S	3
2847 #define FW_PORT_CMD_TXIPG_V(x)	((x) << FW_PORT_CMD_TXIPG_S)
2848 
2849 #define FW_PORT_CMD_LSTATUS_S           31
2850 #define FW_PORT_CMD_LSTATUS_M           0x1
2851 #define FW_PORT_CMD_LSTATUS_V(x)        ((x) << FW_PORT_CMD_LSTATUS_S)
2852 #define FW_PORT_CMD_LSTATUS_G(x)        \
2853 	(((x) >> FW_PORT_CMD_LSTATUS_S) & FW_PORT_CMD_LSTATUS_M)
2854 #define FW_PORT_CMD_LSTATUS_F   FW_PORT_CMD_LSTATUS_V(1U)
2855 
2856 #define FW_PORT_CMD_LSPEED_S	24
2857 #define FW_PORT_CMD_LSPEED_M	0x3f
2858 #define FW_PORT_CMD_LSPEED_V(x)	((x) << FW_PORT_CMD_LSPEED_S)
2859 #define FW_PORT_CMD_LSPEED_G(x)	\
2860 	(((x) >> FW_PORT_CMD_LSPEED_S) & FW_PORT_CMD_LSPEED_M)
2861 
2862 #define FW_PORT_CMD_TXPAUSE_S		23
2863 #define FW_PORT_CMD_TXPAUSE_V(x)	((x) << FW_PORT_CMD_TXPAUSE_S)
2864 #define FW_PORT_CMD_TXPAUSE_F	FW_PORT_CMD_TXPAUSE_V(1U)
2865 
2866 #define FW_PORT_CMD_RXPAUSE_S		22
2867 #define FW_PORT_CMD_RXPAUSE_V(x)	((x) << FW_PORT_CMD_RXPAUSE_S)
2868 #define FW_PORT_CMD_RXPAUSE_F	FW_PORT_CMD_RXPAUSE_V(1U)
2869 
2870 #define FW_PORT_CMD_MDIOCAP_S		21
2871 #define FW_PORT_CMD_MDIOCAP_V(x)	((x) << FW_PORT_CMD_MDIOCAP_S)
2872 #define FW_PORT_CMD_MDIOCAP_F	FW_PORT_CMD_MDIOCAP_V(1U)
2873 
2874 #define FW_PORT_CMD_MDIOADDR_S		16
2875 #define FW_PORT_CMD_MDIOADDR_M		0x1f
2876 #define FW_PORT_CMD_MDIOADDR_G(x)	\
2877 	(((x) >> FW_PORT_CMD_MDIOADDR_S) & FW_PORT_CMD_MDIOADDR_M)
2878 
2879 #define FW_PORT_CMD_LPTXPAUSE_S		15
2880 #define FW_PORT_CMD_LPTXPAUSE_V(x)	((x) << FW_PORT_CMD_LPTXPAUSE_S)
2881 #define FW_PORT_CMD_LPTXPAUSE_F	FW_PORT_CMD_LPTXPAUSE_V(1U)
2882 
2883 #define FW_PORT_CMD_LPRXPAUSE_S		14
2884 #define FW_PORT_CMD_LPRXPAUSE_V(x)	((x) << FW_PORT_CMD_LPRXPAUSE_S)
2885 #define FW_PORT_CMD_LPRXPAUSE_F	FW_PORT_CMD_LPRXPAUSE_V(1U)
2886 
2887 #define FW_PORT_CMD_PTYPE_S	8
2888 #define FW_PORT_CMD_PTYPE_M	0x1f
2889 #define FW_PORT_CMD_PTYPE_G(x)	\
2890 	(((x) >> FW_PORT_CMD_PTYPE_S) & FW_PORT_CMD_PTYPE_M)
2891 
2892 #define FW_PORT_CMD_LINKDNRC_S		5
2893 #define FW_PORT_CMD_LINKDNRC_M		0x7
2894 #define FW_PORT_CMD_LINKDNRC_G(x)	\
2895 	(((x) >> FW_PORT_CMD_LINKDNRC_S) & FW_PORT_CMD_LINKDNRC_M)
2896 
2897 #define FW_PORT_CMD_MODTYPE_S		0
2898 #define FW_PORT_CMD_MODTYPE_M		0x1f
2899 #define FW_PORT_CMD_MODTYPE_V(x)	((x) << FW_PORT_CMD_MODTYPE_S)
2900 #define FW_PORT_CMD_MODTYPE_G(x)	\
2901 	(((x) >> FW_PORT_CMD_MODTYPE_S) & FW_PORT_CMD_MODTYPE_M)
2902 
2903 #define FW_PORT_CMD_DCBXDIS_S		7
2904 #define FW_PORT_CMD_DCBXDIS_V(x)	((x) << FW_PORT_CMD_DCBXDIS_S)
2905 #define FW_PORT_CMD_DCBXDIS_F	FW_PORT_CMD_DCBXDIS_V(1U)
2906 
2907 #define FW_PORT_CMD_APPLY_S	7
2908 #define FW_PORT_CMD_APPLY_V(x)	((x) << FW_PORT_CMD_APPLY_S)
2909 #define FW_PORT_CMD_APPLY_F	FW_PORT_CMD_APPLY_V(1U)
2910 
2911 #define FW_PORT_CMD_ALL_SYNCD_S		7
2912 #define FW_PORT_CMD_ALL_SYNCD_V(x)	((x) << FW_PORT_CMD_ALL_SYNCD_S)
2913 #define FW_PORT_CMD_ALL_SYNCD_F	FW_PORT_CMD_ALL_SYNCD_V(1U)
2914 
2915 #define FW_PORT_CMD_DCB_VERSION_S	12
2916 #define FW_PORT_CMD_DCB_VERSION_M	0x7
2917 #define FW_PORT_CMD_DCB_VERSION_G(x)	\
2918 	(((x) >> FW_PORT_CMD_DCB_VERSION_S) & FW_PORT_CMD_DCB_VERSION_M)
2919 
2920 #define FW_PORT_CMD_LSTATUS32_S		31
2921 #define FW_PORT_CMD_LSTATUS32_M		0x1
2922 #define FW_PORT_CMD_LSTATUS32_V(x)	((x) << FW_PORT_CMD_LSTATUS32_S)
2923 #define FW_PORT_CMD_LSTATUS32_G(x)	\
2924 	(((x) >> FW_PORT_CMD_LSTATUS32_S) & FW_PORT_CMD_LSTATUS32_M)
2925 #define FW_PORT_CMD_LSTATUS32_F	FW_PORT_CMD_LSTATUS32_V(1U)
2926 
2927 #define FW_PORT_CMD_LINKDNRC32_S	28
2928 #define FW_PORT_CMD_LINKDNRC32_M	0x7
2929 #define FW_PORT_CMD_LINKDNRC32_V(x)	((x) << FW_PORT_CMD_LINKDNRC32_S)
2930 #define FW_PORT_CMD_LINKDNRC32_G(x)	\
2931 	(((x) >> FW_PORT_CMD_LINKDNRC32_S) & FW_PORT_CMD_LINKDNRC32_M)
2932 
2933 #define FW_PORT_CMD_DCBXDIS32_S		27
2934 #define FW_PORT_CMD_DCBXDIS32_M		0x1
2935 #define FW_PORT_CMD_DCBXDIS32_V(x)	((x) << FW_PORT_CMD_DCBXDIS32_S)
2936 #define FW_PORT_CMD_DCBXDIS32_G(x)	\
2937 	(((x) >> FW_PORT_CMD_DCBXDIS32_S) & FW_PORT_CMD_DCBXDIS32_M)
2938 #define FW_PORT_CMD_DCBXDIS32_F	FW_PORT_CMD_DCBXDIS32_V(1U)
2939 
2940 #define FW_PORT_CMD_MDIOCAP32_S		26
2941 #define FW_PORT_CMD_MDIOCAP32_M		0x1
2942 #define FW_PORT_CMD_MDIOCAP32_V(x)	((x) << FW_PORT_CMD_MDIOCAP32_S)
2943 #define FW_PORT_CMD_MDIOCAP32_G(x)	\
2944 	(((x) >> FW_PORT_CMD_MDIOCAP32_S) & FW_PORT_CMD_MDIOCAP32_M)
2945 #define FW_PORT_CMD_MDIOCAP32_F	FW_PORT_CMD_MDIOCAP32_V(1U)
2946 
2947 #define FW_PORT_CMD_MDIOADDR32_S	21
2948 #define FW_PORT_CMD_MDIOADDR32_M	0x1f
2949 #define FW_PORT_CMD_MDIOADDR32_V(x)	((x) << FW_PORT_CMD_MDIOADDR32_S)
2950 #define FW_PORT_CMD_MDIOADDR32_G(x)	\
2951 	(((x) >> FW_PORT_CMD_MDIOADDR32_S) & FW_PORT_CMD_MDIOADDR32_M)
2952 
2953 #define FW_PORT_CMD_PORTTYPE32_S	13
2954 #define FW_PORT_CMD_PORTTYPE32_M	0xff
2955 #define FW_PORT_CMD_PORTTYPE32_V(x)	((x) << FW_PORT_CMD_PORTTYPE32_S)
2956 #define FW_PORT_CMD_PORTTYPE32_G(x)	\
2957 	(((x) >> FW_PORT_CMD_PORTTYPE32_S) & FW_PORT_CMD_PORTTYPE32_M)
2958 
2959 #define FW_PORT_CMD_MODTYPE32_S		8
2960 #define FW_PORT_CMD_MODTYPE32_M		0x1f
2961 #define FW_PORT_CMD_MODTYPE32_V(x)	((x) << FW_PORT_CMD_MODTYPE32_S)
2962 #define FW_PORT_CMD_MODTYPE32_G(x)	\
2963 	(((x) >> FW_PORT_CMD_MODTYPE32_S) & FW_PORT_CMD_MODTYPE32_M)
2964 
2965 #define FW_PORT_CMD_CBLLEN32_S		0
2966 #define FW_PORT_CMD_CBLLEN32_M		0xff
2967 #define FW_PORT_CMD_CBLLEN32_V(x)	((x) << FW_PORT_CMD_CBLLEN32_S)
2968 #define FW_PORT_CMD_CBLLEN32_G(x)	\
2969 	(((x) >> FW_PORT_CMD_CBLLEN32_S) & FW_PORT_CMD_CBLLEN32_M)
2970 
2971 #define FW_PORT_CMD_AUXLINFO32_S	24
2972 #define FW_PORT_CMD_AUXLINFO32_M	0xff
2973 #define FW_PORT_CMD_AUXLINFO32_V(x)	((x) << FW_PORT_CMD_AUXLINFO32_S)
2974 #define FW_PORT_CMD_AUXLINFO32_G(x)	\
2975 	(((x) >> FW_PORT_CMD_AUXLINFO32_S) & FW_PORT_CMD_AUXLINFO32_M)
2976 
2977 #define FW_PORT_AUXLINFO32_KX4_S	2
2978 #define FW_PORT_AUXLINFO32_KX4_M	0x1
2979 #define FW_PORT_AUXLINFO32_KX4_V(x) \
2980 	((x) << FW_PORT_AUXLINFO32_KX4_S)
2981 #define FW_PORT_AUXLINFO32_KX4_G(x) \
2982 	(((x) >> FW_PORT_AUXLINFO32_KX4_S) & FW_PORT_AUXLINFO32_KX4_M)
2983 #define FW_PORT_AUXLINFO32_KX4_F	FW_PORT_AUXLINFO32_KX4_V(1U)
2984 
2985 #define FW_PORT_AUXLINFO32_KR_S	1
2986 #define FW_PORT_AUXLINFO32_KR_M	0x1
2987 #define FW_PORT_AUXLINFO32_KR_V(x) \
2988 	((x) << FW_PORT_AUXLINFO32_KR_S)
2989 #define FW_PORT_AUXLINFO32_KR_G(x) \
2990 	(((x) >> FW_PORT_AUXLINFO32_KR_S) & FW_PORT_AUXLINFO32_KR_M)
2991 #define FW_PORT_AUXLINFO32_KR_F	FW_PORT_AUXLINFO32_KR_V(1U)
2992 
2993 #define FW_PORT_CMD_MTU32_S	0
2994 #define FW_PORT_CMD_MTU32_M	0xffff
2995 #define FW_PORT_CMD_MTU32_V(x)	((x) << FW_PORT_CMD_MTU32_S)
2996 #define FW_PORT_CMD_MTU32_G(x)	\
2997 	(((x) >> FW_PORT_CMD_MTU32_S) & FW_PORT_CMD_MTU32_M)
2998 
2999 enum fw_port_type {
3000 	FW_PORT_TYPE_FIBER_XFI,
3001 	FW_PORT_TYPE_FIBER_XAUI,
3002 	FW_PORT_TYPE_BT_SGMII,
3003 	FW_PORT_TYPE_BT_XFI,
3004 	FW_PORT_TYPE_BT_XAUI,
3005 	FW_PORT_TYPE_KX4,
3006 	FW_PORT_TYPE_CX4,
3007 	FW_PORT_TYPE_KX,
3008 	FW_PORT_TYPE_KR,
3009 	FW_PORT_TYPE_SFP,
3010 	FW_PORT_TYPE_BP_AP,
3011 	FW_PORT_TYPE_BP4_AP,
3012 	FW_PORT_TYPE_QSFP_10G,
3013 	FW_PORT_TYPE_QSA,
3014 	FW_PORT_TYPE_QSFP,
3015 	FW_PORT_TYPE_BP40_BA,
3016 	FW_PORT_TYPE_KR4_100G,
3017 	FW_PORT_TYPE_CR4_QSFP,
3018 	FW_PORT_TYPE_CR_QSFP,
3019 	FW_PORT_TYPE_CR2_QSFP,
3020 	FW_PORT_TYPE_SFP28,
3021 	FW_PORT_TYPE_KR_SFP28,
3022 	FW_PORT_TYPE_KR_XLAUI,
3023 
3024 	FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_M
3025 };
3026 
3027 enum fw_port_module_type {
3028 	FW_PORT_MOD_TYPE_NA,
3029 	FW_PORT_MOD_TYPE_LR,
3030 	FW_PORT_MOD_TYPE_SR,
3031 	FW_PORT_MOD_TYPE_ER,
3032 	FW_PORT_MOD_TYPE_TWINAX_PASSIVE,
3033 	FW_PORT_MOD_TYPE_TWINAX_ACTIVE,
3034 	FW_PORT_MOD_TYPE_LRM,
3035 	FW_PORT_MOD_TYPE_ERROR		= FW_PORT_CMD_MODTYPE_M - 3,
3036 	FW_PORT_MOD_TYPE_UNKNOWN	= FW_PORT_CMD_MODTYPE_M - 2,
3037 	FW_PORT_MOD_TYPE_NOTSUPPORTED	= FW_PORT_CMD_MODTYPE_M - 1,
3038 
3039 	FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_M
3040 };
3041 
3042 enum fw_port_mod_sub_type {
3043 	FW_PORT_MOD_SUB_TYPE_NA,
3044 	FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
3045 	FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
3046 	FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
3047 	FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
3048 	FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
3049 	FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
3050 
3051 	/* The following will never been in the VPD.  They are TWINAX cable
3052 	 * lengths decoded from SFP+ module i2c PROMs.  These should
3053 	 * almost certainly go somewhere else ...
3054 	 */
3055 	FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
3056 	FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
3057 	FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
3058 	FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
3059 };
3060 
3061 enum fw_port_stats_tx_index {
3062 	FW_STAT_TX_PORT_BYTES_IX = 0,
3063 	FW_STAT_TX_PORT_FRAMES_IX,
3064 	FW_STAT_TX_PORT_BCAST_IX,
3065 	FW_STAT_TX_PORT_MCAST_IX,
3066 	FW_STAT_TX_PORT_UCAST_IX,
3067 	FW_STAT_TX_PORT_ERROR_IX,
3068 	FW_STAT_TX_PORT_64B_IX,
3069 	FW_STAT_TX_PORT_65B_127B_IX,
3070 	FW_STAT_TX_PORT_128B_255B_IX,
3071 	FW_STAT_TX_PORT_256B_511B_IX,
3072 	FW_STAT_TX_PORT_512B_1023B_IX,
3073 	FW_STAT_TX_PORT_1024B_1518B_IX,
3074 	FW_STAT_TX_PORT_1519B_MAX_IX,
3075 	FW_STAT_TX_PORT_DROP_IX,
3076 	FW_STAT_TX_PORT_PAUSE_IX,
3077 	FW_STAT_TX_PORT_PPP0_IX,
3078 	FW_STAT_TX_PORT_PPP1_IX,
3079 	FW_STAT_TX_PORT_PPP2_IX,
3080 	FW_STAT_TX_PORT_PPP3_IX,
3081 	FW_STAT_TX_PORT_PPP4_IX,
3082 	FW_STAT_TX_PORT_PPP5_IX,
3083 	FW_STAT_TX_PORT_PPP6_IX,
3084 	FW_STAT_TX_PORT_PPP7_IX,
3085 	FW_NUM_PORT_TX_STATS
3086 };
3087 
3088 enum fw_port_stat_rx_index {
3089 	FW_STAT_RX_PORT_BYTES_IX = 0,
3090 	FW_STAT_RX_PORT_FRAMES_IX,
3091 	FW_STAT_RX_PORT_BCAST_IX,
3092 	FW_STAT_RX_PORT_MCAST_IX,
3093 	FW_STAT_RX_PORT_UCAST_IX,
3094 	FW_STAT_RX_PORT_MTU_ERROR_IX,
3095 	FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
3096 	FW_STAT_RX_PORT_CRC_ERROR_IX,
3097 	FW_STAT_RX_PORT_LEN_ERROR_IX,
3098 	FW_STAT_RX_PORT_SYM_ERROR_IX,
3099 	FW_STAT_RX_PORT_64B_IX,
3100 	FW_STAT_RX_PORT_65B_127B_IX,
3101 	FW_STAT_RX_PORT_128B_255B_IX,
3102 	FW_STAT_RX_PORT_256B_511B_IX,
3103 	FW_STAT_RX_PORT_512B_1023B_IX,
3104 	FW_STAT_RX_PORT_1024B_1518B_IX,
3105 	FW_STAT_RX_PORT_1519B_MAX_IX,
3106 	FW_STAT_RX_PORT_PAUSE_IX,
3107 	FW_STAT_RX_PORT_PPP0_IX,
3108 	FW_STAT_RX_PORT_PPP1_IX,
3109 	FW_STAT_RX_PORT_PPP2_IX,
3110 	FW_STAT_RX_PORT_PPP3_IX,
3111 	FW_STAT_RX_PORT_PPP4_IX,
3112 	FW_STAT_RX_PORT_PPP5_IX,
3113 	FW_STAT_RX_PORT_PPP6_IX,
3114 	FW_STAT_RX_PORT_PPP7_IX,
3115 	FW_STAT_RX_PORT_LESS_64B_IX,
3116 	FW_STAT_RX_PORT_MAC_ERROR_IX,
3117 	FW_NUM_PORT_RX_STATS
3118 };
3119 
3120 /* port stats */
3121 #define FW_NUM_PORT_STATS (FW_NUM_PORT_TX_STATS + FW_NUM_PORT_RX_STATS)
3122 
3123 struct fw_port_stats_cmd {
3124 	__be32 op_to_portid;
3125 	__be32 retval_len16;
3126 	union fw_port_stats {
3127 		struct fw_port_stats_ctl {
3128 			u8 nstats_bg_bm;
3129 			u8 tx_ix;
3130 			__be16 r6;
3131 			__be32 r7;
3132 			__be64 stat0;
3133 			__be64 stat1;
3134 			__be64 stat2;
3135 			__be64 stat3;
3136 			__be64 stat4;
3137 			__be64 stat5;
3138 		} ctl;
3139 		struct fw_port_stats_all {
3140 			__be64 tx_bytes;
3141 			__be64 tx_frames;
3142 			__be64 tx_bcast;
3143 			__be64 tx_mcast;
3144 			__be64 tx_ucast;
3145 			__be64 tx_error;
3146 			__be64 tx_64b;
3147 			__be64 tx_65b_127b;
3148 			__be64 tx_128b_255b;
3149 			__be64 tx_256b_511b;
3150 			__be64 tx_512b_1023b;
3151 			__be64 tx_1024b_1518b;
3152 			__be64 tx_1519b_max;
3153 			__be64 tx_drop;
3154 			__be64 tx_pause;
3155 			__be64 tx_ppp0;
3156 			__be64 tx_ppp1;
3157 			__be64 tx_ppp2;
3158 			__be64 tx_ppp3;
3159 			__be64 tx_ppp4;
3160 			__be64 tx_ppp5;
3161 			__be64 tx_ppp6;
3162 			__be64 tx_ppp7;
3163 			__be64 rx_bytes;
3164 			__be64 rx_frames;
3165 			__be64 rx_bcast;
3166 			__be64 rx_mcast;
3167 			__be64 rx_ucast;
3168 			__be64 rx_mtu_error;
3169 			__be64 rx_mtu_crc_error;
3170 			__be64 rx_crc_error;
3171 			__be64 rx_len_error;
3172 			__be64 rx_sym_error;
3173 			__be64 rx_64b;
3174 			__be64 rx_65b_127b;
3175 			__be64 rx_128b_255b;
3176 			__be64 rx_256b_511b;
3177 			__be64 rx_512b_1023b;
3178 			__be64 rx_1024b_1518b;
3179 			__be64 rx_1519b_max;
3180 			__be64 rx_pause;
3181 			__be64 rx_ppp0;
3182 			__be64 rx_ppp1;
3183 			__be64 rx_ppp2;
3184 			__be64 rx_ppp3;
3185 			__be64 rx_ppp4;
3186 			__be64 rx_ppp5;
3187 			__be64 rx_ppp6;
3188 			__be64 rx_ppp7;
3189 			__be64 rx_less_64b;
3190 			__be64 rx_bg_drop;
3191 			__be64 rx_bg_trunc;
3192 		} all;
3193 	} u;
3194 };
3195 
3196 /* port loopback stats */
3197 #define FW_NUM_LB_STATS 16
3198 enum fw_port_lb_stats_index {
3199 	FW_STAT_LB_PORT_BYTES_IX,
3200 	FW_STAT_LB_PORT_FRAMES_IX,
3201 	FW_STAT_LB_PORT_BCAST_IX,
3202 	FW_STAT_LB_PORT_MCAST_IX,
3203 	FW_STAT_LB_PORT_UCAST_IX,
3204 	FW_STAT_LB_PORT_ERROR_IX,
3205 	FW_STAT_LB_PORT_64B_IX,
3206 	FW_STAT_LB_PORT_65B_127B_IX,
3207 	FW_STAT_LB_PORT_128B_255B_IX,
3208 	FW_STAT_LB_PORT_256B_511B_IX,
3209 	FW_STAT_LB_PORT_512B_1023B_IX,
3210 	FW_STAT_LB_PORT_1024B_1518B_IX,
3211 	FW_STAT_LB_PORT_1519B_MAX_IX,
3212 	FW_STAT_LB_PORT_DROP_FRAMES_IX
3213 };
3214 
3215 struct fw_port_lb_stats_cmd {
3216 	__be32 op_to_lbport;
3217 	__be32 retval_len16;
3218 	union fw_port_lb_stats {
3219 		struct fw_port_lb_stats_ctl {
3220 			u8 nstats_bg_bm;
3221 			u8 ix_pkd;
3222 			__be16 r6;
3223 			__be32 r7;
3224 			__be64 stat0;
3225 			__be64 stat1;
3226 			__be64 stat2;
3227 			__be64 stat3;
3228 			__be64 stat4;
3229 			__be64 stat5;
3230 		} ctl;
3231 		struct fw_port_lb_stats_all {
3232 			__be64 tx_bytes;
3233 			__be64 tx_frames;
3234 			__be64 tx_bcast;
3235 			__be64 tx_mcast;
3236 			__be64 tx_ucast;
3237 			__be64 tx_error;
3238 			__be64 tx_64b;
3239 			__be64 tx_65b_127b;
3240 			__be64 tx_128b_255b;
3241 			__be64 tx_256b_511b;
3242 			__be64 tx_512b_1023b;
3243 			__be64 tx_1024b_1518b;
3244 			__be64 tx_1519b_max;
3245 			__be64 rx_lb_drop;
3246 			__be64 rx_lb_trunc;
3247 		} all;
3248 	} u;
3249 };
3250 
3251 enum fw_ptp_subop {
3252 	/* none */
3253 	FW_PTP_SC_INIT_TIMER            = 0x00,
3254 	FW_PTP_SC_TX_TYPE               = 0x01,
3255 	/* init */
3256 	FW_PTP_SC_RXTIME_STAMP          = 0x08,
3257 	FW_PTP_SC_RDRX_TYPE             = 0x09,
3258 	/* ts */
3259 	FW_PTP_SC_ADJ_FREQ              = 0x10,
3260 	FW_PTP_SC_ADJ_TIME              = 0x11,
3261 	FW_PTP_SC_ADJ_FTIME             = 0x12,
3262 	FW_PTP_SC_WALL_CLOCK            = 0x13,
3263 	FW_PTP_SC_GET_TIME              = 0x14,
3264 	FW_PTP_SC_SET_TIME              = 0x15,
3265 };
3266 
3267 struct fw_ptp_cmd {
3268 	__be32 op_to_portid;
3269 	__be32 retval_len16;
3270 	union fw_ptp {
3271 		struct fw_ptp_sc {
3272 			__u8   sc;
3273 			__u8   r3[7];
3274 		} scmd;
3275 		struct fw_ptp_init {
3276 			__u8   sc;
3277 			__u8   txchan;
3278 			__be16 absid;
3279 			__be16 mode;
3280 			__be16 r3;
3281 		} init;
3282 		struct fw_ptp_ts {
3283 			__u8   sc;
3284 			__u8   sign;
3285 			__be16 r3;
3286 			__be32 ppb;
3287 			__be64 tm;
3288 		} ts;
3289 	} u;
3290 	__be64 r3;
3291 };
3292 
3293 #define FW_PTP_CMD_PORTID_S             0
3294 #define FW_PTP_CMD_PORTID_M             0xf
3295 #define FW_PTP_CMD_PORTID_V(x)          ((x) << FW_PTP_CMD_PORTID_S)
3296 #define FW_PTP_CMD_PORTID_G(x)          \
3297 	(((x) >> FW_PTP_CMD_PORTID_S) & FW_PTP_CMD_PORTID_M)
3298 
3299 struct fw_rss_ind_tbl_cmd {
3300 	__be32 op_to_viid;
3301 	__be32 retval_len16;
3302 	__be16 niqid;
3303 	__be16 startidx;
3304 	__be32 r3;
3305 	__be32 iq0_to_iq2;
3306 	__be32 iq3_to_iq5;
3307 	__be32 iq6_to_iq8;
3308 	__be32 iq9_to_iq11;
3309 	__be32 iq12_to_iq14;
3310 	__be32 iq15_to_iq17;
3311 	__be32 iq18_to_iq20;
3312 	__be32 iq21_to_iq23;
3313 	__be32 iq24_to_iq26;
3314 	__be32 iq27_to_iq29;
3315 	__be32 iq30_iq31;
3316 	__be32 r15_lo;
3317 };
3318 
3319 #define FW_RSS_IND_TBL_CMD_VIID_S	0
3320 #define FW_RSS_IND_TBL_CMD_VIID_V(x)	((x) << FW_RSS_IND_TBL_CMD_VIID_S)
3321 
3322 #define FW_RSS_IND_TBL_CMD_IQ0_S	20
3323 #define FW_RSS_IND_TBL_CMD_IQ0_V(x)	((x) << FW_RSS_IND_TBL_CMD_IQ0_S)
3324 
3325 #define FW_RSS_IND_TBL_CMD_IQ1_S	10
3326 #define FW_RSS_IND_TBL_CMD_IQ1_V(x)	((x) << FW_RSS_IND_TBL_CMD_IQ1_S)
3327 
3328 #define FW_RSS_IND_TBL_CMD_IQ2_S	0
3329 #define FW_RSS_IND_TBL_CMD_IQ2_V(x)	((x) << FW_RSS_IND_TBL_CMD_IQ2_S)
3330 
3331 struct fw_rss_glb_config_cmd {
3332 	__be32 op_to_write;
3333 	__be32 retval_len16;
3334 	union fw_rss_glb_config {
3335 		struct fw_rss_glb_config_manual {
3336 			__be32 mode_pkd;
3337 			__be32 r3;
3338 			__be64 r4;
3339 			__be64 r5;
3340 		} manual;
3341 		struct fw_rss_glb_config_basicvirtual {
3342 			__be32 mode_pkd;
3343 			__be32 synmapen_to_hashtoeplitz;
3344 			__be64 r8;
3345 			__be64 r9;
3346 		} basicvirtual;
3347 	} u;
3348 };
3349 
3350 #define FW_RSS_GLB_CONFIG_CMD_MODE_S	28
3351 #define FW_RSS_GLB_CONFIG_CMD_MODE_M	0xf
3352 #define FW_RSS_GLB_CONFIG_CMD_MODE_V(x)	((x) << FW_RSS_GLB_CONFIG_CMD_MODE_S)
3353 #define FW_RSS_GLB_CONFIG_CMD_MODE_G(x)	\
3354 	(((x) >> FW_RSS_GLB_CONFIG_CMD_MODE_S) & FW_RSS_GLB_CONFIG_CMD_MODE_M)
3355 
3356 #define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL	0
3357 #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL	1
3358 
3359 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S	8
3360 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(x)	\
3361 	((x) << FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S)
3362 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_F	\
3363 	FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(1U)
3364 
3365 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S		7
3366 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(x)	\
3367 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S)
3368 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_F	\
3369 	FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(1U)
3370 
3371 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S		6
3372 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(x)	\
3373 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S)
3374 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_F	\
3375 	FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(1U)
3376 
3377 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S		5
3378 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(x)	\
3379 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S)
3380 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_F	\
3381 	FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(1U)
3382 
3383 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S		4
3384 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(x)	\
3385 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S)
3386 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_F	\
3387 	FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(1U)
3388 
3389 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S	3
3390 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(x)	\
3391 	((x) << FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S)
3392 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_F	\
3393 	FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(1U)
3394 
3395 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S	2
3396 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(x)	\
3397 	((x) << FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S)
3398 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F	\
3399 	FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(1U)
3400 
3401 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S	1
3402 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(x)	\
3403 	((x) << FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S)
3404 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F	\
3405 	FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(1U)
3406 
3407 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S	0
3408 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(x)	\
3409 	((x) << FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S)
3410 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_F	\
3411 	FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(1U)
3412 
3413 struct fw_rss_vi_config_cmd {
3414 	__be32 op_to_viid;
3415 #define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0)
3416 	__be32 retval_len16;
3417 	union fw_rss_vi_config {
3418 		struct fw_rss_vi_config_manual {
3419 			__be64 r3;
3420 			__be64 r4;
3421 			__be64 r5;
3422 		} manual;
3423 		struct fw_rss_vi_config_basicvirtual {
3424 			__be32 r6;
3425 			__be32 defaultq_to_udpen;
3426 			__be64 r9;
3427 			__be64 r10;
3428 		} basicvirtual;
3429 	} u;
3430 };
3431 
3432 #define FW_RSS_VI_CONFIG_CMD_VIID_S	0
3433 #define FW_RSS_VI_CONFIG_CMD_VIID_V(x)	((x) << FW_RSS_VI_CONFIG_CMD_VIID_S)
3434 
3435 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S		16
3436 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M		0x3ff
3437 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_V(x)	\
3438 	((x) << FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S)
3439 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_G(x)	\
3440 	(((x) >> FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) & \
3441 	 FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M)
3442 
3443 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S	4
3444 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(x)	\
3445 	((x) << FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S)
3446 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F	\
3447 	FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(1U)
3448 
3449 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S	3
3450 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(x)	\
3451 	((x) << FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S)
3452 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F	\
3453 	FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(1U)
3454 
3455 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S	2
3456 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(x)	\
3457 	((x) << FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S)
3458 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F	\
3459 	FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(1U)
3460 
3461 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S	1
3462 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(x)	\
3463 	((x) << FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S)
3464 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F	\
3465 	FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(1U)
3466 
3467 #define FW_RSS_VI_CONFIG_CMD_UDPEN_S	0
3468 #define FW_RSS_VI_CONFIG_CMD_UDPEN_V(x)	((x) << FW_RSS_VI_CONFIG_CMD_UDPEN_S)
3469 #define FW_RSS_VI_CONFIG_CMD_UDPEN_F	FW_RSS_VI_CONFIG_CMD_UDPEN_V(1U)
3470 
3471 enum fw_sched_sc {
3472 	FW_SCHED_SC_PARAMS		= 1,
3473 };
3474 
3475 struct fw_sched_cmd {
3476 	__be32 op_to_write;
3477 	__be32 retval_len16;
3478 	union fw_sched {
3479 		struct fw_sched_config {
3480 			__u8   sc;
3481 			__u8   type;
3482 			__u8   minmaxen;
3483 			__u8   r3[5];
3484 			__u8   nclasses[4];
3485 			__be32 r4;
3486 		} config;
3487 		struct fw_sched_params {
3488 			__u8   sc;
3489 			__u8   type;
3490 			__u8   level;
3491 			__u8   mode;
3492 			__u8   unit;
3493 			__u8   rate;
3494 			__u8   ch;
3495 			__u8   cl;
3496 			__be32 min;
3497 			__be32 max;
3498 			__be16 weight;
3499 			__be16 pktsize;
3500 			__be16 burstsize;
3501 			__be16 r4;
3502 		} params;
3503 	} u;
3504 };
3505 
3506 struct fw_clip_cmd {
3507 	__be32 op_to_write;
3508 	__be32 alloc_to_len16;
3509 	__be64 ip_hi;
3510 	__be64 ip_lo;
3511 	__be32 r4[2];
3512 };
3513 
3514 #define FW_CLIP_CMD_ALLOC_S     31
3515 #define FW_CLIP_CMD_ALLOC_V(x)  ((x) << FW_CLIP_CMD_ALLOC_S)
3516 #define FW_CLIP_CMD_ALLOC_F     FW_CLIP_CMD_ALLOC_V(1U)
3517 
3518 #define FW_CLIP_CMD_FREE_S      30
3519 #define FW_CLIP_CMD_FREE_V(x)   ((x) << FW_CLIP_CMD_FREE_S)
3520 #define FW_CLIP_CMD_FREE_F      FW_CLIP_CMD_FREE_V(1U)
3521 
3522 enum fw_error_type {
3523 	FW_ERROR_TYPE_EXCEPTION		= 0x0,
3524 	FW_ERROR_TYPE_HWMODULE		= 0x1,
3525 	FW_ERROR_TYPE_WR		= 0x2,
3526 	FW_ERROR_TYPE_ACL		= 0x3,
3527 };
3528 
3529 struct fw_error_cmd {
3530 	__be32 op_to_type;
3531 	__be32 len16_pkd;
3532 	union fw_error {
3533 		struct fw_error_exception {
3534 			__be32 info[6];
3535 		} exception;
3536 		struct fw_error_hwmodule {
3537 			__be32 regaddr;
3538 			__be32 regval;
3539 		} hwmodule;
3540 		struct fw_error_wr {
3541 			__be16 cidx;
3542 			__be16 pfn_vfn;
3543 			__be32 eqid;
3544 			u8 wrhdr[16];
3545 		} wr;
3546 		struct fw_error_acl {
3547 			__be16 cidx;
3548 			__be16 pfn_vfn;
3549 			__be32 eqid;
3550 			__be16 mv_pkd;
3551 			u8 val[6];
3552 			__be64 r4;
3553 		} acl;
3554 	} u;
3555 };
3556 
3557 struct fw_debug_cmd {
3558 	__be32 op_type;
3559 	__be32 len16_pkd;
3560 	union fw_debug {
3561 		struct fw_debug_assert {
3562 			__be32 fcid;
3563 			__be32 line;
3564 			__be32 x;
3565 			__be32 y;
3566 			u8 filename_0_7[8];
3567 			u8 filename_8_15[8];
3568 			__be64 r3;
3569 		} assert;
3570 		struct fw_debug_prt {
3571 			__be16 dprtstridx;
3572 			__be16 r3[3];
3573 			__be32 dprtstrparam0;
3574 			__be32 dprtstrparam1;
3575 			__be32 dprtstrparam2;
3576 			__be32 dprtstrparam3;
3577 		} prt;
3578 	} u;
3579 };
3580 
3581 #define FW_DEBUG_CMD_TYPE_S	0
3582 #define FW_DEBUG_CMD_TYPE_M	0xff
3583 #define FW_DEBUG_CMD_TYPE_G(x)	\
3584 	(((x) >> FW_DEBUG_CMD_TYPE_S) & FW_DEBUG_CMD_TYPE_M)
3585 
3586 struct fw_hma_cmd {
3587 	__be32 op_pkd;
3588 	__be32 retval_len16;
3589 	__be32 mode_to_pcie_params;
3590 	__be32 naddr_size;
3591 	__be32 addr_size_pkd;
3592 	__be32 r6;
3593 	__be64 phy_address[5];
3594 };
3595 
3596 #define FW_HMA_CMD_MODE_S	31
3597 #define FW_HMA_CMD_MODE_M	0x1
3598 #define FW_HMA_CMD_MODE_V(x)	((x) << FW_HMA_CMD_MODE_S)
3599 #define FW_HMA_CMD_MODE_G(x)	\
3600 	(((x) >> FW_HMA_CMD_MODE_S) & FW_HMA_CMD_MODE_M)
3601 #define FW_HMA_CMD_MODE_F	FW_HMA_CMD_MODE_V(1U)
3602 
3603 #define FW_HMA_CMD_SOC_S	30
3604 #define FW_HMA_CMD_SOC_M	0x1
3605 #define FW_HMA_CMD_SOC_V(x)	((x) << FW_HMA_CMD_SOC_S)
3606 #define FW_HMA_CMD_SOC_G(x)	(((x) >> FW_HMA_CMD_SOC_S) & FW_HMA_CMD_SOC_M)
3607 #define FW_HMA_CMD_SOC_F	FW_HMA_CMD_SOC_V(1U)
3608 
3609 #define FW_HMA_CMD_EOC_S	29
3610 #define FW_HMA_CMD_EOC_M	0x1
3611 #define FW_HMA_CMD_EOC_V(x)	((x) << FW_HMA_CMD_EOC_S)
3612 #define FW_HMA_CMD_EOC_G(x)	(((x) >> FW_HMA_CMD_EOC_S) & FW_HMA_CMD_EOC_M)
3613 #define FW_HMA_CMD_EOC_F	FW_HMA_CMD_EOC_V(1U)
3614 
3615 #define FW_HMA_CMD_PCIE_PARAMS_S	0
3616 #define FW_HMA_CMD_PCIE_PARAMS_M	0x7ffffff
3617 #define FW_HMA_CMD_PCIE_PARAMS_V(x)	((x) << FW_HMA_CMD_PCIE_PARAMS_S)
3618 #define FW_HMA_CMD_PCIE_PARAMS_G(x)	\
3619 	(((x) >> FW_HMA_CMD_PCIE_PARAMS_S) & FW_HMA_CMD_PCIE_PARAMS_M)
3620 
3621 #define FW_HMA_CMD_NADDR_S	12
3622 #define FW_HMA_CMD_NADDR_M	0x3f
3623 #define FW_HMA_CMD_NADDR_V(x)	((x) << FW_HMA_CMD_NADDR_S)
3624 #define FW_HMA_CMD_NADDR_G(x)	\
3625 	(((x) >> FW_HMA_CMD_NADDR_S) & FW_HMA_CMD_NADDR_M)
3626 
3627 #define FW_HMA_CMD_SIZE_S	0
3628 #define FW_HMA_CMD_SIZE_M	0xfff
3629 #define FW_HMA_CMD_SIZE_V(x)	((x) << FW_HMA_CMD_SIZE_S)
3630 #define FW_HMA_CMD_SIZE_G(x)	\
3631 	(((x) >> FW_HMA_CMD_SIZE_S) & FW_HMA_CMD_SIZE_M)
3632 
3633 #define FW_HMA_CMD_ADDR_SIZE_S		11
3634 #define FW_HMA_CMD_ADDR_SIZE_M		0x1fffff
3635 #define FW_HMA_CMD_ADDR_SIZE_V(x)	((x) << FW_HMA_CMD_ADDR_SIZE_S)
3636 #define FW_HMA_CMD_ADDR_SIZE_G(x)	\
3637 	(((x) >> FW_HMA_CMD_ADDR_SIZE_S) & FW_HMA_CMD_ADDR_SIZE_M)
3638 
3639 enum pcie_fw_eval {
3640 	PCIE_FW_EVAL_CRASH = 0,
3641 };
3642 
3643 #define PCIE_FW_ERR_S		31
3644 #define PCIE_FW_ERR_V(x)	((x) << PCIE_FW_ERR_S)
3645 #define PCIE_FW_ERR_F		PCIE_FW_ERR_V(1U)
3646 
3647 #define PCIE_FW_INIT_S		30
3648 #define PCIE_FW_INIT_V(x)	((x) << PCIE_FW_INIT_S)
3649 #define PCIE_FW_INIT_F		PCIE_FW_INIT_V(1U)
3650 
3651 #define PCIE_FW_HALT_S          29
3652 #define PCIE_FW_HALT_V(x)       ((x) << PCIE_FW_HALT_S)
3653 #define PCIE_FW_HALT_F          PCIE_FW_HALT_V(1U)
3654 
3655 #define PCIE_FW_EVAL_S		24
3656 #define PCIE_FW_EVAL_M		0x7
3657 #define PCIE_FW_EVAL_G(x)	(((x) >> PCIE_FW_EVAL_S) & PCIE_FW_EVAL_M)
3658 
3659 #define PCIE_FW_MASTER_VLD_S	15
3660 #define PCIE_FW_MASTER_VLD_V(x)	((x) << PCIE_FW_MASTER_VLD_S)
3661 #define PCIE_FW_MASTER_VLD_F	PCIE_FW_MASTER_VLD_V(1U)
3662 
3663 #define PCIE_FW_MASTER_S	12
3664 #define PCIE_FW_MASTER_M	0x7
3665 #define PCIE_FW_MASTER_V(x)	((x) << PCIE_FW_MASTER_S)
3666 #define PCIE_FW_MASTER_G(x)	(((x) >> PCIE_FW_MASTER_S) & PCIE_FW_MASTER_M)
3667 
3668 struct fw_hdr {
3669 	u8 ver;
3670 	u8 chip;			/* terminator chip type */
3671 	__be16	len512;			/* bin length in units of 512-bytes */
3672 	__be32	fw_ver;			/* firmware version */
3673 	__be32	tp_microcode_ver;
3674 	u8 intfver_nic;
3675 	u8 intfver_vnic;
3676 	u8 intfver_ofld;
3677 	u8 intfver_ri;
3678 	u8 intfver_iscsipdu;
3679 	u8 intfver_iscsi;
3680 	u8 intfver_fcoepdu;
3681 	u8 intfver_fcoe;
3682 	__u32   reserved2;
3683 	__u32   reserved3;
3684 	__u32   reserved4;
3685 	__be32  flags;
3686 	__be32  reserved6[23];
3687 };
3688 
3689 enum fw_hdr_chip {
3690 	FW_HDR_CHIP_T4,
3691 	FW_HDR_CHIP_T5,
3692 	FW_HDR_CHIP_T6
3693 };
3694 
3695 #define FW_HDR_FW_VER_MAJOR_S	24
3696 #define FW_HDR_FW_VER_MAJOR_M	0xff
3697 #define FW_HDR_FW_VER_MAJOR_V(x) \
3698 	((x) << FW_HDR_FW_VER_MAJOR_S)
3699 #define FW_HDR_FW_VER_MAJOR_G(x) \
3700 	(((x) >> FW_HDR_FW_VER_MAJOR_S) & FW_HDR_FW_VER_MAJOR_M)
3701 
3702 #define FW_HDR_FW_VER_MINOR_S	16
3703 #define FW_HDR_FW_VER_MINOR_M	0xff
3704 #define FW_HDR_FW_VER_MINOR_V(x) \
3705 	((x) << FW_HDR_FW_VER_MINOR_S)
3706 #define FW_HDR_FW_VER_MINOR_G(x) \
3707 	(((x) >> FW_HDR_FW_VER_MINOR_S) & FW_HDR_FW_VER_MINOR_M)
3708 
3709 #define FW_HDR_FW_VER_MICRO_S	8
3710 #define FW_HDR_FW_VER_MICRO_M	0xff
3711 #define FW_HDR_FW_VER_MICRO_V(x) \
3712 	((x) << FW_HDR_FW_VER_MICRO_S)
3713 #define FW_HDR_FW_VER_MICRO_G(x) \
3714 	(((x) >> FW_HDR_FW_VER_MICRO_S) & FW_HDR_FW_VER_MICRO_M)
3715 
3716 #define FW_HDR_FW_VER_BUILD_S	0
3717 #define FW_HDR_FW_VER_BUILD_M	0xff
3718 #define FW_HDR_FW_VER_BUILD_V(x) \
3719 	((x) << FW_HDR_FW_VER_BUILD_S)
3720 #define FW_HDR_FW_VER_BUILD_G(x) \
3721 	(((x) >> FW_HDR_FW_VER_BUILD_S) & FW_HDR_FW_VER_BUILD_M)
3722 
3723 enum fw_hdr_intfver {
3724 	FW_HDR_INTFVER_NIC      = 0x00,
3725 	FW_HDR_INTFVER_VNIC     = 0x00,
3726 	FW_HDR_INTFVER_OFLD     = 0x00,
3727 	FW_HDR_INTFVER_RI       = 0x00,
3728 	FW_HDR_INTFVER_ISCSIPDU = 0x00,
3729 	FW_HDR_INTFVER_ISCSI    = 0x00,
3730 	FW_HDR_INTFVER_FCOEPDU  = 0x00,
3731 	FW_HDR_INTFVER_FCOE     = 0x00,
3732 };
3733 
3734 enum fw_hdr_flags {
3735 	FW_HDR_FLAGS_RESET_HALT = 0x00000001,
3736 };
3737 
3738 /* length of the formatting string  */
3739 #define FW_DEVLOG_FMT_LEN	192
3740 
3741 /* maximum number of the formatting string parameters */
3742 #define FW_DEVLOG_FMT_PARAMS_NUM 8
3743 
3744 /* priority levels */
3745 enum fw_devlog_level {
3746 	FW_DEVLOG_LEVEL_EMERG	= 0x0,
3747 	FW_DEVLOG_LEVEL_CRIT	= 0x1,
3748 	FW_DEVLOG_LEVEL_ERR	= 0x2,
3749 	FW_DEVLOG_LEVEL_NOTICE	= 0x3,
3750 	FW_DEVLOG_LEVEL_INFO	= 0x4,
3751 	FW_DEVLOG_LEVEL_DEBUG	= 0x5,
3752 	FW_DEVLOG_LEVEL_MAX	= 0x5,
3753 };
3754 
3755 /* facilities that may send a log message */
3756 enum fw_devlog_facility {
3757 	FW_DEVLOG_FACILITY_CORE		= 0x00,
3758 	FW_DEVLOG_FACILITY_CF		= 0x01,
3759 	FW_DEVLOG_FACILITY_SCHED	= 0x02,
3760 	FW_DEVLOG_FACILITY_TIMER	= 0x04,
3761 	FW_DEVLOG_FACILITY_RES		= 0x06,
3762 	FW_DEVLOG_FACILITY_HW		= 0x08,
3763 	FW_DEVLOG_FACILITY_FLR		= 0x10,
3764 	FW_DEVLOG_FACILITY_DMAQ		= 0x12,
3765 	FW_DEVLOG_FACILITY_PHY		= 0x14,
3766 	FW_DEVLOG_FACILITY_MAC		= 0x16,
3767 	FW_DEVLOG_FACILITY_PORT		= 0x18,
3768 	FW_DEVLOG_FACILITY_VI		= 0x1A,
3769 	FW_DEVLOG_FACILITY_FILTER	= 0x1C,
3770 	FW_DEVLOG_FACILITY_ACL		= 0x1E,
3771 	FW_DEVLOG_FACILITY_TM		= 0x20,
3772 	FW_DEVLOG_FACILITY_QFC		= 0x22,
3773 	FW_DEVLOG_FACILITY_DCB		= 0x24,
3774 	FW_DEVLOG_FACILITY_ETH		= 0x26,
3775 	FW_DEVLOG_FACILITY_OFLD		= 0x28,
3776 	FW_DEVLOG_FACILITY_RI		= 0x2A,
3777 	FW_DEVLOG_FACILITY_ISCSI	= 0x2C,
3778 	FW_DEVLOG_FACILITY_FCOE		= 0x2E,
3779 	FW_DEVLOG_FACILITY_FOISCSI	= 0x30,
3780 	FW_DEVLOG_FACILITY_FOFCOE	= 0x32,
3781 	FW_DEVLOG_FACILITY_CHNET        = 0x34,
3782 	FW_DEVLOG_FACILITY_MAX          = 0x34,
3783 };
3784 
3785 /* log message format */
3786 struct fw_devlog_e {
3787 	__be64	timestamp;
3788 	__be32	seqno;
3789 	__be16	reserved1;
3790 	__u8	level;
3791 	__u8	facility;
3792 	__u8	fmt[FW_DEVLOG_FMT_LEN];
3793 	__be32	params[FW_DEVLOG_FMT_PARAMS_NUM];
3794 	__be32	reserved3[4];
3795 };
3796 
3797 struct fw_devlog_cmd {
3798 	__be32 op_to_write;
3799 	__be32 retval_len16;
3800 	__u8   level;
3801 	__u8   r2[7];
3802 	__be32 memtype_devlog_memaddr16_devlog;
3803 	__be32 memsize_devlog;
3804 	__be32 r3[2];
3805 };
3806 
3807 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S		28
3808 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M		0xf
3809 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_G(x)	\
3810 	(((x) >> FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S) & \
3811 	 FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M)
3812 
3813 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S	0
3814 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M	0xfffffff
3815 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_G(x)	\
3816 	(((x) >> FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S) & \
3817 	 FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M)
3818 
3819 /* P C I E   F W   P F 7   R E G I S T E R */
3820 
3821 /* PF7 stores the Firmware Device Log parameters which allows Host Drivers to
3822  * access the "devlog" which needing to contact firmware.  The encoding is
3823  * mostly the same as that returned by the DEVLOG command except for the size
3824  * which is encoded as the number of entries in multiples-1 of 128 here rather
3825  * than the memory size as is done in the DEVLOG command.  Thus, 0 means 128
3826  * and 15 means 2048.  This of course in turn constrains the allowed values
3827  * for the devlog size ...
3828  */
3829 #define PCIE_FW_PF_DEVLOG		7
3830 
3831 #define PCIE_FW_PF_DEVLOG_NENTRIES128_S	28
3832 #define PCIE_FW_PF_DEVLOG_NENTRIES128_M	0xf
3833 #define PCIE_FW_PF_DEVLOG_NENTRIES128_V(x) \
3834 	((x) << PCIE_FW_PF_DEVLOG_NENTRIES128_S)
3835 #define PCIE_FW_PF_DEVLOG_NENTRIES128_G(x) \
3836 	(((x) >> PCIE_FW_PF_DEVLOG_NENTRIES128_S) & \
3837 	 PCIE_FW_PF_DEVLOG_NENTRIES128_M)
3838 
3839 #define PCIE_FW_PF_DEVLOG_ADDR16_S	4
3840 #define PCIE_FW_PF_DEVLOG_ADDR16_M	0xffffff
3841 #define PCIE_FW_PF_DEVLOG_ADDR16_V(x)	((x) << PCIE_FW_PF_DEVLOG_ADDR16_S)
3842 #define PCIE_FW_PF_DEVLOG_ADDR16_G(x) \
3843 	(((x) >> PCIE_FW_PF_DEVLOG_ADDR16_S) & PCIE_FW_PF_DEVLOG_ADDR16_M)
3844 
3845 #define PCIE_FW_PF_DEVLOG_MEMTYPE_S	0
3846 #define PCIE_FW_PF_DEVLOG_MEMTYPE_M	0xf
3847 #define PCIE_FW_PF_DEVLOG_MEMTYPE_V(x)	((x) << PCIE_FW_PF_DEVLOG_MEMTYPE_S)
3848 #define PCIE_FW_PF_DEVLOG_MEMTYPE_G(x) \
3849 	(((x) >> PCIE_FW_PF_DEVLOG_MEMTYPE_S) & PCIE_FW_PF_DEVLOG_MEMTYPE_M)
3850 
3851 #define MAX_IMM_OFLD_TX_DATA_WR_LEN (0xff + sizeof(struct fw_ofld_tx_data_wr))
3852 
3853 struct fw_crypto_lookaside_wr {
3854 	__be32 op_to_cctx_size;
3855 	__be32 len16_pkd;
3856 	__be32 session_id;
3857 	__be32 rx_chid_to_rx_q_id;
3858 	__be32 key_addr;
3859 	__be32 pld_size_hash_size;
3860 	__be64 cookie;
3861 };
3862 
3863 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_S 24
3864 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_M 0xff
3865 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_V(x) \
3866 	((x) << FW_CRYPTO_LOOKASIDE_WR_OPCODE_S)
3867 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_G(x) \
3868 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_OPCODE_S) & \
3869 	 FW_CRYPTO_LOOKASIDE_WR_OPCODE_M)
3870 
3871 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_S 23
3872 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_M 0x1
3873 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_V(x) \
3874 	((x) << FW_CRYPTO_LOOKASIDE_WR_COMPL_S)
3875 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_G(x) \
3876 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_COMPL_S) & \
3877 	 FW_CRYPTO_LOOKASIDE_WR_COMPL_M)
3878 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_F FW_CRYPTO_LOOKASIDE_WR_COMPL_V(1U)
3879 
3880 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S 15
3881 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M 0xff
3882 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_V(x) \
3883 	((x) << FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S)
3884 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_G(x) \
3885 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S) & \
3886 	 FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M)
3887 
3888 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S 5
3889 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M 0x3
3890 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_V(x) \
3891 	((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S)
3892 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_G(x) \
3893 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S) & \
3894 	 FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M)
3895 
3896 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S 0
3897 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M 0x1f
3898 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_V(x) \
3899 	((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S)
3900 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_G(x) \
3901 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S) & \
3902 	 FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M)
3903 
3904 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_S 0
3905 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_M 0xff
3906 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_V(x) \
3907 	((x) << FW_CRYPTO_LOOKASIDE_WR_LEN16_S)
3908 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_G(x) \
3909 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_LEN16_S) & \
3910 	 FW_CRYPTO_LOOKASIDE_WR_LEN16_M)
3911 
3912 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S 29
3913 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M 0x3
3914 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_V(x) \
3915 	((x) << FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S)
3916 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_G(x) \
3917 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S) & \
3918 	 FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M)
3919 
3920 #define FW_CRYPTO_LOOKASIDE_WR_LCB_S  27
3921 #define FW_CRYPTO_LOOKASIDE_WR_LCB_M  0x3
3922 #define FW_CRYPTO_LOOKASIDE_WR_LCB_V(x) \
3923 	((x) << FW_CRYPTO_LOOKASIDE_WR_LCB_S)
3924 #define FW_CRYPTO_LOOKASIDE_WR_LCB_G(x) \
3925 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_LCB_S) & FW_CRYPTO_LOOKASIDE_WR_LCB_M)
3926 
3927 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_S 25
3928 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_M 0x3
3929 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_V(x) \
3930 	((x) << FW_CRYPTO_LOOKASIDE_WR_PHASH_S)
3931 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_G(x) \
3932 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_PHASH_S) & \
3933 	 FW_CRYPTO_LOOKASIDE_WR_PHASH_M)
3934 
3935 #define FW_CRYPTO_LOOKASIDE_WR_IV_S   23
3936 #define FW_CRYPTO_LOOKASIDE_WR_IV_M   0x3
3937 #define FW_CRYPTO_LOOKASIDE_WR_IV_V(x) \
3938 	((x) << FW_CRYPTO_LOOKASIDE_WR_IV_S)
3939 #define FW_CRYPTO_LOOKASIDE_WR_IV_G(x) \
3940 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_IV_S) & FW_CRYPTO_LOOKASIDE_WR_IV_M)
3941 
3942 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_S   15
3943 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_M   0xff
3944 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_V(x) \
3945 	((x) << FW_CRYPTO_LOOKASIDE_WR_FQIDX_S)
3946 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_G(x) \
3947 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_FQIDX_S) & \
3948 	 FW_CRYPTO_LOOKASIDE_WR_FQIDX_M)
3949 
3950 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_S 10
3951 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_M 0x3
3952 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_V(x) \
3953 	((x) << FW_CRYPTO_LOOKASIDE_WR_TX_CH_S)
3954 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_G(x) \
3955 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_TX_CH_S) & \
3956 	 FW_CRYPTO_LOOKASIDE_WR_TX_CH_M)
3957 
3958 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S 0
3959 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M 0x3ff
3960 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_V(x) \
3961 	((x) << FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S)
3962 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_G(x) \
3963 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S) & \
3964 	 FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M)
3965 
3966 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S 24
3967 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M 0xff
3968 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_V(x) \
3969 	((x) << FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S)
3970 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_G(x) \
3971 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S) & \
3972 	 FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M)
3973 
3974 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S 17
3975 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M 0x7f
3976 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_V(x) \
3977 	((x) << FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S)
3978 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_G(x) \
3979 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S) & \
3980 	 FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M)
3981 
3982 struct fw_tlstx_data_wr {
3983 	__be32 op_to_immdlen;
3984 	__be32 flowid_len16;
3985 	__be32 plen;
3986 	__be32 lsodisable_to_flags;
3987 	__be32 r5;
3988 	__be32 ctxloc_to_exp;
3989 	__be16 mfs;
3990 	__be16 adjustedplen_pkd;
3991 	__be16 expinplenmax_pkd;
3992 	u8   pdusinplenmax_pkd;
3993 	u8   r10;
3994 };
3995 
3996 #define FW_TLSTX_DATA_WR_OPCODE_S       24
3997 #define FW_TLSTX_DATA_WR_OPCODE_M       0xff
3998 #define FW_TLSTX_DATA_WR_OPCODE_V(x)    ((x) << FW_TLSTX_DATA_WR_OPCODE_S)
3999 #define FW_TLSTX_DATA_WR_OPCODE_G(x)    \
4000 	(((x) >> FW_TLSTX_DATA_WR_OPCODE_S) & FW_TLSTX_DATA_WR_OPCODE_M)
4001 
4002 #define FW_TLSTX_DATA_WR_COMPL_S        21
4003 #define FW_TLSTX_DATA_WR_COMPL_M        0x1
4004 #define FW_TLSTX_DATA_WR_COMPL_V(x)     ((x) << FW_TLSTX_DATA_WR_COMPL_S)
4005 #define FW_TLSTX_DATA_WR_COMPL_G(x)     \
4006 	(((x) >> FW_TLSTX_DATA_WR_COMPL_S) & FW_TLSTX_DATA_WR_COMPL_M)
4007 #define FW_TLSTX_DATA_WR_COMPL_F        FW_TLSTX_DATA_WR_COMPL_V(1U)
4008 
4009 #define FW_TLSTX_DATA_WR_IMMDLEN_S      0
4010 #define FW_TLSTX_DATA_WR_IMMDLEN_M      0xff
4011 #define FW_TLSTX_DATA_WR_IMMDLEN_V(x)   ((x) << FW_TLSTX_DATA_WR_IMMDLEN_S)
4012 #define FW_TLSTX_DATA_WR_IMMDLEN_G(x)   \
4013 	(((x) >> FW_TLSTX_DATA_WR_IMMDLEN_S) & FW_TLSTX_DATA_WR_IMMDLEN_M)
4014 
4015 #define FW_TLSTX_DATA_WR_FLOWID_S       8
4016 #define FW_TLSTX_DATA_WR_FLOWID_M       0xfffff
4017 #define FW_TLSTX_DATA_WR_FLOWID_V(x)    ((x) << FW_TLSTX_DATA_WR_FLOWID_S)
4018 #define FW_TLSTX_DATA_WR_FLOWID_G(x)    \
4019 	(((x) >> FW_TLSTX_DATA_WR_FLOWID_S) & FW_TLSTX_DATA_WR_FLOWID_M)
4020 
4021 #define FW_TLSTX_DATA_WR_LEN16_S        0
4022 #define FW_TLSTX_DATA_WR_LEN16_M        0xff
4023 #define FW_TLSTX_DATA_WR_LEN16_V(x)     ((x) << FW_TLSTX_DATA_WR_LEN16_S)
4024 #define FW_TLSTX_DATA_WR_LEN16_G(x)     \
4025 	(((x) >> FW_TLSTX_DATA_WR_LEN16_S) & FW_TLSTX_DATA_WR_LEN16_M)
4026 
4027 #define FW_TLSTX_DATA_WR_LSODISABLE_S   31
4028 #define FW_TLSTX_DATA_WR_LSODISABLE_M   0x1
4029 #define FW_TLSTX_DATA_WR_LSODISABLE_V(x) \
4030 	((x) << FW_TLSTX_DATA_WR_LSODISABLE_S)
4031 #define FW_TLSTX_DATA_WR_LSODISABLE_G(x) \
4032 	(((x) >> FW_TLSTX_DATA_WR_LSODISABLE_S) & FW_TLSTX_DATA_WR_LSODISABLE_M)
4033 #define FW_TLSTX_DATA_WR_LSODISABLE_F   FW_TLSTX_DATA_WR_LSODISABLE_V(1U)
4034 
4035 #define FW_TLSTX_DATA_WR_ALIGNPLD_S     30
4036 #define FW_TLSTX_DATA_WR_ALIGNPLD_M     0x1
4037 #define FW_TLSTX_DATA_WR_ALIGNPLD_V(x)  ((x) << FW_TLSTX_DATA_WR_ALIGNPLD_S)
4038 #define FW_TLSTX_DATA_WR_ALIGNPLD_G(x)  \
4039 	(((x) >> FW_TLSTX_DATA_WR_ALIGNPLD_S) & FW_TLSTX_DATA_WR_ALIGNPLD_M)
4040 #define FW_TLSTX_DATA_WR_ALIGNPLD_F     FW_TLSTX_DATA_WR_ALIGNPLD_V(1U)
4041 
4042 #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S 29
4043 #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_M 0x1
4044 #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_V(x) \
4045 	((x) << FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S)
4046 #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_G(x) \
4047 	(((x) >> FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S) & \
4048 	FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_M)
4049 #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_F FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_V(1U)
4050 
4051 #define FW_TLSTX_DATA_WR_FLAGS_S        0
4052 #define FW_TLSTX_DATA_WR_FLAGS_M        0xfffffff
4053 #define FW_TLSTX_DATA_WR_FLAGS_V(x)     ((x) << FW_TLSTX_DATA_WR_FLAGS_S)
4054 #define FW_TLSTX_DATA_WR_FLAGS_G(x)     \
4055 	(((x) >> FW_TLSTX_DATA_WR_FLAGS_S) & FW_TLSTX_DATA_WR_FLAGS_M)
4056 
4057 #define FW_TLSTX_DATA_WR_CTXLOC_S       30
4058 #define FW_TLSTX_DATA_WR_CTXLOC_M       0x3
4059 #define FW_TLSTX_DATA_WR_CTXLOC_V(x)    ((x) << FW_TLSTX_DATA_WR_CTXLOC_S)
4060 #define FW_TLSTX_DATA_WR_CTXLOC_G(x)    \
4061 	(((x) >> FW_TLSTX_DATA_WR_CTXLOC_S) & FW_TLSTX_DATA_WR_CTXLOC_M)
4062 
4063 #define FW_TLSTX_DATA_WR_IVDSGL_S       29
4064 #define FW_TLSTX_DATA_WR_IVDSGL_M       0x1
4065 #define FW_TLSTX_DATA_WR_IVDSGL_V(x)    ((x) << FW_TLSTX_DATA_WR_IVDSGL_S)
4066 #define FW_TLSTX_DATA_WR_IVDSGL_G(x)    \
4067 	(((x) >> FW_TLSTX_DATA_WR_IVDSGL_S) & FW_TLSTX_DATA_WR_IVDSGL_M)
4068 #define FW_TLSTX_DATA_WR_IVDSGL_F       FW_TLSTX_DATA_WR_IVDSGL_V(1U)
4069 
4070 #define FW_TLSTX_DATA_WR_KEYSIZE_S      24
4071 #define FW_TLSTX_DATA_WR_KEYSIZE_M      0x1f
4072 #define FW_TLSTX_DATA_WR_KEYSIZE_V(x)   ((x) << FW_TLSTX_DATA_WR_KEYSIZE_S)
4073 #define FW_TLSTX_DATA_WR_KEYSIZE_G(x)   \
4074 	(((x) >> FW_TLSTX_DATA_WR_KEYSIZE_S) & FW_TLSTX_DATA_WR_KEYSIZE_M)
4075 
4076 #define FW_TLSTX_DATA_WR_NUMIVS_S       14
4077 #define FW_TLSTX_DATA_WR_NUMIVS_M       0xff
4078 #define FW_TLSTX_DATA_WR_NUMIVS_V(x)    ((x) << FW_TLSTX_DATA_WR_NUMIVS_S)
4079 #define FW_TLSTX_DATA_WR_NUMIVS_G(x)    \
4080 	(((x) >> FW_TLSTX_DATA_WR_NUMIVS_S) & FW_TLSTX_DATA_WR_NUMIVS_M)
4081 
4082 #define FW_TLSTX_DATA_WR_EXP_S          0
4083 #define FW_TLSTX_DATA_WR_EXP_M          0x3fff
4084 #define FW_TLSTX_DATA_WR_EXP_V(x)       ((x) << FW_TLSTX_DATA_WR_EXP_S)
4085 #define FW_TLSTX_DATA_WR_EXP_G(x)       \
4086 	(((x) >> FW_TLSTX_DATA_WR_EXP_S) & FW_TLSTX_DATA_WR_EXP_M)
4087 
4088 #define FW_TLSTX_DATA_WR_ADJUSTEDPLEN_S 1
4089 #define FW_TLSTX_DATA_WR_ADJUSTEDPLEN_V(x) \
4090 	((x) << FW_TLSTX_DATA_WR_ADJUSTEDPLEN_S)
4091 
4092 #define FW_TLSTX_DATA_WR_EXPINPLENMAX_S 4
4093 #define FW_TLSTX_DATA_WR_EXPINPLENMAX_V(x) \
4094 	((x) << FW_TLSTX_DATA_WR_EXPINPLENMAX_S)
4095 
4096 #define FW_TLSTX_DATA_WR_PDUSINPLENMAX_S 2
4097 #define FW_TLSTX_DATA_WR_PDUSINPLENMAX_V(x) \
4098 	((x) << FW_TLSTX_DATA_WR_PDUSINPLENMAX_S)
4099 
4100 #endif /* _T4FW_INTERFACE_H_ */
4101