1 /*
2  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3  *
4  * Copyright (c) 2010 Chelsio Communications, Inc. All rights reserved.
5  *
6  * This software is available to you under a choice of one of two
7  * licenses.  You may choose to be licensed under the terms of the GNU
8  * General Public License (GPL) Version 2, available from the file
9  * COPYING in the main directory of this source tree, or the
10  * OpenIB.org BSD license below:
11  *
12  *     Redistribution and use in source and binary forms, with or
13  *     without modification, are permitted provided that the following
14  *     conditions are met:
15  *
16  *      - Redistributions of source code must retain the above
17  *        copyright notice, this list of conditions and the following
18  *        disclaimer.
19  *
20  *      - Redistributions in binary form must reproduce the above
21  *        copyright notice, this list of conditions and the following
22  *        disclaimer in the documentation and/or other materials
23  *        provided with the distribution.
24  *
25  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32  * SOFTWARE.
33  */
34 
35 #ifndef __T4_REGS_H
36 #define __T4_REGS_H
37 
38 #define MYPF_BASE 0x1b000
39 #define MYPF_REG(reg_addr) (MYPF_BASE + (reg_addr))
40 
41 #define PF0_BASE 0x1e000
42 #define PF0_REG(reg_addr) (PF0_BASE + (reg_addr))
43 
44 #define PF_STRIDE 0x400
45 #define PF_BASE(idx) (PF0_BASE + (idx) * PF_STRIDE)
46 #define PF_REG(idx, reg) (PF_BASE(idx) + (reg))
47 
48 #define MYPORT_BASE 0x1c000
49 #define MYPORT_REG(reg_addr) (MYPORT_BASE + (reg_addr))
50 
51 #define PORT0_BASE 0x20000
52 #define PORT0_REG(reg_addr) (PORT0_BASE + (reg_addr))
53 
54 #define PORT_STRIDE 0x2000
55 #define PORT_BASE(idx) (PORT0_BASE + (idx) * PORT_STRIDE)
56 #define PORT_REG(idx, reg) (PORT_BASE(idx) + (reg))
57 
58 #define EDC_STRIDE (EDC_1_BASE_ADDR - EDC_0_BASE_ADDR)
59 #define EDC_REG(reg, idx) (reg + EDC_STRIDE * idx)
60 
61 #define PCIE_MEM_ACCESS_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
62 #define PCIE_MAILBOX_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
63 #define MC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
64 #define EDC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
65 
66 #define SGE_PF_KDOORBELL 0x0
67 #define  QID_MASK    0xffff8000U
68 #define  QID_SHIFT   15
69 #define  QID(x)      ((x) << QID_SHIFT)
70 #define  DBPRIO      0x00004000U
71 #define  PIDX_MASK   0x00003fffU
72 #define  PIDX_SHIFT  0
73 #define  PIDX(x)     ((x) << PIDX_SHIFT)
74 
75 #define SGE_PF_GTS 0x4
76 #define  INGRESSQID_MASK   0xffff0000U
77 #define  INGRESSQID_SHIFT  16
78 #define  INGRESSQID(x)     ((x) << INGRESSQID_SHIFT)
79 #define  TIMERREG_MASK     0x0000e000U
80 #define  TIMERREG_SHIFT    13
81 #define  TIMERREG(x)       ((x) << TIMERREG_SHIFT)
82 #define  SEINTARM_MASK     0x00001000U
83 #define  SEINTARM_SHIFT    12
84 #define  SEINTARM(x)       ((x) << SEINTARM_SHIFT)
85 #define  CIDXINC_MASK      0x00000fffU
86 #define  CIDXINC_SHIFT     0
87 #define  CIDXINC(x)        ((x) << CIDXINC_SHIFT)
88 
89 #define SGE_CONTROL 0x1008
90 #define  DCASYSTYPE             0x00080000U
91 #define  RXPKTCPLMODE           0x00040000U
92 #define  EGRSTATUSPAGESIZE      0x00020000U
93 #define  PKTSHIFT_MASK          0x00001c00U
94 #define  PKTSHIFT_SHIFT         10
95 #define  PKTSHIFT(x)            ((x) << PKTSHIFT_SHIFT)
96 #define  PKTSHIFT_GET(x)	(((x) & PKTSHIFT_MASK) >> PKTSHIFT_SHIFT)
97 #define  INGPCIEBOUNDARY_MASK   0x00000380U
98 #define  INGPCIEBOUNDARY_SHIFT  7
99 #define  INGPCIEBOUNDARY(x)     ((x) << INGPCIEBOUNDARY_SHIFT)
100 #define  INGPADBOUNDARY_MASK    0x00000070U
101 #define  INGPADBOUNDARY_SHIFT   4
102 #define  INGPADBOUNDARY(x)      ((x) << INGPADBOUNDARY_SHIFT)
103 #define  INGPADBOUNDARY_GET(x)	(((x) & INGPADBOUNDARY_MASK) \
104 				 >> INGPADBOUNDARY_SHIFT)
105 #define  EGRPCIEBOUNDARY_MASK   0x0000000eU
106 #define  EGRPCIEBOUNDARY_SHIFT  1
107 #define  EGRPCIEBOUNDARY(x)     ((x) << EGRPCIEBOUNDARY_SHIFT)
108 #define  GLOBALENABLE           0x00000001U
109 
110 #define SGE_HOST_PAGE_SIZE 0x100c
111 #define  HOSTPAGESIZEPF0_MASK   0x0000000fU
112 #define  HOSTPAGESIZEPF0_SHIFT  0
113 #define  HOSTPAGESIZEPF0(x)     ((x) << HOSTPAGESIZEPF0_SHIFT)
114 
115 #define SGE_EGRESS_QUEUES_PER_PAGE_PF 0x1010
116 #define  QUEUESPERPAGEPF0_MASK   0x0000000fU
117 #define  QUEUESPERPAGEPF0_GET(x) ((x) & QUEUESPERPAGEPF0_MASK)
118 
119 #define SGE_INT_CAUSE1 0x1024
120 #define SGE_INT_CAUSE2 0x1030
121 #define SGE_INT_CAUSE3 0x103c
122 #define  ERR_FLM_DBP               0x80000000U
123 #define  ERR_FLM_IDMA1             0x40000000U
124 #define  ERR_FLM_IDMA0             0x20000000U
125 #define  ERR_FLM_HINT              0x10000000U
126 #define  ERR_PCIE_ERROR3           0x08000000U
127 #define  ERR_PCIE_ERROR2           0x04000000U
128 #define  ERR_PCIE_ERROR1           0x02000000U
129 #define  ERR_PCIE_ERROR0           0x01000000U
130 #define  ERR_TIMER_ABOVE_MAX_QID   0x00800000U
131 #define  ERR_CPL_EXCEED_IQE_SIZE   0x00400000U
132 #define  ERR_INVALID_CIDX_INC      0x00200000U
133 #define  ERR_ITP_TIME_PAUSED       0x00100000U
134 #define  ERR_CPL_OPCODE_0          0x00080000U
135 #define  ERR_DROPPED_DB            0x00040000U
136 #define  ERR_DATA_CPL_ON_HIGH_QID1 0x00020000U
137 #define  ERR_DATA_CPL_ON_HIGH_QID0 0x00010000U
138 #define  ERR_BAD_DB_PIDX3          0x00008000U
139 #define  ERR_BAD_DB_PIDX2          0x00004000U
140 #define  ERR_BAD_DB_PIDX1          0x00002000U
141 #define  ERR_BAD_DB_PIDX0          0x00001000U
142 #define  ERR_ING_PCIE_CHAN         0x00000800U
143 #define  ERR_ING_CTXT_PRIO         0x00000400U
144 #define  ERR_EGR_CTXT_PRIO         0x00000200U
145 #define  DBFIFO_HP_INT             0x00000100U
146 #define  DBFIFO_LP_INT             0x00000080U
147 #define  REG_ADDRESS_ERR           0x00000040U
148 #define  INGRESS_SIZE_ERR          0x00000020U
149 #define  EGRESS_SIZE_ERR           0x00000010U
150 #define  ERR_INV_CTXT3             0x00000008U
151 #define  ERR_INV_CTXT2             0x00000004U
152 #define  ERR_INV_CTXT1             0x00000002U
153 #define  ERR_INV_CTXT0             0x00000001U
154 
155 #define SGE_INT_ENABLE3 0x1040
156 #define SGE_FL_BUFFER_SIZE0 0x1044
157 #define SGE_FL_BUFFER_SIZE1 0x1048
158 #define SGE_INGRESS_RX_THRESHOLD 0x10a0
159 #define  THRESHOLD_0_MASK   0x3f000000U
160 #define  THRESHOLD_0_SHIFT  24
161 #define  THRESHOLD_0(x)     ((x) << THRESHOLD_0_SHIFT)
162 #define  THRESHOLD_0_GET(x) (((x) & THRESHOLD_0_MASK) >> THRESHOLD_0_SHIFT)
163 #define  THRESHOLD_1_MASK   0x003f0000U
164 #define  THRESHOLD_1_SHIFT  16
165 #define  THRESHOLD_1(x)     ((x) << THRESHOLD_1_SHIFT)
166 #define  THRESHOLD_1_GET(x) (((x) & THRESHOLD_1_MASK) >> THRESHOLD_1_SHIFT)
167 #define  THRESHOLD_2_MASK   0x00003f00U
168 #define  THRESHOLD_2_SHIFT  8
169 #define  THRESHOLD_2(x)     ((x) << THRESHOLD_2_SHIFT)
170 #define  THRESHOLD_2_GET(x) (((x) & THRESHOLD_2_MASK) >> THRESHOLD_2_SHIFT)
171 #define  THRESHOLD_3_MASK   0x0000003fU
172 #define  THRESHOLD_3_SHIFT  0
173 #define  THRESHOLD_3(x)     ((x) << THRESHOLD_3_SHIFT)
174 #define  THRESHOLD_3_GET(x) (((x) & THRESHOLD_3_MASK) >> THRESHOLD_3_SHIFT)
175 
176 #define SGE_TIMER_VALUE_0_AND_1 0x10b8
177 #define  TIMERVALUE0_MASK   0xffff0000U
178 #define  TIMERVALUE0_SHIFT  16
179 #define  TIMERVALUE0(x)     ((x) << TIMERVALUE0_SHIFT)
180 #define  TIMERVALUE0_GET(x) (((x) & TIMERVALUE0_MASK) >> TIMERVALUE0_SHIFT)
181 #define  TIMERVALUE1_MASK   0x0000ffffU
182 #define  TIMERVALUE1_SHIFT  0
183 #define  TIMERVALUE1(x)     ((x) << TIMERVALUE1_SHIFT)
184 #define  TIMERVALUE1_GET(x) (((x) & TIMERVALUE1_MASK) >> TIMERVALUE1_SHIFT)
185 
186 #define SGE_TIMER_VALUE_2_AND_3 0x10bc
187 #define SGE_TIMER_VALUE_4_AND_5 0x10c0
188 #define SGE_DEBUG_INDEX 0x10cc
189 #define SGE_DEBUG_DATA_HIGH 0x10d0
190 #define SGE_DEBUG_DATA_LOW 0x10d4
191 #define SGE_INGRESS_QUEUES_PER_PAGE_PF 0x10f4
192 
193 #define S_LP_INT_THRESH    12
194 #define V_LP_INT_THRESH(x) ((x) << S_LP_INT_THRESH)
195 #define S_HP_INT_THRESH    28
196 #define V_HP_INT_THRESH(x) ((x) << S_HP_INT_THRESH)
197 #define A_SGE_DBFIFO_STATUS 0x10a4
198 
199 #define S_ENABLE_DROP    13
200 #define V_ENABLE_DROP(x) ((x) << S_ENABLE_DROP)
201 #define F_ENABLE_DROP    V_ENABLE_DROP(1U)
202 #define A_SGE_DOORBELL_CONTROL 0x10a8
203 
204 #define A_SGE_CTXT_CMD 0x11fc
205 #define A_SGE_DBQ_CTXT_BADDR 0x1084
206 
207 #define A_SGE_PF_KDOORBELL 0x0
208 
209 #define S_QID 15
210 #define V_QID(x) ((x) << S_QID)
211 
212 #define S_PIDX 0
213 #define V_PIDX(x) ((x) << S_PIDX)
214 
215 #define M_LP_COUNT 0x7ffU
216 #define S_LP_COUNT 0
217 #define G_LP_COUNT(x) (((x) >> S_LP_COUNT) & M_LP_COUNT)
218 
219 #define M_HP_COUNT 0x7ffU
220 #define S_HP_COUNT 16
221 #define G_HP_COUNT(x) (((x) >> S_HP_COUNT) & M_HP_COUNT)
222 
223 #define A_SGE_INT_ENABLE3 0x1040
224 
225 #define S_DBFIFO_HP_INT 8
226 #define V_DBFIFO_HP_INT(x) ((x) << S_DBFIFO_HP_INT)
227 #define F_DBFIFO_HP_INT V_DBFIFO_HP_INT(1U)
228 
229 #define S_DBFIFO_LP_INT 7
230 #define V_DBFIFO_LP_INT(x) ((x) << S_DBFIFO_LP_INT)
231 #define F_DBFIFO_LP_INT V_DBFIFO_LP_INT(1U)
232 
233 #define S_DROPPED_DB 0
234 #define V_DROPPED_DB(x) ((x) << S_DROPPED_DB)
235 #define F_DROPPED_DB V_DROPPED_DB(1U)
236 
237 #define S_ERR_DROPPED_DB 18
238 #define V_ERR_DROPPED_DB(x) ((x) << S_ERR_DROPPED_DB)
239 #define F_ERR_DROPPED_DB V_ERR_DROPPED_DB(1U)
240 
241 #define A_PCIE_MEM_ACCESS_OFFSET 0x306c
242 
243 #define M_HP_INT_THRESH 0xfU
244 #define M_LP_INT_THRESH 0xfU
245 
246 #define PCIE_PF_CLI 0x44
247 #define PCIE_INT_CAUSE 0x3004
248 #define  UNXSPLCPLERR  0x20000000U
249 #define  PCIEPINT      0x10000000U
250 #define  PCIESINT      0x08000000U
251 #define  RPLPERR       0x04000000U
252 #define  RXWRPERR      0x02000000U
253 #define  RXCPLPERR     0x01000000U
254 #define  PIOTAGPERR    0x00800000U
255 #define  MATAGPERR     0x00400000U
256 #define  INTXCLRPERR   0x00200000U
257 #define  FIDPERR       0x00100000U
258 #define  CFGSNPPERR    0x00080000U
259 #define  HRSPPERR      0x00040000U
260 #define  HREQPERR      0x00020000U
261 #define  HCNTPERR      0x00010000U
262 #define  DRSPPERR      0x00008000U
263 #define  DREQPERR      0x00004000U
264 #define  DCNTPERR      0x00002000U
265 #define  CRSPPERR      0x00001000U
266 #define  CREQPERR      0x00000800U
267 #define  CCNTPERR      0x00000400U
268 #define  TARTAGPERR    0x00000200U
269 #define  PIOREQPERR    0x00000100U
270 #define  PIOCPLPERR    0x00000080U
271 #define  MSIXDIPERR    0x00000040U
272 #define  MSIXDATAPERR  0x00000020U
273 #define  MSIXADDRHPERR 0x00000010U
274 #define  MSIXADDRLPERR 0x00000008U
275 #define  MSIDATAPERR   0x00000004U
276 #define  MSIADDRHPERR  0x00000002U
277 #define  MSIADDRLPERR  0x00000001U
278 
279 #define PCIE_NONFAT_ERR 0x3010
280 #define PCIE_MEM_ACCESS_BASE_WIN 0x3068
281 #define  PCIEOFST_MASK   0xfffffc00U
282 #define  BIR_MASK        0x00000300U
283 #define  BIR_SHIFT       8
284 #define  BIR(x)          ((x) << BIR_SHIFT)
285 #define  WINDOW_MASK     0x000000ffU
286 #define  WINDOW_SHIFT    0
287 #define  WINDOW(x)       ((x) << WINDOW_SHIFT)
288 #define PCIE_MEM_ACCESS_OFFSET 0x306c
289 
290 #define PCIE_CORE_UTL_SYSTEM_BUS_AGENT_STATUS 0x5908
291 #define  RNPP 0x80000000U
292 #define  RPCP 0x20000000U
293 #define  RCIP 0x08000000U
294 #define  RCCP 0x04000000U
295 #define  RFTP 0x00800000U
296 #define  PTRP 0x00100000U
297 
298 #define PCIE_CORE_UTL_PCI_EXPRESS_PORT_STATUS 0x59a4
299 #define  TPCP 0x40000000U
300 #define  TNPP 0x20000000U
301 #define  TFTP 0x10000000U
302 #define  TCAP 0x08000000U
303 #define  TCIP 0x04000000U
304 #define  RCAP 0x02000000U
305 #define  PLUP 0x00800000U
306 #define  PLDN 0x00400000U
307 #define  OTDD 0x00200000U
308 #define  GTRP 0x00100000U
309 #define  RDPE 0x00040000U
310 #define  TDCE 0x00020000U
311 #define  TDUE 0x00010000U
312 
313 #define MC_INT_CAUSE 0x7518
314 #define  ECC_UE_INT_CAUSE 0x00000004U
315 #define  ECC_CE_INT_CAUSE 0x00000002U
316 #define  PERR_INT_CAUSE   0x00000001U
317 
318 #define MC_ECC_STATUS 0x751c
319 #define  ECC_CECNT_MASK   0xffff0000U
320 #define  ECC_CECNT_SHIFT  16
321 #define  ECC_CECNT(x)     ((x) << ECC_CECNT_SHIFT)
322 #define  ECC_CECNT_GET(x) (((x) & ECC_CECNT_MASK) >> ECC_CECNT_SHIFT)
323 #define  ECC_UECNT_MASK   0x0000ffffU
324 #define  ECC_UECNT_SHIFT  0
325 #define  ECC_UECNT(x)     ((x) << ECC_UECNT_SHIFT)
326 #define  ECC_UECNT_GET(x) (((x) & ECC_UECNT_MASK) >> ECC_UECNT_SHIFT)
327 
328 #define MC_BIST_CMD 0x7600
329 #define  START_BIST          0x80000000U
330 #define  BIST_CMD_GAP_MASK   0x0000ff00U
331 #define  BIST_CMD_GAP_SHIFT  8
332 #define  BIST_CMD_GAP(x)     ((x) << BIST_CMD_GAP_SHIFT)
333 #define  BIST_OPCODE_MASK    0x00000003U
334 #define  BIST_OPCODE_SHIFT   0
335 #define  BIST_OPCODE(x)      ((x) << BIST_OPCODE_SHIFT)
336 
337 #define MC_BIST_CMD_ADDR 0x7604
338 #define MC_BIST_CMD_LEN 0x7608
339 #define MC_BIST_DATA_PATTERN 0x760c
340 #define  BIST_DATA_TYPE_MASK   0x0000000fU
341 #define  BIST_DATA_TYPE_SHIFT  0
342 #define  BIST_DATA_TYPE(x)     ((x) << BIST_DATA_TYPE_SHIFT)
343 
344 #define MC_BIST_STATUS_RDATA 0x7688
345 
346 #define MA_EXT_MEMORY_BAR 0x77c8
347 #define  EXT_MEM_SIZE_MASK   0x00000fffU
348 #define  EXT_MEM_SIZE_SHIFT  0
349 #define  EXT_MEM_SIZE_GET(x) (((x) & EXT_MEM_SIZE_MASK) >> EXT_MEM_SIZE_SHIFT)
350 
351 #define MA_TARGET_MEM_ENABLE 0x77d8
352 #define  EXT_MEM_ENABLE 0x00000004U
353 #define  EDRAM1_ENABLE  0x00000002U
354 #define  EDRAM0_ENABLE  0x00000001U
355 
356 #define MA_INT_CAUSE 0x77e0
357 #define  MEM_PERR_INT_CAUSE 0x00000002U
358 #define  MEM_WRAP_INT_CAUSE 0x00000001U
359 
360 #define MA_INT_WRAP_STATUS 0x77e4
361 #define  MEM_WRAP_ADDRESS_MASK   0xfffffff0U
362 #define  MEM_WRAP_ADDRESS_SHIFT  4
363 #define  MEM_WRAP_ADDRESS_GET(x) (((x) & MEM_WRAP_ADDRESS_MASK) >> MEM_WRAP_ADDRESS_SHIFT)
364 #define  MEM_WRAP_CLIENT_NUM_MASK   0x0000000fU
365 #define  MEM_WRAP_CLIENT_NUM_SHIFT  0
366 #define  MEM_WRAP_CLIENT_NUM_GET(x) (((x) & MEM_WRAP_CLIENT_NUM_MASK) >> MEM_WRAP_CLIENT_NUM_SHIFT)
367 
368 #define MA_PARITY_ERROR_STATUS 0x77f4
369 
370 #define EDC_0_BASE_ADDR 0x7900
371 
372 #define EDC_BIST_CMD 0x7904
373 #define EDC_BIST_CMD_ADDR 0x7908
374 #define EDC_BIST_CMD_LEN 0x790c
375 #define EDC_BIST_DATA_PATTERN 0x7910
376 #define EDC_BIST_STATUS_RDATA 0x7928
377 #define EDC_INT_CAUSE 0x7978
378 #define  ECC_UE_PAR     0x00000020U
379 #define  ECC_CE_PAR     0x00000010U
380 #define  PERR_PAR_CAUSE 0x00000008U
381 
382 #define EDC_ECC_STATUS 0x797c
383 
384 #define EDC_1_BASE_ADDR 0x7980
385 
386 #define CIM_BOOT_CFG 0x7b00
387 #define  BOOTADDR_MASK 0xffffff00U
388 
389 #define CIM_PF_MAILBOX_DATA 0x240
390 #define CIM_PF_MAILBOX_CTRL 0x280
391 #define  MBMSGVALID     0x00000008U
392 #define  MBINTREQ       0x00000004U
393 #define  MBOWNER_MASK   0x00000003U
394 #define  MBOWNER_SHIFT  0
395 #define  MBOWNER(x)     ((x) << MBOWNER_SHIFT)
396 #define  MBOWNER_GET(x) (((x) & MBOWNER_MASK) >> MBOWNER_SHIFT)
397 
398 #define CIM_PF_HOST_INT_CAUSE 0x28c
399 #define  MBMSGRDYINT 0x00080000U
400 
401 #define CIM_HOST_INT_CAUSE 0x7b2c
402 #define  TIEQOUTPARERRINT  0x00100000U
403 #define  TIEQINPARERRINT   0x00080000U
404 #define  MBHOSTPARERR      0x00040000U
405 #define  MBUPPARERR        0x00020000U
406 #define  IBQPARERR         0x0001f800U
407 #define  IBQTP0PARERR      0x00010000U
408 #define  IBQTP1PARERR      0x00008000U
409 #define  IBQULPPARERR      0x00004000U
410 #define  IBQSGELOPARERR    0x00002000U
411 #define  IBQSGEHIPARERR    0x00001000U
412 #define  IBQNCSIPARERR     0x00000800U
413 #define  OBQPARERR         0x000007e0U
414 #define  OBQULP0PARERR     0x00000400U
415 #define  OBQULP1PARERR     0x00000200U
416 #define  OBQULP2PARERR     0x00000100U
417 #define  OBQULP3PARERR     0x00000080U
418 #define  OBQSGEPARERR      0x00000040U
419 #define  OBQNCSIPARERR     0x00000020U
420 #define  PREFDROPINT       0x00000002U
421 #define  UPACCNONZERO      0x00000001U
422 
423 #define CIM_HOST_UPACC_INT_CAUSE 0x7b34
424 #define  EEPROMWRINT      0x40000000U
425 #define  TIMEOUTMAINT     0x20000000U
426 #define  TIMEOUTINT       0x10000000U
427 #define  RSPOVRLOOKUPINT  0x08000000U
428 #define  REQOVRLOOKUPINT  0x04000000U
429 #define  BLKWRPLINT       0x02000000U
430 #define  BLKRDPLINT       0x01000000U
431 #define  SGLWRPLINT       0x00800000U
432 #define  SGLRDPLINT       0x00400000U
433 #define  BLKWRCTLINT      0x00200000U
434 #define  BLKRDCTLINT      0x00100000U
435 #define  SGLWRCTLINT      0x00080000U
436 #define  SGLRDCTLINT      0x00040000U
437 #define  BLKWREEPROMINT   0x00020000U
438 #define  BLKRDEEPROMINT   0x00010000U
439 #define  SGLWREEPROMINT   0x00008000U
440 #define  SGLRDEEPROMINT   0x00004000U
441 #define  BLKWRFLASHINT    0x00002000U
442 #define  BLKRDFLASHINT    0x00001000U
443 #define  SGLWRFLASHINT    0x00000800U
444 #define  SGLRDFLASHINT    0x00000400U
445 #define  BLKWRBOOTINT     0x00000200U
446 #define  BLKRDBOOTINT     0x00000100U
447 #define  SGLWRBOOTINT     0x00000080U
448 #define  SGLRDBOOTINT     0x00000040U
449 #define  ILLWRBEINT       0x00000020U
450 #define  ILLRDBEINT       0x00000010U
451 #define  ILLRDINT         0x00000008U
452 #define  ILLWRINT         0x00000004U
453 #define  ILLTRANSINT      0x00000002U
454 #define  RSVDSPACEINT     0x00000001U
455 
456 #define TP_OUT_CONFIG 0x7d04
457 #define  VLANEXTENABLE_MASK  0x0000f000U
458 #define  VLANEXTENABLE_SHIFT 12
459 
460 #define TP_PARA_REG2 0x7d68
461 #define  MAXRXDATA_MASK    0xffff0000U
462 #define  MAXRXDATA_SHIFT   16
463 #define  MAXRXDATA_GET(x) (((x) & MAXRXDATA_MASK) >> MAXRXDATA_SHIFT)
464 
465 #define TP_TIMER_RESOLUTION 0x7d90
466 #define  TIMERRESOLUTION_MASK   0x00ff0000U
467 #define  TIMERRESOLUTION_SHIFT  16
468 #define  TIMERRESOLUTION_GET(x) (((x) & TIMERRESOLUTION_MASK) >> TIMERRESOLUTION_SHIFT)
469 
470 #define TP_SHIFT_CNT 0x7dc0
471 
472 #define TP_CCTRL_TABLE 0x7ddc
473 #define TP_MTU_TABLE 0x7de4
474 #define  MTUINDEX_MASK   0xff000000U
475 #define  MTUINDEX_SHIFT  24
476 #define  MTUINDEX(x)     ((x) << MTUINDEX_SHIFT)
477 #define  MTUWIDTH_MASK   0x000f0000U
478 #define  MTUWIDTH_SHIFT  16
479 #define  MTUWIDTH(x)     ((x) << MTUWIDTH_SHIFT)
480 #define  MTUWIDTH_GET(x) (((x) & MTUWIDTH_MASK) >> MTUWIDTH_SHIFT)
481 #define  MTUVALUE_MASK   0x00003fffU
482 #define  MTUVALUE_SHIFT  0
483 #define  MTUVALUE(x)     ((x) << MTUVALUE_SHIFT)
484 #define  MTUVALUE_GET(x) (((x) & MTUVALUE_MASK) >> MTUVALUE_SHIFT)
485 
486 #define TP_RSS_LKP_TABLE 0x7dec
487 #define  LKPTBLROWVLD        0x80000000U
488 #define  LKPTBLQUEUE1_MASK   0x000ffc00U
489 #define  LKPTBLQUEUE1_SHIFT  10
490 #define  LKPTBLQUEUE1(x)     ((x) << LKPTBLQUEUE1_SHIFT)
491 #define  LKPTBLQUEUE1_GET(x) (((x) & LKPTBLQUEUE1_MASK) >> LKPTBLQUEUE1_SHIFT)
492 #define  LKPTBLQUEUE0_MASK   0x000003ffU
493 #define  LKPTBLQUEUE0_SHIFT  0
494 #define  LKPTBLQUEUE0(x)     ((x) << LKPTBLQUEUE0_SHIFT)
495 #define  LKPTBLQUEUE0_GET(x) (((x) & LKPTBLQUEUE0_MASK) >> LKPTBLQUEUE0_SHIFT)
496 
497 #define TP_PIO_ADDR 0x7e40
498 #define TP_PIO_DATA 0x7e44
499 #define TP_MIB_INDEX 0x7e50
500 #define TP_MIB_DATA 0x7e54
501 #define TP_INT_CAUSE 0x7e74
502 #define  FLMTXFLSTEMPTY 0x40000000U
503 
504 #define TP_INGRESS_CONFIG 0x141
505 #define  VNIC                0x00000800U
506 #define  CSUM_HAS_PSEUDO_HDR 0x00000400U
507 #define  RM_OVLAN            0x00000200U
508 #define  LOOKUPEVERYPKT      0x00000100U
509 
510 #define TP_MIB_MAC_IN_ERR_0 0x0
511 #define TP_MIB_TCP_OUT_RST 0xc
512 #define TP_MIB_TCP_IN_SEG_HI 0x10
513 #define TP_MIB_TCP_IN_SEG_LO 0x11
514 #define TP_MIB_TCP_OUT_SEG_HI 0x12
515 #define TP_MIB_TCP_OUT_SEG_LO 0x13
516 #define TP_MIB_TCP_RXT_SEG_HI 0x14
517 #define TP_MIB_TCP_RXT_SEG_LO 0x15
518 #define TP_MIB_TNL_CNG_DROP_0 0x18
519 #define TP_MIB_TCP_V6IN_ERR_0 0x28
520 #define TP_MIB_TCP_V6OUT_RST 0x2c
521 #define TP_MIB_OFD_ARP_DROP 0x36
522 #define TP_MIB_TNL_DROP_0 0x44
523 #define TP_MIB_OFD_VLN_DROP_0 0x58
524 
525 #define ULP_TX_INT_CAUSE 0x8dcc
526 #define  PBL_BOUND_ERR_CH3 0x80000000U
527 #define  PBL_BOUND_ERR_CH2 0x40000000U
528 #define  PBL_BOUND_ERR_CH1 0x20000000U
529 #define  PBL_BOUND_ERR_CH0 0x10000000U
530 
531 #define PM_RX_INT_CAUSE 0x8fdc
532 #define  ZERO_E_CMD_ERROR     0x00400000U
533 #define  PMRX_FRAMING_ERROR   0x003ffff0U
534 #define  OCSPI_PAR_ERROR      0x00000008U
535 #define  DB_OPTIONS_PAR_ERROR 0x00000004U
536 #define  IESPI_PAR_ERROR      0x00000002U
537 #define  E_PCMD_PAR_ERROR     0x00000001U
538 
539 #define PM_TX_INT_CAUSE 0x8ffc
540 #define  PCMD_LEN_OVFL0     0x80000000U
541 #define  PCMD_LEN_OVFL1     0x40000000U
542 #define  PCMD_LEN_OVFL2     0x20000000U
543 #define  ZERO_C_CMD_ERROR   0x10000000U
544 #define  PMTX_FRAMING_ERROR 0x0ffffff0U
545 #define  OESPI_PAR_ERROR    0x00000008U
546 #define  ICSPI_PAR_ERROR    0x00000002U
547 #define  C_PCMD_PAR_ERROR   0x00000001U
548 
549 #define MPS_PORT_STAT_TX_PORT_BYTES_L 0x400
550 #define MPS_PORT_STAT_TX_PORT_BYTES_H 0x404
551 #define MPS_PORT_STAT_TX_PORT_FRAMES_L 0x408
552 #define MPS_PORT_STAT_TX_PORT_FRAMES_H 0x40c
553 #define MPS_PORT_STAT_TX_PORT_BCAST_L 0x410
554 #define MPS_PORT_STAT_TX_PORT_BCAST_H 0x414
555 #define MPS_PORT_STAT_TX_PORT_MCAST_L 0x418
556 #define MPS_PORT_STAT_TX_PORT_MCAST_H 0x41c
557 #define MPS_PORT_STAT_TX_PORT_UCAST_L 0x420
558 #define MPS_PORT_STAT_TX_PORT_UCAST_H 0x424
559 #define MPS_PORT_STAT_TX_PORT_ERROR_L 0x428
560 #define MPS_PORT_STAT_TX_PORT_ERROR_H 0x42c
561 #define MPS_PORT_STAT_TX_PORT_64B_L 0x430
562 #define MPS_PORT_STAT_TX_PORT_64B_H 0x434
563 #define MPS_PORT_STAT_TX_PORT_65B_127B_L 0x438
564 #define MPS_PORT_STAT_TX_PORT_65B_127B_H 0x43c
565 #define MPS_PORT_STAT_TX_PORT_128B_255B_L 0x440
566 #define MPS_PORT_STAT_TX_PORT_128B_255B_H 0x444
567 #define MPS_PORT_STAT_TX_PORT_256B_511B_L 0x448
568 #define MPS_PORT_STAT_TX_PORT_256B_511B_H 0x44c
569 #define MPS_PORT_STAT_TX_PORT_512B_1023B_L 0x450
570 #define MPS_PORT_STAT_TX_PORT_512B_1023B_H 0x454
571 #define MPS_PORT_STAT_TX_PORT_1024B_1518B_L 0x458
572 #define MPS_PORT_STAT_TX_PORT_1024B_1518B_H 0x45c
573 #define MPS_PORT_STAT_TX_PORT_1519B_MAX_L 0x460
574 #define MPS_PORT_STAT_TX_PORT_1519B_MAX_H 0x464
575 #define MPS_PORT_STAT_TX_PORT_DROP_L 0x468
576 #define MPS_PORT_STAT_TX_PORT_DROP_H 0x46c
577 #define MPS_PORT_STAT_TX_PORT_PAUSE_L 0x470
578 #define MPS_PORT_STAT_TX_PORT_PAUSE_H 0x474
579 #define MPS_PORT_STAT_TX_PORT_PPP0_L 0x478
580 #define MPS_PORT_STAT_TX_PORT_PPP0_H 0x47c
581 #define MPS_PORT_STAT_TX_PORT_PPP1_L 0x480
582 #define MPS_PORT_STAT_TX_PORT_PPP1_H 0x484
583 #define MPS_PORT_STAT_TX_PORT_PPP2_L 0x488
584 #define MPS_PORT_STAT_TX_PORT_PPP2_H 0x48c
585 #define MPS_PORT_STAT_TX_PORT_PPP3_L 0x490
586 #define MPS_PORT_STAT_TX_PORT_PPP3_H 0x494
587 #define MPS_PORT_STAT_TX_PORT_PPP4_L 0x498
588 #define MPS_PORT_STAT_TX_PORT_PPP4_H 0x49c
589 #define MPS_PORT_STAT_TX_PORT_PPP5_L 0x4a0
590 #define MPS_PORT_STAT_TX_PORT_PPP5_H 0x4a4
591 #define MPS_PORT_STAT_TX_PORT_PPP6_L 0x4a8
592 #define MPS_PORT_STAT_TX_PORT_PPP6_H 0x4ac
593 #define MPS_PORT_STAT_TX_PORT_PPP7_L 0x4b0
594 #define MPS_PORT_STAT_TX_PORT_PPP7_H 0x4b4
595 #define MPS_PORT_STAT_LB_PORT_BYTES_L 0x4c0
596 #define MPS_PORT_STAT_LB_PORT_BYTES_H 0x4c4
597 #define MPS_PORT_STAT_LB_PORT_FRAMES_L 0x4c8
598 #define MPS_PORT_STAT_LB_PORT_FRAMES_H 0x4cc
599 #define MPS_PORT_STAT_LB_PORT_BCAST_L 0x4d0
600 #define MPS_PORT_STAT_LB_PORT_BCAST_H 0x4d4
601 #define MPS_PORT_STAT_LB_PORT_MCAST_L 0x4d8
602 #define MPS_PORT_STAT_LB_PORT_MCAST_H 0x4dc
603 #define MPS_PORT_STAT_LB_PORT_UCAST_L 0x4e0
604 #define MPS_PORT_STAT_LB_PORT_UCAST_H 0x4e4
605 #define MPS_PORT_STAT_LB_PORT_ERROR_L 0x4e8
606 #define MPS_PORT_STAT_LB_PORT_ERROR_H 0x4ec
607 #define MPS_PORT_STAT_LB_PORT_64B_L 0x4f0
608 #define MPS_PORT_STAT_LB_PORT_64B_H 0x4f4
609 #define MPS_PORT_STAT_LB_PORT_65B_127B_L 0x4f8
610 #define MPS_PORT_STAT_LB_PORT_65B_127B_H 0x4fc
611 #define MPS_PORT_STAT_LB_PORT_128B_255B_L 0x500
612 #define MPS_PORT_STAT_LB_PORT_128B_255B_H 0x504
613 #define MPS_PORT_STAT_LB_PORT_256B_511B_L 0x508
614 #define MPS_PORT_STAT_LB_PORT_256B_511B_H 0x50c
615 #define MPS_PORT_STAT_LB_PORT_512B_1023B_L 0x510
616 #define MPS_PORT_STAT_LB_PORT_512B_1023B_H 0x514
617 #define MPS_PORT_STAT_LB_PORT_1024B_1518B_L 0x518
618 #define MPS_PORT_STAT_LB_PORT_1024B_1518B_H 0x51c
619 #define MPS_PORT_STAT_LB_PORT_1519B_MAX_L 0x520
620 #define MPS_PORT_STAT_LB_PORT_1519B_MAX_H 0x524
621 #define MPS_PORT_STAT_LB_PORT_DROP_FRAMES 0x528
622 #define MPS_PORT_STAT_RX_PORT_BYTES_L 0x540
623 #define MPS_PORT_STAT_RX_PORT_BYTES_H 0x544
624 #define MPS_PORT_STAT_RX_PORT_FRAMES_L 0x548
625 #define MPS_PORT_STAT_RX_PORT_FRAMES_H 0x54c
626 #define MPS_PORT_STAT_RX_PORT_BCAST_L 0x550
627 #define MPS_PORT_STAT_RX_PORT_BCAST_H 0x554
628 #define MPS_PORT_STAT_RX_PORT_MCAST_L 0x558
629 #define MPS_PORT_STAT_RX_PORT_MCAST_H 0x55c
630 #define MPS_PORT_STAT_RX_PORT_UCAST_L 0x560
631 #define MPS_PORT_STAT_RX_PORT_UCAST_H 0x564
632 #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_L 0x568
633 #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_H 0x56c
634 #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_L 0x570
635 #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_H 0x574
636 #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_L 0x578
637 #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_H 0x57c
638 #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_L 0x580
639 #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_H 0x584
640 #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_L 0x588
641 #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_H 0x58c
642 #define MPS_PORT_STAT_RX_PORT_64B_L 0x590
643 #define MPS_PORT_STAT_RX_PORT_64B_H 0x594
644 #define MPS_PORT_STAT_RX_PORT_65B_127B_L 0x598
645 #define MPS_PORT_STAT_RX_PORT_65B_127B_H 0x59c
646 #define MPS_PORT_STAT_RX_PORT_128B_255B_L 0x5a0
647 #define MPS_PORT_STAT_RX_PORT_128B_255B_H 0x5a4
648 #define MPS_PORT_STAT_RX_PORT_256B_511B_L 0x5a8
649 #define MPS_PORT_STAT_RX_PORT_256B_511B_H 0x5ac
650 #define MPS_PORT_STAT_RX_PORT_512B_1023B_L 0x5b0
651 #define MPS_PORT_STAT_RX_PORT_512B_1023B_H 0x5b4
652 #define MPS_PORT_STAT_RX_PORT_1024B_1518B_L 0x5b8
653 #define MPS_PORT_STAT_RX_PORT_1024B_1518B_H 0x5bc
654 #define MPS_PORT_STAT_RX_PORT_1519B_MAX_L 0x5c0
655 #define MPS_PORT_STAT_RX_PORT_1519B_MAX_H 0x5c4
656 #define MPS_PORT_STAT_RX_PORT_PAUSE_L 0x5c8
657 #define MPS_PORT_STAT_RX_PORT_PAUSE_H 0x5cc
658 #define MPS_PORT_STAT_RX_PORT_PPP0_L 0x5d0
659 #define MPS_PORT_STAT_RX_PORT_PPP0_H 0x5d4
660 #define MPS_PORT_STAT_RX_PORT_PPP1_L 0x5d8
661 #define MPS_PORT_STAT_RX_PORT_PPP1_H 0x5dc
662 #define MPS_PORT_STAT_RX_PORT_PPP2_L 0x5e0
663 #define MPS_PORT_STAT_RX_PORT_PPP2_H 0x5e4
664 #define MPS_PORT_STAT_RX_PORT_PPP3_L 0x5e8
665 #define MPS_PORT_STAT_RX_PORT_PPP3_H 0x5ec
666 #define MPS_PORT_STAT_RX_PORT_PPP4_L 0x5f0
667 #define MPS_PORT_STAT_RX_PORT_PPP4_H 0x5f4
668 #define MPS_PORT_STAT_RX_PORT_PPP5_L 0x5f8
669 #define MPS_PORT_STAT_RX_PORT_PPP5_H 0x5fc
670 #define MPS_PORT_STAT_RX_PORT_PPP6_L 0x600
671 #define MPS_PORT_STAT_RX_PORT_PPP6_H 0x604
672 #define MPS_PORT_STAT_RX_PORT_PPP7_L 0x608
673 #define MPS_PORT_STAT_RX_PORT_PPP7_H 0x60c
674 #define MPS_PORT_STAT_RX_PORT_LESS_64B_L 0x610
675 #define MPS_PORT_STAT_RX_PORT_LESS_64B_H 0x614
676 #define MPS_CMN_CTL 0x9000
677 #define  NUMPORTS_MASK   0x00000003U
678 #define  NUMPORTS_SHIFT  0
679 #define  NUMPORTS_GET(x) (((x) & NUMPORTS_MASK) >> NUMPORTS_SHIFT)
680 
681 #define MPS_INT_CAUSE 0x9008
682 #define  STATINT 0x00000020U
683 #define  TXINT   0x00000010U
684 #define  RXINT   0x00000008U
685 #define  TRCINT  0x00000004U
686 #define  CLSINT  0x00000002U
687 #define  PLINT   0x00000001U
688 
689 #define MPS_TX_INT_CAUSE 0x9408
690 #define  PORTERR    0x00010000U
691 #define  FRMERR     0x00008000U
692 #define  SECNTERR   0x00004000U
693 #define  BUBBLE     0x00002000U
694 #define  TXDESCFIFO 0x00001e00U
695 #define  TXDATAFIFO 0x000001e0U
696 #define  NCSIFIFO   0x00000010U
697 #define  TPFIFO     0x0000000fU
698 
699 #define MPS_STAT_PERR_INT_CAUSE_SRAM 0x9614
700 #define MPS_STAT_PERR_INT_CAUSE_TX_FIFO 0x9620
701 #define MPS_STAT_PERR_INT_CAUSE_RX_FIFO 0x962c
702 
703 #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_L 0x9640
704 #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_H 0x9644
705 #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_L 0x9648
706 #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_H 0x964c
707 #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_L 0x9650
708 #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_H 0x9654
709 #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_L 0x9658
710 #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_H 0x965c
711 #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_L 0x9660
712 #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_H 0x9664
713 #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_L 0x9668
714 #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_H 0x966c
715 #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_L 0x9670
716 #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_H 0x9674
717 #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_L 0x9678
718 #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_H 0x967c
719 #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_L 0x9680
720 #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_H 0x9684
721 #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_L 0x9688
722 #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_H 0x968c
723 #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_L 0x9690
724 #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_H 0x9694
725 #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_L 0x9698
726 #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_H 0x969c
727 #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_L 0x96a0
728 #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_H 0x96a4
729 #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_L 0x96a8
730 #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_H 0x96ac
731 #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_L 0x96b0
732 #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_H 0x96b4
733 #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_L 0x96b8
734 #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_H 0x96bc
735 #define MPS_TRC_CFG 0x9800
736 #define  TRCFIFOEMPTY       0x00000010U
737 #define  TRCIGNOREDROPINPUT 0x00000008U
738 #define  TRCKEEPDUPLICATES  0x00000004U
739 #define  TRCEN              0x00000002U
740 #define  TRCMULTIFILTER     0x00000001U
741 
742 #define MPS_TRC_RSS_CONTROL 0x9808
743 #define  RSSCONTROL_MASK    0x00ff0000U
744 #define  RSSCONTROL_SHIFT   16
745 #define  RSSCONTROL(x)      ((x) << RSSCONTROL_SHIFT)
746 #define  QUEUENUMBER_MASK   0x0000ffffU
747 #define  QUEUENUMBER_SHIFT  0
748 #define  QUEUENUMBER(x)     ((x) << QUEUENUMBER_SHIFT)
749 
750 #define MPS_TRC_FILTER_MATCH_CTL_A 0x9810
751 #define  TFINVERTMATCH   0x01000000U
752 #define  TFPKTTOOLARGE   0x00800000U
753 #define  TFEN            0x00400000U
754 #define  TFPORT_MASK     0x003c0000U
755 #define  TFPORT_SHIFT    18
756 #define  TFPORT(x)       ((x) << TFPORT_SHIFT)
757 #define  TFPORT_GET(x)   (((x) & TFPORT_MASK) >> TFPORT_SHIFT)
758 #define  TFDROP          0x00020000U
759 #define  TFSOPEOPERR     0x00010000U
760 #define  TFLENGTH_MASK   0x00001f00U
761 #define  TFLENGTH_SHIFT  8
762 #define  TFLENGTH(x)     ((x) << TFLENGTH_SHIFT)
763 #define  TFLENGTH_GET(x) (((x) & TFLENGTH_MASK) >> TFLENGTH_SHIFT)
764 #define  TFOFFSET_MASK   0x0000001fU
765 #define  TFOFFSET_SHIFT  0
766 #define  TFOFFSET(x)     ((x) << TFOFFSET_SHIFT)
767 #define  TFOFFSET_GET(x) (((x) & TFOFFSET_MASK) >> TFOFFSET_SHIFT)
768 
769 #define MPS_TRC_FILTER_MATCH_CTL_B 0x9820
770 #define  TFMINPKTSIZE_MASK   0x01ff0000U
771 #define  TFMINPKTSIZE_SHIFT  16
772 #define  TFMINPKTSIZE(x)     ((x) << TFMINPKTSIZE_SHIFT)
773 #define  TFMINPKTSIZE_GET(x) (((x) & TFMINPKTSIZE_MASK) >> TFMINPKTSIZE_SHIFT)
774 #define  TFCAPTUREMAX_MASK   0x00003fffU
775 #define  TFCAPTUREMAX_SHIFT  0
776 #define  TFCAPTUREMAX(x)     ((x) << TFCAPTUREMAX_SHIFT)
777 #define  TFCAPTUREMAX_GET(x) (((x) & TFCAPTUREMAX_MASK) >> TFCAPTUREMAX_SHIFT)
778 
779 #define MPS_TRC_INT_CAUSE 0x985c
780 #define  MISCPERR 0x00000100U
781 #define  PKTFIFO  0x000000f0U
782 #define  FILTMEM  0x0000000fU
783 
784 #define MPS_TRC_FILTER0_MATCH 0x9c00
785 #define MPS_TRC_FILTER0_DONT_CARE 0x9c80
786 #define MPS_TRC_FILTER1_MATCH 0x9d00
787 #define MPS_CLS_INT_CAUSE 0xd028
788 #define  PLERRENB  0x00000008U
789 #define  HASHSRAM  0x00000004U
790 #define  MATCHTCAM 0x00000002U
791 #define  MATCHSRAM 0x00000001U
792 
793 #define MPS_RX_PERR_INT_CAUSE 0x11074
794 
795 #define CPL_INTR_CAUSE 0x19054
796 #define  CIM_OP_MAP_PERR   0x00000020U
797 #define  CIM_OVFL_ERROR    0x00000010U
798 #define  TP_FRAMING_ERROR  0x00000008U
799 #define  SGE_FRAMING_ERROR 0x00000004U
800 #define  CIM_FRAMING_ERROR 0x00000002U
801 #define  ZERO_SWITCH_ERROR 0x00000001U
802 
803 #define SMB_INT_CAUSE 0x19090
804 #define  MSTTXFIFOPARINT 0x00200000U
805 #define  MSTRXFIFOPARINT 0x00100000U
806 #define  SLVFIFOPARINT   0x00080000U
807 
808 #define ULP_RX_INT_CAUSE 0x19158
809 #define ULP_RX_ISCSI_TAGMASK 0x19164
810 #define ULP_RX_ISCSI_PSZ 0x19168
811 #define  HPZ3_MASK   0x0f000000U
812 #define  HPZ3_SHIFT  24
813 #define  HPZ3(x)     ((x) << HPZ3_SHIFT)
814 #define  HPZ2_MASK   0x000f0000U
815 #define  HPZ2_SHIFT  16
816 #define  HPZ2(x)     ((x) << HPZ2_SHIFT)
817 #define  HPZ1_MASK   0x00000f00U
818 #define  HPZ1_SHIFT  8
819 #define  HPZ1(x)     ((x) << HPZ1_SHIFT)
820 #define  HPZ0_MASK   0x0000000fU
821 #define  HPZ0_SHIFT  0
822 #define  HPZ0(x)     ((x) << HPZ0_SHIFT)
823 
824 #define ULP_RX_TDDP_PSZ 0x19178
825 
826 #define SF_DATA 0x193f8
827 #define SF_OP 0x193fc
828 #define  BUSY          0x80000000U
829 #define  SF_LOCK       0x00000010U
830 #define  SF_CONT       0x00000008U
831 #define  BYTECNT_MASK  0x00000006U
832 #define  BYTECNT_SHIFT 1
833 #define  BYTECNT(x)    ((x) << BYTECNT_SHIFT)
834 #define  OP_WR         0x00000001U
835 
836 #define PL_PF_INT_CAUSE 0x3c0
837 #define  PFSW  0x00000008U
838 #define  PFSGE 0x00000004U
839 #define  PFCIM 0x00000002U
840 #define  PFMPS 0x00000001U
841 
842 #define PL_PF_INT_ENABLE 0x3c4
843 #define PL_PF_CTL 0x3c8
844 #define  SWINT 0x00000001U
845 
846 #define PL_WHOAMI 0x19400
847 #define  SOURCEPF_MASK   0x00000700U
848 #define  SOURCEPF_SHIFT  8
849 #define  SOURCEPF(x)     ((x) << SOURCEPF_SHIFT)
850 #define  SOURCEPF_GET(x) (((x) & SOURCEPF_MASK) >> SOURCEPF_SHIFT)
851 #define  ISVF            0x00000080U
852 #define  VFID_MASK       0x0000007fU
853 #define  VFID_SHIFT      0
854 #define  VFID(x)         ((x) << VFID_SHIFT)
855 #define  VFID_GET(x)     (((x) & VFID_MASK) >> VFID_SHIFT)
856 
857 #define PL_INT_CAUSE 0x1940c
858 #define  ULP_TX     0x08000000U
859 #define  SGE        0x04000000U
860 #define  HMA        0x02000000U
861 #define  CPL_SWITCH 0x01000000U
862 #define  ULP_RX     0x00800000U
863 #define  PM_RX      0x00400000U
864 #define  PM_TX      0x00200000U
865 #define  MA         0x00100000U
866 #define  TP         0x00080000U
867 #define  LE         0x00040000U
868 #define  EDC1       0x00020000U
869 #define  EDC0       0x00010000U
870 #define  MC         0x00008000U
871 #define  PCIE       0x00004000U
872 #define  PMU        0x00002000U
873 #define  XGMAC_KR1  0x00001000U
874 #define  XGMAC_KR0  0x00000800U
875 #define  XGMAC1     0x00000400U
876 #define  XGMAC0     0x00000200U
877 #define  SMB        0x00000100U
878 #define  SF         0x00000080U
879 #define  PL         0x00000040U
880 #define  NCSI       0x00000020U
881 #define  MPS        0x00000010U
882 #define  MI         0x00000008U
883 #define  DBG        0x00000004U
884 #define  I2CM       0x00000002U
885 #define  CIM        0x00000001U
886 
887 #define PL_INT_MAP0 0x19414
888 #define PL_RST 0x19428
889 #define  PIORST     0x00000002U
890 #define  PIORSTMODE 0x00000001U
891 
892 #define PL_PL_INT_CAUSE 0x19430
893 #define  FATALPERR 0x00000010U
894 #define  PERRVFID  0x00000001U
895 
896 #define PL_REV 0x1943c
897 
898 #define LE_DB_CONFIG 0x19c04
899 #define  HASHEN 0x00100000U
900 
901 #define LE_DB_SERVER_INDEX 0x19c18
902 #define LE_DB_ACT_CNT_IPV4 0x19c20
903 #define LE_DB_ACT_CNT_IPV6 0x19c24
904 
905 #define LE_DB_INT_CAUSE 0x19c3c
906 #define  REQQPARERR 0x00010000U
907 #define  UNKNOWNCMD 0x00008000U
908 #define  PARITYERR  0x00000040U
909 #define  LIPMISS    0x00000020U
910 #define  LIP0       0x00000010U
911 
912 #define LE_DB_TID_HASHBASE 0x19df8
913 
914 #define NCSI_INT_CAUSE 0x1a0d8
915 #define  CIM_DM_PRTY_ERR 0x00000100U
916 #define  MPS_DM_PRTY_ERR 0x00000080U
917 #define  TXFIFO_PRTY_ERR 0x00000002U
918 #define  RXFIFO_PRTY_ERR 0x00000001U
919 
920 #define XGMAC_PORT_CFG2 0x1018
921 #define  PATEN   0x00040000U
922 #define  MAGICEN 0x00020000U
923 
924 #define XGMAC_PORT_MAGIC_MACID_LO 0x1024
925 #define XGMAC_PORT_MAGIC_MACID_HI 0x1028
926 
927 #define XGMAC_PORT_EPIO_DATA0 0x10c0
928 #define XGMAC_PORT_EPIO_DATA1 0x10c4
929 #define XGMAC_PORT_EPIO_DATA2 0x10c8
930 #define XGMAC_PORT_EPIO_DATA3 0x10cc
931 #define XGMAC_PORT_EPIO_OP 0x10d0
932 #define  EPIOWR         0x00000100U
933 #define  ADDRESS_MASK   0x000000ffU
934 #define  ADDRESS_SHIFT  0
935 #define  ADDRESS(x)     ((x) << ADDRESS_SHIFT)
936 
937 #define XGMAC_PORT_INT_CAUSE 0x10dc
938 #endif /* __T4_REGS_H */
939