1 /*
2  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3  *
4  * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
5  *
6  * This software is available to you under a choice of one of two
7  * licenses.  You may choose to be licensed under the terms of the GNU
8  * General Public License (GPL) Version 2, available from the file
9  * COPYING in the main directory of this source tree, or the
10  * OpenIB.org BSD license below:
11  *
12  *     Redistribution and use in source and binary forms, with or
13  *     without modification, are permitted provided that the following
14  *     conditions are met:
15  *
16  *      - Redistributions of source code must retain the above
17  *        copyright notice, this list of conditions and the following
18  *        disclaimer.
19  *
20  *      - Redistributions in binary form must reproduce the above
21  *        copyright notice, this list of conditions and the following
22  *        disclaimer in the documentation and/or other materials
23  *        provided with the distribution.
24  *
25  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32  * SOFTWARE.
33  */
34 
35 #ifndef __T4_REGS_H
36 #define __T4_REGS_H
37 
38 #define MYPF_BASE 0x1b000
39 #define MYPF_REG(reg_addr) (MYPF_BASE + (reg_addr))
40 
41 #define PF0_BASE 0x1e000
42 #define PF0_REG(reg_addr) (PF0_BASE + (reg_addr))
43 
44 #define PF_STRIDE 0x400
45 #define PF_BASE(idx) (PF0_BASE + (idx) * PF_STRIDE)
46 #define PF_REG(idx, reg) (PF_BASE(idx) + (reg))
47 
48 #define MYPORT_BASE 0x1c000
49 #define MYPORT_REG(reg_addr) (MYPORT_BASE + (reg_addr))
50 
51 #define PORT0_BASE 0x20000
52 #define PORT0_REG(reg_addr) (PORT0_BASE + (reg_addr))
53 
54 #define PORT_STRIDE 0x2000
55 #define PORT_BASE(idx) (PORT0_BASE + (idx) * PORT_STRIDE)
56 #define PORT_REG(idx, reg) (PORT_BASE(idx) + (reg))
57 
58 #define EDC_STRIDE (EDC_1_BASE_ADDR - EDC_0_BASE_ADDR)
59 #define EDC_REG(reg, idx) (reg + EDC_STRIDE * idx)
60 
61 #define PCIE_MEM_ACCESS_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
62 #define PCIE_MAILBOX_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
63 #define MC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
64 #define EDC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
65 
66 #define PCIE_FW_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
67 
68 #define NUM_LE_DB_DBGI_REQ_DATA_INSTANCES 17
69 #define NUM_LE_DB_DBGI_RSP_DATA_INSTANCES 17
70 
71 #define SGE_PF_KDOORBELL_A 0x0
72 
73 #define QID_S    15
74 #define QID_V(x) ((x) << QID_S)
75 
76 #define DBPRIO_S    14
77 #define DBPRIO_V(x) ((x) << DBPRIO_S)
78 #define DBPRIO_F    DBPRIO_V(1U)
79 
80 #define PIDX_S    0
81 #define PIDX_V(x) ((x) << PIDX_S)
82 
83 #define SGE_VF_KDOORBELL_A 0x0
84 
85 #define DBTYPE_S    13
86 #define DBTYPE_V(x) ((x) << DBTYPE_S)
87 #define DBTYPE_F    DBTYPE_V(1U)
88 
89 #define PIDX_T5_S    0
90 #define PIDX_T5_M    0x1fffU
91 #define PIDX_T5_V(x) ((x) << PIDX_T5_S)
92 #define PIDX_T5_G(x) (((x) >> PIDX_T5_S) & PIDX_T5_M)
93 
94 #define SGE_PF_GTS_A 0x4
95 
96 #define INGRESSQID_S    16
97 #define INGRESSQID_V(x) ((x) << INGRESSQID_S)
98 
99 #define TIMERREG_S    13
100 #define TIMERREG_V(x) ((x) << TIMERREG_S)
101 
102 #define SEINTARM_S    12
103 #define SEINTARM_V(x) ((x) << SEINTARM_S)
104 
105 #define CIDXINC_S    0
106 #define CIDXINC_M    0xfffU
107 #define CIDXINC_V(x) ((x) << CIDXINC_S)
108 
109 #define SGE_CONTROL_A	0x1008
110 #define SGE_CONTROL2_A	0x1124
111 
112 #define RXPKTCPLMODE_S    18
113 #define RXPKTCPLMODE_V(x) ((x) << RXPKTCPLMODE_S)
114 #define RXPKTCPLMODE_F    RXPKTCPLMODE_V(1U)
115 
116 #define EGRSTATUSPAGESIZE_S    17
117 #define EGRSTATUSPAGESIZE_V(x) ((x) << EGRSTATUSPAGESIZE_S)
118 #define EGRSTATUSPAGESIZE_F    EGRSTATUSPAGESIZE_V(1U)
119 
120 #define PKTSHIFT_S    10
121 #define PKTSHIFT_M    0x7U
122 #define PKTSHIFT_V(x) ((x) << PKTSHIFT_S)
123 #define PKTSHIFT_G(x) (((x) >> PKTSHIFT_S) & PKTSHIFT_M)
124 
125 #define INGPCIEBOUNDARY_S    7
126 #define INGPCIEBOUNDARY_V(x) ((x) << INGPCIEBOUNDARY_S)
127 
128 #define INGPADBOUNDARY_S    4
129 #define INGPADBOUNDARY_M    0x7U
130 #define INGPADBOUNDARY_V(x) ((x) << INGPADBOUNDARY_S)
131 #define INGPADBOUNDARY_G(x) (((x) >> INGPADBOUNDARY_S) & INGPADBOUNDARY_M)
132 
133 #define EGRPCIEBOUNDARY_S    1
134 #define EGRPCIEBOUNDARY_V(x) ((x) << EGRPCIEBOUNDARY_S)
135 
136 #define  INGPACKBOUNDARY_S	16
137 #define  INGPACKBOUNDARY_M	0x7U
138 #define  INGPACKBOUNDARY_V(x)	((x) << INGPACKBOUNDARY_S)
139 #define  INGPACKBOUNDARY_G(x)	(((x) >> INGPACKBOUNDARY_S) \
140 				 & INGPACKBOUNDARY_M)
141 
142 #define VFIFO_ENABLE_S    10
143 #define VFIFO_ENABLE_V(x) ((x) << VFIFO_ENABLE_S)
144 #define VFIFO_ENABLE_F    VFIFO_ENABLE_V(1U)
145 
146 #define SGE_DBVFIFO_BADDR_A 0x1138
147 
148 #define DBVFIFO_SIZE_S    6
149 #define DBVFIFO_SIZE_M    0xfffU
150 #define DBVFIFO_SIZE_G(x) (((x) >> DBVFIFO_SIZE_S) & DBVFIFO_SIZE_M)
151 
152 #define T6_DBVFIFO_SIZE_S    0
153 #define T6_DBVFIFO_SIZE_M    0x1fffU
154 #define T6_DBVFIFO_SIZE_G(x) (((x) >> T6_DBVFIFO_SIZE_S) & T6_DBVFIFO_SIZE_M)
155 
156 #define SGE_CTXT_CMD_A 0x11fc
157 
158 #define BUSY_S    31
159 #define BUSY_V(x) ((x) << BUSY_S)
160 #define BUSY_F    BUSY_V(1U)
161 
162 #define CTXTTYPE_S    24
163 #define CTXTTYPE_M    0x3U
164 #define CTXTTYPE_V(x) ((x) << CTXTTYPE_S)
165 
166 #define CTXTQID_S    0
167 #define CTXTQID_M    0x1ffffU
168 #define CTXTQID_V(x) ((x) << CTXTQID_S)
169 
170 #define SGE_CTXT_DATA0_A 0x1200
171 #define SGE_CTXT_DATA5_A 0x1214
172 
173 #define GLOBALENABLE_S    0
174 #define GLOBALENABLE_V(x) ((x) << GLOBALENABLE_S)
175 #define GLOBALENABLE_F    GLOBALENABLE_V(1U)
176 
177 #define SGE_HOST_PAGE_SIZE_A 0x100c
178 
179 #define HOSTPAGESIZEPF7_S    28
180 #define HOSTPAGESIZEPF7_M    0xfU
181 #define HOSTPAGESIZEPF7_V(x) ((x) << HOSTPAGESIZEPF7_S)
182 #define HOSTPAGESIZEPF7_G(x) (((x) >> HOSTPAGESIZEPF7_S) & HOSTPAGESIZEPF7_M)
183 
184 #define HOSTPAGESIZEPF6_S    24
185 #define HOSTPAGESIZEPF6_M    0xfU
186 #define HOSTPAGESIZEPF6_V(x) ((x) << HOSTPAGESIZEPF6_S)
187 #define HOSTPAGESIZEPF6_G(x) (((x) >> HOSTPAGESIZEPF6_S) & HOSTPAGESIZEPF6_M)
188 
189 #define HOSTPAGESIZEPF5_S    20
190 #define HOSTPAGESIZEPF5_M    0xfU
191 #define HOSTPAGESIZEPF5_V(x) ((x) << HOSTPAGESIZEPF5_S)
192 #define HOSTPAGESIZEPF5_G(x) (((x) >> HOSTPAGESIZEPF5_S) & HOSTPAGESIZEPF5_M)
193 
194 #define HOSTPAGESIZEPF4_S    16
195 #define HOSTPAGESIZEPF4_M    0xfU
196 #define HOSTPAGESIZEPF4_V(x) ((x) << HOSTPAGESIZEPF4_S)
197 #define HOSTPAGESIZEPF4_G(x) (((x) >> HOSTPAGESIZEPF4_S) & HOSTPAGESIZEPF4_M)
198 
199 #define HOSTPAGESIZEPF3_S    12
200 #define HOSTPAGESIZEPF3_M    0xfU
201 #define HOSTPAGESIZEPF3_V(x) ((x) << HOSTPAGESIZEPF3_S)
202 #define HOSTPAGESIZEPF3_G(x) (((x) >> HOSTPAGESIZEPF3_S) & HOSTPAGESIZEPF3_M)
203 
204 #define HOSTPAGESIZEPF2_S    8
205 #define HOSTPAGESIZEPF2_M    0xfU
206 #define HOSTPAGESIZEPF2_V(x) ((x) << HOSTPAGESIZEPF2_S)
207 #define HOSTPAGESIZEPF2_G(x) (((x) >> HOSTPAGESIZEPF2_S) & HOSTPAGESIZEPF2_M)
208 
209 #define HOSTPAGESIZEPF1_S    4
210 #define HOSTPAGESIZEPF1_M    0xfU
211 #define HOSTPAGESIZEPF1_V(x) ((x) << HOSTPAGESIZEPF1_S)
212 #define HOSTPAGESIZEPF1_G(x) (((x) >> HOSTPAGESIZEPF1_S) & HOSTPAGESIZEPF1_M)
213 
214 #define HOSTPAGESIZEPF0_S    0
215 #define HOSTPAGESIZEPF0_M    0xfU
216 #define HOSTPAGESIZEPF0_V(x) ((x) << HOSTPAGESIZEPF0_S)
217 #define HOSTPAGESIZEPF0_G(x) (((x) >> HOSTPAGESIZEPF0_S) & HOSTPAGESIZEPF0_M)
218 
219 #define SGE_EGRESS_QUEUES_PER_PAGE_PF_A 0x1010
220 #define SGE_EGRESS_QUEUES_PER_PAGE_VF_A 0x1014
221 
222 #define QUEUESPERPAGEPF1_S    4
223 
224 #define QUEUESPERPAGEPF0_S    0
225 #define QUEUESPERPAGEPF0_M    0xfU
226 #define QUEUESPERPAGEPF0_V(x) ((x) << QUEUESPERPAGEPF0_S)
227 #define QUEUESPERPAGEPF0_G(x) (((x) >> QUEUESPERPAGEPF0_S) & QUEUESPERPAGEPF0_M)
228 
229 #define SGE_INT_CAUSE1_A	0x1024
230 #define SGE_INT_CAUSE2_A	0x1030
231 #define SGE_INT_CAUSE3_A	0x103c
232 
233 #define ERR_FLM_DBP_S    31
234 #define ERR_FLM_DBP_V(x) ((x) << ERR_FLM_DBP_S)
235 #define ERR_FLM_DBP_F    ERR_FLM_DBP_V(1U)
236 
237 #define ERR_FLM_IDMA1_S    30
238 #define ERR_FLM_IDMA1_V(x) ((x) << ERR_FLM_IDMA1_S)
239 #define ERR_FLM_IDMA1_F    ERR_FLM_IDMA1_V(1U)
240 
241 #define ERR_FLM_IDMA0_S    29
242 #define ERR_FLM_IDMA0_V(x) ((x) << ERR_FLM_IDMA0_S)
243 #define ERR_FLM_IDMA0_F    ERR_FLM_IDMA0_V(1U)
244 
245 #define ERR_FLM_HINT_S    28
246 #define ERR_FLM_HINT_V(x) ((x) << ERR_FLM_HINT_S)
247 #define ERR_FLM_HINT_F    ERR_FLM_HINT_V(1U)
248 
249 #define ERR_PCIE_ERROR3_S    27
250 #define ERR_PCIE_ERROR3_V(x) ((x) << ERR_PCIE_ERROR3_S)
251 #define ERR_PCIE_ERROR3_F    ERR_PCIE_ERROR3_V(1U)
252 
253 #define ERR_PCIE_ERROR2_S    26
254 #define ERR_PCIE_ERROR2_V(x) ((x) << ERR_PCIE_ERROR2_S)
255 #define ERR_PCIE_ERROR2_F    ERR_PCIE_ERROR2_V(1U)
256 
257 #define ERR_PCIE_ERROR1_S    25
258 #define ERR_PCIE_ERROR1_V(x) ((x) << ERR_PCIE_ERROR1_S)
259 #define ERR_PCIE_ERROR1_F    ERR_PCIE_ERROR1_V(1U)
260 
261 #define ERR_PCIE_ERROR0_S    24
262 #define ERR_PCIE_ERROR0_V(x) ((x) << ERR_PCIE_ERROR0_S)
263 #define ERR_PCIE_ERROR0_F    ERR_PCIE_ERROR0_V(1U)
264 
265 #define ERR_CPL_EXCEED_IQE_SIZE_S    22
266 #define ERR_CPL_EXCEED_IQE_SIZE_V(x) ((x) << ERR_CPL_EXCEED_IQE_SIZE_S)
267 #define ERR_CPL_EXCEED_IQE_SIZE_F    ERR_CPL_EXCEED_IQE_SIZE_V(1U)
268 
269 #define ERR_INVALID_CIDX_INC_S    21
270 #define ERR_INVALID_CIDX_INC_V(x) ((x) << ERR_INVALID_CIDX_INC_S)
271 #define ERR_INVALID_CIDX_INC_F    ERR_INVALID_CIDX_INC_V(1U)
272 
273 #define ERR_CPL_OPCODE_0_S    19
274 #define ERR_CPL_OPCODE_0_V(x) ((x) << ERR_CPL_OPCODE_0_S)
275 #define ERR_CPL_OPCODE_0_F    ERR_CPL_OPCODE_0_V(1U)
276 
277 #define ERR_DROPPED_DB_S    18
278 #define ERR_DROPPED_DB_V(x) ((x) << ERR_DROPPED_DB_S)
279 #define ERR_DROPPED_DB_F    ERR_DROPPED_DB_V(1U)
280 
281 #define ERR_DATA_CPL_ON_HIGH_QID1_S    17
282 #define ERR_DATA_CPL_ON_HIGH_QID1_V(x) ((x) << ERR_DATA_CPL_ON_HIGH_QID1_S)
283 #define ERR_DATA_CPL_ON_HIGH_QID1_F    ERR_DATA_CPL_ON_HIGH_QID1_V(1U)
284 
285 #define ERR_DATA_CPL_ON_HIGH_QID0_S    16
286 #define ERR_DATA_CPL_ON_HIGH_QID0_V(x) ((x) << ERR_DATA_CPL_ON_HIGH_QID0_S)
287 #define ERR_DATA_CPL_ON_HIGH_QID0_F    ERR_DATA_CPL_ON_HIGH_QID0_V(1U)
288 
289 #define ERR_BAD_DB_PIDX3_S    15
290 #define ERR_BAD_DB_PIDX3_V(x) ((x) << ERR_BAD_DB_PIDX3_S)
291 #define ERR_BAD_DB_PIDX3_F    ERR_BAD_DB_PIDX3_V(1U)
292 
293 #define ERR_BAD_DB_PIDX2_S    14
294 #define ERR_BAD_DB_PIDX2_V(x) ((x) << ERR_BAD_DB_PIDX2_S)
295 #define ERR_BAD_DB_PIDX2_F    ERR_BAD_DB_PIDX2_V(1U)
296 
297 #define ERR_BAD_DB_PIDX1_S    13
298 #define ERR_BAD_DB_PIDX1_V(x) ((x) << ERR_BAD_DB_PIDX1_S)
299 #define ERR_BAD_DB_PIDX1_F    ERR_BAD_DB_PIDX1_V(1U)
300 
301 #define ERR_BAD_DB_PIDX0_S    12
302 #define ERR_BAD_DB_PIDX0_V(x) ((x) << ERR_BAD_DB_PIDX0_S)
303 #define ERR_BAD_DB_PIDX0_F    ERR_BAD_DB_PIDX0_V(1U)
304 
305 #define ERR_ING_CTXT_PRIO_S    10
306 #define ERR_ING_CTXT_PRIO_V(x) ((x) << ERR_ING_CTXT_PRIO_S)
307 #define ERR_ING_CTXT_PRIO_F    ERR_ING_CTXT_PRIO_V(1U)
308 
309 #define ERR_EGR_CTXT_PRIO_S    9
310 #define ERR_EGR_CTXT_PRIO_V(x) ((x) << ERR_EGR_CTXT_PRIO_S)
311 #define ERR_EGR_CTXT_PRIO_F    ERR_EGR_CTXT_PRIO_V(1U)
312 
313 #define DBFIFO_HP_INT_S    8
314 #define DBFIFO_HP_INT_V(x) ((x) << DBFIFO_HP_INT_S)
315 #define DBFIFO_HP_INT_F    DBFIFO_HP_INT_V(1U)
316 
317 #define DBFIFO_LP_INT_S    7
318 #define DBFIFO_LP_INT_V(x) ((x) << DBFIFO_LP_INT_S)
319 #define DBFIFO_LP_INT_F    DBFIFO_LP_INT_V(1U)
320 
321 #define INGRESS_SIZE_ERR_S    5
322 #define INGRESS_SIZE_ERR_V(x) ((x) << INGRESS_SIZE_ERR_S)
323 #define INGRESS_SIZE_ERR_F    INGRESS_SIZE_ERR_V(1U)
324 
325 #define EGRESS_SIZE_ERR_S    4
326 #define EGRESS_SIZE_ERR_V(x) ((x) << EGRESS_SIZE_ERR_S)
327 #define EGRESS_SIZE_ERR_F    EGRESS_SIZE_ERR_V(1U)
328 
329 #define SGE_INT_ENABLE3_A 0x1040
330 #define SGE_FL_BUFFER_SIZE0_A 0x1044
331 #define SGE_FL_BUFFER_SIZE1_A 0x1048
332 #define SGE_FL_BUFFER_SIZE2_A 0x104c
333 #define SGE_FL_BUFFER_SIZE3_A 0x1050
334 #define SGE_FL_BUFFER_SIZE4_A 0x1054
335 #define SGE_FL_BUFFER_SIZE5_A 0x1058
336 #define SGE_FL_BUFFER_SIZE6_A 0x105c
337 #define SGE_FL_BUFFER_SIZE7_A 0x1060
338 #define SGE_FL_BUFFER_SIZE8_A 0x1064
339 
340 #define SGE_IMSG_CTXT_BADDR_A 0x1088
341 #define SGE_FLM_CACHE_BADDR_A 0x108c
342 #define SGE_FLM_CFG_A 0x1090
343 
344 #define NOHDR_S    18
345 #define NOHDR_V(x) ((x) << NOHDR_S)
346 #define NOHDR_F    NOHDR_V(1U)
347 
348 #define HDRSTARTFLQ_S    11
349 #define HDRSTARTFLQ_M    0x7U
350 #define HDRSTARTFLQ_G(x) (((x) >> HDRSTARTFLQ_S) & HDRSTARTFLQ_M)
351 
352 #define SGE_INGRESS_RX_THRESHOLD_A 0x10a0
353 
354 #define THRESHOLD_0_S    24
355 #define THRESHOLD_0_M    0x3fU
356 #define THRESHOLD_0_V(x) ((x) << THRESHOLD_0_S)
357 #define THRESHOLD_0_G(x) (((x) >> THRESHOLD_0_S) & THRESHOLD_0_M)
358 
359 #define THRESHOLD_1_S    16
360 #define THRESHOLD_1_M    0x3fU
361 #define THRESHOLD_1_V(x) ((x) << THRESHOLD_1_S)
362 #define THRESHOLD_1_G(x) (((x) >> THRESHOLD_1_S) & THRESHOLD_1_M)
363 
364 #define THRESHOLD_2_S    8
365 #define THRESHOLD_2_M    0x3fU
366 #define THRESHOLD_2_V(x) ((x) << THRESHOLD_2_S)
367 #define THRESHOLD_2_G(x) (((x) >> THRESHOLD_2_S) & THRESHOLD_2_M)
368 
369 #define THRESHOLD_3_S    0
370 #define THRESHOLD_3_M    0x3fU
371 #define THRESHOLD_3_V(x) ((x) << THRESHOLD_3_S)
372 #define THRESHOLD_3_G(x) (((x) >> THRESHOLD_3_S) & THRESHOLD_3_M)
373 
374 #define SGE_CONM_CTRL_A 0x1094
375 
376 #define EGRTHRESHOLD_S    8
377 #define EGRTHRESHOLD_M    0x3fU
378 #define EGRTHRESHOLD_V(x) ((x) << EGRTHRESHOLD_S)
379 #define EGRTHRESHOLD_G(x) (((x) >> EGRTHRESHOLD_S) & EGRTHRESHOLD_M)
380 
381 #define EGRTHRESHOLDPACKING_S    14
382 #define EGRTHRESHOLDPACKING_M    0x3fU
383 #define EGRTHRESHOLDPACKING_V(x) ((x) << EGRTHRESHOLDPACKING_S)
384 #define EGRTHRESHOLDPACKING_G(x) \
385 	(((x) >> EGRTHRESHOLDPACKING_S) & EGRTHRESHOLDPACKING_M)
386 
387 #define T6_EGRTHRESHOLDPACKING_S    16
388 #define T6_EGRTHRESHOLDPACKING_M    0xffU
389 #define T6_EGRTHRESHOLDPACKING_G(x) \
390 	(((x) >> T6_EGRTHRESHOLDPACKING_S) & T6_EGRTHRESHOLDPACKING_M)
391 
392 #define SGE_TIMESTAMP_LO_A 0x1098
393 #define SGE_TIMESTAMP_HI_A 0x109c
394 
395 #define TSOP_S    28
396 #define TSOP_M    0x3U
397 #define TSOP_V(x) ((x) << TSOP_S)
398 #define TSOP_G(x) (((x) >> TSOP_S) & TSOP_M)
399 
400 #define TSVAL_S    0
401 #define TSVAL_M    0xfffffffU
402 #define TSVAL_V(x) ((x) << TSVAL_S)
403 #define TSVAL_G(x) (((x) >> TSVAL_S) & TSVAL_M)
404 
405 #define SGE_DBFIFO_STATUS_A 0x10a4
406 #define SGE_DBVFIFO_SIZE_A 0x113c
407 
408 #define HP_INT_THRESH_S    28
409 #define HP_INT_THRESH_M    0xfU
410 #define HP_INT_THRESH_V(x) ((x) << HP_INT_THRESH_S)
411 
412 #define LP_INT_THRESH_S    12
413 #define LP_INT_THRESH_M    0xfU
414 #define LP_INT_THRESH_V(x) ((x) << LP_INT_THRESH_S)
415 
416 #define SGE_DOORBELL_CONTROL_A 0x10a8
417 
418 #define NOCOALESCE_S    26
419 #define NOCOALESCE_V(x) ((x) << NOCOALESCE_S)
420 #define NOCOALESCE_F    NOCOALESCE_V(1U)
421 
422 #define ENABLE_DROP_S    13
423 #define ENABLE_DROP_V(x) ((x) << ENABLE_DROP_S)
424 #define ENABLE_DROP_F    ENABLE_DROP_V(1U)
425 
426 #define SGE_TIMER_VALUE_0_AND_1_A 0x10b8
427 
428 #define TIMERVALUE0_S    16
429 #define TIMERVALUE0_M    0xffffU
430 #define TIMERVALUE0_V(x) ((x) << TIMERVALUE0_S)
431 #define TIMERVALUE0_G(x) (((x) >> TIMERVALUE0_S) & TIMERVALUE0_M)
432 
433 #define TIMERVALUE1_S    0
434 #define TIMERVALUE1_M    0xffffU
435 #define TIMERVALUE1_V(x) ((x) << TIMERVALUE1_S)
436 #define TIMERVALUE1_G(x) (((x) >> TIMERVALUE1_S) & TIMERVALUE1_M)
437 
438 #define SGE_TIMER_VALUE_2_AND_3_A 0x10bc
439 
440 #define TIMERVALUE2_S    16
441 #define TIMERVALUE2_M    0xffffU
442 #define TIMERVALUE2_V(x) ((x) << TIMERVALUE2_S)
443 #define TIMERVALUE2_G(x) (((x) >> TIMERVALUE2_S) & TIMERVALUE2_M)
444 
445 #define TIMERVALUE3_S    0
446 #define TIMERVALUE3_M    0xffffU
447 #define TIMERVALUE3_V(x) ((x) << TIMERVALUE3_S)
448 #define TIMERVALUE3_G(x) (((x) >> TIMERVALUE3_S) & TIMERVALUE3_M)
449 
450 #define SGE_TIMER_VALUE_4_AND_5_A 0x10c0
451 
452 #define TIMERVALUE4_S    16
453 #define TIMERVALUE4_M    0xffffU
454 #define TIMERVALUE4_V(x) ((x) << TIMERVALUE4_S)
455 #define TIMERVALUE4_G(x) (((x) >> TIMERVALUE4_S) & TIMERVALUE4_M)
456 
457 #define TIMERVALUE5_S    0
458 #define TIMERVALUE5_M    0xffffU
459 #define TIMERVALUE5_V(x) ((x) << TIMERVALUE5_S)
460 #define TIMERVALUE5_G(x) (((x) >> TIMERVALUE5_S) & TIMERVALUE5_M)
461 
462 #define SGE_DEBUG_INDEX_A 0x10cc
463 #define SGE_DEBUG_DATA_HIGH_A 0x10d0
464 #define SGE_DEBUG_DATA_LOW_A 0x10d4
465 
466 #define SGE_DEBUG_DATA_LOW_INDEX_2_A	0x12c8
467 #define SGE_DEBUG_DATA_LOW_INDEX_3_A	0x12cc
468 #define SGE_DEBUG_DATA_HIGH_INDEX_10_A	0x12a8
469 
470 #define SGE_INGRESS_QUEUES_PER_PAGE_PF_A 0x10f4
471 #define SGE_INGRESS_QUEUES_PER_PAGE_VF_A 0x10f8
472 
473 #define SGE_ERROR_STATS_A 0x1100
474 
475 #define UNCAPTURED_ERROR_S    18
476 #define UNCAPTURED_ERROR_V(x) ((x) << UNCAPTURED_ERROR_S)
477 #define UNCAPTURED_ERROR_F    UNCAPTURED_ERROR_V(1U)
478 
479 #define ERROR_QID_VALID_S    17
480 #define ERROR_QID_VALID_V(x) ((x) << ERROR_QID_VALID_S)
481 #define ERROR_QID_VALID_F    ERROR_QID_VALID_V(1U)
482 
483 #define ERROR_QID_S    0
484 #define ERROR_QID_M    0x1ffffU
485 #define ERROR_QID_G(x) (((x) >> ERROR_QID_S) & ERROR_QID_M)
486 
487 #define HP_INT_THRESH_S    28
488 #define HP_INT_THRESH_M    0xfU
489 #define HP_INT_THRESH_V(x) ((x) << HP_INT_THRESH_S)
490 
491 #define HP_COUNT_S    16
492 #define HP_COUNT_M    0x7ffU
493 #define HP_COUNT_G(x) (((x) >> HP_COUNT_S) & HP_COUNT_M)
494 
495 #define LP_INT_THRESH_S    12
496 #define LP_INT_THRESH_M    0xfU
497 #define LP_INT_THRESH_V(x) ((x) << LP_INT_THRESH_S)
498 
499 #define LP_COUNT_S    0
500 #define LP_COUNT_M    0x7ffU
501 #define LP_COUNT_G(x) (((x) >> LP_COUNT_S) & LP_COUNT_M)
502 
503 #define LP_INT_THRESH_T5_S    18
504 #define LP_INT_THRESH_T5_M    0xfffU
505 #define LP_INT_THRESH_T5_V(x) ((x) << LP_INT_THRESH_T5_S)
506 
507 #define LP_COUNT_T5_S    0
508 #define LP_COUNT_T5_M    0x3ffffU
509 #define LP_COUNT_T5_G(x) (((x) >> LP_COUNT_T5_S) & LP_COUNT_T5_M)
510 
511 #define SGE_DOORBELL_CONTROL_A 0x10a8
512 
513 #define SGE_STAT_TOTAL_A	0x10e4
514 #define SGE_STAT_MATCH_A	0x10e8
515 #define SGE_STAT_CFG_A		0x10ec
516 
517 #define STATMODE_S    2
518 #define STATMODE_V(x) ((x) << STATMODE_S)
519 
520 #define STATSOURCE_T5_S    9
521 #define STATSOURCE_T5_M    0xfU
522 #define STATSOURCE_T5_V(x) ((x) << STATSOURCE_T5_S)
523 #define STATSOURCE_T5_G(x) (((x) >> STATSOURCE_T5_S) & STATSOURCE_T5_M)
524 
525 #define T6_STATMODE_S    0
526 #define T6_STATMODE_V(x) ((x) << T6_STATMODE_S)
527 
528 #define SGE_DBFIFO_STATUS2_A 0x1118
529 
530 #define HP_INT_THRESH_T5_S    10
531 #define HP_INT_THRESH_T5_M    0xfU
532 #define HP_INT_THRESH_T5_V(x) ((x) << HP_INT_THRESH_T5_S)
533 
534 #define HP_COUNT_T5_S    0
535 #define HP_COUNT_T5_M    0x3ffU
536 #define HP_COUNT_T5_G(x) (((x) >> HP_COUNT_T5_S) & HP_COUNT_T5_M)
537 
538 #define ENABLE_DROP_S    13
539 #define ENABLE_DROP_V(x) ((x) << ENABLE_DROP_S)
540 #define ENABLE_DROP_F    ENABLE_DROP_V(1U)
541 
542 #define DROPPED_DB_S    0
543 #define DROPPED_DB_V(x) ((x) << DROPPED_DB_S)
544 #define DROPPED_DB_F    DROPPED_DB_V(1U)
545 
546 #define SGE_CTXT_CMD_A 0x11fc
547 #define SGE_DBQ_CTXT_BADDR_A 0x1084
548 
549 /* registers for module PCIE */
550 #define PCIE_PF_CFG_A	0x40
551 
552 #define AIVEC_S    4
553 #define AIVEC_M    0x3ffU
554 #define AIVEC_V(x) ((x) << AIVEC_S)
555 
556 #define PCIE_PF_CLI_A	0x44
557 #define PCIE_INT_CAUSE_A	0x3004
558 
559 #define UNXSPLCPLERR_S    29
560 #define UNXSPLCPLERR_V(x) ((x) << UNXSPLCPLERR_S)
561 #define UNXSPLCPLERR_F    UNXSPLCPLERR_V(1U)
562 
563 #define PCIEPINT_S    28
564 #define PCIEPINT_V(x) ((x) << PCIEPINT_S)
565 #define PCIEPINT_F    PCIEPINT_V(1U)
566 
567 #define PCIESINT_S    27
568 #define PCIESINT_V(x) ((x) << PCIESINT_S)
569 #define PCIESINT_F    PCIESINT_V(1U)
570 
571 #define RPLPERR_S    26
572 #define RPLPERR_V(x) ((x) << RPLPERR_S)
573 #define RPLPERR_F    RPLPERR_V(1U)
574 
575 #define RXWRPERR_S    25
576 #define RXWRPERR_V(x) ((x) << RXWRPERR_S)
577 #define RXWRPERR_F    RXWRPERR_V(1U)
578 
579 #define RXCPLPERR_S    24
580 #define RXCPLPERR_V(x) ((x) << RXCPLPERR_S)
581 #define RXCPLPERR_F    RXCPLPERR_V(1U)
582 
583 #define PIOTAGPERR_S    23
584 #define PIOTAGPERR_V(x) ((x) << PIOTAGPERR_S)
585 #define PIOTAGPERR_F    PIOTAGPERR_V(1U)
586 
587 #define MATAGPERR_S    22
588 #define MATAGPERR_V(x) ((x) << MATAGPERR_S)
589 #define MATAGPERR_F    MATAGPERR_V(1U)
590 
591 #define INTXCLRPERR_S    21
592 #define INTXCLRPERR_V(x) ((x) << INTXCLRPERR_S)
593 #define INTXCLRPERR_F    INTXCLRPERR_V(1U)
594 
595 #define FIDPERR_S    20
596 #define FIDPERR_V(x) ((x) << FIDPERR_S)
597 #define FIDPERR_F    FIDPERR_V(1U)
598 
599 #define CFGSNPPERR_S    19
600 #define CFGSNPPERR_V(x) ((x) << CFGSNPPERR_S)
601 #define CFGSNPPERR_F    CFGSNPPERR_V(1U)
602 
603 #define HRSPPERR_S    18
604 #define HRSPPERR_V(x) ((x) << HRSPPERR_S)
605 #define HRSPPERR_F    HRSPPERR_V(1U)
606 
607 #define HREQPERR_S    17
608 #define HREQPERR_V(x) ((x) << HREQPERR_S)
609 #define HREQPERR_F    HREQPERR_V(1U)
610 
611 #define HCNTPERR_S    16
612 #define HCNTPERR_V(x) ((x) << HCNTPERR_S)
613 #define HCNTPERR_F    HCNTPERR_V(1U)
614 
615 #define DRSPPERR_S    15
616 #define DRSPPERR_V(x) ((x) << DRSPPERR_S)
617 #define DRSPPERR_F    DRSPPERR_V(1U)
618 
619 #define DREQPERR_S    14
620 #define DREQPERR_V(x) ((x) << DREQPERR_S)
621 #define DREQPERR_F    DREQPERR_V(1U)
622 
623 #define DCNTPERR_S    13
624 #define DCNTPERR_V(x) ((x) << DCNTPERR_S)
625 #define DCNTPERR_F    DCNTPERR_V(1U)
626 
627 #define CRSPPERR_S    12
628 #define CRSPPERR_V(x) ((x) << CRSPPERR_S)
629 #define CRSPPERR_F    CRSPPERR_V(1U)
630 
631 #define CREQPERR_S    11
632 #define CREQPERR_V(x) ((x) << CREQPERR_S)
633 #define CREQPERR_F    CREQPERR_V(1U)
634 
635 #define CCNTPERR_S    10
636 #define CCNTPERR_V(x) ((x) << CCNTPERR_S)
637 #define CCNTPERR_F    CCNTPERR_V(1U)
638 
639 #define TARTAGPERR_S    9
640 #define TARTAGPERR_V(x) ((x) << TARTAGPERR_S)
641 #define TARTAGPERR_F    TARTAGPERR_V(1U)
642 
643 #define PIOREQPERR_S    8
644 #define PIOREQPERR_V(x) ((x) << PIOREQPERR_S)
645 #define PIOREQPERR_F    PIOREQPERR_V(1U)
646 
647 #define PIOCPLPERR_S    7
648 #define PIOCPLPERR_V(x) ((x) << PIOCPLPERR_S)
649 #define PIOCPLPERR_F    PIOCPLPERR_V(1U)
650 
651 #define MSIXDIPERR_S    6
652 #define MSIXDIPERR_V(x) ((x) << MSIXDIPERR_S)
653 #define MSIXDIPERR_F    MSIXDIPERR_V(1U)
654 
655 #define MSIXDATAPERR_S    5
656 #define MSIXDATAPERR_V(x) ((x) << MSIXDATAPERR_S)
657 #define MSIXDATAPERR_F    MSIXDATAPERR_V(1U)
658 
659 #define MSIXADDRHPERR_S    4
660 #define MSIXADDRHPERR_V(x) ((x) << MSIXADDRHPERR_S)
661 #define MSIXADDRHPERR_F    MSIXADDRHPERR_V(1U)
662 
663 #define MSIXADDRLPERR_S    3
664 #define MSIXADDRLPERR_V(x) ((x) << MSIXADDRLPERR_S)
665 #define MSIXADDRLPERR_F    MSIXADDRLPERR_V(1U)
666 
667 #define MSIDATAPERR_S    2
668 #define MSIDATAPERR_V(x) ((x) << MSIDATAPERR_S)
669 #define MSIDATAPERR_F    MSIDATAPERR_V(1U)
670 
671 #define MSIADDRHPERR_S    1
672 #define MSIADDRHPERR_V(x) ((x) << MSIADDRHPERR_S)
673 #define MSIADDRHPERR_F    MSIADDRHPERR_V(1U)
674 
675 #define MSIADDRLPERR_S    0
676 #define MSIADDRLPERR_V(x) ((x) << MSIADDRLPERR_S)
677 #define MSIADDRLPERR_F    MSIADDRLPERR_V(1U)
678 
679 #define READRSPERR_S    29
680 #define READRSPERR_V(x) ((x) << READRSPERR_S)
681 #define READRSPERR_F    READRSPERR_V(1U)
682 
683 #define TRGT1GRPPERR_S    28
684 #define TRGT1GRPPERR_V(x) ((x) << TRGT1GRPPERR_S)
685 #define TRGT1GRPPERR_F    TRGT1GRPPERR_V(1U)
686 
687 #define IPSOTPERR_S    27
688 #define IPSOTPERR_V(x) ((x) << IPSOTPERR_S)
689 #define IPSOTPERR_F    IPSOTPERR_V(1U)
690 
691 #define IPRETRYPERR_S    26
692 #define IPRETRYPERR_V(x) ((x) << IPRETRYPERR_S)
693 #define IPRETRYPERR_F    IPRETRYPERR_V(1U)
694 
695 #define IPRXDATAGRPPERR_S    25
696 #define IPRXDATAGRPPERR_V(x) ((x) << IPRXDATAGRPPERR_S)
697 #define IPRXDATAGRPPERR_F    IPRXDATAGRPPERR_V(1U)
698 
699 #define IPRXHDRGRPPERR_S    24
700 #define IPRXHDRGRPPERR_V(x) ((x) << IPRXHDRGRPPERR_S)
701 #define IPRXHDRGRPPERR_F    IPRXHDRGRPPERR_V(1U)
702 
703 #define MAGRPPERR_S    22
704 #define MAGRPPERR_V(x) ((x) << MAGRPPERR_S)
705 #define MAGRPPERR_F    MAGRPPERR_V(1U)
706 
707 #define VFIDPERR_S    21
708 #define VFIDPERR_V(x) ((x) << VFIDPERR_S)
709 #define VFIDPERR_F    VFIDPERR_V(1U)
710 
711 #define HREQWRPERR_S    16
712 #define HREQWRPERR_V(x) ((x) << HREQWRPERR_S)
713 #define HREQWRPERR_F    HREQWRPERR_V(1U)
714 
715 #define DREQWRPERR_S    13
716 #define DREQWRPERR_V(x) ((x) << DREQWRPERR_S)
717 #define DREQWRPERR_F    DREQWRPERR_V(1U)
718 
719 #define CREQRDPERR_S    11
720 #define CREQRDPERR_V(x) ((x) << CREQRDPERR_S)
721 #define CREQRDPERR_F    CREQRDPERR_V(1U)
722 
723 #define MSTTAGQPERR_S    10
724 #define MSTTAGQPERR_V(x) ((x) << MSTTAGQPERR_S)
725 #define MSTTAGQPERR_F    MSTTAGQPERR_V(1U)
726 
727 #define PIOREQGRPPERR_S    8
728 #define PIOREQGRPPERR_V(x) ((x) << PIOREQGRPPERR_S)
729 #define PIOREQGRPPERR_F    PIOREQGRPPERR_V(1U)
730 
731 #define PIOCPLGRPPERR_S    7
732 #define PIOCPLGRPPERR_V(x) ((x) << PIOCPLGRPPERR_S)
733 #define PIOCPLGRPPERR_F    PIOCPLGRPPERR_V(1U)
734 
735 #define MSIXSTIPERR_S    2
736 #define MSIXSTIPERR_V(x) ((x) << MSIXSTIPERR_S)
737 #define MSIXSTIPERR_F    MSIXSTIPERR_V(1U)
738 
739 #define MSTTIMEOUTPERR_S    1
740 #define MSTTIMEOUTPERR_V(x) ((x) << MSTTIMEOUTPERR_S)
741 #define MSTTIMEOUTPERR_F    MSTTIMEOUTPERR_V(1U)
742 
743 #define MSTGRPPERR_S    0
744 #define MSTGRPPERR_V(x) ((x) << MSTGRPPERR_S)
745 #define MSTGRPPERR_F    MSTGRPPERR_V(1U)
746 
747 #define PCIE_NONFAT_ERR_A	0x3010
748 #define PCIE_CFG_SPACE_REQ_A	0x3060
749 #define PCIE_CFG_SPACE_DATA_A	0x3064
750 #define PCIE_MEM_ACCESS_BASE_WIN_A 0x3068
751 
752 #define PCIEOFST_S    10
753 #define PCIEOFST_M    0x3fffffU
754 #define PCIEOFST_G(x) (((x) >> PCIEOFST_S) & PCIEOFST_M)
755 
756 #define BIR_S    8
757 #define BIR_M    0x3U
758 #define BIR_V(x) ((x) << BIR_S)
759 #define BIR_G(x) (((x) >> BIR_S) & BIR_M)
760 
761 #define WINDOW_S    0
762 #define WINDOW_M    0xffU
763 #define WINDOW_V(x) ((x) << WINDOW_S)
764 #define WINDOW_G(x) (((x) >> WINDOW_S) & WINDOW_M)
765 
766 #define PCIE_MEM_ACCESS_OFFSET_A 0x306c
767 
768 #define ENABLE_S    30
769 #define ENABLE_V(x) ((x) << ENABLE_S)
770 #define ENABLE_F    ENABLE_V(1U)
771 
772 #define LOCALCFG_S    28
773 #define LOCALCFG_V(x) ((x) << LOCALCFG_S)
774 #define LOCALCFG_F    LOCALCFG_V(1U)
775 
776 #define FUNCTION_S    12
777 #define FUNCTION_V(x) ((x) << FUNCTION_S)
778 
779 #define REGISTER_S    0
780 #define REGISTER_V(x) ((x) << REGISTER_S)
781 
782 #define T6_ENABLE_S    31
783 #define T6_ENABLE_V(x) ((x) << T6_ENABLE_S)
784 #define T6_ENABLE_F    T6_ENABLE_V(1U)
785 
786 #define PFNUM_S    0
787 #define PFNUM_V(x) ((x) << PFNUM_S)
788 
789 #define PCIE_FW_A 0x30b8
790 #define PCIE_FW_PF_A 0x30bc
791 
792 #define PCIE_CORE_UTL_SYSTEM_BUS_AGENT_STATUS_A 0x5908
793 
794 #define RNPP_S    31
795 #define RNPP_V(x) ((x) << RNPP_S)
796 #define RNPP_F    RNPP_V(1U)
797 
798 #define RPCP_S    29
799 #define RPCP_V(x) ((x) << RPCP_S)
800 #define RPCP_F    RPCP_V(1U)
801 
802 #define RCIP_S    27
803 #define RCIP_V(x) ((x) << RCIP_S)
804 #define RCIP_F    RCIP_V(1U)
805 
806 #define RCCP_S    26
807 #define RCCP_V(x) ((x) << RCCP_S)
808 #define RCCP_F    RCCP_V(1U)
809 
810 #define RFTP_S    23
811 #define RFTP_V(x) ((x) << RFTP_S)
812 #define RFTP_F    RFTP_V(1U)
813 
814 #define PTRP_S    20
815 #define PTRP_V(x) ((x) << PTRP_S)
816 #define PTRP_F    PTRP_V(1U)
817 
818 #define PCIE_CORE_UTL_PCI_EXPRESS_PORT_STATUS_A 0x59a4
819 
820 #define TPCP_S    30
821 #define TPCP_V(x) ((x) << TPCP_S)
822 #define TPCP_F    TPCP_V(1U)
823 
824 #define TNPP_S    29
825 #define TNPP_V(x) ((x) << TNPP_S)
826 #define TNPP_F    TNPP_V(1U)
827 
828 #define TFTP_S    28
829 #define TFTP_V(x) ((x) << TFTP_S)
830 #define TFTP_F    TFTP_V(1U)
831 
832 #define TCAP_S    27
833 #define TCAP_V(x) ((x) << TCAP_S)
834 #define TCAP_F    TCAP_V(1U)
835 
836 #define TCIP_S    26
837 #define TCIP_V(x) ((x) << TCIP_S)
838 #define TCIP_F    TCIP_V(1U)
839 
840 #define RCAP_S    25
841 #define RCAP_V(x) ((x) << RCAP_S)
842 #define RCAP_F    RCAP_V(1U)
843 
844 #define PLUP_S    23
845 #define PLUP_V(x) ((x) << PLUP_S)
846 #define PLUP_F    PLUP_V(1U)
847 
848 #define PLDN_S    22
849 #define PLDN_V(x) ((x) << PLDN_S)
850 #define PLDN_F    PLDN_V(1U)
851 
852 #define OTDD_S    21
853 #define OTDD_V(x) ((x) << OTDD_S)
854 #define OTDD_F    OTDD_V(1U)
855 
856 #define GTRP_S    20
857 #define GTRP_V(x) ((x) << GTRP_S)
858 #define GTRP_F    GTRP_V(1U)
859 
860 #define RDPE_S    18
861 #define RDPE_V(x) ((x) << RDPE_S)
862 #define RDPE_F    RDPE_V(1U)
863 
864 #define TDCE_S    17
865 #define TDCE_V(x) ((x) << TDCE_S)
866 #define TDCE_F    TDCE_V(1U)
867 
868 #define TDUE_S    16
869 #define TDUE_V(x) ((x) << TDUE_S)
870 #define TDUE_F    TDUE_V(1U)
871 
872 /* registers for module MC */
873 #define MC_INT_CAUSE_A		0x7518
874 #define MC_P_INT_CAUSE_A	0x41318
875 
876 #define ECC_UE_INT_CAUSE_S    2
877 #define ECC_UE_INT_CAUSE_V(x) ((x) << ECC_UE_INT_CAUSE_S)
878 #define ECC_UE_INT_CAUSE_F    ECC_UE_INT_CAUSE_V(1U)
879 
880 #define ECC_CE_INT_CAUSE_S    1
881 #define ECC_CE_INT_CAUSE_V(x) ((x) << ECC_CE_INT_CAUSE_S)
882 #define ECC_CE_INT_CAUSE_F    ECC_CE_INT_CAUSE_V(1U)
883 
884 #define PERR_INT_CAUSE_S    0
885 #define PERR_INT_CAUSE_V(x) ((x) << PERR_INT_CAUSE_S)
886 #define PERR_INT_CAUSE_F    PERR_INT_CAUSE_V(1U)
887 
888 #define DBG_GPIO_EN_A		0x6010
889 #define XGMAC_PORT_CFG_A	0x1000
890 #define MAC_PORT_CFG_A		0x800
891 
892 #define SIGNAL_DET_S    14
893 #define SIGNAL_DET_V(x) ((x) << SIGNAL_DET_S)
894 #define SIGNAL_DET_F    SIGNAL_DET_V(1U)
895 
896 #define MC_ECC_STATUS_A		0x751c
897 #define MC_P_ECC_STATUS_A	0x4131c
898 
899 #define ECC_CECNT_S    16
900 #define ECC_CECNT_M    0xffffU
901 #define ECC_CECNT_V(x) ((x) << ECC_CECNT_S)
902 #define ECC_CECNT_G(x) (((x) >> ECC_CECNT_S) & ECC_CECNT_M)
903 
904 #define ECC_UECNT_S    0
905 #define ECC_UECNT_M    0xffffU
906 #define ECC_UECNT_V(x) ((x) << ECC_UECNT_S)
907 #define ECC_UECNT_G(x) (((x) >> ECC_UECNT_S) & ECC_UECNT_M)
908 
909 #define MC_BIST_CMD_A 0x7600
910 
911 #define START_BIST_S    31
912 #define START_BIST_V(x) ((x) << START_BIST_S)
913 #define START_BIST_F    START_BIST_V(1U)
914 
915 #define BIST_CMD_GAP_S    8
916 #define BIST_CMD_GAP_V(x) ((x) << BIST_CMD_GAP_S)
917 
918 #define BIST_OPCODE_S    0
919 #define BIST_OPCODE_V(x) ((x) << BIST_OPCODE_S)
920 
921 #define MC_BIST_CMD_ADDR_A 0x7604
922 #define MC_BIST_CMD_LEN_A 0x7608
923 #define MC_BIST_DATA_PATTERN_A 0x760c
924 
925 #define MC_BIST_STATUS_RDATA_A 0x7688
926 
927 /* registers for module MA */
928 #define MA_EDRAM0_BAR_A 0x77c0
929 
930 #define EDRAM0_BASE_S    16
931 #define EDRAM0_BASE_M    0xfffU
932 #define EDRAM0_BASE_G(x) (((x) >> EDRAM0_BASE_S) & EDRAM0_BASE_M)
933 
934 #define EDRAM0_SIZE_S    0
935 #define EDRAM0_SIZE_M    0xfffU
936 #define EDRAM0_SIZE_V(x) ((x) << EDRAM0_SIZE_S)
937 #define EDRAM0_SIZE_G(x) (((x) >> EDRAM0_SIZE_S) & EDRAM0_SIZE_M)
938 
939 #define MA_EDRAM1_BAR_A 0x77c4
940 
941 #define EDRAM1_BASE_S    16
942 #define EDRAM1_BASE_M    0xfffU
943 #define EDRAM1_BASE_G(x) (((x) >> EDRAM1_BASE_S) & EDRAM1_BASE_M)
944 
945 #define EDRAM1_SIZE_S    0
946 #define EDRAM1_SIZE_M    0xfffU
947 #define EDRAM1_SIZE_V(x) ((x) << EDRAM1_SIZE_S)
948 #define EDRAM1_SIZE_G(x) (((x) >> EDRAM1_SIZE_S) & EDRAM1_SIZE_M)
949 
950 #define MA_EXT_MEMORY_BAR_A 0x77c8
951 
952 #define EXT_MEM_BASE_S    16
953 #define EXT_MEM_BASE_M    0xfffU
954 #define EXT_MEM_BASE_V(x) ((x) << EXT_MEM_BASE_S)
955 #define EXT_MEM_BASE_G(x) (((x) >> EXT_MEM_BASE_S) & EXT_MEM_BASE_M)
956 
957 #define EXT_MEM_SIZE_S    0
958 #define EXT_MEM_SIZE_M    0xfffU
959 #define EXT_MEM_SIZE_V(x) ((x) << EXT_MEM_SIZE_S)
960 #define EXT_MEM_SIZE_G(x) (((x) >> EXT_MEM_SIZE_S) & EXT_MEM_SIZE_M)
961 
962 #define MA_EXT_MEMORY1_BAR_A 0x7808
963 
964 #define EXT_MEM1_BASE_S    16
965 #define EXT_MEM1_BASE_M    0xfffU
966 #define EXT_MEM1_BASE_G(x) (((x) >> EXT_MEM1_BASE_S) & EXT_MEM1_BASE_M)
967 
968 #define EXT_MEM1_SIZE_S    0
969 #define EXT_MEM1_SIZE_M    0xfffU
970 #define EXT_MEM1_SIZE_V(x) ((x) << EXT_MEM1_SIZE_S)
971 #define EXT_MEM1_SIZE_G(x) (((x) >> EXT_MEM1_SIZE_S) & EXT_MEM1_SIZE_M)
972 
973 #define MA_EXT_MEMORY0_BAR_A 0x77c8
974 
975 #define EXT_MEM0_BASE_S    16
976 #define EXT_MEM0_BASE_M    0xfffU
977 #define EXT_MEM0_BASE_G(x) (((x) >> EXT_MEM0_BASE_S) & EXT_MEM0_BASE_M)
978 
979 #define EXT_MEM0_SIZE_S    0
980 #define EXT_MEM0_SIZE_M    0xfffU
981 #define EXT_MEM0_SIZE_V(x) ((x) << EXT_MEM0_SIZE_S)
982 #define EXT_MEM0_SIZE_G(x) (((x) >> EXT_MEM0_SIZE_S) & EXT_MEM0_SIZE_M)
983 
984 #define MA_TARGET_MEM_ENABLE_A 0x77d8
985 
986 #define EXT_MEM_ENABLE_S    2
987 #define EXT_MEM_ENABLE_V(x) ((x) << EXT_MEM_ENABLE_S)
988 #define EXT_MEM_ENABLE_F    EXT_MEM_ENABLE_V(1U)
989 
990 #define EDRAM1_ENABLE_S    1
991 #define EDRAM1_ENABLE_V(x) ((x) << EDRAM1_ENABLE_S)
992 #define EDRAM1_ENABLE_F    EDRAM1_ENABLE_V(1U)
993 
994 #define EDRAM0_ENABLE_S    0
995 #define EDRAM0_ENABLE_V(x) ((x) << EDRAM0_ENABLE_S)
996 #define EDRAM0_ENABLE_F    EDRAM0_ENABLE_V(1U)
997 
998 #define EXT_MEM1_ENABLE_S    4
999 #define EXT_MEM1_ENABLE_V(x) ((x) << EXT_MEM1_ENABLE_S)
1000 #define EXT_MEM1_ENABLE_F    EXT_MEM1_ENABLE_V(1U)
1001 
1002 #define EXT_MEM0_ENABLE_S    2
1003 #define EXT_MEM0_ENABLE_V(x) ((x) << EXT_MEM0_ENABLE_S)
1004 #define EXT_MEM0_ENABLE_F    EXT_MEM0_ENABLE_V(1U)
1005 
1006 #define MA_INT_CAUSE_A	0x77e0
1007 
1008 #define MEM_PERR_INT_CAUSE_S    1
1009 #define MEM_PERR_INT_CAUSE_V(x) ((x) << MEM_PERR_INT_CAUSE_S)
1010 #define MEM_PERR_INT_CAUSE_F    MEM_PERR_INT_CAUSE_V(1U)
1011 
1012 #define MEM_WRAP_INT_CAUSE_S    0
1013 #define MEM_WRAP_INT_CAUSE_V(x) ((x) << MEM_WRAP_INT_CAUSE_S)
1014 #define MEM_WRAP_INT_CAUSE_F    MEM_WRAP_INT_CAUSE_V(1U)
1015 
1016 #define MA_INT_WRAP_STATUS_A	0x77e4
1017 
1018 #define MEM_WRAP_ADDRESS_S    4
1019 #define MEM_WRAP_ADDRESS_M    0xfffffffU
1020 #define MEM_WRAP_ADDRESS_G(x) (((x) >> MEM_WRAP_ADDRESS_S) & MEM_WRAP_ADDRESS_M)
1021 
1022 #define MEM_WRAP_CLIENT_NUM_S    0
1023 #define MEM_WRAP_CLIENT_NUM_M    0xfU
1024 #define MEM_WRAP_CLIENT_NUM_G(x) \
1025 	(((x) >> MEM_WRAP_CLIENT_NUM_S) & MEM_WRAP_CLIENT_NUM_M)
1026 
1027 #define MA_PARITY_ERROR_STATUS_A	0x77f4
1028 #define MA_PARITY_ERROR_STATUS1_A	0x77f4
1029 #define MA_PARITY_ERROR_STATUS2_A	0x7804
1030 
1031 /* registers for module EDC_0 */
1032 #define EDC_0_BASE_ADDR		0x7900
1033 
1034 #define EDC_BIST_CMD_A		0x7904
1035 #define EDC_BIST_CMD_ADDR_A	0x7908
1036 #define EDC_BIST_CMD_LEN_A	0x790c
1037 #define EDC_BIST_DATA_PATTERN_A 0x7910
1038 #define EDC_BIST_STATUS_RDATA_A	0x7928
1039 #define EDC_INT_CAUSE_A		0x7978
1040 
1041 #define ECC_UE_PAR_S    5
1042 #define ECC_UE_PAR_V(x) ((x) << ECC_UE_PAR_S)
1043 #define ECC_UE_PAR_F    ECC_UE_PAR_V(1U)
1044 
1045 #define ECC_CE_PAR_S    4
1046 #define ECC_CE_PAR_V(x) ((x) << ECC_CE_PAR_S)
1047 #define ECC_CE_PAR_F    ECC_CE_PAR_V(1U)
1048 
1049 #define PERR_PAR_CAUSE_S    3
1050 #define PERR_PAR_CAUSE_V(x) ((x) << PERR_PAR_CAUSE_S)
1051 #define PERR_PAR_CAUSE_F    PERR_PAR_CAUSE_V(1U)
1052 
1053 #define EDC_ECC_STATUS_A	0x797c
1054 
1055 /* registers for module EDC_1 */
1056 #define EDC_1_BASE_ADDR	0x7980
1057 
1058 /* registers for module CIM */
1059 #define CIM_BOOT_CFG_A 0x7b00
1060 #define CIM_SDRAM_BASE_ADDR_A 0x7b14
1061 #define CIM_SDRAM_ADDR_SIZE_A 0x7b18
1062 #define CIM_EXTMEM2_BASE_ADDR_A 0x7b1c
1063 #define CIM_EXTMEM2_ADDR_SIZE_A 0x7b20
1064 #define CIM_PF_MAILBOX_CTRL_SHADOW_COPY_A 0x290
1065 
1066 #define  BOOTADDR_M	0xffffff00U
1067 
1068 #define UPCRST_S    0
1069 #define UPCRST_V(x) ((x) << UPCRST_S)
1070 #define UPCRST_F    UPCRST_V(1U)
1071 
1072 #define CIM_PF_MAILBOX_DATA_A 0x240
1073 #define CIM_PF_MAILBOX_CTRL_A 0x280
1074 
1075 #define MBMSGVALID_S    3
1076 #define MBMSGVALID_V(x) ((x) << MBMSGVALID_S)
1077 #define MBMSGVALID_F    MBMSGVALID_V(1U)
1078 
1079 #define MBINTREQ_S    2
1080 #define MBINTREQ_V(x) ((x) << MBINTREQ_S)
1081 #define MBINTREQ_F    MBINTREQ_V(1U)
1082 
1083 #define MBOWNER_S    0
1084 #define MBOWNER_M    0x3U
1085 #define MBOWNER_V(x) ((x) << MBOWNER_S)
1086 #define MBOWNER_G(x) (((x) >> MBOWNER_S) & MBOWNER_M)
1087 
1088 #define CIM_PF_HOST_INT_ENABLE_A 0x288
1089 
1090 #define MBMSGRDYINTEN_S    19
1091 #define MBMSGRDYINTEN_V(x) ((x) << MBMSGRDYINTEN_S)
1092 #define MBMSGRDYINTEN_F    MBMSGRDYINTEN_V(1U)
1093 
1094 #define CIM_PF_HOST_INT_CAUSE_A 0x28c
1095 
1096 #define MBMSGRDYINT_S    19
1097 #define MBMSGRDYINT_V(x) ((x) << MBMSGRDYINT_S)
1098 #define MBMSGRDYINT_F    MBMSGRDYINT_V(1U)
1099 
1100 #define CIM_HOST_INT_CAUSE_A 0x7b2c
1101 
1102 #define TIEQOUTPARERRINT_S    20
1103 #define TIEQOUTPARERRINT_V(x) ((x) << TIEQOUTPARERRINT_S)
1104 #define TIEQOUTPARERRINT_F    TIEQOUTPARERRINT_V(1U)
1105 
1106 #define TIEQINPARERRINT_S    19
1107 #define TIEQINPARERRINT_V(x) ((x) << TIEQINPARERRINT_S)
1108 #define TIEQINPARERRINT_F    TIEQINPARERRINT_V(1U)
1109 
1110 #define TIMER0INT_S    2
1111 #define TIMER0INT_V(x) ((x) << TIMER0INT_S)
1112 #define TIMER0INT_F    TIMER0INT_V(1U)
1113 
1114 #define PREFDROPINT_S    1
1115 #define PREFDROPINT_V(x) ((x) << PREFDROPINT_S)
1116 #define PREFDROPINT_F    PREFDROPINT_V(1U)
1117 
1118 #define UPACCNONZERO_S    0
1119 #define UPACCNONZERO_V(x) ((x) << UPACCNONZERO_S)
1120 #define UPACCNONZERO_F    UPACCNONZERO_V(1U)
1121 
1122 #define MBHOSTPARERR_S    18
1123 #define MBHOSTPARERR_V(x) ((x) << MBHOSTPARERR_S)
1124 #define MBHOSTPARERR_F    MBHOSTPARERR_V(1U)
1125 
1126 #define MBUPPARERR_S    17
1127 #define MBUPPARERR_V(x) ((x) << MBUPPARERR_S)
1128 #define MBUPPARERR_F    MBUPPARERR_V(1U)
1129 
1130 #define IBQTP0PARERR_S    16
1131 #define IBQTP0PARERR_V(x) ((x) << IBQTP0PARERR_S)
1132 #define IBQTP0PARERR_F    IBQTP0PARERR_V(1U)
1133 
1134 #define IBQTP1PARERR_S    15
1135 #define IBQTP1PARERR_V(x) ((x) << IBQTP1PARERR_S)
1136 #define IBQTP1PARERR_F    IBQTP1PARERR_V(1U)
1137 
1138 #define IBQULPPARERR_S    14
1139 #define IBQULPPARERR_V(x) ((x) << IBQULPPARERR_S)
1140 #define IBQULPPARERR_F    IBQULPPARERR_V(1U)
1141 
1142 #define IBQSGELOPARERR_S    13
1143 #define IBQSGELOPARERR_V(x) ((x) << IBQSGELOPARERR_S)
1144 #define IBQSGELOPARERR_F    IBQSGELOPARERR_V(1U)
1145 
1146 #define IBQSGEHIPARERR_S    12
1147 #define IBQSGEHIPARERR_V(x) ((x) << IBQSGEHIPARERR_S)
1148 #define IBQSGEHIPARERR_F    IBQSGEHIPARERR_V(1U)
1149 
1150 #define IBQNCSIPARERR_S    11
1151 #define IBQNCSIPARERR_V(x) ((x) << IBQNCSIPARERR_S)
1152 #define IBQNCSIPARERR_F    IBQNCSIPARERR_V(1U)
1153 
1154 #define OBQULP0PARERR_S    10
1155 #define OBQULP0PARERR_V(x) ((x) << OBQULP0PARERR_S)
1156 #define OBQULP0PARERR_F    OBQULP0PARERR_V(1U)
1157 
1158 #define OBQULP1PARERR_S    9
1159 #define OBQULP1PARERR_V(x) ((x) << OBQULP1PARERR_S)
1160 #define OBQULP1PARERR_F    OBQULP1PARERR_V(1U)
1161 
1162 #define OBQULP2PARERR_S    8
1163 #define OBQULP2PARERR_V(x) ((x) << OBQULP2PARERR_S)
1164 #define OBQULP2PARERR_F    OBQULP2PARERR_V(1U)
1165 
1166 #define OBQULP3PARERR_S    7
1167 #define OBQULP3PARERR_V(x) ((x) << OBQULP3PARERR_S)
1168 #define OBQULP3PARERR_F    OBQULP3PARERR_V(1U)
1169 
1170 #define OBQSGEPARERR_S    6
1171 #define OBQSGEPARERR_V(x) ((x) << OBQSGEPARERR_S)
1172 #define OBQSGEPARERR_F    OBQSGEPARERR_V(1U)
1173 
1174 #define OBQNCSIPARERR_S    5
1175 #define OBQNCSIPARERR_V(x) ((x) << OBQNCSIPARERR_S)
1176 #define OBQNCSIPARERR_F    OBQNCSIPARERR_V(1U)
1177 
1178 #define CIM_HOST_UPACC_INT_CAUSE_A 0x7b34
1179 
1180 #define EEPROMWRINT_S    30
1181 #define EEPROMWRINT_V(x) ((x) << EEPROMWRINT_S)
1182 #define EEPROMWRINT_F    EEPROMWRINT_V(1U)
1183 
1184 #define TIMEOUTMAINT_S    29
1185 #define TIMEOUTMAINT_V(x) ((x) << TIMEOUTMAINT_S)
1186 #define TIMEOUTMAINT_F    TIMEOUTMAINT_V(1U)
1187 
1188 #define TIMEOUTINT_S    28
1189 #define TIMEOUTINT_V(x) ((x) << TIMEOUTINT_S)
1190 #define TIMEOUTINT_F    TIMEOUTINT_V(1U)
1191 
1192 #define RSPOVRLOOKUPINT_S    27
1193 #define RSPOVRLOOKUPINT_V(x) ((x) << RSPOVRLOOKUPINT_S)
1194 #define RSPOVRLOOKUPINT_F    RSPOVRLOOKUPINT_V(1U)
1195 
1196 #define REQOVRLOOKUPINT_S    26
1197 #define REQOVRLOOKUPINT_V(x) ((x) << REQOVRLOOKUPINT_S)
1198 #define REQOVRLOOKUPINT_F    REQOVRLOOKUPINT_V(1U)
1199 
1200 #define BLKWRPLINT_S    25
1201 #define BLKWRPLINT_V(x) ((x) << BLKWRPLINT_S)
1202 #define BLKWRPLINT_F    BLKWRPLINT_V(1U)
1203 
1204 #define BLKRDPLINT_S    24
1205 #define BLKRDPLINT_V(x) ((x) << BLKRDPLINT_S)
1206 #define BLKRDPLINT_F    BLKRDPLINT_V(1U)
1207 
1208 #define SGLWRPLINT_S    23
1209 #define SGLWRPLINT_V(x) ((x) << SGLWRPLINT_S)
1210 #define SGLWRPLINT_F    SGLWRPLINT_V(1U)
1211 
1212 #define SGLRDPLINT_S    22
1213 #define SGLRDPLINT_V(x) ((x) << SGLRDPLINT_S)
1214 #define SGLRDPLINT_F    SGLRDPLINT_V(1U)
1215 
1216 #define BLKWRCTLINT_S    21
1217 #define BLKWRCTLINT_V(x) ((x) << BLKWRCTLINT_S)
1218 #define BLKWRCTLINT_F    BLKWRCTLINT_V(1U)
1219 
1220 #define BLKRDCTLINT_S    20
1221 #define BLKRDCTLINT_V(x) ((x) << BLKRDCTLINT_S)
1222 #define BLKRDCTLINT_F    BLKRDCTLINT_V(1U)
1223 
1224 #define SGLWRCTLINT_S    19
1225 #define SGLWRCTLINT_V(x) ((x) << SGLWRCTLINT_S)
1226 #define SGLWRCTLINT_F    SGLWRCTLINT_V(1U)
1227 
1228 #define SGLRDCTLINT_S    18
1229 #define SGLRDCTLINT_V(x) ((x) << SGLRDCTLINT_S)
1230 #define SGLRDCTLINT_F    SGLRDCTLINT_V(1U)
1231 
1232 #define BLKWREEPROMINT_S    17
1233 #define BLKWREEPROMINT_V(x) ((x) << BLKWREEPROMINT_S)
1234 #define BLKWREEPROMINT_F    BLKWREEPROMINT_V(1U)
1235 
1236 #define BLKRDEEPROMINT_S    16
1237 #define BLKRDEEPROMINT_V(x) ((x) << BLKRDEEPROMINT_S)
1238 #define BLKRDEEPROMINT_F    BLKRDEEPROMINT_V(1U)
1239 
1240 #define SGLWREEPROMINT_S    15
1241 #define SGLWREEPROMINT_V(x) ((x) << SGLWREEPROMINT_S)
1242 #define SGLWREEPROMINT_F    SGLWREEPROMINT_V(1U)
1243 
1244 #define SGLRDEEPROMINT_S    14
1245 #define SGLRDEEPROMINT_V(x) ((x) << SGLRDEEPROMINT_S)
1246 #define SGLRDEEPROMINT_F    SGLRDEEPROMINT_V(1U)
1247 
1248 #define BLKWRFLASHINT_S    13
1249 #define BLKWRFLASHINT_V(x) ((x) << BLKWRFLASHINT_S)
1250 #define BLKWRFLASHINT_F    BLKWRFLASHINT_V(1U)
1251 
1252 #define BLKRDFLASHINT_S    12
1253 #define BLKRDFLASHINT_V(x) ((x) << BLKRDFLASHINT_S)
1254 #define BLKRDFLASHINT_F    BLKRDFLASHINT_V(1U)
1255 
1256 #define SGLWRFLASHINT_S    11
1257 #define SGLWRFLASHINT_V(x) ((x) << SGLWRFLASHINT_S)
1258 #define SGLWRFLASHINT_F    SGLWRFLASHINT_V(1U)
1259 
1260 #define SGLRDFLASHINT_S    10
1261 #define SGLRDFLASHINT_V(x) ((x) << SGLRDFLASHINT_S)
1262 #define SGLRDFLASHINT_F    SGLRDFLASHINT_V(1U)
1263 
1264 #define BLKWRBOOTINT_S    9
1265 #define BLKWRBOOTINT_V(x) ((x) << BLKWRBOOTINT_S)
1266 #define BLKWRBOOTINT_F    BLKWRBOOTINT_V(1U)
1267 
1268 #define BLKRDBOOTINT_S    8
1269 #define BLKRDBOOTINT_V(x) ((x) << BLKRDBOOTINT_S)
1270 #define BLKRDBOOTINT_F    BLKRDBOOTINT_V(1U)
1271 
1272 #define SGLWRBOOTINT_S    7
1273 #define SGLWRBOOTINT_V(x) ((x) << SGLWRBOOTINT_S)
1274 #define SGLWRBOOTINT_F    SGLWRBOOTINT_V(1U)
1275 
1276 #define SGLRDBOOTINT_S    6
1277 #define SGLRDBOOTINT_V(x) ((x) << SGLRDBOOTINT_S)
1278 #define SGLRDBOOTINT_F    SGLRDBOOTINT_V(1U)
1279 
1280 #define ILLWRBEINT_S    5
1281 #define ILLWRBEINT_V(x) ((x) << ILLWRBEINT_S)
1282 #define ILLWRBEINT_F    ILLWRBEINT_V(1U)
1283 
1284 #define ILLRDBEINT_S    4
1285 #define ILLRDBEINT_V(x) ((x) << ILLRDBEINT_S)
1286 #define ILLRDBEINT_F    ILLRDBEINT_V(1U)
1287 
1288 #define ILLRDINT_S    3
1289 #define ILLRDINT_V(x) ((x) << ILLRDINT_S)
1290 #define ILLRDINT_F    ILLRDINT_V(1U)
1291 
1292 #define ILLWRINT_S    2
1293 #define ILLWRINT_V(x) ((x) << ILLWRINT_S)
1294 #define ILLWRINT_F    ILLWRINT_V(1U)
1295 
1296 #define ILLTRANSINT_S    1
1297 #define ILLTRANSINT_V(x) ((x) << ILLTRANSINT_S)
1298 #define ILLTRANSINT_F    ILLTRANSINT_V(1U)
1299 
1300 #define RSVDSPACEINT_S    0
1301 #define RSVDSPACEINT_V(x) ((x) << RSVDSPACEINT_S)
1302 #define RSVDSPACEINT_F    RSVDSPACEINT_V(1U)
1303 
1304 /* registers for module TP */
1305 #define DBGLAWHLF_S    23
1306 #define DBGLAWHLF_V(x) ((x) << DBGLAWHLF_S)
1307 #define DBGLAWHLF_F    DBGLAWHLF_V(1U)
1308 
1309 #define DBGLAWPTR_S    16
1310 #define DBGLAWPTR_M    0x7fU
1311 #define DBGLAWPTR_G(x) (((x) >> DBGLAWPTR_S) & DBGLAWPTR_M)
1312 
1313 #define DBGLAENABLE_S    12
1314 #define DBGLAENABLE_V(x) ((x) << DBGLAENABLE_S)
1315 #define DBGLAENABLE_F    DBGLAENABLE_V(1U)
1316 
1317 #define DBGLARPTR_S    0
1318 #define DBGLARPTR_M    0x7fU
1319 #define DBGLARPTR_V(x) ((x) << DBGLARPTR_S)
1320 
1321 #define CRXPKTENC_S    3
1322 #define CRXPKTENC_V(x) ((x) << CRXPKTENC_S)
1323 #define CRXPKTENC_F    CRXPKTENC_V(1U)
1324 
1325 #define TP_DBG_LA_DATAL_A	0x7ed8
1326 #define TP_DBG_LA_CONFIG_A	0x7ed4
1327 #define TP_OUT_CONFIG_A		0x7d04
1328 #define TP_GLOBAL_CONFIG_A	0x7d08
1329 
1330 #define TP_CMM_TCB_BASE_A 0x7d10
1331 #define TP_CMM_MM_BASE_A 0x7d14
1332 #define TP_CMM_TIMER_BASE_A 0x7d18
1333 #define TP_PMM_TX_BASE_A 0x7d20
1334 #define TP_PMM_RX_BASE_A 0x7d28
1335 #define TP_PMM_RX_PAGE_SIZE_A 0x7d2c
1336 #define TP_PMM_RX_MAX_PAGE_A 0x7d30
1337 #define TP_PMM_TX_PAGE_SIZE_A 0x7d34
1338 #define TP_PMM_TX_MAX_PAGE_A 0x7d38
1339 #define TP_CMM_MM_MAX_PSTRUCT_A 0x7e6c
1340 
1341 #define PMRXNUMCHN_S    31
1342 #define PMRXNUMCHN_V(x) ((x) << PMRXNUMCHN_S)
1343 #define PMRXNUMCHN_F    PMRXNUMCHN_V(1U)
1344 
1345 #define PMTXNUMCHN_S    30
1346 #define PMTXNUMCHN_M    0x3U
1347 #define PMTXNUMCHN_G(x) (((x) >> PMTXNUMCHN_S) & PMTXNUMCHN_M)
1348 
1349 #define PMTXMAXPAGE_S    0
1350 #define PMTXMAXPAGE_M    0x1fffffU
1351 #define PMTXMAXPAGE_G(x) (((x) >> PMTXMAXPAGE_S) & PMTXMAXPAGE_M)
1352 
1353 #define PMRXMAXPAGE_S    0
1354 #define PMRXMAXPAGE_M    0x1fffffU
1355 #define PMRXMAXPAGE_G(x) (((x) >> PMRXMAXPAGE_S) & PMRXMAXPAGE_M)
1356 
1357 #define DBGLAMODE_S	14
1358 #define DBGLAMODE_M	0x3U
1359 #define DBGLAMODE_G(x)	(((x) >> DBGLAMODE_S) & DBGLAMODE_M)
1360 
1361 #define FIVETUPLELOOKUP_S    17
1362 #define FIVETUPLELOOKUP_M    0x3U
1363 #define FIVETUPLELOOKUP_V(x) ((x) << FIVETUPLELOOKUP_S)
1364 #define FIVETUPLELOOKUP_G(x) (((x) >> FIVETUPLELOOKUP_S) & FIVETUPLELOOKUP_M)
1365 
1366 #define TP_PARA_REG2_A 0x7d68
1367 
1368 #define MAXRXDATA_S    16
1369 #define MAXRXDATA_M    0xffffU
1370 #define MAXRXDATA_G(x) (((x) >> MAXRXDATA_S) & MAXRXDATA_M)
1371 
1372 #define TP_TIMER_RESOLUTION_A 0x7d90
1373 
1374 #define TIMERRESOLUTION_S    16
1375 #define TIMERRESOLUTION_M    0xffU
1376 #define TIMERRESOLUTION_G(x) (((x) >> TIMERRESOLUTION_S) & TIMERRESOLUTION_M)
1377 
1378 #define TIMESTAMPRESOLUTION_S    8
1379 #define TIMESTAMPRESOLUTION_M    0xffU
1380 #define TIMESTAMPRESOLUTION_G(x) \
1381 	(((x) >> TIMESTAMPRESOLUTION_S) & TIMESTAMPRESOLUTION_M)
1382 
1383 #define DELAYEDACKRESOLUTION_S    0
1384 #define DELAYEDACKRESOLUTION_M    0xffU
1385 #define DELAYEDACKRESOLUTION_G(x) \
1386 	(((x) >> DELAYEDACKRESOLUTION_S) & DELAYEDACKRESOLUTION_M)
1387 
1388 #define TP_SHIFT_CNT_A 0x7dc0
1389 #define TP_RXT_MIN_A 0x7d98
1390 #define TP_RXT_MAX_A 0x7d9c
1391 #define TP_PERS_MIN_A 0x7da0
1392 #define TP_PERS_MAX_A 0x7da4
1393 #define TP_KEEP_IDLE_A 0x7da8
1394 #define TP_KEEP_INTVL_A 0x7dac
1395 #define TP_INIT_SRTT_A 0x7db0
1396 #define TP_DACK_TIMER_A 0x7db4
1397 #define TP_FINWAIT2_TIMER_A 0x7db8
1398 
1399 #define INITSRTT_S    0
1400 #define INITSRTT_M    0xffffU
1401 #define INITSRTT_G(x) (((x) >> INITSRTT_S) & INITSRTT_M)
1402 
1403 #define PERSMAX_S    0
1404 #define PERSMAX_M    0x3fffffffU
1405 #define PERSMAX_V(x) ((x) << PERSMAX_S)
1406 #define PERSMAX_G(x) (((x) >> PERSMAX_S) & PERSMAX_M)
1407 
1408 #define SYNSHIFTMAX_S    24
1409 #define SYNSHIFTMAX_M    0xffU
1410 #define SYNSHIFTMAX_V(x) ((x) << SYNSHIFTMAX_S)
1411 #define SYNSHIFTMAX_G(x) (((x) >> SYNSHIFTMAX_S) & SYNSHIFTMAX_M)
1412 
1413 #define RXTSHIFTMAXR1_S    20
1414 #define RXTSHIFTMAXR1_M    0xfU
1415 #define RXTSHIFTMAXR1_V(x) ((x) << RXTSHIFTMAXR1_S)
1416 #define RXTSHIFTMAXR1_G(x) (((x) >> RXTSHIFTMAXR1_S) & RXTSHIFTMAXR1_M)
1417 
1418 #define RXTSHIFTMAXR2_S    16
1419 #define RXTSHIFTMAXR2_M    0xfU
1420 #define RXTSHIFTMAXR2_V(x) ((x) << RXTSHIFTMAXR2_S)
1421 #define RXTSHIFTMAXR2_G(x) (((x) >> RXTSHIFTMAXR2_S) & RXTSHIFTMAXR2_M)
1422 
1423 #define PERSHIFTBACKOFFMAX_S    12
1424 #define PERSHIFTBACKOFFMAX_M    0xfU
1425 #define PERSHIFTBACKOFFMAX_V(x) ((x) << PERSHIFTBACKOFFMAX_S)
1426 #define PERSHIFTBACKOFFMAX_G(x) \
1427 	(((x) >> PERSHIFTBACKOFFMAX_S) & PERSHIFTBACKOFFMAX_M)
1428 
1429 #define PERSHIFTMAX_S    8
1430 #define PERSHIFTMAX_M    0xfU
1431 #define PERSHIFTMAX_V(x) ((x) << PERSHIFTMAX_S)
1432 #define PERSHIFTMAX_G(x) (((x) >> PERSHIFTMAX_S) & PERSHIFTMAX_M)
1433 
1434 #define KEEPALIVEMAXR1_S    4
1435 #define KEEPALIVEMAXR1_M    0xfU
1436 #define KEEPALIVEMAXR1_V(x) ((x) << KEEPALIVEMAXR1_S)
1437 #define KEEPALIVEMAXR1_G(x) (((x) >> KEEPALIVEMAXR1_S) & KEEPALIVEMAXR1_M)
1438 
1439 #define KEEPALIVEMAXR2_S    0
1440 #define KEEPALIVEMAXR2_M    0xfU
1441 #define KEEPALIVEMAXR2_V(x) ((x) << KEEPALIVEMAXR2_S)
1442 #define KEEPALIVEMAXR2_G(x) (((x) >> KEEPALIVEMAXR2_S) & KEEPALIVEMAXR2_M)
1443 
1444 #define ROWINDEX_S    16
1445 #define ROWINDEX_V(x) ((x) << ROWINDEX_S)
1446 
1447 #define TP_CCTRL_TABLE_A	0x7ddc
1448 #define TP_PACE_TABLE_A 0x7dd8
1449 #define TP_MTU_TABLE_A		0x7de4
1450 
1451 #define MTUINDEX_S    24
1452 #define MTUINDEX_V(x) ((x) << MTUINDEX_S)
1453 
1454 #define MTUWIDTH_S    16
1455 #define MTUWIDTH_M    0xfU
1456 #define MTUWIDTH_V(x) ((x) << MTUWIDTH_S)
1457 #define MTUWIDTH_G(x) (((x) >> MTUWIDTH_S) & MTUWIDTH_M)
1458 
1459 #define MTUVALUE_S    0
1460 #define MTUVALUE_M    0x3fffU
1461 #define MTUVALUE_V(x) ((x) << MTUVALUE_S)
1462 #define MTUVALUE_G(x) (((x) >> MTUVALUE_S) & MTUVALUE_M)
1463 
1464 #define TP_RSS_LKP_TABLE_A	0x7dec
1465 #define TP_CMM_MM_RX_FLST_BASE_A 0x7e60
1466 #define TP_CMM_MM_TX_FLST_BASE_A 0x7e64
1467 #define TP_CMM_MM_PS_FLST_BASE_A 0x7e68
1468 
1469 #define LKPTBLROWVLD_S    31
1470 #define LKPTBLROWVLD_V(x) ((x) << LKPTBLROWVLD_S)
1471 #define LKPTBLROWVLD_F    LKPTBLROWVLD_V(1U)
1472 
1473 #define LKPTBLQUEUE1_S    10
1474 #define LKPTBLQUEUE1_M    0x3ffU
1475 #define LKPTBLQUEUE1_G(x) (((x) >> LKPTBLQUEUE1_S) & LKPTBLQUEUE1_M)
1476 
1477 #define LKPTBLQUEUE0_S    0
1478 #define LKPTBLQUEUE0_M    0x3ffU
1479 #define LKPTBLQUEUE0_G(x) (((x) >> LKPTBLQUEUE0_S) & LKPTBLQUEUE0_M)
1480 
1481 #define TP_TM_PIO_ADDR_A 0x7e18
1482 #define TP_TM_PIO_DATA_A 0x7e1c
1483 #define TP_MOD_CONFIG_A 0x7e24
1484 
1485 #define TIMERMODE_S    8
1486 #define TIMERMODE_M    0xffU
1487 #define TIMERMODE_G(x) (((x) >> TIMERMODE_S) & TIMERMODE_M)
1488 
1489 #define TP_TX_MOD_Q1_Q0_TIMER_SEPARATOR_A 0x3
1490 #define TP_TX_MOD_Q1_Q0_RATE_LIMIT_A 0x8
1491 
1492 #define TP_PIO_ADDR_A	0x7e40
1493 #define TP_PIO_DATA_A	0x7e44
1494 #define TP_MIB_INDEX_A	0x7e50
1495 #define TP_MIB_DATA_A	0x7e54
1496 #define TP_INT_CAUSE_A	0x7e74
1497 
1498 #define FLMTXFLSTEMPTY_S    30
1499 #define FLMTXFLSTEMPTY_V(x) ((x) << FLMTXFLSTEMPTY_S)
1500 #define FLMTXFLSTEMPTY_F    FLMTXFLSTEMPTY_V(1U)
1501 
1502 #define TP_TX_ORATE_A 0x7ebc
1503 
1504 #define OFDRATE3_S    24
1505 #define OFDRATE3_M    0xffU
1506 #define OFDRATE3_G(x) (((x) >> OFDRATE3_S) & OFDRATE3_M)
1507 
1508 #define OFDRATE2_S    16
1509 #define OFDRATE2_M    0xffU
1510 #define OFDRATE2_G(x) (((x) >> OFDRATE2_S) & OFDRATE2_M)
1511 
1512 #define OFDRATE1_S    8
1513 #define OFDRATE1_M    0xffU
1514 #define OFDRATE1_G(x) (((x) >> OFDRATE1_S) & OFDRATE1_M)
1515 
1516 #define OFDRATE0_S    0
1517 #define OFDRATE0_M    0xffU
1518 #define OFDRATE0_G(x) (((x) >> OFDRATE0_S) & OFDRATE0_M)
1519 
1520 #define TP_TX_TRATE_A 0x7ed0
1521 
1522 #define TNLRATE3_S    24
1523 #define TNLRATE3_M    0xffU
1524 #define TNLRATE3_G(x) (((x) >> TNLRATE3_S) & TNLRATE3_M)
1525 
1526 #define TNLRATE2_S    16
1527 #define TNLRATE2_M    0xffU
1528 #define TNLRATE2_G(x) (((x) >> TNLRATE2_S) & TNLRATE2_M)
1529 
1530 #define TNLRATE1_S    8
1531 #define TNLRATE1_M    0xffU
1532 #define TNLRATE1_G(x) (((x) >> TNLRATE1_S) & TNLRATE1_M)
1533 
1534 #define TNLRATE0_S    0
1535 #define TNLRATE0_M    0xffU
1536 #define TNLRATE0_G(x) (((x) >> TNLRATE0_S) & TNLRATE0_M)
1537 
1538 #define TP_VLAN_PRI_MAP_A 0x140
1539 
1540 #define FRAGMENTATION_S    9
1541 #define FRAGMENTATION_V(x) ((x) << FRAGMENTATION_S)
1542 #define FRAGMENTATION_F    FRAGMENTATION_V(1U)
1543 
1544 #define MPSHITTYPE_S    8
1545 #define MPSHITTYPE_V(x) ((x) << MPSHITTYPE_S)
1546 #define MPSHITTYPE_F    MPSHITTYPE_V(1U)
1547 
1548 #define MACMATCH_S    7
1549 #define MACMATCH_V(x) ((x) << MACMATCH_S)
1550 #define MACMATCH_F    MACMATCH_V(1U)
1551 
1552 #define ETHERTYPE_S    6
1553 #define ETHERTYPE_V(x) ((x) << ETHERTYPE_S)
1554 #define ETHERTYPE_F    ETHERTYPE_V(1U)
1555 
1556 #define PROTOCOL_S    5
1557 #define PROTOCOL_V(x) ((x) << PROTOCOL_S)
1558 #define PROTOCOL_F    PROTOCOL_V(1U)
1559 
1560 #define TOS_S    4
1561 #define TOS_V(x) ((x) << TOS_S)
1562 #define TOS_F    TOS_V(1U)
1563 
1564 #define VLAN_S    3
1565 #define VLAN_V(x) ((x) << VLAN_S)
1566 #define VLAN_F    VLAN_V(1U)
1567 
1568 #define VNIC_ID_S    2
1569 #define VNIC_ID_V(x) ((x) << VNIC_ID_S)
1570 #define VNIC_ID_F    VNIC_ID_V(1U)
1571 
1572 #define PORT_S    1
1573 #define PORT_V(x) ((x) << PORT_S)
1574 #define PORT_F    PORT_V(1U)
1575 
1576 #define FCOE_S    0
1577 #define FCOE_V(x) ((x) << FCOE_S)
1578 #define FCOE_F    FCOE_V(1U)
1579 
1580 #define FILTERMODE_S    15
1581 #define FILTERMODE_V(x) ((x) << FILTERMODE_S)
1582 #define FILTERMODE_F    FILTERMODE_V(1U)
1583 
1584 #define FCOEMASK_S    14
1585 #define FCOEMASK_V(x) ((x) << FCOEMASK_S)
1586 #define FCOEMASK_F    FCOEMASK_V(1U)
1587 
1588 #define TP_INGRESS_CONFIG_A	0x141
1589 
1590 #define VNIC_S    11
1591 #define VNIC_V(x) ((x) << VNIC_S)
1592 #define VNIC_F    VNIC_V(1U)
1593 
1594 #define CSUM_HAS_PSEUDO_HDR_S    10
1595 #define CSUM_HAS_PSEUDO_HDR_V(x) ((x) << CSUM_HAS_PSEUDO_HDR_S)
1596 #define CSUM_HAS_PSEUDO_HDR_F    CSUM_HAS_PSEUDO_HDR_V(1U)
1597 
1598 #define TP_MIB_MAC_IN_ERR_0_A	0x0
1599 #define TP_MIB_HDR_IN_ERR_0_A	0x4
1600 #define TP_MIB_TCP_IN_ERR_0_A	0x8
1601 #define TP_MIB_TCP_OUT_RST_A	0xc
1602 #define TP_MIB_TCP_IN_SEG_HI_A	0x10
1603 #define TP_MIB_TCP_IN_SEG_LO_A	0x11
1604 #define TP_MIB_TCP_OUT_SEG_HI_A	0x12
1605 #define TP_MIB_TCP_OUT_SEG_LO_A 0x13
1606 #define TP_MIB_TCP_RXT_SEG_HI_A	0x14
1607 #define TP_MIB_TCP_RXT_SEG_LO_A	0x15
1608 #define TP_MIB_TNL_CNG_DROP_0_A 0x18
1609 #define TP_MIB_OFD_CHN_DROP_0_A 0x1c
1610 #define TP_MIB_TCP_V6IN_ERR_0_A 0x28
1611 #define TP_MIB_TCP_V6OUT_RST_A	0x2c
1612 #define TP_MIB_OFD_ARP_DROP_A	0x36
1613 #define TP_MIB_CPL_IN_REQ_0_A	0x38
1614 #define TP_MIB_CPL_OUT_RSP_0_A	0x3c
1615 #define TP_MIB_TNL_DROP_0_A	0x44
1616 #define TP_MIB_FCOE_DDP_0_A	0x48
1617 #define TP_MIB_FCOE_DROP_0_A	0x4c
1618 #define TP_MIB_FCOE_BYTE_0_HI_A	0x50
1619 #define TP_MIB_OFD_VLN_DROP_0_A	0x58
1620 #define TP_MIB_USM_PKTS_A	0x5c
1621 #define TP_MIB_RQE_DFR_PKT_A	0x64
1622 
1623 #define ULP_TX_INT_CAUSE_A	0x8dcc
1624 #define ULP_TX_TPT_LLIMIT_A	0x8dd4
1625 #define ULP_TX_TPT_ULIMIT_A	0x8dd8
1626 #define ULP_TX_PBL_LLIMIT_A	0x8ddc
1627 #define ULP_TX_PBL_ULIMIT_A	0x8de0
1628 #define ULP_TX_ERR_TABLE_BASE_A 0x8e04
1629 
1630 #define PBL_BOUND_ERR_CH3_S    31
1631 #define PBL_BOUND_ERR_CH3_V(x) ((x) << PBL_BOUND_ERR_CH3_S)
1632 #define PBL_BOUND_ERR_CH3_F    PBL_BOUND_ERR_CH3_V(1U)
1633 
1634 #define PBL_BOUND_ERR_CH2_S    30
1635 #define PBL_BOUND_ERR_CH2_V(x) ((x) << PBL_BOUND_ERR_CH2_S)
1636 #define PBL_BOUND_ERR_CH2_F    PBL_BOUND_ERR_CH2_V(1U)
1637 
1638 #define PBL_BOUND_ERR_CH1_S    29
1639 #define PBL_BOUND_ERR_CH1_V(x) ((x) << PBL_BOUND_ERR_CH1_S)
1640 #define PBL_BOUND_ERR_CH1_F    PBL_BOUND_ERR_CH1_V(1U)
1641 
1642 #define PBL_BOUND_ERR_CH0_S    28
1643 #define PBL_BOUND_ERR_CH0_V(x) ((x) << PBL_BOUND_ERR_CH0_S)
1644 #define PBL_BOUND_ERR_CH0_F    PBL_BOUND_ERR_CH0_V(1U)
1645 
1646 #define PM_RX_INT_CAUSE_A	0x8fdc
1647 #define PM_RX_STAT_CONFIG_A 0x8fc8
1648 #define PM_RX_STAT_COUNT_A 0x8fcc
1649 #define PM_RX_STAT_LSB_A 0x8fd0
1650 #define PM_RX_DBG_CTRL_A 0x8fd0
1651 #define PM_RX_DBG_DATA_A 0x8fd4
1652 #define PM_RX_DBG_STAT_MSB_A 0x10013
1653 
1654 #define PMRX_FRAMING_ERROR_F	0x003ffff0U
1655 
1656 #define ZERO_E_CMD_ERROR_S    22
1657 #define ZERO_E_CMD_ERROR_V(x) ((x) << ZERO_E_CMD_ERROR_S)
1658 #define ZERO_E_CMD_ERROR_F    ZERO_E_CMD_ERROR_V(1U)
1659 
1660 #define OCSPI_PAR_ERROR_S    3
1661 #define OCSPI_PAR_ERROR_V(x) ((x) << OCSPI_PAR_ERROR_S)
1662 #define OCSPI_PAR_ERROR_F    OCSPI_PAR_ERROR_V(1U)
1663 
1664 #define DB_OPTIONS_PAR_ERROR_S    2
1665 #define DB_OPTIONS_PAR_ERROR_V(x) ((x) << DB_OPTIONS_PAR_ERROR_S)
1666 #define DB_OPTIONS_PAR_ERROR_F    DB_OPTIONS_PAR_ERROR_V(1U)
1667 
1668 #define IESPI_PAR_ERROR_S    1
1669 #define IESPI_PAR_ERROR_V(x) ((x) << IESPI_PAR_ERROR_S)
1670 #define IESPI_PAR_ERROR_F    IESPI_PAR_ERROR_V(1U)
1671 
1672 #define ULP_TX_LA_RDPTR_0_A 0x8ec0
1673 #define ULP_TX_LA_RDDATA_0_A 0x8ec4
1674 #define ULP_TX_LA_WRPTR_0_A 0x8ec8
1675 
1676 #define PMRX_E_PCMD_PAR_ERROR_S    0
1677 #define PMRX_E_PCMD_PAR_ERROR_V(x) ((x) << PMRX_E_PCMD_PAR_ERROR_S)
1678 #define PMRX_E_PCMD_PAR_ERROR_F    PMRX_E_PCMD_PAR_ERROR_V(1U)
1679 
1680 #define PM_TX_INT_CAUSE_A	0x8ffc
1681 #define PM_TX_STAT_CONFIG_A 0x8fe8
1682 #define PM_TX_STAT_COUNT_A 0x8fec
1683 #define PM_TX_STAT_LSB_A 0x8ff0
1684 #define PM_TX_DBG_CTRL_A 0x8ff0
1685 #define PM_TX_DBG_DATA_A 0x8ff4
1686 #define PM_TX_DBG_STAT_MSB_A 0x1001a
1687 
1688 #define PCMD_LEN_OVFL0_S    31
1689 #define PCMD_LEN_OVFL0_V(x) ((x) << PCMD_LEN_OVFL0_S)
1690 #define PCMD_LEN_OVFL0_F    PCMD_LEN_OVFL0_V(1U)
1691 
1692 #define PCMD_LEN_OVFL1_S    30
1693 #define PCMD_LEN_OVFL1_V(x) ((x) << PCMD_LEN_OVFL1_S)
1694 #define PCMD_LEN_OVFL1_F    PCMD_LEN_OVFL1_V(1U)
1695 
1696 #define PCMD_LEN_OVFL2_S    29
1697 #define PCMD_LEN_OVFL2_V(x) ((x) << PCMD_LEN_OVFL2_S)
1698 #define PCMD_LEN_OVFL2_F    PCMD_LEN_OVFL2_V(1U)
1699 
1700 #define ZERO_C_CMD_ERROR_S    28
1701 #define ZERO_C_CMD_ERROR_V(x) ((x) << ZERO_C_CMD_ERROR_S)
1702 #define ZERO_C_CMD_ERROR_F    ZERO_C_CMD_ERROR_V(1U)
1703 
1704 #define  PMTX_FRAMING_ERROR_F 0x0ffffff0U
1705 
1706 #define OESPI_PAR_ERROR_S    3
1707 #define OESPI_PAR_ERROR_V(x) ((x) << OESPI_PAR_ERROR_S)
1708 #define OESPI_PAR_ERROR_F    OESPI_PAR_ERROR_V(1U)
1709 
1710 #define ICSPI_PAR_ERROR_S    1
1711 #define ICSPI_PAR_ERROR_V(x) ((x) << ICSPI_PAR_ERROR_S)
1712 #define ICSPI_PAR_ERROR_F    ICSPI_PAR_ERROR_V(1U)
1713 
1714 #define PMTX_C_PCMD_PAR_ERROR_S    0
1715 #define PMTX_C_PCMD_PAR_ERROR_V(x) ((x) << PMTX_C_PCMD_PAR_ERROR_S)
1716 #define PMTX_C_PCMD_PAR_ERROR_F    PMTX_C_PCMD_PAR_ERROR_V(1U)
1717 
1718 #define MPS_PORT_STAT_TX_PORT_BYTES_L 0x400
1719 #define MPS_PORT_STAT_TX_PORT_BYTES_H 0x404
1720 #define MPS_PORT_STAT_TX_PORT_FRAMES_L 0x408
1721 #define MPS_PORT_STAT_TX_PORT_FRAMES_H 0x40c
1722 #define MPS_PORT_STAT_TX_PORT_BCAST_L 0x410
1723 #define MPS_PORT_STAT_TX_PORT_BCAST_H 0x414
1724 #define MPS_PORT_STAT_TX_PORT_MCAST_L 0x418
1725 #define MPS_PORT_STAT_TX_PORT_MCAST_H 0x41c
1726 #define MPS_PORT_STAT_TX_PORT_UCAST_L 0x420
1727 #define MPS_PORT_STAT_TX_PORT_UCAST_H 0x424
1728 #define MPS_PORT_STAT_TX_PORT_ERROR_L 0x428
1729 #define MPS_PORT_STAT_TX_PORT_ERROR_H 0x42c
1730 #define MPS_PORT_STAT_TX_PORT_64B_L 0x430
1731 #define MPS_PORT_STAT_TX_PORT_64B_H 0x434
1732 #define MPS_PORT_STAT_TX_PORT_65B_127B_L 0x438
1733 #define MPS_PORT_STAT_TX_PORT_65B_127B_H 0x43c
1734 #define MPS_PORT_STAT_TX_PORT_128B_255B_L 0x440
1735 #define MPS_PORT_STAT_TX_PORT_128B_255B_H 0x444
1736 #define MPS_PORT_STAT_TX_PORT_256B_511B_L 0x448
1737 #define MPS_PORT_STAT_TX_PORT_256B_511B_H 0x44c
1738 #define MPS_PORT_STAT_TX_PORT_512B_1023B_L 0x450
1739 #define MPS_PORT_STAT_TX_PORT_512B_1023B_H 0x454
1740 #define MPS_PORT_STAT_TX_PORT_1024B_1518B_L 0x458
1741 #define MPS_PORT_STAT_TX_PORT_1024B_1518B_H 0x45c
1742 #define MPS_PORT_STAT_TX_PORT_1519B_MAX_L 0x460
1743 #define MPS_PORT_STAT_TX_PORT_1519B_MAX_H 0x464
1744 #define MPS_PORT_STAT_TX_PORT_DROP_L 0x468
1745 #define MPS_PORT_STAT_TX_PORT_DROP_H 0x46c
1746 #define MPS_PORT_STAT_TX_PORT_PAUSE_L 0x470
1747 #define MPS_PORT_STAT_TX_PORT_PAUSE_H 0x474
1748 #define MPS_PORT_STAT_TX_PORT_PPP0_L 0x478
1749 #define MPS_PORT_STAT_TX_PORT_PPP0_H 0x47c
1750 #define MPS_PORT_STAT_TX_PORT_PPP1_L 0x480
1751 #define MPS_PORT_STAT_TX_PORT_PPP1_H 0x484
1752 #define MPS_PORT_STAT_TX_PORT_PPP2_L 0x488
1753 #define MPS_PORT_STAT_TX_PORT_PPP2_H 0x48c
1754 #define MPS_PORT_STAT_TX_PORT_PPP3_L 0x490
1755 #define MPS_PORT_STAT_TX_PORT_PPP3_H 0x494
1756 #define MPS_PORT_STAT_TX_PORT_PPP4_L 0x498
1757 #define MPS_PORT_STAT_TX_PORT_PPP4_H 0x49c
1758 #define MPS_PORT_STAT_TX_PORT_PPP5_L 0x4a0
1759 #define MPS_PORT_STAT_TX_PORT_PPP5_H 0x4a4
1760 #define MPS_PORT_STAT_TX_PORT_PPP6_L 0x4a8
1761 #define MPS_PORT_STAT_TX_PORT_PPP6_H 0x4ac
1762 #define MPS_PORT_STAT_TX_PORT_PPP7_L 0x4b0
1763 #define MPS_PORT_STAT_TX_PORT_PPP7_H 0x4b4
1764 #define MPS_PORT_STAT_LB_PORT_BYTES_L 0x4c0
1765 #define MPS_PORT_STAT_LB_PORT_BYTES_H 0x4c4
1766 #define MPS_PORT_STAT_LB_PORT_FRAMES_L 0x4c8
1767 #define MPS_PORT_STAT_LB_PORT_FRAMES_H 0x4cc
1768 #define MPS_PORT_STAT_LB_PORT_BCAST_L 0x4d0
1769 #define MPS_PORT_STAT_LB_PORT_BCAST_H 0x4d4
1770 #define MPS_PORT_STAT_LB_PORT_MCAST_L 0x4d8
1771 #define MPS_PORT_STAT_LB_PORT_MCAST_H 0x4dc
1772 #define MPS_PORT_STAT_LB_PORT_UCAST_L 0x4e0
1773 #define MPS_PORT_STAT_LB_PORT_UCAST_H 0x4e4
1774 #define MPS_PORT_STAT_LB_PORT_ERROR_L 0x4e8
1775 #define MPS_PORT_STAT_LB_PORT_ERROR_H 0x4ec
1776 #define MPS_PORT_STAT_LB_PORT_64B_L 0x4f0
1777 #define MPS_PORT_STAT_LB_PORT_64B_H 0x4f4
1778 #define MPS_PORT_STAT_LB_PORT_65B_127B_L 0x4f8
1779 #define MPS_PORT_STAT_LB_PORT_65B_127B_H 0x4fc
1780 #define MPS_PORT_STAT_LB_PORT_128B_255B_L 0x500
1781 #define MPS_PORT_STAT_LB_PORT_128B_255B_H 0x504
1782 #define MPS_PORT_STAT_LB_PORT_256B_511B_L 0x508
1783 #define MPS_PORT_STAT_LB_PORT_256B_511B_H 0x50c
1784 #define MPS_PORT_STAT_LB_PORT_512B_1023B_L 0x510
1785 #define MPS_PORT_STAT_LB_PORT_512B_1023B_H 0x514
1786 #define MPS_PORT_STAT_LB_PORT_1024B_1518B_L 0x518
1787 #define MPS_PORT_STAT_LB_PORT_1024B_1518B_H 0x51c
1788 #define MPS_PORT_STAT_LB_PORT_1519B_MAX_L 0x520
1789 #define MPS_PORT_STAT_LB_PORT_1519B_MAX_H 0x524
1790 #define MPS_PORT_STAT_LB_PORT_DROP_FRAMES 0x528
1791 #define MPS_PORT_STAT_LB_PORT_DROP_FRAMES_L 0x528
1792 #define MPS_PORT_STAT_RX_PORT_BYTES_L 0x540
1793 #define MPS_PORT_STAT_RX_PORT_BYTES_H 0x544
1794 #define MPS_PORT_STAT_RX_PORT_FRAMES_L 0x548
1795 #define MPS_PORT_STAT_RX_PORT_FRAMES_H 0x54c
1796 #define MPS_PORT_STAT_RX_PORT_BCAST_L 0x550
1797 #define MPS_PORT_STAT_RX_PORT_BCAST_H 0x554
1798 #define MPS_PORT_STAT_RX_PORT_MCAST_L 0x558
1799 #define MPS_PORT_STAT_RX_PORT_MCAST_H 0x55c
1800 #define MPS_PORT_STAT_RX_PORT_UCAST_L 0x560
1801 #define MPS_PORT_STAT_RX_PORT_UCAST_H 0x564
1802 #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_L 0x568
1803 #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_H 0x56c
1804 #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_L 0x570
1805 #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_H 0x574
1806 #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_L 0x578
1807 #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_H 0x57c
1808 #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_L 0x580
1809 #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_H 0x584
1810 #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_L 0x588
1811 #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_H 0x58c
1812 #define MPS_PORT_STAT_RX_PORT_64B_L 0x590
1813 #define MPS_PORT_STAT_RX_PORT_64B_H 0x594
1814 #define MPS_PORT_STAT_RX_PORT_65B_127B_L 0x598
1815 #define MPS_PORT_STAT_RX_PORT_65B_127B_H 0x59c
1816 #define MPS_PORT_STAT_RX_PORT_128B_255B_L 0x5a0
1817 #define MPS_PORT_STAT_RX_PORT_128B_255B_H 0x5a4
1818 #define MPS_PORT_STAT_RX_PORT_256B_511B_L 0x5a8
1819 #define MPS_PORT_STAT_RX_PORT_256B_511B_H 0x5ac
1820 #define MPS_PORT_STAT_RX_PORT_512B_1023B_L 0x5b0
1821 #define MPS_PORT_STAT_RX_PORT_512B_1023B_H 0x5b4
1822 #define MPS_PORT_STAT_RX_PORT_1024B_1518B_L 0x5b8
1823 #define MPS_PORT_STAT_RX_PORT_1024B_1518B_H 0x5bc
1824 #define MPS_PORT_STAT_RX_PORT_1519B_MAX_L 0x5c0
1825 #define MPS_PORT_STAT_RX_PORT_1519B_MAX_H 0x5c4
1826 #define MPS_PORT_STAT_RX_PORT_PAUSE_L 0x5c8
1827 #define MPS_PORT_STAT_RX_PORT_PAUSE_H 0x5cc
1828 #define MPS_PORT_STAT_RX_PORT_PPP0_L 0x5d0
1829 #define MPS_PORT_STAT_RX_PORT_PPP0_H 0x5d4
1830 #define MPS_PORT_STAT_RX_PORT_PPP1_L 0x5d8
1831 #define MPS_PORT_STAT_RX_PORT_PPP1_H 0x5dc
1832 #define MPS_PORT_STAT_RX_PORT_PPP2_L 0x5e0
1833 #define MPS_PORT_STAT_RX_PORT_PPP2_H 0x5e4
1834 #define MPS_PORT_STAT_RX_PORT_PPP3_L 0x5e8
1835 #define MPS_PORT_STAT_RX_PORT_PPP3_H 0x5ec
1836 #define MPS_PORT_STAT_RX_PORT_PPP4_L 0x5f0
1837 #define MPS_PORT_STAT_RX_PORT_PPP4_H 0x5f4
1838 #define MPS_PORT_STAT_RX_PORT_PPP5_L 0x5f8
1839 #define MPS_PORT_STAT_RX_PORT_PPP5_H 0x5fc
1840 #define MPS_PORT_STAT_RX_PORT_PPP6_L 0x600
1841 #define MPS_PORT_STAT_RX_PORT_PPP6_H 0x604
1842 #define MPS_PORT_STAT_RX_PORT_PPP7_L 0x608
1843 #define MPS_PORT_STAT_RX_PORT_PPP7_H 0x60c
1844 #define MPS_PORT_STAT_RX_PORT_LESS_64B_L 0x610
1845 #define MPS_PORT_STAT_RX_PORT_LESS_64B_H 0x614
1846 #define MAC_PORT_MAGIC_MACID_LO 0x824
1847 #define MAC_PORT_MAGIC_MACID_HI 0x828
1848 #define MAC_PORT_TX_TS_VAL_LO   0x928
1849 #define MAC_PORT_TX_TS_VAL_HI   0x92c
1850 
1851 #define MAC_PORT_EPIO_DATA0_A 0x8c0
1852 #define MAC_PORT_EPIO_DATA1_A 0x8c4
1853 #define MAC_PORT_EPIO_DATA2_A 0x8c8
1854 #define MAC_PORT_EPIO_DATA3_A 0x8cc
1855 #define MAC_PORT_EPIO_OP_A 0x8d0
1856 
1857 #define MAC_PORT_CFG2_A 0x818
1858 
1859 #define MPS_CMN_CTL_A	0x9000
1860 
1861 #define COUNTPAUSEMCRX_S    5
1862 #define COUNTPAUSEMCRX_V(x) ((x) << COUNTPAUSEMCRX_S)
1863 #define COUNTPAUSEMCRX_F    COUNTPAUSEMCRX_V(1U)
1864 
1865 #define COUNTPAUSESTATRX_S    4
1866 #define COUNTPAUSESTATRX_V(x) ((x) << COUNTPAUSESTATRX_S)
1867 #define COUNTPAUSESTATRX_F    COUNTPAUSESTATRX_V(1U)
1868 
1869 #define COUNTPAUSEMCTX_S    3
1870 #define COUNTPAUSEMCTX_V(x) ((x) << COUNTPAUSEMCTX_S)
1871 #define COUNTPAUSEMCTX_F    COUNTPAUSEMCTX_V(1U)
1872 
1873 #define COUNTPAUSESTATTX_S    2
1874 #define COUNTPAUSESTATTX_V(x) ((x) << COUNTPAUSESTATTX_S)
1875 #define COUNTPAUSESTATTX_F    COUNTPAUSESTATTX_V(1U)
1876 
1877 #define NUMPORTS_S    0
1878 #define NUMPORTS_M    0x3U
1879 #define NUMPORTS_G(x) (((x) >> NUMPORTS_S) & NUMPORTS_M)
1880 
1881 #define MPS_INT_CAUSE_A 0x9008
1882 #define MPS_TX_INT_CAUSE_A 0x9408
1883 #define MPS_STAT_CTL_A 0x9600
1884 
1885 #define FRMERR_S    15
1886 #define FRMERR_V(x) ((x) << FRMERR_S)
1887 #define FRMERR_F    FRMERR_V(1U)
1888 
1889 #define SECNTERR_S    14
1890 #define SECNTERR_V(x) ((x) << SECNTERR_S)
1891 #define SECNTERR_F    SECNTERR_V(1U)
1892 
1893 #define BUBBLE_S    13
1894 #define BUBBLE_V(x) ((x) << BUBBLE_S)
1895 #define BUBBLE_F    BUBBLE_V(1U)
1896 
1897 #define TXDESCFIFO_S    9
1898 #define TXDESCFIFO_M    0xfU
1899 #define TXDESCFIFO_V(x) ((x) << TXDESCFIFO_S)
1900 
1901 #define TXDATAFIFO_S    5
1902 #define TXDATAFIFO_M    0xfU
1903 #define TXDATAFIFO_V(x) ((x) << TXDATAFIFO_S)
1904 
1905 #define NCSIFIFO_S    4
1906 #define NCSIFIFO_V(x) ((x) << NCSIFIFO_S)
1907 #define NCSIFIFO_F    NCSIFIFO_V(1U)
1908 
1909 #define TPFIFO_S    0
1910 #define TPFIFO_M    0xfU
1911 #define TPFIFO_V(x) ((x) << TPFIFO_S)
1912 
1913 #define MPS_STAT_PERR_INT_CAUSE_SRAM_A		0x9614
1914 #define MPS_STAT_PERR_INT_CAUSE_TX_FIFO_A	0x9620
1915 #define MPS_STAT_PERR_INT_CAUSE_RX_FIFO_A	0x962c
1916 
1917 #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_L 0x9640
1918 #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_H 0x9644
1919 #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_L 0x9648
1920 #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_H 0x964c
1921 #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_L 0x9650
1922 #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_H 0x9654
1923 #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_L 0x9658
1924 #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_H 0x965c
1925 #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_L 0x9660
1926 #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_H 0x9664
1927 #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_L 0x9668
1928 #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_H 0x966c
1929 #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_L 0x9670
1930 #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_H 0x9674
1931 #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_L 0x9678
1932 #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_H 0x967c
1933 #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_L 0x9680
1934 #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_H 0x9684
1935 #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_L 0x9688
1936 #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_H 0x968c
1937 #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_L 0x9690
1938 #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_H 0x9694
1939 #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_L 0x9698
1940 #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_H 0x969c
1941 #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_L 0x96a0
1942 #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_H 0x96a4
1943 #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_L 0x96a8
1944 #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_H 0x96ac
1945 #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_L 0x96b0
1946 #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_H 0x96b4
1947 #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_L 0x96b8
1948 #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_H 0x96bc
1949 
1950 #define MPS_TRC_CFG_A 0x9800
1951 
1952 #define TRCFIFOEMPTY_S    4
1953 #define TRCFIFOEMPTY_V(x) ((x) << TRCFIFOEMPTY_S)
1954 #define TRCFIFOEMPTY_F    TRCFIFOEMPTY_V(1U)
1955 
1956 #define TRCIGNOREDROPINPUT_S    3
1957 #define TRCIGNOREDROPINPUT_V(x) ((x) << TRCIGNOREDROPINPUT_S)
1958 #define TRCIGNOREDROPINPUT_F    TRCIGNOREDROPINPUT_V(1U)
1959 
1960 #define TRCKEEPDUPLICATES_S    2
1961 #define TRCKEEPDUPLICATES_V(x) ((x) << TRCKEEPDUPLICATES_S)
1962 #define TRCKEEPDUPLICATES_F    TRCKEEPDUPLICATES_V(1U)
1963 
1964 #define TRCEN_S    1
1965 #define TRCEN_V(x) ((x) << TRCEN_S)
1966 #define TRCEN_F    TRCEN_V(1U)
1967 
1968 #define TRCMULTIFILTER_S    0
1969 #define TRCMULTIFILTER_V(x) ((x) << TRCMULTIFILTER_S)
1970 #define TRCMULTIFILTER_F    TRCMULTIFILTER_V(1U)
1971 
1972 #define MPS_TRC_RSS_CONTROL_A		0x9808
1973 #define MPS_TRC_FILTER1_RSS_CONTROL_A	0x9ff4
1974 #define MPS_TRC_FILTER2_RSS_CONTROL_A	0x9ffc
1975 #define MPS_TRC_FILTER3_RSS_CONTROL_A	0xa004
1976 #define MPS_T5_TRC_RSS_CONTROL_A	0xa00c
1977 
1978 #define RSSCONTROL_S    16
1979 #define RSSCONTROL_V(x) ((x) << RSSCONTROL_S)
1980 
1981 #define QUEUENUMBER_S    0
1982 #define QUEUENUMBER_V(x) ((x) << QUEUENUMBER_S)
1983 
1984 #define TFINVERTMATCH_S    24
1985 #define TFINVERTMATCH_V(x) ((x) << TFINVERTMATCH_S)
1986 #define TFINVERTMATCH_F    TFINVERTMATCH_V(1U)
1987 
1988 #define TFEN_S    22
1989 #define TFEN_V(x) ((x) << TFEN_S)
1990 #define TFEN_F    TFEN_V(1U)
1991 
1992 #define TFPORT_S    18
1993 #define TFPORT_M    0xfU
1994 #define TFPORT_V(x) ((x) << TFPORT_S)
1995 #define TFPORT_G(x) (((x) >> TFPORT_S) & TFPORT_M)
1996 
1997 #define TFLENGTH_S    8
1998 #define TFLENGTH_M    0x1fU
1999 #define TFLENGTH_V(x) ((x) << TFLENGTH_S)
2000 #define TFLENGTH_G(x) (((x) >> TFLENGTH_S) & TFLENGTH_M)
2001 
2002 #define TFOFFSET_S    0
2003 #define TFOFFSET_M    0x1fU
2004 #define TFOFFSET_V(x) ((x) << TFOFFSET_S)
2005 #define TFOFFSET_G(x) (((x) >> TFOFFSET_S) & TFOFFSET_M)
2006 
2007 #define T5_TFINVERTMATCH_S    25
2008 #define T5_TFINVERTMATCH_V(x) ((x) << T5_TFINVERTMATCH_S)
2009 #define T5_TFINVERTMATCH_F    T5_TFINVERTMATCH_V(1U)
2010 
2011 #define T5_TFEN_S    23
2012 #define T5_TFEN_V(x) ((x) << T5_TFEN_S)
2013 #define T5_TFEN_F    T5_TFEN_V(1U)
2014 
2015 #define T5_TFPORT_S    18
2016 #define T5_TFPORT_M    0x1fU
2017 #define T5_TFPORT_V(x) ((x) << T5_TFPORT_S)
2018 #define T5_TFPORT_G(x) (((x) >> T5_TFPORT_S) & T5_TFPORT_M)
2019 
2020 #define MPS_TRC_FILTER_MATCH_CTL_A_A 0x9810
2021 #define MPS_TRC_FILTER_MATCH_CTL_B_A 0x9820
2022 
2023 #define TFMINPKTSIZE_S    16
2024 #define TFMINPKTSIZE_M    0x1ffU
2025 #define TFMINPKTSIZE_V(x) ((x) << TFMINPKTSIZE_S)
2026 #define TFMINPKTSIZE_G(x) (((x) >> TFMINPKTSIZE_S) & TFMINPKTSIZE_M)
2027 
2028 #define TFCAPTUREMAX_S    0
2029 #define TFCAPTUREMAX_M    0x3fffU
2030 #define TFCAPTUREMAX_V(x) ((x) << TFCAPTUREMAX_S)
2031 #define TFCAPTUREMAX_G(x) (((x) >> TFCAPTUREMAX_S) & TFCAPTUREMAX_M)
2032 
2033 #define MPS_TRC_FILTER0_MATCH_A 0x9c00
2034 #define MPS_TRC_FILTER0_DONT_CARE_A 0x9c80
2035 #define MPS_TRC_FILTER1_MATCH_A 0x9d00
2036 
2037 #define TP_RSS_CONFIG_A 0x7df0
2038 
2039 #define TNL4TUPENIPV6_S    31
2040 #define TNL4TUPENIPV6_V(x) ((x) << TNL4TUPENIPV6_S)
2041 #define TNL4TUPENIPV6_F    TNL4TUPENIPV6_V(1U)
2042 
2043 #define TNL2TUPENIPV6_S    30
2044 #define TNL2TUPENIPV6_V(x) ((x) << TNL2TUPENIPV6_S)
2045 #define TNL2TUPENIPV6_F    TNL2TUPENIPV6_V(1U)
2046 
2047 #define TNL4TUPENIPV4_S    29
2048 #define TNL4TUPENIPV4_V(x) ((x) << TNL4TUPENIPV4_S)
2049 #define TNL4TUPENIPV4_F    TNL4TUPENIPV4_V(1U)
2050 
2051 #define TNL2TUPENIPV4_S    28
2052 #define TNL2TUPENIPV4_V(x) ((x) << TNL2TUPENIPV4_S)
2053 #define TNL2TUPENIPV4_F    TNL2TUPENIPV4_V(1U)
2054 
2055 #define TNLTCPSEL_S    27
2056 #define TNLTCPSEL_V(x) ((x) << TNLTCPSEL_S)
2057 #define TNLTCPSEL_F    TNLTCPSEL_V(1U)
2058 
2059 #define TNLIP6SEL_S    26
2060 #define TNLIP6SEL_V(x) ((x) << TNLIP6SEL_S)
2061 #define TNLIP6SEL_F    TNLIP6SEL_V(1U)
2062 
2063 #define TNLVRTSEL_S    25
2064 #define TNLVRTSEL_V(x) ((x) << TNLVRTSEL_S)
2065 #define TNLVRTSEL_F    TNLVRTSEL_V(1U)
2066 
2067 #define TNLMAPEN_S    24
2068 #define TNLMAPEN_V(x) ((x) << TNLMAPEN_S)
2069 #define TNLMAPEN_F    TNLMAPEN_V(1U)
2070 
2071 #define OFDHASHSAVE_S    19
2072 #define OFDHASHSAVE_V(x) ((x) << OFDHASHSAVE_S)
2073 #define OFDHASHSAVE_F    OFDHASHSAVE_V(1U)
2074 
2075 #define OFDVRTSEL_S    18
2076 #define OFDVRTSEL_V(x) ((x) << OFDVRTSEL_S)
2077 #define OFDVRTSEL_F    OFDVRTSEL_V(1U)
2078 
2079 #define OFDMAPEN_S    17
2080 #define OFDMAPEN_V(x) ((x) << OFDMAPEN_S)
2081 #define OFDMAPEN_F    OFDMAPEN_V(1U)
2082 
2083 #define OFDLKPEN_S    16
2084 #define OFDLKPEN_V(x) ((x) << OFDLKPEN_S)
2085 #define OFDLKPEN_F    OFDLKPEN_V(1U)
2086 
2087 #define SYN4TUPENIPV6_S    15
2088 #define SYN4TUPENIPV6_V(x) ((x) << SYN4TUPENIPV6_S)
2089 #define SYN4TUPENIPV6_F    SYN4TUPENIPV6_V(1U)
2090 
2091 #define SYN2TUPENIPV6_S    14
2092 #define SYN2TUPENIPV6_V(x) ((x) << SYN2TUPENIPV6_S)
2093 #define SYN2TUPENIPV6_F    SYN2TUPENIPV6_V(1U)
2094 
2095 #define SYN4TUPENIPV4_S    13
2096 #define SYN4TUPENIPV4_V(x) ((x) << SYN4TUPENIPV4_S)
2097 #define SYN4TUPENIPV4_F    SYN4TUPENIPV4_V(1U)
2098 
2099 #define SYN2TUPENIPV4_S    12
2100 #define SYN2TUPENIPV4_V(x) ((x) << SYN2TUPENIPV4_S)
2101 #define SYN2TUPENIPV4_F    SYN2TUPENIPV4_V(1U)
2102 
2103 #define SYNIP6SEL_S    11
2104 #define SYNIP6SEL_V(x) ((x) << SYNIP6SEL_S)
2105 #define SYNIP6SEL_F    SYNIP6SEL_V(1U)
2106 
2107 #define SYNVRTSEL_S    10
2108 #define SYNVRTSEL_V(x) ((x) << SYNVRTSEL_S)
2109 #define SYNVRTSEL_F    SYNVRTSEL_V(1U)
2110 
2111 #define SYNMAPEN_S    9
2112 #define SYNMAPEN_V(x) ((x) << SYNMAPEN_S)
2113 #define SYNMAPEN_F    SYNMAPEN_V(1U)
2114 
2115 #define SYNLKPEN_S    8
2116 #define SYNLKPEN_V(x) ((x) << SYNLKPEN_S)
2117 #define SYNLKPEN_F    SYNLKPEN_V(1U)
2118 
2119 #define CHANNELENABLE_S    7
2120 #define CHANNELENABLE_V(x) ((x) << CHANNELENABLE_S)
2121 #define CHANNELENABLE_F    CHANNELENABLE_V(1U)
2122 
2123 #define PORTENABLE_S    6
2124 #define PORTENABLE_V(x) ((x) << PORTENABLE_S)
2125 #define PORTENABLE_F    PORTENABLE_V(1U)
2126 
2127 #define TNLALLLOOKUP_S    5
2128 #define TNLALLLOOKUP_V(x) ((x) << TNLALLLOOKUP_S)
2129 #define TNLALLLOOKUP_F    TNLALLLOOKUP_V(1U)
2130 
2131 #define VIRTENABLE_S    4
2132 #define VIRTENABLE_V(x) ((x) << VIRTENABLE_S)
2133 #define VIRTENABLE_F    VIRTENABLE_V(1U)
2134 
2135 #define CONGESTIONENABLE_S    3
2136 #define CONGESTIONENABLE_V(x) ((x) << CONGESTIONENABLE_S)
2137 #define CONGESTIONENABLE_F    CONGESTIONENABLE_V(1U)
2138 
2139 #define HASHTOEPLITZ_S    2
2140 #define HASHTOEPLITZ_V(x) ((x) << HASHTOEPLITZ_S)
2141 #define HASHTOEPLITZ_F    HASHTOEPLITZ_V(1U)
2142 
2143 #define UDPENABLE_S    1
2144 #define UDPENABLE_V(x) ((x) << UDPENABLE_S)
2145 #define UDPENABLE_F    UDPENABLE_V(1U)
2146 
2147 #define DISABLE_S    0
2148 #define DISABLE_V(x) ((x) << DISABLE_S)
2149 #define DISABLE_F    DISABLE_V(1U)
2150 
2151 #define TP_RSS_CONFIG_TNL_A 0x7df4
2152 
2153 #define MASKSIZE_S    28
2154 #define MASKSIZE_M    0xfU
2155 #define MASKSIZE_V(x) ((x) << MASKSIZE_S)
2156 #define MASKSIZE_G(x) (((x) >> MASKSIZE_S) & MASKSIZE_M)
2157 
2158 #define MASKFILTER_S    16
2159 #define MASKFILTER_M    0x7ffU
2160 #define MASKFILTER_V(x) ((x) << MASKFILTER_S)
2161 #define MASKFILTER_G(x) (((x) >> MASKFILTER_S) & MASKFILTER_M)
2162 
2163 #define USEWIRECH_S    0
2164 #define USEWIRECH_V(x) ((x) << USEWIRECH_S)
2165 #define USEWIRECH_F    USEWIRECH_V(1U)
2166 
2167 #define HASHALL_S    2
2168 #define HASHALL_V(x) ((x) << HASHALL_S)
2169 #define HASHALL_F    HASHALL_V(1U)
2170 
2171 #define HASHETH_S    1
2172 #define HASHETH_V(x) ((x) << HASHETH_S)
2173 #define HASHETH_F    HASHETH_V(1U)
2174 
2175 #define TP_RSS_CONFIG_OFD_A 0x7df8
2176 
2177 #define RRCPLMAPEN_S    20
2178 #define RRCPLMAPEN_V(x) ((x) << RRCPLMAPEN_S)
2179 #define RRCPLMAPEN_F    RRCPLMAPEN_V(1U)
2180 
2181 #define RRCPLQUEWIDTH_S    16
2182 #define RRCPLQUEWIDTH_M    0xfU
2183 #define RRCPLQUEWIDTH_V(x) ((x) << RRCPLQUEWIDTH_S)
2184 #define RRCPLQUEWIDTH_G(x) (((x) >> RRCPLQUEWIDTH_S) & RRCPLQUEWIDTH_M)
2185 
2186 #define TP_RSS_CONFIG_SYN_A 0x7dfc
2187 #define TP_RSS_CONFIG_VRT_A 0x7e00
2188 
2189 #define VFRDRG_S    25
2190 #define VFRDRG_V(x) ((x) << VFRDRG_S)
2191 #define VFRDRG_F    VFRDRG_V(1U)
2192 
2193 #define VFRDEN_S    24
2194 #define VFRDEN_V(x) ((x) << VFRDEN_S)
2195 #define VFRDEN_F    VFRDEN_V(1U)
2196 
2197 #define VFPERREN_S    23
2198 #define VFPERREN_V(x) ((x) << VFPERREN_S)
2199 #define VFPERREN_F    VFPERREN_V(1U)
2200 
2201 #define KEYPERREN_S    22
2202 #define KEYPERREN_V(x) ((x) << KEYPERREN_S)
2203 #define KEYPERREN_F    KEYPERREN_V(1U)
2204 
2205 #define DISABLEVLAN_S    21
2206 #define DISABLEVLAN_V(x) ((x) << DISABLEVLAN_S)
2207 #define DISABLEVLAN_F    DISABLEVLAN_V(1U)
2208 
2209 #define ENABLEUP0_S    20
2210 #define ENABLEUP0_V(x) ((x) << ENABLEUP0_S)
2211 #define ENABLEUP0_F    ENABLEUP0_V(1U)
2212 
2213 #define HASHDELAY_S    16
2214 #define HASHDELAY_M    0xfU
2215 #define HASHDELAY_V(x) ((x) << HASHDELAY_S)
2216 #define HASHDELAY_G(x) (((x) >> HASHDELAY_S) & HASHDELAY_M)
2217 
2218 #define VFWRADDR_S    8
2219 #define VFWRADDR_M    0x7fU
2220 #define VFWRADDR_V(x) ((x) << VFWRADDR_S)
2221 #define VFWRADDR_G(x) (((x) >> VFWRADDR_S) & VFWRADDR_M)
2222 
2223 #define KEYMODE_S    6
2224 #define KEYMODE_M    0x3U
2225 #define KEYMODE_V(x) ((x) << KEYMODE_S)
2226 #define KEYMODE_G(x) (((x) >> KEYMODE_S) & KEYMODE_M)
2227 
2228 #define VFWREN_S    5
2229 #define VFWREN_V(x) ((x) << VFWREN_S)
2230 #define VFWREN_F    VFWREN_V(1U)
2231 
2232 #define KEYWREN_S    4
2233 #define KEYWREN_V(x) ((x) << KEYWREN_S)
2234 #define KEYWREN_F    KEYWREN_V(1U)
2235 
2236 #define KEYWRADDR_S    0
2237 #define KEYWRADDR_M    0xfU
2238 #define KEYWRADDR_V(x) ((x) << KEYWRADDR_S)
2239 #define KEYWRADDR_G(x) (((x) >> KEYWRADDR_S) & KEYWRADDR_M)
2240 
2241 #define KEYWRADDRX_S    30
2242 #define KEYWRADDRX_M    0x3U
2243 #define KEYWRADDRX_V(x) ((x) << KEYWRADDRX_S)
2244 #define KEYWRADDRX_G(x) (((x) >> KEYWRADDRX_S) & KEYWRADDRX_M)
2245 
2246 #define KEYEXTEND_S    26
2247 #define KEYEXTEND_V(x) ((x) << KEYEXTEND_S)
2248 #define KEYEXTEND_F    KEYEXTEND_V(1U)
2249 
2250 #define LKPIDXSIZE_S    24
2251 #define LKPIDXSIZE_M    0x3U
2252 #define LKPIDXSIZE_V(x) ((x) << LKPIDXSIZE_S)
2253 #define LKPIDXSIZE_G(x) (((x) >> LKPIDXSIZE_S) & LKPIDXSIZE_M)
2254 
2255 #define TP_RSS_VFL_CONFIG_A 0x3a
2256 #define TP_RSS_VFH_CONFIG_A 0x3b
2257 
2258 #define ENABLEUDPHASH_S    31
2259 #define ENABLEUDPHASH_V(x) ((x) << ENABLEUDPHASH_S)
2260 #define ENABLEUDPHASH_F    ENABLEUDPHASH_V(1U)
2261 
2262 #define VFUPEN_S    30
2263 #define VFUPEN_V(x) ((x) << VFUPEN_S)
2264 #define VFUPEN_F    VFUPEN_V(1U)
2265 
2266 #define VFVLNEX_S    28
2267 #define VFVLNEX_V(x) ((x) << VFVLNEX_S)
2268 #define VFVLNEX_F    VFVLNEX_V(1U)
2269 
2270 #define VFPRTEN_S    27
2271 #define VFPRTEN_V(x) ((x) << VFPRTEN_S)
2272 #define VFPRTEN_F    VFPRTEN_V(1U)
2273 
2274 #define VFCHNEN_S    26
2275 #define VFCHNEN_V(x) ((x) << VFCHNEN_S)
2276 #define VFCHNEN_F    VFCHNEN_V(1U)
2277 
2278 #define DEFAULTQUEUE_S    16
2279 #define DEFAULTQUEUE_M    0x3ffU
2280 #define DEFAULTQUEUE_G(x) (((x) >> DEFAULTQUEUE_S) & DEFAULTQUEUE_M)
2281 
2282 #define VFIP6TWOTUPEN_S    6
2283 #define VFIP6TWOTUPEN_V(x) ((x) << VFIP6TWOTUPEN_S)
2284 #define VFIP6TWOTUPEN_F    VFIP6TWOTUPEN_V(1U)
2285 
2286 #define VFIP4FOURTUPEN_S    5
2287 #define VFIP4FOURTUPEN_V(x) ((x) << VFIP4FOURTUPEN_S)
2288 #define VFIP4FOURTUPEN_F    VFIP4FOURTUPEN_V(1U)
2289 
2290 #define VFIP4TWOTUPEN_S    4
2291 #define VFIP4TWOTUPEN_V(x) ((x) << VFIP4TWOTUPEN_S)
2292 #define VFIP4TWOTUPEN_F    VFIP4TWOTUPEN_V(1U)
2293 
2294 #define KEYINDEX_S    0
2295 #define KEYINDEX_M    0xfU
2296 #define KEYINDEX_G(x) (((x) >> KEYINDEX_S) & KEYINDEX_M)
2297 
2298 #define MAPENABLE_S    31
2299 #define MAPENABLE_V(x) ((x) << MAPENABLE_S)
2300 #define MAPENABLE_F    MAPENABLE_V(1U)
2301 
2302 #define CHNENABLE_S    30
2303 #define CHNENABLE_V(x) ((x) << CHNENABLE_S)
2304 #define CHNENABLE_F    CHNENABLE_V(1U)
2305 
2306 #define LE_DB_DBGI_CONFIG_A 0x19cf0
2307 
2308 #define DBGICMDBUSY_S    3
2309 #define DBGICMDBUSY_V(x) ((x) << DBGICMDBUSY_S)
2310 #define DBGICMDBUSY_F    DBGICMDBUSY_V(1U)
2311 
2312 #define DBGICMDSTRT_S    2
2313 #define DBGICMDSTRT_V(x) ((x) << DBGICMDSTRT_S)
2314 #define DBGICMDSTRT_F    DBGICMDSTRT_V(1U)
2315 
2316 #define DBGICMDMODE_S    0
2317 #define DBGICMDMODE_M    0x3U
2318 #define DBGICMDMODE_V(x) ((x) << DBGICMDMODE_S)
2319 
2320 #define LE_DB_DBGI_REQ_TCAM_CMD_A 0x19cf4
2321 
2322 #define DBGICMD_S    20
2323 #define DBGICMD_M    0xfU
2324 #define DBGICMD_V(x) ((x) << DBGICMD_S)
2325 
2326 #define DBGITID_S    0
2327 #define DBGITID_M    0xfffffU
2328 #define DBGITID_V(x) ((x) << DBGITID_S)
2329 
2330 #define LE_DB_DBGI_REQ_DATA_A 0x19d00
2331 #define LE_DB_DBGI_RSP_STATUS_A 0x19d94
2332 
2333 #define LE_DB_DBGI_RSP_DATA_A 0x19da0
2334 
2335 #define PRTENABLE_S    29
2336 #define PRTENABLE_V(x) ((x) << PRTENABLE_S)
2337 #define PRTENABLE_F    PRTENABLE_V(1U)
2338 
2339 #define UDPFOURTUPEN_S    28
2340 #define UDPFOURTUPEN_V(x) ((x) << UDPFOURTUPEN_S)
2341 #define UDPFOURTUPEN_F    UDPFOURTUPEN_V(1U)
2342 
2343 #define IP6FOURTUPEN_S    27
2344 #define IP6FOURTUPEN_V(x) ((x) << IP6FOURTUPEN_S)
2345 #define IP6FOURTUPEN_F    IP6FOURTUPEN_V(1U)
2346 
2347 #define IP6TWOTUPEN_S    26
2348 #define IP6TWOTUPEN_V(x) ((x) << IP6TWOTUPEN_S)
2349 #define IP6TWOTUPEN_F    IP6TWOTUPEN_V(1U)
2350 
2351 #define IP4FOURTUPEN_S    25
2352 #define IP4FOURTUPEN_V(x) ((x) << IP4FOURTUPEN_S)
2353 #define IP4FOURTUPEN_F    IP4FOURTUPEN_V(1U)
2354 
2355 #define IP4TWOTUPEN_S    24
2356 #define IP4TWOTUPEN_V(x) ((x) << IP4TWOTUPEN_S)
2357 #define IP4TWOTUPEN_F    IP4TWOTUPEN_V(1U)
2358 
2359 #define IVFWIDTH_S    20
2360 #define IVFWIDTH_M    0xfU
2361 #define IVFWIDTH_V(x) ((x) << IVFWIDTH_S)
2362 #define IVFWIDTH_G(x) (((x) >> IVFWIDTH_S) & IVFWIDTH_M)
2363 
2364 #define CH1DEFAULTQUEUE_S    10
2365 #define CH1DEFAULTQUEUE_M    0x3ffU
2366 #define CH1DEFAULTQUEUE_V(x) ((x) << CH1DEFAULTQUEUE_S)
2367 #define CH1DEFAULTQUEUE_G(x) (((x) >> CH1DEFAULTQUEUE_S) & CH1DEFAULTQUEUE_M)
2368 
2369 #define CH0DEFAULTQUEUE_S    0
2370 #define CH0DEFAULTQUEUE_M    0x3ffU
2371 #define CH0DEFAULTQUEUE_V(x) ((x) << CH0DEFAULTQUEUE_S)
2372 #define CH0DEFAULTQUEUE_G(x) (((x) >> CH0DEFAULTQUEUE_S) & CH0DEFAULTQUEUE_M)
2373 
2374 #define VFLKPIDX_S    8
2375 #define VFLKPIDX_M    0xffU
2376 #define VFLKPIDX_G(x) (((x) >> VFLKPIDX_S) & VFLKPIDX_M)
2377 
2378 #define T6_VFWRADDR_S    8
2379 #define T6_VFWRADDR_M    0xffU
2380 #define T6_VFWRADDR_V(x) ((x) << T6_VFWRADDR_S)
2381 #define T6_VFWRADDR_G(x) (((x) >> T6_VFWRADDR_S) & T6_VFWRADDR_M)
2382 
2383 #define TP_RSS_CONFIG_CNG_A 0x7e04
2384 #define TP_RSS_SECRET_KEY0_A 0x40
2385 #define TP_RSS_PF0_CONFIG_A 0x30
2386 #define TP_RSS_PF_MAP_A 0x38
2387 #define TP_RSS_PF_MSK_A 0x39
2388 
2389 #define PF1LKPIDX_S    3
2390 
2391 #define PF0LKPIDX_M    0x7U
2392 
2393 #define PF1MSKSIZE_S    4
2394 #define PF1MSKSIZE_M    0xfU
2395 
2396 #define CHNCOUNT3_S    31
2397 #define CHNCOUNT3_V(x) ((x) << CHNCOUNT3_S)
2398 #define CHNCOUNT3_F    CHNCOUNT3_V(1U)
2399 
2400 #define CHNCOUNT2_S    30
2401 #define CHNCOUNT2_V(x) ((x) << CHNCOUNT2_S)
2402 #define CHNCOUNT2_F    CHNCOUNT2_V(1U)
2403 
2404 #define CHNCOUNT1_S    29
2405 #define CHNCOUNT1_V(x) ((x) << CHNCOUNT1_S)
2406 #define CHNCOUNT1_F    CHNCOUNT1_V(1U)
2407 
2408 #define CHNCOUNT0_S    28
2409 #define CHNCOUNT0_V(x) ((x) << CHNCOUNT0_S)
2410 #define CHNCOUNT0_F    CHNCOUNT0_V(1U)
2411 
2412 #define CHNUNDFLOW3_S    27
2413 #define CHNUNDFLOW3_V(x) ((x) << CHNUNDFLOW3_S)
2414 #define CHNUNDFLOW3_F    CHNUNDFLOW3_V(1U)
2415 
2416 #define CHNUNDFLOW2_S    26
2417 #define CHNUNDFLOW2_V(x) ((x) << CHNUNDFLOW2_S)
2418 #define CHNUNDFLOW2_F    CHNUNDFLOW2_V(1U)
2419 
2420 #define CHNUNDFLOW1_S    25
2421 #define CHNUNDFLOW1_V(x) ((x) << CHNUNDFLOW1_S)
2422 #define CHNUNDFLOW1_F    CHNUNDFLOW1_V(1U)
2423 
2424 #define CHNUNDFLOW0_S    24
2425 #define CHNUNDFLOW0_V(x) ((x) << CHNUNDFLOW0_S)
2426 #define CHNUNDFLOW0_F    CHNUNDFLOW0_V(1U)
2427 
2428 #define RSTCHN3_S    19
2429 #define RSTCHN3_V(x) ((x) << RSTCHN3_S)
2430 #define RSTCHN3_F    RSTCHN3_V(1U)
2431 
2432 #define RSTCHN2_S    18
2433 #define RSTCHN2_V(x) ((x) << RSTCHN2_S)
2434 #define RSTCHN2_F    RSTCHN2_V(1U)
2435 
2436 #define RSTCHN1_S    17
2437 #define RSTCHN1_V(x) ((x) << RSTCHN1_S)
2438 #define RSTCHN1_F    RSTCHN1_V(1U)
2439 
2440 #define RSTCHN0_S    16
2441 #define RSTCHN0_V(x) ((x) << RSTCHN0_S)
2442 #define RSTCHN0_F    RSTCHN0_V(1U)
2443 
2444 #define UPDVLD_S    15
2445 #define UPDVLD_V(x) ((x) << UPDVLD_S)
2446 #define UPDVLD_F    UPDVLD_V(1U)
2447 
2448 #define XOFF_S    14
2449 #define XOFF_V(x) ((x) << XOFF_S)
2450 #define XOFF_F    XOFF_V(1U)
2451 
2452 #define UPDCHN3_S    13
2453 #define UPDCHN3_V(x) ((x) << UPDCHN3_S)
2454 #define UPDCHN3_F    UPDCHN3_V(1U)
2455 
2456 #define UPDCHN2_S    12
2457 #define UPDCHN2_V(x) ((x) << UPDCHN2_S)
2458 #define UPDCHN2_F    UPDCHN2_V(1U)
2459 
2460 #define UPDCHN1_S    11
2461 #define UPDCHN1_V(x) ((x) << UPDCHN1_S)
2462 #define UPDCHN1_F    UPDCHN1_V(1U)
2463 
2464 #define UPDCHN0_S    10
2465 #define UPDCHN0_V(x) ((x) << UPDCHN0_S)
2466 #define UPDCHN0_F    UPDCHN0_V(1U)
2467 
2468 #define QUEUE_S    0
2469 #define QUEUE_M    0x3ffU
2470 #define QUEUE_V(x) ((x) << QUEUE_S)
2471 #define QUEUE_G(x) (((x) >> QUEUE_S) & QUEUE_M)
2472 
2473 #define MPS_TRC_INT_CAUSE_A	0x985c
2474 
2475 #define MISCPERR_S    8
2476 #define MISCPERR_V(x) ((x) << MISCPERR_S)
2477 #define MISCPERR_F    MISCPERR_V(1U)
2478 
2479 #define PKTFIFO_S    4
2480 #define PKTFIFO_M    0xfU
2481 #define PKTFIFO_V(x) ((x) << PKTFIFO_S)
2482 
2483 #define FILTMEM_S    0
2484 #define FILTMEM_M    0xfU
2485 #define FILTMEM_V(x) ((x) << FILTMEM_S)
2486 
2487 #define MPS_CLS_INT_CAUSE_A 0xd028
2488 
2489 #define HASHSRAM_S    2
2490 #define HASHSRAM_V(x) ((x) << HASHSRAM_S)
2491 #define HASHSRAM_F    HASHSRAM_V(1U)
2492 
2493 #define MATCHTCAM_S    1
2494 #define MATCHTCAM_V(x) ((x) << MATCHTCAM_S)
2495 #define MATCHTCAM_F    MATCHTCAM_V(1U)
2496 
2497 #define MATCHSRAM_S    0
2498 #define MATCHSRAM_V(x) ((x) << MATCHSRAM_S)
2499 #define MATCHSRAM_F    MATCHSRAM_V(1U)
2500 
2501 #define MPS_RX_PG_RSV0_A 0x11010
2502 #define MPS_RX_PG_RSV4_A 0x11020
2503 #define MPS_RX_PERR_INT_CAUSE_A 0x11074
2504 #define MPS_RX_MAC_BG_PG_CNT0_A 0x11208
2505 #define MPS_RX_LPBK_BG_PG_CNT0_A 0x11218
2506 
2507 #define MPS_CLS_TCAM_Y_L_A 0xf000
2508 #define MPS_CLS_TCAM_DATA0_A 0xf000
2509 #define MPS_CLS_TCAM_DATA1_A 0xf004
2510 
2511 #define CTLREQID_S    30
2512 #define CTLREQID_V(x) ((x) << CTLREQID_S)
2513 
2514 #define MPS_VF_RPLCT_MAP0_A 0x1111c
2515 #define MPS_VF_RPLCT_MAP1_A 0x11120
2516 #define MPS_VF_RPLCT_MAP2_A 0x11124
2517 #define MPS_VF_RPLCT_MAP3_A 0x11128
2518 #define MPS_VF_RPLCT_MAP4_A 0x11300
2519 #define MPS_VF_RPLCT_MAP5_A 0x11304
2520 #define MPS_VF_RPLCT_MAP6_A 0x11308
2521 #define MPS_VF_RPLCT_MAP7_A 0x1130c
2522 
2523 #define VIDL_S    16
2524 #define VIDL_M    0xffffU
2525 #define VIDL_G(x) (((x) >> VIDL_S) & VIDL_M)
2526 
2527 #define DATALKPTYPE_S    10
2528 #define DATALKPTYPE_M    0x3U
2529 #define DATALKPTYPE_G(x) (((x) >> DATALKPTYPE_S) & DATALKPTYPE_M)
2530 
2531 #define DATAPORTNUM_S    12
2532 #define DATAPORTNUM_M    0xfU
2533 #define DATAPORTNUM_G(x) (((x) >> DATAPORTNUM_S) & DATAPORTNUM_M)
2534 
2535 #define DATADIPHIT_S    8
2536 #define DATADIPHIT_V(x) ((x) << DATADIPHIT_S)
2537 #define DATADIPHIT_F    DATADIPHIT_V(1U)
2538 
2539 #define DATAVIDH2_S    7
2540 #define DATAVIDH2_V(x) ((x) << DATAVIDH2_S)
2541 #define DATAVIDH2_F    DATAVIDH2_V(1U)
2542 
2543 #define DATAVIDH1_S    0
2544 #define DATAVIDH1_M    0x7fU
2545 #define DATAVIDH1_G(x) (((x) >> DATAVIDH1_S) & DATAVIDH1_M)
2546 
2547 #define MPS_CLS_TCAM_RDATA0_REQ_ID1_A 0xf020
2548 #define MPS_CLS_TCAM_RDATA1_REQ_ID1_A 0xf024
2549 #define MPS_CLS_TCAM_RDATA2_REQ_ID1_A 0xf028
2550 
2551 #define USED_S    16
2552 #define USED_M    0x7ffU
2553 #define USED_G(x) (((x) >> USED_S) & USED_M)
2554 
2555 #define ALLOC_S    0
2556 #define ALLOC_M    0x7ffU
2557 #define ALLOC_G(x) (((x) >> ALLOC_S) & ALLOC_M)
2558 
2559 #define T5_USED_S    16
2560 #define T5_USED_M    0xfffU
2561 #define T5_USED_G(x) (((x) >> T5_USED_S) & T5_USED_M)
2562 
2563 #define T5_ALLOC_S    0
2564 #define T5_ALLOC_M    0xfffU
2565 #define T5_ALLOC_G(x) (((x) >> T5_ALLOC_S) & T5_ALLOC_M)
2566 
2567 #define DMACH_S    0
2568 #define DMACH_M    0xffffU
2569 #define DMACH_G(x) (((x) >> DMACH_S) & DMACH_M)
2570 
2571 #define MPS_CLS_TCAM_X_L_A 0xf008
2572 #define MPS_CLS_TCAM_DATA2_CTL_A 0xf008
2573 
2574 #define CTLCMDTYPE_S    31
2575 #define CTLCMDTYPE_V(x) ((x) << CTLCMDTYPE_S)
2576 #define CTLCMDTYPE_F    CTLCMDTYPE_V(1U)
2577 
2578 #define CTLTCAMSEL_S    25
2579 #define CTLTCAMSEL_V(x) ((x) << CTLTCAMSEL_S)
2580 
2581 #define CTLTCAMINDEX_S    17
2582 #define CTLTCAMINDEX_V(x) ((x) << CTLTCAMINDEX_S)
2583 
2584 #define CTLXYBITSEL_S    16
2585 #define CTLXYBITSEL_V(x) ((x) << CTLXYBITSEL_S)
2586 
2587 #define MPS_CLS_TCAM_Y_L(idx) (MPS_CLS_TCAM_Y_L_A + (idx) * 16)
2588 #define NUM_MPS_CLS_TCAM_Y_L_INSTANCES 512
2589 
2590 #define MPS_CLS_TCAM_X_L(idx) (MPS_CLS_TCAM_X_L_A + (idx) * 16)
2591 #define NUM_MPS_CLS_TCAM_X_L_INSTANCES 512
2592 
2593 #define MPS_CLS_SRAM_L_A 0xe000
2594 
2595 #define T6_MULTILISTEN0_S    26
2596 
2597 #define T6_SRAM_PRIO3_S    23
2598 #define T6_SRAM_PRIO3_M    0x7U
2599 #define T6_SRAM_PRIO3_G(x) (((x) >> T6_SRAM_PRIO3_S) & T6_SRAM_PRIO3_M)
2600 
2601 #define T6_SRAM_PRIO2_S    20
2602 #define T6_SRAM_PRIO2_M    0x7U
2603 #define T6_SRAM_PRIO2_G(x) (((x) >> T6_SRAM_PRIO2_S) & T6_SRAM_PRIO2_M)
2604 
2605 #define T6_SRAM_PRIO1_S    17
2606 #define T6_SRAM_PRIO1_M    0x7U
2607 #define T6_SRAM_PRIO1_G(x) (((x) >> T6_SRAM_PRIO1_S) & T6_SRAM_PRIO1_M)
2608 
2609 #define T6_SRAM_PRIO0_S    14
2610 #define T6_SRAM_PRIO0_M    0x7U
2611 #define T6_SRAM_PRIO0_G(x) (((x) >> T6_SRAM_PRIO0_S) & T6_SRAM_PRIO0_M)
2612 
2613 #define T6_SRAM_VLD_S    13
2614 #define T6_SRAM_VLD_V(x) ((x) << T6_SRAM_VLD_S)
2615 #define T6_SRAM_VLD_F    T6_SRAM_VLD_V(1U)
2616 
2617 #define T6_REPLICATE_S    12
2618 #define T6_REPLICATE_V(x) ((x) << T6_REPLICATE_S)
2619 #define T6_REPLICATE_F    T6_REPLICATE_V(1U)
2620 
2621 #define T6_PF_S    9
2622 #define T6_PF_M    0x7U
2623 #define T6_PF_G(x) (((x) >> T6_PF_S) & T6_PF_M)
2624 
2625 #define T6_VF_VALID_S    8
2626 #define T6_VF_VALID_V(x) ((x) << T6_VF_VALID_S)
2627 #define T6_VF_VALID_F    T6_VF_VALID_V(1U)
2628 
2629 #define T6_VF_S    0
2630 #define T6_VF_M    0xffU
2631 #define T6_VF_G(x) (((x) >> T6_VF_S) & T6_VF_M)
2632 
2633 #define MPS_CLS_SRAM_H_A 0xe004
2634 
2635 #define MPS_CLS_SRAM_L(idx) (MPS_CLS_SRAM_L_A + (idx) * 8)
2636 #define NUM_MPS_CLS_SRAM_L_INSTANCES 336
2637 
2638 #define MPS_CLS_SRAM_H(idx) (MPS_CLS_SRAM_H_A + (idx) * 8)
2639 #define NUM_MPS_CLS_SRAM_H_INSTANCES 336
2640 
2641 #define MULTILISTEN0_S    25
2642 
2643 #define REPLICATE_S    11
2644 #define REPLICATE_V(x) ((x) << REPLICATE_S)
2645 #define REPLICATE_F    REPLICATE_V(1U)
2646 
2647 #define PF_S    8
2648 #define PF_M    0x7U
2649 #define PF_G(x) (((x) >> PF_S) & PF_M)
2650 
2651 #define VF_VALID_S    7
2652 #define VF_VALID_V(x) ((x) << VF_VALID_S)
2653 #define VF_VALID_F    VF_VALID_V(1U)
2654 
2655 #define VF_S    0
2656 #define VF_M    0x7fU
2657 #define VF_G(x) (((x) >> VF_S) & VF_M)
2658 
2659 #define SRAM_PRIO3_S    22
2660 #define SRAM_PRIO3_M    0x7U
2661 #define SRAM_PRIO3_G(x) (((x) >> SRAM_PRIO3_S) & SRAM_PRIO3_M)
2662 
2663 #define SRAM_PRIO2_S    19
2664 #define SRAM_PRIO2_M    0x7U
2665 #define SRAM_PRIO2_G(x) (((x) >> SRAM_PRIO2_S) & SRAM_PRIO2_M)
2666 
2667 #define SRAM_PRIO1_S    16
2668 #define SRAM_PRIO1_M    0x7U
2669 #define SRAM_PRIO1_G(x) (((x) >> SRAM_PRIO1_S) & SRAM_PRIO1_M)
2670 
2671 #define SRAM_PRIO0_S    13
2672 #define SRAM_PRIO0_M    0x7U
2673 #define SRAM_PRIO0_G(x) (((x) >> SRAM_PRIO0_S) & SRAM_PRIO0_M)
2674 
2675 #define SRAM_VLD_S    12
2676 #define SRAM_VLD_V(x) ((x) << SRAM_VLD_S)
2677 #define SRAM_VLD_F    SRAM_VLD_V(1U)
2678 
2679 #define PORTMAP_S    0
2680 #define PORTMAP_M    0xfU
2681 #define PORTMAP_G(x) (((x) >> PORTMAP_S) & PORTMAP_M)
2682 
2683 #define CPL_INTR_CAUSE_A 0x19054
2684 
2685 #define CIM_OP_MAP_PERR_S    5
2686 #define CIM_OP_MAP_PERR_V(x) ((x) << CIM_OP_MAP_PERR_S)
2687 #define CIM_OP_MAP_PERR_F    CIM_OP_MAP_PERR_V(1U)
2688 
2689 #define CIM_OVFL_ERROR_S    4
2690 #define CIM_OVFL_ERROR_V(x) ((x) << CIM_OVFL_ERROR_S)
2691 #define CIM_OVFL_ERROR_F    CIM_OVFL_ERROR_V(1U)
2692 
2693 #define TP_FRAMING_ERROR_S    3
2694 #define TP_FRAMING_ERROR_V(x) ((x) << TP_FRAMING_ERROR_S)
2695 #define TP_FRAMING_ERROR_F    TP_FRAMING_ERROR_V(1U)
2696 
2697 #define SGE_FRAMING_ERROR_S    2
2698 #define SGE_FRAMING_ERROR_V(x) ((x) << SGE_FRAMING_ERROR_S)
2699 #define SGE_FRAMING_ERROR_F    SGE_FRAMING_ERROR_V(1U)
2700 
2701 #define CIM_FRAMING_ERROR_S    1
2702 #define CIM_FRAMING_ERROR_V(x) ((x) << CIM_FRAMING_ERROR_S)
2703 #define CIM_FRAMING_ERROR_F    CIM_FRAMING_ERROR_V(1U)
2704 
2705 #define ZERO_SWITCH_ERROR_S    0
2706 #define ZERO_SWITCH_ERROR_V(x) ((x) << ZERO_SWITCH_ERROR_S)
2707 #define ZERO_SWITCH_ERROR_F    ZERO_SWITCH_ERROR_V(1U)
2708 
2709 #define SMB_INT_CAUSE_A 0x19090
2710 
2711 #define MSTTXFIFOPARINT_S    21
2712 #define MSTTXFIFOPARINT_V(x) ((x) << MSTTXFIFOPARINT_S)
2713 #define MSTTXFIFOPARINT_F    MSTTXFIFOPARINT_V(1U)
2714 
2715 #define MSTRXFIFOPARINT_S    20
2716 #define MSTRXFIFOPARINT_V(x) ((x) << MSTRXFIFOPARINT_S)
2717 #define MSTRXFIFOPARINT_F    MSTRXFIFOPARINT_V(1U)
2718 
2719 #define SLVFIFOPARINT_S    19
2720 #define SLVFIFOPARINT_V(x) ((x) << SLVFIFOPARINT_S)
2721 #define SLVFIFOPARINT_F    SLVFIFOPARINT_V(1U)
2722 
2723 #define ULP_RX_INT_CAUSE_A 0x19158
2724 #define ULP_RX_ISCSI_LLIMIT_A 0x1915c
2725 #define ULP_RX_ISCSI_ULIMIT_A 0x19160
2726 #define ULP_RX_ISCSI_TAGMASK_A 0x19164
2727 #define ULP_RX_ISCSI_PSZ_A 0x19168
2728 #define ULP_RX_TDDP_LLIMIT_A 0x1916c
2729 #define ULP_RX_TDDP_ULIMIT_A 0x19170
2730 #define ULP_RX_STAG_LLIMIT_A 0x1917c
2731 #define ULP_RX_STAG_ULIMIT_A 0x19180
2732 #define ULP_RX_RQ_LLIMIT_A 0x19184
2733 #define ULP_RX_RQ_ULIMIT_A 0x19188
2734 #define ULP_RX_PBL_LLIMIT_A 0x1918c
2735 #define ULP_RX_PBL_ULIMIT_A 0x19190
2736 #define ULP_RX_CTX_BASE_A 0x19194
2737 #define ULP_RX_RQUDP_LLIMIT_A 0x191a4
2738 #define ULP_RX_RQUDP_ULIMIT_A 0x191a8
2739 #define ULP_RX_LA_CTL_A 0x1923c
2740 #define ULP_RX_LA_RDPTR_A 0x19240
2741 #define ULP_RX_LA_RDDATA_A 0x19244
2742 #define ULP_RX_LA_WRPTR_A 0x19248
2743 
2744 #define HPZ3_S    24
2745 #define HPZ3_V(x) ((x) << HPZ3_S)
2746 
2747 #define HPZ2_S    16
2748 #define HPZ2_V(x) ((x) << HPZ2_S)
2749 
2750 #define HPZ1_S    8
2751 #define HPZ1_V(x) ((x) << HPZ1_S)
2752 
2753 #define HPZ0_S    0
2754 #define HPZ0_V(x) ((x) << HPZ0_S)
2755 
2756 #define ULP_RX_TDDP_PSZ_A 0x19178
2757 
2758 /* registers for module SF */
2759 #define SF_DATA_A 0x193f8
2760 #define SF_OP_A 0x193fc
2761 
2762 #define SF_BUSY_S    31
2763 #define SF_BUSY_V(x) ((x) << SF_BUSY_S)
2764 #define SF_BUSY_F    SF_BUSY_V(1U)
2765 
2766 #define SF_LOCK_S    4
2767 #define SF_LOCK_V(x) ((x) << SF_LOCK_S)
2768 #define SF_LOCK_F    SF_LOCK_V(1U)
2769 
2770 #define SF_CONT_S    3
2771 #define SF_CONT_V(x) ((x) << SF_CONT_S)
2772 #define SF_CONT_F    SF_CONT_V(1U)
2773 
2774 #define BYTECNT_S    1
2775 #define BYTECNT_V(x) ((x) << BYTECNT_S)
2776 
2777 #define OP_S    0
2778 #define OP_V(x) ((x) << OP_S)
2779 #define OP_F    OP_V(1U)
2780 
2781 #define PL_PF_INT_CAUSE_A 0x3c0
2782 
2783 #define PFSW_S    3
2784 #define PFSW_V(x) ((x) << PFSW_S)
2785 #define PFSW_F    PFSW_V(1U)
2786 
2787 #define PFCIM_S    1
2788 #define PFCIM_V(x) ((x) << PFCIM_S)
2789 #define PFCIM_F    PFCIM_V(1U)
2790 
2791 #define PL_PF_INT_ENABLE_A 0x3c4
2792 #define PL_PF_CTL_A 0x3c8
2793 
2794 #define PL_WHOAMI_A 0x19400
2795 
2796 #define SOURCEPF_S    8
2797 #define SOURCEPF_M    0x7U
2798 #define SOURCEPF_G(x) (((x) >> SOURCEPF_S) & SOURCEPF_M)
2799 
2800 #define T6_SOURCEPF_S    9
2801 #define T6_SOURCEPF_M    0x7U
2802 #define T6_SOURCEPF_G(x) (((x) >> T6_SOURCEPF_S) & T6_SOURCEPF_M)
2803 
2804 #define PL_INT_CAUSE_A 0x1940c
2805 
2806 #define ULP_TX_S    27
2807 #define ULP_TX_V(x) ((x) << ULP_TX_S)
2808 #define ULP_TX_F    ULP_TX_V(1U)
2809 
2810 #define SGE_S    26
2811 #define SGE_V(x) ((x) << SGE_S)
2812 #define SGE_F    SGE_V(1U)
2813 
2814 #define CPL_SWITCH_S    24
2815 #define CPL_SWITCH_V(x) ((x) << CPL_SWITCH_S)
2816 #define CPL_SWITCH_F    CPL_SWITCH_V(1U)
2817 
2818 #define ULP_RX_S    23
2819 #define ULP_RX_V(x) ((x) << ULP_RX_S)
2820 #define ULP_RX_F    ULP_RX_V(1U)
2821 
2822 #define PM_RX_S    22
2823 #define PM_RX_V(x) ((x) << PM_RX_S)
2824 #define PM_RX_F    PM_RX_V(1U)
2825 
2826 #define PM_TX_S    21
2827 #define PM_TX_V(x) ((x) << PM_TX_S)
2828 #define PM_TX_F    PM_TX_V(1U)
2829 
2830 #define MA_S    20
2831 #define MA_V(x) ((x) << MA_S)
2832 #define MA_F    MA_V(1U)
2833 
2834 #define TP_S    19
2835 #define TP_V(x) ((x) << TP_S)
2836 #define TP_F    TP_V(1U)
2837 
2838 #define LE_S    18
2839 #define LE_V(x) ((x) << LE_S)
2840 #define LE_F    LE_V(1U)
2841 
2842 #define EDC1_S    17
2843 #define EDC1_V(x) ((x) << EDC1_S)
2844 #define EDC1_F    EDC1_V(1U)
2845 
2846 #define EDC0_S    16
2847 #define EDC0_V(x) ((x) << EDC0_S)
2848 #define EDC0_F    EDC0_V(1U)
2849 
2850 #define MC_S    15
2851 #define MC_V(x) ((x) << MC_S)
2852 #define MC_F    MC_V(1U)
2853 
2854 #define PCIE_S    14
2855 #define PCIE_V(x) ((x) << PCIE_S)
2856 #define PCIE_F    PCIE_V(1U)
2857 
2858 #define XGMAC_KR1_S    12
2859 #define XGMAC_KR1_V(x) ((x) << XGMAC_KR1_S)
2860 #define XGMAC_KR1_F    XGMAC_KR1_V(1U)
2861 
2862 #define XGMAC_KR0_S    11
2863 #define XGMAC_KR0_V(x) ((x) << XGMAC_KR0_S)
2864 #define XGMAC_KR0_F    XGMAC_KR0_V(1U)
2865 
2866 #define XGMAC1_S    10
2867 #define XGMAC1_V(x) ((x) << XGMAC1_S)
2868 #define XGMAC1_F    XGMAC1_V(1U)
2869 
2870 #define XGMAC0_S    9
2871 #define XGMAC0_V(x) ((x) << XGMAC0_S)
2872 #define XGMAC0_F    XGMAC0_V(1U)
2873 
2874 #define SMB_S    8
2875 #define SMB_V(x) ((x) << SMB_S)
2876 #define SMB_F    SMB_V(1U)
2877 
2878 #define SF_S    7
2879 #define SF_V(x) ((x) << SF_S)
2880 #define SF_F    SF_V(1U)
2881 
2882 #define PL_S    6
2883 #define PL_V(x) ((x) << PL_S)
2884 #define PL_F    PL_V(1U)
2885 
2886 #define NCSI_S    5
2887 #define NCSI_V(x) ((x) << NCSI_S)
2888 #define NCSI_F    NCSI_V(1U)
2889 
2890 #define MPS_S    4
2891 #define MPS_V(x) ((x) << MPS_S)
2892 #define MPS_F    MPS_V(1U)
2893 
2894 #define CIM_S    0
2895 #define CIM_V(x) ((x) << CIM_S)
2896 #define CIM_F    CIM_V(1U)
2897 
2898 #define MC1_S    31
2899 #define MC1_V(x) ((x) << MC1_S)
2900 #define MC1_F    MC1_V(1U)
2901 
2902 #define PL_INT_ENABLE_A 0x19410
2903 #define PL_INT_MAP0_A 0x19414
2904 #define PL_RST_A 0x19428
2905 
2906 #define PIORST_S    1
2907 #define PIORST_V(x) ((x) << PIORST_S)
2908 #define PIORST_F    PIORST_V(1U)
2909 
2910 #define PIORSTMODE_S    0
2911 #define PIORSTMODE_V(x) ((x) << PIORSTMODE_S)
2912 #define PIORSTMODE_F    PIORSTMODE_V(1U)
2913 
2914 #define PL_PL_INT_CAUSE_A 0x19430
2915 
2916 #define FATALPERR_S    4
2917 #define FATALPERR_V(x) ((x) << FATALPERR_S)
2918 #define FATALPERR_F    FATALPERR_V(1U)
2919 
2920 #define PERRVFID_S    0
2921 #define PERRVFID_V(x) ((x) << PERRVFID_S)
2922 #define PERRVFID_F    PERRVFID_V(1U)
2923 
2924 #define PL_REV_A 0x1943c
2925 
2926 #define REV_S    0
2927 #define REV_M    0xfU
2928 #define REV_V(x) ((x) << REV_S)
2929 #define REV_G(x) (((x) >> REV_S) & REV_M)
2930 
2931 #define T6_UNKNOWNCMD_S    3
2932 #define T6_UNKNOWNCMD_V(x) ((x) << T6_UNKNOWNCMD_S)
2933 #define T6_UNKNOWNCMD_F    T6_UNKNOWNCMD_V(1U)
2934 
2935 #define T6_LIP0_S    2
2936 #define T6_LIP0_V(x) ((x) << T6_LIP0_S)
2937 #define T6_LIP0_F    T6_LIP0_V(1U)
2938 
2939 #define T6_LIPMISS_S    1
2940 #define T6_LIPMISS_V(x) ((x) << T6_LIPMISS_S)
2941 #define T6_LIPMISS_F    T6_LIPMISS_V(1U)
2942 
2943 #define LE_DB_CONFIG_A 0x19c04
2944 #define LE_DB_ROUTING_TABLE_INDEX_A 0x19c10
2945 #define LE_DB_ACTIVE_TABLE_START_INDEX_A 0x19c10
2946 #define LE_DB_FILTER_TABLE_INDEX_A 0x19c14
2947 #define LE_DB_SERVER_INDEX_A 0x19c18
2948 #define LE_DB_SRVR_START_INDEX_A 0x19c18
2949 #define LE_DB_CLIP_TABLE_INDEX_A 0x19c1c
2950 #define LE_DB_ACT_CNT_IPV4_A 0x19c20
2951 #define LE_DB_ACT_CNT_IPV6_A 0x19c24
2952 #define LE_DB_HASH_CONFIG_A 0x19c28
2953 
2954 #define HASHTIDSIZE_S    16
2955 #define HASHTIDSIZE_M    0x3fU
2956 #define HASHTIDSIZE_G(x) (((x) >> HASHTIDSIZE_S) & HASHTIDSIZE_M)
2957 
2958 #define LE_DB_HASH_TID_BASE_A 0x19c30
2959 #define LE_DB_HASH_TBL_BASE_ADDR_A 0x19c30
2960 #define LE_DB_INT_CAUSE_A 0x19c3c
2961 #define LE_DB_TID_HASHBASE_A 0x19df8
2962 #define T6_LE_DB_HASH_TID_BASE_A 0x19df8
2963 
2964 #define HASHEN_S    20
2965 #define HASHEN_V(x) ((x) << HASHEN_S)
2966 #define HASHEN_F    HASHEN_V(1U)
2967 
2968 #define ASLIPCOMPEN_S    17
2969 #define ASLIPCOMPEN_V(x) ((x) << ASLIPCOMPEN_S)
2970 #define ASLIPCOMPEN_F    ASLIPCOMPEN_V(1U)
2971 
2972 #define REQQPARERR_S    16
2973 #define REQQPARERR_V(x) ((x) << REQQPARERR_S)
2974 #define REQQPARERR_F    REQQPARERR_V(1U)
2975 
2976 #define UNKNOWNCMD_S    15
2977 #define UNKNOWNCMD_V(x) ((x) << UNKNOWNCMD_S)
2978 #define UNKNOWNCMD_F    UNKNOWNCMD_V(1U)
2979 
2980 #define PARITYERR_S    6
2981 #define PARITYERR_V(x) ((x) << PARITYERR_S)
2982 #define PARITYERR_F    PARITYERR_V(1U)
2983 
2984 #define LIPMISS_S    5
2985 #define LIPMISS_V(x) ((x) << LIPMISS_S)
2986 #define LIPMISS_F    LIPMISS_V(1U)
2987 
2988 #define LIP0_S    4
2989 #define LIP0_V(x) ((x) << LIP0_S)
2990 #define LIP0_F    LIP0_V(1U)
2991 
2992 #define BASEADDR_S    3
2993 #define BASEADDR_M    0x1fffffffU
2994 #define BASEADDR_G(x) (((x) >> BASEADDR_S) & BASEADDR_M)
2995 
2996 #define TCAMINTPERR_S    13
2997 #define TCAMINTPERR_V(x) ((x) << TCAMINTPERR_S)
2998 #define TCAMINTPERR_F    TCAMINTPERR_V(1U)
2999 
3000 #define SSRAMINTPERR_S    10
3001 #define SSRAMINTPERR_V(x) ((x) << SSRAMINTPERR_S)
3002 #define SSRAMINTPERR_F    SSRAMINTPERR_V(1U)
3003 
3004 #define LE_DB_RSP_CODE_0_A	0x19c74
3005 
3006 #define TCAM_ACTV_HIT_S		0
3007 #define TCAM_ACTV_HIT_M		0x1fU
3008 #define TCAM_ACTV_HIT_V(x)	((x) << TCAM_ACTV_HIT_S)
3009 #define TCAM_ACTV_HIT_G(x)	(((x) >> TCAM_ACTV_HIT_S) & TCAM_ACTV_HIT_M)
3010 
3011 #define LE_DB_RSP_CODE_1_A     0x19c78
3012 
3013 #define HASH_ACTV_HIT_S		25
3014 #define HASH_ACTV_HIT_M		0x1fU
3015 #define HASH_ACTV_HIT_V(x)	((x) << HASH_ACTV_HIT_S)
3016 #define HASH_ACTV_HIT_G(x)	(((x) >> HASH_ACTV_HIT_S) & HASH_ACTV_HIT_M)
3017 
3018 #define LE_3_DB_HASH_MASK_GEN_IPV4_T6_A	0x19eac
3019 #define LE_4_DB_HASH_MASK_GEN_IPV4_T6_A	0x19eb0
3020 
3021 #define NCSI_INT_CAUSE_A 0x1a0d8
3022 
3023 #define CIM_DM_PRTY_ERR_S    8
3024 #define CIM_DM_PRTY_ERR_V(x) ((x) << CIM_DM_PRTY_ERR_S)
3025 #define CIM_DM_PRTY_ERR_F    CIM_DM_PRTY_ERR_V(1U)
3026 
3027 #define MPS_DM_PRTY_ERR_S    7
3028 #define MPS_DM_PRTY_ERR_V(x) ((x) << MPS_DM_PRTY_ERR_S)
3029 #define MPS_DM_PRTY_ERR_F    MPS_DM_PRTY_ERR_V(1U)
3030 
3031 #define TXFIFO_PRTY_ERR_S    1
3032 #define TXFIFO_PRTY_ERR_V(x) ((x) << TXFIFO_PRTY_ERR_S)
3033 #define TXFIFO_PRTY_ERR_F    TXFIFO_PRTY_ERR_V(1U)
3034 
3035 #define RXFIFO_PRTY_ERR_S    0
3036 #define RXFIFO_PRTY_ERR_V(x) ((x) << RXFIFO_PRTY_ERR_S)
3037 #define RXFIFO_PRTY_ERR_F    RXFIFO_PRTY_ERR_V(1U)
3038 
3039 #define XGMAC_PORT_CFG2_A 0x1018
3040 
3041 #define PATEN_S    18
3042 #define PATEN_V(x) ((x) << PATEN_S)
3043 #define PATEN_F    PATEN_V(1U)
3044 
3045 #define MAGICEN_S    17
3046 #define MAGICEN_V(x) ((x) << MAGICEN_S)
3047 #define MAGICEN_F    MAGICEN_V(1U)
3048 
3049 #define XGMAC_PORT_MAGIC_MACID_LO 0x1024
3050 #define XGMAC_PORT_MAGIC_MACID_HI 0x1028
3051 
3052 #define XGMAC_PORT_EPIO_DATA0_A 0x10c0
3053 #define XGMAC_PORT_EPIO_DATA1_A 0x10c4
3054 #define XGMAC_PORT_EPIO_DATA2_A 0x10c8
3055 #define XGMAC_PORT_EPIO_DATA3_A 0x10cc
3056 #define XGMAC_PORT_EPIO_OP_A 0x10d0
3057 
3058 #define EPIOWR_S    8
3059 #define EPIOWR_V(x) ((x) << EPIOWR_S)
3060 #define EPIOWR_F    EPIOWR_V(1U)
3061 
3062 #define ADDRESS_S    0
3063 #define ADDRESS_V(x) ((x) << ADDRESS_S)
3064 
3065 #define MAC_PORT_INT_CAUSE_A 0x8dc
3066 #define XGMAC_PORT_INT_CAUSE_A 0x10dc
3067 
3068 #define TP_TX_MOD_QUEUE_REQ_MAP_A 0x7e28
3069 
3070 #define TP_TX_MOD_QUEUE_WEIGHT0_A 0x7e30
3071 #define TP_TX_MOD_CHANNEL_WEIGHT_A 0x7e34
3072 
3073 #define TX_MOD_QUEUE_REQ_MAP_S    0
3074 #define TX_MOD_QUEUE_REQ_MAP_V(x) ((x) << TX_MOD_QUEUE_REQ_MAP_S)
3075 
3076 #define TX_MODQ_WEIGHT3_S    24
3077 #define TX_MODQ_WEIGHT3_V(x) ((x) << TX_MODQ_WEIGHT3_S)
3078 
3079 #define TX_MODQ_WEIGHT2_S    16
3080 #define TX_MODQ_WEIGHT2_V(x) ((x) << TX_MODQ_WEIGHT2_S)
3081 
3082 #define TX_MODQ_WEIGHT1_S    8
3083 #define TX_MODQ_WEIGHT1_V(x) ((x) << TX_MODQ_WEIGHT1_S)
3084 
3085 #define TX_MODQ_WEIGHT0_S    0
3086 #define TX_MODQ_WEIGHT0_V(x) ((x) << TX_MODQ_WEIGHT0_S)
3087 
3088 #define TP_TX_SCHED_HDR_A 0x23
3089 #define TP_TX_SCHED_FIFO_A 0x24
3090 #define TP_TX_SCHED_PCMD_A 0x25
3091 
3092 #define NUM_MPS_CLS_SRAM_L_INSTANCES 336
3093 #define NUM_MPS_T5_CLS_SRAM_L_INSTANCES 512
3094 
3095 #define T5_PORT0_BASE 0x30000
3096 #define T5_PORT_STRIDE 0x4000
3097 #define T5_PORT_BASE(idx) (T5_PORT0_BASE + (idx) * T5_PORT_STRIDE)
3098 #define T5_PORT_REG(idx, reg) (T5_PORT_BASE(idx) + (reg))
3099 
3100 #define MC_0_BASE_ADDR 0x40000
3101 #define MC_1_BASE_ADDR 0x48000
3102 #define MC_STRIDE (MC_1_BASE_ADDR - MC_0_BASE_ADDR)
3103 #define MC_REG(reg, idx) (reg + MC_STRIDE * idx)
3104 
3105 #define MC_P_BIST_CMD_A			0x41400
3106 #define MC_P_BIST_CMD_ADDR_A		0x41404
3107 #define MC_P_BIST_CMD_LEN_A		0x41408
3108 #define MC_P_BIST_DATA_PATTERN_A	0x4140c
3109 #define MC_P_BIST_STATUS_RDATA_A	0x41488
3110 
3111 #define EDC_T50_BASE_ADDR		0x50000
3112 
3113 #define EDC_H_BIST_CMD_A		0x50004
3114 #define EDC_H_BIST_CMD_ADDR_A		0x50008
3115 #define EDC_H_BIST_CMD_LEN_A		0x5000c
3116 #define EDC_H_BIST_DATA_PATTERN_A	0x50010
3117 #define EDC_H_BIST_STATUS_RDATA_A	0x50028
3118 
3119 #define EDC_H_ECC_ERR_ADDR_A		0x50084
3120 #define EDC_T51_BASE_ADDR		0x50800
3121 
3122 #define EDC_T5_STRIDE (EDC_T51_BASE_ADDR - EDC_T50_BASE_ADDR)
3123 #define EDC_T5_REG(reg, idx) (reg + EDC_T5_STRIDE * idx)
3124 
3125 #define PL_VF_REV_A 0x4
3126 #define PL_VF_WHOAMI_A 0x0
3127 #define PL_VF_REVISION_A 0x8
3128 
3129 /* registers for module CIM */
3130 #define CIM_HOST_ACC_CTRL_A	0x7b50
3131 #define CIM_HOST_ACC_DATA_A	0x7b54
3132 #define UP_UP_DBG_LA_CFG_A	0x140
3133 #define UP_UP_DBG_LA_DATA_A	0x144
3134 
3135 #define HOSTBUSY_S	17
3136 #define HOSTBUSY_V(x)	((x) << HOSTBUSY_S)
3137 #define HOSTBUSY_F	HOSTBUSY_V(1U)
3138 
3139 #define HOSTWRITE_S	16
3140 #define HOSTWRITE_V(x)	((x) << HOSTWRITE_S)
3141 #define HOSTWRITE_F	HOSTWRITE_V(1U)
3142 
3143 #define CIM_IBQ_DBG_CFG_A 0x7b60
3144 
3145 #define IBQDBGADDR_S    16
3146 #define IBQDBGADDR_M    0xfffU
3147 #define IBQDBGADDR_V(x) ((x) << IBQDBGADDR_S)
3148 #define IBQDBGADDR_G(x) (((x) >> IBQDBGADDR_S) & IBQDBGADDR_M)
3149 
3150 #define IBQDBGBUSY_S    1
3151 #define IBQDBGBUSY_V(x) ((x) << IBQDBGBUSY_S)
3152 #define IBQDBGBUSY_F    IBQDBGBUSY_V(1U)
3153 
3154 #define IBQDBGEN_S    0
3155 #define IBQDBGEN_V(x) ((x) << IBQDBGEN_S)
3156 #define IBQDBGEN_F    IBQDBGEN_V(1U)
3157 
3158 #define CIM_OBQ_DBG_CFG_A 0x7b64
3159 
3160 #define OBQDBGADDR_S    16
3161 #define OBQDBGADDR_M    0xfffU
3162 #define OBQDBGADDR_V(x) ((x) << OBQDBGADDR_S)
3163 #define OBQDBGADDR_G(x) (((x) >> OBQDBGADDR_S) & OBQDBGADDR_M)
3164 
3165 #define OBQDBGBUSY_S    1
3166 #define OBQDBGBUSY_V(x) ((x) << OBQDBGBUSY_S)
3167 #define OBQDBGBUSY_F    OBQDBGBUSY_V(1U)
3168 
3169 #define OBQDBGEN_S    0
3170 #define OBQDBGEN_V(x) ((x) << OBQDBGEN_S)
3171 #define OBQDBGEN_F    OBQDBGEN_V(1U)
3172 
3173 #define CIM_IBQ_DBG_DATA_A 0x7b68
3174 #define CIM_OBQ_DBG_DATA_A 0x7b6c
3175 #define CIM_DEBUGCFG_A 0x7b70
3176 #define CIM_DEBUGSTS_A 0x7b74
3177 
3178 #define POLADBGRDPTR_S		23
3179 #define POLADBGRDPTR_M		0x1ffU
3180 #define POLADBGRDPTR_V(x)	((x) << POLADBGRDPTR_S)
3181 
3182 #define POLADBGWRPTR_S		16
3183 #define POLADBGWRPTR_M		0x1ffU
3184 #define POLADBGWRPTR_G(x)	(((x) >> POLADBGWRPTR_S) & POLADBGWRPTR_M)
3185 
3186 #define PILADBGRDPTR_S		14
3187 #define PILADBGRDPTR_M		0x1ffU
3188 #define PILADBGRDPTR_V(x)	((x) << PILADBGRDPTR_S)
3189 
3190 #define PILADBGWRPTR_S		0
3191 #define PILADBGWRPTR_M		0x1ffU
3192 #define PILADBGWRPTR_G(x)	(((x) >> PILADBGWRPTR_S) & PILADBGWRPTR_M)
3193 
3194 #define LADBGEN_S	12
3195 #define LADBGEN_V(x)	((x) << LADBGEN_S)
3196 #define LADBGEN_F	LADBGEN_V(1U)
3197 
3198 #define CIM_PO_LA_DEBUGDATA_A 0x7b78
3199 #define CIM_PI_LA_DEBUGDATA_A 0x7b7c
3200 #define CIM_PO_LA_MADEBUGDATA_A	0x7b80
3201 #define CIM_PI_LA_MADEBUGDATA_A	0x7b84
3202 
3203 #define UPDBGLARDEN_S		1
3204 #define UPDBGLARDEN_V(x)	((x) << UPDBGLARDEN_S)
3205 #define UPDBGLARDEN_F		UPDBGLARDEN_V(1U)
3206 
3207 #define UPDBGLAEN_S	0
3208 #define UPDBGLAEN_V(x)	((x) << UPDBGLAEN_S)
3209 #define UPDBGLAEN_F	UPDBGLAEN_V(1U)
3210 
3211 #define UPDBGLARDPTR_S		2
3212 #define UPDBGLARDPTR_M		0xfffU
3213 #define UPDBGLARDPTR_V(x)	((x) << UPDBGLARDPTR_S)
3214 
3215 #define UPDBGLAWRPTR_S    16
3216 #define UPDBGLAWRPTR_M    0xfffU
3217 #define UPDBGLAWRPTR_G(x) (((x) >> UPDBGLAWRPTR_S) & UPDBGLAWRPTR_M)
3218 
3219 #define UPDBGLACAPTPCONLY_S	30
3220 #define UPDBGLACAPTPCONLY_V(x)	((x) << UPDBGLACAPTPCONLY_S)
3221 #define UPDBGLACAPTPCONLY_F	UPDBGLACAPTPCONLY_V(1U)
3222 
3223 #define CIM_QUEUE_CONFIG_REF_A 0x7b48
3224 #define CIM_QUEUE_CONFIG_CTRL_A 0x7b4c
3225 
3226 #define CIMQSIZE_S    24
3227 #define CIMQSIZE_M    0x3fU
3228 #define CIMQSIZE_G(x) (((x) >> CIMQSIZE_S) & CIMQSIZE_M)
3229 
3230 #define CIMQBASE_S    16
3231 #define CIMQBASE_M    0x3fU
3232 #define CIMQBASE_G(x) (((x) >> CIMQBASE_S) & CIMQBASE_M)
3233 
3234 #define QUEFULLTHRSH_S    0
3235 #define QUEFULLTHRSH_M    0x1ffU
3236 #define QUEFULLTHRSH_G(x) (((x) >> QUEFULLTHRSH_S) & QUEFULLTHRSH_M)
3237 
3238 #define UP_IBQ_0_RDADDR_A 0x10
3239 #define UP_IBQ_0_SHADOW_RDADDR_A 0x280
3240 #define UP_OBQ_0_REALADDR_A 0x104
3241 #define UP_OBQ_0_SHADOW_REALADDR_A 0x394
3242 
3243 #define IBQRDADDR_S    0
3244 #define IBQRDADDR_M    0x1fffU
3245 #define IBQRDADDR_G(x) (((x) >> IBQRDADDR_S) & IBQRDADDR_M)
3246 
3247 #define IBQWRADDR_S    0
3248 #define IBQWRADDR_M    0x1fffU
3249 #define IBQWRADDR_G(x) (((x) >> IBQWRADDR_S) & IBQWRADDR_M)
3250 
3251 #define QUERDADDR_S    0
3252 #define QUERDADDR_M    0x7fffU
3253 #define QUERDADDR_G(x) (((x) >> QUERDADDR_S) & QUERDADDR_M)
3254 
3255 #define QUEREMFLITS_S    0
3256 #define QUEREMFLITS_M    0x7ffU
3257 #define QUEREMFLITS_G(x) (((x) >> QUEREMFLITS_S) & QUEREMFLITS_M)
3258 
3259 #define QUEEOPCNT_S    16
3260 #define QUEEOPCNT_M    0xfffU
3261 #define QUEEOPCNT_G(x) (((x) >> QUEEOPCNT_S) & QUEEOPCNT_M)
3262 
3263 #define QUESOPCNT_S    0
3264 #define QUESOPCNT_M    0xfffU
3265 #define QUESOPCNT_G(x) (((x) >> QUESOPCNT_S) & QUESOPCNT_M)
3266 
3267 #define OBQSELECT_S    4
3268 #define OBQSELECT_V(x) ((x) << OBQSELECT_S)
3269 #define OBQSELECT_F    OBQSELECT_V(1U)
3270 
3271 #define IBQSELECT_S    3
3272 #define IBQSELECT_V(x) ((x) << IBQSELECT_S)
3273 #define IBQSELECT_F    IBQSELECT_V(1U)
3274 
3275 #define QUENUMSELECT_S    0
3276 #define QUENUMSELECT_V(x) ((x) << QUENUMSELECT_S)
3277 
3278 #endif /* __T4_REGS_H */
3279