1 /* 2 * This file is part of the Chelsio T4 Ethernet driver for Linux. 3 * 4 * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved. 5 * 6 * This software is available to you under a choice of one of two 7 * licenses. You may choose to be licensed under the terms of the GNU 8 * General Public License (GPL) Version 2, available from the file 9 * COPYING in the main directory of this source tree, or the 10 * OpenIB.org BSD license below: 11 * 12 * Redistribution and use in source and binary forms, with or 13 * without modification, are permitted provided that the following 14 * conditions are met: 15 * 16 * - Redistributions of source code must retain the above 17 * copyright notice, this list of conditions and the following 18 * disclaimer. 19 * 20 * - Redistributions in binary form must reproduce the above 21 * copyright notice, this list of conditions and the following 22 * disclaimer in the documentation and/or other materials 23 * provided with the distribution. 24 * 25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 32 * SOFTWARE. 33 */ 34 35 #ifndef __CXGB4_H__ 36 #define __CXGB4_H__ 37 38 #include "t4_hw.h" 39 40 #include <linux/bitops.h> 41 #include <linux/cache.h> 42 #include <linux/interrupt.h> 43 #include <linux/list.h> 44 #include <linux/netdevice.h> 45 #include <linux/pci.h> 46 #include <linux/spinlock.h> 47 #include <linux/timer.h> 48 #include <linux/vmalloc.h> 49 #include <linux/etherdevice.h> 50 #include <linux/net_tstamp.h> 51 #include <linux/ptp_clock_kernel.h> 52 #include <linux/ptp_classify.h> 53 #include <asm/io.h> 54 #include "t4_chip_type.h" 55 #include "cxgb4_uld.h" 56 57 #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__) 58 extern struct list_head adapter_list; 59 extern struct mutex uld_mutex; 60 61 enum { 62 MAX_NPORTS = 4, /* max # of ports */ 63 SERNUM_LEN = 24, /* Serial # length */ 64 EC_LEN = 16, /* E/C length */ 65 ID_LEN = 16, /* ID length */ 66 PN_LEN = 16, /* Part Number length */ 67 MACADDR_LEN = 12, /* MAC Address length */ 68 }; 69 70 enum { 71 T4_REGMAP_SIZE = (160 * 1024), 72 T5_REGMAP_SIZE = (332 * 1024), 73 }; 74 75 enum { 76 MEM_EDC0, 77 MEM_EDC1, 78 MEM_MC, 79 MEM_MC0 = MEM_MC, 80 MEM_MC1 81 }; 82 83 enum { 84 MEMWIN0_APERTURE = 2048, 85 MEMWIN0_BASE = 0x1b800, 86 MEMWIN1_APERTURE = 32768, 87 MEMWIN1_BASE = 0x28000, 88 MEMWIN1_BASE_T5 = 0x52000, 89 MEMWIN2_APERTURE = 65536, 90 MEMWIN2_BASE = 0x30000, 91 MEMWIN2_APERTURE_T5 = 131072, 92 MEMWIN2_BASE_T5 = 0x60000, 93 }; 94 95 enum dev_master { 96 MASTER_CANT, 97 MASTER_MAY, 98 MASTER_MUST 99 }; 100 101 enum dev_state { 102 DEV_STATE_UNINIT, 103 DEV_STATE_INIT, 104 DEV_STATE_ERR 105 }; 106 107 enum cc_pause { 108 PAUSE_RX = 1 << 0, 109 PAUSE_TX = 1 << 1, 110 PAUSE_AUTONEG = 1 << 2 111 }; 112 113 enum cc_fec { 114 FEC_AUTO = 1 << 0, /* IEEE 802.3 "automatic" */ 115 FEC_RS = 1 << 1, /* Reed-Solomon */ 116 FEC_BASER_RS = 1 << 2 /* BaseR/Reed-Solomon */ 117 }; 118 119 struct port_stats { 120 u64 tx_octets; /* total # of octets in good frames */ 121 u64 tx_frames; /* all good frames */ 122 u64 tx_bcast_frames; /* all broadcast frames */ 123 u64 tx_mcast_frames; /* all multicast frames */ 124 u64 tx_ucast_frames; /* all unicast frames */ 125 u64 tx_error_frames; /* all error frames */ 126 127 u64 tx_frames_64; /* # of Tx frames in a particular range */ 128 u64 tx_frames_65_127; 129 u64 tx_frames_128_255; 130 u64 tx_frames_256_511; 131 u64 tx_frames_512_1023; 132 u64 tx_frames_1024_1518; 133 u64 tx_frames_1519_max; 134 135 u64 tx_drop; /* # of dropped Tx frames */ 136 u64 tx_pause; /* # of transmitted pause frames */ 137 u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */ 138 u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */ 139 u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */ 140 u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */ 141 u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */ 142 u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */ 143 u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */ 144 u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */ 145 146 u64 rx_octets; /* total # of octets in good frames */ 147 u64 rx_frames; /* all good frames */ 148 u64 rx_bcast_frames; /* all broadcast frames */ 149 u64 rx_mcast_frames; /* all multicast frames */ 150 u64 rx_ucast_frames; /* all unicast frames */ 151 u64 rx_too_long; /* # of frames exceeding MTU */ 152 u64 rx_jabber; /* # of jabber frames */ 153 u64 rx_fcs_err; /* # of received frames with bad FCS */ 154 u64 rx_len_err; /* # of received frames with length error */ 155 u64 rx_symbol_err; /* symbol errors */ 156 u64 rx_runt; /* # of short frames */ 157 158 u64 rx_frames_64; /* # of Rx frames in a particular range */ 159 u64 rx_frames_65_127; 160 u64 rx_frames_128_255; 161 u64 rx_frames_256_511; 162 u64 rx_frames_512_1023; 163 u64 rx_frames_1024_1518; 164 u64 rx_frames_1519_max; 165 166 u64 rx_pause; /* # of received pause frames */ 167 u64 rx_ppp0; /* # of received PPP prio 0 frames */ 168 u64 rx_ppp1; /* # of received PPP prio 1 frames */ 169 u64 rx_ppp2; /* # of received PPP prio 2 frames */ 170 u64 rx_ppp3; /* # of received PPP prio 3 frames */ 171 u64 rx_ppp4; /* # of received PPP prio 4 frames */ 172 u64 rx_ppp5; /* # of received PPP prio 5 frames */ 173 u64 rx_ppp6; /* # of received PPP prio 6 frames */ 174 u64 rx_ppp7; /* # of received PPP prio 7 frames */ 175 176 u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */ 177 u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */ 178 u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */ 179 u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */ 180 u64 rx_trunc0; /* buffer-group 0 truncated packets */ 181 u64 rx_trunc1; /* buffer-group 1 truncated packets */ 182 u64 rx_trunc2; /* buffer-group 2 truncated packets */ 183 u64 rx_trunc3; /* buffer-group 3 truncated packets */ 184 }; 185 186 struct lb_port_stats { 187 u64 octets; 188 u64 frames; 189 u64 bcast_frames; 190 u64 mcast_frames; 191 u64 ucast_frames; 192 u64 error_frames; 193 194 u64 frames_64; 195 u64 frames_65_127; 196 u64 frames_128_255; 197 u64 frames_256_511; 198 u64 frames_512_1023; 199 u64 frames_1024_1518; 200 u64 frames_1519_max; 201 202 u64 drop; 203 204 u64 ovflow0; 205 u64 ovflow1; 206 u64 ovflow2; 207 u64 ovflow3; 208 u64 trunc0; 209 u64 trunc1; 210 u64 trunc2; 211 u64 trunc3; 212 }; 213 214 struct tp_tcp_stats { 215 u32 tcp_out_rsts; 216 u64 tcp_in_segs; 217 u64 tcp_out_segs; 218 u64 tcp_retrans_segs; 219 }; 220 221 struct tp_usm_stats { 222 u32 frames; 223 u32 drops; 224 u64 octets; 225 }; 226 227 struct tp_fcoe_stats { 228 u32 frames_ddp; 229 u32 frames_drop; 230 u64 octets_ddp; 231 }; 232 233 struct tp_err_stats { 234 u32 mac_in_errs[4]; 235 u32 hdr_in_errs[4]; 236 u32 tcp_in_errs[4]; 237 u32 tnl_cong_drops[4]; 238 u32 ofld_chan_drops[4]; 239 u32 tnl_tx_drops[4]; 240 u32 ofld_vlan_drops[4]; 241 u32 tcp6_in_errs[4]; 242 u32 ofld_no_neigh; 243 u32 ofld_cong_defer; 244 }; 245 246 struct tp_cpl_stats { 247 u32 req[4]; 248 u32 rsp[4]; 249 }; 250 251 struct tp_rdma_stats { 252 u32 rqe_dfr_pkt; 253 u32 rqe_dfr_mod; 254 }; 255 256 struct sge_params { 257 u32 hps; /* host page size for our PF/VF */ 258 u32 eq_qpp; /* egress queues/page for our PF/VF */ 259 u32 iq_qpp; /* egress queues/page for our PF/VF */ 260 }; 261 262 struct tp_params { 263 unsigned int tre; /* log2 of core clocks per TP tick */ 264 unsigned int la_mask; /* what events are recorded by TP LA */ 265 unsigned short tx_modq_map; /* TX modulation scheduler queue to */ 266 /* channel map */ 267 268 uint32_t dack_re; /* DACK timer resolution */ 269 unsigned short tx_modq[NCHAN]; /* channel to modulation queue map */ 270 271 u32 vlan_pri_map; /* cached TP_VLAN_PRI_MAP */ 272 u32 ingress_config; /* cached TP_INGRESS_CONFIG */ 273 274 /* cached TP_OUT_CONFIG compressed error vector 275 * and passing outer header info for encapsulated packets. 276 */ 277 int rx_pkt_encap; 278 279 /* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets. This is a 280 * subset of the set of fields which may be present in the Compressed 281 * Filter Tuple portion of filters and TCP TCB connections. The 282 * fields which are present are controlled by the TP_VLAN_PRI_MAP. 283 * Since a variable number of fields may or may not be present, their 284 * shifted field positions within the Compressed Filter Tuple may 285 * vary, or not even be present if the field isn't selected in 286 * TP_VLAN_PRI_MAP. Since some of these fields are needed in various 287 * places we store their offsets here, or a -1 if the field isn't 288 * present. 289 */ 290 int vlan_shift; 291 int vnic_shift; 292 int port_shift; 293 int protocol_shift; 294 }; 295 296 struct vpd_params { 297 unsigned int cclk; 298 u8 ec[EC_LEN + 1]; 299 u8 sn[SERNUM_LEN + 1]; 300 u8 id[ID_LEN + 1]; 301 u8 pn[PN_LEN + 1]; 302 u8 na[MACADDR_LEN + 1]; 303 }; 304 305 struct pci_params { 306 unsigned char speed; 307 unsigned char width; 308 }; 309 310 struct devlog_params { 311 u32 memtype; /* which memory (EDC0, EDC1, MC) */ 312 u32 start; /* start of log in firmware memory */ 313 u32 size; /* size of log */ 314 }; 315 316 /* Stores chip specific parameters */ 317 struct arch_specific_params { 318 u8 nchan; 319 u8 pm_stats_cnt; 320 u8 cng_ch_bits_log; /* congestion channel map bits width */ 321 u16 mps_rplc_size; 322 u16 vfcount; 323 u32 sge_fl_db; 324 u16 mps_tcam_size; 325 }; 326 327 struct adapter_params { 328 struct sge_params sge; 329 struct tp_params tp; 330 struct vpd_params vpd; 331 struct pci_params pci; 332 struct devlog_params devlog; 333 enum pcie_memwin drv_memwin; 334 335 unsigned int cim_la_size; 336 337 unsigned int sf_size; /* serial flash size in bytes */ 338 unsigned int sf_nsec; /* # of flash sectors */ 339 unsigned int sf_fw_start; /* start of FW image in flash */ 340 341 unsigned int fw_vers; /* firmware version */ 342 unsigned int bs_vers; /* bootstrap version */ 343 unsigned int tp_vers; /* TP microcode version */ 344 unsigned int er_vers; /* expansion ROM version */ 345 unsigned int scfg_vers; /* Serial Configuration version */ 346 unsigned int vpd_vers; /* VPD Version */ 347 u8 api_vers[7]; 348 349 unsigned short mtus[NMTUS]; 350 unsigned short a_wnd[NCCTRL_WIN]; 351 unsigned short b_wnd[NCCTRL_WIN]; 352 353 unsigned char nports; /* # of ethernet ports */ 354 unsigned char portvec; 355 enum chip_type chip; /* chip code */ 356 struct arch_specific_params arch; /* chip specific params */ 357 unsigned char offload; 358 unsigned char crypto; /* HW capability for crypto */ 359 360 unsigned char bypass; 361 362 unsigned int ofldq_wr_cred; 363 bool ulptx_memwrite_dsgl; /* use of T5 DSGL allowed */ 364 365 unsigned int nsched_cls; /* number of traffic classes */ 366 unsigned int max_ordird_qp; /* Max read depth per RDMA QP */ 367 unsigned int max_ird_adapter; /* Max read depth per adapter */ 368 bool fr_nsmr_tpte_wr_support; /* FW support for FR_NSMR_TPTE_WR */ 369 u8 fw_caps_support; /* 32-bit Port Capabilities */ 370 371 /* MPS Buffer Group Map[per Port]. Bit i is set if buffer group i is 372 * used by the Port 373 */ 374 u8 mps_bg_map[MAX_NPORTS]; /* MPS Buffer Group Map */ 375 }; 376 377 /* State needed to monitor the forward progress of SGE Ingress DMA activities 378 * and possible hangs. 379 */ 380 struct sge_idma_monitor_state { 381 unsigned int idma_1s_thresh; /* 1s threshold in Core Clock ticks */ 382 unsigned int idma_stalled[2]; /* synthesized stalled timers in HZ */ 383 unsigned int idma_state[2]; /* IDMA Hang detect state */ 384 unsigned int idma_qid[2]; /* IDMA Hung Ingress Queue ID */ 385 unsigned int idma_warn[2]; /* time to warning in HZ */ 386 }; 387 388 /* Firmware Mailbox Command/Reply log. All values are in Host-Endian format. 389 * The access and execute times are signed in order to accommodate negative 390 * error returns. 391 */ 392 struct mbox_cmd { 393 u64 cmd[MBOX_LEN / 8]; /* a Firmware Mailbox Command/Reply */ 394 u64 timestamp; /* OS-dependent timestamp */ 395 u32 seqno; /* sequence number */ 396 s16 access; /* time (ms) to access mailbox */ 397 s16 execute; /* time (ms) to execute */ 398 }; 399 400 struct mbox_cmd_log { 401 unsigned int size; /* number of entries in the log */ 402 unsigned int cursor; /* next position in the log to write */ 403 u32 seqno; /* next sequence number */ 404 /* variable length mailbox command log starts here */ 405 }; 406 407 /* Given a pointer to a Firmware Mailbox Command Log and a log entry index, 408 * return a pointer to the specified entry. 409 */ 410 static inline struct mbox_cmd *mbox_cmd_log_entry(struct mbox_cmd_log *log, 411 unsigned int entry_idx) 412 { 413 return &((struct mbox_cmd *)&(log)[1])[entry_idx]; 414 } 415 416 #include "t4fw_api.h" 417 418 #define FW_VERSION(chip) ( \ 419 FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \ 420 FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \ 421 FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \ 422 FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD)) 423 #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf) 424 425 struct fw_info { 426 u8 chip; 427 char *fs_name; 428 char *fw_mod_name; 429 struct fw_hdr fw_hdr; 430 }; 431 432 struct trace_params { 433 u32 data[TRACE_LEN / 4]; 434 u32 mask[TRACE_LEN / 4]; 435 unsigned short snap_len; 436 unsigned short min_len; 437 unsigned char skip_ofst; 438 unsigned char skip_len; 439 unsigned char invert; 440 unsigned char port; 441 }; 442 443 /* Firmware Port Capabilities types. */ 444 445 typedef u16 fw_port_cap16_t; /* 16-bit Port Capabilities integral value */ 446 typedef u32 fw_port_cap32_t; /* 32-bit Port Capabilities integral value */ 447 448 enum fw_caps { 449 FW_CAPS_UNKNOWN = 0, /* 0'ed out initial state */ 450 FW_CAPS16 = 1, /* old Firmware: 16-bit Port Capabilities */ 451 FW_CAPS32 = 2, /* new Firmware: 32-bit Port Capabilities */ 452 }; 453 454 struct link_config { 455 fw_port_cap32_t pcaps; /* link capabilities */ 456 fw_port_cap32_t def_acaps; /* default advertised capabilities */ 457 fw_port_cap32_t acaps; /* advertised capabilities */ 458 fw_port_cap32_t lpacaps; /* peer advertised capabilities */ 459 460 fw_port_cap32_t speed_caps; /* speed(s) user has requested */ 461 unsigned int speed; /* actual link speed (Mb/s) */ 462 463 enum cc_pause requested_fc; /* flow control user has requested */ 464 enum cc_pause fc; /* actual link flow control */ 465 466 enum cc_fec requested_fec; /* Forward Error Correction: */ 467 enum cc_fec fec; /* requested and actual in use */ 468 469 unsigned char autoneg; /* autonegotiating? */ 470 471 unsigned char link_ok; /* link up? */ 472 unsigned char link_down_rc; /* link down reason */ 473 }; 474 475 #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16) 476 477 enum { 478 MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */ 479 MAX_OFLD_QSETS = 16, /* # of offload Tx, iscsi Rx queue sets */ 480 MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */ 481 }; 482 483 enum { 484 MAX_TXQ_ENTRIES = 16384, 485 MAX_CTRL_TXQ_ENTRIES = 1024, 486 MAX_RSPQ_ENTRIES = 16384, 487 MAX_RX_BUFFERS = 16384, 488 MIN_TXQ_ENTRIES = 32, 489 MIN_CTRL_TXQ_ENTRIES = 32, 490 MIN_RSPQ_ENTRIES = 128, 491 MIN_FL_ENTRIES = 16 492 }; 493 494 enum { 495 INGQ_EXTRAS = 2, /* firmware event queue and */ 496 /* forwarded interrupts */ 497 MAX_INGQ = MAX_ETH_QSETS + INGQ_EXTRAS, 498 }; 499 500 struct adapter; 501 struct sge_rspq; 502 503 #include "cxgb4_dcb.h" 504 505 #ifdef CONFIG_CHELSIO_T4_FCOE 506 #include "cxgb4_fcoe.h" 507 #endif /* CONFIG_CHELSIO_T4_FCOE */ 508 509 struct port_info { 510 struct adapter *adapter; 511 u16 viid; 512 s16 xact_addr_filt; /* index of exact MAC address filter */ 513 u16 rss_size; /* size of VI's RSS table slice */ 514 s8 mdio_addr; 515 enum fw_port_type port_type; 516 u8 mod_type; 517 u8 port_id; 518 u8 tx_chan; 519 u8 lport; /* associated offload logical port */ 520 u8 nqsets; /* # of qsets */ 521 u8 first_qset; /* index of first qset */ 522 u8 rss_mode; 523 struct link_config link_cfg; 524 u16 *rss; 525 struct port_stats stats_base; 526 #ifdef CONFIG_CHELSIO_T4_DCB 527 struct port_dcb_info dcb; /* Data Center Bridging support */ 528 #endif 529 #ifdef CONFIG_CHELSIO_T4_FCOE 530 struct cxgb_fcoe fcoe; 531 #endif /* CONFIG_CHELSIO_T4_FCOE */ 532 bool rxtstamp; /* Enable TS */ 533 struct hwtstamp_config tstamp_config; 534 bool ptp_enable; 535 struct sched_table *sched_tbl; 536 }; 537 538 struct dentry; 539 struct work_struct; 540 541 enum { /* adapter flags */ 542 FULL_INIT_DONE = (1 << 0), 543 DEV_ENABLED = (1 << 1), 544 USING_MSI = (1 << 2), 545 USING_MSIX = (1 << 3), 546 FW_OK = (1 << 4), 547 RSS_TNLALLLOOKUP = (1 << 5), 548 USING_SOFT_PARAMS = (1 << 6), 549 MASTER_PF = (1 << 7), 550 FW_OFLD_CONN = (1 << 9), 551 ROOT_NO_RELAXED_ORDERING = (1 << 10), 552 }; 553 554 enum { 555 ULP_CRYPTO_LOOKASIDE = 1 << 0, 556 }; 557 558 struct rx_sw_desc; 559 560 struct sge_fl { /* SGE free-buffer queue state */ 561 unsigned int avail; /* # of available Rx buffers */ 562 unsigned int pend_cred; /* new buffers since last FL DB ring */ 563 unsigned int cidx; /* consumer index */ 564 unsigned int pidx; /* producer index */ 565 unsigned long alloc_failed; /* # of times buffer allocation failed */ 566 unsigned long large_alloc_failed; 567 unsigned long mapping_err; /* # of RX Buffer DMA Mapping failures */ 568 unsigned long low; /* # of times momentarily starving */ 569 unsigned long starving; 570 /* RO fields */ 571 unsigned int cntxt_id; /* SGE context id for the free list */ 572 unsigned int size; /* capacity of free list */ 573 struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */ 574 __be64 *desc; /* address of HW Rx descriptor ring */ 575 dma_addr_t addr; /* bus address of HW ring start */ 576 void __iomem *bar2_addr; /* address of BAR2 Queue registers */ 577 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */ 578 }; 579 580 /* A packet gather list */ 581 struct pkt_gl { 582 u64 sgetstamp; /* SGE Time Stamp for Ingress Packet */ 583 struct page_frag frags[MAX_SKB_FRAGS]; 584 void *va; /* virtual address of first byte */ 585 unsigned int nfrags; /* # of fragments */ 586 unsigned int tot_len; /* total length of fragments */ 587 }; 588 589 typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp, 590 const struct pkt_gl *gl); 591 typedef void (*rspq_flush_handler_t)(struct sge_rspq *q); 592 /* LRO related declarations for ULD */ 593 struct t4_lro_mgr { 594 #define MAX_LRO_SESSIONS 64 595 u8 lro_session_cnt; /* # of sessions to aggregate */ 596 unsigned long lro_pkts; /* # of LRO super packets */ 597 unsigned long lro_merged; /* # of wire packets merged by LRO */ 598 struct sk_buff_head lroq; /* list of aggregated sessions */ 599 }; 600 601 struct sge_rspq { /* state for an SGE response queue */ 602 struct napi_struct napi; 603 const __be64 *cur_desc; /* current descriptor in queue */ 604 unsigned int cidx; /* consumer index */ 605 u8 gen; /* current generation bit */ 606 u8 intr_params; /* interrupt holdoff parameters */ 607 u8 next_intr_params; /* holdoff params for next interrupt */ 608 u8 adaptive_rx; 609 u8 pktcnt_idx; /* interrupt packet threshold */ 610 u8 uld; /* ULD handling this queue */ 611 u8 idx; /* queue index within its group */ 612 int offset; /* offset into current Rx buffer */ 613 u16 cntxt_id; /* SGE context id for the response q */ 614 u16 abs_id; /* absolute SGE id for the response q */ 615 __be64 *desc; /* address of HW response ring */ 616 dma_addr_t phys_addr; /* physical address of the ring */ 617 void __iomem *bar2_addr; /* address of BAR2 Queue registers */ 618 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */ 619 unsigned int iqe_len; /* entry size */ 620 unsigned int size; /* capacity of response queue */ 621 struct adapter *adap; 622 struct net_device *netdev; /* associated net device */ 623 rspq_handler_t handler; 624 rspq_flush_handler_t flush_handler; 625 struct t4_lro_mgr lro_mgr; 626 }; 627 628 struct sge_eth_stats { /* Ethernet queue statistics */ 629 unsigned long pkts; /* # of ethernet packets */ 630 unsigned long lro_pkts; /* # of LRO super packets */ 631 unsigned long lro_merged; /* # of wire packets merged by LRO */ 632 unsigned long rx_cso; /* # of Rx checksum offloads */ 633 unsigned long vlan_ex; /* # of Rx VLAN extractions */ 634 unsigned long rx_drops; /* # of packets dropped due to no mem */ 635 }; 636 637 struct sge_eth_rxq { /* SW Ethernet Rx queue */ 638 struct sge_rspq rspq; 639 struct sge_fl fl; 640 struct sge_eth_stats stats; 641 } ____cacheline_aligned_in_smp; 642 643 struct sge_ofld_stats { /* offload queue statistics */ 644 unsigned long pkts; /* # of packets */ 645 unsigned long imm; /* # of immediate-data packets */ 646 unsigned long an; /* # of asynchronous notifications */ 647 unsigned long nomem; /* # of responses deferred due to no mem */ 648 }; 649 650 struct sge_ofld_rxq { /* SW offload Rx queue */ 651 struct sge_rspq rspq; 652 struct sge_fl fl; 653 struct sge_ofld_stats stats; 654 } ____cacheline_aligned_in_smp; 655 656 struct tx_desc { 657 __be64 flit[8]; 658 }; 659 660 struct tx_sw_desc; 661 662 struct sge_txq { 663 unsigned int in_use; /* # of in-use Tx descriptors */ 664 unsigned int q_type; /* Q type Eth/Ctrl/Ofld */ 665 unsigned int size; /* # of descriptors */ 666 unsigned int cidx; /* SW consumer index */ 667 unsigned int pidx; /* producer index */ 668 unsigned long stops; /* # of times q has been stopped */ 669 unsigned long restarts; /* # of queue restarts */ 670 unsigned int cntxt_id; /* SGE context id for the Tx q */ 671 struct tx_desc *desc; /* address of HW Tx descriptor ring */ 672 struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */ 673 struct sge_qstat *stat; /* queue status entry */ 674 dma_addr_t phys_addr; /* physical address of the ring */ 675 spinlock_t db_lock; 676 int db_disabled; 677 unsigned short db_pidx; 678 unsigned short db_pidx_inc; 679 void __iomem *bar2_addr; /* address of BAR2 Queue registers */ 680 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */ 681 }; 682 683 struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */ 684 struct sge_txq q; 685 struct netdev_queue *txq; /* associated netdev TX queue */ 686 #ifdef CONFIG_CHELSIO_T4_DCB 687 u8 dcb_prio; /* DCB Priority bound to queue */ 688 #endif 689 unsigned long tso; /* # of TSO requests */ 690 unsigned long tx_cso; /* # of Tx checksum offloads */ 691 unsigned long vlan_ins; /* # of Tx VLAN insertions */ 692 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */ 693 } ____cacheline_aligned_in_smp; 694 695 struct sge_uld_txq { /* state for an SGE offload Tx queue */ 696 struct sge_txq q; 697 struct adapter *adap; 698 struct sk_buff_head sendq; /* list of backpressured packets */ 699 struct tasklet_struct qresume_tsk; /* restarts the queue */ 700 bool service_ofldq_running; /* service_ofldq() is processing sendq */ 701 u8 full; /* the Tx ring is full */ 702 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */ 703 } ____cacheline_aligned_in_smp; 704 705 struct sge_ctrl_txq { /* state for an SGE control Tx queue */ 706 struct sge_txq q; 707 struct adapter *adap; 708 struct sk_buff_head sendq; /* list of backpressured packets */ 709 struct tasklet_struct qresume_tsk; /* restarts the queue */ 710 u8 full; /* the Tx ring is full */ 711 } ____cacheline_aligned_in_smp; 712 713 struct sge_uld_rxq_info { 714 char name[IFNAMSIZ]; /* name of ULD driver */ 715 struct sge_ofld_rxq *uldrxq; /* Rxq's for ULD */ 716 u16 *msix_tbl; /* msix_tbl for uld */ 717 u16 *rspq_id; /* response queue id's of rxq */ 718 u16 nrxq; /* # of ingress uld queues */ 719 u16 nciq; /* # of completion queues */ 720 u8 uld; /* uld type */ 721 }; 722 723 struct sge_uld_txq_info { 724 struct sge_uld_txq *uldtxq; /* Txq's for ULD */ 725 atomic_t users; /* num users */ 726 u16 ntxq; /* # of egress uld queues */ 727 }; 728 729 struct sge { 730 struct sge_eth_txq ethtxq[MAX_ETH_QSETS]; 731 struct sge_eth_txq ptptxq; 732 struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES]; 733 734 struct sge_eth_rxq ethrxq[MAX_ETH_QSETS]; 735 struct sge_rspq fw_evtq ____cacheline_aligned_in_smp; 736 struct sge_uld_rxq_info **uld_rxq_info; 737 struct sge_uld_txq_info **uld_txq_info; 738 739 struct sge_rspq intrq ____cacheline_aligned_in_smp; 740 spinlock_t intrq_lock; 741 742 u16 max_ethqsets; /* # of available Ethernet queue sets */ 743 u16 ethqsets; /* # of active Ethernet queue sets */ 744 u16 ethtxq_rover; /* Tx queue to clean up next */ 745 u16 ofldqsets; /* # of active ofld queue sets */ 746 u16 nqs_per_uld; /* # of Rx queues per ULD */ 747 u16 timer_val[SGE_NTIMERS]; 748 u8 counter_val[SGE_NCOUNTERS]; 749 u32 fl_pg_order; /* large page allocation size */ 750 u32 stat_len; /* length of status page at ring end */ 751 u32 pktshift; /* padding between CPL & packet data */ 752 u32 fl_align; /* response queue message alignment */ 753 u32 fl_starve_thres; /* Free List starvation threshold */ 754 755 struct sge_idma_monitor_state idma_monitor; 756 unsigned int egr_start; 757 unsigned int egr_sz; 758 unsigned int ingr_start; 759 unsigned int ingr_sz; 760 void **egr_map; /* qid->queue egress queue map */ 761 struct sge_rspq **ingr_map; /* qid->queue ingress queue map */ 762 unsigned long *starving_fl; 763 unsigned long *txq_maperr; 764 unsigned long *blocked_fl; 765 struct timer_list rx_timer; /* refills starving FLs */ 766 struct timer_list tx_timer; /* checks Tx queues */ 767 }; 768 769 #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++) 770 #define for_each_ofldtxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++) 771 772 struct l2t_data; 773 774 #ifdef CONFIG_PCI_IOV 775 776 /* T4 supports SRIOV on PF0-3 and T5 on PF0-7. However, the Serial 777 * Configuration initialization for T5 only has SR-IOV functionality enabled 778 * on PF0-3 in order to simplify everything. 779 */ 780 #define NUM_OF_PF_WITH_SRIOV 4 781 782 #endif 783 784 struct doorbell_stats { 785 u32 db_drop; 786 u32 db_empty; 787 u32 db_full; 788 }; 789 790 struct hash_mac_addr { 791 struct list_head list; 792 u8 addr[ETH_ALEN]; 793 }; 794 795 struct uld_msix_bmap { 796 unsigned long *msix_bmap; 797 unsigned int mapsize; 798 spinlock_t lock; /* lock for acquiring bitmap */ 799 }; 800 801 struct uld_msix_info { 802 unsigned short vec; 803 char desc[IFNAMSIZ + 10]; 804 unsigned int idx; 805 }; 806 807 struct vf_info { 808 unsigned char vf_mac_addr[ETH_ALEN]; 809 unsigned int tx_rate; 810 bool pf_set_mac; 811 }; 812 813 struct mbox_list { 814 struct list_head list; 815 }; 816 817 struct adapter { 818 void __iomem *regs; 819 void __iomem *bar2; 820 u32 t4_bar0; 821 struct pci_dev *pdev; 822 struct device *pdev_dev; 823 const char *name; 824 unsigned int mbox; 825 unsigned int pf; 826 unsigned int flags; 827 unsigned int adap_idx; 828 enum chip_type chip; 829 830 int msg_enable; 831 832 struct adapter_params params; 833 struct cxgb4_virt_res vres; 834 unsigned int swintr; 835 836 struct { 837 unsigned short vec; 838 char desc[IFNAMSIZ + 10]; 839 } msix_info[MAX_INGQ + 1]; 840 struct uld_msix_info *msix_info_ulds; /* msix info for uld's */ 841 struct uld_msix_bmap msix_bmap_ulds; /* msix bitmap for all uld */ 842 int msi_idx; 843 844 struct doorbell_stats db_stats; 845 struct sge sge; 846 847 struct net_device *port[MAX_NPORTS]; 848 u8 chan_map[NCHAN]; /* channel -> port map */ 849 850 struct vf_info *vfinfo; 851 u8 num_vfs; 852 853 u32 filter_mode; 854 unsigned int l2t_start; 855 unsigned int l2t_end; 856 struct l2t_data *l2t; 857 unsigned int clipt_start; 858 unsigned int clipt_end; 859 struct clip_tbl *clipt; 860 struct cxgb4_uld_info *uld; 861 void *uld_handle[CXGB4_ULD_MAX]; 862 unsigned int num_uld; 863 unsigned int num_ofld_uld; 864 struct list_head list_node; 865 struct list_head rcu_node; 866 struct list_head mac_hlist; /* list of MAC addresses in MPS Hash */ 867 868 void *iscsi_ppm; 869 870 struct tid_info tids; 871 void **tid_release_head; 872 spinlock_t tid_release_lock; 873 struct workqueue_struct *workq; 874 struct work_struct tid_release_task; 875 struct work_struct db_full_task; 876 struct work_struct db_drop_task; 877 bool tid_release_task_busy; 878 879 /* lock for mailbox cmd list */ 880 spinlock_t mbox_lock; 881 struct mbox_list mlist; 882 883 /* support for mailbox command/reply logging */ 884 #define T4_OS_LOG_MBOX_CMDS 256 885 struct mbox_cmd_log *mbox_log; 886 887 struct mutex uld_mutex; 888 889 struct dentry *debugfs_root; 890 bool use_bd; /* Use SGE Back Door intfc for reading SGE Contexts */ 891 bool trace_rss; /* 1 implies that different RSS flit per filter is 892 * used per filter else if 0 default RSS flit is 893 * used for all 4 filters. 894 */ 895 896 struct ptp_clock *ptp_clock; 897 struct ptp_clock_info ptp_clock_info; 898 struct sk_buff *ptp_tx_skb; 899 /* ptp lock */ 900 spinlock_t ptp_lock; 901 spinlock_t stats_lock; 902 spinlock_t win0_lock ____cacheline_aligned_in_smp; 903 904 /* TC u32 offload */ 905 struct cxgb4_tc_u32_table *tc_u32; 906 struct chcr_stats_debug chcr_stats; 907 }; 908 909 /* Support for "sched-class" command to allow a TX Scheduling Class to be 910 * programmed with various parameters. 911 */ 912 struct ch_sched_params { 913 s8 type; /* packet or flow */ 914 union { 915 struct { 916 s8 level; /* scheduler hierarchy level */ 917 s8 mode; /* per-class or per-flow */ 918 s8 rateunit; /* bit or packet rate */ 919 s8 ratemode; /* %port relative or kbps absolute */ 920 s8 channel; /* scheduler channel [0..N] */ 921 s8 class; /* scheduler class [0..N] */ 922 s32 minrate; /* minimum rate */ 923 s32 maxrate; /* maximum rate */ 924 s16 weight; /* percent weight */ 925 s16 pktsize; /* average packet size */ 926 } params; 927 } u; 928 }; 929 930 enum { 931 SCHED_CLASS_TYPE_PACKET = 0, /* class type */ 932 }; 933 934 enum { 935 SCHED_CLASS_LEVEL_CL_RL = 0, /* class rate limiter */ 936 }; 937 938 enum { 939 SCHED_CLASS_MODE_CLASS = 0, /* per-class scheduling */ 940 }; 941 942 enum { 943 SCHED_CLASS_RATEUNIT_BITS = 0, /* bit rate scheduling */ 944 }; 945 946 enum { 947 SCHED_CLASS_RATEMODE_ABS = 1, /* Kb/s */ 948 }; 949 950 /* Support for "sched_queue" command to allow one or more NIC TX Queues 951 * to be bound to a TX Scheduling Class. 952 */ 953 struct ch_sched_queue { 954 s8 queue; /* queue index */ 955 s8 class; /* class index */ 956 }; 957 958 /* Defined bit width of user definable filter tuples 959 */ 960 #define ETHTYPE_BITWIDTH 16 961 #define FRAG_BITWIDTH 1 962 #define MACIDX_BITWIDTH 9 963 #define FCOE_BITWIDTH 1 964 #define IPORT_BITWIDTH 3 965 #define MATCHTYPE_BITWIDTH 3 966 #define PROTO_BITWIDTH 8 967 #define TOS_BITWIDTH 8 968 #define PF_BITWIDTH 8 969 #define VF_BITWIDTH 8 970 #define IVLAN_BITWIDTH 16 971 #define OVLAN_BITWIDTH 16 972 973 /* Filter matching rules. These consist of a set of ingress packet field 974 * (value, mask) tuples. The associated ingress packet field matches the 975 * tuple when ((field & mask) == value). (Thus a wildcard "don't care" field 976 * rule can be constructed by specifying a tuple of (0, 0).) A filter rule 977 * matches an ingress packet when all of the individual individual field 978 * matching rules are true. 979 * 980 * Partial field masks are always valid, however, while it may be easy to 981 * understand their meanings for some fields (e.g. IP address to match a 982 * subnet), for others making sensible partial masks is less intuitive (e.g. 983 * MPS match type) ... 984 * 985 * Most of the following data structures are modeled on T4 capabilities. 986 * Drivers for earlier chips use the subsets which make sense for those chips. 987 * We really need to come up with a hardware-independent mechanism to 988 * represent hardware filter capabilities ... 989 */ 990 struct ch_filter_tuple { 991 /* Compressed header matching field rules. The TP_VLAN_PRI_MAP 992 * register selects which of these fields will participate in the 993 * filter match rules -- up to a maximum of 36 bits. Because 994 * TP_VLAN_PRI_MAP is a global register, all filters must use the same 995 * set of fields. 996 */ 997 uint32_t ethtype:ETHTYPE_BITWIDTH; /* Ethernet type */ 998 uint32_t frag:FRAG_BITWIDTH; /* IP fragmentation header */ 999 uint32_t ivlan_vld:1; /* inner VLAN valid */ 1000 uint32_t ovlan_vld:1; /* outer VLAN valid */ 1001 uint32_t pfvf_vld:1; /* PF/VF valid */ 1002 uint32_t macidx:MACIDX_BITWIDTH; /* exact match MAC index */ 1003 uint32_t fcoe:FCOE_BITWIDTH; /* FCoE packet */ 1004 uint32_t iport:IPORT_BITWIDTH; /* ingress port */ 1005 uint32_t matchtype:MATCHTYPE_BITWIDTH; /* MPS match type */ 1006 uint32_t proto:PROTO_BITWIDTH; /* protocol type */ 1007 uint32_t tos:TOS_BITWIDTH; /* TOS/Traffic Type */ 1008 uint32_t pf:PF_BITWIDTH; /* PCI-E PF ID */ 1009 uint32_t vf:VF_BITWIDTH; /* PCI-E VF ID */ 1010 uint32_t ivlan:IVLAN_BITWIDTH; /* inner VLAN */ 1011 uint32_t ovlan:OVLAN_BITWIDTH; /* outer VLAN */ 1012 1013 /* Uncompressed header matching field rules. These are always 1014 * available for field rules. 1015 */ 1016 uint8_t lip[16]; /* local IP address (IPv4 in [3:0]) */ 1017 uint8_t fip[16]; /* foreign IP address (IPv4 in [3:0]) */ 1018 uint16_t lport; /* local port */ 1019 uint16_t fport; /* foreign port */ 1020 }; 1021 1022 /* A filter ioctl command. 1023 */ 1024 struct ch_filter_specification { 1025 /* Administrative fields for filter. 1026 */ 1027 uint32_t hitcnts:1; /* count filter hits in TCB */ 1028 uint32_t prio:1; /* filter has priority over active/server */ 1029 1030 /* Fundamental filter typing. This is the one element of filter 1031 * matching that doesn't exist as a (value, mask) tuple. 1032 */ 1033 uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */ 1034 1035 /* Packet dispatch information. Ingress packets which match the 1036 * filter rules will be dropped, passed to the host or switched back 1037 * out as egress packets. 1038 */ 1039 uint32_t action:2; /* drop, pass, switch */ 1040 1041 uint32_t rpttid:1; /* report TID in RSS hash field */ 1042 1043 uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */ 1044 uint32_t iq:10; /* ingress queue */ 1045 1046 uint32_t maskhash:1; /* dirsteer=0: store RSS hash in TCB */ 1047 uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */ 1048 /* 1 => TCB contains IQ ID */ 1049 1050 /* Switch proxy/rewrite fields. An ingress packet which matches a 1051 * filter with "switch" set will be looped back out as an egress 1052 * packet -- potentially with some Ethernet header rewriting. 1053 */ 1054 uint32_t eport:2; /* egress port to switch packet out */ 1055 uint32_t newdmac:1; /* rewrite destination MAC address */ 1056 uint32_t newsmac:1; /* rewrite source MAC address */ 1057 uint32_t newvlan:2; /* rewrite VLAN Tag */ 1058 uint8_t dmac[ETH_ALEN]; /* new destination MAC address */ 1059 uint8_t smac[ETH_ALEN]; /* new source MAC address */ 1060 uint16_t vlan; /* VLAN Tag to insert */ 1061 1062 /* Filter rule value/mask pairs. 1063 */ 1064 struct ch_filter_tuple val; 1065 struct ch_filter_tuple mask; 1066 }; 1067 1068 enum { 1069 FILTER_PASS = 0, /* default */ 1070 FILTER_DROP, 1071 FILTER_SWITCH 1072 }; 1073 1074 enum { 1075 VLAN_NOCHANGE = 0, /* default */ 1076 VLAN_REMOVE, 1077 VLAN_INSERT, 1078 VLAN_REWRITE 1079 }; 1080 1081 /* Host shadow copy of ingress filter entry. This is in host native format 1082 * and doesn't match the ordering or bit order, etc. of the hardware of the 1083 * firmware command. The use of bit-field structure elements is purely to 1084 * remind ourselves of the field size limitations and save memory in the case 1085 * where the filter table is large. 1086 */ 1087 struct filter_entry { 1088 /* Administrative fields for filter. */ 1089 u32 valid:1; /* filter allocated and valid */ 1090 u32 locked:1; /* filter is administratively locked */ 1091 1092 u32 pending:1; /* filter action is pending firmware reply */ 1093 u32 smtidx:8; /* Source MAC Table index for smac */ 1094 struct filter_ctx *ctx; /* Caller's completion hook */ 1095 struct l2t_entry *l2t; /* Layer Two Table entry for dmac */ 1096 struct net_device *dev; /* Associated net device */ 1097 u32 tid; /* This will store the actual tid */ 1098 1099 /* The filter itself. Most of this is a straight copy of information 1100 * provided by the extended ioctl(). Some fields are translated to 1101 * internal forms -- for instance the Ingress Queue ID passed in from 1102 * the ioctl() is translated into the Absolute Ingress Queue ID. 1103 */ 1104 struct ch_filter_specification fs; 1105 }; 1106 1107 static inline int is_offload(const struct adapter *adap) 1108 { 1109 return adap->params.offload; 1110 } 1111 1112 static inline int is_pci_uld(const struct adapter *adap) 1113 { 1114 return adap->params.crypto; 1115 } 1116 1117 static inline int is_uld(const struct adapter *adap) 1118 { 1119 return (adap->params.offload || adap->params.crypto); 1120 } 1121 1122 static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr) 1123 { 1124 return readl(adap->regs + reg_addr); 1125 } 1126 1127 static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val) 1128 { 1129 writel(val, adap->regs + reg_addr); 1130 } 1131 1132 #ifndef readq 1133 static inline u64 readq(const volatile void __iomem *addr) 1134 { 1135 return readl(addr) + ((u64)readl(addr + 4) << 32); 1136 } 1137 1138 static inline void writeq(u64 val, volatile void __iomem *addr) 1139 { 1140 writel(val, addr); 1141 writel(val >> 32, addr + 4); 1142 } 1143 #endif 1144 1145 static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr) 1146 { 1147 return readq(adap->regs + reg_addr); 1148 } 1149 1150 static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val) 1151 { 1152 writeq(val, adap->regs + reg_addr); 1153 } 1154 1155 /** 1156 * t4_set_hw_addr - store a port's MAC address in SW 1157 * @adapter: the adapter 1158 * @port_idx: the port index 1159 * @hw_addr: the Ethernet address 1160 * 1161 * Store the Ethernet address of the given port in SW. Called by the common 1162 * code when it retrieves a port's Ethernet address from EEPROM. 1163 */ 1164 static inline void t4_set_hw_addr(struct adapter *adapter, int port_idx, 1165 u8 hw_addr[]) 1166 { 1167 ether_addr_copy(adapter->port[port_idx]->dev_addr, hw_addr); 1168 ether_addr_copy(adapter->port[port_idx]->perm_addr, hw_addr); 1169 } 1170 1171 /** 1172 * netdev2pinfo - return the port_info structure associated with a net_device 1173 * @dev: the netdev 1174 * 1175 * Return the struct port_info associated with a net_device 1176 */ 1177 static inline struct port_info *netdev2pinfo(const struct net_device *dev) 1178 { 1179 return netdev_priv(dev); 1180 } 1181 1182 /** 1183 * adap2pinfo - return the port_info of a port 1184 * @adap: the adapter 1185 * @idx: the port index 1186 * 1187 * Return the port_info structure for the port of the given index. 1188 */ 1189 static inline struct port_info *adap2pinfo(struct adapter *adap, int idx) 1190 { 1191 return netdev_priv(adap->port[idx]); 1192 } 1193 1194 /** 1195 * netdev2adap - return the adapter structure associated with a net_device 1196 * @dev: the netdev 1197 * 1198 * Return the struct adapter associated with a net_device 1199 */ 1200 static inline struct adapter *netdev2adap(const struct net_device *dev) 1201 { 1202 return netdev2pinfo(dev)->adapter; 1203 } 1204 1205 /* Return a version number to identify the type of adapter. The scheme is: 1206 * - bits 0..9: chip version 1207 * - bits 10..15: chip revision 1208 * - bits 16..23: register dump version 1209 */ 1210 static inline unsigned int mk_adap_vers(struct adapter *ap) 1211 { 1212 return CHELSIO_CHIP_VERSION(ap->params.chip) | 1213 (CHELSIO_CHIP_RELEASE(ap->params.chip) << 10) | (1 << 16); 1214 } 1215 1216 /* Return a queue's interrupt hold-off time in us. 0 means no timer. */ 1217 static inline unsigned int qtimer_val(const struct adapter *adap, 1218 const struct sge_rspq *q) 1219 { 1220 unsigned int idx = q->intr_params >> 1; 1221 1222 return idx < SGE_NTIMERS ? adap->sge.timer_val[idx] : 0; 1223 } 1224 1225 /* driver version & name used for ethtool_drvinfo */ 1226 extern char cxgb4_driver_name[]; 1227 extern const char cxgb4_driver_version[]; 1228 1229 void t4_os_portmod_changed(const struct adapter *adap, int port_id); 1230 void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat); 1231 1232 void t4_free_sge_resources(struct adapter *adap); 1233 void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q); 1234 irq_handler_t t4_intr_handler(struct adapter *adap); 1235 netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev); 1236 int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp, 1237 const struct pkt_gl *gl); 1238 int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb); 1239 int t4_ofld_send(struct adapter *adap, struct sk_buff *skb); 1240 int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq, 1241 struct net_device *dev, int intr_idx, 1242 struct sge_fl *fl, rspq_handler_t hnd, 1243 rspq_flush_handler_t flush_handler, int cong); 1244 int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq, 1245 struct net_device *dev, struct netdev_queue *netdevq, 1246 unsigned int iqid); 1247 int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq, 1248 struct net_device *dev, unsigned int iqid, 1249 unsigned int cmplqid); 1250 int t4_sge_mod_ctrl_txq(struct adapter *adap, unsigned int eqid, 1251 unsigned int cmplqid); 1252 int t4_sge_alloc_uld_txq(struct adapter *adap, struct sge_uld_txq *txq, 1253 struct net_device *dev, unsigned int iqid, 1254 unsigned int uld_type); 1255 irqreturn_t t4_sge_intr_msix(int irq, void *cookie); 1256 int t4_sge_init(struct adapter *adap); 1257 void t4_sge_start(struct adapter *adap); 1258 void t4_sge_stop(struct adapter *adap); 1259 void cxgb4_set_ethtool_ops(struct net_device *netdev); 1260 int cxgb4_write_rss(const struct port_info *pi, const u16 *queues); 1261 extern int dbfifo_int_thresh; 1262 1263 #define for_each_port(adapter, iter) \ 1264 for (iter = 0; iter < (adapter)->params.nports; ++iter) 1265 1266 static inline int is_bypass(struct adapter *adap) 1267 { 1268 return adap->params.bypass; 1269 } 1270 1271 static inline int is_bypass_device(int device) 1272 { 1273 /* this should be set based upon device capabilities */ 1274 switch (device) { 1275 case 0x440b: 1276 case 0x440c: 1277 return 1; 1278 default: 1279 return 0; 1280 } 1281 } 1282 1283 static inline int is_10gbt_device(int device) 1284 { 1285 /* this should be set based upon device capabilities */ 1286 switch (device) { 1287 case 0x4409: 1288 case 0x4486: 1289 return 1; 1290 1291 default: 1292 return 0; 1293 } 1294 } 1295 1296 static inline unsigned int core_ticks_per_usec(const struct adapter *adap) 1297 { 1298 return adap->params.vpd.cclk / 1000; 1299 } 1300 1301 static inline unsigned int us_to_core_ticks(const struct adapter *adap, 1302 unsigned int us) 1303 { 1304 return (us * adap->params.vpd.cclk) / 1000; 1305 } 1306 1307 static inline unsigned int core_ticks_to_us(const struct adapter *adapter, 1308 unsigned int ticks) 1309 { 1310 /* add Core Clock / 2 to round ticks to nearest uS */ 1311 return ((ticks * 1000 + adapter->params.vpd.cclk/2) / 1312 adapter->params.vpd.cclk); 1313 } 1314 1315 void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask, 1316 u32 val); 1317 1318 int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd, 1319 int size, void *rpl, bool sleep_ok, int timeout); 1320 int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size, 1321 void *rpl, bool sleep_ok); 1322 1323 static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox, 1324 const void *cmd, int size, void *rpl, 1325 int timeout) 1326 { 1327 return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true, 1328 timeout); 1329 } 1330 1331 static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd, 1332 int size, void *rpl) 1333 { 1334 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true); 1335 } 1336 1337 static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd, 1338 int size, void *rpl) 1339 { 1340 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false); 1341 } 1342 1343 /** 1344 * hash_mac_addr - return the hash value of a MAC address 1345 * @addr: the 48-bit Ethernet MAC address 1346 * 1347 * Hashes a MAC address according to the hash function used by HW inexact 1348 * (hash) address matching. 1349 */ 1350 static inline int hash_mac_addr(const u8 *addr) 1351 { 1352 u32 a = ((u32)addr[0] << 16) | ((u32)addr[1] << 8) | addr[2]; 1353 u32 b = ((u32)addr[3] << 16) | ((u32)addr[4] << 8) | addr[5]; 1354 1355 a ^= b; 1356 a ^= (a >> 12); 1357 a ^= (a >> 6); 1358 return a & 0x3f; 1359 } 1360 1361 int cxgb4_set_rspq_intr_params(struct sge_rspq *q, unsigned int us, 1362 unsigned int cnt); 1363 static inline void init_rspq(struct adapter *adap, struct sge_rspq *q, 1364 unsigned int us, unsigned int cnt, 1365 unsigned int size, unsigned int iqe_size) 1366 { 1367 q->adap = adap; 1368 cxgb4_set_rspq_intr_params(q, us, cnt); 1369 q->iqe_len = iqe_size; 1370 q->size = size; 1371 } 1372 1373 void t4_write_indirect(struct adapter *adap, unsigned int addr_reg, 1374 unsigned int data_reg, const u32 *vals, 1375 unsigned int nregs, unsigned int start_idx); 1376 void t4_read_indirect(struct adapter *adap, unsigned int addr_reg, 1377 unsigned int data_reg, u32 *vals, unsigned int nregs, 1378 unsigned int start_idx); 1379 void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val); 1380 1381 struct fw_filter_wr; 1382 1383 void t4_intr_enable(struct adapter *adapter); 1384 void t4_intr_disable(struct adapter *adapter); 1385 int t4_slow_intr_handler(struct adapter *adapter); 1386 1387 int t4_wait_dev_ready(void __iomem *regs); 1388 int t4_link_l1cfg(struct adapter *adap, unsigned int mbox, unsigned int port, 1389 struct link_config *lc); 1390 int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port); 1391 1392 u32 t4_read_pcie_cfg4(struct adapter *adap, int reg); 1393 u32 t4_get_util_window(struct adapter *adap); 1394 void t4_setup_memwin(struct adapter *adap, u32 memwin_base, u32 window); 1395 1396 #define T4_MEMORY_WRITE 0 1397 #define T4_MEMORY_READ 1 1398 int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len, 1399 void *buf, int dir); 1400 static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr, 1401 u32 len, __be32 *buf) 1402 { 1403 return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0); 1404 } 1405 1406 unsigned int t4_get_regs_len(struct adapter *adapter); 1407 void t4_get_regs(struct adapter *adap, void *buf, size_t buf_size); 1408 1409 int t4_seeprom_wp(struct adapter *adapter, bool enable); 1410 int t4_get_raw_vpd_params(struct adapter *adapter, struct vpd_params *p); 1411 int t4_get_vpd_params(struct adapter *adapter, struct vpd_params *p); 1412 int t4_read_flash(struct adapter *adapter, unsigned int addr, 1413 unsigned int nwords, u32 *data, int byte_oriented); 1414 int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size); 1415 int t4_load_phy_fw(struct adapter *adap, 1416 int win, spinlock_t *lock, 1417 int (*phy_fw_version)(const u8 *, size_t), 1418 const u8 *phy_fw_data, size_t phy_fw_size); 1419 int t4_phy_fw_ver(struct adapter *adap, int *phy_fw_ver); 1420 int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op); 1421 int t4_fw_upgrade(struct adapter *adap, unsigned int mbox, 1422 const u8 *fw_data, unsigned int size, int force); 1423 int t4_fl_pkt_align(struct adapter *adap); 1424 unsigned int t4_flash_cfg_addr(struct adapter *adapter); 1425 int t4_check_fw_version(struct adapter *adap); 1426 int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size); 1427 int t4_get_fw_version(struct adapter *adapter, u32 *vers); 1428 int t4_get_bs_version(struct adapter *adapter, u32 *vers); 1429 int t4_get_tp_version(struct adapter *adapter, u32 *vers); 1430 int t4_get_exprom_version(struct adapter *adapter, u32 *vers); 1431 int t4_get_scfg_version(struct adapter *adapter, u32 *vers); 1432 int t4_get_vpd_version(struct adapter *adapter, u32 *vers); 1433 int t4_get_version_info(struct adapter *adapter); 1434 void t4_dump_version_info(struct adapter *adapter); 1435 int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info, 1436 const u8 *fw_data, unsigned int fw_size, 1437 struct fw_hdr *card_fw, enum dev_state state, int *reset); 1438 int t4_prep_adapter(struct adapter *adapter); 1439 int t4_shutdown_adapter(struct adapter *adapter); 1440 1441 enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS }; 1442 int t4_bar2_sge_qregs(struct adapter *adapter, 1443 unsigned int qid, 1444 enum t4_bar2_qtype qtype, 1445 int user, 1446 u64 *pbar2_qoffset, 1447 unsigned int *pbar2_qid); 1448 1449 unsigned int qtimer_val(const struct adapter *adap, 1450 const struct sge_rspq *q); 1451 1452 int t4_init_devlog_params(struct adapter *adapter); 1453 int t4_init_sge_params(struct adapter *adapter); 1454 int t4_init_tp_params(struct adapter *adap); 1455 int t4_filter_field_shift(const struct adapter *adap, int filter_sel); 1456 int t4_init_rss_mode(struct adapter *adap, int mbox); 1457 int t4_init_portinfo(struct port_info *pi, int mbox, 1458 int port, int pf, int vf, u8 mac[]); 1459 int t4_port_init(struct adapter *adap, int mbox, int pf, int vf); 1460 void t4_fatal_err(struct adapter *adapter); 1461 int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid, 1462 int start, int n, const u16 *rspq, unsigned int nrspq); 1463 int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode, 1464 unsigned int flags); 1465 int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid, 1466 unsigned int flags, unsigned int defq); 1467 int t4_read_rss(struct adapter *adapter, u16 *entries); 1468 void t4_read_rss_key(struct adapter *adapter, u32 *key); 1469 void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx); 1470 void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index, 1471 u32 *valp); 1472 void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index, 1473 u32 *vfl, u32 *vfh); 1474 u32 t4_read_rss_pf_map(struct adapter *adapter); 1475 u32 t4_read_rss_pf_mask(struct adapter *adapter); 1476 1477 unsigned int t4_get_mps_bg_map(struct adapter *adapter, int pidx); 1478 unsigned int t4_get_tp_ch_map(struct adapter *adapter, int pidx); 1479 void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]); 1480 void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]); 1481 int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data, 1482 size_t n); 1483 int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data, 1484 size_t n); 1485 int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n, 1486 unsigned int *valp); 1487 int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n, 1488 const unsigned int *valp); 1489 int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr); 1490 void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp, 1491 unsigned int *pif_req_wrptr, 1492 unsigned int *pif_rsp_wrptr); 1493 void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp); 1494 void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres); 1495 const char *t4_get_port_type_description(enum fw_port_type port_type); 1496 void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p); 1497 void t4_get_port_stats_offset(struct adapter *adap, int idx, 1498 struct port_stats *stats, 1499 struct port_stats *offset); 1500 void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p); 1501 void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log); 1502 void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]); 1503 void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr, 1504 unsigned int mask, unsigned int val); 1505 void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr); 1506 void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st); 1507 void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st); 1508 void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st); 1509 void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st); 1510 void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4, 1511 struct tp_tcp_stats *v6); 1512 void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx, 1513 struct tp_fcoe_stats *st); 1514 void t4_load_mtus(struct adapter *adap, const unsigned short *mtus, 1515 const unsigned short *alpha, const unsigned short *beta); 1516 1517 void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf); 1518 1519 void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate); 1520 void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid); 1521 1522 void t4_wol_magic_enable(struct adapter *adap, unsigned int port, 1523 const u8 *addr); 1524 int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map, 1525 u64 mask0, u64 mask1, unsigned int crc, bool enable); 1526 1527 int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox, 1528 enum dev_master master, enum dev_state *state); 1529 int t4_fw_bye(struct adapter *adap, unsigned int mbox); 1530 int t4_early_init(struct adapter *adap, unsigned int mbox); 1531 int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset); 1532 int t4_fixup_host_params(struct adapter *adap, unsigned int page_size, 1533 unsigned int cache_line_size); 1534 int t4_fw_initialize(struct adapter *adap, unsigned int mbox); 1535 int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf, 1536 unsigned int vf, unsigned int nparams, const u32 *params, 1537 u32 *val); 1538 int t4_query_params_ns(struct adapter *adap, unsigned int mbox, unsigned int pf, 1539 unsigned int vf, unsigned int nparams, const u32 *params, 1540 u32 *val); 1541 int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf, 1542 unsigned int vf, unsigned int nparams, const u32 *params, 1543 u32 *val, int rw, bool sleep_ok); 1544 int t4_set_params_timeout(struct adapter *adap, unsigned int mbox, 1545 unsigned int pf, unsigned int vf, 1546 unsigned int nparams, const u32 *params, 1547 const u32 *val, int timeout); 1548 int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf, 1549 unsigned int vf, unsigned int nparams, const u32 *params, 1550 const u32 *val); 1551 int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf, 1552 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl, 1553 unsigned int rxqi, unsigned int rxq, unsigned int tc, 1554 unsigned int vi, unsigned int cmask, unsigned int pmask, 1555 unsigned int nexact, unsigned int rcaps, unsigned int wxcaps); 1556 int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port, 1557 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac, 1558 unsigned int *rss_size); 1559 int t4_free_vi(struct adapter *adap, unsigned int mbox, 1560 unsigned int pf, unsigned int vf, 1561 unsigned int viid); 1562 int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid, 1563 int mtu, int promisc, int all_multi, int bcast, int vlanex, 1564 bool sleep_ok); 1565 int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox, 1566 unsigned int viid, bool free, unsigned int naddr, 1567 const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok); 1568 int t4_free_mac_filt(struct adapter *adap, unsigned int mbox, 1569 unsigned int viid, unsigned int naddr, 1570 const u8 **addr, bool sleep_ok); 1571 int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid, 1572 int idx, const u8 *addr, bool persist, bool add_smt); 1573 int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid, 1574 bool ucast, u64 vec, bool sleep_ok); 1575 int t4_enable_vi_params(struct adapter *adap, unsigned int mbox, 1576 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en); 1577 int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid, 1578 bool rx_en, bool tx_en); 1579 int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid, 1580 unsigned int nblinks); 1581 int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr, 1582 unsigned int mmd, unsigned int reg, u16 *valp); 1583 int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr, 1584 unsigned int mmd, unsigned int reg, u16 val); 1585 int t4_iq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf, 1586 unsigned int vf, unsigned int iqtype, unsigned int iqid, 1587 unsigned int fl0id, unsigned int fl1id); 1588 int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 1589 unsigned int vf, unsigned int iqtype, unsigned int iqid, 1590 unsigned int fl0id, unsigned int fl1id); 1591 int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 1592 unsigned int vf, unsigned int eqid); 1593 int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 1594 unsigned int vf, unsigned int eqid); 1595 int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 1596 unsigned int vf, unsigned int eqid); 1597 int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox); 1598 void t4_handle_get_port_info(struct port_info *pi, const __be64 *rpl); 1599 int t4_update_port_info(struct port_info *pi); 1600 int t4_get_link_params(struct port_info *pi, unsigned int *link_okp, 1601 unsigned int *speedp, unsigned int *mtup); 1602 int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl); 1603 void t4_db_full(struct adapter *adapter); 1604 void t4_db_dropped(struct adapter *adapter); 1605 int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp, 1606 int filter_index, int enable); 1607 void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp, 1608 int filter_index, int *enabled); 1609 int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox, 1610 u32 addr, u32 val); 1611 int t4_sched_params(struct adapter *adapter, int type, int level, int mode, 1612 int rateunit, int ratemode, int channel, int class, 1613 int minrate, int maxrate, int weight, int pktsize); 1614 void t4_sge_decode_idma_state(struct adapter *adapter, int state); 1615 void t4_idma_monitor_init(struct adapter *adapter, 1616 struct sge_idma_monitor_state *idma); 1617 void t4_idma_monitor(struct adapter *adapter, 1618 struct sge_idma_monitor_state *idma, 1619 int hz, int ticks); 1620 int t4_set_vf_mac_acl(struct adapter *adapter, unsigned int vf, 1621 unsigned int naddr, u8 *addr); 1622 void t4_uld_mem_free(struct adapter *adap); 1623 int t4_uld_mem_alloc(struct adapter *adap); 1624 void t4_uld_clean_up(struct adapter *adap); 1625 void t4_register_netevent_notifier(void); 1626 void free_rspq_fl(struct adapter *adap, struct sge_rspq *rq, struct sge_fl *fl); 1627 void free_tx_desc(struct adapter *adap, struct sge_txq *q, 1628 unsigned int n, bool unmap); 1629 void free_txq(struct adapter *adap, struct sge_txq *q); 1630 #endif /* __CXGB4_H__ */ 1631