1f7917c00SJeff Kirsher /*
2f7917c00SJeff Kirsher  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3f7917c00SJeff Kirsher  *
4b72a32daSRahul Lakkireddy  * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
5f7917c00SJeff Kirsher  *
6f7917c00SJeff Kirsher  * This software is available to you under a choice of one of two
7f7917c00SJeff Kirsher  * licenses.  You may choose to be licensed under the terms of the GNU
8f7917c00SJeff Kirsher  * General Public License (GPL) Version 2, available from the file
9f7917c00SJeff Kirsher  * COPYING in the main directory of this source tree, or the
10f7917c00SJeff Kirsher  * OpenIB.org BSD license below:
11f7917c00SJeff Kirsher  *
12f7917c00SJeff Kirsher  *     Redistribution and use in source and binary forms, with or
13f7917c00SJeff Kirsher  *     without modification, are permitted provided that the following
14f7917c00SJeff Kirsher  *     conditions are met:
15f7917c00SJeff Kirsher  *
16f7917c00SJeff Kirsher  *      - Redistributions of source code must retain the above
17f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
18f7917c00SJeff Kirsher  *        disclaimer.
19f7917c00SJeff Kirsher  *
20f7917c00SJeff Kirsher  *      - Redistributions in binary form must reproduce the above
21f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
22f7917c00SJeff Kirsher  *        disclaimer in the documentation and/or other materials
23f7917c00SJeff Kirsher  *        provided with the distribution.
24f7917c00SJeff Kirsher  *
25f7917c00SJeff Kirsher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26f7917c00SJeff Kirsher  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27f7917c00SJeff Kirsher  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28f7917c00SJeff Kirsher  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29f7917c00SJeff Kirsher  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30f7917c00SJeff Kirsher  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31f7917c00SJeff Kirsher  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32f7917c00SJeff Kirsher  * SOFTWARE.
33f7917c00SJeff Kirsher  */
34f7917c00SJeff Kirsher 
35f7917c00SJeff Kirsher #ifndef __CXGB4_H__
36f7917c00SJeff Kirsher #define __CXGB4_H__
37f7917c00SJeff Kirsher 
38dca4faebSVipul Pandya #include "t4_hw.h"
39dca4faebSVipul Pandya 
40f7917c00SJeff Kirsher #include <linux/bitops.h>
41f7917c00SJeff Kirsher #include <linux/cache.h>
42f7917c00SJeff Kirsher #include <linux/interrupt.h>
43f7917c00SJeff Kirsher #include <linux/list.h>
44f7917c00SJeff Kirsher #include <linux/netdevice.h>
45f7917c00SJeff Kirsher #include <linux/pci.h>
46f7917c00SJeff Kirsher #include <linux/spinlock.h>
47f7917c00SJeff Kirsher #include <linux/timer.h>
48c0b8b992SDavid S. Miller #include <linux/vmalloc.h>
490eb71a9dSNeilBrown #include <linux/rhashtable.h>
50098ef6c2SHariprasad Shenai #include <linux/etherdevice.h>
515e2a5ebcSHariprasad Shenai #include <linux/net_tstamp.h>
52a4569504SAtul Gupta #include <linux/ptp_clock_kernel.h>
53a4569504SAtul Gupta #include <linux/ptp_classify.h>
541dde532dSRahul Lakkireddy #include <linux/crash_dump.h>
55b1871915SGanesh Goudar #include <linux/thermal.h>
56f7917c00SJeff Kirsher #include <asm/io.h>
5727999805SHariprasad S #include "t4_chip_type.h"
58f7917c00SJeff Kirsher #include "cxgb4_uld.h"
59f7917c00SJeff Kirsher 
603069ee9bSVipul Pandya #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
6194cdb8bbSHariprasad Shenai extern struct list_head adapter_list;
6294cdb8bbSHariprasad Shenai extern struct mutex uld_mutex;
633069ee9bSVipul Pandya 
64a6ec572bSAtul Gupta /* Suspend an Ethernet Tx queue with fewer available descriptors than this.
65a6ec572bSAtul Gupta  * This is the same as calc_tx_descs() for a TSO packet with
66a6ec572bSAtul Gupta  * nr_frags == MAX_SKB_FRAGS.
67a6ec572bSAtul Gupta  */
68a6ec572bSAtul Gupta #define ETHTXQ_STOP_THRES \
69a6ec572bSAtul Gupta 	(1 + DIV_ROUND_UP((3 * MAX_SKB_FRAGS) / 2 + (MAX_SKB_FRAGS & 1), 8))
70a6ec572bSAtul Gupta 
71f7917c00SJeff Kirsher enum {
72f7917c00SJeff Kirsher 	MAX_NPORTS	= 4,     /* max # of ports */
73f7917c00SJeff Kirsher 	SERNUM_LEN	= 24,    /* Serial # length */
74f7917c00SJeff Kirsher 	EC_LEN		= 16,    /* E/C length */
75f7917c00SJeff Kirsher 	ID_LEN		= 16,    /* ID length */
76a94cd705SKumar Sanghvi 	PN_LEN		= 16,    /* Part Number length */
77098ef6c2SHariprasad Shenai 	MACADDR_LEN	= 12,    /* MAC Address length */
78f7917c00SJeff Kirsher };
79f7917c00SJeff Kirsher 
80f7917c00SJeff Kirsher enum {
81812034f1SHariprasad Shenai 	T4_REGMAP_SIZE = (160 * 1024),
82812034f1SHariprasad Shenai 	T5_REGMAP_SIZE = (332 * 1024),
83812034f1SHariprasad Shenai };
84812034f1SHariprasad Shenai 
85812034f1SHariprasad Shenai enum {
86f7917c00SJeff Kirsher 	MEM_EDC0,
87f7917c00SJeff Kirsher 	MEM_EDC1,
882422d9a3SSantosh Rastapur 	MEM_MC,
892422d9a3SSantosh Rastapur 	MEM_MC0 = MEM_MC,
904db0401fSRahul Lakkireddy 	MEM_MC1,
914db0401fSRahul Lakkireddy 	MEM_HMA,
92f7917c00SJeff Kirsher };
93f7917c00SJeff Kirsher 
943069ee9bSVipul Pandya enum {
953eb4afbfSVipul Pandya 	MEMWIN0_APERTURE = 2048,
963eb4afbfSVipul Pandya 	MEMWIN0_BASE     = 0x1b800,
973069ee9bSVipul Pandya 	MEMWIN1_APERTURE = 32768,
983069ee9bSVipul Pandya 	MEMWIN1_BASE     = 0x28000,
992422d9a3SSantosh Rastapur 	MEMWIN1_BASE_T5  = 0x52000,
1003eb4afbfSVipul Pandya 	MEMWIN2_APERTURE = 65536,
1013eb4afbfSVipul Pandya 	MEMWIN2_BASE     = 0x30000,
1020abfd152SHariprasad Shenai 	MEMWIN2_APERTURE_T5 = 131072,
1030abfd152SHariprasad Shenai 	MEMWIN2_BASE_T5  = 0x60000,
1043069ee9bSVipul Pandya };
1053069ee9bSVipul Pandya 
106f7917c00SJeff Kirsher enum dev_master {
107f7917c00SJeff Kirsher 	MASTER_CANT,
108f7917c00SJeff Kirsher 	MASTER_MAY,
109f7917c00SJeff Kirsher 	MASTER_MUST
110f7917c00SJeff Kirsher };
111f7917c00SJeff Kirsher 
112f7917c00SJeff Kirsher enum dev_state {
113f7917c00SJeff Kirsher 	DEV_STATE_UNINIT,
114f7917c00SJeff Kirsher 	DEV_STATE_INIT,
115f7917c00SJeff Kirsher 	DEV_STATE_ERR
116f7917c00SJeff Kirsher };
117f7917c00SJeff Kirsher 
118c3168cabSGanesh Goudar enum cc_pause {
119f7917c00SJeff Kirsher 	PAUSE_RX      = 1 << 0,
120f7917c00SJeff Kirsher 	PAUSE_TX      = 1 << 1,
121f7917c00SJeff Kirsher 	PAUSE_AUTONEG = 1 << 2
122f7917c00SJeff Kirsher };
123f7917c00SJeff Kirsher 
124c3168cabSGanesh Goudar enum cc_fec {
1253bb4858fSGanesh Goudar 	FEC_AUTO      = 1 << 0,	 /* IEEE 802.3 "automatic" */
1263bb4858fSGanesh Goudar 	FEC_RS        = 1 << 1,  /* Reed-Solomon */
1273bb4858fSGanesh Goudar 	FEC_BASER_RS  = 1 << 2   /* BaseR/Reed-Solomon */
1283bb4858fSGanesh Goudar };
1293bb4858fSGanesh Goudar 
130f7917c00SJeff Kirsher struct port_stats {
131f7917c00SJeff Kirsher 	u64 tx_octets;            /* total # of octets in good frames */
132f7917c00SJeff Kirsher 	u64 tx_frames;            /* all good frames */
133f7917c00SJeff Kirsher 	u64 tx_bcast_frames;      /* all broadcast frames */
134f7917c00SJeff Kirsher 	u64 tx_mcast_frames;      /* all multicast frames */
135f7917c00SJeff Kirsher 	u64 tx_ucast_frames;      /* all unicast frames */
136f7917c00SJeff Kirsher 	u64 tx_error_frames;      /* all error frames */
137f7917c00SJeff Kirsher 
138f7917c00SJeff Kirsher 	u64 tx_frames_64;         /* # of Tx frames in a particular range */
139f7917c00SJeff Kirsher 	u64 tx_frames_65_127;
140f7917c00SJeff Kirsher 	u64 tx_frames_128_255;
141f7917c00SJeff Kirsher 	u64 tx_frames_256_511;
142f7917c00SJeff Kirsher 	u64 tx_frames_512_1023;
143f7917c00SJeff Kirsher 	u64 tx_frames_1024_1518;
144f7917c00SJeff Kirsher 	u64 tx_frames_1519_max;
145f7917c00SJeff Kirsher 
146f7917c00SJeff Kirsher 	u64 tx_drop;              /* # of dropped Tx frames */
147f7917c00SJeff Kirsher 	u64 tx_pause;             /* # of transmitted pause frames */
148f7917c00SJeff Kirsher 	u64 tx_ppp0;              /* # of transmitted PPP prio 0 frames */
149f7917c00SJeff Kirsher 	u64 tx_ppp1;              /* # of transmitted PPP prio 1 frames */
150f7917c00SJeff Kirsher 	u64 tx_ppp2;              /* # of transmitted PPP prio 2 frames */
151f7917c00SJeff Kirsher 	u64 tx_ppp3;              /* # of transmitted PPP prio 3 frames */
152f7917c00SJeff Kirsher 	u64 tx_ppp4;              /* # of transmitted PPP prio 4 frames */
153f7917c00SJeff Kirsher 	u64 tx_ppp5;              /* # of transmitted PPP prio 5 frames */
154f7917c00SJeff Kirsher 	u64 tx_ppp6;              /* # of transmitted PPP prio 6 frames */
155f7917c00SJeff Kirsher 	u64 tx_ppp7;              /* # of transmitted PPP prio 7 frames */
156f7917c00SJeff Kirsher 
157f7917c00SJeff Kirsher 	u64 rx_octets;            /* total # of octets in good frames */
158f7917c00SJeff Kirsher 	u64 rx_frames;            /* all good frames */
159f7917c00SJeff Kirsher 	u64 rx_bcast_frames;      /* all broadcast frames */
160f7917c00SJeff Kirsher 	u64 rx_mcast_frames;      /* all multicast frames */
161f7917c00SJeff Kirsher 	u64 rx_ucast_frames;      /* all unicast frames */
162f7917c00SJeff Kirsher 	u64 rx_too_long;          /* # of frames exceeding MTU */
163f7917c00SJeff Kirsher 	u64 rx_jabber;            /* # of jabber frames */
164f7917c00SJeff Kirsher 	u64 rx_fcs_err;           /* # of received frames with bad FCS */
165f7917c00SJeff Kirsher 	u64 rx_len_err;           /* # of received frames with length error */
166f7917c00SJeff Kirsher 	u64 rx_symbol_err;        /* symbol errors */
167f7917c00SJeff Kirsher 	u64 rx_runt;              /* # of short frames */
168f7917c00SJeff Kirsher 
169f7917c00SJeff Kirsher 	u64 rx_frames_64;         /* # of Rx frames in a particular range */
170f7917c00SJeff Kirsher 	u64 rx_frames_65_127;
171f7917c00SJeff Kirsher 	u64 rx_frames_128_255;
172f7917c00SJeff Kirsher 	u64 rx_frames_256_511;
173f7917c00SJeff Kirsher 	u64 rx_frames_512_1023;
174f7917c00SJeff Kirsher 	u64 rx_frames_1024_1518;
175f7917c00SJeff Kirsher 	u64 rx_frames_1519_max;
176f7917c00SJeff Kirsher 
177f7917c00SJeff Kirsher 	u64 rx_pause;             /* # of received pause frames */
178f7917c00SJeff Kirsher 	u64 rx_ppp0;              /* # of received PPP prio 0 frames */
179f7917c00SJeff Kirsher 	u64 rx_ppp1;              /* # of received PPP prio 1 frames */
180f7917c00SJeff Kirsher 	u64 rx_ppp2;              /* # of received PPP prio 2 frames */
181f7917c00SJeff Kirsher 	u64 rx_ppp3;              /* # of received PPP prio 3 frames */
182f7917c00SJeff Kirsher 	u64 rx_ppp4;              /* # of received PPP prio 4 frames */
183f7917c00SJeff Kirsher 	u64 rx_ppp5;              /* # of received PPP prio 5 frames */
184f7917c00SJeff Kirsher 	u64 rx_ppp6;              /* # of received PPP prio 6 frames */
185f7917c00SJeff Kirsher 	u64 rx_ppp7;              /* # of received PPP prio 7 frames */
186f7917c00SJeff Kirsher 
187f7917c00SJeff Kirsher 	u64 rx_ovflow0;           /* drops due to buffer-group 0 overflows */
188f7917c00SJeff Kirsher 	u64 rx_ovflow1;           /* drops due to buffer-group 1 overflows */
189f7917c00SJeff Kirsher 	u64 rx_ovflow2;           /* drops due to buffer-group 2 overflows */
190f7917c00SJeff Kirsher 	u64 rx_ovflow3;           /* drops due to buffer-group 3 overflows */
191f7917c00SJeff Kirsher 	u64 rx_trunc0;            /* buffer-group 0 truncated packets */
192f7917c00SJeff Kirsher 	u64 rx_trunc1;            /* buffer-group 1 truncated packets */
193f7917c00SJeff Kirsher 	u64 rx_trunc2;            /* buffer-group 2 truncated packets */
194f7917c00SJeff Kirsher 	u64 rx_trunc3;            /* buffer-group 3 truncated packets */
195f7917c00SJeff Kirsher };
196f7917c00SJeff Kirsher 
197f7917c00SJeff Kirsher struct lb_port_stats {
198f7917c00SJeff Kirsher 	u64 octets;
199f7917c00SJeff Kirsher 	u64 frames;
200f7917c00SJeff Kirsher 	u64 bcast_frames;
201f7917c00SJeff Kirsher 	u64 mcast_frames;
202f7917c00SJeff Kirsher 	u64 ucast_frames;
203f7917c00SJeff Kirsher 	u64 error_frames;
204f7917c00SJeff Kirsher 
205f7917c00SJeff Kirsher 	u64 frames_64;
206f7917c00SJeff Kirsher 	u64 frames_65_127;
207f7917c00SJeff Kirsher 	u64 frames_128_255;
208f7917c00SJeff Kirsher 	u64 frames_256_511;
209f7917c00SJeff Kirsher 	u64 frames_512_1023;
210f7917c00SJeff Kirsher 	u64 frames_1024_1518;
211f7917c00SJeff Kirsher 	u64 frames_1519_max;
212f7917c00SJeff Kirsher 
213f7917c00SJeff Kirsher 	u64 drop;
214f7917c00SJeff Kirsher 
215f7917c00SJeff Kirsher 	u64 ovflow0;
216f7917c00SJeff Kirsher 	u64 ovflow1;
217f7917c00SJeff Kirsher 	u64 ovflow2;
218f7917c00SJeff Kirsher 	u64 ovflow3;
219f7917c00SJeff Kirsher 	u64 trunc0;
220f7917c00SJeff Kirsher 	u64 trunc1;
221f7917c00SJeff Kirsher 	u64 trunc2;
222f7917c00SJeff Kirsher 	u64 trunc3;
223f7917c00SJeff Kirsher };
224f7917c00SJeff Kirsher 
225f7917c00SJeff Kirsher struct tp_tcp_stats {
226a4cfd929SHariprasad Shenai 	u32 tcp_out_rsts;
227a4cfd929SHariprasad Shenai 	u64 tcp_in_segs;
228a4cfd929SHariprasad Shenai 	u64 tcp_out_segs;
229a4cfd929SHariprasad Shenai 	u64 tcp_retrans_segs;
230a4cfd929SHariprasad Shenai };
231a4cfd929SHariprasad Shenai 
232a4cfd929SHariprasad Shenai struct tp_usm_stats {
233a4cfd929SHariprasad Shenai 	u32 frames;
234a4cfd929SHariprasad Shenai 	u32 drops;
235a4cfd929SHariprasad Shenai 	u64 octets;
236f7917c00SJeff Kirsher };
237f7917c00SJeff Kirsher 
238a6222975SHariprasad Shenai struct tp_fcoe_stats {
239a6222975SHariprasad Shenai 	u32 frames_ddp;
240a6222975SHariprasad Shenai 	u32 frames_drop;
241a6222975SHariprasad Shenai 	u64 octets_ddp;
242f7917c00SJeff Kirsher };
243f7917c00SJeff Kirsher 
244f7917c00SJeff Kirsher struct tp_err_stats {
245a4cfd929SHariprasad Shenai 	u32 mac_in_errs[4];
246a4cfd929SHariprasad Shenai 	u32 hdr_in_errs[4];
247a4cfd929SHariprasad Shenai 	u32 tcp_in_errs[4];
248a4cfd929SHariprasad Shenai 	u32 tnl_cong_drops[4];
249a4cfd929SHariprasad Shenai 	u32 ofld_chan_drops[4];
250a4cfd929SHariprasad Shenai 	u32 tnl_tx_drops[4];
251a4cfd929SHariprasad Shenai 	u32 ofld_vlan_drops[4];
252a4cfd929SHariprasad Shenai 	u32 tcp6_in_errs[4];
253a4cfd929SHariprasad Shenai 	u32 ofld_no_neigh;
254a4cfd929SHariprasad Shenai 	u32 ofld_cong_defer;
255a4cfd929SHariprasad Shenai };
256a4cfd929SHariprasad Shenai 
257a6222975SHariprasad Shenai struct tp_cpl_stats {
258a6222975SHariprasad Shenai 	u32 req[4];
259a6222975SHariprasad Shenai 	u32 rsp[4];
260a6222975SHariprasad Shenai };
261a6222975SHariprasad Shenai 
262a4cfd929SHariprasad Shenai struct tp_rdma_stats {
263a4cfd929SHariprasad Shenai 	u32 rqe_dfr_pkt;
264a4cfd929SHariprasad Shenai 	u32 rqe_dfr_mod;
265f7917c00SJeff Kirsher };
266f7917c00SJeff Kirsher 
267e85c9a7aSHariprasad Shenai struct sge_params {
268e85c9a7aSHariprasad Shenai 	u32 hps;			/* host page size for our PF/VF */
269e85c9a7aSHariprasad Shenai 	u32 eq_qpp;			/* egress queues/page for our PF/VF */
270e85c9a7aSHariprasad Shenai 	u32 iq_qpp;			/* egress queues/page for our PF/VF */
271e85c9a7aSHariprasad Shenai };
272e85c9a7aSHariprasad Shenai 
273f7917c00SJeff Kirsher struct tp_params {
274f7917c00SJeff Kirsher 	unsigned int tre;            /* log2 of core clocks per TP tick */
2752d277b3bSHariprasad Shenai 	unsigned int la_mask;        /* what events are recorded by TP LA */
276dca4faebSVipul Pandya 	unsigned short tx_modq_map;  /* TX modulation scheduler queue to */
277dca4faebSVipul Pandya 				     /* channel map */
278636f9d37SVipul Pandya 
279636f9d37SVipul Pandya 	uint32_t dack_re;            /* DACK timer resolution */
280636f9d37SVipul Pandya 	unsigned short tx_modq[NCHAN];	/* channel to modulation queue map */
281dcf7b6f5SKumar Sanghvi 
282dcf7b6f5SKumar Sanghvi 	u32 vlan_pri_map;               /* cached TP_VLAN_PRI_MAP */
283dcf7b6f5SKumar Sanghvi 	u32 ingress_config;             /* cached TP_INGRESS_CONFIG */
284dcf7b6f5SKumar Sanghvi 
2858eb9f2f9SArjun V 	/* cached TP_OUT_CONFIG compressed error vector
2868eb9f2f9SArjun V 	 * and passing outer header info for encapsulated packets.
2878eb9f2f9SArjun V 	 */
2888eb9f2f9SArjun V 	int rx_pkt_encap;
2898eb9f2f9SArjun V 
290dcf7b6f5SKumar Sanghvi 	/* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets.  This is a
291dcf7b6f5SKumar Sanghvi 	 * subset of the set of fields which may be present in the Compressed
292dcf7b6f5SKumar Sanghvi 	 * Filter Tuple portion of filters and TCP TCB connections.  The
293dcf7b6f5SKumar Sanghvi 	 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
294dcf7b6f5SKumar Sanghvi 	 * Since a variable number of fields may or may not be present, their
295dcf7b6f5SKumar Sanghvi 	 * shifted field positions within the Compressed Filter Tuple may
296dcf7b6f5SKumar Sanghvi 	 * vary, or not even be present if the field isn't selected in
297dcf7b6f5SKumar Sanghvi 	 * TP_VLAN_PRI_MAP.  Since some of these fields are needed in various
298dcf7b6f5SKumar Sanghvi 	 * places we store their offsets here, or a -1 if the field isn't
299dcf7b6f5SKumar Sanghvi 	 * present.
300dcf7b6f5SKumar Sanghvi 	 */
3010ba9a3b6SKumar Sanghvi 	int fcoe_shift;
302dcf7b6f5SKumar Sanghvi 	int port_shift;
3030ba9a3b6SKumar Sanghvi 	int vnic_shift;
3040ba9a3b6SKumar Sanghvi 	int vlan_shift;
3050ba9a3b6SKumar Sanghvi 	int tos_shift;
306dcf7b6f5SKumar Sanghvi 	int protocol_shift;
3070ba9a3b6SKumar Sanghvi 	int ethertype_shift;
3080ba9a3b6SKumar Sanghvi 	int macmatch_shift;
3090ba9a3b6SKumar Sanghvi 	int matchtype_shift;
3100ba9a3b6SKumar Sanghvi 	int frag_shift;
3110ba9a3b6SKumar Sanghvi 
3120ba9a3b6SKumar Sanghvi 	u64 hash_filter_mask;
313f7917c00SJeff Kirsher };
314f7917c00SJeff Kirsher 
315f7917c00SJeff Kirsher struct vpd_params {
316f7917c00SJeff Kirsher 	unsigned int cclk;
317f7917c00SJeff Kirsher 	u8 ec[EC_LEN + 1];
318f7917c00SJeff Kirsher 	u8 sn[SERNUM_LEN + 1];
319f7917c00SJeff Kirsher 	u8 id[ID_LEN + 1];
320a94cd705SKumar Sanghvi 	u8 pn[PN_LEN + 1];
321098ef6c2SHariprasad Shenai 	u8 na[MACADDR_LEN + 1];
322f7917c00SJeff Kirsher };
323f7917c00SJeff Kirsher 
3240eaec62aSCasey Leedom /* Maximum resources provisioned for a PCI PF.
3250eaec62aSCasey Leedom  */
3260eaec62aSCasey Leedom struct pf_resources {
3270eaec62aSCasey Leedom 	unsigned int nvi;		/* N virtual interfaces */
3280eaec62aSCasey Leedom 	unsigned int neq;		/* N egress Qs */
3290eaec62aSCasey Leedom 	unsigned int nethctrl;		/* N egress ETH or CTRL Qs */
3300eaec62aSCasey Leedom 	unsigned int niqflint;		/* N ingress Qs/w free list(s) & intr */
3310eaec62aSCasey Leedom 	unsigned int niq;		/* N ingress Qs */
3320eaec62aSCasey Leedom 	unsigned int tc;		/* PCI-E traffic class */
3330eaec62aSCasey Leedom 	unsigned int pmask;		/* port access rights mask */
3340eaec62aSCasey Leedom 	unsigned int nexactf;		/* N exact MPS filters */
3350eaec62aSCasey Leedom 	unsigned int r_caps;		/* read capabilities */
3360eaec62aSCasey Leedom 	unsigned int wx_caps;		/* write/execute capabilities */
3370eaec62aSCasey Leedom };
3380eaec62aSCasey Leedom 
339f7917c00SJeff Kirsher struct pci_params {
340baf50868SGanesh Goudar 	unsigned int vpd_cap_addr;
341f7917c00SJeff Kirsher 	unsigned char speed;
342f7917c00SJeff Kirsher 	unsigned char width;
343f7917c00SJeff Kirsher };
344f7917c00SJeff Kirsher 
34549aa284fSHariprasad Shenai struct devlog_params {
34649aa284fSHariprasad Shenai 	u32 memtype;                    /* which memory (EDC0, EDC1, MC) */
34749aa284fSHariprasad Shenai 	u32 start;                      /* start of log in firmware memory */
34849aa284fSHariprasad Shenai 	u32 size;                       /* size of log */
34949aa284fSHariprasad Shenai };
35049aa284fSHariprasad Shenai 
3513ccc6cf7SHariprasad Shenai /* Stores chip specific parameters */
3523ccc6cf7SHariprasad Shenai struct arch_specific_params {
3533ccc6cf7SHariprasad Shenai 	u8 nchan;
35444588560SHariprasad Shenai 	u8 pm_stats_cnt;
3552216d014SHariprasad Shenai 	u8 cng_ch_bits_log;		/* congestion channel map bits width */
3563ccc6cf7SHariprasad Shenai 	u16 mps_rplc_size;
3573ccc6cf7SHariprasad Shenai 	u16 vfcount;
3583ccc6cf7SHariprasad Shenai 	u32 sge_fl_db;
3593ccc6cf7SHariprasad Shenai 	u16 mps_tcam_size;
3603ccc6cf7SHariprasad Shenai };
3613ccc6cf7SHariprasad Shenai 
362f7917c00SJeff Kirsher struct adapter_params {
363e85c9a7aSHariprasad Shenai 	struct sge_params sge;
364f7917c00SJeff Kirsher 	struct tp_params  tp;
365f7917c00SJeff Kirsher 	struct vpd_params vpd;
3660eaec62aSCasey Leedom 	struct pf_resources pfres;
367f7917c00SJeff Kirsher 	struct pci_params pci;
36849aa284fSHariprasad Shenai 	struct devlog_params devlog;
36949aa284fSHariprasad Shenai 	enum pcie_memwin drv_memwin;
370f7917c00SJeff Kirsher 
371f1ff24aaSHariprasad Shenai 	unsigned int cim_la_size;
372f1ff24aaSHariprasad Shenai 
373f7917c00SJeff Kirsher 	unsigned int sf_size;             /* serial flash size in bytes */
374f7917c00SJeff Kirsher 	unsigned int sf_nsec;             /* # of flash sectors */
375f7917c00SJeff Kirsher 
376760446f9SGanesh Goudar 	unsigned int fw_vers;		  /* firmware version */
3770de72738SHariprasad Shenai 	unsigned int bs_vers;		  /* bootstrap version */
378760446f9SGanesh Goudar 	unsigned int tp_vers;		  /* TP microcode version */
3790de72738SHariprasad Shenai 	unsigned int er_vers;		  /* expansion ROM version */
380760446f9SGanesh Goudar 	unsigned int scfg_vers;		  /* Serial Configuration version */
381760446f9SGanesh Goudar 	unsigned int vpd_vers;		  /* VPD Version */
382f7917c00SJeff Kirsher 	u8 api_vers[7];
383f7917c00SJeff Kirsher 
384f7917c00SJeff Kirsher 	unsigned short mtus[NMTUS];
385f7917c00SJeff Kirsher 	unsigned short a_wnd[NCCTRL_WIN];
386f7917c00SJeff Kirsher 	unsigned short b_wnd[NCCTRL_WIN];
387f7917c00SJeff Kirsher 
388f7917c00SJeff Kirsher 	unsigned char nports;             /* # of ethernet ports */
389f7917c00SJeff Kirsher 	unsigned char portvec;
390d14807ddSHariprasad Shenai 	enum chip_type chip;               /* chip code */
3913ccc6cf7SHariprasad Shenai 	struct arch_specific_params arch;  /* chip specific params */
392f7917c00SJeff Kirsher 	unsigned char offload;
39394cdb8bbSHariprasad Shenai 	unsigned char crypto;		/* HW capability for crypto */
394f7917c00SJeff Kirsher 
3959a4da2cdSVipul Pandya 	unsigned char bypass;
3965c31254eSKumar Sanghvi 	unsigned char hash_filter;
3979a4da2cdSVipul Pandya 
398f7917c00SJeff Kirsher 	unsigned int ofldq_wr_cred;
3991ac0f095SKumar Sanghvi 	bool ulptx_memwrite_dsgl;          /* use of T5 DSGL allowed */
4004c2c5763SHariprasad Shenai 
401b72a32daSRahul Lakkireddy 	unsigned int nsched_cls;          /* number of traffic classes */
4024c2c5763SHariprasad Shenai 	unsigned int max_ordird_qp;       /* Max read depth per RDMA QP */
4034c2c5763SHariprasad Shenai 	unsigned int max_ird_adapter;     /* Max read depth per adapter */
404086de575SSteve Wise 	bool fr_nsmr_tpte_wr_support;	  /* FW support for FR_NSMR_TPTE_WR */
405c3168cabSGanesh Goudar 	u8 fw_caps_support;		/* 32-bit Port Capabilities */
4060ff90994SKumar Sanghvi 	bool filter2_wr_support;	/* FW support for FILTER2_WR */
4078f46d467SArjun Vynipadath 
4088f46d467SArjun Vynipadath 	/* MPS Buffer Group Map[per Port].  Bit i is set if buffer group i is
4098f46d467SArjun Vynipadath 	 * used by the Port
4108f46d467SArjun Vynipadath 	 */
4118f46d467SArjun Vynipadath 	u8 mps_bg_map[MAX_NPORTS];	/* MPS Buffer Group Map */
41243db9296SRaju Rangoju 	bool write_w_imm_support;       /* FW supports WRITE_WITH_IMMEDIATE */
413f3910c62SRaju Rangoju 	bool write_cmpl_support;        /* FW supports WRITE_CMPL */
414f7917c00SJeff Kirsher };
415f7917c00SJeff Kirsher 
416a3bfb617SHariprasad Shenai /* State needed to monitor the forward progress of SGE Ingress DMA activities
417a3bfb617SHariprasad Shenai  * and possible hangs.
418a3bfb617SHariprasad Shenai  */
419a3bfb617SHariprasad Shenai struct sge_idma_monitor_state {
420a3bfb617SHariprasad Shenai 	unsigned int idma_1s_thresh;	/* 1s threshold in Core Clock ticks */
421a3bfb617SHariprasad Shenai 	unsigned int idma_stalled[2];	/* synthesized stalled timers in HZ */
422a3bfb617SHariprasad Shenai 	unsigned int idma_state[2];	/* IDMA Hang detect state */
423a3bfb617SHariprasad Shenai 	unsigned int idma_qid[2];	/* IDMA Hung Ingress Queue ID */
424a3bfb617SHariprasad Shenai 	unsigned int idma_warn[2];	/* time to warning in HZ */
425a3bfb617SHariprasad Shenai };
426a3bfb617SHariprasad Shenai 
4277f080c3fSHariprasad Shenai /* Firmware Mailbox Command/Reply log.  All values are in Host-Endian format.
4287f080c3fSHariprasad Shenai  * The access and execute times are signed in order to accommodate negative
4297f080c3fSHariprasad Shenai  * error returns.
4307f080c3fSHariprasad Shenai  */
4317f080c3fSHariprasad Shenai struct mbox_cmd {
4327f080c3fSHariprasad Shenai 	u64 cmd[MBOX_LEN / 8];		/* a Firmware Mailbox Command/Reply */
4337f080c3fSHariprasad Shenai 	u64 timestamp;			/* OS-dependent timestamp */
4347f080c3fSHariprasad Shenai 	u32 seqno;			/* sequence number */
4357f080c3fSHariprasad Shenai 	s16 access;			/* time (ms) to access mailbox */
4367f080c3fSHariprasad Shenai 	s16 execute;			/* time (ms) to execute */
4377f080c3fSHariprasad Shenai };
4387f080c3fSHariprasad Shenai 
4397f080c3fSHariprasad Shenai struct mbox_cmd_log {
4407f080c3fSHariprasad Shenai 	unsigned int size;		/* number of entries in the log */
4417f080c3fSHariprasad Shenai 	unsigned int cursor;		/* next position in the log to write */
4427f080c3fSHariprasad Shenai 	u32 seqno;			/* next sequence number */
4437f080c3fSHariprasad Shenai 	/* variable length mailbox command log starts here */
4447f080c3fSHariprasad Shenai };
4457f080c3fSHariprasad Shenai 
4467f080c3fSHariprasad Shenai /* Given a pointer to a Firmware Mailbox Command Log and a log entry index,
4477f080c3fSHariprasad Shenai  * return a pointer to the specified entry.
4487f080c3fSHariprasad Shenai  */
4497f080c3fSHariprasad Shenai static inline struct mbox_cmd *mbox_cmd_log_entry(struct mbox_cmd_log *log,
4507f080c3fSHariprasad Shenai 						  unsigned int entry_idx)
4517f080c3fSHariprasad Shenai {
4527f080c3fSHariprasad Shenai 	return &((struct mbox_cmd *)&(log)[1])[entry_idx];
4537f080c3fSHariprasad Shenai }
4547f080c3fSHariprasad Shenai 
45516e47624SHariprasad Shenai #include "t4fw_api.h"
45616e47624SHariprasad Shenai 
45716e47624SHariprasad Shenai #define FW_VERSION(chip) ( \
458b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
459b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
460b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
461b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
46216e47624SHariprasad Shenai #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
46316e47624SHariprasad Shenai 
46416e47624SHariprasad Shenai struct fw_info {
46516e47624SHariprasad Shenai 	u8 chip;
46616e47624SHariprasad Shenai 	char *fs_name;
46716e47624SHariprasad Shenai 	char *fw_mod_name;
46816e47624SHariprasad Shenai 	struct fw_hdr fw_hdr;
46916e47624SHariprasad Shenai };
47016e47624SHariprasad Shenai 
471f7917c00SJeff Kirsher struct trace_params {
472f7917c00SJeff Kirsher 	u32 data[TRACE_LEN / 4];
473f7917c00SJeff Kirsher 	u32 mask[TRACE_LEN / 4];
474f7917c00SJeff Kirsher 	unsigned short snap_len;
475f7917c00SJeff Kirsher 	unsigned short min_len;
476f7917c00SJeff Kirsher 	unsigned char skip_ofst;
477f7917c00SJeff Kirsher 	unsigned char skip_len;
478f7917c00SJeff Kirsher 	unsigned char invert;
479f7917c00SJeff Kirsher 	unsigned char port;
480f7917c00SJeff Kirsher };
481f7917c00SJeff Kirsher 
482c3168cabSGanesh Goudar /* Firmware Port Capabilities types. */
483c3168cabSGanesh Goudar 
484c3168cabSGanesh Goudar typedef u16 fw_port_cap16_t;	/* 16-bit Port Capabilities integral value */
485c3168cabSGanesh Goudar typedef u32 fw_port_cap32_t;	/* 32-bit Port Capabilities integral value */
486c3168cabSGanesh Goudar 
487c3168cabSGanesh Goudar enum fw_caps {
488c3168cabSGanesh Goudar 	FW_CAPS_UNKNOWN	= 0,	/* 0'ed out initial state */
489c3168cabSGanesh Goudar 	FW_CAPS16	= 1,	/* old Firmware: 16-bit Port Capabilities */
490c3168cabSGanesh Goudar 	FW_CAPS32	= 2,	/* new Firmware: 32-bit Port Capabilities */
491c3168cabSGanesh Goudar };
492c3168cabSGanesh Goudar 
493f7917c00SJeff Kirsher struct link_config {
494c3168cabSGanesh Goudar 	fw_port_cap32_t pcaps;           /* link capabilities */
495c3168cabSGanesh Goudar 	fw_port_cap32_t def_acaps;       /* default advertised capabilities */
496c3168cabSGanesh Goudar 	fw_port_cap32_t acaps;           /* advertised capabilities */
497c3168cabSGanesh Goudar 	fw_port_cap32_t lpacaps;         /* peer advertised capabilities */
498c3168cabSGanesh Goudar 
499c3168cabSGanesh Goudar 	fw_port_cap32_t speed_caps;      /* speed(s) user has requested */
500c3168cabSGanesh Goudar 	unsigned int   speed;            /* actual link speed (Mb/s) */
501c3168cabSGanesh Goudar 
502c3168cabSGanesh Goudar 	enum cc_pause  requested_fc;     /* flow control user has requested */
503c3168cabSGanesh Goudar 	enum cc_pause  fc;               /* actual link flow control */
504c3168cabSGanesh Goudar 
505c3168cabSGanesh Goudar 	enum cc_fec    requested_fec;	 /* Forward Error Correction: */
506c3168cabSGanesh Goudar 	enum cc_fec    fec;		 /* requested and actual in use */
507c3168cabSGanesh Goudar 
508f7917c00SJeff Kirsher 	unsigned char  autoneg;          /* autonegotiating? */
509c3168cabSGanesh Goudar 
510f7917c00SJeff Kirsher 	unsigned char  link_ok;          /* link up? */
511ddc7740dSHariprasad Shenai 	unsigned char  link_down_rc;     /* link down reason */
5128156b0baSGanesh Goudar 
5138156b0baSGanesh Goudar 	bool new_module;		 /* ->OS Transceiver Module inserted */
5148156b0baSGanesh Goudar 	bool redo_l1cfg;		 /* ->CC redo current "sticky" L1 CFG */
515f7917c00SJeff Kirsher };
516f7917c00SJeff Kirsher 
517e2ac9628SHariprasad Shenai #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
518f7917c00SJeff Kirsher 
519f7917c00SJeff Kirsher enum {
520f7917c00SJeff Kirsher 	MAX_ETH_QSETS = 32,           /* # of Ethernet Tx/Rx queue sets */
521f90ce561SHariprasad Shenai 	MAX_OFLD_QSETS = 16,          /* # of offload Tx, iscsi Rx queue sets */
522f7917c00SJeff Kirsher 	MAX_CTRL_QUEUES = NCHAN,      /* # of control Tx queues */
523f7917c00SJeff Kirsher };
524f7917c00SJeff Kirsher 
525f7917c00SJeff Kirsher enum {
526812034f1SHariprasad Shenai 	MAX_TXQ_ENTRIES      = 16384,
527812034f1SHariprasad Shenai 	MAX_CTRL_TXQ_ENTRIES = 1024,
528812034f1SHariprasad Shenai 	MAX_RSPQ_ENTRIES     = 16384,
529812034f1SHariprasad Shenai 	MAX_RX_BUFFERS       = 16384,
530812034f1SHariprasad Shenai 	MIN_TXQ_ENTRIES      = 32,
531812034f1SHariprasad Shenai 	MIN_CTRL_TXQ_ENTRIES = 32,
532812034f1SHariprasad Shenai 	MIN_RSPQ_ENTRIES     = 128,
533812034f1SHariprasad Shenai 	MIN_FL_ENTRIES       = 16
534812034f1SHariprasad Shenai };
535812034f1SHariprasad Shenai 
536812034f1SHariprasad Shenai enum {
53768ddc82aSRahul Lakkireddy 	MAX_TXQ_DESC_SIZE      = 64,
53868ddc82aSRahul Lakkireddy 	MAX_RXQ_DESC_SIZE      = 128,
53968ddc82aSRahul Lakkireddy 	MAX_FL_DESC_SIZE       = 8,
54068ddc82aSRahul Lakkireddy 	MAX_CTRL_TXQ_DESC_SIZE = 64,
54168ddc82aSRahul Lakkireddy };
54268ddc82aSRahul Lakkireddy 
54368ddc82aSRahul Lakkireddy enum {
544cf38be6dSHariprasad Shenai 	INGQ_EXTRAS = 2,        /* firmware event queue and */
545cf38be6dSHariprasad Shenai 				/*   forwarded interrupts */
5460fbc81b3SHariprasad Shenai 	MAX_INGQ = MAX_ETH_QSETS + INGQ_EXTRAS,
547f7917c00SJeff Kirsher };
548f7917c00SJeff Kirsher 
549d5fbda61SArjun Vynipadath enum {
550d5fbda61SArjun Vynipadath 	PRIV_FLAG_PORT_TX_VM_BIT,
551d5fbda61SArjun Vynipadath };
552d5fbda61SArjun Vynipadath 
553d5fbda61SArjun Vynipadath #define PRIV_FLAG_PORT_TX_VM		BIT(PRIV_FLAG_PORT_TX_VM_BIT)
554d5fbda61SArjun Vynipadath 
555d5fbda61SArjun Vynipadath #define PRIV_FLAGS_ADAP			0
556d5fbda61SArjun Vynipadath #define PRIV_FLAGS_PORT			PRIV_FLAG_PORT_TX_VM
557d5fbda61SArjun Vynipadath 
558f7917c00SJeff Kirsher struct adapter;
559f7917c00SJeff Kirsher struct sge_rspq;
560f7917c00SJeff Kirsher 
561688848b1SAnish Bhatt #include "cxgb4_dcb.h"
562688848b1SAnish Bhatt 
56376fed8a9SVarun Prakash #ifdef CONFIG_CHELSIO_T4_FCOE
56476fed8a9SVarun Prakash #include "cxgb4_fcoe.h"
56576fed8a9SVarun Prakash #endif /* CONFIG_CHELSIO_T4_FCOE */
56676fed8a9SVarun Prakash 
567f7917c00SJeff Kirsher struct port_info {
568f7917c00SJeff Kirsher 	struct adapter *adapter;
569f7917c00SJeff Kirsher 	u16    viid;
570f7917c00SJeff Kirsher 	s16    xact_addr_filt;        /* index of exact MAC address filter */
571f7917c00SJeff Kirsher 	u16    rss_size;              /* size of VI's RSS table slice */
572f7917c00SJeff Kirsher 	s8     mdio_addr;
57340e9de4bSHariprasad Shenai 	enum fw_port_type port_type;
574f7917c00SJeff Kirsher 	u8     mod_type;
575f7917c00SJeff Kirsher 	u8     port_id;
576f7917c00SJeff Kirsher 	u8     tx_chan;
577f7917c00SJeff Kirsher 	u8     lport;                 /* associated offload logical port */
578f7917c00SJeff Kirsher 	u8     nqsets;                /* # of qsets */
579f7917c00SJeff Kirsher 	u8     first_qset;            /* index of first qset */
580f7917c00SJeff Kirsher 	u8     rss_mode;
581f7917c00SJeff Kirsher 	struct link_config link_cfg;
582f7917c00SJeff Kirsher 	u16   *rss;
583a4cfd929SHariprasad Shenai 	struct port_stats stats_base;
584688848b1SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
585688848b1SAnish Bhatt 	struct port_dcb_info dcb;     /* Data Center Bridging support */
586688848b1SAnish Bhatt #endif
58776fed8a9SVarun Prakash #ifdef CONFIG_CHELSIO_T4_FCOE
58876fed8a9SVarun Prakash 	struct cxgb_fcoe fcoe;
58976fed8a9SVarun Prakash #endif /* CONFIG_CHELSIO_T4_FCOE */
5905e2a5ebcSHariprasad Shenai 	bool rxtstamp;  /* Enable TS */
5915e2a5ebcSHariprasad Shenai 	struct hwtstamp_config tstamp_config;
592a4569504SAtul Gupta 	bool ptp_enable;
593b72a32daSRahul Lakkireddy 	struct sched_table *sched_tbl;
594d5fbda61SArjun Vynipadath 	u32 eth_flags;
595f7917c00SJeff Kirsher };
596f7917c00SJeff Kirsher 
597f7917c00SJeff Kirsher struct dentry;
598f7917c00SJeff Kirsher struct work_struct;
599f7917c00SJeff Kirsher 
600f7917c00SJeff Kirsher enum {                                 /* adapter flags */
601f7917c00SJeff Kirsher 	FULL_INIT_DONE     = (1 << 0),
602144be3d9SGavin Shan 	DEV_ENABLED        = (1 << 1),
603144be3d9SGavin Shan 	USING_MSI          = (1 << 2),
604144be3d9SGavin Shan 	USING_MSIX         = (1 << 3),
605f7917c00SJeff Kirsher 	FW_OK              = (1 << 4),
60613ee15d3SVipul Pandya 	RSS_TNLALLLOOKUP   = (1 << 5),
60752367a76SVipul Pandya 	USING_SOFT_PARAMS  = (1 << 6),
60852367a76SVipul Pandya 	MASTER_PF          = (1 << 7),
60952367a76SVipul Pandya 	FW_OFLD_CONN       = (1 << 9),
610b0ba9d5fSCasey Leedom 	ROOT_NO_RELAXED_ORDERING = (1 << 10),
611e1f6198eSGanesh Goudar 	SHUTTING_DOWN	   = (1 << 11),
612f7917c00SJeff Kirsher };
613f7917c00SJeff Kirsher 
61494cdb8bbSHariprasad Shenai enum {
61594cdb8bbSHariprasad Shenai 	ULP_CRYPTO_LOOKASIDE = 1 << 0,
616a6ec572bSAtul Gupta 	ULP_CRYPTO_IPSEC_INLINE = 1 << 1,
61794cdb8bbSHariprasad Shenai };
61894cdb8bbSHariprasad Shenai 
619f7917c00SJeff Kirsher struct rx_sw_desc;
620f7917c00SJeff Kirsher 
621f7917c00SJeff Kirsher struct sge_fl {                     /* SGE free-buffer queue state */
622f7917c00SJeff Kirsher 	unsigned int avail;         /* # of available Rx buffers */
623f7917c00SJeff Kirsher 	unsigned int pend_cred;     /* new buffers since last FL DB ring */
624f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
625f7917c00SJeff Kirsher 	unsigned int pidx;          /* producer index */
626f7917c00SJeff Kirsher 	unsigned long alloc_failed; /* # of times buffer allocation failed */
627f7917c00SJeff Kirsher 	unsigned long large_alloc_failed;
62870055dd0SHariprasad Shenai 	unsigned long mapping_err;  /* # of RX Buffer DMA Mapping failures */
62970055dd0SHariprasad Shenai 	unsigned long low;          /* # of times momentarily starving */
630f7917c00SJeff Kirsher 	unsigned long starving;
631f7917c00SJeff Kirsher 	/* RO fields */
632f7917c00SJeff Kirsher 	unsigned int cntxt_id;      /* SGE context id for the free list */
633f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of free list */
634f7917c00SJeff Kirsher 	struct rx_sw_desc *sdesc;   /* address of SW Rx descriptor ring */
635f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW Rx descriptor ring */
636f7917c00SJeff Kirsher 	dma_addr_t addr;            /* bus address of HW ring start */
637df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
638df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
639f7917c00SJeff Kirsher };
640f7917c00SJeff Kirsher 
641f7917c00SJeff Kirsher /* A packet gather list */
642f7917c00SJeff Kirsher struct pkt_gl {
6435e2a5ebcSHariprasad Shenai 	u64 sgetstamp;		    /* SGE Time Stamp for Ingress Packet */
644e91b0f24SIan Campbell 	struct page_frag frags[MAX_SKB_FRAGS];
645f7917c00SJeff Kirsher 	void *va;                         /* virtual address of first byte */
646f7917c00SJeff Kirsher 	unsigned int nfrags;              /* # of fragments */
647f7917c00SJeff Kirsher 	unsigned int tot_len;             /* total length of fragments */
648f7917c00SJeff Kirsher };
649f7917c00SJeff Kirsher 
650f7917c00SJeff Kirsher typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
651f7917c00SJeff Kirsher 			      const struct pkt_gl *gl);
6522337ba42SVarun Prakash typedef void (*rspq_flush_handler_t)(struct sge_rspq *q);
6532337ba42SVarun Prakash /* LRO related declarations for ULD */
6542337ba42SVarun Prakash struct t4_lro_mgr {
6552337ba42SVarun Prakash #define MAX_LRO_SESSIONS		64
6562337ba42SVarun Prakash 	u8 lro_session_cnt;         /* # of sessions to aggregate */
6572337ba42SVarun Prakash 	unsigned long lro_pkts;     /* # of LRO super packets */
6582337ba42SVarun Prakash 	unsigned long lro_merged;   /* # of wire packets merged by LRO */
6592337ba42SVarun Prakash 	struct sk_buff_head lroq;   /* list of aggregated sessions */
6602337ba42SVarun Prakash };
661f7917c00SJeff Kirsher 
662f7917c00SJeff Kirsher struct sge_rspq {                   /* state for an SGE response queue */
663f7917c00SJeff Kirsher 	struct napi_struct napi;
664f7917c00SJeff Kirsher 	const __be64 *cur_desc;     /* current descriptor in queue */
665f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
666f7917c00SJeff Kirsher 	u8 gen;                     /* current generation bit */
667f7917c00SJeff Kirsher 	u8 intr_params;             /* interrupt holdoff parameters */
668f7917c00SJeff Kirsher 	u8 next_intr_params;        /* holdoff params for next interrupt */
669e553ec3fSHariprasad Shenai 	u8 adaptive_rx;
670f7917c00SJeff Kirsher 	u8 pktcnt_idx;              /* interrupt packet threshold */
671f7917c00SJeff Kirsher 	u8 uld;                     /* ULD handling this queue */
672f7917c00SJeff Kirsher 	u8 idx;                     /* queue index within its group */
673f7917c00SJeff Kirsher 	int offset;                 /* offset into current Rx buffer */
674f7917c00SJeff Kirsher 	u16 cntxt_id;               /* SGE context id for the response q */
675f7917c00SJeff Kirsher 	u16 abs_id;                 /* absolute SGE id for the response q */
676f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW response ring */
677f7917c00SJeff Kirsher 	dma_addr_t phys_addr;       /* physical address of the ring */
678df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
679df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
680f7917c00SJeff Kirsher 	unsigned int iqe_len;       /* entry size */
681f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of response queue */
682f7917c00SJeff Kirsher 	struct adapter *adap;
683f7917c00SJeff Kirsher 	struct net_device *netdev;  /* associated net device */
684f7917c00SJeff Kirsher 	rspq_handler_t handler;
6852337ba42SVarun Prakash 	rspq_flush_handler_t flush_handler;
6862337ba42SVarun Prakash 	struct t4_lro_mgr lro_mgr;
687f7917c00SJeff Kirsher };
688f7917c00SJeff Kirsher 
689f7917c00SJeff Kirsher struct sge_eth_stats {              /* Ethernet queue statistics */
690f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of ethernet packets */
691f7917c00SJeff Kirsher 	unsigned long lro_pkts;     /* # of LRO super packets */
692f7917c00SJeff Kirsher 	unsigned long lro_merged;   /* # of wire packets merged by LRO */
693f7917c00SJeff Kirsher 	unsigned long rx_cso;       /* # of Rx checksum offloads */
694f7917c00SJeff Kirsher 	unsigned long vlan_ex;      /* # of Rx VLAN extractions */
695f7917c00SJeff Kirsher 	unsigned long rx_drops;     /* # of packets dropped due to no mem */
696992bea8eSGanesh Goudar 	unsigned long bad_rx_pkts;  /* # of packets with err_vec!=0 */
697f7917c00SJeff Kirsher };
698f7917c00SJeff Kirsher 
699f7917c00SJeff Kirsher struct sge_eth_rxq {                /* SW Ethernet Rx queue */
700f7917c00SJeff Kirsher 	struct sge_rspq rspq;
701f7917c00SJeff Kirsher 	struct sge_fl fl;
702f7917c00SJeff Kirsher 	struct sge_eth_stats stats;
703f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
704f7917c00SJeff Kirsher 
705f7917c00SJeff Kirsher struct sge_ofld_stats {             /* offload queue statistics */
706f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of packets */
707f7917c00SJeff Kirsher 	unsigned long imm;          /* # of immediate-data packets */
708f7917c00SJeff Kirsher 	unsigned long an;           /* # of asynchronous notifications */
709f7917c00SJeff Kirsher 	unsigned long nomem;        /* # of responses deferred due to no mem */
710f7917c00SJeff Kirsher };
711f7917c00SJeff Kirsher 
712f7917c00SJeff Kirsher struct sge_ofld_rxq {               /* SW offload Rx queue */
713f7917c00SJeff Kirsher 	struct sge_rspq rspq;
714f7917c00SJeff Kirsher 	struct sge_fl fl;
715f7917c00SJeff Kirsher 	struct sge_ofld_stats stats;
716f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
717f7917c00SJeff Kirsher 
718f7917c00SJeff Kirsher struct tx_desc {
719f7917c00SJeff Kirsher 	__be64 flit[8];
720f7917c00SJeff Kirsher };
721f7917c00SJeff Kirsher 
722f7917c00SJeff Kirsher struct tx_sw_desc;
723f7917c00SJeff Kirsher 
724f7917c00SJeff Kirsher struct sge_txq {
725f7917c00SJeff Kirsher 	unsigned int  in_use;       /* # of in-use Tx descriptors */
726ab677ff4SHariprasad Shenai 	unsigned int  q_type;	    /* Q type Eth/Ctrl/Ofld */
727f7917c00SJeff Kirsher 	unsigned int  size;         /* # of descriptors */
728f7917c00SJeff Kirsher 	unsigned int  cidx;         /* SW consumer index */
729f7917c00SJeff Kirsher 	unsigned int  pidx;         /* producer index */
730f7917c00SJeff Kirsher 	unsigned long stops;        /* # of times q has been stopped */
731f7917c00SJeff Kirsher 	unsigned long restarts;     /* # of queue restarts */
732f7917c00SJeff Kirsher 	unsigned int  cntxt_id;     /* SGE context id for the Tx q */
733f7917c00SJeff Kirsher 	struct tx_desc *desc;       /* address of HW Tx descriptor ring */
734f7917c00SJeff Kirsher 	struct tx_sw_desc *sdesc;   /* address of SW Tx descriptor ring */
735f7917c00SJeff Kirsher 	struct sge_qstat *stat;     /* queue status entry */
736f7917c00SJeff Kirsher 	dma_addr_t    phys_addr;    /* physical address of the ring */
7373069ee9bSVipul Pandya 	spinlock_t db_lock;
7383069ee9bSVipul Pandya 	int db_disabled;
7393069ee9bSVipul Pandya 	unsigned short db_pidx;
74005eb2389SSteve Wise 	unsigned short db_pidx_inc;
741df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
742df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
743f7917c00SJeff Kirsher };
744f7917c00SJeff Kirsher 
745f7917c00SJeff Kirsher struct sge_eth_txq {                /* state for an SGE Ethernet Tx queue */
746f7917c00SJeff Kirsher 	struct sge_txq q;
747f7917c00SJeff Kirsher 	struct netdev_queue *txq;   /* associated netdev TX queue */
74810b00466SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
74910b00466SAnish Bhatt 	u8 dcb_prio;		    /* DCB Priority bound to queue */
75010b00466SAnish Bhatt #endif
751f7917c00SJeff Kirsher 	unsigned long tso;          /* # of TSO requests */
752f7917c00SJeff Kirsher 	unsigned long tx_cso;       /* # of Tx checksum offloads */
753f7917c00SJeff Kirsher 	unsigned long vlan_ins;     /* # of Tx VLAN insertions */
754f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
755f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
756f7917c00SJeff Kirsher 
757ab677ff4SHariprasad Shenai struct sge_uld_txq {               /* state for an SGE offload Tx queue */
758f7917c00SJeff Kirsher 	struct sge_txq q;
759f7917c00SJeff Kirsher 	struct adapter *adap;
760f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
761f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
762126fca64SHariprasad Shenai 	bool service_ofldq_running; /* service_ofldq() is processing sendq */
763f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
764f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
765f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
766f7917c00SJeff Kirsher 
767f7917c00SJeff Kirsher struct sge_ctrl_txq {               /* state for an SGE control Tx queue */
768f7917c00SJeff Kirsher 	struct sge_txq q;
769f7917c00SJeff Kirsher 	struct adapter *adap;
770f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
771f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
772f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
773f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
774f7917c00SJeff Kirsher 
77594cdb8bbSHariprasad Shenai struct sge_uld_rxq_info {
77694cdb8bbSHariprasad Shenai 	char name[IFNAMSIZ];	/* name of ULD driver */
77794cdb8bbSHariprasad Shenai 	struct sge_ofld_rxq *uldrxq; /* Rxq's for ULD */
77894cdb8bbSHariprasad Shenai 	u16 *msix_tbl;		/* msix_tbl for uld */
77994cdb8bbSHariprasad Shenai 	u16 *rspq_id;		/* response queue id's of rxq */
78094cdb8bbSHariprasad Shenai 	u16 nrxq;		/* # of ingress uld queues */
78194cdb8bbSHariprasad Shenai 	u16 nciq;		/* # of completion queues */
78294cdb8bbSHariprasad Shenai 	u8 uld;			/* uld type */
78394cdb8bbSHariprasad Shenai };
78494cdb8bbSHariprasad Shenai 
785ab677ff4SHariprasad Shenai struct sge_uld_txq_info {
786ab677ff4SHariprasad Shenai 	struct sge_uld_txq *uldtxq; /* Txq's for ULD */
787ab677ff4SHariprasad Shenai 	atomic_t users;		/* num users */
788ab677ff4SHariprasad Shenai 	u16 ntxq;		/* # of egress uld queues */
789ab677ff4SHariprasad Shenai };
790ab677ff4SHariprasad Shenai 
791f7917c00SJeff Kirsher struct sge {
792f7917c00SJeff Kirsher 	struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
793a4569504SAtul Gupta 	struct sge_eth_txq ptptxq;
794f7917c00SJeff Kirsher 	struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
795f7917c00SJeff Kirsher 
796f7917c00SJeff Kirsher 	struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
797f7917c00SJeff Kirsher 	struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
79894cdb8bbSHariprasad Shenai 	struct sge_uld_rxq_info **uld_rxq_info;
799ab677ff4SHariprasad Shenai 	struct sge_uld_txq_info **uld_txq_info;
800f7917c00SJeff Kirsher 
801f7917c00SJeff Kirsher 	struct sge_rspq intrq ____cacheline_aligned_in_smp;
802f7917c00SJeff Kirsher 	spinlock_t intrq_lock;
803f7917c00SJeff Kirsher 
804f7917c00SJeff Kirsher 	u16 max_ethqsets;           /* # of available Ethernet queue sets */
805f7917c00SJeff Kirsher 	u16 ethqsets;               /* # of active Ethernet queue sets */
806f7917c00SJeff Kirsher 	u16 ethtxq_rover;           /* Tx queue to clean up next */
8070fbc81b3SHariprasad Shenai 	u16 ofldqsets;              /* # of active ofld queue sets */
80894cdb8bbSHariprasad Shenai 	u16 nqs_per_uld;	    /* # of Rx queues per ULD */
809f7917c00SJeff Kirsher 	u16 timer_val[SGE_NTIMERS];
810f7917c00SJeff Kirsher 	u8 counter_val[SGE_NCOUNTERS];
81152367a76SVipul Pandya 	u32 fl_pg_order;            /* large page allocation size */
81252367a76SVipul Pandya 	u32 stat_len;               /* length of status page at ring end */
81352367a76SVipul Pandya 	u32 pktshift;               /* padding between CPL & packet data */
81452367a76SVipul Pandya 	u32 fl_align;               /* response queue message alignment */
81552367a76SVipul Pandya 	u32 fl_starve_thres;        /* Free List starvation threshold */
8160f4d201fSKumar Sanghvi 
817a3bfb617SHariprasad Shenai 	struct sge_idma_monitor_state idma_monitor;
818f7917c00SJeff Kirsher 	unsigned int egr_start;
8194b8e27a8SHariprasad Shenai 	unsigned int egr_sz;
820f7917c00SJeff Kirsher 	unsigned int ingr_start;
8214b8e27a8SHariprasad Shenai 	unsigned int ingr_sz;
8224b8e27a8SHariprasad Shenai 	void **egr_map;    /* qid->queue egress queue map */
8234b8e27a8SHariprasad Shenai 	struct sge_rspq **ingr_map; /* qid->queue ingress queue map */
8244b8e27a8SHariprasad Shenai 	unsigned long *starving_fl;
8254b8e27a8SHariprasad Shenai 	unsigned long *txq_maperr;
8265b377d11SHariprasad Shenai 	unsigned long *blocked_fl;
827f7917c00SJeff Kirsher 	struct timer_list rx_timer; /* refills starving FLs */
828f7917c00SJeff Kirsher 	struct timer_list tx_timer; /* checks Tx queues */
829f7917c00SJeff Kirsher };
830f7917c00SJeff Kirsher 
831f7917c00SJeff Kirsher #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
8320fbc81b3SHariprasad Shenai #define for_each_ofldtxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
833f7917c00SJeff Kirsher 
834f7917c00SJeff Kirsher struct l2t_data;
835f7917c00SJeff Kirsher 
8362422d9a3SSantosh Rastapur #ifdef CONFIG_PCI_IOV
8372422d9a3SSantosh Rastapur 
8387d6727cfSSantosh Rastapur /* T4 supports SRIOV on PF0-3 and T5 on PF0-7.  However, the Serial
8397d6727cfSSantosh Rastapur  * Configuration initialization for T5 only has SR-IOV functionality enabled
8407d6727cfSSantosh Rastapur  * on PF0-3 in order to simplify everything.
8412422d9a3SSantosh Rastapur  */
8427d6727cfSSantosh Rastapur #define NUM_OF_PF_WITH_SRIOV 4
8432422d9a3SSantosh Rastapur 
8442422d9a3SSantosh Rastapur #endif
8452422d9a3SSantosh Rastapur 
846a4cfd929SHariprasad Shenai struct doorbell_stats {
847a4cfd929SHariprasad Shenai 	u32 db_drop;
848a4cfd929SHariprasad Shenai 	u32 db_empty;
849a4cfd929SHariprasad Shenai 	u32 db_full;
850a4cfd929SHariprasad Shenai };
851a4cfd929SHariprasad Shenai 
852fc08a01aSHariprasad Shenai struct hash_mac_addr {
853fc08a01aSHariprasad Shenai 	struct list_head list;
854fc08a01aSHariprasad Shenai 	u8 addr[ETH_ALEN];
855fc08a01aSHariprasad Shenai };
856fc08a01aSHariprasad Shenai 
85794cdb8bbSHariprasad Shenai struct uld_msix_bmap {
85894cdb8bbSHariprasad Shenai 	unsigned long *msix_bmap;
85994cdb8bbSHariprasad Shenai 	unsigned int mapsize;
86094cdb8bbSHariprasad Shenai 	spinlock_t lock; /* lock for acquiring bitmap */
86194cdb8bbSHariprasad Shenai };
86294cdb8bbSHariprasad Shenai 
86394cdb8bbSHariprasad Shenai struct uld_msix_info {
86494cdb8bbSHariprasad Shenai 	unsigned short vec;
86594cdb8bbSHariprasad Shenai 	char desc[IFNAMSIZ + 10];
8660fbc81b3SHariprasad Shenai 	unsigned int idx;
86794cdb8bbSHariprasad Shenai };
86894cdb8bbSHariprasad Shenai 
869661dbeb9SHariprasad Shenai struct vf_info {
870661dbeb9SHariprasad Shenai 	unsigned char vf_mac_addr[ETH_ALEN];
8718ea4fae9SGanesh Goudar 	unsigned int tx_rate;
872661dbeb9SHariprasad Shenai 	bool pf_set_mac;
8739d5fd927SGanesh Goudar 	u16 vlan;
874661dbeb9SHariprasad Shenai };
875661dbeb9SHariprasad Shenai 
8768b4e6b3cSArjun Vynipadath enum {
8778b4e6b3cSArjun Vynipadath 	HMA_DMA_MAPPED_FLAG = 1
8788b4e6b3cSArjun Vynipadath };
8798b4e6b3cSArjun Vynipadath 
8808b4e6b3cSArjun Vynipadath struct hma_data {
8818b4e6b3cSArjun Vynipadath 	unsigned char flags;
8828b4e6b3cSArjun Vynipadath 	struct sg_table *sgt;
8838b4e6b3cSArjun Vynipadath 	dma_addr_t *phy_addr;	/* physical address of the page */
8848b4e6b3cSArjun Vynipadath };
8858b4e6b3cSArjun Vynipadath 
8864055ae5eSHariprasad Shenai struct mbox_list {
8874055ae5eSHariprasad Shenai 	struct list_head list;
8884055ae5eSHariprasad Shenai };
8894055ae5eSHariprasad Shenai 
890846eac3fSGanesh Goudar struct mps_encap_entry {
891846eac3fSGanesh Goudar 	atomic_t refcnt;
892846eac3fSGanesh Goudar };
893846eac3fSGanesh Goudar 
894e70a57faSArnd Bergmann #if IS_ENABLED(CONFIG_THERMAL)
895b1871915SGanesh Goudar struct ch_thermal {
896b1871915SGanesh Goudar 	struct thermal_zone_device *tzdev;
897b1871915SGanesh Goudar 	int trip_temp;
898b1871915SGanesh Goudar 	int trip_type;
899b1871915SGanesh Goudar };
900b1871915SGanesh Goudar #endif
901b1871915SGanesh Goudar 
902f7917c00SJeff Kirsher struct adapter {
903f7917c00SJeff Kirsher 	void __iomem *regs;
90422adfe0aSSantosh Rastapur 	void __iomem *bar2;
9050abfd152SHariprasad Shenai 	u32 t4_bar0;
906f7917c00SJeff Kirsher 	struct pci_dev *pdev;
907f7917c00SJeff Kirsher 	struct device *pdev_dev;
9080de72738SHariprasad Shenai 	const char *name;
9093069ee9bSVipul Pandya 	unsigned int mbox;
910b2612722SHariprasad Shenai 	unsigned int pf;
911f7917c00SJeff Kirsher 	unsigned int flags;
912e7b48a32SHariprasad Shenai 	unsigned int adap_idx;
9132422d9a3SSantosh Rastapur 	enum chip_type chip;
914d5fbda61SArjun Vynipadath 	u32 eth_flags;
915f7917c00SJeff Kirsher 
916f7917c00SJeff Kirsher 	int msg_enable;
917846eac3fSGanesh Goudar 	__be16 vxlan_port;
918846eac3fSGanesh Goudar 	u8 vxlan_port_cnt;
919c746fc0eSGanesh Goudar 	__be16 geneve_port;
920c746fc0eSGanesh Goudar 	u8 geneve_port_cnt;
921f7917c00SJeff Kirsher 
922f7917c00SJeff Kirsher 	struct adapter_params params;
923f7917c00SJeff Kirsher 	struct cxgb4_virt_res vres;
924f7917c00SJeff Kirsher 	unsigned int swintr;
925f7917c00SJeff Kirsher 
926f7917c00SJeff Kirsher 	struct {
927f7917c00SJeff Kirsher 		unsigned short vec;
928f7917c00SJeff Kirsher 		char desc[IFNAMSIZ + 10];
929f7917c00SJeff Kirsher 	} msix_info[MAX_INGQ + 1];
93094cdb8bbSHariprasad Shenai 	struct uld_msix_info *msix_info_ulds; /* msix info for uld's */
93194cdb8bbSHariprasad Shenai 	struct uld_msix_bmap msix_bmap_ulds; /* msix bitmap for all uld */
9320fbc81b3SHariprasad Shenai 	int msi_idx;
933f7917c00SJeff Kirsher 
934a4cfd929SHariprasad Shenai 	struct doorbell_stats db_stats;
935f7917c00SJeff Kirsher 	struct sge sge;
936f7917c00SJeff Kirsher 
937f7917c00SJeff Kirsher 	struct net_device *port[MAX_NPORTS];
938f7917c00SJeff Kirsher 	u8 chan_map[NCHAN];                   /* channel -> port map */
939f7917c00SJeff Kirsher 
940661dbeb9SHariprasad Shenai 	struct vf_info *vfinfo;
941661dbeb9SHariprasad Shenai 	u8 num_vfs;
942661dbeb9SHariprasad Shenai 
943793dad94SVipul Pandya 	u32 filter_mode;
944636f9d37SVipul Pandya 	unsigned int l2t_start;
945636f9d37SVipul Pandya 	unsigned int l2t_end;
946f7917c00SJeff Kirsher 	struct l2t_data *l2t;
947b5a02f50SAnish Bhatt 	unsigned int clipt_start;
948b5a02f50SAnish Bhatt 	unsigned int clipt_end;
949b5a02f50SAnish Bhatt 	struct clip_tbl *clipt;
950846eac3fSGanesh Goudar 	unsigned int rawf_start;
951846eac3fSGanesh Goudar 	unsigned int rawf_cnt;
9523bdb376eSKumar Sanghvi 	struct smt_data *smt;
953846eac3fSGanesh Goudar 	struct mps_encap_entry *mps_encap;
9540fbc81b3SHariprasad Shenai 	struct cxgb4_uld_info *uld;
955f7917c00SJeff Kirsher 	void *uld_handle[CXGB4_ULD_MAX];
95694cdb8bbSHariprasad Shenai 	unsigned int num_uld;
9570fbc81b3SHariprasad Shenai 	unsigned int num_ofld_uld;
958f7917c00SJeff Kirsher 	struct list_head list_node;
95901bcca68SVipul Pandya 	struct list_head rcu_node;
960fc08a01aSHariprasad Shenai 	struct list_head mac_hlist; /* list of MAC addresses in MPS Hash */
961f7917c00SJeff Kirsher 
9627714cb9eSVarun Prakash 	void *iscsi_ppm;
9637714cb9eSVarun Prakash 
964f7917c00SJeff Kirsher 	struct tid_info tids;
965f7917c00SJeff Kirsher 	void **tid_release_head;
966f7917c00SJeff Kirsher 	spinlock_t tid_release_lock;
96729aaee65SAnish Bhatt 	struct workqueue_struct *workq;
968f7917c00SJeff Kirsher 	struct work_struct tid_release_task;
969881806bcSVipul Pandya 	struct work_struct db_full_task;
970881806bcSVipul Pandya 	struct work_struct db_drop_task;
9718b7372c1SGanesh Goudar 	struct work_struct fatal_err_notify_task;
972f7917c00SJeff Kirsher 	bool tid_release_task_busy;
973f7917c00SJeff Kirsher 
9744055ae5eSHariprasad Shenai 	/* lock for mailbox cmd list */
9754055ae5eSHariprasad Shenai 	spinlock_t mbox_lock;
9764055ae5eSHariprasad Shenai 	struct mbox_list mlist;
9774055ae5eSHariprasad Shenai 
9787f080c3fSHariprasad Shenai 	/* support for mailbox command/reply logging */
9797f080c3fSHariprasad Shenai #define T4_OS_LOG_MBOX_CMDS 256
9807f080c3fSHariprasad Shenai 	struct mbox_cmd_log *mbox_log;
9817f080c3fSHariprasad Shenai 
9820fbc81b3SHariprasad Shenai 	struct mutex uld_mutex;
9830fbc81b3SHariprasad Shenai 
984f7917c00SJeff Kirsher 	struct dentry *debugfs_root;
985621a5f7aSViresh Kumar 	bool use_bd;     /* Use SGE Back Door intfc for reading SGE Contexts */
986621a5f7aSViresh Kumar 	bool trace_rss;	/* 1 implies that different RSS flit per filter is
9878e3d04fdSHariprasad Shenai 			 * used per filter else if 0 default RSS flit is
9888e3d04fdSHariprasad Shenai 			 * used for all 4 filters.
9898e3d04fdSHariprasad Shenai 			 */
990f7917c00SJeff Kirsher 
991a4569504SAtul Gupta 	struct ptp_clock *ptp_clock;
992a4569504SAtul Gupta 	struct ptp_clock_info ptp_clock_info;
993a4569504SAtul Gupta 	struct sk_buff *ptp_tx_skb;
994a4569504SAtul Gupta 	/* ptp lock */
995a4569504SAtul Gupta 	spinlock_t ptp_lock;
996f7917c00SJeff Kirsher 	spinlock_t stats_lock;
997fc5ab020SHariprasad Shenai 	spinlock_t win0_lock ____cacheline_aligned_in_smp;
998d8931847SRahul Lakkireddy 
999d8931847SRahul Lakkireddy 	/* TC u32 offload */
1000d8931847SRahul Lakkireddy 	struct cxgb4_tc_u32_table *tc_u32;
1001ee0863baSHarsh Jain 	struct chcr_stats_debug chcr_stats;
100262488e4bSKumar Sanghvi 
100362488e4bSKumar Sanghvi 	/* TC flower offload */
1004a081e115SCasey Leedom 	bool tc_flower_initialized;
100579e6d46aSKumar Sanghvi 	struct rhashtable flower_tbl;
100679e6d46aSKumar Sanghvi 	struct rhashtable_params flower_ht_params;
1007e0f911c8SKumar Sanghvi 	struct timer_list flower_stats_timer;
100879e6d46aSKumar Sanghvi 	struct work_struct flower_stats_work;
1009ad75b7d3SRahul Lakkireddy 
1010ad75b7d3SRahul Lakkireddy 	/* Ethtool Dump */
1011ad75b7d3SRahul Lakkireddy 	struct ethtool_dump eth_dump;
10128b4e6b3cSArjun Vynipadath 
10138b4e6b3cSArjun Vynipadath 	/* HMA */
10148b4e6b3cSArjun Vynipadath 	struct hma_data hma;
1015e4709475SRaju Rangoju 
1016e4709475SRaju Rangoju 	struct srq_data *srq;
10171dde532dSRahul Lakkireddy 
10181dde532dSRahul Lakkireddy 	/* Dump buffer for collecting logs in kdump kernel */
10191dde532dSRahul Lakkireddy 	struct vmcoredd_data vmcoredd;
1020e70a57faSArnd Bergmann #if IS_ENABLED(CONFIG_THERMAL)
1021b1871915SGanesh Goudar 	struct ch_thermal ch_thermal;
1022b1871915SGanesh Goudar #endif
1023f7917c00SJeff Kirsher };
1024f7917c00SJeff Kirsher 
1025b72a32daSRahul Lakkireddy /* Support for "sched-class" command to allow a TX Scheduling Class to be
1026b72a32daSRahul Lakkireddy  * programmed with various parameters.
1027b72a32daSRahul Lakkireddy  */
1028b72a32daSRahul Lakkireddy struct ch_sched_params {
1029b72a32daSRahul Lakkireddy 	s8   type;                     /* packet or flow */
1030b72a32daSRahul Lakkireddy 	union {
1031b72a32daSRahul Lakkireddy 		struct {
1032b72a32daSRahul Lakkireddy 			s8   level;    /* scheduler hierarchy level */
1033b72a32daSRahul Lakkireddy 			s8   mode;     /* per-class or per-flow */
1034b72a32daSRahul Lakkireddy 			s8   rateunit; /* bit or packet rate */
1035b72a32daSRahul Lakkireddy 			s8   ratemode; /* %port relative or kbps absolute */
1036b72a32daSRahul Lakkireddy 			s8   channel;  /* scheduler channel [0..N] */
1037b72a32daSRahul Lakkireddy 			s8   class;    /* scheduler class [0..N] */
1038b72a32daSRahul Lakkireddy 			s32  minrate;  /* minimum rate */
1039b72a32daSRahul Lakkireddy 			s32  maxrate;  /* maximum rate */
1040b72a32daSRahul Lakkireddy 			s16  weight;   /* percent weight */
1041b72a32daSRahul Lakkireddy 			s16  pktsize;  /* average packet size */
1042b72a32daSRahul Lakkireddy 		} params;
1043b72a32daSRahul Lakkireddy 	} u;
1044b72a32daSRahul Lakkireddy };
1045b72a32daSRahul Lakkireddy 
104610a2604eSRahul Lakkireddy enum {
104710a2604eSRahul Lakkireddy 	SCHED_CLASS_TYPE_PACKET = 0,    /* class type */
104810a2604eSRahul Lakkireddy };
104910a2604eSRahul Lakkireddy 
105010a2604eSRahul Lakkireddy enum {
105110a2604eSRahul Lakkireddy 	SCHED_CLASS_LEVEL_CL_RL = 0,    /* class rate limiter */
105210a2604eSRahul Lakkireddy };
105310a2604eSRahul Lakkireddy 
105410a2604eSRahul Lakkireddy enum {
105510a2604eSRahul Lakkireddy 	SCHED_CLASS_MODE_CLASS = 0,     /* per-class scheduling */
105610a2604eSRahul Lakkireddy };
105710a2604eSRahul Lakkireddy 
105810a2604eSRahul Lakkireddy enum {
105910a2604eSRahul Lakkireddy 	SCHED_CLASS_RATEUNIT_BITS = 0,  /* bit rate scheduling */
106010a2604eSRahul Lakkireddy };
106110a2604eSRahul Lakkireddy 
106210a2604eSRahul Lakkireddy enum {
106310a2604eSRahul Lakkireddy 	SCHED_CLASS_RATEMODE_ABS = 1,   /* Kb/s */
106410a2604eSRahul Lakkireddy };
106510a2604eSRahul Lakkireddy 
1066a6ec572bSAtul Gupta struct tx_sw_desc {                /* SW state per Tx descriptor */
1067a6ec572bSAtul Gupta 	struct sk_buff *skb;
1068a6ec572bSAtul Gupta 	struct ulptx_sgl *sgl;
1069a6ec572bSAtul Gupta };
1070a6ec572bSAtul Gupta 
10716cede1f1SRahul Lakkireddy /* Support for "sched_queue" command to allow one or more NIC TX Queues
10726cede1f1SRahul Lakkireddy  * to be bound to a TX Scheduling Class.
10736cede1f1SRahul Lakkireddy  */
10746cede1f1SRahul Lakkireddy struct ch_sched_queue {
10756cede1f1SRahul Lakkireddy 	s8   queue;    /* queue index */
10766cede1f1SRahul Lakkireddy 	s8   class;    /* class index */
10776cede1f1SRahul Lakkireddy };
10786cede1f1SRahul Lakkireddy 
1079f2b7e78dSVipul Pandya /* Defined bit width of user definable filter tuples
1080f2b7e78dSVipul Pandya  */
1081f2b7e78dSVipul Pandya #define ETHTYPE_BITWIDTH 16
1082f2b7e78dSVipul Pandya #define FRAG_BITWIDTH 1
1083f2b7e78dSVipul Pandya #define MACIDX_BITWIDTH 9
1084f2b7e78dSVipul Pandya #define FCOE_BITWIDTH 1
1085f2b7e78dSVipul Pandya #define IPORT_BITWIDTH 3
1086f2b7e78dSVipul Pandya #define MATCHTYPE_BITWIDTH 3
1087f2b7e78dSVipul Pandya #define PROTO_BITWIDTH 8
1088f2b7e78dSVipul Pandya #define TOS_BITWIDTH 8
1089f2b7e78dSVipul Pandya #define PF_BITWIDTH 8
1090f2b7e78dSVipul Pandya #define VF_BITWIDTH 8
1091f2b7e78dSVipul Pandya #define IVLAN_BITWIDTH 16
1092f2b7e78dSVipul Pandya #define OVLAN_BITWIDTH 16
109398f3697fSKumar Sanghvi #define ENCAP_VNI_BITWIDTH 24
1094f2b7e78dSVipul Pandya 
1095f2b7e78dSVipul Pandya /* Filter matching rules.  These consist of a set of ingress packet field
1096f2b7e78dSVipul Pandya  * (value, mask) tuples.  The associated ingress packet field matches the
1097f2b7e78dSVipul Pandya  * tuple when ((field & mask) == value).  (Thus a wildcard "don't care" field
1098f2b7e78dSVipul Pandya  * rule can be constructed by specifying a tuple of (0, 0).)  A filter rule
1099f2b7e78dSVipul Pandya  * matches an ingress packet when all of the individual individual field
1100f2b7e78dSVipul Pandya  * matching rules are true.
1101f2b7e78dSVipul Pandya  *
1102f2b7e78dSVipul Pandya  * Partial field masks are always valid, however, while it may be easy to
1103f2b7e78dSVipul Pandya  * understand their meanings for some fields (e.g. IP address to match a
1104f2b7e78dSVipul Pandya  * subnet), for others making sensible partial masks is less intuitive (e.g.
1105f2b7e78dSVipul Pandya  * MPS match type) ...
1106f2b7e78dSVipul Pandya  *
1107f2b7e78dSVipul Pandya  * Most of the following data structures are modeled on T4 capabilities.
1108f2b7e78dSVipul Pandya  * Drivers for earlier chips use the subsets which make sense for those chips.
1109f2b7e78dSVipul Pandya  * We really need to come up with a hardware-independent mechanism to
1110f2b7e78dSVipul Pandya  * represent hardware filter capabilities ...
1111f2b7e78dSVipul Pandya  */
1112f2b7e78dSVipul Pandya struct ch_filter_tuple {
1113f2b7e78dSVipul Pandya 	/* Compressed header matching field rules.  The TP_VLAN_PRI_MAP
1114f2b7e78dSVipul Pandya 	 * register selects which of these fields will participate in the
1115f2b7e78dSVipul Pandya 	 * filter match rules -- up to a maximum of 36 bits.  Because
1116f2b7e78dSVipul Pandya 	 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
1117f2b7e78dSVipul Pandya 	 * set of fields.
1118f2b7e78dSVipul Pandya 	 */
1119f2b7e78dSVipul Pandya 	uint32_t ethtype:ETHTYPE_BITWIDTH;      /* Ethernet type */
1120f2b7e78dSVipul Pandya 	uint32_t frag:FRAG_BITWIDTH;            /* IP fragmentation header */
1121f2b7e78dSVipul Pandya 	uint32_t ivlan_vld:1;                   /* inner VLAN valid */
1122f2b7e78dSVipul Pandya 	uint32_t ovlan_vld:1;                   /* outer VLAN valid */
1123f2b7e78dSVipul Pandya 	uint32_t pfvf_vld:1;                    /* PF/VF valid */
112498f3697fSKumar Sanghvi 	uint32_t encap_vld:1;			/* Encapsulation valid */
1125f2b7e78dSVipul Pandya 	uint32_t macidx:MACIDX_BITWIDTH;        /* exact match MAC index */
1126f2b7e78dSVipul Pandya 	uint32_t fcoe:FCOE_BITWIDTH;            /* FCoE packet */
1127f2b7e78dSVipul Pandya 	uint32_t iport:IPORT_BITWIDTH;          /* ingress port */
1128f2b7e78dSVipul Pandya 	uint32_t matchtype:MATCHTYPE_BITWIDTH;  /* MPS match type */
1129f2b7e78dSVipul Pandya 	uint32_t proto:PROTO_BITWIDTH;          /* protocol type */
1130f2b7e78dSVipul Pandya 	uint32_t tos:TOS_BITWIDTH;              /* TOS/Traffic Type */
1131f2b7e78dSVipul Pandya 	uint32_t pf:PF_BITWIDTH;                /* PCI-E PF ID */
1132f2b7e78dSVipul Pandya 	uint32_t vf:VF_BITWIDTH;                /* PCI-E VF ID */
1133f2b7e78dSVipul Pandya 	uint32_t ivlan:IVLAN_BITWIDTH;          /* inner VLAN */
1134f2b7e78dSVipul Pandya 	uint32_t ovlan:OVLAN_BITWIDTH;          /* outer VLAN */
113598f3697fSKumar Sanghvi 	uint32_t vni:ENCAP_VNI_BITWIDTH;	/* VNI of tunnel */
1136f2b7e78dSVipul Pandya 
1137f2b7e78dSVipul Pandya 	/* Uncompressed header matching field rules.  These are always
1138f2b7e78dSVipul Pandya 	 * available for field rules.
1139f2b7e78dSVipul Pandya 	 */
1140f2b7e78dSVipul Pandya 	uint8_t lip[16];        /* local IP address (IPv4 in [3:0]) */
1141f2b7e78dSVipul Pandya 	uint8_t fip[16];        /* foreign IP address (IPv4 in [3:0]) */
1142f2b7e78dSVipul Pandya 	uint16_t lport;         /* local port */
1143f2b7e78dSVipul Pandya 	uint16_t fport;         /* foreign port */
1144f2b7e78dSVipul Pandya };
1145f2b7e78dSVipul Pandya 
1146f2b7e78dSVipul Pandya /* A filter ioctl command.
1147f2b7e78dSVipul Pandya  */
1148f2b7e78dSVipul Pandya struct ch_filter_specification {
1149f2b7e78dSVipul Pandya 	/* Administrative fields for filter.
1150f2b7e78dSVipul Pandya 	 */
1151f2b7e78dSVipul Pandya 	uint32_t hitcnts:1;     /* count filter hits in TCB */
1152f2b7e78dSVipul Pandya 	uint32_t prio:1;        /* filter has priority over active/server */
1153f2b7e78dSVipul Pandya 
1154f2b7e78dSVipul Pandya 	/* Fundamental filter typing.  This is the one element of filter
1155f2b7e78dSVipul Pandya 	 * matching that doesn't exist as a (value, mask) tuple.
1156f2b7e78dSVipul Pandya 	 */
1157f2b7e78dSVipul Pandya 	uint32_t type:1;        /* 0 => IPv4, 1 => IPv6 */
115812b276fbSKumar Sanghvi 	u32 hash:1;		/* 0 => wild-card, 1 => exact-match */
1159f2b7e78dSVipul Pandya 
1160f2b7e78dSVipul Pandya 	/* Packet dispatch information.  Ingress packets which match the
1161f2b7e78dSVipul Pandya 	 * filter rules will be dropped, passed to the host or switched back
1162f2b7e78dSVipul Pandya 	 * out as egress packets.
1163f2b7e78dSVipul Pandya 	 */
1164f2b7e78dSVipul Pandya 	uint32_t action:2;      /* drop, pass, switch */
1165f2b7e78dSVipul Pandya 
1166f2b7e78dSVipul Pandya 	uint32_t rpttid:1;      /* report TID in RSS hash field */
1167f2b7e78dSVipul Pandya 
1168f2b7e78dSVipul Pandya 	uint32_t dirsteer:1;    /* 0 => RSS, 1 => steer to iq */
1169f2b7e78dSVipul Pandya 	uint32_t iq:10;         /* ingress queue */
1170f2b7e78dSVipul Pandya 
1171f2b7e78dSVipul Pandya 	uint32_t maskhash:1;    /* dirsteer=0: store RSS hash in TCB */
1172f2b7e78dSVipul Pandya 	uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
1173f2b7e78dSVipul Pandya 				/*             1 => TCB contains IQ ID */
1174f2b7e78dSVipul Pandya 
1175f2b7e78dSVipul Pandya 	/* Switch proxy/rewrite fields.  An ingress packet which matches a
1176f2b7e78dSVipul Pandya 	 * filter with "switch" set will be looped back out as an egress
1177f2b7e78dSVipul Pandya 	 * packet -- potentially with some Ethernet header rewriting.
1178f2b7e78dSVipul Pandya 	 */
1179f2b7e78dSVipul Pandya 	uint32_t eport:2;       /* egress port to switch packet out */
1180f2b7e78dSVipul Pandya 	uint32_t newdmac:1;     /* rewrite destination MAC address */
1181f2b7e78dSVipul Pandya 	uint32_t newsmac:1;     /* rewrite source MAC address */
1182f2b7e78dSVipul Pandya 	uint32_t newvlan:2;     /* rewrite VLAN Tag */
11830ff90994SKumar Sanghvi 	uint32_t nat_mode:3;    /* specify NAT operation mode */
1184f2b7e78dSVipul Pandya 	uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
1185f2b7e78dSVipul Pandya 	uint8_t smac[ETH_ALEN]; /* new source MAC address */
1186f2b7e78dSVipul Pandya 	uint16_t vlan;          /* VLAN Tag to insert */
1187f2b7e78dSVipul Pandya 
11880ff90994SKumar Sanghvi 	u8 nat_lip[16];		/* local IP to use after NAT'ing */
11890ff90994SKumar Sanghvi 	u8 nat_fip[16];		/* foreign IP to use after NAT'ing */
11900ff90994SKumar Sanghvi 	u16 nat_lport;		/* local port to use after NAT'ing */
11910ff90994SKumar Sanghvi 	u16 nat_fport;		/* foreign port to use after NAT'ing */
11920ff90994SKumar Sanghvi 
11930ff90994SKumar Sanghvi 	/* reservation for future additions */
11940ff90994SKumar Sanghvi 	u8 rsvd[24];
11950ff90994SKumar Sanghvi 
1196f2b7e78dSVipul Pandya 	/* Filter rule value/mask pairs.
1197f2b7e78dSVipul Pandya 	 */
1198f2b7e78dSVipul Pandya 	struct ch_filter_tuple val;
1199f2b7e78dSVipul Pandya 	struct ch_filter_tuple mask;
1200f2b7e78dSVipul Pandya };
1201f2b7e78dSVipul Pandya 
1202f2b7e78dSVipul Pandya enum {
1203f2b7e78dSVipul Pandya 	FILTER_PASS = 0,        /* default */
1204f2b7e78dSVipul Pandya 	FILTER_DROP,
1205f2b7e78dSVipul Pandya 	FILTER_SWITCH
1206f2b7e78dSVipul Pandya };
1207f2b7e78dSVipul Pandya 
1208f2b7e78dSVipul Pandya enum {
1209f2b7e78dSVipul Pandya 	VLAN_NOCHANGE = 0,      /* default */
1210f2b7e78dSVipul Pandya 	VLAN_REMOVE,
1211f2b7e78dSVipul Pandya 	VLAN_INSERT,
1212f2b7e78dSVipul Pandya 	VLAN_REWRITE
1213f2b7e78dSVipul Pandya };
1214f2b7e78dSVipul Pandya 
1215557ccbf9SKumar Sanghvi enum {
121612b276fbSKumar Sanghvi 	NAT_MODE_NONE = 0,	/* No NAT performed */
121712b276fbSKumar Sanghvi 	NAT_MODE_DIP,		/* NAT on Dst IP */
121812b276fbSKumar Sanghvi 	NAT_MODE_DIP_DP,	/* NAT on Dst IP, Dst Port */
121912b276fbSKumar Sanghvi 	NAT_MODE_DIP_DP_SIP,	/* NAT on Dst IP, Dst Port and Src IP */
122012b276fbSKumar Sanghvi 	NAT_MODE_DIP_DP_SP,	/* NAT on Dst IP, Dst Port and Src Port */
122112b276fbSKumar Sanghvi 	NAT_MODE_SIP_SP,	/* NAT on Src IP and Src Port */
122212b276fbSKumar Sanghvi 	NAT_MODE_DIP_SIP_SP,	/* NAT on Dst IP, Src IP and Src Port */
122312b276fbSKumar Sanghvi 	NAT_MODE_ALL		/* NAT on entire 4-tuple */
1224557ccbf9SKumar Sanghvi };
1225557ccbf9SKumar Sanghvi 
1226d57fd6caSRahul Lakkireddy /* Host shadow copy of ingress filter entry.  This is in host native format
1227d57fd6caSRahul Lakkireddy  * and doesn't match the ordering or bit order, etc. of the hardware of the
1228d57fd6caSRahul Lakkireddy  * firmware command.  The use of bit-field structure elements is purely to
1229d57fd6caSRahul Lakkireddy  * remind ourselves of the field size limitations and save memory in the case
1230d57fd6caSRahul Lakkireddy  * where the filter table is large.
1231d57fd6caSRahul Lakkireddy  */
1232d57fd6caSRahul Lakkireddy struct filter_entry {
1233d57fd6caSRahul Lakkireddy 	/* Administrative fields for filter. */
1234d57fd6caSRahul Lakkireddy 	u32 valid:1;            /* filter allocated and valid */
1235d57fd6caSRahul Lakkireddy 	u32 locked:1;           /* filter is administratively locked */
1236d57fd6caSRahul Lakkireddy 
1237d57fd6caSRahul Lakkireddy 	u32 pending:1;          /* filter action is pending firmware reply */
1238578b46b9SRahul Lakkireddy 	struct filter_ctx *ctx; /* Caller's completion hook */
1239d57fd6caSRahul Lakkireddy 	struct l2t_entry *l2t;  /* Layer Two Table entry for dmac */
12403bdb376eSKumar Sanghvi 	struct smt_entry *smt;  /* Source Mac Table entry for smac */
1241578b46b9SRahul Lakkireddy 	struct net_device *dev; /* Associated net device */
1242578b46b9SRahul Lakkireddy 	u32 tid;                /* This will store the actual tid */
1243d57fd6caSRahul Lakkireddy 
1244d57fd6caSRahul Lakkireddy 	/* The filter itself.  Most of this is a straight copy of information
1245d57fd6caSRahul Lakkireddy 	 * provided by the extended ioctl().  Some fields are translated to
1246d57fd6caSRahul Lakkireddy 	 * internal forms -- for instance the Ingress Queue ID passed in from
1247d57fd6caSRahul Lakkireddy 	 * the ioctl() is translated into the Absolute Ingress Queue ID.
1248d57fd6caSRahul Lakkireddy 	 */
1249d57fd6caSRahul Lakkireddy 	struct ch_filter_specification fs;
1250d57fd6caSRahul Lakkireddy };
1251d57fd6caSRahul Lakkireddy 
1252a4cfd929SHariprasad Shenai static inline int is_offload(const struct adapter *adap)
1253a4cfd929SHariprasad Shenai {
1254a4cfd929SHariprasad Shenai 	return adap->params.offload;
1255a4cfd929SHariprasad Shenai }
1256a4cfd929SHariprasad Shenai 
12575c31254eSKumar Sanghvi static inline int is_hashfilter(const struct adapter *adap)
12585c31254eSKumar Sanghvi {
12595c31254eSKumar Sanghvi 	return adap->params.hash_filter;
12605c31254eSKumar Sanghvi }
12615c31254eSKumar Sanghvi 
126294cdb8bbSHariprasad Shenai static inline int is_pci_uld(const struct adapter *adap)
126394cdb8bbSHariprasad Shenai {
126494cdb8bbSHariprasad Shenai 	return adap->params.crypto;
126594cdb8bbSHariprasad Shenai }
126694cdb8bbSHariprasad Shenai 
12670fbc81b3SHariprasad Shenai static inline int is_uld(const struct adapter *adap)
12680fbc81b3SHariprasad Shenai {
12690fbc81b3SHariprasad Shenai 	return (adap->params.offload || adap->params.crypto);
12700fbc81b3SHariprasad Shenai }
12710fbc81b3SHariprasad Shenai 
1272f7917c00SJeff Kirsher static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
1273f7917c00SJeff Kirsher {
1274f7917c00SJeff Kirsher 	return readl(adap->regs + reg_addr);
1275f7917c00SJeff Kirsher }
1276f7917c00SJeff Kirsher 
1277f7917c00SJeff Kirsher static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
1278f7917c00SJeff Kirsher {
1279f7917c00SJeff Kirsher 	writel(val, adap->regs + reg_addr);
1280f7917c00SJeff Kirsher }
1281f7917c00SJeff Kirsher 
1282f7917c00SJeff Kirsher #ifndef readq
1283f7917c00SJeff Kirsher static inline u64 readq(const volatile void __iomem *addr)
1284f7917c00SJeff Kirsher {
1285f7917c00SJeff Kirsher 	return readl(addr) + ((u64)readl(addr + 4) << 32);
1286f7917c00SJeff Kirsher }
1287f7917c00SJeff Kirsher 
1288f7917c00SJeff Kirsher static inline void writeq(u64 val, volatile void __iomem *addr)
1289f7917c00SJeff Kirsher {
1290f7917c00SJeff Kirsher 	writel(val, addr);
1291f7917c00SJeff Kirsher 	writel(val >> 32, addr + 4);
1292f7917c00SJeff Kirsher }
1293f7917c00SJeff Kirsher #endif
1294f7917c00SJeff Kirsher 
1295f7917c00SJeff Kirsher static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
1296f7917c00SJeff Kirsher {
1297f7917c00SJeff Kirsher 	return readq(adap->regs + reg_addr);
1298f7917c00SJeff Kirsher }
1299f7917c00SJeff Kirsher 
1300f7917c00SJeff Kirsher static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
1301f7917c00SJeff Kirsher {
1302f7917c00SJeff Kirsher 	writeq(val, adap->regs + reg_addr);
1303f7917c00SJeff Kirsher }
1304f7917c00SJeff Kirsher 
1305f7917c00SJeff Kirsher /**
1306098ef6c2SHariprasad Shenai  * t4_set_hw_addr - store a port's MAC address in SW
1307098ef6c2SHariprasad Shenai  * @adapter: the adapter
1308098ef6c2SHariprasad Shenai  * @port_idx: the port index
1309098ef6c2SHariprasad Shenai  * @hw_addr: the Ethernet address
1310098ef6c2SHariprasad Shenai  *
1311098ef6c2SHariprasad Shenai  * Store the Ethernet address of the given port in SW.  Called by the common
1312098ef6c2SHariprasad Shenai  * code when it retrieves a port's Ethernet address from EEPROM.
1313098ef6c2SHariprasad Shenai  */
1314098ef6c2SHariprasad Shenai static inline void t4_set_hw_addr(struct adapter *adapter, int port_idx,
1315098ef6c2SHariprasad Shenai 				  u8 hw_addr[])
1316098ef6c2SHariprasad Shenai {
1317098ef6c2SHariprasad Shenai 	ether_addr_copy(adapter->port[port_idx]->dev_addr, hw_addr);
1318098ef6c2SHariprasad Shenai 	ether_addr_copy(adapter->port[port_idx]->perm_addr, hw_addr);
1319098ef6c2SHariprasad Shenai }
1320098ef6c2SHariprasad Shenai 
1321098ef6c2SHariprasad Shenai /**
1322f7917c00SJeff Kirsher  * netdev2pinfo - return the port_info structure associated with a net_device
1323f7917c00SJeff Kirsher  * @dev: the netdev
1324f7917c00SJeff Kirsher  *
1325f7917c00SJeff Kirsher  * Return the struct port_info associated with a net_device
1326f7917c00SJeff Kirsher  */
1327f7917c00SJeff Kirsher static inline struct port_info *netdev2pinfo(const struct net_device *dev)
1328f7917c00SJeff Kirsher {
1329f7917c00SJeff Kirsher 	return netdev_priv(dev);
1330f7917c00SJeff Kirsher }
1331f7917c00SJeff Kirsher 
1332f7917c00SJeff Kirsher /**
1333f7917c00SJeff Kirsher  * adap2pinfo - return the port_info of a port
1334f7917c00SJeff Kirsher  * @adap: the adapter
1335f7917c00SJeff Kirsher  * @idx: the port index
1336f7917c00SJeff Kirsher  *
1337f7917c00SJeff Kirsher  * Return the port_info structure for the port of the given index.
1338f7917c00SJeff Kirsher  */
1339f7917c00SJeff Kirsher static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
1340f7917c00SJeff Kirsher {
1341f7917c00SJeff Kirsher 	return netdev_priv(adap->port[idx]);
1342f7917c00SJeff Kirsher }
1343f7917c00SJeff Kirsher 
1344f7917c00SJeff Kirsher /**
1345f7917c00SJeff Kirsher  * netdev2adap - return the adapter structure associated with a net_device
1346f7917c00SJeff Kirsher  * @dev: the netdev
1347f7917c00SJeff Kirsher  *
1348f7917c00SJeff Kirsher  * Return the struct adapter associated with a net_device
1349f7917c00SJeff Kirsher  */
1350f7917c00SJeff Kirsher static inline struct adapter *netdev2adap(const struct net_device *dev)
1351f7917c00SJeff Kirsher {
1352f7917c00SJeff Kirsher 	return netdev2pinfo(dev)->adapter;
1353f7917c00SJeff Kirsher }
1354f7917c00SJeff Kirsher 
1355812034f1SHariprasad Shenai /* Return a version number to identify the type of adapter.  The scheme is:
1356812034f1SHariprasad Shenai  * - bits 0..9: chip version
1357812034f1SHariprasad Shenai  * - bits 10..15: chip revision
1358812034f1SHariprasad Shenai  * - bits 16..23: register dump version
1359812034f1SHariprasad Shenai  */
1360812034f1SHariprasad Shenai static inline unsigned int mk_adap_vers(struct adapter *ap)
1361812034f1SHariprasad Shenai {
1362812034f1SHariprasad Shenai 	return CHELSIO_CHIP_VERSION(ap->params.chip) |
1363812034f1SHariprasad Shenai 		(CHELSIO_CHIP_RELEASE(ap->params.chip) << 10) | (1 << 16);
1364812034f1SHariprasad Shenai }
1365812034f1SHariprasad Shenai 
1366812034f1SHariprasad Shenai /* Return a queue's interrupt hold-off time in us.  0 means no timer. */
1367812034f1SHariprasad Shenai static inline unsigned int qtimer_val(const struct adapter *adap,
1368812034f1SHariprasad Shenai 				      const struct sge_rspq *q)
1369812034f1SHariprasad Shenai {
1370812034f1SHariprasad Shenai 	unsigned int idx = q->intr_params >> 1;
1371812034f1SHariprasad Shenai 
1372812034f1SHariprasad Shenai 	return idx < SGE_NTIMERS ? adap->sge.timer_val[idx] : 0;
1373812034f1SHariprasad Shenai }
1374812034f1SHariprasad Shenai 
1375812034f1SHariprasad Shenai /* driver version & name used for ethtool_drvinfo */
1376812034f1SHariprasad Shenai extern char cxgb4_driver_name[];
1377812034f1SHariprasad Shenai extern const char cxgb4_driver_version[];
1378812034f1SHariprasad Shenai 
13798156b0baSGanesh Goudar void t4_os_portmod_changed(struct adapter *adap, int port_id);
1380f7917c00SJeff Kirsher void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
1381f7917c00SJeff Kirsher 
1382f7917c00SJeff Kirsher void t4_free_sge_resources(struct adapter *adap);
13835fa76694SHariprasad Shenai void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
1384f7917c00SJeff Kirsher irq_handler_t t4_intr_handler(struct adapter *adap);
1385d5fbda61SArjun Vynipadath netdev_tx_t t4_start_xmit(struct sk_buff *skb, struct net_device *dev);
1386f7917c00SJeff Kirsher int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
1387f7917c00SJeff Kirsher 		     const struct pkt_gl *gl);
1388f7917c00SJeff Kirsher int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
1389f7917c00SJeff Kirsher int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
1390f7917c00SJeff Kirsher int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
1391f7917c00SJeff Kirsher 		     struct net_device *dev, int intr_idx,
13922337ba42SVarun Prakash 		     struct sge_fl *fl, rspq_handler_t hnd,
13932337ba42SVarun Prakash 		     rspq_flush_handler_t flush_handler, int cong);
1394f7917c00SJeff Kirsher int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
1395f7917c00SJeff Kirsher 			 struct net_device *dev, struct netdev_queue *netdevq,
1396f7917c00SJeff Kirsher 			 unsigned int iqid);
1397f7917c00SJeff Kirsher int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
1398f7917c00SJeff Kirsher 			  struct net_device *dev, unsigned int iqid,
1399f7917c00SJeff Kirsher 			  unsigned int cmplqid);
14000fbc81b3SHariprasad Shenai int t4_sge_mod_ctrl_txq(struct adapter *adap, unsigned int eqid,
14010fbc81b3SHariprasad Shenai 			unsigned int cmplqid);
1402ab677ff4SHariprasad Shenai int t4_sge_alloc_uld_txq(struct adapter *adap, struct sge_uld_txq *txq,
1403ab677ff4SHariprasad Shenai 			 struct net_device *dev, unsigned int iqid,
1404ab677ff4SHariprasad Shenai 			 unsigned int uld_type);
1405f7917c00SJeff Kirsher irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
140652367a76SVipul Pandya int t4_sge_init(struct adapter *adap);
1407f7917c00SJeff Kirsher void t4_sge_start(struct adapter *adap);
1408f7917c00SJeff Kirsher void t4_sge_stop(struct adapter *adap);
1409812034f1SHariprasad Shenai void cxgb4_set_ethtool_ops(struct net_device *netdev);
1410812034f1SHariprasad Shenai int cxgb4_write_rss(const struct port_info *pi, const u16 *queues);
1411d0a1299cSGanesh Goudar enum cpl_tx_tnl_lso_type cxgb_encap_offload_supported(struct sk_buff *skb);
14123069ee9bSVipul Pandya extern int dbfifo_int_thresh;
1413f7917c00SJeff Kirsher 
1414f7917c00SJeff Kirsher #define for_each_port(adapter, iter) \
1415f7917c00SJeff Kirsher 	for (iter = 0; iter < (adapter)->params.nports; ++iter)
1416f7917c00SJeff Kirsher 
14179a4da2cdSVipul Pandya static inline int is_bypass(struct adapter *adap)
14189a4da2cdSVipul Pandya {
14199a4da2cdSVipul Pandya 	return adap->params.bypass;
14209a4da2cdSVipul Pandya }
14219a4da2cdSVipul Pandya 
14229a4da2cdSVipul Pandya static inline int is_bypass_device(int device)
14239a4da2cdSVipul Pandya {
14249a4da2cdSVipul Pandya 	/* this should be set based upon device capabilities */
14259a4da2cdSVipul Pandya 	switch (device) {
14269a4da2cdSVipul Pandya 	case 0x440b:
14279a4da2cdSVipul Pandya 	case 0x440c:
14289a4da2cdSVipul Pandya 		return 1;
14299a4da2cdSVipul Pandya 	default:
14309a4da2cdSVipul Pandya 		return 0;
14319a4da2cdSVipul Pandya 	}
14329a4da2cdSVipul Pandya }
14339a4da2cdSVipul Pandya 
143401b69614SHariprasad Shenai static inline int is_10gbt_device(int device)
143501b69614SHariprasad Shenai {
143601b69614SHariprasad Shenai 	/* this should be set based upon device capabilities */
143701b69614SHariprasad Shenai 	switch (device) {
143801b69614SHariprasad Shenai 	case 0x4409:
143901b69614SHariprasad Shenai 	case 0x4486:
144001b69614SHariprasad Shenai 		return 1;
144101b69614SHariprasad Shenai 
144201b69614SHariprasad Shenai 	default:
144301b69614SHariprasad Shenai 		return 0;
144401b69614SHariprasad Shenai 	}
144501b69614SHariprasad Shenai }
144601b69614SHariprasad Shenai 
1447f7917c00SJeff Kirsher static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
1448f7917c00SJeff Kirsher {
1449f7917c00SJeff Kirsher 	return adap->params.vpd.cclk / 1000;
1450f7917c00SJeff Kirsher }
1451f7917c00SJeff Kirsher 
1452f7917c00SJeff Kirsher static inline unsigned int us_to_core_ticks(const struct adapter *adap,
1453f7917c00SJeff Kirsher 					    unsigned int us)
1454f7917c00SJeff Kirsher {
1455f7917c00SJeff Kirsher 	return (us * adap->params.vpd.cclk) / 1000;
1456f7917c00SJeff Kirsher }
1457f7917c00SJeff Kirsher 
145852367a76SVipul Pandya static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
145952367a76SVipul Pandya 					    unsigned int ticks)
146052367a76SVipul Pandya {
146152367a76SVipul Pandya 	/* add Core Clock / 2 to round ticks to nearest uS */
146252367a76SVipul Pandya 	return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
146352367a76SVipul Pandya 		adapter->params.vpd.cclk);
146452367a76SVipul Pandya }
146552367a76SVipul Pandya 
146608c4901bSRahul Lakkireddy static inline unsigned int dack_ticks_to_usec(const struct adapter *adap,
146708c4901bSRahul Lakkireddy 					      unsigned int ticks)
146808c4901bSRahul Lakkireddy {
146908c4901bSRahul Lakkireddy 	return (ticks << adap->params.tp.dack_re) / core_ticks_per_usec(adap);
147008c4901bSRahul Lakkireddy }
147108c4901bSRahul Lakkireddy 
1472f7917c00SJeff Kirsher void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
1473f7917c00SJeff Kirsher 		      u32 val);
1474f7917c00SJeff Kirsher 
147501b69614SHariprasad Shenai int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
147601b69614SHariprasad Shenai 			    int size, void *rpl, bool sleep_ok, int timeout);
1477f7917c00SJeff Kirsher int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
1478f7917c00SJeff Kirsher 		    void *rpl, bool sleep_ok);
1479f7917c00SJeff Kirsher 
148001b69614SHariprasad Shenai static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
148101b69614SHariprasad Shenai 				     const void *cmd, int size, void *rpl,
148201b69614SHariprasad Shenai 				     int timeout)
148301b69614SHariprasad Shenai {
148401b69614SHariprasad Shenai 	return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
148501b69614SHariprasad Shenai 				       timeout);
148601b69614SHariprasad Shenai }
148701b69614SHariprasad Shenai 
1488f7917c00SJeff Kirsher static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
1489f7917c00SJeff Kirsher 			     int size, void *rpl)
1490f7917c00SJeff Kirsher {
1491f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
1492f7917c00SJeff Kirsher }
1493f7917c00SJeff Kirsher 
1494f7917c00SJeff Kirsher static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
1495f7917c00SJeff Kirsher 				int size, void *rpl)
1496f7917c00SJeff Kirsher {
1497f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
1498f7917c00SJeff Kirsher }
1499f7917c00SJeff Kirsher 
1500fc08a01aSHariprasad Shenai /**
1501fc08a01aSHariprasad Shenai  *	hash_mac_addr - return the hash value of a MAC address
1502fc08a01aSHariprasad Shenai  *	@addr: the 48-bit Ethernet MAC address
1503fc08a01aSHariprasad Shenai  *
1504fc08a01aSHariprasad Shenai  *	Hashes a MAC address according to the hash function used by HW inexact
1505fc08a01aSHariprasad Shenai  *	(hash) address matching.
1506fc08a01aSHariprasad Shenai  */
1507fc08a01aSHariprasad Shenai static inline int hash_mac_addr(const u8 *addr)
1508fc08a01aSHariprasad Shenai {
1509fc08a01aSHariprasad Shenai 	u32 a = ((u32)addr[0] << 16) | ((u32)addr[1] << 8) | addr[2];
1510fc08a01aSHariprasad Shenai 	u32 b = ((u32)addr[3] << 16) | ((u32)addr[4] << 8) | addr[5];
1511fc08a01aSHariprasad Shenai 
1512fc08a01aSHariprasad Shenai 	a ^= b;
1513fc08a01aSHariprasad Shenai 	a ^= (a >> 12);
1514fc08a01aSHariprasad Shenai 	a ^= (a >> 6);
1515fc08a01aSHariprasad Shenai 	return a & 0x3f;
1516fc08a01aSHariprasad Shenai }
1517fc08a01aSHariprasad Shenai 
151894cdb8bbSHariprasad Shenai int cxgb4_set_rspq_intr_params(struct sge_rspq *q, unsigned int us,
151994cdb8bbSHariprasad Shenai 			       unsigned int cnt);
152094cdb8bbSHariprasad Shenai static inline void init_rspq(struct adapter *adap, struct sge_rspq *q,
152194cdb8bbSHariprasad Shenai 			     unsigned int us, unsigned int cnt,
152294cdb8bbSHariprasad Shenai 			     unsigned int size, unsigned int iqe_size)
152394cdb8bbSHariprasad Shenai {
152494cdb8bbSHariprasad Shenai 	q->adap = adap;
152594cdb8bbSHariprasad Shenai 	cxgb4_set_rspq_intr_params(q, us, cnt);
152694cdb8bbSHariprasad Shenai 	q->iqe_len = iqe_size;
152794cdb8bbSHariprasad Shenai 	q->size = size;
152894cdb8bbSHariprasad Shenai }
152994cdb8bbSHariprasad Shenai 
1530f56ec676SArjun Vynipadath /**
1531f56ec676SArjun Vynipadath  *     t4_is_inserted_mod_type - is a plugged in Firmware Module Type
1532f56ec676SArjun Vynipadath  *     @fw_mod_type: the Firmware Mofule Type
1533f56ec676SArjun Vynipadath  *
1534f56ec676SArjun Vynipadath  *     Return whether the Firmware Module Type represents a real Transceiver
1535f56ec676SArjun Vynipadath  *     Module/Cable Module Type which has been inserted.
1536f56ec676SArjun Vynipadath  */
1537f56ec676SArjun Vynipadath static inline bool t4_is_inserted_mod_type(unsigned int fw_mod_type)
1538f56ec676SArjun Vynipadath {
1539f56ec676SArjun Vynipadath 	return (fw_mod_type != FW_PORT_MOD_TYPE_NONE &&
1540f56ec676SArjun Vynipadath 		fw_mod_type != FW_PORT_MOD_TYPE_NOTSUPPORTED &&
1541f56ec676SArjun Vynipadath 		fw_mod_type != FW_PORT_MOD_TYPE_UNKNOWN &&
1542f56ec676SArjun Vynipadath 		fw_mod_type != FW_PORT_MOD_TYPE_ERROR);
1543f56ec676SArjun Vynipadath }
1544f56ec676SArjun Vynipadath 
154513ee15d3SVipul Pandya void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
154613ee15d3SVipul Pandya 		       unsigned int data_reg, const u32 *vals,
154713ee15d3SVipul Pandya 		       unsigned int nregs, unsigned int start_idx);
1548f2b7e78dSVipul Pandya void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
1549f2b7e78dSVipul Pandya 		      unsigned int data_reg, u32 *vals, unsigned int nregs,
1550f2b7e78dSVipul Pandya 		      unsigned int start_idx);
15510abfd152SHariprasad Shenai void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
1552f2b7e78dSVipul Pandya 
1553f2b7e78dSVipul Pandya struct fw_filter_wr;
1554f2b7e78dSVipul Pandya 
1555f7917c00SJeff Kirsher void t4_intr_enable(struct adapter *adapter);
1556f7917c00SJeff Kirsher void t4_intr_disable(struct adapter *adapter);
1557f7917c00SJeff Kirsher int t4_slow_intr_handler(struct adapter *adapter);
1558f7917c00SJeff Kirsher 
15598203b509SHariprasad Shenai int t4_wait_dev_ready(void __iomem *regs);
15608156b0baSGanesh Goudar 
15618156b0baSGanesh Goudar int t4_link_l1cfg_core(struct adapter *adap, unsigned int mbox,
15628156b0baSGanesh Goudar 		       unsigned int port, struct link_config *lc,
15638156b0baSGanesh Goudar 		       bool sleep_ok, int timeout);
15648156b0baSGanesh Goudar 
15658156b0baSGanesh Goudar static inline int t4_link_l1cfg(struct adapter *adapter, unsigned int mbox,
15668156b0baSGanesh Goudar 				unsigned int port, struct link_config *lc)
15678156b0baSGanesh Goudar {
15688156b0baSGanesh Goudar 	return t4_link_l1cfg_core(adapter, mbox, port, lc,
15698156b0baSGanesh Goudar 				  true, FW_CMD_MAX_TIMEOUT);
15708156b0baSGanesh Goudar }
15718156b0baSGanesh Goudar 
15728156b0baSGanesh Goudar static inline int t4_link_l1cfg_ns(struct adapter *adapter, unsigned int mbox,
15738156b0baSGanesh Goudar 				   unsigned int port, struct link_config *lc)
15748156b0baSGanesh Goudar {
15758156b0baSGanesh Goudar 	return t4_link_l1cfg_core(adapter, mbox, port, lc,
15768156b0baSGanesh Goudar 				  false, FW_CMD_MAX_TIMEOUT);
15778156b0baSGanesh Goudar }
15788156b0baSGanesh Goudar 
1579f7917c00SJeff Kirsher int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
1580fc5ab020SHariprasad Shenai 
1581b562fc37SHariprasad Shenai u32 t4_read_pcie_cfg4(struct adapter *adap, int reg);
1582b562fc37SHariprasad Shenai u32 t4_get_util_window(struct adapter *adap);
1583b562fc37SHariprasad Shenai void t4_setup_memwin(struct adapter *adap, u32 memwin_base, u32 window);
1584b562fc37SHariprasad Shenai 
15851a4330cdSRahul Lakkireddy int t4_memory_rw_init(struct adapter *adap, int win, int mtype, u32 *mem_off,
15861a4330cdSRahul Lakkireddy 		      u32 *mem_base, u32 *mem_aperture);
15871a4330cdSRahul Lakkireddy void t4_memory_update_win(struct adapter *adap, int win, u32 addr);
15881a4330cdSRahul Lakkireddy void t4_memory_rw_residual(struct adapter *adap, u32 off, u32 addr, u8 *buf,
15891a4330cdSRahul Lakkireddy 			   int dir);
1590fc5ab020SHariprasad Shenai #define T4_MEMORY_WRITE	0
1591fc5ab020SHariprasad Shenai #define T4_MEMORY_READ	1
1592fc5ab020SHariprasad Shenai int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
1593f01aa633SHariprasad Shenai 		 void *buf, int dir);
1594fc5ab020SHariprasad Shenai static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
1595fc5ab020SHariprasad Shenai 				  u32 len, __be32 *buf)
1596fc5ab020SHariprasad Shenai {
1597fc5ab020SHariprasad Shenai 	return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
1598fc5ab020SHariprasad Shenai }
1599fc5ab020SHariprasad Shenai 
1600812034f1SHariprasad Shenai unsigned int t4_get_regs_len(struct adapter *adapter);
1601812034f1SHariprasad Shenai void t4_get_regs(struct adapter *adap, void *buf, size_t buf_size);
1602812034f1SHariprasad Shenai 
1603940c9c45SRahul Lakkireddy int t4_eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz);
1604f7917c00SJeff Kirsher int t4_seeprom_wp(struct adapter *adapter, bool enable);
1605098ef6c2SHariprasad Shenai int t4_get_raw_vpd_params(struct adapter *adapter, struct vpd_params *p);
1606098ef6c2SHariprasad Shenai int t4_get_vpd_params(struct adapter *adapter, struct vpd_params *p);
16070eaec62aSCasey Leedom int t4_get_pfres(struct adapter *adapter);
160849216c1cSHariprasad Shenai int t4_read_flash(struct adapter *adapter, unsigned int addr,
160949216c1cSHariprasad Shenai 		  unsigned int nwords, u32 *data, int byte_oriented);
1610f7917c00SJeff Kirsher int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
161101b69614SHariprasad Shenai int t4_load_phy_fw(struct adapter *adap,
161201b69614SHariprasad Shenai 		   int win, spinlock_t *lock,
161301b69614SHariprasad Shenai 		   int (*phy_fw_version)(const u8 *, size_t),
161401b69614SHariprasad Shenai 		   const u8 *phy_fw_data, size_t phy_fw_size);
161501b69614SHariprasad Shenai int t4_phy_fw_ver(struct adapter *adap, int *phy_fw_ver);
161649216c1cSHariprasad Shenai int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
161722c0b963SHariprasad Shenai int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
161822c0b963SHariprasad Shenai 		  const u8 *fw_data, unsigned int size, int force);
1619acac5962SHariprasad Shenai int t4_fl_pkt_align(struct adapter *adap);
1620636f9d37SVipul Pandya unsigned int t4_flash_cfg_addr(struct adapter *adapter);
1621a69265e9SHariprasad Shenai int t4_check_fw_version(struct adapter *adap);
16224da18741SArjun Vynipadath int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
162316e47624SHariprasad Shenai int t4_get_fw_version(struct adapter *adapter, u32 *vers);
16240de72738SHariprasad Shenai int t4_get_bs_version(struct adapter *adapter, u32 *vers);
162516e47624SHariprasad Shenai int t4_get_tp_version(struct adapter *adapter, u32 *vers);
1626ba3f8cd5SHariprasad Shenai int t4_get_exprom_version(struct adapter *adapter, u32 *vers);
1627760446f9SGanesh Goudar int t4_get_scfg_version(struct adapter *adapter, u32 *vers);
1628760446f9SGanesh Goudar int t4_get_vpd_version(struct adapter *adapter, u32 *vers);
1629760446f9SGanesh Goudar int t4_get_version_info(struct adapter *adapter);
1630760446f9SGanesh Goudar void t4_dump_version_info(struct adapter *adapter);
163116e47624SHariprasad Shenai int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
163216e47624SHariprasad Shenai 	       const u8 *fw_data, unsigned int fw_size,
163316e47624SHariprasad Shenai 	       struct fw_hdr *card_fw, enum dev_state state, int *reset);
1634f7917c00SJeff Kirsher int t4_prep_adapter(struct adapter *adapter);
16353be0679bSHariprasad Shenai int t4_shutdown_adapter(struct adapter *adapter);
1636e85c9a7aSHariprasad Shenai 
1637e85c9a7aSHariprasad Shenai enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
1638b2612722SHariprasad Shenai int t4_bar2_sge_qregs(struct adapter *adapter,
1639e85c9a7aSHariprasad Shenai 		      unsigned int qid,
1640e85c9a7aSHariprasad Shenai 		      enum t4_bar2_qtype qtype,
164166cf188eSHariprasad S 		      int user,
1642e85c9a7aSHariprasad Shenai 		      u64 *pbar2_qoffset,
1643e85c9a7aSHariprasad Shenai 		      unsigned int *pbar2_qid);
1644e85c9a7aSHariprasad Shenai 
1645dc9daab2SHariprasad Shenai unsigned int qtimer_val(const struct adapter *adap,
1646dc9daab2SHariprasad Shenai 			const struct sge_rspq *q);
1647ae469b68SHariprasad Shenai 
1648ae469b68SHariprasad Shenai int t4_init_devlog_params(struct adapter *adapter);
1649e85c9a7aSHariprasad Shenai int t4_init_sge_params(struct adapter *adapter);
16505ccf9d04SRahul Lakkireddy int t4_init_tp_params(struct adapter *adap, bool sleep_ok);
1651dcf7b6f5SKumar Sanghvi int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
1652c035e183SHariprasad Shenai int t4_init_rss_mode(struct adapter *adap, int mbox);
1653c3e324e3SHariprasad Shenai int t4_init_portinfo(struct port_info *pi, int mbox,
1654c3e324e3SHariprasad Shenai 		     int port, int pf, int vf, u8 mac[]);
1655f7917c00SJeff Kirsher int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
1656f7917c00SJeff Kirsher void t4_fatal_err(struct adapter *adapter);
1657f988008aSGanesh Goudar unsigned int t4_chip_rss_size(struct adapter *adapter);
1658f7917c00SJeff Kirsher int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
1659f7917c00SJeff Kirsher 			int start, int n, const u16 *rspq, unsigned int nrspq);
1660f7917c00SJeff Kirsher int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
1661f7917c00SJeff Kirsher 		       unsigned int flags);
1662c035e183SHariprasad Shenai int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
1663c035e183SHariprasad Shenai 		     unsigned int flags, unsigned int defq);
1664688ea5feSHariprasad Shenai int t4_read_rss(struct adapter *adapter, u16 *entries);
16655ccf9d04SRahul Lakkireddy void t4_read_rss_key(struct adapter *adapter, u32 *key, bool sleep_ok);
16665ccf9d04SRahul Lakkireddy void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx,
16675ccf9d04SRahul Lakkireddy 		      bool sleep_ok);
1668688ea5feSHariprasad Shenai void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index,
16695ccf9d04SRahul Lakkireddy 			   u32 *valp, bool sleep_ok);
1670688ea5feSHariprasad Shenai void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
16715ccf9d04SRahul Lakkireddy 			   u32 *vfl, u32 *vfh, bool sleep_ok);
16725ccf9d04SRahul Lakkireddy u32 t4_read_rss_pf_map(struct adapter *adapter, bool sleep_ok);
16735ccf9d04SRahul Lakkireddy u32 t4_read_rss_pf_mask(struct adapter *adapter, bool sleep_ok);
1674688ea5feSHariprasad Shenai 
1675193c4c28SArjun Vynipadath unsigned int t4_get_mps_bg_map(struct adapter *adapter, int pidx);
1676193c4c28SArjun Vynipadath unsigned int t4_get_tp_ch_map(struct adapter *adapter, int pidx);
1677b3bbe36aSHariprasad Shenai void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
1678b3bbe36aSHariprasad Shenai void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
1679e5f0e43bSHariprasad Shenai int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data,
1680e5f0e43bSHariprasad Shenai 		    size_t n);
1681c778af7dSHariprasad Shenai int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data,
1682c778af7dSHariprasad Shenai 		    size_t n);
1683f1ff24aaSHariprasad Shenai int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
1684f1ff24aaSHariprasad Shenai 		unsigned int *valp);
1685f1ff24aaSHariprasad Shenai int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
1686f1ff24aaSHariprasad Shenai 		 const unsigned int *valp);
1687f1ff24aaSHariprasad Shenai int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
168819689609SHariprasad Shenai void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp,
168919689609SHariprasad Shenai 			unsigned int *pif_req_wrptr,
169019689609SHariprasad Shenai 			unsigned int *pif_rsp_wrptr);
169126fae93fSHariprasad Shenai void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp);
169274b3092cSHariprasad Shenai void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
169372aca4bfSKumar Sanghvi const char *t4_get_port_type_description(enum fw_port_type port_type);
1694f7917c00SJeff Kirsher void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
1695a4cfd929SHariprasad Shenai void t4_get_port_stats_offset(struct adapter *adap, int idx,
1696a4cfd929SHariprasad Shenai 			      struct port_stats *stats,
1697a4cfd929SHariprasad Shenai 			      struct port_stats *offset);
169865046e84SHariprasad Shenai void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p);
1699f7917c00SJeff Kirsher void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
1700bad43792SHariprasad Shenai void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]);
1701636f9d37SVipul Pandya void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
1702636f9d37SVipul Pandya 			    unsigned int mask, unsigned int val);
17032d277b3bSHariprasad Shenai void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr);
17045ccf9d04SRahul Lakkireddy void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st,
17055ccf9d04SRahul Lakkireddy 			 bool sleep_ok);
17065ccf9d04SRahul Lakkireddy void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st,
17075ccf9d04SRahul Lakkireddy 			 bool sleep_ok);
17085ccf9d04SRahul Lakkireddy void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st,
17095ccf9d04SRahul Lakkireddy 			  bool sleep_ok);
17105ccf9d04SRahul Lakkireddy void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st,
17115ccf9d04SRahul Lakkireddy 		      bool sleep_ok);
1712f7917c00SJeff Kirsher void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
17135ccf9d04SRahul Lakkireddy 			 struct tp_tcp_stats *v6, bool sleep_ok);
1714a6222975SHariprasad Shenai void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx,
17155ccf9d04SRahul Lakkireddy 		       struct tp_fcoe_stats *st, bool sleep_ok);
1716f7917c00SJeff Kirsher void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
1717f7917c00SJeff Kirsher 		  const unsigned short *alpha, const unsigned short *beta);
1718f7917c00SJeff Kirsher 
1719797ff0f5SHariprasad Shenai void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf);
1720797ff0f5SHariprasad Shenai 
17217864026bSHariprasad Shenai void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate);
1722f2b7e78dSVipul Pandya void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
1723f2b7e78dSVipul Pandya 
1724f7917c00SJeff Kirsher void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
1725f7917c00SJeff Kirsher 			 const u8 *addr);
1726f7917c00SJeff Kirsher int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
1727f7917c00SJeff Kirsher 		      u64 mask0, u64 mask1, unsigned int crc, bool enable);
1728f7917c00SJeff Kirsher 
1729f7917c00SJeff Kirsher int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
1730f7917c00SJeff Kirsher 		enum dev_master master, enum dev_state *state);
1731f7917c00SJeff Kirsher int t4_fw_bye(struct adapter *adap, unsigned int mbox);
1732f7917c00SJeff Kirsher int t4_early_init(struct adapter *adap, unsigned int mbox);
1733f7917c00SJeff Kirsher int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
1734636f9d37SVipul Pandya int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
1735636f9d37SVipul Pandya 			  unsigned int cache_line_size);
1736636f9d37SVipul Pandya int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
1737f7917c00SJeff Kirsher int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1738f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int nparams, const u32 *params,
1739f7917c00SJeff Kirsher 		    u32 *val);
17408f46d467SArjun Vynipadath int t4_query_params_ns(struct adapter *adap, unsigned int mbox, unsigned int pf,
17418f46d467SArjun Vynipadath 		       unsigned int vf, unsigned int nparams, const u32 *params,
17428f46d467SArjun Vynipadath 		       u32 *val);
174301b69614SHariprasad Shenai int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf,
1744f7917c00SJeff Kirsher 		       unsigned int vf, unsigned int nparams, const u32 *params,
17458f46d467SArjun Vynipadath 		       u32 *val, int rw, bool sleep_ok);
174601b69614SHariprasad Shenai int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
1747688848b1SAnish Bhatt 			  unsigned int pf, unsigned int vf,
1748688848b1SAnish Bhatt 			  unsigned int nparams, const u32 *params,
174901b69614SHariprasad Shenai 			  const u32 *val, int timeout);
175001b69614SHariprasad Shenai int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
175101b69614SHariprasad Shenai 		  unsigned int vf, unsigned int nparams, const u32 *params,
1752688848b1SAnish Bhatt 		  const u32 *val);
1753f7917c00SJeff Kirsher int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
1754f7917c00SJeff Kirsher 		unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
1755f7917c00SJeff Kirsher 		unsigned int rxqi, unsigned int rxq, unsigned int tc,
1756f7917c00SJeff Kirsher 		unsigned int vi, unsigned int cmask, unsigned int pmask,
1757f7917c00SJeff Kirsher 		unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
1758f7917c00SJeff Kirsher int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
1759f7917c00SJeff Kirsher 		unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
1760f7917c00SJeff Kirsher 		unsigned int *rss_size);
17614f3a0fcfSHariprasad Shenai int t4_free_vi(struct adapter *adap, unsigned int mbox,
17624f3a0fcfSHariprasad Shenai 	       unsigned int pf, unsigned int vf,
17634f3a0fcfSHariprasad Shenai 	       unsigned int viid);
1764f7917c00SJeff Kirsher int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
1765f7917c00SJeff Kirsher 		int mtu, int promisc, int all_multi, int bcast, int vlanex,
1766f7917c00SJeff Kirsher 		bool sleep_ok);
1767846eac3fSGanesh Goudar int t4_free_raw_mac_filt(struct adapter *adap, unsigned int viid,
1768846eac3fSGanesh Goudar 			 const u8 *addr, const u8 *mask, unsigned int idx,
1769846eac3fSGanesh Goudar 			 u8 lookup_type, u8 port_id, bool sleep_ok);
177098f3697fSKumar Sanghvi int t4_free_encap_mac_filt(struct adapter *adap, unsigned int viid, int idx,
177198f3697fSKumar Sanghvi 			   bool sleep_ok);
177298f3697fSKumar Sanghvi int t4_alloc_encap_mac_filt(struct adapter *adap, unsigned int viid,
177398f3697fSKumar Sanghvi 			    const u8 *addr, const u8 *mask, unsigned int vni,
177498f3697fSKumar Sanghvi 			    unsigned int vni_mask, u8 dip_hit, u8 lookup_type,
177598f3697fSKumar Sanghvi 			    bool sleep_ok);
1776846eac3fSGanesh Goudar int t4_alloc_raw_mac_filt(struct adapter *adap, unsigned int viid,
1777846eac3fSGanesh Goudar 			  const u8 *addr, const u8 *mask, unsigned int idx,
1778846eac3fSGanesh Goudar 			  u8 lookup_type, u8 port_id, bool sleep_ok);
1779f7917c00SJeff Kirsher int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
1780f7917c00SJeff Kirsher 		      unsigned int viid, bool free, unsigned int naddr,
1781f7917c00SJeff Kirsher 		      const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
1782fc08a01aSHariprasad Shenai int t4_free_mac_filt(struct adapter *adap, unsigned int mbox,
1783fc08a01aSHariprasad Shenai 		     unsigned int viid, unsigned int naddr,
1784fc08a01aSHariprasad Shenai 		     const u8 **addr, bool sleep_ok);
1785f7917c00SJeff Kirsher int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
1786f7917c00SJeff Kirsher 		  int idx, const u8 *addr, bool persist, bool add_smt);
1787f7917c00SJeff Kirsher int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
1788f7917c00SJeff Kirsher 		     bool ucast, u64 vec, bool sleep_ok);
1789688848b1SAnish Bhatt int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
1790688848b1SAnish Bhatt 			unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
1791e2f4f4e9SArjun Vynipadath int t4_enable_pi_params(struct adapter *adap, unsigned int mbox,
1792e2f4f4e9SArjun Vynipadath 			struct port_info *pi,
1793e2f4f4e9SArjun Vynipadath 			bool rx_en, bool tx_en, bool dcb_en);
1794f7917c00SJeff Kirsher int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
1795f7917c00SJeff Kirsher 		 bool rx_en, bool tx_en);
1796f7917c00SJeff Kirsher int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
1797f7917c00SJeff Kirsher 		     unsigned int nblinks);
1798f7917c00SJeff Kirsher int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1799f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 *valp);
1800f7917c00SJeff Kirsher int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1801f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 val);
1802ebf4dc2bSHariprasad Shenai int t4_iq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf,
1803ebf4dc2bSHariprasad Shenai 	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
1804ebf4dc2bSHariprasad Shenai 	       unsigned int fl0id, unsigned int fl1id);
1805f7917c00SJeff Kirsher int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1806f7917c00SJeff Kirsher 	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
1807f7917c00SJeff Kirsher 	       unsigned int fl0id, unsigned int fl1id);
1808f7917c00SJeff Kirsher int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1809f7917c00SJeff Kirsher 		   unsigned int vf, unsigned int eqid);
1810f7917c00SJeff Kirsher int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1811f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
1812f7917c00SJeff Kirsher int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1813f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
1814736c3b94SRahul Lakkireddy int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox, int ctxt_type);
181523853a0aSHariprasad Shenai void t4_handle_get_port_info(struct port_info *pi, const __be64 *rpl);
18162061ec3fSGanesh Goudar int t4_update_port_info(struct port_info *pi);
1817c3168cabSGanesh Goudar int t4_get_link_params(struct port_info *pi, unsigned int *link_okp,
1818c3168cabSGanesh Goudar 		       unsigned int *speedp, unsigned int *mtup);
1819f7917c00SJeff Kirsher int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
1820881806bcSVipul Pandya void t4_db_full(struct adapter *adapter);
1821881806bcSVipul Pandya void t4_db_dropped(struct adapter *adapter);
18228e3d04fdSHariprasad Shenai int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp,
18238e3d04fdSHariprasad Shenai 			int filter_index, int enable);
18248e3d04fdSHariprasad Shenai void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp,
18258e3d04fdSHariprasad Shenai 			 int filter_index, int *enabled);
18268caa1e84SVipul Pandya int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
18278caa1e84SVipul Pandya 			 u32 addr, u32 val);
182808c4901bSRahul Lakkireddy void t4_read_pace_tbl(struct adapter *adap, unsigned int pace_vals[NTX_SCHED]);
182908c4901bSRahul Lakkireddy void t4_get_tx_sched(struct adapter *adap, unsigned int sched,
183008c4901bSRahul Lakkireddy 		     unsigned int *kbps, unsigned int *ipg, bool sleep_ok);
18319e5c598cSRahul Lakkireddy int t4_sge_ctxt_rd(struct adapter *adap, unsigned int mbox, unsigned int cid,
18329e5c598cSRahul Lakkireddy 		   enum ctxt_type ctype, u32 *data);
18339e5c598cSRahul Lakkireddy int t4_sge_ctxt_rd_bd(struct adapter *adap, unsigned int cid,
18349e5c598cSRahul Lakkireddy 		      enum ctxt_type ctype, u32 *data);
1835b72a32daSRahul Lakkireddy int t4_sched_params(struct adapter *adapter, int type, int level, int mode,
1836b72a32daSRahul Lakkireddy 		    int rateunit, int ratemode, int channel, int class,
1837b72a32daSRahul Lakkireddy 		    int minrate, int maxrate, int weight, int pktsize);
183868bce192SKumar Sanghvi void t4_sge_decode_idma_state(struct adapter *adapter, int state);
1839a3bfb617SHariprasad Shenai void t4_idma_monitor_init(struct adapter *adapter,
1840a3bfb617SHariprasad Shenai 			  struct sge_idma_monitor_state *idma);
1841a3bfb617SHariprasad Shenai void t4_idma_monitor(struct adapter *adapter,
1842a3bfb617SHariprasad Shenai 		     struct sge_idma_monitor_state *idma,
1843a3bfb617SHariprasad Shenai 		     int hz, int ticks);
1844858aa65cSHariprasad Shenai int t4_set_vf_mac_acl(struct adapter *adapter, unsigned int vf,
1845858aa65cSHariprasad Shenai 		      unsigned int naddr, u8 *addr);
18465ccf9d04SRahul Lakkireddy void t4_tp_pio_read(struct adapter *adap, u32 *buff, u32 nregs,
18475ccf9d04SRahul Lakkireddy 		    u32 start_index, bool sleep_ok);
18484359cf33SRahul Lakkireddy void t4_tp_tm_pio_read(struct adapter *adap, u32 *buff, u32 nregs,
18494359cf33SRahul Lakkireddy 		       u32 start_index, bool sleep_ok);
18505ccf9d04SRahul Lakkireddy void t4_tp_mib_read(struct adapter *adap, u32 *buff, u32 nregs,
18515ccf9d04SRahul Lakkireddy 		    u32 start_index, bool sleep_ok);
18525ccf9d04SRahul Lakkireddy 
18530fbc81b3SHariprasad Shenai void t4_uld_mem_free(struct adapter *adap);
18540fbc81b3SHariprasad Shenai int t4_uld_mem_alloc(struct adapter *adap);
18550fbc81b3SHariprasad Shenai void t4_uld_clean_up(struct adapter *adap);
18560fbc81b3SHariprasad Shenai void t4_register_netevent_notifier(void);
1857f56ec676SArjun Vynipadath int t4_i2c_rd(struct adapter *adap, unsigned int mbox, int port,
1858f56ec676SArjun Vynipadath 	      unsigned int devid, unsigned int offset,
1859f56ec676SArjun Vynipadath 	      unsigned int len, u8 *buf);
186094cdb8bbSHariprasad Shenai void free_rspq_fl(struct adapter *adap, struct sge_rspq *rq, struct sge_fl *fl);
1861ab677ff4SHariprasad Shenai void free_tx_desc(struct adapter *adap, struct sge_txq *q,
1862ab677ff4SHariprasad Shenai 		  unsigned int n, bool unmap);
1863ab677ff4SHariprasad Shenai void free_txq(struct adapter *adap, struct sge_txq *q);
1864a6ec572bSAtul Gupta void cxgb4_reclaim_completed_tx(struct adapter *adap,
1865a6ec572bSAtul Gupta 				struct sge_txq *q, bool unmap);
1866a6ec572bSAtul Gupta int cxgb4_map_skb(struct device *dev, const struct sk_buff *skb,
1867a6ec572bSAtul Gupta 		  dma_addr_t *addr);
1868a6ec572bSAtul Gupta void cxgb4_inline_tx_skb(const struct sk_buff *skb, const struct sge_txq *q,
1869a6ec572bSAtul Gupta 			 void *pos);
1870a6ec572bSAtul Gupta void cxgb4_write_sgl(const struct sk_buff *skb, struct sge_txq *q,
1871a6ec572bSAtul Gupta 		     struct ulptx_sgl *sgl, u64 *end, unsigned int start,
1872a6ec572bSAtul Gupta 		     const dma_addr_t *addr);
1873a6ec572bSAtul Gupta void cxgb4_ring_tx_db(struct adapter *adap, struct sge_txq *q, int n);
18749d5fd927SGanesh Goudar int t4_set_vlan_acl(struct adapter *adap, unsigned int mbox, unsigned int vf,
18759d5fd927SGanesh Goudar 		    u16 vlan);
1876ebddd97aSGanesh Goudar int cxgb4_dcb_enabled(const struct net_device *dev);
1877b1871915SGanesh Goudar 
1878b1871915SGanesh Goudar int cxgb4_thermal_init(struct adapter *adap);
1879b1871915SGanesh Goudar int cxgb4_thermal_remove(struct adapter *adap);
1880b1871915SGanesh Goudar 
1881f7917c00SJeff Kirsher #endif /* __CXGB4_H__ */
1882