1f7917c00SJeff Kirsher /*
2f7917c00SJeff Kirsher  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3f7917c00SJeff Kirsher  *
4ce100b8bSAnish Bhatt  * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
5f7917c00SJeff Kirsher  *
6f7917c00SJeff Kirsher  * This software is available to you under a choice of one of two
7f7917c00SJeff Kirsher  * licenses.  You may choose to be licensed under the terms of the GNU
8f7917c00SJeff Kirsher  * General Public License (GPL) Version 2, available from the file
9f7917c00SJeff Kirsher  * COPYING in the main directory of this source tree, or the
10f7917c00SJeff Kirsher  * OpenIB.org BSD license below:
11f7917c00SJeff Kirsher  *
12f7917c00SJeff Kirsher  *     Redistribution and use in source and binary forms, with or
13f7917c00SJeff Kirsher  *     without modification, are permitted provided that the following
14f7917c00SJeff Kirsher  *     conditions are met:
15f7917c00SJeff Kirsher  *
16f7917c00SJeff Kirsher  *      - Redistributions of source code must retain the above
17f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
18f7917c00SJeff Kirsher  *        disclaimer.
19f7917c00SJeff Kirsher  *
20f7917c00SJeff Kirsher  *      - Redistributions in binary form must reproduce the above
21f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
22f7917c00SJeff Kirsher  *        disclaimer in the documentation and/or other materials
23f7917c00SJeff Kirsher  *        provided with the distribution.
24f7917c00SJeff Kirsher  *
25f7917c00SJeff Kirsher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26f7917c00SJeff Kirsher  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27f7917c00SJeff Kirsher  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28f7917c00SJeff Kirsher  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29f7917c00SJeff Kirsher  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30f7917c00SJeff Kirsher  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31f7917c00SJeff Kirsher  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32f7917c00SJeff Kirsher  * SOFTWARE.
33f7917c00SJeff Kirsher  */
34f7917c00SJeff Kirsher 
35f7917c00SJeff Kirsher #ifndef __CXGB4_H__
36f7917c00SJeff Kirsher #define __CXGB4_H__
37f7917c00SJeff Kirsher 
38dca4faebSVipul Pandya #include "t4_hw.h"
39dca4faebSVipul Pandya 
40f7917c00SJeff Kirsher #include <linux/bitops.h>
41f7917c00SJeff Kirsher #include <linux/cache.h>
42f7917c00SJeff Kirsher #include <linux/interrupt.h>
43f7917c00SJeff Kirsher #include <linux/list.h>
44f7917c00SJeff Kirsher #include <linux/netdevice.h>
45f7917c00SJeff Kirsher #include <linux/pci.h>
46f7917c00SJeff Kirsher #include <linux/spinlock.h>
47f7917c00SJeff Kirsher #include <linux/timer.h>
48c0b8b992SDavid S. Miller #include <linux/vmalloc.h>
49f7917c00SJeff Kirsher #include <asm/io.h>
50f7917c00SJeff Kirsher #include "cxgb4_uld.h"
51f7917c00SJeff Kirsher 
5216e47624SHariprasad Shenai #define T4FW_VERSION_MAJOR 0x01
53c5ac9704SHariprasad Shenai #define T4FW_VERSION_MINOR 0x0C
54c5ac9704SHariprasad Shenai #define T4FW_VERSION_MICRO 0x19
5516e47624SHariprasad Shenai #define T4FW_VERSION_BUILD 0x00
56f7917c00SJeff Kirsher 
5716e47624SHariprasad Shenai #define T5FW_VERSION_MAJOR 0x01
58c5ac9704SHariprasad Shenai #define T5FW_VERSION_MINOR 0x0C
59c5ac9704SHariprasad Shenai #define T5FW_VERSION_MICRO 0x19
6016e47624SHariprasad Shenai #define T5FW_VERSION_BUILD 0x00
612422d9a3SSantosh Rastapur 
623069ee9bSVipul Pandya #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
633069ee9bSVipul Pandya 
64f7917c00SJeff Kirsher enum {
65f7917c00SJeff Kirsher 	MAX_NPORTS = 4,     /* max # of ports */
66f7917c00SJeff Kirsher 	SERNUM_LEN = 24,    /* Serial # length */
67f7917c00SJeff Kirsher 	EC_LEN     = 16,    /* E/C length */
68f7917c00SJeff Kirsher 	ID_LEN     = 16,    /* ID length */
69a94cd705SKumar Sanghvi 	PN_LEN     = 16,    /* Part Number length */
70f7917c00SJeff Kirsher };
71f7917c00SJeff Kirsher 
72f7917c00SJeff Kirsher enum {
73f7917c00SJeff Kirsher 	MEM_EDC0,
74f7917c00SJeff Kirsher 	MEM_EDC1,
752422d9a3SSantosh Rastapur 	MEM_MC,
762422d9a3SSantosh Rastapur 	MEM_MC0 = MEM_MC,
772422d9a3SSantosh Rastapur 	MEM_MC1
78f7917c00SJeff Kirsher };
79f7917c00SJeff Kirsher 
803069ee9bSVipul Pandya enum {
813eb4afbfSVipul Pandya 	MEMWIN0_APERTURE = 2048,
823eb4afbfSVipul Pandya 	MEMWIN0_BASE     = 0x1b800,
833069ee9bSVipul Pandya 	MEMWIN1_APERTURE = 32768,
843069ee9bSVipul Pandya 	MEMWIN1_BASE     = 0x28000,
852422d9a3SSantosh Rastapur 	MEMWIN1_BASE_T5  = 0x52000,
863eb4afbfSVipul Pandya 	MEMWIN2_APERTURE = 65536,
873eb4afbfSVipul Pandya 	MEMWIN2_BASE     = 0x30000,
880abfd152SHariprasad Shenai 	MEMWIN2_APERTURE_T5 = 131072,
890abfd152SHariprasad Shenai 	MEMWIN2_BASE_T5  = 0x60000,
903069ee9bSVipul Pandya };
913069ee9bSVipul Pandya 
92f7917c00SJeff Kirsher enum dev_master {
93f7917c00SJeff Kirsher 	MASTER_CANT,
94f7917c00SJeff Kirsher 	MASTER_MAY,
95f7917c00SJeff Kirsher 	MASTER_MUST
96f7917c00SJeff Kirsher };
97f7917c00SJeff Kirsher 
98f7917c00SJeff Kirsher enum dev_state {
99f7917c00SJeff Kirsher 	DEV_STATE_UNINIT,
100f7917c00SJeff Kirsher 	DEV_STATE_INIT,
101f7917c00SJeff Kirsher 	DEV_STATE_ERR
102f7917c00SJeff Kirsher };
103f7917c00SJeff Kirsher 
104f7917c00SJeff Kirsher enum {
105f7917c00SJeff Kirsher 	PAUSE_RX      = 1 << 0,
106f7917c00SJeff Kirsher 	PAUSE_TX      = 1 << 1,
107f7917c00SJeff Kirsher 	PAUSE_AUTONEG = 1 << 2
108f7917c00SJeff Kirsher };
109f7917c00SJeff Kirsher 
110f7917c00SJeff Kirsher struct port_stats {
111f7917c00SJeff Kirsher 	u64 tx_octets;            /* total # of octets in good frames */
112f7917c00SJeff Kirsher 	u64 tx_frames;            /* all good frames */
113f7917c00SJeff Kirsher 	u64 tx_bcast_frames;      /* all broadcast frames */
114f7917c00SJeff Kirsher 	u64 tx_mcast_frames;      /* all multicast frames */
115f7917c00SJeff Kirsher 	u64 tx_ucast_frames;      /* all unicast frames */
116f7917c00SJeff Kirsher 	u64 tx_error_frames;      /* all error frames */
117f7917c00SJeff Kirsher 
118f7917c00SJeff Kirsher 	u64 tx_frames_64;         /* # of Tx frames in a particular range */
119f7917c00SJeff Kirsher 	u64 tx_frames_65_127;
120f7917c00SJeff Kirsher 	u64 tx_frames_128_255;
121f7917c00SJeff Kirsher 	u64 tx_frames_256_511;
122f7917c00SJeff Kirsher 	u64 tx_frames_512_1023;
123f7917c00SJeff Kirsher 	u64 tx_frames_1024_1518;
124f7917c00SJeff Kirsher 	u64 tx_frames_1519_max;
125f7917c00SJeff Kirsher 
126f7917c00SJeff Kirsher 	u64 tx_drop;              /* # of dropped Tx frames */
127f7917c00SJeff Kirsher 	u64 tx_pause;             /* # of transmitted pause frames */
128f7917c00SJeff Kirsher 	u64 tx_ppp0;              /* # of transmitted PPP prio 0 frames */
129f7917c00SJeff Kirsher 	u64 tx_ppp1;              /* # of transmitted PPP prio 1 frames */
130f7917c00SJeff Kirsher 	u64 tx_ppp2;              /* # of transmitted PPP prio 2 frames */
131f7917c00SJeff Kirsher 	u64 tx_ppp3;              /* # of transmitted PPP prio 3 frames */
132f7917c00SJeff Kirsher 	u64 tx_ppp4;              /* # of transmitted PPP prio 4 frames */
133f7917c00SJeff Kirsher 	u64 tx_ppp5;              /* # of transmitted PPP prio 5 frames */
134f7917c00SJeff Kirsher 	u64 tx_ppp6;              /* # of transmitted PPP prio 6 frames */
135f7917c00SJeff Kirsher 	u64 tx_ppp7;              /* # of transmitted PPP prio 7 frames */
136f7917c00SJeff Kirsher 
137f7917c00SJeff Kirsher 	u64 rx_octets;            /* total # of octets in good frames */
138f7917c00SJeff Kirsher 	u64 rx_frames;            /* all good frames */
139f7917c00SJeff Kirsher 	u64 rx_bcast_frames;      /* all broadcast frames */
140f7917c00SJeff Kirsher 	u64 rx_mcast_frames;      /* all multicast frames */
141f7917c00SJeff Kirsher 	u64 rx_ucast_frames;      /* all unicast frames */
142f7917c00SJeff Kirsher 	u64 rx_too_long;          /* # of frames exceeding MTU */
143f7917c00SJeff Kirsher 	u64 rx_jabber;            /* # of jabber frames */
144f7917c00SJeff Kirsher 	u64 rx_fcs_err;           /* # of received frames with bad FCS */
145f7917c00SJeff Kirsher 	u64 rx_len_err;           /* # of received frames with length error */
146f7917c00SJeff Kirsher 	u64 rx_symbol_err;        /* symbol errors */
147f7917c00SJeff Kirsher 	u64 rx_runt;              /* # of short frames */
148f7917c00SJeff Kirsher 
149f7917c00SJeff Kirsher 	u64 rx_frames_64;         /* # of Rx frames in a particular range */
150f7917c00SJeff Kirsher 	u64 rx_frames_65_127;
151f7917c00SJeff Kirsher 	u64 rx_frames_128_255;
152f7917c00SJeff Kirsher 	u64 rx_frames_256_511;
153f7917c00SJeff Kirsher 	u64 rx_frames_512_1023;
154f7917c00SJeff Kirsher 	u64 rx_frames_1024_1518;
155f7917c00SJeff Kirsher 	u64 rx_frames_1519_max;
156f7917c00SJeff Kirsher 
157f7917c00SJeff Kirsher 	u64 rx_pause;             /* # of received pause frames */
158f7917c00SJeff Kirsher 	u64 rx_ppp0;              /* # of received PPP prio 0 frames */
159f7917c00SJeff Kirsher 	u64 rx_ppp1;              /* # of received PPP prio 1 frames */
160f7917c00SJeff Kirsher 	u64 rx_ppp2;              /* # of received PPP prio 2 frames */
161f7917c00SJeff Kirsher 	u64 rx_ppp3;              /* # of received PPP prio 3 frames */
162f7917c00SJeff Kirsher 	u64 rx_ppp4;              /* # of received PPP prio 4 frames */
163f7917c00SJeff Kirsher 	u64 rx_ppp5;              /* # of received PPP prio 5 frames */
164f7917c00SJeff Kirsher 	u64 rx_ppp6;              /* # of received PPP prio 6 frames */
165f7917c00SJeff Kirsher 	u64 rx_ppp7;              /* # of received PPP prio 7 frames */
166f7917c00SJeff Kirsher 
167f7917c00SJeff Kirsher 	u64 rx_ovflow0;           /* drops due to buffer-group 0 overflows */
168f7917c00SJeff Kirsher 	u64 rx_ovflow1;           /* drops due to buffer-group 1 overflows */
169f7917c00SJeff Kirsher 	u64 rx_ovflow2;           /* drops due to buffer-group 2 overflows */
170f7917c00SJeff Kirsher 	u64 rx_ovflow3;           /* drops due to buffer-group 3 overflows */
171f7917c00SJeff Kirsher 	u64 rx_trunc0;            /* buffer-group 0 truncated packets */
172f7917c00SJeff Kirsher 	u64 rx_trunc1;            /* buffer-group 1 truncated packets */
173f7917c00SJeff Kirsher 	u64 rx_trunc2;            /* buffer-group 2 truncated packets */
174f7917c00SJeff Kirsher 	u64 rx_trunc3;            /* buffer-group 3 truncated packets */
175f7917c00SJeff Kirsher };
176f7917c00SJeff Kirsher 
177f7917c00SJeff Kirsher struct lb_port_stats {
178f7917c00SJeff Kirsher 	u64 octets;
179f7917c00SJeff Kirsher 	u64 frames;
180f7917c00SJeff Kirsher 	u64 bcast_frames;
181f7917c00SJeff Kirsher 	u64 mcast_frames;
182f7917c00SJeff Kirsher 	u64 ucast_frames;
183f7917c00SJeff Kirsher 	u64 error_frames;
184f7917c00SJeff Kirsher 
185f7917c00SJeff Kirsher 	u64 frames_64;
186f7917c00SJeff Kirsher 	u64 frames_65_127;
187f7917c00SJeff Kirsher 	u64 frames_128_255;
188f7917c00SJeff Kirsher 	u64 frames_256_511;
189f7917c00SJeff Kirsher 	u64 frames_512_1023;
190f7917c00SJeff Kirsher 	u64 frames_1024_1518;
191f7917c00SJeff Kirsher 	u64 frames_1519_max;
192f7917c00SJeff Kirsher 
193f7917c00SJeff Kirsher 	u64 drop;
194f7917c00SJeff Kirsher 
195f7917c00SJeff Kirsher 	u64 ovflow0;
196f7917c00SJeff Kirsher 	u64 ovflow1;
197f7917c00SJeff Kirsher 	u64 ovflow2;
198f7917c00SJeff Kirsher 	u64 ovflow3;
199f7917c00SJeff Kirsher 	u64 trunc0;
200f7917c00SJeff Kirsher 	u64 trunc1;
201f7917c00SJeff Kirsher 	u64 trunc2;
202f7917c00SJeff Kirsher 	u64 trunc3;
203f7917c00SJeff Kirsher };
204f7917c00SJeff Kirsher 
205f7917c00SJeff Kirsher struct tp_tcp_stats {
206f7917c00SJeff Kirsher 	u32 tcpOutRsts;
207f7917c00SJeff Kirsher 	u64 tcpInSegs;
208f7917c00SJeff Kirsher 	u64 tcpOutSegs;
209f7917c00SJeff Kirsher 	u64 tcpRetransSegs;
210f7917c00SJeff Kirsher };
211f7917c00SJeff Kirsher 
212f7917c00SJeff Kirsher struct tp_err_stats {
213f7917c00SJeff Kirsher 	u32 macInErrs[4];
214f7917c00SJeff Kirsher 	u32 hdrInErrs[4];
215f7917c00SJeff Kirsher 	u32 tcpInErrs[4];
216f7917c00SJeff Kirsher 	u32 tnlCongDrops[4];
217f7917c00SJeff Kirsher 	u32 ofldChanDrops[4];
218f7917c00SJeff Kirsher 	u32 tnlTxDrops[4];
219f7917c00SJeff Kirsher 	u32 ofldVlanDrops[4];
220f7917c00SJeff Kirsher 	u32 tcp6InErrs[4];
221f7917c00SJeff Kirsher 	u32 ofldNoNeigh;
222f7917c00SJeff Kirsher 	u32 ofldCongDefer;
223f7917c00SJeff Kirsher };
224f7917c00SJeff Kirsher 
225e85c9a7aSHariprasad Shenai struct sge_params {
226e85c9a7aSHariprasad Shenai 	u32 hps;			/* host page size for our PF/VF */
227e85c9a7aSHariprasad Shenai 	u32 eq_qpp;			/* egress queues/page for our PF/VF */
228e85c9a7aSHariprasad Shenai 	u32 iq_qpp;			/* egress queues/page for our PF/VF */
229e85c9a7aSHariprasad Shenai };
230e85c9a7aSHariprasad Shenai 
231f7917c00SJeff Kirsher struct tp_params {
232f7917c00SJeff Kirsher 	unsigned int ntxchan;        /* # of Tx channels */
233f7917c00SJeff Kirsher 	unsigned int tre;            /* log2 of core clocks per TP tick */
234dca4faebSVipul Pandya 	unsigned short tx_modq_map;  /* TX modulation scheduler queue to */
235dca4faebSVipul Pandya 				     /* channel map */
236636f9d37SVipul Pandya 
237636f9d37SVipul Pandya 	uint32_t dack_re;            /* DACK timer resolution */
238636f9d37SVipul Pandya 	unsigned short tx_modq[NCHAN];	/* channel to modulation queue map */
239dcf7b6f5SKumar Sanghvi 
240dcf7b6f5SKumar Sanghvi 	u32 vlan_pri_map;               /* cached TP_VLAN_PRI_MAP */
241dcf7b6f5SKumar Sanghvi 	u32 ingress_config;             /* cached TP_INGRESS_CONFIG */
242dcf7b6f5SKumar Sanghvi 
243dcf7b6f5SKumar Sanghvi 	/* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets.  This is a
244dcf7b6f5SKumar Sanghvi 	 * subset of the set of fields which may be present in the Compressed
245dcf7b6f5SKumar Sanghvi 	 * Filter Tuple portion of filters and TCP TCB connections.  The
246dcf7b6f5SKumar Sanghvi 	 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
247dcf7b6f5SKumar Sanghvi 	 * Since a variable number of fields may or may not be present, their
248dcf7b6f5SKumar Sanghvi 	 * shifted field positions within the Compressed Filter Tuple may
249dcf7b6f5SKumar Sanghvi 	 * vary, or not even be present if the field isn't selected in
250dcf7b6f5SKumar Sanghvi 	 * TP_VLAN_PRI_MAP.  Since some of these fields are needed in various
251dcf7b6f5SKumar Sanghvi 	 * places we store their offsets here, or a -1 if the field isn't
252dcf7b6f5SKumar Sanghvi 	 * present.
253dcf7b6f5SKumar Sanghvi 	 */
254dcf7b6f5SKumar Sanghvi 	int vlan_shift;
255dcf7b6f5SKumar Sanghvi 	int vnic_shift;
256dcf7b6f5SKumar Sanghvi 	int port_shift;
257dcf7b6f5SKumar Sanghvi 	int protocol_shift;
258f7917c00SJeff Kirsher };
259f7917c00SJeff Kirsher 
260f7917c00SJeff Kirsher struct vpd_params {
261f7917c00SJeff Kirsher 	unsigned int cclk;
262f7917c00SJeff Kirsher 	u8 ec[EC_LEN + 1];
263f7917c00SJeff Kirsher 	u8 sn[SERNUM_LEN + 1];
264f7917c00SJeff Kirsher 	u8 id[ID_LEN + 1];
265a94cd705SKumar Sanghvi 	u8 pn[PN_LEN + 1];
266f7917c00SJeff Kirsher };
267f7917c00SJeff Kirsher 
268f7917c00SJeff Kirsher struct pci_params {
269f7917c00SJeff Kirsher 	unsigned char speed;
270f7917c00SJeff Kirsher 	unsigned char width;
271f7917c00SJeff Kirsher };
272f7917c00SJeff Kirsher 
273d14807ddSHariprasad Shenai #define CHELSIO_CHIP_CODE(version, revision) (((version) << 4) | (revision))
274d14807ddSHariprasad Shenai #define CHELSIO_CHIP_FPGA          0x100
275d14807ddSHariprasad Shenai #define CHELSIO_CHIP_VERSION(code) (((code) >> 4) & 0xf)
276d14807ddSHariprasad Shenai #define CHELSIO_CHIP_RELEASE(code) ((code) & 0xf)
277d14807ddSHariprasad Shenai 
278d14807ddSHariprasad Shenai #define CHELSIO_T4		0x4
279d14807ddSHariprasad Shenai #define CHELSIO_T5		0x5
280d14807ddSHariprasad Shenai 
281d14807ddSHariprasad Shenai enum chip_type {
282d14807ddSHariprasad Shenai 	T4_A1 = CHELSIO_CHIP_CODE(CHELSIO_T4, 1),
283d14807ddSHariprasad Shenai 	T4_A2 = CHELSIO_CHIP_CODE(CHELSIO_T4, 2),
284d14807ddSHariprasad Shenai 	T4_FIRST_REV	= T4_A1,
285d14807ddSHariprasad Shenai 	T4_LAST_REV	= T4_A2,
286d14807ddSHariprasad Shenai 
287d14807ddSHariprasad Shenai 	T5_A0 = CHELSIO_CHIP_CODE(CHELSIO_T5, 0),
288d14807ddSHariprasad Shenai 	T5_A1 = CHELSIO_CHIP_CODE(CHELSIO_T5, 1),
289d14807ddSHariprasad Shenai 	T5_FIRST_REV	= T5_A0,
290d14807ddSHariprasad Shenai 	T5_LAST_REV	= T5_A1,
291d14807ddSHariprasad Shenai };
292d14807ddSHariprasad Shenai 
29349aa284fSHariprasad Shenai struct devlog_params {
29449aa284fSHariprasad Shenai 	u32 memtype;                    /* which memory (EDC0, EDC1, MC) */
29549aa284fSHariprasad Shenai 	u32 start;                      /* start of log in firmware memory */
29649aa284fSHariprasad Shenai 	u32 size;                       /* size of log */
29749aa284fSHariprasad Shenai };
29849aa284fSHariprasad Shenai 
299f7917c00SJeff Kirsher struct adapter_params {
300e85c9a7aSHariprasad Shenai 	struct sge_params sge;
301f7917c00SJeff Kirsher 	struct tp_params  tp;
302f7917c00SJeff Kirsher 	struct vpd_params vpd;
303f7917c00SJeff Kirsher 	struct pci_params pci;
30449aa284fSHariprasad Shenai 	struct devlog_params devlog;
30549aa284fSHariprasad Shenai 	enum pcie_memwin drv_memwin;
306f7917c00SJeff Kirsher 
307f1ff24aaSHariprasad Shenai 	unsigned int cim_la_size;
308f1ff24aaSHariprasad Shenai 
309f7917c00SJeff Kirsher 	unsigned int sf_size;             /* serial flash size in bytes */
310f7917c00SJeff Kirsher 	unsigned int sf_nsec;             /* # of flash sectors */
311f7917c00SJeff Kirsher 	unsigned int sf_fw_start;         /* start of FW image in flash */
312f7917c00SJeff Kirsher 
313f7917c00SJeff Kirsher 	unsigned int fw_vers;
314f7917c00SJeff Kirsher 	unsigned int tp_vers;
315f7917c00SJeff Kirsher 	u8 api_vers[7];
316f7917c00SJeff Kirsher 
317f7917c00SJeff Kirsher 	unsigned short mtus[NMTUS];
318f7917c00SJeff Kirsher 	unsigned short a_wnd[NCCTRL_WIN];
319f7917c00SJeff Kirsher 	unsigned short b_wnd[NCCTRL_WIN];
320f7917c00SJeff Kirsher 
321f7917c00SJeff Kirsher 	unsigned char nports;             /* # of ethernet ports */
322f7917c00SJeff Kirsher 	unsigned char portvec;
323d14807ddSHariprasad Shenai 	enum chip_type chip;               /* chip code */
324f7917c00SJeff Kirsher 	unsigned char offload;
325f7917c00SJeff Kirsher 
3269a4da2cdSVipul Pandya 	unsigned char bypass;
3279a4da2cdSVipul Pandya 
328f7917c00SJeff Kirsher 	unsigned int ofldq_wr_cred;
3291ac0f095SKumar Sanghvi 	bool ulptx_memwrite_dsgl;          /* use of T5 DSGL allowed */
3304c2c5763SHariprasad Shenai 
3314c2c5763SHariprasad Shenai 	unsigned int max_ordird_qp;       /* Max read depth per RDMA QP */
3324c2c5763SHariprasad Shenai 	unsigned int max_ird_adapter;     /* Max read depth per adapter */
333f7917c00SJeff Kirsher };
334f7917c00SJeff Kirsher 
33516e47624SHariprasad Shenai #include "t4fw_api.h"
33616e47624SHariprasad Shenai 
33716e47624SHariprasad Shenai #define FW_VERSION(chip) ( \
338b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
339b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
340b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
341b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
34216e47624SHariprasad Shenai #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
34316e47624SHariprasad Shenai 
34416e47624SHariprasad Shenai struct fw_info {
34516e47624SHariprasad Shenai 	u8 chip;
34616e47624SHariprasad Shenai 	char *fs_name;
34716e47624SHariprasad Shenai 	char *fw_mod_name;
34816e47624SHariprasad Shenai 	struct fw_hdr fw_hdr;
34916e47624SHariprasad Shenai };
35016e47624SHariprasad Shenai 
35116e47624SHariprasad Shenai 
352f7917c00SJeff Kirsher struct trace_params {
353f7917c00SJeff Kirsher 	u32 data[TRACE_LEN / 4];
354f7917c00SJeff Kirsher 	u32 mask[TRACE_LEN / 4];
355f7917c00SJeff Kirsher 	unsigned short snap_len;
356f7917c00SJeff Kirsher 	unsigned short min_len;
357f7917c00SJeff Kirsher 	unsigned char skip_ofst;
358f7917c00SJeff Kirsher 	unsigned char skip_len;
359f7917c00SJeff Kirsher 	unsigned char invert;
360f7917c00SJeff Kirsher 	unsigned char port;
361f7917c00SJeff Kirsher };
362f7917c00SJeff Kirsher 
363f7917c00SJeff Kirsher struct link_config {
364f7917c00SJeff Kirsher 	unsigned short supported;        /* link capabilities */
365f7917c00SJeff Kirsher 	unsigned short advertising;      /* advertised capabilities */
366f7917c00SJeff Kirsher 	unsigned short requested_speed;  /* speed user has requested */
367f7917c00SJeff Kirsher 	unsigned short speed;            /* actual link speed */
368f7917c00SJeff Kirsher 	unsigned char  requested_fc;     /* flow control user has requested */
369f7917c00SJeff Kirsher 	unsigned char  fc;               /* actual link flow control */
370f7917c00SJeff Kirsher 	unsigned char  autoneg;          /* autonegotiating? */
371f7917c00SJeff Kirsher 	unsigned char  link_ok;          /* link up? */
372f7917c00SJeff Kirsher };
373f7917c00SJeff Kirsher 
374e2ac9628SHariprasad Shenai #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
375f7917c00SJeff Kirsher 
376f7917c00SJeff Kirsher enum {
377f7917c00SJeff Kirsher 	MAX_ETH_QSETS = 32,           /* # of Ethernet Tx/Rx queue sets */
378f7917c00SJeff Kirsher 	MAX_OFLD_QSETS = 16,          /* # of offload Tx/Rx queue sets */
379f7917c00SJeff Kirsher 	MAX_CTRL_QUEUES = NCHAN,      /* # of control Tx queues */
380f7917c00SJeff Kirsher 	MAX_RDMA_QUEUES = NCHAN,      /* # of streaming RDMA Rx queues */
381cf38be6dSHariprasad Shenai 	MAX_RDMA_CIQS = NCHAN,        /* # of  RDMA concentrator IQs */
382cf38be6dSHariprasad Shenai 	MAX_ISCSI_QUEUES = NCHAN,     /* # of streaming iSCSI Rx queues */
383f7917c00SJeff Kirsher };
384f7917c00SJeff Kirsher 
385f7917c00SJeff Kirsher enum {
386cf38be6dSHariprasad Shenai 	INGQ_EXTRAS = 2,        /* firmware event queue and */
387cf38be6dSHariprasad Shenai 				/*   forwarded interrupts */
388cf38be6dSHariprasad Shenai 	MAX_EGRQ = MAX_ETH_QSETS*2 + MAX_OFLD_QSETS*2
389cf38be6dSHariprasad Shenai 		   + MAX_CTRL_QUEUES + MAX_RDMA_QUEUES + MAX_ISCSI_QUEUES,
390cf38be6dSHariprasad Shenai 	MAX_INGQ = MAX_ETH_QSETS + MAX_OFLD_QSETS + MAX_RDMA_QUEUES
391cf38be6dSHariprasad Shenai 		   + MAX_RDMA_CIQS + MAX_ISCSI_QUEUES + INGQ_EXTRAS,
392f7917c00SJeff Kirsher };
393f7917c00SJeff Kirsher 
394f7917c00SJeff Kirsher struct adapter;
395f7917c00SJeff Kirsher struct sge_rspq;
396f7917c00SJeff Kirsher 
397688848b1SAnish Bhatt #include "cxgb4_dcb.h"
398688848b1SAnish Bhatt 
399f7917c00SJeff Kirsher struct port_info {
400f7917c00SJeff Kirsher 	struct adapter *adapter;
401f7917c00SJeff Kirsher 	u16    viid;
402f7917c00SJeff Kirsher 	s16    xact_addr_filt;        /* index of exact MAC address filter */
403f7917c00SJeff Kirsher 	u16    rss_size;              /* size of VI's RSS table slice */
404f7917c00SJeff Kirsher 	s8     mdio_addr;
40540e9de4bSHariprasad Shenai 	enum fw_port_type port_type;
406f7917c00SJeff Kirsher 	u8     mod_type;
407f7917c00SJeff Kirsher 	u8     port_id;
408f7917c00SJeff Kirsher 	u8     tx_chan;
409f7917c00SJeff Kirsher 	u8     lport;                 /* associated offload logical port */
410f7917c00SJeff Kirsher 	u8     nqsets;                /* # of qsets */
411f7917c00SJeff Kirsher 	u8     first_qset;            /* index of first qset */
412f7917c00SJeff Kirsher 	u8     rss_mode;
413f7917c00SJeff Kirsher 	struct link_config link_cfg;
414f7917c00SJeff Kirsher 	u16   *rss;
415688848b1SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
416688848b1SAnish Bhatt 	struct port_dcb_info dcb;     /* Data Center Bridging support */
417688848b1SAnish Bhatt #endif
418f7917c00SJeff Kirsher };
419f7917c00SJeff Kirsher 
420f7917c00SJeff Kirsher struct dentry;
421f7917c00SJeff Kirsher struct work_struct;
422f7917c00SJeff Kirsher 
423f7917c00SJeff Kirsher enum {                                 /* adapter flags */
424f7917c00SJeff Kirsher 	FULL_INIT_DONE     = (1 << 0),
425144be3d9SGavin Shan 	DEV_ENABLED        = (1 << 1),
426144be3d9SGavin Shan 	USING_MSI          = (1 << 2),
427144be3d9SGavin Shan 	USING_MSIX         = (1 << 3),
428f7917c00SJeff Kirsher 	FW_OK              = (1 << 4),
42913ee15d3SVipul Pandya 	RSS_TNLALLLOOKUP   = (1 << 5),
43052367a76SVipul Pandya 	USING_SOFT_PARAMS  = (1 << 6),
43152367a76SVipul Pandya 	MASTER_PF          = (1 << 7),
43252367a76SVipul Pandya 	FW_OFLD_CONN       = (1 << 9),
433f7917c00SJeff Kirsher };
434f7917c00SJeff Kirsher 
435f7917c00SJeff Kirsher struct rx_sw_desc;
436f7917c00SJeff Kirsher 
437f7917c00SJeff Kirsher struct sge_fl {                     /* SGE free-buffer queue state */
438f7917c00SJeff Kirsher 	unsigned int avail;         /* # of available Rx buffers */
439f7917c00SJeff Kirsher 	unsigned int pend_cred;     /* new buffers since last FL DB ring */
440f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
441f7917c00SJeff Kirsher 	unsigned int pidx;          /* producer index */
442f7917c00SJeff Kirsher 	unsigned long alloc_failed; /* # of times buffer allocation failed */
443f7917c00SJeff Kirsher 	unsigned long large_alloc_failed;
444f7917c00SJeff Kirsher 	unsigned long starving;
445f7917c00SJeff Kirsher 	/* RO fields */
446f7917c00SJeff Kirsher 	unsigned int cntxt_id;      /* SGE context id for the free list */
447f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of free list */
448f7917c00SJeff Kirsher 	struct rx_sw_desc *sdesc;   /* address of SW Rx descriptor ring */
449f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW Rx descriptor ring */
450f7917c00SJeff Kirsher 	dma_addr_t addr;            /* bus address of HW ring start */
451df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
452df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
453f7917c00SJeff Kirsher };
454f7917c00SJeff Kirsher 
455f7917c00SJeff Kirsher /* A packet gather list */
456f7917c00SJeff Kirsher struct pkt_gl {
457e91b0f24SIan Campbell 	struct page_frag frags[MAX_SKB_FRAGS];
458f7917c00SJeff Kirsher 	void *va;                         /* virtual address of first byte */
459f7917c00SJeff Kirsher 	unsigned int nfrags;              /* # of fragments */
460f7917c00SJeff Kirsher 	unsigned int tot_len;             /* total length of fragments */
461f7917c00SJeff Kirsher };
462f7917c00SJeff Kirsher 
463f7917c00SJeff Kirsher typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
464f7917c00SJeff Kirsher 			      const struct pkt_gl *gl);
465f7917c00SJeff Kirsher 
466f7917c00SJeff Kirsher struct sge_rspq {                   /* state for an SGE response queue */
467f7917c00SJeff Kirsher 	struct napi_struct napi;
468f7917c00SJeff Kirsher 	const __be64 *cur_desc;     /* current descriptor in queue */
469f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
470f7917c00SJeff Kirsher 	u8 gen;                     /* current generation bit */
471f7917c00SJeff Kirsher 	u8 intr_params;             /* interrupt holdoff parameters */
472f7917c00SJeff Kirsher 	u8 next_intr_params;        /* holdoff params for next interrupt */
473e553ec3fSHariprasad Shenai 	u8 adaptive_rx;
474f7917c00SJeff Kirsher 	u8 pktcnt_idx;              /* interrupt packet threshold */
475f7917c00SJeff Kirsher 	u8 uld;                     /* ULD handling this queue */
476f7917c00SJeff Kirsher 	u8 idx;                     /* queue index within its group */
477f7917c00SJeff Kirsher 	int offset;                 /* offset into current Rx buffer */
478f7917c00SJeff Kirsher 	u16 cntxt_id;               /* SGE context id for the response q */
479f7917c00SJeff Kirsher 	u16 abs_id;                 /* absolute SGE id for the response q */
480f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW response ring */
481f7917c00SJeff Kirsher 	dma_addr_t phys_addr;       /* physical address of the ring */
482df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
483df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
484f7917c00SJeff Kirsher 	unsigned int iqe_len;       /* entry size */
485f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of response queue */
486f7917c00SJeff Kirsher 	struct adapter *adap;
487f7917c00SJeff Kirsher 	struct net_device *netdev;  /* associated net device */
488f7917c00SJeff Kirsher 	rspq_handler_t handler;
489f7917c00SJeff Kirsher };
490f7917c00SJeff Kirsher 
491f7917c00SJeff Kirsher struct sge_eth_stats {              /* Ethernet queue statistics */
492f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of ethernet packets */
493f7917c00SJeff Kirsher 	unsigned long lro_pkts;     /* # of LRO super packets */
494f7917c00SJeff Kirsher 	unsigned long lro_merged;   /* # of wire packets merged by LRO */
495f7917c00SJeff Kirsher 	unsigned long rx_cso;       /* # of Rx checksum offloads */
496f7917c00SJeff Kirsher 	unsigned long vlan_ex;      /* # of Rx VLAN extractions */
497f7917c00SJeff Kirsher 	unsigned long rx_drops;     /* # of packets dropped due to no mem */
498f7917c00SJeff Kirsher };
499f7917c00SJeff Kirsher 
500f7917c00SJeff Kirsher struct sge_eth_rxq {                /* SW Ethernet Rx queue */
501f7917c00SJeff Kirsher 	struct sge_rspq rspq;
502f7917c00SJeff Kirsher 	struct sge_fl fl;
503f7917c00SJeff Kirsher 	struct sge_eth_stats stats;
504f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
505f7917c00SJeff Kirsher 
506f7917c00SJeff Kirsher struct sge_ofld_stats {             /* offload queue statistics */
507f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of packets */
508f7917c00SJeff Kirsher 	unsigned long imm;          /* # of immediate-data packets */
509f7917c00SJeff Kirsher 	unsigned long an;           /* # of asynchronous notifications */
510f7917c00SJeff Kirsher 	unsigned long nomem;        /* # of responses deferred due to no mem */
511f7917c00SJeff Kirsher };
512f7917c00SJeff Kirsher 
513f7917c00SJeff Kirsher struct sge_ofld_rxq {               /* SW offload Rx queue */
514f7917c00SJeff Kirsher 	struct sge_rspq rspq;
515f7917c00SJeff Kirsher 	struct sge_fl fl;
516f7917c00SJeff Kirsher 	struct sge_ofld_stats stats;
517f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
518f7917c00SJeff Kirsher 
519f7917c00SJeff Kirsher struct tx_desc {
520f7917c00SJeff Kirsher 	__be64 flit[8];
521f7917c00SJeff Kirsher };
522f7917c00SJeff Kirsher 
523f7917c00SJeff Kirsher struct tx_sw_desc;
524f7917c00SJeff Kirsher 
525f7917c00SJeff Kirsher struct sge_txq {
526f7917c00SJeff Kirsher 	unsigned int  in_use;       /* # of in-use Tx descriptors */
527f7917c00SJeff Kirsher 	unsigned int  size;         /* # of descriptors */
528f7917c00SJeff Kirsher 	unsigned int  cidx;         /* SW consumer index */
529f7917c00SJeff Kirsher 	unsigned int  pidx;         /* producer index */
530f7917c00SJeff Kirsher 	unsigned long stops;        /* # of times q has been stopped */
531f7917c00SJeff Kirsher 	unsigned long restarts;     /* # of queue restarts */
532f7917c00SJeff Kirsher 	unsigned int  cntxt_id;     /* SGE context id for the Tx q */
533f7917c00SJeff Kirsher 	struct tx_desc *desc;       /* address of HW Tx descriptor ring */
534f7917c00SJeff Kirsher 	struct tx_sw_desc *sdesc;   /* address of SW Tx descriptor ring */
535f7917c00SJeff Kirsher 	struct sge_qstat *stat;     /* queue status entry */
536f7917c00SJeff Kirsher 	dma_addr_t    phys_addr;    /* physical address of the ring */
5373069ee9bSVipul Pandya 	spinlock_t db_lock;
5383069ee9bSVipul Pandya 	int db_disabled;
5393069ee9bSVipul Pandya 	unsigned short db_pidx;
54005eb2389SSteve Wise 	unsigned short db_pidx_inc;
541df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
542df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
543f7917c00SJeff Kirsher };
544f7917c00SJeff Kirsher 
545f7917c00SJeff Kirsher struct sge_eth_txq {                /* state for an SGE Ethernet Tx queue */
546f7917c00SJeff Kirsher 	struct sge_txq q;
547f7917c00SJeff Kirsher 	struct netdev_queue *txq;   /* associated netdev TX queue */
54810b00466SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
54910b00466SAnish Bhatt 	u8 dcb_prio;		    /* DCB Priority bound to queue */
55010b00466SAnish Bhatt #endif
551f7917c00SJeff Kirsher 	unsigned long tso;          /* # of TSO requests */
552f7917c00SJeff Kirsher 	unsigned long tx_cso;       /* # of Tx checksum offloads */
553f7917c00SJeff Kirsher 	unsigned long vlan_ins;     /* # of Tx VLAN insertions */
554f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
555f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
556f7917c00SJeff Kirsher 
557f7917c00SJeff Kirsher struct sge_ofld_txq {               /* state for an SGE offload Tx queue */
558f7917c00SJeff Kirsher 	struct sge_txq q;
559f7917c00SJeff Kirsher 	struct adapter *adap;
560f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
561f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
562f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
563f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
564f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
565f7917c00SJeff Kirsher 
566f7917c00SJeff Kirsher struct sge_ctrl_txq {               /* state for an SGE control Tx queue */
567f7917c00SJeff Kirsher 	struct sge_txq q;
568f7917c00SJeff Kirsher 	struct adapter *adap;
569f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
570f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
571f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
572f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
573f7917c00SJeff Kirsher 
574f7917c00SJeff Kirsher struct sge {
575f7917c00SJeff Kirsher 	struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
576f7917c00SJeff Kirsher 	struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
577f7917c00SJeff Kirsher 	struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
578f7917c00SJeff Kirsher 
579f7917c00SJeff Kirsher 	struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
580f7917c00SJeff Kirsher 	struct sge_ofld_rxq ofldrxq[MAX_OFLD_QSETS];
581f7917c00SJeff Kirsher 	struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
582cf38be6dSHariprasad Shenai 	struct sge_ofld_rxq rdmaciq[MAX_RDMA_CIQS];
583f7917c00SJeff Kirsher 	struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
584f7917c00SJeff Kirsher 
585f7917c00SJeff Kirsher 	struct sge_rspq intrq ____cacheline_aligned_in_smp;
586f7917c00SJeff Kirsher 	spinlock_t intrq_lock;
587f7917c00SJeff Kirsher 
588f7917c00SJeff Kirsher 	u16 max_ethqsets;           /* # of available Ethernet queue sets */
589f7917c00SJeff Kirsher 	u16 ethqsets;               /* # of active Ethernet queue sets */
590f7917c00SJeff Kirsher 	u16 ethtxq_rover;           /* Tx queue to clean up next */
591f7917c00SJeff Kirsher 	u16 ofldqsets;              /* # of active offload queue sets */
592f7917c00SJeff Kirsher 	u16 rdmaqs;                 /* # of available RDMA Rx queues */
593cf38be6dSHariprasad Shenai 	u16 rdmaciqs;               /* # of available RDMA concentrator IQs */
594f7917c00SJeff Kirsher 	u16 ofld_rxq[MAX_OFLD_QSETS];
595f7917c00SJeff Kirsher 	u16 rdma_rxq[NCHAN];
596cf38be6dSHariprasad Shenai 	u16 rdma_ciq[NCHAN];
597f7917c00SJeff Kirsher 	u16 timer_val[SGE_NTIMERS];
598f7917c00SJeff Kirsher 	u8 counter_val[SGE_NCOUNTERS];
59952367a76SVipul Pandya 	u32 fl_pg_order;            /* large page allocation size */
60052367a76SVipul Pandya 	u32 stat_len;               /* length of status page at ring end */
60152367a76SVipul Pandya 	u32 pktshift;               /* padding between CPL & packet data */
60252367a76SVipul Pandya 	u32 fl_align;               /* response queue message alignment */
60352367a76SVipul Pandya 	u32 fl_starve_thres;        /* Free List starvation threshold */
6040f4d201fSKumar Sanghvi 
6050f4d201fSKumar Sanghvi 	/* State variables for detecting an SGE Ingress DMA hang */
6060f4d201fSKumar Sanghvi 	unsigned int idma_1s_thresh;/* SGE same State Counter 1s threshold */
6070f4d201fSKumar Sanghvi 	unsigned int idma_stalled[2];/* SGE synthesized stalled timers in HZ */
6080f4d201fSKumar Sanghvi 	unsigned int idma_state[2]; /* SGE IDMA Hang detect state */
6090f4d201fSKumar Sanghvi 	unsigned int idma_qid[2];   /* SGE IDMA Hung Ingress Queue ID */
6100f4d201fSKumar Sanghvi 
611f7917c00SJeff Kirsher 	unsigned int egr_start;
612f7917c00SJeff Kirsher 	unsigned int ingr_start;
613f7917c00SJeff Kirsher 	void *egr_map[MAX_EGRQ];    /* qid->queue egress queue map */
614f7917c00SJeff Kirsher 	struct sge_rspq *ingr_map[MAX_INGQ]; /* qid->queue ingress queue map */
615f7917c00SJeff Kirsher 	DECLARE_BITMAP(starving_fl, MAX_EGRQ);
616f7917c00SJeff Kirsher 	DECLARE_BITMAP(txq_maperr, MAX_EGRQ);
617f7917c00SJeff Kirsher 	struct timer_list rx_timer; /* refills starving FLs */
618f7917c00SJeff Kirsher 	struct timer_list tx_timer; /* checks Tx queues */
619f7917c00SJeff Kirsher };
620f7917c00SJeff Kirsher 
621f7917c00SJeff Kirsher #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
622f7917c00SJeff Kirsher #define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
623f7917c00SJeff Kirsher #define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
624cf38be6dSHariprasad Shenai #define for_each_rdmaciq(sge, i) for (i = 0; i < (sge)->rdmaciqs; i++)
625f7917c00SJeff Kirsher 
626f7917c00SJeff Kirsher struct l2t_data;
627f7917c00SJeff Kirsher 
6282422d9a3SSantosh Rastapur #ifdef CONFIG_PCI_IOV
6292422d9a3SSantosh Rastapur 
6307d6727cfSSantosh Rastapur /* T4 supports SRIOV on PF0-3 and T5 on PF0-7.  However, the Serial
6317d6727cfSSantosh Rastapur  * Configuration initialization for T5 only has SR-IOV functionality enabled
6327d6727cfSSantosh Rastapur  * on PF0-3 in order to simplify everything.
6332422d9a3SSantosh Rastapur  */
6347d6727cfSSantosh Rastapur #define NUM_OF_PF_WITH_SRIOV 4
6352422d9a3SSantosh Rastapur 
6362422d9a3SSantosh Rastapur #endif
6372422d9a3SSantosh Rastapur 
638f7917c00SJeff Kirsher struct adapter {
639f7917c00SJeff Kirsher 	void __iomem *regs;
64022adfe0aSSantosh Rastapur 	void __iomem *bar2;
6410abfd152SHariprasad Shenai 	u32 t4_bar0;
642f7917c00SJeff Kirsher 	struct pci_dev *pdev;
643f7917c00SJeff Kirsher 	struct device *pdev_dev;
6443069ee9bSVipul Pandya 	unsigned int mbox;
645f7917c00SJeff Kirsher 	unsigned int fn;
646f7917c00SJeff Kirsher 	unsigned int flags;
6472422d9a3SSantosh Rastapur 	enum chip_type chip;
648f7917c00SJeff Kirsher 
649f7917c00SJeff Kirsher 	int msg_enable;
650f7917c00SJeff Kirsher 
651f7917c00SJeff Kirsher 	struct adapter_params params;
652f7917c00SJeff Kirsher 	struct cxgb4_virt_res vres;
653f7917c00SJeff Kirsher 	unsigned int swintr;
654f7917c00SJeff Kirsher 
655f7917c00SJeff Kirsher 	unsigned int wol;
656f7917c00SJeff Kirsher 
657f7917c00SJeff Kirsher 	struct {
658f7917c00SJeff Kirsher 		unsigned short vec;
659f7917c00SJeff Kirsher 		char desc[IFNAMSIZ + 10];
660f7917c00SJeff Kirsher 	} msix_info[MAX_INGQ + 1];
661f7917c00SJeff Kirsher 
662f7917c00SJeff Kirsher 	struct sge sge;
663f7917c00SJeff Kirsher 
664f7917c00SJeff Kirsher 	struct net_device *port[MAX_NPORTS];
665f7917c00SJeff Kirsher 	u8 chan_map[NCHAN];                   /* channel -> port map */
666f7917c00SJeff Kirsher 
667793dad94SVipul Pandya 	u32 filter_mode;
668636f9d37SVipul Pandya 	unsigned int l2t_start;
669636f9d37SVipul Pandya 	unsigned int l2t_end;
670f7917c00SJeff Kirsher 	struct l2t_data *l2t;
671b5a02f50SAnish Bhatt 	unsigned int clipt_start;
672b5a02f50SAnish Bhatt 	unsigned int clipt_end;
673b5a02f50SAnish Bhatt 	struct clip_tbl *clipt;
674f7917c00SJeff Kirsher 	void *uld_handle[CXGB4_ULD_MAX];
675f7917c00SJeff Kirsher 	struct list_head list_node;
67601bcca68SVipul Pandya 	struct list_head rcu_node;
677f7917c00SJeff Kirsher 
678f7917c00SJeff Kirsher 	struct tid_info tids;
679f7917c00SJeff Kirsher 	void **tid_release_head;
680f7917c00SJeff Kirsher 	spinlock_t tid_release_lock;
68129aaee65SAnish Bhatt 	struct workqueue_struct *workq;
682f7917c00SJeff Kirsher 	struct work_struct tid_release_task;
683881806bcSVipul Pandya 	struct work_struct db_full_task;
684881806bcSVipul Pandya 	struct work_struct db_drop_task;
685f7917c00SJeff Kirsher 	bool tid_release_task_busy;
686f7917c00SJeff Kirsher 
687f7917c00SJeff Kirsher 	struct dentry *debugfs_root;
688f7917c00SJeff Kirsher 
689f7917c00SJeff Kirsher 	spinlock_t stats_lock;
690fc5ab020SHariprasad Shenai 	spinlock_t win0_lock ____cacheline_aligned_in_smp;
691f7917c00SJeff Kirsher };
692f7917c00SJeff Kirsher 
693f2b7e78dSVipul Pandya /* Defined bit width of user definable filter tuples
694f2b7e78dSVipul Pandya  */
695f2b7e78dSVipul Pandya #define ETHTYPE_BITWIDTH 16
696f2b7e78dSVipul Pandya #define FRAG_BITWIDTH 1
697f2b7e78dSVipul Pandya #define MACIDX_BITWIDTH 9
698f2b7e78dSVipul Pandya #define FCOE_BITWIDTH 1
699f2b7e78dSVipul Pandya #define IPORT_BITWIDTH 3
700f2b7e78dSVipul Pandya #define MATCHTYPE_BITWIDTH 3
701f2b7e78dSVipul Pandya #define PROTO_BITWIDTH 8
702f2b7e78dSVipul Pandya #define TOS_BITWIDTH 8
703f2b7e78dSVipul Pandya #define PF_BITWIDTH 8
704f2b7e78dSVipul Pandya #define VF_BITWIDTH 8
705f2b7e78dSVipul Pandya #define IVLAN_BITWIDTH 16
706f2b7e78dSVipul Pandya #define OVLAN_BITWIDTH 16
707f2b7e78dSVipul Pandya 
708f2b7e78dSVipul Pandya /* Filter matching rules.  These consist of a set of ingress packet field
709f2b7e78dSVipul Pandya  * (value, mask) tuples.  The associated ingress packet field matches the
710f2b7e78dSVipul Pandya  * tuple when ((field & mask) == value).  (Thus a wildcard "don't care" field
711f2b7e78dSVipul Pandya  * rule can be constructed by specifying a tuple of (0, 0).)  A filter rule
712f2b7e78dSVipul Pandya  * matches an ingress packet when all of the individual individual field
713f2b7e78dSVipul Pandya  * matching rules are true.
714f2b7e78dSVipul Pandya  *
715f2b7e78dSVipul Pandya  * Partial field masks are always valid, however, while it may be easy to
716f2b7e78dSVipul Pandya  * understand their meanings for some fields (e.g. IP address to match a
717f2b7e78dSVipul Pandya  * subnet), for others making sensible partial masks is less intuitive (e.g.
718f2b7e78dSVipul Pandya  * MPS match type) ...
719f2b7e78dSVipul Pandya  *
720f2b7e78dSVipul Pandya  * Most of the following data structures are modeled on T4 capabilities.
721f2b7e78dSVipul Pandya  * Drivers for earlier chips use the subsets which make sense for those chips.
722f2b7e78dSVipul Pandya  * We really need to come up with a hardware-independent mechanism to
723f2b7e78dSVipul Pandya  * represent hardware filter capabilities ...
724f2b7e78dSVipul Pandya  */
725f2b7e78dSVipul Pandya struct ch_filter_tuple {
726f2b7e78dSVipul Pandya 	/* Compressed header matching field rules.  The TP_VLAN_PRI_MAP
727f2b7e78dSVipul Pandya 	 * register selects which of these fields will participate in the
728f2b7e78dSVipul Pandya 	 * filter match rules -- up to a maximum of 36 bits.  Because
729f2b7e78dSVipul Pandya 	 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
730f2b7e78dSVipul Pandya 	 * set of fields.
731f2b7e78dSVipul Pandya 	 */
732f2b7e78dSVipul Pandya 	uint32_t ethtype:ETHTYPE_BITWIDTH;      /* Ethernet type */
733f2b7e78dSVipul Pandya 	uint32_t frag:FRAG_BITWIDTH;            /* IP fragmentation header */
734f2b7e78dSVipul Pandya 	uint32_t ivlan_vld:1;                   /* inner VLAN valid */
735f2b7e78dSVipul Pandya 	uint32_t ovlan_vld:1;                   /* outer VLAN valid */
736f2b7e78dSVipul Pandya 	uint32_t pfvf_vld:1;                    /* PF/VF valid */
737f2b7e78dSVipul Pandya 	uint32_t macidx:MACIDX_BITWIDTH;        /* exact match MAC index */
738f2b7e78dSVipul Pandya 	uint32_t fcoe:FCOE_BITWIDTH;            /* FCoE packet */
739f2b7e78dSVipul Pandya 	uint32_t iport:IPORT_BITWIDTH;          /* ingress port */
740f2b7e78dSVipul Pandya 	uint32_t matchtype:MATCHTYPE_BITWIDTH;  /* MPS match type */
741f2b7e78dSVipul Pandya 	uint32_t proto:PROTO_BITWIDTH;          /* protocol type */
742f2b7e78dSVipul Pandya 	uint32_t tos:TOS_BITWIDTH;              /* TOS/Traffic Type */
743f2b7e78dSVipul Pandya 	uint32_t pf:PF_BITWIDTH;                /* PCI-E PF ID */
744f2b7e78dSVipul Pandya 	uint32_t vf:VF_BITWIDTH;                /* PCI-E VF ID */
745f2b7e78dSVipul Pandya 	uint32_t ivlan:IVLAN_BITWIDTH;          /* inner VLAN */
746f2b7e78dSVipul Pandya 	uint32_t ovlan:OVLAN_BITWIDTH;          /* outer VLAN */
747f2b7e78dSVipul Pandya 
748f2b7e78dSVipul Pandya 	/* Uncompressed header matching field rules.  These are always
749f2b7e78dSVipul Pandya 	 * available for field rules.
750f2b7e78dSVipul Pandya 	 */
751f2b7e78dSVipul Pandya 	uint8_t lip[16];        /* local IP address (IPv4 in [3:0]) */
752f2b7e78dSVipul Pandya 	uint8_t fip[16];        /* foreign IP address (IPv4 in [3:0]) */
753f2b7e78dSVipul Pandya 	uint16_t lport;         /* local port */
754f2b7e78dSVipul Pandya 	uint16_t fport;         /* foreign port */
755f2b7e78dSVipul Pandya };
756f2b7e78dSVipul Pandya 
757f2b7e78dSVipul Pandya /* A filter ioctl command.
758f2b7e78dSVipul Pandya  */
759f2b7e78dSVipul Pandya struct ch_filter_specification {
760f2b7e78dSVipul Pandya 	/* Administrative fields for filter.
761f2b7e78dSVipul Pandya 	 */
762f2b7e78dSVipul Pandya 	uint32_t hitcnts:1;     /* count filter hits in TCB */
763f2b7e78dSVipul Pandya 	uint32_t prio:1;        /* filter has priority over active/server */
764f2b7e78dSVipul Pandya 
765f2b7e78dSVipul Pandya 	/* Fundamental filter typing.  This is the one element of filter
766f2b7e78dSVipul Pandya 	 * matching that doesn't exist as a (value, mask) tuple.
767f2b7e78dSVipul Pandya 	 */
768f2b7e78dSVipul Pandya 	uint32_t type:1;        /* 0 => IPv4, 1 => IPv6 */
769f2b7e78dSVipul Pandya 
770f2b7e78dSVipul Pandya 	/* Packet dispatch information.  Ingress packets which match the
771f2b7e78dSVipul Pandya 	 * filter rules will be dropped, passed to the host or switched back
772f2b7e78dSVipul Pandya 	 * out as egress packets.
773f2b7e78dSVipul Pandya 	 */
774f2b7e78dSVipul Pandya 	uint32_t action:2;      /* drop, pass, switch */
775f2b7e78dSVipul Pandya 
776f2b7e78dSVipul Pandya 	uint32_t rpttid:1;      /* report TID in RSS hash field */
777f2b7e78dSVipul Pandya 
778f2b7e78dSVipul Pandya 	uint32_t dirsteer:1;    /* 0 => RSS, 1 => steer to iq */
779f2b7e78dSVipul Pandya 	uint32_t iq:10;         /* ingress queue */
780f2b7e78dSVipul Pandya 
781f2b7e78dSVipul Pandya 	uint32_t maskhash:1;    /* dirsteer=0: store RSS hash in TCB */
782f2b7e78dSVipul Pandya 	uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
783f2b7e78dSVipul Pandya 				/*             1 => TCB contains IQ ID */
784f2b7e78dSVipul Pandya 
785f2b7e78dSVipul Pandya 	/* Switch proxy/rewrite fields.  An ingress packet which matches a
786f2b7e78dSVipul Pandya 	 * filter with "switch" set will be looped back out as an egress
787f2b7e78dSVipul Pandya 	 * packet -- potentially with some Ethernet header rewriting.
788f2b7e78dSVipul Pandya 	 */
789f2b7e78dSVipul Pandya 	uint32_t eport:2;       /* egress port to switch packet out */
790f2b7e78dSVipul Pandya 	uint32_t newdmac:1;     /* rewrite destination MAC address */
791f2b7e78dSVipul Pandya 	uint32_t newsmac:1;     /* rewrite source MAC address */
792f2b7e78dSVipul Pandya 	uint32_t newvlan:2;     /* rewrite VLAN Tag */
793f2b7e78dSVipul Pandya 	uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
794f2b7e78dSVipul Pandya 	uint8_t smac[ETH_ALEN]; /* new source MAC address */
795f2b7e78dSVipul Pandya 	uint16_t vlan;          /* VLAN Tag to insert */
796f2b7e78dSVipul Pandya 
797f2b7e78dSVipul Pandya 	/* Filter rule value/mask pairs.
798f2b7e78dSVipul Pandya 	 */
799f2b7e78dSVipul Pandya 	struct ch_filter_tuple val;
800f2b7e78dSVipul Pandya 	struct ch_filter_tuple mask;
801f2b7e78dSVipul Pandya };
802f2b7e78dSVipul Pandya 
803f2b7e78dSVipul Pandya enum {
804f2b7e78dSVipul Pandya 	FILTER_PASS = 0,        /* default */
805f2b7e78dSVipul Pandya 	FILTER_DROP,
806f2b7e78dSVipul Pandya 	FILTER_SWITCH
807f2b7e78dSVipul Pandya };
808f2b7e78dSVipul Pandya 
809f2b7e78dSVipul Pandya enum {
810f2b7e78dSVipul Pandya 	VLAN_NOCHANGE = 0,      /* default */
811f2b7e78dSVipul Pandya 	VLAN_REMOVE,
812f2b7e78dSVipul Pandya 	VLAN_INSERT,
813f2b7e78dSVipul Pandya 	VLAN_REWRITE
814f2b7e78dSVipul Pandya };
815f2b7e78dSVipul Pandya 
8162422d9a3SSantosh Rastapur static inline int is_t5(enum chip_type chip)
8172422d9a3SSantosh Rastapur {
818d14807ddSHariprasad Shenai 	return CHELSIO_CHIP_VERSION(chip) == CHELSIO_T5;
8192422d9a3SSantosh Rastapur }
8202422d9a3SSantosh Rastapur 
8212422d9a3SSantosh Rastapur static inline int is_t4(enum chip_type chip)
8222422d9a3SSantosh Rastapur {
823d14807ddSHariprasad Shenai 	return CHELSIO_CHIP_VERSION(chip) == CHELSIO_T4;
8242422d9a3SSantosh Rastapur }
8252422d9a3SSantosh Rastapur 
826f7917c00SJeff Kirsher static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
827f7917c00SJeff Kirsher {
828f7917c00SJeff Kirsher 	return readl(adap->regs + reg_addr);
829f7917c00SJeff Kirsher }
830f7917c00SJeff Kirsher 
831f7917c00SJeff Kirsher static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
832f7917c00SJeff Kirsher {
833f7917c00SJeff Kirsher 	writel(val, adap->regs + reg_addr);
834f7917c00SJeff Kirsher }
835f7917c00SJeff Kirsher 
836f7917c00SJeff Kirsher #ifndef readq
837f7917c00SJeff Kirsher static inline u64 readq(const volatile void __iomem *addr)
838f7917c00SJeff Kirsher {
839f7917c00SJeff Kirsher 	return readl(addr) + ((u64)readl(addr + 4) << 32);
840f7917c00SJeff Kirsher }
841f7917c00SJeff Kirsher 
842f7917c00SJeff Kirsher static inline void writeq(u64 val, volatile void __iomem *addr)
843f7917c00SJeff Kirsher {
844f7917c00SJeff Kirsher 	writel(val, addr);
845f7917c00SJeff Kirsher 	writel(val >> 32, addr + 4);
846f7917c00SJeff Kirsher }
847f7917c00SJeff Kirsher #endif
848f7917c00SJeff Kirsher 
849f7917c00SJeff Kirsher static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
850f7917c00SJeff Kirsher {
851f7917c00SJeff Kirsher 	return readq(adap->regs + reg_addr);
852f7917c00SJeff Kirsher }
853f7917c00SJeff Kirsher 
854f7917c00SJeff Kirsher static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
855f7917c00SJeff Kirsher {
856f7917c00SJeff Kirsher 	writeq(val, adap->regs + reg_addr);
857f7917c00SJeff Kirsher }
858f7917c00SJeff Kirsher 
859f7917c00SJeff Kirsher /**
860f7917c00SJeff Kirsher  * netdev2pinfo - return the port_info structure associated with a net_device
861f7917c00SJeff Kirsher  * @dev: the netdev
862f7917c00SJeff Kirsher  *
863f7917c00SJeff Kirsher  * Return the struct port_info associated with a net_device
864f7917c00SJeff Kirsher  */
865f7917c00SJeff Kirsher static inline struct port_info *netdev2pinfo(const struct net_device *dev)
866f7917c00SJeff Kirsher {
867f7917c00SJeff Kirsher 	return netdev_priv(dev);
868f7917c00SJeff Kirsher }
869f7917c00SJeff Kirsher 
870f7917c00SJeff Kirsher /**
871f7917c00SJeff Kirsher  * adap2pinfo - return the port_info of a port
872f7917c00SJeff Kirsher  * @adap: the adapter
873f7917c00SJeff Kirsher  * @idx: the port index
874f7917c00SJeff Kirsher  *
875f7917c00SJeff Kirsher  * Return the port_info structure for the port of the given index.
876f7917c00SJeff Kirsher  */
877f7917c00SJeff Kirsher static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
878f7917c00SJeff Kirsher {
879f7917c00SJeff Kirsher 	return netdev_priv(adap->port[idx]);
880f7917c00SJeff Kirsher }
881f7917c00SJeff Kirsher 
882f7917c00SJeff Kirsher /**
883f7917c00SJeff Kirsher  * netdev2adap - return the adapter structure associated with a net_device
884f7917c00SJeff Kirsher  * @dev: the netdev
885f7917c00SJeff Kirsher  *
886f7917c00SJeff Kirsher  * Return the struct adapter associated with a net_device
887f7917c00SJeff Kirsher  */
888f7917c00SJeff Kirsher static inline struct adapter *netdev2adap(const struct net_device *dev)
889f7917c00SJeff Kirsher {
890f7917c00SJeff Kirsher 	return netdev2pinfo(dev)->adapter;
891f7917c00SJeff Kirsher }
892f7917c00SJeff Kirsher 
893f7917c00SJeff Kirsher void t4_os_portmod_changed(const struct adapter *adap, int port_id);
894f7917c00SJeff Kirsher void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
895f7917c00SJeff Kirsher 
896f7917c00SJeff Kirsher void *t4_alloc_mem(size_t size);
897f7917c00SJeff Kirsher 
898f7917c00SJeff Kirsher void t4_free_sge_resources(struct adapter *adap);
8995fa76694SHariprasad Shenai void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
900f7917c00SJeff Kirsher irq_handler_t t4_intr_handler(struct adapter *adap);
901f7917c00SJeff Kirsher netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
902f7917c00SJeff Kirsher int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
903f7917c00SJeff Kirsher 		     const struct pkt_gl *gl);
904f7917c00SJeff Kirsher int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
905f7917c00SJeff Kirsher int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
906f7917c00SJeff Kirsher int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
907f7917c00SJeff Kirsher 		     struct net_device *dev, int intr_idx,
908f7917c00SJeff Kirsher 		     struct sge_fl *fl, rspq_handler_t hnd);
909f7917c00SJeff Kirsher int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
910f7917c00SJeff Kirsher 			 struct net_device *dev, struct netdev_queue *netdevq,
911f7917c00SJeff Kirsher 			 unsigned int iqid);
912f7917c00SJeff Kirsher int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
913f7917c00SJeff Kirsher 			  struct net_device *dev, unsigned int iqid,
914f7917c00SJeff Kirsher 			  unsigned int cmplqid);
915f7917c00SJeff Kirsher int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
916f7917c00SJeff Kirsher 			  struct net_device *dev, unsigned int iqid);
917f7917c00SJeff Kirsher irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
91852367a76SVipul Pandya int t4_sge_init(struct adapter *adap);
919f7917c00SJeff Kirsher void t4_sge_start(struct adapter *adap);
920f7917c00SJeff Kirsher void t4_sge_stop(struct adapter *adap);
9213069ee9bSVipul Pandya extern int dbfifo_int_thresh;
922f7917c00SJeff Kirsher 
923f7917c00SJeff Kirsher #define for_each_port(adapter, iter) \
924f7917c00SJeff Kirsher 	for (iter = 0; iter < (adapter)->params.nports; ++iter)
925f7917c00SJeff Kirsher 
9269a4da2cdSVipul Pandya static inline int is_bypass(struct adapter *adap)
9279a4da2cdSVipul Pandya {
9289a4da2cdSVipul Pandya 	return adap->params.bypass;
9299a4da2cdSVipul Pandya }
9309a4da2cdSVipul Pandya 
9319a4da2cdSVipul Pandya static inline int is_bypass_device(int device)
9329a4da2cdSVipul Pandya {
9339a4da2cdSVipul Pandya 	/* this should be set based upon device capabilities */
9349a4da2cdSVipul Pandya 	switch (device) {
9359a4da2cdSVipul Pandya 	case 0x440b:
9369a4da2cdSVipul Pandya 	case 0x440c:
9379a4da2cdSVipul Pandya 		return 1;
9389a4da2cdSVipul Pandya 	default:
9399a4da2cdSVipul Pandya 		return 0;
9409a4da2cdSVipul Pandya 	}
9419a4da2cdSVipul Pandya }
9429a4da2cdSVipul Pandya 
943f7917c00SJeff Kirsher static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
944f7917c00SJeff Kirsher {
945f7917c00SJeff Kirsher 	return adap->params.vpd.cclk / 1000;
946f7917c00SJeff Kirsher }
947f7917c00SJeff Kirsher 
948f7917c00SJeff Kirsher static inline unsigned int us_to_core_ticks(const struct adapter *adap,
949f7917c00SJeff Kirsher 					    unsigned int us)
950f7917c00SJeff Kirsher {
951f7917c00SJeff Kirsher 	return (us * adap->params.vpd.cclk) / 1000;
952f7917c00SJeff Kirsher }
953f7917c00SJeff Kirsher 
95452367a76SVipul Pandya static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
95552367a76SVipul Pandya 					    unsigned int ticks)
95652367a76SVipul Pandya {
95752367a76SVipul Pandya 	/* add Core Clock / 2 to round ticks to nearest uS */
95852367a76SVipul Pandya 	return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
95952367a76SVipul Pandya 		adapter->params.vpd.cclk);
96052367a76SVipul Pandya }
96152367a76SVipul Pandya 
962f7917c00SJeff Kirsher void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
963f7917c00SJeff Kirsher 		      u32 val);
964f7917c00SJeff Kirsher 
965f7917c00SJeff Kirsher int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
966f7917c00SJeff Kirsher 		    void *rpl, bool sleep_ok);
967f7917c00SJeff Kirsher 
968f7917c00SJeff Kirsher static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
969f7917c00SJeff Kirsher 			     int size, void *rpl)
970f7917c00SJeff Kirsher {
971f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
972f7917c00SJeff Kirsher }
973f7917c00SJeff Kirsher 
974f7917c00SJeff Kirsher static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
975f7917c00SJeff Kirsher 				int size, void *rpl)
976f7917c00SJeff Kirsher {
977f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
978f7917c00SJeff Kirsher }
979f7917c00SJeff Kirsher 
98013ee15d3SVipul Pandya void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
98113ee15d3SVipul Pandya 		       unsigned int data_reg, const u32 *vals,
98213ee15d3SVipul Pandya 		       unsigned int nregs, unsigned int start_idx);
983f2b7e78dSVipul Pandya void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
984f2b7e78dSVipul Pandya 		      unsigned int data_reg, u32 *vals, unsigned int nregs,
985f2b7e78dSVipul Pandya 		      unsigned int start_idx);
9860abfd152SHariprasad Shenai void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
987f2b7e78dSVipul Pandya 
988f2b7e78dSVipul Pandya struct fw_filter_wr;
989f2b7e78dSVipul Pandya 
990f7917c00SJeff Kirsher void t4_intr_enable(struct adapter *adapter);
991f7917c00SJeff Kirsher void t4_intr_disable(struct adapter *adapter);
992f7917c00SJeff Kirsher int t4_slow_intr_handler(struct adapter *adapter);
993f7917c00SJeff Kirsher 
9948203b509SHariprasad Shenai int t4_wait_dev_ready(void __iomem *regs);
995f7917c00SJeff Kirsher int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
996f7917c00SJeff Kirsher 		  struct link_config *lc);
997f7917c00SJeff Kirsher int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
998fc5ab020SHariprasad Shenai 
999fc5ab020SHariprasad Shenai #define T4_MEMORY_WRITE	0
1000fc5ab020SHariprasad Shenai #define T4_MEMORY_READ	1
1001fc5ab020SHariprasad Shenai int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
1002fc5ab020SHariprasad Shenai 		 __be32 *buf, int dir);
1003fc5ab020SHariprasad Shenai static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
1004fc5ab020SHariprasad Shenai 				  u32 len, __be32 *buf)
1005fc5ab020SHariprasad Shenai {
1006fc5ab020SHariprasad Shenai 	return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
1007fc5ab020SHariprasad Shenai }
1008fc5ab020SHariprasad Shenai 
1009f7917c00SJeff Kirsher int t4_seeprom_wp(struct adapter *adapter, bool enable);
1010636f9d37SVipul Pandya int get_vpd_params(struct adapter *adapter, struct vpd_params *p);
101149216c1cSHariprasad Shenai int t4_read_flash(struct adapter *adapter, unsigned int addr,
101249216c1cSHariprasad Shenai 		  unsigned int nwords, u32 *data, int byte_oriented);
1013f7917c00SJeff Kirsher int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
101449216c1cSHariprasad Shenai int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
101522c0b963SHariprasad Shenai int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
101622c0b963SHariprasad Shenai 		  const u8 *fw_data, unsigned int size, int force);
1017636f9d37SVipul Pandya unsigned int t4_flash_cfg_addr(struct adapter *adapter);
101816e47624SHariprasad Shenai int t4_get_fw_version(struct adapter *adapter, u32 *vers);
101916e47624SHariprasad Shenai int t4_get_tp_version(struct adapter *adapter, u32 *vers);
102016e47624SHariprasad Shenai int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
102116e47624SHariprasad Shenai 	       const u8 *fw_data, unsigned int fw_size,
102216e47624SHariprasad Shenai 	       struct fw_hdr *card_fw, enum dev_state state, int *reset);
1023f7917c00SJeff Kirsher int t4_prep_adapter(struct adapter *adapter);
1024e85c9a7aSHariprasad Shenai 
1025e85c9a7aSHariprasad Shenai enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
1026dd0bcc0bSStephen Rothwell int cxgb4_t4_bar2_sge_qregs(struct adapter *adapter,
1027e85c9a7aSHariprasad Shenai 		      unsigned int qid,
1028e85c9a7aSHariprasad Shenai 		      enum t4_bar2_qtype qtype,
1029e85c9a7aSHariprasad Shenai 		      u64 *pbar2_qoffset,
1030e85c9a7aSHariprasad Shenai 		      unsigned int *pbar2_qid);
1031e85c9a7aSHariprasad Shenai 
1032dc9daab2SHariprasad Shenai unsigned int qtimer_val(const struct adapter *adap,
1033dc9daab2SHariprasad Shenai 			const struct sge_rspq *q);
1034e85c9a7aSHariprasad Shenai int t4_init_sge_params(struct adapter *adapter);
1035dcf7b6f5SKumar Sanghvi int t4_init_tp_params(struct adapter *adap);
1036dcf7b6f5SKumar Sanghvi int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
1037f7917c00SJeff Kirsher int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
1038f7917c00SJeff Kirsher void t4_fatal_err(struct adapter *adapter);
1039f7917c00SJeff Kirsher int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
1040f7917c00SJeff Kirsher 			int start, int n, const u16 *rspq, unsigned int nrspq);
1041f7917c00SJeff Kirsher int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
1042f7917c00SJeff Kirsher 		       unsigned int flags);
1043688ea5feSHariprasad Shenai int t4_read_rss(struct adapter *adapter, u16 *entries);
1044688ea5feSHariprasad Shenai void t4_read_rss_key(struct adapter *adapter, u32 *key);
1045688ea5feSHariprasad Shenai void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx);
1046688ea5feSHariprasad Shenai void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index,
1047688ea5feSHariprasad Shenai 			   u32 *valp);
1048688ea5feSHariprasad Shenai void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
1049688ea5feSHariprasad Shenai 			   u32 *vfl, u32 *vfh);
1050688ea5feSHariprasad Shenai u32 t4_read_rss_pf_map(struct adapter *adapter);
1051688ea5feSHariprasad Shenai u32 t4_read_rss_pf_mask(struct adapter *adapter);
1052688ea5feSHariprasad Shenai 
105319dd37baSSantosh Rastapur int t4_mc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
105419dd37baSSantosh Rastapur 	       u64 *parity);
1055f7917c00SJeff Kirsher int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
1056f7917c00SJeff Kirsher 		u64 *parity);
1057e5f0e43bSHariprasad Shenai int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data,
1058e5f0e43bSHariprasad Shenai 		    size_t n);
1059f1ff24aaSHariprasad Shenai int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
1060f1ff24aaSHariprasad Shenai 		unsigned int *valp);
1061f1ff24aaSHariprasad Shenai int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
1062f1ff24aaSHariprasad Shenai 		 const unsigned int *valp);
1063f1ff24aaSHariprasad Shenai int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
106474b3092cSHariprasad Shenai void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
106572aca4bfSKumar Sanghvi const char *t4_get_port_type_description(enum fw_port_type port_type);
1066f7917c00SJeff Kirsher void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
1067f7917c00SJeff Kirsher void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
1068636f9d37SVipul Pandya void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
1069636f9d37SVipul Pandya 			    unsigned int mask, unsigned int val);
1070f7917c00SJeff Kirsher void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
1071f7917c00SJeff Kirsher 			 struct tp_tcp_stats *v6);
1072f7917c00SJeff Kirsher void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
1073f7917c00SJeff Kirsher 		  const unsigned short *alpha, const unsigned short *beta);
1074f7917c00SJeff Kirsher 
1075f2b7e78dSVipul Pandya void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
1076f2b7e78dSVipul Pandya 
1077f7917c00SJeff Kirsher void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
1078f7917c00SJeff Kirsher 			 const u8 *addr);
1079f7917c00SJeff Kirsher int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
1080f7917c00SJeff Kirsher 		      u64 mask0, u64 mask1, unsigned int crc, bool enable);
1081f7917c00SJeff Kirsher 
1082f7917c00SJeff Kirsher int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
1083f7917c00SJeff Kirsher 		enum dev_master master, enum dev_state *state);
1084f7917c00SJeff Kirsher int t4_fw_bye(struct adapter *adap, unsigned int mbox);
1085f7917c00SJeff Kirsher int t4_early_init(struct adapter *adap, unsigned int mbox);
1086f7917c00SJeff Kirsher int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
1087636f9d37SVipul Pandya int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
1088636f9d37SVipul Pandya 			  unsigned int cache_line_size);
1089636f9d37SVipul Pandya int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
1090f7917c00SJeff Kirsher int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1091f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int nparams, const u32 *params,
1092f7917c00SJeff Kirsher 		    u32 *val);
1093f7917c00SJeff Kirsher int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1094f7917c00SJeff Kirsher 		  unsigned int vf, unsigned int nparams, const u32 *params,
1095f7917c00SJeff Kirsher 		  const u32 *val);
1096688848b1SAnish Bhatt int t4_set_params_nosleep(struct adapter *adap, unsigned int mbox,
1097688848b1SAnish Bhatt 			  unsigned int pf, unsigned int vf,
1098688848b1SAnish Bhatt 			  unsigned int nparams, const u32 *params,
1099688848b1SAnish Bhatt 			  const u32 *val);
1100f7917c00SJeff Kirsher int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
1101f7917c00SJeff Kirsher 		unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
1102f7917c00SJeff Kirsher 		unsigned int rxqi, unsigned int rxq, unsigned int tc,
1103f7917c00SJeff Kirsher 		unsigned int vi, unsigned int cmask, unsigned int pmask,
1104f7917c00SJeff Kirsher 		unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
1105f7917c00SJeff Kirsher int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
1106f7917c00SJeff Kirsher 		unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
1107f7917c00SJeff Kirsher 		unsigned int *rss_size);
1108f7917c00SJeff Kirsher int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
1109f7917c00SJeff Kirsher 		int mtu, int promisc, int all_multi, int bcast, int vlanex,
1110f7917c00SJeff Kirsher 		bool sleep_ok);
1111f7917c00SJeff Kirsher int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
1112f7917c00SJeff Kirsher 		      unsigned int viid, bool free, unsigned int naddr,
1113f7917c00SJeff Kirsher 		      const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
1114f7917c00SJeff Kirsher int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
1115f7917c00SJeff Kirsher 		  int idx, const u8 *addr, bool persist, bool add_smt);
1116f7917c00SJeff Kirsher int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
1117f7917c00SJeff Kirsher 		     bool ucast, u64 vec, bool sleep_ok);
1118688848b1SAnish Bhatt int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
1119688848b1SAnish Bhatt 			unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
1120f7917c00SJeff Kirsher int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
1121f7917c00SJeff Kirsher 		 bool rx_en, bool tx_en);
1122f7917c00SJeff Kirsher int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
1123f7917c00SJeff Kirsher 		     unsigned int nblinks);
1124f7917c00SJeff Kirsher int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1125f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 *valp);
1126f7917c00SJeff Kirsher int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1127f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 val);
1128f7917c00SJeff Kirsher int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1129f7917c00SJeff Kirsher 	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
1130f7917c00SJeff Kirsher 	       unsigned int fl0id, unsigned int fl1id);
1131f7917c00SJeff Kirsher int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1132f7917c00SJeff Kirsher 		   unsigned int vf, unsigned int eqid);
1133f7917c00SJeff Kirsher int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1134f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
1135f7917c00SJeff Kirsher int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1136f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
1137f7917c00SJeff Kirsher int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
1138881806bcSVipul Pandya void t4_db_full(struct adapter *adapter);
1139881806bcSVipul Pandya void t4_db_dropped(struct adapter *adapter);
11408caa1e84SVipul Pandya int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
11418caa1e84SVipul Pandya 			 u32 addr, u32 val);
114268bce192SKumar Sanghvi void t4_sge_decode_idma_state(struct adapter *adapter, int state);
1143fd88b31aSHariprasad Shenai void t4_free_mem(void *addr);
1144f7917c00SJeff Kirsher #endif /* __CXGB4_H__ */
1145